blob: 963481a1813c8d3606241ecae9f6eb86d329f17d [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060029#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010030#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010031#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020032#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010033#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010034#include "qemu/timer.h"
35#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020036#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020052#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020053
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020054#include "qemu/range.h"
55
blueswir1db7b5422007-05-26 17:36:03 +000056//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000057
pbrook99773bd2006-04-16 15:14:59 +000058#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020059static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000060
Paolo Bonzinia3161032012-11-14 15:54:48 +010061RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030062
63static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030064static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030065
Avi Kivityf6790af2012-10-02 20:13:51 +020066AddressSpace address_space_io;
67AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020068
Paolo Bonzini0844e002013-05-24 14:37:28 +020069MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020070static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020071
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080072/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
73#define RAM_PREALLOC (1 << 0)
74
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080075/* RAM is mmap-ed with MAP_SHARED */
76#define RAM_SHARED (1 << 1)
77
pbrooke2eef172008-06-08 01:09:01 +000078#endif
bellard9fa3e852004-01-04 18:06:42 +000079
Andreas Färberbdc44642013-06-24 23:50:24 +020080struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000081/* current CPU in the current thread. It is only valid inside
82 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020083DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000084/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000085 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000086 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010087int use_icount;
bellard6a00d602005-11-21 23:25:50 +000088
pbrooke2eef172008-06-08 01:09:01 +000089#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020090
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020091typedef struct PhysPageEntry PhysPageEntry;
92
93struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020094 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020095 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020096 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020097 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020098};
99
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200100#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
101
Paolo Bonzini03f49952013-11-07 17:14:36 +0100102/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100103#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100104
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200105#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100106#define P_L2_SIZE (1 << P_L2_BITS)
107
108#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
109
110typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200111
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200112typedef struct PhysPageMap {
113 unsigned sections_nb;
114 unsigned sections_nb_alloc;
115 unsigned nodes_nb;
116 unsigned nodes_nb_alloc;
117 Node *nodes;
118 MemoryRegionSection *sections;
119} PhysPageMap;
120
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200121struct AddressSpaceDispatch {
122 /* This is a multi-level map on the physical address space.
123 * The bottom level has pointers to MemoryRegionSections.
124 */
125 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200126 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200127 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200128};
129
Jan Kiszka90260c62013-05-26 21:46:51 +0200130#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
131typedef struct subpage_t {
132 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200133 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200134 hwaddr base;
135 uint16_t sub_section[TARGET_PAGE_SIZE];
136} subpage_t;
137
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200138#define PHYS_SECTION_UNASSIGNED 0
139#define PHYS_SECTION_NOTDIRTY 1
140#define PHYS_SECTION_ROM 2
141#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200142
pbrooke2eef172008-06-08 01:09:01 +0000143static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300144static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000145static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000146
Avi Kivity1ec9b902012-01-02 12:47:48 +0200147static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000148#endif
bellard54936002003-05-13 00:25:15 +0000149
Paul Brook6d9a1302010-02-28 23:55:53 +0000150#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200151
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200152static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200153{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200154 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
155 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
156 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
157 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200158 }
159}
160
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200161static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200162{
163 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200164 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200165
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200166 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200167 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200168 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100169 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200170 map->nodes[ret][i].skip = 1;
171 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200172 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200173 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200174}
175
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200176static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
177 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200178 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200179{
180 PhysPageEntry *p;
181 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100182 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200183
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200184 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200185 lp->ptr = phys_map_node_alloc(map);
186 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200187 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100188 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200189 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200190 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200191 }
192 }
193 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200194 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200195 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100196 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200197
Paolo Bonzini03f49952013-11-07 17:14:36 +0100198 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200199 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200200 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200201 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200202 *index += step;
203 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200204 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200205 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200206 }
207 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200208 }
209}
210
Avi Kivityac1970f2012-10-03 16:22:53 +0200211static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200212 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200213 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000214{
Avi Kivity29990972012-02-13 20:21:20 +0200215 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200216 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000217
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200218 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000219}
220
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200221/* Compact a non leaf page entry. Simply detect that the entry has a single child,
222 * and update our entry so we can skip it and go directly to the destination.
223 */
224static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
225{
226 unsigned valid_ptr = P_L2_SIZE;
227 int valid = 0;
228 PhysPageEntry *p;
229 int i;
230
231 if (lp->ptr == PHYS_MAP_NODE_NIL) {
232 return;
233 }
234
235 p = nodes[lp->ptr];
236 for (i = 0; i < P_L2_SIZE; i++) {
237 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
238 continue;
239 }
240
241 valid_ptr = i;
242 valid++;
243 if (p[i].skip) {
244 phys_page_compact(&p[i], nodes, compacted);
245 }
246 }
247
248 /* We can only compress if there's only one child. */
249 if (valid != 1) {
250 return;
251 }
252
253 assert(valid_ptr < P_L2_SIZE);
254
255 /* Don't compress if it won't fit in the # of bits we have. */
256 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
257 return;
258 }
259
260 lp->ptr = p[valid_ptr].ptr;
261 if (!p[valid_ptr].skip) {
262 /* If our only child is a leaf, make this a leaf. */
263 /* By design, we should have made this node a leaf to begin with so we
264 * should never reach here.
265 * But since it's so simple to handle this, let's do it just in case we
266 * change this rule.
267 */
268 lp->skip = 0;
269 } else {
270 lp->skip += p[valid_ptr].skip;
271 }
272}
273
274static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
275{
276 DECLARE_BITMAP(compacted, nodes_nb);
277
278 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200279 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200280 }
281}
282
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200283static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200284 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000285{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200286 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200287 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200288 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200289
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200290 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200291 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200292 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200293 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200294 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100295 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200296 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200297
298 if (sections[lp.ptr].size.hi ||
299 range_covers_byte(sections[lp.ptr].offset_within_address_space,
300 sections[lp.ptr].size.lo, addr)) {
301 return &sections[lp.ptr];
302 } else {
303 return &sections[PHYS_SECTION_UNASSIGNED];
304 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200305}
306
Blue Swirle5548612012-04-21 13:08:33 +0000307bool memory_region_is_unassigned(MemoryRegion *mr)
308{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200309 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000310 && mr != &io_mem_watch;
311}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200312
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200313static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200314 hwaddr addr,
315 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200316{
Jan Kiszka90260c62013-05-26 21:46:51 +0200317 MemoryRegionSection *section;
318 subpage_t *subpage;
319
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200320 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200321 if (resolve_subpage && section->mr->subpage) {
322 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200323 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200324 }
325 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200326}
327
Jan Kiszka90260c62013-05-26 21:46:51 +0200328static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200329address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200330 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200331{
332 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100333 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200334
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200335 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200336 /* Compute offset within MemoryRegionSection */
337 addr -= section->offset_within_address_space;
338
339 /* Compute offset within MemoryRegion */
340 *xlat = addr + section->offset_within_region;
341
342 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100343 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200344 return section;
345}
Jan Kiszka90260c62013-05-26 21:46:51 +0200346
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100347static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
348{
349 if (memory_region_is_ram(mr)) {
350 return !(is_write && mr->readonly);
351 }
352 if (memory_region_is_romd(mr)) {
353 return !is_write;
354 }
355
356 return false;
357}
358
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200359MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
360 hwaddr *xlat, hwaddr *plen,
361 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200362{
Avi Kivity30951152012-10-30 13:47:46 +0200363 IOMMUTLBEntry iotlb;
364 MemoryRegionSection *section;
365 MemoryRegion *mr;
366 hwaddr len = *plen;
367
368 for (;;) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100369 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200370 mr = section->mr;
371
372 if (!mr->iommu_ops) {
373 break;
374 }
375
Le Tan8d7b8cb2014-08-16 13:55:37 +0800376 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200377 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
378 | (addr & iotlb.addr_mask));
379 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
380 if (!(iotlb.perm & (1 << is_write))) {
381 mr = &io_mem_unassigned;
382 break;
383 }
384
385 as = iotlb.target_as;
386 }
387
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000388 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100389 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
390 len = MIN(page, len);
391 }
392
Avi Kivity30951152012-10-30 13:47:46 +0200393 *plen = len;
394 *xlat = addr;
395 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200396}
397
398MemoryRegionSection *
399address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
400 hwaddr *plen)
401{
Avi Kivity30951152012-10-30 13:47:46 +0200402 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200403 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200404
405 assert(!section->mr->iommu_ops);
406 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200407}
bellard9fa3e852004-01-04 18:06:42 +0000408#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000409
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200410void cpu_exec_init_all(void)
411{
412#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700413 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200414 memory_map_init();
415 io_mem_init();
416#endif
417}
418
Andreas Färberb170fce2013-01-20 20:23:22 +0100419#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000420
Juan Quintelae59fb372009-09-29 22:48:21 +0200421static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200422{
Andreas Färber259186a2013-01-17 18:51:17 +0100423 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200424
aurel323098dba2009-03-07 21:28:24 +0000425 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
426 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100427 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100428 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000429
430 return 0;
431}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200432
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400433static int cpu_common_pre_load(void *opaque)
434{
435 CPUState *cpu = opaque;
436
437 cpu->exception_index = 0;
438
439 return 0;
440}
441
442static bool cpu_common_exception_index_needed(void *opaque)
443{
444 CPUState *cpu = opaque;
445
446 return cpu->exception_index != 0;
447}
448
449static const VMStateDescription vmstate_cpu_common_exception_index = {
450 .name = "cpu_common/exception_index",
451 .version_id = 1,
452 .minimum_version_id = 1,
453 .fields = (VMStateField[]) {
454 VMSTATE_INT32(exception_index, CPUState),
455 VMSTATE_END_OF_LIST()
456 }
457};
458
Andreas Färber1a1562f2013-06-17 04:09:11 +0200459const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200460 .name = "cpu_common",
461 .version_id = 1,
462 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400463 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200464 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200465 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100466 VMSTATE_UINT32(halted, CPUState),
467 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200468 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400469 },
470 .subsections = (VMStateSubsection[]) {
471 {
472 .vmsd = &vmstate_cpu_common_exception_index,
473 .needed = cpu_common_exception_index_needed,
474 } , {
475 /* empty */
476 }
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200477 }
478};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200479
pbrook9656f322008-07-01 20:01:19 +0000480#endif
481
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100482CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400483{
Andreas Färberbdc44642013-06-24 23:50:24 +0200484 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400485
Andreas Färberbdc44642013-06-24 23:50:24 +0200486 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100487 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200488 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100489 }
Glauber Costa950f1472009-06-09 12:15:18 -0400490 }
491
Andreas Färberbdc44642013-06-24 23:50:24 +0200492 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400493}
494
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000495#if !defined(CONFIG_USER_ONLY)
496void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
497{
498 /* We only support one address space per cpu at the moment. */
499 assert(cpu->as == as);
500
501 if (cpu->tcg_as_listener) {
502 memory_listener_unregister(cpu->tcg_as_listener);
503 } else {
504 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
505 }
506 cpu->tcg_as_listener->commit = tcg_commit;
507 memory_listener_register(cpu->tcg_as_listener, as);
508}
509#endif
510
Andreas Färber9349b4f2012-03-14 01:38:32 +0100511void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000512{
Andreas Färber9f09e182012-05-03 06:59:07 +0200513 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100514 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200515 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000516 int cpu_index;
517
pbrookc2764712009-03-07 15:24:59 +0000518#if defined(CONFIG_USER_ONLY)
519 cpu_list_lock();
520#endif
bellard6a00d602005-11-21 23:25:50 +0000521 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200522 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000523 cpu_index++;
524 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100525 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100526 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200527 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200528 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100529#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000530 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200531 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100532#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200533 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000534#if defined(CONFIG_USER_ONLY)
535 cpu_list_unlock();
536#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200537 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
538 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
539 }
pbrookb3c77242008-06-30 16:31:04 +0000540#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600541 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000542 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100543 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200544 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000545#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100546 if (cc->vmsd != NULL) {
547 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
548 }
bellardfd6ce8f2003-05-14 19:00:11 +0000549}
550
bellard1fddef42005-04-17 19:16:13 +0000551#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000552#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200553static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000554{
555 tb_invalidate_phys_page_range(pc, pc + 1, 0);
556}
557#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200558static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400559{
Max Filippove8262a12013-09-27 22:29:17 +0400560 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
561 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000562 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100563 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400564 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400565}
bellardc27004e2005-01-03 23:35:10 +0000566#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000567#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000568
Paul Brookc527ee82010-03-01 03:31:14 +0000569#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200570void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000571
572{
573}
574
Peter Maydell3ee887e2014-09-12 14:06:48 +0100575int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
576 int flags)
577{
578 return -ENOSYS;
579}
580
581void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
582{
583}
584
Andreas Färber75a34032013-09-02 16:57:02 +0200585int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000586 int flags, CPUWatchpoint **watchpoint)
587{
588 return -ENOSYS;
589}
590#else
pbrook6658ffb2007-03-16 23:58:11 +0000591/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200592int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000593 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000594{
aliguoric0ce9982008-11-25 22:13:57 +0000595 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000596
Peter Maydell05068c02014-09-12 14:06:48 +0100597 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700598 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200599 error_report("tried to set invalid watchpoint at %"
600 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000601 return -EINVAL;
602 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500603 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000604
aliguoria1d1bb32008-11-18 20:07:32 +0000605 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100606 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000607 wp->flags = flags;
608
aliguori2dc9f412008-11-18 20:56:59 +0000609 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200610 if (flags & BP_GDB) {
611 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
612 } else {
613 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
614 }
aliguoria1d1bb32008-11-18 20:07:32 +0000615
Andreas Färber31b030d2013-09-04 01:29:02 +0200616 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000617
618 if (watchpoint)
619 *watchpoint = wp;
620 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000621}
622
aliguoria1d1bb32008-11-18 20:07:32 +0000623/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200624int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000625 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000626{
aliguoria1d1bb32008-11-18 20:07:32 +0000627 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000628
Andreas Färberff4700b2013-08-26 18:23:18 +0200629 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100630 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000631 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200632 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000633 return 0;
634 }
635 }
aliguoria1d1bb32008-11-18 20:07:32 +0000636 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000637}
638
aliguoria1d1bb32008-11-18 20:07:32 +0000639/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200640void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000641{
Andreas Färberff4700b2013-08-26 18:23:18 +0200642 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000643
Andreas Färber31b030d2013-09-04 01:29:02 +0200644 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000645
Anthony Liguori7267c092011-08-20 22:09:37 -0500646 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000647}
648
aliguoria1d1bb32008-11-18 20:07:32 +0000649/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200650void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000651{
aliguoric0ce9982008-11-25 22:13:57 +0000652 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000653
Andreas Färberff4700b2013-08-26 18:23:18 +0200654 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200655 if (wp->flags & mask) {
656 cpu_watchpoint_remove_by_ref(cpu, wp);
657 }
aliguoric0ce9982008-11-25 22:13:57 +0000658 }
aliguoria1d1bb32008-11-18 20:07:32 +0000659}
Peter Maydell05068c02014-09-12 14:06:48 +0100660
661/* Return true if this watchpoint address matches the specified
662 * access (ie the address range covered by the watchpoint overlaps
663 * partially or completely with the address range covered by the
664 * access).
665 */
666static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
667 vaddr addr,
668 vaddr len)
669{
670 /* We know the lengths are non-zero, but a little caution is
671 * required to avoid errors in the case where the range ends
672 * exactly at the top of the address space and so addr + len
673 * wraps round to zero.
674 */
675 vaddr wpend = wp->vaddr + wp->len - 1;
676 vaddr addrend = addr + len - 1;
677
678 return !(addr > wpend || wp->vaddr > addrend);
679}
680
Paul Brookc527ee82010-03-01 03:31:14 +0000681#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000682
683/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200684int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000685 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000686{
bellard1fddef42005-04-17 19:16:13 +0000687#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000688 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000689
Anthony Liguori7267c092011-08-20 22:09:37 -0500690 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000691
692 bp->pc = pc;
693 bp->flags = flags;
694
aliguori2dc9f412008-11-18 20:56:59 +0000695 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200696 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200697 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200698 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200699 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200700 }
aliguoria1d1bb32008-11-18 20:07:32 +0000701
Andreas Färberf0c3c502013-08-26 21:22:53 +0200702 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000703
Andreas Färber00b941e2013-06-29 18:55:54 +0200704 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000705 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200706 }
aliguoria1d1bb32008-11-18 20:07:32 +0000707 return 0;
708#else
709 return -ENOSYS;
710#endif
711}
712
713/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200714int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000715{
716#if defined(TARGET_HAS_ICE)
717 CPUBreakpoint *bp;
718
Andreas Färberf0c3c502013-08-26 21:22:53 +0200719 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000720 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200721 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000722 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000723 }
bellard4c3a88a2003-07-26 12:06:08 +0000724 }
aliguoria1d1bb32008-11-18 20:07:32 +0000725 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000726#else
aliguoria1d1bb32008-11-18 20:07:32 +0000727 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000728#endif
729}
730
aliguoria1d1bb32008-11-18 20:07:32 +0000731/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200732void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000733{
bellard1fddef42005-04-17 19:16:13 +0000734#if defined(TARGET_HAS_ICE)
Andreas Färberf0c3c502013-08-26 21:22:53 +0200735 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
736
737 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000738
Anthony Liguori7267c092011-08-20 22:09:37 -0500739 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000740#endif
741}
742
743/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200744void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000745{
746#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000747 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000748
Andreas Färberf0c3c502013-08-26 21:22:53 +0200749 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200750 if (bp->flags & mask) {
751 cpu_breakpoint_remove_by_ref(cpu, bp);
752 }
aliguoric0ce9982008-11-25 22:13:57 +0000753 }
bellard4c3a88a2003-07-26 12:06:08 +0000754#endif
755}
756
bellardc33a3462003-07-29 20:50:33 +0000757/* enable or disable single step mode. EXCP_DEBUG is returned by the
758 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200759void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000760{
bellard1fddef42005-04-17 19:16:13 +0000761#if defined(TARGET_HAS_ICE)
Andreas Färbered2803d2013-06-21 20:20:45 +0200762 if (cpu->singlestep_enabled != enabled) {
763 cpu->singlestep_enabled = enabled;
764 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200765 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200766 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100767 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000768 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200769 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000770 tb_flush(env);
771 }
bellardc33a3462003-07-29 20:50:33 +0000772 }
773#endif
774}
775
Andreas Färbera47dddd2013-09-03 17:38:47 +0200776void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000777{
778 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000779 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000780
781 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000782 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000783 fprintf(stderr, "qemu: fatal: ");
784 vfprintf(stderr, fmt, ap);
785 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200786 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000787 if (qemu_log_enabled()) {
788 qemu_log("qemu: fatal: ");
789 qemu_log_vprintf(fmt, ap2);
790 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200791 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000792 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000793 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000794 }
pbrook493ae1f2007-11-23 16:53:59 +0000795 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000796 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200797#if defined(CONFIG_USER_ONLY)
798 {
799 struct sigaction act;
800 sigfillset(&act.sa_mask);
801 act.sa_handler = SIG_DFL;
802 sigaction(SIGABRT, &act, NULL);
803 }
804#endif
bellard75012672003-06-21 13:11:07 +0000805 abort();
806}
807
bellard01243112004-01-04 15:48:17 +0000808#if !defined(CONFIG_USER_ONLY)
Paolo Bonzini041603f2013-09-09 17:49:45 +0200809static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
810{
811 RAMBlock *block;
812
813 /* The list is protected by the iothread lock here. */
814 block = ram_list.mru_block;
815 if (block && addr - block->offset < block->length) {
816 goto found;
817 }
818 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
819 if (addr - block->offset < block->length) {
820 goto found;
821 }
822 }
823
824 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
825 abort();
826
827found:
828 ram_list.mru_block = block;
829 return block;
830}
831
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200832static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000833{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200834 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200835 RAMBlock *block;
836 ram_addr_t end;
837
838 end = TARGET_PAGE_ALIGN(start + length);
839 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000840
Paolo Bonzini041603f2013-09-09 17:49:45 +0200841 block = qemu_get_ram_block(start);
842 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200843 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000844 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200845}
846
847/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200848void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200849 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200850{
Juan Quintelad24981d2012-05-22 00:42:40 +0200851 if (length == 0)
852 return;
Juan Quintelaace694c2013-10-09 10:36:56 +0200853 cpu_physical_memory_clear_dirty_range(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200854
855 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200856 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200857 }
bellard1ccde1c2004-02-06 19:46:14 +0000858}
859
Juan Quintela981fdf22013-10-10 11:54:09 +0200860static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000861{
862 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000863}
864
Andreas Färberbb0e6272013-09-03 13:32:01 +0200865hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200866 MemoryRegionSection *section,
867 target_ulong vaddr,
868 hwaddr paddr, hwaddr xlat,
869 int prot,
870 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000871{
Avi Kivitya8170e52012-10-23 12:30:10 +0200872 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000873 CPUWatchpoint *wp;
874
Blue Swirlcc5bea62012-04-14 14:56:48 +0000875 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000876 /* Normal RAM. */
877 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200878 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000879 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200880 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000881 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200882 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000883 }
884 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100885 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200886 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000887 }
888
889 /* Make accesses to pages with watchpoints go via the
890 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200891 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100892 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +0000893 /* Avoid trapping reads of pages with a write breakpoint. */
894 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200895 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000896 *address |= TLB_MMIO;
897 break;
898 }
899 }
900 }
901
902 return iotlb;
903}
bellard9fa3e852004-01-04 18:06:42 +0000904#endif /* defined(CONFIG_USER_ONLY) */
905
pbrooke2eef172008-06-08 01:09:01 +0000906#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000907
Anthony Liguoric227f092009-10-01 16:12:16 -0500908static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200909 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200910static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200911
Igor Mammedova2b257d2014-10-31 16:38:37 +0000912static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
913 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200914
915/*
916 * Set a custom physical guest memory alloator.
917 * Accelerators with unusual needs may need this. Hopefully, we can
918 * get rid of it eventually.
919 */
Igor Mammedova2b257d2014-10-31 16:38:37 +0000920void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +0200921{
922 phys_mem_alloc = alloc;
923}
924
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200925static uint16_t phys_section_add(PhysPageMap *map,
926 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200927{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200928 /* The physical section number is ORed with a page-aligned
929 * pointer to produce the iotlb entries. Thus it should
930 * never overflow into the page-aligned value.
931 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200932 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200933
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200934 if (map->sections_nb == map->sections_nb_alloc) {
935 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
936 map->sections = g_renew(MemoryRegionSection, map->sections,
937 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200938 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200939 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200940 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200941 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200942}
943
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200944static void phys_section_destroy(MemoryRegion *mr)
945{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200946 memory_region_unref(mr);
947
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200948 if (mr->subpage) {
949 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -0700950 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200951 g_free(subpage);
952 }
953}
954
Paolo Bonzini60926662013-05-29 12:30:26 +0200955static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200956{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200957 while (map->sections_nb > 0) {
958 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200959 phys_section_destroy(section->mr);
960 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200961 g_free(map->sections);
962 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200963}
964
Avi Kivityac1970f2012-10-03 16:22:53 +0200965static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200966{
967 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200968 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200969 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200970 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200971 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200972 MemoryRegionSection subsection = {
973 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200974 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200975 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200976 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200977
Avi Kivityf3705d52012-03-08 16:16:34 +0200978 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200979
Avi Kivityf3705d52012-03-08 16:16:34 +0200980 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200981 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +0100982 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200983 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200984 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200985 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200986 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200987 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200988 }
989 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200990 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200991 subpage_register(subpage, start, end,
992 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200993}
994
995
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200996static void register_multipage(AddressSpaceDispatch *d,
997 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000998{
Avi Kivitya8170e52012-10-23 12:30:10 +0200999 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001000 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001001 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1002 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001003
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001004 assert(num_pages);
1005 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001006}
1007
Avi Kivityac1970f2012-10-03 16:22:53 +02001008static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001009{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001010 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001011 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001012 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001013 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001014
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001015 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1016 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1017 - now.offset_within_address_space;
1018
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001019 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001020 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001021 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001022 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001023 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001024 while (int128_ne(remain.size, now.size)) {
1025 remain.size = int128_sub(remain.size, now.size);
1026 remain.offset_within_address_space += int128_get64(now.size);
1027 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001028 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001029 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001030 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001031 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001032 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001033 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001034 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001035 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001036 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001037 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001038 }
1039}
1040
Sheng Yang62a27442010-01-26 19:21:16 +08001041void qemu_flush_coalesced_mmio_buffer(void)
1042{
1043 if (kvm_enabled())
1044 kvm_flush_coalesced_mmio_buffer();
1045}
1046
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001047void qemu_mutex_lock_ramlist(void)
1048{
1049 qemu_mutex_lock(&ram_list.mutex);
1050}
1051
1052void qemu_mutex_unlock_ramlist(void)
1053{
1054 qemu_mutex_unlock(&ram_list.mutex);
1055}
1056
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001057#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001058
1059#include <sys/vfs.h>
1060
1061#define HUGETLBFS_MAGIC 0x958458f6
1062
Hu Taofc7a5802014-09-09 13:28:01 +08001063static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001064{
1065 struct statfs fs;
1066 int ret;
1067
1068 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001069 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001070 } while (ret != 0 && errno == EINTR);
1071
1072 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001073 error_setg_errno(errp, errno, "failed to get page size of file %s",
1074 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001075 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001076 }
1077
1078 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001079 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001080
1081 return fs.f_bsize;
1082}
1083
Alex Williamson04b16652010-07-02 11:13:17 -06001084static void *file_ram_alloc(RAMBlock *block,
1085 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001086 const char *path,
1087 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001088{
1089 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001090 char *sanitized_name;
1091 char *c;
Hu Tao557529d2014-09-09 13:28:00 +08001092 void *area = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001093 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001094 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001095 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001096
Hu Taofc7a5802014-09-09 13:28:01 +08001097 hpagesize = gethugepagesize(path, &local_err);
1098 if (local_err) {
1099 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001100 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001101 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001102 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001103
1104 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001105 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1106 "or larger than huge page size 0x%" PRIx64,
1107 memory, hpagesize);
1108 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001109 }
1110
1111 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001112 error_setg(errp,
1113 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001114 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001115 }
1116
Peter Feiner8ca761f2013-03-04 13:54:25 -05001117 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Peter Crosthwaite83234bf2014-08-14 23:54:29 -07001118 sanitized_name = g_strdup(memory_region_name(block->mr));
Peter Feiner8ca761f2013-03-04 13:54:25 -05001119 for (c = sanitized_name; *c != '\0'; c++) {
1120 if (*c == '/')
1121 *c = '_';
1122 }
1123
1124 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1125 sanitized_name);
1126 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001127
1128 fd = mkstemp(filename);
1129 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001130 error_setg_errno(errp, errno,
1131 "unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001132 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001133 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001134 }
1135 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001136 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001137
1138 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1139
1140 /*
1141 * ftruncate is not supported by hugetlbfs in older
1142 * hosts, so don't bother bailing out on errors.
1143 * If anything goes wrong with it under other filesystems,
1144 * mmap will fail.
1145 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001146 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001147 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001148 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001149
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001150 area = mmap(0, memory, PROT_READ | PROT_WRITE,
1151 (block->flags & RAM_SHARED ? MAP_SHARED : MAP_PRIVATE),
1152 fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001153 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001154 error_setg_errno(errp, errno,
1155 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001156 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001157 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001158 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001159
1160 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001161 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001162 }
1163
Alex Williamson04b16652010-07-02 11:13:17 -06001164 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001165 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001166
1167error:
1168 if (mem_prealloc) {
Luiz Capitulinoe4d9df42014-09-08 13:50:05 -04001169 error_report("%s\n", error_get_pretty(*errp));
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001170 exit(1);
1171 }
1172 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001173}
1174#endif
1175
Alex Williamsond17b5282010-06-25 11:08:38 -06001176static ram_addr_t find_ram_offset(ram_addr_t size)
1177{
Alex Williamson04b16652010-07-02 11:13:17 -06001178 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001179 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001180
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001181 assert(size != 0); /* it would hand out same offset multiple times */
1182
Paolo Bonzinia3161032012-11-14 15:54:48 +01001183 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001184 return 0;
1185
Paolo Bonzinia3161032012-11-14 15:54:48 +01001186 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001187 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001188
1189 end = block->offset + block->length;
1190
Paolo Bonzinia3161032012-11-14 15:54:48 +01001191 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001192 if (next_block->offset >= end) {
1193 next = MIN(next, next_block->offset);
1194 }
1195 }
1196 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001197 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001198 mingap = next - end;
1199 }
1200 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001201
1202 if (offset == RAM_ADDR_MAX) {
1203 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1204 (uint64_t)size);
1205 abort();
1206 }
1207
Alex Williamson04b16652010-07-02 11:13:17 -06001208 return offset;
1209}
1210
Juan Quintela652d7ec2012-07-20 10:37:54 +02001211ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001212{
Alex Williamsond17b5282010-06-25 11:08:38 -06001213 RAMBlock *block;
1214 ram_addr_t last = 0;
1215
Paolo Bonzinia3161032012-11-14 15:54:48 +01001216 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001217 last = MAX(last, block->offset + block->length);
1218
1219 return last;
1220}
1221
Jason Baronddb97f12012-08-02 15:44:16 -04001222static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1223{
1224 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001225
1226 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001227 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1228 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001229 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1230 if (ret) {
1231 perror("qemu_madvise");
1232 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1233 "but dump_guest_core=off specified\n");
1234 }
1235 }
1236}
1237
Hu Tao20cfe882014-04-02 15:13:26 +08001238static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001239{
Hu Tao20cfe882014-04-02 15:13:26 +08001240 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001241
Paolo Bonzinia3161032012-11-14 15:54:48 +01001242 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001243 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001244 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001245 }
1246 }
Hu Tao20cfe882014-04-02 15:13:26 +08001247
1248 return NULL;
1249}
1250
1251void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1252{
1253 RAMBlock *new_block = find_ram_block(addr);
1254 RAMBlock *block;
1255
Avi Kivityc5705a72011-12-20 15:59:12 +02001256 assert(new_block);
1257 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001258
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001259 if (dev) {
1260 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001261 if (id) {
1262 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001263 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001264 }
1265 }
1266 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1267
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001268 /* This assumes the iothread lock is taken here too. */
1269 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001270 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001271 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001272 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1273 new_block->idstr);
1274 abort();
1275 }
1276 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001277 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001278}
1279
Hu Tao20cfe882014-04-02 15:13:26 +08001280void qemu_ram_unset_idstr(ram_addr_t addr)
1281{
1282 RAMBlock *block = find_ram_block(addr);
1283
1284 if (block) {
1285 memset(block->idstr, 0, sizeof(block->idstr));
1286 }
1287}
1288
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001289static int memory_try_enable_merging(void *addr, size_t len)
1290{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001291 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001292 /* disabled by the user */
1293 return 0;
1294 }
1295
1296 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1297}
1298
Hu Taoef701d72014-09-09 13:27:54 +08001299static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001300{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001301 RAMBlock *block;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001302 ram_addr_t old_ram_size, new_ram_size;
1303
1304 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001305
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001306 /* This assumes the iothread lock is taken here too. */
1307 qemu_mutex_lock_ramlist();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001308 new_block->offset = find_ram_offset(new_block->length);
1309
1310 if (!new_block->host) {
1311 if (xen_enabled()) {
1312 xen_ram_alloc(new_block->offset, new_block->length, new_block->mr);
1313 } else {
Igor Mammedova2b257d2014-10-31 16:38:37 +00001314 new_block->host = phys_mem_alloc(new_block->length,
1315 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001316 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001317 error_setg_errno(errp, errno,
1318 "cannot set up guest memory '%s'",
1319 memory_region_name(new_block->mr));
1320 qemu_mutex_unlock_ramlist();
1321 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001322 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001323 memory_try_enable_merging(new_block->host, new_block->length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001324 }
1325 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001326
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001327 /* Keep the list sorted from biggest to smallest block. */
1328 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1329 if (block->length < new_block->length) {
1330 break;
1331 }
1332 }
1333 if (block) {
1334 QTAILQ_INSERT_BEFORE(block, new_block, next);
1335 } else {
1336 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1337 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001338 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001339
Umesh Deshpandef798b072011-08-18 11:41:17 -07001340 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001341 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001342
Juan Quintela2152f5c2013-10-08 13:52:02 +02001343 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1344
1345 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001346 int i;
1347 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1348 ram_list.dirty_memory[i] =
1349 bitmap_zero_extend(ram_list.dirty_memory[i],
1350 old_ram_size, new_ram_size);
1351 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001352 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001353 cpu_physical_memory_set_dirty_range(new_block->offset, new_block->length);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001354
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001355 qemu_ram_setup_dump(new_block->host, new_block->length);
1356 qemu_madvise(new_block->host, new_block->length, QEMU_MADV_HUGEPAGE);
1357 qemu_madvise(new_block->host, new_block->length, QEMU_MADV_DONTFORK);
Jason Baronddb97f12012-08-02 15:44:16 -04001358
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001359 if (kvm_enabled()) {
1360 kvm_setup_guest_memory(new_block->host, new_block->length);
1361 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001362
1363 return new_block->offset;
1364}
1365
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001366#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001367ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001368 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001369 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001370{
1371 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001372 ram_addr_t addr;
1373 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001374
1375 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001376 error_setg(errp, "-mem-path not supported with Xen");
1377 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001378 }
1379
1380 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1381 /*
1382 * file_ram_alloc() needs to allocate just like
1383 * phys_mem_alloc, but we haven't bothered to provide
1384 * a hook there.
1385 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001386 error_setg(errp,
1387 "-mem-path not supported with this accelerator");
1388 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001389 }
1390
1391 size = TARGET_PAGE_ALIGN(size);
1392 new_block = g_malloc0(sizeof(*new_block));
1393 new_block->mr = mr;
1394 new_block->length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001395 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001396 new_block->host = file_ram_alloc(new_block, size,
1397 mem_path, errp);
1398 if (!new_block->host) {
1399 g_free(new_block);
1400 return -1;
1401 }
1402
Hu Taoef701d72014-09-09 13:27:54 +08001403 addr = ram_block_add(new_block, &local_err);
1404 if (local_err) {
1405 g_free(new_block);
1406 error_propagate(errp, local_err);
1407 return -1;
1408 }
1409 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001410}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001411#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001412
1413ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Hu Taoef701d72014-09-09 13:27:54 +08001414 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001415{
1416 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001417 ram_addr_t addr;
1418 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001419
1420 size = TARGET_PAGE_ALIGN(size);
1421 new_block = g_malloc0(sizeof(*new_block));
1422 new_block->mr = mr;
1423 new_block->length = size;
1424 new_block->fd = -1;
1425 new_block->host = host;
1426 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001427 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001428 }
Hu Taoef701d72014-09-09 13:27:54 +08001429 addr = ram_block_add(new_block, &local_err);
1430 if (local_err) {
1431 g_free(new_block);
1432 error_propagate(errp, local_err);
1433 return -1;
1434 }
1435 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001436}
1437
Hu Taoef701d72014-09-09 13:27:54 +08001438ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001439{
Hu Taoef701d72014-09-09 13:27:54 +08001440 return qemu_ram_alloc_from_ptr(size, NULL, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001441}
bellarde9a1ab12007-02-08 23:08:38 +00001442
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001443void qemu_ram_free_from_ptr(ram_addr_t addr)
1444{
1445 RAMBlock *block;
1446
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001447 /* This assumes the iothread lock is taken here too. */
1448 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001449 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001450 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001451 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001452 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001453 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001454 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001455 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001456 }
1457 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001458 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001459}
1460
Anthony Liguoric227f092009-10-01 16:12:16 -05001461void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001462{
Alex Williamson04b16652010-07-02 11:13:17 -06001463 RAMBlock *block;
1464
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001465 /* This assumes the iothread lock is taken here too. */
1466 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001467 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001468 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001469 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001470 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001471 ram_list.version++;
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001472 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001473 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001474 } else if (xen_enabled()) {
1475 xen_invalidate_map_cache_entry(block->host);
Stefan Weil089f3f72013-09-18 07:48:15 +02001476#ifndef _WIN32
Markus Armbruster3435f392013-07-31 15:11:07 +02001477 } else if (block->fd >= 0) {
1478 munmap(block->host, block->length);
1479 close(block->fd);
Stefan Weil089f3f72013-09-18 07:48:15 +02001480#endif
Alex Williamson04b16652010-07-02 11:13:17 -06001481 } else {
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001482 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001483 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001484 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001485 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001486 }
1487 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001488 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001489
bellarde9a1ab12007-02-08 23:08:38 +00001490}
1491
Huang Yingcd19cfa2011-03-02 08:56:19 +01001492#ifndef _WIN32
1493void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1494{
1495 RAMBlock *block;
1496 ram_addr_t offset;
1497 int flags;
1498 void *area, *vaddr;
1499
Paolo Bonzinia3161032012-11-14 15:54:48 +01001500 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001501 offset = addr - block->offset;
1502 if (offset < block->length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001503 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001504 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001505 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001506 } else if (xen_enabled()) {
1507 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001508 } else {
1509 flags = MAP_FIXED;
1510 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001511 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001512 flags |= (block->flags & RAM_SHARED ?
1513 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001514 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1515 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001516 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001517 /*
1518 * Remap needs to match alloc. Accelerators that
1519 * set phys_mem_alloc never remap. If they did,
1520 * we'd need a remap hook here.
1521 */
1522 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1523
Huang Yingcd19cfa2011-03-02 08:56:19 +01001524 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1525 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1526 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001527 }
1528 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001529 fprintf(stderr, "Could not remap addr: "
1530 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001531 length, addr);
1532 exit(1);
1533 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001534 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001535 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001536 }
1537 return;
1538 }
1539 }
1540}
1541#endif /* !_WIN32 */
1542
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001543int qemu_get_ram_fd(ram_addr_t addr)
1544{
1545 RAMBlock *block = qemu_get_ram_block(addr);
1546
1547 return block->fd;
1548}
1549
Damjan Marion3fd74b82014-06-26 23:01:32 +02001550void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1551{
1552 RAMBlock *block = qemu_get_ram_block(addr);
1553
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001554 return ramblock_ptr(block, 0);
Damjan Marion3fd74b82014-06-26 23:01:32 +02001555}
1556
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001557/* Return a host pointer to ram allocated with qemu_ram_alloc.
1558 With the exception of the softmmu code in this file, this should
1559 only be used for local memory (e.g. video ram) that the device owns,
1560 and knows it isn't going to access beyond the end of the block.
1561
1562 It should not be used for general purpose DMA.
1563 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1564 */
1565void *qemu_get_ram_ptr(ram_addr_t addr)
1566{
1567 RAMBlock *block = qemu_get_ram_block(addr);
1568
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001569 if (xen_enabled()) {
1570 /* We need to check if the requested address is in the RAM
1571 * because we don't want to map the entire memory in QEMU.
1572 * In that case just map until the end of the page.
1573 */
1574 if (block->offset == 0) {
1575 return xen_map_cache(addr, 0, 0);
1576 } else if (block->host == NULL) {
1577 block->host =
1578 xen_map_cache(block->offset, block->length, 1);
1579 }
1580 }
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001581 return ramblock_ptr(block, addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001582}
1583
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001584/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1585 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001586static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001587{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001588 if (*size == 0) {
1589 return NULL;
1590 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001591 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001592 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001593 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001594 RAMBlock *block;
1595
Paolo Bonzinia3161032012-11-14 15:54:48 +01001596 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001597 if (addr - block->offset < block->length) {
1598 if (addr - block->offset + *size > block->length)
1599 *size = block->length - addr + block->offset;
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001600 return ramblock_ptr(block, addr - block->offset);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001601 }
1602 }
1603
1604 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1605 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001606 }
1607}
1608
Paolo Bonzini7443b432013-06-03 12:44:02 +02001609/* Some of the softmmu routines need to translate from a host pointer
1610 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001611MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001612{
pbrook94a6b542009-04-11 17:15:54 +00001613 RAMBlock *block;
1614 uint8_t *host = ptr;
1615
Jan Kiszka868bb332011-06-21 22:59:09 +02001616 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001617 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001618 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001619 }
1620
Paolo Bonzini23887b72013-05-06 14:28:39 +02001621 block = ram_list.mru_block;
1622 if (block && block->host && host - block->host < block->length) {
1623 goto found;
1624 }
1625
Paolo Bonzinia3161032012-11-14 15:54:48 +01001626 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001627 /* This case append when the block is not mapped. */
1628 if (block->host == NULL) {
1629 continue;
1630 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001631 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001632 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001633 }
pbrook94a6b542009-04-11 17:15:54 +00001634 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001635
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001636 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001637
1638found:
1639 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001640 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001641}
Alex Williamsonf471a172010-06-11 11:11:42 -06001642
Avi Kivitya8170e52012-10-23 12:30:10 +02001643static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001644 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001645{
Juan Quintela52159192013-10-08 12:44:04 +02001646 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001647 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001648 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001649 switch (size) {
1650 case 1:
1651 stb_p(qemu_get_ram_ptr(ram_addr), val);
1652 break;
1653 case 2:
1654 stw_p(qemu_get_ram_ptr(ram_addr), val);
1655 break;
1656 case 4:
1657 stl_p(qemu_get_ram_ptr(ram_addr), val);
1658 break;
1659 default:
1660 abort();
1661 }
Paolo Bonzini68868672014-07-21 16:45:18 +02001662 cpu_physical_memory_set_dirty_range_nocode(ram_addr, size);
bellardf23db162005-08-21 19:12:28 +00001663 /* we remove the notdirty callback only if the code has been
1664 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001665 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001666 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001667 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001668 }
bellard1ccde1c2004-02-06 19:46:14 +00001669}
1670
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001671static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1672 unsigned size, bool is_write)
1673{
1674 return is_write;
1675}
1676
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001677static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001678 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001679 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001680 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001681};
1682
pbrook0f459d12008-06-09 00:20:13 +00001683/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell05068c02014-09-12 14:06:48 +01001684static void check_watchpoint(int offset, int len, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001685{
Andreas Färber93afead2013-08-26 03:41:01 +02001686 CPUState *cpu = current_cpu;
1687 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001688 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001689 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001690 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001691 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001692
Andreas Färberff4700b2013-08-26 18:23:18 +02001693 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001694 /* We re-entered the check after replacing the TB. Now raise
1695 * the debug interrupt so that is will trigger after the
1696 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001697 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001698 return;
1699 }
Andreas Färber93afead2013-08-26 03:41:01 +02001700 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001701 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001702 if (cpu_watchpoint_address_matches(wp, vaddr, len)
1703 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01001704 if (flags == BP_MEM_READ) {
1705 wp->flags |= BP_WATCHPOINT_HIT_READ;
1706 } else {
1707 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
1708 }
1709 wp->hitaddr = vaddr;
Andreas Färberff4700b2013-08-26 18:23:18 +02001710 if (!cpu->watchpoint_hit) {
1711 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001712 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001713 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001714 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001715 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001716 } else {
1717 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001718 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001719 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001720 }
aliguori06d55cc2008-11-18 20:24:06 +00001721 }
aliguori6e140f22008-11-18 20:37:55 +00001722 } else {
1723 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001724 }
1725 }
1726}
1727
pbrook6658ffb2007-03-16 23:58:11 +00001728/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1729 so these check for a hit then pass through to the normal out-of-line
1730 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001731static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001732 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001733{
Peter Maydell05068c02014-09-12 14:06:48 +01001734 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001735 switch (size) {
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10001736 case 1: return ldub_phys(&address_space_memory, addr);
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10001737 case 2: return lduw_phys(&address_space_memory, addr);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01001738 case 4: return ldl_phys(&address_space_memory, addr);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001739 default: abort();
1740 }
pbrook6658ffb2007-03-16 23:58:11 +00001741}
1742
Avi Kivitya8170e52012-10-23 12:30:10 +02001743static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001744 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001745{
Peter Maydell05068c02014-09-12 14:06:48 +01001746 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_WRITE);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001747 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001748 case 1:
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10001749 stb_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001750 break;
1751 case 2:
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10001752 stw_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001753 break;
1754 case 4:
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10001755 stl_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001756 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001757 default: abort();
1758 }
pbrook6658ffb2007-03-16 23:58:11 +00001759}
1760
Avi Kivity1ec9b902012-01-02 12:47:48 +02001761static const MemoryRegionOps watch_mem_ops = {
1762 .read = watch_mem_read,
1763 .write = watch_mem_write,
1764 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001765};
pbrook6658ffb2007-03-16 23:58:11 +00001766
Avi Kivitya8170e52012-10-23 12:30:10 +02001767static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001768 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001769{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001770 subpage_t *subpage = opaque;
1771 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001772
blueswir1db7b5422007-05-26 17:36:03 +00001773#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001774 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001775 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001776#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001777 address_space_read(subpage->as, addr + subpage->base, buf, len);
1778 switch (len) {
1779 case 1:
1780 return ldub_p(buf);
1781 case 2:
1782 return lduw_p(buf);
1783 case 4:
1784 return ldl_p(buf);
1785 default:
1786 abort();
1787 }
blueswir1db7b5422007-05-26 17:36:03 +00001788}
1789
Avi Kivitya8170e52012-10-23 12:30:10 +02001790static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001791 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001792{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001793 subpage_t *subpage = opaque;
1794 uint8_t buf[4];
1795
blueswir1db7b5422007-05-26 17:36:03 +00001796#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001797 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001798 " value %"PRIx64"\n",
1799 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001800#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001801 switch (len) {
1802 case 1:
1803 stb_p(buf, value);
1804 break;
1805 case 2:
1806 stw_p(buf, value);
1807 break;
1808 case 4:
1809 stl_p(buf, value);
1810 break;
1811 default:
1812 abort();
1813 }
1814 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001815}
1816
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001817static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08001818 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001819{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001820 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001821#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001822 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001823 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001824#endif
1825
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001826 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08001827 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001828}
1829
Avi Kivity70c68e42012-01-02 12:32:48 +02001830static const MemoryRegionOps subpage_ops = {
1831 .read = subpage_read,
1832 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001833 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001834 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001835};
1836
Anthony Liguoric227f092009-10-01 16:12:16 -05001837static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001838 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001839{
1840 int idx, eidx;
1841
1842 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1843 return -1;
1844 idx = SUBPAGE_IDX(start);
1845 eidx = SUBPAGE_IDX(end);
1846#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001847 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
1848 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00001849#endif
blueswir1db7b5422007-05-26 17:36:03 +00001850 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001851 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001852 }
1853
1854 return 0;
1855}
1856
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001857static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001858{
Anthony Liguoric227f092009-10-01 16:12:16 -05001859 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001860
Anthony Liguori7267c092011-08-20 22:09:37 -05001861 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001862
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001863 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001864 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001865 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001866 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001867 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001868#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001869 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
1870 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00001871#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001872 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001873
1874 return mmio;
1875}
1876
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001877static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
1878 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02001879{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001880 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02001881 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001882 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02001883 .mr = mr,
1884 .offset_within_address_space = 0,
1885 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001886 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001887 };
1888
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001889 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02001890}
1891
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001892MemoryRegion *iotlb_to_region(AddressSpace *as, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001893{
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001894 return as->dispatch->map.sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001895}
1896
Avi Kivitye9179ce2009-06-14 11:38:52 +03001897static void io_mem_init(void)
1898{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02001899 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001900 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02001901 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001902 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02001903 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001904 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02001905 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001906}
1907
Avi Kivityac1970f2012-10-03 16:22:53 +02001908static void mem_begin(MemoryListener *listener)
1909{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001910 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001911 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
1912 uint16_t n;
1913
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001914 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001915 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001916 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001917 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001918 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001919 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001920 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001921 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02001922
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02001923 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02001924 d->as = as;
1925 as->next_dispatch = d;
1926}
1927
1928static void mem_commit(MemoryListener *listener)
1929{
1930 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001931 AddressSpaceDispatch *cur = as->dispatch;
1932 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001933
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001934 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02001935
Paolo Bonzini0475d942013-05-29 12:28:21 +02001936 as->dispatch = next;
Avi Kivityac1970f2012-10-03 16:22:53 +02001937
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001938 if (cur) {
1939 phys_sections_free(&cur->map);
1940 g_free(cur);
1941 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001942}
1943
Avi Kivity1d711482012-10-02 18:54:45 +02001944static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001945{
Andreas Färber182735e2013-05-29 22:29:20 +02001946 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02001947
1948 /* since each CPU stores ram addresses in its TLB cache, we must
1949 reset the modified entries */
1950 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02001951 CPU_FOREACH(cpu) {
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01001952 /* FIXME: Disentangle the cpu.h circular files deps so we can
1953 directly get the right CPU from listener. */
1954 if (cpu->tcg_as_listener != listener) {
1955 continue;
1956 }
Andreas Färber00c8cb02013-09-04 02:19:44 +02001957 tlb_flush(cpu, 1);
Avi Kivity117712c2012-02-12 21:23:17 +02001958 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001959}
1960
Avi Kivity93632742012-02-08 16:54:16 +02001961static void core_log_global_start(MemoryListener *listener)
1962{
Juan Quintela981fdf22013-10-10 11:54:09 +02001963 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02001964}
1965
1966static void core_log_global_stop(MemoryListener *listener)
1967{
Juan Quintela981fdf22013-10-10 11:54:09 +02001968 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02001969}
1970
Avi Kivity93632742012-02-08 16:54:16 +02001971static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02001972 .log_global_start = core_log_global_start,
1973 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001974 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001975};
1976
Avi Kivityac1970f2012-10-03 16:22:53 +02001977void address_space_init_dispatch(AddressSpace *as)
1978{
Paolo Bonzini00752702013-05-29 12:13:54 +02001979 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001980 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001981 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001982 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001983 .region_add = mem_add,
1984 .region_nop = mem_add,
1985 .priority = 0,
1986 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001987 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001988}
1989
Avi Kivity83f3c252012-10-07 12:59:55 +02001990void address_space_destroy_dispatch(AddressSpace *as)
1991{
1992 AddressSpaceDispatch *d = as->dispatch;
1993
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001994 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001995 g_free(d);
1996 as->dispatch = NULL;
1997}
1998
Avi Kivity62152b82011-07-26 14:26:14 +03001999static void memory_map_init(void)
2000{
Anthony Liguori7267c092011-08-20 22:09:37 -05002001 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002002
Paolo Bonzini57271d62013-11-07 17:14:37 +01002003 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002004 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002005
Anthony Liguori7267c092011-08-20 22:09:37 -05002006 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002007 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2008 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002009 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02002010
Avi Kivityf6790af2012-10-02 20:13:51 +02002011 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03002012}
2013
2014MemoryRegion *get_system_memory(void)
2015{
2016 return system_memory;
2017}
2018
Avi Kivity309cb472011-08-08 16:09:03 +03002019MemoryRegion *get_system_io(void)
2020{
2021 return system_io;
2022}
2023
pbrooke2eef172008-06-08 01:09:01 +00002024#endif /* !defined(CONFIG_USER_ONLY) */
2025
bellard13eb76e2004-01-24 15:23:36 +00002026/* physical memory access (slow version, mainly for debug) */
2027#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002028int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002029 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002030{
2031 int l, flags;
2032 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002033 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002034
2035 while (len > 0) {
2036 page = addr & TARGET_PAGE_MASK;
2037 l = (page + TARGET_PAGE_SIZE) - addr;
2038 if (l > len)
2039 l = len;
2040 flags = page_get_flags(page);
2041 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002042 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002043 if (is_write) {
2044 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002045 return -1;
bellard579a97f2007-11-11 14:26:47 +00002046 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002047 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002048 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002049 memcpy(p, buf, l);
2050 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002051 } else {
2052 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002053 return -1;
bellard579a97f2007-11-11 14:26:47 +00002054 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002055 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002056 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002057 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002058 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002059 }
2060 len -= l;
2061 buf += l;
2062 addr += l;
2063 }
Paul Brooka68fe892010-03-01 00:08:59 +00002064 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002065}
bellard8df1cd02005-01-28 22:37:22 +00002066
bellard13eb76e2004-01-24 15:23:36 +00002067#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002068
Avi Kivitya8170e52012-10-23 12:30:10 +02002069static void invalidate_and_set_dirty(hwaddr addr,
2070 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002071{
Peter Maydellf874bf92014-11-16 19:44:21 +00002072 if (cpu_physical_memory_range_includes_clean(addr, length)) {
2073 tb_invalidate_phys_range(addr, addr + length, 0);
Paolo Bonzini68868672014-07-21 16:45:18 +02002074 cpu_physical_memory_set_dirty_range_nocode(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002075 }
Anthony PERARDe2269392012-10-03 13:49:22 +00002076 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002077}
2078
Richard Henderson23326162013-07-08 14:55:59 -07002079static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002080{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002081 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002082
2083 /* Regions are assumed to support 1-4 byte accesses unless
2084 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002085 if (access_size_max == 0) {
2086 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002087 }
Richard Henderson23326162013-07-08 14:55:59 -07002088
2089 /* Bound the maximum access by the alignment of the address. */
2090 if (!mr->ops->impl.unaligned) {
2091 unsigned align_size_max = addr & -addr;
2092 if (align_size_max != 0 && align_size_max < access_size_max) {
2093 access_size_max = align_size_max;
2094 }
2095 }
2096
2097 /* Don't attempt accesses larger than the maximum. */
2098 if (l > access_size_max) {
2099 l = access_size_max;
2100 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02002101 if (l & (l - 1)) {
2102 l = 1 << (qemu_fls(l) - 1);
2103 }
Richard Henderson23326162013-07-08 14:55:59 -07002104
2105 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002106}
2107
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002108bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002109 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002110{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002111 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002112 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002113 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002114 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002115 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002116 bool error = false;
ths3b46e622007-09-17 08:09:54 +00002117
bellard13eb76e2004-01-24 15:23:36 +00002118 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002119 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002120 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002121
bellard13eb76e2004-01-24 15:23:36 +00002122 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002123 if (!memory_access_is_direct(mr, is_write)) {
2124 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002125 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002126 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002127 switch (l) {
2128 case 8:
2129 /* 64 bit write access */
2130 val = ldq_p(buf);
2131 error |= io_mem_write(mr, addr1, val, 8);
2132 break;
2133 case 4:
bellard1c213d12005-09-03 10:49:04 +00002134 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002135 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002136 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07002137 break;
2138 case 2:
bellard1c213d12005-09-03 10:49:04 +00002139 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002140 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002141 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07002142 break;
2143 case 1:
bellard1c213d12005-09-03 10:49:04 +00002144 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002145 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002146 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07002147 break;
2148 default:
2149 abort();
bellard13eb76e2004-01-24 15:23:36 +00002150 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002151 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002152 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002153 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002154 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002155 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002156 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002157 }
2158 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002159 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002160 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002161 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002162 switch (l) {
2163 case 8:
2164 /* 64 bit read access */
2165 error |= io_mem_read(mr, addr1, &val, 8);
2166 stq_p(buf, val);
2167 break;
2168 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002169 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002170 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00002171 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002172 break;
2173 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002174 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002175 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002176 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002177 break;
2178 case 1:
bellard1c213d12005-09-03 10:49:04 +00002179 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002180 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002181 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002182 break;
2183 default:
2184 abort();
bellard13eb76e2004-01-24 15:23:36 +00002185 }
2186 } else {
2187 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002188 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002189 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002190 }
2191 }
2192 len -= l;
2193 buf += l;
2194 addr += l;
2195 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002196
2197 return error;
bellard13eb76e2004-01-24 15:23:36 +00002198}
bellard8df1cd02005-01-28 22:37:22 +00002199
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002200bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002201 const uint8_t *buf, int len)
2202{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002203 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002204}
2205
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002206bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002207{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002208 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002209}
2210
2211
Avi Kivitya8170e52012-10-23 12:30:10 +02002212void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002213 int len, int is_write)
2214{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002215 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002216}
2217
Alexander Graf582b55a2013-12-11 14:17:44 +01002218enum write_rom_type {
2219 WRITE_DATA,
2220 FLUSH_CACHE,
2221};
2222
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002223static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002224 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002225{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002226 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002227 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002228 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002229 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002230
bellardd0ecd2a2006-04-23 17:14:48 +00002231 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002232 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002233 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002234
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002235 if (!(memory_region_is_ram(mr) ||
2236 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002237 /* do nothing */
2238 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002239 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002240 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002241 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002242 switch (type) {
2243 case WRITE_DATA:
2244 memcpy(ptr, buf, l);
2245 invalidate_and_set_dirty(addr1, l);
2246 break;
2247 case FLUSH_CACHE:
2248 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2249 break;
2250 }
bellardd0ecd2a2006-04-23 17:14:48 +00002251 }
2252 len -= l;
2253 buf += l;
2254 addr += l;
2255 }
2256}
2257
Alexander Graf582b55a2013-12-11 14:17:44 +01002258/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002259void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002260 const uint8_t *buf, int len)
2261{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002262 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002263}
2264
2265void cpu_flush_icache_range(hwaddr start, int len)
2266{
2267 /*
2268 * This function should do the same thing as an icache flush that was
2269 * triggered from within the guest. For TCG we are always cache coherent,
2270 * so there is no need to flush anything. For KVM / Xen we need to flush
2271 * the host's instruction cache at least.
2272 */
2273 if (tcg_enabled()) {
2274 return;
2275 }
2276
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002277 cpu_physical_memory_write_rom_internal(&address_space_memory,
2278 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002279}
2280
aliguori6d16c2f2009-01-22 16:59:11 +00002281typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002282 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002283 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002284 hwaddr addr;
2285 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002286} BounceBuffer;
2287
2288static BounceBuffer bounce;
2289
aliguoriba223c22009-01-22 16:59:16 +00002290typedef struct MapClient {
2291 void *opaque;
2292 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002293 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002294} MapClient;
2295
Blue Swirl72cf2d42009-09-12 07:36:22 +00002296static QLIST_HEAD(map_client_list, MapClient) map_client_list
2297 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002298
2299void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2300{
Anthony Liguori7267c092011-08-20 22:09:37 -05002301 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002302
2303 client->opaque = opaque;
2304 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002305 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002306 return client;
2307}
2308
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002309static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002310{
2311 MapClient *client = (MapClient *)_client;
2312
Blue Swirl72cf2d42009-09-12 07:36:22 +00002313 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002314 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002315}
2316
2317static void cpu_notify_map_clients(void)
2318{
2319 MapClient *client;
2320
Blue Swirl72cf2d42009-09-12 07:36:22 +00002321 while (!QLIST_EMPTY(&map_client_list)) {
2322 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002323 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002324 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002325 }
2326}
2327
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002328bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2329{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002330 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002331 hwaddr l, xlat;
2332
2333 while (len > 0) {
2334 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002335 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2336 if (!memory_access_is_direct(mr, is_write)) {
2337 l = memory_access_size(mr, l, addr);
2338 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002339 return false;
2340 }
2341 }
2342
2343 len -= l;
2344 addr += l;
2345 }
2346 return true;
2347}
2348
aliguori6d16c2f2009-01-22 16:59:11 +00002349/* Map a physical memory region into a host virtual address.
2350 * May map a subset of the requested range, given by and returned in *plen.
2351 * May return NULL if resources needed to perform the mapping are exhausted.
2352 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002353 * Use cpu_register_map_client() to know when retrying the map operation is
2354 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002355 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002356void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002357 hwaddr addr,
2358 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002359 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002360{
Avi Kivitya8170e52012-10-23 12:30:10 +02002361 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002362 hwaddr done = 0;
2363 hwaddr l, xlat, base;
2364 MemoryRegion *mr, *this_mr;
2365 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002366
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002367 if (len == 0) {
2368 return NULL;
2369 }
aliguori6d16c2f2009-01-22 16:59:11 +00002370
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002371 l = len;
2372 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2373 if (!memory_access_is_direct(mr, is_write)) {
2374 if (bounce.buffer) {
2375 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002376 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002377 /* Avoid unbounded allocations */
2378 l = MIN(l, TARGET_PAGE_SIZE);
2379 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002380 bounce.addr = addr;
2381 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002382
2383 memory_region_ref(mr);
2384 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002385 if (!is_write) {
2386 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002387 }
aliguori6d16c2f2009-01-22 16:59:11 +00002388
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002389 *plen = l;
2390 return bounce.buffer;
2391 }
2392
2393 base = xlat;
2394 raddr = memory_region_get_ram_addr(mr);
2395
2396 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002397 len -= l;
2398 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002399 done += l;
2400 if (len == 0) {
2401 break;
2402 }
2403
2404 l = len;
2405 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2406 if (this_mr != mr || xlat != base + done) {
2407 break;
2408 }
aliguori6d16c2f2009-01-22 16:59:11 +00002409 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002410
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002411 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002412 *plen = done;
2413 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002414}
2415
Avi Kivityac1970f2012-10-03 16:22:53 +02002416/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002417 * Will also mark the memory as dirty if is_write == 1. access_len gives
2418 * the amount of memory that was actually read or written by the caller.
2419 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002420void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2421 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002422{
2423 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002424 MemoryRegion *mr;
2425 ram_addr_t addr1;
2426
2427 mr = qemu_ram_addr_from_host(buffer, &addr1);
2428 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002429 if (is_write) {
Paolo Bonzini68868672014-07-21 16:45:18 +02002430 invalidate_and_set_dirty(addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002431 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002432 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002433 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002434 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002435 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002436 return;
2437 }
2438 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002439 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002440 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002441 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002442 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002443 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002444 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002445}
bellardd0ecd2a2006-04-23 17:14:48 +00002446
Avi Kivitya8170e52012-10-23 12:30:10 +02002447void *cpu_physical_memory_map(hwaddr addr,
2448 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002449 int is_write)
2450{
2451 return address_space_map(&address_space_memory, addr, plen, is_write);
2452}
2453
Avi Kivitya8170e52012-10-23 12:30:10 +02002454void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2455 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002456{
2457 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2458}
2459
bellard8df1cd02005-01-28 22:37:22 +00002460/* warning: addr must be aligned */
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002461static inline uint32_t ldl_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002462 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002463{
bellard8df1cd02005-01-28 22:37:22 +00002464 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002465 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002466 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002467 hwaddr l = 4;
2468 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002469
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002470 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002471 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002472 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002473 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002474#if defined(TARGET_WORDS_BIGENDIAN)
2475 if (endian == DEVICE_LITTLE_ENDIAN) {
2476 val = bswap32(val);
2477 }
2478#else
2479 if (endian == DEVICE_BIG_ENDIAN) {
2480 val = bswap32(val);
2481 }
2482#endif
bellard8df1cd02005-01-28 22:37:22 +00002483 } else {
2484 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002485 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002486 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002487 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002488 switch (endian) {
2489 case DEVICE_LITTLE_ENDIAN:
2490 val = ldl_le_p(ptr);
2491 break;
2492 case DEVICE_BIG_ENDIAN:
2493 val = ldl_be_p(ptr);
2494 break;
2495 default:
2496 val = ldl_p(ptr);
2497 break;
2498 }
bellard8df1cd02005-01-28 22:37:22 +00002499 }
2500 return val;
2501}
2502
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002503uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002504{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002505 return ldl_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002506}
2507
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002508uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002509{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002510 return ldl_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002511}
2512
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002513uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002514{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002515 return ldl_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002516}
2517
bellard84b7b8e2005-11-28 21:19:04 +00002518/* warning: addr must be aligned */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002519static inline uint64_t ldq_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002520 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002521{
bellard84b7b8e2005-11-28 21:19:04 +00002522 uint8_t *ptr;
2523 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002524 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002525 hwaddr l = 8;
2526 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002527
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002528 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002529 false);
2530 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002531 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002532 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002533#if defined(TARGET_WORDS_BIGENDIAN)
2534 if (endian == DEVICE_LITTLE_ENDIAN) {
2535 val = bswap64(val);
2536 }
2537#else
2538 if (endian == DEVICE_BIG_ENDIAN) {
2539 val = bswap64(val);
2540 }
2541#endif
bellard84b7b8e2005-11-28 21:19:04 +00002542 } else {
2543 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002544 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002545 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002546 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002547 switch (endian) {
2548 case DEVICE_LITTLE_ENDIAN:
2549 val = ldq_le_p(ptr);
2550 break;
2551 case DEVICE_BIG_ENDIAN:
2552 val = ldq_be_p(ptr);
2553 break;
2554 default:
2555 val = ldq_p(ptr);
2556 break;
2557 }
bellard84b7b8e2005-11-28 21:19:04 +00002558 }
2559 return val;
2560}
2561
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002562uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002563{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002564 return ldq_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002565}
2566
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002567uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002568{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002569 return ldq_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002570}
2571
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002572uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002573{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002574 return ldq_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002575}
2576
bellardaab33092005-10-30 20:48:42 +00002577/* XXX: optimize */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002578uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002579{
2580 uint8_t val;
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002581 address_space_rw(as, addr, &val, 1, 0);
bellardaab33092005-10-30 20:48:42 +00002582 return val;
2583}
2584
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002585/* warning: addr must be aligned */
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002586static inline uint32_t lduw_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002587 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002588{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002589 uint8_t *ptr;
2590 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002591 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002592 hwaddr l = 2;
2593 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002594
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002595 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002596 false);
2597 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002598 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002599 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002600#if defined(TARGET_WORDS_BIGENDIAN)
2601 if (endian == DEVICE_LITTLE_ENDIAN) {
2602 val = bswap16(val);
2603 }
2604#else
2605 if (endian == DEVICE_BIG_ENDIAN) {
2606 val = bswap16(val);
2607 }
2608#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002609 } else {
2610 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002611 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002612 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002613 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002614 switch (endian) {
2615 case DEVICE_LITTLE_ENDIAN:
2616 val = lduw_le_p(ptr);
2617 break;
2618 case DEVICE_BIG_ENDIAN:
2619 val = lduw_be_p(ptr);
2620 break;
2621 default:
2622 val = lduw_p(ptr);
2623 break;
2624 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002625 }
2626 return val;
bellardaab33092005-10-30 20:48:42 +00002627}
2628
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002629uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002630{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002631 return lduw_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002632}
2633
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002634uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002635{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002636 return lduw_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002637}
2638
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002639uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002640{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002641 return lduw_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002642}
2643
bellard8df1cd02005-01-28 22:37:22 +00002644/* warning: addr must be aligned. The ram page is not masked as dirty
2645 and the code inside is not invalidated. It is useful if the dirty
2646 bits are used to track modified PTEs */
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002647void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002648{
bellard8df1cd02005-01-28 22:37:22 +00002649 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002650 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002651 hwaddr l = 4;
2652 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002653
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002654 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002655 true);
2656 if (l < 4 || !memory_access_is_direct(mr, true)) {
2657 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002658 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002659 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002660 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002661 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002662
2663 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002664 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00002665 /* invalidate code */
2666 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2667 /* set dirty bit */
Paolo Bonzini68868672014-07-21 16:45:18 +02002668 cpu_physical_memory_set_dirty_range_nocode(addr1, 4);
aliguori74576192008-10-06 14:02:03 +00002669 }
2670 }
bellard8df1cd02005-01-28 22:37:22 +00002671 }
2672}
2673
2674/* warning: addr must be aligned */
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002675static inline void stl_phys_internal(AddressSpace *as,
2676 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002677 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002678{
bellard8df1cd02005-01-28 22:37:22 +00002679 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002680 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002681 hwaddr l = 4;
2682 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002683
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002684 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002685 true);
2686 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002687#if defined(TARGET_WORDS_BIGENDIAN)
2688 if (endian == DEVICE_LITTLE_ENDIAN) {
2689 val = bswap32(val);
2690 }
2691#else
2692 if (endian == DEVICE_BIG_ENDIAN) {
2693 val = bswap32(val);
2694 }
2695#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002696 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002697 } else {
bellard8df1cd02005-01-28 22:37:22 +00002698 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002699 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002700 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002701 switch (endian) {
2702 case DEVICE_LITTLE_ENDIAN:
2703 stl_le_p(ptr, val);
2704 break;
2705 case DEVICE_BIG_ENDIAN:
2706 stl_be_p(ptr, val);
2707 break;
2708 default:
2709 stl_p(ptr, val);
2710 break;
2711 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002712 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002713 }
2714}
2715
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002716void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002717{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002718 stl_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002719}
2720
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002721void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002722{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002723 stl_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002724}
2725
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002726void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002727{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002728 stl_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002729}
2730
bellardaab33092005-10-30 20:48:42 +00002731/* XXX: optimize */
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002732void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002733{
2734 uint8_t v = val;
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002735 address_space_rw(as, addr, &v, 1, 1);
bellardaab33092005-10-30 20:48:42 +00002736}
2737
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002738/* warning: addr must be aligned */
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002739static inline void stw_phys_internal(AddressSpace *as,
2740 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002741 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002742{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002743 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002744 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002745 hwaddr l = 2;
2746 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002747
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002748 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002749 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002750#if defined(TARGET_WORDS_BIGENDIAN)
2751 if (endian == DEVICE_LITTLE_ENDIAN) {
2752 val = bswap16(val);
2753 }
2754#else
2755 if (endian == DEVICE_BIG_ENDIAN) {
2756 val = bswap16(val);
2757 }
2758#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002759 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002760 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002761 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002762 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002763 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002764 switch (endian) {
2765 case DEVICE_LITTLE_ENDIAN:
2766 stw_le_p(ptr, val);
2767 break;
2768 case DEVICE_BIG_ENDIAN:
2769 stw_be_p(ptr, val);
2770 break;
2771 default:
2772 stw_p(ptr, val);
2773 break;
2774 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002775 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002776 }
bellardaab33092005-10-30 20:48:42 +00002777}
2778
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002779void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002780{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002781 stw_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002782}
2783
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002784void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002785{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002786 stw_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002787}
2788
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002789void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002790{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002791 stw_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002792}
2793
bellardaab33092005-10-30 20:48:42 +00002794/* XXX: optimize */
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002795void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002796{
2797 val = tswap64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002798 address_space_rw(as, addr, (void *) &val, 8, 1);
bellardaab33092005-10-30 20:48:42 +00002799}
2800
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002801void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002802{
2803 val = cpu_to_le64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002804 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002805}
2806
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002807void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002808{
2809 val = cpu_to_be64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002810 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002811}
2812
aliguori5e2972f2009-03-28 17:51:36 +00002813/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002814int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002815 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002816{
2817 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002818 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002819 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002820
2821 while (len > 0) {
2822 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002823 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002824 /* if no physical page mapped, return an error */
2825 if (phys_addr == -1)
2826 return -1;
2827 l = (page + TARGET_PAGE_SIZE) - addr;
2828 if (l > len)
2829 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002830 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10002831 if (is_write) {
2832 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
2833 } else {
2834 address_space_rw(cpu->as, phys_addr, buf, l, 0);
2835 }
bellard13eb76e2004-01-24 15:23:36 +00002836 len -= l;
2837 buf += l;
2838 addr += l;
2839 }
2840 return 0;
2841}
Paul Brooka68fe892010-03-01 00:08:59 +00002842#endif
bellard13eb76e2004-01-24 15:23:36 +00002843
Blue Swirl8e4a4242013-01-06 18:30:17 +00002844/*
2845 * A helper function for the _utterly broken_ virtio device model to find out if
2846 * it's running on a big endian machine. Don't do this at home kids!
2847 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02002848bool target_words_bigendian(void);
2849bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00002850{
2851#if defined(TARGET_WORDS_BIGENDIAN)
2852 return true;
2853#else
2854 return false;
2855#endif
2856}
2857
Wen Congyang76f35532012-05-07 12:04:18 +08002858#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002859bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002860{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002861 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002862 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002863
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002864 mr = address_space_translate(&address_space_memory,
2865 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002866
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002867 return !(memory_region_is_ram(mr) ||
2868 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002869}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002870
2871void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2872{
2873 RAMBlock *block;
2874
2875 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2876 func(block->host, block->offset, block->length, opaque);
2877 }
2878}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002879#endif