blob: 2794b4ba230b1fd1024e811e23d966d0b388ee81 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060029#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010030#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010031#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020032#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010033#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010034#include "qemu/timer.h"
35#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020036#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020052#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020053
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020054#include "qemu/range.h"
55
blueswir1db7b5422007-05-26 17:36:03 +000056//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000057
pbrook99773bd2006-04-16 15:14:59 +000058#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020059static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000060
Paolo Bonzinia3161032012-11-14 15:54:48 +010061RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030062
63static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030064static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030065
Avi Kivityf6790af2012-10-02 20:13:51 +020066AddressSpace address_space_io;
67AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020068
Paolo Bonzini0844e002013-05-24 14:37:28 +020069MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020070static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020071
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080072/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
73#define RAM_PREALLOC (1 << 0)
74
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080075/* RAM is mmap-ed with MAP_SHARED */
76#define RAM_SHARED (1 << 1)
77
pbrooke2eef172008-06-08 01:09:01 +000078#endif
bellard9fa3e852004-01-04 18:06:42 +000079
Andreas Färberbdc44642013-06-24 23:50:24 +020080struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000081/* current CPU in the current thread. It is only valid inside
82 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020083DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000084/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000085 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000086 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010087int use_icount;
bellard6a00d602005-11-21 23:25:50 +000088
pbrooke2eef172008-06-08 01:09:01 +000089#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020090
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020091typedef struct PhysPageEntry PhysPageEntry;
92
93struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020094 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020095 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020096 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020097 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020098};
99
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200100#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
101
Paolo Bonzini03f49952013-11-07 17:14:36 +0100102/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100103#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100104
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200105#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100106#define P_L2_SIZE (1 << P_L2_BITS)
107
108#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
109
110typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200111
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200112typedef struct PhysPageMap {
113 unsigned sections_nb;
114 unsigned sections_nb_alloc;
115 unsigned nodes_nb;
116 unsigned nodes_nb_alloc;
117 Node *nodes;
118 MemoryRegionSection *sections;
119} PhysPageMap;
120
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200121struct AddressSpaceDispatch {
122 /* This is a multi-level map on the physical address space.
123 * The bottom level has pointers to MemoryRegionSections.
124 */
125 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200126 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200127 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200128};
129
Jan Kiszka90260c62013-05-26 21:46:51 +0200130#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
131typedef struct subpage_t {
132 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200133 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200134 hwaddr base;
135 uint16_t sub_section[TARGET_PAGE_SIZE];
136} subpage_t;
137
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200138#define PHYS_SECTION_UNASSIGNED 0
139#define PHYS_SECTION_NOTDIRTY 1
140#define PHYS_SECTION_ROM 2
141#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200142
pbrooke2eef172008-06-08 01:09:01 +0000143static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300144static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000145static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000146
Avi Kivity1ec9b902012-01-02 12:47:48 +0200147static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000148#endif
bellard54936002003-05-13 00:25:15 +0000149
Paul Brook6d9a1302010-02-28 23:55:53 +0000150#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200151
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200152static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200153{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200154 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
155 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
156 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
157 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200158 }
159}
160
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200161static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200162{
163 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200164 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200165
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200166 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200167 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200168 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100169 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200170 map->nodes[ret][i].skip = 1;
171 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200172 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200173 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200174}
175
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200176static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
177 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200178 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200179{
180 PhysPageEntry *p;
181 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100182 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200183
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200184 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200185 lp->ptr = phys_map_node_alloc(map);
186 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200187 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100188 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200189 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200190 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200191 }
192 }
193 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200194 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200195 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100196 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200197
Paolo Bonzini03f49952013-11-07 17:14:36 +0100198 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200199 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200200 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200201 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200202 *index += step;
203 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200204 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200205 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200206 }
207 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200208 }
209}
210
Avi Kivityac1970f2012-10-03 16:22:53 +0200211static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200212 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200213 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000214{
Avi Kivity29990972012-02-13 20:21:20 +0200215 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200216 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000217
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200218 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000219}
220
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200221/* Compact a non leaf page entry. Simply detect that the entry has a single child,
222 * and update our entry so we can skip it and go directly to the destination.
223 */
224static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
225{
226 unsigned valid_ptr = P_L2_SIZE;
227 int valid = 0;
228 PhysPageEntry *p;
229 int i;
230
231 if (lp->ptr == PHYS_MAP_NODE_NIL) {
232 return;
233 }
234
235 p = nodes[lp->ptr];
236 for (i = 0; i < P_L2_SIZE; i++) {
237 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
238 continue;
239 }
240
241 valid_ptr = i;
242 valid++;
243 if (p[i].skip) {
244 phys_page_compact(&p[i], nodes, compacted);
245 }
246 }
247
248 /* We can only compress if there's only one child. */
249 if (valid != 1) {
250 return;
251 }
252
253 assert(valid_ptr < P_L2_SIZE);
254
255 /* Don't compress if it won't fit in the # of bits we have. */
256 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
257 return;
258 }
259
260 lp->ptr = p[valid_ptr].ptr;
261 if (!p[valid_ptr].skip) {
262 /* If our only child is a leaf, make this a leaf. */
263 /* By design, we should have made this node a leaf to begin with so we
264 * should never reach here.
265 * But since it's so simple to handle this, let's do it just in case we
266 * change this rule.
267 */
268 lp->skip = 0;
269 } else {
270 lp->skip += p[valid_ptr].skip;
271 }
272}
273
274static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
275{
276 DECLARE_BITMAP(compacted, nodes_nb);
277
278 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200279 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200280 }
281}
282
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200283static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200284 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000285{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200286 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200287 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200288 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200289
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200290 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200291 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200292 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200293 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200294 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100295 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200296 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200297
298 if (sections[lp.ptr].size.hi ||
299 range_covers_byte(sections[lp.ptr].offset_within_address_space,
300 sections[lp.ptr].size.lo, addr)) {
301 return &sections[lp.ptr];
302 } else {
303 return &sections[PHYS_SECTION_UNASSIGNED];
304 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200305}
306
Blue Swirle5548612012-04-21 13:08:33 +0000307bool memory_region_is_unassigned(MemoryRegion *mr)
308{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200309 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000310 && mr != &io_mem_watch;
311}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200312
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200313static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200314 hwaddr addr,
315 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200316{
Jan Kiszka90260c62013-05-26 21:46:51 +0200317 MemoryRegionSection *section;
318 subpage_t *subpage;
319
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200320 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200321 if (resolve_subpage && section->mr->subpage) {
322 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200323 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200324 }
325 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200326}
327
Jan Kiszka90260c62013-05-26 21:46:51 +0200328static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200329address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200330 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200331{
332 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100333 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200334
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200335 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200336 /* Compute offset within MemoryRegionSection */
337 addr -= section->offset_within_address_space;
338
339 /* Compute offset within MemoryRegion */
340 *xlat = addr + section->offset_within_region;
341
342 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100343 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200344 return section;
345}
Jan Kiszka90260c62013-05-26 21:46:51 +0200346
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100347static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
348{
349 if (memory_region_is_ram(mr)) {
350 return !(is_write && mr->readonly);
351 }
352 if (memory_region_is_romd(mr)) {
353 return !is_write;
354 }
355
356 return false;
357}
358
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200359MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
360 hwaddr *xlat, hwaddr *plen,
361 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200362{
Avi Kivity30951152012-10-30 13:47:46 +0200363 IOMMUTLBEntry iotlb;
364 MemoryRegionSection *section;
365 MemoryRegion *mr;
366 hwaddr len = *plen;
367
368 for (;;) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100369 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200370 mr = section->mr;
371
372 if (!mr->iommu_ops) {
373 break;
374 }
375
Le Tan8d7b8cb2014-08-16 13:55:37 +0800376 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200377 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
378 | (addr & iotlb.addr_mask));
379 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
380 if (!(iotlb.perm & (1 << is_write))) {
381 mr = &io_mem_unassigned;
382 break;
383 }
384
385 as = iotlb.target_as;
386 }
387
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000388 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100389 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
390 len = MIN(page, len);
391 }
392
Avi Kivity30951152012-10-30 13:47:46 +0200393 *plen = len;
394 *xlat = addr;
395 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200396}
397
398MemoryRegionSection *
399address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
400 hwaddr *plen)
401{
Avi Kivity30951152012-10-30 13:47:46 +0200402 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200403 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200404
405 assert(!section->mr->iommu_ops);
406 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200407}
bellard9fa3e852004-01-04 18:06:42 +0000408#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000409
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200410void cpu_exec_init_all(void)
411{
412#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700413 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200414 memory_map_init();
415 io_mem_init();
416#endif
417}
418
Andreas Färberb170fce2013-01-20 20:23:22 +0100419#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000420
Juan Quintelae59fb372009-09-29 22:48:21 +0200421static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200422{
Andreas Färber259186a2013-01-17 18:51:17 +0100423 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200424
aurel323098dba2009-03-07 21:28:24 +0000425 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
426 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100427 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100428 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000429
430 return 0;
431}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200432
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400433static int cpu_common_pre_load(void *opaque)
434{
435 CPUState *cpu = opaque;
436
437 cpu->exception_index = 0;
438
439 return 0;
440}
441
442static bool cpu_common_exception_index_needed(void *opaque)
443{
444 CPUState *cpu = opaque;
445
446 return cpu->exception_index != 0;
447}
448
449static const VMStateDescription vmstate_cpu_common_exception_index = {
450 .name = "cpu_common/exception_index",
451 .version_id = 1,
452 .minimum_version_id = 1,
453 .fields = (VMStateField[]) {
454 VMSTATE_INT32(exception_index, CPUState),
455 VMSTATE_END_OF_LIST()
456 }
457};
458
Andreas Färber1a1562f2013-06-17 04:09:11 +0200459const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200460 .name = "cpu_common",
461 .version_id = 1,
462 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400463 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200464 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200465 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100466 VMSTATE_UINT32(halted, CPUState),
467 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200468 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400469 },
470 .subsections = (VMStateSubsection[]) {
471 {
472 .vmsd = &vmstate_cpu_common_exception_index,
473 .needed = cpu_common_exception_index_needed,
474 } , {
475 /* empty */
476 }
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200477 }
478};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200479
pbrook9656f322008-07-01 20:01:19 +0000480#endif
481
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100482CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400483{
Andreas Färberbdc44642013-06-24 23:50:24 +0200484 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400485
Andreas Färberbdc44642013-06-24 23:50:24 +0200486 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100487 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200488 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100489 }
Glauber Costa950f1472009-06-09 12:15:18 -0400490 }
491
Andreas Färberbdc44642013-06-24 23:50:24 +0200492 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400493}
494
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000495#if !defined(CONFIG_USER_ONLY)
496void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
497{
498 /* We only support one address space per cpu at the moment. */
499 assert(cpu->as == as);
500
501 if (cpu->tcg_as_listener) {
502 memory_listener_unregister(cpu->tcg_as_listener);
503 } else {
504 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
505 }
506 cpu->tcg_as_listener->commit = tcg_commit;
507 memory_listener_register(cpu->tcg_as_listener, as);
508}
509#endif
510
Andreas Färber9349b4f2012-03-14 01:38:32 +0100511void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000512{
Andreas Färber9f09e182012-05-03 06:59:07 +0200513 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100514 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200515 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000516 int cpu_index;
517
pbrookc2764712009-03-07 15:24:59 +0000518#if defined(CONFIG_USER_ONLY)
519 cpu_list_lock();
520#endif
bellard6a00d602005-11-21 23:25:50 +0000521 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200522 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000523 cpu_index++;
524 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100525 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100526 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200527 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200528 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100529#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000530 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200531 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100532#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200533 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000534#if defined(CONFIG_USER_ONLY)
535 cpu_list_unlock();
536#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200537 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
538 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
539 }
pbrookb3c77242008-06-30 16:31:04 +0000540#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600541 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000542 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100543 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200544 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000545#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100546 if (cc->vmsd != NULL) {
547 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
548 }
bellardfd6ce8f2003-05-14 19:00:11 +0000549}
550
bellard1fddef42005-04-17 19:16:13 +0000551#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000552#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200553static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000554{
555 tb_invalidate_phys_page_range(pc, pc + 1, 0);
556}
557#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200558static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400559{
Max Filippove8262a12013-09-27 22:29:17 +0400560 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
561 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000562 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100563 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400564 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400565}
bellardc27004e2005-01-03 23:35:10 +0000566#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000567#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000568
Paul Brookc527ee82010-03-01 03:31:14 +0000569#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200570void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000571
572{
573}
574
Peter Maydell3ee887e2014-09-12 14:06:48 +0100575int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
576 int flags)
577{
578 return -ENOSYS;
579}
580
581void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
582{
583}
584
Andreas Färber75a34032013-09-02 16:57:02 +0200585int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000586 int flags, CPUWatchpoint **watchpoint)
587{
588 return -ENOSYS;
589}
590#else
pbrook6658ffb2007-03-16 23:58:11 +0000591/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200592int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000593 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000594{
aliguoric0ce9982008-11-25 22:13:57 +0000595 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000596
Peter Maydell05068c02014-09-12 14:06:48 +0100597 /* forbid ranges which are empty or run off the end of the address space */
598 if (len == 0 || (addr + len - 1) <= addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200599 error_report("tried to set invalid watchpoint at %"
600 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000601 return -EINVAL;
602 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500603 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000604
aliguoria1d1bb32008-11-18 20:07:32 +0000605 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100606 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000607 wp->flags = flags;
608
aliguori2dc9f412008-11-18 20:56:59 +0000609 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200610 if (flags & BP_GDB) {
611 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
612 } else {
613 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
614 }
aliguoria1d1bb32008-11-18 20:07:32 +0000615
Andreas Färber31b030d2013-09-04 01:29:02 +0200616 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000617
618 if (watchpoint)
619 *watchpoint = wp;
620 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000621}
622
aliguoria1d1bb32008-11-18 20:07:32 +0000623/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200624int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000625 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000626{
aliguoria1d1bb32008-11-18 20:07:32 +0000627 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000628
Andreas Färberff4700b2013-08-26 18:23:18 +0200629 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100630 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000631 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200632 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000633 return 0;
634 }
635 }
aliguoria1d1bb32008-11-18 20:07:32 +0000636 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000637}
638
aliguoria1d1bb32008-11-18 20:07:32 +0000639/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200640void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000641{
Andreas Färberff4700b2013-08-26 18:23:18 +0200642 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000643
Andreas Färber31b030d2013-09-04 01:29:02 +0200644 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000645
Anthony Liguori7267c092011-08-20 22:09:37 -0500646 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000647}
648
aliguoria1d1bb32008-11-18 20:07:32 +0000649/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200650void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000651{
aliguoric0ce9982008-11-25 22:13:57 +0000652 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000653
Andreas Färberff4700b2013-08-26 18:23:18 +0200654 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200655 if (wp->flags & mask) {
656 cpu_watchpoint_remove_by_ref(cpu, wp);
657 }
aliguoric0ce9982008-11-25 22:13:57 +0000658 }
aliguoria1d1bb32008-11-18 20:07:32 +0000659}
Peter Maydell05068c02014-09-12 14:06:48 +0100660
661/* Return true if this watchpoint address matches the specified
662 * access (ie the address range covered by the watchpoint overlaps
663 * partially or completely with the address range covered by the
664 * access).
665 */
666static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
667 vaddr addr,
668 vaddr len)
669{
670 /* We know the lengths are non-zero, but a little caution is
671 * required to avoid errors in the case where the range ends
672 * exactly at the top of the address space and so addr + len
673 * wraps round to zero.
674 */
675 vaddr wpend = wp->vaddr + wp->len - 1;
676 vaddr addrend = addr + len - 1;
677
678 return !(addr > wpend || wp->vaddr > addrend);
679}
680
Paul Brookc527ee82010-03-01 03:31:14 +0000681#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000682
683/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200684int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000685 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000686{
bellard1fddef42005-04-17 19:16:13 +0000687#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000688 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000689
Anthony Liguori7267c092011-08-20 22:09:37 -0500690 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000691
692 bp->pc = pc;
693 bp->flags = flags;
694
aliguori2dc9f412008-11-18 20:56:59 +0000695 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200696 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200697 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200698 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200699 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200700 }
aliguoria1d1bb32008-11-18 20:07:32 +0000701
Andreas Färberf0c3c502013-08-26 21:22:53 +0200702 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000703
Andreas Färber00b941e2013-06-29 18:55:54 +0200704 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000705 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200706 }
aliguoria1d1bb32008-11-18 20:07:32 +0000707 return 0;
708#else
709 return -ENOSYS;
710#endif
711}
712
713/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200714int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000715{
716#if defined(TARGET_HAS_ICE)
717 CPUBreakpoint *bp;
718
Andreas Färberf0c3c502013-08-26 21:22:53 +0200719 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000720 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200721 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000722 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000723 }
bellard4c3a88a2003-07-26 12:06:08 +0000724 }
aliguoria1d1bb32008-11-18 20:07:32 +0000725 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000726#else
aliguoria1d1bb32008-11-18 20:07:32 +0000727 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000728#endif
729}
730
aliguoria1d1bb32008-11-18 20:07:32 +0000731/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200732void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000733{
bellard1fddef42005-04-17 19:16:13 +0000734#if defined(TARGET_HAS_ICE)
Andreas Färberf0c3c502013-08-26 21:22:53 +0200735 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
736
737 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000738
Anthony Liguori7267c092011-08-20 22:09:37 -0500739 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000740#endif
741}
742
743/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200744void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000745{
746#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000747 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000748
Andreas Färberf0c3c502013-08-26 21:22:53 +0200749 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200750 if (bp->flags & mask) {
751 cpu_breakpoint_remove_by_ref(cpu, bp);
752 }
aliguoric0ce9982008-11-25 22:13:57 +0000753 }
bellard4c3a88a2003-07-26 12:06:08 +0000754#endif
755}
756
bellardc33a3462003-07-29 20:50:33 +0000757/* enable or disable single step mode. EXCP_DEBUG is returned by the
758 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200759void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000760{
bellard1fddef42005-04-17 19:16:13 +0000761#if defined(TARGET_HAS_ICE)
Andreas Färbered2803d2013-06-21 20:20:45 +0200762 if (cpu->singlestep_enabled != enabled) {
763 cpu->singlestep_enabled = enabled;
764 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200765 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200766 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100767 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000768 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200769 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000770 tb_flush(env);
771 }
bellardc33a3462003-07-29 20:50:33 +0000772 }
773#endif
774}
775
Andreas Färbera47dddd2013-09-03 17:38:47 +0200776void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000777{
778 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000779 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000780
781 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000782 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000783 fprintf(stderr, "qemu: fatal: ");
784 vfprintf(stderr, fmt, ap);
785 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200786 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000787 if (qemu_log_enabled()) {
788 qemu_log("qemu: fatal: ");
789 qemu_log_vprintf(fmt, ap2);
790 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200791 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000792 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000793 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000794 }
pbrook493ae1f2007-11-23 16:53:59 +0000795 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000796 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200797#if defined(CONFIG_USER_ONLY)
798 {
799 struct sigaction act;
800 sigfillset(&act.sa_mask);
801 act.sa_handler = SIG_DFL;
802 sigaction(SIGABRT, &act, NULL);
803 }
804#endif
bellard75012672003-06-21 13:11:07 +0000805 abort();
806}
807
bellard01243112004-01-04 15:48:17 +0000808#if !defined(CONFIG_USER_ONLY)
Paolo Bonzini041603f2013-09-09 17:49:45 +0200809static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
810{
811 RAMBlock *block;
812
813 /* The list is protected by the iothread lock here. */
814 block = ram_list.mru_block;
815 if (block && addr - block->offset < block->length) {
816 goto found;
817 }
818 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
819 if (addr - block->offset < block->length) {
820 goto found;
821 }
822 }
823
824 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
825 abort();
826
827found:
828 ram_list.mru_block = block;
829 return block;
830}
831
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200832static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000833{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200834 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200835 RAMBlock *block;
836 ram_addr_t end;
837
838 end = TARGET_PAGE_ALIGN(start + length);
839 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000840
Paolo Bonzini041603f2013-09-09 17:49:45 +0200841 block = qemu_get_ram_block(start);
842 assert(block == qemu_get_ram_block(end - 1));
843 start1 = (uintptr_t)block->host + (start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000844 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200845}
846
847/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200848void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200849 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200850{
Juan Quintelad24981d2012-05-22 00:42:40 +0200851 if (length == 0)
852 return;
Juan Quintelaace694c2013-10-09 10:36:56 +0200853 cpu_physical_memory_clear_dirty_range(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200854
855 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200856 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200857 }
bellard1ccde1c2004-02-06 19:46:14 +0000858}
859
Juan Quintela981fdf22013-10-10 11:54:09 +0200860static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000861{
862 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000863}
864
Andreas Färberbb0e6272013-09-03 13:32:01 +0200865hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200866 MemoryRegionSection *section,
867 target_ulong vaddr,
868 hwaddr paddr, hwaddr xlat,
869 int prot,
870 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000871{
Avi Kivitya8170e52012-10-23 12:30:10 +0200872 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000873 CPUWatchpoint *wp;
874
Blue Swirlcc5bea62012-04-14 14:56:48 +0000875 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000876 /* Normal RAM. */
877 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200878 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000879 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200880 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000881 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200882 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000883 }
884 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100885 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200886 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000887 }
888
889 /* Make accesses to pages with watchpoints go via the
890 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200891 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100892 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +0000893 /* Avoid trapping reads of pages with a write breakpoint. */
894 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200895 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000896 *address |= TLB_MMIO;
897 break;
898 }
899 }
900 }
901
902 return iotlb;
903}
bellard9fa3e852004-01-04 18:06:42 +0000904#endif /* defined(CONFIG_USER_ONLY) */
905
pbrooke2eef172008-06-08 01:09:01 +0000906#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000907
Anthony Liguoric227f092009-10-01 16:12:16 -0500908static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200909 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200910static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200911
Stefan Weil575ddeb2013-09-29 20:56:45 +0200912static void *(*phys_mem_alloc)(size_t size) = qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200913
914/*
915 * Set a custom physical guest memory alloator.
916 * Accelerators with unusual needs may need this. Hopefully, we can
917 * get rid of it eventually.
918 */
Stefan Weil575ddeb2013-09-29 20:56:45 +0200919void phys_mem_set_alloc(void *(*alloc)(size_t))
Markus Armbruster91138032013-07-31 15:11:08 +0200920{
921 phys_mem_alloc = alloc;
922}
923
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200924static uint16_t phys_section_add(PhysPageMap *map,
925 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200926{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200927 /* The physical section number is ORed with a page-aligned
928 * pointer to produce the iotlb entries. Thus it should
929 * never overflow into the page-aligned value.
930 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200931 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200932
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200933 if (map->sections_nb == map->sections_nb_alloc) {
934 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
935 map->sections = g_renew(MemoryRegionSection, map->sections,
936 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200937 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200938 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200939 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200940 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200941}
942
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200943static void phys_section_destroy(MemoryRegion *mr)
944{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200945 memory_region_unref(mr);
946
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200947 if (mr->subpage) {
948 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -0700949 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200950 g_free(subpage);
951 }
952}
953
Paolo Bonzini60926662013-05-29 12:30:26 +0200954static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200955{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200956 while (map->sections_nb > 0) {
957 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200958 phys_section_destroy(section->mr);
959 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200960 g_free(map->sections);
961 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200962}
963
Avi Kivityac1970f2012-10-03 16:22:53 +0200964static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200965{
966 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200967 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200968 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200969 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200970 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200971 MemoryRegionSection subsection = {
972 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200973 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200974 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200975 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200976
Avi Kivityf3705d52012-03-08 16:16:34 +0200977 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200978
Avi Kivityf3705d52012-03-08 16:16:34 +0200979 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200980 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +0100981 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200982 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200983 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200984 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200985 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200986 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200987 }
988 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200989 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200990 subpage_register(subpage, start, end,
991 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200992}
993
994
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200995static void register_multipage(AddressSpaceDispatch *d,
996 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000997{
Avi Kivitya8170e52012-10-23 12:30:10 +0200998 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200999 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001000 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1001 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001002
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001003 assert(num_pages);
1004 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001005}
1006
Avi Kivityac1970f2012-10-03 16:22:53 +02001007static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001008{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001009 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001010 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001011 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001012 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001013
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001014 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1015 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1016 - now.offset_within_address_space;
1017
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001018 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001019 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001020 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001021 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001022 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001023 while (int128_ne(remain.size, now.size)) {
1024 remain.size = int128_sub(remain.size, now.size);
1025 remain.offset_within_address_space += int128_get64(now.size);
1026 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001027 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001028 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001029 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001030 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001031 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001032 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001033 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001034 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001035 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001036 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001037 }
1038}
1039
Sheng Yang62a27442010-01-26 19:21:16 +08001040void qemu_flush_coalesced_mmio_buffer(void)
1041{
1042 if (kvm_enabled())
1043 kvm_flush_coalesced_mmio_buffer();
1044}
1045
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001046void qemu_mutex_lock_ramlist(void)
1047{
1048 qemu_mutex_lock(&ram_list.mutex);
1049}
1050
1051void qemu_mutex_unlock_ramlist(void)
1052{
1053 qemu_mutex_unlock(&ram_list.mutex);
1054}
1055
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001056#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001057
1058#include <sys/vfs.h>
1059
1060#define HUGETLBFS_MAGIC 0x958458f6
1061
1062static long gethugepagesize(const char *path)
1063{
1064 struct statfs fs;
1065 int ret;
1066
1067 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001068 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001069 } while (ret != 0 && errno == EINTR);
1070
1071 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001072 perror(path);
1073 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001074 }
1075
1076 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001077 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001078
1079 return fs.f_bsize;
1080}
1081
Alex Williamson04b16652010-07-02 11:13:17 -06001082static void *file_ram_alloc(RAMBlock *block,
1083 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001084 const char *path,
1085 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001086{
1087 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001088 char *sanitized_name;
1089 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001090 void *area;
1091 int fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001092 unsigned long hpagesize;
1093
1094 hpagesize = gethugepagesize(path);
1095 if (!hpagesize) {
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001096 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001097 }
1098
1099 if (memory < hpagesize) {
1100 return NULL;
1101 }
1102
1103 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001104 error_setg(errp,
1105 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001106 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001107 }
1108
Peter Feiner8ca761f2013-03-04 13:54:25 -05001109 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Peter Crosthwaite83234bf2014-08-14 23:54:29 -07001110 sanitized_name = g_strdup(memory_region_name(block->mr));
Peter Feiner8ca761f2013-03-04 13:54:25 -05001111 for (c = sanitized_name; *c != '\0'; c++) {
1112 if (*c == '/')
1113 *c = '_';
1114 }
1115
1116 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1117 sanitized_name);
1118 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001119
1120 fd = mkstemp(filename);
1121 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001122 error_setg_errno(errp, errno,
1123 "unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001124 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001125 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001126 }
1127 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001128 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001129
1130 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1131
1132 /*
1133 * ftruncate is not supported by hugetlbfs in older
1134 * hosts, so don't bother bailing out on errors.
1135 * If anything goes wrong with it under other filesystems,
1136 * mmap will fail.
1137 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001138 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001139 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001140 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001141
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001142 area = mmap(0, memory, PROT_READ | PROT_WRITE,
1143 (block->flags & RAM_SHARED ? MAP_SHARED : MAP_PRIVATE),
1144 fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001145 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001146 error_setg_errno(errp, errno,
1147 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001148 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001149 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001150 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001151
1152 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001153 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001154 }
1155
Alex Williamson04b16652010-07-02 11:13:17 -06001156 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001157 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001158
1159error:
1160 if (mem_prealloc) {
1161 exit(1);
1162 }
1163 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001164}
1165#endif
1166
Alex Williamsond17b5282010-06-25 11:08:38 -06001167static ram_addr_t find_ram_offset(ram_addr_t size)
1168{
Alex Williamson04b16652010-07-02 11:13:17 -06001169 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001170 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001171
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001172 assert(size != 0); /* it would hand out same offset multiple times */
1173
Paolo Bonzinia3161032012-11-14 15:54:48 +01001174 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001175 return 0;
1176
Paolo Bonzinia3161032012-11-14 15:54:48 +01001177 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001178 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001179
1180 end = block->offset + block->length;
1181
Paolo Bonzinia3161032012-11-14 15:54:48 +01001182 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001183 if (next_block->offset >= end) {
1184 next = MIN(next, next_block->offset);
1185 }
1186 }
1187 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001188 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001189 mingap = next - end;
1190 }
1191 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001192
1193 if (offset == RAM_ADDR_MAX) {
1194 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1195 (uint64_t)size);
1196 abort();
1197 }
1198
Alex Williamson04b16652010-07-02 11:13:17 -06001199 return offset;
1200}
1201
Juan Quintela652d7ec2012-07-20 10:37:54 +02001202ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001203{
Alex Williamsond17b5282010-06-25 11:08:38 -06001204 RAMBlock *block;
1205 ram_addr_t last = 0;
1206
Paolo Bonzinia3161032012-11-14 15:54:48 +01001207 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001208 last = MAX(last, block->offset + block->length);
1209
1210 return last;
1211}
1212
Jason Baronddb97f12012-08-02 15:44:16 -04001213static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1214{
1215 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001216
1217 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001218 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1219 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001220 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1221 if (ret) {
1222 perror("qemu_madvise");
1223 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1224 "but dump_guest_core=off specified\n");
1225 }
1226 }
1227}
1228
Hu Tao20cfe882014-04-02 15:13:26 +08001229static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001230{
Hu Tao20cfe882014-04-02 15:13:26 +08001231 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001232
Paolo Bonzinia3161032012-11-14 15:54:48 +01001233 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001234 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001235 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001236 }
1237 }
Hu Tao20cfe882014-04-02 15:13:26 +08001238
1239 return NULL;
1240}
1241
1242void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1243{
1244 RAMBlock *new_block = find_ram_block(addr);
1245 RAMBlock *block;
1246
Avi Kivityc5705a72011-12-20 15:59:12 +02001247 assert(new_block);
1248 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001249
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001250 if (dev) {
1251 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001252 if (id) {
1253 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001254 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001255 }
1256 }
1257 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1258
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001259 /* This assumes the iothread lock is taken here too. */
1260 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001261 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001262 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001263 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1264 new_block->idstr);
1265 abort();
1266 }
1267 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001268 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001269}
1270
Hu Tao20cfe882014-04-02 15:13:26 +08001271void qemu_ram_unset_idstr(ram_addr_t addr)
1272{
1273 RAMBlock *block = find_ram_block(addr);
1274
1275 if (block) {
1276 memset(block->idstr, 0, sizeof(block->idstr));
1277 }
1278}
1279
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001280static int memory_try_enable_merging(void *addr, size_t len)
1281{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001282 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001283 /* disabled by the user */
1284 return 0;
1285 }
1286
1287 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1288}
1289
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001290static ram_addr_t ram_block_add(RAMBlock *new_block)
Avi Kivityc5705a72011-12-20 15:59:12 +02001291{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001292 RAMBlock *block;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001293 ram_addr_t old_ram_size, new_ram_size;
1294
1295 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001296
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001297 /* This assumes the iothread lock is taken here too. */
1298 qemu_mutex_lock_ramlist();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001299 new_block->offset = find_ram_offset(new_block->length);
1300
1301 if (!new_block->host) {
1302 if (xen_enabled()) {
1303 xen_ram_alloc(new_block->offset, new_block->length, new_block->mr);
1304 } else {
1305 new_block->host = phys_mem_alloc(new_block->length);
Markus Armbruster39228252013-07-31 15:11:11 +02001306 if (!new_block->host) {
1307 fprintf(stderr, "Cannot set up guest memory '%s': %s\n",
Peter Crosthwaite83234bf2014-08-14 23:54:29 -07001308 memory_region_name(new_block->mr), strerror(errno));
Markus Armbruster39228252013-07-31 15:11:11 +02001309 exit(1);
1310 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001311 memory_try_enable_merging(new_block->host, new_block->length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001312 }
1313 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001314
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001315 /* Keep the list sorted from biggest to smallest block. */
1316 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1317 if (block->length < new_block->length) {
1318 break;
1319 }
1320 }
1321 if (block) {
1322 QTAILQ_INSERT_BEFORE(block, new_block, next);
1323 } else {
1324 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1325 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001326 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001327
Umesh Deshpandef798b072011-08-18 11:41:17 -07001328 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001329 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001330
Juan Quintela2152f5c2013-10-08 13:52:02 +02001331 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1332
1333 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001334 int i;
1335 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1336 ram_list.dirty_memory[i] =
1337 bitmap_zero_extend(ram_list.dirty_memory[i],
1338 old_ram_size, new_ram_size);
1339 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001340 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001341 cpu_physical_memory_set_dirty_range(new_block->offset, new_block->length);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001342
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001343 qemu_ram_setup_dump(new_block->host, new_block->length);
1344 qemu_madvise(new_block->host, new_block->length, QEMU_MADV_HUGEPAGE);
1345 qemu_madvise(new_block->host, new_block->length, QEMU_MADV_DONTFORK);
Jason Baronddb97f12012-08-02 15:44:16 -04001346
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001347 if (kvm_enabled()) {
1348 kvm_setup_guest_memory(new_block->host, new_block->length);
1349 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001350
1351 return new_block->offset;
1352}
1353
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001354#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001355ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001356 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001357 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001358{
1359 RAMBlock *new_block;
1360
1361 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001362 error_setg(errp, "-mem-path not supported with Xen");
1363 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001364 }
1365
1366 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1367 /*
1368 * file_ram_alloc() needs to allocate just like
1369 * phys_mem_alloc, but we haven't bothered to provide
1370 * a hook there.
1371 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001372 error_setg(errp,
1373 "-mem-path not supported with this accelerator");
1374 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001375 }
1376
1377 size = TARGET_PAGE_ALIGN(size);
1378 new_block = g_malloc0(sizeof(*new_block));
1379 new_block->mr = mr;
1380 new_block->length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001381 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001382 new_block->host = file_ram_alloc(new_block, size,
1383 mem_path, errp);
1384 if (!new_block->host) {
1385 g_free(new_block);
1386 return -1;
1387 }
1388
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001389 return ram_block_add(new_block);
1390}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001391#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001392
1393ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1394 MemoryRegion *mr)
1395{
1396 RAMBlock *new_block;
1397
1398 size = TARGET_PAGE_ALIGN(size);
1399 new_block = g_malloc0(sizeof(*new_block));
1400 new_block->mr = mr;
1401 new_block->length = size;
1402 new_block->fd = -1;
1403 new_block->host = host;
1404 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001405 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001406 }
1407 return ram_block_add(new_block);
1408}
1409
Avi Kivityc5705a72011-12-20 15:59:12 +02001410ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001411{
Avi Kivityc5705a72011-12-20 15:59:12 +02001412 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001413}
bellarde9a1ab12007-02-08 23:08:38 +00001414
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001415void qemu_ram_free_from_ptr(ram_addr_t addr)
1416{
1417 RAMBlock *block;
1418
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001419 /* This assumes the iothread lock is taken here too. */
1420 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001421 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001422 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001423 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001424 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001425 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001426 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001427 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001428 }
1429 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001430 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001431}
1432
Anthony Liguoric227f092009-10-01 16:12:16 -05001433void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001434{
Alex Williamson04b16652010-07-02 11:13:17 -06001435 RAMBlock *block;
1436
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001437 /* This assumes the iothread lock is taken here too. */
1438 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001439 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001440 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001441 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001442 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001443 ram_list.version++;
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001444 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001445 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001446 } else if (xen_enabled()) {
1447 xen_invalidate_map_cache_entry(block->host);
Stefan Weil089f3f72013-09-18 07:48:15 +02001448#ifndef _WIN32
Markus Armbruster3435f392013-07-31 15:11:07 +02001449 } else if (block->fd >= 0) {
1450 munmap(block->host, block->length);
1451 close(block->fd);
Stefan Weil089f3f72013-09-18 07:48:15 +02001452#endif
Alex Williamson04b16652010-07-02 11:13:17 -06001453 } else {
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001454 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001455 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001456 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001457 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001458 }
1459 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001460 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001461
bellarde9a1ab12007-02-08 23:08:38 +00001462}
1463
Huang Yingcd19cfa2011-03-02 08:56:19 +01001464#ifndef _WIN32
1465void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1466{
1467 RAMBlock *block;
1468 ram_addr_t offset;
1469 int flags;
1470 void *area, *vaddr;
1471
Paolo Bonzinia3161032012-11-14 15:54:48 +01001472 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001473 offset = addr - block->offset;
1474 if (offset < block->length) {
1475 vaddr = block->host + offset;
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001476 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001477 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001478 } else if (xen_enabled()) {
1479 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001480 } else {
1481 flags = MAP_FIXED;
1482 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001483 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001484 flags |= (block->flags & RAM_SHARED ?
1485 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001486 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1487 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001488 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001489 /*
1490 * Remap needs to match alloc. Accelerators that
1491 * set phys_mem_alloc never remap. If they did,
1492 * we'd need a remap hook here.
1493 */
1494 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1495
Huang Yingcd19cfa2011-03-02 08:56:19 +01001496 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1497 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1498 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001499 }
1500 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001501 fprintf(stderr, "Could not remap addr: "
1502 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001503 length, addr);
1504 exit(1);
1505 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001506 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001507 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001508 }
1509 return;
1510 }
1511 }
1512}
1513#endif /* !_WIN32 */
1514
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001515int qemu_get_ram_fd(ram_addr_t addr)
1516{
1517 RAMBlock *block = qemu_get_ram_block(addr);
1518
1519 return block->fd;
1520}
1521
Damjan Marion3fd74b82014-06-26 23:01:32 +02001522void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1523{
1524 RAMBlock *block = qemu_get_ram_block(addr);
1525
1526 return block->host;
1527}
1528
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001529/* Return a host pointer to ram allocated with qemu_ram_alloc.
1530 With the exception of the softmmu code in this file, this should
1531 only be used for local memory (e.g. video ram) that the device owns,
1532 and knows it isn't going to access beyond the end of the block.
1533
1534 It should not be used for general purpose DMA.
1535 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1536 */
1537void *qemu_get_ram_ptr(ram_addr_t addr)
1538{
1539 RAMBlock *block = qemu_get_ram_block(addr);
1540
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001541 if (xen_enabled()) {
1542 /* We need to check if the requested address is in the RAM
1543 * because we don't want to map the entire memory in QEMU.
1544 * In that case just map until the end of the page.
1545 */
1546 if (block->offset == 0) {
1547 return xen_map_cache(addr, 0, 0);
1548 } else if (block->host == NULL) {
1549 block->host =
1550 xen_map_cache(block->offset, block->length, 1);
1551 }
1552 }
1553 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001554}
1555
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001556/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1557 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001558static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001559{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001560 if (*size == 0) {
1561 return NULL;
1562 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001563 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001564 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001565 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001566 RAMBlock *block;
1567
Paolo Bonzinia3161032012-11-14 15:54:48 +01001568 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001569 if (addr - block->offset < block->length) {
1570 if (addr - block->offset + *size > block->length)
1571 *size = block->length - addr + block->offset;
1572 return block->host + (addr - block->offset);
1573 }
1574 }
1575
1576 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1577 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001578 }
1579}
1580
Paolo Bonzini7443b432013-06-03 12:44:02 +02001581/* Some of the softmmu routines need to translate from a host pointer
1582 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001583MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001584{
pbrook94a6b542009-04-11 17:15:54 +00001585 RAMBlock *block;
1586 uint8_t *host = ptr;
1587
Jan Kiszka868bb332011-06-21 22:59:09 +02001588 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001589 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001590 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001591 }
1592
Paolo Bonzini23887b72013-05-06 14:28:39 +02001593 block = ram_list.mru_block;
1594 if (block && block->host && host - block->host < block->length) {
1595 goto found;
1596 }
1597
Paolo Bonzinia3161032012-11-14 15:54:48 +01001598 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001599 /* This case append when the block is not mapped. */
1600 if (block->host == NULL) {
1601 continue;
1602 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001603 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001604 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001605 }
pbrook94a6b542009-04-11 17:15:54 +00001606 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001607
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001608 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001609
1610found:
1611 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001612 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001613}
Alex Williamsonf471a172010-06-11 11:11:42 -06001614
Avi Kivitya8170e52012-10-23 12:30:10 +02001615static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001616 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001617{
Juan Quintela52159192013-10-08 12:44:04 +02001618 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001619 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001620 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001621 switch (size) {
1622 case 1:
1623 stb_p(qemu_get_ram_ptr(ram_addr), val);
1624 break;
1625 case 2:
1626 stw_p(qemu_get_ram_ptr(ram_addr), val);
1627 break;
1628 case 4:
1629 stl_p(qemu_get_ram_ptr(ram_addr), val);
1630 break;
1631 default:
1632 abort();
1633 }
Paolo Bonzini68868672014-07-21 16:45:18 +02001634 cpu_physical_memory_set_dirty_range_nocode(ram_addr, size);
bellardf23db162005-08-21 19:12:28 +00001635 /* we remove the notdirty callback only if the code has been
1636 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001637 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001638 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001639 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001640 }
bellard1ccde1c2004-02-06 19:46:14 +00001641}
1642
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001643static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1644 unsigned size, bool is_write)
1645{
1646 return is_write;
1647}
1648
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001649static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001650 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001651 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001652 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001653};
1654
pbrook0f459d12008-06-09 00:20:13 +00001655/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell05068c02014-09-12 14:06:48 +01001656static void check_watchpoint(int offset, int len, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001657{
Andreas Färber93afead2013-08-26 03:41:01 +02001658 CPUState *cpu = current_cpu;
1659 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001660 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001661 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001662 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001663 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001664
Andreas Färberff4700b2013-08-26 18:23:18 +02001665 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001666 /* We re-entered the check after replacing the TB. Now raise
1667 * the debug interrupt so that is will trigger after the
1668 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001669 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001670 return;
1671 }
Andreas Färber93afead2013-08-26 03:41:01 +02001672 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001673 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001674 if (cpu_watchpoint_address_matches(wp, vaddr, len)
1675 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01001676 if (flags == BP_MEM_READ) {
1677 wp->flags |= BP_WATCHPOINT_HIT_READ;
1678 } else {
1679 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
1680 }
1681 wp->hitaddr = vaddr;
Andreas Färberff4700b2013-08-26 18:23:18 +02001682 if (!cpu->watchpoint_hit) {
1683 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001684 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001685 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001686 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001687 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001688 } else {
1689 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001690 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001691 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001692 }
aliguori06d55cc2008-11-18 20:24:06 +00001693 }
aliguori6e140f22008-11-18 20:37:55 +00001694 } else {
1695 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001696 }
1697 }
1698}
1699
pbrook6658ffb2007-03-16 23:58:11 +00001700/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1701 so these check for a hit then pass through to the normal out-of-line
1702 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001703static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001704 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001705{
Peter Maydell05068c02014-09-12 14:06:48 +01001706 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001707 switch (size) {
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10001708 case 1: return ldub_phys(&address_space_memory, addr);
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10001709 case 2: return lduw_phys(&address_space_memory, addr);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01001710 case 4: return ldl_phys(&address_space_memory, addr);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001711 default: abort();
1712 }
pbrook6658ffb2007-03-16 23:58:11 +00001713}
1714
Avi Kivitya8170e52012-10-23 12:30:10 +02001715static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001716 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001717{
Peter Maydell05068c02014-09-12 14:06:48 +01001718 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_WRITE);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001719 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001720 case 1:
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10001721 stb_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001722 break;
1723 case 2:
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10001724 stw_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001725 break;
1726 case 4:
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10001727 stl_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001728 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001729 default: abort();
1730 }
pbrook6658ffb2007-03-16 23:58:11 +00001731}
1732
Avi Kivity1ec9b902012-01-02 12:47:48 +02001733static const MemoryRegionOps watch_mem_ops = {
1734 .read = watch_mem_read,
1735 .write = watch_mem_write,
1736 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001737};
pbrook6658ffb2007-03-16 23:58:11 +00001738
Avi Kivitya8170e52012-10-23 12:30:10 +02001739static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001740 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001741{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001742 subpage_t *subpage = opaque;
1743 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001744
blueswir1db7b5422007-05-26 17:36:03 +00001745#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001746 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001747 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001748#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001749 address_space_read(subpage->as, addr + subpage->base, buf, len);
1750 switch (len) {
1751 case 1:
1752 return ldub_p(buf);
1753 case 2:
1754 return lduw_p(buf);
1755 case 4:
1756 return ldl_p(buf);
1757 default:
1758 abort();
1759 }
blueswir1db7b5422007-05-26 17:36:03 +00001760}
1761
Avi Kivitya8170e52012-10-23 12:30:10 +02001762static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001763 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001764{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001765 subpage_t *subpage = opaque;
1766 uint8_t buf[4];
1767
blueswir1db7b5422007-05-26 17:36:03 +00001768#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001769 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001770 " value %"PRIx64"\n",
1771 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001772#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001773 switch (len) {
1774 case 1:
1775 stb_p(buf, value);
1776 break;
1777 case 2:
1778 stw_p(buf, value);
1779 break;
1780 case 4:
1781 stl_p(buf, value);
1782 break;
1783 default:
1784 abort();
1785 }
1786 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001787}
1788
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001789static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08001790 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001791{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001792 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001793#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001794 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001795 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001796#endif
1797
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001798 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08001799 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001800}
1801
Avi Kivity70c68e42012-01-02 12:32:48 +02001802static const MemoryRegionOps subpage_ops = {
1803 .read = subpage_read,
1804 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001805 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001806 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001807};
1808
Anthony Liguoric227f092009-10-01 16:12:16 -05001809static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001810 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001811{
1812 int idx, eidx;
1813
1814 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1815 return -1;
1816 idx = SUBPAGE_IDX(start);
1817 eidx = SUBPAGE_IDX(end);
1818#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001819 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
1820 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00001821#endif
blueswir1db7b5422007-05-26 17:36:03 +00001822 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001823 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001824 }
1825
1826 return 0;
1827}
1828
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001829static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001830{
Anthony Liguoric227f092009-10-01 16:12:16 -05001831 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001832
Anthony Liguori7267c092011-08-20 22:09:37 -05001833 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001834
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001835 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001836 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001837 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001838 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001839 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001840#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001841 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
1842 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00001843#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001844 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001845
1846 return mmio;
1847}
1848
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001849static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
1850 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02001851{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001852 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02001853 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001854 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02001855 .mr = mr,
1856 .offset_within_address_space = 0,
1857 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001858 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001859 };
1860
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001861 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02001862}
1863
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001864MemoryRegion *iotlb_to_region(AddressSpace *as, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001865{
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001866 return as->dispatch->map.sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001867}
1868
Avi Kivitye9179ce2009-06-14 11:38:52 +03001869static void io_mem_init(void)
1870{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02001871 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001872 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02001873 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001874 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02001875 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001876 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02001877 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001878}
1879
Avi Kivityac1970f2012-10-03 16:22:53 +02001880static void mem_begin(MemoryListener *listener)
1881{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001882 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001883 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
1884 uint16_t n;
1885
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001886 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001887 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001888 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001889 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001890 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001891 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001892 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001893 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02001894
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02001895 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02001896 d->as = as;
1897 as->next_dispatch = d;
1898}
1899
1900static void mem_commit(MemoryListener *listener)
1901{
1902 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001903 AddressSpaceDispatch *cur = as->dispatch;
1904 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001905
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001906 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02001907
Paolo Bonzini0475d942013-05-29 12:28:21 +02001908 as->dispatch = next;
Avi Kivityac1970f2012-10-03 16:22:53 +02001909
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001910 if (cur) {
1911 phys_sections_free(&cur->map);
1912 g_free(cur);
1913 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001914}
1915
Avi Kivity1d711482012-10-02 18:54:45 +02001916static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001917{
Andreas Färber182735e2013-05-29 22:29:20 +02001918 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02001919
1920 /* since each CPU stores ram addresses in its TLB cache, we must
1921 reset the modified entries */
1922 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02001923 CPU_FOREACH(cpu) {
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01001924 /* FIXME: Disentangle the cpu.h circular files deps so we can
1925 directly get the right CPU from listener. */
1926 if (cpu->tcg_as_listener != listener) {
1927 continue;
1928 }
Andreas Färber00c8cb02013-09-04 02:19:44 +02001929 tlb_flush(cpu, 1);
Avi Kivity117712c2012-02-12 21:23:17 +02001930 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001931}
1932
Avi Kivity93632742012-02-08 16:54:16 +02001933static void core_log_global_start(MemoryListener *listener)
1934{
Juan Quintela981fdf22013-10-10 11:54:09 +02001935 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02001936}
1937
1938static void core_log_global_stop(MemoryListener *listener)
1939{
Juan Quintela981fdf22013-10-10 11:54:09 +02001940 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02001941}
1942
Avi Kivity93632742012-02-08 16:54:16 +02001943static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02001944 .log_global_start = core_log_global_start,
1945 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001946 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001947};
1948
Avi Kivityac1970f2012-10-03 16:22:53 +02001949void address_space_init_dispatch(AddressSpace *as)
1950{
Paolo Bonzini00752702013-05-29 12:13:54 +02001951 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001952 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001953 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001954 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001955 .region_add = mem_add,
1956 .region_nop = mem_add,
1957 .priority = 0,
1958 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001959 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001960}
1961
Avi Kivity83f3c252012-10-07 12:59:55 +02001962void address_space_destroy_dispatch(AddressSpace *as)
1963{
1964 AddressSpaceDispatch *d = as->dispatch;
1965
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001966 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001967 g_free(d);
1968 as->dispatch = NULL;
1969}
1970
Avi Kivity62152b82011-07-26 14:26:14 +03001971static void memory_map_init(void)
1972{
Anthony Liguori7267c092011-08-20 22:09:37 -05001973 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01001974
Paolo Bonzini57271d62013-11-07 17:14:37 +01001975 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001976 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001977
Anthony Liguori7267c092011-08-20 22:09:37 -05001978 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02001979 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
1980 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001981 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001982
Avi Kivityf6790af2012-10-02 20:13:51 +02001983 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001984}
1985
1986MemoryRegion *get_system_memory(void)
1987{
1988 return system_memory;
1989}
1990
Avi Kivity309cb472011-08-08 16:09:03 +03001991MemoryRegion *get_system_io(void)
1992{
1993 return system_io;
1994}
1995
pbrooke2eef172008-06-08 01:09:01 +00001996#endif /* !defined(CONFIG_USER_ONLY) */
1997
bellard13eb76e2004-01-24 15:23:36 +00001998/* physical memory access (slow version, mainly for debug) */
1999#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002000int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002001 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002002{
2003 int l, flags;
2004 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002005 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002006
2007 while (len > 0) {
2008 page = addr & TARGET_PAGE_MASK;
2009 l = (page + TARGET_PAGE_SIZE) - addr;
2010 if (l > len)
2011 l = len;
2012 flags = page_get_flags(page);
2013 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002014 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002015 if (is_write) {
2016 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002017 return -1;
bellard579a97f2007-11-11 14:26:47 +00002018 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002019 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002020 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002021 memcpy(p, buf, l);
2022 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002023 } else {
2024 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002025 return -1;
bellard579a97f2007-11-11 14:26:47 +00002026 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002027 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002028 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002029 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002030 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002031 }
2032 len -= l;
2033 buf += l;
2034 addr += l;
2035 }
Paul Brooka68fe892010-03-01 00:08:59 +00002036 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002037}
bellard8df1cd02005-01-28 22:37:22 +00002038
bellard13eb76e2004-01-24 15:23:36 +00002039#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002040
Avi Kivitya8170e52012-10-23 12:30:10 +02002041static void invalidate_and_set_dirty(hwaddr addr,
2042 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002043{
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002044 if (cpu_physical_memory_is_clean(addr)) {
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002045 /* invalidate code */
2046 tb_invalidate_phys_page_range(addr, addr + length, 0);
2047 /* set dirty bit */
Paolo Bonzini68868672014-07-21 16:45:18 +02002048 cpu_physical_memory_set_dirty_range_nocode(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002049 }
Anthony PERARDe2269392012-10-03 13:49:22 +00002050 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002051}
2052
Richard Henderson23326162013-07-08 14:55:59 -07002053static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002054{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002055 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002056
2057 /* Regions are assumed to support 1-4 byte accesses unless
2058 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002059 if (access_size_max == 0) {
2060 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002061 }
Richard Henderson23326162013-07-08 14:55:59 -07002062
2063 /* Bound the maximum access by the alignment of the address. */
2064 if (!mr->ops->impl.unaligned) {
2065 unsigned align_size_max = addr & -addr;
2066 if (align_size_max != 0 && align_size_max < access_size_max) {
2067 access_size_max = align_size_max;
2068 }
2069 }
2070
2071 /* Don't attempt accesses larger than the maximum. */
2072 if (l > access_size_max) {
2073 l = access_size_max;
2074 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02002075 if (l & (l - 1)) {
2076 l = 1 << (qemu_fls(l) - 1);
2077 }
Richard Henderson23326162013-07-08 14:55:59 -07002078
2079 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002080}
2081
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002082bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002083 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002084{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002085 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002086 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002087 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002088 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002089 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002090 bool error = false;
ths3b46e622007-09-17 08:09:54 +00002091
bellard13eb76e2004-01-24 15:23:36 +00002092 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002093 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002094 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002095
bellard13eb76e2004-01-24 15:23:36 +00002096 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002097 if (!memory_access_is_direct(mr, is_write)) {
2098 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002099 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002100 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002101 switch (l) {
2102 case 8:
2103 /* 64 bit write access */
2104 val = ldq_p(buf);
2105 error |= io_mem_write(mr, addr1, val, 8);
2106 break;
2107 case 4:
bellard1c213d12005-09-03 10:49:04 +00002108 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002109 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002110 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07002111 break;
2112 case 2:
bellard1c213d12005-09-03 10:49:04 +00002113 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002114 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002115 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07002116 break;
2117 case 1:
bellard1c213d12005-09-03 10:49:04 +00002118 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002119 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002120 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07002121 break;
2122 default:
2123 abort();
bellard13eb76e2004-01-24 15:23:36 +00002124 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002125 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002126 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002127 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002128 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002129 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002130 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002131 }
2132 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002133 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002134 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002135 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002136 switch (l) {
2137 case 8:
2138 /* 64 bit read access */
2139 error |= io_mem_read(mr, addr1, &val, 8);
2140 stq_p(buf, val);
2141 break;
2142 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002143 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002144 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00002145 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002146 break;
2147 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002148 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002149 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002150 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002151 break;
2152 case 1:
bellard1c213d12005-09-03 10:49:04 +00002153 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002154 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002155 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002156 break;
2157 default:
2158 abort();
bellard13eb76e2004-01-24 15:23:36 +00002159 }
2160 } else {
2161 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002162 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002163 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002164 }
2165 }
2166 len -= l;
2167 buf += l;
2168 addr += l;
2169 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002170
2171 return error;
bellard13eb76e2004-01-24 15:23:36 +00002172}
bellard8df1cd02005-01-28 22:37:22 +00002173
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002174bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002175 const uint8_t *buf, int len)
2176{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002177 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002178}
2179
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002180bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002181{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002182 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002183}
2184
2185
Avi Kivitya8170e52012-10-23 12:30:10 +02002186void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002187 int len, int is_write)
2188{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002189 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002190}
2191
Alexander Graf582b55a2013-12-11 14:17:44 +01002192enum write_rom_type {
2193 WRITE_DATA,
2194 FLUSH_CACHE,
2195};
2196
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002197static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002198 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002199{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002200 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002201 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002202 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002203 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002204
bellardd0ecd2a2006-04-23 17:14:48 +00002205 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002206 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002207 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002208
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002209 if (!(memory_region_is_ram(mr) ||
2210 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002211 /* do nothing */
2212 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002213 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002214 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002215 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002216 switch (type) {
2217 case WRITE_DATA:
2218 memcpy(ptr, buf, l);
2219 invalidate_and_set_dirty(addr1, l);
2220 break;
2221 case FLUSH_CACHE:
2222 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2223 break;
2224 }
bellardd0ecd2a2006-04-23 17:14:48 +00002225 }
2226 len -= l;
2227 buf += l;
2228 addr += l;
2229 }
2230}
2231
Alexander Graf582b55a2013-12-11 14:17:44 +01002232/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002233void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002234 const uint8_t *buf, int len)
2235{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002236 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002237}
2238
2239void cpu_flush_icache_range(hwaddr start, int len)
2240{
2241 /*
2242 * This function should do the same thing as an icache flush that was
2243 * triggered from within the guest. For TCG we are always cache coherent,
2244 * so there is no need to flush anything. For KVM / Xen we need to flush
2245 * the host's instruction cache at least.
2246 */
2247 if (tcg_enabled()) {
2248 return;
2249 }
2250
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002251 cpu_physical_memory_write_rom_internal(&address_space_memory,
2252 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002253}
2254
aliguori6d16c2f2009-01-22 16:59:11 +00002255typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002256 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002257 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002258 hwaddr addr;
2259 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002260} BounceBuffer;
2261
2262static BounceBuffer bounce;
2263
aliguoriba223c22009-01-22 16:59:16 +00002264typedef struct MapClient {
2265 void *opaque;
2266 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002267 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002268} MapClient;
2269
Blue Swirl72cf2d42009-09-12 07:36:22 +00002270static QLIST_HEAD(map_client_list, MapClient) map_client_list
2271 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002272
2273void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2274{
Anthony Liguori7267c092011-08-20 22:09:37 -05002275 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002276
2277 client->opaque = opaque;
2278 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002279 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002280 return client;
2281}
2282
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002283static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002284{
2285 MapClient *client = (MapClient *)_client;
2286
Blue Swirl72cf2d42009-09-12 07:36:22 +00002287 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002288 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002289}
2290
2291static void cpu_notify_map_clients(void)
2292{
2293 MapClient *client;
2294
Blue Swirl72cf2d42009-09-12 07:36:22 +00002295 while (!QLIST_EMPTY(&map_client_list)) {
2296 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002297 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002298 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002299 }
2300}
2301
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002302bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2303{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002304 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002305 hwaddr l, xlat;
2306
2307 while (len > 0) {
2308 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002309 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2310 if (!memory_access_is_direct(mr, is_write)) {
2311 l = memory_access_size(mr, l, addr);
2312 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002313 return false;
2314 }
2315 }
2316
2317 len -= l;
2318 addr += l;
2319 }
2320 return true;
2321}
2322
aliguori6d16c2f2009-01-22 16:59:11 +00002323/* Map a physical memory region into a host virtual address.
2324 * May map a subset of the requested range, given by and returned in *plen.
2325 * May return NULL if resources needed to perform the mapping are exhausted.
2326 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002327 * Use cpu_register_map_client() to know when retrying the map operation is
2328 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002329 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002330void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002331 hwaddr addr,
2332 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002333 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002334{
Avi Kivitya8170e52012-10-23 12:30:10 +02002335 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002336 hwaddr done = 0;
2337 hwaddr l, xlat, base;
2338 MemoryRegion *mr, *this_mr;
2339 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002340
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002341 if (len == 0) {
2342 return NULL;
2343 }
aliguori6d16c2f2009-01-22 16:59:11 +00002344
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002345 l = len;
2346 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2347 if (!memory_access_is_direct(mr, is_write)) {
2348 if (bounce.buffer) {
2349 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002350 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002351 /* Avoid unbounded allocations */
2352 l = MIN(l, TARGET_PAGE_SIZE);
2353 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002354 bounce.addr = addr;
2355 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002356
2357 memory_region_ref(mr);
2358 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002359 if (!is_write) {
2360 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002361 }
aliguori6d16c2f2009-01-22 16:59:11 +00002362
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002363 *plen = l;
2364 return bounce.buffer;
2365 }
2366
2367 base = xlat;
2368 raddr = memory_region_get_ram_addr(mr);
2369
2370 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002371 len -= l;
2372 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002373 done += l;
2374 if (len == 0) {
2375 break;
2376 }
2377
2378 l = len;
2379 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2380 if (this_mr != mr || xlat != base + done) {
2381 break;
2382 }
aliguori6d16c2f2009-01-22 16:59:11 +00002383 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002384
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002385 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002386 *plen = done;
2387 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002388}
2389
Avi Kivityac1970f2012-10-03 16:22:53 +02002390/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002391 * Will also mark the memory as dirty if is_write == 1. access_len gives
2392 * the amount of memory that was actually read or written by the caller.
2393 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002394void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2395 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002396{
2397 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002398 MemoryRegion *mr;
2399 ram_addr_t addr1;
2400
2401 mr = qemu_ram_addr_from_host(buffer, &addr1);
2402 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002403 if (is_write) {
Paolo Bonzini68868672014-07-21 16:45:18 +02002404 invalidate_and_set_dirty(addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002405 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002406 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002407 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002408 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002409 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002410 return;
2411 }
2412 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002413 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002414 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002415 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002416 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002417 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002418 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002419}
bellardd0ecd2a2006-04-23 17:14:48 +00002420
Avi Kivitya8170e52012-10-23 12:30:10 +02002421void *cpu_physical_memory_map(hwaddr addr,
2422 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002423 int is_write)
2424{
2425 return address_space_map(&address_space_memory, addr, plen, is_write);
2426}
2427
Avi Kivitya8170e52012-10-23 12:30:10 +02002428void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2429 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002430{
2431 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2432}
2433
bellard8df1cd02005-01-28 22:37:22 +00002434/* warning: addr must be aligned */
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002435static inline uint32_t ldl_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002436 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002437{
bellard8df1cd02005-01-28 22:37:22 +00002438 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002439 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002440 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002441 hwaddr l = 4;
2442 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002443
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002444 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002445 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002446 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002447 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002448#if defined(TARGET_WORDS_BIGENDIAN)
2449 if (endian == DEVICE_LITTLE_ENDIAN) {
2450 val = bswap32(val);
2451 }
2452#else
2453 if (endian == DEVICE_BIG_ENDIAN) {
2454 val = bswap32(val);
2455 }
2456#endif
bellard8df1cd02005-01-28 22:37:22 +00002457 } else {
2458 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002459 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002460 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002461 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002462 switch (endian) {
2463 case DEVICE_LITTLE_ENDIAN:
2464 val = ldl_le_p(ptr);
2465 break;
2466 case DEVICE_BIG_ENDIAN:
2467 val = ldl_be_p(ptr);
2468 break;
2469 default:
2470 val = ldl_p(ptr);
2471 break;
2472 }
bellard8df1cd02005-01-28 22:37:22 +00002473 }
2474 return val;
2475}
2476
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002477uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002478{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002479 return ldl_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002480}
2481
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002482uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002483{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002484 return ldl_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002485}
2486
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002487uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002488{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002489 return ldl_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002490}
2491
bellard84b7b8e2005-11-28 21:19:04 +00002492/* warning: addr must be aligned */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002493static inline uint64_t ldq_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002494 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002495{
bellard84b7b8e2005-11-28 21:19:04 +00002496 uint8_t *ptr;
2497 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002498 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002499 hwaddr l = 8;
2500 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002501
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002502 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002503 false);
2504 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002505 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002506 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002507#if defined(TARGET_WORDS_BIGENDIAN)
2508 if (endian == DEVICE_LITTLE_ENDIAN) {
2509 val = bswap64(val);
2510 }
2511#else
2512 if (endian == DEVICE_BIG_ENDIAN) {
2513 val = bswap64(val);
2514 }
2515#endif
bellard84b7b8e2005-11-28 21:19:04 +00002516 } else {
2517 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002518 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002519 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002520 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002521 switch (endian) {
2522 case DEVICE_LITTLE_ENDIAN:
2523 val = ldq_le_p(ptr);
2524 break;
2525 case DEVICE_BIG_ENDIAN:
2526 val = ldq_be_p(ptr);
2527 break;
2528 default:
2529 val = ldq_p(ptr);
2530 break;
2531 }
bellard84b7b8e2005-11-28 21:19:04 +00002532 }
2533 return val;
2534}
2535
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002536uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002537{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002538 return ldq_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002539}
2540
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002541uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002542{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002543 return ldq_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002544}
2545
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002546uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002547{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002548 return ldq_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002549}
2550
bellardaab33092005-10-30 20:48:42 +00002551/* XXX: optimize */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002552uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002553{
2554 uint8_t val;
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002555 address_space_rw(as, addr, &val, 1, 0);
bellardaab33092005-10-30 20:48:42 +00002556 return val;
2557}
2558
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002559/* warning: addr must be aligned */
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002560static inline uint32_t lduw_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002561 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002562{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002563 uint8_t *ptr;
2564 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002565 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002566 hwaddr l = 2;
2567 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002568
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002569 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002570 false);
2571 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002572 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002573 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002574#if defined(TARGET_WORDS_BIGENDIAN)
2575 if (endian == DEVICE_LITTLE_ENDIAN) {
2576 val = bswap16(val);
2577 }
2578#else
2579 if (endian == DEVICE_BIG_ENDIAN) {
2580 val = bswap16(val);
2581 }
2582#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002583 } else {
2584 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002585 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002586 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002587 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002588 switch (endian) {
2589 case DEVICE_LITTLE_ENDIAN:
2590 val = lduw_le_p(ptr);
2591 break;
2592 case DEVICE_BIG_ENDIAN:
2593 val = lduw_be_p(ptr);
2594 break;
2595 default:
2596 val = lduw_p(ptr);
2597 break;
2598 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002599 }
2600 return val;
bellardaab33092005-10-30 20:48:42 +00002601}
2602
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002603uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002604{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002605 return lduw_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002606}
2607
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002608uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002609{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002610 return lduw_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002611}
2612
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002613uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002614{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002615 return lduw_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002616}
2617
bellard8df1cd02005-01-28 22:37:22 +00002618/* warning: addr must be aligned. The ram page is not masked as dirty
2619 and the code inside is not invalidated. It is useful if the dirty
2620 bits are used to track modified PTEs */
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002621void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002622{
bellard8df1cd02005-01-28 22:37:22 +00002623 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002624 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002625 hwaddr l = 4;
2626 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002627
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002628 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002629 true);
2630 if (l < 4 || !memory_access_is_direct(mr, true)) {
2631 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002632 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002633 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002634 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002635 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002636
2637 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002638 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00002639 /* invalidate code */
2640 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2641 /* set dirty bit */
Paolo Bonzini68868672014-07-21 16:45:18 +02002642 cpu_physical_memory_set_dirty_range_nocode(addr1, 4);
aliguori74576192008-10-06 14:02:03 +00002643 }
2644 }
bellard8df1cd02005-01-28 22:37:22 +00002645 }
2646}
2647
2648/* warning: addr must be aligned */
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002649static inline void stl_phys_internal(AddressSpace *as,
2650 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002651 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002652{
bellard8df1cd02005-01-28 22:37:22 +00002653 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002654 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002655 hwaddr l = 4;
2656 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002657
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002658 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002659 true);
2660 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002661#if defined(TARGET_WORDS_BIGENDIAN)
2662 if (endian == DEVICE_LITTLE_ENDIAN) {
2663 val = bswap32(val);
2664 }
2665#else
2666 if (endian == DEVICE_BIG_ENDIAN) {
2667 val = bswap32(val);
2668 }
2669#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002670 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002671 } else {
bellard8df1cd02005-01-28 22:37:22 +00002672 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002673 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002674 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002675 switch (endian) {
2676 case DEVICE_LITTLE_ENDIAN:
2677 stl_le_p(ptr, val);
2678 break;
2679 case DEVICE_BIG_ENDIAN:
2680 stl_be_p(ptr, val);
2681 break;
2682 default:
2683 stl_p(ptr, val);
2684 break;
2685 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002686 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002687 }
2688}
2689
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002690void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002691{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002692 stl_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002693}
2694
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002695void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002696{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002697 stl_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002698}
2699
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002700void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002701{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002702 stl_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002703}
2704
bellardaab33092005-10-30 20:48:42 +00002705/* XXX: optimize */
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002706void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002707{
2708 uint8_t v = val;
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002709 address_space_rw(as, addr, &v, 1, 1);
bellardaab33092005-10-30 20:48:42 +00002710}
2711
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002712/* warning: addr must be aligned */
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002713static inline void stw_phys_internal(AddressSpace *as,
2714 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002715 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002716{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002717 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002718 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002719 hwaddr l = 2;
2720 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002721
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002722 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002723 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002724#if defined(TARGET_WORDS_BIGENDIAN)
2725 if (endian == DEVICE_LITTLE_ENDIAN) {
2726 val = bswap16(val);
2727 }
2728#else
2729 if (endian == DEVICE_BIG_ENDIAN) {
2730 val = bswap16(val);
2731 }
2732#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002733 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002734 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002735 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002736 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002737 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002738 switch (endian) {
2739 case DEVICE_LITTLE_ENDIAN:
2740 stw_le_p(ptr, val);
2741 break;
2742 case DEVICE_BIG_ENDIAN:
2743 stw_be_p(ptr, val);
2744 break;
2745 default:
2746 stw_p(ptr, val);
2747 break;
2748 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002749 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002750 }
bellardaab33092005-10-30 20:48:42 +00002751}
2752
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002753void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002754{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002755 stw_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002756}
2757
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002758void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002759{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002760 stw_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002761}
2762
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002763void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002764{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002765 stw_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002766}
2767
bellardaab33092005-10-30 20:48:42 +00002768/* XXX: optimize */
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002769void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002770{
2771 val = tswap64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002772 address_space_rw(as, addr, (void *) &val, 8, 1);
bellardaab33092005-10-30 20:48:42 +00002773}
2774
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002775void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002776{
2777 val = cpu_to_le64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002778 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002779}
2780
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002781void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002782{
2783 val = cpu_to_be64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002784 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002785}
2786
aliguori5e2972f2009-03-28 17:51:36 +00002787/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002788int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002789 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002790{
2791 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002792 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002793 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002794
2795 while (len > 0) {
2796 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002797 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002798 /* if no physical page mapped, return an error */
2799 if (phys_addr == -1)
2800 return -1;
2801 l = (page + TARGET_PAGE_SIZE) - addr;
2802 if (l > len)
2803 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002804 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10002805 if (is_write) {
2806 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
2807 } else {
2808 address_space_rw(cpu->as, phys_addr, buf, l, 0);
2809 }
bellard13eb76e2004-01-24 15:23:36 +00002810 len -= l;
2811 buf += l;
2812 addr += l;
2813 }
2814 return 0;
2815}
Paul Brooka68fe892010-03-01 00:08:59 +00002816#endif
bellard13eb76e2004-01-24 15:23:36 +00002817
Blue Swirl8e4a4242013-01-06 18:30:17 +00002818/*
2819 * A helper function for the _utterly broken_ virtio device model to find out if
2820 * it's running on a big endian machine. Don't do this at home kids!
2821 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02002822bool target_words_bigendian(void);
2823bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00002824{
2825#if defined(TARGET_WORDS_BIGENDIAN)
2826 return true;
2827#else
2828 return false;
2829#endif
2830}
2831
Wen Congyang76f35532012-05-07 12:04:18 +08002832#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002833bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002834{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002835 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002836 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002837
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002838 mr = address_space_translate(&address_space_memory,
2839 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002840
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002841 return !(memory_region_is_ram(mr) ||
2842 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002843}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002844
2845void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2846{
2847 RAMBlock *block;
2848
2849 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2850 func(block->host, block->offset, block->length, opaque);
2851 }
2852}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002853#endif