blob: 59aed1782812953a4262fa23edcd24d58556d5dc [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
Stefan Weil777872e2014-02-23 18:02:08 +010021#ifndef _WIN32
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020025#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010027#include "exec/exec-all.h"
bellardb67d9a52008-05-23 09:57:34 +000028#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020029#include "hw/qdev-core.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010030#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020031#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010032#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010033#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010034#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020035#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010036#include "qemu/timer.h"
37#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020038#include "qemu/error-report.h"
pbrook53a59602006-03-25 19:31:22 +000039#if defined(CONFIG_USER_ONLY)
40#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010041#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020042#include "hw/hw.h"
43#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010044#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020045#include "sysemu/dma.h"
46#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010047#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010048#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000049#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010050#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040051#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020052#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000053#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030054#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000055
Paolo Bonzini022c62c2012-12-17 18:19:49 +010056#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020057#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030058#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020059
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020060#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030061#ifndef _WIN32
62#include "qemu/mmap-alloc.h"
63#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020064
blueswir1db7b5422007-05-26 17:36:03 +000065//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000066
pbrook99773bd2006-04-16 15:14:59 +000067#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040068/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
69 * are protected by the ramlist lock.
70 */
Mike Day0d53d9f2015-01-21 13:45:24 +010071RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030072
73static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030074static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030075
Avi Kivityf6790af2012-10-02 20:13:51 +020076AddressSpace address_space_io;
77AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020078
Paolo Bonzini0844e002013-05-24 14:37:28 +020079MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020080static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020081
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080082/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
83#define RAM_PREALLOC (1 << 0)
84
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080085/* RAM is mmap-ed with MAP_SHARED */
86#define RAM_SHARED (1 << 1)
87
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020088/* Only a portion of RAM (used_length) is actually used, and migrated.
89 * This used_length size can change across reboots.
90 */
91#define RAM_RESIZEABLE (1 << 2)
92
pbrooke2eef172008-06-08 01:09:01 +000093#endif
bellard9fa3e852004-01-04 18:06:42 +000094
Andreas Färberbdc44642013-06-24 23:50:24 +020095struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000096/* current CPU in the current thread. It is only valid inside
97 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +020098__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +000099/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000100 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000101 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100102int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000103
pbrooke2eef172008-06-08 01:09:01 +0000104#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200105
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200106typedef struct PhysPageEntry PhysPageEntry;
107
108struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200109 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200110 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200111 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200112 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200113};
114
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200115#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
116
Paolo Bonzini03f49952013-11-07 17:14:36 +0100117/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100118#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100119
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200120#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100121#define P_L2_SIZE (1 << P_L2_BITS)
122
123#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
124
125typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200126
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200127typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100128 struct rcu_head rcu;
129
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200130 unsigned sections_nb;
131 unsigned sections_nb_alloc;
132 unsigned nodes_nb;
133 unsigned nodes_nb_alloc;
134 Node *nodes;
135 MemoryRegionSection *sections;
136} PhysPageMap;
137
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200138struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100139 struct rcu_head rcu;
140
Fam Zheng729633c2016-03-01 14:18:24 +0800141 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200142 /* This is a multi-level map on the physical address space.
143 * The bottom level has pointers to MemoryRegionSections.
144 */
145 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200146 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200147 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200148};
149
Jan Kiszka90260c62013-05-26 21:46:51 +0200150#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
151typedef struct subpage_t {
152 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200153 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200154 hwaddr base;
155 uint16_t sub_section[TARGET_PAGE_SIZE];
156} subpage_t;
157
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200158#define PHYS_SECTION_UNASSIGNED 0
159#define PHYS_SECTION_NOTDIRTY 1
160#define PHYS_SECTION_ROM 2
161#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200162
pbrooke2eef172008-06-08 01:09:01 +0000163static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300164static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000165static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000166
Avi Kivity1ec9b902012-01-02 12:47:48 +0200167static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100168
169/**
170 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
171 * @cpu: the CPU whose AddressSpace this is
172 * @as: the AddressSpace itself
173 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
174 * @tcg_as_listener: listener for tracking changes to the AddressSpace
175 */
176struct CPUAddressSpace {
177 CPUState *cpu;
178 AddressSpace *as;
179 struct AddressSpaceDispatch *memory_dispatch;
180 MemoryListener tcg_as_listener;
181};
182
pbrook6658ffb2007-03-16 23:58:11 +0000183#endif
bellard54936002003-05-13 00:25:15 +0000184
Paul Brook6d9a1302010-02-28 23:55:53 +0000185#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200186
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200187static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200188{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200189 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
190 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
191 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
192 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200193 }
194}
195
Paolo Bonzinidb946042015-05-21 15:12:29 +0200196static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200197{
198 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200199 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200200 PhysPageEntry e;
201 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200202
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200203 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200204 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200205 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200206 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200207
208 e.skip = leaf ? 0 : 1;
209 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100210 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200211 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200212 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200213 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200214}
215
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200216static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
217 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200218 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200219{
220 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100221 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200222
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200223 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200224 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200225 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200226 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100227 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200228
Paolo Bonzini03f49952013-11-07 17:14:36 +0100229 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200230 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200231 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200232 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200233 *index += step;
234 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200235 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200236 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200237 }
238 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200239 }
240}
241
Avi Kivityac1970f2012-10-03 16:22:53 +0200242static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200243 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200244 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000245{
Avi Kivity29990972012-02-13 20:21:20 +0200246 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200247 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000248
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200249 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000250}
251
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200252/* Compact a non leaf page entry. Simply detect that the entry has a single child,
253 * and update our entry so we can skip it and go directly to the destination.
254 */
255static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
256{
257 unsigned valid_ptr = P_L2_SIZE;
258 int valid = 0;
259 PhysPageEntry *p;
260 int i;
261
262 if (lp->ptr == PHYS_MAP_NODE_NIL) {
263 return;
264 }
265
266 p = nodes[lp->ptr];
267 for (i = 0; i < P_L2_SIZE; i++) {
268 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
269 continue;
270 }
271
272 valid_ptr = i;
273 valid++;
274 if (p[i].skip) {
275 phys_page_compact(&p[i], nodes, compacted);
276 }
277 }
278
279 /* We can only compress if there's only one child. */
280 if (valid != 1) {
281 return;
282 }
283
284 assert(valid_ptr < P_L2_SIZE);
285
286 /* Don't compress if it won't fit in the # of bits we have. */
287 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
288 return;
289 }
290
291 lp->ptr = p[valid_ptr].ptr;
292 if (!p[valid_ptr].skip) {
293 /* If our only child is a leaf, make this a leaf. */
294 /* By design, we should have made this node a leaf to begin with so we
295 * should never reach here.
296 * But since it's so simple to handle this, let's do it just in case we
297 * change this rule.
298 */
299 lp->skip = 0;
300 } else {
301 lp->skip += p[valid_ptr].skip;
302 }
303}
304
305static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
306{
307 DECLARE_BITMAP(compacted, nodes_nb);
308
309 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200310 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200311 }
312}
313
Fam Zheng29cb5332016-03-01 14:18:23 +0800314static inline bool section_covers_addr(const MemoryRegionSection *section,
315 hwaddr addr)
316{
317 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
318 * the section must cover the entire address space.
319 */
320 return section->size.hi ||
321 range_covers_byte(section->offset_within_address_space,
322 section->size.lo, addr);
323}
324
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200325static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200326 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000327{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200328 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200329 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200330 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200331
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200332 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200333 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200334 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200335 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200336 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100337 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200338 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200339
Fam Zheng29cb5332016-03-01 14:18:23 +0800340 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200341 return &sections[lp.ptr];
342 } else {
343 return &sections[PHYS_SECTION_UNASSIGNED];
344 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200345}
346
Blue Swirle5548612012-04-21 13:08:33 +0000347bool memory_region_is_unassigned(MemoryRegion *mr)
348{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200349 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000350 && mr != &io_mem_watch;
351}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200352
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100353/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200354static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200355 hwaddr addr,
356 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200357{
Fam Zheng729633c2016-03-01 14:18:24 +0800358 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200359 subpage_t *subpage;
Fam Zheng729633c2016-03-01 14:18:24 +0800360 bool update;
Jan Kiszka90260c62013-05-26 21:46:51 +0200361
Fam Zheng729633c2016-03-01 14:18:24 +0800362 if (section && section != &d->map.sections[PHYS_SECTION_UNASSIGNED] &&
363 section_covers_addr(section, addr)) {
364 update = false;
365 } else {
366 section = phys_page_find(d->phys_map, addr, d->map.nodes,
367 d->map.sections);
368 update = true;
369 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200370 if (resolve_subpage && section->mr->subpage) {
371 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200372 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200373 }
Fam Zheng729633c2016-03-01 14:18:24 +0800374 if (update) {
375 atomic_set(&d->mru_section, section);
376 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200377 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200378}
379
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100380/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200381static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200382address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200383 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200384{
385 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200386 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100387 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200388
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200389 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200390 /* Compute offset within MemoryRegionSection */
391 addr -= section->offset_within_address_space;
392
393 /* Compute offset within MemoryRegion */
394 *xlat = addr + section->offset_within_region;
395
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200396 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200397
398 /* MMIO registers can be expected to perform full-width accesses based only
399 * on their address, without considering adjacent registers that could
400 * decode to completely different MemoryRegions. When such registers
401 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
402 * regions overlap wildly. For this reason we cannot clamp the accesses
403 * here.
404 *
405 * If the length is small (as is the case for address_space_ldl/stl),
406 * everything works fine. If the incoming length is large, however,
407 * the caller really has to do the clamping through memory_access_size.
408 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200409 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200410 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200411 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
412 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200413 return section;
414}
Jan Kiszka90260c62013-05-26 21:46:51 +0200415
Paolo Bonzini41063e12015-03-18 14:21:43 +0100416/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200417MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
418 hwaddr *xlat, hwaddr *plen,
419 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200420{
Avi Kivity30951152012-10-30 13:47:46 +0200421 IOMMUTLBEntry iotlb;
422 MemoryRegionSection *section;
423 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200424
425 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100426 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
427 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200428 mr = section->mr;
429
430 if (!mr->iommu_ops) {
431 break;
432 }
433
Le Tan8d7b8cb2014-08-16 13:55:37 +0800434 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200435 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
436 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700437 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200438 if (!(iotlb.perm & (1 << is_write))) {
439 mr = &io_mem_unassigned;
440 break;
441 }
442
443 as = iotlb.target_as;
444 }
445
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000446 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100447 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700448 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100449 }
450
Avi Kivity30951152012-10-30 13:47:46 +0200451 *xlat = addr;
452 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200453}
454
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100455/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200456MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000457address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200458 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200459{
Avi Kivity30951152012-10-30 13:47:46 +0200460 MemoryRegionSection *section;
Peter Maydelld7898cd2016-01-21 14:15:05 +0000461 AddressSpaceDispatch *d = cpu->cpu_ases[asidx].memory_dispatch;
462
463 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200464
465 assert(!section->mr->iommu_ops);
466 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200467}
bellard9fa3e852004-01-04 18:06:42 +0000468#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000469
Andreas Färberb170fce2013-01-20 20:23:22 +0100470#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000471
Juan Quintelae59fb372009-09-29 22:48:21 +0200472static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200473{
Andreas Färber259186a2013-01-17 18:51:17 +0100474 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200475
aurel323098dba2009-03-07 21:28:24 +0000476 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
477 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100478 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100479 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000480
481 return 0;
482}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200483
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400484static int cpu_common_pre_load(void *opaque)
485{
486 CPUState *cpu = opaque;
487
Paolo Bonziniadee6422014-12-19 12:53:14 +0100488 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400489
490 return 0;
491}
492
493static bool cpu_common_exception_index_needed(void *opaque)
494{
495 CPUState *cpu = opaque;
496
Paolo Bonziniadee6422014-12-19 12:53:14 +0100497 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400498}
499
500static const VMStateDescription vmstate_cpu_common_exception_index = {
501 .name = "cpu_common/exception_index",
502 .version_id = 1,
503 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200504 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400505 .fields = (VMStateField[]) {
506 VMSTATE_INT32(exception_index, CPUState),
507 VMSTATE_END_OF_LIST()
508 }
509};
510
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300511static bool cpu_common_crash_occurred_needed(void *opaque)
512{
513 CPUState *cpu = opaque;
514
515 return cpu->crash_occurred;
516}
517
518static const VMStateDescription vmstate_cpu_common_crash_occurred = {
519 .name = "cpu_common/crash_occurred",
520 .version_id = 1,
521 .minimum_version_id = 1,
522 .needed = cpu_common_crash_occurred_needed,
523 .fields = (VMStateField[]) {
524 VMSTATE_BOOL(crash_occurred, CPUState),
525 VMSTATE_END_OF_LIST()
526 }
527};
528
Andreas Färber1a1562f2013-06-17 04:09:11 +0200529const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200530 .name = "cpu_common",
531 .version_id = 1,
532 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400533 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200534 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200535 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100536 VMSTATE_UINT32(halted, CPUState),
537 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200538 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400539 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200540 .subsections = (const VMStateDescription*[]) {
541 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300542 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200543 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200544 }
545};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200546
pbrook9656f322008-07-01 20:01:19 +0000547#endif
548
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100549CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400550{
Andreas Färberbdc44642013-06-24 23:50:24 +0200551 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400552
Andreas Färberbdc44642013-06-24 23:50:24 +0200553 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100554 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200555 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100556 }
Glauber Costa950f1472009-06-09 12:15:18 -0400557 }
558
Andreas Färberbdc44642013-06-24 23:50:24 +0200559 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400560}
561
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000562#if !defined(CONFIG_USER_ONLY)
Peter Maydell56943e82016-01-21 14:15:04 +0000563void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000564{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000565 CPUAddressSpace *newas;
566
567 /* Target code should have set num_ases before calling us */
568 assert(asidx < cpu->num_ases);
569
Peter Maydell56943e82016-01-21 14:15:04 +0000570 if (asidx == 0) {
571 /* address space 0 gets the convenience alias */
572 cpu->as = as;
573 }
574
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000575 /* KVM cannot currently support multiple address spaces. */
576 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000577
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000578 if (!cpu->cpu_ases) {
579 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000580 }
Peter Maydell32857f42015-10-01 15:29:50 +0100581
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000582 newas = &cpu->cpu_ases[asidx];
583 newas->cpu = cpu;
584 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000585 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000586 newas->tcg_as_listener.commit = tcg_commit;
587 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000588 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000589}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000590
591AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
592{
593 /* Return the AddressSpace corresponding to the specified index */
594 return cpu->cpu_ases[asidx].as;
595}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000596#endif
597
Bharata B Raob7bca732015-06-23 19:31:13 -0700598#ifndef CONFIG_USER_ONLY
599static DECLARE_BITMAP(cpu_index_map, MAX_CPUMASK_BITS);
600
601static int cpu_get_free_index(Error **errp)
602{
603 int cpu = find_first_zero_bit(cpu_index_map, MAX_CPUMASK_BITS);
604
605 if (cpu >= MAX_CPUMASK_BITS) {
606 error_setg(errp, "Trying to use more CPUs than max of %d",
607 MAX_CPUMASK_BITS);
608 return -1;
609 }
610
611 bitmap_set(cpu_index_map, cpu, 1);
612 return cpu;
613}
614
615void cpu_exec_exit(CPUState *cpu)
616{
617 if (cpu->cpu_index == -1) {
618 /* cpu_index was never allocated by this @cpu or was already freed. */
619 return;
620 }
621
622 bitmap_clear(cpu_index_map, cpu->cpu_index, 1);
623 cpu->cpu_index = -1;
624}
625#else
626
627static int cpu_get_free_index(Error **errp)
628{
629 CPUState *some_cpu;
630 int cpu_index = 0;
631
632 CPU_FOREACH(some_cpu) {
633 cpu_index++;
634 }
635 return cpu_index;
636}
637
638void cpu_exec_exit(CPUState *cpu)
639{
640}
641#endif
642
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700643void cpu_exec_init(CPUState *cpu, Error **errp)
bellardfd6ce8f2003-05-14 19:00:11 +0000644{
Andreas Färberb170fce2013-01-20 20:23:22 +0100645 CPUClass *cc = CPU_GET_CLASS(cpu);
Bharata B Raob7bca732015-06-23 19:31:13 -0700646 Error *local_err = NULL;
bellard6a00d602005-11-21 23:25:50 +0000647
Peter Maydell56943e82016-01-21 14:15:04 +0000648 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000649 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000650
Eduardo Habkost291135b2015-04-27 17:00:33 -0300651#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300652 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000653
654 /* This is a softmmu CPU object, so create a property for it
655 * so users can wire up its memory. (This can't go in qom/cpu.c
656 * because that file is compiled only once for both user-mode
657 * and system builds.) The default if no link is set up is to use
658 * the system address space.
659 */
660 object_property_add_link(OBJECT(cpu), "memory", TYPE_MEMORY_REGION,
661 (Object **)&cpu->memory,
662 qdev_prop_allow_set_link_before_realize,
663 OBJ_PROP_LINK_UNREF_ON_RELEASE,
664 &error_abort);
665 cpu->memory = system_memory;
666 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300667#endif
668
pbrookc2764712009-03-07 15:24:59 +0000669#if defined(CONFIG_USER_ONLY)
670 cpu_list_lock();
671#endif
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200672 cpu->cpu_index = cpu_get_free_index(&local_err);
Bharata B Raob7bca732015-06-23 19:31:13 -0700673 if (local_err) {
674 error_propagate(errp, local_err);
675#if defined(CONFIG_USER_ONLY)
676 cpu_list_unlock();
677#endif
678 return;
bellard6a00d602005-11-21 23:25:50 +0000679 }
Andreas Färberbdc44642013-06-24 23:50:24 +0200680 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000681#if defined(CONFIG_USER_ONLY)
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200682 (void) cc;
pbrookc2764712009-03-07 15:24:59 +0000683 cpu_list_unlock();
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200684#else
Andreas Färbere0d47942013-07-29 04:07:50 +0200685 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200686 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200687 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100688 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200689 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100690 }
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200691#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000692}
693
Paul Brook94df27f2010-02-28 23:47:45 +0000694#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200695static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000696{
697 tb_invalidate_phys_page_range(pc, pc + 1, 0);
698}
699#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200700static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400701{
Peter Maydell5232e4c2016-01-21 14:15:06 +0000702 MemTxAttrs attrs;
703 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
704 int asidx = cpu_asidx_from_attrs(cpu, attrs);
Max Filippove8262a12013-09-27 22:29:17 +0400705 if (phys != -1) {
Peter Maydell5232e4c2016-01-21 14:15:06 +0000706 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100707 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400708 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400709}
bellardc27004e2005-01-03 23:35:10 +0000710#endif
bellardd720b932004-04-25 17:57:43 +0000711
Paul Brookc527ee82010-03-01 03:31:14 +0000712#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200713void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000714
715{
716}
717
Peter Maydell3ee887e2014-09-12 14:06:48 +0100718int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
719 int flags)
720{
721 return -ENOSYS;
722}
723
724void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
725{
726}
727
Andreas Färber75a34032013-09-02 16:57:02 +0200728int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000729 int flags, CPUWatchpoint **watchpoint)
730{
731 return -ENOSYS;
732}
733#else
pbrook6658ffb2007-03-16 23:58:11 +0000734/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200735int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000736 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000737{
aliguoric0ce9982008-11-25 22:13:57 +0000738 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000739
Peter Maydell05068c02014-09-12 14:06:48 +0100740 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700741 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200742 error_report("tried to set invalid watchpoint at %"
743 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000744 return -EINVAL;
745 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500746 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000747
aliguoria1d1bb32008-11-18 20:07:32 +0000748 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100749 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000750 wp->flags = flags;
751
aliguori2dc9f412008-11-18 20:56:59 +0000752 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200753 if (flags & BP_GDB) {
754 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
755 } else {
756 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
757 }
aliguoria1d1bb32008-11-18 20:07:32 +0000758
Andreas Färber31b030d2013-09-04 01:29:02 +0200759 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000760
761 if (watchpoint)
762 *watchpoint = wp;
763 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000764}
765
aliguoria1d1bb32008-11-18 20:07:32 +0000766/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200767int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000768 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000769{
aliguoria1d1bb32008-11-18 20:07:32 +0000770 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000771
Andreas Färberff4700b2013-08-26 18:23:18 +0200772 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100773 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000774 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200775 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000776 return 0;
777 }
778 }
aliguoria1d1bb32008-11-18 20:07:32 +0000779 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000780}
781
aliguoria1d1bb32008-11-18 20:07:32 +0000782/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200783void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000784{
Andreas Färberff4700b2013-08-26 18:23:18 +0200785 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000786
Andreas Färber31b030d2013-09-04 01:29:02 +0200787 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000788
Anthony Liguori7267c092011-08-20 22:09:37 -0500789 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000790}
791
aliguoria1d1bb32008-11-18 20:07:32 +0000792/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200793void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000794{
aliguoric0ce9982008-11-25 22:13:57 +0000795 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000796
Andreas Färberff4700b2013-08-26 18:23:18 +0200797 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200798 if (wp->flags & mask) {
799 cpu_watchpoint_remove_by_ref(cpu, wp);
800 }
aliguoric0ce9982008-11-25 22:13:57 +0000801 }
aliguoria1d1bb32008-11-18 20:07:32 +0000802}
Peter Maydell05068c02014-09-12 14:06:48 +0100803
804/* Return true if this watchpoint address matches the specified
805 * access (ie the address range covered by the watchpoint overlaps
806 * partially or completely with the address range covered by the
807 * access).
808 */
809static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
810 vaddr addr,
811 vaddr len)
812{
813 /* We know the lengths are non-zero, but a little caution is
814 * required to avoid errors in the case where the range ends
815 * exactly at the top of the address space and so addr + len
816 * wraps round to zero.
817 */
818 vaddr wpend = wp->vaddr + wp->len - 1;
819 vaddr addrend = addr + len - 1;
820
821 return !(addr > wpend || wp->vaddr > addrend);
822}
823
Paul Brookc527ee82010-03-01 03:31:14 +0000824#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000825
826/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200827int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000828 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000829{
aliguoric0ce9982008-11-25 22:13:57 +0000830 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000831
Anthony Liguori7267c092011-08-20 22:09:37 -0500832 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000833
834 bp->pc = pc;
835 bp->flags = flags;
836
aliguori2dc9f412008-11-18 20:56:59 +0000837 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200838 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200839 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200840 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200841 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200842 }
aliguoria1d1bb32008-11-18 20:07:32 +0000843
Andreas Färberf0c3c502013-08-26 21:22:53 +0200844 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000845
Andreas Färber00b941e2013-06-29 18:55:54 +0200846 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000847 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200848 }
aliguoria1d1bb32008-11-18 20:07:32 +0000849 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000850}
851
852/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200853int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000854{
aliguoria1d1bb32008-11-18 20:07:32 +0000855 CPUBreakpoint *bp;
856
Andreas Färberf0c3c502013-08-26 21:22:53 +0200857 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000858 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200859 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000860 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000861 }
bellard4c3a88a2003-07-26 12:06:08 +0000862 }
aliguoria1d1bb32008-11-18 20:07:32 +0000863 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000864}
865
aliguoria1d1bb32008-11-18 20:07:32 +0000866/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200867void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000868{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200869 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
870
871 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000872
Anthony Liguori7267c092011-08-20 22:09:37 -0500873 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000874}
875
876/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200877void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000878{
aliguoric0ce9982008-11-25 22:13:57 +0000879 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000880
Andreas Färberf0c3c502013-08-26 21:22:53 +0200881 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200882 if (bp->flags & mask) {
883 cpu_breakpoint_remove_by_ref(cpu, bp);
884 }
aliguoric0ce9982008-11-25 22:13:57 +0000885 }
bellard4c3a88a2003-07-26 12:06:08 +0000886}
887
bellardc33a3462003-07-29 20:50:33 +0000888/* enable or disable single step mode. EXCP_DEBUG is returned by the
889 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200890void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000891{
Andreas Färbered2803d2013-06-21 20:20:45 +0200892 if (cpu->singlestep_enabled != enabled) {
893 cpu->singlestep_enabled = enabled;
894 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200895 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200896 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100897 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000898 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -0700899 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +0000900 }
bellardc33a3462003-07-29 20:50:33 +0000901 }
bellardc33a3462003-07-29 20:50:33 +0000902}
903
Andreas Färbera47dddd2013-09-03 17:38:47 +0200904void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000905{
906 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000907 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000908
909 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000910 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000911 fprintf(stderr, "qemu: fatal: ");
912 vfprintf(stderr, fmt, ap);
913 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200914 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +0100915 if (qemu_log_separate()) {
aliguori93fcfe32009-01-15 22:34:14 +0000916 qemu_log("qemu: fatal: ");
917 qemu_log_vprintf(fmt, ap2);
918 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200919 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000920 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000921 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000922 }
pbrook493ae1f2007-11-23 16:53:59 +0000923 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000924 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +0300925 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +0200926#if defined(CONFIG_USER_ONLY)
927 {
928 struct sigaction act;
929 sigfillset(&act.sa_mask);
930 act.sa_handler = SIG_DFL;
931 sigaction(SIGABRT, &act, NULL);
932 }
933#endif
bellard75012672003-06-21 13:11:07 +0000934 abort();
935}
936
bellard01243112004-01-04 15:48:17 +0000937#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400938/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200939static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
940{
941 RAMBlock *block;
942
Paolo Bonzini43771532013-09-09 17:58:40 +0200943 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200944 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +0200945 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200946 }
Mike Day0dc3f442013-09-05 14:41:35 -0400947 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200948 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200949 goto found;
950 }
951 }
952
953 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
954 abort();
955
956found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200957 /* It is safe to write mru_block outside the iothread lock. This
958 * is what happens:
959 *
960 * mru_block = xxx
961 * rcu_read_unlock()
962 * xxx removed from list
963 * rcu_read_lock()
964 * read mru_block
965 * mru_block = NULL;
966 * call_rcu(reclaim_ramblock, xxx);
967 * rcu_read_unlock()
968 *
969 * atomic_rcu_set is not needed here. The block was already published
970 * when it was placed into the list. Here we're just making an extra
971 * copy of the pointer.
972 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200973 ram_list.mru_block = block;
974 return block;
975}
976
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200977static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000978{
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700979 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200980 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200981 RAMBlock *block;
982 ram_addr_t end;
983
984 end = TARGET_PAGE_ALIGN(start + length);
985 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000986
Mike Day0dc3f442013-09-05 14:41:35 -0400987 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200988 block = qemu_get_ram_block(start);
989 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200990 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700991 CPU_FOREACH(cpu) {
992 tlb_reset_dirty(cpu, start1, length);
993 }
Mike Day0dc3f442013-09-05 14:41:35 -0400994 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200995}
996
997/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000998bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
999 ram_addr_t length,
1000 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001001{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001002 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001003 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001004 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001005
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001006 if (length == 0) {
1007 return false;
1008 }
1009
1010 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1011 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001012
1013 rcu_read_lock();
1014
1015 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1016
1017 while (page < end) {
1018 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1019 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1020 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1021
1022 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1023 offset, num);
1024 page += num;
1025 }
1026
1027 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001028
1029 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001030 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001031 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001032
1033 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001034}
1035
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001036/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001037hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001038 MemoryRegionSection *section,
1039 target_ulong vaddr,
1040 hwaddr paddr, hwaddr xlat,
1041 int prot,
1042 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001043{
Avi Kivitya8170e52012-10-23 12:30:10 +02001044 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001045 CPUWatchpoint *wp;
1046
Blue Swirlcc5bea62012-04-14 14:56:48 +00001047 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001048 /* Normal RAM. */
1049 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001050 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001051 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001052 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001053 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001054 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001055 }
1056 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001057 AddressSpaceDispatch *d;
1058
1059 d = atomic_rcu_read(&section->address_space->dispatch);
1060 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001061 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001062 }
1063
1064 /* Make accesses to pages with watchpoints go via the
1065 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001066 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001067 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001068 /* Avoid trapping reads of pages with a write breakpoint. */
1069 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001070 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001071 *address |= TLB_MMIO;
1072 break;
1073 }
1074 }
1075 }
1076
1077 return iotlb;
1078}
bellard9fa3e852004-01-04 18:06:42 +00001079#endif /* defined(CONFIG_USER_ONLY) */
1080
pbrooke2eef172008-06-08 01:09:01 +00001081#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001082
Anthony Liguoric227f092009-10-01 16:12:16 -05001083static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001084 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001085static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001086
Igor Mammedova2b257d2014-10-31 16:38:37 +00001087static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
1088 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001089
1090/*
1091 * Set a custom physical guest memory alloator.
1092 * Accelerators with unusual needs may need this. Hopefully, we can
1093 * get rid of it eventually.
1094 */
Igor Mammedova2b257d2014-10-31 16:38:37 +00001095void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +02001096{
1097 phys_mem_alloc = alloc;
1098}
1099
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001100static uint16_t phys_section_add(PhysPageMap *map,
1101 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001102{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001103 /* The physical section number is ORed with a page-aligned
1104 * pointer to produce the iotlb entries. Thus it should
1105 * never overflow into the page-aligned value.
1106 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001107 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001108
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001109 if (map->sections_nb == map->sections_nb_alloc) {
1110 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1111 map->sections = g_renew(MemoryRegionSection, map->sections,
1112 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001113 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001114 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001115 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001116 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001117}
1118
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001119static void phys_section_destroy(MemoryRegion *mr)
1120{
Don Slutz55b4e802015-11-30 17:11:04 -05001121 bool have_sub_page = mr->subpage;
1122
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001123 memory_region_unref(mr);
1124
Don Slutz55b4e802015-11-30 17:11:04 -05001125 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001126 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001127 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001128 g_free(subpage);
1129 }
1130}
1131
Paolo Bonzini60926662013-05-29 12:30:26 +02001132static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001133{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001134 while (map->sections_nb > 0) {
1135 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001136 phys_section_destroy(section->mr);
1137 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001138 g_free(map->sections);
1139 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001140}
1141
Avi Kivityac1970f2012-10-03 16:22:53 +02001142static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001143{
1144 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001145 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001146 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +02001147 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001148 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001149 MemoryRegionSection subsection = {
1150 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001151 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001152 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001153 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001154
Avi Kivityf3705d52012-03-08 16:16:34 +02001155 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001156
Avi Kivityf3705d52012-03-08 16:16:34 +02001157 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001158 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001159 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001160 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001161 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001162 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001163 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001164 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001165 }
1166 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001167 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001168 subpage_register(subpage, start, end,
1169 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001170}
1171
1172
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001173static void register_multipage(AddressSpaceDispatch *d,
1174 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001175{
Avi Kivitya8170e52012-10-23 12:30:10 +02001176 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001177 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001178 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1179 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001180
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001181 assert(num_pages);
1182 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001183}
1184
Avi Kivityac1970f2012-10-03 16:22:53 +02001185static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001186{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001187 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001188 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001189 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001190 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001191
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001192 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1193 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1194 - now.offset_within_address_space;
1195
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001196 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001197 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001198 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001199 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001200 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001201 while (int128_ne(remain.size, now.size)) {
1202 remain.size = int128_sub(remain.size, now.size);
1203 remain.offset_within_address_space += int128_get64(now.size);
1204 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001205 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001206 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001207 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001208 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001209 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001210 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001211 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001212 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001213 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001214 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001215 }
1216}
1217
Sheng Yang62a27442010-01-26 19:21:16 +08001218void qemu_flush_coalesced_mmio_buffer(void)
1219{
1220 if (kvm_enabled())
1221 kvm_flush_coalesced_mmio_buffer();
1222}
1223
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001224void qemu_mutex_lock_ramlist(void)
1225{
1226 qemu_mutex_lock(&ram_list.mutex);
1227}
1228
1229void qemu_mutex_unlock_ramlist(void)
1230{
1231 qemu_mutex_unlock(&ram_list.mutex);
1232}
1233
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001234#ifdef __linux__
Alex Williamson04b16652010-07-02 11:13:17 -06001235static void *file_ram_alloc(RAMBlock *block,
1236 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001237 const char *path,
1238 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001239{
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001240 bool unlink_on_error = false;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001241 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001242 char *sanitized_name;
1243 char *c;
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001244 void *area;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001245 int fd = -1;
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001246 int64_t page_size;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001247
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001248 if (kvm_enabled() && !kvm_has_sync_mmu()) {
1249 error_setg(errp,
1250 "host lacks kvm mmu notifiers, -mem-path unsupported");
1251 return NULL;
1252 }
1253
1254 for (;;) {
1255 fd = open(path, O_RDWR);
1256 if (fd >= 0) {
1257 /* @path names an existing file, use it */
1258 break;
1259 }
1260 if (errno == ENOENT) {
1261 /* @path names a file that doesn't exist, create it */
1262 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1263 if (fd >= 0) {
1264 unlink_on_error = true;
1265 break;
1266 }
1267 } else if (errno == EISDIR) {
1268 /* @path names a directory, create a file there */
1269 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1270 sanitized_name = g_strdup(memory_region_name(block->mr));
1271 for (c = sanitized_name; *c != '\0'; c++) {
1272 if (*c == '/') {
1273 *c = '_';
1274 }
1275 }
1276
1277 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1278 sanitized_name);
1279 g_free(sanitized_name);
1280
1281 fd = mkstemp(filename);
1282 if (fd >= 0) {
1283 unlink(filename);
1284 g_free(filename);
1285 break;
1286 }
1287 g_free(filename);
1288 }
1289 if (errno != EEXIST && errno != EINTR) {
1290 error_setg_errno(errp, errno,
1291 "can't open backing store %s for guest RAM",
1292 path);
1293 goto error;
1294 }
1295 /*
1296 * Try again on EINTR and EEXIST. The latter happens when
1297 * something else creates the file between our two open().
1298 */
1299 }
1300
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001301 page_size = qemu_fd_getpagesize(fd);
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001302 block->mr->align = MAX(page_size, QEMU_VMALLOC_ALIGN);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001303
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001304 if (memory < page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001305 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001306 "or larger than page size 0x%" PRIx64,
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001307 memory, page_size);
Hu Tao557529d2014-09-09 13:28:00 +08001308 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001309 }
1310
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001311 memory = ROUND_UP(memory, page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001312
1313 /*
1314 * ftruncate is not supported by hugetlbfs in older
1315 * hosts, so don't bother bailing out on errors.
1316 * If anything goes wrong with it under other filesystems,
1317 * mmap will fail.
1318 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001319 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001320 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001321 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001322
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001323 area = qemu_ram_mmap(fd, memory, block->mr->align,
1324 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001325 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001326 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001327 "unable to map backing store for guest RAM");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001328 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001329 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001330
1331 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001332 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001333 }
1334
Alex Williamson04b16652010-07-02 11:13:17 -06001335 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001336 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001337
1338error:
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001339 if (unlink_on_error) {
1340 unlink(path);
1341 }
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001342 if (fd != -1) {
1343 close(fd);
1344 }
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001345 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001346}
1347#endif
1348
Mike Day0dc3f442013-09-05 14:41:35 -04001349/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001350static ram_addr_t find_ram_offset(ram_addr_t size)
1351{
Alex Williamson04b16652010-07-02 11:13:17 -06001352 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001353 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001354
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001355 assert(size != 0); /* it would hand out same offset multiple times */
1356
Mike Day0dc3f442013-09-05 14:41:35 -04001357 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001358 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001359 }
Alex Williamson04b16652010-07-02 11:13:17 -06001360
Mike Day0dc3f442013-09-05 14:41:35 -04001361 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001362 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001363
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001364 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001365
Mike Day0dc3f442013-09-05 14:41:35 -04001366 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001367 if (next_block->offset >= end) {
1368 next = MIN(next, next_block->offset);
1369 }
1370 }
1371 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001372 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001373 mingap = next - end;
1374 }
1375 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001376
1377 if (offset == RAM_ADDR_MAX) {
1378 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1379 (uint64_t)size);
1380 abort();
1381 }
1382
Alex Williamson04b16652010-07-02 11:13:17 -06001383 return offset;
1384}
1385
Juan Quintela652d7ec2012-07-20 10:37:54 +02001386ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001387{
Alex Williamsond17b5282010-06-25 11:08:38 -06001388 RAMBlock *block;
1389 ram_addr_t last = 0;
1390
Mike Day0dc3f442013-09-05 14:41:35 -04001391 rcu_read_lock();
1392 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001393 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001394 }
Mike Day0dc3f442013-09-05 14:41:35 -04001395 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001396 return last;
1397}
1398
Jason Baronddb97f12012-08-02 15:44:16 -04001399static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1400{
1401 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001402
1403 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001404 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001405 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1406 if (ret) {
1407 perror("qemu_madvise");
1408 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1409 "but dump_guest_core=off specified\n");
1410 }
1411 }
1412}
1413
Mike Day0dc3f442013-09-05 14:41:35 -04001414/* Called within an RCU critical section, or while the ramlist lock
1415 * is held.
1416 */
Hu Tao20cfe882014-04-02 15:13:26 +08001417static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001418{
Hu Tao20cfe882014-04-02 15:13:26 +08001419 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001420
Mike Day0dc3f442013-09-05 14:41:35 -04001421 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001422 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001423 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001424 }
1425 }
Hu Tao20cfe882014-04-02 15:13:26 +08001426
1427 return NULL;
1428}
1429
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001430const char *qemu_ram_get_idstr(RAMBlock *rb)
1431{
1432 return rb->idstr;
1433}
1434
Mike Dayae3a7042013-09-05 14:41:35 -04001435/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001436void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1437{
Mike Dayae3a7042013-09-05 14:41:35 -04001438 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001439
Mike Day0dc3f442013-09-05 14:41:35 -04001440 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001441 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001442 assert(new_block);
1443 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001444
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001445 if (dev) {
1446 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001447 if (id) {
1448 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001449 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001450 }
1451 }
1452 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1453
Mike Day0dc3f442013-09-05 14:41:35 -04001454 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001455 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001456 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1457 new_block->idstr);
1458 abort();
1459 }
1460 }
Mike Day0dc3f442013-09-05 14:41:35 -04001461 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001462}
1463
Mike Dayae3a7042013-09-05 14:41:35 -04001464/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001465void qemu_ram_unset_idstr(ram_addr_t addr)
1466{
Mike Dayae3a7042013-09-05 14:41:35 -04001467 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001468
Mike Dayae3a7042013-09-05 14:41:35 -04001469 /* FIXME: arch_init.c assumes that this is not called throughout
1470 * migration. Ignore the problem since hot-unplug during migration
1471 * does not work anyway.
1472 */
1473
Mike Day0dc3f442013-09-05 14:41:35 -04001474 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001475 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001476 if (block) {
1477 memset(block->idstr, 0, sizeof(block->idstr));
1478 }
Mike Day0dc3f442013-09-05 14:41:35 -04001479 rcu_read_unlock();
Hu Tao20cfe882014-04-02 15:13:26 +08001480}
1481
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001482static int memory_try_enable_merging(void *addr, size_t len)
1483{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001484 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001485 /* disabled by the user */
1486 return 0;
1487 }
1488
1489 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1490}
1491
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001492/* Only legal before guest might have detected the memory size: e.g. on
1493 * incoming migration, or right after reset.
1494 *
1495 * As memory core doesn't know how is memory accessed, it is up to
1496 * resize callback to update device state and/or add assertions to detect
1497 * misuse, if necessary.
1498 */
1499int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1500{
1501 RAMBlock *block = find_ram_block(base);
1502
1503 assert(block);
1504
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001505 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001506
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001507 if (block->used_length == newsize) {
1508 return 0;
1509 }
1510
1511 if (!(block->flags & RAM_RESIZEABLE)) {
1512 error_setg_errno(errp, EINVAL,
1513 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1514 " in != 0x" RAM_ADDR_FMT, block->idstr,
1515 newsize, block->used_length);
1516 return -EINVAL;
1517 }
1518
1519 if (block->max_length < newsize) {
1520 error_setg_errno(errp, EINVAL,
1521 "Length too large: %s: 0x" RAM_ADDR_FMT
1522 " > 0x" RAM_ADDR_FMT, block->idstr,
1523 newsize, block->max_length);
1524 return -EINVAL;
1525 }
1526
1527 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1528 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001529 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1530 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001531 memory_region_set_size(block->mr, newsize);
1532 if (block->resized) {
1533 block->resized(block->idstr, newsize, block->host);
1534 }
1535 return 0;
1536}
1537
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001538/* Called with ram_list.mutex held */
1539static void dirty_memory_extend(ram_addr_t old_ram_size,
1540 ram_addr_t new_ram_size)
1541{
1542 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
1543 DIRTY_MEMORY_BLOCK_SIZE);
1544 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
1545 DIRTY_MEMORY_BLOCK_SIZE);
1546 int i;
1547
1548 /* Only need to extend if block count increased */
1549 if (new_num_blocks <= old_num_blocks) {
1550 return;
1551 }
1552
1553 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1554 DirtyMemoryBlocks *old_blocks;
1555 DirtyMemoryBlocks *new_blocks;
1556 int j;
1557
1558 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
1559 new_blocks = g_malloc(sizeof(*new_blocks) +
1560 sizeof(new_blocks->blocks[0]) * new_num_blocks);
1561
1562 if (old_num_blocks) {
1563 memcpy(new_blocks->blocks, old_blocks->blocks,
1564 old_num_blocks * sizeof(old_blocks->blocks[0]));
1565 }
1566
1567 for (j = old_num_blocks; j < new_num_blocks; j++) {
1568 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
1569 }
1570
1571 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
1572
1573 if (old_blocks) {
1574 g_free_rcu(old_blocks, rcu);
1575 }
1576 }
1577}
1578
Fam Zheng528f46a2016-03-01 14:18:18 +08001579static void ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001580{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001581 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001582 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001583 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001584 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001585
1586 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001587
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001588 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001589 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001590
1591 if (!new_block->host) {
1592 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001593 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001594 new_block->mr, &err);
1595 if (err) {
1596 error_propagate(errp, err);
1597 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01001598 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001599 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001600 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001601 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001602 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001603 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001604 error_setg_errno(errp, errno,
1605 "cannot set up guest memory '%s'",
1606 memory_region_name(new_block->mr));
1607 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01001608 return;
Markus Armbruster39228252013-07-31 15:11:11 +02001609 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001610 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001611 }
1612 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001613
Li Zhijiandd631692015-07-02 20:18:06 +08001614 new_ram_size = MAX(old_ram_size,
1615 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
1616 if (new_ram_size > old_ram_size) {
1617 migration_bitmap_extend(old_ram_size, new_ram_size);
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001618 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08001619 }
Mike Day0d53d9f2015-01-21 13:45:24 +01001620 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1621 * QLIST (which has an RCU-friendly variant) does not have insertion at
1622 * tail, so save the last element in last_block.
1623 */
Mike Day0dc3f442013-09-05 14:41:35 -04001624 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001625 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001626 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001627 break;
1628 }
1629 }
1630 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001631 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001632 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001633 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001634 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001635 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001636 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001637 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001638
Mike Day0dc3f442013-09-05 14:41:35 -04001639 /* Write list before version */
1640 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001641 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001642 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001643
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001644 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001645 new_block->used_length,
1646 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001647
Paolo Bonzinia904c912015-01-21 16:18:35 +01001648 if (new_block->host) {
1649 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1650 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1651 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1652 if (kvm_enabled()) {
1653 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1654 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001655 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001656}
1657
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001658#ifdef __linux__
Fam Zheng528f46a2016-03-01 14:18:18 +08001659RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
1660 bool share, const char *mem_path,
1661 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001662{
1663 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001664 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001665
1666 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001667 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08001668 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001669 }
1670
1671 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1672 /*
1673 * file_ram_alloc() needs to allocate just like
1674 * phys_mem_alloc, but we haven't bothered to provide
1675 * a hook there.
1676 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001677 error_setg(errp,
1678 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08001679 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001680 }
1681
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001682 size = HOST_PAGE_ALIGN(size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001683 new_block = g_malloc0(sizeof(*new_block));
1684 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001685 new_block->used_length = size;
1686 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001687 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001688 new_block->host = file_ram_alloc(new_block, size,
1689 mem_path, errp);
1690 if (!new_block->host) {
1691 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08001692 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001693 }
1694
Fam Zheng528f46a2016-03-01 14:18:18 +08001695 ram_block_add(new_block, &local_err);
Hu Taoef701d72014-09-09 13:27:54 +08001696 if (local_err) {
1697 g_free(new_block);
1698 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08001699 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08001700 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001701 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001702}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001703#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001704
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001705static
Fam Zheng528f46a2016-03-01 14:18:18 +08001706RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1707 void (*resized)(const char*,
1708 uint64_t length,
1709 void *host),
1710 void *host, bool resizeable,
1711 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001712{
1713 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001714 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001715
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001716 size = HOST_PAGE_ALIGN(size);
1717 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001718 new_block = g_malloc0(sizeof(*new_block));
1719 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001720 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001721 new_block->used_length = size;
1722 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001723 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001724 new_block->fd = -1;
1725 new_block->host = host;
1726 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001727 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001728 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001729 if (resizeable) {
1730 new_block->flags |= RAM_RESIZEABLE;
1731 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001732 ram_block_add(new_block, &local_err);
Hu Taoef701d72014-09-09 13:27:54 +08001733 if (local_err) {
1734 g_free(new_block);
1735 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08001736 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08001737 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001738 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001739}
1740
Fam Zheng528f46a2016-03-01 14:18:18 +08001741RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001742 MemoryRegion *mr, Error **errp)
1743{
1744 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1745}
1746
Fam Zheng528f46a2016-03-01 14:18:18 +08001747RAMBlock *qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001748{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001749 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1750}
1751
Fam Zheng528f46a2016-03-01 14:18:18 +08001752RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001753 void (*resized)(const char*,
1754 uint64_t length,
1755 void *host),
1756 MemoryRegion *mr, Error **errp)
1757{
1758 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001759}
bellarde9a1ab12007-02-08 23:08:38 +00001760
Paolo Bonzini43771532013-09-09 17:58:40 +02001761static void reclaim_ramblock(RAMBlock *block)
1762{
1763 if (block->flags & RAM_PREALLOC) {
1764 ;
1765 } else if (xen_enabled()) {
1766 xen_invalidate_map_cache_entry(block->host);
1767#ifndef _WIN32
1768 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02001769 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02001770 close(block->fd);
1771#endif
1772 } else {
1773 qemu_anon_ram_free(block->host, block->max_length);
1774 }
1775 g_free(block);
1776}
1777
Fam Zhengf1060c52016-03-01 14:18:22 +08001778void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00001779{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02001780 if (!block) {
1781 return;
1782 }
1783
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001784 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08001785 QLIST_REMOVE_RCU(block, next);
1786 ram_list.mru_block = NULL;
1787 /* Write list before version */
1788 smp_wmb();
1789 ram_list.version++;
1790 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001791 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001792}
1793
Huang Yingcd19cfa2011-03-02 08:56:19 +01001794#ifndef _WIN32
1795void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1796{
1797 RAMBlock *block;
1798 ram_addr_t offset;
1799 int flags;
1800 void *area, *vaddr;
1801
Mike Day0dc3f442013-09-05 14:41:35 -04001802 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001803 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001804 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001805 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001806 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001807 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001808 } else if (xen_enabled()) {
1809 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001810 } else {
1811 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001812 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001813 flags |= (block->flags & RAM_SHARED ?
1814 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001815 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1816 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001817 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001818 /*
1819 * Remap needs to match alloc. Accelerators that
1820 * set phys_mem_alloc never remap. If they did,
1821 * we'd need a remap hook here.
1822 */
1823 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1824
Huang Yingcd19cfa2011-03-02 08:56:19 +01001825 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1826 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1827 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001828 }
1829 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001830 fprintf(stderr, "Could not remap addr: "
1831 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001832 length, addr);
1833 exit(1);
1834 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001835 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001836 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001837 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001838 }
1839 }
1840}
1841#endif /* !_WIN32 */
1842
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001843int qemu_get_ram_fd(ram_addr_t addr)
1844{
Mike Dayae3a7042013-09-05 14:41:35 -04001845 RAMBlock *block;
1846 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001847
Mike Day0dc3f442013-09-05 14:41:35 -04001848 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001849 block = qemu_get_ram_block(addr);
1850 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001851 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001852 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001853}
1854
Tetsuya Mukawa56a571d2015-12-21 12:47:34 +09001855void qemu_set_ram_fd(ram_addr_t addr, int fd)
1856{
1857 RAMBlock *block;
1858
1859 rcu_read_lock();
1860 block = qemu_get_ram_block(addr);
1861 block->fd = fd;
1862 rcu_read_unlock();
1863}
1864
Damjan Marion3fd74b82014-06-26 23:01:32 +02001865void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1866{
Mike Dayae3a7042013-09-05 14:41:35 -04001867 RAMBlock *block;
1868 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001869
Mike Day0dc3f442013-09-05 14:41:35 -04001870 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001871 block = qemu_get_ram_block(addr);
1872 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001873 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001874 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001875}
1876
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001877/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001878 * This should not be used for general purpose DMA. Use address_space_map
1879 * or address_space_rw instead. For local memory (e.g. video ram) that the
1880 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001881 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001882 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001883 */
Gonglei3655cb92016-02-20 10:35:20 +08001884void *qemu_get_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001885{
Gonglei3655cb92016-02-20 10:35:20 +08001886 RAMBlock *block = ram_block;
1887
1888 if (block == NULL) {
1889 block = qemu_get_ram_block(addr);
1890 }
Mike Dayae3a7042013-09-05 14:41:35 -04001891
1892 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001893 /* We need to check if the requested address is in the RAM
1894 * because we don't want to map the entire memory in QEMU.
1895 * In that case just map until the end of the page.
1896 */
1897 if (block->offset == 0) {
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001898 return xen_map_cache(addr, 0, 0);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001899 }
Mike Dayae3a7042013-09-05 14:41:35 -04001900
1901 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001902 }
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001903 return ramblock_ptr(block, addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001904}
1905
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001906/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001907 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001908 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001909 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04001910 */
Gonglei3655cb92016-02-20 10:35:20 +08001911static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
1912 hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001913{
Gonglei3655cb92016-02-20 10:35:20 +08001914 RAMBlock *block = ram_block;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001915 ram_addr_t offset_inside_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001916 if (*size == 0) {
1917 return NULL;
1918 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001919
Gonglei3655cb92016-02-20 10:35:20 +08001920 if (block == NULL) {
1921 block = qemu_get_ram_block(addr);
1922 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001923 offset_inside_block = addr - block->offset;
1924 *size = MIN(*size, block->max_length - offset_inside_block);
1925
1926 if (xen_enabled() && block->host == NULL) {
1927 /* We need to check if the requested address is in the RAM
1928 * because we don't want to map the entire memory in QEMU.
1929 * In that case just map the requested area.
1930 */
1931 if (block->offset == 0) {
1932 return xen_map_cache(addr, *size, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001933 }
1934
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001935 block->host = xen_map_cache(block->offset, block->max_length, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001936 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001937
1938 return ramblock_ptr(block, offset_inside_block);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001939}
1940
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001941/*
1942 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
1943 * in that RAMBlock.
1944 *
1945 * ptr: Host pointer to look up
1946 * round_offset: If true round the result offset down to a page boundary
1947 * *ram_addr: set to result ram_addr
1948 * *offset: set to result offset within the RAMBlock
1949 *
1950 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04001951 *
1952 * By the time this function returns, the returned pointer is not protected
1953 * by RCU anymore. If the caller is not within an RCU critical section and
1954 * does not hold the iothread lock, it must have other means of protecting the
1955 * pointer, such as a reference to the region that includes the incoming
1956 * ram_addr_t.
1957 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001958RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
1959 ram_addr_t *ram_addr,
1960 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00001961{
pbrook94a6b542009-04-11 17:15:54 +00001962 RAMBlock *block;
1963 uint8_t *host = ptr;
1964
Jan Kiszka868bb332011-06-21 22:59:09 +02001965 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001966 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001967 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001968 block = qemu_get_ram_block(*ram_addr);
1969 if (block) {
1970 *offset = (host - block->host);
1971 }
Mike Day0dc3f442013-09-05 14:41:35 -04001972 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001973 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001974 }
1975
Mike Day0dc3f442013-09-05 14:41:35 -04001976 rcu_read_lock();
1977 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001978 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001979 goto found;
1980 }
1981
Mike Day0dc3f442013-09-05 14:41:35 -04001982 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001983 /* This case append when the block is not mapped. */
1984 if (block->host == NULL) {
1985 continue;
1986 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001987 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001988 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001989 }
pbrook94a6b542009-04-11 17:15:54 +00001990 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001991
Mike Day0dc3f442013-09-05 14:41:35 -04001992 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001993 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001994
1995found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001996 *offset = (host - block->host);
1997 if (round_offset) {
1998 *offset &= TARGET_PAGE_MASK;
1999 }
2000 *ram_addr = block->offset + *offset;
Mike Day0dc3f442013-09-05 14:41:35 -04002001 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002002 return block;
2003}
2004
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002005/*
2006 * Finds the named RAMBlock
2007 *
2008 * name: The name of RAMBlock to find
2009 *
2010 * Returns: RAMBlock (or NULL if not found)
2011 */
2012RAMBlock *qemu_ram_block_by_name(const char *name)
2013{
2014 RAMBlock *block;
2015
2016 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
2017 if (!strcmp(name, block->idstr)) {
2018 return block;
2019 }
2020 }
2021
2022 return NULL;
2023}
2024
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002025/* Some of the softmmu routines need to translate from a host pointer
2026 (typically a TLB entry) back to a ram offset. */
2027MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
2028{
2029 RAMBlock *block;
2030 ram_addr_t offset; /* Not used */
2031
2032 block = qemu_ram_block_from_host(ptr, false, ram_addr, &offset);
2033
2034 if (!block) {
2035 return NULL;
2036 }
2037
2038 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002039}
Alex Williamsonf471a172010-06-11 11:11:42 -06002040
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002041/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002042static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002043 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002044{
Juan Quintela52159192013-10-08 12:44:04 +02002045 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002046 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00002047 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002048 switch (size) {
2049 case 1:
Gonglei3655cb92016-02-20 10:35:20 +08002050 stb_p(qemu_get_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002051 break;
2052 case 2:
Gonglei3655cb92016-02-20 10:35:20 +08002053 stw_p(qemu_get_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002054 break;
2055 case 4:
Gonglei3655cb92016-02-20 10:35:20 +08002056 stl_p(qemu_get_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002057 break;
2058 default:
2059 abort();
2060 }
Paolo Bonzini58d27072015-03-23 11:56:01 +01002061 /* Set both VGA and migration bits for simplicity and to remove
2062 * the notdirty callback faster.
2063 */
2064 cpu_physical_memory_set_dirty_range(ram_addr, size,
2065 DIRTY_CLIENTS_NOCODE);
bellardf23db162005-08-21 19:12:28 +00002066 /* we remove the notdirty callback only if the code has been
2067 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002068 if (!cpu_physical_memory_is_clean(ram_addr)) {
Peter Crosthwaitebcae01e2015-09-10 22:39:42 -07002069 tlb_set_dirty(current_cpu, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02002070 }
bellard1ccde1c2004-02-06 19:46:14 +00002071}
2072
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002073static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
2074 unsigned size, bool is_write)
2075{
2076 return is_write;
2077}
2078
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002079static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002080 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002081 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002082 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00002083};
2084
pbrook0f459d12008-06-09 00:20:13 +00002085/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002086static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002087{
Andreas Färber93afead2013-08-26 03:41:01 +02002088 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002089 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber93afead2013-08-26 03:41:01 +02002090 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00002091 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00002092 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002093 CPUWatchpoint *wp;
Emilio G. Cota89fee742016-04-07 13:19:22 -04002094 uint32_t cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002095
Andreas Färberff4700b2013-08-26 18:23:18 +02002096 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002097 /* We re-entered the check after replacing the TB. Now raise
2098 * the debug interrupt so that is will trigger after the
2099 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002100 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002101 return;
2102 }
Andreas Färber93afead2013-08-26 03:41:01 +02002103 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02002104 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002105 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2106 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002107 if (flags == BP_MEM_READ) {
2108 wp->flags |= BP_WATCHPOINT_HIT_READ;
2109 } else {
2110 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2111 }
2112 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002113 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002114 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002115 if (wp->flags & BP_CPU &&
2116 !cc->debug_check_watchpoint(cpu, wp)) {
2117 wp->flags &= ~BP_WATCHPOINT_HIT;
2118 continue;
2119 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002120 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02002121 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002122 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002123 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002124 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002125 } else {
2126 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02002127 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02002128 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00002129 }
aliguori06d55cc2008-11-18 20:24:06 +00002130 }
aliguori6e140f22008-11-18 20:37:55 +00002131 } else {
2132 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002133 }
2134 }
2135}
2136
pbrook6658ffb2007-03-16 23:58:11 +00002137/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2138 so these check for a hit then pass through to the normal out-of-line
2139 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002140static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2141 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002142{
Peter Maydell66b9b432015-04-26 16:49:24 +01002143 MemTxResult res;
2144 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002145 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2146 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002147
Peter Maydell66b9b432015-04-26 16:49:24 +01002148 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002149 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002150 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002151 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002152 break;
2153 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002154 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002155 break;
2156 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002157 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002158 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002159 default: abort();
2160 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002161 *pdata = data;
2162 return res;
2163}
2164
2165static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2166 uint64_t val, unsigned size,
2167 MemTxAttrs attrs)
2168{
2169 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002170 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2171 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002172
2173 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2174 switch (size) {
2175 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002176 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002177 break;
2178 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002179 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002180 break;
2181 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002182 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002183 break;
2184 default: abort();
2185 }
2186 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002187}
2188
Avi Kivity1ec9b902012-01-02 12:47:48 +02002189static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002190 .read_with_attrs = watch_mem_read,
2191 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002192 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00002193};
pbrook6658ffb2007-03-16 23:58:11 +00002194
Peter Maydellf25a49e2015-04-26 16:49:24 +01002195static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2196 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002197{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002198 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002199 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002200 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002201
blueswir1db7b5422007-05-26 17:36:03 +00002202#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002203 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002204 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002205#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01002206 res = address_space_read(subpage->as, addr + subpage->base,
2207 attrs, buf, len);
2208 if (res) {
2209 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002210 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002211 switch (len) {
2212 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002213 *data = ldub_p(buf);
2214 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002215 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002216 *data = lduw_p(buf);
2217 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002218 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002219 *data = ldl_p(buf);
2220 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002221 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002222 *data = ldq_p(buf);
2223 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002224 default:
2225 abort();
2226 }
blueswir1db7b5422007-05-26 17:36:03 +00002227}
2228
Peter Maydellf25a49e2015-04-26 16:49:24 +01002229static MemTxResult subpage_write(void *opaque, hwaddr addr,
2230 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002231{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002232 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002233 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002234
blueswir1db7b5422007-05-26 17:36:03 +00002235#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002236 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002237 " value %"PRIx64"\n",
2238 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002239#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002240 switch (len) {
2241 case 1:
2242 stb_p(buf, value);
2243 break;
2244 case 2:
2245 stw_p(buf, value);
2246 break;
2247 case 4:
2248 stl_p(buf, value);
2249 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002250 case 8:
2251 stq_p(buf, value);
2252 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002253 default:
2254 abort();
2255 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002256 return address_space_write(subpage->as, addr + subpage->base,
2257 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002258}
2259
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002260static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002261 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002262{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002263 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002264#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002265 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002266 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002267#endif
2268
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002269 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002270 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002271}
2272
Avi Kivity70c68e42012-01-02 12:32:48 +02002273static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002274 .read_with_attrs = subpage_read,
2275 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002276 .impl.min_access_size = 1,
2277 .impl.max_access_size = 8,
2278 .valid.min_access_size = 1,
2279 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002280 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002281 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002282};
2283
Anthony Liguoric227f092009-10-01 16:12:16 -05002284static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002285 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002286{
2287 int idx, eidx;
2288
2289 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2290 return -1;
2291 idx = SUBPAGE_IDX(start);
2292 eidx = SUBPAGE_IDX(end);
2293#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002294 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2295 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002296#endif
blueswir1db7b5422007-05-26 17:36:03 +00002297 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002298 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002299 }
2300
2301 return 0;
2302}
2303
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002304static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002305{
Anthony Liguoric227f092009-10-01 16:12:16 -05002306 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002307
Anthony Liguori7267c092011-08-20 22:09:37 -05002308 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002309
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002310 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002311 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002312 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002313 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002314 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002315#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002316 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2317 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002318#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002319 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002320
2321 return mmio;
2322}
2323
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002324static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2325 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002326{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002327 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002328 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002329 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002330 .mr = mr,
2331 .offset_within_address_space = 0,
2332 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002333 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002334 };
2335
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002336 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002337}
2338
Peter Maydella54c87b2016-01-21 14:15:05 +00002339MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002340{
Peter Maydella54c87b2016-01-21 14:15:05 +00002341 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2342 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002343 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002344 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002345
2346 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002347}
2348
Avi Kivitye9179ce2009-06-14 11:38:52 +03002349static void io_mem_init(void)
2350{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002351 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002352 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002353 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002354 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002355 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002356 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002357 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002358}
2359
Avi Kivityac1970f2012-10-03 16:22:53 +02002360static void mem_begin(MemoryListener *listener)
2361{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002362 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002363 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2364 uint16_t n;
2365
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002366 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002367 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002368 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002369 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002370 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002371 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002372 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002373 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002374
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002375 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002376 d->as = as;
2377 as->next_dispatch = d;
2378}
2379
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002380static void address_space_dispatch_free(AddressSpaceDispatch *d)
2381{
2382 phys_sections_free(&d->map);
2383 g_free(d);
2384}
2385
Paolo Bonzini00752702013-05-29 12:13:54 +02002386static void mem_commit(MemoryListener *listener)
2387{
2388 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002389 AddressSpaceDispatch *cur = as->dispatch;
2390 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002391
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002392 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002393
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002394 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002395 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002396 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002397 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002398}
2399
Avi Kivity1d711482012-10-02 18:54:45 +02002400static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002401{
Peter Maydell32857f42015-10-01 15:29:50 +01002402 CPUAddressSpace *cpuas;
2403 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002404
2405 /* since each CPU stores ram addresses in its TLB cache, we must
2406 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002407 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2408 cpu_reloading_memory_map();
2409 /* The CPU and TLB are protected by the iothread lock.
2410 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2411 * may have split the RCU critical section.
2412 */
2413 d = atomic_rcu_read(&cpuas->as->dispatch);
2414 cpuas->memory_dispatch = d;
2415 tlb_flush(cpuas->cpu, 1);
Avi Kivity50c1e142012-02-08 21:36:02 +02002416}
2417
Avi Kivityac1970f2012-10-03 16:22:53 +02002418void address_space_init_dispatch(AddressSpace *as)
2419{
Paolo Bonzini00752702013-05-29 12:13:54 +02002420 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002421 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002422 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002423 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002424 .region_add = mem_add,
2425 .region_nop = mem_add,
2426 .priority = 0,
2427 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002428 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002429}
2430
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002431void address_space_unregister(AddressSpace *as)
2432{
2433 memory_listener_unregister(&as->dispatch_listener);
2434}
2435
Avi Kivity83f3c252012-10-07 12:59:55 +02002436void address_space_destroy_dispatch(AddressSpace *as)
2437{
2438 AddressSpaceDispatch *d = as->dispatch;
2439
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002440 atomic_rcu_set(&as->dispatch, NULL);
2441 if (d) {
2442 call_rcu(d, address_space_dispatch_free, rcu);
2443 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002444}
2445
Avi Kivity62152b82011-07-26 14:26:14 +03002446static void memory_map_init(void)
2447{
Anthony Liguori7267c092011-08-20 22:09:37 -05002448 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002449
Paolo Bonzini57271d62013-11-07 17:14:37 +01002450 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002451 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002452
Anthony Liguori7267c092011-08-20 22:09:37 -05002453 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002454 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2455 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002456 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002457}
2458
2459MemoryRegion *get_system_memory(void)
2460{
2461 return system_memory;
2462}
2463
Avi Kivity309cb472011-08-08 16:09:03 +03002464MemoryRegion *get_system_io(void)
2465{
2466 return system_io;
2467}
2468
pbrooke2eef172008-06-08 01:09:01 +00002469#endif /* !defined(CONFIG_USER_ONLY) */
2470
bellard13eb76e2004-01-24 15:23:36 +00002471/* physical memory access (slow version, mainly for debug) */
2472#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002473int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002474 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002475{
2476 int l, flags;
2477 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002478 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002479
2480 while (len > 0) {
2481 page = addr & TARGET_PAGE_MASK;
2482 l = (page + TARGET_PAGE_SIZE) - addr;
2483 if (l > len)
2484 l = len;
2485 flags = page_get_flags(page);
2486 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002487 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002488 if (is_write) {
2489 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002490 return -1;
bellard579a97f2007-11-11 14:26:47 +00002491 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002492 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002493 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002494 memcpy(p, buf, l);
2495 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002496 } else {
2497 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002498 return -1;
bellard579a97f2007-11-11 14:26:47 +00002499 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002500 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002501 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002502 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002503 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002504 }
2505 len -= l;
2506 buf += l;
2507 addr += l;
2508 }
Paul Brooka68fe892010-03-01 00:08:59 +00002509 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002510}
bellard8df1cd02005-01-28 22:37:22 +00002511
bellard13eb76e2004-01-24 15:23:36 +00002512#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002513
Paolo Bonzini845b6212015-03-23 11:45:53 +01002514static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002515 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002516{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002517 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
2518 /* No early return if dirty_log_mask is or becomes 0, because
2519 * cpu_physical_memory_set_dirty_range will still call
2520 * xen_modified_memory.
2521 */
2522 if (dirty_log_mask) {
2523 dirty_log_mask =
2524 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002525 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002526 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
2527 tb_invalidate_phys_range(addr, addr + length);
2528 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2529 }
2530 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002531}
2532
Richard Henderson23326162013-07-08 14:55:59 -07002533static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002534{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002535 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002536
2537 /* Regions are assumed to support 1-4 byte accesses unless
2538 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002539 if (access_size_max == 0) {
2540 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002541 }
Richard Henderson23326162013-07-08 14:55:59 -07002542
2543 /* Bound the maximum access by the alignment of the address. */
2544 if (!mr->ops->impl.unaligned) {
2545 unsigned align_size_max = addr & -addr;
2546 if (align_size_max != 0 && align_size_max < access_size_max) {
2547 access_size_max = align_size_max;
2548 }
2549 }
2550
2551 /* Don't attempt accesses larger than the maximum. */
2552 if (l > access_size_max) {
2553 l = access_size_max;
2554 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01002555 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07002556
2557 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002558}
2559
Jan Kiszka4840f102015-06-18 18:47:22 +02002560static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02002561{
Jan Kiszka4840f102015-06-18 18:47:22 +02002562 bool unlocked = !qemu_mutex_iothread_locked();
2563 bool release_lock = false;
2564
2565 if (unlocked && mr->global_locking) {
2566 qemu_mutex_lock_iothread();
2567 unlocked = false;
2568 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002569 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002570 if (mr->flush_coalesced_mmio) {
2571 if (unlocked) {
2572 qemu_mutex_lock_iothread();
2573 }
2574 qemu_flush_coalesced_mmio_buffer();
2575 if (unlocked) {
2576 qemu_mutex_unlock_iothread();
2577 }
2578 }
2579
2580 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002581}
2582
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002583/* Called within RCU critical section. */
2584static MemTxResult address_space_write_continue(AddressSpace *as, hwaddr addr,
2585 MemTxAttrs attrs,
2586 const uint8_t *buf,
2587 int len, hwaddr addr1,
2588 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00002589{
bellard13eb76e2004-01-24 15:23:36 +00002590 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002591 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01002592 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02002593 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00002594
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002595 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002596 if (!memory_access_is_direct(mr, true)) {
2597 release_lock |= prepare_mmio_access(mr);
2598 l = memory_access_size(mr, l, addr1);
2599 /* XXX: could force current_cpu to NULL to avoid
2600 potential bugs */
2601 switch (l) {
2602 case 8:
2603 /* 64 bit write access */
2604 val = ldq_p(buf);
2605 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2606 attrs);
2607 break;
2608 case 4:
2609 /* 32 bit write access */
2610 val = ldl_p(buf);
2611 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2612 attrs);
2613 break;
2614 case 2:
2615 /* 16 bit write access */
2616 val = lduw_p(buf);
2617 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2618 attrs);
2619 break;
2620 case 1:
2621 /* 8 bit write access */
2622 val = ldub_p(buf);
2623 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2624 attrs);
2625 break;
2626 default:
2627 abort();
bellard13eb76e2004-01-24 15:23:36 +00002628 }
2629 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002630 addr1 += memory_region_get_ram_addr(mr);
2631 /* RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08002632 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002633 memcpy(ptr, buf, l);
2634 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002635 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002636
2637 if (release_lock) {
2638 qemu_mutex_unlock_iothread();
2639 release_lock = false;
2640 }
2641
bellard13eb76e2004-01-24 15:23:36 +00002642 len -= l;
2643 buf += l;
2644 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002645
2646 if (!len) {
2647 break;
2648 }
2649
2650 l = len;
2651 mr = address_space_translate(as, addr, &addr1, &l, true);
bellard13eb76e2004-01-24 15:23:36 +00002652 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002653
Peter Maydell3b643492015-04-26 16:49:23 +01002654 return result;
bellard13eb76e2004-01-24 15:23:36 +00002655}
bellard8df1cd02005-01-28 22:37:22 +00002656
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002657MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2658 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002659{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002660 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002661 hwaddr addr1;
2662 MemoryRegion *mr;
2663 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002664
2665 if (len > 0) {
2666 rcu_read_lock();
2667 l = len;
2668 mr = address_space_translate(as, addr, &addr1, &l, true);
2669 result = address_space_write_continue(as, addr, attrs, buf, len,
2670 addr1, l, mr);
2671 rcu_read_unlock();
2672 }
2673
2674 return result;
2675}
2676
2677/* Called within RCU critical section. */
2678MemTxResult address_space_read_continue(AddressSpace *as, hwaddr addr,
2679 MemTxAttrs attrs, uint8_t *buf,
2680 int len, hwaddr addr1, hwaddr l,
2681 MemoryRegion *mr)
2682{
2683 uint8_t *ptr;
2684 uint64_t val;
2685 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002686 bool release_lock = false;
2687
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002688 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002689 if (!memory_access_is_direct(mr, false)) {
2690 /* I/O case */
2691 release_lock |= prepare_mmio_access(mr);
2692 l = memory_access_size(mr, l, addr1);
2693 switch (l) {
2694 case 8:
2695 /* 64 bit read access */
2696 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2697 attrs);
2698 stq_p(buf, val);
2699 break;
2700 case 4:
2701 /* 32 bit read access */
2702 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2703 attrs);
2704 stl_p(buf, val);
2705 break;
2706 case 2:
2707 /* 16 bit read access */
2708 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2709 attrs);
2710 stw_p(buf, val);
2711 break;
2712 case 1:
2713 /* 8 bit read access */
2714 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2715 attrs);
2716 stb_p(buf, val);
2717 break;
2718 default:
2719 abort();
2720 }
2721 } else {
2722 /* RAM case */
Fam Zheng8e41fb62016-03-01 14:18:21 +08002723 ptr = qemu_get_ram_ptr(mr->ram_block,
2724 memory_region_get_ram_addr(mr) + addr1);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002725 memcpy(buf, ptr, l);
2726 }
2727
2728 if (release_lock) {
2729 qemu_mutex_unlock_iothread();
2730 release_lock = false;
2731 }
2732
2733 len -= l;
2734 buf += l;
2735 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002736
2737 if (!len) {
2738 break;
2739 }
2740
2741 l = len;
2742 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002743 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002744
2745 return result;
2746}
2747
Paolo Bonzini3cc8f882015-12-09 10:34:13 +01002748MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
2749 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002750{
2751 hwaddr l;
2752 hwaddr addr1;
2753 MemoryRegion *mr;
2754 MemTxResult result = MEMTX_OK;
2755
2756 if (len > 0) {
2757 rcu_read_lock();
2758 l = len;
2759 mr = address_space_translate(as, addr, &addr1, &l, false);
2760 result = address_space_read_continue(as, addr, attrs, buf, len,
2761 addr1, l, mr);
2762 rcu_read_unlock();
2763 }
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002764
2765 return result;
Avi Kivityac1970f2012-10-03 16:22:53 +02002766}
2767
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002768MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2769 uint8_t *buf, int len, bool is_write)
2770{
2771 if (is_write) {
2772 return address_space_write(as, addr, attrs, (uint8_t *)buf, len);
2773 } else {
2774 return address_space_read(as, addr, attrs, (uint8_t *)buf, len);
2775 }
2776}
Avi Kivityac1970f2012-10-03 16:22:53 +02002777
Avi Kivitya8170e52012-10-23 12:30:10 +02002778void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002779 int len, int is_write)
2780{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002781 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2782 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002783}
2784
Alexander Graf582b55a2013-12-11 14:17:44 +01002785enum write_rom_type {
2786 WRITE_DATA,
2787 FLUSH_CACHE,
2788};
2789
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002790static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002791 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002792{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002793 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002794 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002795 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002796 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002797
Paolo Bonzini41063e12015-03-18 14:21:43 +01002798 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002799 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002800 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002801 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002802
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002803 if (!(memory_region_is_ram(mr) ||
2804 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02002805 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002806 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002807 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002808 /* ROM/RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08002809 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002810 switch (type) {
2811 case WRITE_DATA:
2812 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002813 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002814 break;
2815 case FLUSH_CACHE:
2816 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2817 break;
2818 }
bellardd0ecd2a2006-04-23 17:14:48 +00002819 }
2820 len -= l;
2821 buf += l;
2822 addr += l;
2823 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002824 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002825}
2826
Alexander Graf582b55a2013-12-11 14:17:44 +01002827/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002828void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002829 const uint8_t *buf, int len)
2830{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002831 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002832}
2833
2834void cpu_flush_icache_range(hwaddr start, int len)
2835{
2836 /*
2837 * This function should do the same thing as an icache flush that was
2838 * triggered from within the guest. For TCG we are always cache coherent,
2839 * so there is no need to flush anything. For KVM / Xen we need to flush
2840 * the host's instruction cache at least.
2841 */
2842 if (tcg_enabled()) {
2843 return;
2844 }
2845
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002846 cpu_physical_memory_write_rom_internal(&address_space_memory,
2847 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002848}
2849
aliguori6d16c2f2009-01-22 16:59:11 +00002850typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002851 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002852 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002853 hwaddr addr;
2854 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002855 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002856} BounceBuffer;
2857
2858static BounceBuffer bounce;
2859
aliguoriba223c22009-01-22 16:59:16 +00002860typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002861 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002862 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002863} MapClient;
2864
Fam Zheng38e047b2015-03-16 17:03:35 +08002865QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002866static QLIST_HEAD(map_client_list, MapClient) map_client_list
2867 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002868
Fam Zhenge95205e2015-03-16 17:03:37 +08002869static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002870{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002871 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002872 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002873}
2874
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002875static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002876{
2877 MapClient *client;
2878
Blue Swirl72cf2d42009-09-12 07:36:22 +00002879 while (!QLIST_EMPTY(&map_client_list)) {
2880 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002881 qemu_bh_schedule(client->bh);
2882 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002883 }
2884}
2885
Fam Zhenge95205e2015-03-16 17:03:37 +08002886void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002887{
2888 MapClient *client = g_malloc(sizeof(*client));
2889
Fam Zheng38e047b2015-03-16 17:03:35 +08002890 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002891 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002892 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002893 if (!atomic_read(&bounce.in_use)) {
2894 cpu_notify_map_clients_locked();
2895 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002896 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002897}
2898
Fam Zheng38e047b2015-03-16 17:03:35 +08002899void cpu_exec_init_all(void)
2900{
2901 qemu_mutex_init(&ram_list.mutex);
Fam Zheng38e047b2015-03-16 17:03:35 +08002902 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01002903 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08002904 qemu_mutex_init(&map_client_list_lock);
2905}
2906
Fam Zhenge95205e2015-03-16 17:03:37 +08002907void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002908{
Fam Zhenge95205e2015-03-16 17:03:37 +08002909 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002910
Fam Zhenge95205e2015-03-16 17:03:37 +08002911 qemu_mutex_lock(&map_client_list_lock);
2912 QLIST_FOREACH(client, &map_client_list, link) {
2913 if (client->bh == bh) {
2914 cpu_unregister_map_client_do(client);
2915 break;
2916 }
2917 }
2918 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002919}
2920
2921static void cpu_notify_map_clients(void)
2922{
Fam Zheng38e047b2015-03-16 17:03:35 +08002923 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002924 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002925 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002926}
2927
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002928bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2929{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002930 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002931 hwaddr l, xlat;
2932
Paolo Bonzini41063e12015-03-18 14:21:43 +01002933 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002934 while (len > 0) {
2935 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002936 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2937 if (!memory_access_is_direct(mr, is_write)) {
2938 l = memory_access_size(mr, l, addr);
2939 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002940 return false;
2941 }
2942 }
2943
2944 len -= l;
2945 addr += l;
2946 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002947 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002948 return true;
2949}
2950
aliguori6d16c2f2009-01-22 16:59:11 +00002951/* Map a physical memory region into a host virtual address.
2952 * May map a subset of the requested range, given by and returned in *plen.
2953 * May return NULL if resources needed to perform the mapping are exhausted.
2954 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002955 * Use cpu_register_map_client() to know when retrying the map operation is
2956 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002957 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002958void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002959 hwaddr addr,
2960 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002961 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002962{
Avi Kivitya8170e52012-10-23 12:30:10 +02002963 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002964 hwaddr done = 0;
2965 hwaddr l, xlat, base;
2966 MemoryRegion *mr, *this_mr;
2967 ram_addr_t raddr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002968 void *ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002969
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002970 if (len == 0) {
2971 return NULL;
2972 }
aliguori6d16c2f2009-01-22 16:59:11 +00002973
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002974 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002975 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002976 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002977
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002978 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002979 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002980 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002981 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002982 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002983 /* Avoid unbounded allocations */
2984 l = MIN(l, TARGET_PAGE_SIZE);
2985 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002986 bounce.addr = addr;
2987 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002988
2989 memory_region_ref(mr);
2990 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002991 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002992 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2993 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002994 }
aliguori6d16c2f2009-01-22 16:59:11 +00002995
Paolo Bonzini41063e12015-03-18 14:21:43 +01002996 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002997 *plen = l;
2998 return bounce.buffer;
2999 }
3000
3001 base = xlat;
3002 raddr = memory_region_get_ram_addr(mr);
3003
3004 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00003005 len -= l;
3006 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003007 done += l;
3008 if (len == 0) {
3009 break;
3010 }
3011
3012 l = len;
3013 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
3014 if (this_mr != mr || xlat != base + done) {
3015 break;
3016 }
aliguori6d16c2f2009-01-22 16:59:11 +00003017 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003018
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003019 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003020 *plen = done;
Gonglei3655cb92016-02-20 10:35:20 +08003021 ptr = qemu_ram_ptr_length(mr->ram_block, raddr + base, plen);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003022 rcu_read_unlock();
3023
3024 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003025}
3026
Avi Kivityac1970f2012-10-03 16:22:53 +02003027/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003028 * Will also mark the memory as dirty if is_write == 1. access_len gives
3029 * the amount of memory that was actually read or written by the caller.
3030 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003031void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3032 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003033{
3034 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003035 MemoryRegion *mr;
3036 ram_addr_t addr1;
3037
3038 mr = qemu_ram_addr_from_host(buffer, &addr1);
3039 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003040 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003041 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003042 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003043 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003044 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003045 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003046 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003047 return;
3048 }
3049 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003050 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3051 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003052 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003053 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003054 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003055 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003056 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003057 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003058}
bellardd0ecd2a2006-04-23 17:14:48 +00003059
Avi Kivitya8170e52012-10-23 12:30:10 +02003060void *cpu_physical_memory_map(hwaddr addr,
3061 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003062 int is_write)
3063{
3064 return address_space_map(&address_space_memory, addr, plen, is_write);
3065}
3066
Avi Kivitya8170e52012-10-23 12:30:10 +02003067void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3068 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003069{
3070 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3071}
3072
bellard8df1cd02005-01-28 22:37:22 +00003073/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003074static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
3075 MemTxAttrs attrs,
3076 MemTxResult *result,
3077 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003078{
bellard8df1cd02005-01-28 22:37:22 +00003079 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003080 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003081 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003082 hwaddr l = 4;
3083 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003084 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003085 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003086
Paolo Bonzini41063e12015-03-18 14:21:43 +01003087 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003088 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003089 if (l < 4 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003090 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003091
bellard8df1cd02005-01-28 22:37:22 +00003092 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003093 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003094#if defined(TARGET_WORDS_BIGENDIAN)
3095 if (endian == DEVICE_LITTLE_ENDIAN) {
3096 val = bswap32(val);
3097 }
3098#else
3099 if (endian == DEVICE_BIG_ENDIAN) {
3100 val = bswap32(val);
3101 }
3102#endif
bellard8df1cd02005-01-28 22:37:22 +00003103 } else {
3104 /* RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08003105 ptr = qemu_get_ram_ptr(mr->ram_block,
3106 (memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003107 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003108 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003109 switch (endian) {
3110 case DEVICE_LITTLE_ENDIAN:
3111 val = ldl_le_p(ptr);
3112 break;
3113 case DEVICE_BIG_ENDIAN:
3114 val = ldl_be_p(ptr);
3115 break;
3116 default:
3117 val = ldl_p(ptr);
3118 break;
3119 }
Peter Maydell50013112015-04-26 16:49:24 +01003120 r = MEMTX_OK;
3121 }
3122 if (result) {
3123 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003124 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003125 if (release_lock) {
3126 qemu_mutex_unlock_iothread();
3127 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003128 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003129 return val;
3130}
3131
Peter Maydell50013112015-04-26 16:49:24 +01003132uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
3133 MemTxAttrs attrs, MemTxResult *result)
3134{
3135 return address_space_ldl_internal(as, addr, attrs, result,
3136 DEVICE_NATIVE_ENDIAN);
3137}
3138
3139uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
3140 MemTxAttrs attrs, MemTxResult *result)
3141{
3142 return address_space_ldl_internal(as, addr, attrs, result,
3143 DEVICE_LITTLE_ENDIAN);
3144}
3145
3146uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
3147 MemTxAttrs attrs, MemTxResult *result)
3148{
3149 return address_space_ldl_internal(as, addr, attrs, result,
3150 DEVICE_BIG_ENDIAN);
3151}
3152
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003153uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003154{
Peter Maydell50013112015-04-26 16:49:24 +01003155 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003156}
3157
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003158uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003159{
Peter Maydell50013112015-04-26 16:49:24 +01003160 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003161}
3162
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003163uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003164{
Peter Maydell50013112015-04-26 16:49:24 +01003165 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003166}
3167
bellard84b7b8e2005-11-28 21:19:04 +00003168/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003169static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
3170 MemTxAttrs attrs,
3171 MemTxResult *result,
3172 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003173{
bellard84b7b8e2005-11-28 21:19:04 +00003174 uint8_t *ptr;
3175 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003176 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003177 hwaddr l = 8;
3178 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003179 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003180 bool release_lock = false;
bellard84b7b8e2005-11-28 21:19:04 +00003181
Paolo Bonzini41063e12015-03-18 14:21:43 +01003182 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003183 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003184 false);
3185 if (l < 8 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003186 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003187
bellard84b7b8e2005-11-28 21:19:04 +00003188 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003189 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02003190#if defined(TARGET_WORDS_BIGENDIAN)
3191 if (endian == DEVICE_LITTLE_ENDIAN) {
3192 val = bswap64(val);
3193 }
3194#else
3195 if (endian == DEVICE_BIG_ENDIAN) {
3196 val = bswap64(val);
3197 }
3198#endif
bellard84b7b8e2005-11-28 21:19:04 +00003199 } else {
3200 /* RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08003201 ptr = qemu_get_ram_ptr(mr->ram_block,
3202 (memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003203 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003204 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003205 switch (endian) {
3206 case DEVICE_LITTLE_ENDIAN:
3207 val = ldq_le_p(ptr);
3208 break;
3209 case DEVICE_BIG_ENDIAN:
3210 val = ldq_be_p(ptr);
3211 break;
3212 default:
3213 val = ldq_p(ptr);
3214 break;
3215 }
Peter Maydell50013112015-04-26 16:49:24 +01003216 r = MEMTX_OK;
3217 }
3218 if (result) {
3219 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00003220 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003221 if (release_lock) {
3222 qemu_mutex_unlock_iothread();
3223 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003224 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00003225 return val;
3226}
3227
Peter Maydell50013112015-04-26 16:49:24 +01003228uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
3229 MemTxAttrs attrs, MemTxResult *result)
3230{
3231 return address_space_ldq_internal(as, addr, attrs, result,
3232 DEVICE_NATIVE_ENDIAN);
3233}
3234
3235uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
3236 MemTxAttrs attrs, MemTxResult *result)
3237{
3238 return address_space_ldq_internal(as, addr, attrs, result,
3239 DEVICE_LITTLE_ENDIAN);
3240}
3241
3242uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
3243 MemTxAttrs attrs, MemTxResult *result)
3244{
3245 return address_space_ldq_internal(as, addr, attrs, result,
3246 DEVICE_BIG_ENDIAN);
3247}
3248
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003249uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003250{
Peter Maydell50013112015-04-26 16:49:24 +01003251 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003252}
3253
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003254uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003255{
Peter Maydell50013112015-04-26 16:49:24 +01003256 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003257}
3258
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003259uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003260{
Peter Maydell50013112015-04-26 16:49:24 +01003261 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003262}
3263
bellardaab33092005-10-30 20:48:42 +00003264/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003265uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
3266 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003267{
3268 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01003269 MemTxResult r;
3270
3271 r = address_space_rw(as, addr, attrs, &val, 1, 0);
3272 if (result) {
3273 *result = r;
3274 }
bellardaab33092005-10-30 20:48:42 +00003275 return val;
3276}
3277
Peter Maydell50013112015-04-26 16:49:24 +01003278uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
3279{
3280 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
3281}
3282
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003283/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003284static inline uint32_t address_space_lduw_internal(AddressSpace *as,
3285 hwaddr addr,
3286 MemTxAttrs attrs,
3287 MemTxResult *result,
3288 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003289{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003290 uint8_t *ptr;
3291 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003292 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003293 hwaddr l = 2;
3294 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003295 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003296 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003297
Paolo Bonzini41063e12015-03-18 14:21:43 +01003298 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003299 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003300 false);
3301 if (l < 2 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003302 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003303
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003304 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003305 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003306#if defined(TARGET_WORDS_BIGENDIAN)
3307 if (endian == DEVICE_LITTLE_ENDIAN) {
3308 val = bswap16(val);
3309 }
3310#else
3311 if (endian == DEVICE_BIG_ENDIAN) {
3312 val = bswap16(val);
3313 }
3314#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003315 } else {
3316 /* RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08003317 ptr = qemu_get_ram_ptr(mr->ram_block,
3318 (memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003319 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003320 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003321 switch (endian) {
3322 case DEVICE_LITTLE_ENDIAN:
3323 val = lduw_le_p(ptr);
3324 break;
3325 case DEVICE_BIG_ENDIAN:
3326 val = lduw_be_p(ptr);
3327 break;
3328 default:
3329 val = lduw_p(ptr);
3330 break;
3331 }
Peter Maydell50013112015-04-26 16:49:24 +01003332 r = MEMTX_OK;
3333 }
3334 if (result) {
3335 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003336 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003337 if (release_lock) {
3338 qemu_mutex_unlock_iothread();
3339 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003340 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003341 return val;
bellardaab33092005-10-30 20:48:42 +00003342}
3343
Peter Maydell50013112015-04-26 16:49:24 +01003344uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
3345 MemTxAttrs attrs, MemTxResult *result)
3346{
3347 return address_space_lduw_internal(as, addr, attrs, result,
3348 DEVICE_NATIVE_ENDIAN);
3349}
3350
3351uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
3352 MemTxAttrs attrs, MemTxResult *result)
3353{
3354 return address_space_lduw_internal(as, addr, attrs, result,
3355 DEVICE_LITTLE_ENDIAN);
3356}
3357
3358uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
3359 MemTxAttrs attrs, MemTxResult *result)
3360{
3361 return address_space_lduw_internal(as, addr, attrs, result,
3362 DEVICE_BIG_ENDIAN);
3363}
3364
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003365uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003366{
Peter Maydell50013112015-04-26 16:49:24 +01003367 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003368}
3369
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003370uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003371{
Peter Maydell50013112015-04-26 16:49:24 +01003372 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003373}
3374
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003375uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003376{
Peter Maydell50013112015-04-26 16:49:24 +01003377 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003378}
3379
bellard8df1cd02005-01-28 22:37:22 +00003380/* warning: addr must be aligned. The ram page is not masked as dirty
3381 and the code inside is not invalidated. It is useful if the dirty
3382 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01003383void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
3384 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00003385{
bellard8df1cd02005-01-28 22:37:22 +00003386 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003387 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003388 hwaddr l = 4;
3389 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003390 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003391 uint8_t dirty_log_mask;
Jan Kiszka4840f102015-06-18 18:47:22 +02003392 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003393
Paolo Bonzini41063e12015-03-18 14:21:43 +01003394 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003395 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003396 true);
3397 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003398 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003399
Peter Maydell50013112015-04-26 16:49:24 +01003400 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003401 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003402 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Gonglei3655cb92016-02-20 10:35:20 +08003403 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
bellard8df1cd02005-01-28 22:37:22 +00003404 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003405
Paolo Bonzini845b6212015-03-23 11:45:53 +01003406 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3407 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
Paolo Bonzini58d27072015-03-23 11:56:01 +01003408 cpu_physical_memory_set_dirty_range(addr1, 4, dirty_log_mask);
Peter Maydell50013112015-04-26 16:49:24 +01003409 r = MEMTX_OK;
3410 }
3411 if (result) {
3412 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003413 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003414 if (release_lock) {
3415 qemu_mutex_unlock_iothread();
3416 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003417 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003418}
3419
Peter Maydell50013112015-04-26 16:49:24 +01003420void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3421{
3422 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3423}
3424
bellard8df1cd02005-01-28 22:37:22 +00003425/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003426static inline void address_space_stl_internal(AddressSpace *as,
3427 hwaddr addr, uint32_t val,
3428 MemTxAttrs attrs,
3429 MemTxResult *result,
3430 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003431{
bellard8df1cd02005-01-28 22:37:22 +00003432 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003433 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003434 hwaddr l = 4;
3435 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003436 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003437 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003438
Paolo Bonzini41063e12015-03-18 14:21:43 +01003439 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003440 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003441 true);
3442 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003443 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003444
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003445#if defined(TARGET_WORDS_BIGENDIAN)
3446 if (endian == DEVICE_LITTLE_ENDIAN) {
3447 val = bswap32(val);
3448 }
3449#else
3450 if (endian == DEVICE_BIG_ENDIAN) {
3451 val = bswap32(val);
3452 }
3453#endif
Peter Maydell50013112015-04-26 16:49:24 +01003454 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003455 } else {
bellard8df1cd02005-01-28 22:37:22 +00003456 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003457 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Gonglei3655cb92016-02-20 10:35:20 +08003458 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003459 switch (endian) {
3460 case DEVICE_LITTLE_ENDIAN:
3461 stl_le_p(ptr, val);
3462 break;
3463 case DEVICE_BIG_ENDIAN:
3464 stl_be_p(ptr, val);
3465 break;
3466 default:
3467 stl_p(ptr, val);
3468 break;
3469 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003470 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003471 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003472 }
Peter Maydell50013112015-04-26 16:49:24 +01003473 if (result) {
3474 *result = r;
3475 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003476 if (release_lock) {
3477 qemu_mutex_unlock_iothread();
3478 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003479 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003480}
3481
3482void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3483 MemTxAttrs attrs, MemTxResult *result)
3484{
3485 address_space_stl_internal(as, addr, val, attrs, result,
3486 DEVICE_NATIVE_ENDIAN);
3487}
3488
3489void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3490 MemTxAttrs attrs, MemTxResult *result)
3491{
3492 address_space_stl_internal(as, addr, val, attrs, result,
3493 DEVICE_LITTLE_ENDIAN);
3494}
3495
3496void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3497 MemTxAttrs attrs, MemTxResult *result)
3498{
3499 address_space_stl_internal(as, addr, val, attrs, result,
3500 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003501}
3502
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003503void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003504{
Peter Maydell50013112015-04-26 16:49:24 +01003505 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003506}
3507
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003508void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003509{
Peter Maydell50013112015-04-26 16:49:24 +01003510 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003511}
3512
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003513void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003514{
Peter Maydell50013112015-04-26 16:49:24 +01003515 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003516}
3517
bellardaab33092005-10-30 20:48:42 +00003518/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003519void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3520 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003521{
3522 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003523 MemTxResult r;
3524
3525 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3526 if (result) {
3527 *result = r;
3528 }
3529}
3530
3531void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3532{
3533 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003534}
3535
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003536/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003537static inline void address_space_stw_internal(AddressSpace *as,
3538 hwaddr addr, uint32_t val,
3539 MemTxAttrs attrs,
3540 MemTxResult *result,
3541 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003542{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003543 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003544 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003545 hwaddr l = 2;
3546 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003547 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003548 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003549
Paolo Bonzini41063e12015-03-18 14:21:43 +01003550 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003551 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003552 if (l < 2 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003553 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003554
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003555#if defined(TARGET_WORDS_BIGENDIAN)
3556 if (endian == DEVICE_LITTLE_ENDIAN) {
3557 val = bswap16(val);
3558 }
3559#else
3560 if (endian == DEVICE_BIG_ENDIAN) {
3561 val = bswap16(val);
3562 }
3563#endif
Peter Maydell50013112015-04-26 16:49:24 +01003564 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003565 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003566 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003567 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Gonglei3655cb92016-02-20 10:35:20 +08003568 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003569 switch (endian) {
3570 case DEVICE_LITTLE_ENDIAN:
3571 stw_le_p(ptr, val);
3572 break;
3573 case DEVICE_BIG_ENDIAN:
3574 stw_be_p(ptr, val);
3575 break;
3576 default:
3577 stw_p(ptr, val);
3578 break;
3579 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003580 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003581 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003582 }
Peter Maydell50013112015-04-26 16:49:24 +01003583 if (result) {
3584 *result = r;
3585 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003586 if (release_lock) {
3587 qemu_mutex_unlock_iothread();
3588 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003589 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003590}
3591
3592void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3593 MemTxAttrs attrs, MemTxResult *result)
3594{
3595 address_space_stw_internal(as, addr, val, attrs, result,
3596 DEVICE_NATIVE_ENDIAN);
3597}
3598
3599void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3600 MemTxAttrs attrs, MemTxResult *result)
3601{
3602 address_space_stw_internal(as, addr, val, attrs, result,
3603 DEVICE_LITTLE_ENDIAN);
3604}
3605
3606void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3607 MemTxAttrs attrs, MemTxResult *result)
3608{
3609 address_space_stw_internal(as, addr, val, attrs, result,
3610 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003611}
3612
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003613void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003614{
Peter Maydell50013112015-04-26 16:49:24 +01003615 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003616}
3617
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003618void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003619{
Peter Maydell50013112015-04-26 16:49:24 +01003620 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003621}
3622
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003623void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003624{
Peter Maydell50013112015-04-26 16:49:24 +01003625 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003626}
3627
bellardaab33092005-10-30 20:48:42 +00003628/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003629void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3630 MemTxAttrs attrs, MemTxResult *result)
3631{
3632 MemTxResult r;
3633 val = tswap64(val);
3634 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3635 if (result) {
3636 *result = r;
3637 }
3638}
3639
3640void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3641 MemTxAttrs attrs, MemTxResult *result)
3642{
3643 MemTxResult r;
3644 val = cpu_to_le64(val);
3645 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3646 if (result) {
3647 *result = r;
3648 }
3649}
3650void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3651 MemTxAttrs attrs, MemTxResult *result)
3652{
3653 MemTxResult r;
3654 val = cpu_to_be64(val);
3655 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3656 if (result) {
3657 *result = r;
3658 }
3659}
3660
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003661void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003662{
Peter Maydell50013112015-04-26 16:49:24 +01003663 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003664}
3665
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003666void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003667{
Peter Maydell50013112015-04-26 16:49:24 +01003668 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003669}
3670
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003671void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003672{
Peter Maydell50013112015-04-26 16:49:24 +01003673 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003674}
3675
aliguori5e2972f2009-03-28 17:51:36 +00003676/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003677int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003678 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003679{
3680 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003681 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003682 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003683
3684 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003685 int asidx;
3686 MemTxAttrs attrs;
3687
bellard13eb76e2004-01-24 15:23:36 +00003688 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003689 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3690 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003691 /* if no physical page mapped, return an error */
3692 if (phys_addr == -1)
3693 return -1;
3694 l = (page + TARGET_PAGE_SIZE) - addr;
3695 if (l > len)
3696 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003697 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003698 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003699 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3700 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003701 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003702 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3703 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003704 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003705 }
bellard13eb76e2004-01-24 15:23:36 +00003706 len -= l;
3707 buf += l;
3708 addr += l;
3709 }
3710 return 0;
3711}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003712
3713/*
3714 * Allows code that needs to deal with migration bitmaps etc to still be built
3715 * target independent.
3716 */
3717size_t qemu_target_page_bits(void)
3718{
3719 return TARGET_PAGE_BITS;
3720}
3721
Paul Brooka68fe892010-03-01 00:08:59 +00003722#endif
bellard13eb76e2004-01-24 15:23:36 +00003723
Blue Swirl8e4a4242013-01-06 18:30:17 +00003724/*
3725 * A helper function for the _utterly broken_ virtio device model to find out if
3726 * it's running on a big endian machine. Don't do this at home kids!
3727 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003728bool target_words_bigendian(void);
3729bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003730{
3731#if defined(TARGET_WORDS_BIGENDIAN)
3732 return true;
3733#else
3734 return false;
3735#endif
3736}
3737
Wen Congyang76f35532012-05-07 12:04:18 +08003738#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003739bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003740{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003741 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003742 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003743 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003744
Paolo Bonzini41063e12015-03-18 14:21:43 +01003745 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003746 mr = address_space_translate(&address_space_memory,
3747 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003748
Paolo Bonzini41063e12015-03-18 14:21:43 +01003749 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3750 rcu_read_unlock();
3751 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003752}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003753
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003754int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003755{
3756 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003757 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003758
Mike Day0dc3f442013-09-05 14:41:35 -04003759 rcu_read_lock();
3760 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003761 ret = func(block->idstr, block->host, block->offset,
3762 block->used_length, opaque);
3763 if (ret) {
3764 break;
3765 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003766 }
Mike Day0dc3f442013-09-05 14:41:35 -04003767 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003768 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003769}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003770#endif