blob: 5a1b208911a2b8d23adf4d61fa97b206cbe13894 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010031#endif
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060032#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010033#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010034#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020035#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010036#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010037#include "qemu/timer.h"
38#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020039#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010041#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010042#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000043#if defined(CONFIG_USER_ONLY)
44#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010045#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010046#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010047#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000048#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010049#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040050#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020051#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000052#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030053#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000054
Paolo Bonzini022c62c2012-12-17 18:19:49 +010055#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020056#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020057
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020058#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030059#ifndef _WIN32
60#include "qemu/mmap-alloc.h"
61#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020062
blueswir1db7b5422007-05-26 17:36:03 +000063//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000064
pbrook99773bd2006-04-16 15:14:59 +000065#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040066/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
67 * are protected by the ramlist lock.
68 */
Mike Day0d53d9f2015-01-21 13:45:24 +010069RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030070
71static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030072static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030073
Avi Kivityf6790af2012-10-02 20:13:51 +020074AddressSpace address_space_io;
75AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020076
Paolo Bonzini0844e002013-05-24 14:37:28 +020077MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020078static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020079
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080080/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
81#define RAM_PREALLOC (1 << 0)
82
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080083/* RAM is mmap-ed with MAP_SHARED */
84#define RAM_SHARED (1 << 1)
85
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020086/* Only a portion of RAM (used_length) is actually used, and migrated.
87 * This used_length size can change across reboots.
88 */
89#define RAM_RESIZEABLE (1 << 2)
90
pbrooke2eef172008-06-08 01:09:01 +000091#endif
bellard9fa3e852004-01-04 18:06:42 +000092
Andreas Färberbdc44642013-06-24 23:50:24 +020093struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000094/* current CPU in the current thread. It is only valid inside
95 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +020096__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +000097/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000098 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000099 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100100int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000101
pbrooke2eef172008-06-08 01:09:01 +0000102#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200103
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200104typedef struct PhysPageEntry PhysPageEntry;
105
106struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200107 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200108 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200109 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200110 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200111};
112
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200113#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
114
Paolo Bonzini03f49952013-11-07 17:14:36 +0100115/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100116#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100117
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200118#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100119#define P_L2_SIZE (1 << P_L2_BITS)
120
121#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
122
123typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200124
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200125typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100126 struct rcu_head rcu;
127
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200128 unsigned sections_nb;
129 unsigned sections_nb_alloc;
130 unsigned nodes_nb;
131 unsigned nodes_nb_alloc;
132 Node *nodes;
133 MemoryRegionSection *sections;
134} PhysPageMap;
135
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200136struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100137 struct rcu_head rcu;
138
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200139 /* This is a multi-level map on the physical address space.
140 * The bottom level has pointers to MemoryRegionSections.
141 */
142 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200143 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200144 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200145};
146
Jan Kiszka90260c62013-05-26 21:46:51 +0200147#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
148typedef struct subpage_t {
149 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200150 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200151 hwaddr base;
152 uint16_t sub_section[TARGET_PAGE_SIZE];
153} subpage_t;
154
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200155#define PHYS_SECTION_UNASSIGNED 0
156#define PHYS_SECTION_NOTDIRTY 1
157#define PHYS_SECTION_ROM 2
158#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200159
pbrooke2eef172008-06-08 01:09:01 +0000160static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300161static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000162static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000163
Avi Kivity1ec9b902012-01-02 12:47:48 +0200164static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100165
166/**
167 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
168 * @cpu: the CPU whose AddressSpace this is
169 * @as: the AddressSpace itself
170 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
171 * @tcg_as_listener: listener for tracking changes to the AddressSpace
172 */
173struct CPUAddressSpace {
174 CPUState *cpu;
175 AddressSpace *as;
176 struct AddressSpaceDispatch *memory_dispatch;
177 MemoryListener tcg_as_listener;
178};
179
pbrook6658ffb2007-03-16 23:58:11 +0000180#endif
bellard54936002003-05-13 00:25:15 +0000181
Paul Brook6d9a1302010-02-28 23:55:53 +0000182#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200183
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200184static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200186 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
187 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
188 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
189 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200190 }
191}
192
Paolo Bonzinidb946042015-05-21 15:12:29 +0200193static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200194{
195 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200196 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200197 PhysPageEntry e;
198 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200199
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200200 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200201 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200202 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200203 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200204
205 e.skip = leaf ? 0 : 1;
206 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100207 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200208 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200209 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200210 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200211}
212
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200213static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
214 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200215 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200216{
217 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100218 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200219
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200220 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200221 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200222 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200223 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100224 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200225
Paolo Bonzini03f49952013-11-07 17:14:36 +0100226 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200227 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200228 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200229 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200230 *index += step;
231 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200232 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200233 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200234 }
235 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200236 }
237}
238
Avi Kivityac1970f2012-10-03 16:22:53 +0200239static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200240 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200241 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000242{
Avi Kivity29990972012-02-13 20:21:20 +0200243 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200244 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000245
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200246 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000247}
248
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200249/* Compact a non leaf page entry. Simply detect that the entry has a single child,
250 * and update our entry so we can skip it and go directly to the destination.
251 */
252static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
253{
254 unsigned valid_ptr = P_L2_SIZE;
255 int valid = 0;
256 PhysPageEntry *p;
257 int i;
258
259 if (lp->ptr == PHYS_MAP_NODE_NIL) {
260 return;
261 }
262
263 p = nodes[lp->ptr];
264 for (i = 0; i < P_L2_SIZE; i++) {
265 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
266 continue;
267 }
268
269 valid_ptr = i;
270 valid++;
271 if (p[i].skip) {
272 phys_page_compact(&p[i], nodes, compacted);
273 }
274 }
275
276 /* We can only compress if there's only one child. */
277 if (valid != 1) {
278 return;
279 }
280
281 assert(valid_ptr < P_L2_SIZE);
282
283 /* Don't compress if it won't fit in the # of bits we have. */
284 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
285 return;
286 }
287
288 lp->ptr = p[valid_ptr].ptr;
289 if (!p[valid_ptr].skip) {
290 /* If our only child is a leaf, make this a leaf. */
291 /* By design, we should have made this node a leaf to begin with so we
292 * should never reach here.
293 * But since it's so simple to handle this, let's do it just in case we
294 * change this rule.
295 */
296 lp->skip = 0;
297 } else {
298 lp->skip += p[valid_ptr].skip;
299 }
300}
301
302static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
303{
304 DECLARE_BITMAP(compacted, nodes_nb);
305
306 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200307 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200308 }
309}
310
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200311static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200312 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000313{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200314 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200315 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200316 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200317
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200318 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200319 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200320 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200321 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200322 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100323 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200324 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200325
326 if (sections[lp.ptr].size.hi ||
327 range_covers_byte(sections[lp.ptr].offset_within_address_space,
328 sections[lp.ptr].size.lo, addr)) {
329 return &sections[lp.ptr];
330 } else {
331 return &sections[PHYS_SECTION_UNASSIGNED];
332 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200333}
334
Blue Swirle5548612012-04-21 13:08:33 +0000335bool memory_region_is_unassigned(MemoryRegion *mr)
336{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200337 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000338 && mr != &io_mem_watch;
339}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200340
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100341/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200342static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200343 hwaddr addr,
344 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200345{
Jan Kiszka90260c62013-05-26 21:46:51 +0200346 MemoryRegionSection *section;
347 subpage_t *subpage;
348
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200349 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200350 if (resolve_subpage && section->mr->subpage) {
351 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200352 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200353 }
354 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200355}
356
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100357/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200358static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200359address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200360 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200361{
362 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200363 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100364 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200365
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200366 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200367 /* Compute offset within MemoryRegionSection */
368 addr -= section->offset_within_address_space;
369
370 /* Compute offset within MemoryRegion */
371 *xlat = addr + section->offset_within_region;
372
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200373 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200374
375 /* MMIO registers can be expected to perform full-width accesses based only
376 * on their address, without considering adjacent registers that could
377 * decode to completely different MemoryRegions. When such registers
378 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
379 * regions overlap wildly. For this reason we cannot clamp the accesses
380 * here.
381 *
382 * If the length is small (as is the case for address_space_ldl/stl),
383 * everything works fine. If the incoming length is large, however,
384 * the caller really has to do the clamping through memory_access_size.
385 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200386 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200387 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200388 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
389 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200390 return section;
391}
Jan Kiszka90260c62013-05-26 21:46:51 +0200392
Paolo Bonzini41063e12015-03-18 14:21:43 +0100393/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200394MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
395 hwaddr *xlat, hwaddr *plen,
396 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200397{
Avi Kivity30951152012-10-30 13:47:46 +0200398 IOMMUTLBEntry iotlb;
399 MemoryRegionSection *section;
400 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200401
402 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100403 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
404 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200405 mr = section->mr;
406
407 if (!mr->iommu_ops) {
408 break;
409 }
410
Le Tan8d7b8cb2014-08-16 13:55:37 +0800411 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200412 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
413 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700414 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200415 if (!(iotlb.perm & (1 << is_write))) {
416 mr = &io_mem_unassigned;
417 break;
418 }
419
420 as = iotlb.target_as;
421 }
422
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000423 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100424 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700425 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100426 }
427
Avi Kivity30951152012-10-30 13:47:46 +0200428 *xlat = addr;
429 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200430}
431
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100432/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200433MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000434address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200435 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200436{
Avi Kivity30951152012-10-30 13:47:46 +0200437 MemoryRegionSection *section;
Peter Maydelld7898cd2016-01-21 14:15:05 +0000438 AddressSpaceDispatch *d = cpu->cpu_ases[asidx].memory_dispatch;
439
440 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200441
442 assert(!section->mr->iommu_ops);
443 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200444}
bellard9fa3e852004-01-04 18:06:42 +0000445#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000446
Andreas Färberb170fce2013-01-20 20:23:22 +0100447#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000448
Juan Quintelae59fb372009-09-29 22:48:21 +0200449static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200450{
Andreas Färber259186a2013-01-17 18:51:17 +0100451 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200452
aurel323098dba2009-03-07 21:28:24 +0000453 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
454 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100455 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100456 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000457
458 return 0;
459}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200460
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400461static int cpu_common_pre_load(void *opaque)
462{
463 CPUState *cpu = opaque;
464
Paolo Bonziniadee6422014-12-19 12:53:14 +0100465 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400466
467 return 0;
468}
469
470static bool cpu_common_exception_index_needed(void *opaque)
471{
472 CPUState *cpu = opaque;
473
Paolo Bonziniadee6422014-12-19 12:53:14 +0100474 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400475}
476
477static const VMStateDescription vmstate_cpu_common_exception_index = {
478 .name = "cpu_common/exception_index",
479 .version_id = 1,
480 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200481 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400482 .fields = (VMStateField[]) {
483 VMSTATE_INT32(exception_index, CPUState),
484 VMSTATE_END_OF_LIST()
485 }
486};
487
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300488static bool cpu_common_crash_occurred_needed(void *opaque)
489{
490 CPUState *cpu = opaque;
491
492 return cpu->crash_occurred;
493}
494
495static const VMStateDescription vmstate_cpu_common_crash_occurred = {
496 .name = "cpu_common/crash_occurred",
497 .version_id = 1,
498 .minimum_version_id = 1,
499 .needed = cpu_common_crash_occurred_needed,
500 .fields = (VMStateField[]) {
501 VMSTATE_BOOL(crash_occurred, CPUState),
502 VMSTATE_END_OF_LIST()
503 }
504};
505
Andreas Färber1a1562f2013-06-17 04:09:11 +0200506const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200507 .name = "cpu_common",
508 .version_id = 1,
509 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400510 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200511 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200512 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100513 VMSTATE_UINT32(halted, CPUState),
514 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200515 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400516 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200517 .subsections = (const VMStateDescription*[]) {
518 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300519 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200520 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200521 }
522};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200523
pbrook9656f322008-07-01 20:01:19 +0000524#endif
525
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100526CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400527{
Andreas Färberbdc44642013-06-24 23:50:24 +0200528 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400529
Andreas Färberbdc44642013-06-24 23:50:24 +0200530 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100531 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200532 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100533 }
Glauber Costa950f1472009-06-09 12:15:18 -0400534 }
535
Andreas Färberbdc44642013-06-24 23:50:24 +0200536 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400537}
538
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000539#if !defined(CONFIG_USER_ONLY)
Peter Maydell56943e82016-01-21 14:15:04 +0000540void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000541{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000542 CPUAddressSpace *newas;
543
544 /* Target code should have set num_ases before calling us */
545 assert(asidx < cpu->num_ases);
546
Peter Maydell56943e82016-01-21 14:15:04 +0000547 if (asidx == 0) {
548 /* address space 0 gets the convenience alias */
549 cpu->as = as;
550 }
551
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000552 /* KVM cannot currently support multiple address spaces. */
553 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000554
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000555 if (!cpu->cpu_ases) {
556 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000557 }
Peter Maydell32857f42015-10-01 15:29:50 +0100558
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000559 newas = &cpu->cpu_ases[asidx];
560 newas->cpu = cpu;
561 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000562 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000563 newas->tcg_as_listener.commit = tcg_commit;
564 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000565 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000566}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000567
568AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
569{
570 /* Return the AddressSpace corresponding to the specified index */
571 return cpu->cpu_ases[asidx].as;
572}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000573#endif
574
Bharata B Raob7bca732015-06-23 19:31:13 -0700575#ifndef CONFIG_USER_ONLY
576static DECLARE_BITMAP(cpu_index_map, MAX_CPUMASK_BITS);
577
578static int cpu_get_free_index(Error **errp)
579{
580 int cpu = find_first_zero_bit(cpu_index_map, MAX_CPUMASK_BITS);
581
582 if (cpu >= MAX_CPUMASK_BITS) {
583 error_setg(errp, "Trying to use more CPUs than max of %d",
584 MAX_CPUMASK_BITS);
585 return -1;
586 }
587
588 bitmap_set(cpu_index_map, cpu, 1);
589 return cpu;
590}
591
592void cpu_exec_exit(CPUState *cpu)
593{
594 if (cpu->cpu_index == -1) {
595 /* cpu_index was never allocated by this @cpu or was already freed. */
596 return;
597 }
598
599 bitmap_clear(cpu_index_map, cpu->cpu_index, 1);
600 cpu->cpu_index = -1;
601}
602#else
603
604static int cpu_get_free_index(Error **errp)
605{
606 CPUState *some_cpu;
607 int cpu_index = 0;
608
609 CPU_FOREACH(some_cpu) {
610 cpu_index++;
611 }
612 return cpu_index;
613}
614
615void cpu_exec_exit(CPUState *cpu)
616{
617}
618#endif
619
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700620void cpu_exec_init(CPUState *cpu, Error **errp)
bellardfd6ce8f2003-05-14 19:00:11 +0000621{
Andreas Färberb170fce2013-01-20 20:23:22 +0100622 CPUClass *cc = CPU_GET_CLASS(cpu);
bellard6a00d602005-11-21 23:25:50 +0000623 int cpu_index;
Bharata B Raob7bca732015-06-23 19:31:13 -0700624 Error *local_err = NULL;
bellard6a00d602005-11-21 23:25:50 +0000625
Peter Maydell56943e82016-01-21 14:15:04 +0000626 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000627 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000628
Eduardo Habkost291135b2015-04-27 17:00:33 -0300629#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300630 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000631
632 /* This is a softmmu CPU object, so create a property for it
633 * so users can wire up its memory. (This can't go in qom/cpu.c
634 * because that file is compiled only once for both user-mode
635 * and system builds.) The default if no link is set up is to use
636 * the system address space.
637 */
638 object_property_add_link(OBJECT(cpu), "memory", TYPE_MEMORY_REGION,
639 (Object **)&cpu->memory,
640 qdev_prop_allow_set_link_before_realize,
641 OBJ_PROP_LINK_UNREF_ON_RELEASE,
642 &error_abort);
643 cpu->memory = system_memory;
644 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300645#endif
646
pbrookc2764712009-03-07 15:24:59 +0000647#if defined(CONFIG_USER_ONLY)
648 cpu_list_lock();
649#endif
Bharata B Raob7bca732015-06-23 19:31:13 -0700650 cpu_index = cpu->cpu_index = cpu_get_free_index(&local_err);
651 if (local_err) {
652 error_propagate(errp, local_err);
653#if defined(CONFIG_USER_ONLY)
654 cpu_list_unlock();
655#endif
656 return;
bellard6a00d602005-11-21 23:25:50 +0000657 }
Andreas Färberbdc44642013-06-24 23:50:24 +0200658 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000659#if defined(CONFIG_USER_ONLY)
660 cpu_list_unlock();
661#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200662 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
663 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
664 }
pbrookb3c77242008-06-30 16:31:04 +0000665#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600666 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700667 cpu_save, cpu_load, cpu->env_ptr);
Andreas Färberb170fce2013-01-20 20:23:22 +0100668 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200669 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000670#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100671 if (cc->vmsd != NULL) {
672 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
673 }
bellardfd6ce8f2003-05-14 19:00:11 +0000674}
675
Paul Brook94df27f2010-02-28 23:47:45 +0000676#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200677static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000678{
679 tb_invalidate_phys_page_range(pc, pc + 1, 0);
680}
681#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200682static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400683{
Peter Maydell5232e4c2016-01-21 14:15:06 +0000684 MemTxAttrs attrs;
685 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
686 int asidx = cpu_asidx_from_attrs(cpu, attrs);
Max Filippove8262a12013-09-27 22:29:17 +0400687 if (phys != -1) {
Peter Maydell5232e4c2016-01-21 14:15:06 +0000688 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100689 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400690 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400691}
bellardc27004e2005-01-03 23:35:10 +0000692#endif
bellardd720b932004-04-25 17:57:43 +0000693
Paul Brookc527ee82010-03-01 03:31:14 +0000694#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200695void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000696
697{
698}
699
Peter Maydell3ee887e2014-09-12 14:06:48 +0100700int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
701 int flags)
702{
703 return -ENOSYS;
704}
705
706void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
707{
708}
709
Andreas Färber75a34032013-09-02 16:57:02 +0200710int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000711 int flags, CPUWatchpoint **watchpoint)
712{
713 return -ENOSYS;
714}
715#else
pbrook6658ffb2007-03-16 23:58:11 +0000716/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200717int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000718 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000719{
aliguoric0ce9982008-11-25 22:13:57 +0000720 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000721
Peter Maydell05068c02014-09-12 14:06:48 +0100722 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700723 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200724 error_report("tried to set invalid watchpoint at %"
725 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000726 return -EINVAL;
727 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500728 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000729
aliguoria1d1bb32008-11-18 20:07:32 +0000730 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100731 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000732 wp->flags = flags;
733
aliguori2dc9f412008-11-18 20:56:59 +0000734 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200735 if (flags & BP_GDB) {
736 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
737 } else {
738 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
739 }
aliguoria1d1bb32008-11-18 20:07:32 +0000740
Andreas Färber31b030d2013-09-04 01:29:02 +0200741 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000742
743 if (watchpoint)
744 *watchpoint = wp;
745 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000746}
747
aliguoria1d1bb32008-11-18 20:07:32 +0000748/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200749int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000750 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000751{
aliguoria1d1bb32008-11-18 20:07:32 +0000752 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000753
Andreas Färberff4700b2013-08-26 18:23:18 +0200754 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100755 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000756 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200757 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000758 return 0;
759 }
760 }
aliguoria1d1bb32008-11-18 20:07:32 +0000761 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000762}
763
aliguoria1d1bb32008-11-18 20:07:32 +0000764/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200765void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000766{
Andreas Färberff4700b2013-08-26 18:23:18 +0200767 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000768
Andreas Färber31b030d2013-09-04 01:29:02 +0200769 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000770
Anthony Liguori7267c092011-08-20 22:09:37 -0500771 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000772}
773
aliguoria1d1bb32008-11-18 20:07:32 +0000774/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200775void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000776{
aliguoric0ce9982008-11-25 22:13:57 +0000777 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000778
Andreas Färberff4700b2013-08-26 18:23:18 +0200779 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200780 if (wp->flags & mask) {
781 cpu_watchpoint_remove_by_ref(cpu, wp);
782 }
aliguoric0ce9982008-11-25 22:13:57 +0000783 }
aliguoria1d1bb32008-11-18 20:07:32 +0000784}
Peter Maydell05068c02014-09-12 14:06:48 +0100785
786/* Return true if this watchpoint address matches the specified
787 * access (ie the address range covered by the watchpoint overlaps
788 * partially or completely with the address range covered by the
789 * access).
790 */
791static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
792 vaddr addr,
793 vaddr len)
794{
795 /* We know the lengths are non-zero, but a little caution is
796 * required to avoid errors in the case where the range ends
797 * exactly at the top of the address space and so addr + len
798 * wraps round to zero.
799 */
800 vaddr wpend = wp->vaddr + wp->len - 1;
801 vaddr addrend = addr + len - 1;
802
803 return !(addr > wpend || wp->vaddr > addrend);
804}
805
Paul Brookc527ee82010-03-01 03:31:14 +0000806#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000807
808/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200809int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000810 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000811{
aliguoric0ce9982008-11-25 22:13:57 +0000812 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000813
Anthony Liguori7267c092011-08-20 22:09:37 -0500814 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000815
816 bp->pc = pc;
817 bp->flags = flags;
818
aliguori2dc9f412008-11-18 20:56:59 +0000819 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200820 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200821 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200822 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200823 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200824 }
aliguoria1d1bb32008-11-18 20:07:32 +0000825
Andreas Färberf0c3c502013-08-26 21:22:53 +0200826 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000827
Andreas Färber00b941e2013-06-29 18:55:54 +0200828 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000829 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200830 }
aliguoria1d1bb32008-11-18 20:07:32 +0000831 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000832}
833
834/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200835int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000836{
aliguoria1d1bb32008-11-18 20:07:32 +0000837 CPUBreakpoint *bp;
838
Andreas Färberf0c3c502013-08-26 21:22:53 +0200839 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000840 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200841 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000842 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000843 }
bellard4c3a88a2003-07-26 12:06:08 +0000844 }
aliguoria1d1bb32008-11-18 20:07:32 +0000845 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000846}
847
aliguoria1d1bb32008-11-18 20:07:32 +0000848/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200849void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000850{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200851 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
852
853 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000854
Anthony Liguori7267c092011-08-20 22:09:37 -0500855 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000856}
857
858/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200859void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000860{
aliguoric0ce9982008-11-25 22:13:57 +0000861 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000862
Andreas Färberf0c3c502013-08-26 21:22:53 +0200863 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200864 if (bp->flags & mask) {
865 cpu_breakpoint_remove_by_ref(cpu, bp);
866 }
aliguoric0ce9982008-11-25 22:13:57 +0000867 }
bellard4c3a88a2003-07-26 12:06:08 +0000868}
869
bellardc33a3462003-07-29 20:50:33 +0000870/* enable or disable single step mode. EXCP_DEBUG is returned by the
871 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200872void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000873{
Andreas Färbered2803d2013-06-21 20:20:45 +0200874 if (cpu->singlestep_enabled != enabled) {
875 cpu->singlestep_enabled = enabled;
876 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200877 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200878 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100879 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000880 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -0700881 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +0000882 }
bellardc33a3462003-07-29 20:50:33 +0000883 }
bellardc33a3462003-07-29 20:50:33 +0000884}
885
Andreas Färbera47dddd2013-09-03 17:38:47 +0200886void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000887{
888 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000889 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000890
891 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000892 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000893 fprintf(stderr, "qemu: fatal: ");
894 vfprintf(stderr, fmt, ap);
895 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200896 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +0100897 if (qemu_log_separate()) {
aliguori93fcfe32009-01-15 22:34:14 +0000898 qemu_log("qemu: fatal: ");
899 qemu_log_vprintf(fmt, ap2);
900 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200901 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000902 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000903 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000904 }
pbrook493ae1f2007-11-23 16:53:59 +0000905 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000906 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +0300907 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +0200908#if defined(CONFIG_USER_ONLY)
909 {
910 struct sigaction act;
911 sigfillset(&act.sa_mask);
912 act.sa_handler = SIG_DFL;
913 sigaction(SIGABRT, &act, NULL);
914 }
915#endif
bellard75012672003-06-21 13:11:07 +0000916 abort();
917}
918
bellard01243112004-01-04 15:48:17 +0000919#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400920/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200921static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
922{
923 RAMBlock *block;
924
Paolo Bonzini43771532013-09-09 17:58:40 +0200925 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200926 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +0200927 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200928 }
Mike Day0dc3f442013-09-05 14:41:35 -0400929 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200930 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200931 goto found;
932 }
933 }
934
935 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
936 abort();
937
938found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200939 /* It is safe to write mru_block outside the iothread lock. This
940 * is what happens:
941 *
942 * mru_block = xxx
943 * rcu_read_unlock()
944 * xxx removed from list
945 * rcu_read_lock()
946 * read mru_block
947 * mru_block = NULL;
948 * call_rcu(reclaim_ramblock, xxx);
949 * rcu_read_unlock()
950 *
951 * atomic_rcu_set is not needed here. The block was already published
952 * when it was placed into the list. Here we're just making an extra
953 * copy of the pointer.
954 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200955 ram_list.mru_block = block;
956 return block;
957}
958
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200959static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000960{
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700961 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200962 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200963 RAMBlock *block;
964 ram_addr_t end;
965
966 end = TARGET_PAGE_ALIGN(start + length);
967 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000968
Mike Day0dc3f442013-09-05 14:41:35 -0400969 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200970 block = qemu_get_ram_block(start);
971 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200972 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700973 CPU_FOREACH(cpu) {
974 tlb_reset_dirty(cpu, start1, length);
975 }
Mike Day0dc3f442013-09-05 14:41:35 -0400976 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200977}
978
979/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000980bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
981 ram_addr_t length,
982 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200983{
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000984 unsigned long end, page;
985 bool dirty;
Juan Quintelad24981d2012-05-22 00:42:40 +0200986
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000987 if (length == 0) {
988 return false;
989 }
990
991 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
992 page = start >> TARGET_PAGE_BITS;
993 dirty = bitmap_test_and_clear_atomic(ram_list.dirty_memory[client],
994 page, end - page);
995
996 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200997 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200998 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000999
1000 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001001}
1002
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001003/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001004hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001005 MemoryRegionSection *section,
1006 target_ulong vaddr,
1007 hwaddr paddr, hwaddr xlat,
1008 int prot,
1009 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001010{
Avi Kivitya8170e52012-10-23 12:30:10 +02001011 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001012 CPUWatchpoint *wp;
1013
Blue Swirlcc5bea62012-04-14 14:56:48 +00001014 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001015 /* Normal RAM. */
1016 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001017 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001018 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001019 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001020 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001021 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001022 }
1023 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001024 AddressSpaceDispatch *d;
1025
1026 d = atomic_rcu_read(&section->address_space->dispatch);
1027 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001028 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001029 }
1030
1031 /* Make accesses to pages with watchpoints go via the
1032 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001033 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001034 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001035 /* Avoid trapping reads of pages with a write breakpoint. */
1036 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001037 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001038 *address |= TLB_MMIO;
1039 break;
1040 }
1041 }
1042 }
1043
1044 return iotlb;
1045}
bellard9fa3e852004-01-04 18:06:42 +00001046#endif /* defined(CONFIG_USER_ONLY) */
1047
pbrooke2eef172008-06-08 01:09:01 +00001048#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001049
Anthony Liguoric227f092009-10-01 16:12:16 -05001050static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001051 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001052static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001053
Igor Mammedova2b257d2014-10-31 16:38:37 +00001054static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
1055 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001056
1057/*
1058 * Set a custom physical guest memory alloator.
1059 * Accelerators with unusual needs may need this. Hopefully, we can
1060 * get rid of it eventually.
1061 */
Igor Mammedova2b257d2014-10-31 16:38:37 +00001062void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +02001063{
1064 phys_mem_alloc = alloc;
1065}
1066
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001067static uint16_t phys_section_add(PhysPageMap *map,
1068 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001069{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001070 /* The physical section number is ORed with a page-aligned
1071 * pointer to produce the iotlb entries. Thus it should
1072 * never overflow into the page-aligned value.
1073 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001074 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001075
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001076 if (map->sections_nb == map->sections_nb_alloc) {
1077 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1078 map->sections = g_renew(MemoryRegionSection, map->sections,
1079 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001080 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001081 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001082 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001083 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001084}
1085
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001086static void phys_section_destroy(MemoryRegion *mr)
1087{
Don Slutz55b4e802015-11-30 17:11:04 -05001088 bool have_sub_page = mr->subpage;
1089
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001090 memory_region_unref(mr);
1091
Don Slutz55b4e802015-11-30 17:11:04 -05001092 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001093 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001094 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001095 g_free(subpage);
1096 }
1097}
1098
Paolo Bonzini60926662013-05-29 12:30:26 +02001099static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001100{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001101 while (map->sections_nb > 0) {
1102 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001103 phys_section_destroy(section->mr);
1104 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001105 g_free(map->sections);
1106 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001107}
1108
Avi Kivityac1970f2012-10-03 16:22:53 +02001109static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001110{
1111 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001112 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001113 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +02001114 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001115 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001116 MemoryRegionSection subsection = {
1117 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001118 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001119 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001120 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001121
Avi Kivityf3705d52012-03-08 16:16:34 +02001122 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001123
Avi Kivityf3705d52012-03-08 16:16:34 +02001124 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001125 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001126 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001127 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001128 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001129 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001130 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001131 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001132 }
1133 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001134 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001135 subpage_register(subpage, start, end,
1136 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001137}
1138
1139
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001140static void register_multipage(AddressSpaceDispatch *d,
1141 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001142{
Avi Kivitya8170e52012-10-23 12:30:10 +02001143 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001144 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001145 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1146 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001147
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001148 assert(num_pages);
1149 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001150}
1151
Avi Kivityac1970f2012-10-03 16:22:53 +02001152static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001153{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001154 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001155 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001156 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001157 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001158
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001159 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1160 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1161 - now.offset_within_address_space;
1162
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001163 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001164 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001165 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001166 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001167 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001168 while (int128_ne(remain.size, now.size)) {
1169 remain.size = int128_sub(remain.size, now.size);
1170 remain.offset_within_address_space += int128_get64(now.size);
1171 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001172 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001173 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001174 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001175 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001176 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001177 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001178 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001179 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001180 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001181 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001182 }
1183}
1184
Sheng Yang62a27442010-01-26 19:21:16 +08001185void qemu_flush_coalesced_mmio_buffer(void)
1186{
1187 if (kvm_enabled())
1188 kvm_flush_coalesced_mmio_buffer();
1189}
1190
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001191void qemu_mutex_lock_ramlist(void)
1192{
1193 qemu_mutex_lock(&ram_list.mutex);
1194}
1195
1196void qemu_mutex_unlock_ramlist(void)
1197{
1198 qemu_mutex_unlock(&ram_list.mutex);
1199}
1200
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001201#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001202
1203#include <sys/vfs.h>
1204
1205#define HUGETLBFS_MAGIC 0x958458f6
1206
Hu Taofc7a5802014-09-09 13:28:01 +08001207static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001208{
1209 struct statfs fs;
1210 int ret;
1211
1212 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001213 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001214 } while (ret != 0 && errno == EINTR);
1215
1216 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001217 error_setg_errno(errp, errno, "failed to get page size of file %s",
1218 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001219 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001220 }
1221
Marcelo Tosattic9027602010-03-01 20:25:08 -03001222 return fs.f_bsize;
1223}
1224
Alex Williamson04b16652010-07-02 11:13:17 -06001225static void *file_ram_alloc(RAMBlock *block,
1226 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001227 const char *path,
1228 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001229{
Pavel Fedin8d31d6b2015-10-28 12:54:07 +03001230 struct stat st;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001231 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001232 char *sanitized_name;
1233 char *c;
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001234 void *area;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001235 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001236 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001237 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001238
Hu Taofc7a5802014-09-09 13:28:01 +08001239 hpagesize = gethugepagesize(path, &local_err);
1240 if (local_err) {
1241 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001242 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001243 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001244 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001245
1246 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001247 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1248 "or larger than huge page size 0x%" PRIx64,
1249 memory, hpagesize);
1250 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001251 }
1252
1253 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001254 error_setg(errp,
1255 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001256 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001257 }
1258
Pavel Fedin8d31d6b2015-10-28 12:54:07 +03001259 if (!stat(path, &st) && S_ISDIR(st.st_mode)) {
1260 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1261 sanitized_name = g_strdup(memory_region_name(block->mr));
1262 for (c = sanitized_name; *c != '\0'; c++) {
1263 if (*c == '/') {
1264 *c = '_';
1265 }
1266 }
1267
1268 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1269 sanitized_name);
1270 g_free(sanitized_name);
1271
1272 fd = mkstemp(filename);
1273 if (fd >= 0) {
1274 unlink(filename);
1275 }
1276 g_free(filename);
1277 } else {
1278 fd = open(path, O_RDWR | O_CREAT, 0644);
Peter Feiner8ca761f2013-03-04 13:54:25 -05001279 }
1280
Marcelo Tosattic9027602010-03-01 20:25:08 -03001281 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001282 error_setg_errno(errp, errno,
1283 "unable to create backing store for hugepages");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001284 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001285 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001286
Chen Hanxiao9284f312015-07-24 11:12:03 +08001287 memory = ROUND_UP(memory, hpagesize);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001288
1289 /*
1290 * ftruncate is not supported by hugetlbfs in older
1291 * hosts, so don't bother bailing out on errors.
1292 * If anything goes wrong with it under other filesystems,
1293 * mmap will fail.
1294 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001295 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001296 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001297 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001298
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001299 area = qemu_ram_mmap(fd, memory, hpagesize, block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001300 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001301 error_setg_errno(errp, errno,
1302 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001303 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001304 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001305 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001306
1307 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001308 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001309 }
1310
Alex Williamson04b16652010-07-02 11:13:17 -06001311 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001312 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001313
1314error:
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001315 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001316}
1317#endif
1318
Mike Day0dc3f442013-09-05 14:41:35 -04001319/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001320static ram_addr_t find_ram_offset(ram_addr_t size)
1321{
Alex Williamson04b16652010-07-02 11:13:17 -06001322 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001323 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001324
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001325 assert(size != 0); /* it would hand out same offset multiple times */
1326
Mike Day0dc3f442013-09-05 14:41:35 -04001327 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001328 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001329 }
Alex Williamson04b16652010-07-02 11:13:17 -06001330
Mike Day0dc3f442013-09-05 14:41:35 -04001331 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001332 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001333
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001334 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001335
Mike Day0dc3f442013-09-05 14:41:35 -04001336 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001337 if (next_block->offset >= end) {
1338 next = MIN(next, next_block->offset);
1339 }
1340 }
1341 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001342 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001343 mingap = next - end;
1344 }
1345 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001346
1347 if (offset == RAM_ADDR_MAX) {
1348 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1349 (uint64_t)size);
1350 abort();
1351 }
1352
Alex Williamson04b16652010-07-02 11:13:17 -06001353 return offset;
1354}
1355
Juan Quintela652d7ec2012-07-20 10:37:54 +02001356ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001357{
Alex Williamsond17b5282010-06-25 11:08:38 -06001358 RAMBlock *block;
1359 ram_addr_t last = 0;
1360
Mike Day0dc3f442013-09-05 14:41:35 -04001361 rcu_read_lock();
1362 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001363 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001364 }
Mike Day0dc3f442013-09-05 14:41:35 -04001365 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001366 return last;
1367}
1368
Jason Baronddb97f12012-08-02 15:44:16 -04001369static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1370{
1371 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001372
1373 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001374 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001375 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1376 if (ret) {
1377 perror("qemu_madvise");
1378 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1379 "but dump_guest_core=off specified\n");
1380 }
1381 }
1382}
1383
Mike Day0dc3f442013-09-05 14:41:35 -04001384/* Called within an RCU critical section, or while the ramlist lock
1385 * is held.
1386 */
Hu Tao20cfe882014-04-02 15:13:26 +08001387static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001388{
Hu Tao20cfe882014-04-02 15:13:26 +08001389 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001390
Mike Day0dc3f442013-09-05 14:41:35 -04001391 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001392 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001393 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001394 }
1395 }
Hu Tao20cfe882014-04-02 15:13:26 +08001396
1397 return NULL;
1398}
1399
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001400const char *qemu_ram_get_idstr(RAMBlock *rb)
1401{
1402 return rb->idstr;
1403}
1404
Mike Dayae3a7042013-09-05 14:41:35 -04001405/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001406void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1407{
Mike Dayae3a7042013-09-05 14:41:35 -04001408 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001409
Mike Day0dc3f442013-09-05 14:41:35 -04001410 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001411 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001412 assert(new_block);
1413 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001414
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001415 if (dev) {
1416 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001417 if (id) {
1418 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001419 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001420 }
1421 }
1422 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1423
Mike Day0dc3f442013-09-05 14:41:35 -04001424 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001425 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001426 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1427 new_block->idstr);
1428 abort();
1429 }
1430 }
Mike Day0dc3f442013-09-05 14:41:35 -04001431 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001432}
1433
Mike Dayae3a7042013-09-05 14:41:35 -04001434/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001435void qemu_ram_unset_idstr(ram_addr_t addr)
1436{
Mike Dayae3a7042013-09-05 14:41:35 -04001437 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001438
Mike Dayae3a7042013-09-05 14:41:35 -04001439 /* FIXME: arch_init.c assumes that this is not called throughout
1440 * migration. Ignore the problem since hot-unplug during migration
1441 * does not work anyway.
1442 */
1443
Mike Day0dc3f442013-09-05 14:41:35 -04001444 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001445 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001446 if (block) {
1447 memset(block->idstr, 0, sizeof(block->idstr));
1448 }
Mike Day0dc3f442013-09-05 14:41:35 -04001449 rcu_read_unlock();
Hu Tao20cfe882014-04-02 15:13:26 +08001450}
1451
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001452static int memory_try_enable_merging(void *addr, size_t len)
1453{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001454 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001455 /* disabled by the user */
1456 return 0;
1457 }
1458
1459 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1460}
1461
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001462/* Only legal before guest might have detected the memory size: e.g. on
1463 * incoming migration, or right after reset.
1464 *
1465 * As memory core doesn't know how is memory accessed, it is up to
1466 * resize callback to update device state and/or add assertions to detect
1467 * misuse, if necessary.
1468 */
1469int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1470{
1471 RAMBlock *block = find_ram_block(base);
1472
1473 assert(block);
1474
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001475 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001476
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001477 if (block->used_length == newsize) {
1478 return 0;
1479 }
1480
1481 if (!(block->flags & RAM_RESIZEABLE)) {
1482 error_setg_errno(errp, EINVAL,
1483 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1484 " in != 0x" RAM_ADDR_FMT, block->idstr,
1485 newsize, block->used_length);
1486 return -EINVAL;
1487 }
1488
1489 if (block->max_length < newsize) {
1490 error_setg_errno(errp, EINVAL,
1491 "Length too large: %s: 0x" RAM_ADDR_FMT
1492 " > 0x" RAM_ADDR_FMT, block->idstr,
1493 newsize, block->max_length);
1494 return -EINVAL;
1495 }
1496
1497 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1498 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001499 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1500 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001501 memory_region_set_size(block->mr, newsize);
1502 if (block->resized) {
1503 block->resized(block->idstr, newsize, block->host);
1504 }
1505 return 0;
1506}
1507
Hu Taoef701d72014-09-09 13:27:54 +08001508static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001509{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001510 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001511 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001512 ram_addr_t old_ram_size, new_ram_size;
1513
1514 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001515
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001516 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001517 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001518
1519 if (!new_block->host) {
1520 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001521 xen_ram_alloc(new_block->offset, new_block->max_length,
1522 new_block->mr);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001523 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001524 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001525 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001526 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001527 error_setg_errno(errp, errno,
1528 "cannot set up guest memory '%s'",
1529 memory_region_name(new_block->mr));
1530 qemu_mutex_unlock_ramlist();
1531 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001532 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001533 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001534 }
1535 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001536
Li Zhijiandd631692015-07-02 20:18:06 +08001537 new_ram_size = MAX(old_ram_size,
1538 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
1539 if (new_ram_size > old_ram_size) {
1540 migration_bitmap_extend(old_ram_size, new_ram_size);
1541 }
Mike Day0d53d9f2015-01-21 13:45:24 +01001542 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1543 * QLIST (which has an RCU-friendly variant) does not have insertion at
1544 * tail, so save the last element in last_block.
1545 */
Mike Day0dc3f442013-09-05 14:41:35 -04001546 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001547 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001548 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001549 break;
1550 }
1551 }
1552 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001553 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001554 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001555 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001556 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001557 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001558 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001559 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001560
Mike Day0dc3f442013-09-05 14:41:35 -04001561 /* Write list before version */
1562 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001563 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001564 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001565
Juan Quintela2152f5c2013-10-08 13:52:02 +02001566 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1567
1568 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001569 int i;
Mike Dayae3a7042013-09-05 14:41:35 -04001570
1571 /* ram_list.dirty_memory[] is protected by the iothread lock. */
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001572 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1573 ram_list.dirty_memory[i] =
1574 bitmap_zero_extend(ram_list.dirty_memory[i],
1575 old_ram_size, new_ram_size);
1576 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001577 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001578 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001579 new_block->used_length,
1580 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001581
Paolo Bonzinia904c912015-01-21 16:18:35 +01001582 if (new_block->host) {
1583 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1584 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1585 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1586 if (kvm_enabled()) {
1587 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1588 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001589 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001590
1591 return new_block->offset;
1592}
1593
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001594#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001595ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001596 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001597 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001598{
1599 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001600 ram_addr_t addr;
1601 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001602
1603 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001604 error_setg(errp, "-mem-path not supported with Xen");
1605 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001606 }
1607
1608 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1609 /*
1610 * file_ram_alloc() needs to allocate just like
1611 * phys_mem_alloc, but we haven't bothered to provide
1612 * a hook there.
1613 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001614 error_setg(errp,
1615 "-mem-path not supported with this accelerator");
1616 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001617 }
1618
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001619 size = HOST_PAGE_ALIGN(size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001620 new_block = g_malloc0(sizeof(*new_block));
1621 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001622 new_block->used_length = size;
1623 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001624 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001625 new_block->host = file_ram_alloc(new_block, size,
1626 mem_path, errp);
1627 if (!new_block->host) {
1628 g_free(new_block);
1629 return -1;
1630 }
1631
Hu Taoef701d72014-09-09 13:27:54 +08001632 addr = ram_block_add(new_block, &local_err);
1633 if (local_err) {
1634 g_free(new_block);
1635 error_propagate(errp, local_err);
1636 return -1;
1637 }
1638 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001639}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001640#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001641
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001642static
1643ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1644 void (*resized)(const char*,
1645 uint64_t length,
1646 void *host),
1647 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001648 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001649{
1650 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001651 ram_addr_t addr;
1652 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001653
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001654 size = HOST_PAGE_ALIGN(size);
1655 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001656 new_block = g_malloc0(sizeof(*new_block));
1657 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001658 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001659 new_block->used_length = size;
1660 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001661 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001662 new_block->fd = -1;
1663 new_block->host = host;
1664 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001665 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001666 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001667 if (resizeable) {
1668 new_block->flags |= RAM_RESIZEABLE;
1669 }
Hu Taoef701d72014-09-09 13:27:54 +08001670 addr = ram_block_add(new_block, &local_err);
1671 if (local_err) {
1672 g_free(new_block);
1673 error_propagate(errp, local_err);
1674 return -1;
1675 }
1676 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001677}
1678
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001679ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1680 MemoryRegion *mr, Error **errp)
1681{
1682 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1683}
1684
Hu Taoef701d72014-09-09 13:27:54 +08001685ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001686{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001687 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1688}
1689
1690ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1691 void (*resized)(const char*,
1692 uint64_t length,
1693 void *host),
1694 MemoryRegion *mr, Error **errp)
1695{
1696 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001697}
bellarde9a1ab12007-02-08 23:08:38 +00001698
Paolo Bonzini43771532013-09-09 17:58:40 +02001699static void reclaim_ramblock(RAMBlock *block)
1700{
1701 if (block->flags & RAM_PREALLOC) {
1702 ;
1703 } else if (xen_enabled()) {
1704 xen_invalidate_map_cache_entry(block->host);
1705#ifndef _WIN32
1706 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02001707 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02001708 close(block->fd);
1709#endif
1710 } else {
1711 qemu_anon_ram_free(block->host, block->max_length);
1712 }
1713 g_free(block);
1714}
1715
Anthony Liguoric227f092009-10-01 16:12:16 -05001716void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001717{
Alex Williamson04b16652010-07-02 11:13:17 -06001718 RAMBlock *block;
1719
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001720 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001721 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001722 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001723 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001724 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001725 /* Write list before version */
1726 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001727 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001728 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001729 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001730 }
1731 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001732 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001733}
1734
Huang Yingcd19cfa2011-03-02 08:56:19 +01001735#ifndef _WIN32
1736void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1737{
1738 RAMBlock *block;
1739 ram_addr_t offset;
1740 int flags;
1741 void *area, *vaddr;
1742
Mike Day0dc3f442013-09-05 14:41:35 -04001743 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001744 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001745 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001746 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001747 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001748 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001749 } else if (xen_enabled()) {
1750 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001751 } else {
1752 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001753 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001754 flags |= (block->flags & RAM_SHARED ?
1755 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001756 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1757 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001758 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001759 /*
1760 * Remap needs to match alloc. Accelerators that
1761 * set phys_mem_alloc never remap. If they did,
1762 * we'd need a remap hook here.
1763 */
1764 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1765
Huang Yingcd19cfa2011-03-02 08:56:19 +01001766 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1767 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1768 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001769 }
1770 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001771 fprintf(stderr, "Could not remap addr: "
1772 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001773 length, addr);
1774 exit(1);
1775 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001776 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001777 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001778 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001779 }
1780 }
1781}
1782#endif /* !_WIN32 */
1783
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001784int qemu_get_ram_fd(ram_addr_t addr)
1785{
Mike Dayae3a7042013-09-05 14:41:35 -04001786 RAMBlock *block;
1787 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001788
Mike Day0dc3f442013-09-05 14:41:35 -04001789 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001790 block = qemu_get_ram_block(addr);
1791 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001792 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001793 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001794}
1795
Tetsuya Mukawa56a571d2015-12-21 12:47:34 +09001796void qemu_set_ram_fd(ram_addr_t addr, int fd)
1797{
1798 RAMBlock *block;
1799
1800 rcu_read_lock();
1801 block = qemu_get_ram_block(addr);
1802 block->fd = fd;
1803 rcu_read_unlock();
1804}
1805
Damjan Marion3fd74b82014-06-26 23:01:32 +02001806void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1807{
Mike Dayae3a7042013-09-05 14:41:35 -04001808 RAMBlock *block;
1809 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001810
Mike Day0dc3f442013-09-05 14:41:35 -04001811 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001812 block = qemu_get_ram_block(addr);
1813 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001814 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001815 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001816}
1817
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001818/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001819 * This should not be used for general purpose DMA. Use address_space_map
1820 * or address_space_rw instead. For local memory (e.g. video ram) that the
1821 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001822 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001823 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001824 */
1825void *qemu_get_ram_ptr(ram_addr_t addr)
1826{
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001827 RAMBlock *block = qemu_get_ram_block(addr);
Mike Dayae3a7042013-09-05 14:41:35 -04001828
1829 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001830 /* We need to check if the requested address is in the RAM
1831 * because we don't want to map the entire memory in QEMU.
1832 * In that case just map until the end of the page.
1833 */
1834 if (block->offset == 0) {
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001835 return xen_map_cache(addr, 0, 0);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001836 }
Mike Dayae3a7042013-09-05 14:41:35 -04001837
1838 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001839 }
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001840 return ramblock_ptr(block, addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001841}
1842
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001843/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001844 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001845 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001846 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04001847 */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001848static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001849{
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001850 RAMBlock *block;
1851 ram_addr_t offset_inside_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001852 if (*size == 0) {
1853 return NULL;
1854 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001855
1856 block = qemu_get_ram_block(addr);
1857 offset_inside_block = addr - block->offset;
1858 *size = MIN(*size, block->max_length - offset_inside_block);
1859
1860 if (xen_enabled() && block->host == NULL) {
1861 /* We need to check if the requested address is in the RAM
1862 * because we don't want to map the entire memory in QEMU.
1863 * In that case just map the requested area.
1864 */
1865 if (block->offset == 0) {
1866 return xen_map_cache(addr, *size, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001867 }
1868
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001869 block->host = xen_map_cache(block->offset, block->max_length, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001870 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001871
1872 return ramblock_ptr(block, offset_inside_block);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001873}
1874
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001875/*
1876 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
1877 * in that RAMBlock.
1878 *
1879 * ptr: Host pointer to look up
1880 * round_offset: If true round the result offset down to a page boundary
1881 * *ram_addr: set to result ram_addr
1882 * *offset: set to result offset within the RAMBlock
1883 *
1884 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04001885 *
1886 * By the time this function returns, the returned pointer is not protected
1887 * by RCU anymore. If the caller is not within an RCU critical section and
1888 * does not hold the iothread lock, it must have other means of protecting the
1889 * pointer, such as a reference to the region that includes the incoming
1890 * ram_addr_t.
1891 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001892RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
1893 ram_addr_t *ram_addr,
1894 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00001895{
pbrook94a6b542009-04-11 17:15:54 +00001896 RAMBlock *block;
1897 uint8_t *host = ptr;
1898
Jan Kiszka868bb332011-06-21 22:59:09 +02001899 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001900 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001901 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001902 block = qemu_get_ram_block(*ram_addr);
1903 if (block) {
1904 *offset = (host - block->host);
1905 }
Mike Day0dc3f442013-09-05 14:41:35 -04001906 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001907 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001908 }
1909
Mike Day0dc3f442013-09-05 14:41:35 -04001910 rcu_read_lock();
1911 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001912 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001913 goto found;
1914 }
1915
Mike Day0dc3f442013-09-05 14:41:35 -04001916 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001917 /* This case append when the block is not mapped. */
1918 if (block->host == NULL) {
1919 continue;
1920 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001921 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001922 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001923 }
pbrook94a6b542009-04-11 17:15:54 +00001924 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001925
Mike Day0dc3f442013-09-05 14:41:35 -04001926 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001927 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001928
1929found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001930 *offset = (host - block->host);
1931 if (round_offset) {
1932 *offset &= TARGET_PAGE_MASK;
1933 }
1934 *ram_addr = block->offset + *offset;
Mike Day0dc3f442013-09-05 14:41:35 -04001935 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001936 return block;
1937}
1938
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00001939/*
1940 * Finds the named RAMBlock
1941 *
1942 * name: The name of RAMBlock to find
1943 *
1944 * Returns: RAMBlock (or NULL if not found)
1945 */
1946RAMBlock *qemu_ram_block_by_name(const char *name)
1947{
1948 RAMBlock *block;
1949
1950 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
1951 if (!strcmp(name, block->idstr)) {
1952 return block;
1953 }
1954 }
1955
1956 return NULL;
1957}
1958
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001959/* Some of the softmmu routines need to translate from a host pointer
1960 (typically a TLB entry) back to a ram offset. */
1961MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
1962{
1963 RAMBlock *block;
1964 ram_addr_t offset; /* Not used */
1965
1966 block = qemu_ram_block_from_host(ptr, false, ram_addr, &offset);
1967
1968 if (!block) {
1969 return NULL;
1970 }
1971
1972 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001973}
Alex Williamsonf471a172010-06-11 11:11:42 -06001974
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001975/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001976static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001977 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001978{
Juan Quintela52159192013-10-08 12:44:04 +02001979 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001980 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001981 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001982 switch (size) {
1983 case 1:
1984 stb_p(qemu_get_ram_ptr(ram_addr), val);
1985 break;
1986 case 2:
1987 stw_p(qemu_get_ram_ptr(ram_addr), val);
1988 break;
1989 case 4:
1990 stl_p(qemu_get_ram_ptr(ram_addr), val);
1991 break;
1992 default:
1993 abort();
1994 }
Paolo Bonzini58d27072015-03-23 11:56:01 +01001995 /* Set both VGA and migration bits for simplicity and to remove
1996 * the notdirty callback faster.
1997 */
1998 cpu_physical_memory_set_dirty_range(ram_addr, size,
1999 DIRTY_CLIENTS_NOCODE);
bellardf23db162005-08-21 19:12:28 +00002000 /* we remove the notdirty callback only if the code has been
2001 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002002 if (!cpu_physical_memory_is_clean(ram_addr)) {
Peter Crosthwaitebcae01e2015-09-10 22:39:42 -07002003 tlb_set_dirty(current_cpu, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02002004 }
bellard1ccde1c2004-02-06 19:46:14 +00002005}
2006
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002007static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
2008 unsigned size, bool is_write)
2009{
2010 return is_write;
2011}
2012
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002013static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002014 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002015 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002016 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00002017};
2018
pbrook0f459d12008-06-09 00:20:13 +00002019/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002020static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002021{
Andreas Färber93afead2013-08-26 03:41:01 +02002022 CPUState *cpu = current_cpu;
2023 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00002024 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00002025 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002026 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002027 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002028
Andreas Färberff4700b2013-08-26 18:23:18 +02002029 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002030 /* We re-entered the check after replacing the TB. Now raise
2031 * the debug interrupt so that is will trigger after the
2032 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002033 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002034 return;
2035 }
Andreas Färber93afead2013-08-26 03:41:01 +02002036 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02002037 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002038 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2039 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002040 if (flags == BP_MEM_READ) {
2041 wp->flags |= BP_WATCHPOINT_HIT_READ;
2042 } else {
2043 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2044 }
2045 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002046 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002047 if (!cpu->watchpoint_hit) {
2048 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02002049 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002050 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002051 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002052 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002053 } else {
2054 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02002055 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02002056 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00002057 }
aliguori06d55cc2008-11-18 20:24:06 +00002058 }
aliguori6e140f22008-11-18 20:37:55 +00002059 } else {
2060 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002061 }
2062 }
2063}
2064
pbrook6658ffb2007-03-16 23:58:11 +00002065/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2066 so these check for a hit then pass through to the normal out-of-line
2067 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002068static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2069 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002070{
Peter Maydell66b9b432015-04-26 16:49:24 +01002071 MemTxResult res;
2072 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002073 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2074 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002075
Peter Maydell66b9b432015-04-26 16:49:24 +01002076 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002077 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002078 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002079 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002080 break;
2081 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002082 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002083 break;
2084 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002085 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002086 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002087 default: abort();
2088 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002089 *pdata = data;
2090 return res;
2091}
2092
2093static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2094 uint64_t val, unsigned size,
2095 MemTxAttrs attrs)
2096{
2097 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002098 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2099 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002100
2101 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2102 switch (size) {
2103 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002104 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002105 break;
2106 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002107 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002108 break;
2109 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002110 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002111 break;
2112 default: abort();
2113 }
2114 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002115}
2116
Avi Kivity1ec9b902012-01-02 12:47:48 +02002117static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002118 .read_with_attrs = watch_mem_read,
2119 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002120 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00002121};
pbrook6658ffb2007-03-16 23:58:11 +00002122
Peter Maydellf25a49e2015-04-26 16:49:24 +01002123static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2124 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002125{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002126 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002127 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002128 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002129
blueswir1db7b5422007-05-26 17:36:03 +00002130#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002131 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002132 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002133#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01002134 res = address_space_read(subpage->as, addr + subpage->base,
2135 attrs, buf, len);
2136 if (res) {
2137 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002138 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002139 switch (len) {
2140 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002141 *data = ldub_p(buf);
2142 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002143 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002144 *data = lduw_p(buf);
2145 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002146 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002147 *data = ldl_p(buf);
2148 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002149 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002150 *data = ldq_p(buf);
2151 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002152 default:
2153 abort();
2154 }
blueswir1db7b5422007-05-26 17:36:03 +00002155}
2156
Peter Maydellf25a49e2015-04-26 16:49:24 +01002157static MemTxResult subpage_write(void *opaque, hwaddr addr,
2158 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002159{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002160 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002161 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002162
blueswir1db7b5422007-05-26 17:36:03 +00002163#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002164 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002165 " value %"PRIx64"\n",
2166 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002167#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002168 switch (len) {
2169 case 1:
2170 stb_p(buf, value);
2171 break;
2172 case 2:
2173 stw_p(buf, value);
2174 break;
2175 case 4:
2176 stl_p(buf, value);
2177 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002178 case 8:
2179 stq_p(buf, value);
2180 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002181 default:
2182 abort();
2183 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002184 return address_space_write(subpage->as, addr + subpage->base,
2185 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002186}
2187
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002188static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002189 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002190{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002191 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002192#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002193 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002194 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002195#endif
2196
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002197 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002198 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002199}
2200
Avi Kivity70c68e42012-01-02 12:32:48 +02002201static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002202 .read_with_attrs = subpage_read,
2203 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002204 .impl.min_access_size = 1,
2205 .impl.max_access_size = 8,
2206 .valid.min_access_size = 1,
2207 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002208 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002209 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002210};
2211
Anthony Liguoric227f092009-10-01 16:12:16 -05002212static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002213 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002214{
2215 int idx, eidx;
2216
2217 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2218 return -1;
2219 idx = SUBPAGE_IDX(start);
2220 eidx = SUBPAGE_IDX(end);
2221#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002222 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2223 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002224#endif
blueswir1db7b5422007-05-26 17:36:03 +00002225 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002226 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002227 }
2228
2229 return 0;
2230}
2231
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002232static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002233{
Anthony Liguoric227f092009-10-01 16:12:16 -05002234 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002235
Anthony Liguori7267c092011-08-20 22:09:37 -05002236 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002237
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002238 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002239 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002240 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002241 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002242 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002243#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002244 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2245 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002246#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002247 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002248
2249 return mmio;
2250}
2251
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002252static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2253 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002254{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002255 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002256 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002257 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002258 .mr = mr,
2259 .offset_within_address_space = 0,
2260 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002261 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002262 };
2263
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002264 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002265}
2266
Peter Maydella54c87b2016-01-21 14:15:05 +00002267MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002268{
Peter Maydella54c87b2016-01-21 14:15:05 +00002269 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2270 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002271 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002272 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002273
2274 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002275}
2276
Avi Kivitye9179ce2009-06-14 11:38:52 +03002277static void io_mem_init(void)
2278{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002279 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002280 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002281 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002282 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002283 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002284 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002285 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002286}
2287
Avi Kivityac1970f2012-10-03 16:22:53 +02002288static void mem_begin(MemoryListener *listener)
2289{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002290 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002291 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2292 uint16_t n;
2293
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002294 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002295 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002296 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002297 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002298 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002299 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002300 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002301 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002302
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002303 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002304 d->as = as;
2305 as->next_dispatch = d;
2306}
2307
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002308static void address_space_dispatch_free(AddressSpaceDispatch *d)
2309{
2310 phys_sections_free(&d->map);
2311 g_free(d);
2312}
2313
Paolo Bonzini00752702013-05-29 12:13:54 +02002314static void mem_commit(MemoryListener *listener)
2315{
2316 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002317 AddressSpaceDispatch *cur = as->dispatch;
2318 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002319
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002320 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002321
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002322 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002323 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002324 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002325 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002326}
2327
Avi Kivity1d711482012-10-02 18:54:45 +02002328static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002329{
Peter Maydell32857f42015-10-01 15:29:50 +01002330 CPUAddressSpace *cpuas;
2331 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002332
2333 /* since each CPU stores ram addresses in its TLB cache, we must
2334 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002335 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2336 cpu_reloading_memory_map();
2337 /* The CPU and TLB are protected by the iothread lock.
2338 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2339 * may have split the RCU critical section.
2340 */
2341 d = atomic_rcu_read(&cpuas->as->dispatch);
2342 cpuas->memory_dispatch = d;
2343 tlb_flush(cpuas->cpu, 1);
Avi Kivity50c1e142012-02-08 21:36:02 +02002344}
2345
Avi Kivityac1970f2012-10-03 16:22:53 +02002346void address_space_init_dispatch(AddressSpace *as)
2347{
Paolo Bonzini00752702013-05-29 12:13:54 +02002348 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002349 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002350 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002351 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002352 .region_add = mem_add,
2353 .region_nop = mem_add,
2354 .priority = 0,
2355 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002356 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002357}
2358
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002359void address_space_unregister(AddressSpace *as)
2360{
2361 memory_listener_unregister(&as->dispatch_listener);
2362}
2363
Avi Kivity83f3c252012-10-07 12:59:55 +02002364void address_space_destroy_dispatch(AddressSpace *as)
2365{
2366 AddressSpaceDispatch *d = as->dispatch;
2367
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002368 atomic_rcu_set(&as->dispatch, NULL);
2369 if (d) {
2370 call_rcu(d, address_space_dispatch_free, rcu);
2371 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002372}
2373
Avi Kivity62152b82011-07-26 14:26:14 +03002374static void memory_map_init(void)
2375{
Anthony Liguori7267c092011-08-20 22:09:37 -05002376 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002377
Paolo Bonzini57271d62013-11-07 17:14:37 +01002378 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002379 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002380
Anthony Liguori7267c092011-08-20 22:09:37 -05002381 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002382 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2383 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002384 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002385}
2386
2387MemoryRegion *get_system_memory(void)
2388{
2389 return system_memory;
2390}
2391
Avi Kivity309cb472011-08-08 16:09:03 +03002392MemoryRegion *get_system_io(void)
2393{
2394 return system_io;
2395}
2396
pbrooke2eef172008-06-08 01:09:01 +00002397#endif /* !defined(CONFIG_USER_ONLY) */
2398
bellard13eb76e2004-01-24 15:23:36 +00002399/* physical memory access (slow version, mainly for debug) */
2400#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002401int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002402 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002403{
2404 int l, flags;
2405 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002406 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002407
2408 while (len > 0) {
2409 page = addr & TARGET_PAGE_MASK;
2410 l = (page + TARGET_PAGE_SIZE) - addr;
2411 if (l > len)
2412 l = len;
2413 flags = page_get_flags(page);
2414 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002415 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002416 if (is_write) {
2417 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002418 return -1;
bellard579a97f2007-11-11 14:26:47 +00002419 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002420 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002421 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002422 memcpy(p, buf, l);
2423 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002424 } else {
2425 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002426 return -1;
bellard579a97f2007-11-11 14:26:47 +00002427 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002428 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002429 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002430 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002431 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002432 }
2433 len -= l;
2434 buf += l;
2435 addr += l;
2436 }
Paul Brooka68fe892010-03-01 00:08:59 +00002437 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002438}
bellard8df1cd02005-01-28 22:37:22 +00002439
bellard13eb76e2004-01-24 15:23:36 +00002440#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002441
Paolo Bonzini845b6212015-03-23 11:45:53 +01002442static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002443 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002444{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002445 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
2446 /* No early return if dirty_log_mask is or becomes 0, because
2447 * cpu_physical_memory_set_dirty_range will still call
2448 * xen_modified_memory.
2449 */
2450 if (dirty_log_mask) {
2451 dirty_log_mask =
2452 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002453 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002454 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
2455 tb_invalidate_phys_range(addr, addr + length);
2456 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2457 }
2458 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002459}
2460
Richard Henderson23326162013-07-08 14:55:59 -07002461static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002462{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002463 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002464
2465 /* Regions are assumed to support 1-4 byte accesses unless
2466 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002467 if (access_size_max == 0) {
2468 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002469 }
Richard Henderson23326162013-07-08 14:55:59 -07002470
2471 /* Bound the maximum access by the alignment of the address. */
2472 if (!mr->ops->impl.unaligned) {
2473 unsigned align_size_max = addr & -addr;
2474 if (align_size_max != 0 && align_size_max < access_size_max) {
2475 access_size_max = align_size_max;
2476 }
2477 }
2478
2479 /* Don't attempt accesses larger than the maximum. */
2480 if (l > access_size_max) {
2481 l = access_size_max;
2482 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01002483 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07002484
2485 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002486}
2487
Jan Kiszka4840f102015-06-18 18:47:22 +02002488static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02002489{
Jan Kiszka4840f102015-06-18 18:47:22 +02002490 bool unlocked = !qemu_mutex_iothread_locked();
2491 bool release_lock = false;
2492
2493 if (unlocked && mr->global_locking) {
2494 qemu_mutex_lock_iothread();
2495 unlocked = false;
2496 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002497 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002498 if (mr->flush_coalesced_mmio) {
2499 if (unlocked) {
2500 qemu_mutex_lock_iothread();
2501 }
2502 qemu_flush_coalesced_mmio_buffer();
2503 if (unlocked) {
2504 qemu_mutex_unlock_iothread();
2505 }
2506 }
2507
2508 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002509}
2510
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002511/* Called within RCU critical section. */
2512static MemTxResult address_space_write_continue(AddressSpace *as, hwaddr addr,
2513 MemTxAttrs attrs,
2514 const uint8_t *buf,
2515 int len, hwaddr addr1,
2516 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00002517{
bellard13eb76e2004-01-24 15:23:36 +00002518 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002519 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01002520 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02002521 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00002522
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002523 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002524 if (!memory_access_is_direct(mr, true)) {
2525 release_lock |= prepare_mmio_access(mr);
2526 l = memory_access_size(mr, l, addr1);
2527 /* XXX: could force current_cpu to NULL to avoid
2528 potential bugs */
2529 switch (l) {
2530 case 8:
2531 /* 64 bit write access */
2532 val = ldq_p(buf);
2533 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2534 attrs);
2535 break;
2536 case 4:
2537 /* 32 bit write access */
2538 val = ldl_p(buf);
2539 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2540 attrs);
2541 break;
2542 case 2:
2543 /* 16 bit write access */
2544 val = lduw_p(buf);
2545 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2546 attrs);
2547 break;
2548 case 1:
2549 /* 8 bit write access */
2550 val = ldub_p(buf);
2551 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2552 attrs);
2553 break;
2554 default:
2555 abort();
bellard13eb76e2004-01-24 15:23:36 +00002556 }
2557 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002558 addr1 += memory_region_get_ram_addr(mr);
2559 /* RAM case */
2560 ptr = qemu_get_ram_ptr(addr1);
2561 memcpy(ptr, buf, l);
2562 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002563 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002564
2565 if (release_lock) {
2566 qemu_mutex_unlock_iothread();
2567 release_lock = false;
2568 }
2569
bellard13eb76e2004-01-24 15:23:36 +00002570 len -= l;
2571 buf += l;
2572 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002573
2574 if (!len) {
2575 break;
2576 }
2577
2578 l = len;
2579 mr = address_space_translate(as, addr, &addr1, &l, true);
bellard13eb76e2004-01-24 15:23:36 +00002580 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002581
Peter Maydell3b643492015-04-26 16:49:23 +01002582 return result;
bellard13eb76e2004-01-24 15:23:36 +00002583}
bellard8df1cd02005-01-28 22:37:22 +00002584
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002585MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2586 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002587{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002588 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002589 hwaddr addr1;
2590 MemoryRegion *mr;
2591 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002592
2593 if (len > 0) {
2594 rcu_read_lock();
2595 l = len;
2596 mr = address_space_translate(as, addr, &addr1, &l, true);
2597 result = address_space_write_continue(as, addr, attrs, buf, len,
2598 addr1, l, mr);
2599 rcu_read_unlock();
2600 }
2601
2602 return result;
2603}
2604
2605/* Called within RCU critical section. */
2606MemTxResult address_space_read_continue(AddressSpace *as, hwaddr addr,
2607 MemTxAttrs attrs, uint8_t *buf,
2608 int len, hwaddr addr1, hwaddr l,
2609 MemoryRegion *mr)
2610{
2611 uint8_t *ptr;
2612 uint64_t val;
2613 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002614 bool release_lock = false;
2615
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002616 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002617 if (!memory_access_is_direct(mr, false)) {
2618 /* I/O case */
2619 release_lock |= prepare_mmio_access(mr);
2620 l = memory_access_size(mr, l, addr1);
2621 switch (l) {
2622 case 8:
2623 /* 64 bit read access */
2624 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2625 attrs);
2626 stq_p(buf, val);
2627 break;
2628 case 4:
2629 /* 32 bit read access */
2630 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2631 attrs);
2632 stl_p(buf, val);
2633 break;
2634 case 2:
2635 /* 16 bit read access */
2636 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2637 attrs);
2638 stw_p(buf, val);
2639 break;
2640 case 1:
2641 /* 8 bit read access */
2642 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2643 attrs);
2644 stb_p(buf, val);
2645 break;
2646 default:
2647 abort();
2648 }
2649 } else {
2650 /* RAM case */
2651 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
2652 memcpy(buf, ptr, l);
2653 }
2654
2655 if (release_lock) {
2656 qemu_mutex_unlock_iothread();
2657 release_lock = false;
2658 }
2659
2660 len -= l;
2661 buf += l;
2662 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002663
2664 if (!len) {
2665 break;
2666 }
2667
2668 l = len;
2669 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002670 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002671
2672 return result;
2673}
2674
Paolo Bonzini3cc8f882015-12-09 10:34:13 +01002675MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
2676 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002677{
2678 hwaddr l;
2679 hwaddr addr1;
2680 MemoryRegion *mr;
2681 MemTxResult result = MEMTX_OK;
2682
2683 if (len > 0) {
2684 rcu_read_lock();
2685 l = len;
2686 mr = address_space_translate(as, addr, &addr1, &l, false);
2687 result = address_space_read_continue(as, addr, attrs, buf, len,
2688 addr1, l, mr);
2689 rcu_read_unlock();
2690 }
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002691
2692 return result;
Avi Kivityac1970f2012-10-03 16:22:53 +02002693}
2694
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002695MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2696 uint8_t *buf, int len, bool is_write)
2697{
2698 if (is_write) {
2699 return address_space_write(as, addr, attrs, (uint8_t *)buf, len);
2700 } else {
2701 return address_space_read(as, addr, attrs, (uint8_t *)buf, len);
2702 }
2703}
Avi Kivityac1970f2012-10-03 16:22:53 +02002704
Avi Kivitya8170e52012-10-23 12:30:10 +02002705void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002706 int len, int is_write)
2707{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002708 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2709 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002710}
2711
Alexander Graf582b55a2013-12-11 14:17:44 +01002712enum write_rom_type {
2713 WRITE_DATA,
2714 FLUSH_CACHE,
2715};
2716
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002717static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002718 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002719{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002720 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002721 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002722 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002723 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002724
Paolo Bonzini41063e12015-03-18 14:21:43 +01002725 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002726 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002727 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002728 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002729
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002730 if (!(memory_region_is_ram(mr) ||
2731 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02002732 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002733 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002734 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002735 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002736 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002737 switch (type) {
2738 case WRITE_DATA:
2739 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002740 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002741 break;
2742 case FLUSH_CACHE:
2743 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2744 break;
2745 }
bellardd0ecd2a2006-04-23 17:14:48 +00002746 }
2747 len -= l;
2748 buf += l;
2749 addr += l;
2750 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002751 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002752}
2753
Alexander Graf582b55a2013-12-11 14:17:44 +01002754/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002755void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002756 const uint8_t *buf, int len)
2757{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002758 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002759}
2760
2761void cpu_flush_icache_range(hwaddr start, int len)
2762{
2763 /*
2764 * This function should do the same thing as an icache flush that was
2765 * triggered from within the guest. For TCG we are always cache coherent,
2766 * so there is no need to flush anything. For KVM / Xen we need to flush
2767 * the host's instruction cache at least.
2768 */
2769 if (tcg_enabled()) {
2770 return;
2771 }
2772
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002773 cpu_physical_memory_write_rom_internal(&address_space_memory,
2774 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002775}
2776
aliguori6d16c2f2009-01-22 16:59:11 +00002777typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002778 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002779 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002780 hwaddr addr;
2781 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002782 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002783} BounceBuffer;
2784
2785static BounceBuffer bounce;
2786
aliguoriba223c22009-01-22 16:59:16 +00002787typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002788 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002789 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002790} MapClient;
2791
Fam Zheng38e047b2015-03-16 17:03:35 +08002792QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002793static QLIST_HEAD(map_client_list, MapClient) map_client_list
2794 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002795
Fam Zhenge95205e2015-03-16 17:03:37 +08002796static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002797{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002798 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002799 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002800}
2801
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002802static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002803{
2804 MapClient *client;
2805
Blue Swirl72cf2d42009-09-12 07:36:22 +00002806 while (!QLIST_EMPTY(&map_client_list)) {
2807 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002808 qemu_bh_schedule(client->bh);
2809 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002810 }
2811}
2812
Fam Zhenge95205e2015-03-16 17:03:37 +08002813void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002814{
2815 MapClient *client = g_malloc(sizeof(*client));
2816
Fam Zheng38e047b2015-03-16 17:03:35 +08002817 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002818 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002819 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002820 if (!atomic_read(&bounce.in_use)) {
2821 cpu_notify_map_clients_locked();
2822 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002823 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002824}
2825
Fam Zheng38e047b2015-03-16 17:03:35 +08002826void cpu_exec_init_all(void)
2827{
2828 qemu_mutex_init(&ram_list.mutex);
Fam Zheng38e047b2015-03-16 17:03:35 +08002829 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01002830 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08002831 qemu_mutex_init(&map_client_list_lock);
2832}
2833
Fam Zhenge95205e2015-03-16 17:03:37 +08002834void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002835{
Fam Zhenge95205e2015-03-16 17:03:37 +08002836 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002837
Fam Zhenge95205e2015-03-16 17:03:37 +08002838 qemu_mutex_lock(&map_client_list_lock);
2839 QLIST_FOREACH(client, &map_client_list, link) {
2840 if (client->bh == bh) {
2841 cpu_unregister_map_client_do(client);
2842 break;
2843 }
2844 }
2845 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002846}
2847
2848static void cpu_notify_map_clients(void)
2849{
Fam Zheng38e047b2015-03-16 17:03:35 +08002850 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002851 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002852 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002853}
2854
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002855bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2856{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002857 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002858 hwaddr l, xlat;
2859
Paolo Bonzini41063e12015-03-18 14:21:43 +01002860 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002861 while (len > 0) {
2862 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002863 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2864 if (!memory_access_is_direct(mr, is_write)) {
2865 l = memory_access_size(mr, l, addr);
2866 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002867 return false;
2868 }
2869 }
2870
2871 len -= l;
2872 addr += l;
2873 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002874 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002875 return true;
2876}
2877
aliguori6d16c2f2009-01-22 16:59:11 +00002878/* Map a physical memory region into a host virtual address.
2879 * May map a subset of the requested range, given by and returned in *plen.
2880 * May return NULL if resources needed to perform the mapping are exhausted.
2881 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002882 * Use cpu_register_map_client() to know when retrying the map operation is
2883 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002884 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002885void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002886 hwaddr addr,
2887 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002888 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002889{
Avi Kivitya8170e52012-10-23 12:30:10 +02002890 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002891 hwaddr done = 0;
2892 hwaddr l, xlat, base;
2893 MemoryRegion *mr, *this_mr;
2894 ram_addr_t raddr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002895 void *ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002896
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002897 if (len == 0) {
2898 return NULL;
2899 }
aliguori6d16c2f2009-01-22 16:59:11 +00002900
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002901 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002902 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002903 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002904
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002905 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002906 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002907 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002908 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002909 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002910 /* Avoid unbounded allocations */
2911 l = MIN(l, TARGET_PAGE_SIZE);
2912 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002913 bounce.addr = addr;
2914 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002915
2916 memory_region_ref(mr);
2917 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002918 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002919 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2920 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002921 }
aliguori6d16c2f2009-01-22 16:59:11 +00002922
Paolo Bonzini41063e12015-03-18 14:21:43 +01002923 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002924 *plen = l;
2925 return bounce.buffer;
2926 }
2927
2928 base = xlat;
2929 raddr = memory_region_get_ram_addr(mr);
2930
2931 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002932 len -= l;
2933 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002934 done += l;
2935 if (len == 0) {
2936 break;
2937 }
2938
2939 l = len;
2940 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2941 if (this_mr != mr || xlat != base + done) {
2942 break;
2943 }
aliguori6d16c2f2009-01-22 16:59:11 +00002944 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002945
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002946 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002947 *plen = done;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002948 ptr = qemu_ram_ptr_length(raddr + base, plen);
2949 rcu_read_unlock();
2950
2951 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002952}
2953
Avi Kivityac1970f2012-10-03 16:22:53 +02002954/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002955 * Will also mark the memory as dirty if is_write == 1. access_len gives
2956 * the amount of memory that was actually read or written by the caller.
2957 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002958void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2959 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002960{
2961 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002962 MemoryRegion *mr;
2963 ram_addr_t addr1;
2964
2965 mr = qemu_ram_addr_from_host(buffer, &addr1);
2966 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002967 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01002968 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002969 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002970 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002971 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002972 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002973 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002974 return;
2975 }
2976 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002977 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
2978 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002979 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002980 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002981 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002982 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002983 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00002984 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002985}
bellardd0ecd2a2006-04-23 17:14:48 +00002986
Avi Kivitya8170e52012-10-23 12:30:10 +02002987void *cpu_physical_memory_map(hwaddr addr,
2988 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002989 int is_write)
2990{
2991 return address_space_map(&address_space_memory, addr, plen, is_write);
2992}
2993
Avi Kivitya8170e52012-10-23 12:30:10 +02002994void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2995 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002996{
2997 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2998}
2999
bellard8df1cd02005-01-28 22:37:22 +00003000/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003001static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
3002 MemTxAttrs attrs,
3003 MemTxResult *result,
3004 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003005{
bellard8df1cd02005-01-28 22:37:22 +00003006 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003007 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003008 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003009 hwaddr l = 4;
3010 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003011 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003012 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003013
Paolo Bonzini41063e12015-03-18 14:21:43 +01003014 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003015 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003016 if (l < 4 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003017 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003018
bellard8df1cd02005-01-28 22:37:22 +00003019 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003020 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003021#if defined(TARGET_WORDS_BIGENDIAN)
3022 if (endian == DEVICE_LITTLE_ENDIAN) {
3023 val = bswap32(val);
3024 }
3025#else
3026 if (endian == DEVICE_BIG_ENDIAN) {
3027 val = bswap32(val);
3028 }
3029#endif
bellard8df1cd02005-01-28 22:37:22 +00003030 } else {
3031 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003032 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003033 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003034 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003035 switch (endian) {
3036 case DEVICE_LITTLE_ENDIAN:
3037 val = ldl_le_p(ptr);
3038 break;
3039 case DEVICE_BIG_ENDIAN:
3040 val = ldl_be_p(ptr);
3041 break;
3042 default:
3043 val = ldl_p(ptr);
3044 break;
3045 }
Peter Maydell50013112015-04-26 16:49:24 +01003046 r = MEMTX_OK;
3047 }
3048 if (result) {
3049 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003050 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003051 if (release_lock) {
3052 qemu_mutex_unlock_iothread();
3053 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003054 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003055 return val;
3056}
3057
Peter Maydell50013112015-04-26 16:49:24 +01003058uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
3059 MemTxAttrs attrs, MemTxResult *result)
3060{
3061 return address_space_ldl_internal(as, addr, attrs, result,
3062 DEVICE_NATIVE_ENDIAN);
3063}
3064
3065uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
3066 MemTxAttrs attrs, MemTxResult *result)
3067{
3068 return address_space_ldl_internal(as, addr, attrs, result,
3069 DEVICE_LITTLE_ENDIAN);
3070}
3071
3072uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
3073 MemTxAttrs attrs, MemTxResult *result)
3074{
3075 return address_space_ldl_internal(as, addr, attrs, result,
3076 DEVICE_BIG_ENDIAN);
3077}
3078
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003079uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003080{
Peter Maydell50013112015-04-26 16:49:24 +01003081 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003082}
3083
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003084uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003085{
Peter Maydell50013112015-04-26 16:49:24 +01003086 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003087}
3088
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003089uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003090{
Peter Maydell50013112015-04-26 16:49:24 +01003091 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003092}
3093
bellard84b7b8e2005-11-28 21:19:04 +00003094/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003095static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
3096 MemTxAttrs attrs,
3097 MemTxResult *result,
3098 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003099{
bellard84b7b8e2005-11-28 21:19:04 +00003100 uint8_t *ptr;
3101 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003102 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003103 hwaddr l = 8;
3104 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003105 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003106 bool release_lock = false;
bellard84b7b8e2005-11-28 21:19:04 +00003107
Paolo Bonzini41063e12015-03-18 14:21:43 +01003108 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003109 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003110 false);
3111 if (l < 8 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003112 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003113
bellard84b7b8e2005-11-28 21:19:04 +00003114 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003115 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02003116#if defined(TARGET_WORDS_BIGENDIAN)
3117 if (endian == DEVICE_LITTLE_ENDIAN) {
3118 val = bswap64(val);
3119 }
3120#else
3121 if (endian == DEVICE_BIG_ENDIAN) {
3122 val = bswap64(val);
3123 }
3124#endif
bellard84b7b8e2005-11-28 21:19:04 +00003125 } else {
3126 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003127 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003128 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003129 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003130 switch (endian) {
3131 case DEVICE_LITTLE_ENDIAN:
3132 val = ldq_le_p(ptr);
3133 break;
3134 case DEVICE_BIG_ENDIAN:
3135 val = ldq_be_p(ptr);
3136 break;
3137 default:
3138 val = ldq_p(ptr);
3139 break;
3140 }
Peter Maydell50013112015-04-26 16:49:24 +01003141 r = MEMTX_OK;
3142 }
3143 if (result) {
3144 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00003145 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003146 if (release_lock) {
3147 qemu_mutex_unlock_iothread();
3148 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003149 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00003150 return val;
3151}
3152
Peter Maydell50013112015-04-26 16:49:24 +01003153uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
3154 MemTxAttrs attrs, MemTxResult *result)
3155{
3156 return address_space_ldq_internal(as, addr, attrs, result,
3157 DEVICE_NATIVE_ENDIAN);
3158}
3159
3160uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
3161 MemTxAttrs attrs, MemTxResult *result)
3162{
3163 return address_space_ldq_internal(as, addr, attrs, result,
3164 DEVICE_LITTLE_ENDIAN);
3165}
3166
3167uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
3168 MemTxAttrs attrs, MemTxResult *result)
3169{
3170 return address_space_ldq_internal(as, addr, attrs, result,
3171 DEVICE_BIG_ENDIAN);
3172}
3173
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003174uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003175{
Peter Maydell50013112015-04-26 16:49:24 +01003176 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003177}
3178
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003179uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003180{
Peter Maydell50013112015-04-26 16:49:24 +01003181 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003182}
3183
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003184uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003185{
Peter Maydell50013112015-04-26 16:49:24 +01003186 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003187}
3188
bellardaab33092005-10-30 20:48:42 +00003189/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003190uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
3191 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003192{
3193 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01003194 MemTxResult r;
3195
3196 r = address_space_rw(as, addr, attrs, &val, 1, 0);
3197 if (result) {
3198 *result = r;
3199 }
bellardaab33092005-10-30 20:48:42 +00003200 return val;
3201}
3202
Peter Maydell50013112015-04-26 16:49:24 +01003203uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
3204{
3205 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
3206}
3207
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003208/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003209static inline uint32_t address_space_lduw_internal(AddressSpace *as,
3210 hwaddr addr,
3211 MemTxAttrs attrs,
3212 MemTxResult *result,
3213 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003214{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003215 uint8_t *ptr;
3216 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003217 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003218 hwaddr l = 2;
3219 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003220 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003221 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003222
Paolo Bonzini41063e12015-03-18 14:21:43 +01003223 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003224 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003225 false);
3226 if (l < 2 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003227 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003228
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003229 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003230 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003231#if defined(TARGET_WORDS_BIGENDIAN)
3232 if (endian == DEVICE_LITTLE_ENDIAN) {
3233 val = bswap16(val);
3234 }
3235#else
3236 if (endian == DEVICE_BIG_ENDIAN) {
3237 val = bswap16(val);
3238 }
3239#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003240 } else {
3241 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003242 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003243 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003244 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003245 switch (endian) {
3246 case DEVICE_LITTLE_ENDIAN:
3247 val = lduw_le_p(ptr);
3248 break;
3249 case DEVICE_BIG_ENDIAN:
3250 val = lduw_be_p(ptr);
3251 break;
3252 default:
3253 val = lduw_p(ptr);
3254 break;
3255 }
Peter Maydell50013112015-04-26 16:49:24 +01003256 r = MEMTX_OK;
3257 }
3258 if (result) {
3259 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003260 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003261 if (release_lock) {
3262 qemu_mutex_unlock_iothread();
3263 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003264 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003265 return val;
bellardaab33092005-10-30 20:48:42 +00003266}
3267
Peter Maydell50013112015-04-26 16:49:24 +01003268uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
3269 MemTxAttrs attrs, MemTxResult *result)
3270{
3271 return address_space_lduw_internal(as, addr, attrs, result,
3272 DEVICE_NATIVE_ENDIAN);
3273}
3274
3275uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
3276 MemTxAttrs attrs, MemTxResult *result)
3277{
3278 return address_space_lduw_internal(as, addr, attrs, result,
3279 DEVICE_LITTLE_ENDIAN);
3280}
3281
3282uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
3283 MemTxAttrs attrs, MemTxResult *result)
3284{
3285 return address_space_lduw_internal(as, addr, attrs, result,
3286 DEVICE_BIG_ENDIAN);
3287}
3288
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003289uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003290{
Peter Maydell50013112015-04-26 16:49:24 +01003291 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003292}
3293
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003294uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003295{
Peter Maydell50013112015-04-26 16:49:24 +01003296 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003297}
3298
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003299uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003300{
Peter Maydell50013112015-04-26 16:49:24 +01003301 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003302}
3303
bellard8df1cd02005-01-28 22:37:22 +00003304/* warning: addr must be aligned. The ram page is not masked as dirty
3305 and the code inside is not invalidated. It is useful if the dirty
3306 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01003307void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
3308 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00003309{
bellard8df1cd02005-01-28 22:37:22 +00003310 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003311 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003312 hwaddr l = 4;
3313 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003314 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003315 uint8_t dirty_log_mask;
Jan Kiszka4840f102015-06-18 18:47:22 +02003316 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003317
Paolo Bonzini41063e12015-03-18 14:21:43 +01003318 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003319 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003320 true);
3321 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003322 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003323
Peter Maydell50013112015-04-26 16:49:24 +01003324 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003325 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003326 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003327 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003328 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003329
Paolo Bonzini845b6212015-03-23 11:45:53 +01003330 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3331 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
Paolo Bonzini58d27072015-03-23 11:56:01 +01003332 cpu_physical_memory_set_dirty_range(addr1, 4, dirty_log_mask);
Peter Maydell50013112015-04-26 16:49:24 +01003333 r = MEMTX_OK;
3334 }
3335 if (result) {
3336 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003337 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003338 if (release_lock) {
3339 qemu_mutex_unlock_iothread();
3340 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003341 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003342}
3343
Peter Maydell50013112015-04-26 16:49:24 +01003344void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3345{
3346 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3347}
3348
bellard8df1cd02005-01-28 22:37:22 +00003349/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003350static inline void address_space_stl_internal(AddressSpace *as,
3351 hwaddr addr, uint32_t val,
3352 MemTxAttrs attrs,
3353 MemTxResult *result,
3354 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003355{
bellard8df1cd02005-01-28 22:37:22 +00003356 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003357 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003358 hwaddr l = 4;
3359 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003360 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003361 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003362
Paolo Bonzini41063e12015-03-18 14:21:43 +01003363 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003364 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003365 true);
3366 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003367 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003368
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003369#if defined(TARGET_WORDS_BIGENDIAN)
3370 if (endian == DEVICE_LITTLE_ENDIAN) {
3371 val = bswap32(val);
3372 }
3373#else
3374 if (endian == DEVICE_BIG_ENDIAN) {
3375 val = bswap32(val);
3376 }
3377#endif
Peter Maydell50013112015-04-26 16:49:24 +01003378 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003379 } else {
bellard8df1cd02005-01-28 22:37:22 +00003380 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003381 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003382 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003383 switch (endian) {
3384 case DEVICE_LITTLE_ENDIAN:
3385 stl_le_p(ptr, val);
3386 break;
3387 case DEVICE_BIG_ENDIAN:
3388 stl_be_p(ptr, val);
3389 break;
3390 default:
3391 stl_p(ptr, val);
3392 break;
3393 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003394 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003395 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003396 }
Peter Maydell50013112015-04-26 16:49:24 +01003397 if (result) {
3398 *result = r;
3399 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003400 if (release_lock) {
3401 qemu_mutex_unlock_iothread();
3402 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003403 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003404}
3405
3406void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3407 MemTxAttrs attrs, MemTxResult *result)
3408{
3409 address_space_stl_internal(as, addr, val, attrs, result,
3410 DEVICE_NATIVE_ENDIAN);
3411}
3412
3413void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3414 MemTxAttrs attrs, MemTxResult *result)
3415{
3416 address_space_stl_internal(as, addr, val, attrs, result,
3417 DEVICE_LITTLE_ENDIAN);
3418}
3419
3420void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3421 MemTxAttrs attrs, MemTxResult *result)
3422{
3423 address_space_stl_internal(as, addr, val, attrs, result,
3424 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003425}
3426
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003427void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003428{
Peter Maydell50013112015-04-26 16:49:24 +01003429 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003430}
3431
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003432void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003433{
Peter Maydell50013112015-04-26 16:49:24 +01003434 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003435}
3436
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003437void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003438{
Peter Maydell50013112015-04-26 16:49:24 +01003439 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003440}
3441
bellardaab33092005-10-30 20:48:42 +00003442/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003443void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3444 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003445{
3446 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003447 MemTxResult r;
3448
3449 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3450 if (result) {
3451 *result = r;
3452 }
3453}
3454
3455void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3456{
3457 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003458}
3459
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003460/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003461static inline void address_space_stw_internal(AddressSpace *as,
3462 hwaddr addr, uint32_t val,
3463 MemTxAttrs attrs,
3464 MemTxResult *result,
3465 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003466{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003467 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003468 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003469 hwaddr l = 2;
3470 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003471 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003472 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003473
Paolo Bonzini41063e12015-03-18 14:21:43 +01003474 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003475 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003476 if (l < 2 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003477 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003478
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003479#if defined(TARGET_WORDS_BIGENDIAN)
3480 if (endian == DEVICE_LITTLE_ENDIAN) {
3481 val = bswap16(val);
3482 }
3483#else
3484 if (endian == DEVICE_BIG_ENDIAN) {
3485 val = bswap16(val);
3486 }
3487#endif
Peter Maydell50013112015-04-26 16:49:24 +01003488 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003489 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003490 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003491 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003492 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003493 switch (endian) {
3494 case DEVICE_LITTLE_ENDIAN:
3495 stw_le_p(ptr, val);
3496 break;
3497 case DEVICE_BIG_ENDIAN:
3498 stw_be_p(ptr, val);
3499 break;
3500 default:
3501 stw_p(ptr, val);
3502 break;
3503 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003504 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003505 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003506 }
Peter Maydell50013112015-04-26 16:49:24 +01003507 if (result) {
3508 *result = r;
3509 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003510 if (release_lock) {
3511 qemu_mutex_unlock_iothread();
3512 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003513 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003514}
3515
3516void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3517 MemTxAttrs attrs, MemTxResult *result)
3518{
3519 address_space_stw_internal(as, addr, val, attrs, result,
3520 DEVICE_NATIVE_ENDIAN);
3521}
3522
3523void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3524 MemTxAttrs attrs, MemTxResult *result)
3525{
3526 address_space_stw_internal(as, addr, val, attrs, result,
3527 DEVICE_LITTLE_ENDIAN);
3528}
3529
3530void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3531 MemTxAttrs attrs, MemTxResult *result)
3532{
3533 address_space_stw_internal(as, addr, val, attrs, result,
3534 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003535}
3536
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003537void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003538{
Peter Maydell50013112015-04-26 16:49:24 +01003539 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003540}
3541
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003542void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003543{
Peter Maydell50013112015-04-26 16:49:24 +01003544 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003545}
3546
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003547void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003548{
Peter Maydell50013112015-04-26 16:49:24 +01003549 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003550}
3551
bellardaab33092005-10-30 20:48:42 +00003552/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003553void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3554 MemTxAttrs attrs, MemTxResult *result)
3555{
3556 MemTxResult r;
3557 val = tswap64(val);
3558 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3559 if (result) {
3560 *result = r;
3561 }
3562}
3563
3564void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3565 MemTxAttrs attrs, MemTxResult *result)
3566{
3567 MemTxResult r;
3568 val = cpu_to_le64(val);
3569 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3570 if (result) {
3571 *result = r;
3572 }
3573}
3574void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3575 MemTxAttrs attrs, MemTxResult *result)
3576{
3577 MemTxResult r;
3578 val = cpu_to_be64(val);
3579 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3580 if (result) {
3581 *result = r;
3582 }
3583}
3584
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003585void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003586{
Peter Maydell50013112015-04-26 16:49:24 +01003587 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003588}
3589
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003590void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003591{
Peter Maydell50013112015-04-26 16:49:24 +01003592 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003593}
3594
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003595void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003596{
Peter Maydell50013112015-04-26 16:49:24 +01003597 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003598}
3599
aliguori5e2972f2009-03-28 17:51:36 +00003600/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003601int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003602 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003603{
3604 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003605 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003606 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003607
3608 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003609 int asidx;
3610 MemTxAttrs attrs;
3611
bellard13eb76e2004-01-24 15:23:36 +00003612 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003613 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3614 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003615 /* if no physical page mapped, return an error */
3616 if (phys_addr == -1)
3617 return -1;
3618 l = (page + TARGET_PAGE_SIZE) - addr;
3619 if (l > len)
3620 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003621 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003622 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003623 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3624 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003625 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003626 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3627 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003628 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003629 }
bellard13eb76e2004-01-24 15:23:36 +00003630 len -= l;
3631 buf += l;
3632 addr += l;
3633 }
3634 return 0;
3635}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003636
3637/*
3638 * Allows code that needs to deal with migration bitmaps etc to still be built
3639 * target independent.
3640 */
3641size_t qemu_target_page_bits(void)
3642{
3643 return TARGET_PAGE_BITS;
3644}
3645
Paul Brooka68fe892010-03-01 00:08:59 +00003646#endif
bellard13eb76e2004-01-24 15:23:36 +00003647
Blue Swirl8e4a4242013-01-06 18:30:17 +00003648/*
3649 * A helper function for the _utterly broken_ virtio device model to find out if
3650 * it's running on a big endian machine. Don't do this at home kids!
3651 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003652bool target_words_bigendian(void);
3653bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003654{
3655#if defined(TARGET_WORDS_BIGENDIAN)
3656 return true;
3657#else
3658 return false;
3659#endif
3660}
3661
Wen Congyang76f35532012-05-07 12:04:18 +08003662#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003663bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003664{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003665 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003666 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003667 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003668
Paolo Bonzini41063e12015-03-18 14:21:43 +01003669 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003670 mr = address_space_translate(&address_space_memory,
3671 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003672
Paolo Bonzini41063e12015-03-18 14:21:43 +01003673 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3674 rcu_read_unlock();
3675 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003676}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003677
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003678int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003679{
3680 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003681 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003682
Mike Day0dc3f442013-09-05 14:41:35 -04003683 rcu_read_lock();
3684 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003685 ret = func(block->idstr, block->host, block->offset,
3686 block->used_length, opaque);
3687 if (ret) {
3688 break;
3689 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003690 }
Mike Day0dc3f442013-09-05 14:41:35 -04003691 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003692 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003693}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003694#endif