blob: bc37c7b485233d663053e5a14221df362fff8c9d [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010031#endif
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060032#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010033#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010034#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020035#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010036#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010037#include "qemu/timer.h"
38#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020039#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010041#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010042#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000043#if defined(CONFIG_USER_ONLY)
44#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010045#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010046#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010047#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000048#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010049#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040050#include "qemu/rcu_queue.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000052#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000053
Paolo Bonzini022c62c2012-12-17 18:19:49 +010054#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020055#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020056
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020057#include "qemu/range.h"
58
blueswir1db7b5422007-05-26 17:36:03 +000059//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000060
pbrook99773bd2006-04-16 15:14:59 +000061#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020062static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000063
Mike Day0dc3f442013-09-05 14:41:35 -040064/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
65 * are protected by the ramlist lock.
66 */
Mike Day0d53d9f2015-01-21 13:45:24 +010067RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030068
69static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030070static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030071
Avi Kivityf6790af2012-10-02 20:13:51 +020072AddressSpace address_space_io;
73AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020074
Paolo Bonzini0844e002013-05-24 14:37:28 +020075MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020076static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020077
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080078/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
79#define RAM_PREALLOC (1 << 0)
80
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080081/* RAM is mmap-ed with MAP_SHARED */
82#define RAM_SHARED (1 << 1)
83
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020084/* Only a portion of RAM (used_length) is actually used, and migrated.
85 * This used_length size can change across reboots.
86 */
87#define RAM_RESIZEABLE (1 << 2)
88
pbrooke2eef172008-06-08 01:09:01 +000089#endif
bellard9fa3e852004-01-04 18:06:42 +000090
Andreas Färberbdc44642013-06-24 23:50:24 +020091struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000092/* current CPU in the current thread. It is only valid inside
93 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020094DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000095/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000096 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000097 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010098int use_icount;
bellard6a00d602005-11-21 23:25:50 +000099
pbrooke2eef172008-06-08 01:09:01 +0000100#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200101
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200102typedef struct PhysPageEntry PhysPageEntry;
103
104struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200105 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200106 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200107 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200108 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200109};
110
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200111#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
112
Paolo Bonzini03f49952013-11-07 17:14:36 +0100113/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100114#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100115
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200116#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100117#define P_L2_SIZE (1 << P_L2_BITS)
118
119#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
120
121typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200122
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200123typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100124 struct rcu_head rcu;
125
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200126 unsigned sections_nb;
127 unsigned sections_nb_alloc;
128 unsigned nodes_nb;
129 unsigned nodes_nb_alloc;
130 Node *nodes;
131 MemoryRegionSection *sections;
132} PhysPageMap;
133
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200134struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100135 struct rcu_head rcu;
136
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200137 /* This is a multi-level map on the physical address space.
138 * The bottom level has pointers to MemoryRegionSections.
139 */
140 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200141 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200142 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200143};
144
Jan Kiszka90260c62013-05-26 21:46:51 +0200145#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
146typedef struct subpage_t {
147 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200148 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200149 hwaddr base;
150 uint16_t sub_section[TARGET_PAGE_SIZE];
151} subpage_t;
152
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200153#define PHYS_SECTION_UNASSIGNED 0
154#define PHYS_SECTION_NOTDIRTY 1
155#define PHYS_SECTION_ROM 2
156#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200157
pbrooke2eef172008-06-08 01:09:01 +0000158static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300159static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000160static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000161
Avi Kivity1ec9b902012-01-02 12:47:48 +0200162static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000163#endif
bellard54936002003-05-13 00:25:15 +0000164
Paul Brook6d9a1302010-02-28 23:55:53 +0000165#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200166
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200167static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200168{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200169 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
170 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
171 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
172 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200173 }
174}
175
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200176static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200177{
178 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200179 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200180
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200181 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200182 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200183 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100184 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200185 map->nodes[ret][i].skip = 1;
186 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200187 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200188 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200189}
190
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200191static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
192 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200193 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200194{
195 PhysPageEntry *p;
196 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100197 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200198
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200199 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200200 lp->ptr = phys_map_node_alloc(map);
201 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200202 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100203 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200204 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200205 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200206 }
207 }
208 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200209 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200210 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100211 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200212
Paolo Bonzini03f49952013-11-07 17:14:36 +0100213 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200214 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200215 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200216 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200217 *index += step;
218 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200219 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200220 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200221 }
222 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200223 }
224}
225
Avi Kivityac1970f2012-10-03 16:22:53 +0200226static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200227 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200228 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000229{
Avi Kivity29990972012-02-13 20:21:20 +0200230 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200231 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000232
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200233 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000234}
235
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200236/* Compact a non leaf page entry. Simply detect that the entry has a single child,
237 * and update our entry so we can skip it and go directly to the destination.
238 */
239static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
240{
241 unsigned valid_ptr = P_L2_SIZE;
242 int valid = 0;
243 PhysPageEntry *p;
244 int i;
245
246 if (lp->ptr == PHYS_MAP_NODE_NIL) {
247 return;
248 }
249
250 p = nodes[lp->ptr];
251 for (i = 0; i < P_L2_SIZE; i++) {
252 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
253 continue;
254 }
255
256 valid_ptr = i;
257 valid++;
258 if (p[i].skip) {
259 phys_page_compact(&p[i], nodes, compacted);
260 }
261 }
262
263 /* We can only compress if there's only one child. */
264 if (valid != 1) {
265 return;
266 }
267
268 assert(valid_ptr < P_L2_SIZE);
269
270 /* Don't compress if it won't fit in the # of bits we have. */
271 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
272 return;
273 }
274
275 lp->ptr = p[valid_ptr].ptr;
276 if (!p[valid_ptr].skip) {
277 /* If our only child is a leaf, make this a leaf. */
278 /* By design, we should have made this node a leaf to begin with so we
279 * should never reach here.
280 * But since it's so simple to handle this, let's do it just in case we
281 * change this rule.
282 */
283 lp->skip = 0;
284 } else {
285 lp->skip += p[valid_ptr].skip;
286 }
287}
288
289static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
290{
291 DECLARE_BITMAP(compacted, nodes_nb);
292
293 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200294 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200295 }
296}
297
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200298static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200299 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000300{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200301 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200302 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200303 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200304
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200305 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200306 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200307 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200308 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200309 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100310 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200311 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200312
313 if (sections[lp.ptr].size.hi ||
314 range_covers_byte(sections[lp.ptr].offset_within_address_space,
315 sections[lp.ptr].size.lo, addr)) {
316 return &sections[lp.ptr];
317 } else {
318 return &sections[PHYS_SECTION_UNASSIGNED];
319 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200320}
321
Blue Swirle5548612012-04-21 13:08:33 +0000322bool memory_region_is_unassigned(MemoryRegion *mr)
323{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200324 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000325 && mr != &io_mem_watch;
326}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200327
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100328/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200329static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200330 hwaddr addr,
331 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200332{
Jan Kiszka90260c62013-05-26 21:46:51 +0200333 MemoryRegionSection *section;
334 subpage_t *subpage;
335
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200336 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200337 if (resolve_subpage && section->mr->subpage) {
338 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200339 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200340 }
341 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200342}
343
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100344/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200345static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200346address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200347 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200348{
349 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100350 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200351
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200352 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200353 /* Compute offset within MemoryRegionSection */
354 addr -= section->offset_within_address_space;
355
356 /* Compute offset within MemoryRegion */
357 *xlat = addr + section->offset_within_region;
358
359 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100360 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200361 return section;
362}
Jan Kiszka90260c62013-05-26 21:46:51 +0200363
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100364static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
365{
366 if (memory_region_is_ram(mr)) {
367 return !(is_write && mr->readonly);
368 }
369 if (memory_region_is_romd(mr)) {
370 return !is_write;
371 }
372
373 return false;
374}
375
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200376MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
377 hwaddr *xlat, hwaddr *plen,
378 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200379{
Avi Kivity30951152012-10-30 13:47:46 +0200380 IOMMUTLBEntry iotlb;
381 MemoryRegionSection *section;
382 MemoryRegion *mr;
383 hwaddr len = *plen;
384
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100385 rcu_read_lock();
Avi Kivity30951152012-10-30 13:47:46 +0200386 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100387 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
388 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200389 mr = section->mr;
390
391 if (!mr->iommu_ops) {
392 break;
393 }
394
Le Tan8d7b8cb2014-08-16 13:55:37 +0800395 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200396 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
397 | (addr & iotlb.addr_mask));
398 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
399 if (!(iotlb.perm & (1 << is_write))) {
400 mr = &io_mem_unassigned;
401 break;
402 }
403
404 as = iotlb.target_as;
405 }
406
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000407 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100408 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
409 len = MIN(page, len);
410 }
411
Avi Kivity30951152012-10-30 13:47:46 +0200412 *plen = len;
413 *xlat = addr;
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100414 rcu_read_unlock();
Avi Kivity30951152012-10-30 13:47:46 +0200415 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200416}
417
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100418/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200419MemoryRegionSection *
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200420address_space_translate_for_iotlb(CPUState *cpu, hwaddr addr,
421 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200422{
Avi Kivity30951152012-10-30 13:47:46 +0200423 MemoryRegionSection *section;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200424 section = address_space_translate_internal(cpu->memory_dispatch,
425 addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200426
427 assert(!section->mr->iommu_ops);
428 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200429}
bellard9fa3e852004-01-04 18:06:42 +0000430#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000431
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200432void cpu_exec_init_all(void)
433{
434#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700435 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200436 memory_map_init();
437 io_mem_init();
438#endif
439}
440
Andreas Färberb170fce2013-01-20 20:23:22 +0100441#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000442
Juan Quintelae59fb372009-09-29 22:48:21 +0200443static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200444{
Andreas Färber259186a2013-01-17 18:51:17 +0100445 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200446
aurel323098dba2009-03-07 21:28:24 +0000447 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
448 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100449 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100450 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000451
452 return 0;
453}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200454
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400455static int cpu_common_pre_load(void *opaque)
456{
457 CPUState *cpu = opaque;
458
Paolo Bonziniadee6422014-12-19 12:53:14 +0100459 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400460
461 return 0;
462}
463
464static bool cpu_common_exception_index_needed(void *opaque)
465{
466 CPUState *cpu = opaque;
467
Paolo Bonziniadee6422014-12-19 12:53:14 +0100468 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400469}
470
471static const VMStateDescription vmstate_cpu_common_exception_index = {
472 .name = "cpu_common/exception_index",
473 .version_id = 1,
474 .minimum_version_id = 1,
475 .fields = (VMStateField[]) {
476 VMSTATE_INT32(exception_index, CPUState),
477 VMSTATE_END_OF_LIST()
478 }
479};
480
Andreas Färber1a1562f2013-06-17 04:09:11 +0200481const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200482 .name = "cpu_common",
483 .version_id = 1,
484 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400485 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200486 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200487 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100488 VMSTATE_UINT32(halted, CPUState),
489 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200490 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400491 },
492 .subsections = (VMStateSubsection[]) {
493 {
494 .vmsd = &vmstate_cpu_common_exception_index,
495 .needed = cpu_common_exception_index_needed,
496 } , {
497 /* empty */
498 }
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200499 }
500};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200501
pbrook9656f322008-07-01 20:01:19 +0000502#endif
503
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100504CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400505{
Andreas Färberbdc44642013-06-24 23:50:24 +0200506 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400507
Andreas Färberbdc44642013-06-24 23:50:24 +0200508 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100509 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200510 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100511 }
Glauber Costa950f1472009-06-09 12:15:18 -0400512 }
513
Andreas Färberbdc44642013-06-24 23:50:24 +0200514 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400515}
516
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000517#if !defined(CONFIG_USER_ONLY)
518void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
519{
520 /* We only support one address space per cpu at the moment. */
521 assert(cpu->as == as);
522
523 if (cpu->tcg_as_listener) {
524 memory_listener_unregister(cpu->tcg_as_listener);
525 } else {
526 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
527 }
528 cpu->tcg_as_listener->commit = tcg_commit;
529 memory_listener_register(cpu->tcg_as_listener, as);
530}
531#endif
532
Andreas Färber9349b4f2012-03-14 01:38:32 +0100533void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000534{
Andreas Färber9f09e182012-05-03 06:59:07 +0200535 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100536 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200537 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000538 int cpu_index;
539
pbrookc2764712009-03-07 15:24:59 +0000540#if defined(CONFIG_USER_ONLY)
541 cpu_list_lock();
542#endif
bellard6a00d602005-11-21 23:25:50 +0000543 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200544 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000545 cpu_index++;
546 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100547 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100548 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200549 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200550 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100551#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000552 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200553 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100554#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200555 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000556#if defined(CONFIG_USER_ONLY)
557 cpu_list_unlock();
558#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200559 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
560 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
561 }
pbrookb3c77242008-06-30 16:31:04 +0000562#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600563 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000564 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100565 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200566 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000567#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100568 if (cc->vmsd != NULL) {
569 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
570 }
bellardfd6ce8f2003-05-14 19:00:11 +0000571}
572
Paul Brook94df27f2010-02-28 23:47:45 +0000573#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200574static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000575{
576 tb_invalidate_phys_page_range(pc, pc + 1, 0);
577}
578#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200579static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400580{
Max Filippove8262a12013-09-27 22:29:17 +0400581 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
582 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000583 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100584 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400585 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400586}
bellardc27004e2005-01-03 23:35:10 +0000587#endif
bellardd720b932004-04-25 17:57:43 +0000588
Paul Brookc527ee82010-03-01 03:31:14 +0000589#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200590void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000591
592{
593}
594
Peter Maydell3ee887e2014-09-12 14:06:48 +0100595int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
596 int flags)
597{
598 return -ENOSYS;
599}
600
601void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
602{
603}
604
Andreas Färber75a34032013-09-02 16:57:02 +0200605int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000606 int flags, CPUWatchpoint **watchpoint)
607{
608 return -ENOSYS;
609}
610#else
pbrook6658ffb2007-03-16 23:58:11 +0000611/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200612int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000613 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000614{
aliguoric0ce9982008-11-25 22:13:57 +0000615 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000616
Peter Maydell05068c02014-09-12 14:06:48 +0100617 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700618 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200619 error_report("tried to set invalid watchpoint at %"
620 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000621 return -EINVAL;
622 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500623 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000624
aliguoria1d1bb32008-11-18 20:07:32 +0000625 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100626 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000627 wp->flags = flags;
628
aliguori2dc9f412008-11-18 20:56:59 +0000629 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200630 if (flags & BP_GDB) {
631 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
632 } else {
633 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
634 }
aliguoria1d1bb32008-11-18 20:07:32 +0000635
Andreas Färber31b030d2013-09-04 01:29:02 +0200636 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000637
638 if (watchpoint)
639 *watchpoint = wp;
640 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000641}
642
aliguoria1d1bb32008-11-18 20:07:32 +0000643/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200644int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000645 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000646{
aliguoria1d1bb32008-11-18 20:07:32 +0000647 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000648
Andreas Färberff4700b2013-08-26 18:23:18 +0200649 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100650 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000651 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200652 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000653 return 0;
654 }
655 }
aliguoria1d1bb32008-11-18 20:07:32 +0000656 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000657}
658
aliguoria1d1bb32008-11-18 20:07:32 +0000659/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200660void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000661{
Andreas Färberff4700b2013-08-26 18:23:18 +0200662 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000663
Andreas Färber31b030d2013-09-04 01:29:02 +0200664 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000665
Anthony Liguori7267c092011-08-20 22:09:37 -0500666 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000667}
668
aliguoria1d1bb32008-11-18 20:07:32 +0000669/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200670void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000671{
aliguoric0ce9982008-11-25 22:13:57 +0000672 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000673
Andreas Färberff4700b2013-08-26 18:23:18 +0200674 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200675 if (wp->flags & mask) {
676 cpu_watchpoint_remove_by_ref(cpu, wp);
677 }
aliguoric0ce9982008-11-25 22:13:57 +0000678 }
aliguoria1d1bb32008-11-18 20:07:32 +0000679}
Peter Maydell05068c02014-09-12 14:06:48 +0100680
681/* Return true if this watchpoint address matches the specified
682 * access (ie the address range covered by the watchpoint overlaps
683 * partially or completely with the address range covered by the
684 * access).
685 */
686static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
687 vaddr addr,
688 vaddr len)
689{
690 /* We know the lengths are non-zero, but a little caution is
691 * required to avoid errors in the case where the range ends
692 * exactly at the top of the address space and so addr + len
693 * wraps round to zero.
694 */
695 vaddr wpend = wp->vaddr + wp->len - 1;
696 vaddr addrend = addr + len - 1;
697
698 return !(addr > wpend || wp->vaddr > addrend);
699}
700
Paul Brookc527ee82010-03-01 03:31:14 +0000701#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000702
703/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200704int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000705 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000706{
aliguoric0ce9982008-11-25 22:13:57 +0000707 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000708
Anthony Liguori7267c092011-08-20 22:09:37 -0500709 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000710
711 bp->pc = pc;
712 bp->flags = flags;
713
aliguori2dc9f412008-11-18 20:56:59 +0000714 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200715 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200716 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200717 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200718 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200719 }
aliguoria1d1bb32008-11-18 20:07:32 +0000720
Andreas Färberf0c3c502013-08-26 21:22:53 +0200721 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000722
Andreas Färber00b941e2013-06-29 18:55:54 +0200723 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000724 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200725 }
aliguoria1d1bb32008-11-18 20:07:32 +0000726 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000727}
728
729/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200730int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000731{
aliguoria1d1bb32008-11-18 20:07:32 +0000732 CPUBreakpoint *bp;
733
Andreas Färberf0c3c502013-08-26 21:22:53 +0200734 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000735 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200736 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000737 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000738 }
bellard4c3a88a2003-07-26 12:06:08 +0000739 }
aliguoria1d1bb32008-11-18 20:07:32 +0000740 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000741}
742
aliguoria1d1bb32008-11-18 20:07:32 +0000743/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200744void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000745{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200746 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
747
748 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000749
Anthony Liguori7267c092011-08-20 22:09:37 -0500750 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000751}
752
753/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200754void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000755{
aliguoric0ce9982008-11-25 22:13:57 +0000756 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000757
Andreas Färberf0c3c502013-08-26 21:22:53 +0200758 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200759 if (bp->flags & mask) {
760 cpu_breakpoint_remove_by_ref(cpu, bp);
761 }
aliguoric0ce9982008-11-25 22:13:57 +0000762 }
bellard4c3a88a2003-07-26 12:06:08 +0000763}
764
bellardc33a3462003-07-29 20:50:33 +0000765/* enable or disable single step mode. EXCP_DEBUG is returned by the
766 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200767void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000768{
Andreas Färbered2803d2013-06-21 20:20:45 +0200769 if (cpu->singlestep_enabled != enabled) {
770 cpu->singlestep_enabled = enabled;
771 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200772 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200773 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100774 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000775 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200776 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000777 tb_flush(env);
778 }
bellardc33a3462003-07-29 20:50:33 +0000779 }
bellardc33a3462003-07-29 20:50:33 +0000780}
781
Andreas Färbera47dddd2013-09-03 17:38:47 +0200782void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000783{
784 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000785 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000786
787 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000788 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000789 fprintf(stderr, "qemu: fatal: ");
790 vfprintf(stderr, fmt, ap);
791 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200792 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000793 if (qemu_log_enabled()) {
794 qemu_log("qemu: fatal: ");
795 qemu_log_vprintf(fmt, ap2);
796 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200797 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000798 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000799 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000800 }
pbrook493ae1f2007-11-23 16:53:59 +0000801 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000802 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200803#if defined(CONFIG_USER_ONLY)
804 {
805 struct sigaction act;
806 sigfillset(&act.sa_mask);
807 act.sa_handler = SIG_DFL;
808 sigaction(SIGABRT, &act, NULL);
809 }
810#endif
bellard75012672003-06-21 13:11:07 +0000811 abort();
812}
813
bellard01243112004-01-04 15:48:17 +0000814#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400815/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200816static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
817{
818 RAMBlock *block;
819
Paolo Bonzini43771532013-09-09 17:58:40 +0200820 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200821 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200822 goto found;
823 }
Mike Day0dc3f442013-09-05 14:41:35 -0400824 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200825 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200826 goto found;
827 }
828 }
829
830 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
831 abort();
832
833found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200834 /* It is safe to write mru_block outside the iothread lock. This
835 * is what happens:
836 *
837 * mru_block = xxx
838 * rcu_read_unlock()
839 * xxx removed from list
840 * rcu_read_lock()
841 * read mru_block
842 * mru_block = NULL;
843 * call_rcu(reclaim_ramblock, xxx);
844 * rcu_read_unlock()
845 *
846 * atomic_rcu_set is not needed here. The block was already published
847 * when it was placed into the list. Here we're just making an extra
848 * copy of the pointer.
849 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200850 ram_list.mru_block = block;
851 return block;
852}
853
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200854static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000855{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200856 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200857 RAMBlock *block;
858 ram_addr_t end;
859
860 end = TARGET_PAGE_ALIGN(start + length);
861 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000862
Mike Day0dc3f442013-09-05 14:41:35 -0400863 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200864 block = qemu_get_ram_block(start);
865 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200866 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000867 cpu_tlb_reset_dirty_all(start1, length);
Mike Day0dc3f442013-09-05 14:41:35 -0400868 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200869}
870
871/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200872void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200873 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200874{
Juan Quintelad24981d2012-05-22 00:42:40 +0200875 if (length == 0)
876 return;
Michael S. Tsirkinc8d6f662014-11-17 17:54:07 +0200877 cpu_physical_memory_clear_dirty_range_type(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200878
879 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200880 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200881 }
bellard1ccde1c2004-02-06 19:46:14 +0000882}
883
Juan Quintela981fdf22013-10-10 11:54:09 +0200884static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000885{
886 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000887}
888
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100889/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +0200890hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200891 MemoryRegionSection *section,
892 target_ulong vaddr,
893 hwaddr paddr, hwaddr xlat,
894 int prot,
895 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000896{
Avi Kivitya8170e52012-10-23 12:30:10 +0200897 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000898 CPUWatchpoint *wp;
899
Blue Swirlcc5bea62012-04-14 14:56:48 +0000900 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000901 /* Normal RAM. */
902 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200903 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000904 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200905 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000906 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200907 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000908 }
909 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100910 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200911 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000912 }
913
914 /* Make accesses to pages with watchpoints go via the
915 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200916 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100917 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +0000918 /* Avoid trapping reads of pages with a write breakpoint. */
919 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200920 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000921 *address |= TLB_MMIO;
922 break;
923 }
924 }
925 }
926
927 return iotlb;
928}
bellard9fa3e852004-01-04 18:06:42 +0000929#endif /* defined(CONFIG_USER_ONLY) */
930
pbrooke2eef172008-06-08 01:09:01 +0000931#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000932
Anthony Liguoric227f092009-10-01 16:12:16 -0500933static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200934 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200935static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200936
Igor Mammedova2b257d2014-10-31 16:38:37 +0000937static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
938 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200939
940/*
941 * Set a custom physical guest memory alloator.
942 * Accelerators with unusual needs may need this. Hopefully, we can
943 * get rid of it eventually.
944 */
Igor Mammedova2b257d2014-10-31 16:38:37 +0000945void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +0200946{
947 phys_mem_alloc = alloc;
948}
949
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200950static uint16_t phys_section_add(PhysPageMap *map,
951 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200952{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200953 /* The physical section number is ORed with a page-aligned
954 * pointer to produce the iotlb entries. Thus it should
955 * never overflow into the page-aligned value.
956 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200957 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200958
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200959 if (map->sections_nb == map->sections_nb_alloc) {
960 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
961 map->sections = g_renew(MemoryRegionSection, map->sections,
962 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200963 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200964 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200965 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200966 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200967}
968
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200969static void phys_section_destroy(MemoryRegion *mr)
970{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200971 memory_region_unref(mr);
972
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200973 if (mr->subpage) {
974 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -0700975 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200976 g_free(subpage);
977 }
978}
979
Paolo Bonzini60926662013-05-29 12:30:26 +0200980static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200981{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200982 while (map->sections_nb > 0) {
983 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200984 phys_section_destroy(section->mr);
985 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200986 g_free(map->sections);
987 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200988}
989
Avi Kivityac1970f2012-10-03 16:22:53 +0200990static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200991{
992 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200993 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200994 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200995 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200996 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200997 MemoryRegionSection subsection = {
998 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200999 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001000 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001001 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001002
Avi Kivityf3705d52012-03-08 16:16:34 +02001003 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001004
Avi Kivityf3705d52012-03-08 16:16:34 +02001005 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001006 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001007 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001008 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001009 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001010 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001011 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001012 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001013 }
1014 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001015 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001016 subpage_register(subpage, start, end,
1017 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001018}
1019
1020
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001021static void register_multipage(AddressSpaceDispatch *d,
1022 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001023{
Avi Kivitya8170e52012-10-23 12:30:10 +02001024 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001025 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001026 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1027 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001028
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001029 assert(num_pages);
1030 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001031}
1032
Avi Kivityac1970f2012-10-03 16:22:53 +02001033static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001034{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001035 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001036 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001037 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001038 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001039
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001040 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1041 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1042 - now.offset_within_address_space;
1043
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001044 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001045 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001046 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001047 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001048 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001049 while (int128_ne(remain.size, now.size)) {
1050 remain.size = int128_sub(remain.size, now.size);
1051 remain.offset_within_address_space += int128_get64(now.size);
1052 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001053 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001054 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001055 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001056 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001057 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001058 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001059 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001060 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001061 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001062 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001063 }
1064}
1065
Sheng Yang62a27442010-01-26 19:21:16 +08001066void qemu_flush_coalesced_mmio_buffer(void)
1067{
1068 if (kvm_enabled())
1069 kvm_flush_coalesced_mmio_buffer();
1070}
1071
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001072void qemu_mutex_lock_ramlist(void)
1073{
1074 qemu_mutex_lock(&ram_list.mutex);
1075}
1076
1077void qemu_mutex_unlock_ramlist(void)
1078{
1079 qemu_mutex_unlock(&ram_list.mutex);
1080}
1081
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001082#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001083
1084#include <sys/vfs.h>
1085
1086#define HUGETLBFS_MAGIC 0x958458f6
1087
Hu Taofc7a5802014-09-09 13:28:01 +08001088static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001089{
1090 struct statfs fs;
1091 int ret;
1092
1093 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001094 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001095 } while (ret != 0 && errno == EINTR);
1096
1097 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001098 error_setg_errno(errp, errno, "failed to get page size of file %s",
1099 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001100 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001101 }
1102
1103 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001104 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001105
1106 return fs.f_bsize;
1107}
1108
Alex Williamson04b16652010-07-02 11:13:17 -06001109static void *file_ram_alloc(RAMBlock *block,
1110 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001111 const char *path,
1112 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001113{
1114 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001115 char *sanitized_name;
1116 char *c;
Hu Tao557529d2014-09-09 13:28:00 +08001117 void *area = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001118 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001119 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001120 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001121
Hu Taofc7a5802014-09-09 13:28:01 +08001122 hpagesize = gethugepagesize(path, &local_err);
1123 if (local_err) {
1124 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001125 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001126 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001127 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001128
1129 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001130 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1131 "or larger than huge page size 0x%" PRIx64,
1132 memory, hpagesize);
1133 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001134 }
1135
1136 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001137 error_setg(errp,
1138 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001139 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001140 }
1141
Peter Feiner8ca761f2013-03-04 13:54:25 -05001142 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Peter Crosthwaite83234bf2014-08-14 23:54:29 -07001143 sanitized_name = g_strdup(memory_region_name(block->mr));
Peter Feiner8ca761f2013-03-04 13:54:25 -05001144 for (c = sanitized_name; *c != '\0'; c++) {
1145 if (*c == '/')
1146 *c = '_';
1147 }
1148
1149 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1150 sanitized_name);
1151 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001152
1153 fd = mkstemp(filename);
1154 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001155 error_setg_errno(errp, errno,
1156 "unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001157 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001158 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001159 }
1160 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001161 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001162
1163 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1164
1165 /*
1166 * ftruncate is not supported by hugetlbfs in older
1167 * hosts, so don't bother bailing out on errors.
1168 * If anything goes wrong with it under other filesystems,
1169 * mmap will fail.
1170 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001171 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001172 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001173 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001174
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001175 area = mmap(0, memory, PROT_READ | PROT_WRITE,
1176 (block->flags & RAM_SHARED ? MAP_SHARED : MAP_PRIVATE),
1177 fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001178 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001179 error_setg_errno(errp, errno,
1180 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001181 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001182 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001183 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001184
1185 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001186 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001187 }
1188
Alex Williamson04b16652010-07-02 11:13:17 -06001189 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001190 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001191
1192error:
1193 if (mem_prealloc) {
Gonglei81b07352015-02-25 12:22:31 +08001194 error_report("%s", error_get_pretty(*errp));
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001195 exit(1);
1196 }
1197 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001198}
1199#endif
1200
Mike Day0dc3f442013-09-05 14:41:35 -04001201/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001202static ram_addr_t find_ram_offset(ram_addr_t size)
1203{
Alex Williamson04b16652010-07-02 11:13:17 -06001204 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001205 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001206
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001207 assert(size != 0); /* it would hand out same offset multiple times */
1208
Mike Day0dc3f442013-09-05 14:41:35 -04001209 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001210 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001211 }
Alex Williamson04b16652010-07-02 11:13:17 -06001212
Mike Day0dc3f442013-09-05 14:41:35 -04001213 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001214 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001215
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001216 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001217
Mike Day0dc3f442013-09-05 14:41:35 -04001218 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001219 if (next_block->offset >= end) {
1220 next = MIN(next, next_block->offset);
1221 }
1222 }
1223 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001224 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001225 mingap = next - end;
1226 }
1227 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001228
1229 if (offset == RAM_ADDR_MAX) {
1230 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1231 (uint64_t)size);
1232 abort();
1233 }
1234
Alex Williamson04b16652010-07-02 11:13:17 -06001235 return offset;
1236}
1237
Juan Quintela652d7ec2012-07-20 10:37:54 +02001238ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001239{
Alex Williamsond17b5282010-06-25 11:08:38 -06001240 RAMBlock *block;
1241 ram_addr_t last = 0;
1242
Mike Day0dc3f442013-09-05 14:41:35 -04001243 rcu_read_lock();
1244 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001245 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001246 }
Mike Day0dc3f442013-09-05 14:41:35 -04001247 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001248 return last;
1249}
1250
Jason Baronddb97f12012-08-02 15:44:16 -04001251static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1252{
1253 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001254
1255 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001256 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001257 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1258 if (ret) {
1259 perror("qemu_madvise");
1260 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1261 "but dump_guest_core=off specified\n");
1262 }
1263 }
1264}
1265
Mike Day0dc3f442013-09-05 14:41:35 -04001266/* Called within an RCU critical section, or while the ramlist lock
1267 * is held.
1268 */
Hu Tao20cfe882014-04-02 15:13:26 +08001269static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001270{
Hu Tao20cfe882014-04-02 15:13:26 +08001271 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001272
Mike Day0dc3f442013-09-05 14:41:35 -04001273 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001274 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001275 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001276 }
1277 }
Hu Tao20cfe882014-04-02 15:13:26 +08001278
1279 return NULL;
1280}
1281
Mike Dayae3a7042013-09-05 14:41:35 -04001282/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001283void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1284{
Mike Dayae3a7042013-09-05 14:41:35 -04001285 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001286
Mike Day0dc3f442013-09-05 14:41:35 -04001287 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001288 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001289 assert(new_block);
1290 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001291
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001292 if (dev) {
1293 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001294 if (id) {
1295 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001296 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001297 }
1298 }
1299 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1300
Mike Day0dc3f442013-09-05 14:41:35 -04001301 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001302 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001303 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1304 new_block->idstr);
1305 abort();
1306 }
1307 }
Mike Day0dc3f442013-09-05 14:41:35 -04001308 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001309}
1310
Mike Dayae3a7042013-09-05 14:41:35 -04001311/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001312void qemu_ram_unset_idstr(ram_addr_t addr)
1313{
Mike Dayae3a7042013-09-05 14:41:35 -04001314 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001315
Mike Dayae3a7042013-09-05 14:41:35 -04001316 /* FIXME: arch_init.c assumes that this is not called throughout
1317 * migration. Ignore the problem since hot-unplug during migration
1318 * does not work anyway.
1319 */
1320
Mike Day0dc3f442013-09-05 14:41:35 -04001321 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001322 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001323 if (block) {
1324 memset(block->idstr, 0, sizeof(block->idstr));
1325 }
Mike Day0dc3f442013-09-05 14:41:35 -04001326 rcu_read_unlock();
Hu Tao20cfe882014-04-02 15:13:26 +08001327}
1328
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001329static int memory_try_enable_merging(void *addr, size_t len)
1330{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001331 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001332 /* disabled by the user */
1333 return 0;
1334 }
1335
1336 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1337}
1338
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001339/* Only legal before guest might have detected the memory size: e.g. on
1340 * incoming migration, or right after reset.
1341 *
1342 * As memory core doesn't know how is memory accessed, it is up to
1343 * resize callback to update device state and/or add assertions to detect
1344 * misuse, if necessary.
1345 */
1346int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1347{
1348 RAMBlock *block = find_ram_block(base);
1349
1350 assert(block);
1351
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001352 newsize = TARGET_PAGE_ALIGN(newsize);
1353
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001354 if (block->used_length == newsize) {
1355 return 0;
1356 }
1357
1358 if (!(block->flags & RAM_RESIZEABLE)) {
1359 error_setg_errno(errp, EINVAL,
1360 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1361 " in != 0x" RAM_ADDR_FMT, block->idstr,
1362 newsize, block->used_length);
1363 return -EINVAL;
1364 }
1365
1366 if (block->max_length < newsize) {
1367 error_setg_errno(errp, EINVAL,
1368 "Length too large: %s: 0x" RAM_ADDR_FMT
1369 " > 0x" RAM_ADDR_FMT, block->idstr,
1370 newsize, block->max_length);
1371 return -EINVAL;
1372 }
1373
1374 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1375 block->used_length = newsize;
1376 cpu_physical_memory_set_dirty_range(block->offset, block->used_length);
1377 memory_region_set_size(block->mr, newsize);
1378 if (block->resized) {
1379 block->resized(block->idstr, newsize, block->host);
1380 }
1381 return 0;
1382}
1383
Hu Taoef701d72014-09-09 13:27:54 +08001384static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001385{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001386 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001387 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001388 ram_addr_t old_ram_size, new_ram_size;
1389
1390 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001391
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001392 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001393 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001394
1395 if (!new_block->host) {
1396 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001397 xen_ram_alloc(new_block->offset, new_block->max_length,
1398 new_block->mr);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001399 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001400 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001401 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001402 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001403 error_setg_errno(errp, errno,
1404 "cannot set up guest memory '%s'",
1405 memory_region_name(new_block->mr));
1406 qemu_mutex_unlock_ramlist();
1407 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001408 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001409 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001410 }
1411 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001412
Mike Day0d53d9f2015-01-21 13:45:24 +01001413 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1414 * QLIST (which has an RCU-friendly variant) does not have insertion at
1415 * tail, so save the last element in last_block.
1416 */
Mike Day0dc3f442013-09-05 14:41:35 -04001417 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001418 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001419 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001420 break;
1421 }
1422 }
1423 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001424 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001425 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001426 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001427 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001428 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001429 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001430 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001431
Mike Day0dc3f442013-09-05 14:41:35 -04001432 /* Write list before version */
1433 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001434 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001435 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001436
Juan Quintela2152f5c2013-10-08 13:52:02 +02001437 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1438
1439 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001440 int i;
Mike Dayae3a7042013-09-05 14:41:35 -04001441
1442 /* ram_list.dirty_memory[] is protected by the iothread lock. */
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001443 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1444 ram_list.dirty_memory[i] =
1445 bitmap_zero_extend(ram_list.dirty_memory[i],
1446 old_ram_size, new_ram_size);
1447 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001448 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001449 cpu_physical_memory_set_dirty_range(new_block->offset,
1450 new_block->used_length);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001451
Paolo Bonzinia904c912015-01-21 16:18:35 +01001452 if (new_block->host) {
1453 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1454 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1455 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1456 if (kvm_enabled()) {
1457 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1458 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001459 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001460
1461 return new_block->offset;
1462}
1463
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001464#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001465ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001466 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001467 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001468{
1469 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001470 ram_addr_t addr;
1471 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001472
1473 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001474 error_setg(errp, "-mem-path not supported with Xen");
1475 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001476 }
1477
1478 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1479 /*
1480 * file_ram_alloc() needs to allocate just like
1481 * phys_mem_alloc, but we haven't bothered to provide
1482 * a hook there.
1483 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001484 error_setg(errp,
1485 "-mem-path not supported with this accelerator");
1486 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001487 }
1488
1489 size = TARGET_PAGE_ALIGN(size);
1490 new_block = g_malloc0(sizeof(*new_block));
1491 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001492 new_block->used_length = size;
1493 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001494 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001495 new_block->host = file_ram_alloc(new_block, size,
1496 mem_path, errp);
1497 if (!new_block->host) {
1498 g_free(new_block);
1499 return -1;
1500 }
1501
Hu Taoef701d72014-09-09 13:27:54 +08001502 addr = ram_block_add(new_block, &local_err);
1503 if (local_err) {
1504 g_free(new_block);
1505 error_propagate(errp, local_err);
1506 return -1;
1507 }
1508 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001509}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001510#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001511
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001512static
1513ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1514 void (*resized)(const char*,
1515 uint64_t length,
1516 void *host),
1517 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001518 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001519{
1520 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001521 ram_addr_t addr;
1522 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001523
1524 size = TARGET_PAGE_ALIGN(size);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001525 max_size = TARGET_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001526 new_block = g_malloc0(sizeof(*new_block));
1527 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001528 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001529 new_block->used_length = size;
1530 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001531 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001532 new_block->fd = -1;
1533 new_block->host = host;
1534 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001535 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001536 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001537 if (resizeable) {
1538 new_block->flags |= RAM_RESIZEABLE;
1539 }
Hu Taoef701d72014-09-09 13:27:54 +08001540 addr = ram_block_add(new_block, &local_err);
1541 if (local_err) {
1542 g_free(new_block);
1543 error_propagate(errp, local_err);
1544 return -1;
1545 }
1546 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001547}
1548
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001549ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1550 MemoryRegion *mr, Error **errp)
1551{
1552 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1553}
1554
Hu Taoef701d72014-09-09 13:27:54 +08001555ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001556{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001557 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1558}
1559
1560ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1561 void (*resized)(const char*,
1562 uint64_t length,
1563 void *host),
1564 MemoryRegion *mr, Error **errp)
1565{
1566 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001567}
bellarde9a1ab12007-02-08 23:08:38 +00001568
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001569void qemu_ram_free_from_ptr(ram_addr_t addr)
1570{
1571 RAMBlock *block;
1572
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001573 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001574 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001575 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001576 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001577 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001578 /* Write list before version */
1579 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001580 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001581 g_free_rcu(block, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001582 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001583 }
1584 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001585 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001586}
1587
Paolo Bonzini43771532013-09-09 17:58:40 +02001588static void reclaim_ramblock(RAMBlock *block)
1589{
1590 if (block->flags & RAM_PREALLOC) {
1591 ;
1592 } else if (xen_enabled()) {
1593 xen_invalidate_map_cache_entry(block->host);
1594#ifndef _WIN32
1595 } else if (block->fd >= 0) {
1596 munmap(block->host, block->max_length);
1597 close(block->fd);
1598#endif
1599 } else {
1600 qemu_anon_ram_free(block->host, block->max_length);
1601 }
1602 g_free(block);
1603}
1604
Anthony Liguoric227f092009-10-01 16:12:16 -05001605void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001606{
Alex Williamson04b16652010-07-02 11:13:17 -06001607 RAMBlock *block;
1608
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001609 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001610 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001611 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001612 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001613 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001614 /* Write list before version */
1615 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001616 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001617 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001618 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001619 }
1620 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001621 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001622}
1623
Huang Yingcd19cfa2011-03-02 08:56:19 +01001624#ifndef _WIN32
1625void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1626{
1627 RAMBlock *block;
1628 ram_addr_t offset;
1629 int flags;
1630 void *area, *vaddr;
1631
Mike Day0dc3f442013-09-05 14:41:35 -04001632 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001633 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001634 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001635 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001636 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001637 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001638 } else if (xen_enabled()) {
1639 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001640 } else {
1641 flags = MAP_FIXED;
1642 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001643 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001644 flags |= (block->flags & RAM_SHARED ?
1645 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001646 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1647 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001648 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001649 /*
1650 * Remap needs to match alloc. Accelerators that
1651 * set phys_mem_alloc never remap. If they did,
1652 * we'd need a remap hook here.
1653 */
1654 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1655
Huang Yingcd19cfa2011-03-02 08:56:19 +01001656 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1657 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1658 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001659 }
1660 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001661 fprintf(stderr, "Could not remap addr: "
1662 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001663 length, addr);
1664 exit(1);
1665 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001666 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001667 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001668 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001669 }
1670 }
1671}
1672#endif /* !_WIN32 */
1673
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001674int qemu_get_ram_fd(ram_addr_t addr)
1675{
Mike Dayae3a7042013-09-05 14:41:35 -04001676 RAMBlock *block;
1677 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001678
Mike Day0dc3f442013-09-05 14:41:35 -04001679 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001680 block = qemu_get_ram_block(addr);
1681 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001682 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001683 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001684}
1685
Damjan Marion3fd74b82014-06-26 23:01:32 +02001686void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1687{
Mike Dayae3a7042013-09-05 14:41:35 -04001688 RAMBlock *block;
1689 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001690
Mike Day0dc3f442013-09-05 14:41:35 -04001691 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001692 block = qemu_get_ram_block(addr);
1693 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001694 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001695 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001696}
1697
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001698/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001699 * This should not be used for general purpose DMA. Use address_space_map
1700 * or address_space_rw instead. For local memory (e.g. video ram) that the
1701 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001702 *
1703 * By the time this function returns, the returned pointer is not protected
1704 * by RCU anymore. If the caller is not within an RCU critical section and
1705 * does not hold the iothread lock, it must have other means of protecting the
1706 * pointer, such as a reference to the region that includes the incoming
1707 * ram_addr_t.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001708 */
1709void *qemu_get_ram_ptr(ram_addr_t addr)
1710{
Mike Dayae3a7042013-09-05 14:41:35 -04001711 RAMBlock *block;
1712 void *ptr;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001713
Mike Day0dc3f442013-09-05 14:41:35 -04001714 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001715 block = qemu_get_ram_block(addr);
1716
1717 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001718 /* We need to check if the requested address is in the RAM
1719 * because we don't want to map the entire memory in QEMU.
1720 * In that case just map until the end of the page.
1721 */
1722 if (block->offset == 0) {
Mike Dayae3a7042013-09-05 14:41:35 -04001723 ptr = xen_map_cache(addr, 0, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001724 goto unlock;
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001725 }
Mike Dayae3a7042013-09-05 14:41:35 -04001726
1727 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001728 }
Mike Dayae3a7042013-09-05 14:41:35 -04001729 ptr = ramblock_ptr(block, addr - block->offset);
1730
Mike Day0dc3f442013-09-05 14:41:35 -04001731unlock:
1732 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001733 return ptr;
pbrookdc828ca2009-04-09 22:21:07 +00001734}
1735
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001736/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001737 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001738 *
1739 * By the time this function returns, the returned pointer is not protected
1740 * by RCU anymore. If the caller is not within an RCU critical section and
1741 * does not hold the iothread lock, it must have other means of protecting the
1742 * pointer, such as a reference to the region that includes the incoming
1743 * ram_addr_t.
Mike Dayae3a7042013-09-05 14:41:35 -04001744 */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001745static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001746{
Mike Dayae3a7042013-09-05 14:41:35 -04001747 void *ptr;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001748 if (*size == 0) {
1749 return NULL;
1750 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001751 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001752 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001753 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001754 RAMBlock *block;
Mike Day0dc3f442013-09-05 14:41:35 -04001755 rcu_read_lock();
1756 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001757 if (addr - block->offset < block->max_length) {
1758 if (addr - block->offset + *size > block->max_length)
1759 *size = block->max_length - addr + block->offset;
Mike Dayae3a7042013-09-05 14:41:35 -04001760 ptr = ramblock_ptr(block, addr - block->offset);
Mike Day0dc3f442013-09-05 14:41:35 -04001761 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001762 return ptr;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001763 }
1764 }
1765
1766 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1767 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001768 }
1769}
1770
Paolo Bonzini7443b432013-06-03 12:44:02 +02001771/* Some of the softmmu routines need to translate from a host pointer
Mike Dayae3a7042013-09-05 14:41:35 -04001772 * (typically a TLB entry) back to a ram offset.
1773 *
1774 * By the time this function returns, the returned pointer is not protected
1775 * by RCU anymore. If the caller is not within an RCU critical section and
1776 * does not hold the iothread lock, it must have other means of protecting the
1777 * pointer, such as a reference to the region that includes the incoming
1778 * ram_addr_t.
1779 */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001780MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001781{
pbrook94a6b542009-04-11 17:15:54 +00001782 RAMBlock *block;
1783 uint8_t *host = ptr;
Mike Dayae3a7042013-09-05 14:41:35 -04001784 MemoryRegion *mr;
pbrook94a6b542009-04-11 17:15:54 +00001785
Jan Kiszka868bb332011-06-21 22:59:09 +02001786 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001787 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001788 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Mike Dayae3a7042013-09-05 14:41:35 -04001789 mr = qemu_get_ram_block(*ram_addr)->mr;
Mike Day0dc3f442013-09-05 14:41:35 -04001790 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001791 return mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001792 }
1793
Mike Day0dc3f442013-09-05 14:41:35 -04001794 rcu_read_lock();
1795 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001796 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001797 goto found;
1798 }
1799
Mike Day0dc3f442013-09-05 14:41:35 -04001800 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001801 /* This case append when the block is not mapped. */
1802 if (block->host == NULL) {
1803 continue;
1804 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001805 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001806 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001807 }
pbrook94a6b542009-04-11 17:15:54 +00001808 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001809
Mike Day0dc3f442013-09-05 14:41:35 -04001810 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001811 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001812
1813found:
1814 *ram_addr = block->offset + (host - block->host);
Mike Dayae3a7042013-09-05 14:41:35 -04001815 mr = block->mr;
Mike Day0dc3f442013-09-05 14:41:35 -04001816 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001817 return mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001818}
Alex Williamsonf471a172010-06-11 11:11:42 -06001819
Avi Kivitya8170e52012-10-23 12:30:10 +02001820static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001821 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001822{
Juan Quintela52159192013-10-08 12:44:04 +02001823 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001824 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001825 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001826 switch (size) {
1827 case 1:
1828 stb_p(qemu_get_ram_ptr(ram_addr), val);
1829 break;
1830 case 2:
1831 stw_p(qemu_get_ram_ptr(ram_addr), val);
1832 break;
1833 case 4:
1834 stl_p(qemu_get_ram_ptr(ram_addr), val);
1835 break;
1836 default:
1837 abort();
1838 }
Paolo Bonzini68868672014-07-21 16:45:18 +02001839 cpu_physical_memory_set_dirty_range_nocode(ram_addr, size);
bellardf23db162005-08-21 19:12:28 +00001840 /* we remove the notdirty callback only if the code has been
1841 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001842 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001843 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001844 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001845 }
bellard1ccde1c2004-02-06 19:46:14 +00001846}
1847
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001848static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1849 unsigned size, bool is_write)
1850{
1851 return is_write;
1852}
1853
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001854static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001855 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001856 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001857 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001858};
1859
pbrook0f459d12008-06-09 00:20:13 +00001860/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell05068c02014-09-12 14:06:48 +01001861static void check_watchpoint(int offset, int len, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001862{
Andreas Färber93afead2013-08-26 03:41:01 +02001863 CPUState *cpu = current_cpu;
1864 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001865 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001866 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001867 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001868 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001869
Andreas Färberff4700b2013-08-26 18:23:18 +02001870 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001871 /* We re-entered the check after replacing the TB. Now raise
1872 * the debug interrupt so that is will trigger after the
1873 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001874 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001875 return;
1876 }
Andreas Färber93afead2013-08-26 03:41:01 +02001877 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001878 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001879 if (cpu_watchpoint_address_matches(wp, vaddr, len)
1880 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01001881 if (flags == BP_MEM_READ) {
1882 wp->flags |= BP_WATCHPOINT_HIT_READ;
1883 } else {
1884 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
1885 }
1886 wp->hitaddr = vaddr;
Andreas Färberff4700b2013-08-26 18:23:18 +02001887 if (!cpu->watchpoint_hit) {
1888 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001889 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001890 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001891 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001892 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001893 } else {
1894 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001895 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001896 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001897 }
aliguori06d55cc2008-11-18 20:24:06 +00001898 }
aliguori6e140f22008-11-18 20:37:55 +00001899 } else {
1900 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001901 }
1902 }
1903}
1904
pbrook6658ffb2007-03-16 23:58:11 +00001905/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1906 so these check for a hit then pass through to the normal out-of-line
1907 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001908static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001909 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001910{
Peter Maydell05068c02014-09-12 14:06:48 +01001911 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001912 switch (size) {
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10001913 case 1: return ldub_phys(&address_space_memory, addr);
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10001914 case 2: return lduw_phys(&address_space_memory, addr);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01001915 case 4: return ldl_phys(&address_space_memory, addr);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001916 default: abort();
1917 }
pbrook6658ffb2007-03-16 23:58:11 +00001918}
1919
Avi Kivitya8170e52012-10-23 12:30:10 +02001920static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001921 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001922{
Peter Maydell05068c02014-09-12 14:06:48 +01001923 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_WRITE);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001924 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001925 case 1:
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10001926 stb_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001927 break;
1928 case 2:
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10001929 stw_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001930 break;
1931 case 4:
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10001932 stl_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001933 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001934 default: abort();
1935 }
pbrook6658ffb2007-03-16 23:58:11 +00001936}
1937
Avi Kivity1ec9b902012-01-02 12:47:48 +02001938static const MemoryRegionOps watch_mem_ops = {
1939 .read = watch_mem_read,
1940 .write = watch_mem_write,
1941 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001942};
pbrook6658ffb2007-03-16 23:58:11 +00001943
Avi Kivitya8170e52012-10-23 12:30:10 +02001944static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001945 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001946{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001947 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001948 uint8_t buf[8];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001949
blueswir1db7b5422007-05-26 17:36:03 +00001950#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001951 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001952 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001953#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001954 address_space_read(subpage->as, addr + subpage->base, buf, len);
1955 switch (len) {
1956 case 1:
1957 return ldub_p(buf);
1958 case 2:
1959 return lduw_p(buf);
1960 case 4:
1961 return ldl_p(buf);
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001962 case 8:
1963 return ldq_p(buf);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001964 default:
1965 abort();
1966 }
blueswir1db7b5422007-05-26 17:36:03 +00001967}
1968
Avi Kivitya8170e52012-10-23 12:30:10 +02001969static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001970 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001971{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001972 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001973 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001974
blueswir1db7b5422007-05-26 17:36:03 +00001975#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001976 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001977 " value %"PRIx64"\n",
1978 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001979#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001980 switch (len) {
1981 case 1:
1982 stb_p(buf, value);
1983 break;
1984 case 2:
1985 stw_p(buf, value);
1986 break;
1987 case 4:
1988 stl_p(buf, value);
1989 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001990 case 8:
1991 stq_p(buf, value);
1992 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001993 default:
1994 abort();
1995 }
1996 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001997}
1998
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001999static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002000 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002001{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002002 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002003#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002004 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002005 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002006#endif
2007
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002008 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002009 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002010}
2011
Avi Kivity70c68e42012-01-02 12:32:48 +02002012static const MemoryRegionOps subpage_ops = {
2013 .read = subpage_read,
2014 .write = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002015 .impl.min_access_size = 1,
2016 .impl.max_access_size = 8,
2017 .valid.min_access_size = 1,
2018 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002019 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002020 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002021};
2022
Anthony Liguoric227f092009-10-01 16:12:16 -05002023static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002024 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002025{
2026 int idx, eidx;
2027
2028 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2029 return -1;
2030 idx = SUBPAGE_IDX(start);
2031 eidx = SUBPAGE_IDX(end);
2032#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002033 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2034 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002035#endif
blueswir1db7b5422007-05-26 17:36:03 +00002036 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002037 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002038 }
2039
2040 return 0;
2041}
2042
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002043static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002044{
Anthony Liguoric227f092009-10-01 16:12:16 -05002045 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002046
Anthony Liguori7267c092011-08-20 22:09:37 -05002047 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002048
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002049 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002050 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002051 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002052 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002053 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002054#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002055 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2056 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002057#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002058 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002059
2060 return mmio;
2061}
2062
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002063static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2064 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002065{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002066 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002067 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002068 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002069 .mr = mr,
2070 .offset_within_address_space = 0,
2071 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002072 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002073 };
2074
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002075 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002076}
2077
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002078MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02002079{
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002080 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->memory_dispatch);
2081 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002082
2083 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002084}
2085
Avi Kivitye9179ce2009-06-14 11:38:52 +03002086static void io_mem_init(void)
2087{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002088 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002089 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002090 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002091 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002092 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002093 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002094 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002095}
2096
Avi Kivityac1970f2012-10-03 16:22:53 +02002097static void mem_begin(MemoryListener *listener)
2098{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002099 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002100 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2101 uint16_t n;
2102
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002103 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002104 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002105 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002106 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002107 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002108 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002109 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002110 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002111
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002112 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002113 d->as = as;
2114 as->next_dispatch = d;
2115}
2116
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002117static void address_space_dispatch_free(AddressSpaceDispatch *d)
2118{
2119 phys_sections_free(&d->map);
2120 g_free(d);
2121}
2122
Paolo Bonzini00752702013-05-29 12:13:54 +02002123static void mem_commit(MemoryListener *listener)
2124{
2125 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002126 AddressSpaceDispatch *cur = as->dispatch;
2127 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002128
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002129 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002130
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002131 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002132 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002133 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002134 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002135}
2136
Avi Kivity1d711482012-10-02 18:54:45 +02002137static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002138{
Andreas Färber182735e2013-05-29 22:29:20 +02002139 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02002140
2141 /* since each CPU stores ram addresses in its TLB cache, we must
2142 reset the modified entries */
2143 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02002144 CPU_FOREACH(cpu) {
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01002145 /* FIXME: Disentangle the cpu.h circular files deps so we can
2146 directly get the right CPU from listener. */
2147 if (cpu->tcg_as_listener != listener) {
2148 continue;
2149 }
Paolo Bonzini76e5c762015-01-15 12:46:47 +01002150 cpu_reload_memory_map(cpu);
Avi Kivity117712c2012-02-12 21:23:17 +02002151 }
Avi Kivity50c1e142012-02-08 21:36:02 +02002152}
2153
Avi Kivity93632742012-02-08 16:54:16 +02002154static void core_log_global_start(MemoryListener *listener)
2155{
Juan Quintela981fdf22013-10-10 11:54:09 +02002156 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02002157}
2158
2159static void core_log_global_stop(MemoryListener *listener)
2160{
Juan Quintela981fdf22013-10-10 11:54:09 +02002161 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02002162}
2163
Avi Kivity93632742012-02-08 16:54:16 +02002164static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02002165 .log_global_start = core_log_global_start,
2166 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02002167 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02002168};
2169
Avi Kivityac1970f2012-10-03 16:22:53 +02002170void address_space_init_dispatch(AddressSpace *as)
2171{
Paolo Bonzini00752702013-05-29 12:13:54 +02002172 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002173 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002174 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002175 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002176 .region_add = mem_add,
2177 .region_nop = mem_add,
2178 .priority = 0,
2179 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002180 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002181}
2182
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002183void address_space_unregister(AddressSpace *as)
2184{
2185 memory_listener_unregister(&as->dispatch_listener);
2186}
2187
Avi Kivity83f3c252012-10-07 12:59:55 +02002188void address_space_destroy_dispatch(AddressSpace *as)
2189{
2190 AddressSpaceDispatch *d = as->dispatch;
2191
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002192 atomic_rcu_set(&as->dispatch, NULL);
2193 if (d) {
2194 call_rcu(d, address_space_dispatch_free, rcu);
2195 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002196}
2197
Avi Kivity62152b82011-07-26 14:26:14 +03002198static void memory_map_init(void)
2199{
Anthony Liguori7267c092011-08-20 22:09:37 -05002200 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002201
Paolo Bonzini57271d62013-11-07 17:14:37 +01002202 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002203 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002204
Anthony Liguori7267c092011-08-20 22:09:37 -05002205 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002206 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2207 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002208 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02002209
Avi Kivityf6790af2012-10-02 20:13:51 +02002210 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03002211}
2212
2213MemoryRegion *get_system_memory(void)
2214{
2215 return system_memory;
2216}
2217
Avi Kivity309cb472011-08-08 16:09:03 +03002218MemoryRegion *get_system_io(void)
2219{
2220 return system_io;
2221}
2222
pbrooke2eef172008-06-08 01:09:01 +00002223#endif /* !defined(CONFIG_USER_ONLY) */
2224
bellard13eb76e2004-01-24 15:23:36 +00002225/* physical memory access (slow version, mainly for debug) */
2226#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002227int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002228 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002229{
2230 int l, flags;
2231 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002232 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002233
2234 while (len > 0) {
2235 page = addr & TARGET_PAGE_MASK;
2236 l = (page + TARGET_PAGE_SIZE) - addr;
2237 if (l > len)
2238 l = len;
2239 flags = page_get_flags(page);
2240 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002241 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002242 if (is_write) {
2243 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002244 return -1;
bellard579a97f2007-11-11 14:26:47 +00002245 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002246 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002247 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002248 memcpy(p, buf, l);
2249 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002250 } else {
2251 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002252 return -1;
bellard579a97f2007-11-11 14:26:47 +00002253 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002254 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002255 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002256 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002257 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002258 }
2259 len -= l;
2260 buf += l;
2261 addr += l;
2262 }
Paul Brooka68fe892010-03-01 00:08:59 +00002263 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002264}
bellard8df1cd02005-01-28 22:37:22 +00002265
bellard13eb76e2004-01-24 15:23:36 +00002266#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002267
Avi Kivitya8170e52012-10-23 12:30:10 +02002268static void invalidate_and_set_dirty(hwaddr addr,
2269 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002270{
Peter Maydellf874bf92014-11-16 19:44:21 +00002271 if (cpu_physical_memory_range_includes_clean(addr, length)) {
2272 tb_invalidate_phys_range(addr, addr + length, 0);
Paolo Bonzini68868672014-07-21 16:45:18 +02002273 cpu_physical_memory_set_dirty_range_nocode(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002274 }
Anthony PERARDe2269392012-10-03 13:49:22 +00002275 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002276}
2277
Richard Henderson23326162013-07-08 14:55:59 -07002278static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002279{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002280 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002281
2282 /* Regions are assumed to support 1-4 byte accesses unless
2283 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002284 if (access_size_max == 0) {
2285 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002286 }
Richard Henderson23326162013-07-08 14:55:59 -07002287
2288 /* Bound the maximum access by the alignment of the address. */
2289 if (!mr->ops->impl.unaligned) {
2290 unsigned align_size_max = addr & -addr;
2291 if (align_size_max != 0 && align_size_max < access_size_max) {
2292 access_size_max = align_size_max;
2293 }
2294 }
2295
2296 /* Don't attempt accesses larger than the maximum. */
2297 if (l > access_size_max) {
2298 l = access_size_max;
2299 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02002300 if (l & (l - 1)) {
2301 l = 1 << (qemu_fls(l) - 1);
2302 }
Richard Henderson23326162013-07-08 14:55:59 -07002303
2304 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002305}
2306
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002307bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002308 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002309{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002310 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002311 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002312 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002313 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002314 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002315 bool error = false;
ths3b46e622007-09-17 08:09:54 +00002316
bellard13eb76e2004-01-24 15:23:36 +00002317 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002318 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002319 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002320
bellard13eb76e2004-01-24 15:23:36 +00002321 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002322 if (!memory_access_is_direct(mr, is_write)) {
2323 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002324 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002325 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002326 switch (l) {
2327 case 8:
2328 /* 64 bit write access */
2329 val = ldq_p(buf);
2330 error |= io_mem_write(mr, addr1, val, 8);
2331 break;
2332 case 4:
bellard1c213d12005-09-03 10:49:04 +00002333 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002334 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002335 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07002336 break;
2337 case 2:
bellard1c213d12005-09-03 10:49:04 +00002338 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002339 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002340 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07002341 break;
2342 case 1:
bellard1c213d12005-09-03 10:49:04 +00002343 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002344 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002345 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07002346 break;
2347 default:
2348 abort();
bellard13eb76e2004-01-24 15:23:36 +00002349 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002350 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002351 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002352 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002353 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002354 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002355 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002356 }
2357 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002358 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002359 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002360 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002361 switch (l) {
2362 case 8:
2363 /* 64 bit read access */
2364 error |= io_mem_read(mr, addr1, &val, 8);
2365 stq_p(buf, val);
2366 break;
2367 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002368 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002369 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00002370 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002371 break;
2372 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002373 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002374 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002375 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002376 break;
2377 case 1:
bellard1c213d12005-09-03 10:49:04 +00002378 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002379 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002380 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002381 break;
2382 default:
2383 abort();
bellard13eb76e2004-01-24 15:23:36 +00002384 }
2385 } else {
2386 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002387 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002388 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002389 }
2390 }
2391 len -= l;
2392 buf += l;
2393 addr += l;
2394 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002395
2396 return error;
bellard13eb76e2004-01-24 15:23:36 +00002397}
bellard8df1cd02005-01-28 22:37:22 +00002398
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002399bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002400 const uint8_t *buf, int len)
2401{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002402 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002403}
2404
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002405bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002406{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002407 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002408}
2409
2410
Avi Kivitya8170e52012-10-23 12:30:10 +02002411void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002412 int len, int is_write)
2413{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002414 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002415}
2416
Alexander Graf582b55a2013-12-11 14:17:44 +01002417enum write_rom_type {
2418 WRITE_DATA,
2419 FLUSH_CACHE,
2420};
2421
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002422static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002423 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002424{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002425 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002426 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002427 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002428 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002429
bellardd0ecd2a2006-04-23 17:14:48 +00002430 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002431 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002432 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002433
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002434 if (!(memory_region_is_ram(mr) ||
2435 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002436 /* do nothing */
2437 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002438 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002439 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002440 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002441 switch (type) {
2442 case WRITE_DATA:
2443 memcpy(ptr, buf, l);
2444 invalidate_and_set_dirty(addr1, l);
2445 break;
2446 case FLUSH_CACHE:
2447 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2448 break;
2449 }
bellardd0ecd2a2006-04-23 17:14:48 +00002450 }
2451 len -= l;
2452 buf += l;
2453 addr += l;
2454 }
2455}
2456
Alexander Graf582b55a2013-12-11 14:17:44 +01002457/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002458void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002459 const uint8_t *buf, int len)
2460{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002461 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002462}
2463
2464void cpu_flush_icache_range(hwaddr start, int len)
2465{
2466 /*
2467 * This function should do the same thing as an icache flush that was
2468 * triggered from within the guest. For TCG we are always cache coherent,
2469 * so there is no need to flush anything. For KVM / Xen we need to flush
2470 * the host's instruction cache at least.
2471 */
2472 if (tcg_enabled()) {
2473 return;
2474 }
2475
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002476 cpu_physical_memory_write_rom_internal(&address_space_memory,
2477 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002478}
2479
aliguori6d16c2f2009-01-22 16:59:11 +00002480typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002481 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002482 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002483 hwaddr addr;
2484 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002485} BounceBuffer;
2486
2487static BounceBuffer bounce;
2488
aliguoriba223c22009-01-22 16:59:16 +00002489typedef struct MapClient {
2490 void *opaque;
2491 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002492 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002493} MapClient;
2494
Blue Swirl72cf2d42009-09-12 07:36:22 +00002495static QLIST_HEAD(map_client_list, MapClient) map_client_list
2496 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002497
2498void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2499{
Anthony Liguori7267c092011-08-20 22:09:37 -05002500 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002501
2502 client->opaque = opaque;
2503 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002504 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002505 return client;
2506}
2507
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002508static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002509{
2510 MapClient *client = (MapClient *)_client;
2511
Blue Swirl72cf2d42009-09-12 07:36:22 +00002512 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002513 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002514}
2515
2516static void cpu_notify_map_clients(void)
2517{
2518 MapClient *client;
2519
Blue Swirl72cf2d42009-09-12 07:36:22 +00002520 while (!QLIST_EMPTY(&map_client_list)) {
2521 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002522 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002523 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002524 }
2525}
2526
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002527bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2528{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002529 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002530 hwaddr l, xlat;
2531
2532 while (len > 0) {
2533 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002534 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2535 if (!memory_access_is_direct(mr, is_write)) {
2536 l = memory_access_size(mr, l, addr);
2537 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002538 return false;
2539 }
2540 }
2541
2542 len -= l;
2543 addr += l;
2544 }
2545 return true;
2546}
2547
aliguori6d16c2f2009-01-22 16:59:11 +00002548/* Map a physical memory region into a host virtual address.
2549 * May map a subset of the requested range, given by and returned in *plen.
2550 * May return NULL if resources needed to perform the mapping are exhausted.
2551 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002552 * Use cpu_register_map_client() to know when retrying the map operation is
2553 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002554 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002555void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002556 hwaddr addr,
2557 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002558 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002559{
Avi Kivitya8170e52012-10-23 12:30:10 +02002560 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002561 hwaddr done = 0;
2562 hwaddr l, xlat, base;
2563 MemoryRegion *mr, *this_mr;
2564 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002565
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002566 if (len == 0) {
2567 return NULL;
2568 }
aliguori6d16c2f2009-01-22 16:59:11 +00002569
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002570 l = len;
2571 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2572 if (!memory_access_is_direct(mr, is_write)) {
2573 if (bounce.buffer) {
2574 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002575 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002576 /* Avoid unbounded allocations */
2577 l = MIN(l, TARGET_PAGE_SIZE);
2578 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002579 bounce.addr = addr;
2580 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002581
2582 memory_region_ref(mr);
2583 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002584 if (!is_write) {
2585 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002586 }
aliguori6d16c2f2009-01-22 16:59:11 +00002587
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002588 *plen = l;
2589 return bounce.buffer;
2590 }
2591
2592 base = xlat;
2593 raddr = memory_region_get_ram_addr(mr);
2594
2595 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002596 len -= l;
2597 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002598 done += l;
2599 if (len == 0) {
2600 break;
2601 }
2602
2603 l = len;
2604 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2605 if (this_mr != mr || xlat != base + done) {
2606 break;
2607 }
aliguori6d16c2f2009-01-22 16:59:11 +00002608 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002609
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002610 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002611 *plen = done;
2612 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002613}
2614
Avi Kivityac1970f2012-10-03 16:22:53 +02002615/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002616 * Will also mark the memory as dirty if is_write == 1. access_len gives
2617 * the amount of memory that was actually read or written by the caller.
2618 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002619void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2620 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002621{
2622 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002623 MemoryRegion *mr;
2624 ram_addr_t addr1;
2625
2626 mr = qemu_ram_addr_from_host(buffer, &addr1);
2627 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002628 if (is_write) {
Paolo Bonzini68868672014-07-21 16:45:18 +02002629 invalidate_and_set_dirty(addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002630 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002631 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002632 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002633 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002634 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002635 return;
2636 }
2637 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002638 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002639 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002640 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002641 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002642 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002643 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002644}
bellardd0ecd2a2006-04-23 17:14:48 +00002645
Avi Kivitya8170e52012-10-23 12:30:10 +02002646void *cpu_physical_memory_map(hwaddr addr,
2647 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002648 int is_write)
2649{
2650 return address_space_map(&address_space_memory, addr, plen, is_write);
2651}
2652
Avi Kivitya8170e52012-10-23 12:30:10 +02002653void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2654 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002655{
2656 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2657}
2658
bellard8df1cd02005-01-28 22:37:22 +00002659/* warning: addr must be aligned */
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002660static inline uint32_t ldl_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002661 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002662{
bellard8df1cd02005-01-28 22:37:22 +00002663 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002664 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002665 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002666 hwaddr l = 4;
2667 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002668
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002669 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002670 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002671 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002672 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002673#if defined(TARGET_WORDS_BIGENDIAN)
2674 if (endian == DEVICE_LITTLE_ENDIAN) {
2675 val = bswap32(val);
2676 }
2677#else
2678 if (endian == DEVICE_BIG_ENDIAN) {
2679 val = bswap32(val);
2680 }
2681#endif
bellard8df1cd02005-01-28 22:37:22 +00002682 } else {
2683 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002684 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002685 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002686 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002687 switch (endian) {
2688 case DEVICE_LITTLE_ENDIAN:
2689 val = ldl_le_p(ptr);
2690 break;
2691 case DEVICE_BIG_ENDIAN:
2692 val = ldl_be_p(ptr);
2693 break;
2694 default:
2695 val = ldl_p(ptr);
2696 break;
2697 }
bellard8df1cd02005-01-28 22:37:22 +00002698 }
2699 return val;
2700}
2701
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002702uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002703{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002704 return ldl_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002705}
2706
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002707uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002708{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002709 return ldl_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002710}
2711
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002712uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002713{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002714 return ldl_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002715}
2716
bellard84b7b8e2005-11-28 21:19:04 +00002717/* warning: addr must be aligned */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002718static inline uint64_t ldq_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002719 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002720{
bellard84b7b8e2005-11-28 21:19:04 +00002721 uint8_t *ptr;
2722 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002723 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002724 hwaddr l = 8;
2725 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002726
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002727 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002728 false);
2729 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002730 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002731 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002732#if defined(TARGET_WORDS_BIGENDIAN)
2733 if (endian == DEVICE_LITTLE_ENDIAN) {
2734 val = bswap64(val);
2735 }
2736#else
2737 if (endian == DEVICE_BIG_ENDIAN) {
2738 val = bswap64(val);
2739 }
2740#endif
bellard84b7b8e2005-11-28 21:19:04 +00002741 } else {
2742 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002743 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002744 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002745 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002746 switch (endian) {
2747 case DEVICE_LITTLE_ENDIAN:
2748 val = ldq_le_p(ptr);
2749 break;
2750 case DEVICE_BIG_ENDIAN:
2751 val = ldq_be_p(ptr);
2752 break;
2753 default:
2754 val = ldq_p(ptr);
2755 break;
2756 }
bellard84b7b8e2005-11-28 21:19:04 +00002757 }
2758 return val;
2759}
2760
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002761uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002762{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002763 return ldq_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002764}
2765
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002766uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002767{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002768 return ldq_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002769}
2770
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002771uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002772{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002773 return ldq_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002774}
2775
bellardaab33092005-10-30 20:48:42 +00002776/* XXX: optimize */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002777uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002778{
2779 uint8_t val;
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002780 address_space_rw(as, addr, &val, 1, 0);
bellardaab33092005-10-30 20:48:42 +00002781 return val;
2782}
2783
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002784/* warning: addr must be aligned */
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002785static inline uint32_t lduw_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002786 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002787{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002788 uint8_t *ptr;
2789 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002790 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002791 hwaddr l = 2;
2792 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002793
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002794 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002795 false);
2796 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002797 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002798 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002799#if defined(TARGET_WORDS_BIGENDIAN)
2800 if (endian == DEVICE_LITTLE_ENDIAN) {
2801 val = bswap16(val);
2802 }
2803#else
2804 if (endian == DEVICE_BIG_ENDIAN) {
2805 val = bswap16(val);
2806 }
2807#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002808 } else {
2809 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002810 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002811 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002812 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002813 switch (endian) {
2814 case DEVICE_LITTLE_ENDIAN:
2815 val = lduw_le_p(ptr);
2816 break;
2817 case DEVICE_BIG_ENDIAN:
2818 val = lduw_be_p(ptr);
2819 break;
2820 default:
2821 val = lduw_p(ptr);
2822 break;
2823 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002824 }
2825 return val;
bellardaab33092005-10-30 20:48:42 +00002826}
2827
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002828uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002829{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002830 return lduw_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002831}
2832
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002833uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002834{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002835 return lduw_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002836}
2837
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002838uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002839{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002840 return lduw_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002841}
2842
bellard8df1cd02005-01-28 22:37:22 +00002843/* warning: addr must be aligned. The ram page is not masked as dirty
2844 and the code inside is not invalidated. It is useful if the dirty
2845 bits are used to track modified PTEs */
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002846void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002847{
bellard8df1cd02005-01-28 22:37:22 +00002848 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002849 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002850 hwaddr l = 4;
2851 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002852
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002853 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002854 true);
2855 if (l < 4 || !memory_access_is_direct(mr, true)) {
2856 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002857 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002858 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002859 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002860 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002861
2862 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002863 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00002864 /* invalidate code */
2865 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2866 /* set dirty bit */
Paolo Bonzini68868672014-07-21 16:45:18 +02002867 cpu_physical_memory_set_dirty_range_nocode(addr1, 4);
aliguori74576192008-10-06 14:02:03 +00002868 }
2869 }
bellard8df1cd02005-01-28 22:37:22 +00002870 }
2871}
2872
2873/* warning: addr must be aligned */
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002874static inline void stl_phys_internal(AddressSpace *as,
2875 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002876 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002877{
bellard8df1cd02005-01-28 22:37:22 +00002878 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002879 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002880 hwaddr l = 4;
2881 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002882
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002883 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002884 true);
2885 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002886#if defined(TARGET_WORDS_BIGENDIAN)
2887 if (endian == DEVICE_LITTLE_ENDIAN) {
2888 val = bswap32(val);
2889 }
2890#else
2891 if (endian == DEVICE_BIG_ENDIAN) {
2892 val = bswap32(val);
2893 }
2894#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002895 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002896 } else {
bellard8df1cd02005-01-28 22:37:22 +00002897 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002898 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002899 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002900 switch (endian) {
2901 case DEVICE_LITTLE_ENDIAN:
2902 stl_le_p(ptr, val);
2903 break;
2904 case DEVICE_BIG_ENDIAN:
2905 stl_be_p(ptr, val);
2906 break;
2907 default:
2908 stl_p(ptr, val);
2909 break;
2910 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002911 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002912 }
2913}
2914
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002915void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002916{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002917 stl_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002918}
2919
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002920void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002921{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002922 stl_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002923}
2924
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002925void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002926{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002927 stl_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002928}
2929
bellardaab33092005-10-30 20:48:42 +00002930/* XXX: optimize */
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002931void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002932{
2933 uint8_t v = val;
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002934 address_space_rw(as, addr, &v, 1, 1);
bellardaab33092005-10-30 20:48:42 +00002935}
2936
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002937/* warning: addr must be aligned */
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002938static inline void stw_phys_internal(AddressSpace *as,
2939 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002940 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002941{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002942 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002943 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002944 hwaddr l = 2;
2945 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002946
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002947 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002948 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002949#if defined(TARGET_WORDS_BIGENDIAN)
2950 if (endian == DEVICE_LITTLE_ENDIAN) {
2951 val = bswap16(val);
2952 }
2953#else
2954 if (endian == DEVICE_BIG_ENDIAN) {
2955 val = bswap16(val);
2956 }
2957#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002958 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002959 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002960 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002961 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002962 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002963 switch (endian) {
2964 case DEVICE_LITTLE_ENDIAN:
2965 stw_le_p(ptr, val);
2966 break;
2967 case DEVICE_BIG_ENDIAN:
2968 stw_be_p(ptr, val);
2969 break;
2970 default:
2971 stw_p(ptr, val);
2972 break;
2973 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002974 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002975 }
bellardaab33092005-10-30 20:48:42 +00002976}
2977
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002978void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002979{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002980 stw_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002981}
2982
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002983void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002984{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002985 stw_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002986}
2987
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002988void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002989{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002990 stw_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002991}
2992
bellardaab33092005-10-30 20:48:42 +00002993/* XXX: optimize */
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002994void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002995{
2996 val = tswap64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002997 address_space_rw(as, addr, (void *) &val, 8, 1);
bellardaab33092005-10-30 20:48:42 +00002998}
2999
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003000void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003001{
3002 val = cpu_to_le64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003003 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003004}
3005
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003006void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003007{
3008 val = cpu_to_be64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003009 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003010}
3011
aliguori5e2972f2009-03-28 17:51:36 +00003012/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003013int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003014 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003015{
3016 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003017 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003018 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003019
3020 while (len > 0) {
3021 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02003022 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00003023 /* if no physical page mapped, return an error */
3024 if (phys_addr == -1)
3025 return -1;
3026 l = (page + TARGET_PAGE_SIZE) - addr;
3027 if (l > len)
3028 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003029 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003030 if (is_write) {
3031 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
3032 } else {
3033 address_space_rw(cpu->as, phys_addr, buf, l, 0);
3034 }
bellard13eb76e2004-01-24 15:23:36 +00003035 len -= l;
3036 buf += l;
3037 addr += l;
3038 }
3039 return 0;
3040}
Paul Brooka68fe892010-03-01 00:08:59 +00003041#endif
bellard13eb76e2004-01-24 15:23:36 +00003042
Blue Swirl8e4a4242013-01-06 18:30:17 +00003043/*
3044 * A helper function for the _utterly broken_ virtio device model to find out if
3045 * it's running on a big endian machine. Don't do this at home kids!
3046 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003047bool target_words_bigendian(void);
3048bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003049{
3050#if defined(TARGET_WORDS_BIGENDIAN)
3051 return true;
3052#else
3053 return false;
3054#endif
3055}
3056
Wen Congyang76f35532012-05-07 12:04:18 +08003057#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003058bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003059{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003060 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003061 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08003062
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003063 mr = address_space_translate(&address_space_memory,
3064 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003065
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003066 return !(memory_region_is_ram(mr) ||
3067 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08003068}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003069
3070void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
3071{
3072 RAMBlock *block;
3073
Mike Day0dc3f442013-09-05 14:41:35 -04003074 rcu_read_lock();
3075 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02003076 func(block->host, block->offset, block->used_length, opaque);
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003077 }
Mike Day0dc3f442013-09-05 14:41:35 -04003078 rcu_read_unlock();
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003079}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003080#endif