blob: 2b6ee552185e7beff5041c135847bba1e65da3ef [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060029#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010030#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010031#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020032#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010033#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010034#include "qemu/timer.h"
35#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020036#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020052#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020053
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020054#include "qemu/range.h"
55
blueswir1db7b5422007-05-26 17:36:03 +000056//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000057
pbrook99773bd2006-04-16 15:14:59 +000058#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020059static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000060
Paolo Bonzinia3161032012-11-14 15:54:48 +010061RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030062
63static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030064static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030065
Avi Kivityf6790af2012-10-02 20:13:51 +020066AddressSpace address_space_io;
67AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020068
Paolo Bonzini0844e002013-05-24 14:37:28 +020069MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020070static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020071
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080072/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
73#define RAM_PREALLOC (1 << 0)
74
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080075/* RAM is mmap-ed with MAP_SHARED */
76#define RAM_SHARED (1 << 1)
77
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020078/* Only a portion of RAM (used_length) is actually used, and migrated.
79 * This used_length size can change across reboots.
80 */
81#define RAM_RESIZEABLE (1 << 2)
82
pbrooke2eef172008-06-08 01:09:01 +000083#endif
bellard9fa3e852004-01-04 18:06:42 +000084
Andreas Färberbdc44642013-06-24 23:50:24 +020085struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000086/* current CPU in the current thread. It is only valid inside
87 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020088DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000089/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000090 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000091 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010092int use_icount;
bellard6a00d602005-11-21 23:25:50 +000093
pbrooke2eef172008-06-08 01:09:01 +000094#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020095
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020096typedef struct PhysPageEntry PhysPageEntry;
97
98struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020099 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200100 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200101 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200102 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200103};
104
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200105#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
106
Paolo Bonzini03f49952013-11-07 17:14:36 +0100107/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100108#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100109
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200110#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100111#define P_L2_SIZE (1 << P_L2_BITS)
112
113#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
114
115typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200116
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200117typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100118 struct rcu_head rcu;
119
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200120 unsigned sections_nb;
121 unsigned sections_nb_alloc;
122 unsigned nodes_nb;
123 unsigned nodes_nb_alloc;
124 Node *nodes;
125 MemoryRegionSection *sections;
126} PhysPageMap;
127
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200128struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100129 struct rcu_head rcu;
130
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200131 /* This is a multi-level map on the physical address space.
132 * The bottom level has pointers to MemoryRegionSections.
133 */
134 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200135 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200136 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200137};
138
Jan Kiszka90260c62013-05-26 21:46:51 +0200139#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
140typedef struct subpage_t {
141 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200142 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200143 hwaddr base;
144 uint16_t sub_section[TARGET_PAGE_SIZE];
145} subpage_t;
146
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200147#define PHYS_SECTION_UNASSIGNED 0
148#define PHYS_SECTION_NOTDIRTY 1
149#define PHYS_SECTION_ROM 2
150#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200151
pbrooke2eef172008-06-08 01:09:01 +0000152static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300153static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000154static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000155
Avi Kivity1ec9b902012-01-02 12:47:48 +0200156static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000157#endif
bellard54936002003-05-13 00:25:15 +0000158
Paul Brook6d9a1302010-02-28 23:55:53 +0000159#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200160
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200161static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200162{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200163 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
164 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
165 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
166 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200167 }
168}
169
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200170static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200171{
172 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200173 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200174
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200175 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200176 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200177 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100178 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200179 map->nodes[ret][i].skip = 1;
180 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200181 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200182 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200183}
184
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200185static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
186 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200187 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200188{
189 PhysPageEntry *p;
190 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100191 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200192
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200193 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200194 lp->ptr = phys_map_node_alloc(map);
195 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200196 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100197 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200198 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200199 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200200 }
201 }
202 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200203 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200204 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100205 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200206
Paolo Bonzini03f49952013-11-07 17:14:36 +0100207 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200208 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200209 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200210 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200211 *index += step;
212 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200213 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200214 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200215 }
216 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200217 }
218}
219
Avi Kivityac1970f2012-10-03 16:22:53 +0200220static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200221 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200222 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000223{
Avi Kivity29990972012-02-13 20:21:20 +0200224 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200225 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000226
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200227 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000228}
229
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200230/* Compact a non leaf page entry. Simply detect that the entry has a single child,
231 * and update our entry so we can skip it and go directly to the destination.
232 */
233static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
234{
235 unsigned valid_ptr = P_L2_SIZE;
236 int valid = 0;
237 PhysPageEntry *p;
238 int i;
239
240 if (lp->ptr == PHYS_MAP_NODE_NIL) {
241 return;
242 }
243
244 p = nodes[lp->ptr];
245 for (i = 0; i < P_L2_SIZE; i++) {
246 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
247 continue;
248 }
249
250 valid_ptr = i;
251 valid++;
252 if (p[i].skip) {
253 phys_page_compact(&p[i], nodes, compacted);
254 }
255 }
256
257 /* We can only compress if there's only one child. */
258 if (valid != 1) {
259 return;
260 }
261
262 assert(valid_ptr < P_L2_SIZE);
263
264 /* Don't compress if it won't fit in the # of bits we have. */
265 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
266 return;
267 }
268
269 lp->ptr = p[valid_ptr].ptr;
270 if (!p[valid_ptr].skip) {
271 /* If our only child is a leaf, make this a leaf. */
272 /* By design, we should have made this node a leaf to begin with so we
273 * should never reach here.
274 * But since it's so simple to handle this, let's do it just in case we
275 * change this rule.
276 */
277 lp->skip = 0;
278 } else {
279 lp->skip += p[valid_ptr].skip;
280 }
281}
282
283static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
284{
285 DECLARE_BITMAP(compacted, nodes_nb);
286
287 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200288 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200289 }
290}
291
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200292static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200293 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000294{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200295 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200296 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200297 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200298
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200299 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200300 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200301 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200302 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200303 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100304 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200305 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200306
307 if (sections[lp.ptr].size.hi ||
308 range_covers_byte(sections[lp.ptr].offset_within_address_space,
309 sections[lp.ptr].size.lo, addr)) {
310 return &sections[lp.ptr];
311 } else {
312 return &sections[PHYS_SECTION_UNASSIGNED];
313 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200314}
315
Blue Swirle5548612012-04-21 13:08:33 +0000316bool memory_region_is_unassigned(MemoryRegion *mr)
317{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200318 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000319 && mr != &io_mem_watch;
320}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200321
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100322/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200323static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200324 hwaddr addr,
325 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200326{
Jan Kiszka90260c62013-05-26 21:46:51 +0200327 MemoryRegionSection *section;
328 subpage_t *subpage;
329
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200330 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200331 if (resolve_subpage && section->mr->subpage) {
332 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200333 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200334 }
335 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200336}
337
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100338/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200339static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200340address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200341 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200342{
343 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100344 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200345
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200346 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200347 /* Compute offset within MemoryRegionSection */
348 addr -= section->offset_within_address_space;
349
350 /* Compute offset within MemoryRegion */
351 *xlat = addr + section->offset_within_region;
352
353 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100354 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200355 return section;
356}
Jan Kiszka90260c62013-05-26 21:46:51 +0200357
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100358static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
359{
360 if (memory_region_is_ram(mr)) {
361 return !(is_write && mr->readonly);
362 }
363 if (memory_region_is_romd(mr)) {
364 return !is_write;
365 }
366
367 return false;
368}
369
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200370MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
371 hwaddr *xlat, hwaddr *plen,
372 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200373{
Avi Kivity30951152012-10-30 13:47:46 +0200374 IOMMUTLBEntry iotlb;
375 MemoryRegionSection *section;
376 MemoryRegion *mr;
377 hwaddr len = *plen;
378
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100379 rcu_read_lock();
Avi Kivity30951152012-10-30 13:47:46 +0200380 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100381 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
382 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200383 mr = section->mr;
384
385 if (!mr->iommu_ops) {
386 break;
387 }
388
Le Tan8d7b8cb2014-08-16 13:55:37 +0800389 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200390 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
391 | (addr & iotlb.addr_mask));
392 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
393 if (!(iotlb.perm & (1 << is_write))) {
394 mr = &io_mem_unassigned;
395 break;
396 }
397
398 as = iotlb.target_as;
399 }
400
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000401 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100402 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
403 len = MIN(page, len);
404 }
405
Avi Kivity30951152012-10-30 13:47:46 +0200406 *plen = len;
407 *xlat = addr;
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100408 rcu_read_unlock();
Avi Kivity30951152012-10-30 13:47:46 +0200409 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200410}
411
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100412/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200413MemoryRegionSection *
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200414address_space_translate_for_iotlb(CPUState *cpu, hwaddr addr,
415 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200416{
Avi Kivity30951152012-10-30 13:47:46 +0200417 MemoryRegionSection *section;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200418 section = address_space_translate_internal(cpu->memory_dispatch,
419 addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200420
421 assert(!section->mr->iommu_ops);
422 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200423}
bellard9fa3e852004-01-04 18:06:42 +0000424#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000425
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200426void cpu_exec_init_all(void)
427{
428#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700429 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200430 memory_map_init();
431 io_mem_init();
432#endif
433}
434
Andreas Färberb170fce2013-01-20 20:23:22 +0100435#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000436
Juan Quintelae59fb372009-09-29 22:48:21 +0200437static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200438{
Andreas Färber259186a2013-01-17 18:51:17 +0100439 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200440
aurel323098dba2009-03-07 21:28:24 +0000441 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
442 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100443 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100444 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000445
446 return 0;
447}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200448
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400449static int cpu_common_pre_load(void *opaque)
450{
451 CPUState *cpu = opaque;
452
Paolo Bonziniadee6422014-12-19 12:53:14 +0100453 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400454
455 return 0;
456}
457
458static bool cpu_common_exception_index_needed(void *opaque)
459{
460 CPUState *cpu = opaque;
461
Paolo Bonziniadee6422014-12-19 12:53:14 +0100462 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400463}
464
465static const VMStateDescription vmstate_cpu_common_exception_index = {
466 .name = "cpu_common/exception_index",
467 .version_id = 1,
468 .minimum_version_id = 1,
469 .fields = (VMStateField[]) {
470 VMSTATE_INT32(exception_index, CPUState),
471 VMSTATE_END_OF_LIST()
472 }
473};
474
Andreas Färber1a1562f2013-06-17 04:09:11 +0200475const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200476 .name = "cpu_common",
477 .version_id = 1,
478 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400479 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200480 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200481 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100482 VMSTATE_UINT32(halted, CPUState),
483 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200484 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400485 },
486 .subsections = (VMStateSubsection[]) {
487 {
488 .vmsd = &vmstate_cpu_common_exception_index,
489 .needed = cpu_common_exception_index_needed,
490 } , {
491 /* empty */
492 }
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200493 }
494};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200495
pbrook9656f322008-07-01 20:01:19 +0000496#endif
497
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100498CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400499{
Andreas Färberbdc44642013-06-24 23:50:24 +0200500 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400501
Andreas Färberbdc44642013-06-24 23:50:24 +0200502 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100503 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200504 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100505 }
Glauber Costa950f1472009-06-09 12:15:18 -0400506 }
507
Andreas Färberbdc44642013-06-24 23:50:24 +0200508 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400509}
510
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000511#if !defined(CONFIG_USER_ONLY)
512void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
513{
514 /* We only support one address space per cpu at the moment. */
515 assert(cpu->as == as);
516
517 if (cpu->tcg_as_listener) {
518 memory_listener_unregister(cpu->tcg_as_listener);
519 } else {
520 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
521 }
522 cpu->tcg_as_listener->commit = tcg_commit;
523 memory_listener_register(cpu->tcg_as_listener, as);
524}
525#endif
526
Andreas Färber9349b4f2012-03-14 01:38:32 +0100527void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000528{
Andreas Färber9f09e182012-05-03 06:59:07 +0200529 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100530 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200531 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000532 int cpu_index;
533
pbrookc2764712009-03-07 15:24:59 +0000534#if defined(CONFIG_USER_ONLY)
535 cpu_list_lock();
536#endif
bellard6a00d602005-11-21 23:25:50 +0000537 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200538 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000539 cpu_index++;
540 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100541 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100542 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200543 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200544 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100545#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000546 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200547 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100548#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200549 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000550#if defined(CONFIG_USER_ONLY)
551 cpu_list_unlock();
552#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200553 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
554 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
555 }
pbrookb3c77242008-06-30 16:31:04 +0000556#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600557 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000558 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100559 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200560 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000561#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100562 if (cc->vmsd != NULL) {
563 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
564 }
bellardfd6ce8f2003-05-14 19:00:11 +0000565}
566
Paul Brook94df27f2010-02-28 23:47:45 +0000567#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200568static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000569{
570 tb_invalidate_phys_page_range(pc, pc + 1, 0);
571}
572#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200573static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400574{
Max Filippove8262a12013-09-27 22:29:17 +0400575 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
576 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000577 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100578 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400579 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400580}
bellardc27004e2005-01-03 23:35:10 +0000581#endif
bellardd720b932004-04-25 17:57:43 +0000582
Paul Brookc527ee82010-03-01 03:31:14 +0000583#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200584void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000585
586{
587}
588
Peter Maydell3ee887e2014-09-12 14:06:48 +0100589int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
590 int flags)
591{
592 return -ENOSYS;
593}
594
595void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
596{
597}
598
Andreas Färber75a34032013-09-02 16:57:02 +0200599int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000600 int flags, CPUWatchpoint **watchpoint)
601{
602 return -ENOSYS;
603}
604#else
pbrook6658ffb2007-03-16 23:58:11 +0000605/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200606int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000607 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000608{
aliguoric0ce9982008-11-25 22:13:57 +0000609 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000610
Peter Maydell05068c02014-09-12 14:06:48 +0100611 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700612 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200613 error_report("tried to set invalid watchpoint at %"
614 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000615 return -EINVAL;
616 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500617 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000618
aliguoria1d1bb32008-11-18 20:07:32 +0000619 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100620 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000621 wp->flags = flags;
622
aliguori2dc9f412008-11-18 20:56:59 +0000623 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200624 if (flags & BP_GDB) {
625 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
626 } else {
627 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
628 }
aliguoria1d1bb32008-11-18 20:07:32 +0000629
Andreas Färber31b030d2013-09-04 01:29:02 +0200630 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000631
632 if (watchpoint)
633 *watchpoint = wp;
634 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000635}
636
aliguoria1d1bb32008-11-18 20:07:32 +0000637/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200638int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000639 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000640{
aliguoria1d1bb32008-11-18 20:07:32 +0000641 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000642
Andreas Färberff4700b2013-08-26 18:23:18 +0200643 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100644 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000645 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200646 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000647 return 0;
648 }
649 }
aliguoria1d1bb32008-11-18 20:07:32 +0000650 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000651}
652
aliguoria1d1bb32008-11-18 20:07:32 +0000653/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200654void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000655{
Andreas Färberff4700b2013-08-26 18:23:18 +0200656 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000657
Andreas Färber31b030d2013-09-04 01:29:02 +0200658 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000659
Anthony Liguori7267c092011-08-20 22:09:37 -0500660 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000661}
662
aliguoria1d1bb32008-11-18 20:07:32 +0000663/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200664void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000665{
aliguoric0ce9982008-11-25 22:13:57 +0000666 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000667
Andreas Färberff4700b2013-08-26 18:23:18 +0200668 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200669 if (wp->flags & mask) {
670 cpu_watchpoint_remove_by_ref(cpu, wp);
671 }
aliguoric0ce9982008-11-25 22:13:57 +0000672 }
aliguoria1d1bb32008-11-18 20:07:32 +0000673}
Peter Maydell05068c02014-09-12 14:06:48 +0100674
675/* Return true if this watchpoint address matches the specified
676 * access (ie the address range covered by the watchpoint overlaps
677 * partially or completely with the address range covered by the
678 * access).
679 */
680static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
681 vaddr addr,
682 vaddr len)
683{
684 /* We know the lengths are non-zero, but a little caution is
685 * required to avoid errors in the case where the range ends
686 * exactly at the top of the address space and so addr + len
687 * wraps round to zero.
688 */
689 vaddr wpend = wp->vaddr + wp->len - 1;
690 vaddr addrend = addr + len - 1;
691
692 return !(addr > wpend || wp->vaddr > addrend);
693}
694
Paul Brookc527ee82010-03-01 03:31:14 +0000695#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000696
697/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200698int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000699 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000700{
aliguoric0ce9982008-11-25 22:13:57 +0000701 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000702
Anthony Liguori7267c092011-08-20 22:09:37 -0500703 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000704
705 bp->pc = pc;
706 bp->flags = flags;
707
aliguori2dc9f412008-11-18 20:56:59 +0000708 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200709 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200710 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200711 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200712 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200713 }
aliguoria1d1bb32008-11-18 20:07:32 +0000714
Andreas Färberf0c3c502013-08-26 21:22:53 +0200715 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000716
Andreas Färber00b941e2013-06-29 18:55:54 +0200717 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000718 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200719 }
aliguoria1d1bb32008-11-18 20:07:32 +0000720 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000721}
722
723/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200724int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000725{
aliguoria1d1bb32008-11-18 20:07:32 +0000726 CPUBreakpoint *bp;
727
Andreas Färberf0c3c502013-08-26 21:22:53 +0200728 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000729 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200730 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000731 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000732 }
bellard4c3a88a2003-07-26 12:06:08 +0000733 }
aliguoria1d1bb32008-11-18 20:07:32 +0000734 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000735}
736
aliguoria1d1bb32008-11-18 20:07:32 +0000737/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200738void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000739{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200740 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
741
742 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000743
Anthony Liguori7267c092011-08-20 22:09:37 -0500744 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000745}
746
747/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200748void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000749{
aliguoric0ce9982008-11-25 22:13:57 +0000750 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000751
Andreas Färberf0c3c502013-08-26 21:22:53 +0200752 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200753 if (bp->flags & mask) {
754 cpu_breakpoint_remove_by_ref(cpu, bp);
755 }
aliguoric0ce9982008-11-25 22:13:57 +0000756 }
bellard4c3a88a2003-07-26 12:06:08 +0000757}
758
bellardc33a3462003-07-29 20:50:33 +0000759/* enable or disable single step mode. EXCP_DEBUG is returned by the
760 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200761void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000762{
Andreas Färbered2803d2013-06-21 20:20:45 +0200763 if (cpu->singlestep_enabled != enabled) {
764 cpu->singlestep_enabled = enabled;
765 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200766 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200767 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100768 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000769 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200770 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000771 tb_flush(env);
772 }
bellardc33a3462003-07-29 20:50:33 +0000773 }
bellardc33a3462003-07-29 20:50:33 +0000774}
775
Andreas Färbera47dddd2013-09-03 17:38:47 +0200776void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000777{
778 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000779 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000780
781 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000782 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000783 fprintf(stderr, "qemu: fatal: ");
784 vfprintf(stderr, fmt, ap);
785 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200786 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000787 if (qemu_log_enabled()) {
788 qemu_log("qemu: fatal: ");
789 qemu_log_vprintf(fmt, ap2);
790 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200791 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000792 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000793 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000794 }
pbrook493ae1f2007-11-23 16:53:59 +0000795 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000796 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200797#if defined(CONFIG_USER_ONLY)
798 {
799 struct sigaction act;
800 sigfillset(&act.sa_mask);
801 act.sa_handler = SIG_DFL;
802 sigaction(SIGABRT, &act, NULL);
803 }
804#endif
bellard75012672003-06-21 13:11:07 +0000805 abort();
806}
807
bellard01243112004-01-04 15:48:17 +0000808#if !defined(CONFIG_USER_ONLY)
Paolo Bonzini041603f2013-09-09 17:49:45 +0200809static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
810{
811 RAMBlock *block;
812
813 /* The list is protected by the iothread lock here. */
Paolo Bonzini43771532013-09-09 17:58:40 +0200814 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200815 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200816 goto found;
817 }
818 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200819 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200820 goto found;
821 }
822 }
823
824 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
825 abort();
826
827found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200828 /* It is safe to write mru_block outside the iothread lock. This
829 * is what happens:
830 *
831 * mru_block = xxx
832 * rcu_read_unlock()
833 * xxx removed from list
834 * rcu_read_lock()
835 * read mru_block
836 * mru_block = NULL;
837 * call_rcu(reclaim_ramblock, xxx);
838 * rcu_read_unlock()
839 *
840 * atomic_rcu_set is not needed here. The block was already published
841 * when it was placed into the list. Here we're just making an extra
842 * copy of the pointer.
843 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200844 ram_list.mru_block = block;
845 return block;
846}
847
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200848static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000849{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200850 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200851 RAMBlock *block;
852 ram_addr_t end;
853
854 end = TARGET_PAGE_ALIGN(start + length);
855 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000856
Paolo Bonzini041603f2013-09-09 17:49:45 +0200857 block = qemu_get_ram_block(start);
858 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200859 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000860 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200861}
862
863/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200864void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200865 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200866{
Juan Quintelad24981d2012-05-22 00:42:40 +0200867 if (length == 0)
868 return;
Michael S. Tsirkinc8d6f662014-11-17 17:54:07 +0200869 cpu_physical_memory_clear_dirty_range_type(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200870
871 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200872 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200873 }
bellard1ccde1c2004-02-06 19:46:14 +0000874}
875
Juan Quintela981fdf22013-10-10 11:54:09 +0200876static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000877{
878 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000879}
880
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100881/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +0200882hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200883 MemoryRegionSection *section,
884 target_ulong vaddr,
885 hwaddr paddr, hwaddr xlat,
886 int prot,
887 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000888{
Avi Kivitya8170e52012-10-23 12:30:10 +0200889 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000890 CPUWatchpoint *wp;
891
Blue Swirlcc5bea62012-04-14 14:56:48 +0000892 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000893 /* Normal RAM. */
894 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200895 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000896 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200897 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000898 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200899 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000900 }
901 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100902 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200903 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000904 }
905
906 /* Make accesses to pages with watchpoints go via the
907 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200908 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100909 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +0000910 /* Avoid trapping reads of pages with a write breakpoint. */
911 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200912 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000913 *address |= TLB_MMIO;
914 break;
915 }
916 }
917 }
918
919 return iotlb;
920}
bellard9fa3e852004-01-04 18:06:42 +0000921#endif /* defined(CONFIG_USER_ONLY) */
922
pbrooke2eef172008-06-08 01:09:01 +0000923#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000924
Anthony Liguoric227f092009-10-01 16:12:16 -0500925static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200926 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200927static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200928
Igor Mammedova2b257d2014-10-31 16:38:37 +0000929static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
930 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200931
932/*
933 * Set a custom physical guest memory alloator.
934 * Accelerators with unusual needs may need this. Hopefully, we can
935 * get rid of it eventually.
936 */
Igor Mammedova2b257d2014-10-31 16:38:37 +0000937void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +0200938{
939 phys_mem_alloc = alloc;
940}
941
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200942static uint16_t phys_section_add(PhysPageMap *map,
943 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200944{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200945 /* The physical section number is ORed with a page-aligned
946 * pointer to produce the iotlb entries. Thus it should
947 * never overflow into the page-aligned value.
948 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200949 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200950
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200951 if (map->sections_nb == map->sections_nb_alloc) {
952 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
953 map->sections = g_renew(MemoryRegionSection, map->sections,
954 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200955 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200956 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200957 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200958 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200959}
960
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200961static void phys_section_destroy(MemoryRegion *mr)
962{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200963 memory_region_unref(mr);
964
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200965 if (mr->subpage) {
966 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -0700967 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200968 g_free(subpage);
969 }
970}
971
Paolo Bonzini60926662013-05-29 12:30:26 +0200972static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200973{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200974 while (map->sections_nb > 0) {
975 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200976 phys_section_destroy(section->mr);
977 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200978 g_free(map->sections);
979 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200980}
981
Avi Kivityac1970f2012-10-03 16:22:53 +0200982static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200983{
984 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200985 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200986 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200987 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200988 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200989 MemoryRegionSection subsection = {
990 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200991 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200992 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200993 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200994
Avi Kivityf3705d52012-03-08 16:16:34 +0200995 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200996
Avi Kivityf3705d52012-03-08 16:16:34 +0200997 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200998 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +0100999 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001000 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001001 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001002 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001003 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001004 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001005 }
1006 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001007 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001008 subpage_register(subpage, start, end,
1009 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001010}
1011
1012
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001013static void register_multipage(AddressSpaceDispatch *d,
1014 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001015{
Avi Kivitya8170e52012-10-23 12:30:10 +02001016 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001017 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001018 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1019 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001020
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001021 assert(num_pages);
1022 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001023}
1024
Avi Kivityac1970f2012-10-03 16:22:53 +02001025static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001026{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001027 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001028 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001029 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001030 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001031
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001032 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1033 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1034 - now.offset_within_address_space;
1035
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001036 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001037 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001038 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001039 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001040 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001041 while (int128_ne(remain.size, now.size)) {
1042 remain.size = int128_sub(remain.size, now.size);
1043 remain.offset_within_address_space += int128_get64(now.size);
1044 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001045 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001046 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001047 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001048 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001049 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001050 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001051 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001052 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001053 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001054 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001055 }
1056}
1057
Sheng Yang62a27442010-01-26 19:21:16 +08001058void qemu_flush_coalesced_mmio_buffer(void)
1059{
1060 if (kvm_enabled())
1061 kvm_flush_coalesced_mmio_buffer();
1062}
1063
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001064void qemu_mutex_lock_ramlist(void)
1065{
1066 qemu_mutex_lock(&ram_list.mutex);
1067}
1068
1069void qemu_mutex_unlock_ramlist(void)
1070{
1071 qemu_mutex_unlock(&ram_list.mutex);
1072}
1073
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001074#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001075
1076#include <sys/vfs.h>
1077
1078#define HUGETLBFS_MAGIC 0x958458f6
1079
Hu Taofc7a5802014-09-09 13:28:01 +08001080static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001081{
1082 struct statfs fs;
1083 int ret;
1084
1085 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001086 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001087 } while (ret != 0 && errno == EINTR);
1088
1089 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001090 error_setg_errno(errp, errno, "failed to get page size of file %s",
1091 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001092 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001093 }
1094
1095 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001096 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001097
1098 return fs.f_bsize;
1099}
1100
Alex Williamson04b16652010-07-02 11:13:17 -06001101static void *file_ram_alloc(RAMBlock *block,
1102 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001103 const char *path,
1104 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001105{
1106 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001107 char *sanitized_name;
1108 char *c;
Hu Tao557529d2014-09-09 13:28:00 +08001109 void *area = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001110 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001111 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001112 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001113
Hu Taofc7a5802014-09-09 13:28:01 +08001114 hpagesize = gethugepagesize(path, &local_err);
1115 if (local_err) {
1116 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001117 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001118 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001119 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001120
1121 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001122 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1123 "or larger than huge page size 0x%" PRIx64,
1124 memory, hpagesize);
1125 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001126 }
1127
1128 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001129 error_setg(errp,
1130 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001131 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001132 }
1133
Peter Feiner8ca761f2013-03-04 13:54:25 -05001134 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Peter Crosthwaite83234bf2014-08-14 23:54:29 -07001135 sanitized_name = g_strdup(memory_region_name(block->mr));
Peter Feiner8ca761f2013-03-04 13:54:25 -05001136 for (c = sanitized_name; *c != '\0'; c++) {
1137 if (*c == '/')
1138 *c = '_';
1139 }
1140
1141 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1142 sanitized_name);
1143 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001144
1145 fd = mkstemp(filename);
1146 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001147 error_setg_errno(errp, errno,
1148 "unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001149 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001150 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001151 }
1152 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001153 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001154
1155 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1156
1157 /*
1158 * ftruncate is not supported by hugetlbfs in older
1159 * hosts, so don't bother bailing out on errors.
1160 * If anything goes wrong with it under other filesystems,
1161 * mmap will fail.
1162 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001163 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001164 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001165 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001166
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001167 area = mmap(0, memory, PROT_READ | PROT_WRITE,
1168 (block->flags & RAM_SHARED ? MAP_SHARED : MAP_PRIVATE),
1169 fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001170 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001171 error_setg_errno(errp, errno,
1172 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001173 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001174 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001175 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001176
1177 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001178 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001179 }
1180
Alex Williamson04b16652010-07-02 11:13:17 -06001181 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001182 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001183
1184error:
1185 if (mem_prealloc) {
Luiz Capitulinoe4d9df42014-09-08 13:50:05 -04001186 error_report("%s\n", error_get_pretty(*errp));
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001187 exit(1);
1188 }
1189 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001190}
1191#endif
1192
Alex Williamsond17b5282010-06-25 11:08:38 -06001193static ram_addr_t find_ram_offset(ram_addr_t size)
1194{
Alex Williamson04b16652010-07-02 11:13:17 -06001195 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001196 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001197
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001198 assert(size != 0); /* it would hand out same offset multiple times */
1199
Paolo Bonzinia3161032012-11-14 15:54:48 +01001200 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001201 return 0;
1202
Paolo Bonzinia3161032012-11-14 15:54:48 +01001203 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001204 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001205
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001206 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001207
Paolo Bonzinia3161032012-11-14 15:54:48 +01001208 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001209 if (next_block->offset >= end) {
1210 next = MIN(next, next_block->offset);
1211 }
1212 }
1213 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001214 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001215 mingap = next - end;
1216 }
1217 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001218
1219 if (offset == RAM_ADDR_MAX) {
1220 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1221 (uint64_t)size);
1222 abort();
1223 }
1224
Alex Williamson04b16652010-07-02 11:13:17 -06001225 return offset;
1226}
1227
Juan Quintela652d7ec2012-07-20 10:37:54 +02001228ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001229{
Alex Williamsond17b5282010-06-25 11:08:38 -06001230 RAMBlock *block;
1231 ram_addr_t last = 0;
1232
Paolo Bonzinia3161032012-11-14 15:54:48 +01001233 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001234 last = MAX(last, block->offset + block->max_length);
Alex Williamsond17b5282010-06-25 11:08:38 -06001235
1236 return last;
1237}
1238
Jason Baronddb97f12012-08-02 15:44:16 -04001239static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1240{
1241 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001242
1243 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001244 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1245 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001246 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1247 if (ret) {
1248 perror("qemu_madvise");
1249 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1250 "but dump_guest_core=off specified\n");
1251 }
1252 }
1253}
1254
Hu Tao20cfe882014-04-02 15:13:26 +08001255static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001256{
Hu Tao20cfe882014-04-02 15:13:26 +08001257 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001258
Paolo Bonzinia3161032012-11-14 15:54:48 +01001259 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001260 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001261 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001262 }
1263 }
Hu Tao20cfe882014-04-02 15:13:26 +08001264
1265 return NULL;
1266}
1267
Mike Dayae3a7042013-09-05 14:41:35 -04001268/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001269void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1270{
Mike Dayae3a7042013-09-05 14:41:35 -04001271 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001272
Mike Dayae3a7042013-09-05 14:41:35 -04001273 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001274 assert(new_block);
1275 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001276
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001277 if (dev) {
1278 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001279 if (id) {
1280 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001281 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001282 }
1283 }
1284 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1285
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001286 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001287 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001288 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001289 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1290 new_block->idstr);
1291 abort();
1292 }
1293 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001294 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001295}
1296
Mike Dayae3a7042013-09-05 14:41:35 -04001297/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001298void qemu_ram_unset_idstr(ram_addr_t addr)
1299{
Mike Dayae3a7042013-09-05 14:41:35 -04001300 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001301
Mike Dayae3a7042013-09-05 14:41:35 -04001302 /* FIXME: arch_init.c assumes that this is not called throughout
1303 * migration. Ignore the problem since hot-unplug during migration
1304 * does not work anyway.
1305 */
1306
1307 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001308 if (block) {
1309 memset(block->idstr, 0, sizeof(block->idstr));
1310 }
1311}
1312
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001313static int memory_try_enable_merging(void *addr, size_t len)
1314{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001315 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001316 /* disabled by the user */
1317 return 0;
1318 }
1319
1320 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1321}
1322
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001323/* Only legal before guest might have detected the memory size: e.g. on
1324 * incoming migration, or right after reset.
1325 *
1326 * As memory core doesn't know how is memory accessed, it is up to
1327 * resize callback to update device state and/or add assertions to detect
1328 * misuse, if necessary.
1329 */
1330int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1331{
1332 RAMBlock *block = find_ram_block(base);
1333
1334 assert(block);
1335
1336 if (block->used_length == newsize) {
1337 return 0;
1338 }
1339
1340 if (!(block->flags & RAM_RESIZEABLE)) {
1341 error_setg_errno(errp, EINVAL,
1342 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1343 " in != 0x" RAM_ADDR_FMT, block->idstr,
1344 newsize, block->used_length);
1345 return -EINVAL;
1346 }
1347
1348 if (block->max_length < newsize) {
1349 error_setg_errno(errp, EINVAL,
1350 "Length too large: %s: 0x" RAM_ADDR_FMT
1351 " > 0x" RAM_ADDR_FMT, block->idstr,
1352 newsize, block->max_length);
1353 return -EINVAL;
1354 }
1355
1356 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1357 block->used_length = newsize;
1358 cpu_physical_memory_set_dirty_range(block->offset, block->used_length);
1359 memory_region_set_size(block->mr, newsize);
1360 if (block->resized) {
1361 block->resized(block->idstr, newsize, block->host);
1362 }
1363 return 0;
1364}
1365
Hu Taoef701d72014-09-09 13:27:54 +08001366static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001367{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001368 RAMBlock *block;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001369 ram_addr_t old_ram_size, new_ram_size;
1370
1371 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001372
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001373 /* This assumes the iothread lock is taken here too. */
1374 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001375 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001376
1377 if (!new_block->host) {
1378 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001379 xen_ram_alloc(new_block->offset, new_block->max_length,
1380 new_block->mr);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001381 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001382 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001383 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001384 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001385 error_setg_errno(errp, errno,
1386 "cannot set up guest memory '%s'",
1387 memory_region_name(new_block->mr));
1388 qemu_mutex_unlock_ramlist();
1389 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001390 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001391 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001392 }
1393 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001394
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001395 /* Keep the list sorted from biggest to smallest block. */
1396 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001397 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001398 break;
1399 }
1400 }
1401 if (block) {
1402 QTAILQ_INSERT_BEFORE(block, new_block, next);
1403 } else {
1404 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1405 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001406 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001407
Umesh Deshpandef798b072011-08-18 11:41:17 -07001408 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001409 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001410
Juan Quintela2152f5c2013-10-08 13:52:02 +02001411 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1412
1413 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001414 int i;
Mike Dayae3a7042013-09-05 14:41:35 -04001415
1416 /* ram_list.dirty_memory[] is protected by the iothread lock. */
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001417 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1418 ram_list.dirty_memory[i] =
1419 bitmap_zero_extend(ram_list.dirty_memory[i],
1420 old_ram_size, new_ram_size);
1421 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001422 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001423 cpu_physical_memory_set_dirty_range(new_block->offset,
1424 new_block->used_length);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001425
Paolo Bonzinia904c912015-01-21 16:18:35 +01001426 if (new_block->host) {
1427 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1428 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1429 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1430 if (kvm_enabled()) {
1431 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1432 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001433 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001434
1435 return new_block->offset;
1436}
1437
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001438#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001439ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001440 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001441 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001442{
1443 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001444 ram_addr_t addr;
1445 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001446
1447 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001448 error_setg(errp, "-mem-path not supported with Xen");
1449 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001450 }
1451
1452 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1453 /*
1454 * file_ram_alloc() needs to allocate just like
1455 * phys_mem_alloc, but we haven't bothered to provide
1456 * a hook there.
1457 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001458 error_setg(errp,
1459 "-mem-path not supported with this accelerator");
1460 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001461 }
1462
1463 size = TARGET_PAGE_ALIGN(size);
1464 new_block = g_malloc0(sizeof(*new_block));
1465 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001466 new_block->used_length = size;
1467 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001468 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001469 new_block->host = file_ram_alloc(new_block, size,
1470 mem_path, errp);
1471 if (!new_block->host) {
1472 g_free(new_block);
1473 return -1;
1474 }
1475
Hu Taoef701d72014-09-09 13:27:54 +08001476 addr = ram_block_add(new_block, &local_err);
1477 if (local_err) {
1478 g_free(new_block);
1479 error_propagate(errp, local_err);
1480 return -1;
1481 }
1482 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001483}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001484#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001485
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001486static
1487ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1488 void (*resized)(const char*,
1489 uint64_t length,
1490 void *host),
1491 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001492 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001493{
1494 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001495 ram_addr_t addr;
1496 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001497
1498 size = TARGET_PAGE_ALIGN(size);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001499 max_size = TARGET_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001500 new_block = g_malloc0(sizeof(*new_block));
1501 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001502 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001503 new_block->used_length = size;
1504 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001505 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001506 new_block->fd = -1;
1507 new_block->host = host;
1508 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001509 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001510 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001511 if (resizeable) {
1512 new_block->flags |= RAM_RESIZEABLE;
1513 }
Hu Taoef701d72014-09-09 13:27:54 +08001514 addr = ram_block_add(new_block, &local_err);
1515 if (local_err) {
1516 g_free(new_block);
1517 error_propagate(errp, local_err);
1518 return -1;
1519 }
1520 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001521}
1522
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001523ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1524 MemoryRegion *mr, Error **errp)
1525{
1526 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1527}
1528
Hu Taoef701d72014-09-09 13:27:54 +08001529ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001530{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001531 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1532}
1533
1534ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1535 void (*resized)(const char*,
1536 uint64_t length,
1537 void *host),
1538 MemoryRegion *mr, Error **errp)
1539{
1540 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001541}
bellarde9a1ab12007-02-08 23:08:38 +00001542
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001543void qemu_ram_free_from_ptr(ram_addr_t addr)
1544{
1545 RAMBlock *block;
1546
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001547 /* This assumes the iothread lock is taken here too. */
1548 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001549 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001550 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001551 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001552 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001553 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001554 g_free_rcu(block, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001555 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001556 }
1557 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001558 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001559}
1560
Paolo Bonzini43771532013-09-09 17:58:40 +02001561static void reclaim_ramblock(RAMBlock *block)
1562{
1563 if (block->flags & RAM_PREALLOC) {
1564 ;
1565 } else if (xen_enabled()) {
1566 xen_invalidate_map_cache_entry(block->host);
1567#ifndef _WIN32
1568 } else if (block->fd >= 0) {
1569 munmap(block->host, block->max_length);
1570 close(block->fd);
1571#endif
1572 } else {
1573 qemu_anon_ram_free(block->host, block->max_length);
1574 }
1575 g_free(block);
1576}
1577
1578/* Called with the iothread lock held */
Anthony Liguoric227f092009-10-01 16:12:16 -05001579void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001580{
Alex Williamson04b16652010-07-02 11:13:17 -06001581 RAMBlock *block;
1582
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001583 /* This assumes the iothread lock is taken here too. */
1584 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001585 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001586 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001587 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001588 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001589 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001590 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001591 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001592 }
1593 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001594 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001595}
1596
Huang Yingcd19cfa2011-03-02 08:56:19 +01001597#ifndef _WIN32
1598void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1599{
1600 RAMBlock *block;
1601 ram_addr_t offset;
1602 int flags;
1603 void *area, *vaddr;
1604
Paolo Bonzinia3161032012-11-14 15:54:48 +01001605 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001606 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001607 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001608 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001609 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001610 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001611 } else if (xen_enabled()) {
1612 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001613 } else {
1614 flags = MAP_FIXED;
1615 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001616 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001617 flags |= (block->flags & RAM_SHARED ?
1618 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001619 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1620 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001621 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001622 /*
1623 * Remap needs to match alloc. Accelerators that
1624 * set phys_mem_alloc never remap. If they did,
1625 * we'd need a remap hook here.
1626 */
1627 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1628
Huang Yingcd19cfa2011-03-02 08:56:19 +01001629 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1630 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1631 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001632 }
1633 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001634 fprintf(stderr, "Could not remap addr: "
1635 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001636 length, addr);
1637 exit(1);
1638 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001639 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001640 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001641 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001642 }
1643 }
1644}
1645#endif /* !_WIN32 */
1646
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001647int qemu_get_ram_fd(ram_addr_t addr)
1648{
Mike Dayae3a7042013-09-05 14:41:35 -04001649 RAMBlock *block;
1650 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001651
Mike Dayae3a7042013-09-05 14:41:35 -04001652 block = qemu_get_ram_block(addr);
1653 fd = block->fd;
1654 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001655}
1656
Damjan Marion3fd74b82014-06-26 23:01:32 +02001657void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1658{
Mike Dayae3a7042013-09-05 14:41:35 -04001659 RAMBlock *block;
1660 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001661
Mike Dayae3a7042013-09-05 14:41:35 -04001662 block = qemu_get_ram_block(addr);
1663 ptr = ramblock_ptr(block, 0);
1664 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001665}
1666
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001667/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001668 * This should not be used for general purpose DMA. Use address_space_map
1669 * or address_space_rw instead. For local memory (e.g. video ram) that the
1670 * device owns, use memory_region_get_ram_ptr.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001671 */
1672void *qemu_get_ram_ptr(ram_addr_t addr)
1673{
Mike Dayae3a7042013-09-05 14:41:35 -04001674 RAMBlock *block;
1675 void *ptr;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001676
Mike Dayae3a7042013-09-05 14:41:35 -04001677 block = qemu_get_ram_block(addr);
1678
1679 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001680 /* We need to check if the requested address is in the RAM
1681 * because we don't want to map the entire memory in QEMU.
1682 * In that case just map until the end of the page.
1683 */
1684 if (block->offset == 0) {
Mike Dayae3a7042013-09-05 14:41:35 -04001685 ptr = xen_map_cache(addr, 0, 0);
1686 goto done;
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001687 }
Mike Dayae3a7042013-09-05 14:41:35 -04001688
1689 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001690 }
Mike Dayae3a7042013-09-05 14:41:35 -04001691 ptr = ramblock_ptr(block, addr - block->offset);
1692
1693done:
1694 return ptr;
pbrookdc828ca2009-04-09 22:21:07 +00001695}
1696
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001697/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001698 * but takes a size argument.
1699 */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001700static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001701{
Mike Dayae3a7042013-09-05 14:41:35 -04001702 void *ptr;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001703 if (*size == 0) {
1704 return NULL;
1705 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001706 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001707 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001708 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001709 RAMBlock *block;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001710 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001711 if (addr - block->offset < block->max_length) {
1712 if (addr - block->offset + *size > block->max_length)
1713 *size = block->max_length - addr + block->offset;
Mike Dayae3a7042013-09-05 14:41:35 -04001714 ptr = ramblock_ptr(block, addr - block->offset);
1715 return ptr;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001716 }
1717 }
1718
1719 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1720 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001721 }
1722}
1723
Paolo Bonzini7443b432013-06-03 12:44:02 +02001724/* Some of the softmmu routines need to translate from a host pointer
Mike Dayae3a7042013-09-05 14:41:35 -04001725 * (typically a TLB entry) back to a ram offset.
1726 *
1727 * By the time this function returns, the returned pointer is not protected
1728 * by RCU anymore. If the caller is not within an RCU critical section and
1729 * does not hold the iothread lock, it must have other means of protecting the
1730 * pointer, such as a reference to the region that includes the incoming
1731 * ram_addr_t.
1732 */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001733MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001734{
pbrook94a6b542009-04-11 17:15:54 +00001735 RAMBlock *block;
1736 uint8_t *host = ptr;
Mike Dayae3a7042013-09-05 14:41:35 -04001737 MemoryRegion *mr;
pbrook94a6b542009-04-11 17:15:54 +00001738
Jan Kiszka868bb332011-06-21 22:59:09 +02001739 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001740 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Mike Dayae3a7042013-09-05 14:41:35 -04001741 mr = qemu_get_ram_block(*ram_addr)->mr;
1742 return mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001743 }
1744
Paolo Bonzini23887b72013-05-06 14:28:39 +02001745 block = ram_list.mru_block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001746 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001747 goto found;
1748 }
1749
Paolo Bonzinia3161032012-11-14 15:54:48 +01001750 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001751 /* This case append when the block is not mapped. */
1752 if (block->host == NULL) {
1753 continue;
1754 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001755 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001756 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001757 }
pbrook94a6b542009-04-11 17:15:54 +00001758 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001759
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001760 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001761
1762found:
1763 *ram_addr = block->offset + (host - block->host);
Mike Dayae3a7042013-09-05 14:41:35 -04001764 mr = block->mr;
1765 return mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001766}
Alex Williamsonf471a172010-06-11 11:11:42 -06001767
Avi Kivitya8170e52012-10-23 12:30:10 +02001768static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001769 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001770{
Juan Quintela52159192013-10-08 12:44:04 +02001771 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001772 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001773 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001774 switch (size) {
1775 case 1:
1776 stb_p(qemu_get_ram_ptr(ram_addr), val);
1777 break;
1778 case 2:
1779 stw_p(qemu_get_ram_ptr(ram_addr), val);
1780 break;
1781 case 4:
1782 stl_p(qemu_get_ram_ptr(ram_addr), val);
1783 break;
1784 default:
1785 abort();
1786 }
Paolo Bonzini68868672014-07-21 16:45:18 +02001787 cpu_physical_memory_set_dirty_range_nocode(ram_addr, size);
bellardf23db162005-08-21 19:12:28 +00001788 /* we remove the notdirty callback only if the code has been
1789 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001790 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001791 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001792 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001793 }
bellard1ccde1c2004-02-06 19:46:14 +00001794}
1795
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001796static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1797 unsigned size, bool is_write)
1798{
1799 return is_write;
1800}
1801
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001802static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001803 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001804 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001805 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001806};
1807
pbrook0f459d12008-06-09 00:20:13 +00001808/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell05068c02014-09-12 14:06:48 +01001809static void check_watchpoint(int offset, int len, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001810{
Andreas Färber93afead2013-08-26 03:41:01 +02001811 CPUState *cpu = current_cpu;
1812 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001813 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001814 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001815 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001816 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001817
Andreas Färberff4700b2013-08-26 18:23:18 +02001818 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001819 /* We re-entered the check after replacing the TB. Now raise
1820 * the debug interrupt so that is will trigger after the
1821 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001822 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001823 return;
1824 }
Andreas Färber93afead2013-08-26 03:41:01 +02001825 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001826 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001827 if (cpu_watchpoint_address_matches(wp, vaddr, len)
1828 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01001829 if (flags == BP_MEM_READ) {
1830 wp->flags |= BP_WATCHPOINT_HIT_READ;
1831 } else {
1832 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
1833 }
1834 wp->hitaddr = vaddr;
Andreas Färberff4700b2013-08-26 18:23:18 +02001835 if (!cpu->watchpoint_hit) {
1836 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001837 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001838 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001839 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001840 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001841 } else {
1842 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001843 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001844 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001845 }
aliguori06d55cc2008-11-18 20:24:06 +00001846 }
aliguori6e140f22008-11-18 20:37:55 +00001847 } else {
1848 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001849 }
1850 }
1851}
1852
pbrook6658ffb2007-03-16 23:58:11 +00001853/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1854 so these check for a hit then pass through to the normal out-of-line
1855 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001856static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001857 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001858{
Peter Maydell05068c02014-09-12 14:06:48 +01001859 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001860 switch (size) {
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10001861 case 1: return ldub_phys(&address_space_memory, addr);
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10001862 case 2: return lduw_phys(&address_space_memory, addr);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01001863 case 4: return ldl_phys(&address_space_memory, addr);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001864 default: abort();
1865 }
pbrook6658ffb2007-03-16 23:58:11 +00001866}
1867
Avi Kivitya8170e52012-10-23 12:30:10 +02001868static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001869 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001870{
Peter Maydell05068c02014-09-12 14:06:48 +01001871 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_WRITE);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001872 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001873 case 1:
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10001874 stb_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001875 break;
1876 case 2:
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10001877 stw_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001878 break;
1879 case 4:
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10001880 stl_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001881 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001882 default: abort();
1883 }
pbrook6658ffb2007-03-16 23:58:11 +00001884}
1885
Avi Kivity1ec9b902012-01-02 12:47:48 +02001886static const MemoryRegionOps watch_mem_ops = {
1887 .read = watch_mem_read,
1888 .write = watch_mem_write,
1889 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001890};
pbrook6658ffb2007-03-16 23:58:11 +00001891
Avi Kivitya8170e52012-10-23 12:30:10 +02001892static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001893 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001894{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001895 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001896 uint8_t buf[8];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001897
blueswir1db7b5422007-05-26 17:36:03 +00001898#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001899 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001900 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001901#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001902 address_space_read(subpage->as, addr + subpage->base, buf, len);
1903 switch (len) {
1904 case 1:
1905 return ldub_p(buf);
1906 case 2:
1907 return lduw_p(buf);
1908 case 4:
1909 return ldl_p(buf);
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001910 case 8:
1911 return ldq_p(buf);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001912 default:
1913 abort();
1914 }
blueswir1db7b5422007-05-26 17:36:03 +00001915}
1916
Avi Kivitya8170e52012-10-23 12:30:10 +02001917static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001918 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001919{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001920 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001921 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001922
blueswir1db7b5422007-05-26 17:36:03 +00001923#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001924 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001925 " value %"PRIx64"\n",
1926 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001927#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001928 switch (len) {
1929 case 1:
1930 stb_p(buf, value);
1931 break;
1932 case 2:
1933 stw_p(buf, value);
1934 break;
1935 case 4:
1936 stl_p(buf, value);
1937 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001938 case 8:
1939 stq_p(buf, value);
1940 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001941 default:
1942 abort();
1943 }
1944 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001945}
1946
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001947static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08001948 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001949{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001950 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001951#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001952 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001953 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001954#endif
1955
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001956 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08001957 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001958}
1959
Avi Kivity70c68e42012-01-02 12:32:48 +02001960static const MemoryRegionOps subpage_ops = {
1961 .read = subpage_read,
1962 .write = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001963 .impl.min_access_size = 1,
1964 .impl.max_access_size = 8,
1965 .valid.min_access_size = 1,
1966 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001967 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001968 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001969};
1970
Anthony Liguoric227f092009-10-01 16:12:16 -05001971static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001972 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001973{
1974 int idx, eidx;
1975
1976 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1977 return -1;
1978 idx = SUBPAGE_IDX(start);
1979 eidx = SUBPAGE_IDX(end);
1980#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001981 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
1982 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00001983#endif
blueswir1db7b5422007-05-26 17:36:03 +00001984 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001985 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001986 }
1987
1988 return 0;
1989}
1990
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001991static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001992{
Anthony Liguoric227f092009-10-01 16:12:16 -05001993 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001994
Anthony Liguori7267c092011-08-20 22:09:37 -05001995 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001996
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001997 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001998 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001999 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002000 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002001 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002002#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002003 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2004 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002005#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002006 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002007
2008 return mmio;
2009}
2010
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002011static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2012 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002013{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002014 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002015 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002016 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002017 .mr = mr,
2018 .offset_within_address_space = 0,
2019 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002020 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002021 };
2022
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002023 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002024}
2025
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002026MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02002027{
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002028 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->memory_dispatch);
2029 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002030
2031 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002032}
2033
Avi Kivitye9179ce2009-06-14 11:38:52 +03002034static void io_mem_init(void)
2035{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002036 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002037 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002038 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002039 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002040 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002041 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002042 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002043}
2044
Avi Kivityac1970f2012-10-03 16:22:53 +02002045static void mem_begin(MemoryListener *listener)
2046{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002047 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002048 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2049 uint16_t n;
2050
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002051 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002052 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002053 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002054 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002055 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002056 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002057 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002058 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002059
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002060 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002061 d->as = as;
2062 as->next_dispatch = d;
2063}
2064
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002065static void address_space_dispatch_free(AddressSpaceDispatch *d)
2066{
2067 phys_sections_free(&d->map);
2068 g_free(d);
2069}
2070
Paolo Bonzini00752702013-05-29 12:13:54 +02002071static void mem_commit(MemoryListener *listener)
2072{
2073 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002074 AddressSpaceDispatch *cur = as->dispatch;
2075 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002076
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002077 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002078
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002079 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002080 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002081 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002082 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002083}
2084
Avi Kivity1d711482012-10-02 18:54:45 +02002085static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002086{
Andreas Färber182735e2013-05-29 22:29:20 +02002087 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02002088
2089 /* since each CPU stores ram addresses in its TLB cache, we must
2090 reset the modified entries */
2091 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02002092 CPU_FOREACH(cpu) {
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01002093 /* FIXME: Disentangle the cpu.h circular files deps so we can
2094 directly get the right CPU from listener. */
2095 if (cpu->tcg_as_listener != listener) {
2096 continue;
2097 }
Paolo Bonzini76e5c762015-01-15 12:46:47 +01002098 cpu_reload_memory_map(cpu);
Avi Kivity117712c2012-02-12 21:23:17 +02002099 }
Avi Kivity50c1e142012-02-08 21:36:02 +02002100}
2101
Avi Kivity93632742012-02-08 16:54:16 +02002102static void core_log_global_start(MemoryListener *listener)
2103{
Juan Quintela981fdf22013-10-10 11:54:09 +02002104 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02002105}
2106
2107static void core_log_global_stop(MemoryListener *listener)
2108{
Juan Quintela981fdf22013-10-10 11:54:09 +02002109 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02002110}
2111
Avi Kivity93632742012-02-08 16:54:16 +02002112static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02002113 .log_global_start = core_log_global_start,
2114 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02002115 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02002116};
2117
Avi Kivityac1970f2012-10-03 16:22:53 +02002118void address_space_init_dispatch(AddressSpace *as)
2119{
Paolo Bonzini00752702013-05-29 12:13:54 +02002120 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002121 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002122 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002123 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002124 .region_add = mem_add,
2125 .region_nop = mem_add,
2126 .priority = 0,
2127 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002128 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002129}
2130
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002131void address_space_unregister(AddressSpace *as)
2132{
2133 memory_listener_unregister(&as->dispatch_listener);
2134}
2135
Avi Kivity83f3c252012-10-07 12:59:55 +02002136void address_space_destroy_dispatch(AddressSpace *as)
2137{
2138 AddressSpaceDispatch *d = as->dispatch;
2139
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002140 atomic_rcu_set(&as->dispatch, NULL);
2141 if (d) {
2142 call_rcu(d, address_space_dispatch_free, rcu);
2143 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002144}
2145
Avi Kivity62152b82011-07-26 14:26:14 +03002146static void memory_map_init(void)
2147{
Anthony Liguori7267c092011-08-20 22:09:37 -05002148 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002149
Paolo Bonzini57271d62013-11-07 17:14:37 +01002150 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002151 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002152
Anthony Liguori7267c092011-08-20 22:09:37 -05002153 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002154 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2155 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002156 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02002157
Avi Kivityf6790af2012-10-02 20:13:51 +02002158 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03002159}
2160
2161MemoryRegion *get_system_memory(void)
2162{
2163 return system_memory;
2164}
2165
Avi Kivity309cb472011-08-08 16:09:03 +03002166MemoryRegion *get_system_io(void)
2167{
2168 return system_io;
2169}
2170
pbrooke2eef172008-06-08 01:09:01 +00002171#endif /* !defined(CONFIG_USER_ONLY) */
2172
bellard13eb76e2004-01-24 15:23:36 +00002173/* physical memory access (slow version, mainly for debug) */
2174#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002175int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002176 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002177{
2178 int l, flags;
2179 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002180 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002181
2182 while (len > 0) {
2183 page = addr & TARGET_PAGE_MASK;
2184 l = (page + TARGET_PAGE_SIZE) - addr;
2185 if (l > len)
2186 l = len;
2187 flags = page_get_flags(page);
2188 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002189 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002190 if (is_write) {
2191 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002192 return -1;
bellard579a97f2007-11-11 14:26:47 +00002193 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002194 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002195 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002196 memcpy(p, buf, l);
2197 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002198 } else {
2199 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002200 return -1;
bellard579a97f2007-11-11 14:26:47 +00002201 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002202 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002203 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002204 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002205 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002206 }
2207 len -= l;
2208 buf += l;
2209 addr += l;
2210 }
Paul Brooka68fe892010-03-01 00:08:59 +00002211 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002212}
bellard8df1cd02005-01-28 22:37:22 +00002213
bellard13eb76e2004-01-24 15:23:36 +00002214#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002215
Avi Kivitya8170e52012-10-23 12:30:10 +02002216static void invalidate_and_set_dirty(hwaddr addr,
2217 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002218{
Peter Maydellf874bf92014-11-16 19:44:21 +00002219 if (cpu_physical_memory_range_includes_clean(addr, length)) {
2220 tb_invalidate_phys_range(addr, addr + length, 0);
Paolo Bonzini68868672014-07-21 16:45:18 +02002221 cpu_physical_memory_set_dirty_range_nocode(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002222 }
Anthony PERARDe2269392012-10-03 13:49:22 +00002223 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002224}
2225
Richard Henderson23326162013-07-08 14:55:59 -07002226static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002227{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002228 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002229
2230 /* Regions are assumed to support 1-4 byte accesses unless
2231 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002232 if (access_size_max == 0) {
2233 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002234 }
Richard Henderson23326162013-07-08 14:55:59 -07002235
2236 /* Bound the maximum access by the alignment of the address. */
2237 if (!mr->ops->impl.unaligned) {
2238 unsigned align_size_max = addr & -addr;
2239 if (align_size_max != 0 && align_size_max < access_size_max) {
2240 access_size_max = align_size_max;
2241 }
2242 }
2243
2244 /* Don't attempt accesses larger than the maximum. */
2245 if (l > access_size_max) {
2246 l = access_size_max;
2247 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02002248 if (l & (l - 1)) {
2249 l = 1 << (qemu_fls(l) - 1);
2250 }
Richard Henderson23326162013-07-08 14:55:59 -07002251
2252 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002253}
2254
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002255bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002256 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002257{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002258 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002259 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002260 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002261 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002262 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002263 bool error = false;
ths3b46e622007-09-17 08:09:54 +00002264
bellard13eb76e2004-01-24 15:23:36 +00002265 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002266 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002267 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002268
bellard13eb76e2004-01-24 15:23:36 +00002269 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002270 if (!memory_access_is_direct(mr, is_write)) {
2271 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002272 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002273 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002274 switch (l) {
2275 case 8:
2276 /* 64 bit write access */
2277 val = ldq_p(buf);
2278 error |= io_mem_write(mr, addr1, val, 8);
2279 break;
2280 case 4:
bellard1c213d12005-09-03 10:49:04 +00002281 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002282 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002283 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07002284 break;
2285 case 2:
bellard1c213d12005-09-03 10:49:04 +00002286 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002287 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002288 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07002289 break;
2290 case 1:
bellard1c213d12005-09-03 10:49:04 +00002291 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002292 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002293 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07002294 break;
2295 default:
2296 abort();
bellard13eb76e2004-01-24 15:23:36 +00002297 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002298 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002299 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002300 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002301 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002302 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002303 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002304 }
2305 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002306 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002307 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002308 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002309 switch (l) {
2310 case 8:
2311 /* 64 bit read access */
2312 error |= io_mem_read(mr, addr1, &val, 8);
2313 stq_p(buf, val);
2314 break;
2315 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002316 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002317 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00002318 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002319 break;
2320 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002321 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002322 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002323 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002324 break;
2325 case 1:
bellard1c213d12005-09-03 10:49:04 +00002326 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002327 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002328 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002329 break;
2330 default:
2331 abort();
bellard13eb76e2004-01-24 15:23:36 +00002332 }
2333 } else {
2334 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002335 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002336 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002337 }
2338 }
2339 len -= l;
2340 buf += l;
2341 addr += l;
2342 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002343
2344 return error;
bellard13eb76e2004-01-24 15:23:36 +00002345}
bellard8df1cd02005-01-28 22:37:22 +00002346
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002347bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002348 const uint8_t *buf, int len)
2349{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002350 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002351}
2352
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002353bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002354{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002355 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002356}
2357
2358
Avi Kivitya8170e52012-10-23 12:30:10 +02002359void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002360 int len, int is_write)
2361{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002362 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002363}
2364
Alexander Graf582b55a2013-12-11 14:17:44 +01002365enum write_rom_type {
2366 WRITE_DATA,
2367 FLUSH_CACHE,
2368};
2369
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002370static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002371 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002372{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002373 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002374 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002375 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002376 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002377
bellardd0ecd2a2006-04-23 17:14:48 +00002378 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002379 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002380 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002381
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002382 if (!(memory_region_is_ram(mr) ||
2383 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002384 /* do nothing */
2385 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002386 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002387 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002388 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002389 switch (type) {
2390 case WRITE_DATA:
2391 memcpy(ptr, buf, l);
2392 invalidate_and_set_dirty(addr1, l);
2393 break;
2394 case FLUSH_CACHE:
2395 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2396 break;
2397 }
bellardd0ecd2a2006-04-23 17:14:48 +00002398 }
2399 len -= l;
2400 buf += l;
2401 addr += l;
2402 }
2403}
2404
Alexander Graf582b55a2013-12-11 14:17:44 +01002405/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002406void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002407 const uint8_t *buf, int len)
2408{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002409 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002410}
2411
2412void cpu_flush_icache_range(hwaddr start, int len)
2413{
2414 /*
2415 * This function should do the same thing as an icache flush that was
2416 * triggered from within the guest. For TCG we are always cache coherent,
2417 * so there is no need to flush anything. For KVM / Xen we need to flush
2418 * the host's instruction cache at least.
2419 */
2420 if (tcg_enabled()) {
2421 return;
2422 }
2423
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002424 cpu_physical_memory_write_rom_internal(&address_space_memory,
2425 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002426}
2427
aliguori6d16c2f2009-01-22 16:59:11 +00002428typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002429 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002430 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002431 hwaddr addr;
2432 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002433} BounceBuffer;
2434
2435static BounceBuffer bounce;
2436
aliguoriba223c22009-01-22 16:59:16 +00002437typedef struct MapClient {
2438 void *opaque;
2439 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002440 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002441} MapClient;
2442
Blue Swirl72cf2d42009-09-12 07:36:22 +00002443static QLIST_HEAD(map_client_list, MapClient) map_client_list
2444 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002445
2446void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2447{
Anthony Liguori7267c092011-08-20 22:09:37 -05002448 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002449
2450 client->opaque = opaque;
2451 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002452 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002453 return client;
2454}
2455
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002456static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002457{
2458 MapClient *client = (MapClient *)_client;
2459
Blue Swirl72cf2d42009-09-12 07:36:22 +00002460 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002461 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002462}
2463
2464static void cpu_notify_map_clients(void)
2465{
2466 MapClient *client;
2467
Blue Swirl72cf2d42009-09-12 07:36:22 +00002468 while (!QLIST_EMPTY(&map_client_list)) {
2469 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002470 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002471 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002472 }
2473}
2474
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002475bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2476{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002477 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002478 hwaddr l, xlat;
2479
2480 while (len > 0) {
2481 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002482 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2483 if (!memory_access_is_direct(mr, is_write)) {
2484 l = memory_access_size(mr, l, addr);
2485 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002486 return false;
2487 }
2488 }
2489
2490 len -= l;
2491 addr += l;
2492 }
2493 return true;
2494}
2495
aliguori6d16c2f2009-01-22 16:59:11 +00002496/* Map a physical memory region into a host virtual address.
2497 * May map a subset of the requested range, given by and returned in *plen.
2498 * May return NULL if resources needed to perform the mapping are exhausted.
2499 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002500 * Use cpu_register_map_client() to know when retrying the map operation is
2501 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002502 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002503void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002504 hwaddr addr,
2505 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002506 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002507{
Avi Kivitya8170e52012-10-23 12:30:10 +02002508 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002509 hwaddr done = 0;
2510 hwaddr l, xlat, base;
2511 MemoryRegion *mr, *this_mr;
2512 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002513
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002514 if (len == 0) {
2515 return NULL;
2516 }
aliguori6d16c2f2009-01-22 16:59:11 +00002517
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002518 l = len;
2519 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2520 if (!memory_access_is_direct(mr, is_write)) {
2521 if (bounce.buffer) {
2522 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002523 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002524 /* Avoid unbounded allocations */
2525 l = MIN(l, TARGET_PAGE_SIZE);
2526 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002527 bounce.addr = addr;
2528 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002529
2530 memory_region_ref(mr);
2531 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002532 if (!is_write) {
2533 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002534 }
aliguori6d16c2f2009-01-22 16:59:11 +00002535
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002536 *plen = l;
2537 return bounce.buffer;
2538 }
2539
2540 base = xlat;
2541 raddr = memory_region_get_ram_addr(mr);
2542
2543 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002544 len -= l;
2545 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002546 done += l;
2547 if (len == 0) {
2548 break;
2549 }
2550
2551 l = len;
2552 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2553 if (this_mr != mr || xlat != base + done) {
2554 break;
2555 }
aliguori6d16c2f2009-01-22 16:59:11 +00002556 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002557
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002558 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002559 *plen = done;
2560 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002561}
2562
Avi Kivityac1970f2012-10-03 16:22:53 +02002563/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002564 * Will also mark the memory as dirty if is_write == 1. access_len gives
2565 * the amount of memory that was actually read or written by the caller.
2566 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002567void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2568 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002569{
2570 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002571 MemoryRegion *mr;
2572 ram_addr_t addr1;
2573
2574 mr = qemu_ram_addr_from_host(buffer, &addr1);
2575 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002576 if (is_write) {
Paolo Bonzini68868672014-07-21 16:45:18 +02002577 invalidate_and_set_dirty(addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002578 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002579 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002580 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002581 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002582 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002583 return;
2584 }
2585 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002586 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002587 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002588 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002589 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002590 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002591 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002592}
bellardd0ecd2a2006-04-23 17:14:48 +00002593
Avi Kivitya8170e52012-10-23 12:30:10 +02002594void *cpu_physical_memory_map(hwaddr addr,
2595 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002596 int is_write)
2597{
2598 return address_space_map(&address_space_memory, addr, plen, is_write);
2599}
2600
Avi Kivitya8170e52012-10-23 12:30:10 +02002601void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2602 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002603{
2604 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2605}
2606
bellard8df1cd02005-01-28 22:37:22 +00002607/* warning: addr must be aligned */
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002608static inline uint32_t ldl_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002609 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002610{
bellard8df1cd02005-01-28 22:37:22 +00002611 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002612 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002613 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002614 hwaddr l = 4;
2615 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002616
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002617 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002618 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002619 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002620 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002621#if defined(TARGET_WORDS_BIGENDIAN)
2622 if (endian == DEVICE_LITTLE_ENDIAN) {
2623 val = bswap32(val);
2624 }
2625#else
2626 if (endian == DEVICE_BIG_ENDIAN) {
2627 val = bswap32(val);
2628 }
2629#endif
bellard8df1cd02005-01-28 22:37:22 +00002630 } else {
2631 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002632 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002633 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002634 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002635 switch (endian) {
2636 case DEVICE_LITTLE_ENDIAN:
2637 val = ldl_le_p(ptr);
2638 break;
2639 case DEVICE_BIG_ENDIAN:
2640 val = ldl_be_p(ptr);
2641 break;
2642 default:
2643 val = ldl_p(ptr);
2644 break;
2645 }
bellard8df1cd02005-01-28 22:37:22 +00002646 }
2647 return val;
2648}
2649
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002650uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002651{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002652 return ldl_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002653}
2654
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002655uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002656{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002657 return ldl_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002658}
2659
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002660uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002661{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002662 return ldl_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002663}
2664
bellard84b7b8e2005-11-28 21:19:04 +00002665/* warning: addr must be aligned */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002666static inline uint64_t ldq_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002667 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002668{
bellard84b7b8e2005-11-28 21:19:04 +00002669 uint8_t *ptr;
2670 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002671 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002672 hwaddr l = 8;
2673 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002674
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002675 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002676 false);
2677 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002678 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002679 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002680#if defined(TARGET_WORDS_BIGENDIAN)
2681 if (endian == DEVICE_LITTLE_ENDIAN) {
2682 val = bswap64(val);
2683 }
2684#else
2685 if (endian == DEVICE_BIG_ENDIAN) {
2686 val = bswap64(val);
2687 }
2688#endif
bellard84b7b8e2005-11-28 21:19:04 +00002689 } else {
2690 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002691 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002692 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002693 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002694 switch (endian) {
2695 case DEVICE_LITTLE_ENDIAN:
2696 val = ldq_le_p(ptr);
2697 break;
2698 case DEVICE_BIG_ENDIAN:
2699 val = ldq_be_p(ptr);
2700 break;
2701 default:
2702 val = ldq_p(ptr);
2703 break;
2704 }
bellard84b7b8e2005-11-28 21:19:04 +00002705 }
2706 return val;
2707}
2708
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002709uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002710{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002711 return ldq_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002712}
2713
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002714uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002715{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002716 return ldq_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002717}
2718
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002719uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002720{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002721 return ldq_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002722}
2723
bellardaab33092005-10-30 20:48:42 +00002724/* XXX: optimize */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002725uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002726{
2727 uint8_t val;
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002728 address_space_rw(as, addr, &val, 1, 0);
bellardaab33092005-10-30 20:48:42 +00002729 return val;
2730}
2731
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002732/* warning: addr must be aligned */
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002733static inline uint32_t lduw_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002734 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002735{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002736 uint8_t *ptr;
2737 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002738 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002739 hwaddr l = 2;
2740 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002741
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002742 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002743 false);
2744 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002745 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002746 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002747#if defined(TARGET_WORDS_BIGENDIAN)
2748 if (endian == DEVICE_LITTLE_ENDIAN) {
2749 val = bswap16(val);
2750 }
2751#else
2752 if (endian == DEVICE_BIG_ENDIAN) {
2753 val = bswap16(val);
2754 }
2755#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002756 } else {
2757 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002758 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002759 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002760 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002761 switch (endian) {
2762 case DEVICE_LITTLE_ENDIAN:
2763 val = lduw_le_p(ptr);
2764 break;
2765 case DEVICE_BIG_ENDIAN:
2766 val = lduw_be_p(ptr);
2767 break;
2768 default:
2769 val = lduw_p(ptr);
2770 break;
2771 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002772 }
2773 return val;
bellardaab33092005-10-30 20:48:42 +00002774}
2775
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002776uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002777{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002778 return lduw_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002779}
2780
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002781uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002782{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002783 return lduw_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002784}
2785
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002786uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002787{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002788 return lduw_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002789}
2790
bellard8df1cd02005-01-28 22:37:22 +00002791/* warning: addr must be aligned. The ram page is not masked as dirty
2792 and the code inside is not invalidated. It is useful if the dirty
2793 bits are used to track modified PTEs */
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002794void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002795{
bellard8df1cd02005-01-28 22:37:22 +00002796 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002797 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002798 hwaddr l = 4;
2799 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002800
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002801 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002802 true);
2803 if (l < 4 || !memory_access_is_direct(mr, true)) {
2804 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002805 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002806 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002807 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002808 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002809
2810 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002811 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00002812 /* invalidate code */
2813 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2814 /* set dirty bit */
Paolo Bonzini68868672014-07-21 16:45:18 +02002815 cpu_physical_memory_set_dirty_range_nocode(addr1, 4);
aliguori74576192008-10-06 14:02:03 +00002816 }
2817 }
bellard8df1cd02005-01-28 22:37:22 +00002818 }
2819}
2820
2821/* warning: addr must be aligned */
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002822static inline void stl_phys_internal(AddressSpace *as,
2823 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002824 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002825{
bellard8df1cd02005-01-28 22:37:22 +00002826 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002827 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002828 hwaddr l = 4;
2829 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002830
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002831 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002832 true);
2833 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002834#if defined(TARGET_WORDS_BIGENDIAN)
2835 if (endian == DEVICE_LITTLE_ENDIAN) {
2836 val = bswap32(val);
2837 }
2838#else
2839 if (endian == DEVICE_BIG_ENDIAN) {
2840 val = bswap32(val);
2841 }
2842#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002843 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002844 } else {
bellard8df1cd02005-01-28 22:37:22 +00002845 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002846 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002847 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002848 switch (endian) {
2849 case DEVICE_LITTLE_ENDIAN:
2850 stl_le_p(ptr, val);
2851 break;
2852 case DEVICE_BIG_ENDIAN:
2853 stl_be_p(ptr, val);
2854 break;
2855 default:
2856 stl_p(ptr, val);
2857 break;
2858 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002859 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002860 }
2861}
2862
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002863void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002864{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002865 stl_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002866}
2867
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002868void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002869{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002870 stl_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002871}
2872
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002873void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002874{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002875 stl_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002876}
2877
bellardaab33092005-10-30 20:48:42 +00002878/* XXX: optimize */
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002879void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002880{
2881 uint8_t v = val;
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002882 address_space_rw(as, addr, &v, 1, 1);
bellardaab33092005-10-30 20:48:42 +00002883}
2884
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002885/* warning: addr must be aligned */
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002886static inline void stw_phys_internal(AddressSpace *as,
2887 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002888 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002889{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002890 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002891 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002892 hwaddr l = 2;
2893 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002894
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002895 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002896 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002897#if defined(TARGET_WORDS_BIGENDIAN)
2898 if (endian == DEVICE_LITTLE_ENDIAN) {
2899 val = bswap16(val);
2900 }
2901#else
2902 if (endian == DEVICE_BIG_ENDIAN) {
2903 val = bswap16(val);
2904 }
2905#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002906 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002907 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002908 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002909 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002910 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002911 switch (endian) {
2912 case DEVICE_LITTLE_ENDIAN:
2913 stw_le_p(ptr, val);
2914 break;
2915 case DEVICE_BIG_ENDIAN:
2916 stw_be_p(ptr, val);
2917 break;
2918 default:
2919 stw_p(ptr, val);
2920 break;
2921 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002922 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002923 }
bellardaab33092005-10-30 20:48:42 +00002924}
2925
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002926void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002927{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002928 stw_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002929}
2930
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002931void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002932{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002933 stw_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002934}
2935
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002936void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002937{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002938 stw_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002939}
2940
bellardaab33092005-10-30 20:48:42 +00002941/* XXX: optimize */
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002942void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002943{
2944 val = tswap64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002945 address_space_rw(as, addr, (void *) &val, 8, 1);
bellardaab33092005-10-30 20:48:42 +00002946}
2947
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002948void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002949{
2950 val = cpu_to_le64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002951 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002952}
2953
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002954void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002955{
2956 val = cpu_to_be64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002957 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002958}
2959
aliguori5e2972f2009-03-28 17:51:36 +00002960/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002961int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002962 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002963{
2964 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002965 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002966 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002967
2968 while (len > 0) {
2969 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002970 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002971 /* if no physical page mapped, return an error */
2972 if (phys_addr == -1)
2973 return -1;
2974 l = (page + TARGET_PAGE_SIZE) - addr;
2975 if (l > len)
2976 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002977 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10002978 if (is_write) {
2979 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
2980 } else {
2981 address_space_rw(cpu->as, phys_addr, buf, l, 0);
2982 }
bellard13eb76e2004-01-24 15:23:36 +00002983 len -= l;
2984 buf += l;
2985 addr += l;
2986 }
2987 return 0;
2988}
Paul Brooka68fe892010-03-01 00:08:59 +00002989#endif
bellard13eb76e2004-01-24 15:23:36 +00002990
Blue Swirl8e4a4242013-01-06 18:30:17 +00002991/*
2992 * A helper function for the _utterly broken_ virtio device model to find out if
2993 * it's running on a big endian machine. Don't do this at home kids!
2994 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02002995bool target_words_bigendian(void);
2996bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00002997{
2998#if defined(TARGET_WORDS_BIGENDIAN)
2999 return true;
3000#else
3001 return false;
3002#endif
3003}
3004
Wen Congyang76f35532012-05-07 12:04:18 +08003005#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003006bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003007{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003008 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003009 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08003010
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003011 mr = address_space_translate(&address_space_memory,
3012 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003013
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003014 return !(memory_region_is_ram(mr) ||
3015 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08003016}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003017
3018void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
3019{
3020 RAMBlock *block;
3021
3022 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02003023 func(block->host, block->offset, block->used_length, opaque);
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003024 }
3025}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003026#endif