blob: a7c2b92d0a8f673d64cdd16146da839cca9c0698 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060029#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010030#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010031#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020032#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010033#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010034#include "qemu/timer.h"
35#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020036#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020052#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020053
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020054#include "qemu/range.h"
55
blueswir1db7b5422007-05-26 17:36:03 +000056//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000057
pbrook99773bd2006-04-16 15:14:59 +000058#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020059static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000060
Mike Day0d53d9f2015-01-21 13:45:24 +010061RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030062
63static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030064static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030065
Avi Kivityf6790af2012-10-02 20:13:51 +020066AddressSpace address_space_io;
67AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020068
Paolo Bonzini0844e002013-05-24 14:37:28 +020069MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020070static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020071
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080072/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
73#define RAM_PREALLOC (1 << 0)
74
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080075/* RAM is mmap-ed with MAP_SHARED */
76#define RAM_SHARED (1 << 1)
77
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020078/* Only a portion of RAM (used_length) is actually used, and migrated.
79 * This used_length size can change across reboots.
80 */
81#define RAM_RESIZEABLE (1 << 2)
82
pbrooke2eef172008-06-08 01:09:01 +000083#endif
bellard9fa3e852004-01-04 18:06:42 +000084
Andreas Färberbdc44642013-06-24 23:50:24 +020085struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000086/* current CPU in the current thread. It is only valid inside
87 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020088DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000089/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000090 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000091 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010092int use_icount;
bellard6a00d602005-11-21 23:25:50 +000093
pbrooke2eef172008-06-08 01:09:01 +000094#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020095
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020096typedef struct PhysPageEntry PhysPageEntry;
97
98struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020099 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200100 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200101 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200102 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200103};
104
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200105#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
106
Paolo Bonzini03f49952013-11-07 17:14:36 +0100107/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100108#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100109
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200110#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100111#define P_L2_SIZE (1 << P_L2_BITS)
112
113#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
114
115typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200116
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200117typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100118 struct rcu_head rcu;
119
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200120 unsigned sections_nb;
121 unsigned sections_nb_alloc;
122 unsigned nodes_nb;
123 unsigned nodes_nb_alloc;
124 Node *nodes;
125 MemoryRegionSection *sections;
126} PhysPageMap;
127
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200128struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100129 struct rcu_head rcu;
130
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200131 /* This is a multi-level map on the physical address space.
132 * The bottom level has pointers to MemoryRegionSections.
133 */
134 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200135 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200136 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200137};
138
Jan Kiszka90260c62013-05-26 21:46:51 +0200139#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
140typedef struct subpage_t {
141 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200142 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200143 hwaddr base;
144 uint16_t sub_section[TARGET_PAGE_SIZE];
145} subpage_t;
146
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200147#define PHYS_SECTION_UNASSIGNED 0
148#define PHYS_SECTION_NOTDIRTY 1
149#define PHYS_SECTION_ROM 2
150#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200151
pbrooke2eef172008-06-08 01:09:01 +0000152static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300153static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000154static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000155
Avi Kivity1ec9b902012-01-02 12:47:48 +0200156static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000157#endif
bellard54936002003-05-13 00:25:15 +0000158
Paul Brook6d9a1302010-02-28 23:55:53 +0000159#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200160
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200161static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200162{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200163 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
164 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
165 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
166 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200167 }
168}
169
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200170static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200171{
172 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200173 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200174
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200175 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200176 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200177 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100178 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200179 map->nodes[ret][i].skip = 1;
180 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200181 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200182 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200183}
184
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200185static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
186 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200187 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200188{
189 PhysPageEntry *p;
190 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100191 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200192
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200193 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200194 lp->ptr = phys_map_node_alloc(map);
195 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200196 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100197 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200198 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200199 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200200 }
201 }
202 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200203 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200204 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100205 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200206
Paolo Bonzini03f49952013-11-07 17:14:36 +0100207 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200208 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200209 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200210 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200211 *index += step;
212 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200213 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200214 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200215 }
216 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200217 }
218}
219
Avi Kivityac1970f2012-10-03 16:22:53 +0200220static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200221 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200222 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000223{
Avi Kivity29990972012-02-13 20:21:20 +0200224 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200225 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000226
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200227 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000228}
229
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200230/* Compact a non leaf page entry. Simply detect that the entry has a single child,
231 * and update our entry so we can skip it and go directly to the destination.
232 */
233static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
234{
235 unsigned valid_ptr = P_L2_SIZE;
236 int valid = 0;
237 PhysPageEntry *p;
238 int i;
239
240 if (lp->ptr == PHYS_MAP_NODE_NIL) {
241 return;
242 }
243
244 p = nodes[lp->ptr];
245 for (i = 0; i < P_L2_SIZE; i++) {
246 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
247 continue;
248 }
249
250 valid_ptr = i;
251 valid++;
252 if (p[i].skip) {
253 phys_page_compact(&p[i], nodes, compacted);
254 }
255 }
256
257 /* We can only compress if there's only one child. */
258 if (valid != 1) {
259 return;
260 }
261
262 assert(valid_ptr < P_L2_SIZE);
263
264 /* Don't compress if it won't fit in the # of bits we have. */
265 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
266 return;
267 }
268
269 lp->ptr = p[valid_ptr].ptr;
270 if (!p[valid_ptr].skip) {
271 /* If our only child is a leaf, make this a leaf. */
272 /* By design, we should have made this node a leaf to begin with so we
273 * should never reach here.
274 * But since it's so simple to handle this, let's do it just in case we
275 * change this rule.
276 */
277 lp->skip = 0;
278 } else {
279 lp->skip += p[valid_ptr].skip;
280 }
281}
282
283static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
284{
285 DECLARE_BITMAP(compacted, nodes_nb);
286
287 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200288 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200289 }
290}
291
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200292static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200293 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000294{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200295 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200296 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200297 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200298
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200299 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200300 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200301 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200302 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200303 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100304 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200305 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200306
307 if (sections[lp.ptr].size.hi ||
308 range_covers_byte(sections[lp.ptr].offset_within_address_space,
309 sections[lp.ptr].size.lo, addr)) {
310 return &sections[lp.ptr];
311 } else {
312 return &sections[PHYS_SECTION_UNASSIGNED];
313 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200314}
315
Blue Swirle5548612012-04-21 13:08:33 +0000316bool memory_region_is_unassigned(MemoryRegion *mr)
317{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200318 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000319 && mr != &io_mem_watch;
320}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200321
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100322/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200323static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200324 hwaddr addr,
325 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200326{
Jan Kiszka90260c62013-05-26 21:46:51 +0200327 MemoryRegionSection *section;
328 subpage_t *subpage;
329
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200330 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200331 if (resolve_subpage && section->mr->subpage) {
332 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200333 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200334 }
335 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200336}
337
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100338/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200339static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200340address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200341 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200342{
343 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100344 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200345
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200346 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200347 /* Compute offset within MemoryRegionSection */
348 addr -= section->offset_within_address_space;
349
350 /* Compute offset within MemoryRegion */
351 *xlat = addr + section->offset_within_region;
352
353 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100354 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200355 return section;
356}
Jan Kiszka90260c62013-05-26 21:46:51 +0200357
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100358static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
359{
360 if (memory_region_is_ram(mr)) {
361 return !(is_write && mr->readonly);
362 }
363 if (memory_region_is_romd(mr)) {
364 return !is_write;
365 }
366
367 return false;
368}
369
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200370MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
371 hwaddr *xlat, hwaddr *plen,
372 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200373{
Avi Kivity30951152012-10-30 13:47:46 +0200374 IOMMUTLBEntry iotlb;
375 MemoryRegionSection *section;
376 MemoryRegion *mr;
377 hwaddr len = *plen;
378
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100379 rcu_read_lock();
Avi Kivity30951152012-10-30 13:47:46 +0200380 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100381 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
382 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200383 mr = section->mr;
384
385 if (!mr->iommu_ops) {
386 break;
387 }
388
Le Tan8d7b8cb2014-08-16 13:55:37 +0800389 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200390 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
391 | (addr & iotlb.addr_mask));
392 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
393 if (!(iotlb.perm & (1 << is_write))) {
394 mr = &io_mem_unassigned;
395 break;
396 }
397
398 as = iotlb.target_as;
399 }
400
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000401 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100402 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
403 len = MIN(page, len);
404 }
405
Avi Kivity30951152012-10-30 13:47:46 +0200406 *plen = len;
407 *xlat = addr;
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100408 rcu_read_unlock();
Avi Kivity30951152012-10-30 13:47:46 +0200409 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200410}
411
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100412/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200413MemoryRegionSection *
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200414address_space_translate_for_iotlb(CPUState *cpu, hwaddr addr,
415 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200416{
Avi Kivity30951152012-10-30 13:47:46 +0200417 MemoryRegionSection *section;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200418 section = address_space_translate_internal(cpu->memory_dispatch,
419 addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200420
421 assert(!section->mr->iommu_ops);
422 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200423}
bellard9fa3e852004-01-04 18:06:42 +0000424#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000425
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200426void cpu_exec_init_all(void)
427{
428#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700429 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200430 memory_map_init();
431 io_mem_init();
432#endif
433}
434
Andreas Färberb170fce2013-01-20 20:23:22 +0100435#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000436
Juan Quintelae59fb372009-09-29 22:48:21 +0200437static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200438{
Andreas Färber259186a2013-01-17 18:51:17 +0100439 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200440
aurel323098dba2009-03-07 21:28:24 +0000441 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
442 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100443 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100444 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000445
446 return 0;
447}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200448
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400449static int cpu_common_pre_load(void *opaque)
450{
451 CPUState *cpu = opaque;
452
Paolo Bonziniadee6422014-12-19 12:53:14 +0100453 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400454
455 return 0;
456}
457
458static bool cpu_common_exception_index_needed(void *opaque)
459{
460 CPUState *cpu = opaque;
461
Paolo Bonziniadee6422014-12-19 12:53:14 +0100462 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400463}
464
465static const VMStateDescription vmstate_cpu_common_exception_index = {
466 .name = "cpu_common/exception_index",
467 .version_id = 1,
468 .minimum_version_id = 1,
469 .fields = (VMStateField[]) {
470 VMSTATE_INT32(exception_index, CPUState),
471 VMSTATE_END_OF_LIST()
472 }
473};
474
Andreas Färber1a1562f2013-06-17 04:09:11 +0200475const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200476 .name = "cpu_common",
477 .version_id = 1,
478 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400479 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200480 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200481 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100482 VMSTATE_UINT32(halted, CPUState),
483 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200484 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400485 },
486 .subsections = (VMStateSubsection[]) {
487 {
488 .vmsd = &vmstate_cpu_common_exception_index,
489 .needed = cpu_common_exception_index_needed,
490 } , {
491 /* empty */
492 }
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200493 }
494};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200495
pbrook9656f322008-07-01 20:01:19 +0000496#endif
497
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100498CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400499{
Andreas Färberbdc44642013-06-24 23:50:24 +0200500 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400501
Andreas Färberbdc44642013-06-24 23:50:24 +0200502 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100503 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200504 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100505 }
Glauber Costa950f1472009-06-09 12:15:18 -0400506 }
507
Andreas Färberbdc44642013-06-24 23:50:24 +0200508 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400509}
510
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000511#if !defined(CONFIG_USER_ONLY)
512void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
513{
514 /* We only support one address space per cpu at the moment. */
515 assert(cpu->as == as);
516
517 if (cpu->tcg_as_listener) {
518 memory_listener_unregister(cpu->tcg_as_listener);
519 } else {
520 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
521 }
522 cpu->tcg_as_listener->commit = tcg_commit;
523 memory_listener_register(cpu->tcg_as_listener, as);
524}
525#endif
526
Andreas Färber9349b4f2012-03-14 01:38:32 +0100527void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000528{
Andreas Färber9f09e182012-05-03 06:59:07 +0200529 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100530 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200531 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000532 int cpu_index;
533
pbrookc2764712009-03-07 15:24:59 +0000534#if defined(CONFIG_USER_ONLY)
535 cpu_list_lock();
536#endif
bellard6a00d602005-11-21 23:25:50 +0000537 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200538 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000539 cpu_index++;
540 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100541 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100542 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200543 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200544 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100545#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000546 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200547 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100548#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200549 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000550#if defined(CONFIG_USER_ONLY)
551 cpu_list_unlock();
552#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200553 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
554 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
555 }
pbrookb3c77242008-06-30 16:31:04 +0000556#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600557 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000558 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100559 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200560 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000561#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100562 if (cc->vmsd != NULL) {
563 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
564 }
bellardfd6ce8f2003-05-14 19:00:11 +0000565}
566
Paul Brook94df27f2010-02-28 23:47:45 +0000567#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200568static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000569{
570 tb_invalidate_phys_page_range(pc, pc + 1, 0);
571}
572#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200573static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400574{
Max Filippove8262a12013-09-27 22:29:17 +0400575 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
576 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000577 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100578 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400579 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400580}
bellardc27004e2005-01-03 23:35:10 +0000581#endif
bellardd720b932004-04-25 17:57:43 +0000582
Paul Brookc527ee82010-03-01 03:31:14 +0000583#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200584void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000585
586{
587}
588
Peter Maydell3ee887e2014-09-12 14:06:48 +0100589int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
590 int flags)
591{
592 return -ENOSYS;
593}
594
595void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
596{
597}
598
Andreas Färber75a34032013-09-02 16:57:02 +0200599int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000600 int flags, CPUWatchpoint **watchpoint)
601{
602 return -ENOSYS;
603}
604#else
pbrook6658ffb2007-03-16 23:58:11 +0000605/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200606int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000607 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000608{
aliguoric0ce9982008-11-25 22:13:57 +0000609 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000610
Peter Maydell05068c02014-09-12 14:06:48 +0100611 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700612 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200613 error_report("tried to set invalid watchpoint at %"
614 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000615 return -EINVAL;
616 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500617 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000618
aliguoria1d1bb32008-11-18 20:07:32 +0000619 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100620 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000621 wp->flags = flags;
622
aliguori2dc9f412008-11-18 20:56:59 +0000623 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200624 if (flags & BP_GDB) {
625 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
626 } else {
627 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
628 }
aliguoria1d1bb32008-11-18 20:07:32 +0000629
Andreas Färber31b030d2013-09-04 01:29:02 +0200630 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000631
632 if (watchpoint)
633 *watchpoint = wp;
634 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000635}
636
aliguoria1d1bb32008-11-18 20:07:32 +0000637/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200638int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000639 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000640{
aliguoria1d1bb32008-11-18 20:07:32 +0000641 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000642
Andreas Färberff4700b2013-08-26 18:23:18 +0200643 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100644 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000645 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200646 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000647 return 0;
648 }
649 }
aliguoria1d1bb32008-11-18 20:07:32 +0000650 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000651}
652
aliguoria1d1bb32008-11-18 20:07:32 +0000653/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200654void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000655{
Andreas Färberff4700b2013-08-26 18:23:18 +0200656 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000657
Andreas Färber31b030d2013-09-04 01:29:02 +0200658 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000659
Anthony Liguori7267c092011-08-20 22:09:37 -0500660 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000661}
662
aliguoria1d1bb32008-11-18 20:07:32 +0000663/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200664void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000665{
aliguoric0ce9982008-11-25 22:13:57 +0000666 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000667
Andreas Färberff4700b2013-08-26 18:23:18 +0200668 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200669 if (wp->flags & mask) {
670 cpu_watchpoint_remove_by_ref(cpu, wp);
671 }
aliguoric0ce9982008-11-25 22:13:57 +0000672 }
aliguoria1d1bb32008-11-18 20:07:32 +0000673}
Peter Maydell05068c02014-09-12 14:06:48 +0100674
675/* Return true if this watchpoint address matches the specified
676 * access (ie the address range covered by the watchpoint overlaps
677 * partially or completely with the address range covered by the
678 * access).
679 */
680static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
681 vaddr addr,
682 vaddr len)
683{
684 /* We know the lengths are non-zero, but a little caution is
685 * required to avoid errors in the case where the range ends
686 * exactly at the top of the address space and so addr + len
687 * wraps round to zero.
688 */
689 vaddr wpend = wp->vaddr + wp->len - 1;
690 vaddr addrend = addr + len - 1;
691
692 return !(addr > wpend || wp->vaddr > addrend);
693}
694
Paul Brookc527ee82010-03-01 03:31:14 +0000695#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000696
697/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200698int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000699 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000700{
aliguoric0ce9982008-11-25 22:13:57 +0000701 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000702
Anthony Liguori7267c092011-08-20 22:09:37 -0500703 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000704
705 bp->pc = pc;
706 bp->flags = flags;
707
aliguori2dc9f412008-11-18 20:56:59 +0000708 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200709 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200710 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200711 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200712 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200713 }
aliguoria1d1bb32008-11-18 20:07:32 +0000714
Andreas Färberf0c3c502013-08-26 21:22:53 +0200715 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000716
Andreas Färber00b941e2013-06-29 18:55:54 +0200717 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000718 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200719 }
aliguoria1d1bb32008-11-18 20:07:32 +0000720 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000721}
722
723/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200724int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000725{
aliguoria1d1bb32008-11-18 20:07:32 +0000726 CPUBreakpoint *bp;
727
Andreas Färberf0c3c502013-08-26 21:22:53 +0200728 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000729 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200730 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000731 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000732 }
bellard4c3a88a2003-07-26 12:06:08 +0000733 }
aliguoria1d1bb32008-11-18 20:07:32 +0000734 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000735}
736
aliguoria1d1bb32008-11-18 20:07:32 +0000737/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200738void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000739{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200740 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
741
742 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000743
Anthony Liguori7267c092011-08-20 22:09:37 -0500744 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000745}
746
747/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200748void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000749{
aliguoric0ce9982008-11-25 22:13:57 +0000750 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000751
Andreas Färberf0c3c502013-08-26 21:22:53 +0200752 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200753 if (bp->flags & mask) {
754 cpu_breakpoint_remove_by_ref(cpu, bp);
755 }
aliguoric0ce9982008-11-25 22:13:57 +0000756 }
bellard4c3a88a2003-07-26 12:06:08 +0000757}
758
bellardc33a3462003-07-29 20:50:33 +0000759/* enable or disable single step mode. EXCP_DEBUG is returned by the
760 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200761void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000762{
Andreas Färbered2803d2013-06-21 20:20:45 +0200763 if (cpu->singlestep_enabled != enabled) {
764 cpu->singlestep_enabled = enabled;
765 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200766 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200767 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100768 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000769 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200770 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000771 tb_flush(env);
772 }
bellardc33a3462003-07-29 20:50:33 +0000773 }
bellardc33a3462003-07-29 20:50:33 +0000774}
775
Andreas Färbera47dddd2013-09-03 17:38:47 +0200776void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000777{
778 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000779 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000780
781 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000782 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000783 fprintf(stderr, "qemu: fatal: ");
784 vfprintf(stderr, fmt, ap);
785 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200786 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000787 if (qemu_log_enabled()) {
788 qemu_log("qemu: fatal: ");
789 qemu_log_vprintf(fmt, ap2);
790 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200791 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000792 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000793 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000794 }
pbrook493ae1f2007-11-23 16:53:59 +0000795 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000796 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200797#if defined(CONFIG_USER_ONLY)
798 {
799 struct sigaction act;
800 sigfillset(&act.sa_mask);
801 act.sa_handler = SIG_DFL;
802 sigaction(SIGABRT, &act, NULL);
803 }
804#endif
bellard75012672003-06-21 13:11:07 +0000805 abort();
806}
807
bellard01243112004-01-04 15:48:17 +0000808#if !defined(CONFIG_USER_ONLY)
Paolo Bonzini041603f2013-09-09 17:49:45 +0200809static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
810{
811 RAMBlock *block;
812
813 /* The list is protected by the iothread lock here. */
Paolo Bonzini43771532013-09-09 17:58:40 +0200814 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200815 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200816 goto found;
817 }
Mike Day0d53d9f2015-01-21 13:45:24 +0100818 QLIST_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200819 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200820 goto found;
821 }
822 }
823
824 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
825 abort();
826
827found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200828 /* It is safe to write mru_block outside the iothread lock. This
829 * is what happens:
830 *
831 * mru_block = xxx
832 * rcu_read_unlock()
833 * xxx removed from list
834 * rcu_read_lock()
835 * read mru_block
836 * mru_block = NULL;
837 * call_rcu(reclaim_ramblock, xxx);
838 * rcu_read_unlock()
839 *
840 * atomic_rcu_set is not needed here. The block was already published
841 * when it was placed into the list. Here we're just making an extra
842 * copy of the pointer.
843 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200844 ram_list.mru_block = block;
845 return block;
846}
847
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200848static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000849{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200850 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200851 RAMBlock *block;
852 ram_addr_t end;
853
854 end = TARGET_PAGE_ALIGN(start + length);
855 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000856
Paolo Bonzini041603f2013-09-09 17:49:45 +0200857 block = qemu_get_ram_block(start);
858 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200859 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000860 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200861}
862
863/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200864void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200865 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200866{
Juan Quintelad24981d2012-05-22 00:42:40 +0200867 if (length == 0)
868 return;
Michael S. Tsirkinc8d6f662014-11-17 17:54:07 +0200869 cpu_physical_memory_clear_dirty_range_type(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200870
871 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200872 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200873 }
bellard1ccde1c2004-02-06 19:46:14 +0000874}
875
Juan Quintela981fdf22013-10-10 11:54:09 +0200876static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000877{
878 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000879}
880
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100881/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +0200882hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200883 MemoryRegionSection *section,
884 target_ulong vaddr,
885 hwaddr paddr, hwaddr xlat,
886 int prot,
887 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000888{
Avi Kivitya8170e52012-10-23 12:30:10 +0200889 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000890 CPUWatchpoint *wp;
891
Blue Swirlcc5bea62012-04-14 14:56:48 +0000892 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000893 /* Normal RAM. */
894 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200895 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000896 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200897 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000898 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200899 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000900 }
901 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100902 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200903 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000904 }
905
906 /* Make accesses to pages with watchpoints go via the
907 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200908 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100909 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +0000910 /* Avoid trapping reads of pages with a write breakpoint. */
911 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200912 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000913 *address |= TLB_MMIO;
914 break;
915 }
916 }
917 }
918
919 return iotlb;
920}
bellard9fa3e852004-01-04 18:06:42 +0000921#endif /* defined(CONFIG_USER_ONLY) */
922
pbrooke2eef172008-06-08 01:09:01 +0000923#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000924
Anthony Liguoric227f092009-10-01 16:12:16 -0500925static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200926 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200927static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200928
Igor Mammedova2b257d2014-10-31 16:38:37 +0000929static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
930 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200931
932/*
933 * Set a custom physical guest memory alloator.
934 * Accelerators with unusual needs may need this. Hopefully, we can
935 * get rid of it eventually.
936 */
Igor Mammedova2b257d2014-10-31 16:38:37 +0000937void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +0200938{
939 phys_mem_alloc = alloc;
940}
941
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200942static uint16_t phys_section_add(PhysPageMap *map,
943 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200944{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200945 /* The physical section number is ORed with a page-aligned
946 * pointer to produce the iotlb entries. Thus it should
947 * never overflow into the page-aligned value.
948 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200949 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200950
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200951 if (map->sections_nb == map->sections_nb_alloc) {
952 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
953 map->sections = g_renew(MemoryRegionSection, map->sections,
954 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200955 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200956 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200957 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200958 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200959}
960
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200961static void phys_section_destroy(MemoryRegion *mr)
962{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200963 memory_region_unref(mr);
964
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200965 if (mr->subpage) {
966 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -0700967 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200968 g_free(subpage);
969 }
970}
971
Paolo Bonzini60926662013-05-29 12:30:26 +0200972static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200973{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200974 while (map->sections_nb > 0) {
975 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200976 phys_section_destroy(section->mr);
977 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200978 g_free(map->sections);
979 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200980}
981
Avi Kivityac1970f2012-10-03 16:22:53 +0200982static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200983{
984 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200985 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200986 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200987 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200988 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200989 MemoryRegionSection subsection = {
990 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200991 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200992 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200993 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200994
Avi Kivityf3705d52012-03-08 16:16:34 +0200995 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200996
Avi Kivityf3705d52012-03-08 16:16:34 +0200997 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200998 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +0100999 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001000 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001001 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001002 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001003 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001004 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001005 }
1006 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001007 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001008 subpage_register(subpage, start, end,
1009 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001010}
1011
1012
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001013static void register_multipage(AddressSpaceDispatch *d,
1014 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001015{
Avi Kivitya8170e52012-10-23 12:30:10 +02001016 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001017 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001018 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1019 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001020
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001021 assert(num_pages);
1022 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001023}
1024
Avi Kivityac1970f2012-10-03 16:22:53 +02001025static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001026{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001027 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001028 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001029 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001030 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001031
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001032 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1033 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1034 - now.offset_within_address_space;
1035
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001036 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001037 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001038 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001039 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001040 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001041 while (int128_ne(remain.size, now.size)) {
1042 remain.size = int128_sub(remain.size, now.size);
1043 remain.offset_within_address_space += int128_get64(now.size);
1044 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001045 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001046 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001047 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001048 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001049 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001050 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001051 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001052 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001053 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001054 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001055 }
1056}
1057
Sheng Yang62a27442010-01-26 19:21:16 +08001058void qemu_flush_coalesced_mmio_buffer(void)
1059{
1060 if (kvm_enabled())
1061 kvm_flush_coalesced_mmio_buffer();
1062}
1063
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001064void qemu_mutex_lock_ramlist(void)
1065{
1066 qemu_mutex_lock(&ram_list.mutex);
1067}
1068
1069void qemu_mutex_unlock_ramlist(void)
1070{
1071 qemu_mutex_unlock(&ram_list.mutex);
1072}
1073
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001074#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001075
1076#include <sys/vfs.h>
1077
1078#define HUGETLBFS_MAGIC 0x958458f6
1079
Hu Taofc7a5802014-09-09 13:28:01 +08001080static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001081{
1082 struct statfs fs;
1083 int ret;
1084
1085 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001086 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001087 } while (ret != 0 && errno == EINTR);
1088
1089 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001090 error_setg_errno(errp, errno, "failed to get page size of file %s",
1091 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001092 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001093 }
1094
1095 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001096 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001097
1098 return fs.f_bsize;
1099}
1100
Alex Williamson04b16652010-07-02 11:13:17 -06001101static void *file_ram_alloc(RAMBlock *block,
1102 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001103 const char *path,
1104 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001105{
1106 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001107 char *sanitized_name;
1108 char *c;
Hu Tao557529d2014-09-09 13:28:00 +08001109 void *area = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001110 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001111 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001112 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001113
Hu Taofc7a5802014-09-09 13:28:01 +08001114 hpagesize = gethugepagesize(path, &local_err);
1115 if (local_err) {
1116 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001117 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001118 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001119 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001120
1121 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001122 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1123 "or larger than huge page size 0x%" PRIx64,
1124 memory, hpagesize);
1125 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001126 }
1127
1128 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001129 error_setg(errp,
1130 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001131 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001132 }
1133
Peter Feiner8ca761f2013-03-04 13:54:25 -05001134 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Peter Crosthwaite83234bf2014-08-14 23:54:29 -07001135 sanitized_name = g_strdup(memory_region_name(block->mr));
Peter Feiner8ca761f2013-03-04 13:54:25 -05001136 for (c = sanitized_name; *c != '\0'; c++) {
1137 if (*c == '/')
1138 *c = '_';
1139 }
1140
1141 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1142 sanitized_name);
1143 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001144
1145 fd = mkstemp(filename);
1146 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001147 error_setg_errno(errp, errno,
1148 "unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001149 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001150 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001151 }
1152 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001153 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001154
1155 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1156
1157 /*
1158 * ftruncate is not supported by hugetlbfs in older
1159 * hosts, so don't bother bailing out on errors.
1160 * If anything goes wrong with it under other filesystems,
1161 * mmap will fail.
1162 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001163 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001164 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001165 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001166
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001167 area = mmap(0, memory, PROT_READ | PROT_WRITE,
1168 (block->flags & RAM_SHARED ? MAP_SHARED : MAP_PRIVATE),
1169 fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001170 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001171 error_setg_errno(errp, errno,
1172 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001173 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001174 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001175 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001176
1177 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001178 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001179 }
1180
Alex Williamson04b16652010-07-02 11:13:17 -06001181 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001182 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001183
1184error:
1185 if (mem_prealloc) {
Luiz Capitulinoe4d9df42014-09-08 13:50:05 -04001186 error_report("%s\n", error_get_pretty(*errp));
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001187 exit(1);
1188 }
1189 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001190}
1191#endif
1192
Alex Williamsond17b5282010-06-25 11:08:38 -06001193static ram_addr_t find_ram_offset(ram_addr_t size)
1194{
Alex Williamson04b16652010-07-02 11:13:17 -06001195 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001196 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001197
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001198 assert(size != 0); /* it would hand out same offset multiple times */
1199
Mike Day0d53d9f2015-01-21 13:45:24 +01001200 if (QLIST_EMPTY(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001201 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001202 }
Alex Williamson04b16652010-07-02 11:13:17 -06001203
Mike Day0d53d9f2015-01-21 13:45:24 +01001204 QLIST_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001205 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001206
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001207 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001208
Mike Day0d53d9f2015-01-21 13:45:24 +01001209 QLIST_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001210 if (next_block->offset >= end) {
1211 next = MIN(next, next_block->offset);
1212 }
1213 }
1214 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001215 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001216 mingap = next - end;
1217 }
1218 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001219
1220 if (offset == RAM_ADDR_MAX) {
1221 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1222 (uint64_t)size);
1223 abort();
1224 }
1225
Alex Williamson04b16652010-07-02 11:13:17 -06001226 return offset;
1227}
1228
Juan Quintela652d7ec2012-07-20 10:37:54 +02001229ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001230{
Alex Williamsond17b5282010-06-25 11:08:38 -06001231 RAMBlock *block;
1232 ram_addr_t last = 0;
1233
Mike Day0d53d9f2015-01-21 13:45:24 +01001234 QLIST_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001235 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001236 }
Alex Williamsond17b5282010-06-25 11:08:38 -06001237 return last;
1238}
1239
Jason Baronddb97f12012-08-02 15:44:16 -04001240static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1241{
1242 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001243
1244 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001245 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1246 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001247 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1248 if (ret) {
1249 perror("qemu_madvise");
1250 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1251 "but dump_guest_core=off specified\n");
1252 }
1253 }
1254}
1255
Hu Tao20cfe882014-04-02 15:13:26 +08001256static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001257{
Hu Tao20cfe882014-04-02 15:13:26 +08001258 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001259
Mike Day0d53d9f2015-01-21 13:45:24 +01001260 QLIST_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001261 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001262 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001263 }
1264 }
Hu Tao20cfe882014-04-02 15:13:26 +08001265
1266 return NULL;
1267}
1268
Mike Dayae3a7042013-09-05 14:41:35 -04001269/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001270void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1271{
Mike Dayae3a7042013-09-05 14:41:35 -04001272 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001273
Mike Dayae3a7042013-09-05 14:41:35 -04001274 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001275 assert(new_block);
1276 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001277
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001278 if (dev) {
1279 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001280 if (id) {
1281 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001282 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001283 }
1284 }
1285 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1286
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001287 qemu_mutex_lock_ramlist();
Mike Day0d53d9f2015-01-21 13:45:24 +01001288 QLIST_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001289 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001290 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1291 new_block->idstr);
1292 abort();
1293 }
1294 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001295 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001296}
1297
Mike Dayae3a7042013-09-05 14:41:35 -04001298/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001299void qemu_ram_unset_idstr(ram_addr_t addr)
1300{
Mike Dayae3a7042013-09-05 14:41:35 -04001301 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001302
Mike Dayae3a7042013-09-05 14:41:35 -04001303 /* FIXME: arch_init.c assumes that this is not called throughout
1304 * migration. Ignore the problem since hot-unplug during migration
1305 * does not work anyway.
1306 */
1307
1308 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001309 if (block) {
1310 memset(block->idstr, 0, sizeof(block->idstr));
1311 }
1312}
1313
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001314static int memory_try_enable_merging(void *addr, size_t len)
1315{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001316 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001317 /* disabled by the user */
1318 return 0;
1319 }
1320
1321 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1322}
1323
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001324/* Only legal before guest might have detected the memory size: e.g. on
1325 * incoming migration, or right after reset.
1326 *
1327 * As memory core doesn't know how is memory accessed, it is up to
1328 * resize callback to update device state and/or add assertions to detect
1329 * misuse, if necessary.
1330 */
1331int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1332{
1333 RAMBlock *block = find_ram_block(base);
1334
1335 assert(block);
1336
1337 if (block->used_length == newsize) {
1338 return 0;
1339 }
1340
1341 if (!(block->flags & RAM_RESIZEABLE)) {
1342 error_setg_errno(errp, EINVAL,
1343 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1344 " in != 0x" RAM_ADDR_FMT, block->idstr,
1345 newsize, block->used_length);
1346 return -EINVAL;
1347 }
1348
1349 if (block->max_length < newsize) {
1350 error_setg_errno(errp, EINVAL,
1351 "Length too large: %s: 0x" RAM_ADDR_FMT
1352 " > 0x" RAM_ADDR_FMT, block->idstr,
1353 newsize, block->max_length);
1354 return -EINVAL;
1355 }
1356
1357 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1358 block->used_length = newsize;
1359 cpu_physical_memory_set_dirty_range(block->offset, block->used_length);
1360 memory_region_set_size(block->mr, newsize);
1361 if (block->resized) {
1362 block->resized(block->idstr, newsize, block->host);
1363 }
1364 return 0;
1365}
1366
Hu Taoef701d72014-09-09 13:27:54 +08001367static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001368{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001369 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001370 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001371 ram_addr_t old_ram_size, new_ram_size;
1372
1373 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001374
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001375 /* This assumes the iothread lock is taken here too. */
1376 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001377 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001378
1379 if (!new_block->host) {
1380 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001381 xen_ram_alloc(new_block->offset, new_block->max_length,
1382 new_block->mr);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001383 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001384 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001385 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001386 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001387 error_setg_errno(errp, errno,
1388 "cannot set up guest memory '%s'",
1389 memory_region_name(new_block->mr));
1390 qemu_mutex_unlock_ramlist();
1391 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001392 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001393 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001394 }
1395 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001396
Mike Day0d53d9f2015-01-21 13:45:24 +01001397 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1398 * QLIST (which has an RCU-friendly variant) does not have insertion at
1399 * tail, so save the last element in last_block.
1400 */
1401 QLIST_FOREACH(block, &ram_list.blocks, next) {
1402 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001403 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001404 break;
1405 }
1406 }
1407 if (block) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001408 QLIST_INSERT_BEFORE(block, new_block, next);
1409 } else if (last_block) {
1410 QLIST_INSERT_AFTER(last_block, new_block, next);
1411 } else { /* list is empty */
1412 QLIST_INSERT_HEAD(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001413 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001414 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001415
Umesh Deshpandef798b072011-08-18 11:41:17 -07001416 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001417 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001418
Juan Quintela2152f5c2013-10-08 13:52:02 +02001419 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1420
1421 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001422 int i;
Mike Dayae3a7042013-09-05 14:41:35 -04001423
1424 /* ram_list.dirty_memory[] is protected by the iothread lock. */
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001425 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1426 ram_list.dirty_memory[i] =
1427 bitmap_zero_extend(ram_list.dirty_memory[i],
1428 old_ram_size, new_ram_size);
1429 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001430 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001431 cpu_physical_memory_set_dirty_range(new_block->offset,
1432 new_block->used_length);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001433
Paolo Bonzinia904c912015-01-21 16:18:35 +01001434 if (new_block->host) {
1435 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1436 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1437 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1438 if (kvm_enabled()) {
1439 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1440 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001441 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001442
1443 return new_block->offset;
1444}
1445
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001446#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001447ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001448 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001449 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001450{
1451 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001452 ram_addr_t addr;
1453 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001454
1455 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001456 error_setg(errp, "-mem-path not supported with Xen");
1457 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001458 }
1459
1460 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1461 /*
1462 * file_ram_alloc() needs to allocate just like
1463 * phys_mem_alloc, but we haven't bothered to provide
1464 * a hook there.
1465 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001466 error_setg(errp,
1467 "-mem-path not supported with this accelerator");
1468 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001469 }
1470
1471 size = TARGET_PAGE_ALIGN(size);
1472 new_block = g_malloc0(sizeof(*new_block));
1473 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001474 new_block->used_length = size;
1475 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001476 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001477 new_block->host = file_ram_alloc(new_block, size,
1478 mem_path, errp);
1479 if (!new_block->host) {
1480 g_free(new_block);
1481 return -1;
1482 }
1483
Hu Taoef701d72014-09-09 13:27:54 +08001484 addr = ram_block_add(new_block, &local_err);
1485 if (local_err) {
1486 g_free(new_block);
1487 error_propagate(errp, local_err);
1488 return -1;
1489 }
1490 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001491}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001492#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001493
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001494static
1495ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1496 void (*resized)(const char*,
1497 uint64_t length,
1498 void *host),
1499 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001500 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001501{
1502 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001503 ram_addr_t addr;
1504 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001505
1506 size = TARGET_PAGE_ALIGN(size);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001507 max_size = TARGET_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001508 new_block = g_malloc0(sizeof(*new_block));
1509 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001510 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001511 new_block->used_length = size;
1512 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001513 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001514 new_block->fd = -1;
1515 new_block->host = host;
1516 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001517 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001518 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001519 if (resizeable) {
1520 new_block->flags |= RAM_RESIZEABLE;
1521 }
Hu Taoef701d72014-09-09 13:27:54 +08001522 addr = ram_block_add(new_block, &local_err);
1523 if (local_err) {
1524 g_free(new_block);
1525 error_propagate(errp, local_err);
1526 return -1;
1527 }
1528 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001529}
1530
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001531ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1532 MemoryRegion *mr, Error **errp)
1533{
1534 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1535}
1536
Hu Taoef701d72014-09-09 13:27:54 +08001537ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001538{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001539 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1540}
1541
1542ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1543 void (*resized)(const char*,
1544 uint64_t length,
1545 void *host),
1546 MemoryRegion *mr, Error **errp)
1547{
1548 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001549}
bellarde9a1ab12007-02-08 23:08:38 +00001550
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001551void qemu_ram_free_from_ptr(ram_addr_t addr)
1552{
1553 RAMBlock *block;
1554
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001555 /* This assumes the iothread lock is taken here too. */
1556 qemu_mutex_lock_ramlist();
Mike Day0d53d9f2015-01-21 13:45:24 +01001557 QLIST_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001558 if (addr == block->offset) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001559 QLIST_REMOVE(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001560 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001561 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001562 g_free_rcu(block, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001563 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001564 }
1565 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001566 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001567}
1568
Paolo Bonzini43771532013-09-09 17:58:40 +02001569static void reclaim_ramblock(RAMBlock *block)
1570{
1571 if (block->flags & RAM_PREALLOC) {
1572 ;
1573 } else if (xen_enabled()) {
1574 xen_invalidate_map_cache_entry(block->host);
1575#ifndef _WIN32
1576 } else if (block->fd >= 0) {
1577 munmap(block->host, block->max_length);
1578 close(block->fd);
1579#endif
1580 } else {
1581 qemu_anon_ram_free(block->host, block->max_length);
1582 }
1583 g_free(block);
1584}
1585
1586/* Called with the iothread lock held */
Anthony Liguoric227f092009-10-01 16:12:16 -05001587void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001588{
Alex Williamson04b16652010-07-02 11:13:17 -06001589 RAMBlock *block;
1590
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001591 /* This assumes the iothread lock is taken here too. */
1592 qemu_mutex_lock_ramlist();
Mike Day0d53d9f2015-01-21 13:45:24 +01001593 QLIST_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001594 if (addr == block->offset) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001595 QLIST_REMOVE(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001596 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001597 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001598 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001599 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001600 }
1601 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001602 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001603}
1604
Huang Yingcd19cfa2011-03-02 08:56:19 +01001605#ifndef _WIN32
1606void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1607{
1608 RAMBlock *block;
1609 ram_addr_t offset;
1610 int flags;
1611 void *area, *vaddr;
1612
Mike Day0d53d9f2015-01-21 13:45:24 +01001613 QLIST_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001614 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001615 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001616 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001617 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001618 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001619 } else if (xen_enabled()) {
1620 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001621 } else {
1622 flags = MAP_FIXED;
1623 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001624 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001625 flags |= (block->flags & RAM_SHARED ?
1626 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001627 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1628 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001629 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001630 /*
1631 * Remap needs to match alloc. Accelerators that
1632 * set phys_mem_alloc never remap. If they did,
1633 * we'd need a remap hook here.
1634 */
1635 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1636
Huang Yingcd19cfa2011-03-02 08:56:19 +01001637 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1638 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1639 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001640 }
1641 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001642 fprintf(stderr, "Could not remap addr: "
1643 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001644 length, addr);
1645 exit(1);
1646 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001647 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001648 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001649 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001650 }
1651 }
1652}
1653#endif /* !_WIN32 */
1654
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001655int qemu_get_ram_fd(ram_addr_t addr)
1656{
Mike Dayae3a7042013-09-05 14:41:35 -04001657 RAMBlock *block;
1658 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001659
Mike Dayae3a7042013-09-05 14:41:35 -04001660 block = qemu_get_ram_block(addr);
1661 fd = block->fd;
1662 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001663}
1664
Damjan Marion3fd74b82014-06-26 23:01:32 +02001665void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1666{
Mike Dayae3a7042013-09-05 14:41:35 -04001667 RAMBlock *block;
1668 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001669
Mike Dayae3a7042013-09-05 14:41:35 -04001670 block = qemu_get_ram_block(addr);
1671 ptr = ramblock_ptr(block, 0);
1672 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001673}
1674
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001675/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001676 * This should not be used for general purpose DMA. Use address_space_map
1677 * or address_space_rw instead. For local memory (e.g. video ram) that the
1678 * device owns, use memory_region_get_ram_ptr.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001679 */
1680void *qemu_get_ram_ptr(ram_addr_t addr)
1681{
Mike Dayae3a7042013-09-05 14:41:35 -04001682 RAMBlock *block;
1683 void *ptr;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001684
Mike Dayae3a7042013-09-05 14:41:35 -04001685 block = qemu_get_ram_block(addr);
1686
1687 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001688 /* We need to check if the requested address is in the RAM
1689 * because we don't want to map the entire memory in QEMU.
1690 * In that case just map until the end of the page.
1691 */
1692 if (block->offset == 0) {
Mike Dayae3a7042013-09-05 14:41:35 -04001693 ptr = xen_map_cache(addr, 0, 0);
1694 goto done;
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001695 }
Mike Dayae3a7042013-09-05 14:41:35 -04001696
1697 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001698 }
Mike Dayae3a7042013-09-05 14:41:35 -04001699 ptr = ramblock_ptr(block, addr - block->offset);
1700
1701done:
1702 return ptr;
pbrookdc828ca2009-04-09 22:21:07 +00001703}
1704
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001705/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001706 * but takes a size argument.
1707 */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001708static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001709{
Mike Dayae3a7042013-09-05 14:41:35 -04001710 void *ptr;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001711 if (*size == 0) {
1712 return NULL;
1713 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001714 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001715 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001716 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001717 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001718 QLIST_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001719 if (addr - block->offset < block->max_length) {
1720 if (addr - block->offset + *size > block->max_length)
1721 *size = block->max_length - addr + block->offset;
Mike Dayae3a7042013-09-05 14:41:35 -04001722 ptr = ramblock_ptr(block, addr - block->offset);
1723 return ptr;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001724 }
1725 }
1726
1727 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1728 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001729 }
1730}
1731
Paolo Bonzini7443b432013-06-03 12:44:02 +02001732/* Some of the softmmu routines need to translate from a host pointer
Mike Dayae3a7042013-09-05 14:41:35 -04001733 * (typically a TLB entry) back to a ram offset.
1734 *
1735 * By the time this function returns, the returned pointer is not protected
1736 * by RCU anymore. If the caller is not within an RCU critical section and
1737 * does not hold the iothread lock, it must have other means of protecting the
1738 * pointer, such as a reference to the region that includes the incoming
1739 * ram_addr_t.
1740 */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001741MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001742{
pbrook94a6b542009-04-11 17:15:54 +00001743 RAMBlock *block;
1744 uint8_t *host = ptr;
Mike Dayae3a7042013-09-05 14:41:35 -04001745 MemoryRegion *mr;
pbrook94a6b542009-04-11 17:15:54 +00001746
Jan Kiszka868bb332011-06-21 22:59:09 +02001747 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001748 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Mike Dayae3a7042013-09-05 14:41:35 -04001749 mr = qemu_get_ram_block(*ram_addr)->mr;
1750 return mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001751 }
1752
Paolo Bonzini23887b72013-05-06 14:28:39 +02001753 block = ram_list.mru_block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001754 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001755 goto found;
1756 }
1757
Mike Day0d53d9f2015-01-21 13:45:24 +01001758 QLIST_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001759 /* This case append when the block is not mapped. */
1760 if (block->host == NULL) {
1761 continue;
1762 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001763 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001764 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001765 }
pbrook94a6b542009-04-11 17:15:54 +00001766 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001767
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001768 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001769
1770found:
1771 *ram_addr = block->offset + (host - block->host);
Mike Dayae3a7042013-09-05 14:41:35 -04001772 mr = block->mr;
1773 return mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001774}
Alex Williamsonf471a172010-06-11 11:11:42 -06001775
Avi Kivitya8170e52012-10-23 12:30:10 +02001776static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001777 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001778{
Juan Quintela52159192013-10-08 12:44:04 +02001779 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001780 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001781 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001782 switch (size) {
1783 case 1:
1784 stb_p(qemu_get_ram_ptr(ram_addr), val);
1785 break;
1786 case 2:
1787 stw_p(qemu_get_ram_ptr(ram_addr), val);
1788 break;
1789 case 4:
1790 stl_p(qemu_get_ram_ptr(ram_addr), val);
1791 break;
1792 default:
1793 abort();
1794 }
Paolo Bonzini68868672014-07-21 16:45:18 +02001795 cpu_physical_memory_set_dirty_range_nocode(ram_addr, size);
bellardf23db162005-08-21 19:12:28 +00001796 /* we remove the notdirty callback only if the code has been
1797 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001798 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001799 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001800 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001801 }
bellard1ccde1c2004-02-06 19:46:14 +00001802}
1803
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001804static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1805 unsigned size, bool is_write)
1806{
1807 return is_write;
1808}
1809
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001810static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001811 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001812 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001813 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001814};
1815
pbrook0f459d12008-06-09 00:20:13 +00001816/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell05068c02014-09-12 14:06:48 +01001817static void check_watchpoint(int offset, int len, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001818{
Andreas Färber93afead2013-08-26 03:41:01 +02001819 CPUState *cpu = current_cpu;
1820 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001821 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001822 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001823 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001824 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001825
Andreas Färberff4700b2013-08-26 18:23:18 +02001826 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001827 /* We re-entered the check after replacing the TB. Now raise
1828 * the debug interrupt so that is will trigger after the
1829 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001830 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001831 return;
1832 }
Andreas Färber93afead2013-08-26 03:41:01 +02001833 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001834 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001835 if (cpu_watchpoint_address_matches(wp, vaddr, len)
1836 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01001837 if (flags == BP_MEM_READ) {
1838 wp->flags |= BP_WATCHPOINT_HIT_READ;
1839 } else {
1840 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
1841 }
1842 wp->hitaddr = vaddr;
Andreas Färberff4700b2013-08-26 18:23:18 +02001843 if (!cpu->watchpoint_hit) {
1844 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001845 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001846 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001847 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001848 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001849 } else {
1850 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001851 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001852 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001853 }
aliguori06d55cc2008-11-18 20:24:06 +00001854 }
aliguori6e140f22008-11-18 20:37:55 +00001855 } else {
1856 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001857 }
1858 }
1859}
1860
pbrook6658ffb2007-03-16 23:58:11 +00001861/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1862 so these check for a hit then pass through to the normal out-of-line
1863 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001864static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001865 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001866{
Peter Maydell05068c02014-09-12 14:06:48 +01001867 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001868 switch (size) {
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10001869 case 1: return ldub_phys(&address_space_memory, addr);
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10001870 case 2: return lduw_phys(&address_space_memory, addr);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01001871 case 4: return ldl_phys(&address_space_memory, addr);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001872 default: abort();
1873 }
pbrook6658ffb2007-03-16 23:58:11 +00001874}
1875
Avi Kivitya8170e52012-10-23 12:30:10 +02001876static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001877 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001878{
Peter Maydell05068c02014-09-12 14:06:48 +01001879 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_WRITE);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001880 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001881 case 1:
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10001882 stb_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001883 break;
1884 case 2:
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10001885 stw_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001886 break;
1887 case 4:
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10001888 stl_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001889 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001890 default: abort();
1891 }
pbrook6658ffb2007-03-16 23:58:11 +00001892}
1893
Avi Kivity1ec9b902012-01-02 12:47:48 +02001894static const MemoryRegionOps watch_mem_ops = {
1895 .read = watch_mem_read,
1896 .write = watch_mem_write,
1897 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001898};
pbrook6658ffb2007-03-16 23:58:11 +00001899
Avi Kivitya8170e52012-10-23 12:30:10 +02001900static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001901 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001902{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001903 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001904 uint8_t buf[8];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001905
blueswir1db7b5422007-05-26 17:36:03 +00001906#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001907 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001908 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001909#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001910 address_space_read(subpage->as, addr + subpage->base, buf, len);
1911 switch (len) {
1912 case 1:
1913 return ldub_p(buf);
1914 case 2:
1915 return lduw_p(buf);
1916 case 4:
1917 return ldl_p(buf);
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001918 case 8:
1919 return ldq_p(buf);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001920 default:
1921 abort();
1922 }
blueswir1db7b5422007-05-26 17:36:03 +00001923}
1924
Avi Kivitya8170e52012-10-23 12:30:10 +02001925static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001926 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001927{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001928 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001929 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001930
blueswir1db7b5422007-05-26 17:36:03 +00001931#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001932 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001933 " value %"PRIx64"\n",
1934 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001935#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001936 switch (len) {
1937 case 1:
1938 stb_p(buf, value);
1939 break;
1940 case 2:
1941 stw_p(buf, value);
1942 break;
1943 case 4:
1944 stl_p(buf, value);
1945 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001946 case 8:
1947 stq_p(buf, value);
1948 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001949 default:
1950 abort();
1951 }
1952 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001953}
1954
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001955static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08001956 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001957{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001958 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001959#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001960 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001961 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001962#endif
1963
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001964 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08001965 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001966}
1967
Avi Kivity70c68e42012-01-02 12:32:48 +02001968static const MemoryRegionOps subpage_ops = {
1969 .read = subpage_read,
1970 .write = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001971 .impl.min_access_size = 1,
1972 .impl.max_access_size = 8,
1973 .valid.min_access_size = 1,
1974 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001975 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001976 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001977};
1978
Anthony Liguoric227f092009-10-01 16:12:16 -05001979static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001980 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001981{
1982 int idx, eidx;
1983
1984 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1985 return -1;
1986 idx = SUBPAGE_IDX(start);
1987 eidx = SUBPAGE_IDX(end);
1988#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001989 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
1990 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00001991#endif
blueswir1db7b5422007-05-26 17:36:03 +00001992 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001993 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001994 }
1995
1996 return 0;
1997}
1998
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001999static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002000{
Anthony Liguoric227f092009-10-01 16:12:16 -05002001 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002002
Anthony Liguori7267c092011-08-20 22:09:37 -05002003 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002004
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002005 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002006 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002007 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002008 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002009 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002010#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002011 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2012 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002013#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002014 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002015
2016 return mmio;
2017}
2018
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002019static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2020 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002021{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002022 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002023 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002024 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002025 .mr = mr,
2026 .offset_within_address_space = 0,
2027 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002028 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002029 };
2030
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002031 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002032}
2033
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002034MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02002035{
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002036 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->memory_dispatch);
2037 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002038
2039 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002040}
2041
Avi Kivitye9179ce2009-06-14 11:38:52 +03002042static void io_mem_init(void)
2043{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002044 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002045 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002046 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002047 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002048 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002049 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002050 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002051}
2052
Avi Kivityac1970f2012-10-03 16:22:53 +02002053static void mem_begin(MemoryListener *listener)
2054{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002055 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002056 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2057 uint16_t n;
2058
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002059 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002060 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002061 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002062 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002063 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002064 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002065 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002066 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002067
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002068 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002069 d->as = as;
2070 as->next_dispatch = d;
2071}
2072
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002073static void address_space_dispatch_free(AddressSpaceDispatch *d)
2074{
2075 phys_sections_free(&d->map);
2076 g_free(d);
2077}
2078
Paolo Bonzini00752702013-05-29 12:13:54 +02002079static void mem_commit(MemoryListener *listener)
2080{
2081 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002082 AddressSpaceDispatch *cur = as->dispatch;
2083 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002084
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002085 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002086
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002087 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002088 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002089 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002090 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002091}
2092
Avi Kivity1d711482012-10-02 18:54:45 +02002093static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002094{
Andreas Färber182735e2013-05-29 22:29:20 +02002095 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02002096
2097 /* since each CPU stores ram addresses in its TLB cache, we must
2098 reset the modified entries */
2099 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02002100 CPU_FOREACH(cpu) {
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01002101 /* FIXME: Disentangle the cpu.h circular files deps so we can
2102 directly get the right CPU from listener. */
2103 if (cpu->tcg_as_listener != listener) {
2104 continue;
2105 }
Paolo Bonzini76e5c762015-01-15 12:46:47 +01002106 cpu_reload_memory_map(cpu);
Avi Kivity117712c2012-02-12 21:23:17 +02002107 }
Avi Kivity50c1e142012-02-08 21:36:02 +02002108}
2109
Avi Kivity93632742012-02-08 16:54:16 +02002110static void core_log_global_start(MemoryListener *listener)
2111{
Juan Quintela981fdf22013-10-10 11:54:09 +02002112 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02002113}
2114
2115static void core_log_global_stop(MemoryListener *listener)
2116{
Juan Quintela981fdf22013-10-10 11:54:09 +02002117 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02002118}
2119
Avi Kivity93632742012-02-08 16:54:16 +02002120static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02002121 .log_global_start = core_log_global_start,
2122 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02002123 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02002124};
2125
Avi Kivityac1970f2012-10-03 16:22:53 +02002126void address_space_init_dispatch(AddressSpace *as)
2127{
Paolo Bonzini00752702013-05-29 12:13:54 +02002128 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002129 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002130 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002131 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002132 .region_add = mem_add,
2133 .region_nop = mem_add,
2134 .priority = 0,
2135 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002136 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002137}
2138
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002139void address_space_unregister(AddressSpace *as)
2140{
2141 memory_listener_unregister(&as->dispatch_listener);
2142}
2143
Avi Kivity83f3c252012-10-07 12:59:55 +02002144void address_space_destroy_dispatch(AddressSpace *as)
2145{
2146 AddressSpaceDispatch *d = as->dispatch;
2147
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002148 atomic_rcu_set(&as->dispatch, NULL);
2149 if (d) {
2150 call_rcu(d, address_space_dispatch_free, rcu);
2151 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002152}
2153
Avi Kivity62152b82011-07-26 14:26:14 +03002154static void memory_map_init(void)
2155{
Anthony Liguori7267c092011-08-20 22:09:37 -05002156 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002157
Paolo Bonzini57271d62013-11-07 17:14:37 +01002158 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002159 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002160
Anthony Liguori7267c092011-08-20 22:09:37 -05002161 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002162 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2163 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002164 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02002165
Avi Kivityf6790af2012-10-02 20:13:51 +02002166 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03002167}
2168
2169MemoryRegion *get_system_memory(void)
2170{
2171 return system_memory;
2172}
2173
Avi Kivity309cb472011-08-08 16:09:03 +03002174MemoryRegion *get_system_io(void)
2175{
2176 return system_io;
2177}
2178
pbrooke2eef172008-06-08 01:09:01 +00002179#endif /* !defined(CONFIG_USER_ONLY) */
2180
bellard13eb76e2004-01-24 15:23:36 +00002181/* physical memory access (slow version, mainly for debug) */
2182#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002183int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002184 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002185{
2186 int l, flags;
2187 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002188 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002189
2190 while (len > 0) {
2191 page = addr & TARGET_PAGE_MASK;
2192 l = (page + TARGET_PAGE_SIZE) - addr;
2193 if (l > len)
2194 l = len;
2195 flags = page_get_flags(page);
2196 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002197 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002198 if (is_write) {
2199 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002200 return -1;
bellard579a97f2007-11-11 14:26:47 +00002201 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002202 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002203 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002204 memcpy(p, buf, l);
2205 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002206 } else {
2207 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002208 return -1;
bellard579a97f2007-11-11 14:26:47 +00002209 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002210 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002211 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002212 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002213 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002214 }
2215 len -= l;
2216 buf += l;
2217 addr += l;
2218 }
Paul Brooka68fe892010-03-01 00:08:59 +00002219 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002220}
bellard8df1cd02005-01-28 22:37:22 +00002221
bellard13eb76e2004-01-24 15:23:36 +00002222#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002223
Avi Kivitya8170e52012-10-23 12:30:10 +02002224static void invalidate_and_set_dirty(hwaddr addr,
2225 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002226{
Peter Maydellf874bf92014-11-16 19:44:21 +00002227 if (cpu_physical_memory_range_includes_clean(addr, length)) {
2228 tb_invalidate_phys_range(addr, addr + length, 0);
Paolo Bonzini68868672014-07-21 16:45:18 +02002229 cpu_physical_memory_set_dirty_range_nocode(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002230 }
Anthony PERARDe2269392012-10-03 13:49:22 +00002231 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002232}
2233
Richard Henderson23326162013-07-08 14:55:59 -07002234static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002235{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002236 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002237
2238 /* Regions are assumed to support 1-4 byte accesses unless
2239 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002240 if (access_size_max == 0) {
2241 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002242 }
Richard Henderson23326162013-07-08 14:55:59 -07002243
2244 /* Bound the maximum access by the alignment of the address. */
2245 if (!mr->ops->impl.unaligned) {
2246 unsigned align_size_max = addr & -addr;
2247 if (align_size_max != 0 && align_size_max < access_size_max) {
2248 access_size_max = align_size_max;
2249 }
2250 }
2251
2252 /* Don't attempt accesses larger than the maximum. */
2253 if (l > access_size_max) {
2254 l = access_size_max;
2255 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02002256 if (l & (l - 1)) {
2257 l = 1 << (qemu_fls(l) - 1);
2258 }
Richard Henderson23326162013-07-08 14:55:59 -07002259
2260 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002261}
2262
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002263bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002264 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002265{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002266 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002267 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002268 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002269 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002270 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002271 bool error = false;
ths3b46e622007-09-17 08:09:54 +00002272
bellard13eb76e2004-01-24 15:23:36 +00002273 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002274 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002275 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002276
bellard13eb76e2004-01-24 15:23:36 +00002277 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002278 if (!memory_access_is_direct(mr, is_write)) {
2279 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002280 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002281 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002282 switch (l) {
2283 case 8:
2284 /* 64 bit write access */
2285 val = ldq_p(buf);
2286 error |= io_mem_write(mr, addr1, val, 8);
2287 break;
2288 case 4:
bellard1c213d12005-09-03 10:49:04 +00002289 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002290 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002291 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07002292 break;
2293 case 2:
bellard1c213d12005-09-03 10:49:04 +00002294 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002295 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002296 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07002297 break;
2298 case 1:
bellard1c213d12005-09-03 10:49:04 +00002299 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002300 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002301 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07002302 break;
2303 default:
2304 abort();
bellard13eb76e2004-01-24 15:23:36 +00002305 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002306 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002307 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002308 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002309 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002310 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002311 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002312 }
2313 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002314 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002315 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002316 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002317 switch (l) {
2318 case 8:
2319 /* 64 bit read access */
2320 error |= io_mem_read(mr, addr1, &val, 8);
2321 stq_p(buf, val);
2322 break;
2323 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002324 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002325 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00002326 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002327 break;
2328 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002329 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002330 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002331 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002332 break;
2333 case 1:
bellard1c213d12005-09-03 10:49:04 +00002334 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002335 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002336 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002337 break;
2338 default:
2339 abort();
bellard13eb76e2004-01-24 15:23:36 +00002340 }
2341 } else {
2342 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002343 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002344 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002345 }
2346 }
2347 len -= l;
2348 buf += l;
2349 addr += l;
2350 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002351
2352 return error;
bellard13eb76e2004-01-24 15:23:36 +00002353}
bellard8df1cd02005-01-28 22:37:22 +00002354
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002355bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002356 const uint8_t *buf, int len)
2357{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002358 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002359}
2360
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002361bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002362{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002363 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002364}
2365
2366
Avi Kivitya8170e52012-10-23 12:30:10 +02002367void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002368 int len, int is_write)
2369{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002370 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002371}
2372
Alexander Graf582b55a2013-12-11 14:17:44 +01002373enum write_rom_type {
2374 WRITE_DATA,
2375 FLUSH_CACHE,
2376};
2377
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002378static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002379 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002380{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002381 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002382 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002383 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002384 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002385
bellardd0ecd2a2006-04-23 17:14:48 +00002386 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002387 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002388 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002389
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002390 if (!(memory_region_is_ram(mr) ||
2391 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002392 /* do nothing */
2393 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002394 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002395 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002396 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002397 switch (type) {
2398 case WRITE_DATA:
2399 memcpy(ptr, buf, l);
2400 invalidate_and_set_dirty(addr1, l);
2401 break;
2402 case FLUSH_CACHE:
2403 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2404 break;
2405 }
bellardd0ecd2a2006-04-23 17:14:48 +00002406 }
2407 len -= l;
2408 buf += l;
2409 addr += l;
2410 }
2411}
2412
Alexander Graf582b55a2013-12-11 14:17:44 +01002413/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002414void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002415 const uint8_t *buf, int len)
2416{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002417 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002418}
2419
2420void cpu_flush_icache_range(hwaddr start, int len)
2421{
2422 /*
2423 * This function should do the same thing as an icache flush that was
2424 * triggered from within the guest. For TCG we are always cache coherent,
2425 * so there is no need to flush anything. For KVM / Xen we need to flush
2426 * the host's instruction cache at least.
2427 */
2428 if (tcg_enabled()) {
2429 return;
2430 }
2431
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002432 cpu_physical_memory_write_rom_internal(&address_space_memory,
2433 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002434}
2435
aliguori6d16c2f2009-01-22 16:59:11 +00002436typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002437 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002438 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002439 hwaddr addr;
2440 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002441} BounceBuffer;
2442
2443static BounceBuffer bounce;
2444
aliguoriba223c22009-01-22 16:59:16 +00002445typedef struct MapClient {
2446 void *opaque;
2447 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002448 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002449} MapClient;
2450
Blue Swirl72cf2d42009-09-12 07:36:22 +00002451static QLIST_HEAD(map_client_list, MapClient) map_client_list
2452 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002453
2454void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2455{
Anthony Liguori7267c092011-08-20 22:09:37 -05002456 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002457
2458 client->opaque = opaque;
2459 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002460 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002461 return client;
2462}
2463
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002464static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002465{
2466 MapClient *client = (MapClient *)_client;
2467
Blue Swirl72cf2d42009-09-12 07:36:22 +00002468 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002469 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002470}
2471
2472static void cpu_notify_map_clients(void)
2473{
2474 MapClient *client;
2475
Blue Swirl72cf2d42009-09-12 07:36:22 +00002476 while (!QLIST_EMPTY(&map_client_list)) {
2477 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002478 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002479 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002480 }
2481}
2482
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002483bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2484{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002485 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002486 hwaddr l, xlat;
2487
2488 while (len > 0) {
2489 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002490 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2491 if (!memory_access_is_direct(mr, is_write)) {
2492 l = memory_access_size(mr, l, addr);
2493 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002494 return false;
2495 }
2496 }
2497
2498 len -= l;
2499 addr += l;
2500 }
2501 return true;
2502}
2503
aliguori6d16c2f2009-01-22 16:59:11 +00002504/* Map a physical memory region into a host virtual address.
2505 * May map a subset of the requested range, given by and returned in *plen.
2506 * May return NULL if resources needed to perform the mapping are exhausted.
2507 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002508 * Use cpu_register_map_client() to know when retrying the map operation is
2509 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002510 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002511void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002512 hwaddr addr,
2513 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002514 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002515{
Avi Kivitya8170e52012-10-23 12:30:10 +02002516 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002517 hwaddr done = 0;
2518 hwaddr l, xlat, base;
2519 MemoryRegion *mr, *this_mr;
2520 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002521
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002522 if (len == 0) {
2523 return NULL;
2524 }
aliguori6d16c2f2009-01-22 16:59:11 +00002525
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002526 l = len;
2527 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2528 if (!memory_access_is_direct(mr, is_write)) {
2529 if (bounce.buffer) {
2530 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002531 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002532 /* Avoid unbounded allocations */
2533 l = MIN(l, TARGET_PAGE_SIZE);
2534 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002535 bounce.addr = addr;
2536 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002537
2538 memory_region_ref(mr);
2539 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002540 if (!is_write) {
2541 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002542 }
aliguori6d16c2f2009-01-22 16:59:11 +00002543
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002544 *plen = l;
2545 return bounce.buffer;
2546 }
2547
2548 base = xlat;
2549 raddr = memory_region_get_ram_addr(mr);
2550
2551 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002552 len -= l;
2553 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002554 done += l;
2555 if (len == 0) {
2556 break;
2557 }
2558
2559 l = len;
2560 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2561 if (this_mr != mr || xlat != base + done) {
2562 break;
2563 }
aliguori6d16c2f2009-01-22 16:59:11 +00002564 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002565
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002566 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002567 *plen = done;
2568 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002569}
2570
Avi Kivityac1970f2012-10-03 16:22:53 +02002571/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002572 * Will also mark the memory as dirty if is_write == 1. access_len gives
2573 * the amount of memory that was actually read or written by the caller.
2574 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002575void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2576 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002577{
2578 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002579 MemoryRegion *mr;
2580 ram_addr_t addr1;
2581
2582 mr = qemu_ram_addr_from_host(buffer, &addr1);
2583 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002584 if (is_write) {
Paolo Bonzini68868672014-07-21 16:45:18 +02002585 invalidate_and_set_dirty(addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002586 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002587 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002588 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002589 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002590 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002591 return;
2592 }
2593 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002594 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002595 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002596 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002597 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002598 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002599 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002600}
bellardd0ecd2a2006-04-23 17:14:48 +00002601
Avi Kivitya8170e52012-10-23 12:30:10 +02002602void *cpu_physical_memory_map(hwaddr addr,
2603 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002604 int is_write)
2605{
2606 return address_space_map(&address_space_memory, addr, plen, is_write);
2607}
2608
Avi Kivitya8170e52012-10-23 12:30:10 +02002609void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2610 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002611{
2612 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2613}
2614
bellard8df1cd02005-01-28 22:37:22 +00002615/* warning: addr must be aligned */
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002616static inline uint32_t ldl_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002617 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002618{
bellard8df1cd02005-01-28 22:37:22 +00002619 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002620 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002621 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002622 hwaddr l = 4;
2623 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002624
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002625 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002626 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002627 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002628 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002629#if defined(TARGET_WORDS_BIGENDIAN)
2630 if (endian == DEVICE_LITTLE_ENDIAN) {
2631 val = bswap32(val);
2632 }
2633#else
2634 if (endian == DEVICE_BIG_ENDIAN) {
2635 val = bswap32(val);
2636 }
2637#endif
bellard8df1cd02005-01-28 22:37:22 +00002638 } else {
2639 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002640 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002641 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002642 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002643 switch (endian) {
2644 case DEVICE_LITTLE_ENDIAN:
2645 val = ldl_le_p(ptr);
2646 break;
2647 case DEVICE_BIG_ENDIAN:
2648 val = ldl_be_p(ptr);
2649 break;
2650 default:
2651 val = ldl_p(ptr);
2652 break;
2653 }
bellard8df1cd02005-01-28 22:37:22 +00002654 }
2655 return val;
2656}
2657
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002658uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002659{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002660 return ldl_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002661}
2662
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002663uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002664{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002665 return ldl_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002666}
2667
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002668uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002669{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002670 return ldl_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002671}
2672
bellard84b7b8e2005-11-28 21:19:04 +00002673/* warning: addr must be aligned */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002674static inline uint64_t ldq_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002675 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002676{
bellard84b7b8e2005-11-28 21:19:04 +00002677 uint8_t *ptr;
2678 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002679 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002680 hwaddr l = 8;
2681 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002682
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002683 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002684 false);
2685 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002686 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002687 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002688#if defined(TARGET_WORDS_BIGENDIAN)
2689 if (endian == DEVICE_LITTLE_ENDIAN) {
2690 val = bswap64(val);
2691 }
2692#else
2693 if (endian == DEVICE_BIG_ENDIAN) {
2694 val = bswap64(val);
2695 }
2696#endif
bellard84b7b8e2005-11-28 21:19:04 +00002697 } else {
2698 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002699 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002700 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002701 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002702 switch (endian) {
2703 case DEVICE_LITTLE_ENDIAN:
2704 val = ldq_le_p(ptr);
2705 break;
2706 case DEVICE_BIG_ENDIAN:
2707 val = ldq_be_p(ptr);
2708 break;
2709 default:
2710 val = ldq_p(ptr);
2711 break;
2712 }
bellard84b7b8e2005-11-28 21:19:04 +00002713 }
2714 return val;
2715}
2716
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002717uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002718{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002719 return ldq_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002720}
2721
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002722uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002723{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002724 return ldq_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002725}
2726
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002727uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002728{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002729 return ldq_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002730}
2731
bellardaab33092005-10-30 20:48:42 +00002732/* XXX: optimize */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002733uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002734{
2735 uint8_t val;
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002736 address_space_rw(as, addr, &val, 1, 0);
bellardaab33092005-10-30 20:48:42 +00002737 return val;
2738}
2739
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002740/* warning: addr must be aligned */
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002741static inline uint32_t lduw_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002742 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002743{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002744 uint8_t *ptr;
2745 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002746 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002747 hwaddr l = 2;
2748 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002749
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002750 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002751 false);
2752 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002753 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002754 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002755#if defined(TARGET_WORDS_BIGENDIAN)
2756 if (endian == DEVICE_LITTLE_ENDIAN) {
2757 val = bswap16(val);
2758 }
2759#else
2760 if (endian == DEVICE_BIG_ENDIAN) {
2761 val = bswap16(val);
2762 }
2763#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002764 } else {
2765 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002766 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002767 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002768 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002769 switch (endian) {
2770 case DEVICE_LITTLE_ENDIAN:
2771 val = lduw_le_p(ptr);
2772 break;
2773 case DEVICE_BIG_ENDIAN:
2774 val = lduw_be_p(ptr);
2775 break;
2776 default:
2777 val = lduw_p(ptr);
2778 break;
2779 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002780 }
2781 return val;
bellardaab33092005-10-30 20:48:42 +00002782}
2783
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002784uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002785{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002786 return lduw_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002787}
2788
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002789uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002790{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002791 return lduw_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002792}
2793
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002794uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002795{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002796 return lduw_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002797}
2798
bellard8df1cd02005-01-28 22:37:22 +00002799/* warning: addr must be aligned. The ram page is not masked as dirty
2800 and the code inside is not invalidated. It is useful if the dirty
2801 bits are used to track modified PTEs */
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002802void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002803{
bellard8df1cd02005-01-28 22:37:22 +00002804 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002805 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002806 hwaddr l = 4;
2807 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002808
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002809 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002810 true);
2811 if (l < 4 || !memory_access_is_direct(mr, true)) {
2812 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002813 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002814 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002815 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002816 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002817
2818 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002819 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00002820 /* invalidate code */
2821 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2822 /* set dirty bit */
Paolo Bonzini68868672014-07-21 16:45:18 +02002823 cpu_physical_memory_set_dirty_range_nocode(addr1, 4);
aliguori74576192008-10-06 14:02:03 +00002824 }
2825 }
bellard8df1cd02005-01-28 22:37:22 +00002826 }
2827}
2828
2829/* warning: addr must be aligned */
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002830static inline void stl_phys_internal(AddressSpace *as,
2831 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002832 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002833{
bellard8df1cd02005-01-28 22:37:22 +00002834 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002835 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002836 hwaddr l = 4;
2837 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002838
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002839 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002840 true);
2841 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002842#if defined(TARGET_WORDS_BIGENDIAN)
2843 if (endian == DEVICE_LITTLE_ENDIAN) {
2844 val = bswap32(val);
2845 }
2846#else
2847 if (endian == DEVICE_BIG_ENDIAN) {
2848 val = bswap32(val);
2849 }
2850#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002851 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002852 } else {
bellard8df1cd02005-01-28 22:37:22 +00002853 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002854 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002855 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002856 switch (endian) {
2857 case DEVICE_LITTLE_ENDIAN:
2858 stl_le_p(ptr, val);
2859 break;
2860 case DEVICE_BIG_ENDIAN:
2861 stl_be_p(ptr, val);
2862 break;
2863 default:
2864 stl_p(ptr, val);
2865 break;
2866 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002867 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002868 }
2869}
2870
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002871void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002872{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002873 stl_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002874}
2875
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002876void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002877{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002878 stl_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002879}
2880
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002881void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002882{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002883 stl_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002884}
2885
bellardaab33092005-10-30 20:48:42 +00002886/* XXX: optimize */
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002887void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002888{
2889 uint8_t v = val;
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002890 address_space_rw(as, addr, &v, 1, 1);
bellardaab33092005-10-30 20:48:42 +00002891}
2892
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002893/* warning: addr must be aligned */
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002894static inline void stw_phys_internal(AddressSpace *as,
2895 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002896 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002897{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002898 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002899 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002900 hwaddr l = 2;
2901 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002902
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002903 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002904 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002905#if defined(TARGET_WORDS_BIGENDIAN)
2906 if (endian == DEVICE_LITTLE_ENDIAN) {
2907 val = bswap16(val);
2908 }
2909#else
2910 if (endian == DEVICE_BIG_ENDIAN) {
2911 val = bswap16(val);
2912 }
2913#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002914 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002915 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002916 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002917 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002918 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002919 switch (endian) {
2920 case DEVICE_LITTLE_ENDIAN:
2921 stw_le_p(ptr, val);
2922 break;
2923 case DEVICE_BIG_ENDIAN:
2924 stw_be_p(ptr, val);
2925 break;
2926 default:
2927 stw_p(ptr, val);
2928 break;
2929 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002930 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002931 }
bellardaab33092005-10-30 20:48:42 +00002932}
2933
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002934void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002935{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002936 stw_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002937}
2938
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002939void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002940{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002941 stw_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002942}
2943
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002944void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002945{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002946 stw_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002947}
2948
bellardaab33092005-10-30 20:48:42 +00002949/* XXX: optimize */
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002950void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002951{
2952 val = tswap64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002953 address_space_rw(as, addr, (void *) &val, 8, 1);
bellardaab33092005-10-30 20:48:42 +00002954}
2955
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002956void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002957{
2958 val = cpu_to_le64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002959 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002960}
2961
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002962void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002963{
2964 val = cpu_to_be64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002965 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002966}
2967
aliguori5e2972f2009-03-28 17:51:36 +00002968/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002969int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002970 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002971{
2972 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002973 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002974 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002975
2976 while (len > 0) {
2977 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002978 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002979 /* if no physical page mapped, return an error */
2980 if (phys_addr == -1)
2981 return -1;
2982 l = (page + TARGET_PAGE_SIZE) - addr;
2983 if (l > len)
2984 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002985 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10002986 if (is_write) {
2987 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
2988 } else {
2989 address_space_rw(cpu->as, phys_addr, buf, l, 0);
2990 }
bellard13eb76e2004-01-24 15:23:36 +00002991 len -= l;
2992 buf += l;
2993 addr += l;
2994 }
2995 return 0;
2996}
Paul Brooka68fe892010-03-01 00:08:59 +00002997#endif
bellard13eb76e2004-01-24 15:23:36 +00002998
Blue Swirl8e4a4242013-01-06 18:30:17 +00002999/*
3000 * A helper function for the _utterly broken_ virtio device model to find out if
3001 * it's running on a big endian machine. Don't do this at home kids!
3002 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003003bool target_words_bigendian(void);
3004bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003005{
3006#if defined(TARGET_WORDS_BIGENDIAN)
3007 return true;
3008#else
3009 return false;
3010#endif
3011}
3012
Wen Congyang76f35532012-05-07 12:04:18 +08003013#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003014bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003015{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003016 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003017 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08003018
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003019 mr = address_space_translate(&address_space_memory,
3020 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003021
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003022 return !(memory_region_is_ram(mr) ||
3023 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08003024}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003025
3026void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
3027{
3028 RAMBlock *block;
3029
Mike Day0d53d9f2015-01-21 13:45:24 +01003030 QLIST_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02003031 func(block->host, block->offset, block->used_length, opaque);
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003032 }
3033}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003034#endif