blob: c85321a38ba69b07ccc6cceaf1545cc087172d36 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060029#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010030#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010031#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020032#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010033#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010034#include "qemu/timer.h"
35#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020036#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040047#include "qemu/rcu_queue.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020052#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020053
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020054#include "qemu/range.h"
55
blueswir1db7b5422007-05-26 17:36:03 +000056//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000057
pbrook99773bd2006-04-16 15:14:59 +000058#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020059static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000060
Mike Day0dc3f442013-09-05 14:41:35 -040061/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
62 * are protected by the ramlist lock.
63 */
Mike Day0d53d9f2015-01-21 13:45:24 +010064RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030065
66static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030067static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030068
Avi Kivityf6790af2012-10-02 20:13:51 +020069AddressSpace address_space_io;
70AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020071
Paolo Bonzini0844e002013-05-24 14:37:28 +020072MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020073static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020074
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080075/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
76#define RAM_PREALLOC (1 << 0)
77
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080078/* RAM is mmap-ed with MAP_SHARED */
79#define RAM_SHARED (1 << 1)
80
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020081/* Only a portion of RAM (used_length) is actually used, and migrated.
82 * This used_length size can change across reboots.
83 */
84#define RAM_RESIZEABLE (1 << 2)
85
pbrooke2eef172008-06-08 01:09:01 +000086#endif
bellard9fa3e852004-01-04 18:06:42 +000087
Andreas Färberbdc44642013-06-24 23:50:24 +020088struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000089/* current CPU in the current thread. It is only valid inside
90 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020091DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000092/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000093 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000094 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010095int use_icount;
bellard6a00d602005-11-21 23:25:50 +000096
pbrooke2eef172008-06-08 01:09:01 +000097#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020098
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020099typedef struct PhysPageEntry PhysPageEntry;
100
101struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200102 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200103 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200104 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200105 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200106};
107
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200108#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
109
Paolo Bonzini03f49952013-11-07 17:14:36 +0100110/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100111#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100112
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200113#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100114#define P_L2_SIZE (1 << P_L2_BITS)
115
116#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
117
118typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200119
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200120typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100121 struct rcu_head rcu;
122
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200123 unsigned sections_nb;
124 unsigned sections_nb_alloc;
125 unsigned nodes_nb;
126 unsigned nodes_nb_alloc;
127 Node *nodes;
128 MemoryRegionSection *sections;
129} PhysPageMap;
130
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200131struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100132 struct rcu_head rcu;
133
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200134 /* This is a multi-level map on the physical address space.
135 * The bottom level has pointers to MemoryRegionSections.
136 */
137 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200138 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200139 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200140};
141
Jan Kiszka90260c62013-05-26 21:46:51 +0200142#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
143typedef struct subpage_t {
144 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200145 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200146 hwaddr base;
147 uint16_t sub_section[TARGET_PAGE_SIZE];
148} subpage_t;
149
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200150#define PHYS_SECTION_UNASSIGNED 0
151#define PHYS_SECTION_NOTDIRTY 1
152#define PHYS_SECTION_ROM 2
153#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200154
pbrooke2eef172008-06-08 01:09:01 +0000155static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300156static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000157static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000158
Avi Kivity1ec9b902012-01-02 12:47:48 +0200159static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000160#endif
bellard54936002003-05-13 00:25:15 +0000161
Paul Brook6d9a1302010-02-28 23:55:53 +0000162#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200163
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200164static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200165{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200166 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
167 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
168 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
169 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200170 }
171}
172
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200173static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200174{
175 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200176 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200177
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200178 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200179 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200180 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100181 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200182 map->nodes[ret][i].skip = 1;
183 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200184 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200186}
187
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200188static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
189 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200190 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200191{
192 PhysPageEntry *p;
193 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100194 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200195
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200196 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200197 lp->ptr = phys_map_node_alloc(map);
198 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200199 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100200 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200201 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200202 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200203 }
204 }
205 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200206 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200207 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100208 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200209
Paolo Bonzini03f49952013-11-07 17:14:36 +0100210 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200211 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200212 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200213 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200214 *index += step;
215 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200216 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200217 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200218 }
219 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200220 }
221}
222
Avi Kivityac1970f2012-10-03 16:22:53 +0200223static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200224 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200225 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000226{
Avi Kivity29990972012-02-13 20:21:20 +0200227 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200228 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000229
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200230 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000231}
232
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200233/* Compact a non leaf page entry. Simply detect that the entry has a single child,
234 * and update our entry so we can skip it and go directly to the destination.
235 */
236static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
237{
238 unsigned valid_ptr = P_L2_SIZE;
239 int valid = 0;
240 PhysPageEntry *p;
241 int i;
242
243 if (lp->ptr == PHYS_MAP_NODE_NIL) {
244 return;
245 }
246
247 p = nodes[lp->ptr];
248 for (i = 0; i < P_L2_SIZE; i++) {
249 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
250 continue;
251 }
252
253 valid_ptr = i;
254 valid++;
255 if (p[i].skip) {
256 phys_page_compact(&p[i], nodes, compacted);
257 }
258 }
259
260 /* We can only compress if there's only one child. */
261 if (valid != 1) {
262 return;
263 }
264
265 assert(valid_ptr < P_L2_SIZE);
266
267 /* Don't compress if it won't fit in the # of bits we have. */
268 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
269 return;
270 }
271
272 lp->ptr = p[valid_ptr].ptr;
273 if (!p[valid_ptr].skip) {
274 /* If our only child is a leaf, make this a leaf. */
275 /* By design, we should have made this node a leaf to begin with so we
276 * should never reach here.
277 * But since it's so simple to handle this, let's do it just in case we
278 * change this rule.
279 */
280 lp->skip = 0;
281 } else {
282 lp->skip += p[valid_ptr].skip;
283 }
284}
285
286static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
287{
288 DECLARE_BITMAP(compacted, nodes_nb);
289
290 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200291 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200292 }
293}
294
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200295static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200296 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000297{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200298 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200299 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200300 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200301
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200302 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200303 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200304 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200305 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200306 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100307 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200308 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200309
310 if (sections[lp.ptr].size.hi ||
311 range_covers_byte(sections[lp.ptr].offset_within_address_space,
312 sections[lp.ptr].size.lo, addr)) {
313 return &sections[lp.ptr];
314 } else {
315 return &sections[PHYS_SECTION_UNASSIGNED];
316 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200317}
318
Blue Swirle5548612012-04-21 13:08:33 +0000319bool memory_region_is_unassigned(MemoryRegion *mr)
320{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200321 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000322 && mr != &io_mem_watch;
323}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200324
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100325/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200326static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200327 hwaddr addr,
328 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200329{
Jan Kiszka90260c62013-05-26 21:46:51 +0200330 MemoryRegionSection *section;
331 subpage_t *subpage;
332
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200333 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200334 if (resolve_subpage && section->mr->subpage) {
335 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200336 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200337 }
338 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200339}
340
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100341/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200342static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200343address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200344 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200345{
346 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100347 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200348
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200349 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200350 /* Compute offset within MemoryRegionSection */
351 addr -= section->offset_within_address_space;
352
353 /* Compute offset within MemoryRegion */
354 *xlat = addr + section->offset_within_region;
355
356 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100357 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200358 return section;
359}
Jan Kiszka90260c62013-05-26 21:46:51 +0200360
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100361static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
362{
363 if (memory_region_is_ram(mr)) {
364 return !(is_write && mr->readonly);
365 }
366 if (memory_region_is_romd(mr)) {
367 return !is_write;
368 }
369
370 return false;
371}
372
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200373MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
374 hwaddr *xlat, hwaddr *plen,
375 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200376{
Avi Kivity30951152012-10-30 13:47:46 +0200377 IOMMUTLBEntry iotlb;
378 MemoryRegionSection *section;
379 MemoryRegion *mr;
380 hwaddr len = *plen;
381
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100382 rcu_read_lock();
Avi Kivity30951152012-10-30 13:47:46 +0200383 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100384 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
385 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200386 mr = section->mr;
387
388 if (!mr->iommu_ops) {
389 break;
390 }
391
Le Tan8d7b8cb2014-08-16 13:55:37 +0800392 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200393 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
394 | (addr & iotlb.addr_mask));
395 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
396 if (!(iotlb.perm & (1 << is_write))) {
397 mr = &io_mem_unassigned;
398 break;
399 }
400
401 as = iotlb.target_as;
402 }
403
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000404 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100405 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
406 len = MIN(page, len);
407 }
408
Avi Kivity30951152012-10-30 13:47:46 +0200409 *plen = len;
410 *xlat = addr;
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100411 rcu_read_unlock();
Avi Kivity30951152012-10-30 13:47:46 +0200412 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200413}
414
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100415/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200416MemoryRegionSection *
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200417address_space_translate_for_iotlb(CPUState *cpu, hwaddr addr,
418 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200419{
Avi Kivity30951152012-10-30 13:47:46 +0200420 MemoryRegionSection *section;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200421 section = address_space_translate_internal(cpu->memory_dispatch,
422 addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200423
424 assert(!section->mr->iommu_ops);
425 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200426}
bellard9fa3e852004-01-04 18:06:42 +0000427#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000428
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200429void cpu_exec_init_all(void)
430{
431#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700432 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200433 memory_map_init();
434 io_mem_init();
435#endif
436}
437
Andreas Färberb170fce2013-01-20 20:23:22 +0100438#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000439
Juan Quintelae59fb372009-09-29 22:48:21 +0200440static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200441{
Andreas Färber259186a2013-01-17 18:51:17 +0100442 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200443
aurel323098dba2009-03-07 21:28:24 +0000444 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
445 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100446 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100447 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000448
449 return 0;
450}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200451
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400452static int cpu_common_pre_load(void *opaque)
453{
454 CPUState *cpu = opaque;
455
Paolo Bonziniadee6422014-12-19 12:53:14 +0100456 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400457
458 return 0;
459}
460
461static bool cpu_common_exception_index_needed(void *opaque)
462{
463 CPUState *cpu = opaque;
464
Paolo Bonziniadee6422014-12-19 12:53:14 +0100465 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400466}
467
468static const VMStateDescription vmstate_cpu_common_exception_index = {
469 .name = "cpu_common/exception_index",
470 .version_id = 1,
471 .minimum_version_id = 1,
472 .fields = (VMStateField[]) {
473 VMSTATE_INT32(exception_index, CPUState),
474 VMSTATE_END_OF_LIST()
475 }
476};
477
Andreas Färber1a1562f2013-06-17 04:09:11 +0200478const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200479 .name = "cpu_common",
480 .version_id = 1,
481 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400482 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200483 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200484 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100485 VMSTATE_UINT32(halted, CPUState),
486 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200487 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400488 },
489 .subsections = (VMStateSubsection[]) {
490 {
491 .vmsd = &vmstate_cpu_common_exception_index,
492 .needed = cpu_common_exception_index_needed,
493 } , {
494 /* empty */
495 }
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200496 }
497};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200498
pbrook9656f322008-07-01 20:01:19 +0000499#endif
500
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100501CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400502{
Andreas Färberbdc44642013-06-24 23:50:24 +0200503 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400504
Andreas Färberbdc44642013-06-24 23:50:24 +0200505 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100506 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200507 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100508 }
Glauber Costa950f1472009-06-09 12:15:18 -0400509 }
510
Andreas Färberbdc44642013-06-24 23:50:24 +0200511 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400512}
513
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000514#if !defined(CONFIG_USER_ONLY)
515void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
516{
517 /* We only support one address space per cpu at the moment. */
518 assert(cpu->as == as);
519
520 if (cpu->tcg_as_listener) {
521 memory_listener_unregister(cpu->tcg_as_listener);
522 } else {
523 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
524 }
525 cpu->tcg_as_listener->commit = tcg_commit;
526 memory_listener_register(cpu->tcg_as_listener, as);
527}
528#endif
529
Andreas Färber9349b4f2012-03-14 01:38:32 +0100530void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000531{
Andreas Färber9f09e182012-05-03 06:59:07 +0200532 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100533 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200534 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000535 int cpu_index;
536
pbrookc2764712009-03-07 15:24:59 +0000537#if defined(CONFIG_USER_ONLY)
538 cpu_list_lock();
539#endif
bellard6a00d602005-11-21 23:25:50 +0000540 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200541 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000542 cpu_index++;
543 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100544 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100545 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200546 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200547 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100548#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000549 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200550 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100551#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200552 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000553#if defined(CONFIG_USER_ONLY)
554 cpu_list_unlock();
555#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200556 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
557 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
558 }
pbrookb3c77242008-06-30 16:31:04 +0000559#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600560 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000561 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100562 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200563 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000564#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100565 if (cc->vmsd != NULL) {
566 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
567 }
bellardfd6ce8f2003-05-14 19:00:11 +0000568}
569
Paul Brook94df27f2010-02-28 23:47:45 +0000570#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200571static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000572{
573 tb_invalidate_phys_page_range(pc, pc + 1, 0);
574}
575#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200576static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400577{
Max Filippove8262a12013-09-27 22:29:17 +0400578 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
579 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000580 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100581 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400582 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400583}
bellardc27004e2005-01-03 23:35:10 +0000584#endif
bellardd720b932004-04-25 17:57:43 +0000585
Paul Brookc527ee82010-03-01 03:31:14 +0000586#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200587void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000588
589{
590}
591
Peter Maydell3ee887e2014-09-12 14:06:48 +0100592int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
593 int flags)
594{
595 return -ENOSYS;
596}
597
598void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
599{
600}
601
Andreas Färber75a34032013-09-02 16:57:02 +0200602int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000603 int flags, CPUWatchpoint **watchpoint)
604{
605 return -ENOSYS;
606}
607#else
pbrook6658ffb2007-03-16 23:58:11 +0000608/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200609int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000610 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000611{
aliguoric0ce9982008-11-25 22:13:57 +0000612 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000613
Peter Maydell05068c02014-09-12 14:06:48 +0100614 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700615 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200616 error_report("tried to set invalid watchpoint at %"
617 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000618 return -EINVAL;
619 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500620 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000621
aliguoria1d1bb32008-11-18 20:07:32 +0000622 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100623 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000624 wp->flags = flags;
625
aliguori2dc9f412008-11-18 20:56:59 +0000626 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200627 if (flags & BP_GDB) {
628 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
629 } else {
630 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
631 }
aliguoria1d1bb32008-11-18 20:07:32 +0000632
Andreas Färber31b030d2013-09-04 01:29:02 +0200633 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000634
635 if (watchpoint)
636 *watchpoint = wp;
637 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000638}
639
aliguoria1d1bb32008-11-18 20:07:32 +0000640/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200641int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000642 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000643{
aliguoria1d1bb32008-11-18 20:07:32 +0000644 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000645
Andreas Färberff4700b2013-08-26 18:23:18 +0200646 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100647 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000648 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200649 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000650 return 0;
651 }
652 }
aliguoria1d1bb32008-11-18 20:07:32 +0000653 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000654}
655
aliguoria1d1bb32008-11-18 20:07:32 +0000656/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200657void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000658{
Andreas Färberff4700b2013-08-26 18:23:18 +0200659 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000660
Andreas Färber31b030d2013-09-04 01:29:02 +0200661 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000662
Anthony Liguori7267c092011-08-20 22:09:37 -0500663 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000664}
665
aliguoria1d1bb32008-11-18 20:07:32 +0000666/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200667void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000668{
aliguoric0ce9982008-11-25 22:13:57 +0000669 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000670
Andreas Färberff4700b2013-08-26 18:23:18 +0200671 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200672 if (wp->flags & mask) {
673 cpu_watchpoint_remove_by_ref(cpu, wp);
674 }
aliguoric0ce9982008-11-25 22:13:57 +0000675 }
aliguoria1d1bb32008-11-18 20:07:32 +0000676}
Peter Maydell05068c02014-09-12 14:06:48 +0100677
678/* Return true if this watchpoint address matches the specified
679 * access (ie the address range covered by the watchpoint overlaps
680 * partially or completely with the address range covered by the
681 * access).
682 */
683static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
684 vaddr addr,
685 vaddr len)
686{
687 /* We know the lengths are non-zero, but a little caution is
688 * required to avoid errors in the case where the range ends
689 * exactly at the top of the address space and so addr + len
690 * wraps round to zero.
691 */
692 vaddr wpend = wp->vaddr + wp->len - 1;
693 vaddr addrend = addr + len - 1;
694
695 return !(addr > wpend || wp->vaddr > addrend);
696}
697
Paul Brookc527ee82010-03-01 03:31:14 +0000698#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000699
700/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200701int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000702 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000703{
aliguoric0ce9982008-11-25 22:13:57 +0000704 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000705
Anthony Liguori7267c092011-08-20 22:09:37 -0500706 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000707
708 bp->pc = pc;
709 bp->flags = flags;
710
aliguori2dc9f412008-11-18 20:56:59 +0000711 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200712 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200713 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200714 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200715 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200716 }
aliguoria1d1bb32008-11-18 20:07:32 +0000717
Andreas Färberf0c3c502013-08-26 21:22:53 +0200718 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000719
Andreas Färber00b941e2013-06-29 18:55:54 +0200720 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000721 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200722 }
aliguoria1d1bb32008-11-18 20:07:32 +0000723 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000724}
725
726/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200727int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000728{
aliguoria1d1bb32008-11-18 20:07:32 +0000729 CPUBreakpoint *bp;
730
Andreas Färberf0c3c502013-08-26 21:22:53 +0200731 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000732 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200733 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000734 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000735 }
bellard4c3a88a2003-07-26 12:06:08 +0000736 }
aliguoria1d1bb32008-11-18 20:07:32 +0000737 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000738}
739
aliguoria1d1bb32008-11-18 20:07:32 +0000740/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200741void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000742{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200743 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
744
745 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000746
Anthony Liguori7267c092011-08-20 22:09:37 -0500747 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000748}
749
750/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200751void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000752{
aliguoric0ce9982008-11-25 22:13:57 +0000753 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000754
Andreas Färberf0c3c502013-08-26 21:22:53 +0200755 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200756 if (bp->flags & mask) {
757 cpu_breakpoint_remove_by_ref(cpu, bp);
758 }
aliguoric0ce9982008-11-25 22:13:57 +0000759 }
bellard4c3a88a2003-07-26 12:06:08 +0000760}
761
bellardc33a3462003-07-29 20:50:33 +0000762/* enable or disable single step mode. EXCP_DEBUG is returned by the
763 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200764void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000765{
Andreas Färbered2803d2013-06-21 20:20:45 +0200766 if (cpu->singlestep_enabled != enabled) {
767 cpu->singlestep_enabled = enabled;
768 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200769 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200770 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100771 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000772 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200773 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000774 tb_flush(env);
775 }
bellardc33a3462003-07-29 20:50:33 +0000776 }
bellardc33a3462003-07-29 20:50:33 +0000777}
778
Andreas Färbera47dddd2013-09-03 17:38:47 +0200779void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000780{
781 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000782 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000783
784 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000785 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000786 fprintf(stderr, "qemu: fatal: ");
787 vfprintf(stderr, fmt, ap);
788 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200789 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000790 if (qemu_log_enabled()) {
791 qemu_log("qemu: fatal: ");
792 qemu_log_vprintf(fmt, ap2);
793 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200794 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000795 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000796 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000797 }
pbrook493ae1f2007-11-23 16:53:59 +0000798 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000799 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200800#if defined(CONFIG_USER_ONLY)
801 {
802 struct sigaction act;
803 sigfillset(&act.sa_mask);
804 act.sa_handler = SIG_DFL;
805 sigaction(SIGABRT, &act, NULL);
806 }
807#endif
bellard75012672003-06-21 13:11:07 +0000808 abort();
809}
810
bellard01243112004-01-04 15:48:17 +0000811#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400812/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200813static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
814{
815 RAMBlock *block;
816
Paolo Bonzini43771532013-09-09 17:58:40 +0200817 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200818 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200819 goto found;
820 }
Mike Day0dc3f442013-09-05 14:41:35 -0400821 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200822 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200823 goto found;
824 }
825 }
826
827 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
828 abort();
829
830found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200831 /* It is safe to write mru_block outside the iothread lock. This
832 * is what happens:
833 *
834 * mru_block = xxx
835 * rcu_read_unlock()
836 * xxx removed from list
837 * rcu_read_lock()
838 * read mru_block
839 * mru_block = NULL;
840 * call_rcu(reclaim_ramblock, xxx);
841 * rcu_read_unlock()
842 *
843 * atomic_rcu_set is not needed here. The block was already published
844 * when it was placed into the list. Here we're just making an extra
845 * copy of the pointer.
846 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200847 ram_list.mru_block = block;
848 return block;
849}
850
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200851static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000852{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200853 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200854 RAMBlock *block;
855 ram_addr_t end;
856
857 end = TARGET_PAGE_ALIGN(start + length);
858 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000859
Mike Day0dc3f442013-09-05 14:41:35 -0400860 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200861 block = qemu_get_ram_block(start);
862 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200863 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000864 cpu_tlb_reset_dirty_all(start1, length);
Mike Day0dc3f442013-09-05 14:41:35 -0400865 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200866}
867
868/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200869void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200870 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200871{
Juan Quintelad24981d2012-05-22 00:42:40 +0200872 if (length == 0)
873 return;
Michael S. Tsirkinc8d6f662014-11-17 17:54:07 +0200874 cpu_physical_memory_clear_dirty_range_type(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200875
876 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200877 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200878 }
bellard1ccde1c2004-02-06 19:46:14 +0000879}
880
Juan Quintela981fdf22013-10-10 11:54:09 +0200881static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000882{
883 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000884}
885
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100886/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +0200887hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200888 MemoryRegionSection *section,
889 target_ulong vaddr,
890 hwaddr paddr, hwaddr xlat,
891 int prot,
892 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000893{
Avi Kivitya8170e52012-10-23 12:30:10 +0200894 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000895 CPUWatchpoint *wp;
896
Blue Swirlcc5bea62012-04-14 14:56:48 +0000897 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000898 /* Normal RAM. */
899 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200900 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000901 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200902 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000903 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200904 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000905 }
906 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100907 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200908 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000909 }
910
911 /* Make accesses to pages with watchpoints go via the
912 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200913 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100914 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +0000915 /* Avoid trapping reads of pages with a write breakpoint. */
916 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200917 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000918 *address |= TLB_MMIO;
919 break;
920 }
921 }
922 }
923
924 return iotlb;
925}
bellard9fa3e852004-01-04 18:06:42 +0000926#endif /* defined(CONFIG_USER_ONLY) */
927
pbrooke2eef172008-06-08 01:09:01 +0000928#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000929
Anthony Liguoric227f092009-10-01 16:12:16 -0500930static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200931 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200932static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200933
Igor Mammedova2b257d2014-10-31 16:38:37 +0000934static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
935 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200936
937/*
938 * Set a custom physical guest memory alloator.
939 * Accelerators with unusual needs may need this. Hopefully, we can
940 * get rid of it eventually.
941 */
Igor Mammedova2b257d2014-10-31 16:38:37 +0000942void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +0200943{
944 phys_mem_alloc = alloc;
945}
946
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200947static uint16_t phys_section_add(PhysPageMap *map,
948 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200949{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200950 /* The physical section number is ORed with a page-aligned
951 * pointer to produce the iotlb entries. Thus it should
952 * never overflow into the page-aligned value.
953 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200954 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200955
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200956 if (map->sections_nb == map->sections_nb_alloc) {
957 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
958 map->sections = g_renew(MemoryRegionSection, map->sections,
959 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200960 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200961 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200962 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200963 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200964}
965
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200966static void phys_section_destroy(MemoryRegion *mr)
967{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200968 memory_region_unref(mr);
969
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200970 if (mr->subpage) {
971 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -0700972 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200973 g_free(subpage);
974 }
975}
976
Paolo Bonzini60926662013-05-29 12:30:26 +0200977static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200978{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200979 while (map->sections_nb > 0) {
980 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200981 phys_section_destroy(section->mr);
982 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200983 g_free(map->sections);
984 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200985}
986
Avi Kivityac1970f2012-10-03 16:22:53 +0200987static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200988{
989 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200990 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200991 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200992 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200993 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200994 MemoryRegionSection subsection = {
995 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200996 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200997 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200998 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200999
Avi Kivityf3705d52012-03-08 16:16:34 +02001000 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001001
Avi Kivityf3705d52012-03-08 16:16:34 +02001002 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001003 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001004 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001005 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001006 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001007 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001008 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001009 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001010 }
1011 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001012 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001013 subpage_register(subpage, start, end,
1014 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001015}
1016
1017
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001018static void register_multipage(AddressSpaceDispatch *d,
1019 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001020{
Avi Kivitya8170e52012-10-23 12:30:10 +02001021 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001022 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001023 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1024 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001025
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001026 assert(num_pages);
1027 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001028}
1029
Avi Kivityac1970f2012-10-03 16:22:53 +02001030static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001031{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001032 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001033 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001034 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001035 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001036
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001037 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1038 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1039 - now.offset_within_address_space;
1040
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001041 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001042 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001043 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001044 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001045 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001046 while (int128_ne(remain.size, now.size)) {
1047 remain.size = int128_sub(remain.size, now.size);
1048 remain.offset_within_address_space += int128_get64(now.size);
1049 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001050 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001051 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001052 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001053 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001054 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001055 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001056 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001057 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001058 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001059 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001060 }
1061}
1062
Sheng Yang62a27442010-01-26 19:21:16 +08001063void qemu_flush_coalesced_mmio_buffer(void)
1064{
1065 if (kvm_enabled())
1066 kvm_flush_coalesced_mmio_buffer();
1067}
1068
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001069void qemu_mutex_lock_ramlist(void)
1070{
1071 qemu_mutex_lock(&ram_list.mutex);
1072}
1073
1074void qemu_mutex_unlock_ramlist(void)
1075{
1076 qemu_mutex_unlock(&ram_list.mutex);
1077}
1078
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001079#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001080
1081#include <sys/vfs.h>
1082
1083#define HUGETLBFS_MAGIC 0x958458f6
1084
Hu Taofc7a5802014-09-09 13:28:01 +08001085static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001086{
1087 struct statfs fs;
1088 int ret;
1089
1090 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001091 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001092 } while (ret != 0 && errno == EINTR);
1093
1094 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001095 error_setg_errno(errp, errno, "failed to get page size of file %s",
1096 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001097 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001098 }
1099
1100 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001101 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001102
1103 return fs.f_bsize;
1104}
1105
Alex Williamson04b16652010-07-02 11:13:17 -06001106static void *file_ram_alloc(RAMBlock *block,
1107 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001108 const char *path,
1109 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001110{
1111 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001112 char *sanitized_name;
1113 char *c;
Hu Tao557529d2014-09-09 13:28:00 +08001114 void *area = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001115 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001116 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001117 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001118
Hu Taofc7a5802014-09-09 13:28:01 +08001119 hpagesize = gethugepagesize(path, &local_err);
1120 if (local_err) {
1121 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001122 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001123 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001124 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001125
1126 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001127 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1128 "or larger than huge page size 0x%" PRIx64,
1129 memory, hpagesize);
1130 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001131 }
1132
1133 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001134 error_setg(errp,
1135 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001136 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001137 }
1138
Peter Feiner8ca761f2013-03-04 13:54:25 -05001139 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Peter Crosthwaite83234bf2014-08-14 23:54:29 -07001140 sanitized_name = g_strdup(memory_region_name(block->mr));
Peter Feiner8ca761f2013-03-04 13:54:25 -05001141 for (c = sanitized_name; *c != '\0'; c++) {
1142 if (*c == '/')
1143 *c = '_';
1144 }
1145
1146 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1147 sanitized_name);
1148 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001149
1150 fd = mkstemp(filename);
1151 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001152 error_setg_errno(errp, errno,
1153 "unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001154 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001155 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001156 }
1157 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001158 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001159
1160 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1161
1162 /*
1163 * ftruncate is not supported by hugetlbfs in older
1164 * hosts, so don't bother bailing out on errors.
1165 * If anything goes wrong with it under other filesystems,
1166 * mmap will fail.
1167 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001168 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001169 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001170 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001171
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001172 area = mmap(0, memory, PROT_READ | PROT_WRITE,
1173 (block->flags & RAM_SHARED ? MAP_SHARED : MAP_PRIVATE),
1174 fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001175 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001176 error_setg_errno(errp, errno,
1177 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001178 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001179 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001180 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001181
1182 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001183 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001184 }
1185
Alex Williamson04b16652010-07-02 11:13:17 -06001186 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001187 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001188
1189error:
1190 if (mem_prealloc) {
Luiz Capitulinoe4d9df42014-09-08 13:50:05 -04001191 error_report("%s\n", error_get_pretty(*errp));
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001192 exit(1);
1193 }
1194 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001195}
1196#endif
1197
Mike Day0dc3f442013-09-05 14:41:35 -04001198/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001199static ram_addr_t find_ram_offset(ram_addr_t size)
1200{
Alex Williamson04b16652010-07-02 11:13:17 -06001201 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001202 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001203
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001204 assert(size != 0); /* it would hand out same offset multiple times */
1205
Mike Day0dc3f442013-09-05 14:41:35 -04001206 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001207 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001208 }
Alex Williamson04b16652010-07-02 11:13:17 -06001209
Mike Day0dc3f442013-09-05 14:41:35 -04001210 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001211 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001212
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001213 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001214
Mike Day0dc3f442013-09-05 14:41:35 -04001215 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001216 if (next_block->offset >= end) {
1217 next = MIN(next, next_block->offset);
1218 }
1219 }
1220 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001221 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001222 mingap = next - end;
1223 }
1224 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001225
1226 if (offset == RAM_ADDR_MAX) {
1227 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1228 (uint64_t)size);
1229 abort();
1230 }
1231
Alex Williamson04b16652010-07-02 11:13:17 -06001232 return offset;
1233}
1234
Juan Quintela652d7ec2012-07-20 10:37:54 +02001235ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001236{
Alex Williamsond17b5282010-06-25 11:08:38 -06001237 RAMBlock *block;
1238 ram_addr_t last = 0;
1239
Mike Day0dc3f442013-09-05 14:41:35 -04001240 rcu_read_lock();
1241 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001242 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001243 }
Mike Day0dc3f442013-09-05 14:41:35 -04001244 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001245 return last;
1246}
1247
Jason Baronddb97f12012-08-02 15:44:16 -04001248static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1249{
1250 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001251
1252 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001253 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1254 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001255 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1256 if (ret) {
1257 perror("qemu_madvise");
1258 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1259 "but dump_guest_core=off specified\n");
1260 }
1261 }
1262}
1263
Mike Day0dc3f442013-09-05 14:41:35 -04001264/* Called within an RCU critical section, or while the ramlist lock
1265 * is held.
1266 */
Hu Tao20cfe882014-04-02 15:13:26 +08001267static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001268{
Hu Tao20cfe882014-04-02 15:13:26 +08001269 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001270
Mike Day0dc3f442013-09-05 14:41:35 -04001271 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001272 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001273 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001274 }
1275 }
Hu Tao20cfe882014-04-02 15:13:26 +08001276
1277 return NULL;
1278}
1279
Mike Dayae3a7042013-09-05 14:41:35 -04001280/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001281void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1282{
Mike Dayae3a7042013-09-05 14:41:35 -04001283 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001284
Mike Day0dc3f442013-09-05 14:41:35 -04001285 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001286 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001287 assert(new_block);
1288 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001289
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001290 if (dev) {
1291 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001292 if (id) {
1293 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001294 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001295 }
1296 }
1297 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1298
Mike Day0dc3f442013-09-05 14:41:35 -04001299 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001300 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001301 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1302 new_block->idstr);
1303 abort();
1304 }
1305 }
Mike Day0dc3f442013-09-05 14:41:35 -04001306 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001307}
1308
Mike Dayae3a7042013-09-05 14:41:35 -04001309/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001310void qemu_ram_unset_idstr(ram_addr_t addr)
1311{
Mike Dayae3a7042013-09-05 14:41:35 -04001312 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001313
Mike Dayae3a7042013-09-05 14:41:35 -04001314 /* FIXME: arch_init.c assumes that this is not called throughout
1315 * migration. Ignore the problem since hot-unplug during migration
1316 * does not work anyway.
1317 */
1318
Mike Day0dc3f442013-09-05 14:41:35 -04001319 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001320 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001321 if (block) {
1322 memset(block->idstr, 0, sizeof(block->idstr));
1323 }
Mike Day0dc3f442013-09-05 14:41:35 -04001324 rcu_read_unlock();
Hu Tao20cfe882014-04-02 15:13:26 +08001325}
1326
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001327static int memory_try_enable_merging(void *addr, size_t len)
1328{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001329 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001330 /* disabled by the user */
1331 return 0;
1332 }
1333
1334 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1335}
1336
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001337/* Only legal before guest might have detected the memory size: e.g. on
1338 * incoming migration, or right after reset.
1339 *
1340 * As memory core doesn't know how is memory accessed, it is up to
1341 * resize callback to update device state and/or add assertions to detect
1342 * misuse, if necessary.
1343 */
1344int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1345{
1346 RAMBlock *block = find_ram_block(base);
1347
1348 assert(block);
1349
1350 if (block->used_length == newsize) {
1351 return 0;
1352 }
1353
1354 if (!(block->flags & RAM_RESIZEABLE)) {
1355 error_setg_errno(errp, EINVAL,
1356 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1357 " in != 0x" RAM_ADDR_FMT, block->idstr,
1358 newsize, block->used_length);
1359 return -EINVAL;
1360 }
1361
1362 if (block->max_length < newsize) {
1363 error_setg_errno(errp, EINVAL,
1364 "Length too large: %s: 0x" RAM_ADDR_FMT
1365 " > 0x" RAM_ADDR_FMT, block->idstr,
1366 newsize, block->max_length);
1367 return -EINVAL;
1368 }
1369
1370 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1371 block->used_length = newsize;
1372 cpu_physical_memory_set_dirty_range(block->offset, block->used_length);
1373 memory_region_set_size(block->mr, newsize);
1374 if (block->resized) {
1375 block->resized(block->idstr, newsize, block->host);
1376 }
1377 return 0;
1378}
1379
Hu Taoef701d72014-09-09 13:27:54 +08001380static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001381{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001382 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001383 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001384 ram_addr_t old_ram_size, new_ram_size;
1385
1386 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001387
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001388 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001389 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001390
1391 if (!new_block->host) {
1392 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001393 xen_ram_alloc(new_block->offset, new_block->max_length,
1394 new_block->mr);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001395 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001396 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001397 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001398 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001399 error_setg_errno(errp, errno,
1400 "cannot set up guest memory '%s'",
1401 memory_region_name(new_block->mr));
1402 qemu_mutex_unlock_ramlist();
1403 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001404 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001405 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001406 }
1407 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001408
Mike Day0d53d9f2015-01-21 13:45:24 +01001409 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1410 * QLIST (which has an RCU-friendly variant) does not have insertion at
1411 * tail, so save the last element in last_block.
1412 */
Mike Day0dc3f442013-09-05 14:41:35 -04001413 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001414 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001415 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001416 break;
1417 }
1418 }
1419 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001420 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001421 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001422 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001423 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001424 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001425 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001426 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001427
Mike Day0dc3f442013-09-05 14:41:35 -04001428 /* Write list before version */
1429 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001430 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001431 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001432
Juan Quintela2152f5c2013-10-08 13:52:02 +02001433 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1434
1435 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001436 int i;
Mike Dayae3a7042013-09-05 14:41:35 -04001437
1438 /* ram_list.dirty_memory[] is protected by the iothread lock. */
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001439 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1440 ram_list.dirty_memory[i] =
1441 bitmap_zero_extend(ram_list.dirty_memory[i],
1442 old_ram_size, new_ram_size);
1443 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001444 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001445 cpu_physical_memory_set_dirty_range(new_block->offset,
1446 new_block->used_length);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001447
Paolo Bonzinia904c912015-01-21 16:18:35 +01001448 if (new_block->host) {
1449 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1450 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1451 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1452 if (kvm_enabled()) {
1453 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1454 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001455 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001456
1457 return new_block->offset;
1458}
1459
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001460#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001461ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001462 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001463 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001464{
1465 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001466 ram_addr_t addr;
1467 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001468
1469 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001470 error_setg(errp, "-mem-path not supported with Xen");
1471 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001472 }
1473
1474 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1475 /*
1476 * file_ram_alloc() needs to allocate just like
1477 * phys_mem_alloc, but we haven't bothered to provide
1478 * a hook there.
1479 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001480 error_setg(errp,
1481 "-mem-path not supported with this accelerator");
1482 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001483 }
1484
1485 size = TARGET_PAGE_ALIGN(size);
1486 new_block = g_malloc0(sizeof(*new_block));
1487 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001488 new_block->used_length = size;
1489 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001490 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001491 new_block->host = file_ram_alloc(new_block, size,
1492 mem_path, errp);
1493 if (!new_block->host) {
1494 g_free(new_block);
1495 return -1;
1496 }
1497
Hu Taoef701d72014-09-09 13:27:54 +08001498 addr = ram_block_add(new_block, &local_err);
1499 if (local_err) {
1500 g_free(new_block);
1501 error_propagate(errp, local_err);
1502 return -1;
1503 }
1504 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001505}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001506#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001507
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001508static
1509ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1510 void (*resized)(const char*,
1511 uint64_t length,
1512 void *host),
1513 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001514 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001515{
1516 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001517 ram_addr_t addr;
1518 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001519
1520 size = TARGET_PAGE_ALIGN(size);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001521 max_size = TARGET_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001522 new_block = g_malloc0(sizeof(*new_block));
1523 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001524 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001525 new_block->used_length = size;
1526 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001527 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001528 new_block->fd = -1;
1529 new_block->host = host;
1530 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001531 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001532 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001533 if (resizeable) {
1534 new_block->flags |= RAM_RESIZEABLE;
1535 }
Hu Taoef701d72014-09-09 13:27:54 +08001536 addr = ram_block_add(new_block, &local_err);
1537 if (local_err) {
1538 g_free(new_block);
1539 error_propagate(errp, local_err);
1540 return -1;
1541 }
1542 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001543}
1544
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001545ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1546 MemoryRegion *mr, Error **errp)
1547{
1548 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1549}
1550
Hu Taoef701d72014-09-09 13:27:54 +08001551ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001552{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001553 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1554}
1555
1556ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1557 void (*resized)(const char*,
1558 uint64_t length,
1559 void *host),
1560 MemoryRegion *mr, Error **errp)
1561{
1562 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001563}
bellarde9a1ab12007-02-08 23:08:38 +00001564
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001565void qemu_ram_free_from_ptr(ram_addr_t addr)
1566{
1567 RAMBlock *block;
1568
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001569 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001570 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001571 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001572 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001573 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001574 /* Write list before version */
1575 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001576 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001577 g_free_rcu(block, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001578 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001579 }
1580 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001581 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001582}
1583
Paolo Bonzini43771532013-09-09 17:58:40 +02001584static void reclaim_ramblock(RAMBlock *block)
1585{
1586 if (block->flags & RAM_PREALLOC) {
1587 ;
1588 } else if (xen_enabled()) {
1589 xen_invalidate_map_cache_entry(block->host);
1590#ifndef _WIN32
1591 } else if (block->fd >= 0) {
1592 munmap(block->host, block->max_length);
1593 close(block->fd);
1594#endif
1595 } else {
1596 qemu_anon_ram_free(block->host, block->max_length);
1597 }
1598 g_free(block);
1599}
1600
Anthony Liguoric227f092009-10-01 16:12:16 -05001601void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001602{
Alex Williamson04b16652010-07-02 11:13:17 -06001603 RAMBlock *block;
1604
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001605 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001606 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001607 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001608 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001609 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001610 /* Write list before version */
1611 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001612 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001613 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001614 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001615 }
1616 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001617 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001618}
1619
Huang Yingcd19cfa2011-03-02 08:56:19 +01001620#ifndef _WIN32
1621void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1622{
1623 RAMBlock *block;
1624 ram_addr_t offset;
1625 int flags;
1626 void *area, *vaddr;
1627
Mike Day0dc3f442013-09-05 14:41:35 -04001628 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001629 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001630 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001631 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001632 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001633 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001634 } else if (xen_enabled()) {
1635 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001636 } else {
1637 flags = MAP_FIXED;
1638 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001639 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001640 flags |= (block->flags & RAM_SHARED ?
1641 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001642 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1643 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001644 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001645 /*
1646 * Remap needs to match alloc. Accelerators that
1647 * set phys_mem_alloc never remap. If they did,
1648 * we'd need a remap hook here.
1649 */
1650 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1651
Huang Yingcd19cfa2011-03-02 08:56:19 +01001652 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1653 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1654 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001655 }
1656 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001657 fprintf(stderr, "Could not remap addr: "
1658 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001659 length, addr);
1660 exit(1);
1661 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001662 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001663 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001664 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001665 }
1666 }
1667}
1668#endif /* !_WIN32 */
1669
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001670int qemu_get_ram_fd(ram_addr_t addr)
1671{
Mike Dayae3a7042013-09-05 14:41:35 -04001672 RAMBlock *block;
1673 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001674
Mike Day0dc3f442013-09-05 14:41:35 -04001675 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001676 block = qemu_get_ram_block(addr);
1677 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001678 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001679 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001680}
1681
Damjan Marion3fd74b82014-06-26 23:01:32 +02001682void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1683{
Mike Dayae3a7042013-09-05 14:41:35 -04001684 RAMBlock *block;
1685 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001686
Mike Day0dc3f442013-09-05 14:41:35 -04001687 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001688 block = qemu_get_ram_block(addr);
1689 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001690 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001691 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001692}
1693
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001694/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001695 * This should not be used for general purpose DMA. Use address_space_map
1696 * or address_space_rw instead. For local memory (e.g. video ram) that the
1697 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001698 *
1699 * By the time this function returns, the returned pointer is not protected
1700 * by RCU anymore. If the caller is not within an RCU critical section and
1701 * does not hold the iothread lock, it must have other means of protecting the
1702 * pointer, such as a reference to the region that includes the incoming
1703 * ram_addr_t.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001704 */
1705void *qemu_get_ram_ptr(ram_addr_t addr)
1706{
Mike Dayae3a7042013-09-05 14:41:35 -04001707 RAMBlock *block;
1708 void *ptr;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001709
Mike Day0dc3f442013-09-05 14:41:35 -04001710 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001711 block = qemu_get_ram_block(addr);
1712
1713 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001714 /* We need to check if the requested address is in the RAM
1715 * because we don't want to map the entire memory in QEMU.
1716 * In that case just map until the end of the page.
1717 */
1718 if (block->offset == 0) {
Mike Dayae3a7042013-09-05 14:41:35 -04001719 ptr = xen_map_cache(addr, 0, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001720 goto unlock;
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001721 }
Mike Dayae3a7042013-09-05 14:41:35 -04001722
1723 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001724 }
Mike Dayae3a7042013-09-05 14:41:35 -04001725 ptr = ramblock_ptr(block, addr - block->offset);
1726
Mike Day0dc3f442013-09-05 14:41:35 -04001727unlock:
1728 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001729 return ptr;
pbrookdc828ca2009-04-09 22:21:07 +00001730}
1731
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001732/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001733 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001734 *
1735 * By the time this function returns, the returned pointer is not protected
1736 * by RCU anymore. If the caller is not within an RCU critical section and
1737 * does not hold the iothread lock, it must have other means of protecting the
1738 * pointer, such as a reference to the region that includes the incoming
1739 * ram_addr_t.
Mike Dayae3a7042013-09-05 14:41:35 -04001740 */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001741static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001742{
Mike Dayae3a7042013-09-05 14:41:35 -04001743 void *ptr;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001744 if (*size == 0) {
1745 return NULL;
1746 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001747 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001748 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001749 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001750 RAMBlock *block;
Mike Day0dc3f442013-09-05 14:41:35 -04001751 rcu_read_lock();
1752 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001753 if (addr - block->offset < block->max_length) {
1754 if (addr - block->offset + *size > block->max_length)
1755 *size = block->max_length - addr + block->offset;
Mike Dayae3a7042013-09-05 14:41:35 -04001756 ptr = ramblock_ptr(block, addr - block->offset);
Mike Day0dc3f442013-09-05 14:41:35 -04001757 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001758 return ptr;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001759 }
1760 }
1761
1762 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1763 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001764 }
1765}
1766
Paolo Bonzini7443b432013-06-03 12:44:02 +02001767/* Some of the softmmu routines need to translate from a host pointer
Mike Dayae3a7042013-09-05 14:41:35 -04001768 * (typically a TLB entry) back to a ram offset.
1769 *
1770 * By the time this function returns, the returned pointer is not protected
1771 * by RCU anymore. If the caller is not within an RCU critical section and
1772 * does not hold the iothread lock, it must have other means of protecting the
1773 * pointer, such as a reference to the region that includes the incoming
1774 * ram_addr_t.
1775 */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001776MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001777{
pbrook94a6b542009-04-11 17:15:54 +00001778 RAMBlock *block;
1779 uint8_t *host = ptr;
Mike Dayae3a7042013-09-05 14:41:35 -04001780 MemoryRegion *mr;
pbrook94a6b542009-04-11 17:15:54 +00001781
Jan Kiszka868bb332011-06-21 22:59:09 +02001782 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001783 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001784 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Mike Dayae3a7042013-09-05 14:41:35 -04001785 mr = qemu_get_ram_block(*ram_addr)->mr;
Mike Day0dc3f442013-09-05 14:41:35 -04001786 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001787 return mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001788 }
1789
Mike Day0dc3f442013-09-05 14:41:35 -04001790 rcu_read_lock();
1791 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001792 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001793 goto found;
1794 }
1795
Mike Day0dc3f442013-09-05 14:41:35 -04001796 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001797 /* This case append when the block is not mapped. */
1798 if (block->host == NULL) {
1799 continue;
1800 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001801 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001802 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001803 }
pbrook94a6b542009-04-11 17:15:54 +00001804 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001805
Mike Day0dc3f442013-09-05 14:41:35 -04001806 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001807 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001808
1809found:
1810 *ram_addr = block->offset + (host - block->host);
Mike Dayae3a7042013-09-05 14:41:35 -04001811 mr = block->mr;
Mike Day0dc3f442013-09-05 14:41:35 -04001812 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001813 return mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001814}
Alex Williamsonf471a172010-06-11 11:11:42 -06001815
Avi Kivitya8170e52012-10-23 12:30:10 +02001816static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001817 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001818{
Juan Quintela52159192013-10-08 12:44:04 +02001819 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001820 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001821 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001822 switch (size) {
1823 case 1:
1824 stb_p(qemu_get_ram_ptr(ram_addr), val);
1825 break;
1826 case 2:
1827 stw_p(qemu_get_ram_ptr(ram_addr), val);
1828 break;
1829 case 4:
1830 stl_p(qemu_get_ram_ptr(ram_addr), val);
1831 break;
1832 default:
1833 abort();
1834 }
Paolo Bonzini68868672014-07-21 16:45:18 +02001835 cpu_physical_memory_set_dirty_range_nocode(ram_addr, size);
bellardf23db162005-08-21 19:12:28 +00001836 /* we remove the notdirty callback only if the code has been
1837 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001838 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001839 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001840 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001841 }
bellard1ccde1c2004-02-06 19:46:14 +00001842}
1843
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001844static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1845 unsigned size, bool is_write)
1846{
1847 return is_write;
1848}
1849
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001850static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001851 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001852 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001853 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001854};
1855
pbrook0f459d12008-06-09 00:20:13 +00001856/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell05068c02014-09-12 14:06:48 +01001857static void check_watchpoint(int offset, int len, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001858{
Andreas Färber93afead2013-08-26 03:41:01 +02001859 CPUState *cpu = current_cpu;
1860 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001861 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001862 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001863 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001864 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001865
Andreas Färberff4700b2013-08-26 18:23:18 +02001866 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001867 /* We re-entered the check after replacing the TB. Now raise
1868 * the debug interrupt so that is will trigger after the
1869 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001870 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001871 return;
1872 }
Andreas Färber93afead2013-08-26 03:41:01 +02001873 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001874 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001875 if (cpu_watchpoint_address_matches(wp, vaddr, len)
1876 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01001877 if (flags == BP_MEM_READ) {
1878 wp->flags |= BP_WATCHPOINT_HIT_READ;
1879 } else {
1880 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
1881 }
1882 wp->hitaddr = vaddr;
Andreas Färberff4700b2013-08-26 18:23:18 +02001883 if (!cpu->watchpoint_hit) {
1884 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001885 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001886 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001887 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001888 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001889 } else {
1890 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001891 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001892 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001893 }
aliguori06d55cc2008-11-18 20:24:06 +00001894 }
aliguori6e140f22008-11-18 20:37:55 +00001895 } else {
1896 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001897 }
1898 }
1899}
1900
pbrook6658ffb2007-03-16 23:58:11 +00001901/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1902 so these check for a hit then pass through to the normal out-of-line
1903 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001904static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001905 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001906{
Peter Maydell05068c02014-09-12 14:06:48 +01001907 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001908 switch (size) {
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10001909 case 1: return ldub_phys(&address_space_memory, addr);
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10001910 case 2: return lduw_phys(&address_space_memory, addr);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01001911 case 4: return ldl_phys(&address_space_memory, addr);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001912 default: abort();
1913 }
pbrook6658ffb2007-03-16 23:58:11 +00001914}
1915
Avi Kivitya8170e52012-10-23 12:30:10 +02001916static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001917 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001918{
Peter Maydell05068c02014-09-12 14:06:48 +01001919 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_WRITE);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001920 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001921 case 1:
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10001922 stb_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001923 break;
1924 case 2:
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10001925 stw_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001926 break;
1927 case 4:
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10001928 stl_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001929 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001930 default: abort();
1931 }
pbrook6658ffb2007-03-16 23:58:11 +00001932}
1933
Avi Kivity1ec9b902012-01-02 12:47:48 +02001934static const MemoryRegionOps watch_mem_ops = {
1935 .read = watch_mem_read,
1936 .write = watch_mem_write,
1937 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001938};
pbrook6658ffb2007-03-16 23:58:11 +00001939
Avi Kivitya8170e52012-10-23 12:30:10 +02001940static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001941 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001942{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001943 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001944 uint8_t buf[8];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001945
blueswir1db7b5422007-05-26 17:36:03 +00001946#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001947 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001948 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001949#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001950 address_space_read(subpage->as, addr + subpage->base, buf, len);
1951 switch (len) {
1952 case 1:
1953 return ldub_p(buf);
1954 case 2:
1955 return lduw_p(buf);
1956 case 4:
1957 return ldl_p(buf);
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001958 case 8:
1959 return ldq_p(buf);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001960 default:
1961 abort();
1962 }
blueswir1db7b5422007-05-26 17:36:03 +00001963}
1964
Avi Kivitya8170e52012-10-23 12:30:10 +02001965static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001966 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001967{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001968 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001969 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001970
blueswir1db7b5422007-05-26 17:36:03 +00001971#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001972 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001973 " value %"PRIx64"\n",
1974 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001975#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001976 switch (len) {
1977 case 1:
1978 stb_p(buf, value);
1979 break;
1980 case 2:
1981 stw_p(buf, value);
1982 break;
1983 case 4:
1984 stl_p(buf, value);
1985 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001986 case 8:
1987 stq_p(buf, value);
1988 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001989 default:
1990 abort();
1991 }
1992 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001993}
1994
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001995static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08001996 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001997{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001998 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001999#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002000 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002001 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002002#endif
2003
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002004 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002005 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002006}
2007
Avi Kivity70c68e42012-01-02 12:32:48 +02002008static const MemoryRegionOps subpage_ops = {
2009 .read = subpage_read,
2010 .write = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002011 .impl.min_access_size = 1,
2012 .impl.max_access_size = 8,
2013 .valid.min_access_size = 1,
2014 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002015 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002016 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002017};
2018
Anthony Liguoric227f092009-10-01 16:12:16 -05002019static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002020 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002021{
2022 int idx, eidx;
2023
2024 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2025 return -1;
2026 idx = SUBPAGE_IDX(start);
2027 eidx = SUBPAGE_IDX(end);
2028#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002029 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2030 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002031#endif
blueswir1db7b5422007-05-26 17:36:03 +00002032 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002033 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002034 }
2035
2036 return 0;
2037}
2038
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002039static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002040{
Anthony Liguoric227f092009-10-01 16:12:16 -05002041 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002042
Anthony Liguori7267c092011-08-20 22:09:37 -05002043 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002044
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002045 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002046 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002047 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002048 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002049 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002050#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002051 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2052 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002053#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002054 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002055
2056 return mmio;
2057}
2058
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002059static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2060 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002061{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002062 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002063 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002064 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002065 .mr = mr,
2066 .offset_within_address_space = 0,
2067 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002068 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002069 };
2070
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002071 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002072}
2073
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002074MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02002075{
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002076 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->memory_dispatch);
2077 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002078
2079 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002080}
2081
Avi Kivitye9179ce2009-06-14 11:38:52 +03002082static void io_mem_init(void)
2083{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002084 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002085 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002086 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002087 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002088 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002089 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002090 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002091}
2092
Avi Kivityac1970f2012-10-03 16:22:53 +02002093static void mem_begin(MemoryListener *listener)
2094{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002095 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002096 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2097 uint16_t n;
2098
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002099 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002100 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002101 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002102 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002103 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002104 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002105 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002106 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002107
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002108 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002109 d->as = as;
2110 as->next_dispatch = d;
2111}
2112
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002113static void address_space_dispatch_free(AddressSpaceDispatch *d)
2114{
2115 phys_sections_free(&d->map);
2116 g_free(d);
2117}
2118
Paolo Bonzini00752702013-05-29 12:13:54 +02002119static void mem_commit(MemoryListener *listener)
2120{
2121 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002122 AddressSpaceDispatch *cur = as->dispatch;
2123 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002124
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002125 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002126
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002127 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002128 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002129 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002130 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002131}
2132
Avi Kivity1d711482012-10-02 18:54:45 +02002133static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002134{
Andreas Färber182735e2013-05-29 22:29:20 +02002135 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02002136
2137 /* since each CPU stores ram addresses in its TLB cache, we must
2138 reset the modified entries */
2139 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02002140 CPU_FOREACH(cpu) {
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01002141 /* FIXME: Disentangle the cpu.h circular files deps so we can
2142 directly get the right CPU from listener. */
2143 if (cpu->tcg_as_listener != listener) {
2144 continue;
2145 }
Paolo Bonzini76e5c762015-01-15 12:46:47 +01002146 cpu_reload_memory_map(cpu);
Avi Kivity117712c2012-02-12 21:23:17 +02002147 }
Avi Kivity50c1e142012-02-08 21:36:02 +02002148}
2149
Avi Kivity93632742012-02-08 16:54:16 +02002150static void core_log_global_start(MemoryListener *listener)
2151{
Juan Quintela981fdf22013-10-10 11:54:09 +02002152 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02002153}
2154
2155static void core_log_global_stop(MemoryListener *listener)
2156{
Juan Quintela981fdf22013-10-10 11:54:09 +02002157 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02002158}
2159
Avi Kivity93632742012-02-08 16:54:16 +02002160static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02002161 .log_global_start = core_log_global_start,
2162 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02002163 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02002164};
2165
Avi Kivityac1970f2012-10-03 16:22:53 +02002166void address_space_init_dispatch(AddressSpace *as)
2167{
Paolo Bonzini00752702013-05-29 12:13:54 +02002168 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002169 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002170 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002171 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002172 .region_add = mem_add,
2173 .region_nop = mem_add,
2174 .priority = 0,
2175 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002176 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002177}
2178
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002179void address_space_unregister(AddressSpace *as)
2180{
2181 memory_listener_unregister(&as->dispatch_listener);
2182}
2183
Avi Kivity83f3c252012-10-07 12:59:55 +02002184void address_space_destroy_dispatch(AddressSpace *as)
2185{
2186 AddressSpaceDispatch *d = as->dispatch;
2187
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002188 atomic_rcu_set(&as->dispatch, NULL);
2189 if (d) {
2190 call_rcu(d, address_space_dispatch_free, rcu);
2191 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002192}
2193
Avi Kivity62152b82011-07-26 14:26:14 +03002194static void memory_map_init(void)
2195{
Anthony Liguori7267c092011-08-20 22:09:37 -05002196 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002197
Paolo Bonzini57271d62013-11-07 17:14:37 +01002198 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002199 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002200
Anthony Liguori7267c092011-08-20 22:09:37 -05002201 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002202 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2203 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002204 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02002205
Avi Kivityf6790af2012-10-02 20:13:51 +02002206 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03002207}
2208
2209MemoryRegion *get_system_memory(void)
2210{
2211 return system_memory;
2212}
2213
Avi Kivity309cb472011-08-08 16:09:03 +03002214MemoryRegion *get_system_io(void)
2215{
2216 return system_io;
2217}
2218
pbrooke2eef172008-06-08 01:09:01 +00002219#endif /* !defined(CONFIG_USER_ONLY) */
2220
bellard13eb76e2004-01-24 15:23:36 +00002221/* physical memory access (slow version, mainly for debug) */
2222#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002223int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002224 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002225{
2226 int l, flags;
2227 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002228 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002229
2230 while (len > 0) {
2231 page = addr & TARGET_PAGE_MASK;
2232 l = (page + TARGET_PAGE_SIZE) - addr;
2233 if (l > len)
2234 l = len;
2235 flags = page_get_flags(page);
2236 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002237 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002238 if (is_write) {
2239 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002240 return -1;
bellard579a97f2007-11-11 14:26:47 +00002241 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002242 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002243 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002244 memcpy(p, buf, l);
2245 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002246 } else {
2247 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002248 return -1;
bellard579a97f2007-11-11 14:26:47 +00002249 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002250 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002251 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002252 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002253 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002254 }
2255 len -= l;
2256 buf += l;
2257 addr += l;
2258 }
Paul Brooka68fe892010-03-01 00:08:59 +00002259 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002260}
bellard8df1cd02005-01-28 22:37:22 +00002261
bellard13eb76e2004-01-24 15:23:36 +00002262#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002263
Avi Kivitya8170e52012-10-23 12:30:10 +02002264static void invalidate_and_set_dirty(hwaddr addr,
2265 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002266{
Peter Maydellf874bf92014-11-16 19:44:21 +00002267 if (cpu_physical_memory_range_includes_clean(addr, length)) {
2268 tb_invalidate_phys_range(addr, addr + length, 0);
Paolo Bonzini68868672014-07-21 16:45:18 +02002269 cpu_physical_memory_set_dirty_range_nocode(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002270 }
Anthony PERARDe2269392012-10-03 13:49:22 +00002271 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002272}
2273
Richard Henderson23326162013-07-08 14:55:59 -07002274static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002275{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002276 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002277
2278 /* Regions are assumed to support 1-4 byte accesses unless
2279 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002280 if (access_size_max == 0) {
2281 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002282 }
Richard Henderson23326162013-07-08 14:55:59 -07002283
2284 /* Bound the maximum access by the alignment of the address. */
2285 if (!mr->ops->impl.unaligned) {
2286 unsigned align_size_max = addr & -addr;
2287 if (align_size_max != 0 && align_size_max < access_size_max) {
2288 access_size_max = align_size_max;
2289 }
2290 }
2291
2292 /* Don't attempt accesses larger than the maximum. */
2293 if (l > access_size_max) {
2294 l = access_size_max;
2295 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02002296 if (l & (l - 1)) {
2297 l = 1 << (qemu_fls(l) - 1);
2298 }
Richard Henderson23326162013-07-08 14:55:59 -07002299
2300 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002301}
2302
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002303bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002304 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002305{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002306 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002307 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002308 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002309 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002310 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002311 bool error = false;
ths3b46e622007-09-17 08:09:54 +00002312
bellard13eb76e2004-01-24 15:23:36 +00002313 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002314 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002315 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002316
bellard13eb76e2004-01-24 15:23:36 +00002317 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002318 if (!memory_access_is_direct(mr, is_write)) {
2319 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002320 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002321 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002322 switch (l) {
2323 case 8:
2324 /* 64 bit write access */
2325 val = ldq_p(buf);
2326 error |= io_mem_write(mr, addr1, val, 8);
2327 break;
2328 case 4:
bellard1c213d12005-09-03 10:49:04 +00002329 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002330 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002331 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07002332 break;
2333 case 2:
bellard1c213d12005-09-03 10:49:04 +00002334 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002335 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002336 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07002337 break;
2338 case 1:
bellard1c213d12005-09-03 10:49:04 +00002339 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002340 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002341 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07002342 break;
2343 default:
2344 abort();
bellard13eb76e2004-01-24 15:23:36 +00002345 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002346 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002347 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002348 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002349 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002350 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002351 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002352 }
2353 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002354 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002355 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002356 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002357 switch (l) {
2358 case 8:
2359 /* 64 bit read access */
2360 error |= io_mem_read(mr, addr1, &val, 8);
2361 stq_p(buf, val);
2362 break;
2363 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002364 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002365 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00002366 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002367 break;
2368 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002369 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002370 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002371 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002372 break;
2373 case 1:
bellard1c213d12005-09-03 10:49:04 +00002374 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002375 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002376 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002377 break;
2378 default:
2379 abort();
bellard13eb76e2004-01-24 15:23:36 +00002380 }
2381 } else {
2382 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002383 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002384 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002385 }
2386 }
2387 len -= l;
2388 buf += l;
2389 addr += l;
2390 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002391
2392 return error;
bellard13eb76e2004-01-24 15:23:36 +00002393}
bellard8df1cd02005-01-28 22:37:22 +00002394
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002395bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002396 const uint8_t *buf, int len)
2397{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002398 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002399}
2400
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002401bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002402{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002403 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002404}
2405
2406
Avi Kivitya8170e52012-10-23 12:30:10 +02002407void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002408 int len, int is_write)
2409{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002410 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002411}
2412
Alexander Graf582b55a2013-12-11 14:17:44 +01002413enum write_rom_type {
2414 WRITE_DATA,
2415 FLUSH_CACHE,
2416};
2417
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002418static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002419 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002420{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002421 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002422 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002423 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002424 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002425
bellardd0ecd2a2006-04-23 17:14:48 +00002426 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002427 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002428 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002429
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002430 if (!(memory_region_is_ram(mr) ||
2431 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002432 /* do nothing */
2433 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002434 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002435 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002436 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002437 switch (type) {
2438 case WRITE_DATA:
2439 memcpy(ptr, buf, l);
2440 invalidate_and_set_dirty(addr1, l);
2441 break;
2442 case FLUSH_CACHE:
2443 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2444 break;
2445 }
bellardd0ecd2a2006-04-23 17:14:48 +00002446 }
2447 len -= l;
2448 buf += l;
2449 addr += l;
2450 }
2451}
2452
Alexander Graf582b55a2013-12-11 14:17:44 +01002453/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002454void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002455 const uint8_t *buf, int len)
2456{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002457 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002458}
2459
2460void cpu_flush_icache_range(hwaddr start, int len)
2461{
2462 /*
2463 * This function should do the same thing as an icache flush that was
2464 * triggered from within the guest. For TCG we are always cache coherent,
2465 * so there is no need to flush anything. For KVM / Xen we need to flush
2466 * the host's instruction cache at least.
2467 */
2468 if (tcg_enabled()) {
2469 return;
2470 }
2471
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002472 cpu_physical_memory_write_rom_internal(&address_space_memory,
2473 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002474}
2475
aliguori6d16c2f2009-01-22 16:59:11 +00002476typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002477 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002478 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002479 hwaddr addr;
2480 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002481} BounceBuffer;
2482
2483static BounceBuffer bounce;
2484
aliguoriba223c22009-01-22 16:59:16 +00002485typedef struct MapClient {
2486 void *opaque;
2487 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002488 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002489} MapClient;
2490
Blue Swirl72cf2d42009-09-12 07:36:22 +00002491static QLIST_HEAD(map_client_list, MapClient) map_client_list
2492 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002493
2494void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2495{
Anthony Liguori7267c092011-08-20 22:09:37 -05002496 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002497
2498 client->opaque = opaque;
2499 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002500 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002501 return client;
2502}
2503
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002504static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002505{
2506 MapClient *client = (MapClient *)_client;
2507
Blue Swirl72cf2d42009-09-12 07:36:22 +00002508 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002509 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002510}
2511
2512static void cpu_notify_map_clients(void)
2513{
2514 MapClient *client;
2515
Blue Swirl72cf2d42009-09-12 07:36:22 +00002516 while (!QLIST_EMPTY(&map_client_list)) {
2517 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002518 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002519 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002520 }
2521}
2522
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002523bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2524{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002525 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002526 hwaddr l, xlat;
2527
2528 while (len > 0) {
2529 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002530 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2531 if (!memory_access_is_direct(mr, is_write)) {
2532 l = memory_access_size(mr, l, addr);
2533 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002534 return false;
2535 }
2536 }
2537
2538 len -= l;
2539 addr += l;
2540 }
2541 return true;
2542}
2543
aliguori6d16c2f2009-01-22 16:59:11 +00002544/* Map a physical memory region into a host virtual address.
2545 * May map a subset of the requested range, given by and returned in *plen.
2546 * May return NULL if resources needed to perform the mapping are exhausted.
2547 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002548 * Use cpu_register_map_client() to know when retrying the map operation is
2549 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002550 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002551void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002552 hwaddr addr,
2553 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002554 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002555{
Avi Kivitya8170e52012-10-23 12:30:10 +02002556 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002557 hwaddr done = 0;
2558 hwaddr l, xlat, base;
2559 MemoryRegion *mr, *this_mr;
2560 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002561
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002562 if (len == 0) {
2563 return NULL;
2564 }
aliguori6d16c2f2009-01-22 16:59:11 +00002565
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002566 l = len;
2567 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2568 if (!memory_access_is_direct(mr, is_write)) {
2569 if (bounce.buffer) {
2570 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002571 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002572 /* Avoid unbounded allocations */
2573 l = MIN(l, TARGET_PAGE_SIZE);
2574 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002575 bounce.addr = addr;
2576 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002577
2578 memory_region_ref(mr);
2579 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002580 if (!is_write) {
2581 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002582 }
aliguori6d16c2f2009-01-22 16:59:11 +00002583
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002584 *plen = l;
2585 return bounce.buffer;
2586 }
2587
2588 base = xlat;
2589 raddr = memory_region_get_ram_addr(mr);
2590
2591 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002592 len -= l;
2593 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002594 done += l;
2595 if (len == 0) {
2596 break;
2597 }
2598
2599 l = len;
2600 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2601 if (this_mr != mr || xlat != base + done) {
2602 break;
2603 }
aliguori6d16c2f2009-01-22 16:59:11 +00002604 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002605
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002606 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002607 *plen = done;
2608 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002609}
2610
Avi Kivityac1970f2012-10-03 16:22:53 +02002611/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002612 * Will also mark the memory as dirty if is_write == 1. access_len gives
2613 * the amount of memory that was actually read or written by the caller.
2614 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002615void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2616 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002617{
2618 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002619 MemoryRegion *mr;
2620 ram_addr_t addr1;
2621
2622 mr = qemu_ram_addr_from_host(buffer, &addr1);
2623 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002624 if (is_write) {
Paolo Bonzini68868672014-07-21 16:45:18 +02002625 invalidate_and_set_dirty(addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002626 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002627 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002628 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002629 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002630 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002631 return;
2632 }
2633 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002634 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002635 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002636 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002637 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002638 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002639 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002640}
bellardd0ecd2a2006-04-23 17:14:48 +00002641
Avi Kivitya8170e52012-10-23 12:30:10 +02002642void *cpu_physical_memory_map(hwaddr addr,
2643 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002644 int is_write)
2645{
2646 return address_space_map(&address_space_memory, addr, plen, is_write);
2647}
2648
Avi Kivitya8170e52012-10-23 12:30:10 +02002649void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2650 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002651{
2652 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2653}
2654
bellard8df1cd02005-01-28 22:37:22 +00002655/* warning: addr must be aligned */
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002656static inline uint32_t ldl_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002657 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002658{
bellard8df1cd02005-01-28 22:37:22 +00002659 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002660 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002661 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002662 hwaddr l = 4;
2663 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002664
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002665 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002666 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002667 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002668 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002669#if defined(TARGET_WORDS_BIGENDIAN)
2670 if (endian == DEVICE_LITTLE_ENDIAN) {
2671 val = bswap32(val);
2672 }
2673#else
2674 if (endian == DEVICE_BIG_ENDIAN) {
2675 val = bswap32(val);
2676 }
2677#endif
bellard8df1cd02005-01-28 22:37:22 +00002678 } else {
2679 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002680 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002681 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002682 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002683 switch (endian) {
2684 case DEVICE_LITTLE_ENDIAN:
2685 val = ldl_le_p(ptr);
2686 break;
2687 case DEVICE_BIG_ENDIAN:
2688 val = ldl_be_p(ptr);
2689 break;
2690 default:
2691 val = ldl_p(ptr);
2692 break;
2693 }
bellard8df1cd02005-01-28 22:37:22 +00002694 }
2695 return val;
2696}
2697
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002698uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002699{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002700 return ldl_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002701}
2702
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002703uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002704{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002705 return ldl_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002706}
2707
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002708uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002709{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002710 return ldl_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002711}
2712
bellard84b7b8e2005-11-28 21:19:04 +00002713/* warning: addr must be aligned */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002714static inline uint64_t ldq_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002715 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002716{
bellard84b7b8e2005-11-28 21:19:04 +00002717 uint8_t *ptr;
2718 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002719 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002720 hwaddr l = 8;
2721 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002722
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002723 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002724 false);
2725 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002726 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002727 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002728#if defined(TARGET_WORDS_BIGENDIAN)
2729 if (endian == DEVICE_LITTLE_ENDIAN) {
2730 val = bswap64(val);
2731 }
2732#else
2733 if (endian == DEVICE_BIG_ENDIAN) {
2734 val = bswap64(val);
2735 }
2736#endif
bellard84b7b8e2005-11-28 21:19:04 +00002737 } else {
2738 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002739 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002740 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002741 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002742 switch (endian) {
2743 case DEVICE_LITTLE_ENDIAN:
2744 val = ldq_le_p(ptr);
2745 break;
2746 case DEVICE_BIG_ENDIAN:
2747 val = ldq_be_p(ptr);
2748 break;
2749 default:
2750 val = ldq_p(ptr);
2751 break;
2752 }
bellard84b7b8e2005-11-28 21:19:04 +00002753 }
2754 return val;
2755}
2756
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002757uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002758{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002759 return ldq_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002760}
2761
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002762uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002763{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002764 return ldq_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002765}
2766
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002767uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002768{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002769 return ldq_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002770}
2771
bellardaab33092005-10-30 20:48:42 +00002772/* XXX: optimize */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002773uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002774{
2775 uint8_t val;
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002776 address_space_rw(as, addr, &val, 1, 0);
bellardaab33092005-10-30 20:48:42 +00002777 return val;
2778}
2779
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002780/* warning: addr must be aligned */
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002781static inline uint32_t lduw_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002782 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002783{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002784 uint8_t *ptr;
2785 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002786 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002787 hwaddr l = 2;
2788 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002789
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002790 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002791 false);
2792 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002793 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002794 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002795#if defined(TARGET_WORDS_BIGENDIAN)
2796 if (endian == DEVICE_LITTLE_ENDIAN) {
2797 val = bswap16(val);
2798 }
2799#else
2800 if (endian == DEVICE_BIG_ENDIAN) {
2801 val = bswap16(val);
2802 }
2803#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002804 } else {
2805 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002806 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002807 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002808 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002809 switch (endian) {
2810 case DEVICE_LITTLE_ENDIAN:
2811 val = lduw_le_p(ptr);
2812 break;
2813 case DEVICE_BIG_ENDIAN:
2814 val = lduw_be_p(ptr);
2815 break;
2816 default:
2817 val = lduw_p(ptr);
2818 break;
2819 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002820 }
2821 return val;
bellardaab33092005-10-30 20:48:42 +00002822}
2823
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002824uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002825{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002826 return lduw_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002827}
2828
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002829uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002830{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002831 return lduw_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002832}
2833
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002834uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002835{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002836 return lduw_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002837}
2838
bellard8df1cd02005-01-28 22:37:22 +00002839/* warning: addr must be aligned. The ram page is not masked as dirty
2840 and the code inside is not invalidated. It is useful if the dirty
2841 bits are used to track modified PTEs */
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002842void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002843{
bellard8df1cd02005-01-28 22:37:22 +00002844 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002845 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002846 hwaddr l = 4;
2847 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002848
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002849 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002850 true);
2851 if (l < 4 || !memory_access_is_direct(mr, true)) {
2852 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002853 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002854 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002855 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002856 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002857
2858 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002859 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00002860 /* invalidate code */
2861 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2862 /* set dirty bit */
Paolo Bonzini68868672014-07-21 16:45:18 +02002863 cpu_physical_memory_set_dirty_range_nocode(addr1, 4);
aliguori74576192008-10-06 14:02:03 +00002864 }
2865 }
bellard8df1cd02005-01-28 22:37:22 +00002866 }
2867}
2868
2869/* warning: addr must be aligned */
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002870static inline void stl_phys_internal(AddressSpace *as,
2871 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002872 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002873{
bellard8df1cd02005-01-28 22:37:22 +00002874 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002875 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002876 hwaddr l = 4;
2877 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002878
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002879 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002880 true);
2881 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002882#if defined(TARGET_WORDS_BIGENDIAN)
2883 if (endian == DEVICE_LITTLE_ENDIAN) {
2884 val = bswap32(val);
2885 }
2886#else
2887 if (endian == DEVICE_BIG_ENDIAN) {
2888 val = bswap32(val);
2889 }
2890#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002891 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002892 } else {
bellard8df1cd02005-01-28 22:37:22 +00002893 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002894 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002895 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002896 switch (endian) {
2897 case DEVICE_LITTLE_ENDIAN:
2898 stl_le_p(ptr, val);
2899 break;
2900 case DEVICE_BIG_ENDIAN:
2901 stl_be_p(ptr, val);
2902 break;
2903 default:
2904 stl_p(ptr, val);
2905 break;
2906 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002907 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002908 }
2909}
2910
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002911void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002912{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002913 stl_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002914}
2915
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002916void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002917{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002918 stl_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002919}
2920
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002921void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002922{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002923 stl_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002924}
2925
bellardaab33092005-10-30 20:48:42 +00002926/* XXX: optimize */
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002927void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002928{
2929 uint8_t v = val;
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002930 address_space_rw(as, addr, &v, 1, 1);
bellardaab33092005-10-30 20:48:42 +00002931}
2932
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002933/* warning: addr must be aligned */
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002934static inline void stw_phys_internal(AddressSpace *as,
2935 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002936 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002937{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002938 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002939 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002940 hwaddr l = 2;
2941 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002942
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002943 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002944 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002945#if defined(TARGET_WORDS_BIGENDIAN)
2946 if (endian == DEVICE_LITTLE_ENDIAN) {
2947 val = bswap16(val);
2948 }
2949#else
2950 if (endian == DEVICE_BIG_ENDIAN) {
2951 val = bswap16(val);
2952 }
2953#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002954 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002955 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002956 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002957 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002958 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002959 switch (endian) {
2960 case DEVICE_LITTLE_ENDIAN:
2961 stw_le_p(ptr, val);
2962 break;
2963 case DEVICE_BIG_ENDIAN:
2964 stw_be_p(ptr, val);
2965 break;
2966 default:
2967 stw_p(ptr, val);
2968 break;
2969 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002970 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002971 }
bellardaab33092005-10-30 20:48:42 +00002972}
2973
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002974void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002975{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002976 stw_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002977}
2978
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002979void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002980{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002981 stw_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002982}
2983
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002984void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002985{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002986 stw_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002987}
2988
bellardaab33092005-10-30 20:48:42 +00002989/* XXX: optimize */
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002990void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002991{
2992 val = tswap64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002993 address_space_rw(as, addr, (void *) &val, 8, 1);
bellardaab33092005-10-30 20:48:42 +00002994}
2995
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002996void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002997{
2998 val = cpu_to_le64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002999 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003000}
3001
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003002void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003003{
3004 val = cpu_to_be64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003005 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003006}
3007
aliguori5e2972f2009-03-28 17:51:36 +00003008/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003009int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003010 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003011{
3012 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003013 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003014 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003015
3016 while (len > 0) {
3017 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02003018 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00003019 /* if no physical page mapped, return an error */
3020 if (phys_addr == -1)
3021 return -1;
3022 l = (page + TARGET_PAGE_SIZE) - addr;
3023 if (l > len)
3024 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003025 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003026 if (is_write) {
3027 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
3028 } else {
3029 address_space_rw(cpu->as, phys_addr, buf, l, 0);
3030 }
bellard13eb76e2004-01-24 15:23:36 +00003031 len -= l;
3032 buf += l;
3033 addr += l;
3034 }
3035 return 0;
3036}
Paul Brooka68fe892010-03-01 00:08:59 +00003037#endif
bellard13eb76e2004-01-24 15:23:36 +00003038
Blue Swirl8e4a4242013-01-06 18:30:17 +00003039/*
3040 * A helper function for the _utterly broken_ virtio device model to find out if
3041 * it's running on a big endian machine. Don't do this at home kids!
3042 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003043bool target_words_bigendian(void);
3044bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003045{
3046#if defined(TARGET_WORDS_BIGENDIAN)
3047 return true;
3048#else
3049 return false;
3050#endif
3051}
3052
Wen Congyang76f35532012-05-07 12:04:18 +08003053#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003054bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003055{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003056 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003057 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08003058
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003059 mr = address_space_translate(&address_space_memory,
3060 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003061
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003062 return !(memory_region_is_ram(mr) ||
3063 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08003064}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003065
3066void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
3067{
3068 RAMBlock *block;
3069
Mike Day0dc3f442013-09-05 14:41:35 -04003070 rcu_read_lock();
3071 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02003072 func(block->host, block->offset, block->used_length, opaque);
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003073 }
Mike Day0dc3f442013-09-05 14:41:35 -04003074 rcu_read_unlock();
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003075}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003076#endif