blob: b44a33c9aceaa304897d411b3c725e1af3e0c055 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060029#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010030#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010031#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020032#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010033#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010034#include "qemu/timer.h"
35#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020036#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040047#include "qemu/rcu_queue.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020052#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020053
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020054#include "qemu/range.h"
55
blueswir1db7b5422007-05-26 17:36:03 +000056//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000057
pbrook99773bd2006-04-16 15:14:59 +000058#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020059static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000060
Mike Day0dc3f442013-09-05 14:41:35 -040061/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
62 * are protected by the ramlist lock.
63 */
Mike Day0d53d9f2015-01-21 13:45:24 +010064RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030065
66static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030067static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030068
Avi Kivityf6790af2012-10-02 20:13:51 +020069AddressSpace address_space_io;
70AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020071
Paolo Bonzini0844e002013-05-24 14:37:28 +020072MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020073static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020074
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080075/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
76#define RAM_PREALLOC (1 << 0)
77
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080078/* RAM is mmap-ed with MAP_SHARED */
79#define RAM_SHARED (1 << 1)
80
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020081/* Only a portion of RAM (used_length) is actually used, and migrated.
82 * This used_length size can change across reboots.
83 */
84#define RAM_RESIZEABLE (1 << 2)
85
pbrooke2eef172008-06-08 01:09:01 +000086#endif
bellard9fa3e852004-01-04 18:06:42 +000087
Andreas Färberbdc44642013-06-24 23:50:24 +020088struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000089/* current CPU in the current thread. It is only valid inside
90 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020091DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000092/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000093 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000094 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010095int use_icount;
bellard6a00d602005-11-21 23:25:50 +000096
pbrooke2eef172008-06-08 01:09:01 +000097#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020098
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020099typedef struct PhysPageEntry PhysPageEntry;
100
101struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200102 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200103 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200104 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200105 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200106};
107
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200108#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
109
Paolo Bonzini03f49952013-11-07 17:14:36 +0100110/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100111#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100112
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200113#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100114#define P_L2_SIZE (1 << P_L2_BITS)
115
116#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
117
118typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200119
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200120typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100121 struct rcu_head rcu;
122
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200123 unsigned sections_nb;
124 unsigned sections_nb_alloc;
125 unsigned nodes_nb;
126 unsigned nodes_nb_alloc;
127 Node *nodes;
128 MemoryRegionSection *sections;
129} PhysPageMap;
130
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200131struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100132 struct rcu_head rcu;
133
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200134 /* This is a multi-level map on the physical address space.
135 * The bottom level has pointers to MemoryRegionSections.
136 */
137 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200138 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200139 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200140};
141
Jan Kiszka90260c62013-05-26 21:46:51 +0200142#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
143typedef struct subpage_t {
144 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200145 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200146 hwaddr base;
147 uint16_t sub_section[TARGET_PAGE_SIZE];
148} subpage_t;
149
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200150#define PHYS_SECTION_UNASSIGNED 0
151#define PHYS_SECTION_NOTDIRTY 1
152#define PHYS_SECTION_ROM 2
153#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200154
pbrooke2eef172008-06-08 01:09:01 +0000155static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300156static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000157static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000158
Avi Kivity1ec9b902012-01-02 12:47:48 +0200159static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000160#endif
bellard54936002003-05-13 00:25:15 +0000161
Paul Brook6d9a1302010-02-28 23:55:53 +0000162#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200163
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200164static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200165{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200166 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
167 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
168 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
169 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200170 }
171}
172
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200173static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200174{
175 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200176 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200177
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200178 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200179 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200180 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100181 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200182 map->nodes[ret][i].skip = 1;
183 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200184 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200186}
187
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200188static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
189 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200190 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200191{
192 PhysPageEntry *p;
193 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100194 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200195
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200196 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200197 lp->ptr = phys_map_node_alloc(map);
198 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200199 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100200 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200201 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200202 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200203 }
204 }
205 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200206 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200207 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100208 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200209
Paolo Bonzini03f49952013-11-07 17:14:36 +0100210 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200211 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200212 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200213 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200214 *index += step;
215 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200216 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200217 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200218 }
219 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200220 }
221}
222
Avi Kivityac1970f2012-10-03 16:22:53 +0200223static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200224 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200225 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000226{
Avi Kivity29990972012-02-13 20:21:20 +0200227 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200228 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000229
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200230 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000231}
232
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200233/* Compact a non leaf page entry. Simply detect that the entry has a single child,
234 * and update our entry so we can skip it and go directly to the destination.
235 */
236static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
237{
238 unsigned valid_ptr = P_L2_SIZE;
239 int valid = 0;
240 PhysPageEntry *p;
241 int i;
242
243 if (lp->ptr == PHYS_MAP_NODE_NIL) {
244 return;
245 }
246
247 p = nodes[lp->ptr];
248 for (i = 0; i < P_L2_SIZE; i++) {
249 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
250 continue;
251 }
252
253 valid_ptr = i;
254 valid++;
255 if (p[i].skip) {
256 phys_page_compact(&p[i], nodes, compacted);
257 }
258 }
259
260 /* We can only compress if there's only one child. */
261 if (valid != 1) {
262 return;
263 }
264
265 assert(valid_ptr < P_L2_SIZE);
266
267 /* Don't compress if it won't fit in the # of bits we have. */
268 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
269 return;
270 }
271
272 lp->ptr = p[valid_ptr].ptr;
273 if (!p[valid_ptr].skip) {
274 /* If our only child is a leaf, make this a leaf. */
275 /* By design, we should have made this node a leaf to begin with so we
276 * should never reach here.
277 * But since it's so simple to handle this, let's do it just in case we
278 * change this rule.
279 */
280 lp->skip = 0;
281 } else {
282 lp->skip += p[valid_ptr].skip;
283 }
284}
285
286static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
287{
288 DECLARE_BITMAP(compacted, nodes_nb);
289
290 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200291 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200292 }
293}
294
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200295static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200296 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000297{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200298 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200299 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200300 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200301
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200302 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200303 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200304 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200305 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200306 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100307 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200308 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200309
310 if (sections[lp.ptr].size.hi ||
311 range_covers_byte(sections[lp.ptr].offset_within_address_space,
312 sections[lp.ptr].size.lo, addr)) {
313 return &sections[lp.ptr];
314 } else {
315 return &sections[PHYS_SECTION_UNASSIGNED];
316 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200317}
318
Blue Swirle5548612012-04-21 13:08:33 +0000319bool memory_region_is_unassigned(MemoryRegion *mr)
320{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200321 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000322 && mr != &io_mem_watch;
323}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200324
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100325/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200326static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200327 hwaddr addr,
328 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200329{
Jan Kiszka90260c62013-05-26 21:46:51 +0200330 MemoryRegionSection *section;
331 subpage_t *subpage;
332
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200333 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200334 if (resolve_subpage && section->mr->subpage) {
335 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200336 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200337 }
338 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200339}
340
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100341/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200342static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200343address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200344 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200345{
346 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100347 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200348
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200349 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200350 /* Compute offset within MemoryRegionSection */
351 addr -= section->offset_within_address_space;
352
353 /* Compute offset within MemoryRegion */
354 *xlat = addr + section->offset_within_region;
355
356 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100357 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200358 return section;
359}
Jan Kiszka90260c62013-05-26 21:46:51 +0200360
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100361static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
362{
363 if (memory_region_is_ram(mr)) {
364 return !(is_write && mr->readonly);
365 }
366 if (memory_region_is_romd(mr)) {
367 return !is_write;
368 }
369
370 return false;
371}
372
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200373MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
374 hwaddr *xlat, hwaddr *plen,
375 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200376{
Avi Kivity30951152012-10-30 13:47:46 +0200377 IOMMUTLBEntry iotlb;
378 MemoryRegionSection *section;
379 MemoryRegion *mr;
380 hwaddr len = *plen;
381
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100382 rcu_read_lock();
Avi Kivity30951152012-10-30 13:47:46 +0200383 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100384 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
385 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200386 mr = section->mr;
387
388 if (!mr->iommu_ops) {
389 break;
390 }
391
Le Tan8d7b8cb2014-08-16 13:55:37 +0800392 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200393 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
394 | (addr & iotlb.addr_mask));
395 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
396 if (!(iotlb.perm & (1 << is_write))) {
397 mr = &io_mem_unassigned;
398 break;
399 }
400
401 as = iotlb.target_as;
402 }
403
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000404 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100405 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
406 len = MIN(page, len);
407 }
408
Avi Kivity30951152012-10-30 13:47:46 +0200409 *plen = len;
410 *xlat = addr;
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100411 rcu_read_unlock();
Avi Kivity30951152012-10-30 13:47:46 +0200412 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200413}
414
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100415/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200416MemoryRegionSection *
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200417address_space_translate_for_iotlb(CPUState *cpu, hwaddr addr,
418 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200419{
Avi Kivity30951152012-10-30 13:47:46 +0200420 MemoryRegionSection *section;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200421 section = address_space_translate_internal(cpu->memory_dispatch,
422 addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200423
424 assert(!section->mr->iommu_ops);
425 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200426}
bellard9fa3e852004-01-04 18:06:42 +0000427#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000428
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200429void cpu_exec_init_all(void)
430{
431#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700432 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200433 memory_map_init();
434 io_mem_init();
435#endif
436}
437
Andreas Färberb170fce2013-01-20 20:23:22 +0100438#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000439
Juan Quintelae59fb372009-09-29 22:48:21 +0200440static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200441{
Andreas Färber259186a2013-01-17 18:51:17 +0100442 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200443
aurel323098dba2009-03-07 21:28:24 +0000444 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
445 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100446 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100447 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000448
449 return 0;
450}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200451
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400452static int cpu_common_pre_load(void *opaque)
453{
454 CPUState *cpu = opaque;
455
Paolo Bonziniadee6422014-12-19 12:53:14 +0100456 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400457
458 return 0;
459}
460
461static bool cpu_common_exception_index_needed(void *opaque)
462{
463 CPUState *cpu = opaque;
464
Paolo Bonziniadee6422014-12-19 12:53:14 +0100465 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400466}
467
468static const VMStateDescription vmstate_cpu_common_exception_index = {
469 .name = "cpu_common/exception_index",
470 .version_id = 1,
471 .minimum_version_id = 1,
472 .fields = (VMStateField[]) {
473 VMSTATE_INT32(exception_index, CPUState),
474 VMSTATE_END_OF_LIST()
475 }
476};
477
Andreas Färber1a1562f2013-06-17 04:09:11 +0200478const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200479 .name = "cpu_common",
480 .version_id = 1,
481 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400482 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200483 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200484 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100485 VMSTATE_UINT32(halted, CPUState),
486 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200487 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400488 },
489 .subsections = (VMStateSubsection[]) {
490 {
491 .vmsd = &vmstate_cpu_common_exception_index,
492 .needed = cpu_common_exception_index_needed,
493 } , {
494 /* empty */
495 }
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200496 }
497};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200498
pbrook9656f322008-07-01 20:01:19 +0000499#endif
500
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100501CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400502{
Andreas Färberbdc44642013-06-24 23:50:24 +0200503 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400504
Andreas Färberbdc44642013-06-24 23:50:24 +0200505 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100506 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200507 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100508 }
Glauber Costa950f1472009-06-09 12:15:18 -0400509 }
510
Andreas Färberbdc44642013-06-24 23:50:24 +0200511 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400512}
513
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000514#if !defined(CONFIG_USER_ONLY)
515void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
516{
517 /* We only support one address space per cpu at the moment. */
518 assert(cpu->as == as);
519
520 if (cpu->tcg_as_listener) {
521 memory_listener_unregister(cpu->tcg_as_listener);
522 } else {
523 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
524 }
525 cpu->tcg_as_listener->commit = tcg_commit;
526 memory_listener_register(cpu->tcg_as_listener, as);
527}
528#endif
529
Andreas Färber9349b4f2012-03-14 01:38:32 +0100530void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000531{
Andreas Färber9f09e182012-05-03 06:59:07 +0200532 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100533 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200534 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000535 int cpu_index;
536
pbrookc2764712009-03-07 15:24:59 +0000537#if defined(CONFIG_USER_ONLY)
538 cpu_list_lock();
539#endif
bellard6a00d602005-11-21 23:25:50 +0000540 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200541 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000542 cpu_index++;
543 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100544 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100545 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200546 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200547 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100548#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000549 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200550 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100551#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200552 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000553#if defined(CONFIG_USER_ONLY)
554 cpu_list_unlock();
555#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200556 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
557 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
558 }
pbrookb3c77242008-06-30 16:31:04 +0000559#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600560 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000561 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100562 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200563 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000564#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100565 if (cc->vmsd != NULL) {
566 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
567 }
bellardfd6ce8f2003-05-14 19:00:11 +0000568}
569
Paul Brook94df27f2010-02-28 23:47:45 +0000570#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200571static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000572{
573 tb_invalidate_phys_page_range(pc, pc + 1, 0);
574}
575#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200576static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400577{
Max Filippove8262a12013-09-27 22:29:17 +0400578 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
579 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000580 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100581 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400582 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400583}
bellardc27004e2005-01-03 23:35:10 +0000584#endif
bellardd720b932004-04-25 17:57:43 +0000585
Paul Brookc527ee82010-03-01 03:31:14 +0000586#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200587void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000588
589{
590}
591
Peter Maydell3ee887e2014-09-12 14:06:48 +0100592int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
593 int flags)
594{
595 return -ENOSYS;
596}
597
598void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
599{
600}
601
Andreas Färber75a34032013-09-02 16:57:02 +0200602int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000603 int flags, CPUWatchpoint **watchpoint)
604{
605 return -ENOSYS;
606}
607#else
pbrook6658ffb2007-03-16 23:58:11 +0000608/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200609int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000610 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000611{
aliguoric0ce9982008-11-25 22:13:57 +0000612 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000613
Peter Maydell05068c02014-09-12 14:06:48 +0100614 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700615 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200616 error_report("tried to set invalid watchpoint at %"
617 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000618 return -EINVAL;
619 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500620 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000621
aliguoria1d1bb32008-11-18 20:07:32 +0000622 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100623 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000624 wp->flags = flags;
625
aliguori2dc9f412008-11-18 20:56:59 +0000626 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200627 if (flags & BP_GDB) {
628 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
629 } else {
630 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
631 }
aliguoria1d1bb32008-11-18 20:07:32 +0000632
Andreas Färber31b030d2013-09-04 01:29:02 +0200633 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000634
635 if (watchpoint)
636 *watchpoint = wp;
637 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000638}
639
aliguoria1d1bb32008-11-18 20:07:32 +0000640/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200641int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000642 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000643{
aliguoria1d1bb32008-11-18 20:07:32 +0000644 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000645
Andreas Färberff4700b2013-08-26 18:23:18 +0200646 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100647 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000648 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200649 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000650 return 0;
651 }
652 }
aliguoria1d1bb32008-11-18 20:07:32 +0000653 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000654}
655
aliguoria1d1bb32008-11-18 20:07:32 +0000656/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200657void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000658{
Andreas Färberff4700b2013-08-26 18:23:18 +0200659 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000660
Andreas Färber31b030d2013-09-04 01:29:02 +0200661 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000662
Anthony Liguori7267c092011-08-20 22:09:37 -0500663 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000664}
665
aliguoria1d1bb32008-11-18 20:07:32 +0000666/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200667void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000668{
aliguoric0ce9982008-11-25 22:13:57 +0000669 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000670
Andreas Färberff4700b2013-08-26 18:23:18 +0200671 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200672 if (wp->flags & mask) {
673 cpu_watchpoint_remove_by_ref(cpu, wp);
674 }
aliguoric0ce9982008-11-25 22:13:57 +0000675 }
aliguoria1d1bb32008-11-18 20:07:32 +0000676}
Peter Maydell05068c02014-09-12 14:06:48 +0100677
678/* Return true if this watchpoint address matches the specified
679 * access (ie the address range covered by the watchpoint overlaps
680 * partially or completely with the address range covered by the
681 * access).
682 */
683static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
684 vaddr addr,
685 vaddr len)
686{
687 /* We know the lengths are non-zero, but a little caution is
688 * required to avoid errors in the case where the range ends
689 * exactly at the top of the address space and so addr + len
690 * wraps round to zero.
691 */
692 vaddr wpend = wp->vaddr + wp->len - 1;
693 vaddr addrend = addr + len - 1;
694
695 return !(addr > wpend || wp->vaddr > addrend);
696}
697
Paul Brookc527ee82010-03-01 03:31:14 +0000698#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000699
700/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200701int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000702 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000703{
aliguoric0ce9982008-11-25 22:13:57 +0000704 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000705
Anthony Liguori7267c092011-08-20 22:09:37 -0500706 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000707
708 bp->pc = pc;
709 bp->flags = flags;
710
aliguori2dc9f412008-11-18 20:56:59 +0000711 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200712 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200713 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200714 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200715 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200716 }
aliguoria1d1bb32008-11-18 20:07:32 +0000717
Andreas Färberf0c3c502013-08-26 21:22:53 +0200718 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000719
Andreas Färber00b941e2013-06-29 18:55:54 +0200720 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000721 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200722 }
aliguoria1d1bb32008-11-18 20:07:32 +0000723 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000724}
725
726/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200727int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000728{
aliguoria1d1bb32008-11-18 20:07:32 +0000729 CPUBreakpoint *bp;
730
Andreas Färberf0c3c502013-08-26 21:22:53 +0200731 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000732 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200733 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000734 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000735 }
bellard4c3a88a2003-07-26 12:06:08 +0000736 }
aliguoria1d1bb32008-11-18 20:07:32 +0000737 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000738}
739
aliguoria1d1bb32008-11-18 20:07:32 +0000740/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200741void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000742{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200743 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
744
745 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000746
Anthony Liguori7267c092011-08-20 22:09:37 -0500747 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000748}
749
750/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200751void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000752{
aliguoric0ce9982008-11-25 22:13:57 +0000753 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000754
Andreas Färberf0c3c502013-08-26 21:22:53 +0200755 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200756 if (bp->flags & mask) {
757 cpu_breakpoint_remove_by_ref(cpu, bp);
758 }
aliguoric0ce9982008-11-25 22:13:57 +0000759 }
bellard4c3a88a2003-07-26 12:06:08 +0000760}
761
bellardc33a3462003-07-29 20:50:33 +0000762/* enable or disable single step mode. EXCP_DEBUG is returned by the
763 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200764void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000765{
Andreas Färbered2803d2013-06-21 20:20:45 +0200766 if (cpu->singlestep_enabled != enabled) {
767 cpu->singlestep_enabled = enabled;
768 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200769 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200770 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100771 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000772 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200773 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000774 tb_flush(env);
775 }
bellardc33a3462003-07-29 20:50:33 +0000776 }
bellardc33a3462003-07-29 20:50:33 +0000777}
778
Andreas Färbera47dddd2013-09-03 17:38:47 +0200779void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000780{
781 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000782 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000783
784 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000785 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000786 fprintf(stderr, "qemu: fatal: ");
787 vfprintf(stderr, fmt, ap);
788 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200789 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000790 if (qemu_log_enabled()) {
791 qemu_log("qemu: fatal: ");
792 qemu_log_vprintf(fmt, ap2);
793 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200794 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000795 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000796 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000797 }
pbrook493ae1f2007-11-23 16:53:59 +0000798 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000799 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200800#if defined(CONFIG_USER_ONLY)
801 {
802 struct sigaction act;
803 sigfillset(&act.sa_mask);
804 act.sa_handler = SIG_DFL;
805 sigaction(SIGABRT, &act, NULL);
806 }
807#endif
bellard75012672003-06-21 13:11:07 +0000808 abort();
809}
810
bellard01243112004-01-04 15:48:17 +0000811#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400812/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200813static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
814{
815 RAMBlock *block;
816
Paolo Bonzini43771532013-09-09 17:58:40 +0200817 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200818 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200819 goto found;
820 }
Mike Day0dc3f442013-09-05 14:41:35 -0400821 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200822 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200823 goto found;
824 }
825 }
826
827 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
828 abort();
829
830found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200831 /* It is safe to write mru_block outside the iothread lock. This
832 * is what happens:
833 *
834 * mru_block = xxx
835 * rcu_read_unlock()
836 * xxx removed from list
837 * rcu_read_lock()
838 * read mru_block
839 * mru_block = NULL;
840 * call_rcu(reclaim_ramblock, xxx);
841 * rcu_read_unlock()
842 *
843 * atomic_rcu_set is not needed here. The block was already published
844 * when it was placed into the list. Here we're just making an extra
845 * copy of the pointer.
846 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200847 ram_list.mru_block = block;
848 return block;
849}
850
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200851static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000852{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200853 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200854 RAMBlock *block;
855 ram_addr_t end;
856
857 end = TARGET_PAGE_ALIGN(start + length);
858 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000859
Mike Day0dc3f442013-09-05 14:41:35 -0400860 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200861 block = qemu_get_ram_block(start);
862 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200863 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000864 cpu_tlb_reset_dirty_all(start1, length);
Mike Day0dc3f442013-09-05 14:41:35 -0400865 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200866}
867
868/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200869void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200870 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200871{
Juan Quintelad24981d2012-05-22 00:42:40 +0200872 if (length == 0)
873 return;
Michael S. Tsirkinc8d6f662014-11-17 17:54:07 +0200874 cpu_physical_memory_clear_dirty_range_type(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200875
876 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200877 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200878 }
bellard1ccde1c2004-02-06 19:46:14 +0000879}
880
Juan Quintela981fdf22013-10-10 11:54:09 +0200881static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000882{
883 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000884}
885
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100886/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +0200887hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200888 MemoryRegionSection *section,
889 target_ulong vaddr,
890 hwaddr paddr, hwaddr xlat,
891 int prot,
892 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000893{
Avi Kivitya8170e52012-10-23 12:30:10 +0200894 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000895 CPUWatchpoint *wp;
896
Blue Swirlcc5bea62012-04-14 14:56:48 +0000897 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000898 /* Normal RAM. */
899 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200900 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000901 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200902 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000903 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200904 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000905 }
906 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100907 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200908 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000909 }
910
911 /* Make accesses to pages with watchpoints go via the
912 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200913 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100914 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +0000915 /* Avoid trapping reads of pages with a write breakpoint. */
916 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200917 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000918 *address |= TLB_MMIO;
919 break;
920 }
921 }
922 }
923
924 return iotlb;
925}
bellard9fa3e852004-01-04 18:06:42 +0000926#endif /* defined(CONFIG_USER_ONLY) */
927
pbrooke2eef172008-06-08 01:09:01 +0000928#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000929
Anthony Liguoric227f092009-10-01 16:12:16 -0500930static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200931 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200932static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200933
Igor Mammedova2b257d2014-10-31 16:38:37 +0000934static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
935 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200936
937/*
938 * Set a custom physical guest memory alloator.
939 * Accelerators with unusual needs may need this. Hopefully, we can
940 * get rid of it eventually.
941 */
Igor Mammedova2b257d2014-10-31 16:38:37 +0000942void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +0200943{
944 phys_mem_alloc = alloc;
945}
946
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200947static uint16_t phys_section_add(PhysPageMap *map,
948 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200949{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200950 /* The physical section number is ORed with a page-aligned
951 * pointer to produce the iotlb entries. Thus it should
952 * never overflow into the page-aligned value.
953 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200954 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200955
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200956 if (map->sections_nb == map->sections_nb_alloc) {
957 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
958 map->sections = g_renew(MemoryRegionSection, map->sections,
959 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200960 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200961 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200962 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200963 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200964}
965
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200966static void phys_section_destroy(MemoryRegion *mr)
967{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200968 memory_region_unref(mr);
969
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200970 if (mr->subpage) {
971 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -0700972 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200973 g_free(subpage);
974 }
975}
976
Paolo Bonzini60926662013-05-29 12:30:26 +0200977static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200978{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200979 while (map->sections_nb > 0) {
980 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200981 phys_section_destroy(section->mr);
982 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200983 g_free(map->sections);
984 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200985}
986
Avi Kivityac1970f2012-10-03 16:22:53 +0200987static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200988{
989 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200990 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200991 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200992 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200993 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200994 MemoryRegionSection subsection = {
995 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200996 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200997 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200998 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200999
Avi Kivityf3705d52012-03-08 16:16:34 +02001000 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001001
Avi Kivityf3705d52012-03-08 16:16:34 +02001002 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001003 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001004 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001005 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001006 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001007 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001008 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001009 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001010 }
1011 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001012 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001013 subpage_register(subpage, start, end,
1014 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001015}
1016
1017
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001018static void register_multipage(AddressSpaceDispatch *d,
1019 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001020{
Avi Kivitya8170e52012-10-23 12:30:10 +02001021 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001022 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001023 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1024 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001025
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001026 assert(num_pages);
1027 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001028}
1029
Avi Kivityac1970f2012-10-03 16:22:53 +02001030static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001031{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001032 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001033 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001034 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001035 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001036
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001037 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1038 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1039 - now.offset_within_address_space;
1040
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001041 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001042 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001043 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001044 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001045 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001046 while (int128_ne(remain.size, now.size)) {
1047 remain.size = int128_sub(remain.size, now.size);
1048 remain.offset_within_address_space += int128_get64(now.size);
1049 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001050 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001051 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001052 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001053 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001054 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001055 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001056 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001057 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001058 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001059 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001060 }
1061}
1062
Sheng Yang62a27442010-01-26 19:21:16 +08001063void qemu_flush_coalesced_mmio_buffer(void)
1064{
1065 if (kvm_enabled())
1066 kvm_flush_coalesced_mmio_buffer();
1067}
1068
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001069void qemu_mutex_lock_ramlist(void)
1070{
1071 qemu_mutex_lock(&ram_list.mutex);
1072}
1073
1074void qemu_mutex_unlock_ramlist(void)
1075{
1076 qemu_mutex_unlock(&ram_list.mutex);
1077}
1078
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001079#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001080
1081#include <sys/vfs.h>
1082
1083#define HUGETLBFS_MAGIC 0x958458f6
1084
Hu Taofc7a5802014-09-09 13:28:01 +08001085static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001086{
1087 struct statfs fs;
1088 int ret;
1089
1090 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001091 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001092 } while (ret != 0 && errno == EINTR);
1093
1094 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001095 error_setg_errno(errp, errno, "failed to get page size of file %s",
1096 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001097 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001098 }
1099
1100 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001101 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001102
1103 return fs.f_bsize;
1104}
1105
Alex Williamson04b16652010-07-02 11:13:17 -06001106static void *file_ram_alloc(RAMBlock *block,
1107 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001108 const char *path,
1109 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001110{
1111 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001112 char *sanitized_name;
1113 char *c;
Hu Tao557529d2014-09-09 13:28:00 +08001114 void *area = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001115 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001116 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001117 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001118
Hu Taofc7a5802014-09-09 13:28:01 +08001119 hpagesize = gethugepagesize(path, &local_err);
1120 if (local_err) {
1121 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001122 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001123 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001124 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001125
1126 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001127 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1128 "or larger than huge page size 0x%" PRIx64,
1129 memory, hpagesize);
1130 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001131 }
1132
1133 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001134 error_setg(errp,
1135 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001136 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001137 }
1138
Peter Feiner8ca761f2013-03-04 13:54:25 -05001139 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Peter Crosthwaite83234bf2014-08-14 23:54:29 -07001140 sanitized_name = g_strdup(memory_region_name(block->mr));
Peter Feiner8ca761f2013-03-04 13:54:25 -05001141 for (c = sanitized_name; *c != '\0'; c++) {
1142 if (*c == '/')
1143 *c = '_';
1144 }
1145
1146 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1147 sanitized_name);
1148 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001149
1150 fd = mkstemp(filename);
1151 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001152 error_setg_errno(errp, errno,
1153 "unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001154 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001155 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001156 }
1157 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001158 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001159
1160 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1161
1162 /*
1163 * ftruncate is not supported by hugetlbfs in older
1164 * hosts, so don't bother bailing out on errors.
1165 * If anything goes wrong with it under other filesystems,
1166 * mmap will fail.
1167 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001168 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001169 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001170 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001171
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001172 area = mmap(0, memory, PROT_READ | PROT_WRITE,
1173 (block->flags & RAM_SHARED ? MAP_SHARED : MAP_PRIVATE),
1174 fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001175 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001176 error_setg_errno(errp, errno,
1177 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001178 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001179 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001180 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001181
1182 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001183 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001184 }
1185
Alex Williamson04b16652010-07-02 11:13:17 -06001186 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001187 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001188
1189error:
1190 if (mem_prealloc) {
Gonglei81b07352015-02-25 12:22:31 +08001191 error_report("%s", error_get_pretty(*errp));
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001192 exit(1);
1193 }
1194 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001195}
1196#endif
1197
Mike Day0dc3f442013-09-05 14:41:35 -04001198/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001199static ram_addr_t find_ram_offset(ram_addr_t size)
1200{
Alex Williamson04b16652010-07-02 11:13:17 -06001201 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001202 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001203
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001204 assert(size != 0); /* it would hand out same offset multiple times */
1205
Mike Day0dc3f442013-09-05 14:41:35 -04001206 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001207 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001208 }
Alex Williamson04b16652010-07-02 11:13:17 -06001209
Mike Day0dc3f442013-09-05 14:41:35 -04001210 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001211 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001212
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001213 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001214
Mike Day0dc3f442013-09-05 14:41:35 -04001215 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001216 if (next_block->offset >= end) {
1217 next = MIN(next, next_block->offset);
1218 }
1219 }
1220 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001221 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001222 mingap = next - end;
1223 }
1224 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001225
1226 if (offset == RAM_ADDR_MAX) {
1227 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1228 (uint64_t)size);
1229 abort();
1230 }
1231
Alex Williamson04b16652010-07-02 11:13:17 -06001232 return offset;
1233}
1234
Juan Quintela652d7ec2012-07-20 10:37:54 +02001235ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001236{
Alex Williamsond17b5282010-06-25 11:08:38 -06001237 RAMBlock *block;
1238 ram_addr_t last = 0;
1239
Mike Day0dc3f442013-09-05 14:41:35 -04001240 rcu_read_lock();
1241 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001242 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001243 }
Mike Day0dc3f442013-09-05 14:41:35 -04001244 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001245 return last;
1246}
1247
Jason Baronddb97f12012-08-02 15:44:16 -04001248static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1249{
1250 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001251
1252 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001253 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1254 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001255 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1256 if (ret) {
1257 perror("qemu_madvise");
1258 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1259 "but dump_guest_core=off specified\n");
1260 }
1261 }
1262}
1263
Mike Day0dc3f442013-09-05 14:41:35 -04001264/* Called within an RCU critical section, or while the ramlist lock
1265 * is held.
1266 */
Hu Tao20cfe882014-04-02 15:13:26 +08001267static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001268{
Hu Tao20cfe882014-04-02 15:13:26 +08001269 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001270
Mike Day0dc3f442013-09-05 14:41:35 -04001271 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001272 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001273 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001274 }
1275 }
Hu Tao20cfe882014-04-02 15:13:26 +08001276
1277 return NULL;
1278}
1279
Mike Dayae3a7042013-09-05 14:41:35 -04001280/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001281void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1282{
Mike Dayae3a7042013-09-05 14:41:35 -04001283 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001284
Mike Day0dc3f442013-09-05 14:41:35 -04001285 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001286 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001287 assert(new_block);
1288 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001289
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001290 if (dev) {
1291 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001292 if (id) {
1293 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001294 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001295 }
1296 }
1297 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1298
Mike Day0dc3f442013-09-05 14:41:35 -04001299 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001300 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001301 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1302 new_block->idstr);
1303 abort();
1304 }
1305 }
Mike Day0dc3f442013-09-05 14:41:35 -04001306 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001307}
1308
Mike Dayae3a7042013-09-05 14:41:35 -04001309/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001310void qemu_ram_unset_idstr(ram_addr_t addr)
1311{
Mike Dayae3a7042013-09-05 14:41:35 -04001312 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001313
Mike Dayae3a7042013-09-05 14:41:35 -04001314 /* FIXME: arch_init.c assumes that this is not called throughout
1315 * migration. Ignore the problem since hot-unplug during migration
1316 * does not work anyway.
1317 */
1318
Mike Day0dc3f442013-09-05 14:41:35 -04001319 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001320 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001321 if (block) {
1322 memset(block->idstr, 0, sizeof(block->idstr));
1323 }
Mike Day0dc3f442013-09-05 14:41:35 -04001324 rcu_read_unlock();
Hu Tao20cfe882014-04-02 15:13:26 +08001325}
1326
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001327static int memory_try_enable_merging(void *addr, size_t len)
1328{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001329 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001330 /* disabled by the user */
1331 return 0;
1332 }
1333
1334 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1335}
1336
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001337/* Only legal before guest might have detected the memory size: e.g. on
1338 * incoming migration, or right after reset.
1339 *
1340 * As memory core doesn't know how is memory accessed, it is up to
1341 * resize callback to update device state and/or add assertions to detect
1342 * misuse, if necessary.
1343 */
1344int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1345{
1346 RAMBlock *block = find_ram_block(base);
1347
1348 assert(block);
1349
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001350 newsize = TARGET_PAGE_ALIGN(newsize);
1351
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001352 if (block->used_length == newsize) {
1353 return 0;
1354 }
1355
1356 if (!(block->flags & RAM_RESIZEABLE)) {
1357 error_setg_errno(errp, EINVAL,
1358 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1359 " in != 0x" RAM_ADDR_FMT, block->idstr,
1360 newsize, block->used_length);
1361 return -EINVAL;
1362 }
1363
1364 if (block->max_length < newsize) {
1365 error_setg_errno(errp, EINVAL,
1366 "Length too large: %s: 0x" RAM_ADDR_FMT
1367 " > 0x" RAM_ADDR_FMT, block->idstr,
1368 newsize, block->max_length);
1369 return -EINVAL;
1370 }
1371
1372 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1373 block->used_length = newsize;
1374 cpu_physical_memory_set_dirty_range(block->offset, block->used_length);
1375 memory_region_set_size(block->mr, newsize);
1376 if (block->resized) {
1377 block->resized(block->idstr, newsize, block->host);
1378 }
1379 return 0;
1380}
1381
Hu Taoef701d72014-09-09 13:27:54 +08001382static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001383{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001384 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001385 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001386 ram_addr_t old_ram_size, new_ram_size;
1387
1388 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001389
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001390 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001391 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001392
1393 if (!new_block->host) {
1394 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001395 xen_ram_alloc(new_block->offset, new_block->max_length,
1396 new_block->mr);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001397 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001398 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001399 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001400 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001401 error_setg_errno(errp, errno,
1402 "cannot set up guest memory '%s'",
1403 memory_region_name(new_block->mr));
1404 qemu_mutex_unlock_ramlist();
1405 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001406 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001407 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001408 }
1409 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001410
Mike Day0d53d9f2015-01-21 13:45:24 +01001411 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1412 * QLIST (which has an RCU-friendly variant) does not have insertion at
1413 * tail, so save the last element in last_block.
1414 */
Mike Day0dc3f442013-09-05 14:41:35 -04001415 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001416 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001417 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001418 break;
1419 }
1420 }
1421 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001422 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001423 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001424 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001425 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001426 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001427 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001428 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001429
Mike Day0dc3f442013-09-05 14:41:35 -04001430 /* Write list before version */
1431 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001432 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001433 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001434
Juan Quintela2152f5c2013-10-08 13:52:02 +02001435 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1436
1437 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001438 int i;
Mike Dayae3a7042013-09-05 14:41:35 -04001439
1440 /* ram_list.dirty_memory[] is protected by the iothread lock. */
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001441 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1442 ram_list.dirty_memory[i] =
1443 bitmap_zero_extend(ram_list.dirty_memory[i],
1444 old_ram_size, new_ram_size);
1445 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001446 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001447 cpu_physical_memory_set_dirty_range(new_block->offset,
1448 new_block->used_length);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001449
Paolo Bonzinia904c912015-01-21 16:18:35 +01001450 if (new_block->host) {
1451 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1452 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1453 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1454 if (kvm_enabled()) {
1455 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1456 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001457 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001458
1459 return new_block->offset;
1460}
1461
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001462#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001463ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001464 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001465 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001466{
1467 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001468 ram_addr_t addr;
1469 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001470
1471 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001472 error_setg(errp, "-mem-path not supported with Xen");
1473 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001474 }
1475
1476 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1477 /*
1478 * file_ram_alloc() needs to allocate just like
1479 * phys_mem_alloc, but we haven't bothered to provide
1480 * a hook there.
1481 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001482 error_setg(errp,
1483 "-mem-path not supported with this accelerator");
1484 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001485 }
1486
1487 size = TARGET_PAGE_ALIGN(size);
1488 new_block = g_malloc0(sizeof(*new_block));
1489 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001490 new_block->used_length = size;
1491 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001492 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001493 new_block->host = file_ram_alloc(new_block, size,
1494 mem_path, errp);
1495 if (!new_block->host) {
1496 g_free(new_block);
1497 return -1;
1498 }
1499
Hu Taoef701d72014-09-09 13:27:54 +08001500 addr = ram_block_add(new_block, &local_err);
1501 if (local_err) {
1502 g_free(new_block);
1503 error_propagate(errp, local_err);
1504 return -1;
1505 }
1506 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001507}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001508#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001509
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001510static
1511ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1512 void (*resized)(const char*,
1513 uint64_t length,
1514 void *host),
1515 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001516 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001517{
1518 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001519 ram_addr_t addr;
1520 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001521
1522 size = TARGET_PAGE_ALIGN(size);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001523 max_size = TARGET_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001524 new_block = g_malloc0(sizeof(*new_block));
1525 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001526 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001527 new_block->used_length = size;
1528 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001529 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001530 new_block->fd = -1;
1531 new_block->host = host;
1532 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001533 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001534 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001535 if (resizeable) {
1536 new_block->flags |= RAM_RESIZEABLE;
1537 }
Hu Taoef701d72014-09-09 13:27:54 +08001538 addr = ram_block_add(new_block, &local_err);
1539 if (local_err) {
1540 g_free(new_block);
1541 error_propagate(errp, local_err);
1542 return -1;
1543 }
1544 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001545}
1546
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001547ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1548 MemoryRegion *mr, Error **errp)
1549{
1550 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1551}
1552
Hu Taoef701d72014-09-09 13:27:54 +08001553ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001554{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001555 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1556}
1557
1558ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1559 void (*resized)(const char*,
1560 uint64_t length,
1561 void *host),
1562 MemoryRegion *mr, Error **errp)
1563{
1564 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001565}
bellarde9a1ab12007-02-08 23:08:38 +00001566
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001567void qemu_ram_free_from_ptr(ram_addr_t addr)
1568{
1569 RAMBlock *block;
1570
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001571 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001572 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001573 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001574 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001575 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001576 /* Write list before version */
1577 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001578 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001579 g_free_rcu(block, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001580 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001581 }
1582 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001583 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001584}
1585
Paolo Bonzini43771532013-09-09 17:58:40 +02001586static void reclaim_ramblock(RAMBlock *block)
1587{
1588 if (block->flags & RAM_PREALLOC) {
1589 ;
1590 } else if (xen_enabled()) {
1591 xen_invalidate_map_cache_entry(block->host);
1592#ifndef _WIN32
1593 } else if (block->fd >= 0) {
1594 munmap(block->host, block->max_length);
1595 close(block->fd);
1596#endif
1597 } else {
1598 qemu_anon_ram_free(block->host, block->max_length);
1599 }
1600 g_free(block);
1601}
1602
Anthony Liguoric227f092009-10-01 16:12:16 -05001603void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001604{
Alex Williamson04b16652010-07-02 11:13:17 -06001605 RAMBlock *block;
1606
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001607 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001608 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001609 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001610 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001611 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001612 /* Write list before version */
1613 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001614 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001615 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001616 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001617 }
1618 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001619 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001620}
1621
Huang Yingcd19cfa2011-03-02 08:56:19 +01001622#ifndef _WIN32
1623void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1624{
1625 RAMBlock *block;
1626 ram_addr_t offset;
1627 int flags;
1628 void *area, *vaddr;
1629
Mike Day0dc3f442013-09-05 14:41:35 -04001630 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001631 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001632 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001633 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001634 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001635 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001636 } else if (xen_enabled()) {
1637 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001638 } else {
1639 flags = MAP_FIXED;
1640 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001641 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001642 flags |= (block->flags & RAM_SHARED ?
1643 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001644 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1645 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001646 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001647 /*
1648 * Remap needs to match alloc. Accelerators that
1649 * set phys_mem_alloc never remap. If they did,
1650 * we'd need a remap hook here.
1651 */
1652 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1653
Huang Yingcd19cfa2011-03-02 08:56:19 +01001654 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1655 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1656 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001657 }
1658 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001659 fprintf(stderr, "Could not remap addr: "
1660 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001661 length, addr);
1662 exit(1);
1663 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001664 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001665 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001666 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001667 }
1668 }
1669}
1670#endif /* !_WIN32 */
1671
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001672int qemu_get_ram_fd(ram_addr_t addr)
1673{
Mike Dayae3a7042013-09-05 14:41:35 -04001674 RAMBlock *block;
1675 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001676
Mike Day0dc3f442013-09-05 14:41:35 -04001677 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001678 block = qemu_get_ram_block(addr);
1679 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001680 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001681 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001682}
1683
Damjan Marion3fd74b82014-06-26 23:01:32 +02001684void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1685{
Mike Dayae3a7042013-09-05 14:41:35 -04001686 RAMBlock *block;
1687 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001688
Mike Day0dc3f442013-09-05 14:41:35 -04001689 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001690 block = qemu_get_ram_block(addr);
1691 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001692 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001693 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001694}
1695
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001696/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001697 * This should not be used for general purpose DMA. Use address_space_map
1698 * or address_space_rw instead. For local memory (e.g. video ram) that the
1699 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001700 *
1701 * By the time this function returns, the returned pointer is not protected
1702 * by RCU anymore. If the caller is not within an RCU critical section and
1703 * does not hold the iothread lock, it must have other means of protecting the
1704 * pointer, such as a reference to the region that includes the incoming
1705 * ram_addr_t.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001706 */
1707void *qemu_get_ram_ptr(ram_addr_t addr)
1708{
Mike Dayae3a7042013-09-05 14:41:35 -04001709 RAMBlock *block;
1710 void *ptr;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001711
Mike Day0dc3f442013-09-05 14:41:35 -04001712 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001713 block = qemu_get_ram_block(addr);
1714
1715 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001716 /* We need to check if the requested address is in the RAM
1717 * because we don't want to map the entire memory in QEMU.
1718 * In that case just map until the end of the page.
1719 */
1720 if (block->offset == 0) {
Mike Dayae3a7042013-09-05 14:41:35 -04001721 ptr = xen_map_cache(addr, 0, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001722 goto unlock;
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001723 }
Mike Dayae3a7042013-09-05 14:41:35 -04001724
1725 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001726 }
Mike Dayae3a7042013-09-05 14:41:35 -04001727 ptr = ramblock_ptr(block, addr - block->offset);
1728
Mike Day0dc3f442013-09-05 14:41:35 -04001729unlock:
1730 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001731 return ptr;
pbrookdc828ca2009-04-09 22:21:07 +00001732}
1733
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001734/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001735 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001736 *
1737 * By the time this function returns, the returned pointer is not protected
1738 * by RCU anymore. If the caller is not within an RCU critical section and
1739 * does not hold the iothread lock, it must have other means of protecting the
1740 * pointer, such as a reference to the region that includes the incoming
1741 * ram_addr_t.
Mike Dayae3a7042013-09-05 14:41:35 -04001742 */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001743static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001744{
Mike Dayae3a7042013-09-05 14:41:35 -04001745 void *ptr;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001746 if (*size == 0) {
1747 return NULL;
1748 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001749 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001750 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001751 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001752 RAMBlock *block;
Mike Day0dc3f442013-09-05 14:41:35 -04001753 rcu_read_lock();
1754 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001755 if (addr - block->offset < block->max_length) {
1756 if (addr - block->offset + *size > block->max_length)
1757 *size = block->max_length - addr + block->offset;
Mike Dayae3a7042013-09-05 14:41:35 -04001758 ptr = ramblock_ptr(block, addr - block->offset);
Mike Day0dc3f442013-09-05 14:41:35 -04001759 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001760 return ptr;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001761 }
1762 }
1763
1764 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1765 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001766 }
1767}
1768
Paolo Bonzini7443b432013-06-03 12:44:02 +02001769/* Some of the softmmu routines need to translate from a host pointer
Mike Dayae3a7042013-09-05 14:41:35 -04001770 * (typically a TLB entry) back to a ram offset.
1771 *
1772 * By the time this function returns, the returned pointer is not protected
1773 * by RCU anymore. If the caller is not within an RCU critical section and
1774 * does not hold the iothread lock, it must have other means of protecting the
1775 * pointer, such as a reference to the region that includes the incoming
1776 * ram_addr_t.
1777 */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001778MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001779{
pbrook94a6b542009-04-11 17:15:54 +00001780 RAMBlock *block;
1781 uint8_t *host = ptr;
Mike Dayae3a7042013-09-05 14:41:35 -04001782 MemoryRegion *mr;
pbrook94a6b542009-04-11 17:15:54 +00001783
Jan Kiszka868bb332011-06-21 22:59:09 +02001784 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001785 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001786 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Mike Dayae3a7042013-09-05 14:41:35 -04001787 mr = qemu_get_ram_block(*ram_addr)->mr;
Mike Day0dc3f442013-09-05 14:41:35 -04001788 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001789 return mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001790 }
1791
Mike Day0dc3f442013-09-05 14:41:35 -04001792 rcu_read_lock();
1793 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001794 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001795 goto found;
1796 }
1797
Mike Day0dc3f442013-09-05 14:41:35 -04001798 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001799 /* This case append when the block is not mapped. */
1800 if (block->host == NULL) {
1801 continue;
1802 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001803 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001804 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001805 }
pbrook94a6b542009-04-11 17:15:54 +00001806 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001807
Mike Day0dc3f442013-09-05 14:41:35 -04001808 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001809 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001810
1811found:
1812 *ram_addr = block->offset + (host - block->host);
Mike Dayae3a7042013-09-05 14:41:35 -04001813 mr = block->mr;
Mike Day0dc3f442013-09-05 14:41:35 -04001814 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001815 return mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001816}
Alex Williamsonf471a172010-06-11 11:11:42 -06001817
Avi Kivitya8170e52012-10-23 12:30:10 +02001818static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001819 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001820{
Juan Quintela52159192013-10-08 12:44:04 +02001821 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001822 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001823 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001824 switch (size) {
1825 case 1:
1826 stb_p(qemu_get_ram_ptr(ram_addr), val);
1827 break;
1828 case 2:
1829 stw_p(qemu_get_ram_ptr(ram_addr), val);
1830 break;
1831 case 4:
1832 stl_p(qemu_get_ram_ptr(ram_addr), val);
1833 break;
1834 default:
1835 abort();
1836 }
Paolo Bonzini68868672014-07-21 16:45:18 +02001837 cpu_physical_memory_set_dirty_range_nocode(ram_addr, size);
bellardf23db162005-08-21 19:12:28 +00001838 /* we remove the notdirty callback only if the code has been
1839 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001840 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001841 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001842 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001843 }
bellard1ccde1c2004-02-06 19:46:14 +00001844}
1845
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001846static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1847 unsigned size, bool is_write)
1848{
1849 return is_write;
1850}
1851
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001852static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001853 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001854 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001855 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001856};
1857
pbrook0f459d12008-06-09 00:20:13 +00001858/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell05068c02014-09-12 14:06:48 +01001859static void check_watchpoint(int offset, int len, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001860{
Andreas Färber93afead2013-08-26 03:41:01 +02001861 CPUState *cpu = current_cpu;
1862 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001863 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001864 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001865 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001866 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001867
Andreas Färberff4700b2013-08-26 18:23:18 +02001868 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001869 /* We re-entered the check after replacing the TB. Now raise
1870 * the debug interrupt so that is will trigger after the
1871 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001872 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001873 return;
1874 }
Andreas Färber93afead2013-08-26 03:41:01 +02001875 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001876 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001877 if (cpu_watchpoint_address_matches(wp, vaddr, len)
1878 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01001879 if (flags == BP_MEM_READ) {
1880 wp->flags |= BP_WATCHPOINT_HIT_READ;
1881 } else {
1882 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
1883 }
1884 wp->hitaddr = vaddr;
Andreas Färberff4700b2013-08-26 18:23:18 +02001885 if (!cpu->watchpoint_hit) {
1886 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001887 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001888 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001889 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001890 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001891 } else {
1892 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001893 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001894 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001895 }
aliguori06d55cc2008-11-18 20:24:06 +00001896 }
aliguori6e140f22008-11-18 20:37:55 +00001897 } else {
1898 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001899 }
1900 }
1901}
1902
pbrook6658ffb2007-03-16 23:58:11 +00001903/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1904 so these check for a hit then pass through to the normal out-of-line
1905 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001906static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001907 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001908{
Peter Maydell05068c02014-09-12 14:06:48 +01001909 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001910 switch (size) {
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10001911 case 1: return ldub_phys(&address_space_memory, addr);
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10001912 case 2: return lduw_phys(&address_space_memory, addr);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01001913 case 4: return ldl_phys(&address_space_memory, addr);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001914 default: abort();
1915 }
pbrook6658ffb2007-03-16 23:58:11 +00001916}
1917
Avi Kivitya8170e52012-10-23 12:30:10 +02001918static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001919 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001920{
Peter Maydell05068c02014-09-12 14:06:48 +01001921 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_WRITE);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001922 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001923 case 1:
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10001924 stb_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001925 break;
1926 case 2:
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10001927 stw_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001928 break;
1929 case 4:
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10001930 stl_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001931 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001932 default: abort();
1933 }
pbrook6658ffb2007-03-16 23:58:11 +00001934}
1935
Avi Kivity1ec9b902012-01-02 12:47:48 +02001936static const MemoryRegionOps watch_mem_ops = {
1937 .read = watch_mem_read,
1938 .write = watch_mem_write,
1939 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001940};
pbrook6658ffb2007-03-16 23:58:11 +00001941
Avi Kivitya8170e52012-10-23 12:30:10 +02001942static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001943 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001944{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001945 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001946 uint8_t buf[8];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001947
blueswir1db7b5422007-05-26 17:36:03 +00001948#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001949 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001950 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001951#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001952 address_space_read(subpage->as, addr + subpage->base, buf, len);
1953 switch (len) {
1954 case 1:
1955 return ldub_p(buf);
1956 case 2:
1957 return lduw_p(buf);
1958 case 4:
1959 return ldl_p(buf);
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001960 case 8:
1961 return ldq_p(buf);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001962 default:
1963 abort();
1964 }
blueswir1db7b5422007-05-26 17:36:03 +00001965}
1966
Avi Kivitya8170e52012-10-23 12:30:10 +02001967static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001968 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001969{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001970 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001971 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001972
blueswir1db7b5422007-05-26 17:36:03 +00001973#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001974 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001975 " value %"PRIx64"\n",
1976 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001977#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001978 switch (len) {
1979 case 1:
1980 stb_p(buf, value);
1981 break;
1982 case 2:
1983 stw_p(buf, value);
1984 break;
1985 case 4:
1986 stl_p(buf, value);
1987 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001988 case 8:
1989 stq_p(buf, value);
1990 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001991 default:
1992 abort();
1993 }
1994 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001995}
1996
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001997static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08001998 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001999{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002000 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002001#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002002 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002003 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002004#endif
2005
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002006 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002007 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002008}
2009
Avi Kivity70c68e42012-01-02 12:32:48 +02002010static const MemoryRegionOps subpage_ops = {
2011 .read = subpage_read,
2012 .write = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002013 .impl.min_access_size = 1,
2014 .impl.max_access_size = 8,
2015 .valid.min_access_size = 1,
2016 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002017 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002018 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002019};
2020
Anthony Liguoric227f092009-10-01 16:12:16 -05002021static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002022 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002023{
2024 int idx, eidx;
2025
2026 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2027 return -1;
2028 idx = SUBPAGE_IDX(start);
2029 eidx = SUBPAGE_IDX(end);
2030#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002031 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2032 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002033#endif
blueswir1db7b5422007-05-26 17:36:03 +00002034 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002035 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002036 }
2037
2038 return 0;
2039}
2040
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002041static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002042{
Anthony Liguoric227f092009-10-01 16:12:16 -05002043 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002044
Anthony Liguori7267c092011-08-20 22:09:37 -05002045 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002046
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002047 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002048 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002049 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002050 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002051 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002052#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002053 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2054 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002055#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002056 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002057
2058 return mmio;
2059}
2060
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002061static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2062 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002063{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002064 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002065 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002066 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002067 .mr = mr,
2068 .offset_within_address_space = 0,
2069 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002070 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002071 };
2072
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002073 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002074}
2075
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002076MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02002077{
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002078 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->memory_dispatch);
2079 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002080
2081 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002082}
2083
Avi Kivitye9179ce2009-06-14 11:38:52 +03002084static void io_mem_init(void)
2085{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002086 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002087 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002088 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002089 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002090 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002091 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002092 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002093}
2094
Avi Kivityac1970f2012-10-03 16:22:53 +02002095static void mem_begin(MemoryListener *listener)
2096{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002097 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002098 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2099 uint16_t n;
2100
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002101 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002102 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002103 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002104 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002105 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002106 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002107 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002108 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002109
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002110 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002111 d->as = as;
2112 as->next_dispatch = d;
2113}
2114
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002115static void address_space_dispatch_free(AddressSpaceDispatch *d)
2116{
2117 phys_sections_free(&d->map);
2118 g_free(d);
2119}
2120
Paolo Bonzini00752702013-05-29 12:13:54 +02002121static void mem_commit(MemoryListener *listener)
2122{
2123 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002124 AddressSpaceDispatch *cur = as->dispatch;
2125 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002126
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002127 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002128
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002129 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002130 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002131 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002132 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002133}
2134
Avi Kivity1d711482012-10-02 18:54:45 +02002135static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002136{
Andreas Färber182735e2013-05-29 22:29:20 +02002137 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02002138
2139 /* since each CPU stores ram addresses in its TLB cache, we must
2140 reset the modified entries */
2141 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02002142 CPU_FOREACH(cpu) {
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01002143 /* FIXME: Disentangle the cpu.h circular files deps so we can
2144 directly get the right CPU from listener. */
2145 if (cpu->tcg_as_listener != listener) {
2146 continue;
2147 }
Paolo Bonzini76e5c762015-01-15 12:46:47 +01002148 cpu_reload_memory_map(cpu);
Avi Kivity117712c2012-02-12 21:23:17 +02002149 }
Avi Kivity50c1e142012-02-08 21:36:02 +02002150}
2151
Avi Kivity93632742012-02-08 16:54:16 +02002152static void core_log_global_start(MemoryListener *listener)
2153{
Juan Quintela981fdf22013-10-10 11:54:09 +02002154 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02002155}
2156
2157static void core_log_global_stop(MemoryListener *listener)
2158{
Juan Quintela981fdf22013-10-10 11:54:09 +02002159 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02002160}
2161
Avi Kivity93632742012-02-08 16:54:16 +02002162static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02002163 .log_global_start = core_log_global_start,
2164 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02002165 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02002166};
2167
Avi Kivityac1970f2012-10-03 16:22:53 +02002168void address_space_init_dispatch(AddressSpace *as)
2169{
Paolo Bonzini00752702013-05-29 12:13:54 +02002170 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002171 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002172 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002173 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002174 .region_add = mem_add,
2175 .region_nop = mem_add,
2176 .priority = 0,
2177 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002178 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002179}
2180
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002181void address_space_unregister(AddressSpace *as)
2182{
2183 memory_listener_unregister(&as->dispatch_listener);
2184}
2185
Avi Kivity83f3c252012-10-07 12:59:55 +02002186void address_space_destroy_dispatch(AddressSpace *as)
2187{
2188 AddressSpaceDispatch *d = as->dispatch;
2189
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002190 atomic_rcu_set(&as->dispatch, NULL);
2191 if (d) {
2192 call_rcu(d, address_space_dispatch_free, rcu);
2193 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002194}
2195
Avi Kivity62152b82011-07-26 14:26:14 +03002196static void memory_map_init(void)
2197{
Anthony Liguori7267c092011-08-20 22:09:37 -05002198 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002199
Paolo Bonzini57271d62013-11-07 17:14:37 +01002200 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002201 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002202
Anthony Liguori7267c092011-08-20 22:09:37 -05002203 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002204 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2205 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002206 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02002207
Avi Kivityf6790af2012-10-02 20:13:51 +02002208 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03002209}
2210
2211MemoryRegion *get_system_memory(void)
2212{
2213 return system_memory;
2214}
2215
Avi Kivity309cb472011-08-08 16:09:03 +03002216MemoryRegion *get_system_io(void)
2217{
2218 return system_io;
2219}
2220
pbrooke2eef172008-06-08 01:09:01 +00002221#endif /* !defined(CONFIG_USER_ONLY) */
2222
bellard13eb76e2004-01-24 15:23:36 +00002223/* physical memory access (slow version, mainly for debug) */
2224#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002225int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002226 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002227{
2228 int l, flags;
2229 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002230 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002231
2232 while (len > 0) {
2233 page = addr & TARGET_PAGE_MASK;
2234 l = (page + TARGET_PAGE_SIZE) - addr;
2235 if (l > len)
2236 l = len;
2237 flags = page_get_flags(page);
2238 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002239 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002240 if (is_write) {
2241 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002242 return -1;
bellard579a97f2007-11-11 14:26:47 +00002243 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002244 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002245 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002246 memcpy(p, buf, l);
2247 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002248 } else {
2249 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002250 return -1;
bellard579a97f2007-11-11 14:26:47 +00002251 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002252 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002253 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002254 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002255 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002256 }
2257 len -= l;
2258 buf += l;
2259 addr += l;
2260 }
Paul Brooka68fe892010-03-01 00:08:59 +00002261 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002262}
bellard8df1cd02005-01-28 22:37:22 +00002263
bellard13eb76e2004-01-24 15:23:36 +00002264#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002265
Avi Kivitya8170e52012-10-23 12:30:10 +02002266static void invalidate_and_set_dirty(hwaddr addr,
2267 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002268{
Peter Maydellf874bf92014-11-16 19:44:21 +00002269 if (cpu_physical_memory_range_includes_clean(addr, length)) {
2270 tb_invalidate_phys_range(addr, addr + length, 0);
Paolo Bonzini68868672014-07-21 16:45:18 +02002271 cpu_physical_memory_set_dirty_range_nocode(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002272 }
Anthony PERARDe2269392012-10-03 13:49:22 +00002273 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002274}
2275
Richard Henderson23326162013-07-08 14:55:59 -07002276static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002277{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002278 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002279
2280 /* Regions are assumed to support 1-4 byte accesses unless
2281 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002282 if (access_size_max == 0) {
2283 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002284 }
Richard Henderson23326162013-07-08 14:55:59 -07002285
2286 /* Bound the maximum access by the alignment of the address. */
2287 if (!mr->ops->impl.unaligned) {
2288 unsigned align_size_max = addr & -addr;
2289 if (align_size_max != 0 && align_size_max < access_size_max) {
2290 access_size_max = align_size_max;
2291 }
2292 }
2293
2294 /* Don't attempt accesses larger than the maximum. */
2295 if (l > access_size_max) {
2296 l = access_size_max;
2297 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02002298 if (l & (l - 1)) {
2299 l = 1 << (qemu_fls(l) - 1);
2300 }
Richard Henderson23326162013-07-08 14:55:59 -07002301
2302 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002303}
2304
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002305bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002306 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002307{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002308 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002309 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002310 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002311 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002312 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002313 bool error = false;
ths3b46e622007-09-17 08:09:54 +00002314
bellard13eb76e2004-01-24 15:23:36 +00002315 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002316 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002317 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002318
bellard13eb76e2004-01-24 15:23:36 +00002319 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002320 if (!memory_access_is_direct(mr, is_write)) {
2321 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002322 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002323 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002324 switch (l) {
2325 case 8:
2326 /* 64 bit write access */
2327 val = ldq_p(buf);
2328 error |= io_mem_write(mr, addr1, val, 8);
2329 break;
2330 case 4:
bellard1c213d12005-09-03 10:49:04 +00002331 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002332 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002333 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07002334 break;
2335 case 2:
bellard1c213d12005-09-03 10:49:04 +00002336 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002337 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002338 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07002339 break;
2340 case 1:
bellard1c213d12005-09-03 10:49:04 +00002341 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002342 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002343 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07002344 break;
2345 default:
2346 abort();
bellard13eb76e2004-01-24 15:23:36 +00002347 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002348 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002349 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002350 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002351 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002352 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002353 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002354 }
2355 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002356 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002357 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002358 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002359 switch (l) {
2360 case 8:
2361 /* 64 bit read access */
2362 error |= io_mem_read(mr, addr1, &val, 8);
2363 stq_p(buf, val);
2364 break;
2365 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002366 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002367 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00002368 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002369 break;
2370 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002371 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002372 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002373 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002374 break;
2375 case 1:
bellard1c213d12005-09-03 10:49:04 +00002376 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002377 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002378 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002379 break;
2380 default:
2381 abort();
bellard13eb76e2004-01-24 15:23:36 +00002382 }
2383 } else {
2384 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002385 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002386 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002387 }
2388 }
2389 len -= l;
2390 buf += l;
2391 addr += l;
2392 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002393
2394 return error;
bellard13eb76e2004-01-24 15:23:36 +00002395}
bellard8df1cd02005-01-28 22:37:22 +00002396
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002397bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002398 const uint8_t *buf, int len)
2399{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002400 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002401}
2402
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002403bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002404{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002405 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002406}
2407
2408
Avi Kivitya8170e52012-10-23 12:30:10 +02002409void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002410 int len, int is_write)
2411{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002412 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002413}
2414
Alexander Graf582b55a2013-12-11 14:17:44 +01002415enum write_rom_type {
2416 WRITE_DATA,
2417 FLUSH_CACHE,
2418};
2419
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002420static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002421 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002422{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002423 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002424 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002425 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002426 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002427
bellardd0ecd2a2006-04-23 17:14:48 +00002428 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002429 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002430 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002431
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002432 if (!(memory_region_is_ram(mr) ||
2433 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002434 /* do nothing */
2435 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002436 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002437 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002438 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002439 switch (type) {
2440 case WRITE_DATA:
2441 memcpy(ptr, buf, l);
2442 invalidate_and_set_dirty(addr1, l);
2443 break;
2444 case FLUSH_CACHE:
2445 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2446 break;
2447 }
bellardd0ecd2a2006-04-23 17:14:48 +00002448 }
2449 len -= l;
2450 buf += l;
2451 addr += l;
2452 }
2453}
2454
Alexander Graf582b55a2013-12-11 14:17:44 +01002455/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002456void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002457 const uint8_t *buf, int len)
2458{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002459 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002460}
2461
2462void cpu_flush_icache_range(hwaddr start, int len)
2463{
2464 /*
2465 * This function should do the same thing as an icache flush that was
2466 * triggered from within the guest. For TCG we are always cache coherent,
2467 * so there is no need to flush anything. For KVM / Xen we need to flush
2468 * the host's instruction cache at least.
2469 */
2470 if (tcg_enabled()) {
2471 return;
2472 }
2473
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002474 cpu_physical_memory_write_rom_internal(&address_space_memory,
2475 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002476}
2477
aliguori6d16c2f2009-01-22 16:59:11 +00002478typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002479 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002480 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002481 hwaddr addr;
2482 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002483} BounceBuffer;
2484
2485static BounceBuffer bounce;
2486
aliguoriba223c22009-01-22 16:59:16 +00002487typedef struct MapClient {
2488 void *opaque;
2489 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002490 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002491} MapClient;
2492
Blue Swirl72cf2d42009-09-12 07:36:22 +00002493static QLIST_HEAD(map_client_list, MapClient) map_client_list
2494 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002495
2496void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2497{
Anthony Liguori7267c092011-08-20 22:09:37 -05002498 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002499
2500 client->opaque = opaque;
2501 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002502 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002503 return client;
2504}
2505
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002506static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002507{
2508 MapClient *client = (MapClient *)_client;
2509
Blue Swirl72cf2d42009-09-12 07:36:22 +00002510 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002511 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002512}
2513
2514static void cpu_notify_map_clients(void)
2515{
2516 MapClient *client;
2517
Blue Swirl72cf2d42009-09-12 07:36:22 +00002518 while (!QLIST_EMPTY(&map_client_list)) {
2519 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002520 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002521 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002522 }
2523}
2524
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002525bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2526{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002527 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002528 hwaddr l, xlat;
2529
2530 while (len > 0) {
2531 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002532 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2533 if (!memory_access_is_direct(mr, is_write)) {
2534 l = memory_access_size(mr, l, addr);
2535 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002536 return false;
2537 }
2538 }
2539
2540 len -= l;
2541 addr += l;
2542 }
2543 return true;
2544}
2545
aliguori6d16c2f2009-01-22 16:59:11 +00002546/* Map a physical memory region into a host virtual address.
2547 * May map a subset of the requested range, given by and returned in *plen.
2548 * May return NULL if resources needed to perform the mapping are exhausted.
2549 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002550 * Use cpu_register_map_client() to know when retrying the map operation is
2551 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002552 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002553void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002554 hwaddr addr,
2555 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002556 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002557{
Avi Kivitya8170e52012-10-23 12:30:10 +02002558 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002559 hwaddr done = 0;
2560 hwaddr l, xlat, base;
2561 MemoryRegion *mr, *this_mr;
2562 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002563
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002564 if (len == 0) {
2565 return NULL;
2566 }
aliguori6d16c2f2009-01-22 16:59:11 +00002567
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002568 l = len;
2569 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2570 if (!memory_access_is_direct(mr, is_write)) {
2571 if (bounce.buffer) {
2572 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002573 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002574 /* Avoid unbounded allocations */
2575 l = MIN(l, TARGET_PAGE_SIZE);
2576 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002577 bounce.addr = addr;
2578 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002579
2580 memory_region_ref(mr);
2581 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002582 if (!is_write) {
2583 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002584 }
aliguori6d16c2f2009-01-22 16:59:11 +00002585
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002586 *plen = l;
2587 return bounce.buffer;
2588 }
2589
2590 base = xlat;
2591 raddr = memory_region_get_ram_addr(mr);
2592
2593 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002594 len -= l;
2595 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002596 done += l;
2597 if (len == 0) {
2598 break;
2599 }
2600
2601 l = len;
2602 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2603 if (this_mr != mr || xlat != base + done) {
2604 break;
2605 }
aliguori6d16c2f2009-01-22 16:59:11 +00002606 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002607
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002608 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002609 *plen = done;
2610 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002611}
2612
Avi Kivityac1970f2012-10-03 16:22:53 +02002613/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002614 * Will also mark the memory as dirty if is_write == 1. access_len gives
2615 * the amount of memory that was actually read or written by the caller.
2616 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002617void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2618 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002619{
2620 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002621 MemoryRegion *mr;
2622 ram_addr_t addr1;
2623
2624 mr = qemu_ram_addr_from_host(buffer, &addr1);
2625 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002626 if (is_write) {
Paolo Bonzini68868672014-07-21 16:45:18 +02002627 invalidate_and_set_dirty(addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002628 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002629 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002630 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002631 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002632 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002633 return;
2634 }
2635 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002636 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002637 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002638 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002639 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002640 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002641 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002642}
bellardd0ecd2a2006-04-23 17:14:48 +00002643
Avi Kivitya8170e52012-10-23 12:30:10 +02002644void *cpu_physical_memory_map(hwaddr addr,
2645 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002646 int is_write)
2647{
2648 return address_space_map(&address_space_memory, addr, plen, is_write);
2649}
2650
Avi Kivitya8170e52012-10-23 12:30:10 +02002651void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2652 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002653{
2654 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2655}
2656
bellard8df1cd02005-01-28 22:37:22 +00002657/* warning: addr must be aligned */
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002658static inline uint32_t ldl_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002659 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002660{
bellard8df1cd02005-01-28 22:37:22 +00002661 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002662 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002663 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002664 hwaddr l = 4;
2665 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002666
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002667 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002668 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002669 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002670 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002671#if defined(TARGET_WORDS_BIGENDIAN)
2672 if (endian == DEVICE_LITTLE_ENDIAN) {
2673 val = bswap32(val);
2674 }
2675#else
2676 if (endian == DEVICE_BIG_ENDIAN) {
2677 val = bswap32(val);
2678 }
2679#endif
bellard8df1cd02005-01-28 22:37:22 +00002680 } else {
2681 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002682 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002683 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002684 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002685 switch (endian) {
2686 case DEVICE_LITTLE_ENDIAN:
2687 val = ldl_le_p(ptr);
2688 break;
2689 case DEVICE_BIG_ENDIAN:
2690 val = ldl_be_p(ptr);
2691 break;
2692 default:
2693 val = ldl_p(ptr);
2694 break;
2695 }
bellard8df1cd02005-01-28 22:37:22 +00002696 }
2697 return val;
2698}
2699
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002700uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002701{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002702 return ldl_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002703}
2704
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002705uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002706{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002707 return ldl_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002708}
2709
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002710uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002711{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002712 return ldl_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002713}
2714
bellard84b7b8e2005-11-28 21:19:04 +00002715/* warning: addr must be aligned */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002716static inline uint64_t ldq_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002717 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002718{
bellard84b7b8e2005-11-28 21:19:04 +00002719 uint8_t *ptr;
2720 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002721 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002722 hwaddr l = 8;
2723 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002724
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002725 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002726 false);
2727 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002728 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002729 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002730#if defined(TARGET_WORDS_BIGENDIAN)
2731 if (endian == DEVICE_LITTLE_ENDIAN) {
2732 val = bswap64(val);
2733 }
2734#else
2735 if (endian == DEVICE_BIG_ENDIAN) {
2736 val = bswap64(val);
2737 }
2738#endif
bellard84b7b8e2005-11-28 21:19:04 +00002739 } else {
2740 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002741 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002742 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002743 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002744 switch (endian) {
2745 case DEVICE_LITTLE_ENDIAN:
2746 val = ldq_le_p(ptr);
2747 break;
2748 case DEVICE_BIG_ENDIAN:
2749 val = ldq_be_p(ptr);
2750 break;
2751 default:
2752 val = ldq_p(ptr);
2753 break;
2754 }
bellard84b7b8e2005-11-28 21:19:04 +00002755 }
2756 return val;
2757}
2758
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002759uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002760{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002761 return ldq_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002762}
2763
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002764uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002765{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002766 return ldq_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002767}
2768
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002769uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002770{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002771 return ldq_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002772}
2773
bellardaab33092005-10-30 20:48:42 +00002774/* XXX: optimize */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002775uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002776{
2777 uint8_t val;
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002778 address_space_rw(as, addr, &val, 1, 0);
bellardaab33092005-10-30 20:48:42 +00002779 return val;
2780}
2781
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002782/* warning: addr must be aligned */
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002783static inline uint32_t lduw_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002784 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002785{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002786 uint8_t *ptr;
2787 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002788 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002789 hwaddr l = 2;
2790 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002791
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002792 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002793 false);
2794 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002795 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002796 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002797#if defined(TARGET_WORDS_BIGENDIAN)
2798 if (endian == DEVICE_LITTLE_ENDIAN) {
2799 val = bswap16(val);
2800 }
2801#else
2802 if (endian == DEVICE_BIG_ENDIAN) {
2803 val = bswap16(val);
2804 }
2805#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002806 } else {
2807 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002808 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002809 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002810 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002811 switch (endian) {
2812 case DEVICE_LITTLE_ENDIAN:
2813 val = lduw_le_p(ptr);
2814 break;
2815 case DEVICE_BIG_ENDIAN:
2816 val = lduw_be_p(ptr);
2817 break;
2818 default:
2819 val = lduw_p(ptr);
2820 break;
2821 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002822 }
2823 return val;
bellardaab33092005-10-30 20:48:42 +00002824}
2825
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002826uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002827{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002828 return lduw_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002829}
2830
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002831uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002832{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002833 return lduw_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002834}
2835
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002836uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002837{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002838 return lduw_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002839}
2840
bellard8df1cd02005-01-28 22:37:22 +00002841/* warning: addr must be aligned. The ram page is not masked as dirty
2842 and the code inside is not invalidated. It is useful if the dirty
2843 bits are used to track modified PTEs */
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002844void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002845{
bellard8df1cd02005-01-28 22:37:22 +00002846 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002847 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002848 hwaddr l = 4;
2849 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002850
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002851 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002852 true);
2853 if (l < 4 || !memory_access_is_direct(mr, true)) {
2854 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002855 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002856 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002857 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002858 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002859
2860 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002861 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00002862 /* invalidate code */
2863 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2864 /* set dirty bit */
Paolo Bonzini68868672014-07-21 16:45:18 +02002865 cpu_physical_memory_set_dirty_range_nocode(addr1, 4);
aliguori74576192008-10-06 14:02:03 +00002866 }
2867 }
bellard8df1cd02005-01-28 22:37:22 +00002868 }
2869}
2870
2871/* warning: addr must be aligned */
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002872static inline void stl_phys_internal(AddressSpace *as,
2873 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002874 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002875{
bellard8df1cd02005-01-28 22:37:22 +00002876 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002877 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002878 hwaddr l = 4;
2879 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002880
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002881 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002882 true);
2883 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002884#if defined(TARGET_WORDS_BIGENDIAN)
2885 if (endian == DEVICE_LITTLE_ENDIAN) {
2886 val = bswap32(val);
2887 }
2888#else
2889 if (endian == DEVICE_BIG_ENDIAN) {
2890 val = bswap32(val);
2891 }
2892#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002893 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002894 } else {
bellard8df1cd02005-01-28 22:37:22 +00002895 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002896 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002897 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002898 switch (endian) {
2899 case DEVICE_LITTLE_ENDIAN:
2900 stl_le_p(ptr, val);
2901 break;
2902 case DEVICE_BIG_ENDIAN:
2903 stl_be_p(ptr, val);
2904 break;
2905 default:
2906 stl_p(ptr, val);
2907 break;
2908 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002909 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002910 }
2911}
2912
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002913void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002914{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002915 stl_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002916}
2917
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002918void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002919{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002920 stl_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002921}
2922
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002923void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002924{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002925 stl_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002926}
2927
bellardaab33092005-10-30 20:48:42 +00002928/* XXX: optimize */
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002929void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002930{
2931 uint8_t v = val;
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002932 address_space_rw(as, addr, &v, 1, 1);
bellardaab33092005-10-30 20:48:42 +00002933}
2934
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002935/* warning: addr must be aligned */
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002936static inline void stw_phys_internal(AddressSpace *as,
2937 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002938 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002939{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002940 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002941 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002942 hwaddr l = 2;
2943 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002944
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002945 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002946 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002947#if defined(TARGET_WORDS_BIGENDIAN)
2948 if (endian == DEVICE_LITTLE_ENDIAN) {
2949 val = bswap16(val);
2950 }
2951#else
2952 if (endian == DEVICE_BIG_ENDIAN) {
2953 val = bswap16(val);
2954 }
2955#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002956 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002957 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002958 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002959 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002960 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002961 switch (endian) {
2962 case DEVICE_LITTLE_ENDIAN:
2963 stw_le_p(ptr, val);
2964 break;
2965 case DEVICE_BIG_ENDIAN:
2966 stw_be_p(ptr, val);
2967 break;
2968 default:
2969 stw_p(ptr, val);
2970 break;
2971 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002972 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002973 }
bellardaab33092005-10-30 20:48:42 +00002974}
2975
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002976void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002977{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002978 stw_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002979}
2980
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002981void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002982{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002983 stw_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002984}
2985
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002986void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002987{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002988 stw_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002989}
2990
bellardaab33092005-10-30 20:48:42 +00002991/* XXX: optimize */
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002992void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002993{
2994 val = tswap64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002995 address_space_rw(as, addr, (void *) &val, 8, 1);
bellardaab33092005-10-30 20:48:42 +00002996}
2997
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002998void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002999{
3000 val = cpu_to_le64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003001 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003002}
3003
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003004void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003005{
3006 val = cpu_to_be64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003007 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003008}
3009
aliguori5e2972f2009-03-28 17:51:36 +00003010/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003011int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003012 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003013{
3014 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003015 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003016 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003017
3018 while (len > 0) {
3019 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02003020 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00003021 /* if no physical page mapped, return an error */
3022 if (phys_addr == -1)
3023 return -1;
3024 l = (page + TARGET_PAGE_SIZE) - addr;
3025 if (l > len)
3026 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003027 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003028 if (is_write) {
3029 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
3030 } else {
3031 address_space_rw(cpu->as, phys_addr, buf, l, 0);
3032 }
bellard13eb76e2004-01-24 15:23:36 +00003033 len -= l;
3034 buf += l;
3035 addr += l;
3036 }
3037 return 0;
3038}
Paul Brooka68fe892010-03-01 00:08:59 +00003039#endif
bellard13eb76e2004-01-24 15:23:36 +00003040
Blue Swirl8e4a4242013-01-06 18:30:17 +00003041/*
3042 * A helper function for the _utterly broken_ virtio device model to find out if
3043 * it's running on a big endian machine. Don't do this at home kids!
3044 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003045bool target_words_bigendian(void);
3046bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003047{
3048#if defined(TARGET_WORDS_BIGENDIAN)
3049 return true;
3050#else
3051 return false;
3052#endif
3053}
3054
Wen Congyang76f35532012-05-07 12:04:18 +08003055#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003056bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003057{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003058 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003059 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08003060
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003061 mr = address_space_translate(&address_space_memory,
3062 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003063
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003064 return !(memory_region_is_ram(mr) ||
3065 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08003066}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003067
3068void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
3069{
3070 RAMBlock *block;
3071
Mike Day0dc3f442013-09-05 14:41:35 -04003072 rcu_read_lock();
3073 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02003074 func(block->host, block->offset, block->used_length, opaque);
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003075 }
Mike Day0dc3f442013-09-05 14:41:35 -04003076 rcu_read_unlock();
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003077}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003078#endif