blob: 950fea410e89b504327201e163ebcfd3f49733a4 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010031#endif
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060032#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010033#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010034#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020035#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010036#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010037#include "qemu/timer.h"
38#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020039#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010041#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010042#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000043#if defined(CONFIG_USER_ONLY)
44#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010045#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010046#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010047#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000048#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010049#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040050#include "qemu/rcu_queue.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000052#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000053
Paolo Bonzini022c62c2012-12-17 18:19:49 +010054#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020055#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020056
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020057#include "qemu/range.h"
58
blueswir1db7b5422007-05-26 17:36:03 +000059//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000060
pbrook99773bd2006-04-16 15:14:59 +000061#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040062/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
63 * are protected by the ramlist lock.
64 */
Mike Day0d53d9f2015-01-21 13:45:24 +010065RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030066
67static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030068static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030069
Avi Kivityf6790af2012-10-02 20:13:51 +020070AddressSpace address_space_io;
71AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020072
Paolo Bonzini0844e002013-05-24 14:37:28 +020073MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020074static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020075
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080076/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
77#define RAM_PREALLOC (1 << 0)
78
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080079/* RAM is mmap-ed with MAP_SHARED */
80#define RAM_SHARED (1 << 1)
81
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020082/* Only a portion of RAM (used_length) is actually used, and migrated.
83 * This used_length size can change across reboots.
84 */
85#define RAM_RESIZEABLE (1 << 2)
86
pbrooke2eef172008-06-08 01:09:01 +000087#endif
bellard9fa3e852004-01-04 18:06:42 +000088
Andreas Färberbdc44642013-06-24 23:50:24 +020089struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000090/* current CPU in the current thread. It is only valid inside
91 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020092DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000093/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000094 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000095 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010096int use_icount;
bellard6a00d602005-11-21 23:25:50 +000097
pbrooke2eef172008-06-08 01:09:01 +000098#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020099
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200100typedef struct PhysPageEntry PhysPageEntry;
101
102struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200103 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200104 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200105 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200106 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200107};
108
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200109#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
110
Paolo Bonzini03f49952013-11-07 17:14:36 +0100111/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100112#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100113
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200114#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100115#define P_L2_SIZE (1 << P_L2_BITS)
116
117#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
118
119typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200120
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200121typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100122 struct rcu_head rcu;
123
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200124 unsigned sections_nb;
125 unsigned sections_nb_alloc;
126 unsigned nodes_nb;
127 unsigned nodes_nb_alloc;
128 Node *nodes;
129 MemoryRegionSection *sections;
130} PhysPageMap;
131
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200132struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100133 struct rcu_head rcu;
134
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200135 /* This is a multi-level map on the physical address space.
136 * The bottom level has pointers to MemoryRegionSections.
137 */
138 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200139 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200140 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200141};
142
Jan Kiszka90260c62013-05-26 21:46:51 +0200143#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
144typedef struct subpage_t {
145 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200146 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200147 hwaddr base;
148 uint16_t sub_section[TARGET_PAGE_SIZE];
149} subpage_t;
150
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200151#define PHYS_SECTION_UNASSIGNED 0
152#define PHYS_SECTION_NOTDIRTY 1
153#define PHYS_SECTION_ROM 2
154#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200155
pbrooke2eef172008-06-08 01:09:01 +0000156static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300157static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000158static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000159
Avi Kivity1ec9b902012-01-02 12:47:48 +0200160static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000161#endif
bellard54936002003-05-13 00:25:15 +0000162
Paul Brook6d9a1302010-02-28 23:55:53 +0000163#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200164
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200165static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200166{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200167 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
168 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
169 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
170 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200171 }
172}
173
Paolo Bonzinidb946042015-05-21 15:12:29 +0200174static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200175{
176 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200177 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200178 PhysPageEntry e;
179 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200180
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200181 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200182 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200183 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200184 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200185
186 e.skip = leaf ? 0 : 1;
187 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100188 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200189 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200190 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200191 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200192}
193
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200194static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
195 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200196 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200197{
198 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100199 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200200
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200201 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200202 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200203 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200204 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100205 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200206
Paolo Bonzini03f49952013-11-07 17:14:36 +0100207 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200208 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200209 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200210 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200211 *index += step;
212 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200213 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200214 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200215 }
216 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200217 }
218}
219
Avi Kivityac1970f2012-10-03 16:22:53 +0200220static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200221 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200222 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000223{
Avi Kivity29990972012-02-13 20:21:20 +0200224 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200225 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000226
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200227 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000228}
229
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200230/* Compact a non leaf page entry. Simply detect that the entry has a single child,
231 * and update our entry so we can skip it and go directly to the destination.
232 */
233static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
234{
235 unsigned valid_ptr = P_L2_SIZE;
236 int valid = 0;
237 PhysPageEntry *p;
238 int i;
239
240 if (lp->ptr == PHYS_MAP_NODE_NIL) {
241 return;
242 }
243
244 p = nodes[lp->ptr];
245 for (i = 0; i < P_L2_SIZE; i++) {
246 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
247 continue;
248 }
249
250 valid_ptr = i;
251 valid++;
252 if (p[i].skip) {
253 phys_page_compact(&p[i], nodes, compacted);
254 }
255 }
256
257 /* We can only compress if there's only one child. */
258 if (valid != 1) {
259 return;
260 }
261
262 assert(valid_ptr < P_L2_SIZE);
263
264 /* Don't compress if it won't fit in the # of bits we have. */
265 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
266 return;
267 }
268
269 lp->ptr = p[valid_ptr].ptr;
270 if (!p[valid_ptr].skip) {
271 /* If our only child is a leaf, make this a leaf. */
272 /* By design, we should have made this node a leaf to begin with so we
273 * should never reach here.
274 * But since it's so simple to handle this, let's do it just in case we
275 * change this rule.
276 */
277 lp->skip = 0;
278 } else {
279 lp->skip += p[valid_ptr].skip;
280 }
281}
282
283static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
284{
285 DECLARE_BITMAP(compacted, nodes_nb);
286
287 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200288 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200289 }
290}
291
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200292static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200293 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000294{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200295 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200296 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200297 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200298
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200299 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200300 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200301 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200302 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200303 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100304 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200305 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200306
307 if (sections[lp.ptr].size.hi ||
308 range_covers_byte(sections[lp.ptr].offset_within_address_space,
309 sections[lp.ptr].size.lo, addr)) {
310 return &sections[lp.ptr];
311 } else {
312 return &sections[PHYS_SECTION_UNASSIGNED];
313 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200314}
315
Blue Swirle5548612012-04-21 13:08:33 +0000316bool memory_region_is_unassigned(MemoryRegion *mr)
317{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200318 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000319 && mr != &io_mem_watch;
320}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200321
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100322/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200323static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200324 hwaddr addr,
325 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200326{
Jan Kiszka90260c62013-05-26 21:46:51 +0200327 MemoryRegionSection *section;
328 subpage_t *subpage;
329
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200330 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200331 if (resolve_subpage && section->mr->subpage) {
332 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200333 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200334 }
335 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200336}
337
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100338/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200339static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200340address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200341 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200342{
343 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100344 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200345
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200346 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200347 /* Compute offset within MemoryRegionSection */
348 addr -= section->offset_within_address_space;
349
350 /* Compute offset within MemoryRegion */
351 *xlat = addr + section->offset_within_region;
352
353 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100354 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200355 return section;
356}
Jan Kiszka90260c62013-05-26 21:46:51 +0200357
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100358static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
359{
360 if (memory_region_is_ram(mr)) {
361 return !(is_write && mr->readonly);
362 }
363 if (memory_region_is_romd(mr)) {
364 return !is_write;
365 }
366
367 return false;
368}
369
Paolo Bonzini41063e12015-03-18 14:21:43 +0100370/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200371MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
372 hwaddr *xlat, hwaddr *plen,
373 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200374{
Avi Kivity30951152012-10-30 13:47:46 +0200375 IOMMUTLBEntry iotlb;
376 MemoryRegionSection *section;
377 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200378
379 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100380 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
381 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200382 mr = section->mr;
383
384 if (!mr->iommu_ops) {
385 break;
386 }
387
Le Tan8d7b8cb2014-08-16 13:55:37 +0800388 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200389 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
390 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700391 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200392 if (!(iotlb.perm & (1 << is_write))) {
393 mr = &io_mem_unassigned;
394 break;
395 }
396
397 as = iotlb.target_as;
398 }
399
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000400 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100401 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700402 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100403 }
404
Avi Kivity30951152012-10-30 13:47:46 +0200405 *xlat = addr;
406 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200407}
408
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100409/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200410MemoryRegionSection *
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200411address_space_translate_for_iotlb(CPUState *cpu, hwaddr addr,
412 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200413{
Avi Kivity30951152012-10-30 13:47:46 +0200414 MemoryRegionSection *section;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200415 section = address_space_translate_internal(cpu->memory_dispatch,
416 addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200417
418 assert(!section->mr->iommu_ops);
419 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200420}
bellard9fa3e852004-01-04 18:06:42 +0000421#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000422
Andreas Färberb170fce2013-01-20 20:23:22 +0100423#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000424
Juan Quintelae59fb372009-09-29 22:48:21 +0200425static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200426{
Andreas Färber259186a2013-01-17 18:51:17 +0100427 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200428
aurel323098dba2009-03-07 21:28:24 +0000429 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
430 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100431 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100432 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000433
434 return 0;
435}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200436
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400437static int cpu_common_pre_load(void *opaque)
438{
439 CPUState *cpu = opaque;
440
Paolo Bonziniadee6422014-12-19 12:53:14 +0100441 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400442
443 return 0;
444}
445
446static bool cpu_common_exception_index_needed(void *opaque)
447{
448 CPUState *cpu = opaque;
449
Paolo Bonziniadee6422014-12-19 12:53:14 +0100450 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400451}
452
453static const VMStateDescription vmstate_cpu_common_exception_index = {
454 .name = "cpu_common/exception_index",
455 .version_id = 1,
456 .minimum_version_id = 1,
457 .fields = (VMStateField[]) {
458 VMSTATE_INT32(exception_index, CPUState),
459 VMSTATE_END_OF_LIST()
460 }
461};
462
Andreas Färber1a1562f2013-06-17 04:09:11 +0200463const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200464 .name = "cpu_common",
465 .version_id = 1,
466 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400467 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200468 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200469 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100470 VMSTATE_UINT32(halted, CPUState),
471 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200472 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400473 },
474 .subsections = (VMStateSubsection[]) {
475 {
476 .vmsd = &vmstate_cpu_common_exception_index,
477 .needed = cpu_common_exception_index_needed,
478 } , {
479 /* empty */
480 }
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200481 }
482};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200483
pbrook9656f322008-07-01 20:01:19 +0000484#endif
485
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100486CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400487{
Andreas Färberbdc44642013-06-24 23:50:24 +0200488 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400489
Andreas Färberbdc44642013-06-24 23:50:24 +0200490 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100491 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200492 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100493 }
Glauber Costa950f1472009-06-09 12:15:18 -0400494 }
495
Andreas Färberbdc44642013-06-24 23:50:24 +0200496 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400497}
498
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000499#if !defined(CONFIG_USER_ONLY)
500void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
501{
502 /* We only support one address space per cpu at the moment. */
503 assert(cpu->as == as);
504
505 if (cpu->tcg_as_listener) {
506 memory_listener_unregister(cpu->tcg_as_listener);
507 } else {
508 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
509 }
510 cpu->tcg_as_listener->commit = tcg_commit;
511 memory_listener_register(cpu->tcg_as_listener, as);
512}
513#endif
514
Andreas Färber9349b4f2012-03-14 01:38:32 +0100515void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000516{
Andreas Färber9f09e182012-05-03 06:59:07 +0200517 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100518 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200519 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000520 int cpu_index;
521
pbrookc2764712009-03-07 15:24:59 +0000522#if defined(CONFIG_USER_ONLY)
523 cpu_list_lock();
524#endif
bellard6a00d602005-11-21 23:25:50 +0000525 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200526 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000527 cpu_index++;
528 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100529 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100530 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200531 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200532 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100533#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000534 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200535 cpu->thread_id = qemu_get_thread_id();
Paolo Bonzinicba70542015-03-09 15:28:37 +0100536 cpu_reload_memory_map(cpu);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100537#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200538 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000539#if defined(CONFIG_USER_ONLY)
540 cpu_list_unlock();
541#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200542 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
543 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
544 }
pbrookb3c77242008-06-30 16:31:04 +0000545#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600546 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000547 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100548 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200549 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000550#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100551 if (cc->vmsd != NULL) {
552 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
553 }
bellardfd6ce8f2003-05-14 19:00:11 +0000554}
555
Paul Brook94df27f2010-02-28 23:47:45 +0000556#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200557static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000558{
559 tb_invalidate_phys_page_range(pc, pc + 1, 0);
560}
561#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200562static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400563{
Max Filippove8262a12013-09-27 22:29:17 +0400564 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
565 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000566 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100567 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400568 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400569}
bellardc27004e2005-01-03 23:35:10 +0000570#endif
bellardd720b932004-04-25 17:57:43 +0000571
Paul Brookc527ee82010-03-01 03:31:14 +0000572#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200573void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000574
575{
576}
577
Peter Maydell3ee887e2014-09-12 14:06:48 +0100578int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
579 int flags)
580{
581 return -ENOSYS;
582}
583
584void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
585{
586}
587
Andreas Färber75a34032013-09-02 16:57:02 +0200588int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000589 int flags, CPUWatchpoint **watchpoint)
590{
591 return -ENOSYS;
592}
593#else
pbrook6658ffb2007-03-16 23:58:11 +0000594/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200595int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000596 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000597{
aliguoric0ce9982008-11-25 22:13:57 +0000598 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000599
Peter Maydell05068c02014-09-12 14:06:48 +0100600 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700601 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200602 error_report("tried to set invalid watchpoint at %"
603 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000604 return -EINVAL;
605 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500606 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000607
aliguoria1d1bb32008-11-18 20:07:32 +0000608 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100609 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000610 wp->flags = flags;
611
aliguori2dc9f412008-11-18 20:56:59 +0000612 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200613 if (flags & BP_GDB) {
614 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
615 } else {
616 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
617 }
aliguoria1d1bb32008-11-18 20:07:32 +0000618
Andreas Färber31b030d2013-09-04 01:29:02 +0200619 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000620
621 if (watchpoint)
622 *watchpoint = wp;
623 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000624}
625
aliguoria1d1bb32008-11-18 20:07:32 +0000626/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200627int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000628 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000629{
aliguoria1d1bb32008-11-18 20:07:32 +0000630 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000631
Andreas Färberff4700b2013-08-26 18:23:18 +0200632 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100633 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000634 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200635 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000636 return 0;
637 }
638 }
aliguoria1d1bb32008-11-18 20:07:32 +0000639 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000640}
641
aliguoria1d1bb32008-11-18 20:07:32 +0000642/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200643void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000644{
Andreas Färberff4700b2013-08-26 18:23:18 +0200645 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000646
Andreas Färber31b030d2013-09-04 01:29:02 +0200647 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000648
Anthony Liguori7267c092011-08-20 22:09:37 -0500649 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000650}
651
aliguoria1d1bb32008-11-18 20:07:32 +0000652/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200653void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000654{
aliguoric0ce9982008-11-25 22:13:57 +0000655 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000656
Andreas Färberff4700b2013-08-26 18:23:18 +0200657 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200658 if (wp->flags & mask) {
659 cpu_watchpoint_remove_by_ref(cpu, wp);
660 }
aliguoric0ce9982008-11-25 22:13:57 +0000661 }
aliguoria1d1bb32008-11-18 20:07:32 +0000662}
Peter Maydell05068c02014-09-12 14:06:48 +0100663
664/* Return true if this watchpoint address matches the specified
665 * access (ie the address range covered by the watchpoint overlaps
666 * partially or completely with the address range covered by the
667 * access).
668 */
669static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
670 vaddr addr,
671 vaddr len)
672{
673 /* We know the lengths are non-zero, but a little caution is
674 * required to avoid errors in the case where the range ends
675 * exactly at the top of the address space and so addr + len
676 * wraps round to zero.
677 */
678 vaddr wpend = wp->vaddr + wp->len - 1;
679 vaddr addrend = addr + len - 1;
680
681 return !(addr > wpend || wp->vaddr > addrend);
682}
683
Paul Brookc527ee82010-03-01 03:31:14 +0000684#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000685
686/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200687int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000688 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000689{
aliguoric0ce9982008-11-25 22:13:57 +0000690 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000691
Anthony Liguori7267c092011-08-20 22:09:37 -0500692 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000693
694 bp->pc = pc;
695 bp->flags = flags;
696
aliguori2dc9f412008-11-18 20:56:59 +0000697 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200698 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200699 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200700 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200701 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200702 }
aliguoria1d1bb32008-11-18 20:07:32 +0000703
Andreas Färberf0c3c502013-08-26 21:22:53 +0200704 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000705
Andreas Färber00b941e2013-06-29 18:55:54 +0200706 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000707 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200708 }
aliguoria1d1bb32008-11-18 20:07:32 +0000709 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000710}
711
712/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200713int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000714{
aliguoria1d1bb32008-11-18 20:07:32 +0000715 CPUBreakpoint *bp;
716
Andreas Färberf0c3c502013-08-26 21:22:53 +0200717 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000718 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200719 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000720 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000721 }
bellard4c3a88a2003-07-26 12:06:08 +0000722 }
aliguoria1d1bb32008-11-18 20:07:32 +0000723 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000724}
725
aliguoria1d1bb32008-11-18 20:07:32 +0000726/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200727void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000728{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200729 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
730
731 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000732
Anthony Liguori7267c092011-08-20 22:09:37 -0500733 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000734}
735
736/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200737void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000738{
aliguoric0ce9982008-11-25 22:13:57 +0000739 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000740
Andreas Färberf0c3c502013-08-26 21:22:53 +0200741 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200742 if (bp->flags & mask) {
743 cpu_breakpoint_remove_by_ref(cpu, bp);
744 }
aliguoric0ce9982008-11-25 22:13:57 +0000745 }
bellard4c3a88a2003-07-26 12:06:08 +0000746}
747
bellardc33a3462003-07-29 20:50:33 +0000748/* enable or disable single step mode. EXCP_DEBUG is returned by the
749 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200750void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000751{
Andreas Färbered2803d2013-06-21 20:20:45 +0200752 if (cpu->singlestep_enabled != enabled) {
753 cpu->singlestep_enabled = enabled;
754 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200755 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200756 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100757 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000758 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200759 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000760 tb_flush(env);
761 }
bellardc33a3462003-07-29 20:50:33 +0000762 }
bellardc33a3462003-07-29 20:50:33 +0000763}
764
Andreas Färbera47dddd2013-09-03 17:38:47 +0200765void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000766{
767 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000768 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000769
770 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000771 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000772 fprintf(stderr, "qemu: fatal: ");
773 vfprintf(stderr, fmt, ap);
774 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200775 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000776 if (qemu_log_enabled()) {
777 qemu_log("qemu: fatal: ");
778 qemu_log_vprintf(fmt, ap2);
779 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200780 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000781 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000782 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000783 }
pbrook493ae1f2007-11-23 16:53:59 +0000784 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000785 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200786#if defined(CONFIG_USER_ONLY)
787 {
788 struct sigaction act;
789 sigfillset(&act.sa_mask);
790 act.sa_handler = SIG_DFL;
791 sigaction(SIGABRT, &act, NULL);
792 }
793#endif
bellard75012672003-06-21 13:11:07 +0000794 abort();
795}
796
bellard01243112004-01-04 15:48:17 +0000797#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400798/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200799static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
800{
801 RAMBlock *block;
802
Paolo Bonzini43771532013-09-09 17:58:40 +0200803 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200804 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200805 goto found;
806 }
Mike Day0dc3f442013-09-05 14:41:35 -0400807 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200808 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200809 goto found;
810 }
811 }
812
813 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
814 abort();
815
816found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200817 /* It is safe to write mru_block outside the iothread lock. This
818 * is what happens:
819 *
820 * mru_block = xxx
821 * rcu_read_unlock()
822 * xxx removed from list
823 * rcu_read_lock()
824 * read mru_block
825 * mru_block = NULL;
826 * call_rcu(reclaim_ramblock, xxx);
827 * rcu_read_unlock()
828 *
829 * atomic_rcu_set is not needed here. The block was already published
830 * when it was placed into the list. Here we're just making an extra
831 * copy of the pointer.
832 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200833 ram_list.mru_block = block;
834 return block;
835}
836
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200837static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000838{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200839 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200840 RAMBlock *block;
841 ram_addr_t end;
842
843 end = TARGET_PAGE_ALIGN(start + length);
844 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000845
Mike Day0dc3f442013-09-05 14:41:35 -0400846 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200847 block = qemu_get_ram_block(start);
848 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200849 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000850 cpu_tlb_reset_dirty_all(start1, length);
Mike Day0dc3f442013-09-05 14:41:35 -0400851 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200852}
853
854/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200855void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200856 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200857{
Juan Quintelad24981d2012-05-22 00:42:40 +0200858 if (length == 0)
859 return;
Michael S. Tsirkinc8d6f662014-11-17 17:54:07 +0200860 cpu_physical_memory_clear_dirty_range_type(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200861
862 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200863 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200864 }
bellard1ccde1c2004-02-06 19:46:14 +0000865}
866
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100867/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +0200868hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200869 MemoryRegionSection *section,
870 target_ulong vaddr,
871 hwaddr paddr, hwaddr xlat,
872 int prot,
873 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000874{
Avi Kivitya8170e52012-10-23 12:30:10 +0200875 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000876 CPUWatchpoint *wp;
877
Blue Swirlcc5bea62012-04-14 14:56:48 +0000878 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000879 /* Normal RAM. */
880 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200881 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000882 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200883 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000884 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200885 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000886 }
887 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100888 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200889 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000890 }
891
892 /* Make accesses to pages with watchpoints go via the
893 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200894 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100895 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +0000896 /* Avoid trapping reads of pages with a write breakpoint. */
897 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200898 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000899 *address |= TLB_MMIO;
900 break;
901 }
902 }
903 }
904
905 return iotlb;
906}
bellard9fa3e852004-01-04 18:06:42 +0000907#endif /* defined(CONFIG_USER_ONLY) */
908
pbrooke2eef172008-06-08 01:09:01 +0000909#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000910
Anthony Liguoric227f092009-10-01 16:12:16 -0500911static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200912 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200913static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200914
Igor Mammedova2b257d2014-10-31 16:38:37 +0000915static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
916 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200917
918/*
919 * Set a custom physical guest memory alloator.
920 * Accelerators with unusual needs may need this. Hopefully, we can
921 * get rid of it eventually.
922 */
Igor Mammedova2b257d2014-10-31 16:38:37 +0000923void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +0200924{
925 phys_mem_alloc = alloc;
926}
927
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200928static uint16_t phys_section_add(PhysPageMap *map,
929 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200930{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200931 /* The physical section number is ORed with a page-aligned
932 * pointer to produce the iotlb entries. Thus it should
933 * never overflow into the page-aligned value.
934 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200935 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200936
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200937 if (map->sections_nb == map->sections_nb_alloc) {
938 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
939 map->sections = g_renew(MemoryRegionSection, map->sections,
940 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200941 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200942 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200943 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200944 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200945}
946
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200947static void phys_section_destroy(MemoryRegion *mr)
948{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200949 memory_region_unref(mr);
950
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200951 if (mr->subpage) {
952 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -0700953 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200954 g_free(subpage);
955 }
956}
957
Paolo Bonzini60926662013-05-29 12:30:26 +0200958static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200959{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200960 while (map->sections_nb > 0) {
961 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200962 phys_section_destroy(section->mr);
963 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200964 g_free(map->sections);
965 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200966}
967
Avi Kivityac1970f2012-10-03 16:22:53 +0200968static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200969{
970 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200971 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200972 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200973 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200974 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200975 MemoryRegionSection subsection = {
976 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200977 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200978 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200979 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200980
Avi Kivityf3705d52012-03-08 16:16:34 +0200981 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200982
Avi Kivityf3705d52012-03-08 16:16:34 +0200983 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200984 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +0100985 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200986 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200987 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200988 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200989 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200990 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200991 }
992 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200993 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200994 subpage_register(subpage, start, end,
995 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200996}
997
998
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200999static void register_multipage(AddressSpaceDispatch *d,
1000 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001001{
Avi Kivitya8170e52012-10-23 12:30:10 +02001002 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001003 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001004 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1005 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001006
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001007 assert(num_pages);
1008 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001009}
1010
Avi Kivityac1970f2012-10-03 16:22:53 +02001011static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001012{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001013 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001014 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001015 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001016 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001017
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001018 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1019 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1020 - now.offset_within_address_space;
1021
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001022 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001023 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001024 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001025 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001026 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001027 while (int128_ne(remain.size, now.size)) {
1028 remain.size = int128_sub(remain.size, now.size);
1029 remain.offset_within_address_space += int128_get64(now.size);
1030 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001031 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001032 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001033 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001034 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001035 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001036 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001037 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001038 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001039 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001040 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001041 }
1042}
1043
Sheng Yang62a27442010-01-26 19:21:16 +08001044void qemu_flush_coalesced_mmio_buffer(void)
1045{
1046 if (kvm_enabled())
1047 kvm_flush_coalesced_mmio_buffer();
1048}
1049
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001050void qemu_mutex_lock_ramlist(void)
1051{
1052 qemu_mutex_lock(&ram_list.mutex);
1053}
1054
1055void qemu_mutex_unlock_ramlist(void)
1056{
1057 qemu_mutex_unlock(&ram_list.mutex);
1058}
1059
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001060#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001061
1062#include <sys/vfs.h>
1063
1064#define HUGETLBFS_MAGIC 0x958458f6
1065
Hu Taofc7a5802014-09-09 13:28:01 +08001066static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001067{
1068 struct statfs fs;
1069 int ret;
1070
1071 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001072 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001073 } while (ret != 0 && errno == EINTR);
1074
1075 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001076 error_setg_errno(errp, errno, "failed to get page size of file %s",
1077 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001078 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001079 }
1080
1081 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001082 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001083
1084 return fs.f_bsize;
1085}
1086
Alex Williamson04b16652010-07-02 11:13:17 -06001087static void *file_ram_alloc(RAMBlock *block,
1088 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001089 const char *path,
1090 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001091{
1092 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001093 char *sanitized_name;
1094 char *c;
Hu Tao557529d2014-09-09 13:28:00 +08001095 void *area = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001096 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001097 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001098 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001099
Hu Taofc7a5802014-09-09 13:28:01 +08001100 hpagesize = gethugepagesize(path, &local_err);
1101 if (local_err) {
1102 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001103 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001104 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001105 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001106
1107 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001108 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1109 "or larger than huge page size 0x%" PRIx64,
1110 memory, hpagesize);
1111 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001112 }
1113
1114 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001115 error_setg(errp,
1116 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001117 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001118 }
1119
Peter Feiner8ca761f2013-03-04 13:54:25 -05001120 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Peter Crosthwaite83234bf2014-08-14 23:54:29 -07001121 sanitized_name = g_strdup(memory_region_name(block->mr));
Peter Feiner8ca761f2013-03-04 13:54:25 -05001122 for (c = sanitized_name; *c != '\0'; c++) {
1123 if (*c == '/')
1124 *c = '_';
1125 }
1126
1127 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1128 sanitized_name);
1129 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001130
1131 fd = mkstemp(filename);
1132 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001133 error_setg_errno(errp, errno,
1134 "unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001135 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001136 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001137 }
1138 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001139 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001140
1141 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1142
1143 /*
1144 * ftruncate is not supported by hugetlbfs in older
1145 * hosts, so don't bother bailing out on errors.
1146 * If anything goes wrong with it under other filesystems,
1147 * mmap will fail.
1148 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001149 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001150 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001151 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001152
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001153 area = mmap(0, memory, PROT_READ | PROT_WRITE,
1154 (block->flags & RAM_SHARED ? MAP_SHARED : MAP_PRIVATE),
1155 fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001156 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001157 error_setg_errno(errp, errno,
1158 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001159 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001160 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001161 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001162
1163 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001164 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001165 }
1166
Alex Williamson04b16652010-07-02 11:13:17 -06001167 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001168 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001169
1170error:
1171 if (mem_prealloc) {
Gonglei81b07352015-02-25 12:22:31 +08001172 error_report("%s", error_get_pretty(*errp));
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001173 exit(1);
1174 }
1175 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001176}
1177#endif
1178
Mike Day0dc3f442013-09-05 14:41:35 -04001179/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001180static ram_addr_t find_ram_offset(ram_addr_t size)
1181{
Alex Williamson04b16652010-07-02 11:13:17 -06001182 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001183 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001184
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001185 assert(size != 0); /* it would hand out same offset multiple times */
1186
Mike Day0dc3f442013-09-05 14:41:35 -04001187 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001188 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001189 }
Alex Williamson04b16652010-07-02 11:13:17 -06001190
Mike Day0dc3f442013-09-05 14:41:35 -04001191 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001192 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001193
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001194 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001195
Mike Day0dc3f442013-09-05 14:41:35 -04001196 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001197 if (next_block->offset >= end) {
1198 next = MIN(next, next_block->offset);
1199 }
1200 }
1201 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001202 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001203 mingap = next - end;
1204 }
1205 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001206
1207 if (offset == RAM_ADDR_MAX) {
1208 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1209 (uint64_t)size);
1210 abort();
1211 }
1212
Alex Williamson04b16652010-07-02 11:13:17 -06001213 return offset;
1214}
1215
Juan Quintela652d7ec2012-07-20 10:37:54 +02001216ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001217{
Alex Williamsond17b5282010-06-25 11:08:38 -06001218 RAMBlock *block;
1219 ram_addr_t last = 0;
1220
Mike Day0dc3f442013-09-05 14:41:35 -04001221 rcu_read_lock();
1222 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001223 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001224 }
Mike Day0dc3f442013-09-05 14:41:35 -04001225 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001226 return last;
1227}
1228
Jason Baronddb97f12012-08-02 15:44:16 -04001229static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1230{
1231 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001232
1233 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001234 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001235 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1236 if (ret) {
1237 perror("qemu_madvise");
1238 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1239 "but dump_guest_core=off specified\n");
1240 }
1241 }
1242}
1243
Mike Day0dc3f442013-09-05 14:41:35 -04001244/* Called within an RCU critical section, or while the ramlist lock
1245 * is held.
1246 */
Hu Tao20cfe882014-04-02 15:13:26 +08001247static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001248{
Hu Tao20cfe882014-04-02 15:13:26 +08001249 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001250
Mike Day0dc3f442013-09-05 14:41:35 -04001251 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001252 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001253 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001254 }
1255 }
Hu Tao20cfe882014-04-02 15:13:26 +08001256
1257 return NULL;
1258}
1259
Mike Dayae3a7042013-09-05 14:41:35 -04001260/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001261void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1262{
Mike Dayae3a7042013-09-05 14:41:35 -04001263 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001264
Mike Day0dc3f442013-09-05 14:41:35 -04001265 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001266 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001267 assert(new_block);
1268 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001269
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001270 if (dev) {
1271 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001272 if (id) {
1273 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001274 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001275 }
1276 }
1277 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1278
Mike Day0dc3f442013-09-05 14:41:35 -04001279 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001280 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001281 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1282 new_block->idstr);
1283 abort();
1284 }
1285 }
Mike Day0dc3f442013-09-05 14:41:35 -04001286 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001287}
1288
Mike Dayae3a7042013-09-05 14:41:35 -04001289/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001290void qemu_ram_unset_idstr(ram_addr_t addr)
1291{
Mike Dayae3a7042013-09-05 14:41:35 -04001292 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001293
Mike Dayae3a7042013-09-05 14:41:35 -04001294 /* FIXME: arch_init.c assumes that this is not called throughout
1295 * migration. Ignore the problem since hot-unplug during migration
1296 * does not work anyway.
1297 */
1298
Mike Day0dc3f442013-09-05 14:41:35 -04001299 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001300 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001301 if (block) {
1302 memset(block->idstr, 0, sizeof(block->idstr));
1303 }
Mike Day0dc3f442013-09-05 14:41:35 -04001304 rcu_read_unlock();
Hu Tao20cfe882014-04-02 15:13:26 +08001305}
1306
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001307static int memory_try_enable_merging(void *addr, size_t len)
1308{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001309 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001310 /* disabled by the user */
1311 return 0;
1312 }
1313
1314 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1315}
1316
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001317/* Only legal before guest might have detected the memory size: e.g. on
1318 * incoming migration, or right after reset.
1319 *
1320 * As memory core doesn't know how is memory accessed, it is up to
1321 * resize callback to update device state and/or add assertions to detect
1322 * misuse, if necessary.
1323 */
1324int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1325{
1326 RAMBlock *block = find_ram_block(base);
1327
1328 assert(block);
1329
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001330 newsize = TARGET_PAGE_ALIGN(newsize);
1331
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001332 if (block->used_length == newsize) {
1333 return 0;
1334 }
1335
1336 if (!(block->flags & RAM_RESIZEABLE)) {
1337 error_setg_errno(errp, EINVAL,
1338 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1339 " in != 0x" RAM_ADDR_FMT, block->idstr,
1340 newsize, block->used_length);
1341 return -EINVAL;
1342 }
1343
1344 if (block->max_length < newsize) {
1345 error_setg_errno(errp, EINVAL,
1346 "Length too large: %s: 0x" RAM_ADDR_FMT
1347 " > 0x" RAM_ADDR_FMT, block->idstr,
1348 newsize, block->max_length);
1349 return -EINVAL;
1350 }
1351
1352 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1353 block->used_length = newsize;
1354 cpu_physical_memory_set_dirty_range(block->offset, block->used_length);
1355 memory_region_set_size(block->mr, newsize);
1356 if (block->resized) {
1357 block->resized(block->idstr, newsize, block->host);
1358 }
1359 return 0;
1360}
1361
Hu Taoef701d72014-09-09 13:27:54 +08001362static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001363{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001364 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001365 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001366 ram_addr_t old_ram_size, new_ram_size;
1367
1368 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001369
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001370 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001371 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001372
1373 if (!new_block->host) {
1374 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001375 xen_ram_alloc(new_block->offset, new_block->max_length,
1376 new_block->mr);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001377 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001378 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001379 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001380 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001381 error_setg_errno(errp, errno,
1382 "cannot set up guest memory '%s'",
1383 memory_region_name(new_block->mr));
1384 qemu_mutex_unlock_ramlist();
1385 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001386 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001387 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001388 }
1389 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001390
Mike Day0d53d9f2015-01-21 13:45:24 +01001391 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1392 * QLIST (which has an RCU-friendly variant) does not have insertion at
1393 * tail, so save the last element in last_block.
1394 */
Mike Day0dc3f442013-09-05 14:41:35 -04001395 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001396 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001397 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001398 break;
1399 }
1400 }
1401 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001402 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001403 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001404 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001405 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001406 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001407 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001408 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001409
Mike Day0dc3f442013-09-05 14:41:35 -04001410 /* Write list before version */
1411 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001412 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001413 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001414
Juan Quintela2152f5c2013-10-08 13:52:02 +02001415 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1416
1417 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001418 int i;
Mike Dayae3a7042013-09-05 14:41:35 -04001419
1420 /* ram_list.dirty_memory[] is protected by the iothread lock. */
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001421 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1422 ram_list.dirty_memory[i] =
1423 bitmap_zero_extend(ram_list.dirty_memory[i],
1424 old_ram_size, new_ram_size);
1425 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001426 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001427 cpu_physical_memory_set_dirty_range(new_block->offset,
1428 new_block->used_length);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001429
Paolo Bonzinia904c912015-01-21 16:18:35 +01001430 if (new_block->host) {
1431 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1432 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1433 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1434 if (kvm_enabled()) {
1435 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1436 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001437 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001438
1439 return new_block->offset;
1440}
1441
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001442#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001443ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001444 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001445 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001446{
1447 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001448 ram_addr_t addr;
1449 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001450
1451 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001452 error_setg(errp, "-mem-path not supported with Xen");
1453 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001454 }
1455
1456 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1457 /*
1458 * file_ram_alloc() needs to allocate just like
1459 * phys_mem_alloc, but we haven't bothered to provide
1460 * a hook there.
1461 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001462 error_setg(errp,
1463 "-mem-path not supported with this accelerator");
1464 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001465 }
1466
1467 size = TARGET_PAGE_ALIGN(size);
1468 new_block = g_malloc0(sizeof(*new_block));
1469 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001470 new_block->used_length = size;
1471 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001472 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001473 new_block->host = file_ram_alloc(new_block, size,
1474 mem_path, errp);
1475 if (!new_block->host) {
1476 g_free(new_block);
1477 return -1;
1478 }
1479
Hu Taoef701d72014-09-09 13:27:54 +08001480 addr = ram_block_add(new_block, &local_err);
1481 if (local_err) {
1482 g_free(new_block);
1483 error_propagate(errp, local_err);
1484 return -1;
1485 }
1486 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001487}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001488#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001489
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001490static
1491ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1492 void (*resized)(const char*,
1493 uint64_t length,
1494 void *host),
1495 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001496 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001497{
1498 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001499 ram_addr_t addr;
1500 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001501
1502 size = TARGET_PAGE_ALIGN(size);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001503 max_size = TARGET_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001504 new_block = g_malloc0(sizeof(*new_block));
1505 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001506 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001507 new_block->used_length = size;
1508 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001509 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001510 new_block->fd = -1;
1511 new_block->host = host;
1512 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001513 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001514 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001515 if (resizeable) {
1516 new_block->flags |= RAM_RESIZEABLE;
1517 }
Hu Taoef701d72014-09-09 13:27:54 +08001518 addr = ram_block_add(new_block, &local_err);
1519 if (local_err) {
1520 g_free(new_block);
1521 error_propagate(errp, local_err);
1522 return -1;
1523 }
1524 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001525}
1526
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001527ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1528 MemoryRegion *mr, Error **errp)
1529{
1530 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1531}
1532
Hu Taoef701d72014-09-09 13:27:54 +08001533ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001534{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001535 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1536}
1537
1538ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1539 void (*resized)(const char*,
1540 uint64_t length,
1541 void *host),
1542 MemoryRegion *mr, Error **errp)
1543{
1544 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001545}
bellarde9a1ab12007-02-08 23:08:38 +00001546
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001547void qemu_ram_free_from_ptr(ram_addr_t addr)
1548{
1549 RAMBlock *block;
1550
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001551 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001552 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001553 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001554 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001555 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001556 /* Write list before version */
1557 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001558 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001559 g_free_rcu(block, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001560 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001561 }
1562 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001563 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001564}
1565
Paolo Bonzini43771532013-09-09 17:58:40 +02001566static void reclaim_ramblock(RAMBlock *block)
1567{
1568 if (block->flags & RAM_PREALLOC) {
1569 ;
1570 } else if (xen_enabled()) {
1571 xen_invalidate_map_cache_entry(block->host);
1572#ifndef _WIN32
1573 } else if (block->fd >= 0) {
1574 munmap(block->host, block->max_length);
1575 close(block->fd);
1576#endif
1577 } else {
1578 qemu_anon_ram_free(block->host, block->max_length);
1579 }
1580 g_free(block);
1581}
1582
Anthony Liguoric227f092009-10-01 16:12:16 -05001583void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001584{
Alex Williamson04b16652010-07-02 11:13:17 -06001585 RAMBlock *block;
1586
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001587 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001588 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001589 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001590 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001591 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001592 /* Write list before version */
1593 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001594 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001595 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001596 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001597 }
1598 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001599 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001600}
1601
Huang Yingcd19cfa2011-03-02 08:56:19 +01001602#ifndef _WIN32
1603void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1604{
1605 RAMBlock *block;
1606 ram_addr_t offset;
1607 int flags;
1608 void *area, *vaddr;
1609
Mike Day0dc3f442013-09-05 14:41:35 -04001610 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001611 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001612 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001613 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001614 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001615 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001616 } else if (xen_enabled()) {
1617 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001618 } else {
1619 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001620 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001621 flags |= (block->flags & RAM_SHARED ?
1622 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001623 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1624 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001625 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001626 /*
1627 * Remap needs to match alloc. Accelerators that
1628 * set phys_mem_alloc never remap. If they did,
1629 * we'd need a remap hook here.
1630 */
1631 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1632
Huang Yingcd19cfa2011-03-02 08:56:19 +01001633 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1634 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1635 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001636 }
1637 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001638 fprintf(stderr, "Could not remap addr: "
1639 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001640 length, addr);
1641 exit(1);
1642 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001643 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001644 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001645 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001646 }
1647 }
1648}
1649#endif /* !_WIN32 */
1650
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001651int qemu_get_ram_fd(ram_addr_t addr)
1652{
Mike Dayae3a7042013-09-05 14:41:35 -04001653 RAMBlock *block;
1654 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001655
Mike Day0dc3f442013-09-05 14:41:35 -04001656 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001657 block = qemu_get_ram_block(addr);
1658 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001659 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001660 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001661}
1662
Damjan Marion3fd74b82014-06-26 23:01:32 +02001663void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1664{
Mike Dayae3a7042013-09-05 14:41:35 -04001665 RAMBlock *block;
1666 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001667
Mike Day0dc3f442013-09-05 14:41:35 -04001668 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001669 block = qemu_get_ram_block(addr);
1670 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001671 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001672 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001673}
1674
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001675/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001676 * This should not be used for general purpose DMA. Use address_space_map
1677 * or address_space_rw instead. For local memory (e.g. video ram) that the
1678 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001679 *
1680 * By the time this function returns, the returned pointer is not protected
1681 * by RCU anymore. If the caller is not within an RCU critical section and
1682 * does not hold the iothread lock, it must have other means of protecting the
1683 * pointer, such as a reference to the region that includes the incoming
1684 * ram_addr_t.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001685 */
1686void *qemu_get_ram_ptr(ram_addr_t addr)
1687{
Mike Dayae3a7042013-09-05 14:41:35 -04001688 RAMBlock *block;
1689 void *ptr;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001690
Mike Day0dc3f442013-09-05 14:41:35 -04001691 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001692 block = qemu_get_ram_block(addr);
1693
1694 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001695 /* We need to check if the requested address is in the RAM
1696 * because we don't want to map the entire memory in QEMU.
1697 * In that case just map until the end of the page.
1698 */
1699 if (block->offset == 0) {
Mike Dayae3a7042013-09-05 14:41:35 -04001700 ptr = xen_map_cache(addr, 0, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001701 goto unlock;
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001702 }
Mike Dayae3a7042013-09-05 14:41:35 -04001703
1704 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001705 }
Mike Dayae3a7042013-09-05 14:41:35 -04001706 ptr = ramblock_ptr(block, addr - block->offset);
1707
Mike Day0dc3f442013-09-05 14:41:35 -04001708unlock:
1709 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001710 return ptr;
pbrookdc828ca2009-04-09 22:21:07 +00001711}
1712
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001713/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001714 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001715 *
1716 * By the time this function returns, the returned pointer is not protected
1717 * by RCU anymore. If the caller is not within an RCU critical section and
1718 * does not hold the iothread lock, it must have other means of protecting the
1719 * pointer, such as a reference to the region that includes the incoming
1720 * ram_addr_t.
Mike Dayae3a7042013-09-05 14:41:35 -04001721 */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001722static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001723{
Mike Dayae3a7042013-09-05 14:41:35 -04001724 void *ptr;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001725 if (*size == 0) {
1726 return NULL;
1727 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001728 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001729 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001730 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001731 RAMBlock *block;
Mike Day0dc3f442013-09-05 14:41:35 -04001732 rcu_read_lock();
1733 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001734 if (addr - block->offset < block->max_length) {
1735 if (addr - block->offset + *size > block->max_length)
1736 *size = block->max_length - addr + block->offset;
Mike Dayae3a7042013-09-05 14:41:35 -04001737 ptr = ramblock_ptr(block, addr - block->offset);
Mike Day0dc3f442013-09-05 14:41:35 -04001738 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001739 return ptr;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001740 }
1741 }
1742
1743 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1744 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001745 }
1746}
1747
Paolo Bonzini7443b432013-06-03 12:44:02 +02001748/* Some of the softmmu routines need to translate from a host pointer
Mike Dayae3a7042013-09-05 14:41:35 -04001749 * (typically a TLB entry) back to a ram offset.
1750 *
1751 * By the time this function returns, the returned pointer is not protected
1752 * by RCU anymore. If the caller is not within an RCU critical section and
1753 * does not hold the iothread lock, it must have other means of protecting the
1754 * pointer, such as a reference to the region that includes the incoming
1755 * ram_addr_t.
1756 */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001757MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001758{
pbrook94a6b542009-04-11 17:15:54 +00001759 RAMBlock *block;
1760 uint8_t *host = ptr;
Mike Dayae3a7042013-09-05 14:41:35 -04001761 MemoryRegion *mr;
pbrook94a6b542009-04-11 17:15:54 +00001762
Jan Kiszka868bb332011-06-21 22:59:09 +02001763 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001764 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001765 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Mike Dayae3a7042013-09-05 14:41:35 -04001766 mr = qemu_get_ram_block(*ram_addr)->mr;
Mike Day0dc3f442013-09-05 14:41:35 -04001767 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001768 return mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001769 }
1770
Mike Day0dc3f442013-09-05 14:41:35 -04001771 rcu_read_lock();
1772 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001773 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001774 goto found;
1775 }
1776
Mike Day0dc3f442013-09-05 14:41:35 -04001777 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001778 /* This case append when the block is not mapped. */
1779 if (block->host == NULL) {
1780 continue;
1781 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001782 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001783 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001784 }
pbrook94a6b542009-04-11 17:15:54 +00001785 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001786
Mike Day0dc3f442013-09-05 14:41:35 -04001787 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001788 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001789
1790found:
1791 *ram_addr = block->offset + (host - block->host);
Mike Dayae3a7042013-09-05 14:41:35 -04001792 mr = block->mr;
Mike Day0dc3f442013-09-05 14:41:35 -04001793 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001794 return mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001795}
Alex Williamsonf471a172010-06-11 11:11:42 -06001796
Avi Kivitya8170e52012-10-23 12:30:10 +02001797static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001798 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001799{
Juan Quintela52159192013-10-08 12:44:04 +02001800 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001801 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001802 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001803 switch (size) {
1804 case 1:
1805 stb_p(qemu_get_ram_ptr(ram_addr), val);
1806 break;
1807 case 2:
1808 stw_p(qemu_get_ram_ptr(ram_addr), val);
1809 break;
1810 case 4:
1811 stl_p(qemu_get_ram_ptr(ram_addr), val);
1812 break;
1813 default:
1814 abort();
1815 }
Paolo Bonzini68868672014-07-21 16:45:18 +02001816 cpu_physical_memory_set_dirty_range_nocode(ram_addr, size);
bellardf23db162005-08-21 19:12:28 +00001817 /* we remove the notdirty callback only if the code has been
1818 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001819 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001820 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001821 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001822 }
bellard1ccde1c2004-02-06 19:46:14 +00001823}
1824
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001825static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1826 unsigned size, bool is_write)
1827{
1828 return is_write;
1829}
1830
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001831static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001832 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001833 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001834 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001835};
1836
pbrook0f459d12008-06-09 00:20:13 +00001837/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01001838static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001839{
Andreas Färber93afead2013-08-26 03:41:01 +02001840 CPUState *cpu = current_cpu;
1841 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001842 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001843 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001844 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001845 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001846
Andreas Färberff4700b2013-08-26 18:23:18 +02001847 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001848 /* We re-entered the check after replacing the TB. Now raise
1849 * the debug interrupt so that is will trigger after the
1850 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001851 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001852 return;
1853 }
Andreas Färber93afead2013-08-26 03:41:01 +02001854 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001855 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001856 if (cpu_watchpoint_address_matches(wp, vaddr, len)
1857 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01001858 if (flags == BP_MEM_READ) {
1859 wp->flags |= BP_WATCHPOINT_HIT_READ;
1860 } else {
1861 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
1862 }
1863 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01001864 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02001865 if (!cpu->watchpoint_hit) {
1866 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001867 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001868 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001869 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001870 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001871 } else {
1872 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001873 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001874 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001875 }
aliguori06d55cc2008-11-18 20:24:06 +00001876 }
aliguori6e140f22008-11-18 20:37:55 +00001877 } else {
1878 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001879 }
1880 }
1881}
1882
pbrook6658ffb2007-03-16 23:58:11 +00001883/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1884 so these check for a hit then pass through to the normal out-of-line
1885 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01001886static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
1887 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00001888{
Peter Maydell66b9b432015-04-26 16:49:24 +01001889 MemTxResult res;
1890 uint64_t data;
pbrook6658ffb2007-03-16 23:58:11 +00001891
Peter Maydell66b9b432015-04-26 16:49:24 +01001892 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001893 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001894 case 1:
Peter Maydell66b9b432015-04-26 16:49:24 +01001895 data = address_space_ldub(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04001896 break;
1897 case 2:
Peter Maydell66b9b432015-04-26 16:49:24 +01001898 data = address_space_lduw(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04001899 break;
1900 case 4:
Peter Maydell66b9b432015-04-26 16:49:24 +01001901 data = address_space_ldl(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04001902 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001903 default: abort();
1904 }
Peter Maydell66b9b432015-04-26 16:49:24 +01001905 *pdata = data;
1906 return res;
1907}
1908
1909static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
1910 uint64_t val, unsigned size,
1911 MemTxAttrs attrs)
1912{
1913 MemTxResult res;
1914
1915 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
1916 switch (size) {
1917 case 1:
1918 address_space_stb(&address_space_memory, addr, val, attrs, &res);
1919 break;
1920 case 2:
1921 address_space_stw(&address_space_memory, addr, val, attrs, &res);
1922 break;
1923 case 4:
1924 address_space_stl(&address_space_memory, addr, val, attrs, &res);
1925 break;
1926 default: abort();
1927 }
1928 return res;
pbrook6658ffb2007-03-16 23:58:11 +00001929}
1930
Avi Kivity1ec9b902012-01-02 12:47:48 +02001931static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01001932 .read_with_attrs = watch_mem_read,
1933 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001934 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001935};
pbrook6658ffb2007-03-16 23:58:11 +00001936
Peter Maydellf25a49e2015-04-26 16:49:24 +01001937static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
1938 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00001939{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001940 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001941 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01001942 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001943
blueswir1db7b5422007-05-26 17:36:03 +00001944#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001945 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001946 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001947#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01001948 res = address_space_read(subpage->as, addr + subpage->base,
1949 attrs, buf, len);
1950 if (res) {
1951 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01001952 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001953 switch (len) {
1954 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01001955 *data = ldub_p(buf);
1956 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001957 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01001958 *data = lduw_p(buf);
1959 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001960 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01001961 *data = ldl_p(buf);
1962 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001963 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01001964 *data = ldq_p(buf);
1965 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001966 default:
1967 abort();
1968 }
blueswir1db7b5422007-05-26 17:36:03 +00001969}
1970
Peter Maydellf25a49e2015-04-26 16:49:24 +01001971static MemTxResult subpage_write(void *opaque, hwaddr addr,
1972 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00001973{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001974 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001975 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001976
blueswir1db7b5422007-05-26 17:36:03 +00001977#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001978 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001979 " value %"PRIx64"\n",
1980 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001981#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001982 switch (len) {
1983 case 1:
1984 stb_p(buf, value);
1985 break;
1986 case 2:
1987 stw_p(buf, value);
1988 break;
1989 case 4:
1990 stl_p(buf, value);
1991 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001992 case 8:
1993 stq_p(buf, value);
1994 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001995 default:
1996 abort();
1997 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01001998 return address_space_write(subpage->as, addr + subpage->base,
1999 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002000}
2001
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002002static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002003 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002004{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002005 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002006#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002007 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002008 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002009#endif
2010
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002011 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002012 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002013}
2014
Avi Kivity70c68e42012-01-02 12:32:48 +02002015static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002016 .read_with_attrs = subpage_read,
2017 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002018 .impl.min_access_size = 1,
2019 .impl.max_access_size = 8,
2020 .valid.min_access_size = 1,
2021 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002022 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002023 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002024};
2025
Anthony Liguoric227f092009-10-01 16:12:16 -05002026static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002027 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002028{
2029 int idx, eidx;
2030
2031 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2032 return -1;
2033 idx = SUBPAGE_IDX(start);
2034 eidx = SUBPAGE_IDX(end);
2035#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002036 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2037 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002038#endif
blueswir1db7b5422007-05-26 17:36:03 +00002039 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002040 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002041 }
2042
2043 return 0;
2044}
2045
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002046static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002047{
Anthony Liguoric227f092009-10-01 16:12:16 -05002048 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002049
Anthony Liguori7267c092011-08-20 22:09:37 -05002050 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002051
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002052 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002053 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002054 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002055 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002056 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002057#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002058 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2059 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002060#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002061 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002062
2063 return mmio;
2064}
2065
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002066static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2067 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002068{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002069 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002070 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002071 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002072 .mr = mr,
2073 .offset_within_address_space = 0,
2074 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002075 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002076 };
2077
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002078 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002079}
2080
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002081MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02002082{
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002083 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->memory_dispatch);
2084 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002085
2086 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002087}
2088
Avi Kivitye9179ce2009-06-14 11:38:52 +03002089static void io_mem_init(void)
2090{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002091 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002092 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002093 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002094 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002095 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002096 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002097 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002098}
2099
Avi Kivityac1970f2012-10-03 16:22:53 +02002100static void mem_begin(MemoryListener *listener)
2101{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002102 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002103 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2104 uint16_t n;
2105
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002106 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002107 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002108 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002109 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002110 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002111 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002112 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002113 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002114
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002115 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002116 d->as = as;
2117 as->next_dispatch = d;
2118}
2119
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002120static void address_space_dispatch_free(AddressSpaceDispatch *d)
2121{
2122 phys_sections_free(&d->map);
2123 g_free(d);
2124}
2125
Paolo Bonzini00752702013-05-29 12:13:54 +02002126static void mem_commit(MemoryListener *listener)
2127{
2128 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002129 AddressSpaceDispatch *cur = as->dispatch;
2130 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002131
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002132 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002133
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002134 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002135 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002136 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002137 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002138}
2139
Avi Kivity1d711482012-10-02 18:54:45 +02002140static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002141{
Andreas Färber182735e2013-05-29 22:29:20 +02002142 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02002143
2144 /* since each CPU stores ram addresses in its TLB cache, we must
2145 reset the modified entries */
2146 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02002147 CPU_FOREACH(cpu) {
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01002148 /* FIXME: Disentangle the cpu.h circular files deps so we can
2149 directly get the right CPU from listener. */
2150 if (cpu->tcg_as_listener != listener) {
2151 continue;
2152 }
Paolo Bonzini76e5c762015-01-15 12:46:47 +01002153 cpu_reload_memory_map(cpu);
Avi Kivity117712c2012-02-12 21:23:17 +02002154 }
Avi Kivity50c1e142012-02-08 21:36:02 +02002155}
2156
Avi Kivityac1970f2012-10-03 16:22:53 +02002157void address_space_init_dispatch(AddressSpace *as)
2158{
Paolo Bonzini00752702013-05-29 12:13:54 +02002159 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002160 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002161 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002162 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002163 .region_add = mem_add,
2164 .region_nop = mem_add,
2165 .priority = 0,
2166 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002167 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002168}
2169
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002170void address_space_unregister(AddressSpace *as)
2171{
2172 memory_listener_unregister(&as->dispatch_listener);
2173}
2174
Avi Kivity83f3c252012-10-07 12:59:55 +02002175void address_space_destroy_dispatch(AddressSpace *as)
2176{
2177 AddressSpaceDispatch *d = as->dispatch;
2178
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002179 atomic_rcu_set(&as->dispatch, NULL);
2180 if (d) {
2181 call_rcu(d, address_space_dispatch_free, rcu);
2182 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002183}
2184
Avi Kivity62152b82011-07-26 14:26:14 +03002185static void memory_map_init(void)
2186{
Anthony Liguori7267c092011-08-20 22:09:37 -05002187 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002188
Paolo Bonzini57271d62013-11-07 17:14:37 +01002189 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002190 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002191
Anthony Liguori7267c092011-08-20 22:09:37 -05002192 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002193 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2194 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002195 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002196}
2197
2198MemoryRegion *get_system_memory(void)
2199{
2200 return system_memory;
2201}
2202
Avi Kivity309cb472011-08-08 16:09:03 +03002203MemoryRegion *get_system_io(void)
2204{
2205 return system_io;
2206}
2207
pbrooke2eef172008-06-08 01:09:01 +00002208#endif /* !defined(CONFIG_USER_ONLY) */
2209
bellard13eb76e2004-01-24 15:23:36 +00002210/* physical memory access (slow version, mainly for debug) */
2211#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002212int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002213 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002214{
2215 int l, flags;
2216 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002217 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002218
2219 while (len > 0) {
2220 page = addr & TARGET_PAGE_MASK;
2221 l = (page + TARGET_PAGE_SIZE) - addr;
2222 if (l > len)
2223 l = len;
2224 flags = page_get_flags(page);
2225 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002226 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002227 if (is_write) {
2228 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002229 return -1;
bellard579a97f2007-11-11 14:26:47 +00002230 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002231 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002232 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002233 memcpy(p, buf, l);
2234 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002235 } else {
2236 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002237 return -1;
bellard579a97f2007-11-11 14:26:47 +00002238 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002239 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002240 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002241 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002242 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002243 }
2244 len -= l;
2245 buf += l;
2246 addr += l;
2247 }
Paul Brooka68fe892010-03-01 00:08:59 +00002248 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002249}
bellard8df1cd02005-01-28 22:37:22 +00002250
bellard13eb76e2004-01-24 15:23:36 +00002251#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002252
Paolo Bonzini845b6212015-03-23 11:45:53 +01002253static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002254 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002255{
Peter Maydellf874bf92014-11-16 19:44:21 +00002256 if (cpu_physical_memory_range_includes_clean(addr, length)) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01002257 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
2258 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
2259 tb_invalidate_phys_range(addr, addr + length, 0);
2260 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2261 }
2262 if (dirty_log_mask) {
2263 cpu_physical_memory_set_dirty_range_nocode(addr, length);
2264 }
Paolo Bonzini49dfcec2015-03-23 11:35:19 +01002265 } else {
2266 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002267 }
2268}
2269
Richard Henderson23326162013-07-08 14:55:59 -07002270static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002271{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002272 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002273
2274 /* Regions are assumed to support 1-4 byte accesses unless
2275 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002276 if (access_size_max == 0) {
2277 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002278 }
Richard Henderson23326162013-07-08 14:55:59 -07002279
2280 /* Bound the maximum access by the alignment of the address. */
2281 if (!mr->ops->impl.unaligned) {
2282 unsigned align_size_max = addr & -addr;
2283 if (align_size_max != 0 && align_size_max < access_size_max) {
2284 access_size_max = align_size_max;
2285 }
2286 }
2287
2288 /* Don't attempt accesses larger than the maximum. */
2289 if (l > access_size_max) {
2290 l = access_size_max;
2291 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02002292 if (l & (l - 1)) {
2293 l = 1 << (qemu_fls(l) - 1);
2294 }
Richard Henderson23326162013-07-08 14:55:59 -07002295
2296 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002297}
2298
Peter Maydell5c9eb022015-04-26 16:49:24 +01002299MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2300 uint8_t *buf, int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002301{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002302 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002303 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002304 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002305 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002306 MemoryRegion *mr;
Peter Maydell3b643492015-04-26 16:49:23 +01002307 MemTxResult result = MEMTX_OK;
ths3b46e622007-09-17 08:09:54 +00002308
Paolo Bonzini41063e12015-03-18 14:21:43 +01002309 rcu_read_lock();
bellard13eb76e2004-01-24 15:23:36 +00002310 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002311 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002312 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002313
bellard13eb76e2004-01-24 15:23:36 +00002314 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002315 if (!memory_access_is_direct(mr, is_write)) {
2316 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002317 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002318 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002319 switch (l) {
2320 case 8:
2321 /* 64 bit write access */
2322 val = ldq_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002323 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2324 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002325 break;
2326 case 4:
bellard1c213d12005-09-03 10:49:04 +00002327 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002328 val = ldl_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002329 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2330 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002331 break;
2332 case 2:
bellard1c213d12005-09-03 10:49:04 +00002333 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002334 val = lduw_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002335 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2336 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002337 break;
2338 case 1:
bellard1c213d12005-09-03 10:49:04 +00002339 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002340 val = ldub_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002341 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2342 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002343 break;
2344 default:
2345 abort();
bellard13eb76e2004-01-24 15:23:36 +00002346 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002347 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002348 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002349 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002350 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002351 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002352 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002353 }
2354 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002355 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002356 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002357 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002358 switch (l) {
2359 case 8:
2360 /* 64 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002361 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2362 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002363 stq_p(buf, val);
2364 break;
2365 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002366 /* 32 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002367 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2368 attrs);
bellardc27004e2005-01-03 23:35:10 +00002369 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002370 break;
2371 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002372 /* 16 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002373 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2374 attrs);
bellardc27004e2005-01-03 23:35:10 +00002375 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002376 break;
2377 case 1:
bellard1c213d12005-09-03 10:49:04 +00002378 /* 8 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002379 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2380 attrs);
bellardc27004e2005-01-03 23:35:10 +00002381 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002382 break;
2383 default:
2384 abort();
bellard13eb76e2004-01-24 15:23:36 +00002385 }
2386 } else {
2387 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002388 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002389 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002390 }
2391 }
2392 len -= l;
2393 buf += l;
2394 addr += l;
2395 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002396 rcu_read_unlock();
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002397
Peter Maydell3b643492015-04-26 16:49:23 +01002398 return result;
bellard13eb76e2004-01-24 15:23:36 +00002399}
bellard8df1cd02005-01-28 22:37:22 +00002400
Peter Maydell5c9eb022015-04-26 16:49:24 +01002401MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2402 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002403{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002404 return address_space_rw(as, addr, attrs, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002405}
2406
Peter Maydell5c9eb022015-04-26 16:49:24 +01002407MemTxResult address_space_read(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2408 uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002409{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002410 return address_space_rw(as, addr, attrs, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002411}
2412
2413
Avi Kivitya8170e52012-10-23 12:30:10 +02002414void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002415 int len, int is_write)
2416{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002417 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2418 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002419}
2420
Alexander Graf582b55a2013-12-11 14:17:44 +01002421enum write_rom_type {
2422 WRITE_DATA,
2423 FLUSH_CACHE,
2424};
2425
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002426static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002427 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002428{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002429 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002430 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002431 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002432 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002433
Paolo Bonzini41063e12015-03-18 14:21:43 +01002434 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002435 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002436 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002437 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002438
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002439 if (!(memory_region_is_ram(mr) ||
2440 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002441 /* do nothing */
2442 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002443 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002444 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002445 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002446 switch (type) {
2447 case WRITE_DATA:
2448 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002449 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002450 break;
2451 case FLUSH_CACHE:
2452 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2453 break;
2454 }
bellardd0ecd2a2006-04-23 17:14:48 +00002455 }
2456 len -= l;
2457 buf += l;
2458 addr += l;
2459 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002460 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002461}
2462
Alexander Graf582b55a2013-12-11 14:17:44 +01002463/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002464void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002465 const uint8_t *buf, int len)
2466{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002467 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002468}
2469
2470void cpu_flush_icache_range(hwaddr start, int len)
2471{
2472 /*
2473 * This function should do the same thing as an icache flush that was
2474 * triggered from within the guest. For TCG we are always cache coherent,
2475 * so there is no need to flush anything. For KVM / Xen we need to flush
2476 * the host's instruction cache at least.
2477 */
2478 if (tcg_enabled()) {
2479 return;
2480 }
2481
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002482 cpu_physical_memory_write_rom_internal(&address_space_memory,
2483 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002484}
2485
aliguori6d16c2f2009-01-22 16:59:11 +00002486typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002487 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002488 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002489 hwaddr addr;
2490 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002491 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002492} BounceBuffer;
2493
2494static BounceBuffer bounce;
2495
aliguoriba223c22009-01-22 16:59:16 +00002496typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002497 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002498 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002499} MapClient;
2500
Fam Zheng38e047b2015-03-16 17:03:35 +08002501QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002502static QLIST_HEAD(map_client_list, MapClient) map_client_list
2503 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002504
Fam Zhenge95205e2015-03-16 17:03:37 +08002505static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002506{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002507 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002508 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002509}
2510
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002511static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002512{
2513 MapClient *client;
2514
Blue Swirl72cf2d42009-09-12 07:36:22 +00002515 while (!QLIST_EMPTY(&map_client_list)) {
2516 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002517 qemu_bh_schedule(client->bh);
2518 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002519 }
2520}
2521
Fam Zhenge95205e2015-03-16 17:03:37 +08002522void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002523{
2524 MapClient *client = g_malloc(sizeof(*client));
2525
Fam Zheng38e047b2015-03-16 17:03:35 +08002526 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002527 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002528 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002529 if (!atomic_read(&bounce.in_use)) {
2530 cpu_notify_map_clients_locked();
2531 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002532 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002533}
2534
Fam Zheng38e047b2015-03-16 17:03:35 +08002535void cpu_exec_init_all(void)
2536{
2537 qemu_mutex_init(&ram_list.mutex);
2538 memory_map_init();
2539 io_mem_init();
2540 qemu_mutex_init(&map_client_list_lock);
2541}
2542
Fam Zhenge95205e2015-03-16 17:03:37 +08002543void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002544{
Fam Zhenge95205e2015-03-16 17:03:37 +08002545 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002546
Fam Zhenge95205e2015-03-16 17:03:37 +08002547 qemu_mutex_lock(&map_client_list_lock);
2548 QLIST_FOREACH(client, &map_client_list, link) {
2549 if (client->bh == bh) {
2550 cpu_unregister_map_client_do(client);
2551 break;
2552 }
2553 }
2554 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002555}
2556
2557static void cpu_notify_map_clients(void)
2558{
Fam Zheng38e047b2015-03-16 17:03:35 +08002559 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002560 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002561 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002562}
2563
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002564bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2565{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002566 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002567 hwaddr l, xlat;
2568
Paolo Bonzini41063e12015-03-18 14:21:43 +01002569 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002570 while (len > 0) {
2571 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002572 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2573 if (!memory_access_is_direct(mr, is_write)) {
2574 l = memory_access_size(mr, l, addr);
2575 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002576 return false;
2577 }
2578 }
2579
2580 len -= l;
2581 addr += l;
2582 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002583 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002584 return true;
2585}
2586
aliguori6d16c2f2009-01-22 16:59:11 +00002587/* Map a physical memory region into a host virtual address.
2588 * May map a subset of the requested range, given by and returned in *plen.
2589 * May return NULL if resources needed to perform the mapping are exhausted.
2590 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002591 * Use cpu_register_map_client() to know when retrying the map operation is
2592 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002593 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002594void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002595 hwaddr addr,
2596 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002597 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002598{
Avi Kivitya8170e52012-10-23 12:30:10 +02002599 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002600 hwaddr done = 0;
2601 hwaddr l, xlat, base;
2602 MemoryRegion *mr, *this_mr;
2603 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002604
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002605 if (len == 0) {
2606 return NULL;
2607 }
aliguori6d16c2f2009-01-22 16:59:11 +00002608
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002609 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002610 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002611 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002612
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002613 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002614 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002615 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002616 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002617 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002618 /* Avoid unbounded allocations */
2619 l = MIN(l, TARGET_PAGE_SIZE);
2620 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002621 bounce.addr = addr;
2622 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002623
2624 memory_region_ref(mr);
2625 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002626 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002627 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2628 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002629 }
aliguori6d16c2f2009-01-22 16:59:11 +00002630
Paolo Bonzini41063e12015-03-18 14:21:43 +01002631 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002632 *plen = l;
2633 return bounce.buffer;
2634 }
2635
2636 base = xlat;
2637 raddr = memory_region_get_ram_addr(mr);
2638
2639 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002640 len -= l;
2641 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002642 done += l;
2643 if (len == 0) {
2644 break;
2645 }
2646
2647 l = len;
2648 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2649 if (this_mr != mr || xlat != base + done) {
2650 break;
2651 }
aliguori6d16c2f2009-01-22 16:59:11 +00002652 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002653
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002654 memory_region_ref(mr);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002655 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002656 *plen = done;
2657 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002658}
2659
Avi Kivityac1970f2012-10-03 16:22:53 +02002660/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002661 * Will also mark the memory as dirty if is_write == 1. access_len gives
2662 * the amount of memory that was actually read or written by the caller.
2663 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002664void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2665 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002666{
2667 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002668 MemoryRegion *mr;
2669 ram_addr_t addr1;
2670
2671 mr = qemu_ram_addr_from_host(buffer, &addr1);
2672 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002673 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01002674 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002675 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002676 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002677 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002678 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002679 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002680 return;
2681 }
2682 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002683 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
2684 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002685 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002686 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002687 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002688 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002689 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00002690 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002691}
bellardd0ecd2a2006-04-23 17:14:48 +00002692
Avi Kivitya8170e52012-10-23 12:30:10 +02002693void *cpu_physical_memory_map(hwaddr addr,
2694 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002695 int is_write)
2696{
2697 return address_space_map(&address_space_memory, addr, plen, is_write);
2698}
2699
Avi Kivitya8170e52012-10-23 12:30:10 +02002700void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2701 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002702{
2703 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2704}
2705
bellard8df1cd02005-01-28 22:37:22 +00002706/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002707static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
2708 MemTxAttrs attrs,
2709 MemTxResult *result,
2710 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002711{
bellard8df1cd02005-01-28 22:37:22 +00002712 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002713 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002714 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002715 hwaddr l = 4;
2716 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002717 MemTxResult r;
bellard8df1cd02005-01-28 22:37:22 +00002718
Paolo Bonzini41063e12015-03-18 14:21:43 +01002719 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002720 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002721 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002722 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01002723 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002724#if defined(TARGET_WORDS_BIGENDIAN)
2725 if (endian == DEVICE_LITTLE_ENDIAN) {
2726 val = bswap32(val);
2727 }
2728#else
2729 if (endian == DEVICE_BIG_ENDIAN) {
2730 val = bswap32(val);
2731 }
2732#endif
bellard8df1cd02005-01-28 22:37:22 +00002733 } else {
2734 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002735 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002736 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002737 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002738 switch (endian) {
2739 case DEVICE_LITTLE_ENDIAN:
2740 val = ldl_le_p(ptr);
2741 break;
2742 case DEVICE_BIG_ENDIAN:
2743 val = ldl_be_p(ptr);
2744 break;
2745 default:
2746 val = ldl_p(ptr);
2747 break;
2748 }
Peter Maydell50013112015-04-26 16:49:24 +01002749 r = MEMTX_OK;
2750 }
2751 if (result) {
2752 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00002753 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002754 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00002755 return val;
2756}
2757
Peter Maydell50013112015-04-26 16:49:24 +01002758uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
2759 MemTxAttrs attrs, MemTxResult *result)
2760{
2761 return address_space_ldl_internal(as, addr, attrs, result,
2762 DEVICE_NATIVE_ENDIAN);
2763}
2764
2765uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
2766 MemTxAttrs attrs, MemTxResult *result)
2767{
2768 return address_space_ldl_internal(as, addr, attrs, result,
2769 DEVICE_LITTLE_ENDIAN);
2770}
2771
2772uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
2773 MemTxAttrs attrs, MemTxResult *result)
2774{
2775 return address_space_ldl_internal(as, addr, attrs, result,
2776 DEVICE_BIG_ENDIAN);
2777}
2778
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002779uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002780{
Peter Maydell50013112015-04-26 16:49:24 +01002781 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002782}
2783
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002784uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002785{
Peter Maydell50013112015-04-26 16:49:24 +01002786 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002787}
2788
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002789uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002790{
Peter Maydell50013112015-04-26 16:49:24 +01002791 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002792}
2793
bellard84b7b8e2005-11-28 21:19:04 +00002794/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002795static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
2796 MemTxAttrs attrs,
2797 MemTxResult *result,
2798 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002799{
bellard84b7b8e2005-11-28 21:19:04 +00002800 uint8_t *ptr;
2801 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002802 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002803 hwaddr l = 8;
2804 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002805 MemTxResult r;
bellard84b7b8e2005-11-28 21:19:04 +00002806
Paolo Bonzini41063e12015-03-18 14:21:43 +01002807 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002808 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002809 false);
2810 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002811 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01002812 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002813#if defined(TARGET_WORDS_BIGENDIAN)
2814 if (endian == DEVICE_LITTLE_ENDIAN) {
2815 val = bswap64(val);
2816 }
2817#else
2818 if (endian == DEVICE_BIG_ENDIAN) {
2819 val = bswap64(val);
2820 }
2821#endif
bellard84b7b8e2005-11-28 21:19:04 +00002822 } else {
2823 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002824 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002825 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002826 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002827 switch (endian) {
2828 case DEVICE_LITTLE_ENDIAN:
2829 val = ldq_le_p(ptr);
2830 break;
2831 case DEVICE_BIG_ENDIAN:
2832 val = ldq_be_p(ptr);
2833 break;
2834 default:
2835 val = ldq_p(ptr);
2836 break;
2837 }
Peter Maydell50013112015-04-26 16:49:24 +01002838 r = MEMTX_OK;
2839 }
2840 if (result) {
2841 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00002842 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002843 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00002844 return val;
2845}
2846
Peter Maydell50013112015-04-26 16:49:24 +01002847uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
2848 MemTxAttrs attrs, MemTxResult *result)
2849{
2850 return address_space_ldq_internal(as, addr, attrs, result,
2851 DEVICE_NATIVE_ENDIAN);
2852}
2853
2854uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
2855 MemTxAttrs attrs, MemTxResult *result)
2856{
2857 return address_space_ldq_internal(as, addr, attrs, result,
2858 DEVICE_LITTLE_ENDIAN);
2859}
2860
2861uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
2862 MemTxAttrs attrs, MemTxResult *result)
2863{
2864 return address_space_ldq_internal(as, addr, attrs, result,
2865 DEVICE_BIG_ENDIAN);
2866}
2867
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002868uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002869{
Peter Maydell50013112015-04-26 16:49:24 +01002870 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002871}
2872
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002873uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002874{
Peter Maydell50013112015-04-26 16:49:24 +01002875 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002876}
2877
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002878uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002879{
Peter Maydell50013112015-04-26 16:49:24 +01002880 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002881}
2882
bellardaab33092005-10-30 20:48:42 +00002883/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01002884uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
2885 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00002886{
2887 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01002888 MemTxResult r;
2889
2890 r = address_space_rw(as, addr, attrs, &val, 1, 0);
2891 if (result) {
2892 *result = r;
2893 }
bellardaab33092005-10-30 20:48:42 +00002894 return val;
2895}
2896
Peter Maydell50013112015-04-26 16:49:24 +01002897uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
2898{
2899 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
2900}
2901
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002902/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002903static inline uint32_t address_space_lduw_internal(AddressSpace *as,
2904 hwaddr addr,
2905 MemTxAttrs attrs,
2906 MemTxResult *result,
2907 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002908{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002909 uint8_t *ptr;
2910 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002911 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002912 hwaddr l = 2;
2913 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002914 MemTxResult r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002915
Paolo Bonzini41063e12015-03-18 14:21:43 +01002916 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002917 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002918 false);
2919 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002920 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01002921 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002922#if defined(TARGET_WORDS_BIGENDIAN)
2923 if (endian == DEVICE_LITTLE_ENDIAN) {
2924 val = bswap16(val);
2925 }
2926#else
2927 if (endian == DEVICE_BIG_ENDIAN) {
2928 val = bswap16(val);
2929 }
2930#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002931 } else {
2932 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002933 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002934 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002935 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002936 switch (endian) {
2937 case DEVICE_LITTLE_ENDIAN:
2938 val = lduw_le_p(ptr);
2939 break;
2940 case DEVICE_BIG_ENDIAN:
2941 val = lduw_be_p(ptr);
2942 break;
2943 default:
2944 val = lduw_p(ptr);
2945 break;
2946 }
Peter Maydell50013112015-04-26 16:49:24 +01002947 r = MEMTX_OK;
2948 }
2949 if (result) {
2950 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002951 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002952 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002953 return val;
bellardaab33092005-10-30 20:48:42 +00002954}
2955
Peter Maydell50013112015-04-26 16:49:24 +01002956uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
2957 MemTxAttrs attrs, MemTxResult *result)
2958{
2959 return address_space_lduw_internal(as, addr, attrs, result,
2960 DEVICE_NATIVE_ENDIAN);
2961}
2962
2963uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
2964 MemTxAttrs attrs, MemTxResult *result)
2965{
2966 return address_space_lduw_internal(as, addr, attrs, result,
2967 DEVICE_LITTLE_ENDIAN);
2968}
2969
2970uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
2971 MemTxAttrs attrs, MemTxResult *result)
2972{
2973 return address_space_lduw_internal(as, addr, attrs, result,
2974 DEVICE_BIG_ENDIAN);
2975}
2976
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002977uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002978{
Peter Maydell50013112015-04-26 16:49:24 +01002979 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002980}
2981
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002982uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002983{
Peter Maydell50013112015-04-26 16:49:24 +01002984 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002985}
2986
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002987uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002988{
Peter Maydell50013112015-04-26 16:49:24 +01002989 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002990}
2991
bellard8df1cd02005-01-28 22:37:22 +00002992/* warning: addr must be aligned. The ram page is not masked as dirty
2993 and the code inside is not invalidated. It is useful if the dirty
2994 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01002995void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
2996 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00002997{
bellard8df1cd02005-01-28 22:37:22 +00002998 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002999 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003000 hwaddr l = 4;
3001 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003002 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003003 uint8_t dirty_log_mask;
bellard8df1cd02005-01-28 22:37:22 +00003004
Paolo Bonzini41063e12015-03-18 14:21:43 +01003005 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003006 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003007 true);
3008 if (l < 4 || !memory_access_is_direct(mr, true)) {
Peter Maydell50013112015-04-26 16:49:24 +01003009 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003010 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003011 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003012 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003013 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003014
Paolo Bonzini845b6212015-03-23 11:45:53 +01003015 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3016 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
3017 if (dirty_log_mask) {
3018 cpu_physical_memory_set_dirty_range_nocode(addr1, 4);
aliguori74576192008-10-06 14:02:03 +00003019 }
Peter Maydell50013112015-04-26 16:49:24 +01003020 r = MEMTX_OK;
3021 }
3022 if (result) {
3023 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003024 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003025 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003026}
3027
Peter Maydell50013112015-04-26 16:49:24 +01003028void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3029{
3030 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3031}
3032
bellard8df1cd02005-01-28 22:37:22 +00003033/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003034static inline void address_space_stl_internal(AddressSpace *as,
3035 hwaddr addr, uint32_t val,
3036 MemTxAttrs attrs,
3037 MemTxResult *result,
3038 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003039{
bellard8df1cd02005-01-28 22:37:22 +00003040 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003041 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003042 hwaddr l = 4;
3043 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003044 MemTxResult r;
bellard8df1cd02005-01-28 22:37:22 +00003045
Paolo Bonzini41063e12015-03-18 14:21:43 +01003046 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003047 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003048 true);
3049 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003050#if defined(TARGET_WORDS_BIGENDIAN)
3051 if (endian == DEVICE_LITTLE_ENDIAN) {
3052 val = bswap32(val);
3053 }
3054#else
3055 if (endian == DEVICE_BIG_ENDIAN) {
3056 val = bswap32(val);
3057 }
3058#endif
Peter Maydell50013112015-04-26 16:49:24 +01003059 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003060 } else {
bellard8df1cd02005-01-28 22:37:22 +00003061 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003062 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003063 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003064 switch (endian) {
3065 case DEVICE_LITTLE_ENDIAN:
3066 stl_le_p(ptr, val);
3067 break;
3068 case DEVICE_BIG_ENDIAN:
3069 stl_be_p(ptr, val);
3070 break;
3071 default:
3072 stl_p(ptr, val);
3073 break;
3074 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003075 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003076 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003077 }
Peter Maydell50013112015-04-26 16:49:24 +01003078 if (result) {
3079 *result = r;
3080 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003081 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003082}
3083
3084void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3085 MemTxAttrs attrs, MemTxResult *result)
3086{
3087 address_space_stl_internal(as, addr, val, attrs, result,
3088 DEVICE_NATIVE_ENDIAN);
3089}
3090
3091void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3092 MemTxAttrs attrs, MemTxResult *result)
3093{
3094 address_space_stl_internal(as, addr, val, attrs, result,
3095 DEVICE_LITTLE_ENDIAN);
3096}
3097
3098void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3099 MemTxAttrs attrs, MemTxResult *result)
3100{
3101 address_space_stl_internal(as, addr, val, attrs, result,
3102 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003103}
3104
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003105void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003106{
Peter Maydell50013112015-04-26 16:49:24 +01003107 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003108}
3109
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003110void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003111{
Peter Maydell50013112015-04-26 16:49:24 +01003112 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003113}
3114
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003115void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003116{
Peter Maydell50013112015-04-26 16:49:24 +01003117 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003118}
3119
bellardaab33092005-10-30 20:48:42 +00003120/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003121void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3122 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003123{
3124 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003125 MemTxResult r;
3126
3127 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3128 if (result) {
3129 *result = r;
3130 }
3131}
3132
3133void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3134{
3135 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003136}
3137
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003138/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003139static inline void address_space_stw_internal(AddressSpace *as,
3140 hwaddr addr, uint32_t val,
3141 MemTxAttrs attrs,
3142 MemTxResult *result,
3143 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003144{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003145 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003146 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003147 hwaddr l = 2;
3148 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003149 MemTxResult r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003150
Paolo Bonzini41063e12015-03-18 14:21:43 +01003151 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003152 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003153 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003154#if defined(TARGET_WORDS_BIGENDIAN)
3155 if (endian == DEVICE_LITTLE_ENDIAN) {
3156 val = bswap16(val);
3157 }
3158#else
3159 if (endian == DEVICE_BIG_ENDIAN) {
3160 val = bswap16(val);
3161 }
3162#endif
Peter Maydell50013112015-04-26 16:49:24 +01003163 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003164 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003165 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003166 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003167 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003168 switch (endian) {
3169 case DEVICE_LITTLE_ENDIAN:
3170 stw_le_p(ptr, val);
3171 break;
3172 case DEVICE_BIG_ENDIAN:
3173 stw_be_p(ptr, val);
3174 break;
3175 default:
3176 stw_p(ptr, val);
3177 break;
3178 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003179 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003180 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003181 }
Peter Maydell50013112015-04-26 16:49:24 +01003182 if (result) {
3183 *result = r;
3184 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003185 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003186}
3187
3188void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3189 MemTxAttrs attrs, MemTxResult *result)
3190{
3191 address_space_stw_internal(as, addr, val, attrs, result,
3192 DEVICE_NATIVE_ENDIAN);
3193}
3194
3195void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3196 MemTxAttrs attrs, MemTxResult *result)
3197{
3198 address_space_stw_internal(as, addr, val, attrs, result,
3199 DEVICE_LITTLE_ENDIAN);
3200}
3201
3202void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3203 MemTxAttrs attrs, MemTxResult *result)
3204{
3205 address_space_stw_internal(as, addr, val, attrs, result,
3206 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003207}
3208
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003209void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003210{
Peter Maydell50013112015-04-26 16:49:24 +01003211 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003212}
3213
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003214void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003215{
Peter Maydell50013112015-04-26 16:49:24 +01003216 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003217}
3218
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003219void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003220{
Peter Maydell50013112015-04-26 16:49:24 +01003221 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003222}
3223
bellardaab33092005-10-30 20:48:42 +00003224/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003225void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3226 MemTxAttrs attrs, MemTxResult *result)
3227{
3228 MemTxResult r;
3229 val = tswap64(val);
3230 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3231 if (result) {
3232 *result = r;
3233 }
3234}
3235
3236void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3237 MemTxAttrs attrs, MemTxResult *result)
3238{
3239 MemTxResult r;
3240 val = cpu_to_le64(val);
3241 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3242 if (result) {
3243 *result = r;
3244 }
3245}
3246void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3247 MemTxAttrs attrs, MemTxResult *result)
3248{
3249 MemTxResult r;
3250 val = cpu_to_be64(val);
3251 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3252 if (result) {
3253 *result = r;
3254 }
3255}
3256
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003257void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003258{
Peter Maydell50013112015-04-26 16:49:24 +01003259 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003260}
3261
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003262void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003263{
Peter Maydell50013112015-04-26 16:49:24 +01003264 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003265}
3266
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003267void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003268{
Peter Maydell50013112015-04-26 16:49:24 +01003269 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003270}
3271
aliguori5e2972f2009-03-28 17:51:36 +00003272/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003273int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003274 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003275{
3276 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003277 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003278 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003279
3280 while (len > 0) {
3281 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02003282 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00003283 /* if no physical page mapped, return an error */
3284 if (phys_addr == -1)
3285 return -1;
3286 l = (page + TARGET_PAGE_SIZE) - addr;
3287 if (l > len)
3288 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003289 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003290 if (is_write) {
3291 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
3292 } else {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003293 address_space_rw(cpu->as, phys_addr, MEMTXATTRS_UNSPECIFIED,
3294 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003295 }
bellard13eb76e2004-01-24 15:23:36 +00003296 len -= l;
3297 buf += l;
3298 addr += l;
3299 }
3300 return 0;
3301}
Paul Brooka68fe892010-03-01 00:08:59 +00003302#endif
bellard13eb76e2004-01-24 15:23:36 +00003303
Blue Swirl8e4a4242013-01-06 18:30:17 +00003304/*
3305 * A helper function for the _utterly broken_ virtio device model to find out if
3306 * it's running on a big endian machine. Don't do this at home kids!
3307 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003308bool target_words_bigendian(void);
3309bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003310{
3311#if defined(TARGET_WORDS_BIGENDIAN)
3312 return true;
3313#else
3314 return false;
3315#endif
3316}
3317
Wen Congyang76f35532012-05-07 12:04:18 +08003318#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003319bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003320{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003321 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003322 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003323 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003324
Paolo Bonzini41063e12015-03-18 14:21:43 +01003325 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003326 mr = address_space_translate(&address_space_memory,
3327 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003328
Paolo Bonzini41063e12015-03-18 14:21:43 +01003329 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3330 rcu_read_unlock();
3331 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003332}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003333
3334void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
3335{
3336 RAMBlock *block;
3337
Mike Day0dc3f442013-09-05 14:41:35 -04003338 rcu_read_lock();
3339 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02003340 func(block->host, block->offset, block->used_length, opaque);
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003341 }
Mike Day0dc3f442013-09-05 14:41:35 -04003342 rcu_read_unlock();
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003343}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003344#endif