blob: a6cb4a241c83356e08cc75d19bf0234d3e7b72b1 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060029#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010030#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010031#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020032#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010033#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010034#include "qemu/timer.h"
35#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020036#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040047#include "qemu/rcu_queue.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020052#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020053
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020054#include "qemu/range.h"
55
blueswir1db7b5422007-05-26 17:36:03 +000056//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000057
pbrook99773bd2006-04-16 15:14:59 +000058#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020059static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000060
Mike Day0dc3f442013-09-05 14:41:35 -040061/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
62 * are protected by the ramlist lock.
63 */
Mike Day0d53d9f2015-01-21 13:45:24 +010064RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030065
66static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030067static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030068
Avi Kivityf6790af2012-10-02 20:13:51 +020069AddressSpace address_space_io;
70AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020071
Paolo Bonzini0844e002013-05-24 14:37:28 +020072MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020073static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020074
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080075/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
76#define RAM_PREALLOC (1 << 0)
77
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080078/* RAM is mmap-ed with MAP_SHARED */
79#define RAM_SHARED (1 << 1)
80
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020081/* Only a portion of RAM (used_length) is actually used, and migrated.
82 * This used_length size can change across reboots.
83 */
84#define RAM_RESIZEABLE (1 << 2)
85
pbrooke2eef172008-06-08 01:09:01 +000086#endif
bellard9fa3e852004-01-04 18:06:42 +000087
Andreas Färberbdc44642013-06-24 23:50:24 +020088struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000089/* current CPU in the current thread. It is only valid inside
90 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020091DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000092/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000093 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000094 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010095int use_icount;
bellard6a00d602005-11-21 23:25:50 +000096
pbrooke2eef172008-06-08 01:09:01 +000097#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020098
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020099typedef struct PhysPageEntry PhysPageEntry;
100
101struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200102 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200103 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200104 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200105 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200106};
107
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200108#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
109
Paolo Bonzini03f49952013-11-07 17:14:36 +0100110/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100111#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100112
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200113#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100114#define P_L2_SIZE (1 << P_L2_BITS)
115
116#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
117
118typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200119
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200120typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100121 struct rcu_head rcu;
122
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200123 unsigned sections_nb;
124 unsigned sections_nb_alloc;
125 unsigned nodes_nb;
126 unsigned nodes_nb_alloc;
127 Node *nodes;
128 MemoryRegionSection *sections;
129} PhysPageMap;
130
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200131struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100132 struct rcu_head rcu;
133
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200134 /* This is a multi-level map on the physical address space.
135 * The bottom level has pointers to MemoryRegionSections.
136 */
137 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200138 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200139 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200140};
141
Jan Kiszka90260c62013-05-26 21:46:51 +0200142#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
143typedef struct subpage_t {
144 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200145 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200146 hwaddr base;
147 uint16_t sub_section[TARGET_PAGE_SIZE];
148} subpage_t;
149
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200150#define PHYS_SECTION_UNASSIGNED 0
151#define PHYS_SECTION_NOTDIRTY 1
152#define PHYS_SECTION_ROM 2
153#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200154
pbrooke2eef172008-06-08 01:09:01 +0000155static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300156static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000157static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000158
Avi Kivity1ec9b902012-01-02 12:47:48 +0200159static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000160#endif
bellard54936002003-05-13 00:25:15 +0000161
Paul Brook6d9a1302010-02-28 23:55:53 +0000162#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200163
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200164static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200165{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200166 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
167 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
168 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
169 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200170 }
171}
172
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200173static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200174{
175 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200176 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200177
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200178 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200179 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200180 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100181 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200182 map->nodes[ret][i].skip = 1;
183 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200184 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200186}
187
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200188static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
189 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200190 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200191{
192 PhysPageEntry *p;
193 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100194 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200195
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200196 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200197 lp->ptr = phys_map_node_alloc(map);
198 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200199 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100200 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200201 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200202 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200203 }
204 }
205 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200206 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200207 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100208 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200209
Paolo Bonzini03f49952013-11-07 17:14:36 +0100210 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200211 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200212 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200213 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200214 *index += step;
215 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200216 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200217 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200218 }
219 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200220 }
221}
222
Avi Kivityac1970f2012-10-03 16:22:53 +0200223static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200224 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200225 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000226{
Avi Kivity29990972012-02-13 20:21:20 +0200227 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200228 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000229
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200230 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000231}
232
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200233/* Compact a non leaf page entry. Simply detect that the entry has a single child,
234 * and update our entry so we can skip it and go directly to the destination.
235 */
236static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
237{
238 unsigned valid_ptr = P_L2_SIZE;
239 int valid = 0;
240 PhysPageEntry *p;
241 int i;
242
243 if (lp->ptr == PHYS_MAP_NODE_NIL) {
244 return;
245 }
246
247 p = nodes[lp->ptr];
248 for (i = 0; i < P_L2_SIZE; i++) {
249 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
250 continue;
251 }
252
253 valid_ptr = i;
254 valid++;
255 if (p[i].skip) {
256 phys_page_compact(&p[i], nodes, compacted);
257 }
258 }
259
260 /* We can only compress if there's only one child. */
261 if (valid != 1) {
262 return;
263 }
264
265 assert(valid_ptr < P_L2_SIZE);
266
267 /* Don't compress if it won't fit in the # of bits we have. */
268 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
269 return;
270 }
271
272 lp->ptr = p[valid_ptr].ptr;
273 if (!p[valid_ptr].skip) {
274 /* If our only child is a leaf, make this a leaf. */
275 /* By design, we should have made this node a leaf to begin with so we
276 * should never reach here.
277 * But since it's so simple to handle this, let's do it just in case we
278 * change this rule.
279 */
280 lp->skip = 0;
281 } else {
282 lp->skip += p[valid_ptr].skip;
283 }
284}
285
286static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
287{
288 DECLARE_BITMAP(compacted, nodes_nb);
289
290 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200291 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200292 }
293}
294
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200295static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200296 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000297{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200298 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200299 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200300 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200301
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200302 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200303 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200304 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200305 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200306 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100307 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200308 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200309
310 if (sections[lp.ptr].size.hi ||
311 range_covers_byte(sections[lp.ptr].offset_within_address_space,
312 sections[lp.ptr].size.lo, addr)) {
313 return &sections[lp.ptr];
314 } else {
315 return &sections[PHYS_SECTION_UNASSIGNED];
316 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200317}
318
Blue Swirle5548612012-04-21 13:08:33 +0000319bool memory_region_is_unassigned(MemoryRegion *mr)
320{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200321 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000322 && mr != &io_mem_watch;
323}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200324
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100325/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200326static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200327 hwaddr addr,
328 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200329{
Jan Kiszka90260c62013-05-26 21:46:51 +0200330 MemoryRegionSection *section;
331 subpage_t *subpage;
332
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200333 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200334 if (resolve_subpage && section->mr->subpage) {
335 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200336 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200337 }
338 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200339}
340
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100341/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200342static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200343address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200344 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200345{
346 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100347 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200348
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200349 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200350 /* Compute offset within MemoryRegionSection */
351 addr -= section->offset_within_address_space;
352
353 /* Compute offset within MemoryRegion */
354 *xlat = addr + section->offset_within_region;
355
356 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100357 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200358 return section;
359}
Jan Kiszka90260c62013-05-26 21:46:51 +0200360
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100361static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
362{
363 if (memory_region_is_ram(mr)) {
364 return !(is_write && mr->readonly);
365 }
366 if (memory_region_is_romd(mr)) {
367 return !is_write;
368 }
369
370 return false;
371}
372
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200373MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
374 hwaddr *xlat, hwaddr *plen,
375 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200376{
Avi Kivity30951152012-10-30 13:47:46 +0200377 IOMMUTLBEntry iotlb;
378 MemoryRegionSection *section;
379 MemoryRegion *mr;
380 hwaddr len = *plen;
381
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100382 rcu_read_lock();
Avi Kivity30951152012-10-30 13:47:46 +0200383 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100384 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
385 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200386 mr = section->mr;
387
388 if (!mr->iommu_ops) {
389 break;
390 }
391
Le Tan8d7b8cb2014-08-16 13:55:37 +0800392 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200393 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
394 | (addr & iotlb.addr_mask));
395 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
396 if (!(iotlb.perm & (1 << is_write))) {
397 mr = &io_mem_unassigned;
398 break;
399 }
400
401 as = iotlb.target_as;
402 }
403
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000404 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100405 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
406 len = MIN(page, len);
407 }
408
Avi Kivity30951152012-10-30 13:47:46 +0200409 *plen = len;
410 *xlat = addr;
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100411 rcu_read_unlock();
Avi Kivity30951152012-10-30 13:47:46 +0200412 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200413}
414
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100415/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200416MemoryRegionSection *
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200417address_space_translate_for_iotlb(CPUState *cpu, hwaddr addr,
418 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200419{
Avi Kivity30951152012-10-30 13:47:46 +0200420 MemoryRegionSection *section;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200421 section = address_space_translate_internal(cpu->memory_dispatch,
422 addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200423
424 assert(!section->mr->iommu_ops);
425 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200426}
bellard9fa3e852004-01-04 18:06:42 +0000427#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000428
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200429void cpu_exec_init_all(void)
430{
431#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700432 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200433 memory_map_init();
434 io_mem_init();
435#endif
436}
437
Andreas Färberb170fce2013-01-20 20:23:22 +0100438#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000439
Juan Quintelae59fb372009-09-29 22:48:21 +0200440static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200441{
Andreas Färber259186a2013-01-17 18:51:17 +0100442 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200443
aurel323098dba2009-03-07 21:28:24 +0000444 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
445 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100446 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100447 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000448
449 return 0;
450}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200451
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400452static int cpu_common_pre_load(void *opaque)
453{
454 CPUState *cpu = opaque;
455
Paolo Bonziniadee6422014-12-19 12:53:14 +0100456 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400457
458 return 0;
459}
460
461static bool cpu_common_exception_index_needed(void *opaque)
462{
463 CPUState *cpu = opaque;
464
Paolo Bonziniadee6422014-12-19 12:53:14 +0100465 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400466}
467
468static const VMStateDescription vmstate_cpu_common_exception_index = {
469 .name = "cpu_common/exception_index",
470 .version_id = 1,
471 .minimum_version_id = 1,
472 .fields = (VMStateField[]) {
473 VMSTATE_INT32(exception_index, CPUState),
474 VMSTATE_END_OF_LIST()
475 }
476};
477
Andreas Färber1a1562f2013-06-17 04:09:11 +0200478const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200479 .name = "cpu_common",
480 .version_id = 1,
481 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400482 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200483 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200484 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100485 VMSTATE_UINT32(halted, CPUState),
486 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200487 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400488 },
489 .subsections = (VMStateSubsection[]) {
490 {
491 .vmsd = &vmstate_cpu_common_exception_index,
492 .needed = cpu_common_exception_index_needed,
493 } , {
494 /* empty */
495 }
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200496 }
497};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200498
pbrook9656f322008-07-01 20:01:19 +0000499#endif
500
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100501CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400502{
Andreas Färberbdc44642013-06-24 23:50:24 +0200503 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400504
Andreas Färberbdc44642013-06-24 23:50:24 +0200505 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100506 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200507 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100508 }
Glauber Costa950f1472009-06-09 12:15:18 -0400509 }
510
Andreas Färberbdc44642013-06-24 23:50:24 +0200511 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400512}
513
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000514#if !defined(CONFIG_USER_ONLY)
515void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
516{
517 /* We only support one address space per cpu at the moment. */
518 assert(cpu->as == as);
519
520 if (cpu->tcg_as_listener) {
521 memory_listener_unregister(cpu->tcg_as_listener);
522 } else {
523 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
524 }
525 cpu->tcg_as_listener->commit = tcg_commit;
526 memory_listener_register(cpu->tcg_as_listener, as);
527}
528#endif
529
Andreas Färber9349b4f2012-03-14 01:38:32 +0100530void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000531{
Andreas Färber9f09e182012-05-03 06:59:07 +0200532 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100533 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200534 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000535 int cpu_index;
536
pbrookc2764712009-03-07 15:24:59 +0000537#if defined(CONFIG_USER_ONLY)
538 cpu_list_lock();
539#endif
bellard6a00d602005-11-21 23:25:50 +0000540 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200541 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000542 cpu_index++;
543 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100544 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100545 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200546 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200547 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100548#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000549 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200550 cpu->thread_id = qemu_get_thread_id();
Paolo Bonzinicba70542015-03-09 15:28:37 +0100551 cpu_reload_memory_map(cpu);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100552#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200553 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000554#if defined(CONFIG_USER_ONLY)
555 cpu_list_unlock();
556#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200557 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
558 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
559 }
pbrookb3c77242008-06-30 16:31:04 +0000560#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600561 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000562 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100563 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200564 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000565#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100566 if (cc->vmsd != NULL) {
567 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
568 }
bellardfd6ce8f2003-05-14 19:00:11 +0000569}
570
Paul Brook94df27f2010-02-28 23:47:45 +0000571#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200572static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000573{
574 tb_invalidate_phys_page_range(pc, pc + 1, 0);
575}
576#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200577static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400578{
Max Filippove8262a12013-09-27 22:29:17 +0400579 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
580 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000581 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100582 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400583 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400584}
bellardc27004e2005-01-03 23:35:10 +0000585#endif
bellardd720b932004-04-25 17:57:43 +0000586
Paul Brookc527ee82010-03-01 03:31:14 +0000587#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200588void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000589
590{
591}
592
Peter Maydell3ee887e2014-09-12 14:06:48 +0100593int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
594 int flags)
595{
596 return -ENOSYS;
597}
598
599void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
600{
601}
602
Andreas Färber75a34032013-09-02 16:57:02 +0200603int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000604 int flags, CPUWatchpoint **watchpoint)
605{
606 return -ENOSYS;
607}
608#else
pbrook6658ffb2007-03-16 23:58:11 +0000609/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200610int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000611 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000612{
aliguoric0ce9982008-11-25 22:13:57 +0000613 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000614
Peter Maydell05068c02014-09-12 14:06:48 +0100615 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700616 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200617 error_report("tried to set invalid watchpoint at %"
618 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000619 return -EINVAL;
620 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500621 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000622
aliguoria1d1bb32008-11-18 20:07:32 +0000623 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100624 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000625 wp->flags = flags;
626
aliguori2dc9f412008-11-18 20:56:59 +0000627 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200628 if (flags & BP_GDB) {
629 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
630 } else {
631 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
632 }
aliguoria1d1bb32008-11-18 20:07:32 +0000633
Andreas Färber31b030d2013-09-04 01:29:02 +0200634 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000635
636 if (watchpoint)
637 *watchpoint = wp;
638 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000639}
640
aliguoria1d1bb32008-11-18 20:07:32 +0000641/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200642int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000643 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000644{
aliguoria1d1bb32008-11-18 20:07:32 +0000645 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000646
Andreas Färberff4700b2013-08-26 18:23:18 +0200647 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100648 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000649 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200650 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000651 return 0;
652 }
653 }
aliguoria1d1bb32008-11-18 20:07:32 +0000654 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000655}
656
aliguoria1d1bb32008-11-18 20:07:32 +0000657/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200658void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000659{
Andreas Färberff4700b2013-08-26 18:23:18 +0200660 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000661
Andreas Färber31b030d2013-09-04 01:29:02 +0200662 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000663
Anthony Liguori7267c092011-08-20 22:09:37 -0500664 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000665}
666
aliguoria1d1bb32008-11-18 20:07:32 +0000667/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200668void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000669{
aliguoric0ce9982008-11-25 22:13:57 +0000670 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000671
Andreas Färberff4700b2013-08-26 18:23:18 +0200672 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200673 if (wp->flags & mask) {
674 cpu_watchpoint_remove_by_ref(cpu, wp);
675 }
aliguoric0ce9982008-11-25 22:13:57 +0000676 }
aliguoria1d1bb32008-11-18 20:07:32 +0000677}
Peter Maydell05068c02014-09-12 14:06:48 +0100678
679/* Return true if this watchpoint address matches the specified
680 * access (ie the address range covered by the watchpoint overlaps
681 * partially or completely with the address range covered by the
682 * access).
683 */
684static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
685 vaddr addr,
686 vaddr len)
687{
688 /* We know the lengths are non-zero, but a little caution is
689 * required to avoid errors in the case where the range ends
690 * exactly at the top of the address space and so addr + len
691 * wraps round to zero.
692 */
693 vaddr wpend = wp->vaddr + wp->len - 1;
694 vaddr addrend = addr + len - 1;
695
696 return !(addr > wpend || wp->vaddr > addrend);
697}
698
Paul Brookc527ee82010-03-01 03:31:14 +0000699#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000700
701/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200702int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000703 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000704{
aliguoric0ce9982008-11-25 22:13:57 +0000705 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000706
Anthony Liguori7267c092011-08-20 22:09:37 -0500707 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000708
709 bp->pc = pc;
710 bp->flags = flags;
711
aliguori2dc9f412008-11-18 20:56:59 +0000712 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200713 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200714 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200715 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200716 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200717 }
aliguoria1d1bb32008-11-18 20:07:32 +0000718
Andreas Färberf0c3c502013-08-26 21:22:53 +0200719 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000720
Andreas Färber00b941e2013-06-29 18:55:54 +0200721 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000722 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200723 }
aliguoria1d1bb32008-11-18 20:07:32 +0000724 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000725}
726
727/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200728int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000729{
aliguoria1d1bb32008-11-18 20:07:32 +0000730 CPUBreakpoint *bp;
731
Andreas Färberf0c3c502013-08-26 21:22:53 +0200732 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000733 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200734 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000735 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000736 }
bellard4c3a88a2003-07-26 12:06:08 +0000737 }
aliguoria1d1bb32008-11-18 20:07:32 +0000738 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000739}
740
aliguoria1d1bb32008-11-18 20:07:32 +0000741/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200742void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000743{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200744 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
745
746 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000747
Anthony Liguori7267c092011-08-20 22:09:37 -0500748 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000749}
750
751/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200752void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000753{
aliguoric0ce9982008-11-25 22:13:57 +0000754 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000755
Andreas Färberf0c3c502013-08-26 21:22:53 +0200756 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200757 if (bp->flags & mask) {
758 cpu_breakpoint_remove_by_ref(cpu, bp);
759 }
aliguoric0ce9982008-11-25 22:13:57 +0000760 }
bellard4c3a88a2003-07-26 12:06:08 +0000761}
762
bellardc33a3462003-07-29 20:50:33 +0000763/* enable or disable single step mode. EXCP_DEBUG is returned by the
764 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200765void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000766{
Andreas Färbered2803d2013-06-21 20:20:45 +0200767 if (cpu->singlestep_enabled != enabled) {
768 cpu->singlestep_enabled = enabled;
769 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200770 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200771 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100772 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000773 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200774 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000775 tb_flush(env);
776 }
bellardc33a3462003-07-29 20:50:33 +0000777 }
bellardc33a3462003-07-29 20:50:33 +0000778}
779
Andreas Färbera47dddd2013-09-03 17:38:47 +0200780void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000781{
782 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000783 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000784
785 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000786 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000787 fprintf(stderr, "qemu: fatal: ");
788 vfprintf(stderr, fmt, ap);
789 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200790 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000791 if (qemu_log_enabled()) {
792 qemu_log("qemu: fatal: ");
793 qemu_log_vprintf(fmt, ap2);
794 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200795 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000796 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000797 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000798 }
pbrook493ae1f2007-11-23 16:53:59 +0000799 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000800 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200801#if defined(CONFIG_USER_ONLY)
802 {
803 struct sigaction act;
804 sigfillset(&act.sa_mask);
805 act.sa_handler = SIG_DFL;
806 sigaction(SIGABRT, &act, NULL);
807 }
808#endif
bellard75012672003-06-21 13:11:07 +0000809 abort();
810}
811
bellard01243112004-01-04 15:48:17 +0000812#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400813/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200814static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
815{
816 RAMBlock *block;
817
Paolo Bonzini43771532013-09-09 17:58:40 +0200818 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200819 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200820 goto found;
821 }
Mike Day0dc3f442013-09-05 14:41:35 -0400822 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200823 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200824 goto found;
825 }
826 }
827
828 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
829 abort();
830
831found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200832 /* It is safe to write mru_block outside the iothread lock. This
833 * is what happens:
834 *
835 * mru_block = xxx
836 * rcu_read_unlock()
837 * xxx removed from list
838 * rcu_read_lock()
839 * read mru_block
840 * mru_block = NULL;
841 * call_rcu(reclaim_ramblock, xxx);
842 * rcu_read_unlock()
843 *
844 * atomic_rcu_set is not needed here. The block was already published
845 * when it was placed into the list. Here we're just making an extra
846 * copy of the pointer.
847 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200848 ram_list.mru_block = block;
849 return block;
850}
851
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200852static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000853{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200854 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200855 RAMBlock *block;
856 ram_addr_t end;
857
858 end = TARGET_PAGE_ALIGN(start + length);
859 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000860
Mike Day0dc3f442013-09-05 14:41:35 -0400861 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200862 block = qemu_get_ram_block(start);
863 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200864 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000865 cpu_tlb_reset_dirty_all(start1, length);
Mike Day0dc3f442013-09-05 14:41:35 -0400866 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200867}
868
869/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200870void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200871 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200872{
Juan Quintelad24981d2012-05-22 00:42:40 +0200873 if (length == 0)
874 return;
Michael S. Tsirkinc8d6f662014-11-17 17:54:07 +0200875 cpu_physical_memory_clear_dirty_range_type(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200876
877 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200878 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200879 }
bellard1ccde1c2004-02-06 19:46:14 +0000880}
881
Juan Quintela981fdf22013-10-10 11:54:09 +0200882static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000883{
884 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000885}
886
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100887/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +0200888hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200889 MemoryRegionSection *section,
890 target_ulong vaddr,
891 hwaddr paddr, hwaddr xlat,
892 int prot,
893 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000894{
Avi Kivitya8170e52012-10-23 12:30:10 +0200895 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000896 CPUWatchpoint *wp;
897
Blue Swirlcc5bea62012-04-14 14:56:48 +0000898 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000899 /* Normal RAM. */
900 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200901 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000902 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200903 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000904 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200905 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000906 }
907 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100908 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200909 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000910 }
911
912 /* Make accesses to pages with watchpoints go via the
913 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200914 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100915 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +0000916 /* Avoid trapping reads of pages with a write breakpoint. */
917 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200918 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000919 *address |= TLB_MMIO;
920 break;
921 }
922 }
923 }
924
925 return iotlb;
926}
bellard9fa3e852004-01-04 18:06:42 +0000927#endif /* defined(CONFIG_USER_ONLY) */
928
pbrooke2eef172008-06-08 01:09:01 +0000929#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000930
Anthony Liguoric227f092009-10-01 16:12:16 -0500931static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200932 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200933static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200934
Igor Mammedova2b257d2014-10-31 16:38:37 +0000935static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
936 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200937
938/*
939 * Set a custom physical guest memory alloator.
940 * Accelerators with unusual needs may need this. Hopefully, we can
941 * get rid of it eventually.
942 */
Igor Mammedova2b257d2014-10-31 16:38:37 +0000943void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +0200944{
945 phys_mem_alloc = alloc;
946}
947
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200948static uint16_t phys_section_add(PhysPageMap *map,
949 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200950{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200951 /* The physical section number is ORed with a page-aligned
952 * pointer to produce the iotlb entries. Thus it should
953 * never overflow into the page-aligned value.
954 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200955 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200956
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200957 if (map->sections_nb == map->sections_nb_alloc) {
958 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
959 map->sections = g_renew(MemoryRegionSection, map->sections,
960 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200961 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200962 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200963 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200964 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200965}
966
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200967static void phys_section_destroy(MemoryRegion *mr)
968{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200969 memory_region_unref(mr);
970
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200971 if (mr->subpage) {
972 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -0700973 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200974 g_free(subpage);
975 }
976}
977
Paolo Bonzini60926662013-05-29 12:30:26 +0200978static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200979{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200980 while (map->sections_nb > 0) {
981 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200982 phys_section_destroy(section->mr);
983 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200984 g_free(map->sections);
985 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200986}
987
Avi Kivityac1970f2012-10-03 16:22:53 +0200988static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200989{
990 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200991 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200992 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200993 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200994 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200995 MemoryRegionSection subsection = {
996 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200997 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200998 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200999 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001000
Avi Kivityf3705d52012-03-08 16:16:34 +02001001 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001002
Avi Kivityf3705d52012-03-08 16:16:34 +02001003 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001004 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001005 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001006 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001007 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001008 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001009 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001010 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001011 }
1012 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001013 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001014 subpage_register(subpage, start, end,
1015 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001016}
1017
1018
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001019static void register_multipage(AddressSpaceDispatch *d,
1020 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001021{
Avi Kivitya8170e52012-10-23 12:30:10 +02001022 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001023 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001024 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1025 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001026
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001027 assert(num_pages);
1028 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001029}
1030
Avi Kivityac1970f2012-10-03 16:22:53 +02001031static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001032{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001033 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001034 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001035 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001036 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001037
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001038 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1039 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1040 - now.offset_within_address_space;
1041
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001042 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001043 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001044 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001045 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001046 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001047 while (int128_ne(remain.size, now.size)) {
1048 remain.size = int128_sub(remain.size, now.size);
1049 remain.offset_within_address_space += int128_get64(now.size);
1050 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001051 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001052 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001053 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001054 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001055 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001056 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001057 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001058 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001059 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001060 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001061 }
1062}
1063
Sheng Yang62a27442010-01-26 19:21:16 +08001064void qemu_flush_coalesced_mmio_buffer(void)
1065{
1066 if (kvm_enabled())
1067 kvm_flush_coalesced_mmio_buffer();
1068}
1069
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001070void qemu_mutex_lock_ramlist(void)
1071{
1072 qemu_mutex_lock(&ram_list.mutex);
1073}
1074
1075void qemu_mutex_unlock_ramlist(void)
1076{
1077 qemu_mutex_unlock(&ram_list.mutex);
1078}
1079
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001080#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001081
1082#include <sys/vfs.h>
1083
1084#define HUGETLBFS_MAGIC 0x958458f6
1085
Hu Taofc7a5802014-09-09 13:28:01 +08001086static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001087{
1088 struct statfs fs;
1089 int ret;
1090
1091 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001092 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001093 } while (ret != 0 && errno == EINTR);
1094
1095 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001096 error_setg_errno(errp, errno, "failed to get page size of file %s",
1097 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001098 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001099 }
1100
1101 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001102 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001103
1104 return fs.f_bsize;
1105}
1106
Alex Williamson04b16652010-07-02 11:13:17 -06001107static void *file_ram_alloc(RAMBlock *block,
1108 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001109 const char *path,
1110 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001111{
1112 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001113 char *sanitized_name;
1114 char *c;
Hu Tao557529d2014-09-09 13:28:00 +08001115 void *area = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001116 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001117 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001118 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001119
Hu Taofc7a5802014-09-09 13:28:01 +08001120 hpagesize = gethugepagesize(path, &local_err);
1121 if (local_err) {
1122 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001123 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001124 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001125 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001126
1127 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001128 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1129 "or larger than huge page size 0x%" PRIx64,
1130 memory, hpagesize);
1131 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001132 }
1133
1134 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001135 error_setg(errp,
1136 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001137 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001138 }
1139
Peter Feiner8ca761f2013-03-04 13:54:25 -05001140 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Peter Crosthwaite83234bf2014-08-14 23:54:29 -07001141 sanitized_name = g_strdup(memory_region_name(block->mr));
Peter Feiner8ca761f2013-03-04 13:54:25 -05001142 for (c = sanitized_name; *c != '\0'; c++) {
1143 if (*c == '/')
1144 *c = '_';
1145 }
1146
1147 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1148 sanitized_name);
1149 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001150
1151 fd = mkstemp(filename);
1152 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001153 error_setg_errno(errp, errno,
1154 "unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001155 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001156 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001157 }
1158 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001159 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001160
1161 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1162
1163 /*
1164 * ftruncate is not supported by hugetlbfs in older
1165 * hosts, so don't bother bailing out on errors.
1166 * If anything goes wrong with it under other filesystems,
1167 * mmap will fail.
1168 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001169 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001170 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001171 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001172
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001173 area = mmap(0, memory, PROT_READ | PROT_WRITE,
1174 (block->flags & RAM_SHARED ? MAP_SHARED : MAP_PRIVATE),
1175 fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001176 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001177 error_setg_errno(errp, errno,
1178 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001179 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001180 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001181 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001182
1183 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001184 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001185 }
1186
Alex Williamson04b16652010-07-02 11:13:17 -06001187 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001188 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001189
1190error:
1191 if (mem_prealloc) {
Luiz Capitulinoe4d9df42014-09-08 13:50:05 -04001192 error_report("%s\n", error_get_pretty(*errp));
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001193 exit(1);
1194 }
1195 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001196}
1197#endif
1198
Mike Day0dc3f442013-09-05 14:41:35 -04001199/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001200static ram_addr_t find_ram_offset(ram_addr_t size)
1201{
Alex Williamson04b16652010-07-02 11:13:17 -06001202 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001203 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001204
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001205 assert(size != 0); /* it would hand out same offset multiple times */
1206
Mike Day0dc3f442013-09-05 14:41:35 -04001207 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001208 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001209 }
Alex Williamson04b16652010-07-02 11:13:17 -06001210
Mike Day0dc3f442013-09-05 14:41:35 -04001211 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001212 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001213
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001214 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001215
Mike Day0dc3f442013-09-05 14:41:35 -04001216 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001217 if (next_block->offset >= end) {
1218 next = MIN(next, next_block->offset);
1219 }
1220 }
1221 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001222 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001223 mingap = next - end;
1224 }
1225 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001226
1227 if (offset == RAM_ADDR_MAX) {
1228 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1229 (uint64_t)size);
1230 abort();
1231 }
1232
Alex Williamson04b16652010-07-02 11:13:17 -06001233 return offset;
1234}
1235
Juan Quintela652d7ec2012-07-20 10:37:54 +02001236ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001237{
Alex Williamsond17b5282010-06-25 11:08:38 -06001238 RAMBlock *block;
1239 ram_addr_t last = 0;
1240
Mike Day0dc3f442013-09-05 14:41:35 -04001241 rcu_read_lock();
1242 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001243 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001244 }
Mike Day0dc3f442013-09-05 14:41:35 -04001245 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001246 return last;
1247}
1248
Jason Baronddb97f12012-08-02 15:44:16 -04001249static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1250{
1251 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001252
1253 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001254 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1255 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001256 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1257 if (ret) {
1258 perror("qemu_madvise");
1259 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1260 "but dump_guest_core=off specified\n");
1261 }
1262 }
1263}
1264
Mike Day0dc3f442013-09-05 14:41:35 -04001265/* Called within an RCU critical section, or while the ramlist lock
1266 * is held.
1267 */
Hu Tao20cfe882014-04-02 15:13:26 +08001268static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001269{
Hu Tao20cfe882014-04-02 15:13:26 +08001270 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001271
Mike Day0dc3f442013-09-05 14:41:35 -04001272 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001273 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001274 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001275 }
1276 }
Hu Tao20cfe882014-04-02 15:13:26 +08001277
1278 return NULL;
1279}
1280
Mike Dayae3a7042013-09-05 14:41:35 -04001281/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001282void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1283{
Mike Dayae3a7042013-09-05 14:41:35 -04001284 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001285
Mike Day0dc3f442013-09-05 14:41:35 -04001286 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001287 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001288 assert(new_block);
1289 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001290
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001291 if (dev) {
1292 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001293 if (id) {
1294 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001295 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001296 }
1297 }
1298 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1299
Mike Day0dc3f442013-09-05 14:41:35 -04001300 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001301 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001302 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1303 new_block->idstr);
1304 abort();
1305 }
1306 }
Mike Day0dc3f442013-09-05 14:41:35 -04001307 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001308}
1309
Mike Dayae3a7042013-09-05 14:41:35 -04001310/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001311void qemu_ram_unset_idstr(ram_addr_t addr)
1312{
Mike Dayae3a7042013-09-05 14:41:35 -04001313 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001314
Mike Dayae3a7042013-09-05 14:41:35 -04001315 /* FIXME: arch_init.c assumes that this is not called throughout
1316 * migration. Ignore the problem since hot-unplug during migration
1317 * does not work anyway.
1318 */
1319
Mike Day0dc3f442013-09-05 14:41:35 -04001320 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001321 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001322 if (block) {
1323 memset(block->idstr, 0, sizeof(block->idstr));
1324 }
Mike Day0dc3f442013-09-05 14:41:35 -04001325 rcu_read_unlock();
Hu Tao20cfe882014-04-02 15:13:26 +08001326}
1327
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001328static int memory_try_enable_merging(void *addr, size_t len)
1329{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001330 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001331 /* disabled by the user */
1332 return 0;
1333 }
1334
1335 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1336}
1337
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001338/* Only legal before guest might have detected the memory size: e.g. on
1339 * incoming migration, or right after reset.
1340 *
1341 * As memory core doesn't know how is memory accessed, it is up to
1342 * resize callback to update device state and/or add assertions to detect
1343 * misuse, if necessary.
1344 */
1345int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1346{
1347 RAMBlock *block = find_ram_block(base);
1348
1349 assert(block);
1350
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001351 newsize = TARGET_PAGE_ALIGN(newsize);
1352
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001353 if (block->used_length == newsize) {
1354 return 0;
1355 }
1356
1357 if (!(block->flags & RAM_RESIZEABLE)) {
1358 error_setg_errno(errp, EINVAL,
1359 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1360 " in != 0x" RAM_ADDR_FMT, block->idstr,
1361 newsize, block->used_length);
1362 return -EINVAL;
1363 }
1364
1365 if (block->max_length < newsize) {
1366 error_setg_errno(errp, EINVAL,
1367 "Length too large: %s: 0x" RAM_ADDR_FMT
1368 " > 0x" RAM_ADDR_FMT, block->idstr,
1369 newsize, block->max_length);
1370 return -EINVAL;
1371 }
1372
1373 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1374 block->used_length = newsize;
1375 cpu_physical_memory_set_dirty_range(block->offset, block->used_length);
1376 memory_region_set_size(block->mr, newsize);
1377 if (block->resized) {
1378 block->resized(block->idstr, newsize, block->host);
1379 }
1380 return 0;
1381}
1382
Hu Taoef701d72014-09-09 13:27:54 +08001383static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001384{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001385 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001386 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001387 ram_addr_t old_ram_size, new_ram_size;
1388
1389 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001390
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001391 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001392 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001393
1394 if (!new_block->host) {
1395 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001396 xen_ram_alloc(new_block->offset, new_block->max_length,
1397 new_block->mr);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001398 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001399 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001400 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001401 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001402 error_setg_errno(errp, errno,
1403 "cannot set up guest memory '%s'",
1404 memory_region_name(new_block->mr));
1405 qemu_mutex_unlock_ramlist();
1406 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001407 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001408 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001409 }
1410 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001411
Mike Day0d53d9f2015-01-21 13:45:24 +01001412 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1413 * QLIST (which has an RCU-friendly variant) does not have insertion at
1414 * tail, so save the last element in last_block.
1415 */
Mike Day0dc3f442013-09-05 14:41:35 -04001416 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001417 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001418 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001419 break;
1420 }
1421 }
1422 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001423 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001424 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001425 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001426 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001427 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001428 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001429 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001430
Mike Day0dc3f442013-09-05 14:41:35 -04001431 /* Write list before version */
1432 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001433 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001434 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001435
Juan Quintela2152f5c2013-10-08 13:52:02 +02001436 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1437
1438 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001439 int i;
Mike Dayae3a7042013-09-05 14:41:35 -04001440
1441 /* ram_list.dirty_memory[] is protected by the iothread lock. */
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001442 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1443 ram_list.dirty_memory[i] =
1444 bitmap_zero_extend(ram_list.dirty_memory[i],
1445 old_ram_size, new_ram_size);
1446 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001447 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001448 cpu_physical_memory_set_dirty_range(new_block->offset,
1449 new_block->used_length);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001450
Paolo Bonzinia904c912015-01-21 16:18:35 +01001451 if (new_block->host) {
1452 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1453 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1454 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1455 if (kvm_enabled()) {
1456 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1457 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001458 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001459
1460 return new_block->offset;
1461}
1462
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001463#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001464ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001465 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001466 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001467{
1468 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001469 ram_addr_t addr;
1470 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001471
1472 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001473 error_setg(errp, "-mem-path not supported with Xen");
1474 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001475 }
1476
1477 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1478 /*
1479 * file_ram_alloc() needs to allocate just like
1480 * phys_mem_alloc, but we haven't bothered to provide
1481 * a hook there.
1482 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001483 error_setg(errp,
1484 "-mem-path not supported with this accelerator");
1485 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001486 }
1487
1488 size = TARGET_PAGE_ALIGN(size);
1489 new_block = g_malloc0(sizeof(*new_block));
1490 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001491 new_block->used_length = size;
1492 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001493 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001494 new_block->host = file_ram_alloc(new_block, size,
1495 mem_path, errp);
1496 if (!new_block->host) {
1497 g_free(new_block);
1498 return -1;
1499 }
1500
Hu Taoef701d72014-09-09 13:27:54 +08001501 addr = ram_block_add(new_block, &local_err);
1502 if (local_err) {
1503 g_free(new_block);
1504 error_propagate(errp, local_err);
1505 return -1;
1506 }
1507 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001508}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001509#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001510
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001511static
1512ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1513 void (*resized)(const char*,
1514 uint64_t length,
1515 void *host),
1516 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001517 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001518{
1519 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001520 ram_addr_t addr;
1521 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001522
1523 size = TARGET_PAGE_ALIGN(size);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001524 max_size = TARGET_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001525 new_block = g_malloc0(sizeof(*new_block));
1526 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001527 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001528 new_block->used_length = size;
1529 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001530 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001531 new_block->fd = -1;
1532 new_block->host = host;
1533 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001534 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001535 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001536 if (resizeable) {
1537 new_block->flags |= RAM_RESIZEABLE;
1538 }
Hu Taoef701d72014-09-09 13:27:54 +08001539 addr = ram_block_add(new_block, &local_err);
1540 if (local_err) {
1541 g_free(new_block);
1542 error_propagate(errp, local_err);
1543 return -1;
1544 }
1545 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001546}
1547
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001548ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1549 MemoryRegion *mr, Error **errp)
1550{
1551 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1552}
1553
Hu Taoef701d72014-09-09 13:27:54 +08001554ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001555{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001556 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1557}
1558
1559ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1560 void (*resized)(const char*,
1561 uint64_t length,
1562 void *host),
1563 MemoryRegion *mr, Error **errp)
1564{
1565 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001566}
bellarde9a1ab12007-02-08 23:08:38 +00001567
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001568void qemu_ram_free_from_ptr(ram_addr_t addr)
1569{
1570 RAMBlock *block;
1571
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001572 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001573 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001574 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001575 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001576 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001577 /* Write list before version */
1578 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001579 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001580 g_free_rcu(block, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001581 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001582 }
1583 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001584 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001585}
1586
Paolo Bonzini43771532013-09-09 17:58:40 +02001587static void reclaim_ramblock(RAMBlock *block)
1588{
1589 if (block->flags & RAM_PREALLOC) {
1590 ;
1591 } else if (xen_enabled()) {
1592 xen_invalidate_map_cache_entry(block->host);
1593#ifndef _WIN32
1594 } else if (block->fd >= 0) {
1595 munmap(block->host, block->max_length);
1596 close(block->fd);
1597#endif
1598 } else {
1599 qemu_anon_ram_free(block->host, block->max_length);
1600 }
1601 g_free(block);
1602}
1603
Anthony Liguoric227f092009-10-01 16:12:16 -05001604void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001605{
Alex Williamson04b16652010-07-02 11:13:17 -06001606 RAMBlock *block;
1607
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001608 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001609 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001610 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001611 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001612 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001613 /* Write list before version */
1614 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001615 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001616 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001617 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001618 }
1619 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001620 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001621}
1622
Huang Yingcd19cfa2011-03-02 08:56:19 +01001623#ifndef _WIN32
1624void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1625{
1626 RAMBlock *block;
1627 ram_addr_t offset;
1628 int flags;
1629 void *area, *vaddr;
1630
Mike Day0dc3f442013-09-05 14:41:35 -04001631 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001632 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001633 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001634 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001635 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001636 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001637 } else if (xen_enabled()) {
1638 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001639 } else {
1640 flags = MAP_FIXED;
1641 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001642 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001643 flags |= (block->flags & RAM_SHARED ?
1644 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001645 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1646 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001647 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001648 /*
1649 * Remap needs to match alloc. Accelerators that
1650 * set phys_mem_alloc never remap. If they did,
1651 * we'd need a remap hook here.
1652 */
1653 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1654
Huang Yingcd19cfa2011-03-02 08:56:19 +01001655 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1656 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1657 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001658 }
1659 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001660 fprintf(stderr, "Could not remap addr: "
1661 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001662 length, addr);
1663 exit(1);
1664 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001665 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001666 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001667 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001668 }
1669 }
1670}
1671#endif /* !_WIN32 */
1672
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001673int qemu_get_ram_fd(ram_addr_t addr)
1674{
Mike Dayae3a7042013-09-05 14:41:35 -04001675 RAMBlock *block;
1676 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001677
Mike Day0dc3f442013-09-05 14:41:35 -04001678 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001679 block = qemu_get_ram_block(addr);
1680 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001681 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001682 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001683}
1684
Damjan Marion3fd74b82014-06-26 23:01:32 +02001685void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1686{
Mike Dayae3a7042013-09-05 14:41:35 -04001687 RAMBlock *block;
1688 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001689
Mike Day0dc3f442013-09-05 14:41:35 -04001690 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001691 block = qemu_get_ram_block(addr);
1692 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001693 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001694 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001695}
1696
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001697/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001698 * This should not be used for general purpose DMA. Use address_space_map
1699 * or address_space_rw instead. For local memory (e.g. video ram) that the
1700 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001701 *
1702 * By the time this function returns, the returned pointer is not protected
1703 * by RCU anymore. If the caller is not within an RCU critical section and
1704 * does not hold the iothread lock, it must have other means of protecting the
1705 * pointer, such as a reference to the region that includes the incoming
1706 * ram_addr_t.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001707 */
1708void *qemu_get_ram_ptr(ram_addr_t addr)
1709{
Mike Dayae3a7042013-09-05 14:41:35 -04001710 RAMBlock *block;
1711 void *ptr;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001712
Mike Day0dc3f442013-09-05 14:41:35 -04001713 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001714 block = qemu_get_ram_block(addr);
1715
1716 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001717 /* We need to check if the requested address is in the RAM
1718 * because we don't want to map the entire memory in QEMU.
1719 * In that case just map until the end of the page.
1720 */
1721 if (block->offset == 0) {
Mike Dayae3a7042013-09-05 14:41:35 -04001722 ptr = xen_map_cache(addr, 0, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001723 goto unlock;
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001724 }
Mike Dayae3a7042013-09-05 14:41:35 -04001725
1726 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001727 }
Mike Dayae3a7042013-09-05 14:41:35 -04001728 ptr = ramblock_ptr(block, addr - block->offset);
1729
Mike Day0dc3f442013-09-05 14:41:35 -04001730unlock:
1731 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001732 return ptr;
pbrookdc828ca2009-04-09 22:21:07 +00001733}
1734
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001735/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001736 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001737 *
1738 * By the time this function returns, the returned pointer is not protected
1739 * by RCU anymore. If the caller is not within an RCU critical section and
1740 * does not hold the iothread lock, it must have other means of protecting the
1741 * pointer, such as a reference to the region that includes the incoming
1742 * ram_addr_t.
Mike Dayae3a7042013-09-05 14:41:35 -04001743 */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001744static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001745{
Mike Dayae3a7042013-09-05 14:41:35 -04001746 void *ptr;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001747 if (*size == 0) {
1748 return NULL;
1749 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001750 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001751 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001752 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001753 RAMBlock *block;
Mike Day0dc3f442013-09-05 14:41:35 -04001754 rcu_read_lock();
1755 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001756 if (addr - block->offset < block->max_length) {
1757 if (addr - block->offset + *size > block->max_length)
1758 *size = block->max_length - addr + block->offset;
Mike Dayae3a7042013-09-05 14:41:35 -04001759 ptr = ramblock_ptr(block, addr - block->offset);
Mike Day0dc3f442013-09-05 14:41:35 -04001760 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001761 return ptr;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001762 }
1763 }
1764
1765 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1766 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001767 }
1768}
1769
Paolo Bonzini7443b432013-06-03 12:44:02 +02001770/* Some of the softmmu routines need to translate from a host pointer
Mike Dayae3a7042013-09-05 14:41:35 -04001771 * (typically a TLB entry) back to a ram offset.
1772 *
1773 * By the time this function returns, the returned pointer is not protected
1774 * by RCU anymore. If the caller is not within an RCU critical section and
1775 * does not hold the iothread lock, it must have other means of protecting the
1776 * pointer, such as a reference to the region that includes the incoming
1777 * ram_addr_t.
1778 */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001779MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001780{
pbrook94a6b542009-04-11 17:15:54 +00001781 RAMBlock *block;
1782 uint8_t *host = ptr;
Mike Dayae3a7042013-09-05 14:41:35 -04001783 MemoryRegion *mr;
pbrook94a6b542009-04-11 17:15:54 +00001784
Jan Kiszka868bb332011-06-21 22:59:09 +02001785 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001786 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001787 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Mike Dayae3a7042013-09-05 14:41:35 -04001788 mr = qemu_get_ram_block(*ram_addr)->mr;
Mike Day0dc3f442013-09-05 14:41:35 -04001789 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001790 return mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001791 }
1792
Mike Day0dc3f442013-09-05 14:41:35 -04001793 rcu_read_lock();
1794 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001795 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001796 goto found;
1797 }
1798
Mike Day0dc3f442013-09-05 14:41:35 -04001799 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001800 /* This case append when the block is not mapped. */
1801 if (block->host == NULL) {
1802 continue;
1803 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001804 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001805 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001806 }
pbrook94a6b542009-04-11 17:15:54 +00001807 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001808
Mike Day0dc3f442013-09-05 14:41:35 -04001809 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001810 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001811
1812found:
1813 *ram_addr = block->offset + (host - block->host);
Mike Dayae3a7042013-09-05 14:41:35 -04001814 mr = block->mr;
Mike Day0dc3f442013-09-05 14:41:35 -04001815 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001816 return mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001817}
Alex Williamsonf471a172010-06-11 11:11:42 -06001818
Avi Kivitya8170e52012-10-23 12:30:10 +02001819static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001820 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001821{
Juan Quintela52159192013-10-08 12:44:04 +02001822 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001823 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001824 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001825 switch (size) {
1826 case 1:
1827 stb_p(qemu_get_ram_ptr(ram_addr), val);
1828 break;
1829 case 2:
1830 stw_p(qemu_get_ram_ptr(ram_addr), val);
1831 break;
1832 case 4:
1833 stl_p(qemu_get_ram_ptr(ram_addr), val);
1834 break;
1835 default:
1836 abort();
1837 }
Paolo Bonzini68868672014-07-21 16:45:18 +02001838 cpu_physical_memory_set_dirty_range_nocode(ram_addr, size);
bellardf23db162005-08-21 19:12:28 +00001839 /* we remove the notdirty callback only if the code has been
1840 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001841 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001842 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001843 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001844 }
bellard1ccde1c2004-02-06 19:46:14 +00001845}
1846
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001847static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1848 unsigned size, bool is_write)
1849{
1850 return is_write;
1851}
1852
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001853static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001854 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001855 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001856 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001857};
1858
pbrook0f459d12008-06-09 00:20:13 +00001859/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell05068c02014-09-12 14:06:48 +01001860static void check_watchpoint(int offset, int len, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001861{
Andreas Färber93afead2013-08-26 03:41:01 +02001862 CPUState *cpu = current_cpu;
1863 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001864 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001865 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001866 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001867 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001868
Andreas Färberff4700b2013-08-26 18:23:18 +02001869 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001870 /* We re-entered the check after replacing the TB. Now raise
1871 * the debug interrupt so that is will trigger after the
1872 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001873 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001874 return;
1875 }
Andreas Färber93afead2013-08-26 03:41:01 +02001876 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001877 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001878 if (cpu_watchpoint_address_matches(wp, vaddr, len)
1879 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01001880 if (flags == BP_MEM_READ) {
1881 wp->flags |= BP_WATCHPOINT_HIT_READ;
1882 } else {
1883 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
1884 }
1885 wp->hitaddr = vaddr;
Andreas Färberff4700b2013-08-26 18:23:18 +02001886 if (!cpu->watchpoint_hit) {
1887 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001888 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001889 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001890 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001891 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001892 } else {
1893 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001894 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001895 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001896 }
aliguori06d55cc2008-11-18 20:24:06 +00001897 }
aliguori6e140f22008-11-18 20:37:55 +00001898 } else {
1899 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001900 }
1901 }
1902}
1903
pbrook6658ffb2007-03-16 23:58:11 +00001904/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1905 so these check for a hit then pass through to the normal out-of-line
1906 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001907static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001908 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001909{
Peter Maydell05068c02014-09-12 14:06:48 +01001910 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001911 switch (size) {
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10001912 case 1: return ldub_phys(&address_space_memory, addr);
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10001913 case 2: return lduw_phys(&address_space_memory, addr);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01001914 case 4: return ldl_phys(&address_space_memory, addr);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001915 default: abort();
1916 }
pbrook6658ffb2007-03-16 23:58:11 +00001917}
1918
Avi Kivitya8170e52012-10-23 12:30:10 +02001919static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001920 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001921{
Peter Maydell05068c02014-09-12 14:06:48 +01001922 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_WRITE);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001923 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001924 case 1:
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10001925 stb_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001926 break;
1927 case 2:
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10001928 stw_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001929 break;
1930 case 4:
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10001931 stl_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001932 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001933 default: abort();
1934 }
pbrook6658ffb2007-03-16 23:58:11 +00001935}
1936
Avi Kivity1ec9b902012-01-02 12:47:48 +02001937static const MemoryRegionOps watch_mem_ops = {
1938 .read = watch_mem_read,
1939 .write = watch_mem_write,
1940 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001941};
pbrook6658ffb2007-03-16 23:58:11 +00001942
Avi Kivitya8170e52012-10-23 12:30:10 +02001943static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001944 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001945{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001946 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001947 uint8_t buf[8];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001948
blueswir1db7b5422007-05-26 17:36:03 +00001949#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001950 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001951 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001952#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001953 address_space_read(subpage->as, addr + subpage->base, buf, len);
1954 switch (len) {
1955 case 1:
1956 return ldub_p(buf);
1957 case 2:
1958 return lduw_p(buf);
1959 case 4:
1960 return ldl_p(buf);
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001961 case 8:
1962 return ldq_p(buf);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001963 default:
1964 abort();
1965 }
blueswir1db7b5422007-05-26 17:36:03 +00001966}
1967
Avi Kivitya8170e52012-10-23 12:30:10 +02001968static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001969 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001970{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001971 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001972 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001973
blueswir1db7b5422007-05-26 17:36:03 +00001974#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001975 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001976 " value %"PRIx64"\n",
1977 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001978#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001979 switch (len) {
1980 case 1:
1981 stb_p(buf, value);
1982 break;
1983 case 2:
1984 stw_p(buf, value);
1985 break;
1986 case 4:
1987 stl_p(buf, value);
1988 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001989 case 8:
1990 stq_p(buf, value);
1991 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001992 default:
1993 abort();
1994 }
1995 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001996}
1997
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001998static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08001999 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002000{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002001 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002002#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002003 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002004 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002005#endif
2006
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002007 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002008 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002009}
2010
Avi Kivity70c68e42012-01-02 12:32:48 +02002011static const MemoryRegionOps subpage_ops = {
2012 .read = subpage_read,
2013 .write = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002014 .impl.min_access_size = 1,
2015 .impl.max_access_size = 8,
2016 .valid.min_access_size = 1,
2017 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002018 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002019 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002020};
2021
Anthony Liguoric227f092009-10-01 16:12:16 -05002022static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002023 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002024{
2025 int idx, eidx;
2026
2027 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2028 return -1;
2029 idx = SUBPAGE_IDX(start);
2030 eidx = SUBPAGE_IDX(end);
2031#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002032 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2033 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002034#endif
blueswir1db7b5422007-05-26 17:36:03 +00002035 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002036 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002037 }
2038
2039 return 0;
2040}
2041
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002042static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002043{
Anthony Liguoric227f092009-10-01 16:12:16 -05002044 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002045
Anthony Liguori7267c092011-08-20 22:09:37 -05002046 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002047
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002048 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002049 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002050 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002051 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002052 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002053#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002054 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2055 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002056#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002057 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002058
2059 return mmio;
2060}
2061
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002062static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2063 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002064{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002065 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002066 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002067 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002068 .mr = mr,
2069 .offset_within_address_space = 0,
2070 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002071 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002072 };
2073
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002074 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002075}
2076
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002077MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02002078{
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002079 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->memory_dispatch);
2080 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002081
2082 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002083}
2084
Avi Kivitye9179ce2009-06-14 11:38:52 +03002085static void io_mem_init(void)
2086{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002087 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002088 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002089 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002090 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002091 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002092 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002093 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002094}
2095
Avi Kivityac1970f2012-10-03 16:22:53 +02002096static void mem_begin(MemoryListener *listener)
2097{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002098 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002099 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2100 uint16_t n;
2101
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002102 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002103 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002104 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002105 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002106 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002107 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002108 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002109 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002110
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002111 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002112 d->as = as;
2113 as->next_dispatch = d;
2114}
2115
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002116static void address_space_dispatch_free(AddressSpaceDispatch *d)
2117{
2118 phys_sections_free(&d->map);
2119 g_free(d);
2120}
2121
Paolo Bonzini00752702013-05-29 12:13:54 +02002122static void mem_commit(MemoryListener *listener)
2123{
2124 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002125 AddressSpaceDispatch *cur = as->dispatch;
2126 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002127
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002128 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002129
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002130 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002131 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002132 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002133 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002134}
2135
Avi Kivity1d711482012-10-02 18:54:45 +02002136static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002137{
Andreas Färber182735e2013-05-29 22:29:20 +02002138 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02002139
2140 /* since each CPU stores ram addresses in its TLB cache, we must
2141 reset the modified entries */
2142 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02002143 CPU_FOREACH(cpu) {
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01002144 /* FIXME: Disentangle the cpu.h circular files deps so we can
2145 directly get the right CPU from listener. */
2146 if (cpu->tcg_as_listener != listener) {
2147 continue;
2148 }
Paolo Bonzini76e5c762015-01-15 12:46:47 +01002149 cpu_reload_memory_map(cpu);
Avi Kivity117712c2012-02-12 21:23:17 +02002150 }
Avi Kivity50c1e142012-02-08 21:36:02 +02002151}
2152
Avi Kivity93632742012-02-08 16:54:16 +02002153static void core_log_global_start(MemoryListener *listener)
2154{
Juan Quintela981fdf22013-10-10 11:54:09 +02002155 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02002156}
2157
2158static void core_log_global_stop(MemoryListener *listener)
2159{
Juan Quintela981fdf22013-10-10 11:54:09 +02002160 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02002161}
2162
Avi Kivity93632742012-02-08 16:54:16 +02002163static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02002164 .log_global_start = core_log_global_start,
2165 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02002166 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02002167};
2168
Avi Kivityac1970f2012-10-03 16:22:53 +02002169void address_space_init_dispatch(AddressSpace *as)
2170{
Paolo Bonzini00752702013-05-29 12:13:54 +02002171 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002172 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002173 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002174 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002175 .region_add = mem_add,
2176 .region_nop = mem_add,
2177 .priority = 0,
2178 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002179 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002180}
2181
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002182void address_space_unregister(AddressSpace *as)
2183{
2184 memory_listener_unregister(&as->dispatch_listener);
2185}
2186
Avi Kivity83f3c252012-10-07 12:59:55 +02002187void address_space_destroy_dispatch(AddressSpace *as)
2188{
2189 AddressSpaceDispatch *d = as->dispatch;
2190
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002191 atomic_rcu_set(&as->dispatch, NULL);
2192 if (d) {
2193 call_rcu(d, address_space_dispatch_free, rcu);
2194 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002195}
2196
Avi Kivity62152b82011-07-26 14:26:14 +03002197static void memory_map_init(void)
2198{
Anthony Liguori7267c092011-08-20 22:09:37 -05002199 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002200
Paolo Bonzini57271d62013-11-07 17:14:37 +01002201 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002202 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002203
Anthony Liguori7267c092011-08-20 22:09:37 -05002204 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002205 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2206 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002207 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02002208
Avi Kivityf6790af2012-10-02 20:13:51 +02002209 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03002210}
2211
2212MemoryRegion *get_system_memory(void)
2213{
2214 return system_memory;
2215}
2216
Avi Kivity309cb472011-08-08 16:09:03 +03002217MemoryRegion *get_system_io(void)
2218{
2219 return system_io;
2220}
2221
pbrooke2eef172008-06-08 01:09:01 +00002222#endif /* !defined(CONFIG_USER_ONLY) */
2223
bellard13eb76e2004-01-24 15:23:36 +00002224/* physical memory access (slow version, mainly for debug) */
2225#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002226int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002227 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002228{
2229 int l, flags;
2230 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002231 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002232
2233 while (len > 0) {
2234 page = addr & TARGET_PAGE_MASK;
2235 l = (page + TARGET_PAGE_SIZE) - addr;
2236 if (l > len)
2237 l = len;
2238 flags = page_get_flags(page);
2239 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002240 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002241 if (is_write) {
2242 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002243 return -1;
bellard579a97f2007-11-11 14:26:47 +00002244 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002245 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002246 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002247 memcpy(p, buf, l);
2248 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002249 } else {
2250 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002251 return -1;
bellard579a97f2007-11-11 14:26:47 +00002252 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002253 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002254 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002255 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002256 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002257 }
2258 len -= l;
2259 buf += l;
2260 addr += l;
2261 }
Paul Brooka68fe892010-03-01 00:08:59 +00002262 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002263}
bellard8df1cd02005-01-28 22:37:22 +00002264
bellard13eb76e2004-01-24 15:23:36 +00002265#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002266
Avi Kivitya8170e52012-10-23 12:30:10 +02002267static void invalidate_and_set_dirty(hwaddr addr,
2268 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002269{
Peter Maydellf874bf92014-11-16 19:44:21 +00002270 if (cpu_physical_memory_range_includes_clean(addr, length)) {
2271 tb_invalidate_phys_range(addr, addr + length, 0);
Paolo Bonzini68868672014-07-21 16:45:18 +02002272 cpu_physical_memory_set_dirty_range_nocode(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002273 }
Anthony PERARDe2269392012-10-03 13:49:22 +00002274 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002275}
2276
Richard Henderson23326162013-07-08 14:55:59 -07002277static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002278{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002279 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002280
2281 /* Regions are assumed to support 1-4 byte accesses unless
2282 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002283 if (access_size_max == 0) {
2284 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002285 }
Richard Henderson23326162013-07-08 14:55:59 -07002286
2287 /* Bound the maximum access by the alignment of the address. */
2288 if (!mr->ops->impl.unaligned) {
2289 unsigned align_size_max = addr & -addr;
2290 if (align_size_max != 0 && align_size_max < access_size_max) {
2291 access_size_max = align_size_max;
2292 }
2293 }
2294
2295 /* Don't attempt accesses larger than the maximum. */
2296 if (l > access_size_max) {
2297 l = access_size_max;
2298 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02002299 if (l & (l - 1)) {
2300 l = 1 << (qemu_fls(l) - 1);
2301 }
Richard Henderson23326162013-07-08 14:55:59 -07002302
2303 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002304}
2305
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002306bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002307 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002308{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002309 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002310 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002311 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002312 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002313 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002314 bool error = false;
ths3b46e622007-09-17 08:09:54 +00002315
bellard13eb76e2004-01-24 15:23:36 +00002316 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002317 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002318 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002319
bellard13eb76e2004-01-24 15:23:36 +00002320 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002321 if (!memory_access_is_direct(mr, is_write)) {
2322 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002323 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002324 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002325 switch (l) {
2326 case 8:
2327 /* 64 bit write access */
2328 val = ldq_p(buf);
2329 error |= io_mem_write(mr, addr1, val, 8);
2330 break;
2331 case 4:
bellard1c213d12005-09-03 10:49:04 +00002332 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002333 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002334 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07002335 break;
2336 case 2:
bellard1c213d12005-09-03 10:49:04 +00002337 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002338 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002339 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07002340 break;
2341 case 1:
bellard1c213d12005-09-03 10:49:04 +00002342 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002343 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002344 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07002345 break;
2346 default:
2347 abort();
bellard13eb76e2004-01-24 15:23:36 +00002348 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002349 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002350 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002351 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002352 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002353 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002354 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002355 }
2356 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002357 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002358 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002359 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002360 switch (l) {
2361 case 8:
2362 /* 64 bit read access */
2363 error |= io_mem_read(mr, addr1, &val, 8);
2364 stq_p(buf, val);
2365 break;
2366 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002367 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002368 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00002369 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002370 break;
2371 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002372 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002373 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002374 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002375 break;
2376 case 1:
bellard1c213d12005-09-03 10:49:04 +00002377 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002378 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002379 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002380 break;
2381 default:
2382 abort();
bellard13eb76e2004-01-24 15:23:36 +00002383 }
2384 } else {
2385 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002386 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002387 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002388 }
2389 }
2390 len -= l;
2391 buf += l;
2392 addr += l;
2393 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002394
2395 return error;
bellard13eb76e2004-01-24 15:23:36 +00002396}
bellard8df1cd02005-01-28 22:37:22 +00002397
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002398bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002399 const uint8_t *buf, int len)
2400{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002401 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002402}
2403
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002404bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002405{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002406 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002407}
2408
2409
Avi Kivitya8170e52012-10-23 12:30:10 +02002410void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002411 int len, int is_write)
2412{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002413 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002414}
2415
Alexander Graf582b55a2013-12-11 14:17:44 +01002416enum write_rom_type {
2417 WRITE_DATA,
2418 FLUSH_CACHE,
2419};
2420
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002421static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002422 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002423{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002424 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002425 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002426 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002427 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002428
bellardd0ecd2a2006-04-23 17:14:48 +00002429 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002430 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002431 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002432
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002433 if (!(memory_region_is_ram(mr) ||
2434 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002435 /* do nothing */
2436 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002437 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002438 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002439 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002440 switch (type) {
2441 case WRITE_DATA:
2442 memcpy(ptr, buf, l);
2443 invalidate_and_set_dirty(addr1, l);
2444 break;
2445 case FLUSH_CACHE:
2446 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2447 break;
2448 }
bellardd0ecd2a2006-04-23 17:14:48 +00002449 }
2450 len -= l;
2451 buf += l;
2452 addr += l;
2453 }
2454}
2455
Alexander Graf582b55a2013-12-11 14:17:44 +01002456/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002457void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002458 const uint8_t *buf, int len)
2459{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002460 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002461}
2462
2463void cpu_flush_icache_range(hwaddr start, int len)
2464{
2465 /*
2466 * This function should do the same thing as an icache flush that was
2467 * triggered from within the guest. For TCG we are always cache coherent,
2468 * so there is no need to flush anything. For KVM / Xen we need to flush
2469 * the host's instruction cache at least.
2470 */
2471 if (tcg_enabled()) {
2472 return;
2473 }
2474
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002475 cpu_physical_memory_write_rom_internal(&address_space_memory,
2476 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002477}
2478
aliguori6d16c2f2009-01-22 16:59:11 +00002479typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002480 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002481 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002482 hwaddr addr;
2483 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002484} BounceBuffer;
2485
2486static BounceBuffer bounce;
2487
aliguoriba223c22009-01-22 16:59:16 +00002488typedef struct MapClient {
2489 void *opaque;
2490 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002491 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002492} MapClient;
2493
Blue Swirl72cf2d42009-09-12 07:36:22 +00002494static QLIST_HEAD(map_client_list, MapClient) map_client_list
2495 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002496
2497void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2498{
Anthony Liguori7267c092011-08-20 22:09:37 -05002499 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002500
2501 client->opaque = opaque;
2502 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002503 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002504 return client;
2505}
2506
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002507static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002508{
2509 MapClient *client = (MapClient *)_client;
2510
Blue Swirl72cf2d42009-09-12 07:36:22 +00002511 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002512 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002513}
2514
2515static void cpu_notify_map_clients(void)
2516{
2517 MapClient *client;
2518
Blue Swirl72cf2d42009-09-12 07:36:22 +00002519 while (!QLIST_EMPTY(&map_client_list)) {
2520 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002521 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002522 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002523 }
2524}
2525
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002526bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2527{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002528 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002529 hwaddr l, xlat;
2530
2531 while (len > 0) {
2532 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002533 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2534 if (!memory_access_is_direct(mr, is_write)) {
2535 l = memory_access_size(mr, l, addr);
2536 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002537 return false;
2538 }
2539 }
2540
2541 len -= l;
2542 addr += l;
2543 }
2544 return true;
2545}
2546
aliguori6d16c2f2009-01-22 16:59:11 +00002547/* Map a physical memory region into a host virtual address.
2548 * May map a subset of the requested range, given by and returned in *plen.
2549 * May return NULL if resources needed to perform the mapping are exhausted.
2550 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002551 * Use cpu_register_map_client() to know when retrying the map operation is
2552 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002553 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002554void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002555 hwaddr addr,
2556 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002557 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002558{
Avi Kivitya8170e52012-10-23 12:30:10 +02002559 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002560 hwaddr done = 0;
2561 hwaddr l, xlat, base;
2562 MemoryRegion *mr, *this_mr;
2563 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002564
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002565 if (len == 0) {
2566 return NULL;
2567 }
aliguori6d16c2f2009-01-22 16:59:11 +00002568
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002569 l = len;
2570 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2571 if (!memory_access_is_direct(mr, is_write)) {
2572 if (bounce.buffer) {
2573 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002574 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002575 /* Avoid unbounded allocations */
2576 l = MIN(l, TARGET_PAGE_SIZE);
2577 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002578 bounce.addr = addr;
2579 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002580
2581 memory_region_ref(mr);
2582 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002583 if (!is_write) {
2584 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002585 }
aliguori6d16c2f2009-01-22 16:59:11 +00002586
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002587 *plen = l;
2588 return bounce.buffer;
2589 }
2590
2591 base = xlat;
2592 raddr = memory_region_get_ram_addr(mr);
2593
2594 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002595 len -= l;
2596 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002597 done += l;
2598 if (len == 0) {
2599 break;
2600 }
2601
2602 l = len;
2603 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2604 if (this_mr != mr || xlat != base + done) {
2605 break;
2606 }
aliguori6d16c2f2009-01-22 16:59:11 +00002607 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002608
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002609 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002610 *plen = done;
2611 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002612}
2613
Avi Kivityac1970f2012-10-03 16:22:53 +02002614/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002615 * Will also mark the memory as dirty if is_write == 1. access_len gives
2616 * the amount of memory that was actually read or written by the caller.
2617 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002618void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2619 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002620{
2621 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002622 MemoryRegion *mr;
2623 ram_addr_t addr1;
2624
2625 mr = qemu_ram_addr_from_host(buffer, &addr1);
2626 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002627 if (is_write) {
Paolo Bonzini68868672014-07-21 16:45:18 +02002628 invalidate_and_set_dirty(addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002629 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002630 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002631 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002632 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002633 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002634 return;
2635 }
2636 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002637 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002638 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002639 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002640 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002641 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002642 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002643}
bellardd0ecd2a2006-04-23 17:14:48 +00002644
Avi Kivitya8170e52012-10-23 12:30:10 +02002645void *cpu_physical_memory_map(hwaddr addr,
2646 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002647 int is_write)
2648{
2649 return address_space_map(&address_space_memory, addr, plen, is_write);
2650}
2651
Avi Kivitya8170e52012-10-23 12:30:10 +02002652void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2653 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002654{
2655 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2656}
2657
bellard8df1cd02005-01-28 22:37:22 +00002658/* warning: addr must be aligned */
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002659static inline uint32_t ldl_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002660 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002661{
bellard8df1cd02005-01-28 22:37:22 +00002662 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002663 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002664 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002665 hwaddr l = 4;
2666 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002667
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002668 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002669 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002670 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002671 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002672#if defined(TARGET_WORDS_BIGENDIAN)
2673 if (endian == DEVICE_LITTLE_ENDIAN) {
2674 val = bswap32(val);
2675 }
2676#else
2677 if (endian == DEVICE_BIG_ENDIAN) {
2678 val = bswap32(val);
2679 }
2680#endif
bellard8df1cd02005-01-28 22:37:22 +00002681 } else {
2682 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002683 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002684 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002685 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002686 switch (endian) {
2687 case DEVICE_LITTLE_ENDIAN:
2688 val = ldl_le_p(ptr);
2689 break;
2690 case DEVICE_BIG_ENDIAN:
2691 val = ldl_be_p(ptr);
2692 break;
2693 default:
2694 val = ldl_p(ptr);
2695 break;
2696 }
bellard8df1cd02005-01-28 22:37:22 +00002697 }
2698 return val;
2699}
2700
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002701uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002702{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002703 return ldl_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002704}
2705
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002706uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002707{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002708 return ldl_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002709}
2710
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002711uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002712{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002713 return ldl_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002714}
2715
bellard84b7b8e2005-11-28 21:19:04 +00002716/* warning: addr must be aligned */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002717static inline uint64_t ldq_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002718 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002719{
bellard84b7b8e2005-11-28 21:19:04 +00002720 uint8_t *ptr;
2721 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002722 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002723 hwaddr l = 8;
2724 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002725
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002726 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002727 false);
2728 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002729 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002730 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002731#if defined(TARGET_WORDS_BIGENDIAN)
2732 if (endian == DEVICE_LITTLE_ENDIAN) {
2733 val = bswap64(val);
2734 }
2735#else
2736 if (endian == DEVICE_BIG_ENDIAN) {
2737 val = bswap64(val);
2738 }
2739#endif
bellard84b7b8e2005-11-28 21:19:04 +00002740 } else {
2741 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002742 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002743 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002744 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002745 switch (endian) {
2746 case DEVICE_LITTLE_ENDIAN:
2747 val = ldq_le_p(ptr);
2748 break;
2749 case DEVICE_BIG_ENDIAN:
2750 val = ldq_be_p(ptr);
2751 break;
2752 default:
2753 val = ldq_p(ptr);
2754 break;
2755 }
bellard84b7b8e2005-11-28 21:19:04 +00002756 }
2757 return val;
2758}
2759
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002760uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002761{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002762 return ldq_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002763}
2764
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002765uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002766{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002767 return ldq_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002768}
2769
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002770uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002771{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002772 return ldq_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002773}
2774
bellardaab33092005-10-30 20:48:42 +00002775/* XXX: optimize */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002776uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002777{
2778 uint8_t val;
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002779 address_space_rw(as, addr, &val, 1, 0);
bellardaab33092005-10-30 20:48:42 +00002780 return val;
2781}
2782
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002783/* warning: addr must be aligned */
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002784static inline uint32_t lduw_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002785 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002786{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002787 uint8_t *ptr;
2788 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002789 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002790 hwaddr l = 2;
2791 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002792
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002793 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002794 false);
2795 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002796 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002797 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002798#if defined(TARGET_WORDS_BIGENDIAN)
2799 if (endian == DEVICE_LITTLE_ENDIAN) {
2800 val = bswap16(val);
2801 }
2802#else
2803 if (endian == DEVICE_BIG_ENDIAN) {
2804 val = bswap16(val);
2805 }
2806#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002807 } else {
2808 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002809 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002810 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002811 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002812 switch (endian) {
2813 case DEVICE_LITTLE_ENDIAN:
2814 val = lduw_le_p(ptr);
2815 break;
2816 case DEVICE_BIG_ENDIAN:
2817 val = lduw_be_p(ptr);
2818 break;
2819 default:
2820 val = lduw_p(ptr);
2821 break;
2822 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002823 }
2824 return val;
bellardaab33092005-10-30 20:48:42 +00002825}
2826
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002827uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002828{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002829 return lduw_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002830}
2831
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002832uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002833{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002834 return lduw_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002835}
2836
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002837uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002838{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002839 return lduw_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002840}
2841
bellard8df1cd02005-01-28 22:37:22 +00002842/* warning: addr must be aligned. The ram page is not masked as dirty
2843 and the code inside is not invalidated. It is useful if the dirty
2844 bits are used to track modified PTEs */
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002845void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002846{
bellard8df1cd02005-01-28 22:37:22 +00002847 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002848 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002849 hwaddr l = 4;
2850 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002851
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002852 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002853 true);
2854 if (l < 4 || !memory_access_is_direct(mr, true)) {
2855 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002856 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002857 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002858 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002859 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002860
2861 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002862 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00002863 /* invalidate code */
2864 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2865 /* set dirty bit */
Paolo Bonzini68868672014-07-21 16:45:18 +02002866 cpu_physical_memory_set_dirty_range_nocode(addr1, 4);
aliguori74576192008-10-06 14:02:03 +00002867 }
2868 }
bellard8df1cd02005-01-28 22:37:22 +00002869 }
2870}
2871
2872/* warning: addr must be aligned */
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002873static inline void stl_phys_internal(AddressSpace *as,
2874 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002875 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002876{
bellard8df1cd02005-01-28 22:37:22 +00002877 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002878 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002879 hwaddr l = 4;
2880 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002881
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002882 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002883 true);
2884 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002885#if defined(TARGET_WORDS_BIGENDIAN)
2886 if (endian == DEVICE_LITTLE_ENDIAN) {
2887 val = bswap32(val);
2888 }
2889#else
2890 if (endian == DEVICE_BIG_ENDIAN) {
2891 val = bswap32(val);
2892 }
2893#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002894 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002895 } else {
bellard8df1cd02005-01-28 22:37:22 +00002896 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002897 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002898 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002899 switch (endian) {
2900 case DEVICE_LITTLE_ENDIAN:
2901 stl_le_p(ptr, val);
2902 break;
2903 case DEVICE_BIG_ENDIAN:
2904 stl_be_p(ptr, val);
2905 break;
2906 default:
2907 stl_p(ptr, val);
2908 break;
2909 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002910 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002911 }
2912}
2913
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002914void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002915{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002916 stl_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002917}
2918
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002919void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002920{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002921 stl_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002922}
2923
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002924void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002925{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002926 stl_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002927}
2928
bellardaab33092005-10-30 20:48:42 +00002929/* XXX: optimize */
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002930void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002931{
2932 uint8_t v = val;
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002933 address_space_rw(as, addr, &v, 1, 1);
bellardaab33092005-10-30 20:48:42 +00002934}
2935
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002936/* warning: addr must be aligned */
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002937static inline void stw_phys_internal(AddressSpace *as,
2938 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002939 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002940{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002941 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002942 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002943 hwaddr l = 2;
2944 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002945
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002946 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002947 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002948#if defined(TARGET_WORDS_BIGENDIAN)
2949 if (endian == DEVICE_LITTLE_ENDIAN) {
2950 val = bswap16(val);
2951 }
2952#else
2953 if (endian == DEVICE_BIG_ENDIAN) {
2954 val = bswap16(val);
2955 }
2956#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002957 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002958 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002959 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002960 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002961 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002962 switch (endian) {
2963 case DEVICE_LITTLE_ENDIAN:
2964 stw_le_p(ptr, val);
2965 break;
2966 case DEVICE_BIG_ENDIAN:
2967 stw_be_p(ptr, val);
2968 break;
2969 default:
2970 stw_p(ptr, val);
2971 break;
2972 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002973 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002974 }
bellardaab33092005-10-30 20:48:42 +00002975}
2976
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002977void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002978{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002979 stw_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002980}
2981
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002982void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002983{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002984 stw_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002985}
2986
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002987void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002988{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002989 stw_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002990}
2991
bellardaab33092005-10-30 20:48:42 +00002992/* XXX: optimize */
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002993void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002994{
2995 val = tswap64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002996 address_space_rw(as, addr, (void *) &val, 8, 1);
bellardaab33092005-10-30 20:48:42 +00002997}
2998
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002999void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003000{
3001 val = cpu_to_le64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003002 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003003}
3004
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003005void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003006{
3007 val = cpu_to_be64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003008 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003009}
3010
aliguori5e2972f2009-03-28 17:51:36 +00003011/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003012int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003013 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003014{
3015 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003016 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003017 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003018
3019 while (len > 0) {
3020 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02003021 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00003022 /* if no physical page mapped, return an error */
3023 if (phys_addr == -1)
3024 return -1;
3025 l = (page + TARGET_PAGE_SIZE) - addr;
3026 if (l > len)
3027 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003028 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003029 if (is_write) {
3030 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
3031 } else {
3032 address_space_rw(cpu->as, phys_addr, buf, l, 0);
3033 }
bellard13eb76e2004-01-24 15:23:36 +00003034 len -= l;
3035 buf += l;
3036 addr += l;
3037 }
3038 return 0;
3039}
Paul Brooka68fe892010-03-01 00:08:59 +00003040#endif
bellard13eb76e2004-01-24 15:23:36 +00003041
Blue Swirl8e4a4242013-01-06 18:30:17 +00003042/*
3043 * A helper function for the _utterly broken_ virtio device model to find out if
3044 * it's running on a big endian machine. Don't do this at home kids!
3045 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003046bool target_words_bigendian(void);
3047bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003048{
3049#if defined(TARGET_WORDS_BIGENDIAN)
3050 return true;
3051#else
3052 return false;
3053#endif
3054}
3055
Wen Congyang76f35532012-05-07 12:04:18 +08003056#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003057bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003058{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003059 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003060 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08003061
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003062 mr = address_space_translate(&address_space_memory,
3063 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003064
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003065 return !(memory_region_is_ram(mr) ||
3066 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08003067}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003068
3069void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
3070{
3071 RAMBlock *block;
3072
Mike Day0dc3f442013-09-05 14:41:35 -04003073 rcu_read_lock();
3074 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02003075 func(block->host, block->offset, block->used_length, opaque);
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003076 }
Mike Day0dc3f442013-09-05 14:41:35 -04003077 rcu_read_unlock();
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003078}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003079#endif