blob: 2c87f1d6d60dcdf7bc79cff1f74d75011839da09 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010031#endif
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060032#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010033#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010034#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020035#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010036#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010037#include "qemu/timer.h"
38#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020039#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010041#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010042#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000043#if defined(CONFIG_USER_ONLY)
44#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010045#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010046#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010047#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000048#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010049#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040050#include "qemu/rcu_queue.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000052#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000053
Paolo Bonzini022c62c2012-12-17 18:19:49 +010054#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020055#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020056
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020057#include "qemu/range.h"
58
blueswir1db7b5422007-05-26 17:36:03 +000059//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000060
pbrook99773bd2006-04-16 15:14:59 +000061#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020062static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000063
Mike Day0dc3f442013-09-05 14:41:35 -040064/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
65 * are protected by the ramlist lock.
66 */
Mike Day0d53d9f2015-01-21 13:45:24 +010067RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030068
69static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030070static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030071
Avi Kivityf6790af2012-10-02 20:13:51 +020072AddressSpace address_space_io;
73AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020074
Paolo Bonzini0844e002013-05-24 14:37:28 +020075MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020076static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020077
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080078/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
79#define RAM_PREALLOC (1 << 0)
80
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080081/* RAM is mmap-ed with MAP_SHARED */
82#define RAM_SHARED (1 << 1)
83
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020084/* Only a portion of RAM (used_length) is actually used, and migrated.
85 * This used_length size can change across reboots.
86 */
87#define RAM_RESIZEABLE (1 << 2)
88
pbrooke2eef172008-06-08 01:09:01 +000089#endif
bellard9fa3e852004-01-04 18:06:42 +000090
Andreas Färberbdc44642013-06-24 23:50:24 +020091struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000092/* current CPU in the current thread. It is only valid inside
93 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020094DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000095/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000096 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000097 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010098int use_icount;
bellard6a00d602005-11-21 23:25:50 +000099
pbrooke2eef172008-06-08 01:09:01 +0000100#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200101
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200102typedef struct PhysPageEntry PhysPageEntry;
103
104struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200105 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200106 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200107 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200108 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200109};
110
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200111#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
112
Paolo Bonzini03f49952013-11-07 17:14:36 +0100113/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100114#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100115
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200116#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100117#define P_L2_SIZE (1 << P_L2_BITS)
118
119#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
120
121typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200122
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200123typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100124 struct rcu_head rcu;
125
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200126 unsigned sections_nb;
127 unsigned sections_nb_alloc;
128 unsigned nodes_nb;
129 unsigned nodes_nb_alloc;
130 Node *nodes;
131 MemoryRegionSection *sections;
132} PhysPageMap;
133
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200134struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100135 struct rcu_head rcu;
136
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200137 /* This is a multi-level map on the physical address space.
138 * The bottom level has pointers to MemoryRegionSections.
139 */
140 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200141 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200142 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200143};
144
Jan Kiszka90260c62013-05-26 21:46:51 +0200145#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
146typedef struct subpage_t {
147 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200148 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200149 hwaddr base;
150 uint16_t sub_section[TARGET_PAGE_SIZE];
151} subpage_t;
152
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200153#define PHYS_SECTION_UNASSIGNED 0
154#define PHYS_SECTION_NOTDIRTY 1
155#define PHYS_SECTION_ROM 2
156#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200157
pbrooke2eef172008-06-08 01:09:01 +0000158static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300159static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000160static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000161
Avi Kivity1ec9b902012-01-02 12:47:48 +0200162static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000163#endif
bellard54936002003-05-13 00:25:15 +0000164
Paul Brook6d9a1302010-02-28 23:55:53 +0000165#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200166
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200167static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200168{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200169 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
170 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
171 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
172 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200173 }
174}
175
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200176static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200177{
178 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200179 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200180
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200181 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200182 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200183 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100184 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200185 map->nodes[ret][i].skip = 1;
186 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200187 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200188 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200189}
190
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200191static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
192 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200193 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200194{
195 PhysPageEntry *p;
196 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100197 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200198
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200199 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200200 lp->ptr = phys_map_node_alloc(map);
201 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200202 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100203 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200204 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200205 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200206 }
207 }
208 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200209 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200210 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100211 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200212
Paolo Bonzini03f49952013-11-07 17:14:36 +0100213 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200214 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200215 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200216 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200217 *index += step;
218 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200219 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200220 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200221 }
222 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200223 }
224}
225
Avi Kivityac1970f2012-10-03 16:22:53 +0200226static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200227 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200228 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000229{
Avi Kivity29990972012-02-13 20:21:20 +0200230 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200231 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000232
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200233 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000234}
235
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200236/* Compact a non leaf page entry. Simply detect that the entry has a single child,
237 * and update our entry so we can skip it and go directly to the destination.
238 */
239static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
240{
241 unsigned valid_ptr = P_L2_SIZE;
242 int valid = 0;
243 PhysPageEntry *p;
244 int i;
245
246 if (lp->ptr == PHYS_MAP_NODE_NIL) {
247 return;
248 }
249
250 p = nodes[lp->ptr];
251 for (i = 0; i < P_L2_SIZE; i++) {
252 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
253 continue;
254 }
255
256 valid_ptr = i;
257 valid++;
258 if (p[i].skip) {
259 phys_page_compact(&p[i], nodes, compacted);
260 }
261 }
262
263 /* We can only compress if there's only one child. */
264 if (valid != 1) {
265 return;
266 }
267
268 assert(valid_ptr < P_L2_SIZE);
269
270 /* Don't compress if it won't fit in the # of bits we have. */
271 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
272 return;
273 }
274
275 lp->ptr = p[valid_ptr].ptr;
276 if (!p[valid_ptr].skip) {
277 /* If our only child is a leaf, make this a leaf. */
278 /* By design, we should have made this node a leaf to begin with so we
279 * should never reach here.
280 * But since it's so simple to handle this, let's do it just in case we
281 * change this rule.
282 */
283 lp->skip = 0;
284 } else {
285 lp->skip += p[valid_ptr].skip;
286 }
287}
288
289static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
290{
291 DECLARE_BITMAP(compacted, nodes_nb);
292
293 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200294 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200295 }
296}
297
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200298static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200299 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000300{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200301 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200302 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200303 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200304
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200305 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200306 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200307 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200308 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200309 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100310 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200311 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200312
313 if (sections[lp.ptr].size.hi ||
314 range_covers_byte(sections[lp.ptr].offset_within_address_space,
315 sections[lp.ptr].size.lo, addr)) {
316 return &sections[lp.ptr];
317 } else {
318 return &sections[PHYS_SECTION_UNASSIGNED];
319 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200320}
321
Blue Swirle5548612012-04-21 13:08:33 +0000322bool memory_region_is_unassigned(MemoryRegion *mr)
323{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200324 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000325 && mr != &io_mem_watch;
326}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200327
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100328/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200329static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200330 hwaddr addr,
331 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200332{
Jan Kiszka90260c62013-05-26 21:46:51 +0200333 MemoryRegionSection *section;
334 subpage_t *subpage;
335
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200336 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200337 if (resolve_subpage && section->mr->subpage) {
338 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200339 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200340 }
341 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200342}
343
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100344/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200345static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200346address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200347 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200348{
349 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100350 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200351
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200352 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200353 /* Compute offset within MemoryRegionSection */
354 addr -= section->offset_within_address_space;
355
356 /* Compute offset within MemoryRegion */
357 *xlat = addr + section->offset_within_region;
358
359 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100360 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200361 return section;
362}
Jan Kiszka90260c62013-05-26 21:46:51 +0200363
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100364static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
365{
366 if (memory_region_is_ram(mr)) {
367 return !(is_write && mr->readonly);
368 }
369 if (memory_region_is_romd(mr)) {
370 return !is_write;
371 }
372
373 return false;
374}
375
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200376MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
377 hwaddr *xlat, hwaddr *plen,
378 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200379{
Avi Kivity30951152012-10-30 13:47:46 +0200380 IOMMUTLBEntry iotlb;
381 MemoryRegionSection *section;
382 MemoryRegion *mr;
Paolo Bonzini40254462015-04-01 09:57:45 +0200383 hwaddr len = *plen;
Avi Kivity30951152012-10-30 13:47:46 +0200384
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100385 rcu_read_lock();
Avi Kivity30951152012-10-30 13:47:46 +0200386 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100387 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
388 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200389 mr = section->mr;
390
391 if (!mr->iommu_ops) {
392 break;
393 }
394
Le Tan8d7b8cb2014-08-16 13:55:37 +0800395 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200396 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
397 | (addr & iotlb.addr_mask));
Paolo Bonzini40254462015-04-01 09:57:45 +0200398 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200399 if (!(iotlb.perm & (1 << is_write))) {
400 mr = &io_mem_unassigned;
401 break;
402 }
403
404 as = iotlb.target_as;
405 }
406
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000407 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100408 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Paolo Bonzini40254462015-04-01 09:57:45 +0200409 len = MIN(page, len);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100410 }
411
Paolo Bonzini40254462015-04-01 09:57:45 +0200412 *plen = len;
Avi Kivity30951152012-10-30 13:47:46 +0200413 *xlat = addr;
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100414 rcu_read_unlock();
Avi Kivity30951152012-10-30 13:47:46 +0200415 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200416}
417
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100418/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200419MemoryRegionSection *
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200420address_space_translate_for_iotlb(CPUState *cpu, hwaddr addr,
421 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200422{
Avi Kivity30951152012-10-30 13:47:46 +0200423 MemoryRegionSection *section;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200424 section = address_space_translate_internal(cpu->memory_dispatch,
425 addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200426
427 assert(!section->mr->iommu_ops);
428 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200429}
bellard9fa3e852004-01-04 18:06:42 +0000430#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000431
Andreas Färberb170fce2013-01-20 20:23:22 +0100432#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000433
Juan Quintelae59fb372009-09-29 22:48:21 +0200434static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200435{
Andreas Färber259186a2013-01-17 18:51:17 +0100436 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200437
aurel323098dba2009-03-07 21:28:24 +0000438 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
439 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100440 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100441 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000442
443 return 0;
444}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200445
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400446static int cpu_common_pre_load(void *opaque)
447{
448 CPUState *cpu = opaque;
449
Paolo Bonziniadee6422014-12-19 12:53:14 +0100450 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400451
452 return 0;
453}
454
455static bool cpu_common_exception_index_needed(void *opaque)
456{
457 CPUState *cpu = opaque;
458
Paolo Bonziniadee6422014-12-19 12:53:14 +0100459 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400460}
461
462static const VMStateDescription vmstate_cpu_common_exception_index = {
463 .name = "cpu_common/exception_index",
464 .version_id = 1,
465 .minimum_version_id = 1,
466 .fields = (VMStateField[]) {
467 VMSTATE_INT32(exception_index, CPUState),
468 VMSTATE_END_OF_LIST()
469 }
470};
471
Andreas Färber1a1562f2013-06-17 04:09:11 +0200472const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200473 .name = "cpu_common",
474 .version_id = 1,
475 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400476 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200477 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200478 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100479 VMSTATE_UINT32(halted, CPUState),
480 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200481 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400482 },
483 .subsections = (VMStateSubsection[]) {
484 {
485 .vmsd = &vmstate_cpu_common_exception_index,
486 .needed = cpu_common_exception_index_needed,
487 } , {
488 /* empty */
489 }
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200490 }
491};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200492
pbrook9656f322008-07-01 20:01:19 +0000493#endif
494
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100495CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400496{
Andreas Färberbdc44642013-06-24 23:50:24 +0200497 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400498
Andreas Färberbdc44642013-06-24 23:50:24 +0200499 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100500 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200501 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100502 }
Glauber Costa950f1472009-06-09 12:15:18 -0400503 }
504
Andreas Färberbdc44642013-06-24 23:50:24 +0200505 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400506}
507
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000508#if !defined(CONFIG_USER_ONLY)
509void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
510{
511 /* We only support one address space per cpu at the moment. */
512 assert(cpu->as == as);
513
514 if (cpu->tcg_as_listener) {
515 memory_listener_unregister(cpu->tcg_as_listener);
516 } else {
517 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
518 }
519 cpu->tcg_as_listener->commit = tcg_commit;
520 memory_listener_register(cpu->tcg_as_listener, as);
521}
522#endif
523
Andreas Färber9349b4f2012-03-14 01:38:32 +0100524void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000525{
Andreas Färber9f09e182012-05-03 06:59:07 +0200526 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100527 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200528 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000529 int cpu_index;
530
pbrookc2764712009-03-07 15:24:59 +0000531#if defined(CONFIG_USER_ONLY)
532 cpu_list_lock();
533#endif
bellard6a00d602005-11-21 23:25:50 +0000534 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200535 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000536 cpu_index++;
537 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100538 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100539 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200540 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200541 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100542#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000543 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200544 cpu->thread_id = qemu_get_thread_id();
Paolo Bonzinicba70542015-03-09 15:28:37 +0100545 cpu_reload_memory_map(cpu);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100546#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200547 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000548#if defined(CONFIG_USER_ONLY)
549 cpu_list_unlock();
550#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200551 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
552 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
553 }
pbrookb3c77242008-06-30 16:31:04 +0000554#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600555 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000556 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100557 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200558 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000559#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100560 if (cc->vmsd != NULL) {
561 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
562 }
bellardfd6ce8f2003-05-14 19:00:11 +0000563}
564
Paul Brook94df27f2010-02-28 23:47:45 +0000565#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200566static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000567{
568 tb_invalidate_phys_page_range(pc, pc + 1, 0);
569}
570#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200571static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400572{
Max Filippove8262a12013-09-27 22:29:17 +0400573 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
574 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000575 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100576 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400577 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400578}
bellardc27004e2005-01-03 23:35:10 +0000579#endif
bellardd720b932004-04-25 17:57:43 +0000580
Paul Brookc527ee82010-03-01 03:31:14 +0000581#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200582void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000583
584{
585}
586
Peter Maydell3ee887e2014-09-12 14:06:48 +0100587int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
588 int flags)
589{
590 return -ENOSYS;
591}
592
593void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
594{
595}
596
Andreas Färber75a34032013-09-02 16:57:02 +0200597int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000598 int flags, CPUWatchpoint **watchpoint)
599{
600 return -ENOSYS;
601}
602#else
pbrook6658ffb2007-03-16 23:58:11 +0000603/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200604int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000605 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000606{
aliguoric0ce9982008-11-25 22:13:57 +0000607 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000608
Peter Maydell05068c02014-09-12 14:06:48 +0100609 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700610 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200611 error_report("tried to set invalid watchpoint at %"
612 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000613 return -EINVAL;
614 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500615 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000616
aliguoria1d1bb32008-11-18 20:07:32 +0000617 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100618 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000619 wp->flags = flags;
620
aliguori2dc9f412008-11-18 20:56:59 +0000621 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200622 if (flags & BP_GDB) {
623 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
624 } else {
625 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
626 }
aliguoria1d1bb32008-11-18 20:07:32 +0000627
Andreas Färber31b030d2013-09-04 01:29:02 +0200628 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000629
630 if (watchpoint)
631 *watchpoint = wp;
632 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000633}
634
aliguoria1d1bb32008-11-18 20:07:32 +0000635/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200636int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000637 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000638{
aliguoria1d1bb32008-11-18 20:07:32 +0000639 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000640
Andreas Färberff4700b2013-08-26 18:23:18 +0200641 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100642 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000643 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200644 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000645 return 0;
646 }
647 }
aliguoria1d1bb32008-11-18 20:07:32 +0000648 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000649}
650
aliguoria1d1bb32008-11-18 20:07:32 +0000651/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200652void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000653{
Andreas Färberff4700b2013-08-26 18:23:18 +0200654 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000655
Andreas Färber31b030d2013-09-04 01:29:02 +0200656 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000657
Anthony Liguori7267c092011-08-20 22:09:37 -0500658 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000659}
660
aliguoria1d1bb32008-11-18 20:07:32 +0000661/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200662void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000663{
aliguoric0ce9982008-11-25 22:13:57 +0000664 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000665
Andreas Färberff4700b2013-08-26 18:23:18 +0200666 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200667 if (wp->flags & mask) {
668 cpu_watchpoint_remove_by_ref(cpu, wp);
669 }
aliguoric0ce9982008-11-25 22:13:57 +0000670 }
aliguoria1d1bb32008-11-18 20:07:32 +0000671}
Peter Maydell05068c02014-09-12 14:06:48 +0100672
673/* Return true if this watchpoint address matches the specified
674 * access (ie the address range covered by the watchpoint overlaps
675 * partially or completely with the address range covered by the
676 * access).
677 */
678static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
679 vaddr addr,
680 vaddr len)
681{
682 /* We know the lengths are non-zero, but a little caution is
683 * required to avoid errors in the case where the range ends
684 * exactly at the top of the address space and so addr + len
685 * wraps round to zero.
686 */
687 vaddr wpend = wp->vaddr + wp->len - 1;
688 vaddr addrend = addr + len - 1;
689
690 return !(addr > wpend || wp->vaddr > addrend);
691}
692
Paul Brookc527ee82010-03-01 03:31:14 +0000693#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000694
695/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200696int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000697 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000698{
aliguoric0ce9982008-11-25 22:13:57 +0000699 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000700
Anthony Liguori7267c092011-08-20 22:09:37 -0500701 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000702
703 bp->pc = pc;
704 bp->flags = flags;
705
aliguori2dc9f412008-11-18 20:56:59 +0000706 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200707 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200708 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200709 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200710 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200711 }
aliguoria1d1bb32008-11-18 20:07:32 +0000712
Andreas Färberf0c3c502013-08-26 21:22:53 +0200713 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000714
Andreas Färber00b941e2013-06-29 18:55:54 +0200715 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000716 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200717 }
aliguoria1d1bb32008-11-18 20:07:32 +0000718 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000719}
720
721/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200722int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000723{
aliguoria1d1bb32008-11-18 20:07:32 +0000724 CPUBreakpoint *bp;
725
Andreas Färberf0c3c502013-08-26 21:22:53 +0200726 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000727 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200728 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000729 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000730 }
bellard4c3a88a2003-07-26 12:06:08 +0000731 }
aliguoria1d1bb32008-11-18 20:07:32 +0000732 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000733}
734
aliguoria1d1bb32008-11-18 20:07:32 +0000735/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200736void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000737{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200738 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
739
740 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000741
Anthony Liguori7267c092011-08-20 22:09:37 -0500742 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000743}
744
745/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200746void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000747{
aliguoric0ce9982008-11-25 22:13:57 +0000748 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000749
Andreas Färberf0c3c502013-08-26 21:22:53 +0200750 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200751 if (bp->flags & mask) {
752 cpu_breakpoint_remove_by_ref(cpu, bp);
753 }
aliguoric0ce9982008-11-25 22:13:57 +0000754 }
bellard4c3a88a2003-07-26 12:06:08 +0000755}
756
bellardc33a3462003-07-29 20:50:33 +0000757/* enable or disable single step mode. EXCP_DEBUG is returned by the
758 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200759void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000760{
Andreas Färbered2803d2013-06-21 20:20:45 +0200761 if (cpu->singlestep_enabled != enabled) {
762 cpu->singlestep_enabled = enabled;
763 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200764 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200765 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100766 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000767 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200768 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000769 tb_flush(env);
770 }
bellardc33a3462003-07-29 20:50:33 +0000771 }
bellardc33a3462003-07-29 20:50:33 +0000772}
773
Andreas Färbera47dddd2013-09-03 17:38:47 +0200774void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000775{
776 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000777 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000778
779 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000780 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000781 fprintf(stderr, "qemu: fatal: ");
782 vfprintf(stderr, fmt, ap);
783 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200784 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000785 if (qemu_log_enabled()) {
786 qemu_log("qemu: fatal: ");
787 qemu_log_vprintf(fmt, ap2);
788 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200789 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000790 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000791 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000792 }
pbrook493ae1f2007-11-23 16:53:59 +0000793 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000794 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200795#if defined(CONFIG_USER_ONLY)
796 {
797 struct sigaction act;
798 sigfillset(&act.sa_mask);
799 act.sa_handler = SIG_DFL;
800 sigaction(SIGABRT, &act, NULL);
801 }
802#endif
bellard75012672003-06-21 13:11:07 +0000803 abort();
804}
805
bellard01243112004-01-04 15:48:17 +0000806#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400807/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200808static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
809{
810 RAMBlock *block;
811
Paolo Bonzini43771532013-09-09 17:58:40 +0200812 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200813 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200814 goto found;
815 }
Mike Day0dc3f442013-09-05 14:41:35 -0400816 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200817 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200818 goto found;
819 }
820 }
821
822 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
823 abort();
824
825found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200826 /* It is safe to write mru_block outside the iothread lock. This
827 * is what happens:
828 *
829 * mru_block = xxx
830 * rcu_read_unlock()
831 * xxx removed from list
832 * rcu_read_lock()
833 * read mru_block
834 * mru_block = NULL;
835 * call_rcu(reclaim_ramblock, xxx);
836 * rcu_read_unlock()
837 *
838 * atomic_rcu_set is not needed here. The block was already published
839 * when it was placed into the list. Here we're just making an extra
840 * copy of the pointer.
841 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200842 ram_list.mru_block = block;
843 return block;
844}
845
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200846static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000847{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200848 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200849 RAMBlock *block;
850 ram_addr_t end;
851
852 end = TARGET_PAGE_ALIGN(start + length);
853 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000854
Mike Day0dc3f442013-09-05 14:41:35 -0400855 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200856 block = qemu_get_ram_block(start);
857 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200858 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000859 cpu_tlb_reset_dirty_all(start1, length);
Mike Day0dc3f442013-09-05 14:41:35 -0400860 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200861}
862
863/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200864void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200865 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200866{
Juan Quintelad24981d2012-05-22 00:42:40 +0200867 if (length == 0)
868 return;
Michael S. Tsirkinc8d6f662014-11-17 17:54:07 +0200869 cpu_physical_memory_clear_dirty_range_type(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200870
871 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200872 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200873 }
bellard1ccde1c2004-02-06 19:46:14 +0000874}
875
Juan Quintela981fdf22013-10-10 11:54:09 +0200876static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000877{
878 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000879}
880
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100881/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +0200882hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200883 MemoryRegionSection *section,
884 target_ulong vaddr,
885 hwaddr paddr, hwaddr xlat,
886 int prot,
887 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000888{
Avi Kivitya8170e52012-10-23 12:30:10 +0200889 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000890 CPUWatchpoint *wp;
891
Blue Swirlcc5bea62012-04-14 14:56:48 +0000892 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000893 /* Normal RAM. */
894 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200895 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000896 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200897 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000898 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200899 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000900 }
901 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100902 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200903 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000904 }
905
906 /* Make accesses to pages with watchpoints go via the
907 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200908 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100909 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +0000910 /* Avoid trapping reads of pages with a write breakpoint. */
911 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200912 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000913 *address |= TLB_MMIO;
914 break;
915 }
916 }
917 }
918
919 return iotlb;
920}
bellard9fa3e852004-01-04 18:06:42 +0000921#endif /* defined(CONFIG_USER_ONLY) */
922
pbrooke2eef172008-06-08 01:09:01 +0000923#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000924
Anthony Liguoric227f092009-10-01 16:12:16 -0500925static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200926 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200927static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200928
Igor Mammedova2b257d2014-10-31 16:38:37 +0000929static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
930 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200931
932/*
933 * Set a custom physical guest memory alloator.
934 * Accelerators with unusual needs may need this. Hopefully, we can
935 * get rid of it eventually.
936 */
Igor Mammedova2b257d2014-10-31 16:38:37 +0000937void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +0200938{
939 phys_mem_alloc = alloc;
940}
941
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200942static uint16_t phys_section_add(PhysPageMap *map,
943 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200944{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200945 /* The physical section number is ORed with a page-aligned
946 * pointer to produce the iotlb entries. Thus it should
947 * never overflow into the page-aligned value.
948 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200949 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200950
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200951 if (map->sections_nb == map->sections_nb_alloc) {
952 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
953 map->sections = g_renew(MemoryRegionSection, map->sections,
954 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200955 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200956 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200957 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200958 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200959}
960
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200961static void phys_section_destroy(MemoryRegion *mr)
962{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200963 memory_region_unref(mr);
964
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200965 if (mr->subpage) {
966 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -0700967 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200968 g_free(subpage);
969 }
970}
971
Paolo Bonzini60926662013-05-29 12:30:26 +0200972static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200973{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200974 while (map->sections_nb > 0) {
975 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200976 phys_section_destroy(section->mr);
977 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200978 g_free(map->sections);
979 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200980}
981
Avi Kivityac1970f2012-10-03 16:22:53 +0200982static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200983{
984 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200985 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200986 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200987 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200988 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200989 MemoryRegionSection subsection = {
990 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200991 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200992 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200993 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200994
Avi Kivityf3705d52012-03-08 16:16:34 +0200995 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200996
Avi Kivityf3705d52012-03-08 16:16:34 +0200997 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200998 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +0100999 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001000 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001001 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001002 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001003 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001004 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001005 }
1006 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001007 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001008 subpage_register(subpage, start, end,
1009 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001010}
1011
1012
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001013static void register_multipage(AddressSpaceDispatch *d,
1014 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001015{
Avi Kivitya8170e52012-10-23 12:30:10 +02001016 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001017 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001018 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1019 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001020
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001021 assert(num_pages);
1022 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001023}
1024
Avi Kivityac1970f2012-10-03 16:22:53 +02001025static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001026{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001027 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001028 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001029 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001030 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001031
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001032 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1033 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1034 - now.offset_within_address_space;
1035
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001036 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001037 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001038 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001039 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001040 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001041 while (int128_ne(remain.size, now.size)) {
1042 remain.size = int128_sub(remain.size, now.size);
1043 remain.offset_within_address_space += int128_get64(now.size);
1044 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001045 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001046 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001047 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001048 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001049 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001050 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001051 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001052 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001053 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001054 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001055 }
1056}
1057
Sheng Yang62a27442010-01-26 19:21:16 +08001058void qemu_flush_coalesced_mmio_buffer(void)
1059{
1060 if (kvm_enabled())
1061 kvm_flush_coalesced_mmio_buffer();
1062}
1063
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001064void qemu_mutex_lock_ramlist(void)
1065{
1066 qemu_mutex_lock(&ram_list.mutex);
1067}
1068
1069void qemu_mutex_unlock_ramlist(void)
1070{
1071 qemu_mutex_unlock(&ram_list.mutex);
1072}
1073
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001074#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001075
1076#include <sys/vfs.h>
1077
1078#define HUGETLBFS_MAGIC 0x958458f6
1079
Hu Taofc7a5802014-09-09 13:28:01 +08001080static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001081{
1082 struct statfs fs;
1083 int ret;
1084
1085 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001086 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001087 } while (ret != 0 && errno == EINTR);
1088
1089 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001090 error_setg_errno(errp, errno, "failed to get page size of file %s",
1091 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001092 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001093 }
1094
1095 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001096 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001097
1098 return fs.f_bsize;
1099}
1100
Alex Williamson04b16652010-07-02 11:13:17 -06001101static void *file_ram_alloc(RAMBlock *block,
1102 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001103 const char *path,
1104 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001105{
1106 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001107 char *sanitized_name;
1108 char *c;
Hu Tao557529d2014-09-09 13:28:00 +08001109 void *area = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001110 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001111 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001112 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001113
Hu Taofc7a5802014-09-09 13:28:01 +08001114 hpagesize = gethugepagesize(path, &local_err);
1115 if (local_err) {
1116 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001117 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001118 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001119 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001120
1121 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001122 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1123 "or larger than huge page size 0x%" PRIx64,
1124 memory, hpagesize);
1125 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001126 }
1127
1128 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001129 error_setg(errp,
1130 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001131 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001132 }
1133
Peter Feiner8ca761f2013-03-04 13:54:25 -05001134 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Peter Crosthwaite83234bf2014-08-14 23:54:29 -07001135 sanitized_name = g_strdup(memory_region_name(block->mr));
Peter Feiner8ca761f2013-03-04 13:54:25 -05001136 for (c = sanitized_name; *c != '\0'; c++) {
1137 if (*c == '/')
1138 *c = '_';
1139 }
1140
1141 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1142 sanitized_name);
1143 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001144
1145 fd = mkstemp(filename);
1146 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001147 error_setg_errno(errp, errno,
1148 "unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001149 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001150 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001151 }
1152 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001153 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001154
1155 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1156
1157 /*
1158 * ftruncate is not supported by hugetlbfs in older
1159 * hosts, so don't bother bailing out on errors.
1160 * If anything goes wrong with it under other filesystems,
1161 * mmap will fail.
1162 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001163 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001164 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001165 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001166
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001167 area = mmap(0, memory, PROT_READ | PROT_WRITE,
1168 (block->flags & RAM_SHARED ? MAP_SHARED : MAP_PRIVATE),
1169 fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001170 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001171 error_setg_errno(errp, errno,
1172 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001173 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001174 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001175 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001176
1177 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001178 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001179 }
1180
Alex Williamson04b16652010-07-02 11:13:17 -06001181 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001182 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001183
1184error:
1185 if (mem_prealloc) {
Gonglei81b07352015-02-25 12:22:31 +08001186 error_report("%s", error_get_pretty(*errp));
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001187 exit(1);
1188 }
1189 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001190}
1191#endif
1192
Mike Day0dc3f442013-09-05 14:41:35 -04001193/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001194static ram_addr_t find_ram_offset(ram_addr_t size)
1195{
Alex Williamson04b16652010-07-02 11:13:17 -06001196 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001197 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001198
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001199 assert(size != 0); /* it would hand out same offset multiple times */
1200
Mike Day0dc3f442013-09-05 14:41:35 -04001201 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001202 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001203 }
Alex Williamson04b16652010-07-02 11:13:17 -06001204
Mike Day0dc3f442013-09-05 14:41:35 -04001205 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001206 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001207
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001208 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001209
Mike Day0dc3f442013-09-05 14:41:35 -04001210 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001211 if (next_block->offset >= end) {
1212 next = MIN(next, next_block->offset);
1213 }
1214 }
1215 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001216 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001217 mingap = next - end;
1218 }
1219 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001220
1221 if (offset == RAM_ADDR_MAX) {
1222 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1223 (uint64_t)size);
1224 abort();
1225 }
1226
Alex Williamson04b16652010-07-02 11:13:17 -06001227 return offset;
1228}
1229
Juan Quintela652d7ec2012-07-20 10:37:54 +02001230ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001231{
Alex Williamsond17b5282010-06-25 11:08:38 -06001232 RAMBlock *block;
1233 ram_addr_t last = 0;
1234
Mike Day0dc3f442013-09-05 14:41:35 -04001235 rcu_read_lock();
1236 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001237 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001238 }
Mike Day0dc3f442013-09-05 14:41:35 -04001239 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001240 return last;
1241}
1242
Jason Baronddb97f12012-08-02 15:44:16 -04001243static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1244{
1245 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001246
1247 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001248 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001249 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1250 if (ret) {
1251 perror("qemu_madvise");
1252 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1253 "but dump_guest_core=off specified\n");
1254 }
1255 }
1256}
1257
Mike Day0dc3f442013-09-05 14:41:35 -04001258/* Called within an RCU critical section, or while the ramlist lock
1259 * is held.
1260 */
Hu Tao20cfe882014-04-02 15:13:26 +08001261static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001262{
Hu Tao20cfe882014-04-02 15:13:26 +08001263 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001264
Mike Day0dc3f442013-09-05 14:41:35 -04001265 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001266 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001267 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001268 }
1269 }
Hu Tao20cfe882014-04-02 15:13:26 +08001270
1271 return NULL;
1272}
1273
Mike Dayae3a7042013-09-05 14:41:35 -04001274/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001275void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1276{
Mike Dayae3a7042013-09-05 14:41:35 -04001277 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001278
Mike Day0dc3f442013-09-05 14:41:35 -04001279 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001280 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001281 assert(new_block);
1282 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001283
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001284 if (dev) {
1285 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001286 if (id) {
1287 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001288 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001289 }
1290 }
1291 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1292
Mike Day0dc3f442013-09-05 14:41:35 -04001293 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001294 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001295 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1296 new_block->idstr);
1297 abort();
1298 }
1299 }
Mike Day0dc3f442013-09-05 14:41:35 -04001300 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001301}
1302
Mike Dayae3a7042013-09-05 14:41:35 -04001303/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001304void qemu_ram_unset_idstr(ram_addr_t addr)
1305{
Mike Dayae3a7042013-09-05 14:41:35 -04001306 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001307
Mike Dayae3a7042013-09-05 14:41:35 -04001308 /* FIXME: arch_init.c assumes that this is not called throughout
1309 * migration. Ignore the problem since hot-unplug during migration
1310 * does not work anyway.
1311 */
1312
Mike Day0dc3f442013-09-05 14:41:35 -04001313 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001314 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001315 if (block) {
1316 memset(block->idstr, 0, sizeof(block->idstr));
1317 }
Mike Day0dc3f442013-09-05 14:41:35 -04001318 rcu_read_unlock();
Hu Tao20cfe882014-04-02 15:13:26 +08001319}
1320
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001321static int memory_try_enable_merging(void *addr, size_t len)
1322{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001323 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001324 /* disabled by the user */
1325 return 0;
1326 }
1327
1328 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1329}
1330
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001331/* Only legal before guest might have detected the memory size: e.g. on
1332 * incoming migration, or right after reset.
1333 *
1334 * As memory core doesn't know how is memory accessed, it is up to
1335 * resize callback to update device state and/or add assertions to detect
1336 * misuse, if necessary.
1337 */
1338int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1339{
1340 RAMBlock *block = find_ram_block(base);
1341
1342 assert(block);
1343
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001344 newsize = TARGET_PAGE_ALIGN(newsize);
1345
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001346 if (block->used_length == newsize) {
1347 return 0;
1348 }
1349
1350 if (!(block->flags & RAM_RESIZEABLE)) {
1351 error_setg_errno(errp, EINVAL,
1352 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1353 " in != 0x" RAM_ADDR_FMT, block->idstr,
1354 newsize, block->used_length);
1355 return -EINVAL;
1356 }
1357
1358 if (block->max_length < newsize) {
1359 error_setg_errno(errp, EINVAL,
1360 "Length too large: %s: 0x" RAM_ADDR_FMT
1361 " > 0x" RAM_ADDR_FMT, block->idstr,
1362 newsize, block->max_length);
1363 return -EINVAL;
1364 }
1365
1366 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1367 block->used_length = newsize;
1368 cpu_physical_memory_set_dirty_range(block->offset, block->used_length);
1369 memory_region_set_size(block->mr, newsize);
1370 if (block->resized) {
1371 block->resized(block->idstr, newsize, block->host);
1372 }
1373 return 0;
1374}
1375
Hu Taoef701d72014-09-09 13:27:54 +08001376static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001377{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001378 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001379 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001380 ram_addr_t old_ram_size, new_ram_size;
1381
1382 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001383
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001384 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001385 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001386
1387 if (!new_block->host) {
1388 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001389 xen_ram_alloc(new_block->offset, new_block->max_length,
1390 new_block->mr);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001391 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001392 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001393 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001394 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001395 error_setg_errno(errp, errno,
1396 "cannot set up guest memory '%s'",
1397 memory_region_name(new_block->mr));
1398 qemu_mutex_unlock_ramlist();
1399 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001400 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001401 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001402 }
1403 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001404
Mike Day0d53d9f2015-01-21 13:45:24 +01001405 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1406 * QLIST (which has an RCU-friendly variant) does not have insertion at
1407 * tail, so save the last element in last_block.
1408 */
Mike Day0dc3f442013-09-05 14:41:35 -04001409 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001410 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001411 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001412 break;
1413 }
1414 }
1415 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001416 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001417 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001418 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001419 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001420 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001421 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001422 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001423
Mike Day0dc3f442013-09-05 14:41:35 -04001424 /* Write list before version */
1425 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001426 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001427 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001428
Juan Quintela2152f5c2013-10-08 13:52:02 +02001429 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1430
1431 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001432 int i;
Mike Dayae3a7042013-09-05 14:41:35 -04001433
1434 /* ram_list.dirty_memory[] is protected by the iothread lock. */
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001435 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1436 ram_list.dirty_memory[i] =
1437 bitmap_zero_extend(ram_list.dirty_memory[i],
1438 old_ram_size, new_ram_size);
1439 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001440 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001441 cpu_physical_memory_set_dirty_range(new_block->offset,
1442 new_block->used_length);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001443
Paolo Bonzinia904c912015-01-21 16:18:35 +01001444 if (new_block->host) {
1445 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1446 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1447 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1448 if (kvm_enabled()) {
1449 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1450 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001451 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001452
1453 return new_block->offset;
1454}
1455
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001456#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001457ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001458 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001459 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001460{
1461 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001462 ram_addr_t addr;
1463 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001464
1465 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001466 error_setg(errp, "-mem-path not supported with Xen");
1467 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001468 }
1469
1470 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1471 /*
1472 * file_ram_alloc() needs to allocate just like
1473 * phys_mem_alloc, but we haven't bothered to provide
1474 * a hook there.
1475 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001476 error_setg(errp,
1477 "-mem-path not supported with this accelerator");
1478 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001479 }
1480
1481 size = TARGET_PAGE_ALIGN(size);
1482 new_block = g_malloc0(sizeof(*new_block));
1483 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001484 new_block->used_length = size;
1485 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001486 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001487 new_block->host = file_ram_alloc(new_block, size,
1488 mem_path, errp);
1489 if (!new_block->host) {
1490 g_free(new_block);
1491 return -1;
1492 }
1493
Hu Taoef701d72014-09-09 13:27:54 +08001494 addr = ram_block_add(new_block, &local_err);
1495 if (local_err) {
1496 g_free(new_block);
1497 error_propagate(errp, local_err);
1498 return -1;
1499 }
1500 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001501}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001502#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001503
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001504static
1505ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1506 void (*resized)(const char*,
1507 uint64_t length,
1508 void *host),
1509 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001510 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001511{
1512 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001513 ram_addr_t addr;
1514 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001515
1516 size = TARGET_PAGE_ALIGN(size);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001517 max_size = TARGET_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001518 new_block = g_malloc0(sizeof(*new_block));
1519 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001520 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001521 new_block->used_length = size;
1522 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001523 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001524 new_block->fd = -1;
1525 new_block->host = host;
1526 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001527 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001528 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001529 if (resizeable) {
1530 new_block->flags |= RAM_RESIZEABLE;
1531 }
Hu Taoef701d72014-09-09 13:27:54 +08001532 addr = ram_block_add(new_block, &local_err);
1533 if (local_err) {
1534 g_free(new_block);
1535 error_propagate(errp, local_err);
1536 return -1;
1537 }
1538 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001539}
1540
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001541ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1542 MemoryRegion *mr, Error **errp)
1543{
1544 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1545}
1546
Hu Taoef701d72014-09-09 13:27:54 +08001547ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001548{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001549 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1550}
1551
1552ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1553 void (*resized)(const char*,
1554 uint64_t length,
1555 void *host),
1556 MemoryRegion *mr, Error **errp)
1557{
1558 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001559}
bellarde9a1ab12007-02-08 23:08:38 +00001560
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001561void qemu_ram_free_from_ptr(ram_addr_t addr)
1562{
1563 RAMBlock *block;
1564
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001565 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001566 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001567 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001568 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001569 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001570 /* Write list before version */
1571 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001572 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001573 g_free_rcu(block, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001574 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001575 }
1576 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001577 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001578}
1579
Paolo Bonzini43771532013-09-09 17:58:40 +02001580static void reclaim_ramblock(RAMBlock *block)
1581{
1582 if (block->flags & RAM_PREALLOC) {
1583 ;
1584 } else if (xen_enabled()) {
1585 xen_invalidate_map_cache_entry(block->host);
1586#ifndef _WIN32
1587 } else if (block->fd >= 0) {
1588 munmap(block->host, block->max_length);
1589 close(block->fd);
1590#endif
1591 } else {
1592 qemu_anon_ram_free(block->host, block->max_length);
1593 }
1594 g_free(block);
1595}
1596
Anthony Liguoric227f092009-10-01 16:12:16 -05001597void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001598{
Alex Williamson04b16652010-07-02 11:13:17 -06001599 RAMBlock *block;
1600
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001601 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001602 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001603 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001604 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001605 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001606 /* Write list before version */
1607 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001608 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001609 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001610 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001611 }
1612 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001613 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001614}
1615
Huang Yingcd19cfa2011-03-02 08:56:19 +01001616#ifndef _WIN32
1617void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1618{
1619 RAMBlock *block;
1620 ram_addr_t offset;
1621 int flags;
1622 void *area, *vaddr;
1623
Mike Day0dc3f442013-09-05 14:41:35 -04001624 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001625 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001626 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001627 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001628 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001629 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001630 } else if (xen_enabled()) {
1631 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001632 } else {
1633 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001634 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001635 flags |= (block->flags & RAM_SHARED ?
1636 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001637 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1638 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001639 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001640 /*
1641 * Remap needs to match alloc. Accelerators that
1642 * set phys_mem_alloc never remap. If they did,
1643 * we'd need a remap hook here.
1644 */
1645 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1646
Huang Yingcd19cfa2011-03-02 08:56:19 +01001647 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1648 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1649 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001650 }
1651 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001652 fprintf(stderr, "Could not remap addr: "
1653 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001654 length, addr);
1655 exit(1);
1656 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001657 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001658 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001659 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001660 }
1661 }
1662}
1663#endif /* !_WIN32 */
1664
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001665int qemu_get_ram_fd(ram_addr_t addr)
1666{
Mike Dayae3a7042013-09-05 14:41:35 -04001667 RAMBlock *block;
1668 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001669
Mike Day0dc3f442013-09-05 14:41:35 -04001670 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001671 block = qemu_get_ram_block(addr);
1672 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001673 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001674 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001675}
1676
Damjan Marion3fd74b82014-06-26 23:01:32 +02001677void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1678{
Mike Dayae3a7042013-09-05 14:41:35 -04001679 RAMBlock *block;
1680 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001681
Mike Day0dc3f442013-09-05 14:41:35 -04001682 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001683 block = qemu_get_ram_block(addr);
1684 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001685 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001686 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001687}
1688
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001689/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001690 * This should not be used for general purpose DMA. Use address_space_map
1691 * or address_space_rw instead. For local memory (e.g. video ram) that the
1692 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001693 *
1694 * By the time this function returns, the returned pointer is not protected
1695 * by RCU anymore. If the caller is not within an RCU critical section and
1696 * does not hold the iothread lock, it must have other means of protecting the
1697 * pointer, such as a reference to the region that includes the incoming
1698 * ram_addr_t.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001699 */
1700void *qemu_get_ram_ptr(ram_addr_t addr)
1701{
Mike Dayae3a7042013-09-05 14:41:35 -04001702 RAMBlock *block;
1703 void *ptr;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001704
Mike Day0dc3f442013-09-05 14:41:35 -04001705 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001706 block = qemu_get_ram_block(addr);
1707
1708 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001709 /* We need to check if the requested address is in the RAM
1710 * because we don't want to map the entire memory in QEMU.
1711 * In that case just map until the end of the page.
1712 */
1713 if (block->offset == 0) {
Mike Dayae3a7042013-09-05 14:41:35 -04001714 ptr = xen_map_cache(addr, 0, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001715 goto unlock;
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001716 }
Mike Dayae3a7042013-09-05 14:41:35 -04001717
1718 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001719 }
Mike Dayae3a7042013-09-05 14:41:35 -04001720 ptr = ramblock_ptr(block, addr - block->offset);
1721
Mike Day0dc3f442013-09-05 14:41:35 -04001722unlock:
1723 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001724 return ptr;
pbrookdc828ca2009-04-09 22:21:07 +00001725}
1726
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001727/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001728 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001729 *
1730 * By the time this function returns, the returned pointer is not protected
1731 * by RCU anymore. If the caller is not within an RCU critical section and
1732 * does not hold the iothread lock, it must have other means of protecting the
1733 * pointer, such as a reference to the region that includes the incoming
1734 * ram_addr_t.
Mike Dayae3a7042013-09-05 14:41:35 -04001735 */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001736static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001737{
Mike Dayae3a7042013-09-05 14:41:35 -04001738 void *ptr;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001739 if (*size == 0) {
1740 return NULL;
1741 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001742 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001743 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001744 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001745 RAMBlock *block;
Mike Day0dc3f442013-09-05 14:41:35 -04001746 rcu_read_lock();
1747 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001748 if (addr - block->offset < block->max_length) {
1749 if (addr - block->offset + *size > block->max_length)
1750 *size = block->max_length - addr + block->offset;
Mike Dayae3a7042013-09-05 14:41:35 -04001751 ptr = ramblock_ptr(block, addr - block->offset);
Mike Day0dc3f442013-09-05 14:41:35 -04001752 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001753 return ptr;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001754 }
1755 }
1756
1757 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1758 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001759 }
1760}
1761
Paolo Bonzini7443b432013-06-03 12:44:02 +02001762/* Some of the softmmu routines need to translate from a host pointer
Mike Dayae3a7042013-09-05 14:41:35 -04001763 * (typically a TLB entry) back to a ram offset.
1764 *
1765 * By the time this function returns, the returned pointer is not protected
1766 * by RCU anymore. If the caller is not within an RCU critical section and
1767 * does not hold the iothread lock, it must have other means of protecting the
1768 * pointer, such as a reference to the region that includes the incoming
1769 * ram_addr_t.
1770 */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001771MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001772{
pbrook94a6b542009-04-11 17:15:54 +00001773 RAMBlock *block;
1774 uint8_t *host = ptr;
Mike Dayae3a7042013-09-05 14:41:35 -04001775 MemoryRegion *mr;
pbrook94a6b542009-04-11 17:15:54 +00001776
Jan Kiszka868bb332011-06-21 22:59:09 +02001777 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001778 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001779 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Mike Dayae3a7042013-09-05 14:41:35 -04001780 mr = qemu_get_ram_block(*ram_addr)->mr;
Mike Day0dc3f442013-09-05 14:41:35 -04001781 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001782 return mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001783 }
1784
Mike Day0dc3f442013-09-05 14:41:35 -04001785 rcu_read_lock();
1786 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001787 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001788 goto found;
1789 }
1790
Mike Day0dc3f442013-09-05 14:41:35 -04001791 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001792 /* This case append when the block is not mapped. */
1793 if (block->host == NULL) {
1794 continue;
1795 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001796 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001797 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001798 }
pbrook94a6b542009-04-11 17:15:54 +00001799 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001800
Mike Day0dc3f442013-09-05 14:41:35 -04001801 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001802 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001803
1804found:
1805 *ram_addr = block->offset + (host - block->host);
Mike Dayae3a7042013-09-05 14:41:35 -04001806 mr = block->mr;
Mike Day0dc3f442013-09-05 14:41:35 -04001807 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001808 return mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001809}
Alex Williamsonf471a172010-06-11 11:11:42 -06001810
Avi Kivitya8170e52012-10-23 12:30:10 +02001811static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001812 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001813{
Juan Quintela52159192013-10-08 12:44:04 +02001814 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001815 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001816 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001817 switch (size) {
1818 case 1:
1819 stb_p(qemu_get_ram_ptr(ram_addr), val);
1820 break;
1821 case 2:
1822 stw_p(qemu_get_ram_ptr(ram_addr), val);
1823 break;
1824 case 4:
1825 stl_p(qemu_get_ram_ptr(ram_addr), val);
1826 break;
1827 default:
1828 abort();
1829 }
Paolo Bonzini68868672014-07-21 16:45:18 +02001830 cpu_physical_memory_set_dirty_range_nocode(ram_addr, size);
bellardf23db162005-08-21 19:12:28 +00001831 /* we remove the notdirty callback only if the code has been
1832 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001833 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001834 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001835 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001836 }
bellard1ccde1c2004-02-06 19:46:14 +00001837}
1838
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001839static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1840 unsigned size, bool is_write)
1841{
1842 return is_write;
1843}
1844
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001845static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001846 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001847 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001848 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001849};
1850
pbrook0f459d12008-06-09 00:20:13 +00001851/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell05068c02014-09-12 14:06:48 +01001852static void check_watchpoint(int offset, int len, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001853{
Andreas Färber93afead2013-08-26 03:41:01 +02001854 CPUState *cpu = current_cpu;
1855 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001856 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001857 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001858 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001859 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001860
Andreas Färberff4700b2013-08-26 18:23:18 +02001861 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001862 /* We re-entered the check after replacing the TB. Now raise
1863 * the debug interrupt so that is will trigger after the
1864 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001865 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001866 return;
1867 }
Andreas Färber93afead2013-08-26 03:41:01 +02001868 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001869 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001870 if (cpu_watchpoint_address_matches(wp, vaddr, len)
1871 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01001872 if (flags == BP_MEM_READ) {
1873 wp->flags |= BP_WATCHPOINT_HIT_READ;
1874 } else {
1875 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
1876 }
1877 wp->hitaddr = vaddr;
Andreas Färberff4700b2013-08-26 18:23:18 +02001878 if (!cpu->watchpoint_hit) {
1879 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001880 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001881 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001882 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001883 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001884 } else {
1885 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001886 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001887 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001888 }
aliguori06d55cc2008-11-18 20:24:06 +00001889 }
aliguori6e140f22008-11-18 20:37:55 +00001890 } else {
1891 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001892 }
1893 }
1894}
1895
pbrook6658ffb2007-03-16 23:58:11 +00001896/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1897 so these check for a hit then pass through to the normal out-of-line
1898 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001899static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001900 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001901{
Peter Maydell05068c02014-09-12 14:06:48 +01001902 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001903 switch (size) {
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10001904 case 1: return ldub_phys(&address_space_memory, addr);
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10001905 case 2: return lduw_phys(&address_space_memory, addr);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01001906 case 4: return ldl_phys(&address_space_memory, addr);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001907 default: abort();
1908 }
pbrook6658ffb2007-03-16 23:58:11 +00001909}
1910
Avi Kivitya8170e52012-10-23 12:30:10 +02001911static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001912 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001913{
Peter Maydell05068c02014-09-12 14:06:48 +01001914 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_WRITE);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001915 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001916 case 1:
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10001917 stb_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001918 break;
1919 case 2:
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10001920 stw_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001921 break;
1922 case 4:
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10001923 stl_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001924 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001925 default: abort();
1926 }
pbrook6658ffb2007-03-16 23:58:11 +00001927}
1928
Avi Kivity1ec9b902012-01-02 12:47:48 +02001929static const MemoryRegionOps watch_mem_ops = {
1930 .read = watch_mem_read,
1931 .write = watch_mem_write,
1932 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001933};
pbrook6658ffb2007-03-16 23:58:11 +00001934
Avi Kivitya8170e52012-10-23 12:30:10 +02001935static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001936 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001937{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001938 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001939 uint8_t buf[8];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001940
blueswir1db7b5422007-05-26 17:36:03 +00001941#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001942 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001943 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001944#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001945 address_space_read(subpage->as, addr + subpage->base, buf, len);
1946 switch (len) {
1947 case 1:
1948 return ldub_p(buf);
1949 case 2:
1950 return lduw_p(buf);
1951 case 4:
1952 return ldl_p(buf);
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001953 case 8:
1954 return ldq_p(buf);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001955 default:
1956 abort();
1957 }
blueswir1db7b5422007-05-26 17:36:03 +00001958}
1959
Avi Kivitya8170e52012-10-23 12:30:10 +02001960static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001961 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001962{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001963 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001964 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001965
blueswir1db7b5422007-05-26 17:36:03 +00001966#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001967 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001968 " value %"PRIx64"\n",
1969 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001970#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001971 switch (len) {
1972 case 1:
1973 stb_p(buf, value);
1974 break;
1975 case 2:
1976 stw_p(buf, value);
1977 break;
1978 case 4:
1979 stl_p(buf, value);
1980 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001981 case 8:
1982 stq_p(buf, value);
1983 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001984 default:
1985 abort();
1986 }
1987 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001988}
1989
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001990static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08001991 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001992{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001993 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001994#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001995 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001996 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001997#endif
1998
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001999 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002000 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002001}
2002
Avi Kivity70c68e42012-01-02 12:32:48 +02002003static const MemoryRegionOps subpage_ops = {
2004 .read = subpage_read,
2005 .write = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002006 .impl.min_access_size = 1,
2007 .impl.max_access_size = 8,
2008 .valid.min_access_size = 1,
2009 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002010 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002011 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002012};
2013
Anthony Liguoric227f092009-10-01 16:12:16 -05002014static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002015 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002016{
2017 int idx, eidx;
2018
2019 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2020 return -1;
2021 idx = SUBPAGE_IDX(start);
2022 eidx = SUBPAGE_IDX(end);
2023#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002024 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2025 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002026#endif
blueswir1db7b5422007-05-26 17:36:03 +00002027 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002028 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002029 }
2030
2031 return 0;
2032}
2033
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002034static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002035{
Anthony Liguoric227f092009-10-01 16:12:16 -05002036 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002037
Anthony Liguori7267c092011-08-20 22:09:37 -05002038 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002039
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002040 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002041 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002042 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002043 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002044 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002045#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002046 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2047 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002048#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002049 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002050
2051 return mmio;
2052}
2053
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002054static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2055 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002056{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002057 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002058 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002059 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002060 .mr = mr,
2061 .offset_within_address_space = 0,
2062 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002063 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002064 };
2065
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002066 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002067}
2068
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002069MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02002070{
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002071 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->memory_dispatch);
2072 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002073
2074 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002075}
2076
Avi Kivitye9179ce2009-06-14 11:38:52 +03002077static void io_mem_init(void)
2078{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002079 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002080 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002081 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002082 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002083 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002084 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002085 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002086}
2087
Avi Kivityac1970f2012-10-03 16:22:53 +02002088static void mem_begin(MemoryListener *listener)
2089{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002090 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002091 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2092 uint16_t n;
2093
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002094 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002095 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002096 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002097 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002098 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002099 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002100 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002101 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002102
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002103 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002104 d->as = as;
2105 as->next_dispatch = d;
2106}
2107
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002108static void address_space_dispatch_free(AddressSpaceDispatch *d)
2109{
2110 phys_sections_free(&d->map);
2111 g_free(d);
2112}
2113
Paolo Bonzini00752702013-05-29 12:13:54 +02002114static void mem_commit(MemoryListener *listener)
2115{
2116 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002117 AddressSpaceDispatch *cur = as->dispatch;
2118 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002119
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002120 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002121
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002122 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002123 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002124 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002125 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002126}
2127
Avi Kivity1d711482012-10-02 18:54:45 +02002128static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002129{
Andreas Färber182735e2013-05-29 22:29:20 +02002130 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02002131
2132 /* since each CPU stores ram addresses in its TLB cache, we must
2133 reset the modified entries */
2134 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02002135 CPU_FOREACH(cpu) {
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01002136 /* FIXME: Disentangle the cpu.h circular files deps so we can
2137 directly get the right CPU from listener. */
2138 if (cpu->tcg_as_listener != listener) {
2139 continue;
2140 }
Paolo Bonzini76e5c762015-01-15 12:46:47 +01002141 cpu_reload_memory_map(cpu);
Avi Kivity117712c2012-02-12 21:23:17 +02002142 }
Avi Kivity50c1e142012-02-08 21:36:02 +02002143}
2144
Avi Kivity93632742012-02-08 16:54:16 +02002145static void core_log_global_start(MemoryListener *listener)
2146{
Juan Quintela981fdf22013-10-10 11:54:09 +02002147 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02002148}
2149
2150static void core_log_global_stop(MemoryListener *listener)
2151{
Juan Quintela981fdf22013-10-10 11:54:09 +02002152 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02002153}
2154
Avi Kivity93632742012-02-08 16:54:16 +02002155static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02002156 .log_global_start = core_log_global_start,
2157 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02002158 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02002159};
2160
Avi Kivityac1970f2012-10-03 16:22:53 +02002161void address_space_init_dispatch(AddressSpace *as)
2162{
Paolo Bonzini00752702013-05-29 12:13:54 +02002163 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002164 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002165 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002166 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002167 .region_add = mem_add,
2168 .region_nop = mem_add,
2169 .priority = 0,
2170 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002171 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002172}
2173
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002174void address_space_unregister(AddressSpace *as)
2175{
2176 memory_listener_unregister(&as->dispatch_listener);
2177}
2178
Avi Kivity83f3c252012-10-07 12:59:55 +02002179void address_space_destroy_dispatch(AddressSpace *as)
2180{
2181 AddressSpaceDispatch *d = as->dispatch;
2182
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002183 atomic_rcu_set(&as->dispatch, NULL);
2184 if (d) {
2185 call_rcu(d, address_space_dispatch_free, rcu);
2186 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002187}
2188
Avi Kivity62152b82011-07-26 14:26:14 +03002189static void memory_map_init(void)
2190{
Anthony Liguori7267c092011-08-20 22:09:37 -05002191 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002192
Paolo Bonzini57271d62013-11-07 17:14:37 +01002193 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002194 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002195
Anthony Liguori7267c092011-08-20 22:09:37 -05002196 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002197 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2198 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002199 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02002200
Avi Kivityf6790af2012-10-02 20:13:51 +02002201 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03002202}
2203
2204MemoryRegion *get_system_memory(void)
2205{
2206 return system_memory;
2207}
2208
Avi Kivity309cb472011-08-08 16:09:03 +03002209MemoryRegion *get_system_io(void)
2210{
2211 return system_io;
2212}
2213
pbrooke2eef172008-06-08 01:09:01 +00002214#endif /* !defined(CONFIG_USER_ONLY) */
2215
bellard13eb76e2004-01-24 15:23:36 +00002216/* physical memory access (slow version, mainly for debug) */
2217#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002218int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002219 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002220{
2221 int l, flags;
2222 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002223 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002224
2225 while (len > 0) {
2226 page = addr & TARGET_PAGE_MASK;
2227 l = (page + TARGET_PAGE_SIZE) - addr;
2228 if (l > len)
2229 l = len;
2230 flags = page_get_flags(page);
2231 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002232 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002233 if (is_write) {
2234 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002235 return -1;
bellard579a97f2007-11-11 14:26:47 +00002236 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002237 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002238 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002239 memcpy(p, buf, l);
2240 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002241 } else {
2242 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002243 return -1;
bellard579a97f2007-11-11 14:26:47 +00002244 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002245 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002246 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002247 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002248 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002249 }
2250 len -= l;
2251 buf += l;
2252 addr += l;
2253 }
Paul Brooka68fe892010-03-01 00:08:59 +00002254 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002255}
bellard8df1cd02005-01-28 22:37:22 +00002256
bellard13eb76e2004-01-24 15:23:36 +00002257#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002258
Avi Kivitya8170e52012-10-23 12:30:10 +02002259static void invalidate_and_set_dirty(hwaddr addr,
2260 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002261{
Peter Maydellf874bf92014-11-16 19:44:21 +00002262 if (cpu_physical_memory_range_includes_clean(addr, length)) {
2263 tb_invalidate_phys_range(addr, addr + length, 0);
Paolo Bonzini68868672014-07-21 16:45:18 +02002264 cpu_physical_memory_set_dirty_range_nocode(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002265 }
Anthony PERARDe2269392012-10-03 13:49:22 +00002266 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002267}
2268
Richard Henderson23326162013-07-08 14:55:59 -07002269static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002270{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002271 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002272
2273 /* Regions are assumed to support 1-4 byte accesses unless
2274 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002275 if (access_size_max == 0) {
2276 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002277 }
Richard Henderson23326162013-07-08 14:55:59 -07002278
2279 /* Bound the maximum access by the alignment of the address. */
2280 if (!mr->ops->impl.unaligned) {
2281 unsigned align_size_max = addr & -addr;
2282 if (align_size_max != 0 && align_size_max < access_size_max) {
2283 access_size_max = align_size_max;
2284 }
2285 }
2286
2287 /* Don't attempt accesses larger than the maximum. */
2288 if (l > access_size_max) {
2289 l = access_size_max;
2290 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02002291 if (l & (l - 1)) {
2292 l = 1 << (qemu_fls(l) - 1);
2293 }
Richard Henderson23326162013-07-08 14:55:59 -07002294
2295 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002296}
2297
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002298bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002299 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002300{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002301 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002302 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002303 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002304 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002305 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002306 bool error = false;
ths3b46e622007-09-17 08:09:54 +00002307
bellard13eb76e2004-01-24 15:23:36 +00002308 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002309 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002310 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002311
bellard13eb76e2004-01-24 15:23:36 +00002312 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002313 if (!memory_access_is_direct(mr, is_write)) {
2314 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002315 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002316 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002317 switch (l) {
2318 case 8:
2319 /* 64 bit write access */
2320 val = ldq_p(buf);
2321 error |= io_mem_write(mr, addr1, val, 8);
2322 break;
2323 case 4:
bellard1c213d12005-09-03 10:49:04 +00002324 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002325 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002326 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07002327 break;
2328 case 2:
bellard1c213d12005-09-03 10:49:04 +00002329 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002330 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002331 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07002332 break;
2333 case 1:
bellard1c213d12005-09-03 10:49:04 +00002334 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002335 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002336 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07002337 break;
2338 default:
2339 abort();
bellard13eb76e2004-01-24 15:23:36 +00002340 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002341 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002342 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002343 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002344 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002345 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002346 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002347 }
2348 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002349 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002350 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002351 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002352 switch (l) {
2353 case 8:
2354 /* 64 bit read access */
2355 error |= io_mem_read(mr, addr1, &val, 8);
2356 stq_p(buf, val);
2357 break;
2358 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002359 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002360 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00002361 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002362 break;
2363 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002364 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002365 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002366 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002367 break;
2368 case 1:
bellard1c213d12005-09-03 10:49:04 +00002369 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002370 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002371 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002372 break;
2373 default:
2374 abort();
bellard13eb76e2004-01-24 15:23:36 +00002375 }
2376 } else {
2377 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002378 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002379 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002380 }
2381 }
2382 len -= l;
2383 buf += l;
2384 addr += l;
2385 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002386
2387 return error;
bellard13eb76e2004-01-24 15:23:36 +00002388}
bellard8df1cd02005-01-28 22:37:22 +00002389
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002390bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002391 const uint8_t *buf, int len)
2392{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002393 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002394}
2395
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002396bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002397{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002398 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002399}
2400
2401
Avi Kivitya8170e52012-10-23 12:30:10 +02002402void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002403 int len, int is_write)
2404{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002405 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002406}
2407
Alexander Graf582b55a2013-12-11 14:17:44 +01002408enum write_rom_type {
2409 WRITE_DATA,
2410 FLUSH_CACHE,
2411};
2412
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002413static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002414 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002415{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002416 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002417 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002418 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002419 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002420
bellardd0ecd2a2006-04-23 17:14:48 +00002421 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002422 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002423 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002424
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002425 if (!(memory_region_is_ram(mr) ||
2426 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002427 /* do nothing */
2428 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002429 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002430 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002431 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002432 switch (type) {
2433 case WRITE_DATA:
2434 memcpy(ptr, buf, l);
2435 invalidate_and_set_dirty(addr1, l);
2436 break;
2437 case FLUSH_CACHE:
2438 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2439 break;
2440 }
bellardd0ecd2a2006-04-23 17:14:48 +00002441 }
2442 len -= l;
2443 buf += l;
2444 addr += l;
2445 }
2446}
2447
Alexander Graf582b55a2013-12-11 14:17:44 +01002448/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002449void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002450 const uint8_t *buf, int len)
2451{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002452 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002453}
2454
2455void cpu_flush_icache_range(hwaddr start, int len)
2456{
2457 /*
2458 * This function should do the same thing as an icache flush that was
2459 * triggered from within the guest. For TCG we are always cache coherent,
2460 * so there is no need to flush anything. For KVM / Xen we need to flush
2461 * the host's instruction cache at least.
2462 */
2463 if (tcg_enabled()) {
2464 return;
2465 }
2466
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002467 cpu_physical_memory_write_rom_internal(&address_space_memory,
2468 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002469}
2470
aliguori6d16c2f2009-01-22 16:59:11 +00002471typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002472 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002473 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002474 hwaddr addr;
2475 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002476 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002477} BounceBuffer;
2478
2479static BounceBuffer bounce;
2480
aliguoriba223c22009-01-22 16:59:16 +00002481typedef struct MapClient {
2482 void *opaque;
2483 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002484 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002485} MapClient;
2486
Fam Zheng38e047b2015-03-16 17:03:35 +08002487QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002488static QLIST_HEAD(map_client_list, MapClient) map_client_list
2489 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002490
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002491static void cpu_unregister_map_client(void *_client);
2492static void cpu_notify_map_clients_locked(void)
2493{
2494 MapClient *client;
2495
2496 while (!QLIST_EMPTY(&map_client_list)) {
2497 client = QLIST_FIRST(&map_client_list);
2498 client->callback(client->opaque);
2499 cpu_unregister_map_client(client);
2500 }
2501}
2502
aliguoriba223c22009-01-22 16:59:16 +00002503void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2504{
Anthony Liguori7267c092011-08-20 22:09:37 -05002505 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002506
Fam Zheng38e047b2015-03-16 17:03:35 +08002507 qemu_mutex_lock(&map_client_list_lock);
aliguoriba223c22009-01-22 16:59:16 +00002508 client->opaque = opaque;
2509 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002510 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002511 if (!atomic_read(&bounce.in_use)) {
2512 cpu_notify_map_clients_locked();
2513 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002514 qemu_mutex_unlock(&map_client_list_lock);
aliguoriba223c22009-01-22 16:59:16 +00002515 return client;
2516}
2517
Fam Zheng38e047b2015-03-16 17:03:35 +08002518void cpu_exec_init_all(void)
2519{
2520 qemu_mutex_init(&ram_list.mutex);
2521 memory_map_init();
2522 io_mem_init();
2523 qemu_mutex_init(&map_client_list_lock);
2524}
2525
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002526static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002527{
2528 MapClient *client = (MapClient *)_client;
2529
Blue Swirl72cf2d42009-09-12 07:36:22 +00002530 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002531 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002532}
2533
2534static void cpu_notify_map_clients(void)
2535{
Fam Zheng38e047b2015-03-16 17:03:35 +08002536 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002537 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002538 qemu_mutex_unlock(&map_client_list_lock);
aliguoriba223c22009-01-22 16:59:16 +00002539}
2540
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002541bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2542{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002543 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002544 hwaddr l, xlat;
2545
2546 while (len > 0) {
2547 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002548 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2549 if (!memory_access_is_direct(mr, is_write)) {
2550 l = memory_access_size(mr, l, addr);
2551 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002552 return false;
2553 }
2554 }
2555
2556 len -= l;
2557 addr += l;
2558 }
2559 return true;
2560}
2561
aliguori6d16c2f2009-01-22 16:59:11 +00002562/* Map a physical memory region into a host virtual address.
2563 * May map a subset of the requested range, given by and returned in *plen.
2564 * May return NULL if resources needed to perform the mapping are exhausted.
2565 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002566 * Use cpu_register_map_client() to know when retrying the map operation is
2567 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002568 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002569void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002570 hwaddr addr,
2571 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002572 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002573{
Avi Kivitya8170e52012-10-23 12:30:10 +02002574 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002575 hwaddr done = 0;
2576 hwaddr l, xlat, base;
2577 MemoryRegion *mr, *this_mr;
2578 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002579
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002580 if (len == 0) {
2581 return NULL;
2582 }
aliguori6d16c2f2009-01-22 16:59:11 +00002583
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002584 l = len;
2585 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2586 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002587 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002588 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002589 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002590 /* Avoid unbounded allocations */
2591 l = MIN(l, TARGET_PAGE_SIZE);
2592 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002593 bounce.addr = addr;
2594 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002595
2596 memory_region_ref(mr);
2597 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002598 if (!is_write) {
2599 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002600 }
aliguori6d16c2f2009-01-22 16:59:11 +00002601
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002602 *plen = l;
2603 return bounce.buffer;
2604 }
2605
2606 base = xlat;
2607 raddr = memory_region_get_ram_addr(mr);
2608
2609 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002610 len -= l;
2611 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002612 done += l;
2613 if (len == 0) {
2614 break;
2615 }
2616
2617 l = len;
2618 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2619 if (this_mr != mr || xlat != base + done) {
2620 break;
2621 }
aliguori6d16c2f2009-01-22 16:59:11 +00002622 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002623
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002624 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002625 *plen = done;
2626 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002627}
2628
Avi Kivityac1970f2012-10-03 16:22:53 +02002629/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002630 * Will also mark the memory as dirty if is_write == 1. access_len gives
2631 * the amount of memory that was actually read or written by the caller.
2632 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002633void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2634 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002635{
2636 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002637 MemoryRegion *mr;
2638 ram_addr_t addr1;
2639
2640 mr = qemu_ram_addr_from_host(buffer, &addr1);
2641 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002642 if (is_write) {
Paolo Bonzini68868672014-07-21 16:45:18 +02002643 invalidate_and_set_dirty(addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002644 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002645 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002646 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002647 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002648 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002649 return;
2650 }
2651 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002652 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002653 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002654 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002655 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002656 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002657 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00002658 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002659}
bellardd0ecd2a2006-04-23 17:14:48 +00002660
Avi Kivitya8170e52012-10-23 12:30:10 +02002661void *cpu_physical_memory_map(hwaddr addr,
2662 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002663 int is_write)
2664{
2665 return address_space_map(&address_space_memory, addr, plen, is_write);
2666}
2667
Avi Kivitya8170e52012-10-23 12:30:10 +02002668void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2669 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002670{
2671 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2672}
2673
bellard8df1cd02005-01-28 22:37:22 +00002674/* warning: addr must be aligned */
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002675static inline uint32_t ldl_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002676 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002677{
bellard8df1cd02005-01-28 22:37:22 +00002678 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002679 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002680 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002681 hwaddr l = 4;
2682 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002683
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002684 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002685 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002686 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002687 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002688#if defined(TARGET_WORDS_BIGENDIAN)
2689 if (endian == DEVICE_LITTLE_ENDIAN) {
2690 val = bswap32(val);
2691 }
2692#else
2693 if (endian == DEVICE_BIG_ENDIAN) {
2694 val = bswap32(val);
2695 }
2696#endif
bellard8df1cd02005-01-28 22:37:22 +00002697 } else {
2698 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002699 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002700 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002701 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002702 switch (endian) {
2703 case DEVICE_LITTLE_ENDIAN:
2704 val = ldl_le_p(ptr);
2705 break;
2706 case DEVICE_BIG_ENDIAN:
2707 val = ldl_be_p(ptr);
2708 break;
2709 default:
2710 val = ldl_p(ptr);
2711 break;
2712 }
bellard8df1cd02005-01-28 22:37:22 +00002713 }
2714 return val;
2715}
2716
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002717uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002718{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002719 return ldl_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002720}
2721
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002722uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002723{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002724 return ldl_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002725}
2726
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002727uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002728{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002729 return ldl_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002730}
2731
bellard84b7b8e2005-11-28 21:19:04 +00002732/* warning: addr must be aligned */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002733static inline uint64_t ldq_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002734 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002735{
bellard84b7b8e2005-11-28 21:19:04 +00002736 uint8_t *ptr;
2737 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002738 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002739 hwaddr l = 8;
2740 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002741
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002742 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002743 false);
2744 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002745 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002746 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002747#if defined(TARGET_WORDS_BIGENDIAN)
2748 if (endian == DEVICE_LITTLE_ENDIAN) {
2749 val = bswap64(val);
2750 }
2751#else
2752 if (endian == DEVICE_BIG_ENDIAN) {
2753 val = bswap64(val);
2754 }
2755#endif
bellard84b7b8e2005-11-28 21:19:04 +00002756 } else {
2757 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002758 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002759 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002760 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002761 switch (endian) {
2762 case DEVICE_LITTLE_ENDIAN:
2763 val = ldq_le_p(ptr);
2764 break;
2765 case DEVICE_BIG_ENDIAN:
2766 val = ldq_be_p(ptr);
2767 break;
2768 default:
2769 val = ldq_p(ptr);
2770 break;
2771 }
bellard84b7b8e2005-11-28 21:19:04 +00002772 }
2773 return val;
2774}
2775
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002776uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002777{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002778 return ldq_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002779}
2780
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002781uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002782{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002783 return ldq_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002784}
2785
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002786uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002787{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002788 return ldq_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002789}
2790
bellardaab33092005-10-30 20:48:42 +00002791/* XXX: optimize */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002792uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002793{
2794 uint8_t val;
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002795 address_space_rw(as, addr, &val, 1, 0);
bellardaab33092005-10-30 20:48:42 +00002796 return val;
2797}
2798
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002799/* warning: addr must be aligned */
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002800static inline uint32_t lduw_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002801 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002802{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002803 uint8_t *ptr;
2804 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002805 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002806 hwaddr l = 2;
2807 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002808
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002809 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002810 false);
2811 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002812 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002813 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002814#if defined(TARGET_WORDS_BIGENDIAN)
2815 if (endian == DEVICE_LITTLE_ENDIAN) {
2816 val = bswap16(val);
2817 }
2818#else
2819 if (endian == DEVICE_BIG_ENDIAN) {
2820 val = bswap16(val);
2821 }
2822#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002823 } else {
2824 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002825 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002826 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002827 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002828 switch (endian) {
2829 case DEVICE_LITTLE_ENDIAN:
2830 val = lduw_le_p(ptr);
2831 break;
2832 case DEVICE_BIG_ENDIAN:
2833 val = lduw_be_p(ptr);
2834 break;
2835 default:
2836 val = lduw_p(ptr);
2837 break;
2838 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002839 }
2840 return val;
bellardaab33092005-10-30 20:48:42 +00002841}
2842
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002843uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002844{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002845 return lduw_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002846}
2847
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002848uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002849{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002850 return lduw_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002851}
2852
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002853uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002854{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002855 return lduw_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002856}
2857
bellard8df1cd02005-01-28 22:37:22 +00002858/* warning: addr must be aligned. The ram page is not masked as dirty
2859 and the code inside is not invalidated. It is useful if the dirty
2860 bits are used to track modified PTEs */
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002861void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002862{
bellard8df1cd02005-01-28 22:37:22 +00002863 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002864 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002865 hwaddr l = 4;
2866 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002867
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002868 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002869 true);
2870 if (l < 4 || !memory_access_is_direct(mr, true)) {
2871 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002872 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002873 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002874 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002875 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002876
2877 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002878 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00002879 /* invalidate code */
2880 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2881 /* set dirty bit */
Paolo Bonzini68868672014-07-21 16:45:18 +02002882 cpu_physical_memory_set_dirty_range_nocode(addr1, 4);
aliguori74576192008-10-06 14:02:03 +00002883 }
2884 }
bellard8df1cd02005-01-28 22:37:22 +00002885 }
2886}
2887
2888/* warning: addr must be aligned */
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002889static inline void stl_phys_internal(AddressSpace *as,
2890 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002891 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002892{
bellard8df1cd02005-01-28 22:37:22 +00002893 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002894 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002895 hwaddr l = 4;
2896 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002897
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002898 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002899 true);
2900 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002901#if defined(TARGET_WORDS_BIGENDIAN)
2902 if (endian == DEVICE_LITTLE_ENDIAN) {
2903 val = bswap32(val);
2904 }
2905#else
2906 if (endian == DEVICE_BIG_ENDIAN) {
2907 val = bswap32(val);
2908 }
2909#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002910 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002911 } else {
bellard8df1cd02005-01-28 22:37:22 +00002912 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002913 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002914 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002915 switch (endian) {
2916 case DEVICE_LITTLE_ENDIAN:
2917 stl_le_p(ptr, val);
2918 break;
2919 case DEVICE_BIG_ENDIAN:
2920 stl_be_p(ptr, val);
2921 break;
2922 default:
2923 stl_p(ptr, val);
2924 break;
2925 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002926 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002927 }
2928}
2929
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002930void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002931{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002932 stl_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002933}
2934
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002935void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002936{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002937 stl_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002938}
2939
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002940void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002941{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002942 stl_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002943}
2944
bellardaab33092005-10-30 20:48:42 +00002945/* XXX: optimize */
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002946void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002947{
2948 uint8_t v = val;
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002949 address_space_rw(as, addr, &v, 1, 1);
bellardaab33092005-10-30 20:48:42 +00002950}
2951
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002952/* warning: addr must be aligned */
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002953static inline void stw_phys_internal(AddressSpace *as,
2954 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002955 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002956{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002957 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002958 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002959 hwaddr l = 2;
2960 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002961
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002962 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002963 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002964#if defined(TARGET_WORDS_BIGENDIAN)
2965 if (endian == DEVICE_LITTLE_ENDIAN) {
2966 val = bswap16(val);
2967 }
2968#else
2969 if (endian == DEVICE_BIG_ENDIAN) {
2970 val = bswap16(val);
2971 }
2972#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002973 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002974 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002975 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002976 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002977 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002978 switch (endian) {
2979 case DEVICE_LITTLE_ENDIAN:
2980 stw_le_p(ptr, val);
2981 break;
2982 case DEVICE_BIG_ENDIAN:
2983 stw_be_p(ptr, val);
2984 break;
2985 default:
2986 stw_p(ptr, val);
2987 break;
2988 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002989 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002990 }
bellardaab33092005-10-30 20:48:42 +00002991}
2992
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002993void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002994{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002995 stw_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002996}
2997
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002998void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002999{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003000 stw_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003001}
3002
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003003void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003004{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003005 stw_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003006}
3007
bellardaab33092005-10-30 20:48:42 +00003008/* XXX: optimize */
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003009void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003010{
3011 val = tswap64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003012 address_space_rw(as, addr, (void *) &val, 8, 1);
bellardaab33092005-10-30 20:48:42 +00003013}
3014
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003015void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003016{
3017 val = cpu_to_le64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003018 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003019}
3020
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003021void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003022{
3023 val = cpu_to_be64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003024 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003025}
3026
aliguori5e2972f2009-03-28 17:51:36 +00003027/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003028int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003029 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003030{
3031 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003032 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003033 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003034
3035 while (len > 0) {
3036 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02003037 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00003038 /* if no physical page mapped, return an error */
3039 if (phys_addr == -1)
3040 return -1;
3041 l = (page + TARGET_PAGE_SIZE) - addr;
3042 if (l > len)
3043 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003044 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003045 if (is_write) {
3046 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
3047 } else {
3048 address_space_rw(cpu->as, phys_addr, buf, l, 0);
3049 }
bellard13eb76e2004-01-24 15:23:36 +00003050 len -= l;
3051 buf += l;
3052 addr += l;
3053 }
3054 return 0;
3055}
Paul Brooka68fe892010-03-01 00:08:59 +00003056#endif
bellard13eb76e2004-01-24 15:23:36 +00003057
Blue Swirl8e4a4242013-01-06 18:30:17 +00003058/*
3059 * A helper function for the _utterly broken_ virtio device model to find out if
3060 * it's running on a big endian machine. Don't do this at home kids!
3061 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003062bool target_words_bigendian(void);
3063bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003064{
3065#if defined(TARGET_WORDS_BIGENDIAN)
3066 return true;
3067#else
3068 return false;
3069#endif
3070}
3071
Wen Congyang76f35532012-05-07 12:04:18 +08003072#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003073bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003074{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003075 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003076 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08003077
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003078 mr = address_space_translate(&address_space_memory,
3079 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003080
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003081 return !(memory_region_is_ram(mr) ||
3082 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08003083}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003084
3085void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
3086{
3087 RAMBlock *block;
3088
Mike Day0dc3f442013-09-05 14:41:35 -04003089 rcu_read_lock();
3090 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02003091 func(block->host, block->offset, block->used_length, opaque);
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003092 }
Mike Day0dc3f442013-09-05 14:41:35 -04003093 rcu_read_unlock();
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003094}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003095#endif