blob: 53d59bb080fcd94c827908623c54df473381ec0f [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010031#endif
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060032#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010033#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010034#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020035#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010036#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010037#include "qemu/timer.h"
38#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020039#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010041#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010042#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000043#if defined(CONFIG_USER_ONLY)
44#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010045#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010046#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010047#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000048#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010049#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040050#include "qemu/rcu_queue.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000052#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000053
Paolo Bonzini022c62c2012-12-17 18:19:49 +010054#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020055#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020056
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020057#include "qemu/range.h"
58
blueswir1db7b5422007-05-26 17:36:03 +000059//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000060
pbrook99773bd2006-04-16 15:14:59 +000061#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020062static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000063
Mike Day0dc3f442013-09-05 14:41:35 -040064/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
65 * are protected by the ramlist lock.
66 */
Mike Day0d53d9f2015-01-21 13:45:24 +010067RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030068
69static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030070static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030071
Avi Kivityf6790af2012-10-02 20:13:51 +020072AddressSpace address_space_io;
73AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020074
Paolo Bonzini0844e002013-05-24 14:37:28 +020075MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020076static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020077
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080078/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
79#define RAM_PREALLOC (1 << 0)
80
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080081/* RAM is mmap-ed with MAP_SHARED */
82#define RAM_SHARED (1 << 1)
83
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020084/* Only a portion of RAM (used_length) is actually used, and migrated.
85 * This used_length size can change across reboots.
86 */
87#define RAM_RESIZEABLE (1 << 2)
88
pbrooke2eef172008-06-08 01:09:01 +000089#endif
bellard9fa3e852004-01-04 18:06:42 +000090
Andreas Färberbdc44642013-06-24 23:50:24 +020091struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000092/* current CPU in the current thread. It is only valid inside
93 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020094DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000095/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000096 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000097 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010098int use_icount;
bellard6a00d602005-11-21 23:25:50 +000099
pbrooke2eef172008-06-08 01:09:01 +0000100#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200101
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200102typedef struct PhysPageEntry PhysPageEntry;
103
104struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200105 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200106 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200107 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200108 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200109};
110
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200111#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
112
Paolo Bonzini03f49952013-11-07 17:14:36 +0100113/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100114#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100115
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200116#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100117#define P_L2_SIZE (1 << P_L2_BITS)
118
119#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
120
121typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200122
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200123typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100124 struct rcu_head rcu;
125
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200126 unsigned sections_nb;
127 unsigned sections_nb_alloc;
128 unsigned nodes_nb;
129 unsigned nodes_nb_alloc;
130 Node *nodes;
131 MemoryRegionSection *sections;
132} PhysPageMap;
133
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200134struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100135 struct rcu_head rcu;
136
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200137 /* This is a multi-level map on the physical address space.
138 * The bottom level has pointers to MemoryRegionSections.
139 */
140 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200141 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200142 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200143};
144
Jan Kiszka90260c62013-05-26 21:46:51 +0200145#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
146typedef struct subpage_t {
147 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200148 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200149 hwaddr base;
150 uint16_t sub_section[TARGET_PAGE_SIZE];
151} subpage_t;
152
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200153#define PHYS_SECTION_UNASSIGNED 0
154#define PHYS_SECTION_NOTDIRTY 1
155#define PHYS_SECTION_ROM 2
156#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200157
pbrooke2eef172008-06-08 01:09:01 +0000158static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300159static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000160static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000161
Avi Kivity1ec9b902012-01-02 12:47:48 +0200162static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000163#endif
bellard54936002003-05-13 00:25:15 +0000164
Paul Brook6d9a1302010-02-28 23:55:53 +0000165#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200166
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200167static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200168{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200169 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
170 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
171 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
172 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200173 }
174}
175
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200176static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200177{
178 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200179 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200180
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200181 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200182 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200183 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100184 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200185 map->nodes[ret][i].skip = 1;
186 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200187 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200188 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200189}
190
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200191static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
192 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200193 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200194{
195 PhysPageEntry *p;
196 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100197 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200198
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200199 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200200 lp->ptr = phys_map_node_alloc(map);
201 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200202 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100203 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200204 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200205 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200206 }
207 }
208 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200209 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200210 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100211 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200212
Paolo Bonzini03f49952013-11-07 17:14:36 +0100213 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200214 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200215 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200216 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200217 *index += step;
218 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200219 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200220 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200221 }
222 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200223 }
224}
225
Avi Kivityac1970f2012-10-03 16:22:53 +0200226static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200227 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200228 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000229{
Avi Kivity29990972012-02-13 20:21:20 +0200230 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200231 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000232
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200233 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000234}
235
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200236/* Compact a non leaf page entry. Simply detect that the entry has a single child,
237 * and update our entry so we can skip it and go directly to the destination.
238 */
239static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
240{
241 unsigned valid_ptr = P_L2_SIZE;
242 int valid = 0;
243 PhysPageEntry *p;
244 int i;
245
246 if (lp->ptr == PHYS_MAP_NODE_NIL) {
247 return;
248 }
249
250 p = nodes[lp->ptr];
251 for (i = 0; i < P_L2_SIZE; i++) {
252 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
253 continue;
254 }
255
256 valid_ptr = i;
257 valid++;
258 if (p[i].skip) {
259 phys_page_compact(&p[i], nodes, compacted);
260 }
261 }
262
263 /* We can only compress if there's only one child. */
264 if (valid != 1) {
265 return;
266 }
267
268 assert(valid_ptr < P_L2_SIZE);
269
270 /* Don't compress if it won't fit in the # of bits we have. */
271 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
272 return;
273 }
274
275 lp->ptr = p[valid_ptr].ptr;
276 if (!p[valid_ptr].skip) {
277 /* If our only child is a leaf, make this a leaf. */
278 /* By design, we should have made this node a leaf to begin with so we
279 * should never reach here.
280 * But since it's so simple to handle this, let's do it just in case we
281 * change this rule.
282 */
283 lp->skip = 0;
284 } else {
285 lp->skip += p[valid_ptr].skip;
286 }
287}
288
289static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
290{
291 DECLARE_BITMAP(compacted, nodes_nb);
292
293 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200294 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200295 }
296}
297
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200298static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200299 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000300{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200301 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200302 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200303 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200304
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200305 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200306 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200307 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200308 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200309 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100310 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200311 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200312
313 if (sections[lp.ptr].size.hi ||
314 range_covers_byte(sections[lp.ptr].offset_within_address_space,
315 sections[lp.ptr].size.lo, addr)) {
316 return &sections[lp.ptr];
317 } else {
318 return &sections[PHYS_SECTION_UNASSIGNED];
319 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200320}
321
Blue Swirle5548612012-04-21 13:08:33 +0000322bool memory_region_is_unassigned(MemoryRegion *mr)
323{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200324 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000325 && mr != &io_mem_watch;
326}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200327
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100328/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200329static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200330 hwaddr addr,
331 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200332{
Jan Kiszka90260c62013-05-26 21:46:51 +0200333 MemoryRegionSection *section;
334 subpage_t *subpage;
335
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200336 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200337 if (resolve_subpage && section->mr->subpage) {
338 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200339 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200340 }
341 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200342}
343
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100344/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200345static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200346address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200347 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200348{
349 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100350 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200351
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200352 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200353 /* Compute offset within MemoryRegionSection */
354 addr -= section->offset_within_address_space;
355
356 /* Compute offset within MemoryRegion */
357 *xlat = addr + section->offset_within_region;
358
359 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100360 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200361 return section;
362}
Jan Kiszka90260c62013-05-26 21:46:51 +0200363
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100364static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
365{
366 if (memory_region_is_ram(mr)) {
367 return !(is_write && mr->readonly);
368 }
369 if (memory_region_is_romd(mr)) {
370 return !is_write;
371 }
372
373 return false;
374}
375
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200376MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
377 hwaddr *xlat, hwaddr *plen,
378 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200379{
Avi Kivity30951152012-10-30 13:47:46 +0200380 IOMMUTLBEntry iotlb;
381 MemoryRegionSection *section;
382 MemoryRegion *mr;
Paolo Bonzini40254462015-04-01 09:57:45 +0200383 hwaddr len = *plen;
Avi Kivity30951152012-10-30 13:47:46 +0200384
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100385 rcu_read_lock();
Avi Kivity30951152012-10-30 13:47:46 +0200386 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100387 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
388 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200389 mr = section->mr;
390
391 if (!mr->iommu_ops) {
392 break;
393 }
394
Le Tan8d7b8cb2014-08-16 13:55:37 +0800395 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200396 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
397 | (addr & iotlb.addr_mask));
Paolo Bonzini40254462015-04-01 09:57:45 +0200398 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200399 if (!(iotlb.perm & (1 << is_write))) {
400 mr = &io_mem_unassigned;
401 break;
402 }
403
404 as = iotlb.target_as;
405 }
406
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000407 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100408 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Paolo Bonzini40254462015-04-01 09:57:45 +0200409 len = MIN(page, len);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100410 }
411
Paolo Bonzini40254462015-04-01 09:57:45 +0200412 *plen = len;
Avi Kivity30951152012-10-30 13:47:46 +0200413 *xlat = addr;
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100414 rcu_read_unlock();
Avi Kivity30951152012-10-30 13:47:46 +0200415 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200416}
417
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100418/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200419MemoryRegionSection *
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200420address_space_translate_for_iotlb(CPUState *cpu, hwaddr addr,
421 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200422{
Avi Kivity30951152012-10-30 13:47:46 +0200423 MemoryRegionSection *section;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200424 section = address_space_translate_internal(cpu->memory_dispatch,
425 addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200426
427 assert(!section->mr->iommu_ops);
428 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200429}
bellard9fa3e852004-01-04 18:06:42 +0000430#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000431
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200432void cpu_exec_init_all(void)
433{
434#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700435 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200436 memory_map_init();
437 io_mem_init();
438#endif
439}
440
Andreas Färberb170fce2013-01-20 20:23:22 +0100441#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000442
Juan Quintelae59fb372009-09-29 22:48:21 +0200443static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200444{
Andreas Färber259186a2013-01-17 18:51:17 +0100445 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200446
aurel323098dba2009-03-07 21:28:24 +0000447 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
448 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100449 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100450 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000451
452 return 0;
453}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200454
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400455static int cpu_common_pre_load(void *opaque)
456{
457 CPUState *cpu = opaque;
458
Paolo Bonziniadee6422014-12-19 12:53:14 +0100459 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400460
461 return 0;
462}
463
464static bool cpu_common_exception_index_needed(void *opaque)
465{
466 CPUState *cpu = opaque;
467
Paolo Bonziniadee6422014-12-19 12:53:14 +0100468 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400469}
470
471static const VMStateDescription vmstate_cpu_common_exception_index = {
472 .name = "cpu_common/exception_index",
473 .version_id = 1,
474 .minimum_version_id = 1,
475 .fields = (VMStateField[]) {
476 VMSTATE_INT32(exception_index, CPUState),
477 VMSTATE_END_OF_LIST()
478 }
479};
480
Andreas Färber1a1562f2013-06-17 04:09:11 +0200481const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200482 .name = "cpu_common",
483 .version_id = 1,
484 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400485 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200486 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200487 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100488 VMSTATE_UINT32(halted, CPUState),
489 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200490 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400491 },
492 .subsections = (VMStateSubsection[]) {
493 {
494 .vmsd = &vmstate_cpu_common_exception_index,
495 .needed = cpu_common_exception_index_needed,
496 } , {
497 /* empty */
498 }
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200499 }
500};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200501
pbrook9656f322008-07-01 20:01:19 +0000502#endif
503
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100504CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400505{
Andreas Färberbdc44642013-06-24 23:50:24 +0200506 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400507
Andreas Färberbdc44642013-06-24 23:50:24 +0200508 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100509 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200510 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100511 }
Glauber Costa950f1472009-06-09 12:15:18 -0400512 }
513
Andreas Färberbdc44642013-06-24 23:50:24 +0200514 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400515}
516
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000517#if !defined(CONFIG_USER_ONLY)
518void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
519{
520 /* We only support one address space per cpu at the moment. */
521 assert(cpu->as == as);
522
523 if (cpu->tcg_as_listener) {
524 memory_listener_unregister(cpu->tcg_as_listener);
525 } else {
526 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
527 }
528 cpu->tcg_as_listener->commit = tcg_commit;
529 memory_listener_register(cpu->tcg_as_listener, as);
530}
531#endif
532
Andreas Färber9349b4f2012-03-14 01:38:32 +0100533void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000534{
Andreas Färber9f09e182012-05-03 06:59:07 +0200535 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100536 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200537 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000538 int cpu_index;
539
pbrookc2764712009-03-07 15:24:59 +0000540#if defined(CONFIG_USER_ONLY)
541 cpu_list_lock();
542#endif
bellard6a00d602005-11-21 23:25:50 +0000543 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200544 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000545 cpu_index++;
546 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100547 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100548 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200549 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200550 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100551#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000552 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200553 cpu->thread_id = qemu_get_thread_id();
Paolo Bonzinicba70542015-03-09 15:28:37 +0100554 cpu_reload_memory_map(cpu);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100555#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200556 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000557#if defined(CONFIG_USER_ONLY)
558 cpu_list_unlock();
559#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200560 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
561 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
562 }
pbrookb3c77242008-06-30 16:31:04 +0000563#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600564 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000565 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100566 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200567 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000568#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100569 if (cc->vmsd != NULL) {
570 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
571 }
bellardfd6ce8f2003-05-14 19:00:11 +0000572}
573
Paul Brook94df27f2010-02-28 23:47:45 +0000574#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200575static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000576{
577 tb_invalidate_phys_page_range(pc, pc + 1, 0);
578}
579#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200580static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400581{
Max Filippove8262a12013-09-27 22:29:17 +0400582 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
583 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000584 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100585 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400586 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400587}
bellardc27004e2005-01-03 23:35:10 +0000588#endif
bellardd720b932004-04-25 17:57:43 +0000589
Paul Brookc527ee82010-03-01 03:31:14 +0000590#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200591void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000592
593{
594}
595
Peter Maydell3ee887e2014-09-12 14:06:48 +0100596int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
597 int flags)
598{
599 return -ENOSYS;
600}
601
602void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
603{
604}
605
Andreas Färber75a34032013-09-02 16:57:02 +0200606int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000607 int flags, CPUWatchpoint **watchpoint)
608{
609 return -ENOSYS;
610}
611#else
pbrook6658ffb2007-03-16 23:58:11 +0000612/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200613int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000614 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000615{
aliguoric0ce9982008-11-25 22:13:57 +0000616 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000617
Peter Maydell05068c02014-09-12 14:06:48 +0100618 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700619 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200620 error_report("tried to set invalid watchpoint at %"
621 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000622 return -EINVAL;
623 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500624 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000625
aliguoria1d1bb32008-11-18 20:07:32 +0000626 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100627 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000628 wp->flags = flags;
629
aliguori2dc9f412008-11-18 20:56:59 +0000630 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200631 if (flags & BP_GDB) {
632 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
633 } else {
634 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
635 }
aliguoria1d1bb32008-11-18 20:07:32 +0000636
Andreas Färber31b030d2013-09-04 01:29:02 +0200637 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000638
639 if (watchpoint)
640 *watchpoint = wp;
641 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000642}
643
aliguoria1d1bb32008-11-18 20:07:32 +0000644/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200645int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000646 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000647{
aliguoria1d1bb32008-11-18 20:07:32 +0000648 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000649
Andreas Färberff4700b2013-08-26 18:23:18 +0200650 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100651 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000652 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200653 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000654 return 0;
655 }
656 }
aliguoria1d1bb32008-11-18 20:07:32 +0000657 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000658}
659
aliguoria1d1bb32008-11-18 20:07:32 +0000660/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200661void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000662{
Andreas Färberff4700b2013-08-26 18:23:18 +0200663 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000664
Andreas Färber31b030d2013-09-04 01:29:02 +0200665 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000666
Anthony Liguori7267c092011-08-20 22:09:37 -0500667 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000668}
669
aliguoria1d1bb32008-11-18 20:07:32 +0000670/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200671void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000672{
aliguoric0ce9982008-11-25 22:13:57 +0000673 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000674
Andreas Färberff4700b2013-08-26 18:23:18 +0200675 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200676 if (wp->flags & mask) {
677 cpu_watchpoint_remove_by_ref(cpu, wp);
678 }
aliguoric0ce9982008-11-25 22:13:57 +0000679 }
aliguoria1d1bb32008-11-18 20:07:32 +0000680}
Peter Maydell05068c02014-09-12 14:06:48 +0100681
682/* Return true if this watchpoint address matches the specified
683 * access (ie the address range covered by the watchpoint overlaps
684 * partially or completely with the address range covered by the
685 * access).
686 */
687static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
688 vaddr addr,
689 vaddr len)
690{
691 /* We know the lengths are non-zero, but a little caution is
692 * required to avoid errors in the case where the range ends
693 * exactly at the top of the address space and so addr + len
694 * wraps round to zero.
695 */
696 vaddr wpend = wp->vaddr + wp->len - 1;
697 vaddr addrend = addr + len - 1;
698
699 return !(addr > wpend || wp->vaddr > addrend);
700}
701
Paul Brookc527ee82010-03-01 03:31:14 +0000702#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000703
704/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200705int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000706 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000707{
aliguoric0ce9982008-11-25 22:13:57 +0000708 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000709
Anthony Liguori7267c092011-08-20 22:09:37 -0500710 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000711
712 bp->pc = pc;
713 bp->flags = flags;
714
aliguori2dc9f412008-11-18 20:56:59 +0000715 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200716 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200717 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200718 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200719 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200720 }
aliguoria1d1bb32008-11-18 20:07:32 +0000721
Andreas Färberf0c3c502013-08-26 21:22:53 +0200722 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000723
Andreas Färber00b941e2013-06-29 18:55:54 +0200724 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000725 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200726 }
aliguoria1d1bb32008-11-18 20:07:32 +0000727 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000728}
729
730/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200731int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000732{
aliguoria1d1bb32008-11-18 20:07:32 +0000733 CPUBreakpoint *bp;
734
Andreas Färberf0c3c502013-08-26 21:22:53 +0200735 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000736 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200737 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000738 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000739 }
bellard4c3a88a2003-07-26 12:06:08 +0000740 }
aliguoria1d1bb32008-11-18 20:07:32 +0000741 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000742}
743
aliguoria1d1bb32008-11-18 20:07:32 +0000744/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200745void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000746{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200747 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
748
749 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000750
Anthony Liguori7267c092011-08-20 22:09:37 -0500751 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000752}
753
754/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200755void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000756{
aliguoric0ce9982008-11-25 22:13:57 +0000757 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000758
Andreas Färberf0c3c502013-08-26 21:22:53 +0200759 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200760 if (bp->flags & mask) {
761 cpu_breakpoint_remove_by_ref(cpu, bp);
762 }
aliguoric0ce9982008-11-25 22:13:57 +0000763 }
bellard4c3a88a2003-07-26 12:06:08 +0000764}
765
bellardc33a3462003-07-29 20:50:33 +0000766/* enable or disable single step mode. EXCP_DEBUG is returned by the
767 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200768void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000769{
Andreas Färbered2803d2013-06-21 20:20:45 +0200770 if (cpu->singlestep_enabled != enabled) {
771 cpu->singlestep_enabled = enabled;
772 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200773 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200774 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100775 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000776 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200777 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000778 tb_flush(env);
779 }
bellardc33a3462003-07-29 20:50:33 +0000780 }
bellardc33a3462003-07-29 20:50:33 +0000781}
782
Andreas Färbera47dddd2013-09-03 17:38:47 +0200783void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000784{
785 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000786 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000787
788 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000789 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000790 fprintf(stderr, "qemu: fatal: ");
791 vfprintf(stderr, fmt, ap);
792 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200793 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000794 if (qemu_log_enabled()) {
795 qemu_log("qemu: fatal: ");
796 qemu_log_vprintf(fmt, ap2);
797 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200798 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000799 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000800 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000801 }
pbrook493ae1f2007-11-23 16:53:59 +0000802 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000803 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200804#if defined(CONFIG_USER_ONLY)
805 {
806 struct sigaction act;
807 sigfillset(&act.sa_mask);
808 act.sa_handler = SIG_DFL;
809 sigaction(SIGABRT, &act, NULL);
810 }
811#endif
bellard75012672003-06-21 13:11:07 +0000812 abort();
813}
814
bellard01243112004-01-04 15:48:17 +0000815#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400816/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200817static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
818{
819 RAMBlock *block;
820
Paolo Bonzini43771532013-09-09 17:58:40 +0200821 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200822 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200823 goto found;
824 }
Mike Day0dc3f442013-09-05 14:41:35 -0400825 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200826 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200827 goto found;
828 }
829 }
830
831 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
832 abort();
833
834found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200835 /* It is safe to write mru_block outside the iothread lock. This
836 * is what happens:
837 *
838 * mru_block = xxx
839 * rcu_read_unlock()
840 * xxx removed from list
841 * rcu_read_lock()
842 * read mru_block
843 * mru_block = NULL;
844 * call_rcu(reclaim_ramblock, xxx);
845 * rcu_read_unlock()
846 *
847 * atomic_rcu_set is not needed here. The block was already published
848 * when it was placed into the list. Here we're just making an extra
849 * copy of the pointer.
850 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200851 ram_list.mru_block = block;
852 return block;
853}
854
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200855static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000856{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200857 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200858 RAMBlock *block;
859 ram_addr_t end;
860
861 end = TARGET_PAGE_ALIGN(start + length);
862 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000863
Mike Day0dc3f442013-09-05 14:41:35 -0400864 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200865 block = qemu_get_ram_block(start);
866 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200867 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000868 cpu_tlb_reset_dirty_all(start1, length);
Mike Day0dc3f442013-09-05 14:41:35 -0400869 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200870}
871
872/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200873void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200874 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200875{
Juan Quintelad24981d2012-05-22 00:42:40 +0200876 if (length == 0)
877 return;
Michael S. Tsirkinc8d6f662014-11-17 17:54:07 +0200878 cpu_physical_memory_clear_dirty_range_type(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200879
880 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200881 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200882 }
bellard1ccde1c2004-02-06 19:46:14 +0000883}
884
Juan Quintela981fdf22013-10-10 11:54:09 +0200885static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000886{
887 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000888}
889
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100890/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +0200891hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200892 MemoryRegionSection *section,
893 target_ulong vaddr,
894 hwaddr paddr, hwaddr xlat,
895 int prot,
896 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000897{
Avi Kivitya8170e52012-10-23 12:30:10 +0200898 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000899 CPUWatchpoint *wp;
900
Blue Swirlcc5bea62012-04-14 14:56:48 +0000901 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000902 /* Normal RAM. */
903 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200904 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000905 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200906 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000907 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200908 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000909 }
910 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100911 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200912 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000913 }
914
915 /* Make accesses to pages with watchpoints go via the
916 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200917 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100918 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +0000919 /* Avoid trapping reads of pages with a write breakpoint. */
920 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200921 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000922 *address |= TLB_MMIO;
923 break;
924 }
925 }
926 }
927
928 return iotlb;
929}
bellard9fa3e852004-01-04 18:06:42 +0000930#endif /* defined(CONFIG_USER_ONLY) */
931
pbrooke2eef172008-06-08 01:09:01 +0000932#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000933
Anthony Liguoric227f092009-10-01 16:12:16 -0500934static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200935 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200936static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200937
Igor Mammedova2b257d2014-10-31 16:38:37 +0000938static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
939 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200940
941/*
942 * Set a custom physical guest memory alloator.
943 * Accelerators with unusual needs may need this. Hopefully, we can
944 * get rid of it eventually.
945 */
Igor Mammedova2b257d2014-10-31 16:38:37 +0000946void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +0200947{
948 phys_mem_alloc = alloc;
949}
950
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200951static uint16_t phys_section_add(PhysPageMap *map,
952 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200953{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200954 /* The physical section number is ORed with a page-aligned
955 * pointer to produce the iotlb entries. Thus it should
956 * never overflow into the page-aligned value.
957 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200958 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200959
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200960 if (map->sections_nb == map->sections_nb_alloc) {
961 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
962 map->sections = g_renew(MemoryRegionSection, map->sections,
963 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200964 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200965 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200966 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200967 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200968}
969
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200970static void phys_section_destroy(MemoryRegion *mr)
971{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200972 memory_region_unref(mr);
973
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200974 if (mr->subpage) {
975 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -0700976 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200977 g_free(subpage);
978 }
979}
980
Paolo Bonzini60926662013-05-29 12:30:26 +0200981static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200982{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200983 while (map->sections_nb > 0) {
984 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200985 phys_section_destroy(section->mr);
986 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200987 g_free(map->sections);
988 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200989}
990
Avi Kivityac1970f2012-10-03 16:22:53 +0200991static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200992{
993 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200994 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200995 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200996 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200997 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200998 MemoryRegionSection subsection = {
999 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001000 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001001 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001002 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001003
Avi Kivityf3705d52012-03-08 16:16:34 +02001004 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001005
Avi Kivityf3705d52012-03-08 16:16:34 +02001006 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001007 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001008 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001009 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001010 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001011 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001012 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001013 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001014 }
1015 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001016 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001017 subpage_register(subpage, start, end,
1018 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001019}
1020
1021
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001022static void register_multipage(AddressSpaceDispatch *d,
1023 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001024{
Avi Kivitya8170e52012-10-23 12:30:10 +02001025 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001026 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001027 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1028 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001029
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001030 assert(num_pages);
1031 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001032}
1033
Avi Kivityac1970f2012-10-03 16:22:53 +02001034static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001035{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001036 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001037 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001038 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001039 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001040
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001041 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1042 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1043 - now.offset_within_address_space;
1044
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001045 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001046 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001047 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001048 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001049 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001050 while (int128_ne(remain.size, now.size)) {
1051 remain.size = int128_sub(remain.size, now.size);
1052 remain.offset_within_address_space += int128_get64(now.size);
1053 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001054 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001055 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001056 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001057 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001058 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001059 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001060 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001061 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001062 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001063 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001064 }
1065}
1066
Sheng Yang62a27442010-01-26 19:21:16 +08001067void qemu_flush_coalesced_mmio_buffer(void)
1068{
1069 if (kvm_enabled())
1070 kvm_flush_coalesced_mmio_buffer();
1071}
1072
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001073void qemu_mutex_lock_ramlist(void)
1074{
1075 qemu_mutex_lock(&ram_list.mutex);
1076}
1077
1078void qemu_mutex_unlock_ramlist(void)
1079{
1080 qemu_mutex_unlock(&ram_list.mutex);
1081}
1082
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001083#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001084
1085#include <sys/vfs.h>
1086
1087#define HUGETLBFS_MAGIC 0x958458f6
1088
Hu Taofc7a5802014-09-09 13:28:01 +08001089static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001090{
1091 struct statfs fs;
1092 int ret;
1093
1094 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001095 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001096 } while (ret != 0 && errno == EINTR);
1097
1098 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001099 error_setg_errno(errp, errno, "failed to get page size of file %s",
1100 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001101 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001102 }
1103
1104 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001105 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001106
1107 return fs.f_bsize;
1108}
1109
Alex Williamson04b16652010-07-02 11:13:17 -06001110static void *file_ram_alloc(RAMBlock *block,
1111 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001112 const char *path,
1113 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001114{
1115 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001116 char *sanitized_name;
1117 char *c;
Hu Tao557529d2014-09-09 13:28:00 +08001118 void *area = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001119 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001120 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001121 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001122
Hu Taofc7a5802014-09-09 13:28:01 +08001123 hpagesize = gethugepagesize(path, &local_err);
1124 if (local_err) {
1125 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001126 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001127 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001128 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001129
1130 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001131 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1132 "or larger than huge page size 0x%" PRIx64,
1133 memory, hpagesize);
1134 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001135 }
1136
1137 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001138 error_setg(errp,
1139 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001140 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001141 }
1142
Peter Feiner8ca761f2013-03-04 13:54:25 -05001143 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Peter Crosthwaite83234bf2014-08-14 23:54:29 -07001144 sanitized_name = g_strdup(memory_region_name(block->mr));
Peter Feiner8ca761f2013-03-04 13:54:25 -05001145 for (c = sanitized_name; *c != '\0'; c++) {
1146 if (*c == '/')
1147 *c = '_';
1148 }
1149
1150 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1151 sanitized_name);
1152 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001153
1154 fd = mkstemp(filename);
1155 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001156 error_setg_errno(errp, errno,
1157 "unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001158 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001159 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001160 }
1161 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001162 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001163
1164 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1165
1166 /*
1167 * ftruncate is not supported by hugetlbfs in older
1168 * hosts, so don't bother bailing out on errors.
1169 * If anything goes wrong with it under other filesystems,
1170 * mmap will fail.
1171 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001172 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001173 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001174 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001175
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001176 area = mmap(0, memory, PROT_READ | PROT_WRITE,
1177 (block->flags & RAM_SHARED ? MAP_SHARED : MAP_PRIVATE),
1178 fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001179 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001180 error_setg_errno(errp, errno,
1181 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001182 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001183 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001184 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001185
1186 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001187 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001188 }
1189
Alex Williamson04b16652010-07-02 11:13:17 -06001190 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001191 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001192
1193error:
1194 if (mem_prealloc) {
Gonglei81b07352015-02-25 12:22:31 +08001195 error_report("%s", error_get_pretty(*errp));
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001196 exit(1);
1197 }
1198 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001199}
1200#endif
1201
Mike Day0dc3f442013-09-05 14:41:35 -04001202/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001203static ram_addr_t find_ram_offset(ram_addr_t size)
1204{
Alex Williamson04b16652010-07-02 11:13:17 -06001205 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001206 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001207
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001208 assert(size != 0); /* it would hand out same offset multiple times */
1209
Mike Day0dc3f442013-09-05 14:41:35 -04001210 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001211 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001212 }
Alex Williamson04b16652010-07-02 11:13:17 -06001213
Mike Day0dc3f442013-09-05 14:41:35 -04001214 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001215 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001216
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001217 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001218
Mike Day0dc3f442013-09-05 14:41:35 -04001219 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001220 if (next_block->offset >= end) {
1221 next = MIN(next, next_block->offset);
1222 }
1223 }
1224 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001225 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001226 mingap = next - end;
1227 }
1228 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001229
1230 if (offset == RAM_ADDR_MAX) {
1231 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1232 (uint64_t)size);
1233 abort();
1234 }
1235
Alex Williamson04b16652010-07-02 11:13:17 -06001236 return offset;
1237}
1238
Juan Quintela652d7ec2012-07-20 10:37:54 +02001239ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001240{
Alex Williamsond17b5282010-06-25 11:08:38 -06001241 RAMBlock *block;
1242 ram_addr_t last = 0;
1243
Mike Day0dc3f442013-09-05 14:41:35 -04001244 rcu_read_lock();
1245 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001246 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001247 }
Mike Day0dc3f442013-09-05 14:41:35 -04001248 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001249 return last;
1250}
1251
Jason Baronddb97f12012-08-02 15:44:16 -04001252static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1253{
1254 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001255
1256 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001257 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001258 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1259 if (ret) {
1260 perror("qemu_madvise");
1261 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1262 "but dump_guest_core=off specified\n");
1263 }
1264 }
1265}
1266
Mike Day0dc3f442013-09-05 14:41:35 -04001267/* Called within an RCU critical section, or while the ramlist lock
1268 * is held.
1269 */
Hu Tao20cfe882014-04-02 15:13:26 +08001270static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001271{
Hu Tao20cfe882014-04-02 15:13:26 +08001272 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001273
Mike Day0dc3f442013-09-05 14:41:35 -04001274 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001275 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001276 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001277 }
1278 }
Hu Tao20cfe882014-04-02 15:13:26 +08001279
1280 return NULL;
1281}
1282
Mike Dayae3a7042013-09-05 14:41:35 -04001283/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001284void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1285{
Mike Dayae3a7042013-09-05 14:41:35 -04001286 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001287
Mike Day0dc3f442013-09-05 14:41:35 -04001288 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001289 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001290 assert(new_block);
1291 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001292
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001293 if (dev) {
1294 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001295 if (id) {
1296 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001297 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001298 }
1299 }
1300 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1301
Mike Day0dc3f442013-09-05 14:41:35 -04001302 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001303 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001304 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1305 new_block->idstr);
1306 abort();
1307 }
1308 }
Mike Day0dc3f442013-09-05 14:41:35 -04001309 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001310}
1311
Mike Dayae3a7042013-09-05 14:41:35 -04001312/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001313void qemu_ram_unset_idstr(ram_addr_t addr)
1314{
Mike Dayae3a7042013-09-05 14:41:35 -04001315 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001316
Mike Dayae3a7042013-09-05 14:41:35 -04001317 /* FIXME: arch_init.c assumes that this is not called throughout
1318 * migration. Ignore the problem since hot-unplug during migration
1319 * does not work anyway.
1320 */
1321
Mike Day0dc3f442013-09-05 14:41:35 -04001322 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001323 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001324 if (block) {
1325 memset(block->idstr, 0, sizeof(block->idstr));
1326 }
Mike Day0dc3f442013-09-05 14:41:35 -04001327 rcu_read_unlock();
Hu Tao20cfe882014-04-02 15:13:26 +08001328}
1329
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001330static int memory_try_enable_merging(void *addr, size_t len)
1331{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001332 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001333 /* disabled by the user */
1334 return 0;
1335 }
1336
1337 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1338}
1339
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001340/* Only legal before guest might have detected the memory size: e.g. on
1341 * incoming migration, or right after reset.
1342 *
1343 * As memory core doesn't know how is memory accessed, it is up to
1344 * resize callback to update device state and/or add assertions to detect
1345 * misuse, if necessary.
1346 */
1347int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1348{
1349 RAMBlock *block = find_ram_block(base);
1350
1351 assert(block);
1352
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001353 newsize = TARGET_PAGE_ALIGN(newsize);
1354
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001355 if (block->used_length == newsize) {
1356 return 0;
1357 }
1358
1359 if (!(block->flags & RAM_RESIZEABLE)) {
1360 error_setg_errno(errp, EINVAL,
1361 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1362 " in != 0x" RAM_ADDR_FMT, block->idstr,
1363 newsize, block->used_length);
1364 return -EINVAL;
1365 }
1366
1367 if (block->max_length < newsize) {
1368 error_setg_errno(errp, EINVAL,
1369 "Length too large: %s: 0x" RAM_ADDR_FMT
1370 " > 0x" RAM_ADDR_FMT, block->idstr,
1371 newsize, block->max_length);
1372 return -EINVAL;
1373 }
1374
1375 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1376 block->used_length = newsize;
1377 cpu_physical_memory_set_dirty_range(block->offset, block->used_length);
1378 memory_region_set_size(block->mr, newsize);
1379 if (block->resized) {
1380 block->resized(block->idstr, newsize, block->host);
1381 }
1382 return 0;
1383}
1384
Hu Taoef701d72014-09-09 13:27:54 +08001385static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001386{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001387 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001388 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001389 ram_addr_t old_ram_size, new_ram_size;
1390
1391 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001392
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001393 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001394 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001395
1396 if (!new_block->host) {
1397 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001398 xen_ram_alloc(new_block->offset, new_block->max_length,
1399 new_block->mr);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001400 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001401 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001402 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001403 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001404 error_setg_errno(errp, errno,
1405 "cannot set up guest memory '%s'",
1406 memory_region_name(new_block->mr));
1407 qemu_mutex_unlock_ramlist();
1408 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001409 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001410 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001411 }
1412 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001413
Mike Day0d53d9f2015-01-21 13:45:24 +01001414 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1415 * QLIST (which has an RCU-friendly variant) does not have insertion at
1416 * tail, so save the last element in last_block.
1417 */
Mike Day0dc3f442013-09-05 14:41:35 -04001418 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001419 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001420 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001421 break;
1422 }
1423 }
1424 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001425 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001426 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001427 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001428 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001429 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001430 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001431 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001432
Mike Day0dc3f442013-09-05 14:41:35 -04001433 /* Write list before version */
1434 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001435 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001436 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001437
Juan Quintela2152f5c2013-10-08 13:52:02 +02001438 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1439
1440 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001441 int i;
Mike Dayae3a7042013-09-05 14:41:35 -04001442
1443 /* ram_list.dirty_memory[] is protected by the iothread lock. */
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001444 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1445 ram_list.dirty_memory[i] =
1446 bitmap_zero_extend(ram_list.dirty_memory[i],
1447 old_ram_size, new_ram_size);
1448 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001449 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001450 cpu_physical_memory_set_dirty_range(new_block->offset,
1451 new_block->used_length);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001452
Paolo Bonzinia904c912015-01-21 16:18:35 +01001453 if (new_block->host) {
1454 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1455 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1456 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1457 if (kvm_enabled()) {
1458 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1459 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001460 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001461
1462 return new_block->offset;
1463}
1464
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001465#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001466ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001467 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001468 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001469{
1470 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001471 ram_addr_t addr;
1472 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001473
1474 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001475 error_setg(errp, "-mem-path not supported with Xen");
1476 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001477 }
1478
1479 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1480 /*
1481 * file_ram_alloc() needs to allocate just like
1482 * phys_mem_alloc, but we haven't bothered to provide
1483 * a hook there.
1484 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001485 error_setg(errp,
1486 "-mem-path not supported with this accelerator");
1487 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001488 }
1489
1490 size = TARGET_PAGE_ALIGN(size);
1491 new_block = g_malloc0(sizeof(*new_block));
1492 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001493 new_block->used_length = size;
1494 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001495 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001496 new_block->host = file_ram_alloc(new_block, size,
1497 mem_path, errp);
1498 if (!new_block->host) {
1499 g_free(new_block);
1500 return -1;
1501 }
1502
Hu Taoef701d72014-09-09 13:27:54 +08001503 addr = ram_block_add(new_block, &local_err);
1504 if (local_err) {
1505 g_free(new_block);
1506 error_propagate(errp, local_err);
1507 return -1;
1508 }
1509 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001510}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001511#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001512
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001513static
1514ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1515 void (*resized)(const char*,
1516 uint64_t length,
1517 void *host),
1518 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001519 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001520{
1521 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001522 ram_addr_t addr;
1523 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001524
1525 size = TARGET_PAGE_ALIGN(size);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001526 max_size = TARGET_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001527 new_block = g_malloc0(sizeof(*new_block));
1528 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001529 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001530 new_block->used_length = size;
1531 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001532 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001533 new_block->fd = -1;
1534 new_block->host = host;
1535 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001536 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001537 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001538 if (resizeable) {
1539 new_block->flags |= RAM_RESIZEABLE;
1540 }
Hu Taoef701d72014-09-09 13:27:54 +08001541 addr = ram_block_add(new_block, &local_err);
1542 if (local_err) {
1543 g_free(new_block);
1544 error_propagate(errp, local_err);
1545 return -1;
1546 }
1547 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001548}
1549
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001550ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1551 MemoryRegion *mr, Error **errp)
1552{
1553 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1554}
1555
Hu Taoef701d72014-09-09 13:27:54 +08001556ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001557{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001558 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1559}
1560
1561ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1562 void (*resized)(const char*,
1563 uint64_t length,
1564 void *host),
1565 MemoryRegion *mr, Error **errp)
1566{
1567 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001568}
bellarde9a1ab12007-02-08 23:08:38 +00001569
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001570void qemu_ram_free_from_ptr(ram_addr_t addr)
1571{
1572 RAMBlock *block;
1573
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001574 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001575 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001576 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001577 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001578 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001579 /* Write list before version */
1580 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001581 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001582 g_free_rcu(block, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001583 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001584 }
1585 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001586 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001587}
1588
Paolo Bonzini43771532013-09-09 17:58:40 +02001589static void reclaim_ramblock(RAMBlock *block)
1590{
1591 if (block->flags & RAM_PREALLOC) {
1592 ;
1593 } else if (xen_enabled()) {
1594 xen_invalidate_map_cache_entry(block->host);
1595#ifndef _WIN32
1596 } else if (block->fd >= 0) {
1597 munmap(block->host, block->max_length);
1598 close(block->fd);
1599#endif
1600 } else {
1601 qemu_anon_ram_free(block->host, block->max_length);
1602 }
1603 g_free(block);
1604}
1605
Anthony Liguoric227f092009-10-01 16:12:16 -05001606void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001607{
Alex Williamson04b16652010-07-02 11:13:17 -06001608 RAMBlock *block;
1609
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001610 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001611 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001612 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001613 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001614 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001615 /* Write list before version */
1616 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001617 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001618 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001619 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001620 }
1621 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001622 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001623}
1624
Huang Yingcd19cfa2011-03-02 08:56:19 +01001625#ifndef _WIN32
1626void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1627{
1628 RAMBlock *block;
1629 ram_addr_t offset;
1630 int flags;
1631 void *area, *vaddr;
1632
Mike Day0dc3f442013-09-05 14:41:35 -04001633 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001634 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001635 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001636 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001637 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001638 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001639 } else if (xen_enabled()) {
1640 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001641 } else {
1642 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001643 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001644 flags |= (block->flags & RAM_SHARED ?
1645 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001646 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1647 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001648 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001649 /*
1650 * Remap needs to match alloc. Accelerators that
1651 * set phys_mem_alloc never remap. If they did,
1652 * we'd need a remap hook here.
1653 */
1654 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1655
Huang Yingcd19cfa2011-03-02 08:56:19 +01001656 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1657 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1658 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001659 }
1660 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001661 fprintf(stderr, "Could not remap addr: "
1662 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001663 length, addr);
1664 exit(1);
1665 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001666 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001667 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001668 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001669 }
1670 }
1671}
1672#endif /* !_WIN32 */
1673
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001674int qemu_get_ram_fd(ram_addr_t addr)
1675{
Mike Dayae3a7042013-09-05 14:41:35 -04001676 RAMBlock *block;
1677 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001678
Mike Day0dc3f442013-09-05 14:41:35 -04001679 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001680 block = qemu_get_ram_block(addr);
1681 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001682 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001683 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001684}
1685
Damjan Marion3fd74b82014-06-26 23:01:32 +02001686void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1687{
Mike Dayae3a7042013-09-05 14:41:35 -04001688 RAMBlock *block;
1689 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001690
Mike Day0dc3f442013-09-05 14:41:35 -04001691 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001692 block = qemu_get_ram_block(addr);
1693 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001694 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001695 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001696}
1697
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001698/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001699 * This should not be used for general purpose DMA. Use address_space_map
1700 * or address_space_rw instead. For local memory (e.g. video ram) that the
1701 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001702 *
1703 * By the time this function returns, the returned pointer is not protected
1704 * by RCU anymore. If the caller is not within an RCU critical section and
1705 * does not hold the iothread lock, it must have other means of protecting the
1706 * pointer, such as a reference to the region that includes the incoming
1707 * ram_addr_t.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001708 */
1709void *qemu_get_ram_ptr(ram_addr_t addr)
1710{
Mike Dayae3a7042013-09-05 14:41:35 -04001711 RAMBlock *block;
1712 void *ptr;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001713
Mike Day0dc3f442013-09-05 14:41:35 -04001714 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001715 block = qemu_get_ram_block(addr);
1716
1717 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001718 /* We need to check if the requested address is in the RAM
1719 * because we don't want to map the entire memory in QEMU.
1720 * In that case just map until the end of the page.
1721 */
1722 if (block->offset == 0) {
Mike Dayae3a7042013-09-05 14:41:35 -04001723 ptr = xen_map_cache(addr, 0, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001724 goto unlock;
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001725 }
Mike Dayae3a7042013-09-05 14:41:35 -04001726
1727 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001728 }
Mike Dayae3a7042013-09-05 14:41:35 -04001729 ptr = ramblock_ptr(block, addr - block->offset);
1730
Mike Day0dc3f442013-09-05 14:41:35 -04001731unlock:
1732 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001733 return ptr;
pbrookdc828ca2009-04-09 22:21:07 +00001734}
1735
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001736/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001737 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001738 *
1739 * By the time this function returns, the returned pointer is not protected
1740 * by RCU anymore. If the caller is not within an RCU critical section and
1741 * does not hold the iothread lock, it must have other means of protecting the
1742 * pointer, such as a reference to the region that includes the incoming
1743 * ram_addr_t.
Mike Dayae3a7042013-09-05 14:41:35 -04001744 */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001745static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001746{
Mike Dayae3a7042013-09-05 14:41:35 -04001747 void *ptr;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001748 if (*size == 0) {
1749 return NULL;
1750 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001751 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001752 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001753 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001754 RAMBlock *block;
Mike Day0dc3f442013-09-05 14:41:35 -04001755 rcu_read_lock();
1756 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001757 if (addr - block->offset < block->max_length) {
1758 if (addr - block->offset + *size > block->max_length)
1759 *size = block->max_length - addr + block->offset;
Mike Dayae3a7042013-09-05 14:41:35 -04001760 ptr = ramblock_ptr(block, addr - block->offset);
Mike Day0dc3f442013-09-05 14:41:35 -04001761 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001762 return ptr;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001763 }
1764 }
1765
1766 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1767 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001768 }
1769}
1770
Paolo Bonzini7443b432013-06-03 12:44:02 +02001771/* Some of the softmmu routines need to translate from a host pointer
Mike Dayae3a7042013-09-05 14:41:35 -04001772 * (typically a TLB entry) back to a ram offset.
1773 *
1774 * By the time this function returns, the returned pointer is not protected
1775 * by RCU anymore. If the caller is not within an RCU critical section and
1776 * does not hold the iothread lock, it must have other means of protecting the
1777 * pointer, such as a reference to the region that includes the incoming
1778 * ram_addr_t.
1779 */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001780MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001781{
pbrook94a6b542009-04-11 17:15:54 +00001782 RAMBlock *block;
1783 uint8_t *host = ptr;
Mike Dayae3a7042013-09-05 14:41:35 -04001784 MemoryRegion *mr;
pbrook94a6b542009-04-11 17:15:54 +00001785
Jan Kiszka868bb332011-06-21 22:59:09 +02001786 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001787 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001788 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Mike Dayae3a7042013-09-05 14:41:35 -04001789 mr = qemu_get_ram_block(*ram_addr)->mr;
Mike Day0dc3f442013-09-05 14:41:35 -04001790 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001791 return mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001792 }
1793
Mike Day0dc3f442013-09-05 14:41:35 -04001794 rcu_read_lock();
1795 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001796 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001797 goto found;
1798 }
1799
Mike Day0dc3f442013-09-05 14:41:35 -04001800 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001801 /* This case append when the block is not mapped. */
1802 if (block->host == NULL) {
1803 continue;
1804 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001805 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001806 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001807 }
pbrook94a6b542009-04-11 17:15:54 +00001808 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001809
Mike Day0dc3f442013-09-05 14:41:35 -04001810 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001811 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001812
1813found:
1814 *ram_addr = block->offset + (host - block->host);
Mike Dayae3a7042013-09-05 14:41:35 -04001815 mr = block->mr;
Mike Day0dc3f442013-09-05 14:41:35 -04001816 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001817 return mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001818}
Alex Williamsonf471a172010-06-11 11:11:42 -06001819
Avi Kivitya8170e52012-10-23 12:30:10 +02001820static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001821 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001822{
Juan Quintela52159192013-10-08 12:44:04 +02001823 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001824 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001825 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001826 switch (size) {
1827 case 1:
1828 stb_p(qemu_get_ram_ptr(ram_addr), val);
1829 break;
1830 case 2:
1831 stw_p(qemu_get_ram_ptr(ram_addr), val);
1832 break;
1833 case 4:
1834 stl_p(qemu_get_ram_ptr(ram_addr), val);
1835 break;
1836 default:
1837 abort();
1838 }
Paolo Bonzini68868672014-07-21 16:45:18 +02001839 cpu_physical_memory_set_dirty_range_nocode(ram_addr, size);
bellardf23db162005-08-21 19:12:28 +00001840 /* we remove the notdirty callback only if the code has been
1841 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001842 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001843 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001844 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001845 }
bellard1ccde1c2004-02-06 19:46:14 +00001846}
1847
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001848static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1849 unsigned size, bool is_write)
1850{
1851 return is_write;
1852}
1853
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001854static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001855 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001856 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001857 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001858};
1859
pbrook0f459d12008-06-09 00:20:13 +00001860/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01001861static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001862{
Andreas Färber93afead2013-08-26 03:41:01 +02001863 CPUState *cpu = current_cpu;
1864 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001865 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001866 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001867 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001868 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001869
Andreas Färberff4700b2013-08-26 18:23:18 +02001870 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001871 /* We re-entered the check after replacing the TB. Now raise
1872 * the debug interrupt so that is will trigger after the
1873 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001874 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001875 return;
1876 }
Andreas Färber93afead2013-08-26 03:41:01 +02001877 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001878 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001879 if (cpu_watchpoint_address_matches(wp, vaddr, len)
1880 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01001881 if (flags == BP_MEM_READ) {
1882 wp->flags |= BP_WATCHPOINT_HIT_READ;
1883 } else {
1884 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
1885 }
1886 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01001887 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02001888 if (!cpu->watchpoint_hit) {
1889 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001890 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001891 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001892 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001893 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001894 } else {
1895 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001896 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001897 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001898 }
aliguori06d55cc2008-11-18 20:24:06 +00001899 }
aliguori6e140f22008-11-18 20:37:55 +00001900 } else {
1901 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001902 }
1903 }
1904}
1905
pbrook6658ffb2007-03-16 23:58:11 +00001906/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1907 so these check for a hit then pass through to the normal out-of-line
1908 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01001909static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
1910 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00001911{
Peter Maydell66b9b432015-04-26 16:49:24 +01001912 MemTxResult res;
1913 uint64_t data;
pbrook6658ffb2007-03-16 23:58:11 +00001914
Peter Maydell66b9b432015-04-26 16:49:24 +01001915 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001916 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001917 case 1:
Peter Maydell66b9b432015-04-26 16:49:24 +01001918 data = address_space_ldub(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04001919 break;
1920 case 2:
Peter Maydell66b9b432015-04-26 16:49:24 +01001921 data = address_space_lduw(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04001922 break;
1923 case 4:
Peter Maydell66b9b432015-04-26 16:49:24 +01001924 data = address_space_ldl(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04001925 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001926 default: abort();
1927 }
Peter Maydell66b9b432015-04-26 16:49:24 +01001928 *pdata = data;
1929 return res;
1930}
1931
1932static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
1933 uint64_t val, unsigned size,
1934 MemTxAttrs attrs)
1935{
1936 MemTxResult res;
1937
1938 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
1939 switch (size) {
1940 case 1:
1941 address_space_stb(&address_space_memory, addr, val, attrs, &res);
1942 break;
1943 case 2:
1944 address_space_stw(&address_space_memory, addr, val, attrs, &res);
1945 break;
1946 case 4:
1947 address_space_stl(&address_space_memory, addr, val, attrs, &res);
1948 break;
1949 default: abort();
1950 }
1951 return res;
pbrook6658ffb2007-03-16 23:58:11 +00001952}
1953
Avi Kivity1ec9b902012-01-02 12:47:48 +02001954static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01001955 .read_with_attrs = watch_mem_read,
1956 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001957 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001958};
pbrook6658ffb2007-03-16 23:58:11 +00001959
Peter Maydellf25a49e2015-04-26 16:49:24 +01001960static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
1961 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00001962{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001963 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001964 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01001965 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001966
blueswir1db7b5422007-05-26 17:36:03 +00001967#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001968 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001969 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001970#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01001971 res = address_space_read(subpage->as, addr + subpage->base,
1972 attrs, buf, len);
1973 if (res) {
1974 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01001975 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001976 switch (len) {
1977 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01001978 *data = ldub_p(buf);
1979 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001980 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01001981 *data = lduw_p(buf);
1982 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001983 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01001984 *data = ldl_p(buf);
1985 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001986 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01001987 *data = ldq_p(buf);
1988 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001989 default:
1990 abort();
1991 }
blueswir1db7b5422007-05-26 17:36:03 +00001992}
1993
Peter Maydellf25a49e2015-04-26 16:49:24 +01001994static MemTxResult subpage_write(void *opaque, hwaddr addr,
1995 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00001996{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001997 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001998 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001999
blueswir1db7b5422007-05-26 17:36:03 +00002000#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002001 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002002 " value %"PRIx64"\n",
2003 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002004#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002005 switch (len) {
2006 case 1:
2007 stb_p(buf, value);
2008 break;
2009 case 2:
2010 stw_p(buf, value);
2011 break;
2012 case 4:
2013 stl_p(buf, value);
2014 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002015 case 8:
2016 stq_p(buf, value);
2017 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002018 default:
2019 abort();
2020 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002021 return address_space_write(subpage->as, addr + subpage->base,
2022 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002023}
2024
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002025static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002026 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002027{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002028 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002029#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002030 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002031 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002032#endif
2033
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002034 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002035 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002036}
2037
Avi Kivity70c68e42012-01-02 12:32:48 +02002038static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002039 .read_with_attrs = subpage_read,
2040 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002041 .impl.min_access_size = 1,
2042 .impl.max_access_size = 8,
2043 .valid.min_access_size = 1,
2044 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002045 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002046 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002047};
2048
Anthony Liguoric227f092009-10-01 16:12:16 -05002049static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002050 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002051{
2052 int idx, eidx;
2053
2054 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2055 return -1;
2056 idx = SUBPAGE_IDX(start);
2057 eidx = SUBPAGE_IDX(end);
2058#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002059 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2060 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002061#endif
blueswir1db7b5422007-05-26 17:36:03 +00002062 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002063 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002064 }
2065
2066 return 0;
2067}
2068
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002069static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002070{
Anthony Liguoric227f092009-10-01 16:12:16 -05002071 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002072
Anthony Liguori7267c092011-08-20 22:09:37 -05002073 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002074
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002075 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002076 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002077 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002078 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002079 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002080#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002081 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2082 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002083#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002084 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002085
2086 return mmio;
2087}
2088
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002089static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2090 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002091{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002092 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002093 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002094 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002095 .mr = mr,
2096 .offset_within_address_space = 0,
2097 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002098 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002099 };
2100
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002101 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002102}
2103
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002104MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02002105{
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002106 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->memory_dispatch);
2107 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002108
2109 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002110}
2111
Avi Kivitye9179ce2009-06-14 11:38:52 +03002112static void io_mem_init(void)
2113{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002114 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002115 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002116 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002117 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002118 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002119 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002120 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002121}
2122
Avi Kivityac1970f2012-10-03 16:22:53 +02002123static void mem_begin(MemoryListener *listener)
2124{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002125 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002126 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2127 uint16_t n;
2128
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002129 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002130 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002131 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002132 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002133 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002134 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002135 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002136 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002137
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002138 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002139 d->as = as;
2140 as->next_dispatch = d;
2141}
2142
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002143static void address_space_dispatch_free(AddressSpaceDispatch *d)
2144{
2145 phys_sections_free(&d->map);
2146 g_free(d);
2147}
2148
Paolo Bonzini00752702013-05-29 12:13:54 +02002149static void mem_commit(MemoryListener *listener)
2150{
2151 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002152 AddressSpaceDispatch *cur = as->dispatch;
2153 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002154
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002155 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002156
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002157 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002158 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002159 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002160 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002161}
2162
Avi Kivity1d711482012-10-02 18:54:45 +02002163static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002164{
Andreas Färber182735e2013-05-29 22:29:20 +02002165 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02002166
2167 /* since each CPU stores ram addresses in its TLB cache, we must
2168 reset the modified entries */
2169 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02002170 CPU_FOREACH(cpu) {
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01002171 /* FIXME: Disentangle the cpu.h circular files deps so we can
2172 directly get the right CPU from listener. */
2173 if (cpu->tcg_as_listener != listener) {
2174 continue;
2175 }
Paolo Bonzini76e5c762015-01-15 12:46:47 +01002176 cpu_reload_memory_map(cpu);
Avi Kivity117712c2012-02-12 21:23:17 +02002177 }
Avi Kivity50c1e142012-02-08 21:36:02 +02002178}
2179
Avi Kivity93632742012-02-08 16:54:16 +02002180static void core_log_global_start(MemoryListener *listener)
2181{
Juan Quintela981fdf22013-10-10 11:54:09 +02002182 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02002183}
2184
2185static void core_log_global_stop(MemoryListener *listener)
2186{
Juan Quintela981fdf22013-10-10 11:54:09 +02002187 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02002188}
2189
Avi Kivity93632742012-02-08 16:54:16 +02002190static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02002191 .log_global_start = core_log_global_start,
2192 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02002193 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02002194};
2195
Avi Kivityac1970f2012-10-03 16:22:53 +02002196void address_space_init_dispatch(AddressSpace *as)
2197{
Paolo Bonzini00752702013-05-29 12:13:54 +02002198 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002199 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002200 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002201 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002202 .region_add = mem_add,
2203 .region_nop = mem_add,
2204 .priority = 0,
2205 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002206 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002207}
2208
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002209void address_space_unregister(AddressSpace *as)
2210{
2211 memory_listener_unregister(&as->dispatch_listener);
2212}
2213
Avi Kivity83f3c252012-10-07 12:59:55 +02002214void address_space_destroy_dispatch(AddressSpace *as)
2215{
2216 AddressSpaceDispatch *d = as->dispatch;
2217
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002218 atomic_rcu_set(&as->dispatch, NULL);
2219 if (d) {
2220 call_rcu(d, address_space_dispatch_free, rcu);
2221 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002222}
2223
Avi Kivity62152b82011-07-26 14:26:14 +03002224static void memory_map_init(void)
2225{
Anthony Liguori7267c092011-08-20 22:09:37 -05002226 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002227
Paolo Bonzini57271d62013-11-07 17:14:37 +01002228 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002229 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002230
Anthony Liguori7267c092011-08-20 22:09:37 -05002231 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002232 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2233 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002234 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02002235
Avi Kivityf6790af2012-10-02 20:13:51 +02002236 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03002237}
2238
2239MemoryRegion *get_system_memory(void)
2240{
2241 return system_memory;
2242}
2243
Avi Kivity309cb472011-08-08 16:09:03 +03002244MemoryRegion *get_system_io(void)
2245{
2246 return system_io;
2247}
2248
pbrooke2eef172008-06-08 01:09:01 +00002249#endif /* !defined(CONFIG_USER_ONLY) */
2250
bellard13eb76e2004-01-24 15:23:36 +00002251/* physical memory access (slow version, mainly for debug) */
2252#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002253int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002254 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002255{
2256 int l, flags;
2257 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002258 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002259
2260 while (len > 0) {
2261 page = addr & TARGET_PAGE_MASK;
2262 l = (page + TARGET_PAGE_SIZE) - addr;
2263 if (l > len)
2264 l = len;
2265 flags = page_get_flags(page);
2266 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002267 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002268 if (is_write) {
2269 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002270 return -1;
bellard579a97f2007-11-11 14:26:47 +00002271 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002272 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002273 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002274 memcpy(p, buf, l);
2275 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002276 } else {
2277 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002278 return -1;
bellard579a97f2007-11-11 14:26:47 +00002279 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002280 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002281 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002282 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002283 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002284 }
2285 len -= l;
2286 buf += l;
2287 addr += l;
2288 }
Paul Brooka68fe892010-03-01 00:08:59 +00002289 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002290}
bellard8df1cd02005-01-28 22:37:22 +00002291
bellard13eb76e2004-01-24 15:23:36 +00002292#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002293
Avi Kivitya8170e52012-10-23 12:30:10 +02002294static void invalidate_and_set_dirty(hwaddr addr,
2295 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002296{
Peter Maydellf874bf92014-11-16 19:44:21 +00002297 if (cpu_physical_memory_range_includes_clean(addr, length)) {
2298 tb_invalidate_phys_range(addr, addr + length, 0);
Paolo Bonzini68868672014-07-21 16:45:18 +02002299 cpu_physical_memory_set_dirty_range_nocode(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002300 }
Anthony PERARDe2269392012-10-03 13:49:22 +00002301 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002302}
2303
Richard Henderson23326162013-07-08 14:55:59 -07002304static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002305{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002306 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002307
2308 /* Regions are assumed to support 1-4 byte accesses unless
2309 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002310 if (access_size_max == 0) {
2311 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002312 }
Richard Henderson23326162013-07-08 14:55:59 -07002313
2314 /* Bound the maximum access by the alignment of the address. */
2315 if (!mr->ops->impl.unaligned) {
2316 unsigned align_size_max = addr & -addr;
2317 if (align_size_max != 0 && align_size_max < access_size_max) {
2318 access_size_max = align_size_max;
2319 }
2320 }
2321
2322 /* Don't attempt accesses larger than the maximum. */
2323 if (l > access_size_max) {
2324 l = access_size_max;
2325 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02002326 if (l & (l - 1)) {
2327 l = 1 << (qemu_fls(l) - 1);
2328 }
Richard Henderson23326162013-07-08 14:55:59 -07002329
2330 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002331}
2332
Peter Maydell5c9eb022015-04-26 16:49:24 +01002333MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2334 uint8_t *buf, int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002335{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002336 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002337 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002338 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002339 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002340 MemoryRegion *mr;
Peter Maydell3b643492015-04-26 16:49:23 +01002341 MemTxResult result = MEMTX_OK;
ths3b46e622007-09-17 08:09:54 +00002342
bellard13eb76e2004-01-24 15:23:36 +00002343 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002344 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002345 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002346
bellard13eb76e2004-01-24 15:23:36 +00002347 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002348 if (!memory_access_is_direct(mr, is_write)) {
2349 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002350 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002351 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002352 switch (l) {
2353 case 8:
2354 /* 64 bit write access */
2355 val = ldq_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002356 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2357 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002358 break;
2359 case 4:
bellard1c213d12005-09-03 10:49:04 +00002360 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002361 val = ldl_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002362 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2363 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002364 break;
2365 case 2:
bellard1c213d12005-09-03 10:49:04 +00002366 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002367 val = lduw_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002368 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2369 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002370 break;
2371 case 1:
bellard1c213d12005-09-03 10:49:04 +00002372 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002373 val = ldub_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002374 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2375 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002376 break;
2377 default:
2378 abort();
bellard13eb76e2004-01-24 15:23:36 +00002379 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002380 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002381 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002382 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002383 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002384 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002385 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002386 }
2387 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002388 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002389 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002390 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002391 switch (l) {
2392 case 8:
2393 /* 64 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002394 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2395 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002396 stq_p(buf, val);
2397 break;
2398 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002399 /* 32 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002400 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2401 attrs);
bellardc27004e2005-01-03 23:35:10 +00002402 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002403 break;
2404 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002405 /* 16 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002406 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2407 attrs);
bellardc27004e2005-01-03 23:35:10 +00002408 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002409 break;
2410 case 1:
bellard1c213d12005-09-03 10:49:04 +00002411 /* 8 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002412 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2413 attrs);
bellardc27004e2005-01-03 23:35:10 +00002414 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002415 break;
2416 default:
2417 abort();
bellard13eb76e2004-01-24 15:23:36 +00002418 }
2419 } else {
2420 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002421 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002422 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002423 }
2424 }
2425 len -= l;
2426 buf += l;
2427 addr += l;
2428 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002429
Peter Maydell3b643492015-04-26 16:49:23 +01002430 return result;
bellard13eb76e2004-01-24 15:23:36 +00002431}
bellard8df1cd02005-01-28 22:37:22 +00002432
Peter Maydell5c9eb022015-04-26 16:49:24 +01002433MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2434 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002435{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002436 return address_space_rw(as, addr, attrs, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002437}
2438
Peter Maydell5c9eb022015-04-26 16:49:24 +01002439MemTxResult address_space_read(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2440 uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002441{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002442 return address_space_rw(as, addr, attrs, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002443}
2444
2445
Avi Kivitya8170e52012-10-23 12:30:10 +02002446void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002447 int len, int is_write)
2448{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002449 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2450 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002451}
2452
Alexander Graf582b55a2013-12-11 14:17:44 +01002453enum write_rom_type {
2454 WRITE_DATA,
2455 FLUSH_CACHE,
2456};
2457
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002458static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002459 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002460{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002461 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002462 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002463 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002464 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002465
bellardd0ecd2a2006-04-23 17:14:48 +00002466 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002467 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002468 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002469
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002470 if (!(memory_region_is_ram(mr) ||
2471 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002472 /* do nothing */
2473 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002474 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002475 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002476 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002477 switch (type) {
2478 case WRITE_DATA:
2479 memcpy(ptr, buf, l);
2480 invalidate_and_set_dirty(addr1, l);
2481 break;
2482 case FLUSH_CACHE:
2483 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2484 break;
2485 }
bellardd0ecd2a2006-04-23 17:14:48 +00002486 }
2487 len -= l;
2488 buf += l;
2489 addr += l;
2490 }
2491}
2492
Alexander Graf582b55a2013-12-11 14:17:44 +01002493/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002494void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002495 const uint8_t *buf, int len)
2496{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002497 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002498}
2499
2500void cpu_flush_icache_range(hwaddr start, int len)
2501{
2502 /*
2503 * This function should do the same thing as an icache flush that was
2504 * triggered from within the guest. For TCG we are always cache coherent,
2505 * so there is no need to flush anything. For KVM / Xen we need to flush
2506 * the host's instruction cache at least.
2507 */
2508 if (tcg_enabled()) {
2509 return;
2510 }
2511
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002512 cpu_physical_memory_write_rom_internal(&address_space_memory,
2513 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002514}
2515
aliguori6d16c2f2009-01-22 16:59:11 +00002516typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002517 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002518 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002519 hwaddr addr;
2520 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002521} BounceBuffer;
2522
2523static BounceBuffer bounce;
2524
aliguoriba223c22009-01-22 16:59:16 +00002525typedef struct MapClient {
2526 void *opaque;
2527 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002528 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002529} MapClient;
2530
Blue Swirl72cf2d42009-09-12 07:36:22 +00002531static QLIST_HEAD(map_client_list, MapClient) map_client_list
2532 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002533
2534void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2535{
Anthony Liguori7267c092011-08-20 22:09:37 -05002536 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002537
2538 client->opaque = opaque;
2539 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002540 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002541 return client;
2542}
2543
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002544static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002545{
2546 MapClient *client = (MapClient *)_client;
2547
Blue Swirl72cf2d42009-09-12 07:36:22 +00002548 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002549 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002550}
2551
2552static void cpu_notify_map_clients(void)
2553{
2554 MapClient *client;
2555
Blue Swirl72cf2d42009-09-12 07:36:22 +00002556 while (!QLIST_EMPTY(&map_client_list)) {
2557 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002558 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002559 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002560 }
2561}
2562
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002563bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2564{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002565 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002566 hwaddr l, xlat;
2567
2568 while (len > 0) {
2569 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002570 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2571 if (!memory_access_is_direct(mr, is_write)) {
2572 l = memory_access_size(mr, l, addr);
2573 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002574 return false;
2575 }
2576 }
2577
2578 len -= l;
2579 addr += l;
2580 }
2581 return true;
2582}
2583
aliguori6d16c2f2009-01-22 16:59:11 +00002584/* Map a physical memory region into a host virtual address.
2585 * May map a subset of the requested range, given by and returned in *plen.
2586 * May return NULL if resources needed to perform the mapping are exhausted.
2587 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002588 * Use cpu_register_map_client() to know when retrying the map operation is
2589 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002590 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002591void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002592 hwaddr addr,
2593 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002594 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002595{
Avi Kivitya8170e52012-10-23 12:30:10 +02002596 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002597 hwaddr done = 0;
2598 hwaddr l, xlat, base;
2599 MemoryRegion *mr, *this_mr;
2600 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002601
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002602 if (len == 0) {
2603 return NULL;
2604 }
aliguori6d16c2f2009-01-22 16:59:11 +00002605
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002606 l = len;
2607 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2608 if (!memory_access_is_direct(mr, is_write)) {
2609 if (bounce.buffer) {
2610 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002611 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002612 /* Avoid unbounded allocations */
2613 l = MIN(l, TARGET_PAGE_SIZE);
2614 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002615 bounce.addr = addr;
2616 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002617
2618 memory_region_ref(mr);
2619 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002620 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002621 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2622 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002623 }
aliguori6d16c2f2009-01-22 16:59:11 +00002624
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002625 *plen = l;
2626 return bounce.buffer;
2627 }
2628
2629 base = xlat;
2630 raddr = memory_region_get_ram_addr(mr);
2631
2632 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002633 len -= l;
2634 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002635 done += l;
2636 if (len == 0) {
2637 break;
2638 }
2639
2640 l = len;
2641 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2642 if (this_mr != mr || xlat != base + done) {
2643 break;
2644 }
aliguori6d16c2f2009-01-22 16:59:11 +00002645 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002646
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002647 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002648 *plen = done;
2649 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002650}
2651
Avi Kivityac1970f2012-10-03 16:22:53 +02002652/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002653 * Will also mark the memory as dirty if is_write == 1. access_len gives
2654 * the amount of memory that was actually read or written by the caller.
2655 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002656void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2657 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002658{
2659 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002660 MemoryRegion *mr;
2661 ram_addr_t addr1;
2662
2663 mr = qemu_ram_addr_from_host(buffer, &addr1);
2664 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002665 if (is_write) {
Paolo Bonzini68868672014-07-21 16:45:18 +02002666 invalidate_and_set_dirty(addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002667 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002668 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002669 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002670 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002671 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002672 return;
2673 }
2674 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002675 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
2676 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002677 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002678 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002679 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002680 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002681 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002682}
bellardd0ecd2a2006-04-23 17:14:48 +00002683
Avi Kivitya8170e52012-10-23 12:30:10 +02002684void *cpu_physical_memory_map(hwaddr addr,
2685 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002686 int is_write)
2687{
2688 return address_space_map(&address_space_memory, addr, plen, is_write);
2689}
2690
Avi Kivitya8170e52012-10-23 12:30:10 +02002691void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2692 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002693{
2694 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2695}
2696
bellard8df1cd02005-01-28 22:37:22 +00002697/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002698static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
2699 MemTxAttrs attrs,
2700 MemTxResult *result,
2701 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002702{
bellard8df1cd02005-01-28 22:37:22 +00002703 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002704 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002705 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002706 hwaddr l = 4;
2707 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002708 MemTxResult r;
bellard8df1cd02005-01-28 22:37:22 +00002709
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002710 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002711 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002712 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01002713 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002714#if defined(TARGET_WORDS_BIGENDIAN)
2715 if (endian == DEVICE_LITTLE_ENDIAN) {
2716 val = bswap32(val);
2717 }
2718#else
2719 if (endian == DEVICE_BIG_ENDIAN) {
2720 val = bswap32(val);
2721 }
2722#endif
bellard8df1cd02005-01-28 22:37:22 +00002723 } else {
2724 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002725 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002726 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002727 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002728 switch (endian) {
2729 case DEVICE_LITTLE_ENDIAN:
2730 val = ldl_le_p(ptr);
2731 break;
2732 case DEVICE_BIG_ENDIAN:
2733 val = ldl_be_p(ptr);
2734 break;
2735 default:
2736 val = ldl_p(ptr);
2737 break;
2738 }
Peter Maydell50013112015-04-26 16:49:24 +01002739 r = MEMTX_OK;
2740 }
2741 if (result) {
2742 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00002743 }
2744 return val;
2745}
2746
Peter Maydell50013112015-04-26 16:49:24 +01002747uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
2748 MemTxAttrs attrs, MemTxResult *result)
2749{
2750 return address_space_ldl_internal(as, addr, attrs, result,
2751 DEVICE_NATIVE_ENDIAN);
2752}
2753
2754uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
2755 MemTxAttrs attrs, MemTxResult *result)
2756{
2757 return address_space_ldl_internal(as, addr, attrs, result,
2758 DEVICE_LITTLE_ENDIAN);
2759}
2760
2761uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
2762 MemTxAttrs attrs, MemTxResult *result)
2763{
2764 return address_space_ldl_internal(as, addr, attrs, result,
2765 DEVICE_BIG_ENDIAN);
2766}
2767
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002768uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002769{
Peter Maydell50013112015-04-26 16:49:24 +01002770 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002771}
2772
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002773uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002774{
Peter Maydell50013112015-04-26 16:49:24 +01002775 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002776}
2777
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002778uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002779{
Peter Maydell50013112015-04-26 16:49:24 +01002780 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002781}
2782
bellard84b7b8e2005-11-28 21:19:04 +00002783/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002784static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
2785 MemTxAttrs attrs,
2786 MemTxResult *result,
2787 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002788{
bellard84b7b8e2005-11-28 21:19:04 +00002789 uint8_t *ptr;
2790 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002791 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002792 hwaddr l = 8;
2793 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002794 MemTxResult r;
bellard84b7b8e2005-11-28 21:19:04 +00002795
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002796 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002797 false);
2798 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002799 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01002800 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002801#if defined(TARGET_WORDS_BIGENDIAN)
2802 if (endian == DEVICE_LITTLE_ENDIAN) {
2803 val = bswap64(val);
2804 }
2805#else
2806 if (endian == DEVICE_BIG_ENDIAN) {
2807 val = bswap64(val);
2808 }
2809#endif
bellard84b7b8e2005-11-28 21:19:04 +00002810 } else {
2811 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002812 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002813 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002814 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002815 switch (endian) {
2816 case DEVICE_LITTLE_ENDIAN:
2817 val = ldq_le_p(ptr);
2818 break;
2819 case DEVICE_BIG_ENDIAN:
2820 val = ldq_be_p(ptr);
2821 break;
2822 default:
2823 val = ldq_p(ptr);
2824 break;
2825 }
Peter Maydell50013112015-04-26 16:49:24 +01002826 r = MEMTX_OK;
2827 }
2828 if (result) {
2829 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00002830 }
2831 return val;
2832}
2833
Peter Maydell50013112015-04-26 16:49:24 +01002834uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
2835 MemTxAttrs attrs, MemTxResult *result)
2836{
2837 return address_space_ldq_internal(as, addr, attrs, result,
2838 DEVICE_NATIVE_ENDIAN);
2839}
2840
2841uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
2842 MemTxAttrs attrs, MemTxResult *result)
2843{
2844 return address_space_ldq_internal(as, addr, attrs, result,
2845 DEVICE_LITTLE_ENDIAN);
2846}
2847
2848uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
2849 MemTxAttrs attrs, MemTxResult *result)
2850{
2851 return address_space_ldq_internal(as, addr, attrs, result,
2852 DEVICE_BIG_ENDIAN);
2853}
2854
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002855uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002856{
Peter Maydell50013112015-04-26 16:49:24 +01002857 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002858}
2859
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002860uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002861{
Peter Maydell50013112015-04-26 16:49:24 +01002862 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002863}
2864
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002865uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002866{
Peter Maydell50013112015-04-26 16:49:24 +01002867 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002868}
2869
bellardaab33092005-10-30 20:48:42 +00002870/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01002871uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
2872 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00002873{
2874 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01002875 MemTxResult r;
2876
2877 r = address_space_rw(as, addr, attrs, &val, 1, 0);
2878 if (result) {
2879 *result = r;
2880 }
bellardaab33092005-10-30 20:48:42 +00002881 return val;
2882}
2883
Peter Maydell50013112015-04-26 16:49:24 +01002884uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
2885{
2886 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
2887}
2888
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002889/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002890static inline uint32_t address_space_lduw_internal(AddressSpace *as,
2891 hwaddr addr,
2892 MemTxAttrs attrs,
2893 MemTxResult *result,
2894 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002895{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002896 uint8_t *ptr;
2897 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002898 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002899 hwaddr l = 2;
2900 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002901 MemTxResult r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002902
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002903 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002904 false);
2905 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002906 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01002907 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002908#if defined(TARGET_WORDS_BIGENDIAN)
2909 if (endian == DEVICE_LITTLE_ENDIAN) {
2910 val = bswap16(val);
2911 }
2912#else
2913 if (endian == DEVICE_BIG_ENDIAN) {
2914 val = bswap16(val);
2915 }
2916#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002917 } else {
2918 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002919 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002920 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002921 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002922 switch (endian) {
2923 case DEVICE_LITTLE_ENDIAN:
2924 val = lduw_le_p(ptr);
2925 break;
2926 case DEVICE_BIG_ENDIAN:
2927 val = lduw_be_p(ptr);
2928 break;
2929 default:
2930 val = lduw_p(ptr);
2931 break;
2932 }
Peter Maydell50013112015-04-26 16:49:24 +01002933 r = MEMTX_OK;
2934 }
2935 if (result) {
2936 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002937 }
2938 return val;
bellardaab33092005-10-30 20:48:42 +00002939}
2940
Peter Maydell50013112015-04-26 16:49:24 +01002941uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
2942 MemTxAttrs attrs, MemTxResult *result)
2943{
2944 return address_space_lduw_internal(as, addr, attrs, result,
2945 DEVICE_NATIVE_ENDIAN);
2946}
2947
2948uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
2949 MemTxAttrs attrs, MemTxResult *result)
2950{
2951 return address_space_lduw_internal(as, addr, attrs, result,
2952 DEVICE_LITTLE_ENDIAN);
2953}
2954
2955uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
2956 MemTxAttrs attrs, MemTxResult *result)
2957{
2958 return address_space_lduw_internal(as, addr, attrs, result,
2959 DEVICE_BIG_ENDIAN);
2960}
2961
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002962uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002963{
Peter Maydell50013112015-04-26 16:49:24 +01002964 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002965}
2966
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002967uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002968{
Peter Maydell50013112015-04-26 16:49:24 +01002969 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002970}
2971
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002972uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002973{
Peter Maydell50013112015-04-26 16:49:24 +01002974 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002975}
2976
bellard8df1cd02005-01-28 22:37:22 +00002977/* warning: addr must be aligned. The ram page is not masked as dirty
2978 and the code inside is not invalidated. It is useful if the dirty
2979 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01002980void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
2981 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00002982{
bellard8df1cd02005-01-28 22:37:22 +00002983 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002984 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002985 hwaddr l = 4;
2986 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002987 MemTxResult r;
bellard8df1cd02005-01-28 22:37:22 +00002988
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002989 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002990 true);
2991 if (l < 4 || !memory_access_is_direct(mr, true)) {
Peter Maydell50013112015-04-26 16:49:24 +01002992 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00002993 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002994 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002995 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002996 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002997
2998 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002999 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00003000 /* invalidate code */
3001 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3002 /* set dirty bit */
Paolo Bonzini68868672014-07-21 16:45:18 +02003003 cpu_physical_memory_set_dirty_range_nocode(addr1, 4);
aliguori74576192008-10-06 14:02:03 +00003004 }
3005 }
Peter Maydell50013112015-04-26 16:49:24 +01003006 r = MEMTX_OK;
3007 }
3008 if (result) {
3009 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003010 }
3011}
3012
Peter Maydell50013112015-04-26 16:49:24 +01003013void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3014{
3015 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3016}
3017
bellard8df1cd02005-01-28 22:37:22 +00003018/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003019static inline void address_space_stl_internal(AddressSpace *as,
3020 hwaddr addr, uint32_t val,
3021 MemTxAttrs attrs,
3022 MemTxResult *result,
3023 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003024{
bellard8df1cd02005-01-28 22:37:22 +00003025 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003026 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003027 hwaddr l = 4;
3028 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003029 MemTxResult r;
bellard8df1cd02005-01-28 22:37:22 +00003030
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003031 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003032 true);
3033 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003034#if defined(TARGET_WORDS_BIGENDIAN)
3035 if (endian == DEVICE_LITTLE_ENDIAN) {
3036 val = bswap32(val);
3037 }
3038#else
3039 if (endian == DEVICE_BIG_ENDIAN) {
3040 val = bswap32(val);
3041 }
3042#endif
Peter Maydell50013112015-04-26 16:49:24 +01003043 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003044 } else {
bellard8df1cd02005-01-28 22:37:22 +00003045 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003046 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003047 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003048 switch (endian) {
3049 case DEVICE_LITTLE_ENDIAN:
3050 stl_le_p(ptr, val);
3051 break;
3052 case DEVICE_BIG_ENDIAN:
3053 stl_be_p(ptr, val);
3054 break;
3055 default:
3056 stl_p(ptr, val);
3057 break;
3058 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003059 invalidate_and_set_dirty(addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003060 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003061 }
Peter Maydell50013112015-04-26 16:49:24 +01003062 if (result) {
3063 *result = r;
3064 }
3065}
3066
3067void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3068 MemTxAttrs attrs, MemTxResult *result)
3069{
3070 address_space_stl_internal(as, addr, val, attrs, result,
3071 DEVICE_NATIVE_ENDIAN);
3072}
3073
3074void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3075 MemTxAttrs attrs, MemTxResult *result)
3076{
3077 address_space_stl_internal(as, addr, val, attrs, result,
3078 DEVICE_LITTLE_ENDIAN);
3079}
3080
3081void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3082 MemTxAttrs attrs, MemTxResult *result)
3083{
3084 address_space_stl_internal(as, addr, val, attrs, result,
3085 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003086}
3087
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003088void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003089{
Peter Maydell50013112015-04-26 16:49:24 +01003090 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003091}
3092
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003093void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003094{
Peter Maydell50013112015-04-26 16:49:24 +01003095 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003096}
3097
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003098void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003099{
Peter Maydell50013112015-04-26 16:49:24 +01003100 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003101}
3102
bellardaab33092005-10-30 20:48:42 +00003103/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003104void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3105 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003106{
3107 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003108 MemTxResult r;
3109
3110 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3111 if (result) {
3112 *result = r;
3113 }
3114}
3115
3116void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3117{
3118 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003119}
3120
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003121/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003122static inline void address_space_stw_internal(AddressSpace *as,
3123 hwaddr addr, uint32_t val,
3124 MemTxAttrs attrs,
3125 MemTxResult *result,
3126 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003127{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003128 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003129 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003130 hwaddr l = 2;
3131 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003132 MemTxResult r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003133
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003134 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003135 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003136#if defined(TARGET_WORDS_BIGENDIAN)
3137 if (endian == DEVICE_LITTLE_ENDIAN) {
3138 val = bswap16(val);
3139 }
3140#else
3141 if (endian == DEVICE_BIG_ENDIAN) {
3142 val = bswap16(val);
3143 }
3144#endif
Peter Maydell50013112015-04-26 16:49:24 +01003145 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003146 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003147 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003148 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003149 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003150 switch (endian) {
3151 case DEVICE_LITTLE_ENDIAN:
3152 stw_le_p(ptr, val);
3153 break;
3154 case DEVICE_BIG_ENDIAN:
3155 stw_be_p(ptr, val);
3156 break;
3157 default:
3158 stw_p(ptr, val);
3159 break;
3160 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003161 invalidate_and_set_dirty(addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003162 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003163 }
Peter Maydell50013112015-04-26 16:49:24 +01003164 if (result) {
3165 *result = r;
3166 }
3167}
3168
3169void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3170 MemTxAttrs attrs, MemTxResult *result)
3171{
3172 address_space_stw_internal(as, addr, val, attrs, result,
3173 DEVICE_NATIVE_ENDIAN);
3174}
3175
3176void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3177 MemTxAttrs attrs, MemTxResult *result)
3178{
3179 address_space_stw_internal(as, addr, val, attrs, result,
3180 DEVICE_LITTLE_ENDIAN);
3181}
3182
3183void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3184 MemTxAttrs attrs, MemTxResult *result)
3185{
3186 address_space_stw_internal(as, addr, val, attrs, result,
3187 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003188}
3189
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003190void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003191{
Peter Maydell50013112015-04-26 16:49:24 +01003192 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003193}
3194
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003195void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003196{
Peter Maydell50013112015-04-26 16:49:24 +01003197 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003198}
3199
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003200void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003201{
Peter Maydell50013112015-04-26 16:49:24 +01003202 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003203}
3204
bellardaab33092005-10-30 20:48:42 +00003205/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003206void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3207 MemTxAttrs attrs, MemTxResult *result)
3208{
3209 MemTxResult r;
3210 val = tswap64(val);
3211 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3212 if (result) {
3213 *result = r;
3214 }
3215}
3216
3217void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3218 MemTxAttrs attrs, MemTxResult *result)
3219{
3220 MemTxResult r;
3221 val = cpu_to_le64(val);
3222 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3223 if (result) {
3224 *result = r;
3225 }
3226}
3227void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3228 MemTxAttrs attrs, MemTxResult *result)
3229{
3230 MemTxResult r;
3231 val = cpu_to_be64(val);
3232 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3233 if (result) {
3234 *result = r;
3235 }
3236}
3237
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003238void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003239{
Peter Maydell50013112015-04-26 16:49:24 +01003240 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003241}
3242
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003243void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003244{
Peter Maydell50013112015-04-26 16:49:24 +01003245 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003246}
3247
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003248void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003249{
Peter Maydell50013112015-04-26 16:49:24 +01003250 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003251}
3252
aliguori5e2972f2009-03-28 17:51:36 +00003253/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003254int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003255 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003256{
3257 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003258 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003259 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003260
3261 while (len > 0) {
3262 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02003263 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00003264 /* if no physical page mapped, return an error */
3265 if (phys_addr == -1)
3266 return -1;
3267 l = (page + TARGET_PAGE_SIZE) - addr;
3268 if (l > len)
3269 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003270 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003271 if (is_write) {
3272 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
3273 } else {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003274 address_space_rw(cpu->as, phys_addr, MEMTXATTRS_UNSPECIFIED,
3275 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003276 }
bellard13eb76e2004-01-24 15:23:36 +00003277 len -= l;
3278 buf += l;
3279 addr += l;
3280 }
3281 return 0;
3282}
Paul Brooka68fe892010-03-01 00:08:59 +00003283#endif
bellard13eb76e2004-01-24 15:23:36 +00003284
Blue Swirl8e4a4242013-01-06 18:30:17 +00003285/*
3286 * A helper function for the _utterly broken_ virtio device model to find out if
3287 * it's running on a big endian machine. Don't do this at home kids!
3288 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003289bool target_words_bigendian(void);
3290bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003291{
3292#if defined(TARGET_WORDS_BIGENDIAN)
3293 return true;
3294#else
3295 return false;
3296#endif
3297}
3298
Wen Congyang76f35532012-05-07 12:04:18 +08003299#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003300bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003301{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003302 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003303 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08003304
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003305 mr = address_space_translate(&address_space_memory,
3306 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003307
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003308 return !(memory_region_is_ram(mr) ||
3309 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08003310}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003311
3312void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
3313{
3314 RAMBlock *block;
3315
Mike Day0dc3f442013-09-05 14:41:35 -04003316 rcu_read_lock();
3317 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02003318 func(block->host, block->offset, block->used_length, opaque);
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003319 }
Mike Day0dc3f442013-09-05 14:41:35 -04003320 rcu_read_unlock();
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003321}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003322#endif