blob: 4505dc76e87c054cf2cff63c13dffe192a1c2fdd [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010031#endif
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060032#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010033#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010034#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020035#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010036#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010037#include "qemu/timer.h"
38#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020039#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010041#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010042#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000043#if defined(CONFIG_USER_ONLY)
44#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010045#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010046#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010047#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000048#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010049#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040050#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020051#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000052#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000053
Paolo Bonzini022c62c2012-12-17 18:19:49 +010054#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020055#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020056
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020057#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030058#ifndef _WIN32
59#include "qemu/mmap-alloc.h"
60#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020061
blueswir1db7b5422007-05-26 17:36:03 +000062//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000063
pbrook99773bd2006-04-16 15:14:59 +000064#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040065/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
66 * are protected by the ramlist lock.
67 */
Mike Day0d53d9f2015-01-21 13:45:24 +010068RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030069
70static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030071static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030072
Avi Kivityf6790af2012-10-02 20:13:51 +020073AddressSpace address_space_io;
74AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020075
Paolo Bonzini0844e002013-05-24 14:37:28 +020076MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020077static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020078
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080079/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
80#define RAM_PREALLOC (1 << 0)
81
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080082/* RAM is mmap-ed with MAP_SHARED */
83#define RAM_SHARED (1 << 1)
84
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020085/* Only a portion of RAM (used_length) is actually used, and migrated.
86 * This used_length size can change across reboots.
87 */
88#define RAM_RESIZEABLE (1 << 2)
89
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030090/* RAM is backed by an mmapped file.
Michael S. Tsirkin8561c922015-09-10 16:41:17 +030091 */
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030092#define RAM_FILE (1 << 3)
pbrooke2eef172008-06-08 01:09:01 +000093#endif
bellard9fa3e852004-01-04 18:06:42 +000094
Andreas Färberbdc44642013-06-24 23:50:24 +020095struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000096/* current CPU in the current thread. It is only valid inside
97 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +020098__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +000099/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000100 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000101 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100102int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000103
pbrooke2eef172008-06-08 01:09:01 +0000104#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200105
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200106typedef struct PhysPageEntry PhysPageEntry;
107
108struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200109 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200110 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200111 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200112 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200113};
114
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200115#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
116
Paolo Bonzini03f49952013-11-07 17:14:36 +0100117/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100118#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100119
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200120#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100121#define P_L2_SIZE (1 << P_L2_BITS)
122
123#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
124
125typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200126
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200127typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100128 struct rcu_head rcu;
129
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200130 unsigned sections_nb;
131 unsigned sections_nb_alloc;
132 unsigned nodes_nb;
133 unsigned nodes_nb_alloc;
134 Node *nodes;
135 MemoryRegionSection *sections;
136} PhysPageMap;
137
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200138struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100139 struct rcu_head rcu;
140
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200141 /* This is a multi-level map on the physical address space.
142 * The bottom level has pointers to MemoryRegionSections.
143 */
144 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200145 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200146 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200147};
148
Jan Kiszka90260c62013-05-26 21:46:51 +0200149#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
150typedef struct subpage_t {
151 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200152 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200153 hwaddr base;
154 uint16_t sub_section[TARGET_PAGE_SIZE];
155} subpage_t;
156
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200157#define PHYS_SECTION_UNASSIGNED 0
158#define PHYS_SECTION_NOTDIRTY 1
159#define PHYS_SECTION_ROM 2
160#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200161
pbrooke2eef172008-06-08 01:09:01 +0000162static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300163static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000164static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000165
Avi Kivity1ec9b902012-01-02 12:47:48 +0200166static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000167#endif
bellard54936002003-05-13 00:25:15 +0000168
Paul Brook6d9a1302010-02-28 23:55:53 +0000169#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200170
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200171static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200172{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200173 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
174 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
175 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
176 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200177 }
178}
179
Paolo Bonzinidb946042015-05-21 15:12:29 +0200180static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200181{
182 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200183 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200184 PhysPageEntry e;
185 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200186
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200187 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200188 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200189 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200190 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200191
192 e.skip = leaf ? 0 : 1;
193 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100194 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200195 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200196 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200197 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200198}
199
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200200static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
201 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200202 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200203{
204 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100205 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200206
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200207 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200208 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200209 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200210 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100211 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200212
Paolo Bonzini03f49952013-11-07 17:14:36 +0100213 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200214 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200215 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200216 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200217 *index += step;
218 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200219 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200220 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200221 }
222 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200223 }
224}
225
Avi Kivityac1970f2012-10-03 16:22:53 +0200226static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200227 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200228 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000229{
Avi Kivity29990972012-02-13 20:21:20 +0200230 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200231 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000232
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200233 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000234}
235
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200236/* Compact a non leaf page entry. Simply detect that the entry has a single child,
237 * and update our entry so we can skip it and go directly to the destination.
238 */
239static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
240{
241 unsigned valid_ptr = P_L2_SIZE;
242 int valid = 0;
243 PhysPageEntry *p;
244 int i;
245
246 if (lp->ptr == PHYS_MAP_NODE_NIL) {
247 return;
248 }
249
250 p = nodes[lp->ptr];
251 for (i = 0; i < P_L2_SIZE; i++) {
252 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
253 continue;
254 }
255
256 valid_ptr = i;
257 valid++;
258 if (p[i].skip) {
259 phys_page_compact(&p[i], nodes, compacted);
260 }
261 }
262
263 /* We can only compress if there's only one child. */
264 if (valid != 1) {
265 return;
266 }
267
268 assert(valid_ptr < P_L2_SIZE);
269
270 /* Don't compress if it won't fit in the # of bits we have. */
271 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
272 return;
273 }
274
275 lp->ptr = p[valid_ptr].ptr;
276 if (!p[valid_ptr].skip) {
277 /* If our only child is a leaf, make this a leaf. */
278 /* By design, we should have made this node a leaf to begin with so we
279 * should never reach here.
280 * But since it's so simple to handle this, let's do it just in case we
281 * change this rule.
282 */
283 lp->skip = 0;
284 } else {
285 lp->skip += p[valid_ptr].skip;
286 }
287}
288
289static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
290{
291 DECLARE_BITMAP(compacted, nodes_nb);
292
293 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200294 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200295 }
296}
297
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200298static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200299 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000300{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200301 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200302 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200303 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200304
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200305 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200306 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200307 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200308 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200309 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100310 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200311 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200312
313 if (sections[lp.ptr].size.hi ||
314 range_covers_byte(sections[lp.ptr].offset_within_address_space,
315 sections[lp.ptr].size.lo, addr)) {
316 return &sections[lp.ptr];
317 } else {
318 return &sections[PHYS_SECTION_UNASSIGNED];
319 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200320}
321
Blue Swirle5548612012-04-21 13:08:33 +0000322bool memory_region_is_unassigned(MemoryRegion *mr)
323{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200324 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000325 && mr != &io_mem_watch;
326}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200327
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100328/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200329static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200330 hwaddr addr,
331 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200332{
Jan Kiszka90260c62013-05-26 21:46:51 +0200333 MemoryRegionSection *section;
334 subpage_t *subpage;
335
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200336 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200337 if (resolve_subpage && section->mr->subpage) {
338 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200339 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200340 }
341 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200342}
343
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100344/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200345static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200346address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200347 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200348{
349 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200350 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100351 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200352
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200353 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200354 /* Compute offset within MemoryRegionSection */
355 addr -= section->offset_within_address_space;
356
357 /* Compute offset within MemoryRegion */
358 *xlat = addr + section->offset_within_region;
359
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200360 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200361
362 /* MMIO registers can be expected to perform full-width accesses based only
363 * on their address, without considering adjacent registers that could
364 * decode to completely different MemoryRegions. When such registers
365 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
366 * regions overlap wildly. For this reason we cannot clamp the accesses
367 * here.
368 *
369 * If the length is small (as is the case for address_space_ldl/stl),
370 * everything works fine. If the incoming length is large, however,
371 * the caller really has to do the clamping through memory_access_size.
372 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200373 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200374 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200375 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
376 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200377 return section;
378}
Jan Kiszka90260c62013-05-26 21:46:51 +0200379
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100380static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
381{
382 if (memory_region_is_ram(mr)) {
383 return !(is_write && mr->readonly);
384 }
385 if (memory_region_is_romd(mr)) {
386 return !is_write;
387 }
388
389 return false;
390}
391
Paolo Bonzini41063e12015-03-18 14:21:43 +0100392/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200393MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
394 hwaddr *xlat, hwaddr *plen,
395 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200396{
Avi Kivity30951152012-10-30 13:47:46 +0200397 IOMMUTLBEntry iotlb;
398 MemoryRegionSection *section;
399 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200400
401 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100402 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
403 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200404 mr = section->mr;
405
406 if (!mr->iommu_ops) {
407 break;
408 }
409
Le Tan8d7b8cb2014-08-16 13:55:37 +0800410 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200411 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
412 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700413 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200414 if (!(iotlb.perm & (1 << is_write))) {
415 mr = &io_mem_unassigned;
416 break;
417 }
418
419 as = iotlb.target_as;
420 }
421
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000422 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100423 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700424 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100425 }
426
Avi Kivity30951152012-10-30 13:47:46 +0200427 *xlat = addr;
428 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200429}
430
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100431/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200432MemoryRegionSection *
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200433address_space_translate_for_iotlb(CPUState *cpu, hwaddr addr,
434 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200435{
Avi Kivity30951152012-10-30 13:47:46 +0200436 MemoryRegionSection *section;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200437 section = address_space_translate_internal(cpu->memory_dispatch,
438 addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200439
440 assert(!section->mr->iommu_ops);
441 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200442}
bellard9fa3e852004-01-04 18:06:42 +0000443#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000444
Andreas Färberb170fce2013-01-20 20:23:22 +0100445#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000446
Juan Quintelae59fb372009-09-29 22:48:21 +0200447static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200448{
Andreas Färber259186a2013-01-17 18:51:17 +0100449 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200450
aurel323098dba2009-03-07 21:28:24 +0000451 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
452 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100453 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100454 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000455
456 return 0;
457}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200458
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400459static int cpu_common_pre_load(void *opaque)
460{
461 CPUState *cpu = opaque;
462
Paolo Bonziniadee6422014-12-19 12:53:14 +0100463 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400464
465 return 0;
466}
467
468static bool cpu_common_exception_index_needed(void *opaque)
469{
470 CPUState *cpu = opaque;
471
Paolo Bonziniadee6422014-12-19 12:53:14 +0100472 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400473}
474
475static const VMStateDescription vmstate_cpu_common_exception_index = {
476 .name = "cpu_common/exception_index",
477 .version_id = 1,
478 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200479 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400480 .fields = (VMStateField[]) {
481 VMSTATE_INT32(exception_index, CPUState),
482 VMSTATE_END_OF_LIST()
483 }
484};
485
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300486static bool cpu_common_crash_occurred_needed(void *opaque)
487{
488 CPUState *cpu = opaque;
489
490 return cpu->crash_occurred;
491}
492
493static const VMStateDescription vmstate_cpu_common_crash_occurred = {
494 .name = "cpu_common/crash_occurred",
495 .version_id = 1,
496 .minimum_version_id = 1,
497 .needed = cpu_common_crash_occurred_needed,
498 .fields = (VMStateField[]) {
499 VMSTATE_BOOL(crash_occurred, CPUState),
500 VMSTATE_END_OF_LIST()
501 }
502};
503
Andreas Färber1a1562f2013-06-17 04:09:11 +0200504const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200505 .name = "cpu_common",
506 .version_id = 1,
507 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400508 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200509 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200510 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100511 VMSTATE_UINT32(halted, CPUState),
512 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200513 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400514 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200515 .subsections = (const VMStateDescription*[]) {
516 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300517 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200518 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200519 }
520};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200521
pbrook9656f322008-07-01 20:01:19 +0000522#endif
523
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100524CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400525{
Andreas Färberbdc44642013-06-24 23:50:24 +0200526 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400527
Andreas Färberbdc44642013-06-24 23:50:24 +0200528 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100529 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200530 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100531 }
Glauber Costa950f1472009-06-09 12:15:18 -0400532 }
533
Andreas Färberbdc44642013-06-24 23:50:24 +0200534 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400535}
536
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000537#if !defined(CONFIG_USER_ONLY)
538void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
539{
540 /* We only support one address space per cpu at the moment. */
541 assert(cpu->as == as);
542
543 if (cpu->tcg_as_listener) {
544 memory_listener_unregister(cpu->tcg_as_listener);
545 } else {
546 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
547 }
548 cpu->tcg_as_listener->commit = tcg_commit;
549 memory_listener_register(cpu->tcg_as_listener, as);
550}
551#endif
552
Bharata B Raob7bca732015-06-23 19:31:13 -0700553#ifndef CONFIG_USER_ONLY
554static DECLARE_BITMAP(cpu_index_map, MAX_CPUMASK_BITS);
555
556static int cpu_get_free_index(Error **errp)
557{
558 int cpu = find_first_zero_bit(cpu_index_map, MAX_CPUMASK_BITS);
559
560 if (cpu >= MAX_CPUMASK_BITS) {
561 error_setg(errp, "Trying to use more CPUs than max of %d",
562 MAX_CPUMASK_BITS);
563 return -1;
564 }
565
566 bitmap_set(cpu_index_map, cpu, 1);
567 return cpu;
568}
569
570void cpu_exec_exit(CPUState *cpu)
571{
572 if (cpu->cpu_index == -1) {
573 /* cpu_index was never allocated by this @cpu or was already freed. */
574 return;
575 }
576
577 bitmap_clear(cpu_index_map, cpu->cpu_index, 1);
578 cpu->cpu_index = -1;
579}
580#else
581
582static int cpu_get_free_index(Error **errp)
583{
584 CPUState *some_cpu;
585 int cpu_index = 0;
586
587 CPU_FOREACH(some_cpu) {
588 cpu_index++;
589 }
590 return cpu_index;
591}
592
593void cpu_exec_exit(CPUState *cpu)
594{
595}
596#endif
597
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700598void cpu_exec_init(CPUState *cpu, Error **errp)
bellardfd6ce8f2003-05-14 19:00:11 +0000599{
Andreas Färberb170fce2013-01-20 20:23:22 +0100600 CPUClass *cc = CPU_GET_CLASS(cpu);
bellard6a00d602005-11-21 23:25:50 +0000601 int cpu_index;
Bharata B Raob7bca732015-06-23 19:31:13 -0700602 Error *local_err = NULL;
bellard6a00d602005-11-21 23:25:50 +0000603
Eduardo Habkost291135b2015-04-27 17:00:33 -0300604#ifndef CONFIG_USER_ONLY
605 cpu->as = &address_space_memory;
606 cpu->thread_id = qemu_get_thread_id();
607 cpu_reload_memory_map(cpu);
608#endif
609
pbrookc2764712009-03-07 15:24:59 +0000610#if defined(CONFIG_USER_ONLY)
611 cpu_list_lock();
612#endif
Bharata B Raob7bca732015-06-23 19:31:13 -0700613 cpu_index = cpu->cpu_index = cpu_get_free_index(&local_err);
614 if (local_err) {
615 error_propagate(errp, local_err);
616#if defined(CONFIG_USER_ONLY)
617 cpu_list_unlock();
618#endif
619 return;
bellard6a00d602005-11-21 23:25:50 +0000620 }
Andreas Färberbdc44642013-06-24 23:50:24 +0200621 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000622#if defined(CONFIG_USER_ONLY)
623 cpu_list_unlock();
624#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200625 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
626 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
627 }
pbrookb3c77242008-06-30 16:31:04 +0000628#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600629 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700630 cpu_save, cpu_load, cpu->env_ptr);
Andreas Färberb170fce2013-01-20 20:23:22 +0100631 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200632 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000633#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100634 if (cc->vmsd != NULL) {
635 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
636 }
bellardfd6ce8f2003-05-14 19:00:11 +0000637}
638
Paul Brook94df27f2010-02-28 23:47:45 +0000639#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200640static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000641{
642 tb_invalidate_phys_page_range(pc, pc + 1, 0);
643}
644#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200645static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400646{
Max Filippove8262a12013-09-27 22:29:17 +0400647 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
648 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000649 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100650 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400651 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400652}
bellardc27004e2005-01-03 23:35:10 +0000653#endif
bellardd720b932004-04-25 17:57:43 +0000654
Paul Brookc527ee82010-03-01 03:31:14 +0000655#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200656void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000657
658{
659}
660
Peter Maydell3ee887e2014-09-12 14:06:48 +0100661int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
662 int flags)
663{
664 return -ENOSYS;
665}
666
667void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
668{
669}
670
Andreas Färber75a34032013-09-02 16:57:02 +0200671int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000672 int flags, CPUWatchpoint **watchpoint)
673{
674 return -ENOSYS;
675}
676#else
pbrook6658ffb2007-03-16 23:58:11 +0000677/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200678int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000679 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000680{
aliguoric0ce9982008-11-25 22:13:57 +0000681 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000682
Peter Maydell05068c02014-09-12 14:06:48 +0100683 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700684 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200685 error_report("tried to set invalid watchpoint at %"
686 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000687 return -EINVAL;
688 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500689 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000690
aliguoria1d1bb32008-11-18 20:07:32 +0000691 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100692 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000693 wp->flags = flags;
694
aliguori2dc9f412008-11-18 20:56:59 +0000695 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200696 if (flags & BP_GDB) {
697 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
698 } else {
699 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
700 }
aliguoria1d1bb32008-11-18 20:07:32 +0000701
Andreas Färber31b030d2013-09-04 01:29:02 +0200702 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000703
704 if (watchpoint)
705 *watchpoint = wp;
706 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000707}
708
aliguoria1d1bb32008-11-18 20:07:32 +0000709/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200710int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000711 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000712{
aliguoria1d1bb32008-11-18 20:07:32 +0000713 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000714
Andreas Färberff4700b2013-08-26 18:23:18 +0200715 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100716 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000717 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200718 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000719 return 0;
720 }
721 }
aliguoria1d1bb32008-11-18 20:07:32 +0000722 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000723}
724
aliguoria1d1bb32008-11-18 20:07:32 +0000725/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200726void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000727{
Andreas Färberff4700b2013-08-26 18:23:18 +0200728 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000729
Andreas Färber31b030d2013-09-04 01:29:02 +0200730 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000731
Anthony Liguori7267c092011-08-20 22:09:37 -0500732 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000733}
734
aliguoria1d1bb32008-11-18 20:07:32 +0000735/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200736void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000737{
aliguoric0ce9982008-11-25 22:13:57 +0000738 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000739
Andreas Färberff4700b2013-08-26 18:23:18 +0200740 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200741 if (wp->flags & mask) {
742 cpu_watchpoint_remove_by_ref(cpu, wp);
743 }
aliguoric0ce9982008-11-25 22:13:57 +0000744 }
aliguoria1d1bb32008-11-18 20:07:32 +0000745}
Peter Maydell05068c02014-09-12 14:06:48 +0100746
747/* Return true if this watchpoint address matches the specified
748 * access (ie the address range covered by the watchpoint overlaps
749 * partially or completely with the address range covered by the
750 * access).
751 */
752static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
753 vaddr addr,
754 vaddr len)
755{
756 /* We know the lengths are non-zero, but a little caution is
757 * required to avoid errors in the case where the range ends
758 * exactly at the top of the address space and so addr + len
759 * wraps round to zero.
760 */
761 vaddr wpend = wp->vaddr + wp->len - 1;
762 vaddr addrend = addr + len - 1;
763
764 return !(addr > wpend || wp->vaddr > addrend);
765}
766
Paul Brookc527ee82010-03-01 03:31:14 +0000767#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000768
769/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200770int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000771 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000772{
aliguoric0ce9982008-11-25 22:13:57 +0000773 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000774
Anthony Liguori7267c092011-08-20 22:09:37 -0500775 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000776
777 bp->pc = pc;
778 bp->flags = flags;
779
aliguori2dc9f412008-11-18 20:56:59 +0000780 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200781 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200782 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200783 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200784 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200785 }
aliguoria1d1bb32008-11-18 20:07:32 +0000786
Andreas Färberf0c3c502013-08-26 21:22:53 +0200787 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000788
Andreas Färber00b941e2013-06-29 18:55:54 +0200789 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000790 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200791 }
aliguoria1d1bb32008-11-18 20:07:32 +0000792 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000793}
794
795/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200796int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000797{
aliguoria1d1bb32008-11-18 20:07:32 +0000798 CPUBreakpoint *bp;
799
Andreas Färberf0c3c502013-08-26 21:22:53 +0200800 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000801 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200802 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000803 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000804 }
bellard4c3a88a2003-07-26 12:06:08 +0000805 }
aliguoria1d1bb32008-11-18 20:07:32 +0000806 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000807}
808
aliguoria1d1bb32008-11-18 20:07:32 +0000809/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200810void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000811{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200812 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
813
814 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000815
Anthony Liguori7267c092011-08-20 22:09:37 -0500816 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000817}
818
819/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200820void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000821{
aliguoric0ce9982008-11-25 22:13:57 +0000822 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000823
Andreas Färberf0c3c502013-08-26 21:22:53 +0200824 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200825 if (bp->flags & mask) {
826 cpu_breakpoint_remove_by_ref(cpu, bp);
827 }
aliguoric0ce9982008-11-25 22:13:57 +0000828 }
bellard4c3a88a2003-07-26 12:06:08 +0000829}
830
bellardc33a3462003-07-29 20:50:33 +0000831/* enable or disable single step mode. EXCP_DEBUG is returned by the
832 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200833void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000834{
Andreas Färbered2803d2013-06-21 20:20:45 +0200835 if (cpu->singlestep_enabled != enabled) {
836 cpu->singlestep_enabled = enabled;
837 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200838 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200839 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100840 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000841 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -0700842 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +0000843 }
bellardc33a3462003-07-29 20:50:33 +0000844 }
bellardc33a3462003-07-29 20:50:33 +0000845}
846
Andreas Färbera47dddd2013-09-03 17:38:47 +0200847void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000848{
849 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000850 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000851
852 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000853 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000854 fprintf(stderr, "qemu: fatal: ");
855 vfprintf(stderr, fmt, ap);
856 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200857 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000858 if (qemu_log_enabled()) {
859 qemu_log("qemu: fatal: ");
860 qemu_log_vprintf(fmt, ap2);
861 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200862 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000863 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000864 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000865 }
pbrook493ae1f2007-11-23 16:53:59 +0000866 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000867 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200868#if defined(CONFIG_USER_ONLY)
869 {
870 struct sigaction act;
871 sigfillset(&act.sa_mask);
872 act.sa_handler = SIG_DFL;
873 sigaction(SIGABRT, &act, NULL);
874 }
875#endif
bellard75012672003-06-21 13:11:07 +0000876 abort();
877}
878
bellard01243112004-01-04 15:48:17 +0000879#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400880/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200881static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
882{
883 RAMBlock *block;
884
Paolo Bonzini43771532013-09-09 17:58:40 +0200885 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200886 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200887 goto found;
888 }
Mike Day0dc3f442013-09-05 14:41:35 -0400889 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200890 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200891 goto found;
892 }
893 }
894
895 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
896 abort();
897
898found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200899 /* It is safe to write mru_block outside the iothread lock. This
900 * is what happens:
901 *
902 * mru_block = xxx
903 * rcu_read_unlock()
904 * xxx removed from list
905 * rcu_read_lock()
906 * read mru_block
907 * mru_block = NULL;
908 * call_rcu(reclaim_ramblock, xxx);
909 * rcu_read_unlock()
910 *
911 * atomic_rcu_set is not needed here. The block was already published
912 * when it was placed into the list. Here we're just making an extra
913 * copy of the pointer.
914 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200915 ram_list.mru_block = block;
916 return block;
917}
918
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200919static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000920{
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700921 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200922 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200923 RAMBlock *block;
924 ram_addr_t end;
925
926 end = TARGET_PAGE_ALIGN(start + length);
927 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000928
Mike Day0dc3f442013-09-05 14:41:35 -0400929 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200930 block = qemu_get_ram_block(start);
931 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200932 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700933 CPU_FOREACH(cpu) {
934 tlb_reset_dirty(cpu, start1, length);
935 }
Mike Day0dc3f442013-09-05 14:41:35 -0400936 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200937}
938
939/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000940bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
941 ram_addr_t length,
942 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200943{
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000944 unsigned long end, page;
945 bool dirty;
Juan Quintelad24981d2012-05-22 00:42:40 +0200946
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000947 if (length == 0) {
948 return false;
949 }
950
951 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
952 page = start >> TARGET_PAGE_BITS;
953 dirty = bitmap_test_and_clear_atomic(ram_list.dirty_memory[client],
954 page, end - page);
955
956 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200957 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200958 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000959
960 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +0000961}
962
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100963/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +0200964hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200965 MemoryRegionSection *section,
966 target_ulong vaddr,
967 hwaddr paddr, hwaddr xlat,
968 int prot,
969 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000970{
Avi Kivitya8170e52012-10-23 12:30:10 +0200971 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000972 CPUWatchpoint *wp;
973
Blue Swirlcc5bea62012-04-14 14:56:48 +0000974 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000975 /* Normal RAM. */
976 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200977 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000978 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200979 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000980 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200981 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000982 }
983 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +0100984 AddressSpaceDispatch *d;
985
986 d = atomic_rcu_read(&section->address_space->dispatch);
987 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200988 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000989 }
990
991 /* Make accesses to pages with watchpoints go via the
992 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200993 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100994 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +0000995 /* Avoid trapping reads of pages with a write breakpoint. */
996 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200997 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000998 *address |= TLB_MMIO;
999 break;
1000 }
1001 }
1002 }
1003
1004 return iotlb;
1005}
bellard9fa3e852004-01-04 18:06:42 +00001006#endif /* defined(CONFIG_USER_ONLY) */
1007
pbrooke2eef172008-06-08 01:09:01 +00001008#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001009
Anthony Liguoric227f092009-10-01 16:12:16 -05001010static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001011 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001012static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001013
Igor Mammedova2b257d2014-10-31 16:38:37 +00001014static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
1015 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001016
1017/*
1018 * Set a custom physical guest memory alloator.
1019 * Accelerators with unusual needs may need this. Hopefully, we can
1020 * get rid of it eventually.
1021 */
Igor Mammedova2b257d2014-10-31 16:38:37 +00001022void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +02001023{
1024 phys_mem_alloc = alloc;
1025}
1026
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001027static uint16_t phys_section_add(PhysPageMap *map,
1028 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001029{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001030 /* The physical section number is ORed with a page-aligned
1031 * pointer to produce the iotlb entries. Thus it should
1032 * never overflow into the page-aligned value.
1033 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001034 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001035
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001036 if (map->sections_nb == map->sections_nb_alloc) {
1037 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1038 map->sections = g_renew(MemoryRegionSection, map->sections,
1039 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001040 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001041 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001042 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001043 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001044}
1045
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001046static void phys_section_destroy(MemoryRegion *mr)
1047{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001048 memory_region_unref(mr);
1049
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001050 if (mr->subpage) {
1051 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001052 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001053 g_free(subpage);
1054 }
1055}
1056
Paolo Bonzini60926662013-05-29 12:30:26 +02001057static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001058{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001059 while (map->sections_nb > 0) {
1060 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001061 phys_section_destroy(section->mr);
1062 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001063 g_free(map->sections);
1064 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001065}
1066
Avi Kivityac1970f2012-10-03 16:22:53 +02001067static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001068{
1069 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001070 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001071 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +02001072 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001073 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001074 MemoryRegionSection subsection = {
1075 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001076 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001077 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001078 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001079
Avi Kivityf3705d52012-03-08 16:16:34 +02001080 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001081
Avi Kivityf3705d52012-03-08 16:16:34 +02001082 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001083 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001084 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001085 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001086 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001087 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001088 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001089 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001090 }
1091 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001092 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001093 subpage_register(subpage, start, end,
1094 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001095}
1096
1097
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001098static void register_multipage(AddressSpaceDispatch *d,
1099 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001100{
Avi Kivitya8170e52012-10-23 12:30:10 +02001101 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001102 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001103 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1104 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001105
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001106 assert(num_pages);
1107 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001108}
1109
Avi Kivityac1970f2012-10-03 16:22:53 +02001110static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001111{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001112 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001113 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001114 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001115 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001116
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001117 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1118 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1119 - now.offset_within_address_space;
1120
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001121 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001122 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001123 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001124 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001125 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001126 while (int128_ne(remain.size, now.size)) {
1127 remain.size = int128_sub(remain.size, now.size);
1128 remain.offset_within_address_space += int128_get64(now.size);
1129 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001130 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001131 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001132 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001133 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001134 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001135 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001136 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001137 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001138 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001139 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001140 }
1141}
1142
Sheng Yang62a27442010-01-26 19:21:16 +08001143void qemu_flush_coalesced_mmio_buffer(void)
1144{
1145 if (kvm_enabled())
1146 kvm_flush_coalesced_mmio_buffer();
1147}
1148
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001149void qemu_mutex_lock_ramlist(void)
1150{
1151 qemu_mutex_lock(&ram_list.mutex);
1152}
1153
1154void qemu_mutex_unlock_ramlist(void)
1155{
1156 qemu_mutex_unlock(&ram_list.mutex);
1157}
1158
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001159#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001160
1161#include <sys/vfs.h>
1162
1163#define HUGETLBFS_MAGIC 0x958458f6
1164
Hu Taofc7a5802014-09-09 13:28:01 +08001165static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001166{
1167 struct statfs fs;
1168 int ret;
1169
1170 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001171 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001172 } while (ret != 0 && errno == EINTR);
1173
1174 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001175 error_setg_errno(errp, errno, "failed to get page size of file %s",
1176 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001177 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001178 }
1179
1180 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001181 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001182
1183 return fs.f_bsize;
1184}
1185
Alex Williamson04b16652010-07-02 11:13:17 -06001186static void *file_ram_alloc(RAMBlock *block,
1187 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001188 const char *path,
1189 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001190{
1191 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001192 char *sanitized_name;
1193 char *c;
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001194 void *area;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001195 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001196 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001197 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001198
Hu Taofc7a5802014-09-09 13:28:01 +08001199 hpagesize = gethugepagesize(path, &local_err);
1200 if (local_err) {
1201 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001202 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001203 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001204 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001205
1206 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001207 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1208 "or larger than huge page size 0x%" PRIx64,
1209 memory, hpagesize);
1210 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001211 }
1212
1213 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001214 error_setg(errp,
1215 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001216 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001217 }
1218
Peter Feiner8ca761f2013-03-04 13:54:25 -05001219 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Peter Crosthwaite83234bf2014-08-14 23:54:29 -07001220 sanitized_name = g_strdup(memory_region_name(block->mr));
Peter Feiner8ca761f2013-03-04 13:54:25 -05001221 for (c = sanitized_name; *c != '\0'; c++) {
1222 if (*c == '/')
1223 *c = '_';
1224 }
1225
1226 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1227 sanitized_name);
1228 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001229
1230 fd = mkstemp(filename);
1231 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001232 error_setg_errno(errp, errno,
1233 "unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001234 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001235 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001236 }
1237 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001238 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001239
Chen Hanxiao9284f312015-07-24 11:12:03 +08001240 memory = ROUND_UP(memory, hpagesize);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001241
1242 /*
1243 * ftruncate is not supported by hugetlbfs in older
1244 * hosts, so don't bother bailing out on errors.
1245 * If anything goes wrong with it under other filesystems,
1246 * mmap will fail.
1247 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001248 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001249 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001250 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001251
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001252 area = qemu_ram_mmap(fd, memory, hpagesize, block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001253 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001254 error_setg_errno(errp, errno,
1255 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001256 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001257 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001258 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001259
1260 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001261 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001262 }
1263
Alex Williamson04b16652010-07-02 11:13:17 -06001264 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001265 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001266
1267error:
1268 if (mem_prealloc) {
Gonglei81b07352015-02-25 12:22:31 +08001269 error_report("%s", error_get_pretty(*errp));
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001270 exit(1);
1271 }
1272 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001273}
1274#endif
1275
Mike Day0dc3f442013-09-05 14:41:35 -04001276/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001277static ram_addr_t find_ram_offset(ram_addr_t size)
1278{
Alex Williamson04b16652010-07-02 11:13:17 -06001279 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001280 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001281
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001282 assert(size != 0); /* it would hand out same offset multiple times */
1283
Mike Day0dc3f442013-09-05 14:41:35 -04001284 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001285 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001286 }
Alex Williamson04b16652010-07-02 11:13:17 -06001287
Mike Day0dc3f442013-09-05 14:41:35 -04001288 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001289 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001290
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001291 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001292
Mike Day0dc3f442013-09-05 14:41:35 -04001293 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001294 if (next_block->offset >= end) {
1295 next = MIN(next, next_block->offset);
1296 }
1297 }
1298 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001299 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001300 mingap = next - end;
1301 }
1302 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001303
1304 if (offset == RAM_ADDR_MAX) {
1305 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1306 (uint64_t)size);
1307 abort();
1308 }
1309
Alex Williamson04b16652010-07-02 11:13:17 -06001310 return offset;
1311}
1312
Juan Quintela652d7ec2012-07-20 10:37:54 +02001313ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001314{
Alex Williamsond17b5282010-06-25 11:08:38 -06001315 RAMBlock *block;
1316 ram_addr_t last = 0;
1317
Mike Day0dc3f442013-09-05 14:41:35 -04001318 rcu_read_lock();
1319 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001320 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001321 }
Mike Day0dc3f442013-09-05 14:41:35 -04001322 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001323 return last;
1324}
1325
Jason Baronddb97f12012-08-02 15:44:16 -04001326static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1327{
1328 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001329
1330 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001331 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001332 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1333 if (ret) {
1334 perror("qemu_madvise");
1335 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1336 "but dump_guest_core=off specified\n");
1337 }
1338 }
1339}
1340
Mike Day0dc3f442013-09-05 14:41:35 -04001341/* Called within an RCU critical section, or while the ramlist lock
1342 * is held.
1343 */
Hu Tao20cfe882014-04-02 15:13:26 +08001344static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001345{
Hu Tao20cfe882014-04-02 15:13:26 +08001346 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001347
Mike Day0dc3f442013-09-05 14:41:35 -04001348 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001349 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001350 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001351 }
1352 }
Hu Tao20cfe882014-04-02 15:13:26 +08001353
1354 return NULL;
1355}
1356
Mike Dayae3a7042013-09-05 14:41:35 -04001357/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001358void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1359{
Mike Dayae3a7042013-09-05 14:41:35 -04001360 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001361
Mike Day0dc3f442013-09-05 14:41:35 -04001362 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001363 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001364 assert(new_block);
1365 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001366
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001367 if (dev) {
1368 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001369 if (id) {
1370 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001371 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001372 }
1373 }
1374 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1375
Mike Day0dc3f442013-09-05 14:41:35 -04001376 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001377 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001378 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1379 new_block->idstr);
1380 abort();
1381 }
1382 }
Mike Day0dc3f442013-09-05 14:41:35 -04001383 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001384}
1385
Mike Dayae3a7042013-09-05 14:41:35 -04001386/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001387void qemu_ram_unset_idstr(ram_addr_t addr)
1388{
Mike Dayae3a7042013-09-05 14:41:35 -04001389 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001390
Mike Dayae3a7042013-09-05 14:41:35 -04001391 /* FIXME: arch_init.c assumes that this is not called throughout
1392 * migration. Ignore the problem since hot-unplug during migration
1393 * does not work anyway.
1394 */
1395
Mike Day0dc3f442013-09-05 14:41:35 -04001396 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001397 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001398 if (block) {
1399 memset(block->idstr, 0, sizeof(block->idstr));
1400 }
Mike Day0dc3f442013-09-05 14:41:35 -04001401 rcu_read_unlock();
Hu Tao20cfe882014-04-02 15:13:26 +08001402}
1403
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001404static int memory_try_enable_merging(void *addr, size_t len)
1405{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001406 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001407 /* disabled by the user */
1408 return 0;
1409 }
1410
1411 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1412}
1413
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001414/* Only legal before guest might have detected the memory size: e.g. on
1415 * incoming migration, or right after reset.
1416 *
1417 * As memory core doesn't know how is memory accessed, it is up to
1418 * resize callback to update device state and/or add assertions to detect
1419 * misuse, if necessary.
1420 */
1421int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1422{
1423 RAMBlock *block = find_ram_block(base);
1424
1425 assert(block);
1426
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001427 newsize = TARGET_PAGE_ALIGN(newsize);
1428
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001429 if (block->used_length == newsize) {
1430 return 0;
1431 }
1432
1433 if (!(block->flags & RAM_RESIZEABLE)) {
1434 error_setg_errno(errp, EINVAL,
1435 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1436 " in != 0x" RAM_ADDR_FMT, block->idstr,
1437 newsize, block->used_length);
1438 return -EINVAL;
1439 }
1440
1441 if (block->max_length < newsize) {
1442 error_setg_errno(errp, EINVAL,
1443 "Length too large: %s: 0x" RAM_ADDR_FMT
1444 " > 0x" RAM_ADDR_FMT, block->idstr,
1445 newsize, block->max_length);
1446 return -EINVAL;
1447 }
1448
1449 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1450 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001451 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1452 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001453 memory_region_set_size(block->mr, newsize);
1454 if (block->resized) {
1455 block->resized(block->idstr, newsize, block->host);
1456 }
1457 return 0;
1458}
1459
Hu Taoef701d72014-09-09 13:27:54 +08001460static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001461{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001462 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001463 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001464 ram_addr_t old_ram_size, new_ram_size;
1465
1466 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001467
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001468 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001469 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001470
1471 if (!new_block->host) {
1472 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001473 xen_ram_alloc(new_block->offset, new_block->max_length,
1474 new_block->mr);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001475 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001476 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001477 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001478 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001479 error_setg_errno(errp, errno,
1480 "cannot set up guest memory '%s'",
1481 memory_region_name(new_block->mr));
1482 qemu_mutex_unlock_ramlist();
1483 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001484 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001485 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001486 }
1487 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001488
Li Zhijiandd631692015-07-02 20:18:06 +08001489 new_ram_size = MAX(old_ram_size,
1490 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
1491 if (new_ram_size > old_ram_size) {
1492 migration_bitmap_extend(old_ram_size, new_ram_size);
1493 }
Mike Day0d53d9f2015-01-21 13:45:24 +01001494 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1495 * QLIST (which has an RCU-friendly variant) does not have insertion at
1496 * tail, so save the last element in last_block.
1497 */
Mike Day0dc3f442013-09-05 14:41:35 -04001498 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001499 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001500 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001501 break;
1502 }
1503 }
1504 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001505 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001506 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001507 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001508 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001509 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001510 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001511 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001512
Mike Day0dc3f442013-09-05 14:41:35 -04001513 /* Write list before version */
1514 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001515 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001516 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001517
Juan Quintela2152f5c2013-10-08 13:52:02 +02001518 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1519
1520 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001521 int i;
Mike Dayae3a7042013-09-05 14:41:35 -04001522
1523 /* ram_list.dirty_memory[] is protected by the iothread lock. */
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001524 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1525 ram_list.dirty_memory[i] =
1526 bitmap_zero_extend(ram_list.dirty_memory[i],
1527 old_ram_size, new_ram_size);
1528 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001529 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001530 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001531 new_block->used_length,
1532 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001533
Paolo Bonzinia904c912015-01-21 16:18:35 +01001534 if (new_block->host) {
1535 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1536 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1537 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1538 if (kvm_enabled()) {
1539 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1540 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001541 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001542
1543 return new_block->offset;
1544}
1545
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001546#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001547ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001548 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001549 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001550{
1551 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001552 ram_addr_t addr;
1553 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001554
1555 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001556 error_setg(errp, "-mem-path not supported with Xen");
1557 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001558 }
1559
1560 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1561 /*
1562 * file_ram_alloc() needs to allocate just like
1563 * phys_mem_alloc, but we haven't bothered to provide
1564 * a hook there.
1565 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001566 error_setg(errp,
1567 "-mem-path not supported with this accelerator");
1568 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001569 }
1570
1571 size = TARGET_PAGE_ALIGN(size);
1572 new_block = g_malloc0(sizeof(*new_block));
1573 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001574 new_block->used_length = size;
1575 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001576 new_block->flags = share ? RAM_SHARED : 0;
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001577 new_block->flags |= RAM_FILE;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001578 new_block->host = file_ram_alloc(new_block, size,
1579 mem_path, errp);
1580 if (!new_block->host) {
1581 g_free(new_block);
1582 return -1;
1583 }
1584
Hu Taoef701d72014-09-09 13:27:54 +08001585 addr = ram_block_add(new_block, &local_err);
1586 if (local_err) {
1587 g_free(new_block);
1588 error_propagate(errp, local_err);
1589 return -1;
1590 }
1591 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001592}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001593#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001594
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001595static
1596ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1597 void (*resized)(const char*,
1598 uint64_t length,
1599 void *host),
1600 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001601 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001602{
1603 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001604 ram_addr_t addr;
1605 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001606
1607 size = TARGET_PAGE_ALIGN(size);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001608 max_size = TARGET_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001609 new_block = g_malloc0(sizeof(*new_block));
1610 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001611 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001612 new_block->used_length = size;
1613 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001614 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001615 new_block->fd = -1;
1616 new_block->host = host;
1617 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001618 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001619 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001620 if (resizeable) {
1621 new_block->flags |= RAM_RESIZEABLE;
1622 }
Hu Taoef701d72014-09-09 13:27:54 +08001623 addr = ram_block_add(new_block, &local_err);
1624 if (local_err) {
1625 g_free(new_block);
1626 error_propagate(errp, local_err);
1627 return -1;
1628 }
1629 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001630}
1631
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001632ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1633 MemoryRegion *mr, Error **errp)
1634{
1635 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1636}
1637
Hu Taoef701d72014-09-09 13:27:54 +08001638ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001639{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001640 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1641}
1642
1643ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1644 void (*resized)(const char*,
1645 uint64_t length,
1646 void *host),
1647 MemoryRegion *mr, Error **errp)
1648{
1649 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001650}
bellarde9a1ab12007-02-08 23:08:38 +00001651
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001652void qemu_ram_free_from_ptr(ram_addr_t addr)
1653{
1654 RAMBlock *block;
1655
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001656 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001657 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001658 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001659 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001660 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001661 /* Write list before version */
1662 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001663 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001664 g_free_rcu(block, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001665 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001666 }
1667 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001668 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001669}
1670
Paolo Bonzini43771532013-09-09 17:58:40 +02001671static void reclaim_ramblock(RAMBlock *block)
1672{
1673 if (block->flags & RAM_PREALLOC) {
1674 ;
1675 } else if (xen_enabled()) {
1676 xen_invalidate_map_cache_entry(block->host);
1677#ifndef _WIN32
1678 } else if (block->fd >= 0) {
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001679 if (block->flags & RAM_FILE) {
1680 qemu_ram_munmap(block->host, block->max_length);
Michael S. Tsirkin8561c922015-09-10 16:41:17 +03001681 } else {
1682 munmap(block->host, block->max_length);
1683 }
Paolo Bonzini43771532013-09-09 17:58:40 +02001684 close(block->fd);
1685#endif
1686 } else {
1687 qemu_anon_ram_free(block->host, block->max_length);
1688 }
1689 g_free(block);
1690}
1691
Anthony Liguoric227f092009-10-01 16:12:16 -05001692void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001693{
Alex Williamson04b16652010-07-02 11:13:17 -06001694 RAMBlock *block;
1695
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001696 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001697 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001698 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001699 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001700 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001701 /* Write list before version */
1702 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001703 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001704 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001705 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001706 }
1707 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001708 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001709}
1710
Huang Yingcd19cfa2011-03-02 08:56:19 +01001711#ifndef _WIN32
1712void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1713{
1714 RAMBlock *block;
1715 ram_addr_t offset;
1716 int flags;
1717 void *area, *vaddr;
1718
Mike Day0dc3f442013-09-05 14:41:35 -04001719 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001720 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001721 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001722 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001723 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001724 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001725 } else if (xen_enabled()) {
1726 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001727 } else {
1728 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001729 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001730 flags |= (block->flags & RAM_SHARED ?
1731 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001732 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1733 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001734 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001735 /*
1736 * Remap needs to match alloc. Accelerators that
1737 * set phys_mem_alloc never remap. If they did,
1738 * we'd need a remap hook here.
1739 */
1740 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1741
Huang Yingcd19cfa2011-03-02 08:56:19 +01001742 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1743 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1744 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001745 }
1746 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001747 fprintf(stderr, "Could not remap addr: "
1748 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001749 length, addr);
1750 exit(1);
1751 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001752 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001753 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001754 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001755 }
1756 }
1757}
1758#endif /* !_WIN32 */
1759
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001760int qemu_get_ram_fd(ram_addr_t addr)
1761{
Mike Dayae3a7042013-09-05 14:41:35 -04001762 RAMBlock *block;
1763 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001764
Mike Day0dc3f442013-09-05 14:41:35 -04001765 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001766 block = qemu_get_ram_block(addr);
1767 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001768 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001769 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001770}
1771
Damjan Marion3fd74b82014-06-26 23:01:32 +02001772void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1773{
Mike Dayae3a7042013-09-05 14:41:35 -04001774 RAMBlock *block;
1775 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001776
Mike Day0dc3f442013-09-05 14:41:35 -04001777 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001778 block = qemu_get_ram_block(addr);
1779 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001780 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001781 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001782}
1783
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001784/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001785 * This should not be used for general purpose DMA. Use address_space_map
1786 * or address_space_rw instead. For local memory (e.g. video ram) that the
1787 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001788 *
1789 * By the time this function returns, the returned pointer is not protected
1790 * by RCU anymore. If the caller is not within an RCU critical section and
1791 * does not hold the iothread lock, it must have other means of protecting the
1792 * pointer, such as a reference to the region that includes the incoming
1793 * ram_addr_t.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001794 */
1795void *qemu_get_ram_ptr(ram_addr_t addr)
1796{
Mike Dayae3a7042013-09-05 14:41:35 -04001797 RAMBlock *block;
1798 void *ptr;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001799
Mike Day0dc3f442013-09-05 14:41:35 -04001800 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001801 block = qemu_get_ram_block(addr);
1802
1803 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001804 /* We need to check if the requested address is in the RAM
1805 * because we don't want to map the entire memory in QEMU.
1806 * In that case just map until the end of the page.
1807 */
1808 if (block->offset == 0) {
Mike Dayae3a7042013-09-05 14:41:35 -04001809 ptr = xen_map_cache(addr, 0, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001810 goto unlock;
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001811 }
Mike Dayae3a7042013-09-05 14:41:35 -04001812
1813 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001814 }
Mike Dayae3a7042013-09-05 14:41:35 -04001815 ptr = ramblock_ptr(block, addr - block->offset);
1816
Mike Day0dc3f442013-09-05 14:41:35 -04001817unlock:
1818 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001819 return ptr;
pbrookdc828ca2009-04-09 22:21:07 +00001820}
1821
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001822/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001823 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001824 *
1825 * By the time this function returns, the returned pointer is not protected
1826 * by RCU anymore. If the caller is not within an RCU critical section and
1827 * does not hold the iothread lock, it must have other means of protecting the
1828 * pointer, such as a reference to the region that includes the incoming
1829 * ram_addr_t.
Mike Dayae3a7042013-09-05 14:41:35 -04001830 */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001831static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001832{
Mike Dayae3a7042013-09-05 14:41:35 -04001833 void *ptr;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001834 if (*size == 0) {
1835 return NULL;
1836 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001837 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001838 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001839 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001840 RAMBlock *block;
Mike Day0dc3f442013-09-05 14:41:35 -04001841 rcu_read_lock();
1842 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001843 if (addr - block->offset < block->max_length) {
1844 if (addr - block->offset + *size > block->max_length)
1845 *size = block->max_length - addr + block->offset;
Mike Dayae3a7042013-09-05 14:41:35 -04001846 ptr = ramblock_ptr(block, addr - block->offset);
Mike Day0dc3f442013-09-05 14:41:35 -04001847 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001848 return ptr;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001849 }
1850 }
1851
1852 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1853 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001854 }
1855}
1856
Paolo Bonzini7443b432013-06-03 12:44:02 +02001857/* Some of the softmmu routines need to translate from a host pointer
Mike Dayae3a7042013-09-05 14:41:35 -04001858 * (typically a TLB entry) back to a ram offset.
1859 *
1860 * By the time this function returns, the returned pointer is not protected
1861 * by RCU anymore. If the caller is not within an RCU critical section and
1862 * does not hold the iothread lock, it must have other means of protecting the
1863 * pointer, such as a reference to the region that includes the incoming
1864 * ram_addr_t.
1865 */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001866MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001867{
pbrook94a6b542009-04-11 17:15:54 +00001868 RAMBlock *block;
1869 uint8_t *host = ptr;
Mike Dayae3a7042013-09-05 14:41:35 -04001870 MemoryRegion *mr;
pbrook94a6b542009-04-11 17:15:54 +00001871
Jan Kiszka868bb332011-06-21 22:59:09 +02001872 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001873 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001874 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Mike Dayae3a7042013-09-05 14:41:35 -04001875 mr = qemu_get_ram_block(*ram_addr)->mr;
Mike Day0dc3f442013-09-05 14:41:35 -04001876 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001877 return mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001878 }
1879
Mike Day0dc3f442013-09-05 14:41:35 -04001880 rcu_read_lock();
1881 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001882 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001883 goto found;
1884 }
1885
Mike Day0dc3f442013-09-05 14:41:35 -04001886 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001887 /* This case append when the block is not mapped. */
1888 if (block->host == NULL) {
1889 continue;
1890 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001891 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001892 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001893 }
pbrook94a6b542009-04-11 17:15:54 +00001894 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001895
Mike Day0dc3f442013-09-05 14:41:35 -04001896 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001897 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001898
1899found:
1900 *ram_addr = block->offset + (host - block->host);
Mike Dayae3a7042013-09-05 14:41:35 -04001901 mr = block->mr;
Mike Day0dc3f442013-09-05 14:41:35 -04001902 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001903 return mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001904}
Alex Williamsonf471a172010-06-11 11:11:42 -06001905
Avi Kivitya8170e52012-10-23 12:30:10 +02001906static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001907 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001908{
Juan Quintela52159192013-10-08 12:44:04 +02001909 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001910 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001911 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001912 switch (size) {
1913 case 1:
1914 stb_p(qemu_get_ram_ptr(ram_addr), val);
1915 break;
1916 case 2:
1917 stw_p(qemu_get_ram_ptr(ram_addr), val);
1918 break;
1919 case 4:
1920 stl_p(qemu_get_ram_ptr(ram_addr), val);
1921 break;
1922 default:
1923 abort();
1924 }
Paolo Bonzini58d27072015-03-23 11:56:01 +01001925 /* Set both VGA and migration bits for simplicity and to remove
1926 * the notdirty callback faster.
1927 */
1928 cpu_physical_memory_set_dirty_range(ram_addr, size,
1929 DIRTY_CLIENTS_NOCODE);
bellardf23db162005-08-21 19:12:28 +00001930 /* we remove the notdirty callback only if the code has been
1931 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001932 if (!cpu_physical_memory_is_clean(ram_addr)) {
Peter Crosthwaitebcae01e2015-09-10 22:39:42 -07001933 tlb_set_dirty(current_cpu, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001934 }
bellard1ccde1c2004-02-06 19:46:14 +00001935}
1936
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001937static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1938 unsigned size, bool is_write)
1939{
1940 return is_write;
1941}
1942
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001943static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001944 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001945 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001946 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001947};
1948
pbrook0f459d12008-06-09 00:20:13 +00001949/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01001950static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001951{
Andreas Färber93afead2013-08-26 03:41:01 +02001952 CPUState *cpu = current_cpu;
1953 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001954 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001955 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001956 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001957 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001958
Andreas Färberff4700b2013-08-26 18:23:18 +02001959 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001960 /* We re-entered the check after replacing the TB. Now raise
1961 * the debug interrupt so that is will trigger after the
1962 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001963 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001964 return;
1965 }
Andreas Färber93afead2013-08-26 03:41:01 +02001966 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001967 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001968 if (cpu_watchpoint_address_matches(wp, vaddr, len)
1969 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01001970 if (flags == BP_MEM_READ) {
1971 wp->flags |= BP_WATCHPOINT_HIT_READ;
1972 } else {
1973 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
1974 }
1975 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01001976 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02001977 if (!cpu->watchpoint_hit) {
1978 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001979 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001980 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001981 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001982 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001983 } else {
1984 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001985 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001986 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001987 }
aliguori06d55cc2008-11-18 20:24:06 +00001988 }
aliguori6e140f22008-11-18 20:37:55 +00001989 } else {
1990 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001991 }
1992 }
1993}
1994
pbrook6658ffb2007-03-16 23:58:11 +00001995/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1996 so these check for a hit then pass through to the normal out-of-line
1997 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01001998static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
1999 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002000{
Peter Maydell66b9b432015-04-26 16:49:24 +01002001 MemTxResult res;
2002 uint64_t data;
pbrook6658ffb2007-03-16 23:58:11 +00002003
Peter Maydell66b9b432015-04-26 16:49:24 +01002004 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002005 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002006 case 1:
Peter Maydell66b9b432015-04-26 16:49:24 +01002007 data = address_space_ldub(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002008 break;
2009 case 2:
Peter Maydell66b9b432015-04-26 16:49:24 +01002010 data = address_space_lduw(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002011 break;
2012 case 4:
Peter Maydell66b9b432015-04-26 16:49:24 +01002013 data = address_space_ldl(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002014 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002015 default: abort();
2016 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002017 *pdata = data;
2018 return res;
2019}
2020
2021static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2022 uint64_t val, unsigned size,
2023 MemTxAttrs attrs)
2024{
2025 MemTxResult res;
2026
2027 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2028 switch (size) {
2029 case 1:
2030 address_space_stb(&address_space_memory, addr, val, attrs, &res);
2031 break;
2032 case 2:
2033 address_space_stw(&address_space_memory, addr, val, attrs, &res);
2034 break;
2035 case 4:
2036 address_space_stl(&address_space_memory, addr, val, attrs, &res);
2037 break;
2038 default: abort();
2039 }
2040 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002041}
2042
Avi Kivity1ec9b902012-01-02 12:47:48 +02002043static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002044 .read_with_attrs = watch_mem_read,
2045 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002046 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00002047};
pbrook6658ffb2007-03-16 23:58:11 +00002048
Peter Maydellf25a49e2015-04-26 16:49:24 +01002049static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2050 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002051{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002052 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002053 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002054 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002055
blueswir1db7b5422007-05-26 17:36:03 +00002056#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002057 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002058 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002059#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01002060 res = address_space_read(subpage->as, addr + subpage->base,
2061 attrs, buf, len);
2062 if (res) {
2063 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002064 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002065 switch (len) {
2066 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002067 *data = ldub_p(buf);
2068 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002069 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002070 *data = lduw_p(buf);
2071 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002072 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002073 *data = ldl_p(buf);
2074 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002075 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002076 *data = ldq_p(buf);
2077 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002078 default:
2079 abort();
2080 }
blueswir1db7b5422007-05-26 17:36:03 +00002081}
2082
Peter Maydellf25a49e2015-04-26 16:49:24 +01002083static MemTxResult subpage_write(void *opaque, hwaddr addr,
2084 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002085{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002086 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002087 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002088
blueswir1db7b5422007-05-26 17:36:03 +00002089#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002090 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002091 " value %"PRIx64"\n",
2092 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002093#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002094 switch (len) {
2095 case 1:
2096 stb_p(buf, value);
2097 break;
2098 case 2:
2099 stw_p(buf, value);
2100 break;
2101 case 4:
2102 stl_p(buf, value);
2103 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002104 case 8:
2105 stq_p(buf, value);
2106 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002107 default:
2108 abort();
2109 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002110 return address_space_write(subpage->as, addr + subpage->base,
2111 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002112}
2113
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002114static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002115 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002116{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002117 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002118#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002119 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002120 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002121#endif
2122
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002123 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002124 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002125}
2126
Avi Kivity70c68e42012-01-02 12:32:48 +02002127static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002128 .read_with_attrs = subpage_read,
2129 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002130 .impl.min_access_size = 1,
2131 .impl.max_access_size = 8,
2132 .valid.min_access_size = 1,
2133 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002134 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002135 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002136};
2137
Anthony Liguoric227f092009-10-01 16:12:16 -05002138static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002139 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002140{
2141 int idx, eidx;
2142
2143 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2144 return -1;
2145 idx = SUBPAGE_IDX(start);
2146 eidx = SUBPAGE_IDX(end);
2147#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002148 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2149 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002150#endif
blueswir1db7b5422007-05-26 17:36:03 +00002151 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002152 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002153 }
2154
2155 return 0;
2156}
2157
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002158static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002159{
Anthony Liguoric227f092009-10-01 16:12:16 -05002160 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002161
Anthony Liguori7267c092011-08-20 22:09:37 -05002162 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002163
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002164 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002165 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002166 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002167 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002168 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002169#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002170 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2171 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002172#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002173 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002174
2175 return mmio;
2176}
2177
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002178static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2179 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002180{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002181 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002182 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002183 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002184 .mr = mr,
2185 .offset_within_address_space = 0,
2186 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002187 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002188 };
2189
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002190 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002191}
2192
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002193MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02002194{
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002195 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->memory_dispatch);
2196 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002197
2198 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002199}
2200
Avi Kivitye9179ce2009-06-14 11:38:52 +03002201static void io_mem_init(void)
2202{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002203 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002204 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002205 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002206 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002207 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002208 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002209 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002210}
2211
Avi Kivityac1970f2012-10-03 16:22:53 +02002212static void mem_begin(MemoryListener *listener)
2213{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002214 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002215 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2216 uint16_t n;
2217
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002218 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002219 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002220 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002221 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002222 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002223 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002224 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002225 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002226
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002227 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002228 d->as = as;
2229 as->next_dispatch = d;
2230}
2231
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002232static void address_space_dispatch_free(AddressSpaceDispatch *d)
2233{
2234 phys_sections_free(&d->map);
2235 g_free(d);
2236}
2237
Paolo Bonzini00752702013-05-29 12:13:54 +02002238static void mem_commit(MemoryListener *listener)
2239{
2240 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002241 AddressSpaceDispatch *cur = as->dispatch;
2242 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002243
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002244 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002245
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002246 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002247 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002248 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002249 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002250}
2251
Avi Kivity1d711482012-10-02 18:54:45 +02002252static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002253{
Andreas Färber182735e2013-05-29 22:29:20 +02002254 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02002255
2256 /* since each CPU stores ram addresses in its TLB cache, we must
2257 reset the modified entries */
2258 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02002259 CPU_FOREACH(cpu) {
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01002260 /* FIXME: Disentangle the cpu.h circular files deps so we can
2261 directly get the right CPU from listener. */
2262 if (cpu->tcg_as_listener != listener) {
2263 continue;
2264 }
Paolo Bonzini76e5c762015-01-15 12:46:47 +01002265 cpu_reload_memory_map(cpu);
Avi Kivity117712c2012-02-12 21:23:17 +02002266 }
Avi Kivity50c1e142012-02-08 21:36:02 +02002267}
2268
Avi Kivityac1970f2012-10-03 16:22:53 +02002269void address_space_init_dispatch(AddressSpace *as)
2270{
Paolo Bonzini00752702013-05-29 12:13:54 +02002271 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002272 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002273 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002274 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002275 .region_add = mem_add,
2276 .region_nop = mem_add,
2277 .priority = 0,
2278 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002279 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002280}
2281
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002282void address_space_unregister(AddressSpace *as)
2283{
2284 memory_listener_unregister(&as->dispatch_listener);
2285}
2286
Avi Kivity83f3c252012-10-07 12:59:55 +02002287void address_space_destroy_dispatch(AddressSpace *as)
2288{
2289 AddressSpaceDispatch *d = as->dispatch;
2290
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002291 atomic_rcu_set(&as->dispatch, NULL);
2292 if (d) {
2293 call_rcu(d, address_space_dispatch_free, rcu);
2294 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002295}
2296
Avi Kivity62152b82011-07-26 14:26:14 +03002297static void memory_map_init(void)
2298{
Anthony Liguori7267c092011-08-20 22:09:37 -05002299 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002300
Paolo Bonzini57271d62013-11-07 17:14:37 +01002301 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002302 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002303
Anthony Liguori7267c092011-08-20 22:09:37 -05002304 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002305 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2306 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002307 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002308}
2309
2310MemoryRegion *get_system_memory(void)
2311{
2312 return system_memory;
2313}
2314
Avi Kivity309cb472011-08-08 16:09:03 +03002315MemoryRegion *get_system_io(void)
2316{
2317 return system_io;
2318}
2319
pbrooke2eef172008-06-08 01:09:01 +00002320#endif /* !defined(CONFIG_USER_ONLY) */
2321
bellard13eb76e2004-01-24 15:23:36 +00002322/* physical memory access (slow version, mainly for debug) */
2323#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002324int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002325 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002326{
2327 int l, flags;
2328 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002329 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002330
2331 while (len > 0) {
2332 page = addr & TARGET_PAGE_MASK;
2333 l = (page + TARGET_PAGE_SIZE) - addr;
2334 if (l > len)
2335 l = len;
2336 flags = page_get_flags(page);
2337 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002338 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002339 if (is_write) {
2340 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002341 return -1;
bellard579a97f2007-11-11 14:26:47 +00002342 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002343 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002344 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002345 memcpy(p, buf, l);
2346 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002347 } else {
2348 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002349 return -1;
bellard579a97f2007-11-11 14:26:47 +00002350 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002351 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002352 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002353 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002354 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002355 }
2356 len -= l;
2357 buf += l;
2358 addr += l;
2359 }
Paul Brooka68fe892010-03-01 00:08:59 +00002360 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002361}
bellard8df1cd02005-01-28 22:37:22 +00002362
bellard13eb76e2004-01-24 15:23:36 +00002363#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002364
Paolo Bonzini845b6212015-03-23 11:45:53 +01002365static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002366 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002367{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002368 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
2369 /* No early return if dirty_log_mask is or becomes 0, because
2370 * cpu_physical_memory_set_dirty_range will still call
2371 * xen_modified_memory.
2372 */
2373 if (dirty_log_mask) {
2374 dirty_log_mask =
2375 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002376 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002377 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
2378 tb_invalidate_phys_range(addr, addr + length);
2379 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2380 }
2381 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002382}
2383
Richard Henderson23326162013-07-08 14:55:59 -07002384static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002385{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002386 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002387
2388 /* Regions are assumed to support 1-4 byte accesses unless
2389 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002390 if (access_size_max == 0) {
2391 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002392 }
Richard Henderson23326162013-07-08 14:55:59 -07002393
2394 /* Bound the maximum access by the alignment of the address. */
2395 if (!mr->ops->impl.unaligned) {
2396 unsigned align_size_max = addr & -addr;
2397 if (align_size_max != 0 && align_size_max < access_size_max) {
2398 access_size_max = align_size_max;
2399 }
2400 }
2401
2402 /* Don't attempt accesses larger than the maximum. */
2403 if (l > access_size_max) {
2404 l = access_size_max;
2405 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01002406 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07002407
2408 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002409}
2410
Jan Kiszka4840f102015-06-18 18:47:22 +02002411static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02002412{
Jan Kiszka4840f102015-06-18 18:47:22 +02002413 bool unlocked = !qemu_mutex_iothread_locked();
2414 bool release_lock = false;
2415
2416 if (unlocked && mr->global_locking) {
2417 qemu_mutex_lock_iothread();
2418 unlocked = false;
2419 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002420 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002421 if (mr->flush_coalesced_mmio) {
2422 if (unlocked) {
2423 qemu_mutex_lock_iothread();
2424 }
2425 qemu_flush_coalesced_mmio_buffer();
2426 if (unlocked) {
2427 qemu_mutex_unlock_iothread();
2428 }
2429 }
2430
2431 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002432}
2433
Peter Maydell5c9eb022015-04-26 16:49:24 +01002434MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2435 uint8_t *buf, int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002436{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002437 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002438 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002439 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002440 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002441 MemoryRegion *mr;
Peter Maydell3b643492015-04-26 16:49:23 +01002442 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02002443 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00002444
Paolo Bonzini41063e12015-03-18 14:21:43 +01002445 rcu_read_lock();
bellard13eb76e2004-01-24 15:23:36 +00002446 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002447 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002448 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002449
bellard13eb76e2004-01-24 15:23:36 +00002450 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002451 if (!memory_access_is_direct(mr, is_write)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02002452 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002453 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002454 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002455 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002456 switch (l) {
2457 case 8:
2458 /* 64 bit write access */
2459 val = ldq_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002460 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2461 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002462 break;
2463 case 4:
bellard1c213d12005-09-03 10:49:04 +00002464 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002465 val = ldl_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002466 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2467 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002468 break;
2469 case 2:
bellard1c213d12005-09-03 10:49:04 +00002470 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002471 val = lduw_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002472 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2473 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002474 break;
2475 case 1:
bellard1c213d12005-09-03 10:49:04 +00002476 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002477 val = ldub_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002478 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2479 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002480 break;
2481 default:
2482 abort();
bellard13eb76e2004-01-24 15:23:36 +00002483 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002484 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002485 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002486 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002487 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002488 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002489 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002490 }
2491 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002492 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002493 /* I/O case */
Jan Kiszka4840f102015-06-18 18:47:22 +02002494 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002495 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002496 switch (l) {
2497 case 8:
2498 /* 64 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002499 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2500 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002501 stq_p(buf, val);
2502 break;
2503 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002504 /* 32 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002505 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2506 attrs);
bellardc27004e2005-01-03 23:35:10 +00002507 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002508 break;
2509 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002510 /* 16 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002511 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2512 attrs);
bellardc27004e2005-01-03 23:35:10 +00002513 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002514 break;
2515 case 1:
bellard1c213d12005-09-03 10:49:04 +00002516 /* 8 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002517 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2518 attrs);
bellardc27004e2005-01-03 23:35:10 +00002519 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002520 break;
2521 default:
2522 abort();
bellard13eb76e2004-01-24 15:23:36 +00002523 }
2524 } else {
2525 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002526 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002527 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002528 }
2529 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002530
2531 if (release_lock) {
2532 qemu_mutex_unlock_iothread();
2533 release_lock = false;
2534 }
2535
bellard13eb76e2004-01-24 15:23:36 +00002536 len -= l;
2537 buf += l;
2538 addr += l;
2539 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002540 rcu_read_unlock();
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002541
Peter Maydell3b643492015-04-26 16:49:23 +01002542 return result;
bellard13eb76e2004-01-24 15:23:36 +00002543}
bellard8df1cd02005-01-28 22:37:22 +00002544
Peter Maydell5c9eb022015-04-26 16:49:24 +01002545MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2546 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002547{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002548 return address_space_rw(as, addr, attrs, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002549}
2550
Peter Maydell5c9eb022015-04-26 16:49:24 +01002551MemTxResult address_space_read(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2552 uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002553{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002554 return address_space_rw(as, addr, attrs, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002555}
2556
2557
Avi Kivitya8170e52012-10-23 12:30:10 +02002558void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002559 int len, int is_write)
2560{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002561 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2562 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002563}
2564
Alexander Graf582b55a2013-12-11 14:17:44 +01002565enum write_rom_type {
2566 WRITE_DATA,
2567 FLUSH_CACHE,
2568};
2569
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002570static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002571 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002572{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002573 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002574 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002575 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002576 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002577
Paolo Bonzini41063e12015-03-18 14:21:43 +01002578 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002579 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002580 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002581 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002582
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002583 if (!(memory_region_is_ram(mr) ||
2584 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02002585 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002586 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002587 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002588 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002589 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002590 switch (type) {
2591 case WRITE_DATA:
2592 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002593 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002594 break;
2595 case FLUSH_CACHE:
2596 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2597 break;
2598 }
bellardd0ecd2a2006-04-23 17:14:48 +00002599 }
2600 len -= l;
2601 buf += l;
2602 addr += l;
2603 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002604 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002605}
2606
Alexander Graf582b55a2013-12-11 14:17:44 +01002607/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002608void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002609 const uint8_t *buf, int len)
2610{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002611 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002612}
2613
2614void cpu_flush_icache_range(hwaddr start, int len)
2615{
2616 /*
2617 * This function should do the same thing as an icache flush that was
2618 * triggered from within the guest. For TCG we are always cache coherent,
2619 * so there is no need to flush anything. For KVM / Xen we need to flush
2620 * the host's instruction cache at least.
2621 */
2622 if (tcg_enabled()) {
2623 return;
2624 }
2625
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002626 cpu_physical_memory_write_rom_internal(&address_space_memory,
2627 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002628}
2629
aliguori6d16c2f2009-01-22 16:59:11 +00002630typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002631 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002632 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002633 hwaddr addr;
2634 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002635 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002636} BounceBuffer;
2637
2638static BounceBuffer bounce;
2639
aliguoriba223c22009-01-22 16:59:16 +00002640typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002641 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002642 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002643} MapClient;
2644
Fam Zheng38e047b2015-03-16 17:03:35 +08002645QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002646static QLIST_HEAD(map_client_list, MapClient) map_client_list
2647 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002648
Fam Zhenge95205e2015-03-16 17:03:37 +08002649static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002650{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002651 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002652 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002653}
2654
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002655static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002656{
2657 MapClient *client;
2658
Blue Swirl72cf2d42009-09-12 07:36:22 +00002659 while (!QLIST_EMPTY(&map_client_list)) {
2660 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002661 qemu_bh_schedule(client->bh);
2662 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002663 }
2664}
2665
Fam Zhenge95205e2015-03-16 17:03:37 +08002666void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002667{
2668 MapClient *client = g_malloc(sizeof(*client));
2669
Fam Zheng38e047b2015-03-16 17:03:35 +08002670 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002671 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002672 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002673 if (!atomic_read(&bounce.in_use)) {
2674 cpu_notify_map_clients_locked();
2675 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002676 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002677}
2678
Fam Zheng38e047b2015-03-16 17:03:35 +08002679void cpu_exec_init_all(void)
2680{
2681 qemu_mutex_init(&ram_list.mutex);
2682 memory_map_init();
2683 io_mem_init();
2684 qemu_mutex_init(&map_client_list_lock);
2685}
2686
Fam Zhenge95205e2015-03-16 17:03:37 +08002687void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002688{
Fam Zhenge95205e2015-03-16 17:03:37 +08002689 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002690
Fam Zhenge95205e2015-03-16 17:03:37 +08002691 qemu_mutex_lock(&map_client_list_lock);
2692 QLIST_FOREACH(client, &map_client_list, link) {
2693 if (client->bh == bh) {
2694 cpu_unregister_map_client_do(client);
2695 break;
2696 }
2697 }
2698 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002699}
2700
2701static void cpu_notify_map_clients(void)
2702{
Fam Zheng38e047b2015-03-16 17:03:35 +08002703 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002704 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002705 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002706}
2707
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002708bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2709{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002710 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002711 hwaddr l, xlat;
2712
Paolo Bonzini41063e12015-03-18 14:21:43 +01002713 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002714 while (len > 0) {
2715 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002716 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2717 if (!memory_access_is_direct(mr, is_write)) {
2718 l = memory_access_size(mr, l, addr);
2719 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002720 return false;
2721 }
2722 }
2723
2724 len -= l;
2725 addr += l;
2726 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002727 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002728 return true;
2729}
2730
aliguori6d16c2f2009-01-22 16:59:11 +00002731/* Map a physical memory region into a host virtual address.
2732 * May map a subset of the requested range, given by and returned in *plen.
2733 * May return NULL if resources needed to perform the mapping are exhausted.
2734 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002735 * Use cpu_register_map_client() to know when retrying the map operation is
2736 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002737 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002738void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002739 hwaddr addr,
2740 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002741 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002742{
Avi Kivitya8170e52012-10-23 12:30:10 +02002743 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002744 hwaddr done = 0;
2745 hwaddr l, xlat, base;
2746 MemoryRegion *mr, *this_mr;
2747 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002748
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002749 if (len == 0) {
2750 return NULL;
2751 }
aliguori6d16c2f2009-01-22 16:59:11 +00002752
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002753 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002754 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002755 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002756
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002757 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002758 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002759 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002760 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002761 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002762 /* Avoid unbounded allocations */
2763 l = MIN(l, TARGET_PAGE_SIZE);
2764 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002765 bounce.addr = addr;
2766 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002767
2768 memory_region_ref(mr);
2769 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002770 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002771 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2772 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002773 }
aliguori6d16c2f2009-01-22 16:59:11 +00002774
Paolo Bonzini41063e12015-03-18 14:21:43 +01002775 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002776 *plen = l;
2777 return bounce.buffer;
2778 }
2779
2780 base = xlat;
2781 raddr = memory_region_get_ram_addr(mr);
2782
2783 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002784 len -= l;
2785 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002786 done += l;
2787 if (len == 0) {
2788 break;
2789 }
2790
2791 l = len;
2792 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2793 if (this_mr != mr || xlat != base + done) {
2794 break;
2795 }
aliguori6d16c2f2009-01-22 16:59:11 +00002796 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002797
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002798 memory_region_ref(mr);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002799 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002800 *plen = done;
2801 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002802}
2803
Avi Kivityac1970f2012-10-03 16:22:53 +02002804/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002805 * Will also mark the memory as dirty if is_write == 1. access_len gives
2806 * the amount of memory that was actually read or written by the caller.
2807 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002808void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2809 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002810{
2811 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002812 MemoryRegion *mr;
2813 ram_addr_t addr1;
2814
2815 mr = qemu_ram_addr_from_host(buffer, &addr1);
2816 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002817 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01002818 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002819 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002820 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002821 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002822 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002823 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002824 return;
2825 }
2826 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002827 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
2828 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002829 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002830 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002831 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002832 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002833 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00002834 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002835}
bellardd0ecd2a2006-04-23 17:14:48 +00002836
Avi Kivitya8170e52012-10-23 12:30:10 +02002837void *cpu_physical_memory_map(hwaddr addr,
2838 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002839 int is_write)
2840{
2841 return address_space_map(&address_space_memory, addr, plen, is_write);
2842}
2843
Avi Kivitya8170e52012-10-23 12:30:10 +02002844void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2845 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002846{
2847 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2848}
2849
bellard8df1cd02005-01-28 22:37:22 +00002850/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002851static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
2852 MemTxAttrs attrs,
2853 MemTxResult *result,
2854 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002855{
bellard8df1cd02005-01-28 22:37:22 +00002856 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002857 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002858 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002859 hwaddr l = 4;
2860 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002861 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02002862 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00002863
Paolo Bonzini41063e12015-03-18 14:21:43 +01002864 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002865 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002866 if (l < 4 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02002867 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02002868
bellard8df1cd02005-01-28 22:37:22 +00002869 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01002870 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002871#if defined(TARGET_WORDS_BIGENDIAN)
2872 if (endian == DEVICE_LITTLE_ENDIAN) {
2873 val = bswap32(val);
2874 }
2875#else
2876 if (endian == DEVICE_BIG_ENDIAN) {
2877 val = bswap32(val);
2878 }
2879#endif
bellard8df1cd02005-01-28 22:37:22 +00002880 } else {
2881 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002882 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002883 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002884 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002885 switch (endian) {
2886 case DEVICE_LITTLE_ENDIAN:
2887 val = ldl_le_p(ptr);
2888 break;
2889 case DEVICE_BIG_ENDIAN:
2890 val = ldl_be_p(ptr);
2891 break;
2892 default:
2893 val = ldl_p(ptr);
2894 break;
2895 }
Peter Maydell50013112015-04-26 16:49:24 +01002896 r = MEMTX_OK;
2897 }
2898 if (result) {
2899 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00002900 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002901 if (release_lock) {
2902 qemu_mutex_unlock_iothread();
2903 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002904 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00002905 return val;
2906}
2907
Peter Maydell50013112015-04-26 16:49:24 +01002908uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
2909 MemTxAttrs attrs, MemTxResult *result)
2910{
2911 return address_space_ldl_internal(as, addr, attrs, result,
2912 DEVICE_NATIVE_ENDIAN);
2913}
2914
2915uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
2916 MemTxAttrs attrs, MemTxResult *result)
2917{
2918 return address_space_ldl_internal(as, addr, attrs, result,
2919 DEVICE_LITTLE_ENDIAN);
2920}
2921
2922uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
2923 MemTxAttrs attrs, MemTxResult *result)
2924{
2925 return address_space_ldl_internal(as, addr, attrs, result,
2926 DEVICE_BIG_ENDIAN);
2927}
2928
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002929uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002930{
Peter Maydell50013112015-04-26 16:49:24 +01002931 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002932}
2933
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002934uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002935{
Peter Maydell50013112015-04-26 16:49:24 +01002936 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002937}
2938
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002939uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002940{
Peter Maydell50013112015-04-26 16:49:24 +01002941 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002942}
2943
bellard84b7b8e2005-11-28 21:19:04 +00002944/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002945static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
2946 MemTxAttrs attrs,
2947 MemTxResult *result,
2948 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002949{
bellard84b7b8e2005-11-28 21:19:04 +00002950 uint8_t *ptr;
2951 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002952 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002953 hwaddr l = 8;
2954 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002955 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02002956 bool release_lock = false;
bellard84b7b8e2005-11-28 21:19:04 +00002957
Paolo Bonzini41063e12015-03-18 14:21:43 +01002958 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002959 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002960 false);
2961 if (l < 8 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02002962 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02002963
bellard84b7b8e2005-11-28 21:19:04 +00002964 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01002965 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002966#if defined(TARGET_WORDS_BIGENDIAN)
2967 if (endian == DEVICE_LITTLE_ENDIAN) {
2968 val = bswap64(val);
2969 }
2970#else
2971 if (endian == DEVICE_BIG_ENDIAN) {
2972 val = bswap64(val);
2973 }
2974#endif
bellard84b7b8e2005-11-28 21:19:04 +00002975 } else {
2976 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002977 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002978 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002979 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002980 switch (endian) {
2981 case DEVICE_LITTLE_ENDIAN:
2982 val = ldq_le_p(ptr);
2983 break;
2984 case DEVICE_BIG_ENDIAN:
2985 val = ldq_be_p(ptr);
2986 break;
2987 default:
2988 val = ldq_p(ptr);
2989 break;
2990 }
Peter Maydell50013112015-04-26 16:49:24 +01002991 r = MEMTX_OK;
2992 }
2993 if (result) {
2994 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00002995 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002996 if (release_lock) {
2997 qemu_mutex_unlock_iothread();
2998 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002999 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00003000 return val;
3001}
3002
Peter Maydell50013112015-04-26 16:49:24 +01003003uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
3004 MemTxAttrs attrs, MemTxResult *result)
3005{
3006 return address_space_ldq_internal(as, addr, attrs, result,
3007 DEVICE_NATIVE_ENDIAN);
3008}
3009
3010uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
3011 MemTxAttrs attrs, MemTxResult *result)
3012{
3013 return address_space_ldq_internal(as, addr, attrs, result,
3014 DEVICE_LITTLE_ENDIAN);
3015}
3016
3017uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
3018 MemTxAttrs attrs, MemTxResult *result)
3019{
3020 return address_space_ldq_internal(as, addr, attrs, result,
3021 DEVICE_BIG_ENDIAN);
3022}
3023
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003024uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003025{
Peter Maydell50013112015-04-26 16:49:24 +01003026 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003027}
3028
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003029uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003030{
Peter Maydell50013112015-04-26 16:49:24 +01003031 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003032}
3033
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003034uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003035{
Peter Maydell50013112015-04-26 16:49:24 +01003036 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003037}
3038
bellardaab33092005-10-30 20:48:42 +00003039/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003040uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
3041 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003042{
3043 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01003044 MemTxResult r;
3045
3046 r = address_space_rw(as, addr, attrs, &val, 1, 0);
3047 if (result) {
3048 *result = r;
3049 }
bellardaab33092005-10-30 20:48:42 +00003050 return val;
3051}
3052
Peter Maydell50013112015-04-26 16:49:24 +01003053uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
3054{
3055 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
3056}
3057
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003058/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003059static inline uint32_t address_space_lduw_internal(AddressSpace *as,
3060 hwaddr addr,
3061 MemTxAttrs attrs,
3062 MemTxResult *result,
3063 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003064{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003065 uint8_t *ptr;
3066 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003067 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003068 hwaddr l = 2;
3069 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003070 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003071 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003072
Paolo Bonzini41063e12015-03-18 14:21:43 +01003073 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003074 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003075 false);
3076 if (l < 2 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003077 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003078
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003079 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003080 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003081#if defined(TARGET_WORDS_BIGENDIAN)
3082 if (endian == DEVICE_LITTLE_ENDIAN) {
3083 val = bswap16(val);
3084 }
3085#else
3086 if (endian == DEVICE_BIG_ENDIAN) {
3087 val = bswap16(val);
3088 }
3089#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003090 } else {
3091 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003092 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003093 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003094 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003095 switch (endian) {
3096 case DEVICE_LITTLE_ENDIAN:
3097 val = lduw_le_p(ptr);
3098 break;
3099 case DEVICE_BIG_ENDIAN:
3100 val = lduw_be_p(ptr);
3101 break;
3102 default:
3103 val = lduw_p(ptr);
3104 break;
3105 }
Peter Maydell50013112015-04-26 16:49:24 +01003106 r = MEMTX_OK;
3107 }
3108 if (result) {
3109 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003110 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003111 if (release_lock) {
3112 qemu_mutex_unlock_iothread();
3113 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003114 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003115 return val;
bellardaab33092005-10-30 20:48:42 +00003116}
3117
Peter Maydell50013112015-04-26 16:49:24 +01003118uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
3119 MemTxAttrs attrs, MemTxResult *result)
3120{
3121 return address_space_lduw_internal(as, addr, attrs, result,
3122 DEVICE_NATIVE_ENDIAN);
3123}
3124
3125uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
3126 MemTxAttrs attrs, MemTxResult *result)
3127{
3128 return address_space_lduw_internal(as, addr, attrs, result,
3129 DEVICE_LITTLE_ENDIAN);
3130}
3131
3132uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
3133 MemTxAttrs attrs, MemTxResult *result)
3134{
3135 return address_space_lduw_internal(as, addr, attrs, result,
3136 DEVICE_BIG_ENDIAN);
3137}
3138
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003139uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003140{
Peter Maydell50013112015-04-26 16:49:24 +01003141 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003142}
3143
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003144uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003145{
Peter Maydell50013112015-04-26 16:49:24 +01003146 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003147}
3148
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003149uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003150{
Peter Maydell50013112015-04-26 16:49:24 +01003151 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003152}
3153
bellard8df1cd02005-01-28 22:37:22 +00003154/* warning: addr must be aligned. The ram page is not masked as dirty
3155 and the code inside is not invalidated. It is useful if the dirty
3156 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01003157void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
3158 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00003159{
bellard8df1cd02005-01-28 22:37:22 +00003160 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003161 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003162 hwaddr l = 4;
3163 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003164 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003165 uint8_t dirty_log_mask;
Jan Kiszka4840f102015-06-18 18:47:22 +02003166 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003167
Paolo Bonzini41063e12015-03-18 14:21:43 +01003168 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003169 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003170 true);
3171 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003172 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003173
Peter Maydell50013112015-04-26 16:49:24 +01003174 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003175 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003176 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003177 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003178 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003179
Paolo Bonzini845b6212015-03-23 11:45:53 +01003180 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3181 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
Paolo Bonzini58d27072015-03-23 11:56:01 +01003182 cpu_physical_memory_set_dirty_range(addr1, 4, dirty_log_mask);
Peter Maydell50013112015-04-26 16:49:24 +01003183 r = MEMTX_OK;
3184 }
3185 if (result) {
3186 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003187 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003188 if (release_lock) {
3189 qemu_mutex_unlock_iothread();
3190 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003191 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003192}
3193
Peter Maydell50013112015-04-26 16:49:24 +01003194void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3195{
3196 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3197}
3198
bellard8df1cd02005-01-28 22:37:22 +00003199/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003200static inline void address_space_stl_internal(AddressSpace *as,
3201 hwaddr addr, uint32_t val,
3202 MemTxAttrs attrs,
3203 MemTxResult *result,
3204 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003205{
bellard8df1cd02005-01-28 22:37:22 +00003206 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003207 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003208 hwaddr l = 4;
3209 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003210 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003211 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003212
Paolo Bonzini41063e12015-03-18 14:21:43 +01003213 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003214 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003215 true);
3216 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003217 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003218
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003219#if defined(TARGET_WORDS_BIGENDIAN)
3220 if (endian == DEVICE_LITTLE_ENDIAN) {
3221 val = bswap32(val);
3222 }
3223#else
3224 if (endian == DEVICE_BIG_ENDIAN) {
3225 val = bswap32(val);
3226 }
3227#endif
Peter Maydell50013112015-04-26 16:49:24 +01003228 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003229 } else {
bellard8df1cd02005-01-28 22:37:22 +00003230 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003231 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003232 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003233 switch (endian) {
3234 case DEVICE_LITTLE_ENDIAN:
3235 stl_le_p(ptr, val);
3236 break;
3237 case DEVICE_BIG_ENDIAN:
3238 stl_be_p(ptr, val);
3239 break;
3240 default:
3241 stl_p(ptr, val);
3242 break;
3243 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003244 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003245 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003246 }
Peter Maydell50013112015-04-26 16:49:24 +01003247 if (result) {
3248 *result = r;
3249 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003250 if (release_lock) {
3251 qemu_mutex_unlock_iothread();
3252 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003253 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003254}
3255
3256void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3257 MemTxAttrs attrs, MemTxResult *result)
3258{
3259 address_space_stl_internal(as, addr, val, attrs, result,
3260 DEVICE_NATIVE_ENDIAN);
3261}
3262
3263void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3264 MemTxAttrs attrs, MemTxResult *result)
3265{
3266 address_space_stl_internal(as, addr, val, attrs, result,
3267 DEVICE_LITTLE_ENDIAN);
3268}
3269
3270void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3271 MemTxAttrs attrs, MemTxResult *result)
3272{
3273 address_space_stl_internal(as, addr, val, attrs, result,
3274 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003275}
3276
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003277void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003278{
Peter Maydell50013112015-04-26 16:49:24 +01003279 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003280}
3281
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003282void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003283{
Peter Maydell50013112015-04-26 16:49:24 +01003284 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003285}
3286
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003287void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003288{
Peter Maydell50013112015-04-26 16:49:24 +01003289 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003290}
3291
bellardaab33092005-10-30 20:48:42 +00003292/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003293void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3294 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003295{
3296 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003297 MemTxResult r;
3298
3299 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3300 if (result) {
3301 *result = r;
3302 }
3303}
3304
3305void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3306{
3307 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003308}
3309
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003310/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003311static inline void address_space_stw_internal(AddressSpace *as,
3312 hwaddr addr, uint32_t val,
3313 MemTxAttrs attrs,
3314 MemTxResult *result,
3315 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003316{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003317 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003318 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003319 hwaddr l = 2;
3320 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003321 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003322 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003323
Paolo Bonzini41063e12015-03-18 14:21:43 +01003324 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003325 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003326 if (l < 2 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003327 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003328
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003329#if defined(TARGET_WORDS_BIGENDIAN)
3330 if (endian == DEVICE_LITTLE_ENDIAN) {
3331 val = bswap16(val);
3332 }
3333#else
3334 if (endian == DEVICE_BIG_ENDIAN) {
3335 val = bswap16(val);
3336 }
3337#endif
Peter Maydell50013112015-04-26 16:49:24 +01003338 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003339 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003340 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003341 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003342 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003343 switch (endian) {
3344 case DEVICE_LITTLE_ENDIAN:
3345 stw_le_p(ptr, val);
3346 break;
3347 case DEVICE_BIG_ENDIAN:
3348 stw_be_p(ptr, val);
3349 break;
3350 default:
3351 stw_p(ptr, val);
3352 break;
3353 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003354 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003355 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003356 }
Peter Maydell50013112015-04-26 16:49:24 +01003357 if (result) {
3358 *result = r;
3359 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003360 if (release_lock) {
3361 qemu_mutex_unlock_iothread();
3362 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003363 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003364}
3365
3366void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3367 MemTxAttrs attrs, MemTxResult *result)
3368{
3369 address_space_stw_internal(as, addr, val, attrs, result,
3370 DEVICE_NATIVE_ENDIAN);
3371}
3372
3373void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3374 MemTxAttrs attrs, MemTxResult *result)
3375{
3376 address_space_stw_internal(as, addr, val, attrs, result,
3377 DEVICE_LITTLE_ENDIAN);
3378}
3379
3380void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3381 MemTxAttrs attrs, MemTxResult *result)
3382{
3383 address_space_stw_internal(as, addr, val, attrs, result,
3384 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003385}
3386
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003387void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003388{
Peter Maydell50013112015-04-26 16:49:24 +01003389 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003390}
3391
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003392void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003393{
Peter Maydell50013112015-04-26 16:49:24 +01003394 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003395}
3396
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003397void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003398{
Peter Maydell50013112015-04-26 16:49:24 +01003399 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003400}
3401
bellardaab33092005-10-30 20:48:42 +00003402/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003403void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3404 MemTxAttrs attrs, MemTxResult *result)
3405{
3406 MemTxResult r;
3407 val = tswap64(val);
3408 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3409 if (result) {
3410 *result = r;
3411 }
3412}
3413
3414void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3415 MemTxAttrs attrs, MemTxResult *result)
3416{
3417 MemTxResult r;
3418 val = cpu_to_le64(val);
3419 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3420 if (result) {
3421 *result = r;
3422 }
3423}
3424void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3425 MemTxAttrs attrs, MemTxResult *result)
3426{
3427 MemTxResult r;
3428 val = cpu_to_be64(val);
3429 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3430 if (result) {
3431 *result = r;
3432 }
3433}
3434
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003435void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003436{
Peter Maydell50013112015-04-26 16:49:24 +01003437 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003438}
3439
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003440void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003441{
Peter Maydell50013112015-04-26 16:49:24 +01003442 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003443}
3444
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003445void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003446{
Peter Maydell50013112015-04-26 16:49:24 +01003447 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003448}
3449
aliguori5e2972f2009-03-28 17:51:36 +00003450/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003451int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003452 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003453{
3454 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003455 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003456 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003457
3458 while (len > 0) {
3459 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02003460 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00003461 /* if no physical page mapped, return an error */
3462 if (phys_addr == -1)
3463 return -1;
3464 l = (page + TARGET_PAGE_SIZE) - addr;
3465 if (l > len)
3466 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003467 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003468 if (is_write) {
3469 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
3470 } else {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003471 address_space_rw(cpu->as, phys_addr, MEMTXATTRS_UNSPECIFIED,
3472 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003473 }
bellard13eb76e2004-01-24 15:23:36 +00003474 len -= l;
3475 buf += l;
3476 addr += l;
3477 }
3478 return 0;
3479}
Paul Brooka68fe892010-03-01 00:08:59 +00003480#endif
bellard13eb76e2004-01-24 15:23:36 +00003481
Blue Swirl8e4a4242013-01-06 18:30:17 +00003482/*
3483 * A helper function for the _utterly broken_ virtio device model to find out if
3484 * it's running on a big endian machine. Don't do this at home kids!
3485 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003486bool target_words_bigendian(void);
3487bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003488{
3489#if defined(TARGET_WORDS_BIGENDIAN)
3490 return true;
3491#else
3492 return false;
3493#endif
3494}
3495
Wen Congyang76f35532012-05-07 12:04:18 +08003496#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003497bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003498{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003499 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003500 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003501 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003502
Paolo Bonzini41063e12015-03-18 14:21:43 +01003503 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003504 mr = address_space_translate(&address_space_memory,
3505 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003506
Paolo Bonzini41063e12015-03-18 14:21:43 +01003507 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3508 rcu_read_unlock();
3509 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003510}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003511
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003512int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003513{
3514 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003515 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003516
Mike Day0dc3f442013-09-05 14:41:35 -04003517 rcu_read_lock();
3518 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003519 ret = func(block->idstr, block->host, block->offset,
3520 block->used_length, opaque);
3521 if (ret) {
3522 break;
3523 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003524 }
Mike Day0dc3f442013-09-05 14:41:35 -04003525 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003526 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003527}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003528#endif