blob: cbadca4b50815d8788013c6e94f67556d42ade04 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010031#endif
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060032#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010033#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010034#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020035#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010036#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010037#include "qemu/timer.h"
38#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020039#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010041#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010042#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000043#if defined(CONFIG_USER_ONLY)
44#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010045#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010046#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010047#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000048#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010049#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040050#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020051#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000052#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030053#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000054
Paolo Bonzini022c62c2012-12-17 18:19:49 +010055#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020056#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020057
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020058#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030059#ifndef _WIN32
60#include "qemu/mmap-alloc.h"
61#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020062
blueswir1db7b5422007-05-26 17:36:03 +000063//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000064
pbrook99773bd2006-04-16 15:14:59 +000065#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040066/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
67 * are protected by the ramlist lock.
68 */
Mike Day0d53d9f2015-01-21 13:45:24 +010069RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030070
71static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030072static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030073
Avi Kivityf6790af2012-10-02 20:13:51 +020074AddressSpace address_space_io;
75AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020076
Paolo Bonzini0844e002013-05-24 14:37:28 +020077MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020078static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020079
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080080/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
81#define RAM_PREALLOC (1 << 0)
82
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080083/* RAM is mmap-ed with MAP_SHARED */
84#define RAM_SHARED (1 << 1)
85
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020086/* Only a portion of RAM (used_length) is actually used, and migrated.
87 * This used_length size can change across reboots.
88 */
89#define RAM_RESIZEABLE (1 << 2)
90
pbrooke2eef172008-06-08 01:09:01 +000091#endif
bellard9fa3e852004-01-04 18:06:42 +000092
Andreas Färberbdc44642013-06-24 23:50:24 +020093struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000094/* current CPU in the current thread. It is only valid inside
95 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +020096__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +000097/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000098 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000099 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100100int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000101
pbrooke2eef172008-06-08 01:09:01 +0000102#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200103
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200104typedef struct PhysPageEntry PhysPageEntry;
105
106struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200107 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200108 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200109 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200110 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200111};
112
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200113#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
114
Paolo Bonzini03f49952013-11-07 17:14:36 +0100115/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100116#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100117
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200118#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100119#define P_L2_SIZE (1 << P_L2_BITS)
120
121#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
122
123typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200124
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200125typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100126 struct rcu_head rcu;
127
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200128 unsigned sections_nb;
129 unsigned sections_nb_alloc;
130 unsigned nodes_nb;
131 unsigned nodes_nb_alloc;
132 Node *nodes;
133 MemoryRegionSection *sections;
134} PhysPageMap;
135
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200136struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100137 struct rcu_head rcu;
138
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200139 /* This is a multi-level map on the physical address space.
140 * The bottom level has pointers to MemoryRegionSections.
141 */
142 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200143 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200144 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200145};
146
Jan Kiszka90260c62013-05-26 21:46:51 +0200147#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
148typedef struct subpage_t {
149 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200150 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200151 hwaddr base;
152 uint16_t sub_section[TARGET_PAGE_SIZE];
153} subpage_t;
154
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200155#define PHYS_SECTION_UNASSIGNED 0
156#define PHYS_SECTION_NOTDIRTY 1
157#define PHYS_SECTION_ROM 2
158#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200159
pbrooke2eef172008-06-08 01:09:01 +0000160static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300161static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000162static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000163
Avi Kivity1ec9b902012-01-02 12:47:48 +0200164static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100165
166/**
167 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
168 * @cpu: the CPU whose AddressSpace this is
169 * @as: the AddressSpace itself
170 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
171 * @tcg_as_listener: listener for tracking changes to the AddressSpace
172 */
173struct CPUAddressSpace {
174 CPUState *cpu;
175 AddressSpace *as;
176 struct AddressSpaceDispatch *memory_dispatch;
177 MemoryListener tcg_as_listener;
178};
179
pbrook6658ffb2007-03-16 23:58:11 +0000180#endif
bellard54936002003-05-13 00:25:15 +0000181
Paul Brook6d9a1302010-02-28 23:55:53 +0000182#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200183
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200184static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200186 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
187 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
188 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
189 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200190 }
191}
192
Paolo Bonzinidb946042015-05-21 15:12:29 +0200193static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200194{
195 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200196 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200197 PhysPageEntry e;
198 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200199
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200200 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200201 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200202 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200203 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200204
205 e.skip = leaf ? 0 : 1;
206 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100207 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200208 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200209 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200210 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200211}
212
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200213static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
214 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200215 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200216{
217 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100218 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200219
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200220 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200221 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200222 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200223 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100224 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200225
Paolo Bonzini03f49952013-11-07 17:14:36 +0100226 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200227 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200228 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200229 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200230 *index += step;
231 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200232 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200233 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200234 }
235 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200236 }
237}
238
Avi Kivityac1970f2012-10-03 16:22:53 +0200239static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200240 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200241 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000242{
Avi Kivity29990972012-02-13 20:21:20 +0200243 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200244 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000245
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200246 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000247}
248
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200249/* Compact a non leaf page entry. Simply detect that the entry has a single child,
250 * and update our entry so we can skip it and go directly to the destination.
251 */
252static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
253{
254 unsigned valid_ptr = P_L2_SIZE;
255 int valid = 0;
256 PhysPageEntry *p;
257 int i;
258
259 if (lp->ptr == PHYS_MAP_NODE_NIL) {
260 return;
261 }
262
263 p = nodes[lp->ptr];
264 for (i = 0; i < P_L2_SIZE; i++) {
265 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
266 continue;
267 }
268
269 valid_ptr = i;
270 valid++;
271 if (p[i].skip) {
272 phys_page_compact(&p[i], nodes, compacted);
273 }
274 }
275
276 /* We can only compress if there's only one child. */
277 if (valid != 1) {
278 return;
279 }
280
281 assert(valid_ptr < P_L2_SIZE);
282
283 /* Don't compress if it won't fit in the # of bits we have. */
284 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
285 return;
286 }
287
288 lp->ptr = p[valid_ptr].ptr;
289 if (!p[valid_ptr].skip) {
290 /* If our only child is a leaf, make this a leaf. */
291 /* By design, we should have made this node a leaf to begin with so we
292 * should never reach here.
293 * But since it's so simple to handle this, let's do it just in case we
294 * change this rule.
295 */
296 lp->skip = 0;
297 } else {
298 lp->skip += p[valid_ptr].skip;
299 }
300}
301
302static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
303{
304 DECLARE_BITMAP(compacted, nodes_nb);
305
306 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200307 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200308 }
309}
310
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200311static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200312 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000313{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200314 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200315 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200316 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200317
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200318 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200319 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200320 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200321 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200322 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100323 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200324 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200325
326 if (sections[lp.ptr].size.hi ||
327 range_covers_byte(sections[lp.ptr].offset_within_address_space,
328 sections[lp.ptr].size.lo, addr)) {
329 return &sections[lp.ptr];
330 } else {
331 return &sections[PHYS_SECTION_UNASSIGNED];
332 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200333}
334
Blue Swirle5548612012-04-21 13:08:33 +0000335bool memory_region_is_unassigned(MemoryRegion *mr)
336{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200337 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000338 && mr != &io_mem_watch;
339}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200340
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100341/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200342static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200343 hwaddr addr,
344 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200345{
Jan Kiszka90260c62013-05-26 21:46:51 +0200346 MemoryRegionSection *section;
347 subpage_t *subpage;
348
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200349 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200350 if (resolve_subpage && section->mr->subpage) {
351 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200352 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200353 }
354 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200355}
356
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100357/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200358static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200359address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200360 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200361{
362 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200363 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100364 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200365
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200366 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200367 /* Compute offset within MemoryRegionSection */
368 addr -= section->offset_within_address_space;
369
370 /* Compute offset within MemoryRegion */
371 *xlat = addr + section->offset_within_region;
372
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200373 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200374
375 /* MMIO registers can be expected to perform full-width accesses based only
376 * on their address, without considering adjacent registers that could
377 * decode to completely different MemoryRegions. When such registers
378 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
379 * regions overlap wildly. For this reason we cannot clamp the accesses
380 * here.
381 *
382 * If the length is small (as is the case for address_space_ldl/stl),
383 * everything works fine. If the incoming length is large, however,
384 * the caller really has to do the clamping through memory_access_size.
385 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200386 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200387 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200388 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
389 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200390 return section;
391}
Jan Kiszka90260c62013-05-26 21:46:51 +0200392
Paolo Bonzini41063e12015-03-18 14:21:43 +0100393/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200394MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
395 hwaddr *xlat, hwaddr *plen,
396 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200397{
Avi Kivity30951152012-10-30 13:47:46 +0200398 IOMMUTLBEntry iotlb;
399 MemoryRegionSection *section;
400 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200401
402 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100403 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
404 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200405 mr = section->mr;
406
407 if (!mr->iommu_ops) {
408 break;
409 }
410
Le Tan8d7b8cb2014-08-16 13:55:37 +0800411 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200412 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
413 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700414 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200415 if (!(iotlb.perm & (1 << is_write))) {
416 mr = &io_mem_unassigned;
417 break;
418 }
419
420 as = iotlb.target_as;
421 }
422
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000423 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100424 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700425 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100426 }
427
Avi Kivity30951152012-10-30 13:47:46 +0200428 *xlat = addr;
429 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200430}
431
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100432/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200433MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000434address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200435 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200436{
Avi Kivity30951152012-10-30 13:47:46 +0200437 MemoryRegionSection *section;
Peter Maydelld7898cd2016-01-21 14:15:05 +0000438 AddressSpaceDispatch *d = cpu->cpu_ases[asidx].memory_dispatch;
439
440 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200441
442 assert(!section->mr->iommu_ops);
443 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200444}
bellard9fa3e852004-01-04 18:06:42 +0000445#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000446
Andreas Färberb170fce2013-01-20 20:23:22 +0100447#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000448
Juan Quintelae59fb372009-09-29 22:48:21 +0200449static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200450{
Andreas Färber259186a2013-01-17 18:51:17 +0100451 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200452
aurel323098dba2009-03-07 21:28:24 +0000453 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
454 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100455 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100456 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000457
458 return 0;
459}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200460
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400461static int cpu_common_pre_load(void *opaque)
462{
463 CPUState *cpu = opaque;
464
Paolo Bonziniadee6422014-12-19 12:53:14 +0100465 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400466
467 return 0;
468}
469
470static bool cpu_common_exception_index_needed(void *opaque)
471{
472 CPUState *cpu = opaque;
473
Paolo Bonziniadee6422014-12-19 12:53:14 +0100474 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400475}
476
477static const VMStateDescription vmstate_cpu_common_exception_index = {
478 .name = "cpu_common/exception_index",
479 .version_id = 1,
480 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200481 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400482 .fields = (VMStateField[]) {
483 VMSTATE_INT32(exception_index, CPUState),
484 VMSTATE_END_OF_LIST()
485 }
486};
487
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300488static bool cpu_common_crash_occurred_needed(void *opaque)
489{
490 CPUState *cpu = opaque;
491
492 return cpu->crash_occurred;
493}
494
495static const VMStateDescription vmstate_cpu_common_crash_occurred = {
496 .name = "cpu_common/crash_occurred",
497 .version_id = 1,
498 .minimum_version_id = 1,
499 .needed = cpu_common_crash_occurred_needed,
500 .fields = (VMStateField[]) {
501 VMSTATE_BOOL(crash_occurred, CPUState),
502 VMSTATE_END_OF_LIST()
503 }
504};
505
Andreas Färber1a1562f2013-06-17 04:09:11 +0200506const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200507 .name = "cpu_common",
508 .version_id = 1,
509 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400510 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200511 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200512 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100513 VMSTATE_UINT32(halted, CPUState),
514 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200515 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400516 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200517 .subsections = (const VMStateDescription*[]) {
518 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300519 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200520 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200521 }
522};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200523
pbrook9656f322008-07-01 20:01:19 +0000524#endif
525
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100526CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400527{
Andreas Färberbdc44642013-06-24 23:50:24 +0200528 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400529
Andreas Färberbdc44642013-06-24 23:50:24 +0200530 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100531 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200532 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100533 }
Glauber Costa950f1472009-06-09 12:15:18 -0400534 }
535
Andreas Färberbdc44642013-06-24 23:50:24 +0200536 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400537}
538
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000539#if !defined(CONFIG_USER_ONLY)
Peter Maydell56943e82016-01-21 14:15:04 +0000540void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000541{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000542 CPUAddressSpace *newas;
543
544 /* Target code should have set num_ases before calling us */
545 assert(asidx < cpu->num_ases);
546
Peter Maydell56943e82016-01-21 14:15:04 +0000547 if (asidx == 0) {
548 /* address space 0 gets the convenience alias */
549 cpu->as = as;
550 }
551
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000552 /* KVM cannot currently support multiple address spaces. */
553 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000554
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000555 if (!cpu->cpu_ases) {
556 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000557 }
Peter Maydell32857f42015-10-01 15:29:50 +0100558
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000559 newas = &cpu->cpu_ases[asidx];
560 newas->cpu = cpu;
561 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000562 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000563 newas->tcg_as_listener.commit = tcg_commit;
564 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000565 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000566}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000567
568AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
569{
570 /* Return the AddressSpace corresponding to the specified index */
571 return cpu->cpu_ases[asidx].as;
572}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000573#endif
574
Bharata B Raob7bca732015-06-23 19:31:13 -0700575#ifndef CONFIG_USER_ONLY
576static DECLARE_BITMAP(cpu_index_map, MAX_CPUMASK_BITS);
577
578static int cpu_get_free_index(Error **errp)
579{
580 int cpu = find_first_zero_bit(cpu_index_map, MAX_CPUMASK_BITS);
581
582 if (cpu >= MAX_CPUMASK_BITS) {
583 error_setg(errp, "Trying to use more CPUs than max of %d",
584 MAX_CPUMASK_BITS);
585 return -1;
586 }
587
588 bitmap_set(cpu_index_map, cpu, 1);
589 return cpu;
590}
591
592void cpu_exec_exit(CPUState *cpu)
593{
594 if (cpu->cpu_index == -1) {
595 /* cpu_index was never allocated by this @cpu or was already freed. */
596 return;
597 }
598
599 bitmap_clear(cpu_index_map, cpu->cpu_index, 1);
600 cpu->cpu_index = -1;
601}
602#else
603
604static int cpu_get_free_index(Error **errp)
605{
606 CPUState *some_cpu;
607 int cpu_index = 0;
608
609 CPU_FOREACH(some_cpu) {
610 cpu_index++;
611 }
612 return cpu_index;
613}
614
615void cpu_exec_exit(CPUState *cpu)
616{
617}
618#endif
619
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700620void cpu_exec_init(CPUState *cpu, Error **errp)
bellardfd6ce8f2003-05-14 19:00:11 +0000621{
Andreas Färberb170fce2013-01-20 20:23:22 +0100622 CPUClass *cc = CPU_GET_CLASS(cpu);
bellard6a00d602005-11-21 23:25:50 +0000623 int cpu_index;
Bharata B Raob7bca732015-06-23 19:31:13 -0700624 Error *local_err = NULL;
bellard6a00d602005-11-21 23:25:50 +0000625
Peter Maydell56943e82016-01-21 14:15:04 +0000626 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000627 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000628
Eduardo Habkost291135b2015-04-27 17:00:33 -0300629#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300630 cpu->thread_id = qemu_get_thread_id();
Eduardo Habkost291135b2015-04-27 17:00:33 -0300631#endif
632
pbrookc2764712009-03-07 15:24:59 +0000633#if defined(CONFIG_USER_ONLY)
634 cpu_list_lock();
635#endif
Bharata B Raob7bca732015-06-23 19:31:13 -0700636 cpu_index = cpu->cpu_index = cpu_get_free_index(&local_err);
637 if (local_err) {
638 error_propagate(errp, local_err);
639#if defined(CONFIG_USER_ONLY)
640 cpu_list_unlock();
641#endif
642 return;
bellard6a00d602005-11-21 23:25:50 +0000643 }
Andreas Färberbdc44642013-06-24 23:50:24 +0200644 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000645#if defined(CONFIG_USER_ONLY)
646 cpu_list_unlock();
647#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200648 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
649 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
650 }
pbrookb3c77242008-06-30 16:31:04 +0000651#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600652 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700653 cpu_save, cpu_load, cpu->env_ptr);
Andreas Färberb170fce2013-01-20 20:23:22 +0100654 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200655 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000656#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100657 if (cc->vmsd != NULL) {
658 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
659 }
bellardfd6ce8f2003-05-14 19:00:11 +0000660}
661
Paul Brook94df27f2010-02-28 23:47:45 +0000662#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200663static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000664{
665 tb_invalidate_phys_page_range(pc, pc + 1, 0);
666}
667#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200668static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400669{
Max Filippove8262a12013-09-27 22:29:17 +0400670 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
671 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000672 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100673 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400674 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400675}
bellardc27004e2005-01-03 23:35:10 +0000676#endif
bellardd720b932004-04-25 17:57:43 +0000677
Paul Brookc527ee82010-03-01 03:31:14 +0000678#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200679void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000680
681{
682}
683
Peter Maydell3ee887e2014-09-12 14:06:48 +0100684int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
685 int flags)
686{
687 return -ENOSYS;
688}
689
690void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
691{
692}
693
Andreas Färber75a34032013-09-02 16:57:02 +0200694int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000695 int flags, CPUWatchpoint **watchpoint)
696{
697 return -ENOSYS;
698}
699#else
pbrook6658ffb2007-03-16 23:58:11 +0000700/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200701int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000702 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000703{
aliguoric0ce9982008-11-25 22:13:57 +0000704 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000705
Peter Maydell05068c02014-09-12 14:06:48 +0100706 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700707 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200708 error_report("tried to set invalid watchpoint at %"
709 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000710 return -EINVAL;
711 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500712 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000713
aliguoria1d1bb32008-11-18 20:07:32 +0000714 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100715 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000716 wp->flags = flags;
717
aliguori2dc9f412008-11-18 20:56:59 +0000718 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200719 if (flags & BP_GDB) {
720 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
721 } else {
722 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
723 }
aliguoria1d1bb32008-11-18 20:07:32 +0000724
Andreas Färber31b030d2013-09-04 01:29:02 +0200725 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000726
727 if (watchpoint)
728 *watchpoint = wp;
729 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000730}
731
aliguoria1d1bb32008-11-18 20:07:32 +0000732/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200733int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000734 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000735{
aliguoria1d1bb32008-11-18 20:07:32 +0000736 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000737
Andreas Färberff4700b2013-08-26 18:23:18 +0200738 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100739 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000740 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200741 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000742 return 0;
743 }
744 }
aliguoria1d1bb32008-11-18 20:07:32 +0000745 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000746}
747
aliguoria1d1bb32008-11-18 20:07:32 +0000748/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200749void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000750{
Andreas Färberff4700b2013-08-26 18:23:18 +0200751 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000752
Andreas Färber31b030d2013-09-04 01:29:02 +0200753 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000754
Anthony Liguori7267c092011-08-20 22:09:37 -0500755 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000756}
757
aliguoria1d1bb32008-11-18 20:07:32 +0000758/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200759void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000760{
aliguoric0ce9982008-11-25 22:13:57 +0000761 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000762
Andreas Färberff4700b2013-08-26 18:23:18 +0200763 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200764 if (wp->flags & mask) {
765 cpu_watchpoint_remove_by_ref(cpu, wp);
766 }
aliguoric0ce9982008-11-25 22:13:57 +0000767 }
aliguoria1d1bb32008-11-18 20:07:32 +0000768}
Peter Maydell05068c02014-09-12 14:06:48 +0100769
770/* Return true if this watchpoint address matches the specified
771 * access (ie the address range covered by the watchpoint overlaps
772 * partially or completely with the address range covered by the
773 * access).
774 */
775static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
776 vaddr addr,
777 vaddr len)
778{
779 /* We know the lengths are non-zero, but a little caution is
780 * required to avoid errors in the case where the range ends
781 * exactly at the top of the address space and so addr + len
782 * wraps round to zero.
783 */
784 vaddr wpend = wp->vaddr + wp->len - 1;
785 vaddr addrend = addr + len - 1;
786
787 return !(addr > wpend || wp->vaddr > addrend);
788}
789
Paul Brookc527ee82010-03-01 03:31:14 +0000790#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000791
792/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200793int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000794 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000795{
aliguoric0ce9982008-11-25 22:13:57 +0000796 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000797
Anthony Liguori7267c092011-08-20 22:09:37 -0500798 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000799
800 bp->pc = pc;
801 bp->flags = flags;
802
aliguori2dc9f412008-11-18 20:56:59 +0000803 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200804 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200805 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200806 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200807 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200808 }
aliguoria1d1bb32008-11-18 20:07:32 +0000809
Andreas Färberf0c3c502013-08-26 21:22:53 +0200810 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000811
Andreas Färber00b941e2013-06-29 18:55:54 +0200812 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000813 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200814 }
aliguoria1d1bb32008-11-18 20:07:32 +0000815 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000816}
817
818/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200819int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000820{
aliguoria1d1bb32008-11-18 20:07:32 +0000821 CPUBreakpoint *bp;
822
Andreas Färberf0c3c502013-08-26 21:22:53 +0200823 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000824 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200825 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000826 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000827 }
bellard4c3a88a2003-07-26 12:06:08 +0000828 }
aliguoria1d1bb32008-11-18 20:07:32 +0000829 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000830}
831
aliguoria1d1bb32008-11-18 20:07:32 +0000832/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200833void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000834{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200835 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
836
837 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000838
Anthony Liguori7267c092011-08-20 22:09:37 -0500839 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000840}
841
842/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200843void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000844{
aliguoric0ce9982008-11-25 22:13:57 +0000845 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000846
Andreas Färberf0c3c502013-08-26 21:22:53 +0200847 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200848 if (bp->flags & mask) {
849 cpu_breakpoint_remove_by_ref(cpu, bp);
850 }
aliguoric0ce9982008-11-25 22:13:57 +0000851 }
bellard4c3a88a2003-07-26 12:06:08 +0000852}
853
bellardc33a3462003-07-29 20:50:33 +0000854/* enable or disable single step mode. EXCP_DEBUG is returned by the
855 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200856void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000857{
Andreas Färbered2803d2013-06-21 20:20:45 +0200858 if (cpu->singlestep_enabled != enabled) {
859 cpu->singlestep_enabled = enabled;
860 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200861 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200862 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100863 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000864 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -0700865 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +0000866 }
bellardc33a3462003-07-29 20:50:33 +0000867 }
bellardc33a3462003-07-29 20:50:33 +0000868}
869
Andreas Färbera47dddd2013-09-03 17:38:47 +0200870void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000871{
872 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000873 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000874
875 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000876 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000877 fprintf(stderr, "qemu: fatal: ");
878 vfprintf(stderr, fmt, ap);
879 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200880 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +0100881 if (qemu_log_separate()) {
aliguori93fcfe32009-01-15 22:34:14 +0000882 qemu_log("qemu: fatal: ");
883 qemu_log_vprintf(fmt, ap2);
884 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200885 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000886 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000887 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000888 }
pbrook493ae1f2007-11-23 16:53:59 +0000889 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000890 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +0300891 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +0200892#if defined(CONFIG_USER_ONLY)
893 {
894 struct sigaction act;
895 sigfillset(&act.sa_mask);
896 act.sa_handler = SIG_DFL;
897 sigaction(SIGABRT, &act, NULL);
898 }
899#endif
bellard75012672003-06-21 13:11:07 +0000900 abort();
901}
902
bellard01243112004-01-04 15:48:17 +0000903#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400904/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200905static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
906{
907 RAMBlock *block;
908
Paolo Bonzini43771532013-09-09 17:58:40 +0200909 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200910 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +0200911 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200912 }
Mike Day0dc3f442013-09-05 14:41:35 -0400913 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200914 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200915 goto found;
916 }
917 }
918
919 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
920 abort();
921
922found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200923 /* It is safe to write mru_block outside the iothread lock. This
924 * is what happens:
925 *
926 * mru_block = xxx
927 * rcu_read_unlock()
928 * xxx removed from list
929 * rcu_read_lock()
930 * read mru_block
931 * mru_block = NULL;
932 * call_rcu(reclaim_ramblock, xxx);
933 * rcu_read_unlock()
934 *
935 * atomic_rcu_set is not needed here. The block was already published
936 * when it was placed into the list. Here we're just making an extra
937 * copy of the pointer.
938 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200939 ram_list.mru_block = block;
940 return block;
941}
942
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200943static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000944{
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700945 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200946 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200947 RAMBlock *block;
948 ram_addr_t end;
949
950 end = TARGET_PAGE_ALIGN(start + length);
951 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000952
Mike Day0dc3f442013-09-05 14:41:35 -0400953 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200954 block = qemu_get_ram_block(start);
955 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200956 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700957 CPU_FOREACH(cpu) {
958 tlb_reset_dirty(cpu, start1, length);
959 }
Mike Day0dc3f442013-09-05 14:41:35 -0400960 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200961}
962
963/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000964bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
965 ram_addr_t length,
966 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200967{
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000968 unsigned long end, page;
969 bool dirty;
Juan Quintelad24981d2012-05-22 00:42:40 +0200970
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000971 if (length == 0) {
972 return false;
973 }
974
975 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
976 page = start >> TARGET_PAGE_BITS;
977 dirty = bitmap_test_and_clear_atomic(ram_list.dirty_memory[client],
978 page, end - page);
979
980 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200981 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200982 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000983
984 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +0000985}
986
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100987/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +0200988hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200989 MemoryRegionSection *section,
990 target_ulong vaddr,
991 hwaddr paddr, hwaddr xlat,
992 int prot,
993 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000994{
Avi Kivitya8170e52012-10-23 12:30:10 +0200995 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000996 CPUWatchpoint *wp;
997
Blue Swirlcc5bea62012-04-14 14:56:48 +0000998 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000999 /* Normal RAM. */
1000 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001001 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001002 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001003 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001004 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001005 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001006 }
1007 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001008 AddressSpaceDispatch *d;
1009
1010 d = atomic_rcu_read(&section->address_space->dispatch);
1011 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001012 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001013 }
1014
1015 /* Make accesses to pages with watchpoints go via the
1016 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001017 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001018 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001019 /* Avoid trapping reads of pages with a write breakpoint. */
1020 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001021 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001022 *address |= TLB_MMIO;
1023 break;
1024 }
1025 }
1026 }
1027
1028 return iotlb;
1029}
bellard9fa3e852004-01-04 18:06:42 +00001030#endif /* defined(CONFIG_USER_ONLY) */
1031
pbrooke2eef172008-06-08 01:09:01 +00001032#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001033
Anthony Liguoric227f092009-10-01 16:12:16 -05001034static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001035 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001036static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001037
Igor Mammedova2b257d2014-10-31 16:38:37 +00001038static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
1039 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001040
1041/*
1042 * Set a custom physical guest memory alloator.
1043 * Accelerators with unusual needs may need this. Hopefully, we can
1044 * get rid of it eventually.
1045 */
Igor Mammedova2b257d2014-10-31 16:38:37 +00001046void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +02001047{
1048 phys_mem_alloc = alloc;
1049}
1050
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001051static uint16_t phys_section_add(PhysPageMap *map,
1052 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001053{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001054 /* The physical section number is ORed with a page-aligned
1055 * pointer to produce the iotlb entries. Thus it should
1056 * never overflow into the page-aligned value.
1057 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001058 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001059
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001060 if (map->sections_nb == map->sections_nb_alloc) {
1061 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1062 map->sections = g_renew(MemoryRegionSection, map->sections,
1063 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001064 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001065 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001066 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001067 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001068}
1069
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001070static void phys_section_destroy(MemoryRegion *mr)
1071{
Don Slutz55b4e802015-11-30 17:11:04 -05001072 bool have_sub_page = mr->subpage;
1073
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001074 memory_region_unref(mr);
1075
Don Slutz55b4e802015-11-30 17:11:04 -05001076 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001077 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001078 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001079 g_free(subpage);
1080 }
1081}
1082
Paolo Bonzini60926662013-05-29 12:30:26 +02001083static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001084{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001085 while (map->sections_nb > 0) {
1086 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001087 phys_section_destroy(section->mr);
1088 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001089 g_free(map->sections);
1090 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001091}
1092
Avi Kivityac1970f2012-10-03 16:22:53 +02001093static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001094{
1095 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001096 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001097 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +02001098 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001099 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001100 MemoryRegionSection subsection = {
1101 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001102 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001103 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001104 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001105
Avi Kivityf3705d52012-03-08 16:16:34 +02001106 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001107
Avi Kivityf3705d52012-03-08 16:16:34 +02001108 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001109 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001110 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001111 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001112 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001113 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001114 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001115 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001116 }
1117 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001118 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001119 subpage_register(subpage, start, end,
1120 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001121}
1122
1123
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001124static void register_multipage(AddressSpaceDispatch *d,
1125 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001126{
Avi Kivitya8170e52012-10-23 12:30:10 +02001127 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001128 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001129 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1130 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001131
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001132 assert(num_pages);
1133 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001134}
1135
Avi Kivityac1970f2012-10-03 16:22:53 +02001136static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001137{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001138 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001139 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001140 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001141 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001142
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001143 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1144 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1145 - now.offset_within_address_space;
1146
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001147 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001148 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001149 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001150 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001151 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001152 while (int128_ne(remain.size, now.size)) {
1153 remain.size = int128_sub(remain.size, now.size);
1154 remain.offset_within_address_space += int128_get64(now.size);
1155 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001156 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001157 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001158 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001159 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001160 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001161 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001162 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001163 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001164 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001165 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001166 }
1167}
1168
Sheng Yang62a27442010-01-26 19:21:16 +08001169void qemu_flush_coalesced_mmio_buffer(void)
1170{
1171 if (kvm_enabled())
1172 kvm_flush_coalesced_mmio_buffer();
1173}
1174
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001175void qemu_mutex_lock_ramlist(void)
1176{
1177 qemu_mutex_lock(&ram_list.mutex);
1178}
1179
1180void qemu_mutex_unlock_ramlist(void)
1181{
1182 qemu_mutex_unlock(&ram_list.mutex);
1183}
1184
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001185#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001186
1187#include <sys/vfs.h>
1188
1189#define HUGETLBFS_MAGIC 0x958458f6
1190
Hu Taofc7a5802014-09-09 13:28:01 +08001191static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001192{
1193 struct statfs fs;
1194 int ret;
1195
1196 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001197 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001198 } while (ret != 0 && errno == EINTR);
1199
1200 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001201 error_setg_errno(errp, errno, "failed to get page size of file %s",
1202 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001203 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001204 }
1205
Marcelo Tosattic9027602010-03-01 20:25:08 -03001206 return fs.f_bsize;
1207}
1208
Alex Williamson04b16652010-07-02 11:13:17 -06001209static void *file_ram_alloc(RAMBlock *block,
1210 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001211 const char *path,
1212 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001213{
Pavel Fedin8d31d6b2015-10-28 12:54:07 +03001214 struct stat st;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001215 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001216 char *sanitized_name;
1217 char *c;
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001218 void *area;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001219 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001220 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001221 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001222
Hu Taofc7a5802014-09-09 13:28:01 +08001223 hpagesize = gethugepagesize(path, &local_err);
1224 if (local_err) {
1225 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001226 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001227 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001228 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001229
1230 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001231 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1232 "or larger than huge page size 0x%" PRIx64,
1233 memory, hpagesize);
1234 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001235 }
1236
1237 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001238 error_setg(errp,
1239 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001240 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001241 }
1242
Pavel Fedin8d31d6b2015-10-28 12:54:07 +03001243 if (!stat(path, &st) && S_ISDIR(st.st_mode)) {
1244 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1245 sanitized_name = g_strdup(memory_region_name(block->mr));
1246 for (c = sanitized_name; *c != '\0'; c++) {
1247 if (*c == '/') {
1248 *c = '_';
1249 }
1250 }
1251
1252 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1253 sanitized_name);
1254 g_free(sanitized_name);
1255
1256 fd = mkstemp(filename);
1257 if (fd >= 0) {
1258 unlink(filename);
1259 }
1260 g_free(filename);
1261 } else {
1262 fd = open(path, O_RDWR | O_CREAT, 0644);
Peter Feiner8ca761f2013-03-04 13:54:25 -05001263 }
1264
Marcelo Tosattic9027602010-03-01 20:25:08 -03001265 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001266 error_setg_errno(errp, errno,
1267 "unable to create backing store for hugepages");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001268 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001269 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001270
Chen Hanxiao9284f312015-07-24 11:12:03 +08001271 memory = ROUND_UP(memory, hpagesize);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001272
1273 /*
1274 * ftruncate is not supported by hugetlbfs in older
1275 * hosts, so don't bother bailing out on errors.
1276 * If anything goes wrong with it under other filesystems,
1277 * mmap will fail.
1278 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001279 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001280 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001281 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001282
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001283 area = qemu_ram_mmap(fd, memory, hpagesize, block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001284 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001285 error_setg_errno(errp, errno,
1286 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001287 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001288 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001289 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001290
1291 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001292 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001293 }
1294
Alex Williamson04b16652010-07-02 11:13:17 -06001295 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001296 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001297
1298error:
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001299 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001300}
1301#endif
1302
Mike Day0dc3f442013-09-05 14:41:35 -04001303/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001304static ram_addr_t find_ram_offset(ram_addr_t size)
1305{
Alex Williamson04b16652010-07-02 11:13:17 -06001306 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001307 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001308
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001309 assert(size != 0); /* it would hand out same offset multiple times */
1310
Mike Day0dc3f442013-09-05 14:41:35 -04001311 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001312 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001313 }
Alex Williamson04b16652010-07-02 11:13:17 -06001314
Mike Day0dc3f442013-09-05 14:41:35 -04001315 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001316 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001317
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001318 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001319
Mike Day0dc3f442013-09-05 14:41:35 -04001320 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001321 if (next_block->offset >= end) {
1322 next = MIN(next, next_block->offset);
1323 }
1324 }
1325 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001326 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001327 mingap = next - end;
1328 }
1329 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001330
1331 if (offset == RAM_ADDR_MAX) {
1332 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1333 (uint64_t)size);
1334 abort();
1335 }
1336
Alex Williamson04b16652010-07-02 11:13:17 -06001337 return offset;
1338}
1339
Juan Quintela652d7ec2012-07-20 10:37:54 +02001340ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001341{
Alex Williamsond17b5282010-06-25 11:08:38 -06001342 RAMBlock *block;
1343 ram_addr_t last = 0;
1344
Mike Day0dc3f442013-09-05 14:41:35 -04001345 rcu_read_lock();
1346 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001347 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001348 }
Mike Day0dc3f442013-09-05 14:41:35 -04001349 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001350 return last;
1351}
1352
Jason Baronddb97f12012-08-02 15:44:16 -04001353static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1354{
1355 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001356
1357 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001358 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001359 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1360 if (ret) {
1361 perror("qemu_madvise");
1362 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1363 "but dump_guest_core=off specified\n");
1364 }
1365 }
1366}
1367
Mike Day0dc3f442013-09-05 14:41:35 -04001368/* Called within an RCU critical section, or while the ramlist lock
1369 * is held.
1370 */
Hu Tao20cfe882014-04-02 15:13:26 +08001371static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001372{
Hu Tao20cfe882014-04-02 15:13:26 +08001373 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001374
Mike Day0dc3f442013-09-05 14:41:35 -04001375 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001376 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001377 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001378 }
1379 }
Hu Tao20cfe882014-04-02 15:13:26 +08001380
1381 return NULL;
1382}
1383
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001384const char *qemu_ram_get_idstr(RAMBlock *rb)
1385{
1386 return rb->idstr;
1387}
1388
Mike Dayae3a7042013-09-05 14:41:35 -04001389/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001390void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1391{
Mike Dayae3a7042013-09-05 14:41:35 -04001392 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001393
Mike Day0dc3f442013-09-05 14:41:35 -04001394 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001395 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001396 assert(new_block);
1397 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001398
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001399 if (dev) {
1400 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001401 if (id) {
1402 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001403 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001404 }
1405 }
1406 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1407
Mike Day0dc3f442013-09-05 14:41:35 -04001408 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001409 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001410 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1411 new_block->idstr);
1412 abort();
1413 }
1414 }
Mike Day0dc3f442013-09-05 14:41:35 -04001415 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001416}
1417
Mike Dayae3a7042013-09-05 14:41:35 -04001418/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001419void qemu_ram_unset_idstr(ram_addr_t addr)
1420{
Mike Dayae3a7042013-09-05 14:41:35 -04001421 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001422
Mike Dayae3a7042013-09-05 14:41:35 -04001423 /* FIXME: arch_init.c assumes that this is not called throughout
1424 * migration. Ignore the problem since hot-unplug during migration
1425 * does not work anyway.
1426 */
1427
Mike Day0dc3f442013-09-05 14:41:35 -04001428 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001429 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001430 if (block) {
1431 memset(block->idstr, 0, sizeof(block->idstr));
1432 }
Mike Day0dc3f442013-09-05 14:41:35 -04001433 rcu_read_unlock();
Hu Tao20cfe882014-04-02 15:13:26 +08001434}
1435
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001436static int memory_try_enable_merging(void *addr, size_t len)
1437{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001438 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001439 /* disabled by the user */
1440 return 0;
1441 }
1442
1443 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1444}
1445
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001446/* Only legal before guest might have detected the memory size: e.g. on
1447 * incoming migration, or right after reset.
1448 *
1449 * As memory core doesn't know how is memory accessed, it is up to
1450 * resize callback to update device state and/or add assertions to detect
1451 * misuse, if necessary.
1452 */
1453int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1454{
1455 RAMBlock *block = find_ram_block(base);
1456
1457 assert(block);
1458
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001459 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001460
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001461 if (block->used_length == newsize) {
1462 return 0;
1463 }
1464
1465 if (!(block->flags & RAM_RESIZEABLE)) {
1466 error_setg_errno(errp, EINVAL,
1467 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1468 " in != 0x" RAM_ADDR_FMT, block->idstr,
1469 newsize, block->used_length);
1470 return -EINVAL;
1471 }
1472
1473 if (block->max_length < newsize) {
1474 error_setg_errno(errp, EINVAL,
1475 "Length too large: %s: 0x" RAM_ADDR_FMT
1476 " > 0x" RAM_ADDR_FMT, block->idstr,
1477 newsize, block->max_length);
1478 return -EINVAL;
1479 }
1480
1481 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1482 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001483 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1484 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001485 memory_region_set_size(block->mr, newsize);
1486 if (block->resized) {
1487 block->resized(block->idstr, newsize, block->host);
1488 }
1489 return 0;
1490}
1491
Hu Taoef701d72014-09-09 13:27:54 +08001492static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001493{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001494 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001495 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001496 ram_addr_t old_ram_size, new_ram_size;
1497
1498 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001499
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001500 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001501 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001502
1503 if (!new_block->host) {
1504 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001505 xen_ram_alloc(new_block->offset, new_block->max_length,
1506 new_block->mr);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001507 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001508 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001509 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001510 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001511 error_setg_errno(errp, errno,
1512 "cannot set up guest memory '%s'",
1513 memory_region_name(new_block->mr));
1514 qemu_mutex_unlock_ramlist();
1515 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001516 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001517 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001518 }
1519 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001520
Li Zhijiandd631692015-07-02 20:18:06 +08001521 new_ram_size = MAX(old_ram_size,
1522 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
1523 if (new_ram_size > old_ram_size) {
1524 migration_bitmap_extend(old_ram_size, new_ram_size);
1525 }
Mike Day0d53d9f2015-01-21 13:45:24 +01001526 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1527 * QLIST (which has an RCU-friendly variant) does not have insertion at
1528 * tail, so save the last element in last_block.
1529 */
Mike Day0dc3f442013-09-05 14:41:35 -04001530 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001531 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001532 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001533 break;
1534 }
1535 }
1536 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001537 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001538 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001539 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001540 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001541 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001542 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001543 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001544
Mike Day0dc3f442013-09-05 14:41:35 -04001545 /* Write list before version */
1546 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001547 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001548 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001549
Juan Quintela2152f5c2013-10-08 13:52:02 +02001550 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1551
1552 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001553 int i;
Mike Dayae3a7042013-09-05 14:41:35 -04001554
1555 /* ram_list.dirty_memory[] is protected by the iothread lock. */
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001556 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1557 ram_list.dirty_memory[i] =
1558 bitmap_zero_extend(ram_list.dirty_memory[i],
1559 old_ram_size, new_ram_size);
1560 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001561 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001562 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001563 new_block->used_length,
1564 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001565
Paolo Bonzinia904c912015-01-21 16:18:35 +01001566 if (new_block->host) {
1567 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1568 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1569 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1570 if (kvm_enabled()) {
1571 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1572 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001573 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001574
1575 return new_block->offset;
1576}
1577
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001578#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001579ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001580 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001581 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001582{
1583 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001584 ram_addr_t addr;
1585 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001586
1587 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001588 error_setg(errp, "-mem-path not supported with Xen");
1589 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001590 }
1591
1592 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1593 /*
1594 * file_ram_alloc() needs to allocate just like
1595 * phys_mem_alloc, but we haven't bothered to provide
1596 * a hook there.
1597 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001598 error_setg(errp,
1599 "-mem-path not supported with this accelerator");
1600 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001601 }
1602
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001603 size = HOST_PAGE_ALIGN(size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001604 new_block = g_malloc0(sizeof(*new_block));
1605 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001606 new_block->used_length = size;
1607 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001608 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001609 new_block->host = file_ram_alloc(new_block, size,
1610 mem_path, errp);
1611 if (!new_block->host) {
1612 g_free(new_block);
1613 return -1;
1614 }
1615
Hu Taoef701d72014-09-09 13:27:54 +08001616 addr = ram_block_add(new_block, &local_err);
1617 if (local_err) {
1618 g_free(new_block);
1619 error_propagate(errp, local_err);
1620 return -1;
1621 }
1622 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001623}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001624#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001625
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001626static
1627ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1628 void (*resized)(const char*,
1629 uint64_t length,
1630 void *host),
1631 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001632 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001633{
1634 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001635 ram_addr_t addr;
1636 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001637
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001638 size = HOST_PAGE_ALIGN(size);
1639 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001640 new_block = g_malloc0(sizeof(*new_block));
1641 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001642 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001643 new_block->used_length = size;
1644 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001645 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001646 new_block->fd = -1;
1647 new_block->host = host;
1648 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001649 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001650 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001651 if (resizeable) {
1652 new_block->flags |= RAM_RESIZEABLE;
1653 }
Hu Taoef701d72014-09-09 13:27:54 +08001654 addr = ram_block_add(new_block, &local_err);
1655 if (local_err) {
1656 g_free(new_block);
1657 error_propagate(errp, local_err);
1658 return -1;
1659 }
1660 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001661}
1662
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001663ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1664 MemoryRegion *mr, Error **errp)
1665{
1666 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1667}
1668
Hu Taoef701d72014-09-09 13:27:54 +08001669ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001670{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001671 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1672}
1673
1674ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1675 void (*resized)(const char*,
1676 uint64_t length,
1677 void *host),
1678 MemoryRegion *mr, Error **errp)
1679{
1680 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001681}
bellarde9a1ab12007-02-08 23:08:38 +00001682
Paolo Bonzini43771532013-09-09 17:58:40 +02001683static void reclaim_ramblock(RAMBlock *block)
1684{
1685 if (block->flags & RAM_PREALLOC) {
1686 ;
1687 } else if (xen_enabled()) {
1688 xen_invalidate_map_cache_entry(block->host);
1689#ifndef _WIN32
1690 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02001691 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02001692 close(block->fd);
1693#endif
1694 } else {
1695 qemu_anon_ram_free(block->host, block->max_length);
1696 }
1697 g_free(block);
1698}
1699
Anthony Liguoric227f092009-10-01 16:12:16 -05001700void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001701{
Alex Williamson04b16652010-07-02 11:13:17 -06001702 RAMBlock *block;
1703
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001704 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001705 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001706 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001707 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001708 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001709 /* Write list before version */
1710 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001711 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001712 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001713 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001714 }
1715 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001716 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001717}
1718
Huang Yingcd19cfa2011-03-02 08:56:19 +01001719#ifndef _WIN32
1720void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1721{
1722 RAMBlock *block;
1723 ram_addr_t offset;
1724 int flags;
1725 void *area, *vaddr;
1726
Mike Day0dc3f442013-09-05 14:41:35 -04001727 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001728 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001729 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001730 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001731 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001732 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001733 } else if (xen_enabled()) {
1734 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001735 } else {
1736 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001737 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001738 flags |= (block->flags & RAM_SHARED ?
1739 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001740 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1741 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001742 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001743 /*
1744 * Remap needs to match alloc. Accelerators that
1745 * set phys_mem_alloc never remap. If they did,
1746 * we'd need a remap hook here.
1747 */
1748 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1749
Huang Yingcd19cfa2011-03-02 08:56:19 +01001750 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1751 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1752 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001753 }
1754 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001755 fprintf(stderr, "Could not remap addr: "
1756 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001757 length, addr);
1758 exit(1);
1759 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001760 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001761 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001762 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001763 }
1764 }
1765}
1766#endif /* !_WIN32 */
1767
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001768int qemu_get_ram_fd(ram_addr_t addr)
1769{
Mike Dayae3a7042013-09-05 14:41:35 -04001770 RAMBlock *block;
1771 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001772
Mike Day0dc3f442013-09-05 14:41:35 -04001773 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001774 block = qemu_get_ram_block(addr);
1775 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001776 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001777 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001778}
1779
Tetsuya Mukawa56a571d2015-12-21 12:47:34 +09001780void qemu_set_ram_fd(ram_addr_t addr, int fd)
1781{
1782 RAMBlock *block;
1783
1784 rcu_read_lock();
1785 block = qemu_get_ram_block(addr);
1786 block->fd = fd;
1787 rcu_read_unlock();
1788}
1789
Damjan Marion3fd74b82014-06-26 23:01:32 +02001790void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1791{
Mike Dayae3a7042013-09-05 14:41:35 -04001792 RAMBlock *block;
1793 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001794
Mike Day0dc3f442013-09-05 14:41:35 -04001795 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001796 block = qemu_get_ram_block(addr);
1797 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001798 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001799 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001800}
1801
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001802/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001803 * This should not be used for general purpose DMA. Use address_space_map
1804 * or address_space_rw instead. For local memory (e.g. video ram) that the
1805 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001806 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001807 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001808 */
1809void *qemu_get_ram_ptr(ram_addr_t addr)
1810{
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001811 RAMBlock *block = qemu_get_ram_block(addr);
Mike Dayae3a7042013-09-05 14:41:35 -04001812
1813 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001814 /* We need to check if the requested address is in the RAM
1815 * because we don't want to map the entire memory in QEMU.
1816 * In that case just map until the end of the page.
1817 */
1818 if (block->offset == 0) {
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001819 return xen_map_cache(addr, 0, 0);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001820 }
Mike Dayae3a7042013-09-05 14:41:35 -04001821
1822 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001823 }
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001824 return ramblock_ptr(block, addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001825}
1826
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001827/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001828 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001829 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001830 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04001831 */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001832static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001833{
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001834 RAMBlock *block;
1835 ram_addr_t offset_inside_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001836 if (*size == 0) {
1837 return NULL;
1838 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001839
1840 block = qemu_get_ram_block(addr);
1841 offset_inside_block = addr - block->offset;
1842 *size = MIN(*size, block->max_length - offset_inside_block);
1843
1844 if (xen_enabled() && block->host == NULL) {
1845 /* We need to check if the requested address is in the RAM
1846 * because we don't want to map the entire memory in QEMU.
1847 * In that case just map the requested area.
1848 */
1849 if (block->offset == 0) {
1850 return xen_map_cache(addr, *size, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001851 }
1852
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001853 block->host = xen_map_cache(block->offset, block->max_length, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001854 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001855
1856 return ramblock_ptr(block, offset_inside_block);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001857}
1858
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001859/*
1860 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
1861 * in that RAMBlock.
1862 *
1863 * ptr: Host pointer to look up
1864 * round_offset: If true round the result offset down to a page boundary
1865 * *ram_addr: set to result ram_addr
1866 * *offset: set to result offset within the RAMBlock
1867 *
1868 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04001869 *
1870 * By the time this function returns, the returned pointer is not protected
1871 * by RCU anymore. If the caller is not within an RCU critical section and
1872 * does not hold the iothread lock, it must have other means of protecting the
1873 * pointer, such as a reference to the region that includes the incoming
1874 * ram_addr_t.
1875 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001876RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
1877 ram_addr_t *ram_addr,
1878 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00001879{
pbrook94a6b542009-04-11 17:15:54 +00001880 RAMBlock *block;
1881 uint8_t *host = ptr;
1882
Jan Kiszka868bb332011-06-21 22:59:09 +02001883 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001884 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001885 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001886 block = qemu_get_ram_block(*ram_addr);
1887 if (block) {
1888 *offset = (host - block->host);
1889 }
Mike Day0dc3f442013-09-05 14:41:35 -04001890 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001891 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001892 }
1893
Mike Day0dc3f442013-09-05 14:41:35 -04001894 rcu_read_lock();
1895 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001896 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001897 goto found;
1898 }
1899
Mike Day0dc3f442013-09-05 14:41:35 -04001900 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001901 /* This case append when the block is not mapped. */
1902 if (block->host == NULL) {
1903 continue;
1904 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001905 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001906 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001907 }
pbrook94a6b542009-04-11 17:15:54 +00001908 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001909
Mike Day0dc3f442013-09-05 14:41:35 -04001910 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001911 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001912
1913found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001914 *offset = (host - block->host);
1915 if (round_offset) {
1916 *offset &= TARGET_PAGE_MASK;
1917 }
1918 *ram_addr = block->offset + *offset;
Mike Day0dc3f442013-09-05 14:41:35 -04001919 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001920 return block;
1921}
1922
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00001923/*
1924 * Finds the named RAMBlock
1925 *
1926 * name: The name of RAMBlock to find
1927 *
1928 * Returns: RAMBlock (or NULL if not found)
1929 */
1930RAMBlock *qemu_ram_block_by_name(const char *name)
1931{
1932 RAMBlock *block;
1933
1934 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
1935 if (!strcmp(name, block->idstr)) {
1936 return block;
1937 }
1938 }
1939
1940 return NULL;
1941}
1942
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001943/* Some of the softmmu routines need to translate from a host pointer
1944 (typically a TLB entry) back to a ram offset. */
1945MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
1946{
1947 RAMBlock *block;
1948 ram_addr_t offset; /* Not used */
1949
1950 block = qemu_ram_block_from_host(ptr, false, ram_addr, &offset);
1951
1952 if (!block) {
1953 return NULL;
1954 }
1955
1956 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001957}
Alex Williamsonf471a172010-06-11 11:11:42 -06001958
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001959/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001960static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001961 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001962{
Juan Quintela52159192013-10-08 12:44:04 +02001963 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001964 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001965 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001966 switch (size) {
1967 case 1:
1968 stb_p(qemu_get_ram_ptr(ram_addr), val);
1969 break;
1970 case 2:
1971 stw_p(qemu_get_ram_ptr(ram_addr), val);
1972 break;
1973 case 4:
1974 stl_p(qemu_get_ram_ptr(ram_addr), val);
1975 break;
1976 default:
1977 abort();
1978 }
Paolo Bonzini58d27072015-03-23 11:56:01 +01001979 /* Set both VGA and migration bits for simplicity and to remove
1980 * the notdirty callback faster.
1981 */
1982 cpu_physical_memory_set_dirty_range(ram_addr, size,
1983 DIRTY_CLIENTS_NOCODE);
bellardf23db162005-08-21 19:12:28 +00001984 /* we remove the notdirty callback only if the code has been
1985 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001986 if (!cpu_physical_memory_is_clean(ram_addr)) {
Peter Crosthwaitebcae01e2015-09-10 22:39:42 -07001987 tlb_set_dirty(current_cpu, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001988 }
bellard1ccde1c2004-02-06 19:46:14 +00001989}
1990
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001991static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1992 unsigned size, bool is_write)
1993{
1994 return is_write;
1995}
1996
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001997static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001998 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001999 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002000 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00002001};
2002
pbrook0f459d12008-06-09 00:20:13 +00002003/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002004static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002005{
Andreas Färber93afead2013-08-26 03:41:01 +02002006 CPUState *cpu = current_cpu;
2007 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00002008 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00002009 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002010 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002011 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002012
Andreas Färberff4700b2013-08-26 18:23:18 +02002013 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002014 /* We re-entered the check after replacing the TB. Now raise
2015 * the debug interrupt so that is will trigger after the
2016 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002017 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002018 return;
2019 }
Andreas Färber93afead2013-08-26 03:41:01 +02002020 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02002021 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002022 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2023 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002024 if (flags == BP_MEM_READ) {
2025 wp->flags |= BP_WATCHPOINT_HIT_READ;
2026 } else {
2027 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2028 }
2029 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002030 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002031 if (!cpu->watchpoint_hit) {
2032 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02002033 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002034 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002035 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002036 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002037 } else {
2038 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02002039 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02002040 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00002041 }
aliguori06d55cc2008-11-18 20:24:06 +00002042 }
aliguori6e140f22008-11-18 20:37:55 +00002043 } else {
2044 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002045 }
2046 }
2047}
2048
pbrook6658ffb2007-03-16 23:58:11 +00002049/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2050 so these check for a hit then pass through to the normal out-of-line
2051 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002052static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2053 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002054{
Peter Maydell66b9b432015-04-26 16:49:24 +01002055 MemTxResult res;
2056 uint64_t data;
pbrook6658ffb2007-03-16 23:58:11 +00002057
Peter Maydell66b9b432015-04-26 16:49:24 +01002058 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002059 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002060 case 1:
Peter Maydell66b9b432015-04-26 16:49:24 +01002061 data = address_space_ldub(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002062 break;
2063 case 2:
Peter Maydell66b9b432015-04-26 16:49:24 +01002064 data = address_space_lduw(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002065 break;
2066 case 4:
Peter Maydell66b9b432015-04-26 16:49:24 +01002067 data = address_space_ldl(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002068 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002069 default: abort();
2070 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002071 *pdata = data;
2072 return res;
2073}
2074
2075static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2076 uint64_t val, unsigned size,
2077 MemTxAttrs attrs)
2078{
2079 MemTxResult res;
2080
2081 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2082 switch (size) {
2083 case 1:
2084 address_space_stb(&address_space_memory, addr, val, attrs, &res);
2085 break;
2086 case 2:
2087 address_space_stw(&address_space_memory, addr, val, attrs, &res);
2088 break;
2089 case 4:
2090 address_space_stl(&address_space_memory, addr, val, attrs, &res);
2091 break;
2092 default: abort();
2093 }
2094 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002095}
2096
Avi Kivity1ec9b902012-01-02 12:47:48 +02002097static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002098 .read_with_attrs = watch_mem_read,
2099 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002100 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00002101};
pbrook6658ffb2007-03-16 23:58:11 +00002102
Peter Maydellf25a49e2015-04-26 16:49:24 +01002103static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2104 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002105{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002106 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002107 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002108 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002109
blueswir1db7b5422007-05-26 17:36:03 +00002110#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002111 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002112 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002113#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01002114 res = address_space_read(subpage->as, addr + subpage->base,
2115 attrs, buf, len);
2116 if (res) {
2117 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002118 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002119 switch (len) {
2120 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002121 *data = ldub_p(buf);
2122 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002123 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002124 *data = lduw_p(buf);
2125 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002126 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002127 *data = ldl_p(buf);
2128 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002129 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002130 *data = ldq_p(buf);
2131 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002132 default:
2133 abort();
2134 }
blueswir1db7b5422007-05-26 17:36:03 +00002135}
2136
Peter Maydellf25a49e2015-04-26 16:49:24 +01002137static MemTxResult subpage_write(void *opaque, hwaddr addr,
2138 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002139{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002140 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002141 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002142
blueswir1db7b5422007-05-26 17:36:03 +00002143#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002144 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002145 " value %"PRIx64"\n",
2146 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002147#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002148 switch (len) {
2149 case 1:
2150 stb_p(buf, value);
2151 break;
2152 case 2:
2153 stw_p(buf, value);
2154 break;
2155 case 4:
2156 stl_p(buf, value);
2157 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002158 case 8:
2159 stq_p(buf, value);
2160 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002161 default:
2162 abort();
2163 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002164 return address_space_write(subpage->as, addr + subpage->base,
2165 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002166}
2167
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002168static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002169 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002170{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002171 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002172#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002173 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002174 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002175#endif
2176
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002177 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002178 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002179}
2180
Avi Kivity70c68e42012-01-02 12:32:48 +02002181static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002182 .read_with_attrs = subpage_read,
2183 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002184 .impl.min_access_size = 1,
2185 .impl.max_access_size = 8,
2186 .valid.min_access_size = 1,
2187 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002188 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002189 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002190};
2191
Anthony Liguoric227f092009-10-01 16:12:16 -05002192static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002193 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002194{
2195 int idx, eidx;
2196
2197 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2198 return -1;
2199 idx = SUBPAGE_IDX(start);
2200 eidx = SUBPAGE_IDX(end);
2201#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002202 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2203 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002204#endif
blueswir1db7b5422007-05-26 17:36:03 +00002205 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002206 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002207 }
2208
2209 return 0;
2210}
2211
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002212static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002213{
Anthony Liguoric227f092009-10-01 16:12:16 -05002214 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002215
Anthony Liguori7267c092011-08-20 22:09:37 -05002216 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002217
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002218 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002219 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002220 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002221 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002222 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002223#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002224 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2225 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002226#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002227 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002228
2229 return mmio;
2230}
2231
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002232static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2233 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002234{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002235 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002236 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002237 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002238 .mr = mr,
2239 .offset_within_address_space = 0,
2240 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002241 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002242 };
2243
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002244 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002245}
2246
Peter Maydella54c87b2016-01-21 14:15:05 +00002247MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002248{
Peter Maydella54c87b2016-01-21 14:15:05 +00002249 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2250 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002251 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002252 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002253
2254 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002255}
2256
Avi Kivitye9179ce2009-06-14 11:38:52 +03002257static void io_mem_init(void)
2258{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002259 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002260 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002261 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002262 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002263 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002264 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002265 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002266}
2267
Avi Kivityac1970f2012-10-03 16:22:53 +02002268static void mem_begin(MemoryListener *listener)
2269{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002270 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002271 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2272 uint16_t n;
2273
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002274 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002275 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002276 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002277 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002278 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002279 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002280 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002281 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002282
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002283 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002284 d->as = as;
2285 as->next_dispatch = d;
2286}
2287
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002288static void address_space_dispatch_free(AddressSpaceDispatch *d)
2289{
2290 phys_sections_free(&d->map);
2291 g_free(d);
2292}
2293
Paolo Bonzini00752702013-05-29 12:13:54 +02002294static void mem_commit(MemoryListener *listener)
2295{
2296 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002297 AddressSpaceDispatch *cur = as->dispatch;
2298 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002299
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002300 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002301
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002302 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002303 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002304 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002305 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002306}
2307
Avi Kivity1d711482012-10-02 18:54:45 +02002308static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002309{
Peter Maydell32857f42015-10-01 15:29:50 +01002310 CPUAddressSpace *cpuas;
2311 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002312
2313 /* since each CPU stores ram addresses in its TLB cache, we must
2314 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002315 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2316 cpu_reloading_memory_map();
2317 /* The CPU and TLB are protected by the iothread lock.
2318 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2319 * may have split the RCU critical section.
2320 */
2321 d = atomic_rcu_read(&cpuas->as->dispatch);
2322 cpuas->memory_dispatch = d;
2323 tlb_flush(cpuas->cpu, 1);
Avi Kivity50c1e142012-02-08 21:36:02 +02002324}
2325
Avi Kivityac1970f2012-10-03 16:22:53 +02002326void address_space_init_dispatch(AddressSpace *as)
2327{
Paolo Bonzini00752702013-05-29 12:13:54 +02002328 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002329 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002330 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002331 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002332 .region_add = mem_add,
2333 .region_nop = mem_add,
2334 .priority = 0,
2335 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002336 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002337}
2338
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002339void address_space_unregister(AddressSpace *as)
2340{
2341 memory_listener_unregister(&as->dispatch_listener);
2342}
2343
Avi Kivity83f3c252012-10-07 12:59:55 +02002344void address_space_destroy_dispatch(AddressSpace *as)
2345{
2346 AddressSpaceDispatch *d = as->dispatch;
2347
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002348 atomic_rcu_set(&as->dispatch, NULL);
2349 if (d) {
2350 call_rcu(d, address_space_dispatch_free, rcu);
2351 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002352}
2353
Avi Kivity62152b82011-07-26 14:26:14 +03002354static void memory_map_init(void)
2355{
Anthony Liguori7267c092011-08-20 22:09:37 -05002356 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002357
Paolo Bonzini57271d62013-11-07 17:14:37 +01002358 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002359 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002360
Anthony Liguori7267c092011-08-20 22:09:37 -05002361 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002362 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2363 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002364 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002365}
2366
2367MemoryRegion *get_system_memory(void)
2368{
2369 return system_memory;
2370}
2371
Avi Kivity309cb472011-08-08 16:09:03 +03002372MemoryRegion *get_system_io(void)
2373{
2374 return system_io;
2375}
2376
pbrooke2eef172008-06-08 01:09:01 +00002377#endif /* !defined(CONFIG_USER_ONLY) */
2378
bellard13eb76e2004-01-24 15:23:36 +00002379/* physical memory access (slow version, mainly for debug) */
2380#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002381int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002382 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002383{
2384 int l, flags;
2385 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002386 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002387
2388 while (len > 0) {
2389 page = addr & TARGET_PAGE_MASK;
2390 l = (page + TARGET_PAGE_SIZE) - addr;
2391 if (l > len)
2392 l = len;
2393 flags = page_get_flags(page);
2394 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002395 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002396 if (is_write) {
2397 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002398 return -1;
bellard579a97f2007-11-11 14:26:47 +00002399 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002400 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002401 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002402 memcpy(p, buf, l);
2403 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002404 } else {
2405 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002406 return -1;
bellard579a97f2007-11-11 14:26:47 +00002407 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002408 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002409 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002410 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002411 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002412 }
2413 len -= l;
2414 buf += l;
2415 addr += l;
2416 }
Paul Brooka68fe892010-03-01 00:08:59 +00002417 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002418}
bellard8df1cd02005-01-28 22:37:22 +00002419
bellard13eb76e2004-01-24 15:23:36 +00002420#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002421
Paolo Bonzini845b6212015-03-23 11:45:53 +01002422static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002423 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002424{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002425 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
2426 /* No early return if dirty_log_mask is or becomes 0, because
2427 * cpu_physical_memory_set_dirty_range will still call
2428 * xen_modified_memory.
2429 */
2430 if (dirty_log_mask) {
2431 dirty_log_mask =
2432 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002433 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002434 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
2435 tb_invalidate_phys_range(addr, addr + length);
2436 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2437 }
2438 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002439}
2440
Richard Henderson23326162013-07-08 14:55:59 -07002441static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002442{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002443 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002444
2445 /* Regions are assumed to support 1-4 byte accesses unless
2446 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002447 if (access_size_max == 0) {
2448 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002449 }
Richard Henderson23326162013-07-08 14:55:59 -07002450
2451 /* Bound the maximum access by the alignment of the address. */
2452 if (!mr->ops->impl.unaligned) {
2453 unsigned align_size_max = addr & -addr;
2454 if (align_size_max != 0 && align_size_max < access_size_max) {
2455 access_size_max = align_size_max;
2456 }
2457 }
2458
2459 /* Don't attempt accesses larger than the maximum. */
2460 if (l > access_size_max) {
2461 l = access_size_max;
2462 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01002463 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07002464
2465 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002466}
2467
Jan Kiszka4840f102015-06-18 18:47:22 +02002468static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02002469{
Jan Kiszka4840f102015-06-18 18:47:22 +02002470 bool unlocked = !qemu_mutex_iothread_locked();
2471 bool release_lock = false;
2472
2473 if (unlocked && mr->global_locking) {
2474 qemu_mutex_lock_iothread();
2475 unlocked = false;
2476 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002477 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002478 if (mr->flush_coalesced_mmio) {
2479 if (unlocked) {
2480 qemu_mutex_lock_iothread();
2481 }
2482 qemu_flush_coalesced_mmio_buffer();
2483 if (unlocked) {
2484 qemu_mutex_unlock_iothread();
2485 }
2486 }
2487
2488 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002489}
2490
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002491/* Called within RCU critical section. */
2492static MemTxResult address_space_write_continue(AddressSpace *as, hwaddr addr,
2493 MemTxAttrs attrs,
2494 const uint8_t *buf,
2495 int len, hwaddr addr1,
2496 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00002497{
bellard13eb76e2004-01-24 15:23:36 +00002498 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002499 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01002500 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02002501 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00002502
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002503 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002504 if (!memory_access_is_direct(mr, true)) {
2505 release_lock |= prepare_mmio_access(mr);
2506 l = memory_access_size(mr, l, addr1);
2507 /* XXX: could force current_cpu to NULL to avoid
2508 potential bugs */
2509 switch (l) {
2510 case 8:
2511 /* 64 bit write access */
2512 val = ldq_p(buf);
2513 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2514 attrs);
2515 break;
2516 case 4:
2517 /* 32 bit write access */
2518 val = ldl_p(buf);
2519 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2520 attrs);
2521 break;
2522 case 2:
2523 /* 16 bit write access */
2524 val = lduw_p(buf);
2525 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2526 attrs);
2527 break;
2528 case 1:
2529 /* 8 bit write access */
2530 val = ldub_p(buf);
2531 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2532 attrs);
2533 break;
2534 default:
2535 abort();
bellard13eb76e2004-01-24 15:23:36 +00002536 }
2537 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002538 addr1 += memory_region_get_ram_addr(mr);
2539 /* RAM case */
2540 ptr = qemu_get_ram_ptr(addr1);
2541 memcpy(ptr, buf, l);
2542 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002543 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002544
2545 if (release_lock) {
2546 qemu_mutex_unlock_iothread();
2547 release_lock = false;
2548 }
2549
bellard13eb76e2004-01-24 15:23:36 +00002550 len -= l;
2551 buf += l;
2552 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002553
2554 if (!len) {
2555 break;
2556 }
2557
2558 l = len;
2559 mr = address_space_translate(as, addr, &addr1, &l, true);
bellard13eb76e2004-01-24 15:23:36 +00002560 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002561
Peter Maydell3b643492015-04-26 16:49:23 +01002562 return result;
bellard13eb76e2004-01-24 15:23:36 +00002563}
bellard8df1cd02005-01-28 22:37:22 +00002564
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002565MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2566 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002567{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002568 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002569 hwaddr addr1;
2570 MemoryRegion *mr;
2571 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002572
2573 if (len > 0) {
2574 rcu_read_lock();
2575 l = len;
2576 mr = address_space_translate(as, addr, &addr1, &l, true);
2577 result = address_space_write_continue(as, addr, attrs, buf, len,
2578 addr1, l, mr);
2579 rcu_read_unlock();
2580 }
2581
2582 return result;
2583}
2584
2585/* Called within RCU critical section. */
2586MemTxResult address_space_read_continue(AddressSpace *as, hwaddr addr,
2587 MemTxAttrs attrs, uint8_t *buf,
2588 int len, hwaddr addr1, hwaddr l,
2589 MemoryRegion *mr)
2590{
2591 uint8_t *ptr;
2592 uint64_t val;
2593 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002594 bool release_lock = false;
2595
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002596 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002597 if (!memory_access_is_direct(mr, false)) {
2598 /* I/O case */
2599 release_lock |= prepare_mmio_access(mr);
2600 l = memory_access_size(mr, l, addr1);
2601 switch (l) {
2602 case 8:
2603 /* 64 bit read access */
2604 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2605 attrs);
2606 stq_p(buf, val);
2607 break;
2608 case 4:
2609 /* 32 bit read access */
2610 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2611 attrs);
2612 stl_p(buf, val);
2613 break;
2614 case 2:
2615 /* 16 bit read access */
2616 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2617 attrs);
2618 stw_p(buf, val);
2619 break;
2620 case 1:
2621 /* 8 bit read access */
2622 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2623 attrs);
2624 stb_p(buf, val);
2625 break;
2626 default:
2627 abort();
2628 }
2629 } else {
2630 /* RAM case */
2631 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
2632 memcpy(buf, ptr, l);
2633 }
2634
2635 if (release_lock) {
2636 qemu_mutex_unlock_iothread();
2637 release_lock = false;
2638 }
2639
2640 len -= l;
2641 buf += l;
2642 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002643
2644 if (!len) {
2645 break;
2646 }
2647
2648 l = len;
2649 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002650 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002651
2652 return result;
2653}
2654
Paolo Bonzini3cc8f882015-12-09 10:34:13 +01002655MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
2656 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002657{
2658 hwaddr l;
2659 hwaddr addr1;
2660 MemoryRegion *mr;
2661 MemTxResult result = MEMTX_OK;
2662
2663 if (len > 0) {
2664 rcu_read_lock();
2665 l = len;
2666 mr = address_space_translate(as, addr, &addr1, &l, false);
2667 result = address_space_read_continue(as, addr, attrs, buf, len,
2668 addr1, l, mr);
2669 rcu_read_unlock();
2670 }
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002671
2672 return result;
Avi Kivityac1970f2012-10-03 16:22:53 +02002673}
2674
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002675MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2676 uint8_t *buf, int len, bool is_write)
2677{
2678 if (is_write) {
2679 return address_space_write(as, addr, attrs, (uint8_t *)buf, len);
2680 } else {
2681 return address_space_read(as, addr, attrs, (uint8_t *)buf, len);
2682 }
2683}
Avi Kivityac1970f2012-10-03 16:22:53 +02002684
Avi Kivitya8170e52012-10-23 12:30:10 +02002685void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002686 int len, int is_write)
2687{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002688 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2689 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002690}
2691
Alexander Graf582b55a2013-12-11 14:17:44 +01002692enum write_rom_type {
2693 WRITE_DATA,
2694 FLUSH_CACHE,
2695};
2696
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002697static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002698 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002699{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002700 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002701 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002702 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002703 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002704
Paolo Bonzini41063e12015-03-18 14:21:43 +01002705 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002706 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002707 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002708 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002709
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002710 if (!(memory_region_is_ram(mr) ||
2711 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02002712 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002713 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002714 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002715 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002716 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002717 switch (type) {
2718 case WRITE_DATA:
2719 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002720 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002721 break;
2722 case FLUSH_CACHE:
2723 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2724 break;
2725 }
bellardd0ecd2a2006-04-23 17:14:48 +00002726 }
2727 len -= l;
2728 buf += l;
2729 addr += l;
2730 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002731 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002732}
2733
Alexander Graf582b55a2013-12-11 14:17:44 +01002734/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002735void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002736 const uint8_t *buf, int len)
2737{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002738 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002739}
2740
2741void cpu_flush_icache_range(hwaddr start, int len)
2742{
2743 /*
2744 * This function should do the same thing as an icache flush that was
2745 * triggered from within the guest. For TCG we are always cache coherent,
2746 * so there is no need to flush anything. For KVM / Xen we need to flush
2747 * the host's instruction cache at least.
2748 */
2749 if (tcg_enabled()) {
2750 return;
2751 }
2752
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002753 cpu_physical_memory_write_rom_internal(&address_space_memory,
2754 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002755}
2756
aliguori6d16c2f2009-01-22 16:59:11 +00002757typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002758 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002759 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002760 hwaddr addr;
2761 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002762 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002763} BounceBuffer;
2764
2765static BounceBuffer bounce;
2766
aliguoriba223c22009-01-22 16:59:16 +00002767typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002768 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002769 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002770} MapClient;
2771
Fam Zheng38e047b2015-03-16 17:03:35 +08002772QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002773static QLIST_HEAD(map_client_list, MapClient) map_client_list
2774 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002775
Fam Zhenge95205e2015-03-16 17:03:37 +08002776static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002777{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002778 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002779 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002780}
2781
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002782static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002783{
2784 MapClient *client;
2785
Blue Swirl72cf2d42009-09-12 07:36:22 +00002786 while (!QLIST_EMPTY(&map_client_list)) {
2787 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002788 qemu_bh_schedule(client->bh);
2789 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002790 }
2791}
2792
Fam Zhenge95205e2015-03-16 17:03:37 +08002793void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002794{
2795 MapClient *client = g_malloc(sizeof(*client));
2796
Fam Zheng38e047b2015-03-16 17:03:35 +08002797 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002798 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002799 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002800 if (!atomic_read(&bounce.in_use)) {
2801 cpu_notify_map_clients_locked();
2802 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002803 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002804}
2805
Fam Zheng38e047b2015-03-16 17:03:35 +08002806void cpu_exec_init_all(void)
2807{
2808 qemu_mutex_init(&ram_list.mutex);
Fam Zheng38e047b2015-03-16 17:03:35 +08002809 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01002810 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08002811 qemu_mutex_init(&map_client_list_lock);
2812}
2813
Fam Zhenge95205e2015-03-16 17:03:37 +08002814void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002815{
Fam Zhenge95205e2015-03-16 17:03:37 +08002816 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002817
Fam Zhenge95205e2015-03-16 17:03:37 +08002818 qemu_mutex_lock(&map_client_list_lock);
2819 QLIST_FOREACH(client, &map_client_list, link) {
2820 if (client->bh == bh) {
2821 cpu_unregister_map_client_do(client);
2822 break;
2823 }
2824 }
2825 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002826}
2827
2828static void cpu_notify_map_clients(void)
2829{
Fam Zheng38e047b2015-03-16 17:03:35 +08002830 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002831 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002832 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002833}
2834
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002835bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2836{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002837 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002838 hwaddr l, xlat;
2839
Paolo Bonzini41063e12015-03-18 14:21:43 +01002840 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002841 while (len > 0) {
2842 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002843 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2844 if (!memory_access_is_direct(mr, is_write)) {
2845 l = memory_access_size(mr, l, addr);
2846 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002847 return false;
2848 }
2849 }
2850
2851 len -= l;
2852 addr += l;
2853 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002854 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002855 return true;
2856}
2857
aliguori6d16c2f2009-01-22 16:59:11 +00002858/* Map a physical memory region into a host virtual address.
2859 * May map a subset of the requested range, given by and returned in *plen.
2860 * May return NULL if resources needed to perform the mapping are exhausted.
2861 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002862 * Use cpu_register_map_client() to know when retrying the map operation is
2863 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002864 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002865void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002866 hwaddr addr,
2867 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002868 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002869{
Avi Kivitya8170e52012-10-23 12:30:10 +02002870 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002871 hwaddr done = 0;
2872 hwaddr l, xlat, base;
2873 MemoryRegion *mr, *this_mr;
2874 ram_addr_t raddr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002875 void *ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002876
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002877 if (len == 0) {
2878 return NULL;
2879 }
aliguori6d16c2f2009-01-22 16:59:11 +00002880
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002881 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002882 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002883 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002884
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002885 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002886 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002887 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002888 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002889 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002890 /* Avoid unbounded allocations */
2891 l = MIN(l, TARGET_PAGE_SIZE);
2892 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002893 bounce.addr = addr;
2894 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002895
2896 memory_region_ref(mr);
2897 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002898 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002899 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2900 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002901 }
aliguori6d16c2f2009-01-22 16:59:11 +00002902
Paolo Bonzini41063e12015-03-18 14:21:43 +01002903 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002904 *plen = l;
2905 return bounce.buffer;
2906 }
2907
2908 base = xlat;
2909 raddr = memory_region_get_ram_addr(mr);
2910
2911 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002912 len -= l;
2913 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002914 done += l;
2915 if (len == 0) {
2916 break;
2917 }
2918
2919 l = len;
2920 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2921 if (this_mr != mr || xlat != base + done) {
2922 break;
2923 }
aliguori6d16c2f2009-01-22 16:59:11 +00002924 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002925
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002926 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002927 *plen = done;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002928 ptr = qemu_ram_ptr_length(raddr + base, plen);
2929 rcu_read_unlock();
2930
2931 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002932}
2933
Avi Kivityac1970f2012-10-03 16:22:53 +02002934/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002935 * Will also mark the memory as dirty if is_write == 1. access_len gives
2936 * the amount of memory that was actually read or written by the caller.
2937 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002938void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2939 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002940{
2941 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002942 MemoryRegion *mr;
2943 ram_addr_t addr1;
2944
2945 mr = qemu_ram_addr_from_host(buffer, &addr1);
2946 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002947 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01002948 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002949 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002950 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002951 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002952 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002953 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002954 return;
2955 }
2956 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002957 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
2958 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002959 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002960 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002961 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002962 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002963 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00002964 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002965}
bellardd0ecd2a2006-04-23 17:14:48 +00002966
Avi Kivitya8170e52012-10-23 12:30:10 +02002967void *cpu_physical_memory_map(hwaddr addr,
2968 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002969 int is_write)
2970{
2971 return address_space_map(&address_space_memory, addr, plen, is_write);
2972}
2973
Avi Kivitya8170e52012-10-23 12:30:10 +02002974void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2975 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002976{
2977 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2978}
2979
bellard8df1cd02005-01-28 22:37:22 +00002980/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002981static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
2982 MemTxAttrs attrs,
2983 MemTxResult *result,
2984 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002985{
bellard8df1cd02005-01-28 22:37:22 +00002986 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002987 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002988 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002989 hwaddr l = 4;
2990 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002991 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02002992 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00002993
Paolo Bonzini41063e12015-03-18 14:21:43 +01002994 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002995 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002996 if (l < 4 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02002997 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02002998
bellard8df1cd02005-01-28 22:37:22 +00002999 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003000 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003001#if defined(TARGET_WORDS_BIGENDIAN)
3002 if (endian == DEVICE_LITTLE_ENDIAN) {
3003 val = bswap32(val);
3004 }
3005#else
3006 if (endian == DEVICE_BIG_ENDIAN) {
3007 val = bswap32(val);
3008 }
3009#endif
bellard8df1cd02005-01-28 22:37:22 +00003010 } else {
3011 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003012 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003013 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003014 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003015 switch (endian) {
3016 case DEVICE_LITTLE_ENDIAN:
3017 val = ldl_le_p(ptr);
3018 break;
3019 case DEVICE_BIG_ENDIAN:
3020 val = ldl_be_p(ptr);
3021 break;
3022 default:
3023 val = ldl_p(ptr);
3024 break;
3025 }
Peter Maydell50013112015-04-26 16:49:24 +01003026 r = MEMTX_OK;
3027 }
3028 if (result) {
3029 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003030 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003031 if (release_lock) {
3032 qemu_mutex_unlock_iothread();
3033 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003034 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003035 return val;
3036}
3037
Peter Maydell50013112015-04-26 16:49:24 +01003038uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
3039 MemTxAttrs attrs, MemTxResult *result)
3040{
3041 return address_space_ldl_internal(as, addr, attrs, result,
3042 DEVICE_NATIVE_ENDIAN);
3043}
3044
3045uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
3046 MemTxAttrs attrs, MemTxResult *result)
3047{
3048 return address_space_ldl_internal(as, addr, attrs, result,
3049 DEVICE_LITTLE_ENDIAN);
3050}
3051
3052uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
3053 MemTxAttrs attrs, MemTxResult *result)
3054{
3055 return address_space_ldl_internal(as, addr, attrs, result,
3056 DEVICE_BIG_ENDIAN);
3057}
3058
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003059uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003060{
Peter Maydell50013112015-04-26 16:49:24 +01003061 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003062}
3063
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003064uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003065{
Peter Maydell50013112015-04-26 16:49:24 +01003066 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003067}
3068
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003069uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003070{
Peter Maydell50013112015-04-26 16:49:24 +01003071 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003072}
3073
bellard84b7b8e2005-11-28 21:19:04 +00003074/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003075static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
3076 MemTxAttrs attrs,
3077 MemTxResult *result,
3078 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003079{
bellard84b7b8e2005-11-28 21:19:04 +00003080 uint8_t *ptr;
3081 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003082 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003083 hwaddr l = 8;
3084 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003085 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003086 bool release_lock = false;
bellard84b7b8e2005-11-28 21:19:04 +00003087
Paolo Bonzini41063e12015-03-18 14:21:43 +01003088 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003089 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003090 false);
3091 if (l < 8 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003092 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003093
bellard84b7b8e2005-11-28 21:19:04 +00003094 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003095 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02003096#if defined(TARGET_WORDS_BIGENDIAN)
3097 if (endian == DEVICE_LITTLE_ENDIAN) {
3098 val = bswap64(val);
3099 }
3100#else
3101 if (endian == DEVICE_BIG_ENDIAN) {
3102 val = bswap64(val);
3103 }
3104#endif
bellard84b7b8e2005-11-28 21:19:04 +00003105 } else {
3106 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003107 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003108 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003109 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003110 switch (endian) {
3111 case DEVICE_LITTLE_ENDIAN:
3112 val = ldq_le_p(ptr);
3113 break;
3114 case DEVICE_BIG_ENDIAN:
3115 val = ldq_be_p(ptr);
3116 break;
3117 default:
3118 val = ldq_p(ptr);
3119 break;
3120 }
Peter Maydell50013112015-04-26 16:49:24 +01003121 r = MEMTX_OK;
3122 }
3123 if (result) {
3124 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00003125 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003126 if (release_lock) {
3127 qemu_mutex_unlock_iothread();
3128 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003129 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00003130 return val;
3131}
3132
Peter Maydell50013112015-04-26 16:49:24 +01003133uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
3134 MemTxAttrs attrs, MemTxResult *result)
3135{
3136 return address_space_ldq_internal(as, addr, attrs, result,
3137 DEVICE_NATIVE_ENDIAN);
3138}
3139
3140uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
3141 MemTxAttrs attrs, MemTxResult *result)
3142{
3143 return address_space_ldq_internal(as, addr, attrs, result,
3144 DEVICE_LITTLE_ENDIAN);
3145}
3146
3147uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
3148 MemTxAttrs attrs, MemTxResult *result)
3149{
3150 return address_space_ldq_internal(as, addr, attrs, result,
3151 DEVICE_BIG_ENDIAN);
3152}
3153
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003154uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003155{
Peter Maydell50013112015-04-26 16:49:24 +01003156 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003157}
3158
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003159uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003160{
Peter Maydell50013112015-04-26 16:49:24 +01003161 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003162}
3163
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003164uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003165{
Peter Maydell50013112015-04-26 16:49:24 +01003166 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003167}
3168
bellardaab33092005-10-30 20:48:42 +00003169/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003170uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
3171 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003172{
3173 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01003174 MemTxResult r;
3175
3176 r = address_space_rw(as, addr, attrs, &val, 1, 0);
3177 if (result) {
3178 *result = r;
3179 }
bellardaab33092005-10-30 20:48:42 +00003180 return val;
3181}
3182
Peter Maydell50013112015-04-26 16:49:24 +01003183uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
3184{
3185 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
3186}
3187
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003188/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003189static inline uint32_t address_space_lduw_internal(AddressSpace *as,
3190 hwaddr addr,
3191 MemTxAttrs attrs,
3192 MemTxResult *result,
3193 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003194{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003195 uint8_t *ptr;
3196 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003197 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003198 hwaddr l = 2;
3199 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003200 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003201 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003202
Paolo Bonzini41063e12015-03-18 14:21:43 +01003203 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003204 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003205 false);
3206 if (l < 2 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003207 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003208
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003209 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003210 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003211#if defined(TARGET_WORDS_BIGENDIAN)
3212 if (endian == DEVICE_LITTLE_ENDIAN) {
3213 val = bswap16(val);
3214 }
3215#else
3216 if (endian == DEVICE_BIG_ENDIAN) {
3217 val = bswap16(val);
3218 }
3219#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003220 } else {
3221 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003222 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003223 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003224 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003225 switch (endian) {
3226 case DEVICE_LITTLE_ENDIAN:
3227 val = lduw_le_p(ptr);
3228 break;
3229 case DEVICE_BIG_ENDIAN:
3230 val = lduw_be_p(ptr);
3231 break;
3232 default:
3233 val = lduw_p(ptr);
3234 break;
3235 }
Peter Maydell50013112015-04-26 16:49:24 +01003236 r = MEMTX_OK;
3237 }
3238 if (result) {
3239 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003240 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003241 if (release_lock) {
3242 qemu_mutex_unlock_iothread();
3243 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003244 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003245 return val;
bellardaab33092005-10-30 20:48:42 +00003246}
3247
Peter Maydell50013112015-04-26 16:49:24 +01003248uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
3249 MemTxAttrs attrs, MemTxResult *result)
3250{
3251 return address_space_lduw_internal(as, addr, attrs, result,
3252 DEVICE_NATIVE_ENDIAN);
3253}
3254
3255uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
3256 MemTxAttrs attrs, MemTxResult *result)
3257{
3258 return address_space_lduw_internal(as, addr, attrs, result,
3259 DEVICE_LITTLE_ENDIAN);
3260}
3261
3262uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
3263 MemTxAttrs attrs, MemTxResult *result)
3264{
3265 return address_space_lduw_internal(as, addr, attrs, result,
3266 DEVICE_BIG_ENDIAN);
3267}
3268
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003269uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003270{
Peter Maydell50013112015-04-26 16:49:24 +01003271 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003272}
3273
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003274uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003275{
Peter Maydell50013112015-04-26 16:49:24 +01003276 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003277}
3278
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003279uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003280{
Peter Maydell50013112015-04-26 16:49:24 +01003281 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003282}
3283
bellard8df1cd02005-01-28 22:37:22 +00003284/* warning: addr must be aligned. The ram page is not masked as dirty
3285 and the code inside is not invalidated. It is useful if the dirty
3286 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01003287void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
3288 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00003289{
bellard8df1cd02005-01-28 22:37:22 +00003290 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003291 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003292 hwaddr l = 4;
3293 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003294 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003295 uint8_t dirty_log_mask;
Jan Kiszka4840f102015-06-18 18:47:22 +02003296 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003297
Paolo Bonzini41063e12015-03-18 14:21:43 +01003298 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003299 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003300 true);
3301 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003302 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003303
Peter Maydell50013112015-04-26 16:49:24 +01003304 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003305 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003306 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003307 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003308 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003309
Paolo Bonzini845b6212015-03-23 11:45:53 +01003310 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3311 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
Paolo Bonzini58d27072015-03-23 11:56:01 +01003312 cpu_physical_memory_set_dirty_range(addr1, 4, dirty_log_mask);
Peter Maydell50013112015-04-26 16:49:24 +01003313 r = MEMTX_OK;
3314 }
3315 if (result) {
3316 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003317 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003318 if (release_lock) {
3319 qemu_mutex_unlock_iothread();
3320 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003321 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003322}
3323
Peter Maydell50013112015-04-26 16:49:24 +01003324void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3325{
3326 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3327}
3328
bellard8df1cd02005-01-28 22:37:22 +00003329/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003330static inline void address_space_stl_internal(AddressSpace *as,
3331 hwaddr addr, uint32_t val,
3332 MemTxAttrs attrs,
3333 MemTxResult *result,
3334 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003335{
bellard8df1cd02005-01-28 22:37:22 +00003336 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003337 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003338 hwaddr l = 4;
3339 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003340 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003341 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003342
Paolo Bonzini41063e12015-03-18 14:21:43 +01003343 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003344 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003345 true);
3346 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003347 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003348
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003349#if defined(TARGET_WORDS_BIGENDIAN)
3350 if (endian == DEVICE_LITTLE_ENDIAN) {
3351 val = bswap32(val);
3352 }
3353#else
3354 if (endian == DEVICE_BIG_ENDIAN) {
3355 val = bswap32(val);
3356 }
3357#endif
Peter Maydell50013112015-04-26 16:49:24 +01003358 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003359 } else {
bellard8df1cd02005-01-28 22:37:22 +00003360 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003361 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003362 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003363 switch (endian) {
3364 case DEVICE_LITTLE_ENDIAN:
3365 stl_le_p(ptr, val);
3366 break;
3367 case DEVICE_BIG_ENDIAN:
3368 stl_be_p(ptr, val);
3369 break;
3370 default:
3371 stl_p(ptr, val);
3372 break;
3373 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003374 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003375 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003376 }
Peter Maydell50013112015-04-26 16:49:24 +01003377 if (result) {
3378 *result = r;
3379 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003380 if (release_lock) {
3381 qemu_mutex_unlock_iothread();
3382 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003383 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003384}
3385
3386void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3387 MemTxAttrs attrs, MemTxResult *result)
3388{
3389 address_space_stl_internal(as, addr, val, attrs, result,
3390 DEVICE_NATIVE_ENDIAN);
3391}
3392
3393void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3394 MemTxAttrs attrs, MemTxResult *result)
3395{
3396 address_space_stl_internal(as, addr, val, attrs, result,
3397 DEVICE_LITTLE_ENDIAN);
3398}
3399
3400void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3401 MemTxAttrs attrs, MemTxResult *result)
3402{
3403 address_space_stl_internal(as, addr, val, attrs, result,
3404 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003405}
3406
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003407void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003408{
Peter Maydell50013112015-04-26 16:49:24 +01003409 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003410}
3411
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003412void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003413{
Peter Maydell50013112015-04-26 16:49:24 +01003414 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003415}
3416
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003417void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003418{
Peter Maydell50013112015-04-26 16:49:24 +01003419 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003420}
3421
bellardaab33092005-10-30 20:48:42 +00003422/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003423void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3424 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003425{
3426 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003427 MemTxResult r;
3428
3429 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3430 if (result) {
3431 *result = r;
3432 }
3433}
3434
3435void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3436{
3437 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003438}
3439
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003440/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003441static inline void address_space_stw_internal(AddressSpace *as,
3442 hwaddr addr, uint32_t val,
3443 MemTxAttrs attrs,
3444 MemTxResult *result,
3445 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003446{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003447 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003448 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003449 hwaddr l = 2;
3450 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003451 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003452 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003453
Paolo Bonzini41063e12015-03-18 14:21:43 +01003454 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003455 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003456 if (l < 2 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003457 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003458
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003459#if defined(TARGET_WORDS_BIGENDIAN)
3460 if (endian == DEVICE_LITTLE_ENDIAN) {
3461 val = bswap16(val);
3462 }
3463#else
3464 if (endian == DEVICE_BIG_ENDIAN) {
3465 val = bswap16(val);
3466 }
3467#endif
Peter Maydell50013112015-04-26 16:49:24 +01003468 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003469 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003470 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003471 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003472 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003473 switch (endian) {
3474 case DEVICE_LITTLE_ENDIAN:
3475 stw_le_p(ptr, val);
3476 break;
3477 case DEVICE_BIG_ENDIAN:
3478 stw_be_p(ptr, val);
3479 break;
3480 default:
3481 stw_p(ptr, val);
3482 break;
3483 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003484 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003485 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003486 }
Peter Maydell50013112015-04-26 16:49:24 +01003487 if (result) {
3488 *result = r;
3489 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003490 if (release_lock) {
3491 qemu_mutex_unlock_iothread();
3492 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003493 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003494}
3495
3496void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3497 MemTxAttrs attrs, MemTxResult *result)
3498{
3499 address_space_stw_internal(as, addr, val, attrs, result,
3500 DEVICE_NATIVE_ENDIAN);
3501}
3502
3503void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3504 MemTxAttrs attrs, MemTxResult *result)
3505{
3506 address_space_stw_internal(as, addr, val, attrs, result,
3507 DEVICE_LITTLE_ENDIAN);
3508}
3509
3510void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3511 MemTxAttrs attrs, MemTxResult *result)
3512{
3513 address_space_stw_internal(as, addr, val, attrs, result,
3514 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003515}
3516
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003517void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003518{
Peter Maydell50013112015-04-26 16:49:24 +01003519 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003520}
3521
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003522void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003523{
Peter Maydell50013112015-04-26 16:49:24 +01003524 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003525}
3526
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003527void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003528{
Peter Maydell50013112015-04-26 16:49:24 +01003529 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003530}
3531
bellardaab33092005-10-30 20:48:42 +00003532/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003533void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3534 MemTxAttrs attrs, MemTxResult *result)
3535{
3536 MemTxResult r;
3537 val = tswap64(val);
3538 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3539 if (result) {
3540 *result = r;
3541 }
3542}
3543
3544void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3545 MemTxAttrs attrs, MemTxResult *result)
3546{
3547 MemTxResult r;
3548 val = cpu_to_le64(val);
3549 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3550 if (result) {
3551 *result = r;
3552 }
3553}
3554void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3555 MemTxAttrs attrs, MemTxResult *result)
3556{
3557 MemTxResult r;
3558 val = cpu_to_be64(val);
3559 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3560 if (result) {
3561 *result = r;
3562 }
3563}
3564
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003565void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003566{
Peter Maydell50013112015-04-26 16:49:24 +01003567 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003568}
3569
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003570void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003571{
Peter Maydell50013112015-04-26 16:49:24 +01003572 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003573}
3574
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003575void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003576{
Peter Maydell50013112015-04-26 16:49:24 +01003577 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003578}
3579
aliguori5e2972f2009-03-28 17:51:36 +00003580/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003581int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003582 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003583{
3584 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003585 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003586 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003587
3588 while (len > 0) {
3589 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02003590 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00003591 /* if no physical page mapped, return an error */
3592 if (phys_addr == -1)
3593 return -1;
3594 l = (page + TARGET_PAGE_SIZE) - addr;
3595 if (l > len)
3596 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003597 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003598 if (is_write) {
3599 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
3600 } else {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003601 address_space_rw(cpu->as, phys_addr, MEMTXATTRS_UNSPECIFIED,
3602 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003603 }
bellard13eb76e2004-01-24 15:23:36 +00003604 len -= l;
3605 buf += l;
3606 addr += l;
3607 }
3608 return 0;
3609}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003610
3611/*
3612 * Allows code that needs to deal with migration bitmaps etc to still be built
3613 * target independent.
3614 */
3615size_t qemu_target_page_bits(void)
3616{
3617 return TARGET_PAGE_BITS;
3618}
3619
Paul Brooka68fe892010-03-01 00:08:59 +00003620#endif
bellard13eb76e2004-01-24 15:23:36 +00003621
Blue Swirl8e4a4242013-01-06 18:30:17 +00003622/*
3623 * A helper function for the _utterly broken_ virtio device model to find out if
3624 * it's running on a big endian machine. Don't do this at home kids!
3625 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003626bool target_words_bigendian(void);
3627bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003628{
3629#if defined(TARGET_WORDS_BIGENDIAN)
3630 return true;
3631#else
3632 return false;
3633#endif
3634}
3635
Wen Congyang76f35532012-05-07 12:04:18 +08003636#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003637bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003638{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003639 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003640 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003641 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003642
Paolo Bonzini41063e12015-03-18 14:21:43 +01003643 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003644 mr = address_space_translate(&address_space_memory,
3645 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003646
Paolo Bonzini41063e12015-03-18 14:21:43 +01003647 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3648 rcu_read_unlock();
3649 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003650}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003651
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003652int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003653{
3654 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003655 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003656
Mike Day0dc3f442013-09-05 14:41:35 -04003657 rcu_read_lock();
3658 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003659 ret = func(block->idstr, block->host, block->offset,
3660 block->used_length, opaque);
3661 if (ret) {
3662 break;
3663 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003664 }
Mike Day0dc3f442013-09-05 14:41:35 -04003665 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003666 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003667}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003668#endif