blob: 5bd304584c3c2c8d225b44de926c78686dd08645 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010031#endif
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060032#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010033#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010034#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020035#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010036#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010037#include "qemu/timer.h"
38#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020039#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010041#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010042#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000043#if defined(CONFIG_USER_ONLY)
44#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010045#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010046#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010047#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000048#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010049#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040050#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020051#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000052#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030053#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000054
Paolo Bonzini022c62c2012-12-17 18:19:49 +010055#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020056#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020057
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020058#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030059#ifndef _WIN32
60#include "qemu/mmap-alloc.h"
61#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020062
blueswir1db7b5422007-05-26 17:36:03 +000063//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000064
pbrook99773bd2006-04-16 15:14:59 +000065#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040066/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
67 * are protected by the ramlist lock.
68 */
Mike Day0d53d9f2015-01-21 13:45:24 +010069RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030070
71static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030072static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030073
Avi Kivityf6790af2012-10-02 20:13:51 +020074AddressSpace address_space_io;
75AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020076
Paolo Bonzini0844e002013-05-24 14:37:28 +020077MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020078static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020079
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080080/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
81#define RAM_PREALLOC (1 << 0)
82
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080083/* RAM is mmap-ed with MAP_SHARED */
84#define RAM_SHARED (1 << 1)
85
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020086/* Only a portion of RAM (used_length) is actually used, and migrated.
87 * This used_length size can change across reboots.
88 */
89#define RAM_RESIZEABLE (1 << 2)
90
pbrooke2eef172008-06-08 01:09:01 +000091#endif
bellard9fa3e852004-01-04 18:06:42 +000092
Andreas Färberbdc44642013-06-24 23:50:24 +020093struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000094/* current CPU in the current thread. It is only valid inside
95 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +020096__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +000097/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000098 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000099 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100100int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000101
pbrooke2eef172008-06-08 01:09:01 +0000102#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200103
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200104typedef struct PhysPageEntry PhysPageEntry;
105
106struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200107 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200108 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200109 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200110 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200111};
112
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200113#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
114
Paolo Bonzini03f49952013-11-07 17:14:36 +0100115/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100116#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100117
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200118#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100119#define P_L2_SIZE (1 << P_L2_BITS)
120
121#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
122
123typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200124
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200125typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100126 struct rcu_head rcu;
127
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200128 unsigned sections_nb;
129 unsigned sections_nb_alloc;
130 unsigned nodes_nb;
131 unsigned nodes_nb_alloc;
132 Node *nodes;
133 MemoryRegionSection *sections;
134} PhysPageMap;
135
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200136struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100137 struct rcu_head rcu;
138
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200139 /* This is a multi-level map on the physical address space.
140 * The bottom level has pointers to MemoryRegionSections.
141 */
142 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200143 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200144 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200145};
146
Jan Kiszka90260c62013-05-26 21:46:51 +0200147#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
148typedef struct subpage_t {
149 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200150 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200151 hwaddr base;
152 uint16_t sub_section[TARGET_PAGE_SIZE];
153} subpage_t;
154
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200155#define PHYS_SECTION_UNASSIGNED 0
156#define PHYS_SECTION_NOTDIRTY 1
157#define PHYS_SECTION_ROM 2
158#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200159
pbrooke2eef172008-06-08 01:09:01 +0000160static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300161static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000162static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000163
Avi Kivity1ec9b902012-01-02 12:47:48 +0200164static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100165
166/**
167 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
168 * @cpu: the CPU whose AddressSpace this is
169 * @as: the AddressSpace itself
170 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
171 * @tcg_as_listener: listener for tracking changes to the AddressSpace
172 */
173struct CPUAddressSpace {
174 CPUState *cpu;
175 AddressSpace *as;
176 struct AddressSpaceDispatch *memory_dispatch;
177 MemoryListener tcg_as_listener;
178};
179
pbrook6658ffb2007-03-16 23:58:11 +0000180#endif
bellard54936002003-05-13 00:25:15 +0000181
Paul Brook6d9a1302010-02-28 23:55:53 +0000182#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200183
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200184static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200186 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
187 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
188 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
189 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200190 }
191}
192
Paolo Bonzinidb946042015-05-21 15:12:29 +0200193static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200194{
195 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200196 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200197 PhysPageEntry e;
198 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200199
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200200 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200201 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200202 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200203 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200204
205 e.skip = leaf ? 0 : 1;
206 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100207 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200208 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200209 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200210 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200211}
212
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200213static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
214 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200215 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200216{
217 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100218 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200219
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200220 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200221 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200222 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200223 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100224 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200225
Paolo Bonzini03f49952013-11-07 17:14:36 +0100226 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200227 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200228 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200229 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200230 *index += step;
231 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200232 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200233 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200234 }
235 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200236 }
237}
238
Avi Kivityac1970f2012-10-03 16:22:53 +0200239static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200240 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200241 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000242{
Avi Kivity29990972012-02-13 20:21:20 +0200243 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200244 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000245
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200246 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000247}
248
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200249/* Compact a non leaf page entry. Simply detect that the entry has a single child,
250 * and update our entry so we can skip it and go directly to the destination.
251 */
252static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
253{
254 unsigned valid_ptr = P_L2_SIZE;
255 int valid = 0;
256 PhysPageEntry *p;
257 int i;
258
259 if (lp->ptr == PHYS_MAP_NODE_NIL) {
260 return;
261 }
262
263 p = nodes[lp->ptr];
264 for (i = 0; i < P_L2_SIZE; i++) {
265 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
266 continue;
267 }
268
269 valid_ptr = i;
270 valid++;
271 if (p[i].skip) {
272 phys_page_compact(&p[i], nodes, compacted);
273 }
274 }
275
276 /* We can only compress if there's only one child. */
277 if (valid != 1) {
278 return;
279 }
280
281 assert(valid_ptr < P_L2_SIZE);
282
283 /* Don't compress if it won't fit in the # of bits we have. */
284 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
285 return;
286 }
287
288 lp->ptr = p[valid_ptr].ptr;
289 if (!p[valid_ptr].skip) {
290 /* If our only child is a leaf, make this a leaf. */
291 /* By design, we should have made this node a leaf to begin with so we
292 * should never reach here.
293 * But since it's so simple to handle this, let's do it just in case we
294 * change this rule.
295 */
296 lp->skip = 0;
297 } else {
298 lp->skip += p[valid_ptr].skip;
299 }
300}
301
302static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
303{
304 DECLARE_BITMAP(compacted, nodes_nb);
305
306 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200307 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200308 }
309}
310
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200311static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200312 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000313{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200314 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200315 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200316 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200317
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200318 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200319 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200320 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200321 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200322 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100323 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200324 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200325
326 if (sections[lp.ptr].size.hi ||
327 range_covers_byte(sections[lp.ptr].offset_within_address_space,
328 sections[lp.ptr].size.lo, addr)) {
329 return &sections[lp.ptr];
330 } else {
331 return &sections[PHYS_SECTION_UNASSIGNED];
332 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200333}
334
Blue Swirle5548612012-04-21 13:08:33 +0000335bool memory_region_is_unassigned(MemoryRegion *mr)
336{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200337 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000338 && mr != &io_mem_watch;
339}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200340
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100341/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200342static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200343 hwaddr addr,
344 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200345{
Jan Kiszka90260c62013-05-26 21:46:51 +0200346 MemoryRegionSection *section;
347 subpage_t *subpage;
348
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200349 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200350 if (resolve_subpage && section->mr->subpage) {
351 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200352 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200353 }
354 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200355}
356
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100357/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200358static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200359address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200360 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200361{
362 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200363 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100364 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200365
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200366 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200367 /* Compute offset within MemoryRegionSection */
368 addr -= section->offset_within_address_space;
369
370 /* Compute offset within MemoryRegion */
371 *xlat = addr + section->offset_within_region;
372
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200373 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200374
375 /* MMIO registers can be expected to perform full-width accesses based only
376 * on their address, without considering adjacent registers that could
377 * decode to completely different MemoryRegions. When such registers
378 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
379 * regions overlap wildly. For this reason we cannot clamp the accesses
380 * here.
381 *
382 * If the length is small (as is the case for address_space_ldl/stl),
383 * everything works fine. If the incoming length is large, however,
384 * the caller really has to do the clamping through memory_access_size.
385 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200386 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200387 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200388 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
389 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200390 return section;
391}
Jan Kiszka90260c62013-05-26 21:46:51 +0200392
Paolo Bonzini41063e12015-03-18 14:21:43 +0100393/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200394MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
395 hwaddr *xlat, hwaddr *plen,
396 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200397{
Avi Kivity30951152012-10-30 13:47:46 +0200398 IOMMUTLBEntry iotlb;
399 MemoryRegionSection *section;
400 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200401
402 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100403 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
404 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200405 mr = section->mr;
406
407 if (!mr->iommu_ops) {
408 break;
409 }
410
Le Tan8d7b8cb2014-08-16 13:55:37 +0800411 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200412 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
413 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700414 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200415 if (!(iotlb.perm & (1 << is_write))) {
416 mr = &io_mem_unassigned;
417 break;
418 }
419
420 as = iotlb.target_as;
421 }
422
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000423 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100424 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700425 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100426 }
427
Avi Kivity30951152012-10-30 13:47:46 +0200428 *xlat = addr;
429 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200430}
431
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100432/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200433MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000434address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200435 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200436{
Avi Kivity30951152012-10-30 13:47:46 +0200437 MemoryRegionSection *section;
Peter Maydelld7898cd2016-01-21 14:15:05 +0000438 AddressSpaceDispatch *d = cpu->cpu_ases[asidx].memory_dispatch;
439
440 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200441
442 assert(!section->mr->iommu_ops);
443 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200444}
bellard9fa3e852004-01-04 18:06:42 +0000445#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000446
Andreas Färberb170fce2013-01-20 20:23:22 +0100447#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000448
Juan Quintelae59fb372009-09-29 22:48:21 +0200449static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200450{
Andreas Färber259186a2013-01-17 18:51:17 +0100451 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200452
aurel323098dba2009-03-07 21:28:24 +0000453 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
454 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100455 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100456 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000457
458 return 0;
459}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200460
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400461static int cpu_common_pre_load(void *opaque)
462{
463 CPUState *cpu = opaque;
464
Paolo Bonziniadee6422014-12-19 12:53:14 +0100465 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400466
467 return 0;
468}
469
470static bool cpu_common_exception_index_needed(void *opaque)
471{
472 CPUState *cpu = opaque;
473
Paolo Bonziniadee6422014-12-19 12:53:14 +0100474 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400475}
476
477static const VMStateDescription vmstate_cpu_common_exception_index = {
478 .name = "cpu_common/exception_index",
479 .version_id = 1,
480 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200481 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400482 .fields = (VMStateField[]) {
483 VMSTATE_INT32(exception_index, CPUState),
484 VMSTATE_END_OF_LIST()
485 }
486};
487
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300488static bool cpu_common_crash_occurred_needed(void *opaque)
489{
490 CPUState *cpu = opaque;
491
492 return cpu->crash_occurred;
493}
494
495static const VMStateDescription vmstate_cpu_common_crash_occurred = {
496 .name = "cpu_common/crash_occurred",
497 .version_id = 1,
498 .minimum_version_id = 1,
499 .needed = cpu_common_crash_occurred_needed,
500 .fields = (VMStateField[]) {
501 VMSTATE_BOOL(crash_occurred, CPUState),
502 VMSTATE_END_OF_LIST()
503 }
504};
505
Andreas Färber1a1562f2013-06-17 04:09:11 +0200506const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200507 .name = "cpu_common",
508 .version_id = 1,
509 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400510 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200511 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200512 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100513 VMSTATE_UINT32(halted, CPUState),
514 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200515 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400516 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200517 .subsections = (const VMStateDescription*[]) {
518 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300519 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200520 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200521 }
522};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200523
pbrook9656f322008-07-01 20:01:19 +0000524#endif
525
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100526CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400527{
Andreas Färberbdc44642013-06-24 23:50:24 +0200528 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400529
Andreas Färberbdc44642013-06-24 23:50:24 +0200530 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100531 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200532 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100533 }
Glauber Costa950f1472009-06-09 12:15:18 -0400534 }
535
Andreas Färberbdc44642013-06-24 23:50:24 +0200536 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400537}
538
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000539#if !defined(CONFIG_USER_ONLY)
Peter Maydell56943e82016-01-21 14:15:04 +0000540void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000541{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000542 CPUAddressSpace *newas;
543
544 /* Target code should have set num_ases before calling us */
545 assert(asidx < cpu->num_ases);
546
Peter Maydell56943e82016-01-21 14:15:04 +0000547 if (asidx == 0) {
548 /* address space 0 gets the convenience alias */
549 cpu->as = as;
550 }
551
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000552 /* KVM cannot currently support multiple address spaces. */
553 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000554
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000555 if (!cpu->cpu_ases) {
556 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000557 }
Peter Maydell32857f42015-10-01 15:29:50 +0100558
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000559 newas = &cpu->cpu_ases[asidx];
560 newas->cpu = cpu;
561 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000562 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000563 newas->tcg_as_listener.commit = tcg_commit;
564 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000565 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000566}
567#endif
568
Bharata B Raob7bca732015-06-23 19:31:13 -0700569#ifndef CONFIG_USER_ONLY
570static DECLARE_BITMAP(cpu_index_map, MAX_CPUMASK_BITS);
571
572static int cpu_get_free_index(Error **errp)
573{
574 int cpu = find_first_zero_bit(cpu_index_map, MAX_CPUMASK_BITS);
575
576 if (cpu >= MAX_CPUMASK_BITS) {
577 error_setg(errp, "Trying to use more CPUs than max of %d",
578 MAX_CPUMASK_BITS);
579 return -1;
580 }
581
582 bitmap_set(cpu_index_map, cpu, 1);
583 return cpu;
584}
585
586void cpu_exec_exit(CPUState *cpu)
587{
588 if (cpu->cpu_index == -1) {
589 /* cpu_index was never allocated by this @cpu or was already freed. */
590 return;
591 }
592
593 bitmap_clear(cpu_index_map, cpu->cpu_index, 1);
594 cpu->cpu_index = -1;
595}
596#else
597
598static int cpu_get_free_index(Error **errp)
599{
600 CPUState *some_cpu;
601 int cpu_index = 0;
602
603 CPU_FOREACH(some_cpu) {
604 cpu_index++;
605 }
606 return cpu_index;
607}
608
609void cpu_exec_exit(CPUState *cpu)
610{
611}
612#endif
613
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700614void cpu_exec_init(CPUState *cpu, Error **errp)
bellardfd6ce8f2003-05-14 19:00:11 +0000615{
Andreas Färberb170fce2013-01-20 20:23:22 +0100616 CPUClass *cc = CPU_GET_CLASS(cpu);
bellard6a00d602005-11-21 23:25:50 +0000617 int cpu_index;
Bharata B Raob7bca732015-06-23 19:31:13 -0700618 Error *local_err = NULL;
bellard6a00d602005-11-21 23:25:50 +0000619
Peter Maydell56943e82016-01-21 14:15:04 +0000620 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000621 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000622
Eduardo Habkost291135b2015-04-27 17:00:33 -0300623#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300624 cpu->thread_id = qemu_get_thread_id();
Eduardo Habkost291135b2015-04-27 17:00:33 -0300625#endif
626
pbrookc2764712009-03-07 15:24:59 +0000627#if defined(CONFIG_USER_ONLY)
628 cpu_list_lock();
629#endif
Bharata B Raob7bca732015-06-23 19:31:13 -0700630 cpu_index = cpu->cpu_index = cpu_get_free_index(&local_err);
631 if (local_err) {
632 error_propagate(errp, local_err);
633#if defined(CONFIG_USER_ONLY)
634 cpu_list_unlock();
635#endif
636 return;
bellard6a00d602005-11-21 23:25:50 +0000637 }
Andreas Färberbdc44642013-06-24 23:50:24 +0200638 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000639#if defined(CONFIG_USER_ONLY)
640 cpu_list_unlock();
641#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200642 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
643 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
644 }
pbrookb3c77242008-06-30 16:31:04 +0000645#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600646 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700647 cpu_save, cpu_load, cpu->env_ptr);
Andreas Färberb170fce2013-01-20 20:23:22 +0100648 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200649 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000650#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100651 if (cc->vmsd != NULL) {
652 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
653 }
bellardfd6ce8f2003-05-14 19:00:11 +0000654}
655
Paul Brook94df27f2010-02-28 23:47:45 +0000656#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200657static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000658{
659 tb_invalidate_phys_page_range(pc, pc + 1, 0);
660}
661#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200662static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400663{
Max Filippove8262a12013-09-27 22:29:17 +0400664 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
665 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000666 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100667 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400668 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400669}
bellardc27004e2005-01-03 23:35:10 +0000670#endif
bellardd720b932004-04-25 17:57:43 +0000671
Paul Brookc527ee82010-03-01 03:31:14 +0000672#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200673void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000674
675{
676}
677
Peter Maydell3ee887e2014-09-12 14:06:48 +0100678int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
679 int flags)
680{
681 return -ENOSYS;
682}
683
684void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
685{
686}
687
Andreas Färber75a34032013-09-02 16:57:02 +0200688int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000689 int flags, CPUWatchpoint **watchpoint)
690{
691 return -ENOSYS;
692}
693#else
pbrook6658ffb2007-03-16 23:58:11 +0000694/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200695int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000696 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000697{
aliguoric0ce9982008-11-25 22:13:57 +0000698 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000699
Peter Maydell05068c02014-09-12 14:06:48 +0100700 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700701 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200702 error_report("tried to set invalid watchpoint at %"
703 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000704 return -EINVAL;
705 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500706 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000707
aliguoria1d1bb32008-11-18 20:07:32 +0000708 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100709 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000710 wp->flags = flags;
711
aliguori2dc9f412008-11-18 20:56:59 +0000712 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200713 if (flags & BP_GDB) {
714 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
715 } else {
716 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
717 }
aliguoria1d1bb32008-11-18 20:07:32 +0000718
Andreas Färber31b030d2013-09-04 01:29:02 +0200719 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000720
721 if (watchpoint)
722 *watchpoint = wp;
723 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000724}
725
aliguoria1d1bb32008-11-18 20:07:32 +0000726/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200727int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000728 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000729{
aliguoria1d1bb32008-11-18 20:07:32 +0000730 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000731
Andreas Färberff4700b2013-08-26 18:23:18 +0200732 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100733 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000734 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200735 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000736 return 0;
737 }
738 }
aliguoria1d1bb32008-11-18 20:07:32 +0000739 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000740}
741
aliguoria1d1bb32008-11-18 20:07:32 +0000742/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200743void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000744{
Andreas Färberff4700b2013-08-26 18:23:18 +0200745 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000746
Andreas Färber31b030d2013-09-04 01:29:02 +0200747 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000748
Anthony Liguori7267c092011-08-20 22:09:37 -0500749 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000750}
751
aliguoria1d1bb32008-11-18 20:07:32 +0000752/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200753void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000754{
aliguoric0ce9982008-11-25 22:13:57 +0000755 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000756
Andreas Färberff4700b2013-08-26 18:23:18 +0200757 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200758 if (wp->flags & mask) {
759 cpu_watchpoint_remove_by_ref(cpu, wp);
760 }
aliguoric0ce9982008-11-25 22:13:57 +0000761 }
aliguoria1d1bb32008-11-18 20:07:32 +0000762}
Peter Maydell05068c02014-09-12 14:06:48 +0100763
764/* Return true if this watchpoint address matches the specified
765 * access (ie the address range covered by the watchpoint overlaps
766 * partially or completely with the address range covered by the
767 * access).
768 */
769static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
770 vaddr addr,
771 vaddr len)
772{
773 /* We know the lengths are non-zero, but a little caution is
774 * required to avoid errors in the case where the range ends
775 * exactly at the top of the address space and so addr + len
776 * wraps round to zero.
777 */
778 vaddr wpend = wp->vaddr + wp->len - 1;
779 vaddr addrend = addr + len - 1;
780
781 return !(addr > wpend || wp->vaddr > addrend);
782}
783
Paul Brookc527ee82010-03-01 03:31:14 +0000784#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000785
786/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200787int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000788 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000789{
aliguoric0ce9982008-11-25 22:13:57 +0000790 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000791
Anthony Liguori7267c092011-08-20 22:09:37 -0500792 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000793
794 bp->pc = pc;
795 bp->flags = flags;
796
aliguori2dc9f412008-11-18 20:56:59 +0000797 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200798 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200799 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200800 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200801 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200802 }
aliguoria1d1bb32008-11-18 20:07:32 +0000803
Andreas Färberf0c3c502013-08-26 21:22:53 +0200804 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000805
Andreas Färber00b941e2013-06-29 18:55:54 +0200806 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000807 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200808 }
aliguoria1d1bb32008-11-18 20:07:32 +0000809 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000810}
811
812/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200813int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000814{
aliguoria1d1bb32008-11-18 20:07:32 +0000815 CPUBreakpoint *bp;
816
Andreas Färberf0c3c502013-08-26 21:22:53 +0200817 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000818 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200819 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000820 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000821 }
bellard4c3a88a2003-07-26 12:06:08 +0000822 }
aliguoria1d1bb32008-11-18 20:07:32 +0000823 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000824}
825
aliguoria1d1bb32008-11-18 20:07:32 +0000826/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200827void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000828{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200829 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
830
831 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000832
Anthony Liguori7267c092011-08-20 22:09:37 -0500833 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000834}
835
836/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200837void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000838{
aliguoric0ce9982008-11-25 22:13:57 +0000839 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000840
Andreas Färberf0c3c502013-08-26 21:22:53 +0200841 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200842 if (bp->flags & mask) {
843 cpu_breakpoint_remove_by_ref(cpu, bp);
844 }
aliguoric0ce9982008-11-25 22:13:57 +0000845 }
bellard4c3a88a2003-07-26 12:06:08 +0000846}
847
bellardc33a3462003-07-29 20:50:33 +0000848/* enable or disable single step mode. EXCP_DEBUG is returned by the
849 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200850void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000851{
Andreas Färbered2803d2013-06-21 20:20:45 +0200852 if (cpu->singlestep_enabled != enabled) {
853 cpu->singlestep_enabled = enabled;
854 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200855 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200856 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100857 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000858 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -0700859 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +0000860 }
bellardc33a3462003-07-29 20:50:33 +0000861 }
bellardc33a3462003-07-29 20:50:33 +0000862}
863
Andreas Färbera47dddd2013-09-03 17:38:47 +0200864void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000865{
866 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000867 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000868
869 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000870 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000871 fprintf(stderr, "qemu: fatal: ");
872 vfprintf(stderr, fmt, ap);
873 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200874 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +0100875 if (qemu_log_separate()) {
aliguori93fcfe32009-01-15 22:34:14 +0000876 qemu_log("qemu: fatal: ");
877 qemu_log_vprintf(fmt, ap2);
878 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200879 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000880 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000881 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000882 }
pbrook493ae1f2007-11-23 16:53:59 +0000883 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000884 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +0300885 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +0200886#if defined(CONFIG_USER_ONLY)
887 {
888 struct sigaction act;
889 sigfillset(&act.sa_mask);
890 act.sa_handler = SIG_DFL;
891 sigaction(SIGABRT, &act, NULL);
892 }
893#endif
bellard75012672003-06-21 13:11:07 +0000894 abort();
895}
896
bellard01243112004-01-04 15:48:17 +0000897#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400898/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200899static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
900{
901 RAMBlock *block;
902
Paolo Bonzini43771532013-09-09 17:58:40 +0200903 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200904 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +0200905 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200906 }
Mike Day0dc3f442013-09-05 14:41:35 -0400907 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200908 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200909 goto found;
910 }
911 }
912
913 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
914 abort();
915
916found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200917 /* It is safe to write mru_block outside the iothread lock. This
918 * is what happens:
919 *
920 * mru_block = xxx
921 * rcu_read_unlock()
922 * xxx removed from list
923 * rcu_read_lock()
924 * read mru_block
925 * mru_block = NULL;
926 * call_rcu(reclaim_ramblock, xxx);
927 * rcu_read_unlock()
928 *
929 * atomic_rcu_set is not needed here. The block was already published
930 * when it was placed into the list. Here we're just making an extra
931 * copy of the pointer.
932 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200933 ram_list.mru_block = block;
934 return block;
935}
936
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200937static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000938{
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700939 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200940 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200941 RAMBlock *block;
942 ram_addr_t end;
943
944 end = TARGET_PAGE_ALIGN(start + length);
945 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000946
Mike Day0dc3f442013-09-05 14:41:35 -0400947 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200948 block = qemu_get_ram_block(start);
949 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200950 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700951 CPU_FOREACH(cpu) {
952 tlb_reset_dirty(cpu, start1, length);
953 }
Mike Day0dc3f442013-09-05 14:41:35 -0400954 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200955}
956
957/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000958bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
959 ram_addr_t length,
960 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200961{
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000962 unsigned long end, page;
963 bool dirty;
Juan Quintelad24981d2012-05-22 00:42:40 +0200964
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000965 if (length == 0) {
966 return false;
967 }
968
969 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
970 page = start >> TARGET_PAGE_BITS;
971 dirty = bitmap_test_and_clear_atomic(ram_list.dirty_memory[client],
972 page, end - page);
973
974 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200975 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200976 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000977
978 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +0000979}
980
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100981/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +0200982hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200983 MemoryRegionSection *section,
984 target_ulong vaddr,
985 hwaddr paddr, hwaddr xlat,
986 int prot,
987 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000988{
Avi Kivitya8170e52012-10-23 12:30:10 +0200989 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000990 CPUWatchpoint *wp;
991
Blue Swirlcc5bea62012-04-14 14:56:48 +0000992 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000993 /* Normal RAM. */
994 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200995 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000996 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200997 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000998 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200999 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001000 }
1001 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001002 AddressSpaceDispatch *d;
1003
1004 d = atomic_rcu_read(&section->address_space->dispatch);
1005 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001006 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001007 }
1008
1009 /* Make accesses to pages with watchpoints go via the
1010 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001011 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001012 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001013 /* Avoid trapping reads of pages with a write breakpoint. */
1014 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001015 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001016 *address |= TLB_MMIO;
1017 break;
1018 }
1019 }
1020 }
1021
1022 return iotlb;
1023}
bellard9fa3e852004-01-04 18:06:42 +00001024#endif /* defined(CONFIG_USER_ONLY) */
1025
pbrooke2eef172008-06-08 01:09:01 +00001026#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001027
Anthony Liguoric227f092009-10-01 16:12:16 -05001028static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001029 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001030static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001031
Igor Mammedova2b257d2014-10-31 16:38:37 +00001032static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
1033 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001034
1035/*
1036 * Set a custom physical guest memory alloator.
1037 * Accelerators with unusual needs may need this. Hopefully, we can
1038 * get rid of it eventually.
1039 */
Igor Mammedova2b257d2014-10-31 16:38:37 +00001040void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +02001041{
1042 phys_mem_alloc = alloc;
1043}
1044
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001045static uint16_t phys_section_add(PhysPageMap *map,
1046 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001047{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001048 /* The physical section number is ORed with a page-aligned
1049 * pointer to produce the iotlb entries. Thus it should
1050 * never overflow into the page-aligned value.
1051 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001052 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001053
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001054 if (map->sections_nb == map->sections_nb_alloc) {
1055 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1056 map->sections = g_renew(MemoryRegionSection, map->sections,
1057 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001058 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001059 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001060 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001061 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001062}
1063
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001064static void phys_section_destroy(MemoryRegion *mr)
1065{
Don Slutz55b4e802015-11-30 17:11:04 -05001066 bool have_sub_page = mr->subpage;
1067
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001068 memory_region_unref(mr);
1069
Don Slutz55b4e802015-11-30 17:11:04 -05001070 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001071 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001072 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001073 g_free(subpage);
1074 }
1075}
1076
Paolo Bonzini60926662013-05-29 12:30:26 +02001077static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001078{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001079 while (map->sections_nb > 0) {
1080 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001081 phys_section_destroy(section->mr);
1082 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001083 g_free(map->sections);
1084 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001085}
1086
Avi Kivityac1970f2012-10-03 16:22:53 +02001087static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001088{
1089 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001090 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001091 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +02001092 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001093 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001094 MemoryRegionSection subsection = {
1095 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001096 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001097 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001098 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001099
Avi Kivityf3705d52012-03-08 16:16:34 +02001100 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001101
Avi Kivityf3705d52012-03-08 16:16:34 +02001102 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001103 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001104 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001105 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001106 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001107 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001108 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001109 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001110 }
1111 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001112 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001113 subpage_register(subpage, start, end,
1114 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001115}
1116
1117
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001118static void register_multipage(AddressSpaceDispatch *d,
1119 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001120{
Avi Kivitya8170e52012-10-23 12:30:10 +02001121 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001122 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001123 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1124 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001125
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001126 assert(num_pages);
1127 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001128}
1129
Avi Kivityac1970f2012-10-03 16:22:53 +02001130static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001131{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001132 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001133 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001134 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001135 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001136
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001137 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1138 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1139 - now.offset_within_address_space;
1140
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001141 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001142 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001143 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001144 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001145 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001146 while (int128_ne(remain.size, now.size)) {
1147 remain.size = int128_sub(remain.size, now.size);
1148 remain.offset_within_address_space += int128_get64(now.size);
1149 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001150 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001151 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001152 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001153 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001154 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001155 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001156 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001157 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001158 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001159 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001160 }
1161}
1162
Sheng Yang62a27442010-01-26 19:21:16 +08001163void qemu_flush_coalesced_mmio_buffer(void)
1164{
1165 if (kvm_enabled())
1166 kvm_flush_coalesced_mmio_buffer();
1167}
1168
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001169void qemu_mutex_lock_ramlist(void)
1170{
1171 qemu_mutex_lock(&ram_list.mutex);
1172}
1173
1174void qemu_mutex_unlock_ramlist(void)
1175{
1176 qemu_mutex_unlock(&ram_list.mutex);
1177}
1178
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001179#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001180
1181#include <sys/vfs.h>
1182
1183#define HUGETLBFS_MAGIC 0x958458f6
1184
Hu Taofc7a5802014-09-09 13:28:01 +08001185static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001186{
1187 struct statfs fs;
1188 int ret;
1189
1190 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001191 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001192 } while (ret != 0 && errno == EINTR);
1193
1194 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001195 error_setg_errno(errp, errno, "failed to get page size of file %s",
1196 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001197 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001198 }
1199
Marcelo Tosattic9027602010-03-01 20:25:08 -03001200 return fs.f_bsize;
1201}
1202
Alex Williamson04b16652010-07-02 11:13:17 -06001203static void *file_ram_alloc(RAMBlock *block,
1204 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001205 const char *path,
1206 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001207{
Pavel Fedin8d31d6b2015-10-28 12:54:07 +03001208 struct stat st;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001209 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001210 char *sanitized_name;
1211 char *c;
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001212 void *area;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001213 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001214 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001215 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001216
Hu Taofc7a5802014-09-09 13:28:01 +08001217 hpagesize = gethugepagesize(path, &local_err);
1218 if (local_err) {
1219 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001220 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001221 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001222 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001223
1224 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001225 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1226 "or larger than huge page size 0x%" PRIx64,
1227 memory, hpagesize);
1228 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001229 }
1230
1231 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001232 error_setg(errp,
1233 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001234 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001235 }
1236
Pavel Fedin8d31d6b2015-10-28 12:54:07 +03001237 if (!stat(path, &st) && S_ISDIR(st.st_mode)) {
1238 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1239 sanitized_name = g_strdup(memory_region_name(block->mr));
1240 for (c = sanitized_name; *c != '\0'; c++) {
1241 if (*c == '/') {
1242 *c = '_';
1243 }
1244 }
1245
1246 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1247 sanitized_name);
1248 g_free(sanitized_name);
1249
1250 fd = mkstemp(filename);
1251 if (fd >= 0) {
1252 unlink(filename);
1253 }
1254 g_free(filename);
1255 } else {
1256 fd = open(path, O_RDWR | O_CREAT, 0644);
Peter Feiner8ca761f2013-03-04 13:54:25 -05001257 }
1258
Marcelo Tosattic9027602010-03-01 20:25:08 -03001259 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001260 error_setg_errno(errp, errno,
1261 "unable to create backing store for hugepages");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001262 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001263 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001264
Chen Hanxiao9284f312015-07-24 11:12:03 +08001265 memory = ROUND_UP(memory, hpagesize);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001266
1267 /*
1268 * ftruncate is not supported by hugetlbfs in older
1269 * hosts, so don't bother bailing out on errors.
1270 * If anything goes wrong with it under other filesystems,
1271 * mmap will fail.
1272 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001273 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001274 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001275 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001276
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001277 area = qemu_ram_mmap(fd, memory, hpagesize, block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001278 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001279 error_setg_errno(errp, errno,
1280 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001281 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001282 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001283 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001284
1285 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001286 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001287 }
1288
Alex Williamson04b16652010-07-02 11:13:17 -06001289 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001290 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001291
1292error:
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001293 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001294}
1295#endif
1296
Mike Day0dc3f442013-09-05 14:41:35 -04001297/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001298static ram_addr_t find_ram_offset(ram_addr_t size)
1299{
Alex Williamson04b16652010-07-02 11:13:17 -06001300 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001301 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001302
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001303 assert(size != 0); /* it would hand out same offset multiple times */
1304
Mike Day0dc3f442013-09-05 14:41:35 -04001305 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001306 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001307 }
Alex Williamson04b16652010-07-02 11:13:17 -06001308
Mike Day0dc3f442013-09-05 14:41:35 -04001309 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001310 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001311
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001312 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001313
Mike Day0dc3f442013-09-05 14:41:35 -04001314 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001315 if (next_block->offset >= end) {
1316 next = MIN(next, next_block->offset);
1317 }
1318 }
1319 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001320 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001321 mingap = next - end;
1322 }
1323 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001324
1325 if (offset == RAM_ADDR_MAX) {
1326 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1327 (uint64_t)size);
1328 abort();
1329 }
1330
Alex Williamson04b16652010-07-02 11:13:17 -06001331 return offset;
1332}
1333
Juan Quintela652d7ec2012-07-20 10:37:54 +02001334ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001335{
Alex Williamsond17b5282010-06-25 11:08:38 -06001336 RAMBlock *block;
1337 ram_addr_t last = 0;
1338
Mike Day0dc3f442013-09-05 14:41:35 -04001339 rcu_read_lock();
1340 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001341 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001342 }
Mike Day0dc3f442013-09-05 14:41:35 -04001343 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001344 return last;
1345}
1346
Jason Baronddb97f12012-08-02 15:44:16 -04001347static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1348{
1349 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001350
1351 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001352 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001353 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1354 if (ret) {
1355 perror("qemu_madvise");
1356 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1357 "but dump_guest_core=off specified\n");
1358 }
1359 }
1360}
1361
Mike Day0dc3f442013-09-05 14:41:35 -04001362/* Called within an RCU critical section, or while the ramlist lock
1363 * is held.
1364 */
Hu Tao20cfe882014-04-02 15:13:26 +08001365static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001366{
Hu Tao20cfe882014-04-02 15:13:26 +08001367 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001368
Mike Day0dc3f442013-09-05 14:41:35 -04001369 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001370 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001371 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001372 }
1373 }
Hu Tao20cfe882014-04-02 15:13:26 +08001374
1375 return NULL;
1376}
1377
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001378const char *qemu_ram_get_idstr(RAMBlock *rb)
1379{
1380 return rb->idstr;
1381}
1382
Mike Dayae3a7042013-09-05 14:41:35 -04001383/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001384void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1385{
Mike Dayae3a7042013-09-05 14:41:35 -04001386 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001387
Mike Day0dc3f442013-09-05 14:41:35 -04001388 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001389 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001390 assert(new_block);
1391 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001392
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001393 if (dev) {
1394 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001395 if (id) {
1396 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001397 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001398 }
1399 }
1400 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1401
Mike Day0dc3f442013-09-05 14:41:35 -04001402 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001403 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001404 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1405 new_block->idstr);
1406 abort();
1407 }
1408 }
Mike Day0dc3f442013-09-05 14:41:35 -04001409 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001410}
1411
Mike Dayae3a7042013-09-05 14:41:35 -04001412/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001413void qemu_ram_unset_idstr(ram_addr_t addr)
1414{
Mike Dayae3a7042013-09-05 14:41:35 -04001415 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001416
Mike Dayae3a7042013-09-05 14:41:35 -04001417 /* FIXME: arch_init.c assumes that this is not called throughout
1418 * migration. Ignore the problem since hot-unplug during migration
1419 * does not work anyway.
1420 */
1421
Mike Day0dc3f442013-09-05 14:41:35 -04001422 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001423 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001424 if (block) {
1425 memset(block->idstr, 0, sizeof(block->idstr));
1426 }
Mike Day0dc3f442013-09-05 14:41:35 -04001427 rcu_read_unlock();
Hu Tao20cfe882014-04-02 15:13:26 +08001428}
1429
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001430static int memory_try_enable_merging(void *addr, size_t len)
1431{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001432 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001433 /* disabled by the user */
1434 return 0;
1435 }
1436
1437 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1438}
1439
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001440/* Only legal before guest might have detected the memory size: e.g. on
1441 * incoming migration, or right after reset.
1442 *
1443 * As memory core doesn't know how is memory accessed, it is up to
1444 * resize callback to update device state and/or add assertions to detect
1445 * misuse, if necessary.
1446 */
1447int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1448{
1449 RAMBlock *block = find_ram_block(base);
1450
1451 assert(block);
1452
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001453 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001454
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001455 if (block->used_length == newsize) {
1456 return 0;
1457 }
1458
1459 if (!(block->flags & RAM_RESIZEABLE)) {
1460 error_setg_errno(errp, EINVAL,
1461 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1462 " in != 0x" RAM_ADDR_FMT, block->idstr,
1463 newsize, block->used_length);
1464 return -EINVAL;
1465 }
1466
1467 if (block->max_length < newsize) {
1468 error_setg_errno(errp, EINVAL,
1469 "Length too large: %s: 0x" RAM_ADDR_FMT
1470 " > 0x" RAM_ADDR_FMT, block->idstr,
1471 newsize, block->max_length);
1472 return -EINVAL;
1473 }
1474
1475 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1476 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001477 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1478 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001479 memory_region_set_size(block->mr, newsize);
1480 if (block->resized) {
1481 block->resized(block->idstr, newsize, block->host);
1482 }
1483 return 0;
1484}
1485
Hu Taoef701d72014-09-09 13:27:54 +08001486static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001487{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001488 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001489 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001490 ram_addr_t old_ram_size, new_ram_size;
1491
1492 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001493
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001494 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001495 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001496
1497 if (!new_block->host) {
1498 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001499 xen_ram_alloc(new_block->offset, new_block->max_length,
1500 new_block->mr);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001501 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001502 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001503 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001504 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001505 error_setg_errno(errp, errno,
1506 "cannot set up guest memory '%s'",
1507 memory_region_name(new_block->mr));
1508 qemu_mutex_unlock_ramlist();
1509 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001510 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001511 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001512 }
1513 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001514
Li Zhijiandd631692015-07-02 20:18:06 +08001515 new_ram_size = MAX(old_ram_size,
1516 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
1517 if (new_ram_size > old_ram_size) {
1518 migration_bitmap_extend(old_ram_size, new_ram_size);
1519 }
Mike Day0d53d9f2015-01-21 13:45:24 +01001520 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1521 * QLIST (which has an RCU-friendly variant) does not have insertion at
1522 * tail, so save the last element in last_block.
1523 */
Mike Day0dc3f442013-09-05 14:41:35 -04001524 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001525 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001526 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001527 break;
1528 }
1529 }
1530 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001531 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001532 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001533 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001534 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001535 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001536 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001537 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001538
Mike Day0dc3f442013-09-05 14:41:35 -04001539 /* Write list before version */
1540 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001541 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001542 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001543
Juan Quintela2152f5c2013-10-08 13:52:02 +02001544 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1545
1546 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001547 int i;
Mike Dayae3a7042013-09-05 14:41:35 -04001548
1549 /* ram_list.dirty_memory[] is protected by the iothread lock. */
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001550 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1551 ram_list.dirty_memory[i] =
1552 bitmap_zero_extend(ram_list.dirty_memory[i],
1553 old_ram_size, new_ram_size);
1554 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001555 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001556 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001557 new_block->used_length,
1558 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001559
Paolo Bonzinia904c912015-01-21 16:18:35 +01001560 if (new_block->host) {
1561 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1562 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1563 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1564 if (kvm_enabled()) {
1565 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1566 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001567 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001568
1569 return new_block->offset;
1570}
1571
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001572#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001573ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001574 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001575 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001576{
1577 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001578 ram_addr_t addr;
1579 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001580
1581 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001582 error_setg(errp, "-mem-path not supported with Xen");
1583 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001584 }
1585
1586 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1587 /*
1588 * file_ram_alloc() needs to allocate just like
1589 * phys_mem_alloc, but we haven't bothered to provide
1590 * a hook there.
1591 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001592 error_setg(errp,
1593 "-mem-path not supported with this accelerator");
1594 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001595 }
1596
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001597 size = HOST_PAGE_ALIGN(size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001598 new_block = g_malloc0(sizeof(*new_block));
1599 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001600 new_block->used_length = size;
1601 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001602 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001603 new_block->host = file_ram_alloc(new_block, size,
1604 mem_path, errp);
1605 if (!new_block->host) {
1606 g_free(new_block);
1607 return -1;
1608 }
1609
Hu Taoef701d72014-09-09 13:27:54 +08001610 addr = ram_block_add(new_block, &local_err);
1611 if (local_err) {
1612 g_free(new_block);
1613 error_propagate(errp, local_err);
1614 return -1;
1615 }
1616 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001617}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001618#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001619
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001620static
1621ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1622 void (*resized)(const char*,
1623 uint64_t length,
1624 void *host),
1625 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001626 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001627{
1628 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001629 ram_addr_t addr;
1630 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001631
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001632 size = HOST_PAGE_ALIGN(size);
1633 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001634 new_block = g_malloc0(sizeof(*new_block));
1635 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001636 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001637 new_block->used_length = size;
1638 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001639 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001640 new_block->fd = -1;
1641 new_block->host = host;
1642 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001643 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001644 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001645 if (resizeable) {
1646 new_block->flags |= RAM_RESIZEABLE;
1647 }
Hu Taoef701d72014-09-09 13:27:54 +08001648 addr = ram_block_add(new_block, &local_err);
1649 if (local_err) {
1650 g_free(new_block);
1651 error_propagate(errp, local_err);
1652 return -1;
1653 }
1654 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001655}
1656
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001657ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1658 MemoryRegion *mr, Error **errp)
1659{
1660 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1661}
1662
Hu Taoef701d72014-09-09 13:27:54 +08001663ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001664{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001665 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1666}
1667
1668ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1669 void (*resized)(const char*,
1670 uint64_t length,
1671 void *host),
1672 MemoryRegion *mr, Error **errp)
1673{
1674 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001675}
bellarde9a1ab12007-02-08 23:08:38 +00001676
Paolo Bonzini43771532013-09-09 17:58:40 +02001677static void reclaim_ramblock(RAMBlock *block)
1678{
1679 if (block->flags & RAM_PREALLOC) {
1680 ;
1681 } else if (xen_enabled()) {
1682 xen_invalidate_map_cache_entry(block->host);
1683#ifndef _WIN32
1684 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02001685 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02001686 close(block->fd);
1687#endif
1688 } else {
1689 qemu_anon_ram_free(block->host, block->max_length);
1690 }
1691 g_free(block);
1692}
1693
Anthony Liguoric227f092009-10-01 16:12:16 -05001694void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001695{
Alex Williamson04b16652010-07-02 11:13:17 -06001696 RAMBlock *block;
1697
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001698 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001699 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001700 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001701 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001702 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001703 /* Write list before version */
1704 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001705 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001706 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001707 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001708 }
1709 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001710 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001711}
1712
Huang Yingcd19cfa2011-03-02 08:56:19 +01001713#ifndef _WIN32
1714void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1715{
1716 RAMBlock *block;
1717 ram_addr_t offset;
1718 int flags;
1719 void *area, *vaddr;
1720
Mike Day0dc3f442013-09-05 14:41:35 -04001721 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001722 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001723 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001724 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001725 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001726 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001727 } else if (xen_enabled()) {
1728 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001729 } else {
1730 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001731 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001732 flags |= (block->flags & RAM_SHARED ?
1733 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001734 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1735 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001736 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001737 /*
1738 * Remap needs to match alloc. Accelerators that
1739 * set phys_mem_alloc never remap. If they did,
1740 * we'd need a remap hook here.
1741 */
1742 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1743
Huang Yingcd19cfa2011-03-02 08:56:19 +01001744 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1745 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1746 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001747 }
1748 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001749 fprintf(stderr, "Could not remap addr: "
1750 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001751 length, addr);
1752 exit(1);
1753 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001754 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001755 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001756 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001757 }
1758 }
1759}
1760#endif /* !_WIN32 */
1761
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001762int qemu_get_ram_fd(ram_addr_t addr)
1763{
Mike Dayae3a7042013-09-05 14:41:35 -04001764 RAMBlock *block;
1765 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001766
Mike Day0dc3f442013-09-05 14:41:35 -04001767 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001768 block = qemu_get_ram_block(addr);
1769 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001770 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001771 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001772}
1773
Tetsuya Mukawa56a571d2015-12-21 12:47:34 +09001774void qemu_set_ram_fd(ram_addr_t addr, int fd)
1775{
1776 RAMBlock *block;
1777
1778 rcu_read_lock();
1779 block = qemu_get_ram_block(addr);
1780 block->fd = fd;
1781 rcu_read_unlock();
1782}
1783
Damjan Marion3fd74b82014-06-26 23:01:32 +02001784void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1785{
Mike Dayae3a7042013-09-05 14:41:35 -04001786 RAMBlock *block;
1787 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001788
Mike Day0dc3f442013-09-05 14:41:35 -04001789 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001790 block = qemu_get_ram_block(addr);
1791 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001792 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001793 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001794}
1795
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001796/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001797 * This should not be used for general purpose DMA. Use address_space_map
1798 * or address_space_rw instead. For local memory (e.g. video ram) that the
1799 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001800 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001801 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001802 */
1803void *qemu_get_ram_ptr(ram_addr_t addr)
1804{
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001805 RAMBlock *block = qemu_get_ram_block(addr);
Mike Dayae3a7042013-09-05 14:41:35 -04001806
1807 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001808 /* We need to check if the requested address is in the RAM
1809 * because we don't want to map the entire memory in QEMU.
1810 * In that case just map until the end of the page.
1811 */
1812 if (block->offset == 0) {
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001813 return xen_map_cache(addr, 0, 0);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001814 }
Mike Dayae3a7042013-09-05 14:41:35 -04001815
1816 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001817 }
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001818 return ramblock_ptr(block, addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001819}
1820
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001821/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001822 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001823 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001824 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04001825 */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001826static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001827{
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001828 RAMBlock *block;
1829 ram_addr_t offset_inside_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001830 if (*size == 0) {
1831 return NULL;
1832 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001833
1834 block = qemu_get_ram_block(addr);
1835 offset_inside_block = addr - block->offset;
1836 *size = MIN(*size, block->max_length - offset_inside_block);
1837
1838 if (xen_enabled() && block->host == NULL) {
1839 /* We need to check if the requested address is in the RAM
1840 * because we don't want to map the entire memory in QEMU.
1841 * In that case just map the requested area.
1842 */
1843 if (block->offset == 0) {
1844 return xen_map_cache(addr, *size, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001845 }
1846
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001847 block->host = xen_map_cache(block->offset, block->max_length, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001848 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001849
1850 return ramblock_ptr(block, offset_inside_block);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001851}
1852
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001853/*
1854 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
1855 * in that RAMBlock.
1856 *
1857 * ptr: Host pointer to look up
1858 * round_offset: If true round the result offset down to a page boundary
1859 * *ram_addr: set to result ram_addr
1860 * *offset: set to result offset within the RAMBlock
1861 *
1862 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04001863 *
1864 * By the time this function returns, the returned pointer is not protected
1865 * by RCU anymore. If the caller is not within an RCU critical section and
1866 * does not hold the iothread lock, it must have other means of protecting the
1867 * pointer, such as a reference to the region that includes the incoming
1868 * ram_addr_t.
1869 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001870RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
1871 ram_addr_t *ram_addr,
1872 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00001873{
pbrook94a6b542009-04-11 17:15:54 +00001874 RAMBlock *block;
1875 uint8_t *host = ptr;
1876
Jan Kiszka868bb332011-06-21 22:59:09 +02001877 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001878 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001879 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001880 block = qemu_get_ram_block(*ram_addr);
1881 if (block) {
1882 *offset = (host - block->host);
1883 }
Mike Day0dc3f442013-09-05 14:41:35 -04001884 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001885 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001886 }
1887
Mike Day0dc3f442013-09-05 14:41:35 -04001888 rcu_read_lock();
1889 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001890 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001891 goto found;
1892 }
1893
Mike Day0dc3f442013-09-05 14:41:35 -04001894 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001895 /* This case append when the block is not mapped. */
1896 if (block->host == NULL) {
1897 continue;
1898 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001899 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001900 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001901 }
pbrook94a6b542009-04-11 17:15:54 +00001902 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001903
Mike Day0dc3f442013-09-05 14:41:35 -04001904 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001905 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001906
1907found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001908 *offset = (host - block->host);
1909 if (round_offset) {
1910 *offset &= TARGET_PAGE_MASK;
1911 }
1912 *ram_addr = block->offset + *offset;
Mike Day0dc3f442013-09-05 14:41:35 -04001913 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001914 return block;
1915}
1916
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00001917/*
1918 * Finds the named RAMBlock
1919 *
1920 * name: The name of RAMBlock to find
1921 *
1922 * Returns: RAMBlock (or NULL if not found)
1923 */
1924RAMBlock *qemu_ram_block_by_name(const char *name)
1925{
1926 RAMBlock *block;
1927
1928 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
1929 if (!strcmp(name, block->idstr)) {
1930 return block;
1931 }
1932 }
1933
1934 return NULL;
1935}
1936
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001937/* Some of the softmmu routines need to translate from a host pointer
1938 (typically a TLB entry) back to a ram offset. */
1939MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
1940{
1941 RAMBlock *block;
1942 ram_addr_t offset; /* Not used */
1943
1944 block = qemu_ram_block_from_host(ptr, false, ram_addr, &offset);
1945
1946 if (!block) {
1947 return NULL;
1948 }
1949
1950 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001951}
Alex Williamsonf471a172010-06-11 11:11:42 -06001952
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001953/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001954static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001955 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001956{
Juan Quintela52159192013-10-08 12:44:04 +02001957 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001958 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001959 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001960 switch (size) {
1961 case 1:
1962 stb_p(qemu_get_ram_ptr(ram_addr), val);
1963 break;
1964 case 2:
1965 stw_p(qemu_get_ram_ptr(ram_addr), val);
1966 break;
1967 case 4:
1968 stl_p(qemu_get_ram_ptr(ram_addr), val);
1969 break;
1970 default:
1971 abort();
1972 }
Paolo Bonzini58d27072015-03-23 11:56:01 +01001973 /* Set both VGA and migration bits for simplicity and to remove
1974 * the notdirty callback faster.
1975 */
1976 cpu_physical_memory_set_dirty_range(ram_addr, size,
1977 DIRTY_CLIENTS_NOCODE);
bellardf23db162005-08-21 19:12:28 +00001978 /* we remove the notdirty callback only if the code has been
1979 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001980 if (!cpu_physical_memory_is_clean(ram_addr)) {
Peter Crosthwaitebcae01e2015-09-10 22:39:42 -07001981 tlb_set_dirty(current_cpu, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001982 }
bellard1ccde1c2004-02-06 19:46:14 +00001983}
1984
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001985static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1986 unsigned size, bool is_write)
1987{
1988 return is_write;
1989}
1990
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001991static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001992 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001993 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001994 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001995};
1996
pbrook0f459d12008-06-09 00:20:13 +00001997/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01001998static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001999{
Andreas Färber93afead2013-08-26 03:41:01 +02002000 CPUState *cpu = current_cpu;
2001 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00002002 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00002003 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002004 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002005 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002006
Andreas Färberff4700b2013-08-26 18:23:18 +02002007 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002008 /* We re-entered the check after replacing the TB. Now raise
2009 * the debug interrupt so that is will trigger after the
2010 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002011 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002012 return;
2013 }
Andreas Färber93afead2013-08-26 03:41:01 +02002014 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02002015 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002016 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2017 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002018 if (flags == BP_MEM_READ) {
2019 wp->flags |= BP_WATCHPOINT_HIT_READ;
2020 } else {
2021 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2022 }
2023 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002024 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002025 if (!cpu->watchpoint_hit) {
2026 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02002027 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002028 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002029 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002030 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002031 } else {
2032 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02002033 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02002034 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00002035 }
aliguori06d55cc2008-11-18 20:24:06 +00002036 }
aliguori6e140f22008-11-18 20:37:55 +00002037 } else {
2038 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002039 }
2040 }
2041}
2042
pbrook6658ffb2007-03-16 23:58:11 +00002043/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2044 so these check for a hit then pass through to the normal out-of-line
2045 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002046static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2047 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002048{
Peter Maydell66b9b432015-04-26 16:49:24 +01002049 MemTxResult res;
2050 uint64_t data;
pbrook6658ffb2007-03-16 23:58:11 +00002051
Peter Maydell66b9b432015-04-26 16:49:24 +01002052 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002053 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002054 case 1:
Peter Maydell66b9b432015-04-26 16:49:24 +01002055 data = address_space_ldub(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002056 break;
2057 case 2:
Peter Maydell66b9b432015-04-26 16:49:24 +01002058 data = address_space_lduw(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002059 break;
2060 case 4:
Peter Maydell66b9b432015-04-26 16:49:24 +01002061 data = address_space_ldl(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002062 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002063 default: abort();
2064 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002065 *pdata = data;
2066 return res;
2067}
2068
2069static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2070 uint64_t val, unsigned size,
2071 MemTxAttrs attrs)
2072{
2073 MemTxResult res;
2074
2075 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2076 switch (size) {
2077 case 1:
2078 address_space_stb(&address_space_memory, addr, val, attrs, &res);
2079 break;
2080 case 2:
2081 address_space_stw(&address_space_memory, addr, val, attrs, &res);
2082 break;
2083 case 4:
2084 address_space_stl(&address_space_memory, addr, val, attrs, &res);
2085 break;
2086 default: abort();
2087 }
2088 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002089}
2090
Avi Kivity1ec9b902012-01-02 12:47:48 +02002091static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002092 .read_with_attrs = watch_mem_read,
2093 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002094 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00002095};
pbrook6658ffb2007-03-16 23:58:11 +00002096
Peter Maydellf25a49e2015-04-26 16:49:24 +01002097static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2098 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002099{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002100 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002101 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002102 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002103
blueswir1db7b5422007-05-26 17:36:03 +00002104#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002105 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002106 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002107#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01002108 res = address_space_read(subpage->as, addr + subpage->base,
2109 attrs, buf, len);
2110 if (res) {
2111 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002112 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002113 switch (len) {
2114 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002115 *data = ldub_p(buf);
2116 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002117 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002118 *data = lduw_p(buf);
2119 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002120 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002121 *data = ldl_p(buf);
2122 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002123 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002124 *data = ldq_p(buf);
2125 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002126 default:
2127 abort();
2128 }
blueswir1db7b5422007-05-26 17:36:03 +00002129}
2130
Peter Maydellf25a49e2015-04-26 16:49:24 +01002131static MemTxResult subpage_write(void *opaque, hwaddr addr,
2132 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002133{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002134 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002135 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002136
blueswir1db7b5422007-05-26 17:36:03 +00002137#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002138 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002139 " value %"PRIx64"\n",
2140 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002141#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002142 switch (len) {
2143 case 1:
2144 stb_p(buf, value);
2145 break;
2146 case 2:
2147 stw_p(buf, value);
2148 break;
2149 case 4:
2150 stl_p(buf, value);
2151 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002152 case 8:
2153 stq_p(buf, value);
2154 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002155 default:
2156 abort();
2157 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002158 return address_space_write(subpage->as, addr + subpage->base,
2159 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002160}
2161
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002162static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002163 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002164{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002165 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002166#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002167 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002168 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002169#endif
2170
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002171 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002172 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002173}
2174
Avi Kivity70c68e42012-01-02 12:32:48 +02002175static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002176 .read_with_attrs = subpage_read,
2177 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002178 .impl.min_access_size = 1,
2179 .impl.max_access_size = 8,
2180 .valid.min_access_size = 1,
2181 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002182 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002183 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002184};
2185
Anthony Liguoric227f092009-10-01 16:12:16 -05002186static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002187 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002188{
2189 int idx, eidx;
2190
2191 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2192 return -1;
2193 idx = SUBPAGE_IDX(start);
2194 eidx = SUBPAGE_IDX(end);
2195#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002196 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2197 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002198#endif
blueswir1db7b5422007-05-26 17:36:03 +00002199 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002200 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002201 }
2202
2203 return 0;
2204}
2205
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002206static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002207{
Anthony Liguoric227f092009-10-01 16:12:16 -05002208 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002209
Anthony Liguori7267c092011-08-20 22:09:37 -05002210 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002211
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002212 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002213 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002214 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002215 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002216 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002217#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002218 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2219 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002220#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002221 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002222
2223 return mmio;
2224}
2225
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002226static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2227 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002228{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002229 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002230 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002231 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002232 .mr = mr,
2233 .offset_within_address_space = 0,
2234 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002235 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002236 };
2237
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002238 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002239}
2240
Peter Maydella54c87b2016-01-21 14:15:05 +00002241MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002242{
Peter Maydella54c87b2016-01-21 14:15:05 +00002243 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2244 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002245 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002246 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002247
2248 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002249}
2250
Avi Kivitye9179ce2009-06-14 11:38:52 +03002251static void io_mem_init(void)
2252{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002253 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002254 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002255 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002256 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002257 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002258 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002259 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002260}
2261
Avi Kivityac1970f2012-10-03 16:22:53 +02002262static void mem_begin(MemoryListener *listener)
2263{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002264 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002265 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2266 uint16_t n;
2267
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002268 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002269 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002270 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002271 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002272 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002273 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002274 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002275 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002276
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002277 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002278 d->as = as;
2279 as->next_dispatch = d;
2280}
2281
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002282static void address_space_dispatch_free(AddressSpaceDispatch *d)
2283{
2284 phys_sections_free(&d->map);
2285 g_free(d);
2286}
2287
Paolo Bonzini00752702013-05-29 12:13:54 +02002288static void mem_commit(MemoryListener *listener)
2289{
2290 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002291 AddressSpaceDispatch *cur = as->dispatch;
2292 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002293
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002294 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002295
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002296 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002297 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002298 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002299 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002300}
2301
Avi Kivity1d711482012-10-02 18:54:45 +02002302static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002303{
Peter Maydell32857f42015-10-01 15:29:50 +01002304 CPUAddressSpace *cpuas;
2305 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002306
2307 /* since each CPU stores ram addresses in its TLB cache, we must
2308 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002309 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2310 cpu_reloading_memory_map();
2311 /* The CPU and TLB are protected by the iothread lock.
2312 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2313 * may have split the RCU critical section.
2314 */
2315 d = atomic_rcu_read(&cpuas->as->dispatch);
2316 cpuas->memory_dispatch = d;
2317 tlb_flush(cpuas->cpu, 1);
Avi Kivity50c1e142012-02-08 21:36:02 +02002318}
2319
Avi Kivityac1970f2012-10-03 16:22:53 +02002320void address_space_init_dispatch(AddressSpace *as)
2321{
Paolo Bonzini00752702013-05-29 12:13:54 +02002322 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002323 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002324 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002325 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002326 .region_add = mem_add,
2327 .region_nop = mem_add,
2328 .priority = 0,
2329 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002330 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002331}
2332
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002333void address_space_unregister(AddressSpace *as)
2334{
2335 memory_listener_unregister(&as->dispatch_listener);
2336}
2337
Avi Kivity83f3c252012-10-07 12:59:55 +02002338void address_space_destroy_dispatch(AddressSpace *as)
2339{
2340 AddressSpaceDispatch *d = as->dispatch;
2341
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002342 atomic_rcu_set(&as->dispatch, NULL);
2343 if (d) {
2344 call_rcu(d, address_space_dispatch_free, rcu);
2345 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002346}
2347
Avi Kivity62152b82011-07-26 14:26:14 +03002348static void memory_map_init(void)
2349{
Anthony Liguori7267c092011-08-20 22:09:37 -05002350 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002351
Paolo Bonzini57271d62013-11-07 17:14:37 +01002352 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002353 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002354
Anthony Liguori7267c092011-08-20 22:09:37 -05002355 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002356 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2357 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002358 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002359}
2360
2361MemoryRegion *get_system_memory(void)
2362{
2363 return system_memory;
2364}
2365
Avi Kivity309cb472011-08-08 16:09:03 +03002366MemoryRegion *get_system_io(void)
2367{
2368 return system_io;
2369}
2370
pbrooke2eef172008-06-08 01:09:01 +00002371#endif /* !defined(CONFIG_USER_ONLY) */
2372
bellard13eb76e2004-01-24 15:23:36 +00002373/* physical memory access (slow version, mainly for debug) */
2374#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002375int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002376 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002377{
2378 int l, flags;
2379 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002380 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002381
2382 while (len > 0) {
2383 page = addr & TARGET_PAGE_MASK;
2384 l = (page + TARGET_PAGE_SIZE) - addr;
2385 if (l > len)
2386 l = len;
2387 flags = page_get_flags(page);
2388 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002389 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002390 if (is_write) {
2391 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002392 return -1;
bellard579a97f2007-11-11 14:26:47 +00002393 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002394 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002395 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002396 memcpy(p, buf, l);
2397 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002398 } else {
2399 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002400 return -1;
bellard579a97f2007-11-11 14:26:47 +00002401 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002402 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002403 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002404 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002405 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002406 }
2407 len -= l;
2408 buf += l;
2409 addr += l;
2410 }
Paul Brooka68fe892010-03-01 00:08:59 +00002411 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002412}
bellard8df1cd02005-01-28 22:37:22 +00002413
bellard13eb76e2004-01-24 15:23:36 +00002414#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002415
Paolo Bonzini845b6212015-03-23 11:45:53 +01002416static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002417 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002418{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002419 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
2420 /* No early return if dirty_log_mask is or becomes 0, because
2421 * cpu_physical_memory_set_dirty_range will still call
2422 * xen_modified_memory.
2423 */
2424 if (dirty_log_mask) {
2425 dirty_log_mask =
2426 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002427 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002428 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
2429 tb_invalidate_phys_range(addr, addr + length);
2430 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2431 }
2432 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002433}
2434
Richard Henderson23326162013-07-08 14:55:59 -07002435static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002436{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002437 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002438
2439 /* Regions are assumed to support 1-4 byte accesses unless
2440 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002441 if (access_size_max == 0) {
2442 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002443 }
Richard Henderson23326162013-07-08 14:55:59 -07002444
2445 /* Bound the maximum access by the alignment of the address. */
2446 if (!mr->ops->impl.unaligned) {
2447 unsigned align_size_max = addr & -addr;
2448 if (align_size_max != 0 && align_size_max < access_size_max) {
2449 access_size_max = align_size_max;
2450 }
2451 }
2452
2453 /* Don't attempt accesses larger than the maximum. */
2454 if (l > access_size_max) {
2455 l = access_size_max;
2456 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01002457 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07002458
2459 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002460}
2461
Jan Kiszka4840f102015-06-18 18:47:22 +02002462static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02002463{
Jan Kiszka4840f102015-06-18 18:47:22 +02002464 bool unlocked = !qemu_mutex_iothread_locked();
2465 bool release_lock = false;
2466
2467 if (unlocked && mr->global_locking) {
2468 qemu_mutex_lock_iothread();
2469 unlocked = false;
2470 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002471 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002472 if (mr->flush_coalesced_mmio) {
2473 if (unlocked) {
2474 qemu_mutex_lock_iothread();
2475 }
2476 qemu_flush_coalesced_mmio_buffer();
2477 if (unlocked) {
2478 qemu_mutex_unlock_iothread();
2479 }
2480 }
2481
2482 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002483}
2484
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002485/* Called within RCU critical section. */
2486static MemTxResult address_space_write_continue(AddressSpace *as, hwaddr addr,
2487 MemTxAttrs attrs,
2488 const uint8_t *buf,
2489 int len, hwaddr addr1,
2490 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00002491{
bellard13eb76e2004-01-24 15:23:36 +00002492 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002493 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01002494 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02002495 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00002496
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002497 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002498 if (!memory_access_is_direct(mr, true)) {
2499 release_lock |= prepare_mmio_access(mr);
2500 l = memory_access_size(mr, l, addr1);
2501 /* XXX: could force current_cpu to NULL to avoid
2502 potential bugs */
2503 switch (l) {
2504 case 8:
2505 /* 64 bit write access */
2506 val = ldq_p(buf);
2507 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2508 attrs);
2509 break;
2510 case 4:
2511 /* 32 bit write access */
2512 val = ldl_p(buf);
2513 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2514 attrs);
2515 break;
2516 case 2:
2517 /* 16 bit write access */
2518 val = lduw_p(buf);
2519 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2520 attrs);
2521 break;
2522 case 1:
2523 /* 8 bit write access */
2524 val = ldub_p(buf);
2525 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2526 attrs);
2527 break;
2528 default:
2529 abort();
bellard13eb76e2004-01-24 15:23:36 +00002530 }
2531 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002532 addr1 += memory_region_get_ram_addr(mr);
2533 /* RAM case */
2534 ptr = qemu_get_ram_ptr(addr1);
2535 memcpy(ptr, buf, l);
2536 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002537 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002538
2539 if (release_lock) {
2540 qemu_mutex_unlock_iothread();
2541 release_lock = false;
2542 }
2543
bellard13eb76e2004-01-24 15:23:36 +00002544 len -= l;
2545 buf += l;
2546 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002547
2548 if (!len) {
2549 break;
2550 }
2551
2552 l = len;
2553 mr = address_space_translate(as, addr, &addr1, &l, true);
bellard13eb76e2004-01-24 15:23:36 +00002554 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002555
Peter Maydell3b643492015-04-26 16:49:23 +01002556 return result;
bellard13eb76e2004-01-24 15:23:36 +00002557}
bellard8df1cd02005-01-28 22:37:22 +00002558
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002559MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2560 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002561{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002562 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002563 hwaddr addr1;
2564 MemoryRegion *mr;
2565 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002566
2567 if (len > 0) {
2568 rcu_read_lock();
2569 l = len;
2570 mr = address_space_translate(as, addr, &addr1, &l, true);
2571 result = address_space_write_continue(as, addr, attrs, buf, len,
2572 addr1, l, mr);
2573 rcu_read_unlock();
2574 }
2575
2576 return result;
2577}
2578
2579/* Called within RCU critical section. */
2580MemTxResult address_space_read_continue(AddressSpace *as, hwaddr addr,
2581 MemTxAttrs attrs, uint8_t *buf,
2582 int len, hwaddr addr1, hwaddr l,
2583 MemoryRegion *mr)
2584{
2585 uint8_t *ptr;
2586 uint64_t val;
2587 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002588 bool release_lock = false;
2589
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002590 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002591 if (!memory_access_is_direct(mr, false)) {
2592 /* I/O case */
2593 release_lock |= prepare_mmio_access(mr);
2594 l = memory_access_size(mr, l, addr1);
2595 switch (l) {
2596 case 8:
2597 /* 64 bit read access */
2598 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2599 attrs);
2600 stq_p(buf, val);
2601 break;
2602 case 4:
2603 /* 32 bit read access */
2604 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2605 attrs);
2606 stl_p(buf, val);
2607 break;
2608 case 2:
2609 /* 16 bit read access */
2610 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2611 attrs);
2612 stw_p(buf, val);
2613 break;
2614 case 1:
2615 /* 8 bit read access */
2616 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2617 attrs);
2618 stb_p(buf, val);
2619 break;
2620 default:
2621 abort();
2622 }
2623 } else {
2624 /* RAM case */
2625 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
2626 memcpy(buf, ptr, l);
2627 }
2628
2629 if (release_lock) {
2630 qemu_mutex_unlock_iothread();
2631 release_lock = false;
2632 }
2633
2634 len -= l;
2635 buf += l;
2636 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002637
2638 if (!len) {
2639 break;
2640 }
2641
2642 l = len;
2643 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002644 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002645
2646 return result;
2647}
2648
Paolo Bonzini3cc8f882015-12-09 10:34:13 +01002649MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
2650 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002651{
2652 hwaddr l;
2653 hwaddr addr1;
2654 MemoryRegion *mr;
2655 MemTxResult result = MEMTX_OK;
2656
2657 if (len > 0) {
2658 rcu_read_lock();
2659 l = len;
2660 mr = address_space_translate(as, addr, &addr1, &l, false);
2661 result = address_space_read_continue(as, addr, attrs, buf, len,
2662 addr1, l, mr);
2663 rcu_read_unlock();
2664 }
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002665
2666 return result;
Avi Kivityac1970f2012-10-03 16:22:53 +02002667}
2668
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002669MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2670 uint8_t *buf, int len, bool is_write)
2671{
2672 if (is_write) {
2673 return address_space_write(as, addr, attrs, (uint8_t *)buf, len);
2674 } else {
2675 return address_space_read(as, addr, attrs, (uint8_t *)buf, len);
2676 }
2677}
Avi Kivityac1970f2012-10-03 16:22:53 +02002678
Avi Kivitya8170e52012-10-23 12:30:10 +02002679void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002680 int len, int is_write)
2681{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002682 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2683 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002684}
2685
Alexander Graf582b55a2013-12-11 14:17:44 +01002686enum write_rom_type {
2687 WRITE_DATA,
2688 FLUSH_CACHE,
2689};
2690
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002691static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002692 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002693{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002694 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002695 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002696 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002697 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002698
Paolo Bonzini41063e12015-03-18 14:21:43 +01002699 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002700 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002701 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002702 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002703
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002704 if (!(memory_region_is_ram(mr) ||
2705 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02002706 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002707 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002708 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002709 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002710 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002711 switch (type) {
2712 case WRITE_DATA:
2713 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002714 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002715 break;
2716 case FLUSH_CACHE:
2717 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2718 break;
2719 }
bellardd0ecd2a2006-04-23 17:14:48 +00002720 }
2721 len -= l;
2722 buf += l;
2723 addr += l;
2724 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002725 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002726}
2727
Alexander Graf582b55a2013-12-11 14:17:44 +01002728/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002729void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002730 const uint8_t *buf, int len)
2731{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002732 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002733}
2734
2735void cpu_flush_icache_range(hwaddr start, int len)
2736{
2737 /*
2738 * This function should do the same thing as an icache flush that was
2739 * triggered from within the guest. For TCG we are always cache coherent,
2740 * so there is no need to flush anything. For KVM / Xen we need to flush
2741 * the host's instruction cache at least.
2742 */
2743 if (tcg_enabled()) {
2744 return;
2745 }
2746
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002747 cpu_physical_memory_write_rom_internal(&address_space_memory,
2748 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002749}
2750
aliguori6d16c2f2009-01-22 16:59:11 +00002751typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002752 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002753 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002754 hwaddr addr;
2755 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002756 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002757} BounceBuffer;
2758
2759static BounceBuffer bounce;
2760
aliguoriba223c22009-01-22 16:59:16 +00002761typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002762 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002763 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002764} MapClient;
2765
Fam Zheng38e047b2015-03-16 17:03:35 +08002766QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002767static QLIST_HEAD(map_client_list, MapClient) map_client_list
2768 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002769
Fam Zhenge95205e2015-03-16 17:03:37 +08002770static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002771{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002772 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002773 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002774}
2775
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002776static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002777{
2778 MapClient *client;
2779
Blue Swirl72cf2d42009-09-12 07:36:22 +00002780 while (!QLIST_EMPTY(&map_client_list)) {
2781 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002782 qemu_bh_schedule(client->bh);
2783 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002784 }
2785}
2786
Fam Zhenge95205e2015-03-16 17:03:37 +08002787void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002788{
2789 MapClient *client = g_malloc(sizeof(*client));
2790
Fam Zheng38e047b2015-03-16 17:03:35 +08002791 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002792 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002793 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002794 if (!atomic_read(&bounce.in_use)) {
2795 cpu_notify_map_clients_locked();
2796 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002797 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002798}
2799
Fam Zheng38e047b2015-03-16 17:03:35 +08002800void cpu_exec_init_all(void)
2801{
2802 qemu_mutex_init(&ram_list.mutex);
Fam Zheng38e047b2015-03-16 17:03:35 +08002803 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01002804 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08002805 qemu_mutex_init(&map_client_list_lock);
2806}
2807
Fam Zhenge95205e2015-03-16 17:03:37 +08002808void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002809{
Fam Zhenge95205e2015-03-16 17:03:37 +08002810 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002811
Fam Zhenge95205e2015-03-16 17:03:37 +08002812 qemu_mutex_lock(&map_client_list_lock);
2813 QLIST_FOREACH(client, &map_client_list, link) {
2814 if (client->bh == bh) {
2815 cpu_unregister_map_client_do(client);
2816 break;
2817 }
2818 }
2819 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002820}
2821
2822static void cpu_notify_map_clients(void)
2823{
Fam Zheng38e047b2015-03-16 17:03:35 +08002824 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002825 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002826 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002827}
2828
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002829bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2830{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002831 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002832 hwaddr l, xlat;
2833
Paolo Bonzini41063e12015-03-18 14:21:43 +01002834 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002835 while (len > 0) {
2836 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002837 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2838 if (!memory_access_is_direct(mr, is_write)) {
2839 l = memory_access_size(mr, l, addr);
2840 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002841 return false;
2842 }
2843 }
2844
2845 len -= l;
2846 addr += l;
2847 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002848 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002849 return true;
2850}
2851
aliguori6d16c2f2009-01-22 16:59:11 +00002852/* Map a physical memory region into a host virtual address.
2853 * May map a subset of the requested range, given by and returned in *plen.
2854 * May return NULL if resources needed to perform the mapping are exhausted.
2855 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002856 * Use cpu_register_map_client() to know when retrying the map operation is
2857 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002858 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002859void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002860 hwaddr addr,
2861 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002862 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002863{
Avi Kivitya8170e52012-10-23 12:30:10 +02002864 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002865 hwaddr done = 0;
2866 hwaddr l, xlat, base;
2867 MemoryRegion *mr, *this_mr;
2868 ram_addr_t raddr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002869 void *ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002870
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002871 if (len == 0) {
2872 return NULL;
2873 }
aliguori6d16c2f2009-01-22 16:59:11 +00002874
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002875 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002876 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002877 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002878
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002879 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002880 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002881 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002882 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002883 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002884 /* Avoid unbounded allocations */
2885 l = MIN(l, TARGET_PAGE_SIZE);
2886 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002887 bounce.addr = addr;
2888 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002889
2890 memory_region_ref(mr);
2891 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002892 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002893 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2894 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002895 }
aliguori6d16c2f2009-01-22 16:59:11 +00002896
Paolo Bonzini41063e12015-03-18 14:21:43 +01002897 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002898 *plen = l;
2899 return bounce.buffer;
2900 }
2901
2902 base = xlat;
2903 raddr = memory_region_get_ram_addr(mr);
2904
2905 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002906 len -= l;
2907 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002908 done += l;
2909 if (len == 0) {
2910 break;
2911 }
2912
2913 l = len;
2914 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2915 if (this_mr != mr || xlat != base + done) {
2916 break;
2917 }
aliguori6d16c2f2009-01-22 16:59:11 +00002918 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002919
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002920 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002921 *plen = done;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002922 ptr = qemu_ram_ptr_length(raddr + base, plen);
2923 rcu_read_unlock();
2924
2925 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002926}
2927
Avi Kivityac1970f2012-10-03 16:22:53 +02002928/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002929 * Will also mark the memory as dirty if is_write == 1. access_len gives
2930 * the amount of memory that was actually read or written by the caller.
2931 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002932void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2933 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002934{
2935 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002936 MemoryRegion *mr;
2937 ram_addr_t addr1;
2938
2939 mr = qemu_ram_addr_from_host(buffer, &addr1);
2940 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002941 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01002942 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002943 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002944 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002945 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002946 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002947 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002948 return;
2949 }
2950 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002951 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
2952 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002953 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002954 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002955 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002956 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002957 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00002958 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002959}
bellardd0ecd2a2006-04-23 17:14:48 +00002960
Avi Kivitya8170e52012-10-23 12:30:10 +02002961void *cpu_physical_memory_map(hwaddr addr,
2962 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002963 int is_write)
2964{
2965 return address_space_map(&address_space_memory, addr, plen, is_write);
2966}
2967
Avi Kivitya8170e52012-10-23 12:30:10 +02002968void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2969 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002970{
2971 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2972}
2973
bellard8df1cd02005-01-28 22:37:22 +00002974/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002975static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
2976 MemTxAttrs attrs,
2977 MemTxResult *result,
2978 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002979{
bellard8df1cd02005-01-28 22:37:22 +00002980 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002981 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002982 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002983 hwaddr l = 4;
2984 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002985 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02002986 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00002987
Paolo Bonzini41063e12015-03-18 14:21:43 +01002988 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002989 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002990 if (l < 4 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02002991 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02002992
bellard8df1cd02005-01-28 22:37:22 +00002993 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01002994 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002995#if defined(TARGET_WORDS_BIGENDIAN)
2996 if (endian == DEVICE_LITTLE_ENDIAN) {
2997 val = bswap32(val);
2998 }
2999#else
3000 if (endian == DEVICE_BIG_ENDIAN) {
3001 val = bswap32(val);
3002 }
3003#endif
bellard8df1cd02005-01-28 22:37:22 +00003004 } else {
3005 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003006 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003007 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003008 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003009 switch (endian) {
3010 case DEVICE_LITTLE_ENDIAN:
3011 val = ldl_le_p(ptr);
3012 break;
3013 case DEVICE_BIG_ENDIAN:
3014 val = ldl_be_p(ptr);
3015 break;
3016 default:
3017 val = ldl_p(ptr);
3018 break;
3019 }
Peter Maydell50013112015-04-26 16:49:24 +01003020 r = MEMTX_OK;
3021 }
3022 if (result) {
3023 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003024 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003025 if (release_lock) {
3026 qemu_mutex_unlock_iothread();
3027 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003028 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003029 return val;
3030}
3031
Peter Maydell50013112015-04-26 16:49:24 +01003032uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
3033 MemTxAttrs attrs, MemTxResult *result)
3034{
3035 return address_space_ldl_internal(as, addr, attrs, result,
3036 DEVICE_NATIVE_ENDIAN);
3037}
3038
3039uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
3040 MemTxAttrs attrs, MemTxResult *result)
3041{
3042 return address_space_ldl_internal(as, addr, attrs, result,
3043 DEVICE_LITTLE_ENDIAN);
3044}
3045
3046uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
3047 MemTxAttrs attrs, MemTxResult *result)
3048{
3049 return address_space_ldl_internal(as, addr, attrs, result,
3050 DEVICE_BIG_ENDIAN);
3051}
3052
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003053uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003054{
Peter Maydell50013112015-04-26 16:49:24 +01003055 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003056}
3057
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003058uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003059{
Peter Maydell50013112015-04-26 16:49:24 +01003060 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003061}
3062
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003063uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003064{
Peter Maydell50013112015-04-26 16:49:24 +01003065 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003066}
3067
bellard84b7b8e2005-11-28 21:19:04 +00003068/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003069static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
3070 MemTxAttrs attrs,
3071 MemTxResult *result,
3072 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003073{
bellard84b7b8e2005-11-28 21:19:04 +00003074 uint8_t *ptr;
3075 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003076 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003077 hwaddr l = 8;
3078 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003079 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003080 bool release_lock = false;
bellard84b7b8e2005-11-28 21:19:04 +00003081
Paolo Bonzini41063e12015-03-18 14:21:43 +01003082 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003083 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003084 false);
3085 if (l < 8 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003086 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003087
bellard84b7b8e2005-11-28 21:19:04 +00003088 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003089 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02003090#if defined(TARGET_WORDS_BIGENDIAN)
3091 if (endian == DEVICE_LITTLE_ENDIAN) {
3092 val = bswap64(val);
3093 }
3094#else
3095 if (endian == DEVICE_BIG_ENDIAN) {
3096 val = bswap64(val);
3097 }
3098#endif
bellard84b7b8e2005-11-28 21:19:04 +00003099 } else {
3100 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003101 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003102 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003103 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003104 switch (endian) {
3105 case DEVICE_LITTLE_ENDIAN:
3106 val = ldq_le_p(ptr);
3107 break;
3108 case DEVICE_BIG_ENDIAN:
3109 val = ldq_be_p(ptr);
3110 break;
3111 default:
3112 val = ldq_p(ptr);
3113 break;
3114 }
Peter Maydell50013112015-04-26 16:49:24 +01003115 r = MEMTX_OK;
3116 }
3117 if (result) {
3118 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00003119 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003120 if (release_lock) {
3121 qemu_mutex_unlock_iothread();
3122 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003123 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00003124 return val;
3125}
3126
Peter Maydell50013112015-04-26 16:49:24 +01003127uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
3128 MemTxAttrs attrs, MemTxResult *result)
3129{
3130 return address_space_ldq_internal(as, addr, attrs, result,
3131 DEVICE_NATIVE_ENDIAN);
3132}
3133
3134uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
3135 MemTxAttrs attrs, MemTxResult *result)
3136{
3137 return address_space_ldq_internal(as, addr, attrs, result,
3138 DEVICE_LITTLE_ENDIAN);
3139}
3140
3141uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
3142 MemTxAttrs attrs, MemTxResult *result)
3143{
3144 return address_space_ldq_internal(as, addr, attrs, result,
3145 DEVICE_BIG_ENDIAN);
3146}
3147
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003148uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003149{
Peter Maydell50013112015-04-26 16:49:24 +01003150 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003151}
3152
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003153uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003154{
Peter Maydell50013112015-04-26 16:49:24 +01003155 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003156}
3157
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003158uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003159{
Peter Maydell50013112015-04-26 16:49:24 +01003160 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003161}
3162
bellardaab33092005-10-30 20:48:42 +00003163/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003164uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
3165 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003166{
3167 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01003168 MemTxResult r;
3169
3170 r = address_space_rw(as, addr, attrs, &val, 1, 0);
3171 if (result) {
3172 *result = r;
3173 }
bellardaab33092005-10-30 20:48:42 +00003174 return val;
3175}
3176
Peter Maydell50013112015-04-26 16:49:24 +01003177uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
3178{
3179 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
3180}
3181
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003182/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003183static inline uint32_t address_space_lduw_internal(AddressSpace *as,
3184 hwaddr addr,
3185 MemTxAttrs attrs,
3186 MemTxResult *result,
3187 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003188{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003189 uint8_t *ptr;
3190 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003191 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003192 hwaddr l = 2;
3193 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003194 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003195 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003196
Paolo Bonzini41063e12015-03-18 14:21:43 +01003197 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003198 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003199 false);
3200 if (l < 2 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003201 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003202
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003203 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003204 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003205#if defined(TARGET_WORDS_BIGENDIAN)
3206 if (endian == DEVICE_LITTLE_ENDIAN) {
3207 val = bswap16(val);
3208 }
3209#else
3210 if (endian == DEVICE_BIG_ENDIAN) {
3211 val = bswap16(val);
3212 }
3213#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003214 } else {
3215 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003216 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003217 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003218 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003219 switch (endian) {
3220 case DEVICE_LITTLE_ENDIAN:
3221 val = lduw_le_p(ptr);
3222 break;
3223 case DEVICE_BIG_ENDIAN:
3224 val = lduw_be_p(ptr);
3225 break;
3226 default:
3227 val = lduw_p(ptr);
3228 break;
3229 }
Peter Maydell50013112015-04-26 16:49:24 +01003230 r = MEMTX_OK;
3231 }
3232 if (result) {
3233 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003234 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003235 if (release_lock) {
3236 qemu_mutex_unlock_iothread();
3237 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003238 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003239 return val;
bellardaab33092005-10-30 20:48:42 +00003240}
3241
Peter Maydell50013112015-04-26 16:49:24 +01003242uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
3243 MemTxAttrs attrs, MemTxResult *result)
3244{
3245 return address_space_lduw_internal(as, addr, attrs, result,
3246 DEVICE_NATIVE_ENDIAN);
3247}
3248
3249uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
3250 MemTxAttrs attrs, MemTxResult *result)
3251{
3252 return address_space_lduw_internal(as, addr, attrs, result,
3253 DEVICE_LITTLE_ENDIAN);
3254}
3255
3256uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
3257 MemTxAttrs attrs, MemTxResult *result)
3258{
3259 return address_space_lduw_internal(as, addr, attrs, result,
3260 DEVICE_BIG_ENDIAN);
3261}
3262
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003263uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003264{
Peter Maydell50013112015-04-26 16:49:24 +01003265 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003266}
3267
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003268uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003269{
Peter Maydell50013112015-04-26 16:49:24 +01003270 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003271}
3272
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003273uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003274{
Peter Maydell50013112015-04-26 16:49:24 +01003275 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003276}
3277
bellard8df1cd02005-01-28 22:37:22 +00003278/* warning: addr must be aligned. The ram page is not masked as dirty
3279 and the code inside is not invalidated. It is useful if the dirty
3280 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01003281void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
3282 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00003283{
bellard8df1cd02005-01-28 22:37:22 +00003284 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003285 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003286 hwaddr l = 4;
3287 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003288 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003289 uint8_t dirty_log_mask;
Jan Kiszka4840f102015-06-18 18:47:22 +02003290 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003291
Paolo Bonzini41063e12015-03-18 14:21:43 +01003292 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003293 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003294 true);
3295 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003296 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003297
Peter Maydell50013112015-04-26 16:49:24 +01003298 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003299 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003300 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003301 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003302 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003303
Paolo Bonzini845b6212015-03-23 11:45:53 +01003304 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3305 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
Paolo Bonzini58d27072015-03-23 11:56:01 +01003306 cpu_physical_memory_set_dirty_range(addr1, 4, dirty_log_mask);
Peter Maydell50013112015-04-26 16:49:24 +01003307 r = MEMTX_OK;
3308 }
3309 if (result) {
3310 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003311 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003312 if (release_lock) {
3313 qemu_mutex_unlock_iothread();
3314 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003315 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003316}
3317
Peter Maydell50013112015-04-26 16:49:24 +01003318void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3319{
3320 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3321}
3322
bellard8df1cd02005-01-28 22:37:22 +00003323/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003324static inline void address_space_stl_internal(AddressSpace *as,
3325 hwaddr addr, uint32_t val,
3326 MemTxAttrs attrs,
3327 MemTxResult *result,
3328 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003329{
bellard8df1cd02005-01-28 22:37:22 +00003330 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003331 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003332 hwaddr l = 4;
3333 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003334 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003335 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003336
Paolo Bonzini41063e12015-03-18 14:21:43 +01003337 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003338 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003339 true);
3340 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003341 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003342
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003343#if defined(TARGET_WORDS_BIGENDIAN)
3344 if (endian == DEVICE_LITTLE_ENDIAN) {
3345 val = bswap32(val);
3346 }
3347#else
3348 if (endian == DEVICE_BIG_ENDIAN) {
3349 val = bswap32(val);
3350 }
3351#endif
Peter Maydell50013112015-04-26 16:49:24 +01003352 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003353 } else {
bellard8df1cd02005-01-28 22:37:22 +00003354 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003355 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003356 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003357 switch (endian) {
3358 case DEVICE_LITTLE_ENDIAN:
3359 stl_le_p(ptr, val);
3360 break;
3361 case DEVICE_BIG_ENDIAN:
3362 stl_be_p(ptr, val);
3363 break;
3364 default:
3365 stl_p(ptr, val);
3366 break;
3367 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003368 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003369 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003370 }
Peter Maydell50013112015-04-26 16:49:24 +01003371 if (result) {
3372 *result = r;
3373 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003374 if (release_lock) {
3375 qemu_mutex_unlock_iothread();
3376 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003377 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003378}
3379
3380void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3381 MemTxAttrs attrs, MemTxResult *result)
3382{
3383 address_space_stl_internal(as, addr, val, attrs, result,
3384 DEVICE_NATIVE_ENDIAN);
3385}
3386
3387void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3388 MemTxAttrs attrs, MemTxResult *result)
3389{
3390 address_space_stl_internal(as, addr, val, attrs, result,
3391 DEVICE_LITTLE_ENDIAN);
3392}
3393
3394void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3395 MemTxAttrs attrs, MemTxResult *result)
3396{
3397 address_space_stl_internal(as, addr, val, attrs, result,
3398 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003399}
3400
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003401void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003402{
Peter Maydell50013112015-04-26 16:49:24 +01003403 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003404}
3405
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003406void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003407{
Peter Maydell50013112015-04-26 16:49:24 +01003408 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003409}
3410
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003411void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003412{
Peter Maydell50013112015-04-26 16:49:24 +01003413 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003414}
3415
bellardaab33092005-10-30 20:48:42 +00003416/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003417void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3418 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003419{
3420 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003421 MemTxResult r;
3422
3423 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3424 if (result) {
3425 *result = r;
3426 }
3427}
3428
3429void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3430{
3431 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003432}
3433
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003434/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003435static inline void address_space_stw_internal(AddressSpace *as,
3436 hwaddr addr, uint32_t val,
3437 MemTxAttrs attrs,
3438 MemTxResult *result,
3439 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003440{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003441 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003442 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003443 hwaddr l = 2;
3444 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003445 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003446 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003447
Paolo Bonzini41063e12015-03-18 14:21:43 +01003448 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003449 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003450 if (l < 2 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003451 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003452
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003453#if defined(TARGET_WORDS_BIGENDIAN)
3454 if (endian == DEVICE_LITTLE_ENDIAN) {
3455 val = bswap16(val);
3456 }
3457#else
3458 if (endian == DEVICE_BIG_ENDIAN) {
3459 val = bswap16(val);
3460 }
3461#endif
Peter Maydell50013112015-04-26 16:49:24 +01003462 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003463 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003464 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003465 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003466 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003467 switch (endian) {
3468 case DEVICE_LITTLE_ENDIAN:
3469 stw_le_p(ptr, val);
3470 break;
3471 case DEVICE_BIG_ENDIAN:
3472 stw_be_p(ptr, val);
3473 break;
3474 default:
3475 stw_p(ptr, val);
3476 break;
3477 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003478 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003479 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003480 }
Peter Maydell50013112015-04-26 16:49:24 +01003481 if (result) {
3482 *result = r;
3483 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003484 if (release_lock) {
3485 qemu_mutex_unlock_iothread();
3486 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003487 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003488}
3489
3490void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3491 MemTxAttrs attrs, MemTxResult *result)
3492{
3493 address_space_stw_internal(as, addr, val, attrs, result,
3494 DEVICE_NATIVE_ENDIAN);
3495}
3496
3497void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3498 MemTxAttrs attrs, MemTxResult *result)
3499{
3500 address_space_stw_internal(as, addr, val, attrs, result,
3501 DEVICE_LITTLE_ENDIAN);
3502}
3503
3504void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3505 MemTxAttrs attrs, MemTxResult *result)
3506{
3507 address_space_stw_internal(as, addr, val, attrs, result,
3508 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003509}
3510
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003511void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003512{
Peter Maydell50013112015-04-26 16:49:24 +01003513 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003514}
3515
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003516void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003517{
Peter Maydell50013112015-04-26 16:49:24 +01003518 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003519}
3520
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003521void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003522{
Peter Maydell50013112015-04-26 16:49:24 +01003523 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003524}
3525
bellardaab33092005-10-30 20:48:42 +00003526/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003527void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3528 MemTxAttrs attrs, MemTxResult *result)
3529{
3530 MemTxResult r;
3531 val = tswap64(val);
3532 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3533 if (result) {
3534 *result = r;
3535 }
3536}
3537
3538void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3539 MemTxAttrs attrs, MemTxResult *result)
3540{
3541 MemTxResult r;
3542 val = cpu_to_le64(val);
3543 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3544 if (result) {
3545 *result = r;
3546 }
3547}
3548void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3549 MemTxAttrs attrs, MemTxResult *result)
3550{
3551 MemTxResult r;
3552 val = cpu_to_be64(val);
3553 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3554 if (result) {
3555 *result = r;
3556 }
3557}
3558
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003559void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003560{
Peter Maydell50013112015-04-26 16:49:24 +01003561 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003562}
3563
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003564void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003565{
Peter Maydell50013112015-04-26 16:49:24 +01003566 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003567}
3568
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003569void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003570{
Peter Maydell50013112015-04-26 16:49:24 +01003571 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003572}
3573
aliguori5e2972f2009-03-28 17:51:36 +00003574/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003575int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003576 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003577{
3578 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003579 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003580 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003581
3582 while (len > 0) {
3583 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02003584 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00003585 /* if no physical page mapped, return an error */
3586 if (phys_addr == -1)
3587 return -1;
3588 l = (page + TARGET_PAGE_SIZE) - addr;
3589 if (l > len)
3590 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003591 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003592 if (is_write) {
3593 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
3594 } else {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003595 address_space_rw(cpu->as, phys_addr, MEMTXATTRS_UNSPECIFIED,
3596 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003597 }
bellard13eb76e2004-01-24 15:23:36 +00003598 len -= l;
3599 buf += l;
3600 addr += l;
3601 }
3602 return 0;
3603}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003604
3605/*
3606 * Allows code that needs to deal with migration bitmaps etc to still be built
3607 * target independent.
3608 */
3609size_t qemu_target_page_bits(void)
3610{
3611 return TARGET_PAGE_BITS;
3612}
3613
Paul Brooka68fe892010-03-01 00:08:59 +00003614#endif
bellard13eb76e2004-01-24 15:23:36 +00003615
Blue Swirl8e4a4242013-01-06 18:30:17 +00003616/*
3617 * A helper function for the _utterly broken_ virtio device model to find out if
3618 * it's running on a big endian machine. Don't do this at home kids!
3619 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003620bool target_words_bigendian(void);
3621bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003622{
3623#if defined(TARGET_WORDS_BIGENDIAN)
3624 return true;
3625#else
3626 return false;
3627#endif
3628}
3629
Wen Congyang76f35532012-05-07 12:04:18 +08003630#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003631bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003632{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003633 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003634 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003635 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003636
Paolo Bonzini41063e12015-03-18 14:21:43 +01003637 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003638 mr = address_space_translate(&address_space_memory,
3639 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003640
Paolo Bonzini41063e12015-03-18 14:21:43 +01003641 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3642 rcu_read_unlock();
3643 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003644}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003645
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003646int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003647{
3648 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003649 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003650
Mike Day0dc3f442013-09-05 14:41:35 -04003651 rcu_read_lock();
3652 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003653 ret = func(block->idstr, block->host, block->offset,
3654 block->used_length, opaque);
3655 if (ret) {
3656 break;
3657 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003658 }
Mike Day0dc3f442013-09-05 14:41:35 -04003659 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003660 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003661}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003662#endif