blob: f34d55698b73b4b162c875ff8dbf1f69ca322106 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010031#endif
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060032#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010033#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010034#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020035#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010036#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010037#include "qemu/timer.h"
38#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020039#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010041#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010042#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000043#if defined(CONFIG_USER_ONLY)
44#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010045#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010046#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010047#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000048#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010049#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040050#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020051#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000052#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030053#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000054
Paolo Bonzini022c62c2012-12-17 18:19:49 +010055#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020056#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020057
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020058#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030059#ifndef _WIN32
60#include "qemu/mmap-alloc.h"
61#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020062
blueswir1db7b5422007-05-26 17:36:03 +000063//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000064
pbrook99773bd2006-04-16 15:14:59 +000065#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040066/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
67 * are protected by the ramlist lock.
68 */
Mike Day0d53d9f2015-01-21 13:45:24 +010069RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030070
71static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030072static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030073
Avi Kivityf6790af2012-10-02 20:13:51 +020074AddressSpace address_space_io;
75AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020076
Paolo Bonzini0844e002013-05-24 14:37:28 +020077MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020078static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020079
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080080/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
81#define RAM_PREALLOC (1 << 0)
82
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080083/* RAM is mmap-ed with MAP_SHARED */
84#define RAM_SHARED (1 << 1)
85
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020086/* Only a portion of RAM (used_length) is actually used, and migrated.
87 * This used_length size can change across reboots.
88 */
89#define RAM_RESIZEABLE (1 << 2)
90
pbrooke2eef172008-06-08 01:09:01 +000091#endif
bellard9fa3e852004-01-04 18:06:42 +000092
Andreas Färberbdc44642013-06-24 23:50:24 +020093struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000094/* current CPU in the current thread. It is only valid inside
95 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +020096__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +000097/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000098 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000099 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100100int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000101
pbrooke2eef172008-06-08 01:09:01 +0000102#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200103
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200104typedef struct PhysPageEntry PhysPageEntry;
105
106struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200107 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200108 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200109 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200110 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200111};
112
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200113#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
114
Paolo Bonzini03f49952013-11-07 17:14:36 +0100115/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100116#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100117
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200118#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100119#define P_L2_SIZE (1 << P_L2_BITS)
120
121#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
122
123typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200124
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200125typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100126 struct rcu_head rcu;
127
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200128 unsigned sections_nb;
129 unsigned sections_nb_alloc;
130 unsigned nodes_nb;
131 unsigned nodes_nb_alloc;
132 Node *nodes;
133 MemoryRegionSection *sections;
134} PhysPageMap;
135
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200136struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100137 struct rcu_head rcu;
138
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200139 /* This is a multi-level map on the physical address space.
140 * The bottom level has pointers to MemoryRegionSections.
141 */
142 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200143 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200144 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200145};
146
Jan Kiszka90260c62013-05-26 21:46:51 +0200147#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
148typedef struct subpage_t {
149 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200150 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200151 hwaddr base;
152 uint16_t sub_section[TARGET_PAGE_SIZE];
153} subpage_t;
154
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200155#define PHYS_SECTION_UNASSIGNED 0
156#define PHYS_SECTION_NOTDIRTY 1
157#define PHYS_SECTION_ROM 2
158#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200159
pbrooke2eef172008-06-08 01:09:01 +0000160static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300161static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000162static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000163
Avi Kivity1ec9b902012-01-02 12:47:48 +0200164static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100165
166/**
167 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
168 * @cpu: the CPU whose AddressSpace this is
169 * @as: the AddressSpace itself
170 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
171 * @tcg_as_listener: listener for tracking changes to the AddressSpace
172 */
173struct CPUAddressSpace {
174 CPUState *cpu;
175 AddressSpace *as;
176 struct AddressSpaceDispatch *memory_dispatch;
177 MemoryListener tcg_as_listener;
178};
179
pbrook6658ffb2007-03-16 23:58:11 +0000180#endif
bellard54936002003-05-13 00:25:15 +0000181
Paul Brook6d9a1302010-02-28 23:55:53 +0000182#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200183
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200184static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200186 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
187 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
188 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
189 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200190 }
191}
192
Paolo Bonzinidb946042015-05-21 15:12:29 +0200193static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200194{
195 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200196 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200197 PhysPageEntry e;
198 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200199
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200200 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200201 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200202 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200203 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200204
205 e.skip = leaf ? 0 : 1;
206 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100207 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200208 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200209 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200210 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200211}
212
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200213static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
214 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200215 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200216{
217 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100218 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200219
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200220 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200221 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200222 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200223 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100224 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200225
Paolo Bonzini03f49952013-11-07 17:14:36 +0100226 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200227 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200228 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200229 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200230 *index += step;
231 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200232 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200233 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200234 }
235 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200236 }
237}
238
Avi Kivityac1970f2012-10-03 16:22:53 +0200239static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200240 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200241 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000242{
Avi Kivity29990972012-02-13 20:21:20 +0200243 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200244 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000245
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200246 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000247}
248
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200249/* Compact a non leaf page entry. Simply detect that the entry has a single child,
250 * and update our entry so we can skip it and go directly to the destination.
251 */
252static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
253{
254 unsigned valid_ptr = P_L2_SIZE;
255 int valid = 0;
256 PhysPageEntry *p;
257 int i;
258
259 if (lp->ptr == PHYS_MAP_NODE_NIL) {
260 return;
261 }
262
263 p = nodes[lp->ptr];
264 for (i = 0; i < P_L2_SIZE; i++) {
265 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
266 continue;
267 }
268
269 valid_ptr = i;
270 valid++;
271 if (p[i].skip) {
272 phys_page_compact(&p[i], nodes, compacted);
273 }
274 }
275
276 /* We can only compress if there's only one child. */
277 if (valid != 1) {
278 return;
279 }
280
281 assert(valid_ptr < P_L2_SIZE);
282
283 /* Don't compress if it won't fit in the # of bits we have. */
284 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
285 return;
286 }
287
288 lp->ptr = p[valid_ptr].ptr;
289 if (!p[valid_ptr].skip) {
290 /* If our only child is a leaf, make this a leaf. */
291 /* By design, we should have made this node a leaf to begin with so we
292 * should never reach here.
293 * But since it's so simple to handle this, let's do it just in case we
294 * change this rule.
295 */
296 lp->skip = 0;
297 } else {
298 lp->skip += p[valid_ptr].skip;
299 }
300}
301
302static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
303{
304 DECLARE_BITMAP(compacted, nodes_nb);
305
306 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200307 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200308 }
309}
310
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200311static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200312 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000313{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200314 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200315 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200316 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200317
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200318 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200319 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200320 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200321 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200322 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100323 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200324 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200325
326 if (sections[lp.ptr].size.hi ||
327 range_covers_byte(sections[lp.ptr].offset_within_address_space,
328 sections[lp.ptr].size.lo, addr)) {
329 return &sections[lp.ptr];
330 } else {
331 return &sections[PHYS_SECTION_UNASSIGNED];
332 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200333}
334
Blue Swirle5548612012-04-21 13:08:33 +0000335bool memory_region_is_unassigned(MemoryRegion *mr)
336{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200337 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000338 && mr != &io_mem_watch;
339}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200340
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100341/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200342static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200343 hwaddr addr,
344 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200345{
Jan Kiszka90260c62013-05-26 21:46:51 +0200346 MemoryRegionSection *section;
347 subpage_t *subpage;
348
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200349 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200350 if (resolve_subpage && section->mr->subpage) {
351 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200352 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200353 }
354 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200355}
356
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100357/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200358static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200359address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200360 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200361{
362 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200363 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100364 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200365
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200366 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200367 /* Compute offset within MemoryRegionSection */
368 addr -= section->offset_within_address_space;
369
370 /* Compute offset within MemoryRegion */
371 *xlat = addr + section->offset_within_region;
372
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200373 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200374
375 /* MMIO registers can be expected to perform full-width accesses based only
376 * on their address, without considering adjacent registers that could
377 * decode to completely different MemoryRegions. When such registers
378 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
379 * regions overlap wildly. For this reason we cannot clamp the accesses
380 * here.
381 *
382 * If the length is small (as is the case for address_space_ldl/stl),
383 * everything works fine. If the incoming length is large, however,
384 * the caller really has to do the clamping through memory_access_size.
385 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200386 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200387 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200388 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
389 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200390 return section;
391}
Jan Kiszka90260c62013-05-26 21:46:51 +0200392
Paolo Bonzini41063e12015-03-18 14:21:43 +0100393/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200394MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
395 hwaddr *xlat, hwaddr *plen,
396 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200397{
Avi Kivity30951152012-10-30 13:47:46 +0200398 IOMMUTLBEntry iotlb;
399 MemoryRegionSection *section;
400 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200401
402 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100403 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
404 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200405 mr = section->mr;
406
407 if (!mr->iommu_ops) {
408 break;
409 }
410
Le Tan8d7b8cb2014-08-16 13:55:37 +0800411 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200412 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
413 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700414 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200415 if (!(iotlb.perm & (1 << is_write))) {
416 mr = &io_mem_unassigned;
417 break;
418 }
419
420 as = iotlb.target_as;
421 }
422
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000423 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100424 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700425 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100426 }
427
Avi Kivity30951152012-10-30 13:47:46 +0200428 *xlat = addr;
429 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200430}
431
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100432/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200433MemoryRegionSection *
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200434address_space_translate_for_iotlb(CPUState *cpu, hwaddr addr,
435 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200436{
Avi Kivity30951152012-10-30 13:47:46 +0200437 MemoryRegionSection *section;
Peter Maydell32857f42015-10-01 15:29:50 +0100438 section = address_space_translate_internal(cpu->cpu_ases[0].memory_dispatch,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200439 addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200440
441 assert(!section->mr->iommu_ops);
442 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200443}
bellard9fa3e852004-01-04 18:06:42 +0000444#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000445
Andreas Färberb170fce2013-01-20 20:23:22 +0100446#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000447
Juan Quintelae59fb372009-09-29 22:48:21 +0200448static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200449{
Andreas Färber259186a2013-01-17 18:51:17 +0100450 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200451
aurel323098dba2009-03-07 21:28:24 +0000452 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
453 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100454 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100455 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000456
457 return 0;
458}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200459
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400460static int cpu_common_pre_load(void *opaque)
461{
462 CPUState *cpu = opaque;
463
Paolo Bonziniadee6422014-12-19 12:53:14 +0100464 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400465
466 return 0;
467}
468
469static bool cpu_common_exception_index_needed(void *opaque)
470{
471 CPUState *cpu = opaque;
472
Paolo Bonziniadee6422014-12-19 12:53:14 +0100473 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400474}
475
476static const VMStateDescription vmstate_cpu_common_exception_index = {
477 .name = "cpu_common/exception_index",
478 .version_id = 1,
479 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200480 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400481 .fields = (VMStateField[]) {
482 VMSTATE_INT32(exception_index, CPUState),
483 VMSTATE_END_OF_LIST()
484 }
485};
486
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300487static bool cpu_common_crash_occurred_needed(void *opaque)
488{
489 CPUState *cpu = opaque;
490
491 return cpu->crash_occurred;
492}
493
494static const VMStateDescription vmstate_cpu_common_crash_occurred = {
495 .name = "cpu_common/crash_occurred",
496 .version_id = 1,
497 .minimum_version_id = 1,
498 .needed = cpu_common_crash_occurred_needed,
499 .fields = (VMStateField[]) {
500 VMSTATE_BOOL(crash_occurred, CPUState),
501 VMSTATE_END_OF_LIST()
502 }
503};
504
Andreas Färber1a1562f2013-06-17 04:09:11 +0200505const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200506 .name = "cpu_common",
507 .version_id = 1,
508 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400509 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200510 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200511 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100512 VMSTATE_UINT32(halted, CPUState),
513 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200514 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400515 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200516 .subsections = (const VMStateDescription*[]) {
517 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300518 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200519 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200520 }
521};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200522
pbrook9656f322008-07-01 20:01:19 +0000523#endif
524
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100525CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400526{
Andreas Färberbdc44642013-06-24 23:50:24 +0200527 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400528
Andreas Färberbdc44642013-06-24 23:50:24 +0200529 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100530 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200531 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100532 }
Glauber Costa950f1472009-06-09 12:15:18 -0400533 }
534
Andreas Färberbdc44642013-06-24 23:50:24 +0200535 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400536}
537
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000538#if !defined(CONFIG_USER_ONLY)
Peter Maydell56943e82016-01-21 14:15:04 +0000539void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000540{
Peter Maydell56943e82016-01-21 14:15:04 +0000541 if (asidx == 0) {
542 /* address space 0 gets the convenience alias */
543 cpu->as = as;
544 }
545
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000546 /* We only support one address space per cpu at the moment. */
547 assert(cpu->as == as);
548
Peter Maydell32857f42015-10-01 15:29:50 +0100549 if (cpu->cpu_ases) {
550 /* We've already registered the listener for our only AS */
551 return;
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000552 }
Peter Maydell32857f42015-10-01 15:29:50 +0100553
554 cpu->cpu_ases = g_new0(CPUAddressSpace, 1);
555 cpu->cpu_ases[0].cpu = cpu;
556 cpu->cpu_ases[0].as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000557 if (tcg_enabled()) {
558 cpu->cpu_ases[0].tcg_as_listener.commit = tcg_commit;
559 memory_listener_register(&cpu->cpu_ases[0].tcg_as_listener, as);
560 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000561}
562#endif
563
Bharata B Raob7bca732015-06-23 19:31:13 -0700564#ifndef CONFIG_USER_ONLY
565static DECLARE_BITMAP(cpu_index_map, MAX_CPUMASK_BITS);
566
567static int cpu_get_free_index(Error **errp)
568{
569 int cpu = find_first_zero_bit(cpu_index_map, MAX_CPUMASK_BITS);
570
571 if (cpu >= MAX_CPUMASK_BITS) {
572 error_setg(errp, "Trying to use more CPUs than max of %d",
573 MAX_CPUMASK_BITS);
574 return -1;
575 }
576
577 bitmap_set(cpu_index_map, cpu, 1);
578 return cpu;
579}
580
581void cpu_exec_exit(CPUState *cpu)
582{
583 if (cpu->cpu_index == -1) {
584 /* cpu_index was never allocated by this @cpu or was already freed. */
585 return;
586 }
587
588 bitmap_clear(cpu_index_map, cpu->cpu_index, 1);
589 cpu->cpu_index = -1;
590}
591#else
592
593static int cpu_get_free_index(Error **errp)
594{
595 CPUState *some_cpu;
596 int cpu_index = 0;
597
598 CPU_FOREACH(some_cpu) {
599 cpu_index++;
600 }
601 return cpu_index;
602}
603
604void cpu_exec_exit(CPUState *cpu)
605{
606}
607#endif
608
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700609void cpu_exec_init(CPUState *cpu, Error **errp)
bellardfd6ce8f2003-05-14 19:00:11 +0000610{
Andreas Färberb170fce2013-01-20 20:23:22 +0100611 CPUClass *cc = CPU_GET_CLASS(cpu);
bellard6a00d602005-11-21 23:25:50 +0000612 int cpu_index;
Bharata B Raob7bca732015-06-23 19:31:13 -0700613 Error *local_err = NULL;
bellard6a00d602005-11-21 23:25:50 +0000614
Peter Maydell56943e82016-01-21 14:15:04 +0000615 cpu->as = NULL;
616
Eduardo Habkost291135b2015-04-27 17:00:33 -0300617#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300618 cpu->thread_id = qemu_get_thread_id();
Eduardo Habkost291135b2015-04-27 17:00:33 -0300619#endif
620
pbrookc2764712009-03-07 15:24:59 +0000621#if defined(CONFIG_USER_ONLY)
622 cpu_list_lock();
623#endif
Bharata B Raob7bca732015-06-23 19:31:13 -0700624 cpu_index = cpu->cpu_index = cpu_get_free_index(&local_err);
625 if (local_err) {
626 error_propagate(errp, local_err);
627#if defined(CONFIG_USER_ONLY)
628 cpu_list_unlock();
629#endif
630 return;
bellard6a00d602005-11-21 23:25:50 +0000631 }
Andreas Färberbdc44642013-06-24 23:50:24 +0200632 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000633#if defined(CONFIG_USER_ONLY)
634 cpu_list_unlock();
635#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200636 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
637 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
638 }
pbrookb3c77242008-06-30 16:31:04 +0000639#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600640 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700641 cpu_save, cpu_load, cpu->env_ptr);
Andreas Färberb170fce2013-01-20 20:23:22 +0100642 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200643 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000644#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100645 if (cc->vmsd != NULL) {
646 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
647 }
bellardfd6ce8f2003-05-14 19:00:11 +0000648}
649
Paul Brook94df27f2010-02-28 23:47:45 +0000650#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200651static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000652{
653 tb_invalidate_phys_page_range(pc, pc + 1, 0);
654}
655#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200656static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400657{
Max Filippove8262a12013-09-27 22:29:17 +0400658 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
659 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000660 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100661 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400662 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400663}
bellardc27004e2005-01-03 23:35:10 +0000664#endif
bellardd720b932004-04-25 17:57:43 +0000665
Paul Brookc527ee82010-03-01 03:31:14 +0000666#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200667void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000668
669{
670}
671
Peter Maydell3ee887e2014-09-12 14:06:48 +0100672int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
673 int flags)
674{
675 return -ENOSYS;
676}
677
678void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
679{
680}
681
Andreas Färber75a34032013-09-02 16:57:02 +0200682int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000683 int flags, CPUWatchpoint **watchpoint)
684{
685 return -ENOSYS;
686}
687#else
pbrook6658ffb2007-03-16 23:58:11 +0000688/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200689int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000690 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000691{
aliguoric0ce9982008-11-25 22:13:57 +0000692 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000693
Peter Maydell05068c02014-09-12 14:06:48 +0100694 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700695 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200696 error_report("tried to set invalid watchpoint at %"
697 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000698 return -EINVAL;
699 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500700 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000701
aliguoria1d1bb32008-11-18 20:07:32 +0000702 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100703 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000704 wp->flags = flags;
705
aliguori2dc9f412008-11-18 20:56:59 +0000706 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200707 if (flags & BP_GDB) {
708 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
709 } else {
710 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
711 }
aliguoria1d1bb32008-11-18 20:07:32 +0000712
Andreas Färber31b030d2013-09-04 01:29:02 +0200713 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000714
715 if (watchpoint)
716 *watchpoint = wp;
717 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000718}
719
aliguoria1d1bb32008-11-18 20:07:32 +0000720/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200721int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000722 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000723{
aliguoria1d1bb32008-11-18 20:07:32 +0000724 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000725
Andreas Färberff4700b2013-08-26 18:23:18 +0200726 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100727 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000728 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200729 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000730 return 0;
731 }
732 }
aliguoria1d1bb32008-11-18 20:07:32 +0000733 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000734}
735
aliguoria1d1bb32008-11-18 20:07:32 +0000736/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200737void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000738{
Andreas Färberff4700b2013-08-26 18:23:18 +0200739 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000740
Andreas Färber31b030d2013-09-04 01:29:02 +0200741 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000742
Anthony Liguori7267c092011-08-20 22:09:37 -0500743 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000744}
745
aliguoria1d1bb32008-11-18 20:07:32 +0000746/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200747void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000748{
aliguoric0ce9982008-11-25 22:13:57 +0000749 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000750
Andreas Färberff4700b2013-08-26 18:23:18 +0200751 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200752 if (wp->flags & mask) {
753 cpu_watchpoint_remove_by_ref(cpu, wp);
754 }
aliguoric0ce9982008-11-25 22:13:57 +0000755 }
aliguoria1d1bb32008-11-18 20:07:32 +0000756}
Peter Maydell05068c02014-09-12 14:06:48 +0100757
758/* Return true if this watchpoint address matches the specified
759 * access (ie the address range covered by the watchpoint overlaps
760 * partially or completely with the address range covered by the
761 * access).
762 */
763static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
764 vaddr addr,
765 vaddr len)
766{
767 /* We know the lengths are non-zero, but a little caution is
768 * required to avoid errors in the case where the range ends
769 * exactly at the top of the address space and so addr + len
770 * wraps round to zero.
771 */
772 vaddr wpend = wp->vaddr + wp->len - 1;
773 vaddr addrend = addr + len - 1;
774
775 return !(addr > wpend || wp->vaddr > addrend);
776}
777
Paul Brookc527ee82010-03-01 03:31:14 +0000778#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000779
780/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200781int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000782 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000783{
aliguoric0ce9982008-11-25 22:13:57 +0000784 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000785
Anthony Liguori7267c092011-08-20 22:09:37 -0500786 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000787
788 bp->pc = pc;
789 bp->flags = flags;
790
aliguori2dc9f412008-11-18 20:56:59 +0000791 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200792 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200793 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200794 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200795 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200796 }
aliguoria1d1bb32008-11-18 20:07:32 +0000797
Andreas Färberf0c3c502013-08-26 21:22:53 +0200798 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000799
Andreas Färber00b941e2013-06-29 18:55:54 +0200800 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000801 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200802 }
aliguoria1d1bb32008-11-18 20:07:32 +0000803 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000804}
805
806/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200807int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000808{
aliguoria1d1bb32008-11-18 20:07:32 +0000809 CPUBreakpoint *bp;
810
Andreas Färberf0c3c502013-08-26 21:22:53 +0200811 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000812 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200813 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000814 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000815 }
bellard4c3a88a2003-07-26 12:06:08 +0000816 }
aliguoria1d1bb32008-11-18 20:07:32 +0000817 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000818}
819
aliguoria1d1bb32008-11-18 20:07:32 +0000820/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200821void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000822{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200823 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
824
825 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000826
Anthony Liguori7267c092011-08-20 22:09:37 -0500827 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000828}
829
830/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200831void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000832{
aliguoric0ce9982008-11-25 22:13:57 +0000833 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000834
Andreas Färberf0c3c502013-08-26 21:22:53 +0200835 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200836 if (bp->flags & mask) {
837 cpu_breakpoint_remove_by_ref(cpu, bp);
838 }
aliguoric0ce9982008-11-25 22:13:57 +0000839 }
bellard4c3a88a2003-07-26 12:06:08 +0000840}
841
bellardc33a3462003-07-29 20:50:33 +0000842/* enable or disable single step mode. EXCP_DEBUG is returned by the
843 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200844void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000845{
Andreas Färbered2803d2013-06-21 20:20:45 +0200846 if (cpu->singlestep_enabled != enabled) {
847 cpu->singlestep_enabled = enabled;
848 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200849 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200850 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100851 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000852 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -0700853 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +0000854 }
bellardc33a3462003-07-29 20:50:33 +0000855 }
bellardc33a3462003-07-29 20:50:33 +0000856}
857
Andreas Färbera47dddd2013-09-03 17:38:47 +0200858void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000859{
860 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000861 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000862
863 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000864 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000865 fprintf(stderr, "qemu: fatal: ");
866 vfprintf(stderr, fmt, ap);
867 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200868 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +0100869 if (qemu_log_separate()) {
aliguori93fcfe32009-01-15 22:34:14 +0000870 qemu_log("qemu: fatal: ");
871 qemu_log_vprintf(fmt, ap2);
872 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200873 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000874 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000875 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000876 }
pbrook493ae1f2007-11-23 16:53:59 +0000877 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000878 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +0300879 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +0200880#if defined(CONFIG_USER_ONLY)
881 {
882 struct sigaction act;
883 sigfillset(&act.sa_mask);
884 act.sa_handler = SIG_DFL;
885 sigaction(SIGABRT, &act, NULL);
886 }
887#endif
bellard75012672003-06-21 13:11:07 +0000888 abort();
889}
890
bellard01243112004-01-04 15:48:17 +0000891#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400892/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200893static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
894{
895 RAMBlock *block;
896
Paolo Bonzini43771532013-09-09 17:58:40 +0200897 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200898 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +0200899 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200900 }
Mike Day0dc3f442013-09-05 14:41:35 -0400901 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200902 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200903 goto found;
904 }
905 }
906
907 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
908 abort();
909
910found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200911 /* It is safe to write mru_block outside the iothread lock. This
912 * is what happens:
913 *
914 * mru_block = xxx
915 * rcu_read_unlock()
916 * xxx removed from list
917 * rcu_read_lock()
918 * read mru_block
919 * mru_block = NULL;
920 * call_rcu(reclaim_ramblock, xxx);
921 * rcu_read_unlock()
922 *
923 * atomic_rcu_set is not needed here. The block was already published
924 * when it was placed into the list. Here we're just making an extra
925 * copy of the pointer.
926 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200927 ram_list.mru_block = block;
928 return block;
929}
930
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200931static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000932{
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700933 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200934 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200935 RAMBlock *block;
936 ram_addr_t end;
937
938 end = TARGET_PAGE_ALIGN(start + length);
939 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000940
Mike Day0dc3f442013-09-05 14:41:35 -0400941 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200942 block = qemu_get_ram_block(start);
943 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200944 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700945 CPU_FOREACH(cpu) {
946 tlb_reset_dirty(cpu, start1, length);
947 }
Mike Day0dc3f442013-09-05 14:41:35 -0400948 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200949}
950
951/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000952bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
953 ram_addr_t length,
954 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200955{
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000956 unsigned long end, page;
957 bool dirty;
Juan Quintelad24981d2012-05-22 00:42:40 +0200958
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000959 if (length == 0) {
960 return false;
961 }
962
963 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
964 page = start >> TARGET_PAGE_BITS;
965 dirty = bitmap_test_and_clear_atomic(ram_list.dirty_memory[client],
966 page, end - page);
967
968 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200969 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200970 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000971
972 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +0000973}
974
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100975/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +0200976hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200977 MemoryRegionSection *section,
978 target_ulong vaddr,
979 hwaddr paddr, hwaddr xlat,
980 int prot,
981 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000982{
Avi Kivitya8170e52012-10-23 12:30:10 +0200983 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000984 CPUWatchpoint *wp;
985
Blue Swirlcc5bea62012-04-14 14:56:48 +0000986 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000987 /* Normal RAM. */
988 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200989 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000990 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200991 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000992 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200993 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000994 }
995 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +0100996 AddressSpaceDispatch *d;
997
998 d = atomic_rcu_read(&section->address_space->dispatch);
999 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001000 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001001 }
1002
1003 /* Make accesses to pages with watchpoints go via the
1004 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001005 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001006 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001007 /* Avoid trapping reads of pages with a write breakpoint. */
1008 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001009 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001010 *address |= TLB_MMIO;
1011 break;
1012 }
1013 }
1014 }
1015
1016 return iotlb;
1017}
bellard9fa3e852004-01-04 18:06:42 +00001018#endif /* defined(CONFIG_USER_ONLY) */
1019
pbrooke2eef172008-06-08 01:09:01 +00001020#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001021
Anthony Liguoric227f092009-10-01 16:12:16 -05001022static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001023 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001024static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001025
Igor Mammedova2b257d2014-10-31 16:38:37 +00001026static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
1027 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001028
1029/*
1030 * Set a custom physical guest memory alloator.
1031 * Accelerators with unusual needs may need this. Hopefully, we can
1032 * get rid of it eventually.
1033 */
Igor Mammedova2b257d2014-10-31 16:38:37 +00001034void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +02001035{
1036 phys_mem_alloc = alloc;
1037}
1038
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001039static uint16_t phys_section_add(PhysPageMap *map,
1040 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001041{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001042 /* The physical section number is ORed with a page-aligned
1043 * pointer to produce the iotlb entries. Thus it should
1044 * never overflow into the page-aligned value.
1045 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001046 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001047
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001048 if (map->sections_nb == map->sections_nb_alloc) {
1049 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1050 map->sections = g_renew(MemoryRegionSection, map->sections,
1051 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001052 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001053 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001054 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001055 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001056}
1057
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001058static void phys_section_destroy(MemoryRegion *mr)
1059{
Don Slutz55b4e802015-11-30 17:11:04 -05001060 bool have_sub_page = mr->subpage;
1061
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001062 memory_region_unref(mr);
1063
Don Slutz55b4e802015-11-30 17:11:04 -05001064 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001065 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001066 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001067 g_free(subpage);
1068 }
1069}
1070
Paolo Bonzini60926662013-05-29 12:30:26 +02001071static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001072{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001073 while (map->sections_nb > 0) {
1074 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001075 phys_section_destroy(section->mr);
1076 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001077 g_free(map->sections);
1078 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001079}
1080
Avi Kivityac1970f2012-10-03 16:22:53 +02001081static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001082{
1083 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001084 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001085 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +02001086 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001087 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001088 MemoryRegionSection subsection = {
1089 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001090 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001091 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001092 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001093
Avi Kivityf3705d52012-03-08 16:16:34 +02001094 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001095
Avi Kivityf3705d52012-03-08 16:16:34 +02001096 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001097 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001098 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001099 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001100 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001101 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001102 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001103 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001104 }
1105 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001106 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001107 subpage_register(subpage, start, end,
1108 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001109}
1110
1111
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001112static void register_multipage(AddressSpaceDispatch *d,
1113 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001114{
Avi Kivitya8170e52012-10-23 12:30:10 +02001115 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001116 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001117 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1118 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001119
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001120 assert(num_pages);
1121 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001122}
1123
Avi Kivityac1970f2012-10-03 16:22:53 +02001124static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001125{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001126 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001127 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001128 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001129 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001130
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001131 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1132 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1133 - now.offset_within_address_space;
1134
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001135 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001136 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001137 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001138 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001139 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001140 while (int128_ne(remain.size, now.size)) {
1141 remain.size = int128_sub(remain.size, now.size);
1142 remain.offset_within_address_space += int128_get64(now.size);
1143 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001144 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001145 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001146 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001147 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001148 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001149 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001150 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001151 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001152 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001153 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001154 }
1155}
1156
Sheng Yang62a27442010-01-26 19:21:16 +08001157void qemu_flush_coalesced_mmio_buffer(void)
1158{
1159 if (kvm_enabled())
1160 kvm_flush_coalesced_mmio_buffer();
1161}
1162
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001163void qemu_mutex_lock_ramlist(void)
1164{
1165 qemu_mutex_lock(&ram_list.mutex);
1166}
1167
1168void qemu_mutex_unlock_ramlist(void)
1169{
1170 qemu_mutex_unlock(&ram_list.mutex);
1171}
1172
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001173#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001174
1175#include <sys/vfs.h>
1176
1177#define HUGETLBFS_MAGIC 0x958458f6
1178
Hu Taofc7a5802014-09-09 13:28:01 +08001179static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001180{
1181 struct statfs fs;
1182 int ret;
1183
1184 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001185 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001186 } while (ret != 0 && errno == EINTR);
1187
1188 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001189 error_setg_errno(errp, errno, "failed to get page size of file %s",
1190 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001191 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001192 }
1193
Marcelo Tosattic9027602010-03-01 20:25:08 -03001194 return fs.f_bsize;
1195}
1196
Alex Williamson04b16652010-07-02 11:13:17 -06001197static void *file_ram_alloc(RAMBlock *block,
1198 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001199 const char *path,
1200 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001201{
Pavel Fedin8d31d6b2015-10-28 12:54:07 +03001202 struct stat st;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001203 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001204 char *sanitized_name;
1205 char *c;
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001206 void *area;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001207 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001208 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001209 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001210
Hu Taofc7a5802014-09-09 13:28:01 +08001211 hpagesize = gethugepagesize(path, &local_err);
1212 if (local_err) {
1213 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001214 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001215 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001216 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001217
1218 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001219 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1220 "or larger than huge page size 0x%" PRIx64,
1221 memory, hpagesize);
1222 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001223 }
1224
1225 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001226 error_setg(errp,
1227 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001228 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001229 }
1230
Pavel Fedin8d31d6b2015-10-28 12:54:07 +03001231 if (!stat(path, &st) && S_ISDIR(st.st_mode)) {
1232 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1233 sanitized_name = g_strdup(memory_region_name(block->mr));
1234 for (c = sanitized_name; *c != '\0'; c++) {
1235 if (*c == '/') {
1236 *c = '_';
1237 }
1238 }
1239
1240 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1241 sanitized_name);
1242 g_free(sanitized_name);
1243
1244 fd = mkstemp(filename);
1245 if (fd >= 0) {
1246 unlink(filename);
1247 }
1248 g_free(filename);
1249 } else {
1250 fd = open(path, O_RDWR | O_CREAT, 0644);
Peter Feiner8ca761f2013-03-04 13:54:25 -05001251 }
1252
Marcelo Tosattic9027602010-03-01 20:25:08 -03001253 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001254 error_setg_errno(errp, errno,
1255 "unable to create backing store for hugepages");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001256 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001257 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001258
Chen Hanxiao9284f312015-07-24 11:12:03 +08001259 memory = ROUND_UP(memory, hpagesize);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001260
1261 /*
1262 * ftruncate is not supported by hugetlbfs in older
1263 * hosts, so don't bother bailing out on errors.
1264 * If anything goes wrong with it under other filesystems,
1265 * mmap will fail.
1266 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001267 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001268 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001269 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001270
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001271 area = qemu_ram_mmap(fd, memory, hpagesize, block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001272 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001273 error_setg_errno(errp, errno,
1274 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001275 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001276 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001277 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001278
1279 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001280 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001281 }
1282
Alex Williamson04b16652010-07-02 11:13:17 -06001283 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001284 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001285
1286error:
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001287 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001288}
1289#endif
1290
Mike Day0dc3f442013-09-05 14:41:35 -04001291/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001292static ram_addr_t find_ram_offset(ram_addr_t size)
1293{
Alex Williamson04b16652010-07-02 11:13:17 -06001294 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001295 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001296
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001297 assert(size != 0); /* it would hand out same offset multiple times */
1298
Mike Day0dc3f442013-09-05 14:41:35 -04001299 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001300 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001301 }
Alex Williamson04b16652010-07-02 11:13:17 -06001302
Mike Day0dc3f442013-09-05 14:41:35 -04001303 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001304 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001305
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001306 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001307
Mike Day0dc3f442013-09-05 14:41:35 -04001308 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001309 if (next_block->offset >= end) {
1310 next = MIN(next, next_block->offset);
1311 }
1312 }
1313 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001314 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001315 mingap = next - end;
1316 }
1317 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001318
1319 if (offset == RAM_ADDR_MAX) {
1320 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1321 (uint64_t)size);
1322 abort();
1323 }
1324
Alex Williamson04b16652010-07-02 11:13:17 -06001325 return offset;
1326}
1327
Juan Quintela652d7ec2012-07-20 10:37:54 +02001328ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001329{
Alex Williamsond17b5282010-06-25 11:08:38 -06001330 RAMBlock *block;
1331 ram_addr_t last = 0;
1332
Mike Day0dc3f442013-09-05 14:41:35 -04001333 rcu_read_lock();
1334 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001335 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001336 }
Mike Day0dc3f442013-09-05 14:41:35 -04001337 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001338 return last;
1339}
1340
Jason Baronddb97f12012-08-02 15:44:16 -04001341static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1342{
1343 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001344
1345 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001346 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001347 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1348 if (ret) {
1349 perror("qemu_madvise");
1350 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1351 "but dump_guest_core=off specified\n");
1352 }
1353 }
1354}
1355
Mike Day0dc3f442013-09-05 14:41:35 -04001356/* Called within an RCU critical section, or while the ramlist lock
1357 * is held.
1358 */
Hu Tao20cfe882014-04-02 15:13:26 +08001359static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001360{
Hu Tao20cfe882014-04-02 15:13:26 +08001361 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001362
Mike Day0dc3f442013-09-05 14:41:35 -04001363 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001364 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001365 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001366 }
1367 }
Hu Tao20cfe882014-04-02 15:13:26 +08001368
1369 return NULL;
1370}
1371
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001372const char *qemu_ram_get_idstr(RAMBlock *rb)
1373{
1374 return rb->idstr;
1375}
1376
Mike Dayae3a7042013-09-05 14:41:35 -04001377/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001378void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1379{
Mike Dayae3a7042013-09-05 14:41:35 -04001380 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001381
Mike Day0dc3f442013-09-05 14:41:35 -04001382 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001383 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001384 assert(new_block);
1385 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001386
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001387 if (dev) {
1388 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001389 if (id) {
1390 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001391 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001392 }
1393 }
1394 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1395
Mike Day0dc3f442013-09-05 14:41:35 -04001396 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001397 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001398 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1399 new_block->idstr);
1400 abort();
1401 }
1402 }
Mike Day0dc3f442013-09-05 14:41:35 -04001403 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001404}
1405
Mike Dayae3a7042013-09-05 14:41:35 -04001406/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001407void qemu_ram_unset_idstr(ram_addr_t addr)
1408{
Mike Dayae3a7042013-09-05 14:41:35 -04001409 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001410
Mike Dayae3a7042013-09-05 14:41:35 -04001411 /* FIXME: arch_init.c assumes that this is not called throughout
1412 * migration. Ignore the problem since hot-unplug during migration
1413 * does not work anyway.
1414 */
1415
Mike Day0dc3f442013-09-05 14:41:35 -04001416 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001417 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001418 if (block) {
1419 memset(block->idstr, 0, sizeof(block->idstr));
1420 }
Mike Day0dc3f442013-09-05 14:41:35 -04001421 rcu_read_unlock();
Hu Tao20cfe882014-04-02 15:13:26 +08001422}
1423
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001424static int memory_try_enable_merging(void *addr, size_t len)
1425{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001426 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001427 /* disabled by the user */
1428 return 0;
1429 }
1430
1431 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1432}
1433
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001434/* Only legal before guest might have detected the memory size: e.g. on
1435 * incoming migration, or right after reset.
1436 *
1437 * As memory core doesn't know how is memory accessed, it is up to
1438 * resize callback to update device state and/or add assertions to detect
1439 * misuse, if necessary.
1440 */
1441int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1442{
1443 RAMBlock *block = find_ram_block(base);
1444
1445 assert(block);
1446
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001447 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001448
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001449 if (block->used_length == newsize) {
1450 return 0;
1451 }
1452
1453 if (!(block->flags & RAM_RESIZEABLE)) {
1454 error_setg_errno(errp, EINVAL,
1455 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1456 " in != 0x" RAM_ADDR_FMT, block->idstr,
1457 newsize, block->used_length);
1458 return -EINVAL;
1459 }
1460
1461 if (block->max_length < newsize) {
1462 error_setg_errno(errp, EINVAL,
1463 "Length too large: %s: 0x" RAM_ADDR_FMT
1464 " > 0x" RAM_ADDR_FMT, block->idstr,
1465 newsize, block->max_length);
1466 return -EINVAL;
1467 }
1468
1469 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1470 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001471 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1472 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001473 memory_region_set_size(block->mr, newsize);
1474 if (block->resized) {
1475 block->resized(block->idstr, newsize, block->host);
1476 }
1477 return 0;
1478}
1479
Hu Taoef701d72014-09-09 13:27:54 +08001480static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001481{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001482 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001483 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001484 ram_addr_t old_ram_size, new_ram_size;
1485
1486 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001487
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001488 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001489 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001490
1491 if (!new_block->host) {
1492 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001493 xen_ram_alloc(new_block->offset, new_block->max_length,
1494 new_block->mr);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001495 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001496 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001497 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001498 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001499 error_setg_errno(errp, errno,
1500 "cannot set up guest memory '%s'",
1501 memory_region_name(new_block->mr));
1502 qemu_mutex_unlock_ramlist();
1503 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001504 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001505 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001506 }
1507 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001508
Li Zhijiandd631692015-07-02 20:18:06 +08001509 new_ram_size = MAX(old_ram_size,
1510 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
1511 if (new_ram_size > old_ram_size) {
1512 migration_bitmap_extend(old_ram_size, new_ram_size);
1513 }
Mike Day0d53d9f2015-01-21 13:45:24 +01001514 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1515 * QLIST (which has an RCU-friendly variant) does not have insertion at
1516 * tail, so save the last element in last_block.
1517 */
Mike Day0dc3f442013-09-05 14:41:35 -04001518 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001519 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001520 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001521 break;
1522 }
1523 }
1524 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001525 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001526 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001527 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001528 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001529 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001530 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001531 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001532
Mike Day0dc3f442013-09-05 14:41:35 -04001533 /* Write list before version */
1534 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001535 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001536 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001537
Juan Quintela2152f5c2013-10-08 13:52:02 +02001538 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1539
1540 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001541 int i;
Mike Dayae3a7042013-09-05 14:41:35 -04001542
1543 /* ram_list.dirty_memory[] is protected by the iothread lock. */
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001544 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1545 ram_list.dirty_memory[i] =
1546 bitmap_zero_extend(ram_list.dirty_memory[i],
1547 old_ram_size, new_ram_size);
1548 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001549 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001550 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001551 new_block->used_length,
1552 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001553
Paolo Bonzinia904c912015-01-21 16:18:35 +01001554 if (new_block->host) {
1555 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1556 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1557 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1558 if (kvm_enabled()) {
1559 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1560 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001561 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001562
1563 return new_block->offset;
1564}
1565
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001566#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001567ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001568 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001569 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001570{
1571 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001572 ram_addr_t addr;
1573 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001574
1575 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001576 error_setg(errp, "-mem-path not supported with Xen");
1577 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001578 }
1579
1580 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1581 /*
1582 * file_ram_alloc() needs to allocate just like
1583 * phys_mem_alloc, but we haven't bothered to provide
1584 * a hook there.
1585 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001586 error_setg(errp,
1587 "-mem-path not supported with this accelerator");
1588 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001589 }
1590
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001591 size = HOST_PAGE_ALIGN(size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001592 new_block = g_malloc0(sizeof(*new_block));
1593 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001594 new_block->used_length = size;
1595 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001596 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001597 new_block->host = file_ram_alloc(new_block, size,
1598 mem_path, errp);
1599 if (!new_block->host) {
1600 g_free(new_block);
1601 return -1;
1602 }
1603
Hu Taoef701d72014-09-09 13:27:54 +08001604 addr = ram_block_add(new_block, &local_err);
1605 if (local_err) {
1606 g_free(new_block);
1607 error_propagate(errp, local_err);
1608 return -1;
1609 }
1610 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001611}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001612#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001613
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001614static
1615ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1616 void (*resized)(const char*,
1617 uint64_t length,
1618 void *host),
1619 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001620 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001621{
1622 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001623 ram_addr_t addr;
1624 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001625
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001626 size = HOST_PAGE_ALIGN(size);
1627 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001628 new_block = g_malloc0(sizeof(*new_block));
1629 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001630 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001631 new_block->used_length = size;
1632 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001633 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001634 new_block->fd = -1;
1635 new_block->host = host;
1636 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001637 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001638 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001639 if (resizeable) {
1640 new_block->flags |= RAM_RESIZEABLE;
1641 }
Hu Taoef701d72014-09-09 13:27:54 +08001642 addr = ram_block_add(new_block, &local_err);
1643 if (local_err) {
1644 g_free(new_block);
1645 error_propagate(errp, local_err);
1646 return -1;
1647 }
1648 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001649}
1650
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001651ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1652 MemoryRegion *mr, Error **errp)
1653{
1654 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1655}
1656
Hu Taoef701d72014-09-09 13:27:54 +08001657ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001658{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001659 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1660}
1661
1662ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1663 void (*resized)(const char*,
1664 uint64_t length,
1665 void *host),
1666 MemoryRegion *mr, Error **errp)
1667{
1668 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001669}
bellarde9a1ab12007-02-08 23:08:38 +00001670
Paolo Bonzini43771532013-09-09 17:58:40 +02001671static void reclaim_ramblock(RAMBlock *block)
1672{
1673 if (block->flags & RAM_PREALLOC) {
1674 ;
1675 } else if (xen_enabled()) {
1676 xen_invalidate_map_cache_entry(block->host);
1677#ifndef _WIN32
1678 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02001679 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02001680 close(block->fd);
1681#endif
1682 } else {
1683 qemu_anon_ram_free(block->host, block->max_length);
1684 }
1685 g_free(block);
1686}
1687
Anthony Liguoric227f092009-10-01 16:12:16 -05001688void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001689{
Alex Williamson04b16652010-07-02 11:13:17 -06001690 RAMBlock *block;
1691
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001692 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001693 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001694 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001695 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001696 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001697 /* Write list before version */
1698 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001699 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001700 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001701 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001702 }
1703 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001704 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001705}
1706
Huang Yingcd19cfa2011-03-02 08:56:19 +01001707#ifndef _WIN32
1708void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1709{
1710 RAMBlock *block;
1711 ram_addr_t offset;
1712 int flags;
1713 void *area, *vaddr;
1714
Mike Day0dc3f442013-09-05 14:41:35 -04001715 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001716 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001717 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001718 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001719 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001720 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001721 } else if (xen_enabled()) {
1722 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001723 } else {
1724 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001725 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001726 flags |= (block->flags & RAM_SHARED ?
1727 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001728 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1729 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001730 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001731 /*
1732 * Remap needs to match alloc. Accelerators that
1733 * set phys_mem_alloc never remap. If they did,
1734 * we'd need a remap hook here.
1735 */
1736 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1737
Huang Yingcd19cfa2011-03-02 08:56:19 +01001738 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1739 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1740 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001741 }
1742 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001743 fprintf(stderr, "Could not remap addr: "
1744 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001745 length, addr);
1746 exit(1);
1747 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001748 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001749 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001750 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001751 }
1752 }
1753}
1754#endif /* !_WIN32 */
1755
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001756int qemu_get_ram_fd(ram_addr_t addr)
1757{
Mike Dayae3a7042013-09-05 14:41:35 -04001758 RAMBlock *block;
1759 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001760
Mike Day0dc3f442013-09-05 14:41:35 -04001761 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001762 block = qemu_get_ram_block(addr);
1763 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001764 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001765 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001766}
1767
Tetsuya Mukawa56a571d2015-12-21 12:47:34 +09001768void qemu_set_ram_fd(ram_addr_t addr, int fd)
1769{
1770 RAMBlock *block;
1771
1772 rcu_read_lock();
1773 block = qemu_get_ram_block(addr);
1774 block->fd = fd;
1775 rcu_read_unlock();
1776}
1777
Damjan Marion3fd74b82014-06-26 23:01:32 +02001778void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1779{
Mike Dayae3a7042013-09-05 14:41:35 -04001780 RAMBlock *block;
1781 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001782
Mike Day0dc3f442013-09-05 14:41:35 -04001783 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001784 block = qemu_get_ram_block(addr);
1785 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001786 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001787 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001788}
1789
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001790/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001791 * This should not be used for general purpose DMA. Use address_space_map
1792 * or address_space_rw instead. For local memory (e.g. video ram) that the
1793 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001794 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001795 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001796 */
1797void *qemu_get_ram_ptr(ram_addr_t addr)
1798{
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001799 RAMBlock *block = qemu_get_ram_block(addr);
Mike Dayae3a7042013-09-05 14:41:35 -04001800
1801 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001802 /* We need to check if the requested address is in the RAM
1803 * because we don't want to map the entire memory in QEMU.
1804 * In that case just map until the end of the page.
1805 */
1806 if (block->offset == 0) {
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001807 return xen_map_cache(addr, 0, 0);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001808 }
Mike Dayae3a7042013-09-05 14:41:35 -04001809
1810 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001811 }
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001812 return ramblock_ptr(block, addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001813}
1814
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001815/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001816 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001817 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001818 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04001819 */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001820static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001821{
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001822 RAMBlock *block;
1823 ram_addr_t offset_inside_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001824 if (*size == 0) {
1825 return NULL;
1826 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001827
1828 block = qemu_get_ram_block(addr);
1829 offset_inside_block = addr - block->offset;
1830 *size = MIN(*size, block->max_length - offset_inside_block);
1831
1832 if (xen_enabled() && block->host == NULL) {
1833 /* We need to check if the requested address is in the RAM
1834 * because we don't want to map the entire memory in QEMU.
1835 * In that case just map the requested area.
1836 */
1837 if (block->offset == 0) {
1838 return xen_map_cache(addr, *size, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001839 }
1840
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001841 block->host = xen_map_cache(block->offset, block->max_length, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001842 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001843
1844 return ramblock_ptr(block, offset_inside_block);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001845}
1846
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001847/*
1848 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
1849 * in that RAMBlock.
1850 *
1851 * ptr: Host pointer to look up
1852 * round_offset: If true round the result offset down to a page boundary
1853 * *ram_addr: set to result ram_addr
1854 * *offset: set to result offset within the RAMBlock
1855 *
1856 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04001857 *
1858 * By the time this function returns, the returned pointer is not protected
1859 * by RCU anymore. If the caller is not within an RCU critical section and
1860 * does not hold the iothread lock, it must have other means of protecting the
1861 * pointer, such as a reference to the region that includes the incoming
1862 * ram_addr_t.
1863 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001864RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
1865 ram_addr_t *ram_addr,
1866 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00001867{
pbrook94a6b542009-04-11 17:15:54 +00001868 RAMBlock *block;
1869 uint8_t *host = ptr;
1870
Jan Kiszka868bb332011-06-21 22:59:09 +02001871 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001872 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001873 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001874 block = qemu_get_ram_block(*ram_addr);
1875 if (block) {
1876 *offset = (host - block->host);
1877 }
Mike Day0dc3f442013-09-05 14:41:35 -04001878 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001879 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001880 }
1881
Mike Day0dc3f442013-09-05 14:41:35 -04001882 rcu_read_lock();
1883 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001884 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001885 goto found;
1886 }
1887
Mike Day0dc3f442013-09-05 14:41:35 -04001888 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001889 /* This case append when the block is not mapped. */
1890 if (block->host == NULL) {
1891 continue;
1892 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001893 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001894 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001895 }
pbrook94a6b542009-04-11 17:15:54 +00001896 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001897
Mike Day0dc3f442013-09-05 14:41:35 -04001898 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001899 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001900
1901found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001902 *offset = (host - block->host);
1903 if (round_offset) {
1904 *offset &= TARGET_PAGE_MASK;
1905 }
1906 *ram_addr = block->offset + *offset;
Mike Day0dc3f442013-09-05 14:41:35 -04001907 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001908 return block;
1909}
1910
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00001911/*
1912 * Finds the named RAMBlock
1913 *
1914 * name: The name of RAMBlock to find
1915 *
1916 * Returns: RAMBlock (or NULL if not found)
1917 */
1918RAMBlock *qemu_ram_block_by_name(const char *name)
1919{
1920 RAMBlock *block;
1921
1922 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
1923 if (!strcmp(name, block->idstr)) {
1924 return block;
1925 }
1926 }
1927
1928 return NULL;
1929}
1930
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001931/* Some of the softmmu routines need to translate from a host pointer
1932 (typically a TLB entry) back to a ram offset. */
1933MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
1934{
1935 RAMBlock *block;
1936 ram_addr_t offset; /* Not used */
1937
1938 block = qemu_ram_block_from_host(ptr, false, ram_addr, &offset);
1939
1940 if (!block) {
1941 return NULL;
1942 }
1943
1944 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001945}
Alex Williamsonf471a172010-06-11 11:11:42 -06001946
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001947/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001948static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001949 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001950{
Juan Quintela52159192013-10-08 12:44:04 +02001951 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001952 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001953 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001954 switch (size) {
1955 case 1:
1956 stb_p(qemu_get_ram_ptr(ram_addr), val);
1957 break;
1958 case 2:
1959 stw_p(qemu_get_ram_ptr(ram_addr), val);
1960 break;
1961 case 4:
1962 stl_p(qemu_get_ram_ptr(ram_addr), val);
1963 break;
1964 default:
1965 abort();
1966 }
Paolo Bonzini58d27072015-03-23 11:56:01 +01001967 /* Set both VGA and migration bits for simplicity and to remove
1968 * the notdirty callback faster.
1969 */
1970 cpu_physical_memory_set_dirty_range(ram_addr, size,
1971 DIRTY_CLIENTS_NOCODE);
bellardf23db162005-08-21 19:12:28 +00001972 /* we remove the notdirty callback only if the code has been
1973 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001974 if (!cpu_physical_memory_is_clean(ram_addr)) {
Peter Crosthwaitebcae01e2015-09-10 22:39:42 -07001975 tlb_set_dirty(current_cpu, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001976 }
bellard1ccde1c2004-02-06 19:46:14 +00001977}
1978
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001979static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1980 unsigned size, bool is_write)
1981{
1982 return is_write;
1983}
1984
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001985static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001986 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001987 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001988 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001989};
1990
pbrook0f459d12008-06-09 00:20:13 +00001991/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01001992static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001993{
Andreas Färber93afead2013-08-26 03:41:01 +02001994 CPUState *cpu = current_cpu;
1995 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001996 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001997 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001998 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001999 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002000
Andreas Färberff4700b2013-08-26 18:23:18 +02002001 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002002 /* We re-entered the check after replacing the TB. Now raise
2003 * the debug interrupt so that is will trigger after the
2004 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002005 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002006 return;
2007 }
Andreas Färber93afead2013-08-26 03:41:01 +02002008 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02002009 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002010 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2011 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002012 if (flags == BP_MEM_READ) {
2013 wp->flags |= BP_WATCHPOINT_HIT_READ;
2014 } else {
2015 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2016 }
2017 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002018 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002019 if (!cpu->watchpoint_hit) {
2020 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02002021 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002022 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002023 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002024 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002025 } else {
2026 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02002027 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02002028 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00002029 }
aliguori06d55cc2008-11-18 20:24:06 +00002030 }
aliguori6e140f22008-11-18 20:37:55 +00002031 } else {
2032 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002033 }
2034 }
2035}
2036
pbrook6658ffb2007-03-16 23:58:11 +00002037/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2038 so these check for a hit then pass through to the normal out-of-line
2039 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002040static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2041 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002042{
Peter Maydell66b9b432015-04-26 16:49:24 +01002043 MemTxResult res;
2044 uint64_t data;
pbrook6658ffb2007-03-16 23:58:11 +00002045
Peter Maydell66b9b432015-04-26 16:49:24 +01002046 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002047 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002048 case 1:
Peter Maydell66b9b432015-04-26 16:49:24 +01002049 data = address_space_ldub(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002050 break;
2051 case 2:
Peter Maydell66b9b432015-04-26 16:49:24 +01002052 data = address_space_lduw(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002053 break;
2054 case 4:
Peter Maydell66b9b432015-04-26 16:49:24 +01002055 data = address_space_ldl(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002056 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002057 default: abort();
2058 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002059 *pdata = data;
2060 return res;
2061}
2062
2063static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2064 uint64_t val, unsigned size,
2065 MemTxAttrs attrs)
2066{
2067 MemTxResult res;
2068
2069 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2070 switch (size) {
2071 case 1:
2072 address_space_stb(&address_space_memory, addr, val, attrs, &res);
2073 break;
2074 case 2:
2075 address_space_stw(&address_space_memory, addr, val, attrs, &res);
2076 break;
2077 case 4:
2078 address_space_stl(&address_space_memory, addr, val, attrs, &res);
2079 break;
2080 default: abort();
2081 }
2082 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002083}
2084
Avi Kivity1ec9b902012-01-02 12:47:48 +02002085static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002086 .read_with_attrs = watch_mem_read,
2087 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002088 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00002089};
pbrook6658ffb2007-03-16 23:58:11 +00002090
Peter Maydellf25a49e2015-04-26 16:49:24 +01002091static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2092 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002093{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002094 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002095 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002096 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002097
blueswir1db7b5422007-05-26 17:36:03 +00002098#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002099 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002100 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002101#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01002102 res = address_space_read(subpage->as, addr + subpage->base,
2103 attrs, buf, len);
2104 if (res) {
2105 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002106 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002107 switch (len) {
2108 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002109 *data = ldub_p(buf);
2110 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002111 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002112 *data = lduw_p(buf);
2113 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002114 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002115 *data = ldl_p(buf);
2116 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002117 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002118 *data = ldq_p(buf);
2119 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002120 default:
2121 abort();
2122 }
blueswir1db7b5422007-05-26 17:36:03 +00002123}
2124
Peter Maydellf25a49e2015-04-26 16:49:24 +01002125static MemTxResult subpage_write(void *opaque, hwaddr addr,
2126 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002127{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002128 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002129 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002130
blueswir1db7b5422007-05-26 17:36:03 +00002131#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002132 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002133 " value %"PRIx64"\n",
2134 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002135#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002136 switch (len) {
2137 case 1:
2138 stb_p(buf, value);
2139 break;
2140 case 2:
2141 stw_p(buf, value);
2142 break;
2143 case 4:
2144 stl_p(buf, value);
2145 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002146 case 8:
2147 stq_p(buf, value);
2148 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002149 default:
2150 abort();
2151 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002152 return address_space_write(subpage->as, addr + subpage->base,
2153 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002154}
2155
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002156static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002157 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002158{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002159 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002160#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002161 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002162 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002163#endif
2164
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002165 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002166 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002167}
2168
Avi Kivity70c68e42012-01-02 12:32:48 +02002169static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002170 .read_with_attrs = subpage_read,
2171 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002172 .impl.min_access_size = 1,
2173 .impl.max_access_size = 8,
2174 .valid.min_access_size = 1,
2175 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002176 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002177 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002178};
2179
Anthony Liguoric227f092009-10-01 16:12:16 -05002180static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002181 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002182{
2183 int idx, eidx;
2184
2185 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2186 return -1;
2187 idx = SUBPAGE_IDX(start);
2188 eidx = SUBPAGE_IDX(end);
2189#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002190 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2191 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002192#endif
blueswir1db7b5422007-05-26 17:36:03 +00002193 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002194 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002195 }
2196
2197 return 0;
2198}
2199
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002200static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002201{
Anthony Liguoric227f092009-10-01 16:12:16 -05002202 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002203
Anthony Liguori7267c092011-08-20 22:09:37 -05002204 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002205
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002206 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002207 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002208 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002209 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002210 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002211#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002212 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2213 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002214#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002215 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002216
2217 return mmio;
2218}
2219
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002220static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2221 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002222{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002223 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002224 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002225 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002226 .mr = mr,
2227 .offset_within_address_space = 0,
2228 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002229 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002230 };
2231
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002232 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002233}
2234
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002235MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02002236{
Peter Maydell32857f42015-10-01 15:29:50 +01002237 CPUAddressSpace *cpuas = &cpu->cpu_ases[0];
2238 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002239 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002240
2241 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002242}
2243
Avi Kivitye9179ce2009-06-14 11:38:52 +03002244static void io_mem_init(void)
2245{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002246 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002247 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002248 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002249 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002250 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002251 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002252 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002253}
2254
Avi Kivityac1970f2012-10-03 16:22:53 +02002255static void mem_begin(MemoryListener *listener)
2256{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002257 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002258 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2259 uint16_t n;
2260
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002261 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002262 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002263 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002264 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002265 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002266 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002267 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002268 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002269
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002270 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002271 d->as = as;
2272 as->next_dispatch = d;
2273}
2274
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002275static void address_space_dispatch_free(AddressSpaceDispatch *d)
2276{
2277 phys_sections_free(&d->map);
2278 g_free(d);
2279}
2280
Paolo Bonzini00752702013-05-29 12:13:54 +02002281static void mem_commit(MemoryListener *listener)
2282{
2283 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002284 AddressSpaceDispatch *cur = as->dispatch;
2285 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002286
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002287 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002288
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002289 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002290 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002291 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002292 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002293}
2294
Avi Kivity1d711482012-10-02 18:54:45 +02002295static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002296{
Peter Maydell32857f42015-10-01 15:29:50 +01002297 CPUAddressSpace *cpuas;
2298 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002299
2300 /* since each CPU stores ram addresses in its TLB cache, we must
2301 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002302 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2303 cpu_reloading_memory_map();
2304 /* The CPU and TLB are protected by the iothread lock.
2305 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2306 * may have split the RCU critical section.
2307 */
2308 d = atomic_rcu_read(&cpuas->as->dispatch);
2309 cpuas->memory_dispatch = d;
2310 tlb_flush(cpuas->cpu, 1);
Avi Kivity50c1e142012-02-08 21:36:02 +02002311}
2312
Avi Kivityac1970f2012-10-03 16:22:53 +02002313void address_space_init_dispatch(AddressSpace *as)
2314{
Paolo Bonzini00752702013-05-29 12:13:54 +02002315 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002316 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002317 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002318 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002319 .region_add = mem_add,
2320 .region_nop = mem_add,
2321 .priority = 0,
2322 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002323 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002324}
2325
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002326void address_space_unregister(AddressSpace *as)
2327{
2328 memory_listener_unregister(&as->dispatch_listener);
2329}
2330
Avi Kivity83f3c252012-10-07 12:59:55 +02002331void address_space_destroy_dispatch(AddressSpace *as)
2332{
2333 AddressSpaceDispatch *d = as->dispatch;
2334
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002335 atomic_rcu_set(&as->dispatch, NULL);
2336 if (d) {
2337 call_rcu(d, address_space_dispatch_free, rcu);
2338 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002339}
2340
Avi Kivity62152b82011-07-26 14:26:14 +03002341static void memory_map_init(void)
2342{
Anthony Liguori7267c092011-08-20 22:09:37 -05002343 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002344
Paolo Bonzini57271d62013-11-07 17:14:37 +01002345 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002346 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002347
Anthony Liguori7267c092011-08-20 22:09:37 -05002348 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002349 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2350 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002351 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002352}
2353
2354MemoryRegion *get_system_memory(void)
2355{
2356 return system_memory;
2357}
2358
Avi Kivity309cb472011-08-08 16:09:03 +03002359MemoryRegion *get_system_io(void)
2360{
2361 return system_io;
2362}
2363
pbrooke2eef172008-06-08 01:09:01 +00002364#endif /* !defined(CONFIG_USER_ONLY) */
2365
bellard13eb76e2004-01-24 15:23:36 +00002366/* physical memory access (slow version, mainly for debug) */
2367#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002368int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002369 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002370{
2371 int l, flags;
2372 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002373 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002374
2375 while (len > 0) {
2376 page = addr & TARGET_PAGE_MASK;
2377 l = (page + TARGET_PAGE_SIZE) - addr;
2378 if (l > len)
2379 l = len;
2380 flags = page_get_flags(page);
2381 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002382 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002383 if (is_write) {
2384 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002385 return -1;
bellard579a97f2007-11-11 14:26:47 +00002386 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002387 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002388 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002389 memcpy(p, buf, l);
2390 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002391 } else {
2392 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002393 return -1;
bellard579a97f2007-11-11 14:26:47 +00002394 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002395 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002396 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002397 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002398 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002399 }
2400 len -= l;
2401 buf += l;
2402 addr += l;
2403 }
Paul Brooka68fe892010-03-01 00:08:59 +00002404 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002405}
bellard8df1cd02005-01-28 22:37:22 +00002406
bellard13eb76e2004-01-24 15:23:36 +00002407#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002408
Paolo Bonzini845b6212015-03-23 11:45:53 +01002409static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002410 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002411{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002412 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
2413 /* No early return if dirty_log_mask is or becomes 0, because
2414 * cpu_physical_memory_set_dirty_range will still call
2415 * xen_modified_memory.
2416 */
2417 if (dirty_log_mask) {
2418 dirty_log_mask =
2419 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002420 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002421 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
2422 tb_invalidate_phys_range(addr, addr + length);
2423 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2424 }
2425 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002426}
2427
Richard Henderson23326162013-07-08 14:55:59 -07002428static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002429{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002430 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002431
2432 /* Regions are assumed to support 1-4 byte accesses unless
2433 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002434 if (access_size_max == 0) {
2435 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002436 }
Richard Henderson23326162013-07-08 14:55:59 -07002437
2438 /* Bound the maximum access by the alignment of the address. */
2439 if (!mr->ops->impl.unaligned) {
2440 unsigned align_size_max = addr & -addr;
2441 if (align_size_max != 0 && align_size_max < access_size_max) {
2442 access_size_max = align_size_max;
2443 }
2444 }
2445
2446 /* Don't attempt accesses larger than the maximum. */
2447 if (l > access_size_max) {
2448 l = access_size_max;
2449 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01002450 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07002451
2452 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002453}
2454
Jan Kiszka4840f102015-06-18 18:47:22 +02002455static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02002456{
Jan Kiszka4840f102015-06-18 18:47:22 +02002457 bool unlocked = !qemu_mutex_iothread_locked();
2458 bool release_lock = false;
2459
2460 if (unlocked && mr->global_locking) {
2461 qemu_mutex_lock_iothread();
2462 unlocked = false;
2463 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002464 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002465 if (mr->flush_coalesced_mmio) {
2466 if (unlocked) {
2467 qemu_mutex_lock_iothread();
2468 }
2469 qemu_flush_coalesced_mmio_buffer();
2470 if (unlocked) {
2471 qemu_mutex_unlock_iothread();
2472 }
2473 }
2474
2475 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002476}
2477
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002478/* Called within RCU critical section. */
2479static MemTxResult address_space_write_continue(AddressSpace *as, hwaddr addr,
2480 MemTxAttrs attrs,
2481 const uint8_t *buf,
2482 int len, hwaddr addr1,
2483 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00002484{
bellard13eb76e2004-01-24 15:23:36 +00002485 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002486 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01002487 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02002488 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00002489
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002490 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002491 if (!memory_access_is_direct(mr, true)) {
2492 release_lock |= prepare_mmio_access(mr);
2493 l = memory_access_size(mr, l, addr1);
2494 /* XXX: could force current_cpu to NULL to avoid
2495 potential bugs */
2496 switch (l) {
2497 case 8:
2498 /* 64 bit write access */
2499 val = ldq_p(buf);
2500 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2501 attrs);
2502 break;
2503 case 4:
2504 /* 32 bit write access */
2505 val = ldl_p(buf);
2506 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2507 attrs);
2508 break;
2509 case 2:
2510 /* 16 bit write access */
2511 val = lduw_p(buf);
2512 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2513 attrs);
2514 break;
2515 case 1:
2516 /* 8 bit write access */
2517 val = ldub_p(buf);
2518 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2519 attrs);
2520 break;
2521 default:
2522 abort();
bellard13eb76e2004-01-24 15:23:36 +00002523 }
2524 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002525 addr1 += memory_region_get_ram_addr(mr);
2526 /* RAM case */
2527 ptr = qemu_get_ram_ptr(addr1);
2528 memcpy(ptr, buf, l);
2529 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002530 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002531
2532 if (release_lock) {
2533 qemu_mutex_unlock_iothread();
2534 release_lock = false;
2535 }
2536
bellard13eb76e2004-01-24 15:23:36 +00002537 len -= l;
2538 buf += l;
2539 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002540
2541 if (!len) {
2542 break;
2543 }
2544
2545 l = len;
2546 mr = address_space_translate(as, addr, &addr1, &l, true);
bellard13eb76e2004-01-24 15:23:36 +00002547 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002548
Peter Maydell3b643492015-04-26 16:49:23 +01002549 return result;
bellard13eb76e2004-01-24 15:23:36 +00002550}
bellard8df1cd02005-01-28 22:37:22 +00002551
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002552MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2553 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002554{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002555 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002556 hwaddr addr1;
2557 MemoryRegion *mr;
2558 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002559
2560 if (len > 0) {
2561 rcu_read_lock();
2562 l = len;
2563 mr = address_space_translate(as, addr, &addr1, &l, true);
2564 result = address_space_write_continue(as, addr, attrs, buf, len,
2565 addr1, l, mr);
2566 rcu_read_unlock();
2567 }
2568
2569 return result;
2570}
2571
2572/* Called within RCU critical section. */
2573MemTxResult address_space_read_continue(AddressSpace *as, hwaddr addr,
2574 MemTxAttrs attrs, uint8_t *buf,
2575 int len, hwaddr addr1, hwaddr l,
2576 MemoryRegion *mr)
2577{
2578 uint8_t *ptr;
2579 uint64_t val;
2580 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002581 bool release_lock = false;
2582
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002583 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002584 if (!memory_access_is_direct(mr, false)) {
2585 /* I/O case */
2586 release_lock |= prepare_mmio_access(mr);
2587 l = memory_access_size(mr, l, addr1);
2588 switch (l) {
2589 case 8:
2590 /* 64 bit read access */
2591 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2592 attrs);
2593 stq_p(buf, val);
2594 break;
2595 case 4:
2596 /* 32 bit read access */
2597 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2598 attrs);
2599 stl_p(buf, val);
2600 break;
2601 case 2:
2602 /* 16 bit read access */
2603 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2604 attrs);
2605 stw_p(buf, val);
2606 break;
2607 case 1:
2608 /* 8 bit read access */
2609 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2610 attrs);
2611 stb_p(buf, val);
2612 break;
2613 default:
2614 abort();
2615 }
2616 } else {
2617 /* RAM case */
2618 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
2619 memcpy(buf, ptr, l);
2620 }
2621
2622 if (release_lock) {
2623 qemu_mutex_unlock_iothread();
2624 release_lock = false;
2625 }
2626
2627 len -= l;
2628 buf += l;
2629 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002630
2631 if (!len) {
2632 break;
2633 }
2634
2635 l = len;
2636 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002637 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002638
2639 return result;
2640}
2641
Paolo Bonzini3cc8f882015-12-09 10:34:13 +01002642MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
2643 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002644{
2645 hwaddr l;
2646 hwaddr addr1;
2647 MemoryRegion *mr;
2648 MemTxResult result = MEMTX_OK;
2649
2650 if (len > 0) {
2651 rcu_read_lock();
2652 l = len;
2653 mr = address_space_translate(as, addr, &addr1, &l, false);
2654 result = address_space_read_continue(as, addr, attrs, buf, len,
2655 addr1, l, mr);
2656 rcu_read_unlock();
2657 }
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002658
2659 return result;
Avi Kivityac1970f2012-10-03 16:22:53 +02002660}
2661
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002662MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2663 uint8_t *buf, int len, bool is_write)
2664{
2665 if (is_write) {
2666 return address_space_write(as, addr, attrs, (uint8_t *)buf, len);
2667 } else {
2668 return address_space_read(as, addr, attrs, (uint8_t *)buf, len);
2669 }
2670}
Avi Kivityac1970f2012-10-03 16:22:53 +02002671
Avi Kivitya8170e52012-10-23 12:30:10 +02002672void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002673 int len, int is_write)
2674{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002675 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2676 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002677}
2678
Alexander Graf582b55a2013-12-11 14:17:44 +01002679enum write_rom_type {
2680 WRITE_DATA,
2681 FLUSH_CACHE,
2682};
2683
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002684static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002685 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002686{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002687 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002688 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002689 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002690 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002691
Paolo Bonzini41063e12015-03-18 14:21:43 +01002692 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002693 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002694 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002695 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002696
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002697 if (!(memory_region_is_ram(mr) ||
2698 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02002699 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002700 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002701 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002702 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002703 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002704 switch (type) {
2705 case WRITE_DATA:
2706 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002707 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002708 break;
2709 case FLUSH_CACHE:
2710 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2711 break;
2712 }
bellardd0ecd2a2006-04-23 17:14:48 +00002713 }
2714 len -= l;
2715 buf += l;
2716 addr += l;
2717 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002718 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002719}
2720
Alexander Graf582b55a2013-12-11 14:17:44 +01002721/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002722void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002723 const uint8_t *buf, int len)
2724{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002725 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002726}
2727
2728void cpu_flush_icache_range(hwaddr start, int len)
2729{
2730 /*
2731 * This function should do the same thing as an icache flush that was
2732 * triggered from within the guest. For TCG we are always cache coherent,
2733 * so there is no need to flush anything. For KVM / Xen we need to flush
2734 * the host's instruction cache at least.
2735 */
2736 if (tcg_enabled()) {
2737 return;
2738 }
2739
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002740 cpu_physical_memory_write_rom_internal(&address_space_memory,
2741 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002742}
2743
aliguori6d16c2f2009-01-22 16:59:11 +00002744typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002745 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002746 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002747 hwaddr addr;
2748 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002749 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002750} BounceBuffer;
2751
2752static BounceBuffer bounce;
2753
aliguoriba223c22009-01-22 16:59:16 +00002754typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002755 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002756 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002757} MapClient;
2758
Fam Zheng38e047b2015-03-16 17:03:35 +08002759QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002760static QLIST_HEAD(map_client_list, MapClient) map_client_list
2761 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002762
Fam Zhenge95205e2015-03-16 17:03:37 +08002763static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002764{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002765 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002766 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002767}
2768
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002769static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002770{
2771 MapClient *client;
2772
Blue Swirl72cf2d42009-09-12 07:36:22 +00002773 while (!QLIST_EMPTY(&map_client_list)) {
2774 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002775 qemu_bh_schedule(client->bh);
2776 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002777 }
2778}
2779
Fam Zhenge95205e2015-03-16 17:03:37 +08002780void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002781{
2782 MapClient *client = g_malloc(sizeof(*client));
2783
Fam Zheng38e047b2015-03-16 17:03:35 +08002784 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002785 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002786 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002787 if (!atomic_read(&bounce.in_use)) {
2788 cpu_notify_map_clients_locked();
2789 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002790 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002791}
2792
Fam Zheng38e047b2015-03-16 17:03:35 +08002793void cpu_exec_init_all(void)
2794{
2795 qemu_mutex_init(&ram_list.mutex);
Fam Zheng38e047b2015-03-16 17:03:35 +08002796 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01002797 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08002798 qemu_mutex_init(&map_client_list_lock);
2799}
2800
Fam Zhenge95205e2015-03-16 17:03:37 +08002801void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002802{
Fam Zhenge95205e2015-03-16 17:03:37 +08002803 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002804
Fam Zhenge95205e2015-03-16 17:03:37 +08002805 qemu_mutex_lock(&map_client_list_lock);
2806 QLIST_FOREACH(client, &map_client_list, link) {
2807 if (client->bh == bh) {
2808 cpu_unregister_map_client_do(client);
2809 break;
2810 }
2811 }
2812 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002813}
2814
2815static void cpu_notify_map_clients(void)
2816{
Fam Zheng38e047b2015-03-16 17:03:35 +08002817 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002818 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002819 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002820}
2821
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002822bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2823{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002824 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002825 hwaddr l, xlat;
2826
Paolo Bonzini41063e12015-03-18 14:21:43 +01002827 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002828 while (len > 0) {
2829 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002830 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2831 if (!memory_access_is_direct(mr, is_write)) {
2832 l = memory_access_size(mr, l, addr);
2833 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002834 return false;
2835 }
2836 }
2837
2838 len -= l;
2839 addr += l;
2840 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002841 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002842 return true;
2843}
2844
aliguori6d16c2f2009-01-22 16:59:11 +00002845/* Map a physical memory region into a host virtual address.
2846 * May map a subset of the requested range, given by and returned in *plen.
2847 * May return NULL if resources needed to perform the mapping are exhausted.
2848 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002849 * Use cpu_register_map_client() to know when retrying the map operation is
2850 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002851 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002852void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002853 hwaddr addr,
2854 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002855 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002856{
Avi Kivitya8170e52012-10-23 12:30:10 +02002857 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002858 hwaddr done = 0;
2859 hwaddr l, xlat, base;
2860 MemoryRegion *mr, *this_mr;
2861 ram_addr_t raddr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002862 void *ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002863
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002864 if (len == 0) {
2865 return NULL;
2866 }
aliguori6d16c2f2009-01-22 16:59:11 +00002867
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002868 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002869 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002870 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002871
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002872 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002873 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002874 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002875 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002876 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002877 /* Avoid unbounded allocations */
2878 l = MIN(l, TARGET_PAGE_SIZE);
2879 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002880 bounce.addr = addr;
2881 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002882
2883 memory_region_ref(mr);
2884 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002885 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002886 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2887 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002888 }
aliguori6d16c2f2009-01-22 16:59:11 +00002889
Paolo Bonzini41063e12015-03-18 14:21:43 +01002890 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002891 *plen = l;
2892 return bounce.buffer;
2893 }
2894
2895 base = xlat;
2896 raddr = memory_region_get_ram_addr(mr);
2897
2898 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002899 len -= l;
2900 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002901 done += l;
2902 if (len == 0) {
2903 break;
2904 }
2905
2906 l = len;
2907 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2908 if (this_mr != mr || xlat != base + done) {
2909 break;
2910 }
aliguori6d16c2f2009-01-22 16:59:11 +00002911 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002912
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002913 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002914 *plen = done;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002915 ptr = qemu_ram_ptr_length(raddr + base, plen);
2916 rcu_read_unlock();
2917
2918 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002919}
2920
Avi Kivityac1970f2012-10-03 16:22:53 +02002921/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002922 * Will also mark the memory as dirty if is_write == 1. access_len gives
2923 * the amount of memory that was actually read or written by the caller.
2924 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002925void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2926 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002927{
2928 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002929 MemoryRegion *mr;
2930 ram_addr_t addr1;
2931
2932 mr = qemu_ram_addr_from_host(buffer, &addr1);
2933 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002934 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01002935 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002936 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002937 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002938 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002939 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002940 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002941 return;
2942 }
2943 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002944 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
2945 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002946 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002947 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002948 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002949 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002950 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00002951 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002952}
bellardd0ecd2a2006-04-23 17:14:48 +00002953
Avi Kivitya8170e52012-10-23 12:30:10 +02002954void *cpu_physical_memory_map(hwaddr addr,
2955 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002956 int is_write)
2957{
2958 return address_space_map(&address_space_memory, addr, plen, is_write);
2959}
2960
Avi Kivitya8170e52012-10-23 12:30:10 +02002961void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2962 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002963{
2964 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2965}
2966
bellard8df1cd02005-01-28 22:37:22 +00002967/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002968static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
2969 MemTxAttrs attrs,
2970 MemTxResult *result,
2971 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002972{
bellard8df1cd02005-01-28 22:37:22 +00002973 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002974 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002975 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002976 hwaddr l = 4;
2977 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002978 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02002979 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00002980
Paolo Bonzini41063e12015-03-18 14:21:43 +01002981 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002982 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002983 if (l < 4 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02002984 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02002985
bellard8df1cd02005-01-28 22:37:22 +00002986 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01002987 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002988#if defined(TARGET_WORDS_BIGENDIAN)
2989 if (endian == DEVICE_LITTLE_ENDIAN) {
2990 val = bswap32(val);
2991 }
2992#else
2993 if (endian == DEVICE_BIG_ENDIAN) {
2994 val = bswap32(val);
2995 }
2996#endif
bellard8df1cd02005-01-28 22:37:22 +00002997 } else {
2998 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002999 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003000 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003001 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003002 switch (endian) {
3003 case DEVICE_LITTLE_ENDIAN:
3004 val = ldl_le_p(ptr);
3005 break;
3006 case DEVICE_BIG_ENDIAN:
3007 val = ldl_be_p(ptr);
3008 break;
3009 default:
3010 val = ldl_p(ptr);
3011 break;
3012 }
Peter Maydell50013112015-04-26 16:49:24 +01003013 r = MEMTX_OK;
3014 }
3015 if (result) {
3016 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003017 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003018 if (release_lock) {
3019 qemu_mutex_unlock_iothread();
3020 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003021 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003022 return val;
3023}
3024
Peter Maydell50013112015-04-26 16:49:24 +01003025uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
3026 MemTxAttrs attrs, MemTxResult *result)
3027{
3028 return address_space_ldl_internal(as, addr, attrs, result,
3029 DEVICE_NATIVE_ENDIAN);
3030}
3031
3032uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
3033 MemTxAttrs attrs, MemTxResult *result)
3034{
3035 return address_space_ldl_internal(as, addr, attrs, result,
3036 DEVICE_LITTLE_ENDIAN);
3037}
3038
3039uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
3040 MemTxAttrs attrs, MemTxResult *result)
3041{
3042 return address_space_ldl_internal(as, addr, attrs, result,
3043 DEVICE_BIG_ENDIAN);
3044}
3045
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003046uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003047{
Peter Maydell50013112015-04-26 16:49:24 +01003048 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003049}
3050
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003051uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003052{
Peter Maydell50013112015-04-26 16:49:24 +01003053 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003054}
3055
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003056uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003057{
Peter Maydell50013112015-04-26 16:49:24 +01003058 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003059}
3060
bellard84b7b8e2005-11-28 21:19:04 +00003061/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003062static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
3063 MemTxAttrs attrs,
3064 MemTxResult *result,
3065 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003066{
bellard84b7b8e2005-11-28 21:19:04 +00003067 uint8_t *ptr;
3068 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003069 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003070 hwaddr l = 8;
3071 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003072 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003073 bool release_lock = false;
bellard84b7b8e2005-11-28 21:19:04 +00003074
Paolo Bonzini41063e12015-03-18 14:21:43 +01003075 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003076 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003077 false);
3078 if (l < 8 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003079 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003080
bellard84b7b8e2005-11-28 21:19:04 +00003081 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003082 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02003083#if defined(TARGET_WORDS_BIGENDIAN)
3084 if (endian == DEVICE_LITTLE_ENDIAN) {
3085 val = bswap64(val);
3086 }
3087#else
3088 if (endian == DEVICE_BIG_ENDIAN) {
3089 val = bswap64(val);
3090 }
3091#endif
bellard84b7b8e2005-11-28 21:19:04 +00003092 } else {
3093 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003094 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003095 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003096 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003097 switch (endian) {
3098 case DEVICE_LITTLE_ENDIAN:
3099 val = ldq_le_p(ptr);
3100 break;
3101 case DEVICE_BIG_ENDIAN:
3102 val = ldq_be_p(ptr);
3103 break;
3104 default:
3105 val = ldq_p(ptr);
3106 break;
3107 }
Peter Maydell50013112015-04-26 16:49:24 +01003108 r = MEMTX_OK;
3109 }
3110 if (result) {
3111 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00003112 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003113 if (release_lock) {
3114 qemu_mutex_unlock_iothread();
3115 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003116 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00003117 return val;
3118}
3119
Peter Maydell50013112015-04-26 16:49:24 +01003120uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
3121 MemTxAttrs attrs, MemTxResult *result)
3122{
3123 return address_space_ldq_internal(as, addr, attrs, result,
3124 DEVICE_NATIVE_ENDIAN);
3125}
3126
3127uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
3128 MemTxAttrs attrs, MemTxResult *result)
3129{
3130 return address_space_ldq_internal(as, addr, attrs, result,
3131 DEVICE_LITTLE_ENDIAN);
3132}
3133
3134uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
3135 MemTxAttrs attrs, MemTxResult *result)
3136{
3137 return address_space_ldq_internal(as, addr, attrs, result,
3138 DEVICE_BIG_ENDIAN);
3139}
3140
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003141uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003142{
Peter Maydell50013112015-04-26 16:49:24 +01003143 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003144}
3145
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003146uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003147{
Peter Maydell50013112015-04-26 16:49:24 +01003148 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003149}
3150
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003151uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003152{
Peter Maydell50013112015-04-26 16:49:24 +01003153 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003154}
3155
bellardaab33092005-10-30 20:48:42 +00003156/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003157uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
3158 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003159{
3160 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01003161 MemTxResult r;
3162
3163 r = address_space_rw(as, addr, attrs, &val, 1, 0);
3164 if (result) {
3165 *result = r;
3166 }
bellardaab33092005-10-30 20:48:42 +00003167 return val;
3168}
3169
Peter Maydell50013112015-04-26 16:49:24 +01003170uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
3171{
3172 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
3173}
3174
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003175/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003176static inline uint32_t address_space_lduw_internal(AddressSpace *as,
3177 hwaddr addr,
3178 MemTxAttrs attrs,
3179 MemTxResult *result,
3180 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003181{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003182 uint8_t *ptr;
3183 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003184 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003185 hwaddr l = 2;
3186 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003187 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003188 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003189
Paolo Bonzini41063e12015-03-18 14:21:43 +01003190 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003191 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003192 false);
3193 if (l < 2 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003194 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003195
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003196 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003197 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003198#if defined(TARGET_WORDS_BIGENDIAN)
3199 if (endian == DEVICE_LITTLE_ENDIAN) {
3200 val = bswap16(val);
3201 }
3202#else
3203 if (endian == DEVICE_BIG_ENDIAN) {
3204 val = bswap16(val);
3205 }
3206#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003207 } else {
3208 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003209 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003210 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003211 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003212 switch (endian) {
3213 case DEVICE_LITTLE_ENDIAN:
3214 val = lduw_le_p(ptr);
3215 break;
3216 case DEVICE_BIG_ENDIAN:
3217 val = lduw_be_p(ptr);
3218 break;
3219 default:
3220 val = lduw_p(ptr);
3221 break;
3222 }
Peter Maydell50013112015-04-26 16:49:24 +01003223 r = MEMTX_OK;
3224 }
3225 if (result) {
3226 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003227 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003228 if (release_lock) {
3229 qemu_mutex_unlock_iothread();
3230 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003231 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003232 return val;
bellardaab33092005-10-30 20:48:42 +00003233}
3234
Peter Maydell50013112015-04-26 16:49:24 +01003235uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
3236 MemTxAttrs attrs, MemTxResult *result)
3237{
3238 return address_space_lduw_internal(as, addr, attrs, result,
3239 DEVICE_NATIVE_ENDIAN);
3240}
3241
3242uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
3243 MemTxAttrs attrs, MemTxResult *result)
3244{
3245 return address_space_lduw_internal(as, addr, attrs, result,
3246 DEVICE_LITTLE_ENDIAN);
3247}
3248
3249uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
3250 MemTxAttrs attrs, MemTxResult *result)
3251{
3252 return address_space_lduw_internal(as, addr, attrs, result,
3253 DEVICE_BIG_ENDIAN);
3254}
3255
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003256uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003257{
Peter Maydell50013112015-04-26 16:49:24 +01003258 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003259}
3260
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003261uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003262{
Peter Maydell50013112015-04-26 16:49:24 +01003263 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003264}
3265
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003266uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003267{
Peter Maydell50013112015-04-26 16:49:24 +01003268 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003269}
3270
bellard8df1cd02005-01-28 22:37:22 +00003271/* warning: addr must be aligned. The ram page is not masked as dirty
3272 and the code inside is not invalidated. It is useful if the dirty
3273 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01003274void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
3275 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00003276{
bellard8df1cd02005-01-28 22:37:22 +00003277 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003278 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003279 hwaddr l = 4;
3280 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003281 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003282 uint8_t dirty_log_mask;
Jan Kiszka4840f102015-06-18 18:47:22 +02003283 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003284
Paolo Bonzini41063e12015-03-18 14:21:43 +01003285 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003286 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003287 true);
3288 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003289 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003290
Peter Maydell50013112015-04-26 16:49:24 +01003291 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003292 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003293 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003294 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003295 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003296
Paolo Bonzini845b6212015-03-23 11:45:53 +01003297 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3298 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
Paolo Bonzini58d27072015-03-23 11:56:01 +01003299 cpu_physical_memory_set_dirty_range(addr1, 4, dirty_log_mask);
Peter Maydell50013112015-04-26 16:49:24 +01003300 r = MEMTX_OK;
3301 }
3302 if (result) {
3303 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003304 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003305 if (release_lock) {
3306 qemu_mutex_unlock_iothread();
3307 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003308 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003309}
3310
Peter Maydell50013112015-04-26 16:49:24 +01003311void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3312{
3313 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3314}
3315
bellard8df1cd02005-01-28 22:37:22 +00003316/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003317static inline void address_space_stl_internal(AddressSpace *as,
3318 hwaddr addr, uint32_t val,
3319 MemTxAttrs attrs,
3320 MemTxResult *result,
3321 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003322{
bellard8df1cd02005-01-28 22:37:22 +00003323 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003324 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003325 hwaddr l = 4;
3326 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003327 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003328 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003329
Paolo Bonzini41063e12015-03-18 14:21:43 +01003330 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003331 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003332 true);
3333 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003334 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003335
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003336#if defined(TARGET_WORDS_BIGENDIAN)
3337 if (endian == DEVICE_LITTLE_ENDIAN) {
3338 val = bswap32(val);
3339 }
3340#else
3341 if (endian == DEVICE_BIG_ENDIAN) {
3342 val = bswap32(val);
3343 }
3344#endif
Peter Maydell50013112015-04-26 16:49:24 +01003345 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003346 } else {
bellard8df1cd02005-01-28 22:37:22 +00003347 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003348 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003349 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003350 switch (endian) {
3351 case DEVICE_LITTLE_ENDIAN:
3352 stl_le_p(ptr, val);
3353 break;
3354 case DEVICE_BIG_ENDIAN:
3355 stl_be_p(ptr, val);
3356 break;
3357 default:
3358 stl_p(ptr, val);
3359 break;
3360 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003361 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003362 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003363 }
Peter Maydell50013112015-04-26 16:49:24 +01003364 if (result) {
3365 *result = r;
3366 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003367 if (release_lock) {
3368 qemu_mutex_unlock_iothread();
3369 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003370 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003371}
3372
3373void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3374 MemTxAttrs attrs, MemTxResult *result)
3375{
3376 address_space_stl_internal(as, addr, val, attrs, result,
3377 DEVICE_NATIVE_ENDIAN);
3378}
3379
3380void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3381 MemTxAttrs attrs, MemTxResult *result)
3382{
3383 address_space_stl_internal(as, addr, val, attrs, result,
3384 DEVICE_LITTLE_ENDIAN);
3385}
3386
3387void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3388 MemTxAttrs attrs, MemTxResult *result)
3389{
3390 address_space_stl_internal(as, addr, val, attrs, result,
3391 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003392}
3393
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003394void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003395{
Peter Maydell50013112015-04-26 16:49:24 +01003396 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003397}
3398
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003399void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003400{
Peter Maydell50013112015-04-26 16:49:24 +01003401 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003402}
3403
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003404void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003405{
Peter Maydell50013112015-04-26 16:49:24 +01003406 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003407}
3408
bellardaab33092005-10-30 20:48:42 +00003409/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003410void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3411 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003412{
3413 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003414 MemTxResult r;
3415
3416 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3417 if (result) {
3418 *result = r;
3419 }
3420}
3421
3422void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3423{
3424 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003425}
3426
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003427/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003428static inline void address_space_stw_internal(AddressSpace *as,
3429 hwaddr addr, uint32_t val,
3430 MemTxAttrs attrs,
3431 MemTxResult *result,
3432 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003433{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003434 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003435 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003436 hwaddr l = 2;
3437 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003438 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003439 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003440
Paolo Bonzini41063e12015-03-18 14:21:43 +01003441 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003442 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003443 if (l < 2 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003444 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003445
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003446#if defined(TARGET_WORDS_BIGENDIAN)
3447 if (endian == DEVICE_LITTLE_ENDIAN) {
3448 val = bswap16(val);
3449 }
3450#else
3451 if (endian == DEVICE_BIG_ENDIAN) {
3452 val = bswap16(val);
3453 }
3454#endif
Peter Maydell50013112015-04-26 16:49:24 +01003455 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003456 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003457 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003458 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003459 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003460 switch (endian) {
3461 case DEVICE_LITTLE_ENDIAN:
3462 stw_le_p(ptr, val);
3463 break;
3464 case DEVICE_BIG_ENDIAN:
3465 stw_be_p(ptr, val);
3466 break;
3467 default:
3468 stw_p(ptr, val);
3469 break;
3470 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003471 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003472 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003473 }
Peter Maydell50013112015-04-26 16:49:24 +01003474 if (result) {
3475 *result = r;
3476 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003477 if (release_lock) {
3478 qemu_mutex_unlock_iothread();
3479 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003480 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003481}
3482
3483void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3484 MemTxAttrs attrs, MemTxResult *result)
3485{
3486 address_space_stw_internal(as, addr, val, attrs, result,
3487 DEVICE_NATIVE_ENDIAN);
3488}
3489
3490void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3491 MemTxAttrs attrs, MemTxResult *result)
3492{
3493 address_space_stw_internal(as, addr, val, attrs, result,
3494 DEVICE_LITTLE_ENDIAN);
3495}
3496
3497void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3498 MemTxAttrs attrs, MemTxResult *result)
3499{
3500 address_space_stw_internal(as, addr, val, attrs, result,
3501 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003502}
3503
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003504void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003505{
Peter Maydell50013112015-04-26 16:49:24 +01003506 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003507}
3508
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003509void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003510{
Peter Maydell50013112015-04-26 16:49:24 +01003511 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003512}
3513
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003514void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003515{
Peter Maydell50013112015-04-26 16:49:24 +01003516 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003517}
3518
bellardaab33092005-10-30 20:48:42 +00003519/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003520void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3521 MemTxAttrs attrs, MemTxResult *result)
3522{
3523 MemTxResult r;
3524 val = tswap64(val);
3525 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3526 if (result) {
3527 *result = r;
3528 }
3529}
3530
3531void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3532 MemTxAttrs attrs, MemTxResult *result)
3533{
3534 MemTxResult r;
3535 val = cpu_to_le64(val);
3536 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3537 if (result) {
3538 *result = r;
3539 }
3540}
3541void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3542 MemTxAttrs attrs, MemTxResult *result)
3543{
3544 MemTxResult r;
3545 val = cpu_to_be64(val);
3546 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3547 if (result) {
3548 *result = r;
3549 }
3550}
3551
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003552void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003553{
Peter Maydell50013112015-04-26 16:49:24 +01003554 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003555}
3556
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003557void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003558{
Peter Maydell50013112015-04-26 16:49:24 +01003559 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003560}
3561
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003562void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003563{
Peter Maydell50013112015-04-26 16:49:24 +01003564 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003565}
3566
aliguori5e2972f2009-03-28 17:51:36 +00003567/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003568int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003569 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003570{
3571 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003572 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003573 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003574
3575 while (len > 0) {
3576 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02003577 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00003578 /* if no physical page mapped, return an error */
3579 if (phys_addr == -1)
3580 return -1;
3581 l = (page + TARGET_PAGE_SIZE) - addr;
3582 if (l > len)
3583 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003584 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003585 if (is_write) {
3586 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
3587 } else {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003588 address_space_rw(cpu->as, phys_addr, MEMTXATTRS_UNSPECIFIED,
3589 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003590 }
bellard13eb76e2004-01-24 15:23:36 +00003591 len -= l;
3592 buf += l;
3593 addr += l;
3594 }
3595 return 0;
3596}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003597
3598/*
3599 * Allows code that needs to deal with migration bitmaps etc to still be built
3600 * target independent.
3601 */
3602size_t qemu_target_page_bits(void)
3603{
3604 return TARGET_PAGE_BITS;
3605}
3606
Paul Brooka68fe892010-03-01 00:08:59 +00003607#endif
bellard13eb76e2004-01-24 15:23:36 +00003608
Blue Swirl8e4a4242013-01-06 18:30:17 +00003609/*
3610 * A helper function for the _utterly broken_ virtio device model to find out if
3611 * it's running on a big endian machine. Don't do this at home kids!
3612 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003613bool target_words_bigendian(void);
3614bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003615{
3616#if defined(TARGET_WORDS_BIGENDIAN)
3617 return true;
3618#else
3619 return false;
3620#endif
3621}
3622
Wen Congyang76f35532012-05-07 12:04:18 +08003623#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003624bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003625{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003626 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003627 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003628 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003629
Paolo Bonzini41063e12015-03-18 14:21:43 +01003630 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003631 mr = address_space_translate(&address_space_memory,
3632 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003633
Paolo Bonzini41063e12015-03-18 14:21:43 +01003634 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3635 rcu_read_unlock();
3636 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003637}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003638
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003639int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003640{
3641 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003642 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003643
Mike Day0dc3f442013-09-05 14:41:35 -04003644 rcu_read_lock();
3645 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003646 ret = func(block->idstr, block->host, block->offset,
3647 block->used_length, opaque);
3648 if (ret) {
3649 break;
3650 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003651 }
Mike Day0dc3f442013-09-05 14:41:35 -04003652 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003653 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003654}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003655#endif