blob: 8bc3288105ecb9ea31866cac032cf732f3e78f67 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010031#endif
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060032#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010033#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010034#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020035#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010036#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010037#include "qemu/timer.h"
38#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020039#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010041#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010042#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000043#if defined(CONFIG_USER_ONLY)
44#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010045#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010046#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010047#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000048#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010049#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040050#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020051#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000052#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030053#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000054
Paolo Bonzini022c62c2012-12-17 18:19:49 +010055#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020056#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020057
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020058#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030059#ifndef _WIN32
60#include "qemu/mmap-alloc.h"
61#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020062
blueswir1db7b5422007-05-26 17:36:03 +000063//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000064
pbrook99773bd2006-04-16 15:14:59 +000065#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040066/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
67 * are protected by the ramlist lock.
68 */
Mike Day0d53d9f2015-01-21 13:45:24 +010069RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030070
71static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030072static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030073
Avi Kivityf6790af2012-10-02 20:13:51 +020074AddressSpace address_space_io;
75AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020076
Paolo Bonzini0844e002013-05-24 14:37:28 +020077MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020078static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020079
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080080/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
81#define RAM_PREALLOC (1 << 0)
82
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080083/* RAM is mmap-ed with MAP_SHARED */
84#define RAM_SHARED (1 << 1)
85
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020086/* Only a portion of RAM (used_length) is actually used, and migrated.
87 * This used_length size can change across reboots.
88 */
89#define RAM_RESIZEABLE (1 << 2)
90
pbrooke2eef172008-06-08 01:09:01 +000091#endif
bellard9fa3e852004-01-04 18:06:42 +000092
Andreas Färberbdc44642013-06-24 23:50:24 +020093struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000094/* current CPU in the current thread. It is only valid inside
95 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +020096__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +000097/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000098 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000099 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100100int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000101
pbrooke2eef172008-06-08 01:09:01 +0000102#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200103
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200104typedef struct PhysPageEntry PhysPageEntry;
105
106struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200107 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200108 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200109 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200110 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200111};
112
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200113#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
114
Paolo Bonzini03f49952013-11-07 17:14:36 +0100115/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100116#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100117
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200118#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100119#define P_L2_SIZE (1 << P_L2_BITS)
120
121#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
122
123typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200124
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200125typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100126 struct rcu_head rcu;
127
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200128 unsigned sections_nb;
129 unsigned sections_nb_alloc;
130 unsigned nodes_nb;
131 unsigned nodes_nb_alloc;
132 Node *nodes;
133 MemoryRegionSection *sections;
134} PhysPageMap;
135
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200136struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100137 struct rcu_head rcu;
138
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200139 /* This is a multi-level map on the physical address space.
140 * The bottom level has pointers to MemoryRegionSections.
141 */
142 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200143 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200144 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200145};
146
Jan Kiszka90260c62013-05-26 21:46:51 +0200147#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
148typedef struct subpage_t {
149 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200150 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200151 hwaddr base;
152 uint16_t sub_section[TARGET_PAGE_SIZE];
153} subpage_t;
154
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200155#define PHYS_SECTION_UNASSIGNED 0
156#define PHYS_SECTION_NOTDIRTY 1
157#define PHYS_SECTION_ROM 2
158#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200159
pbrooke2eef172008-06-08 01:09:01 +0000160static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300161static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000162static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000163
Avi Kivity1ec9b902012-01-02 12:47:48 +0200164static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100165
166/**
167 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
168 * @cpu: the CPU whose AddressSpace this is
169 * @as: the AddressSpace itself
170 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
171 * @tcg_as_listener: listener for tracking changes to the AddressSpace
172 */
173struct CPUAddressSpace {
174 CPUState *cpu;
175 AddressSpace *as;
176 struct AddressSpaceDispatch *memory_dispatch;
177 MemoryListener tcg_as_listener;
178};
179
pbrook6658ffb2007-03-16 23:58:11 +0000180#endif
bellard54936002003-05-13 00:25:15 +0000181
Paul Brook6d9a1302010-02-28 23:55:53 +0000182#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200183
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200184static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200186 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
187 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
188 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
189 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200190 }
191}
192
Paolo Bonzinidb946042015-05-21 15:12:29 +0200193static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200194{
195 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200196 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200197 PhysPageEntry e;
198 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200199
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200200 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200201 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200202 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200203 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200204
205 e.skip = leaf ? 0 : 1;
206 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100207 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200208 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200209 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200210 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200211}
212
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200213static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
214 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200215 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200216{
217 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100218 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200219
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200220 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200221 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200222 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200223 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100224 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200225
Paolo Bonzini03f49952013-11-07 17:14:36 +0100226 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200227 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200228 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200229 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200230 *index += step;
231 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200232 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200233 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200234 }
235 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200236 }
237}
238
Avi Kivityac1970f2012-10-03 16:22:53 +0200239static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200240 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200241 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000242{
Avi Kivity29990972012-02-13 20:21:20 +0200243 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200244 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000245
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200246 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000247}
248
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200249/* Compact a non leaf page entry. Simply detect that the entry has a single child,
250 * and update our entry so we can skip it and go directly to the destination.
251 */
252static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
253{
254 unsigned valid_ptr = P_L2_SIZE;
255 int valid = 0;
256 PhysPageEntry *p;
257 int i;
258
259 if (lp->ptr == PHYS_MAP_NODE_NIL) {
260 return;
261 }
262
263 p = nodes[lp->ptr];
264 for (i = 0; i < P_L2_SIZE; i++) {
265 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
266 continue;
267 }
268
269 valid_ptr = i;
270 valid++;
271 if (p[i].skip) {
272 phys_page_compact(&p[i], nodes, compacted);
273 }
274 }
275
276 /* We can only compress if there's only one child. */
277 if (valid != 1) {
278 return;
279 }
280
281 assert(valid_ptr < P_L2_SIZE);
282
283 /* Don't compress if it won't fit in the # of bits we have. */
284 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
285 return;
286 }
287
288 lp->ptr = p[valid_ptr].ptr;
289 if (!p[valid_ptr].skip) {
290 /* If our only child is a leaf, make this a leaf. */
291 /* By design, we should have made this node a leaf to begin with so we
292 * should never reach here.
293 * But since it's so simple to handle this, let's do it just in case we
294 * change this rule.
295 */
296 lp->skip = 0;
297 } else {
298 lp->skip += p[valid_ptr].skip;
299 }
300}
301
302static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
303{
304 DECLARE_BITMAP(compacted, nodes_nb);
305
306 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200307 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200308 }
309}
310
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200311static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200312 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000313{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200314 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200315 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200316 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200317
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200318 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200319 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200320 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200321 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200322 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100323 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200324 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200325
326 if (sections[lp.ptr].size.hi ||
327 range_covers_byte(sections[lp.ptr].offset_within_address_space,
328 sections[lp.ptr].size.lo, addr)) {
329 return &sections[lp.ptr];
330 } else {
331 return &sections[PHYS_SECTION_UNASSIGNED];
332 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200333}
334
Blue Swirle5548612012-04-21 13:08:33 +0000335bool memory_region_is_unassigned(MemoryRegion *mr)
336{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200337 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000338 && mr != &io_mem_watch;
339}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200340
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100341/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200342static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200343 hwaddr addr,
344 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200345{
Jan Kiszka90260c62013-05-26 21:46:51 +0200346 MemoryRegionSection *section;
347 subpage_t *subpage;
348
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200349 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200350 if (resolve_subpage && section->mr->subpage) {
351 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200352 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200353 }
354 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200355}
356
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100357/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200358static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200359address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200360 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200361{
362 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200363 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100364 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200365
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200366 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200367 /* Compute offset within MemoryRegionSection */
368 addr -= section->offset_within_address_space;
369
370 /* Compute offset within MemoryRegion */
371 *xlat = addr + section->offset_within_region;
372
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200373 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200374
375 /* MMIO registers can be expected to perform full-width accesses based only
376 * on their address, without considering adjacent registers that could
377 * decode to completely different MemoryRegions. When such registers
378 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
379 * regions overlap wildly. For this reason we cannot clamp the accesses
380 * here.
381 *
382 * If the length is small (as is the case for address_space_ldl/stl),
383 * everything works fine. If the incoming length is large, however,
384 * the caller really has to do the clamping through memory_access_size.
385 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200386 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200387 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200388 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
389 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200390 return section;
391}
Jan Kiszka90260c62013-05-26 21:46:51 +0200392
Paolo Bonzini41063e12015-03-18 14:21:43 +0100393/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200394MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
395 hwaddr *xlat, hwaddr *plen,
396 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200397{
Avi Kivity30951152012-10-30 13:47:46 +0200398 IOMMUTLBEntry iotlb;
399 MemoryRegionSection *section;
400 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200401
402 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100403 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
404 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200405 mr = section->mr;
406
407 if (!mr->iommu_ops) {
408 break;
409 }
410
Le Tan8d7b8cb2014-08-16 13:55:37 +0800411 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200412 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
413 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700414 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200415 if (!(iotlb.perm & (1 << is_write))) {
416 mr = &io_mem_unassigned;
417 break;
418 }
419
420 as = iotlb.target_as;
421 }
422
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000423 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100424 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700425 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100426 }
427
Avi Kivity30951152012-10-30 13:47:46 +0200428 *xlat = addr;
429 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200430}
431
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100432/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200433MemoryRegionSection *
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200434address_space_translate_for_iotlb(CPUState *cpu, hwaddr addr,
435 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200436{
Avi Kivity30951152012-10-30 13:47:46 +0200437 MemoryRegionSection *section;
Peter Maydell32857f42015-10-01 15:29:50 +0100438 section = address_space_translate_internal(cpu->cpu_ases[0].memory_dispatch,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200439 addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200440
441 assert(!section->mr->iommu_ops);
442 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200443}
bellard9fa3e852004-01-04 18:06:42 +0000444#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000445
Andreas Färberb170fce2013-01-20 20:23:22 +0100446#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000447
Juan Quintelae59fb372009-09-29 22:48:21 +0200448static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200449{
Andreas Färber259186a2013-01-17 18:51:17 +0100450 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200451
aurel323098dba2009-03-07 21:28:24 +0000452 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
453 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100454 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100455 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000456
457 return 0;
458}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200459
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400460static int cpu_common_pre_load(void *opaque)
461{
462 CPUState *cpu = opaque;
463
Paolo Bonziniadee6422014-12-19 12:53:14 +0100464 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400465
466 return 0;
467}
468
469static bool cpu_common_exception_index_needed(void *opaque)
470{
471 CPUState *cpu = opaque;
472
Paolo Bonziniadee6422014-12-19 12:53:14 +0100473 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400474}
475
476static const VMStateDescription vmstate_cpu_common_exception_index = {
477 .name = "cpu_common/exception_index",
478 .version_id = 1,
479 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200480 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400481 .fields = (VMStateField[]) {
482 VMSTATE_INT32(exception_index, CPUState),
483 VMSTATE_END_OF_LIST()
484 }
485};
486
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300487static bool cpu_common_crash_occurred_needed(void *opaque)
488{
489 CPUState *cpu = opaque;
490
491 return cpu->crash_occurred;
492}
493
494static const VMStateDescription vmstate_cpu_common_crash_occurred = {
495 .name = "cpu_common/crash_occurred",
496 .version_id = 1,
497 .minimum_version_id = 1,
498 .needed = cpu_common_crash_occurred_needed,
499 .fields = (VMStateField[]) {
500 VMSTATE_BOOL(crash_occurred, CPUState),
501 VMSTATE_END_OF_LIST()
502 }
503};
504
Andreas Färber1a1562f2013-06-17 04:09:11 +0200505const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200506 .name = "cpu_common",
507 .version_id = 1,
508 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400509 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200510 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200511 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100512 VMSTATE_UINT32(halted, CPUState),
513 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200514 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400515 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200516 .subsections = (const VMStateDescription*[]) {
517 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300518 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200519 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200520 }
521};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200522
pbrook9656f322008-07-01 20:01:19 +0000523#endif
524
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100525CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400526{
Andreas Färberbdc44642013-06-24 23:50:24 +0200527 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400528
Andreas Färberbdc44642013-06-24 23:50:24 +0200529 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100530 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200531 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100532 }
Glauber Costa950f1472009-06-09 12:15:18 -0400533 }
534
Andreas Färberbdc44642013-06-24 23:50:24 +0200535 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400536}
537
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000538#if !defined(CONFIG_USER_ONLY)
Peter Maydell56943e82016-01-21 14:15:04 +0000539void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000540{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000541 CPUAddressSpace *newas;
542
543 /* Target code should have set num_ases before calling us */
544 assert(asidx < cpu->num_ases);
545
Peter Maydell56943e82016-01-21 14:15:04 +0000546 if (asidx == 0) {
547 /* address space 0 gets the convenience alias */
548 cpu->as = as;
549 }
550
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000551 /* KVM cannot currently support multiple address spaces. */
552 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000553
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000554 if (!cpu->cpu_ases) {
555 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000556 }
Peter Maydell32857f42015-10-01 15:29:50 +0100557
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000558 newas = &cpu->cpu_ases[asidx];
559 newas->cpu = cpu;
560 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000561 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000562 newas->tcg_as_listener.commit = tcg_commit;
563 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000564 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000565}
566#endif
567
Bharata B Raob7bca732015-06-23 19:31:13 -0700568#ifndef CONFIG_USER_ONLY
569static DECLARE_BITMAP(cpu_index_map, MAX_CPUMASK_BITS);
570
571static int cpu_get_free_index(Error **errp)
572{
573 int cpu = find_first_zero_bit(cpu_index_map, MAX_CPUMASK_BITS);
574
575 if (cpu >= MAX_CPUMASK_BITS) {
576 error_setg(errp, "Trying to use more CPUs than max of %d",
577 MAX_CPUMASK_BITS);
578 return -1;
579 }
580
581 bitmap_set(cpu_index_map, cpu, 1);
582 return cpu;
583}
584
585void cpu_exec_exit(CPUState *cpu)
586{
587 if (cpu->cpu_index == -1) {
588 /* cpu_index was never allocated by this @cpu or was already freed. */
589 return;
590 }
591
592 bitmap_clear(cpu_index_map, cpu->cpu_index, 1);
593 cpu->cpu_index = -1;
594}
595#else
596
597static int cpu_get_free_index(Error **errp)
598{
599 CPUState *some_cpu;
600 int cpu_index = 0;
601
602 CPU_FOREACH(some_cpu) {
603 cpu_index++;
604 }
605 return cpu_index;
606}
607
608void cpu_exec_exit(CPUState *cpu)
609{
610}
611#endif
612
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700613void cpu_exec_init(CPUState *cpu, Error **errp)
bellardfd6ce8f2003-05-14 19:00:11 +0000614{
Andreas Färberb170fce2013-01-20 20:23:22 +0100615 CPUClass *cc = CPU_GET_CLASS(cpu);
bellard6a00d602005-11-21 23:25:50 +0000616 int cpu_index;
Bharata B Raob7bca732015-06-23 19:31:13 -0700617 Error *local_err = NULL;
bellard6a00d602005-11-21 23:25:50 +0000618
Peter Maydell56943e82016-01-21 14:15:04 +0000619 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000620 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000621
Eduardo Habkost291135b2015-04-27 17:00:33 -0300622#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300623 cpu->thread_id = qemu_get_thread_id();
Eduardo Habkost291135b2015-04-27 17:00:33 -0300624#endif
625
pbrookc2764712009-03-07 15:24:59 +0000626#if defined(CONFIG_USER_ONLY)
627 cpu_list_lock();
628#endif
Bharata B Raob7bca732015-06-23 19:31:13 -0700629 cpu_index = cpu->cpu_index = cpu_get_free_index(&local_err);
630 if (local_err) {
631 error_propagate(errp, local_err);
632#if defined(CONFIG_USER_ONLY)
633 cpu_list_unlock();
634#endif
635 return;
bellard6a00d602005-11-21 23:25:50 +0000636 }
Andreas Färberbdc44642013-06-24 23:50:24 +0200637 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000638#if defined(CONFIG_USER_ONLY)
639 cpu_list_unlock();
640#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200641 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
642 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
643 }
pbrookb3c77242008-06-30 16:31:04 +0000644#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600645 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700646 cpu_save, cpu_load, cpu->env_ptr);
Andreas Färberb170fce2013-01-20 20:23:22 +0100647 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200648 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000649#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100650 if (cc->vmsd != NULL) {
651 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
652 }
bellardfd6ce8f2003-05-14 19:00:11 +0000653}
654
Paul Brook94df27f2010-02-28 23:47:45 +0000655#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200656static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000657{
658 tb_invalidate_phys_page_range(pc, pc + 1, 0);
659}
660#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200661static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400662{
Max Filippove8262a12013-09-27 22:29:17 +0400663 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
664 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000665 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100666 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400667 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400668}
bellardc27004e2005-01-03 23:35:10 +0000669#endif
bellardd720b932004-04-25 17:57:43 +0000670
Paul Brookc527ee82010-03-01 03:31:14 +0000671#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200672void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000673
674{
675}
676
Peter Maydell3ee887e2014-09-12 14:06:48 +0100677int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
678 int flags)
679{
680 return -ENOSYS;
681}
682
683void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
684{
685}
686
Andreas Färber75a34032013-09-02 16:57:02 +0200687int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000688 int flags, CPUWatchpoint **watchpoint)
689{
690 return -ENOSYS;
691}
692#else
pbrook6658ffb2007-03-16 23:58:11 +0000693/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200694int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000695 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000696{
aliguoric0ce9982008-11-25 22:13:57 +0000697 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000698
Peter Maydell05068c02014-09-12 14:06:48 +0100699 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700700 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200701 error_report("tried to set invalid watchpoint at %"
702 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000703 return -EINVAL;
704 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500705 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000706
aliguoria1d1bb32008-11-18 20:07:32 +0000707 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100708 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000709 wp->flags = flags;
710
aliguori2dc9f412008-11-18 20:56:59 +0000711 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200712 if (flags & BP_GDB) {
713 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
714 } else {
715 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
716 }
aliguoria1d1bb32008-11-18 20:07:32 +0000717
Andreas Färber31b030d2013-09-04 01:29:02 +0200718 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000719
720 if (watchpoint)
721 *watchpoint = wp;
722 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000723}
724
aliguoria1d1bb32008-11-18 20:07:32 +0000725/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200726int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000727 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000728{
aliguoria1d1bb32008-11-18 20:07:32 +0000729 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000730
Andreas Färberff4700b2013-08-26 18:23:18 +0200731 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100732 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000733 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200734 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000735 return 0;
736 }
737 }
aliguoria1d1bb32008-11-18 20:07:32 +0000738 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000739}
740
aliguoria1d1bb32008-11-18 20:07:32 +0000741/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200742void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000743{
Andreas Färberff4700b2013-08-26 18:23:18 +0200744 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000745
Andreas Färber31b030d2013-09-04 01:29:02 +0200746 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000747
Anthony Liguori7267c092011-08-20 22:09:37 -0500748 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000749}
750
aliguoria1d1bb32008-11-18 20:07:32 +0000751/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200752void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000753{
aliguoric0ce9982008-11-25 22:13:57 +0000754 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000755
Andreas Färberff4700b2013-08-26 18:23:18 +0200756 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200757 if (wp->flags & mask) {
758 cpu_watchpoint_remove_by_ref(cpu, wp);
759 }
aliguoric0ce9982008-11-25 22:13:57 +0000760 }
aliguoria1d1bb32008-11-18 20:07:32 +0000761}
Peter Maydell05068c02014-09-12 14:06:48 +0100762
763/* Return true if this watchpoint address matches the specified
764 * access (ie the address range covered by the watchpoint overlaps
765 * partially or completely with the address range covered by the
766 * access).
767 */
768static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
769 vaddr addr,
770 vaddr len)
771{
772 /* We know the lengths are non-zero, but a little caution is
773 * required to avoid errors in the case where the range ends
774 * exactly at the top of the address space and so addr + len
775 * wraps round to zero.
776 */
777 vaddr wpend = wp->vaddr + wp->len - 1;
778 vaddr addrend = addr + len - 1;
779
780 return !(addr > wpend || wp->vaddr > addrend);
781}
782
Paul Brookc527ee82010-03-01 03:31:14 +0000783#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000784
785/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200786int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000787 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000788{
aliguoric0ce9982008-11-25 22:13:57 +0000789 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000790
Anthony Liguori7267c092011-08-20 22:09:37 -0500791 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000792
793 bp->pc = pc;
794 bp->flags = flags;
795
aliguori2dc9f412008-11-18 20:56:59 +0000796 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200797 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200798 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200799 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200800 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200801 }
aliguoria1d1bb32008-11-18 20:07:32 +0000802
Andreas Färberf0c3c502013-08-26 21:22:53 +0200803 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000804
Andreas Färber00b941e2013-06-29 18:55:54 +0200805 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000806 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200807 }
aliguoria1d1bb32008-11-18 20:07:32 +0000808 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000809}
810
811/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200812int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000813{
aliguoria1d1bb32008-11-18 20:07:32 +0000814 CPUBreakpoint *bp;
815
Andreas Färberf0c3c502013-08-26 21:22:53 +0200816 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000817 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200818 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000819 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000820 }
bellard4c3a88a2003-07-26 12:06:08 +0000821 }
aliguoria1d1bb32008-11-18 20:07:32 +0000822 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000823}
824
aliguoria1d1bb32008-11-18 20:07:32 +0000825/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200826void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000827{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200828 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
829
830 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000831
Anthony Liguori7267c092011-08-20 22:09:37 -0500832 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000833}
834
835/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200836void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000837{
aliguoric0ce9982008-11-25 22:13:57 +0000838 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000839
Andreas Färberf0c3c502013-08-26 21:22:53 +0200840 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200841 if (bp->flags & mask) {
842 cpu_breakpoint_remove_by_ref(cpu, bp);
843 }
aliguoric0ce9982008-11-25 22:13:57 +0000844 }
bellard4c3a88a2003-07-26 12:06:08 +0000845}
846
bellardc33a3462003-07-29 20:50:33 +0000847/* enable or disable single step mode. EXCP_DEBUG is returned by the
848 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200849void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000850{
Andreas Färbered2803d2013-06-21 20:20:45 +0200851 if (cpu->singlestep_enabled != enabled) {
852 cpu->singlestep_enabled = enabled;
853 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200854 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200855 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100856 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000857 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -0700858 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +0000859 }
bellardc33a3462003-07-29 20:50:33 +0000860 }
bellardc33a3462003-07-29 20:50:33 +0000861}
862
Andreas Färbera47dddd2013-09-03 17:38:47 +0200863void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000864{
865 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000866 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000867
868 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000869 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000870 fprintf(stderr, "qemu: fatal: ");
871 vfprintf(stderr, fmt, ap);
872 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200873 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +0100874 if (qemu_log_separate()) {
aliguori93fcfe32009-01-15 22:34:14 +0000875 qemu_log("qemu: fatal: ");
876 qemu_log_vprintf(fmt, ap2);
877 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200878 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000879 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000880 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000881 }
pbrook493ae1f2007-11-23 16:53:59 +0000882 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000883 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +0300884 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +0200885#if defined(CONFIG_USER_ONLY)
886 {
887 struct sigaction act;
888 sigfillset(&act.sa_mask);
889 act.sa_handler = SIG_DFL;
890 sigaction(SIGABRT, &act, NULL);
891 }
892#endif
bellard75012672003-06-21 13:11:07 +0000893 abort();
894}
895
bellard01243112004-01-04 15:48:17 +0000896#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400897/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200898static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
899{
900 RAMBlock *block;
901
Paolo Bonzini43771532013-09-09 17:58:40 +0200902 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200903 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +0200904 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200905 }
Mike Day0dc3f442013-09-05 14:41:35 -0400906 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200907 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200908 goto found;
909 }
910 }
911
912 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
913 abort();
914
915found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200916 /* It is safe to write mru_block outside the iothread lock. This
917 * is what happens:
918 *
919 * mru_block = xxx
920 * rcu_read_unlock()
921 * xxx removed from list
922 * rcu_read_lock()
923 * read mru_block
924 * mru_block = NULL;
925 * call_rcu(reclaim_ramblock, xxx);
926 * rcu_read_unlock()
927 *
928 * atomic_rcu_set is not needed here. The block was already published
929 * when it was placed into the list. Here we're just making an extra
930 * copy of the pointer.
931 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200932 ram_list.mru_block = block;
933 return block;
934}
935
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200936static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000937{
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700938 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200939 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200940 RAMBlock *block;
941 ram_addr_t end;
942
943 end = TARGET_PAGE_ALIGN(start + length);
944 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000945
Mike Day0dc3f442013-09-05 14:41:35 -0400946 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200947 block = qemu_get_ram_block(start);
948 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200949 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700950 CPU_FOREACH(cpu) {
951 tlb_reset_dirty(cpu, start1, length);
952 }
Mike Day0dc3f442013-09-05 14:41:35 -0400953 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200954}
955
956/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000957bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
958 ram_addr_t length,
959 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200960{
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000961 unsigned long end, page;
962 bool dirty;
Juan Quintelad24981d2012-05-22 00:42:40 +0200963
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000964 if (length == 0) {
965 return false;
966 }
967
968 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
969 page = start >> TARGET_PAGE_BITS;
970 dirty = bitmap_test_and_clear_atomic(ram_list.dirty_memory[client],
971 page, end - page);
972
973 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200974 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200975 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000976
977 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +0000978}
979
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100980/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +0200981hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200982 MemoryRegionSection *section,
983 target_ulong vaddr,
984 hwaddr paddr, hwaddr xlat,
985 int prot,
986 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000987{
Avi Kivitya8170e52012-10-23 12:30:10 +0200988 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000989 CPUWatchpoint *wp;
990
Blue Swirlcc5bea62012-04-14 14:56:48 +0000991 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000992 /* Normal RAM. */
993 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200994 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000995 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200996 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000997 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200998 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000999 }
1000 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001001 AddressSpaceDispatch *d;
1002
1003 d = atomic_rcu_read(&section->address_space->dispatch);
1004 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001005 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001006 }
1007
1008 /* Make accesses to pages with watchpoints go via the
1009 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001010 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001011 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001012 /* Avoid trapping reads of pages with a write breakpoint. */
1013 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001014 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001015 *address |= TLB_MMIO;
1016 break;
1017 }
1018 }
1019 }
1020
1021 return iotlb;
1022}
bellard9fa3e852004-01-04 18:06:42 +00001023#endif /* defined(CONFIG_USER_ONLY) */
1024
pbrooke2eef172008-06-08 01:09:01 +00001025#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001026
Anthony Liguoric227f092009-10-01 16:12:16 -05001027static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001028 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001029static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001030
Igor Mammedova2b257d2014-10-31 16:38:37 +00001031static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
1032 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001033
1034/*
1035 * Set a custom physical guest memory alloator.
1036 * Accelerators with unusual needs may need this. Hopefully, we can
1037 * get rid of it eventually.
1038 */
Igor Mammedova2b257d2014-10-31 16:38:37 +00001039void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +02001040{
1041 phys_mem_alloc = alloc;
1042}
1043
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001044static uint16_t phys_section_add(PhysPageMap *map,
1045 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001046{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001047 /* The physical section number is ORed with a page-aligned
1048 * pointer to produce the iotlb entries. Thus it should
1049 * never overflow into the page-aligned value.
1050 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001051 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001052
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001053 if (map->sections_nb == map->sections_nb_alloc) {
1054 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1055 map->sections = g_renew(MemoryRegionSection, map->sections,
1056 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001057 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001058 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001059 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001060 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001061}
1062
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001063static void phys_section_destroy(MemoryRegion *mr)
1064{
Don Slutz55b4e802015-11-30 17:11:04 -05001065 bool have_sub_page = mr->subpage;
1066
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001067 memory_region_unref(mr);
1068
Don Slutz55b4e802015-11-30 17:11:04 -05001069 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001070 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001071 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001072 g_free(subpage);
1073 }
1074}
1075
Paolo Bonzini60926662013-05-29 12:30:26 +02001076static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001077{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001078 while (map->sections_nb > 0) {
1079 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001080 phys_section_destroy(section->mr);
1081 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001082 g_free(map->sections);
1083 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001084}
1085
Avi Kivityac1970f2012-10-03 16:22:53 +02001086static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001087{
1088 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001089 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001090 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +02001091 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001092 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001093 MemoryRegionSection subsection = {
1094 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001095 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001096 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001097 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001098
Avi Kivityf3705d52012-03-08 16:16:34 +02001099 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001100
Avi Kivityf3705d52012-03-08 16:16:34 +02001101 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001102 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001103 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001104 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001105 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001106 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001107 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001108 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001109 }
1110 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001111 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001112 subpage_register(subpage, start, end,
1113 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001114}
1115
1116
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001117static void register_multipage(AddressSpaceDispatch *d,
1118 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001119{
Avi Kivitya8170e52012-10-23 12:30:10 +02001120 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001121 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001122 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1123 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001124
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001125 assert(num_pages);
1126 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001127}
1128
Avi Kivityac1970f2012-10-03 16:22:53 +02001129static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001130{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001131 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001132 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001133 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001134 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001135
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001136 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1137 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1138 - now.offset_within_address_space;
1139
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001140 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001141 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001142 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001143 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001144 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001145 while (int128_ne(remain.size, now.size)) {
1146 remain.size = int128_sub(remain.size, now.size);
1147 remain.offset_within_address_space += int128_get64(now.size);
1148 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001149 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001150 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001151 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001152 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001153 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001154 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001155 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001156 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001157 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001158 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001159 }
1160}
1161
Sheng Yang62a27442010-01-26 19:21:16 +08001162void qemu_flush_coalesced_mmio_buffer(void)
1163{
1164 if (kvm_enabled())
1165 kvm_flush_coalesced_mmio_buffer();
1166}
1167
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001168void qemu_mutex_lock_ramlist(void)
1169{
1170 qemu_mutex_lock(&ram_list.mutex);
1171}
1172
1173void qemu_mutex_unlock_ramlist(void)
1174{
1175 qemu_mutex_unlock(&ram_list.mutex);
1176}
1177
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001178#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001179
1180#include <sys/vfs.h>
1181
1182#define HUGETLBFS_MAGIC 0x958458f6
1183
Hu Taofc7a5802014-09-09 13:28:01 +08001184static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001185{
1186 struct statfs fs;
1187 int ret;
1188
1189 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001190 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001191 } while (ret != 0 && errno == EINTR);
1192
1193 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001194 error_setg_errno(errp, errno, "failed to get page size of file %s",
1195 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001196 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001197 }
1198
Marcelo Tosattic9027602010-03-01 20:25:08 -03001199 return fs.f_bsize;
1200}
1201
Alex Williamson04b16652010-07-02 11:13:17 -06001202static void *file_ram_alloc(RAMBlock *block,
1203 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001204 const char *path,
1205 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001206{
Pavel Fedin8d31d6b2015-10-28 12:54:07 +03001207 struct stat st;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001208 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001209 char *sanitized_name;
1210 char *c;
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001211 void *area;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001212 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001213 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001214 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001215
Hu Taofc7a5802014-09-09 13:28:01 +08001216 hpagesize = gethugepagesize(path, &local_err);
1217 if (local_err) {
1218 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001219 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001220 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001221 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001222
1223 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001224 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1225 "or larger than huge page size 0x%" PRIx64,
1226 memory, hpagesize);
1227 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001228 }
1229
1230 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001231 error_setg(errp,
1232 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001233 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001234 }
1235
Pavel Fedin8d31d6b2015-10-28 12:54:07 +03001236 if (!stat(path, &st) && S_ISDIR(st.st_mode)) {
1237 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1238 sanitized_name = g_strdup(memory_region_name(block->mr));
1239 for (c = sanitized_name; *c != '\0'; c++) {
1240 if (*c == '/') {
1241 *c = '_';
1242 }
1243 }
1244
1245 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1246 sanitized_name);
1247 g_free(sanitized_name);
1248
1249 fd = mkstemp(filename);
1250 if (fd >= 0) {
1251 unlink(filename);
1252 }
1253 g_free(filename);
1254 } else {
1255 fd = open(path, O_RDWR | O_CREAT, 0644);
Peter Feiner8ca761f2013-03-04 13:54:25 -05001256 }
1257
Marcelo Tosattic9027602010-03-01 20:25:08 -03001258 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001259 error_setg_errno(errp, errno,
1260 "unable to create backing store for hugepages");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001261 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001262 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001263
Chen Hanxiao9284f312015-07-24 11:12:03 +08001264 memory = ROUND_UP(memory, hpagesize);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001265
1266 /*
1267 * ftruncate is not supported by hugetlbfs in older
1268 * hosts, so don't bother bailing out on errors.
1269 * If anything goes wrong with it under other filesystems,
1270 * mmap will fail.
1271 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001272 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001273 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001274 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001275
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001276 area = qemu_ram_mmap(fd, memory, hpagesize, block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001277 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001278 error_setg_errno(errp, errno,
1279 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001280 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001281 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001282 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001283
1284 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001285 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001286 }
1287
Alex Williamson04b16652010-07-02 11:13:17 -06001288 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001289 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001290
1291error:
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001292 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001293}
1294#endif
1295
Mike Day0dc3f442013-09-05 14:41:35 -04001296/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001297static ram_addr_t find_ram_offset(ram_addr_t size)
1298{
Alex Williamson04b16652010-07-02 11:13:17 -06001299 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001300 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001301
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001302 assert(size != 0); /* it would hand out same offset multiple times */
1303
Mike Day0dc3f442013-09-05 14:41:35 -04001304 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001305 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001306 }
Alex Williamson04b16652010-07-02 11:13:17 -06001307
Mike Day0dc3f442013-09-05 14:41:35 -04001308 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001309 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001310
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001311 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001312
Mike Day0dc3f442013-09-05 14:41:35 -04001313 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001314 if (next_block->offset >= end) {
1315 next = MIN(next, next_block->offset);
1316 }
1317 }
1318 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001319 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001320 mingap = next - end;
1321 }
1322 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001323
1324 if (offset == RAM_ADDR_MAX) {
1325 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1326 (uint64_t)size);
1327 abort();
1328 }
1329
Alex Williamson04b16652010-07-02 11:13:17 -06001330 return offset;
1331}
1332
Juan Quintela652d7ec2012-07-20 10:37:54 +02001333ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001334{
Alex Williamsond17b5282010-06-25 11:08:38 -06001335 RAMBlock *block;
1336 ram_addr_t last = 0;
1337
Mike Day0dc3f442013-09-05 14:41:35 -04001338 rcu_read_lock();
1339 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001340 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001341 }
Mike Day0dc3f442013-09-05 14:41:35 -04001342 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001343 return last;
1344}
1345
Jason Baronddb97f12012-08-02 15:44:16 -04001346static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1347{
1348 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001349
1350 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001351 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001352 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1353 if (ret) {
1354 perror("qemu_madvise");
1355 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1356 "but dump_guest_core=off specified\n");
1357 }
1358 }
1359}
1360
Mike Day0dc3f442013-09-05 14:41:35 -04001361/* Called within an RCU critical section, or while the ramlist lock
1362 * is held.
1363 */
Hu Tao20cfe882014-04-02 15:13:26 +08001364static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001365{
Hu Tao20cfe882014-04-02 15:13:26 +08001366 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001367
Mike Day0dc3f442013-09-05 14:41:35 -04001368 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001369 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001370 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001371 }
1372 }
Hu Tao20cfe882014-04-02 15:13:26 +08001373
1374 return NULL;
1375}
1376
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001377const char *qemu_ram_get_idstr(RAMBlock *rb)
1378{
1379 return rb->idstr;
1380}
1381
Mike Dayae3a7042013-09-05 14:41:35 -04001382/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001383void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1384{
Mike Dayae3a7042013-09-05 14:41:35 -04001385 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001386
Mike Day0dc3f442013-09-05 14:41:35 -04001387 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001388 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001389 assert(new_block);
1390 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001391
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001392 if (dev) {
1393 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001394 if (id) {
1395 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001396 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001397 }
1398 }
1399 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1400
Mike Day0dc3f442013-09-05 14:41:35 -04001401 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001402 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001403 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1404 new_block->idstr);
1405 abort();
1406 }
1407 }
Mike Day0dc3f442013-09-05 14:41:35 -04001408 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001409}
1410
Mike Dayae3a7042013-09-05 14:41:35 -04001411/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001412void qemu_ram_unset_idstr(ram_addr_t addr)
1413{
Mike Dayae3a7042013-09-05 14:41:35 -04001414 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001415
Mike Dayae3a7042013-09-05 14:41:35 -04001416 /* FIXME: arch_init.c assumes that this is not called throughout
1417 * migration. Ignore the problem since hot-unplug during migration
1418 * does not work anyway.
1419 */
1420
Mike Day0dc3f442013-09-05 14:41:35 -04001421 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001422 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001423 if (block) {
1424 memset(block->idstr, 0, sizeof(block->idstr));
1425 }
Mike Day0dc3f442013-09-05 14:41:35 -04001426 rcu_read_unlock();
Hu Tao20cfe882014-04-02 15:13:26 +08001427}
1428
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001429static int memory_try_enable_merging(void *addr, size_t len)
1430{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001431 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001432 /* disabled by the user */
1433 return 0;
1434 }
1435
1436 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1437}
1438
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001439/* Only legal before guest might have detected the memory size: e.g. on
1440 * incoming migration, or right after reset.
1441 *
1442 * As memory core doesn't know how is memory accessed, it is up to
1443 * resize callback to update device state and/or add assertions to detect
1444 * misuse, if necessary.
1445 */
1446int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1447{
1448 RAMBlock *block = find_ram_block(base);
1449
1450 assert(block);
1451
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001452 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001453
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001454 if (block->used_length == newsize) {
1455 return 0;
1456 }
1457
1458 if (!(block->flags & RAM_RESIZEABLE)) {
1459 error_setg_errno(errp, EINVAL,
1460 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1461 " in != 0x" RAM_ADDR_FMT, block->idstr,
1462 newsize, block->used_length);
1463 return -EINVAL;
1464 }
1465
1466 if (block->max_length < newsize) {
1467 error_setg_errno(errp, EINVAL,
1468 "Length too large: %s: 0x" RAM_ADDR_FMT
1469 " > 0x" RAM_ADDR_FMT, block->idstr,
1470 newsize, block->max_length);
1471 return -EINVAL;
1472 }
1473
1474 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1475 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001476 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1477 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001478 memory_region_set_size(block->mr, newsize);
1479 if (block->resized) {
1480 block->resized(block->idstr, newsize, block->host);
1481 }
1482 return 0;
1483}
1484
Hu Taoef701d72014-09-09 13:27:54 +08001485static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001486{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001487 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001488 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001489 ram_addr_t old_ram_size, new_ram_size;
1490
1491 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001492
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001493 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001494 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001495
1496 if (!new_block->host) {
1497 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001498 xen_ram_alloc(new_block->offset, new_block->max_length,
1499 new_block->mr);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001500 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001501 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001502 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001503 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001504 error_setg_errno(errp, errno,
1505 "cannot set up guest memory '%s'",
1506 memory_region_name(new_block->mr));
1507 qemu_mutex_unlock_ramlist();
1508 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001509 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001510 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001511 }
1512 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001513
Li Zhijiandd631692015-07-02 20:18:06 +08001514 new_ram_size = MAX(old_ram_size,
1515 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
1516 if (new_ram_size > old_ram_size) {
1517 migration_bitmap_extend(old_ram_size, new_ram_size);
1518 }
Mike Day0d53d9f2015-01-21 13:45:24 +01001519 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1520 * QLIST (which has an RCU-friendly variant) does not have insertion at
1521 * tail, so save the last element in last_block.
1522 */
Mike Day0dc3f442013-09-05 14:41:35 -04001523 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001524 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001525 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001526 break;
1527 }
1528 }
1529 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001530 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001531 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001532 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001533 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001534 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001535 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001536 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001537
Mike Day0dc3f442013-09-05 14:41:35 -04001538 /* Write list before version */
1539 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001540 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001541 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001542
Juan Quintela2152f5c2013-10-08 13:52:02 +02001543 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1544
1545 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001546 int i;
Mike Dayae3a7042013-09-05 14:41:35 -04001547
1548 /* ram_list.dirty_memory[] is protected by the iothread lock. */
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001549 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1550 ram_list.dirty_memory[i] =
1551 bitmap_zero_extend(ram_list.dirty_memory[i],
1552 old_ram_size, new_ram_size);
1553 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001554 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001555 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001556 new_block->used_length,
1557 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001558
Paolo Bonzinia904c912015-01-21 16:18:35 +01001559 if (new_block->host) {
1560 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1561 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1562 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1563 if (kvm_enabled()) {
1564 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1565 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001566 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001567
1568 return new_block->offset;
1569}
1570
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001571#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001572ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001573 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001574 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001575{
1576 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001577 ram_addr_t addr;
1578 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001579
1580 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001581 error_setg(errp, "-mem-path not supported with Xen");
1582 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001583 }
1584
1585 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1586 /*
1587 * file_ram_alloc() needs to allocate just like
1588 * phys_mem_alloc, but we haven't bothered to provide
1589 * a hook there.
1590 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001591 error_setg(errp,
1592 "-mem-path not supported with this accelerator");
1593 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001594 }
1595
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001596 size = HOST_PAGE_ALIGN(size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001597 new_block = g_malloc0(sizeof(*new_block));
1598 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001599 new_block->used_length = size;
1600 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001601 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001602 new_block->host = file_ram_alloc(new_block, size,
1603 mem_path, errp);
1604 if (!new_block->host) {
1605 g_free(new_block);
1606 return -1;
1607 }
1608
Hu Taoef701d72014-09-09 13:27:54 +08001609 addr = ram_block_add(new_block, &local_err);
1610 if (local_err) {
1611 g_free(new_block);
1612 error_propagate(errp, local_err);
1613 return -1;
1614 }
1615 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001616}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001617#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001618
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001619static
1620ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1621 void (*resized)(const char*,
1622 uint64_t length,
1623 void *host),
1624 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001625 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001626{
1627 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001628 ram_addr_t addr;
1629 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001630
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001631 size = HOST_PAGE_ALIGN(size);
1632 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001633 new_block = g_malloc0(sizeof(*new_block));
1634 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001635 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001636 new_block->used_length = size;
1637 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001638 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001639 new_block->fd = -1;
1640 new_block->host = host;
1641 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001642 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001643 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001644 if (resizeable) {
1645 new_block->flags |= RAM_RESIZEABLE;
1646 }
Hu Taoef701d72014-09-09 13:27:54 +08001647 addr = ram_block_add(new_block, &local_err);
1648 if (local_err) {
1649 g_free(new_block);
1650 error_propagate(errp, local_err);
1651 return -1;
1652 }
1653 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001654}
1655
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001656ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1657 MemoryRegion *mr, Error **errp)
1658{
1659 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1660}
1661
Hu Taoef701d72014-09-09 13:27:54 +08001662ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001663{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001664 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1665}
1666
1667ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1668 void (*resized)(const char*,
1669 uint64_t length,
1670 void *host),
1671 MemoryRegion *mr, Error **errp)
1672{
1673 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001674}
bellarde9a1ab12007-02-08 23:08:38 +00001675
Paolo Bonzini43771532013-09-09 17:58:40 +02001676static void reclaim_ramblock(RAMBlock *block)
1677{
1678 if (block->flags & RAM_PREALLOC) {
1679 ;
1680 } else if (xen_enabled()) {
1681 xen_invalidate_map_cache_entry(block->host);
1682#ifndef _WIN32
1683 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02001684 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02001685 close(block->fd);
1686#endif
1687 } else {
1688 qemu_anon_ram_free(block->host, block->max_length);
1689 }
1690 g_free(block);
1691}
1692
Anthony Liguoric227f092009-10-01 16:12:16 -05001693void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001694{
Alex Williamson04b16652010-07-02 11:13:17 -06001695 RAMBlock *block;
1696
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001697 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001698 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001699 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001700 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001701 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001702 /* Write list before version */
1703 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001704 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001705 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001706 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001707 }
1708 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001709 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001710}
1711
Huang Yingcd19cfa2011-03-02 08:56:19 +01001712#ifndef _WIN32
1713void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1714{
1715 RAMBlock *block;
1716 ram_addr_t offset;
1717 int flags;
1718 void *area, *vaddr;
1719
Mike Day0dc3f442013-09-05 14:41:35 -04001720 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001721 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001722 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001723 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001724 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001725 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001726 } else if (xen_enabled()) {
1727 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001728 } else {
1729 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001730 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001731 flags |= (block->flags & RAM_SHARED ?
1732 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001733 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1734 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001735 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001736 /*
1737 * Remap needs to match alloc. Accelerators that
1738 * set phys_mem_alloc never remap. If they did,
1739 * we'd need a remap hook here.
1740 */
1741 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1742
Huang Yingcd19cfa2011-03-02 08:56:19 +01001743 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1744 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1745 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001746 }
1747 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001748 fprintf(stderr, "Could not remap addr: "
1749 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001750 length, addr);
1751 exit(1);
1752 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001753 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001754 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001755 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001756 }
1757 }
1758}
1759#endif /* !_WIN32 */
1760
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001761int qemu_get_ram_fd(ram_addr_t addr)
1762{
Mike Dayae3a7042013-09-05 14:41:35 -04001763 RAMBlock *block;
1764 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001765
Mike Day0dc3f442013-09-05 14:41:35 -04001766 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001767 block = qemu_get_ram_block(addr);
1768 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001769 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001770 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001771}
1772
Tetsuya Mukawa56a571d2015-12-21 12:47:34 +09001773void qemu_set_ram_fd(ram_addr_t addr, int fd)
1774{
1775 RAMBlock *block;
1776
1777 rcu_read_lock();
1778 block = qemu_get_ram_block(addr);
1779 block->fd = fd;
1780 rcu_read_unlock();
1781}
1782
Damjan Marion3fd74b82014-06-26 23:01:32 +02001783void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1784{
Mike Dayae3a7042013-09-05 14:41:35 -04001785 RAMBlock *block;
1786 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001787
Mike Day0dc3f442013-09-05 14:41:35 -04001788 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001789 block = qemu_get_ram_block(addr);
1790 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001791 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001792 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001793}
1794
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001795/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001796 * This should not be used for general purpose DMA. Use address_space_map
1797 * or address_space_rw instead. For local memory (e.g. video ram) that the
1798 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001799 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001800 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001801 */
1802void *qemu_get_ram_ptr(ram_addr_t addr)
1803{
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001804 RAMBlock *block = qemu_get_ram_block(addr);
Mike Dayae3a7042013-09-05 14:41:35 -04001805
1806 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001807 /* We need to check if the requested address is in the RAM
1808 * because we don't want to map the entire memory in QEMU.
1809 * In that case just map until the end of the page.
1810 */
1811 if (block->offset == 0) {
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001812 return xen_map_cache(addr, 0, 0);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001813 }
Mike Dayae3a7042013-09-05 14:41:35 -04001814
1815 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001816 }
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001817 return ramblock_ptr(block, addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001818}
1819
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001820/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001821 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001822 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001823 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04001824 */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001825static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001826{
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001827 RAMBlock *block;
1828 ram_addr_t offset_inside_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001829 if (*size == 0) {
1830 return NULL;
1831 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001832
1833 block = qemu_get_ram_block(addr);
1834 offset_inside_block = addr - block->offset;
1835 *size = MIN(*size, block->max_length - offset_inside_block);
1836
1837 if (xen_enabled() && block->host == NULL) {
1838 /* We need to check if the requested address is in the RAM
1839 * because we don't want to map the entire memory in QEMU.
1840 * In that case just map the requested area.
1841 */
1842 if (block->offset == 0) {
1843 return xen_map_cache(addr, *size, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001844 }
1845
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001846 block->host = xen_map_cache(block->offset, block->max_length, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001847 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001848
1849 return ramblock_ptr(block, offset_inside_block);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001850}
1851
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001852/*
1853 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
1854 * in that RAMBlock.
1855 *
1856 * ptr: Host pointer to look up
1857 * round_offset: If true round the result offset down to a page boundary
1858 * *ram_addr: set to result ram_addr
1859 * *offset: set to result offset within the RAMBlock
1860 *
1861 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04001862 *
1863 * By the time this function returns, the returned pointer is not protected
1864 * by RCU anymore. If the caller is not within an RCU critical section and
1865 * does not hold the iothread lock, it must have other means of protecting the
1866 * pointer, such as a reference to the region that includes the incoming
1867 * ram_addr_t.
1868 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001869RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
1870 ram_addr_t *ram_addr,
1871 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00001872{
pbrook94a6b542009-04-11 17:15:54 +00001873 RAMBlock *block;
1874 uint8_t *host = ptr;
1875
Jan Kiszka868bb332011-06-21 22:59:09 +02001876 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001877 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001878 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001879 block = qemu_get_ram_block(*ram_addr);
1880 if (block) {
1881 *offset = (host - block->host);
1882 }
Mike Day0dc3f442013-09-05 14:41:35 -04001883 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001884 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001885 }
1886
Mike Day0dc3f442013-09-05 14:41:35 -04001887 rcu_read_lock();
1888 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001889 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001890 goto found;
1891 }
1892
Mike Day0dc3f442013-09-05 14:41:35 -04001893 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001894 /* This case append when the block is not mapped. */
1895 if (block->host == NULL) {
1896 continue;
1897 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001898 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001899 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001900 }
pbrook94a6b542009-04-11 17:15:54 +00001901 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001902
Mike Day0dc3f442013-09-05 14:41:35 -04001903 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001904 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001905
1906found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001907 *offset = (host - block->host);
1908 if (round_offset) {
1909 *offset &= TARGET_PAGE_MASK;
1910 }
1911 *ram_addr = block->offset + *offset;
Mike Day0dc3f442013-09-05 14:41:35 -04001912 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001913 return block;
1914}
1915
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00001916/*
1917 * Finds the named RAMBlock
1918 *
1919 * name: The name of RAMBlock to find
1920 *
1921 * Returns: RAMBlock (or NULL if not found)
1922 */
1923RAMBlock *qemu_ram_block_by_name(const char *name)
1924{
1925 RAMBlock *block;
1926
1927 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
1928 if (!strcmp(name, block->idstr)) {
1929 return block;
1930 }
1931 }
1932
1933 return NULL;
1934}
1935
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001936/* Some of the softmmu routines need to translate from a host pointer
1937 (typically a TLB entry) back to a ram offset. */
1938MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
1939{
1940 RAMBlock *block;
1941 ram_addr_t offset; /* Not used */
1942
1943 block = qemu_ram_block_from_host(ptr, false, ram_addr, &offset);
1944
1945 if (!block) {
1946 return NULL;
1947 }
1948
1949 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001950}
Alex Williamsonf471a172010-06-11 11:11:42 -06001951
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001952/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001953static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001954 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001955{
Juan Quintela52159192013-10-08 12:44:04 +02001956 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001957 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001958 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001959 switch (size) {
1960 case 1:
1961 stb_p(qemu_get_ram_ptr(ram_addr), val);
1962 break;
1963 case 2:
1964 stw_p(qemu_get_ram_ptr(ram_addr), val);
1965 break;
1966 case 4:
1967 stl_p(qemu_get_ram_ptr(ram_addr), val);
1968 break;
1969 default:
1970 abort();
1971 }
Paolo Bonzini58d27072015-03-23 11:56:01 +01001972 /* Set both VGA and migration bits for simplicity and to remove
1973 * the notdirty callback faster.
1974 */
1975 cpu_physical_memory_set_dirty_range(ram_addr, size,
1976 DIRTY_CLIENTS_NOCODE);
bellardf23db162005-08-21 19:12:28 +00001977 /* we remove the notdirty callback only if the code has been
1978 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001979 if (!cpu_physical_memory_is_clean(ram_addr)) {
Peter Crosthwaitebcae01e2015-09-10 22:39:42 -07001980 tlb_set_dirty(current_cpu, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001981 }
bellard1ccde1c2004-02-06 19:46:14 +00001982}
1983
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001984static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1985 unsigned size, bool is_write)
1986{
1987 return is_write;
1988}
1989
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001990static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001991 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001992 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001993 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001994};
1995
pbrook0f459d12008-06-09 00:20:13 +00001996/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01001997static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001998{
Andreas Färber93afead2013-08-26 03:41:01 +02001999 CPUState *cpu = current_cpu;
2000 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00002001 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00002002 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002003 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002004 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002005
Andreas Färberff4700b2013-08-26 18:23:18 +02002006 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002007 /* We re-entered the check after replacing the TB. Now raise
2008 * the debug interrupt so that is will trigger after the
2009 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002010 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002011 return;
2012 }
Andreas Färber93afead2013-08-26 03:41:01 +02002013 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02002014 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002015 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2016 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002017 if (flags == BP_MEM_READ) {
2018 wp->flags |= BP_WATCHPOINT_HIT_READ;
2019 } else {
2020 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2021 }
2022 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002023 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002024 if (!cpu->watchpoint_hit) {
2025 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02002026 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002027 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002028 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002029 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002030 } else {
2031 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02002032 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02002033 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00002034 }
aliguori06d55cc2008-11-18 20:24:06 +00002035 }
aliguori6e140f22008-11-18 20:37:55 +00002036 } else {
2037 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002038 }
2039 }
2040}
2041
pbrook6658ffb2007-03-16 23:58:11 +00002042/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2043 so these check for a hit then pass through to the normal out-of-line
2044 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002045static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2046 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002047{
Peter Maydell66b9b432015-04-26 16:49:24 +01002048 MemTxResult res;
2049 uint64_t data;
pbrook6658ffb2007-03-16 23:58:11 +00002050
Peter Maydell66b9b432015-04-26 16:49:24 +01002051 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002052 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002053 case 1:
Peter Maydell66b9b432015-04-26 16:49:24 +01002054 data = address_space_ldub(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002055 break;
2056 case 2:
Peter Maydell66b9b432015-04-26 16:49:24 +01002057 data = address_space_lduw(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002058 break;
2059 case 4:
Peter Maydell66b9b432015-04-26 16:49:24 +01002060 data = address_space_ldl(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002061 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002062 default: abort();
2063 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002064 *pdata = data;
2065 return res;
2066}
2067
2068static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2069 uint64_t val, unsigned size,
2070 MemTxAttrs attrs)
2071{
2072 MemTxResult res;
2073
2074 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2075 switch (size) {
2076 case 1:
2077 address_space_stb(&address_space_memory, addr, val, attrs, &res);
2078 break;
2079 case 2:
2080 address_space_stw(&address_space_memory, addr, val, attrs, &res);
2081 break;
2082 case 4:
2083 address_space_stl(&address_space_memory, addr, val, attrs, &res);
2084 break;
2085 default: abort();
2086 }
2087 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002088}
2089
Avi Kivity1ec9b902012-01-02 12:47:48 +02002090static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002091 .read_with_attrs = watch_mem_read,
2092 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002093 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00002094};
pbrook6658ffb2007-03-16 23:58:11 +00002095
Peter Maydellf25a49e2015-04-26 16:49:24 +01002096static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2097 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002098{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002099 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002100 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002101 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002102
blueswir1db7b5422007-05-26 17:36:03 +00002103#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002104 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002105 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002106#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01002107 res = address_space_read(subpage->as, addr + subpage->base,
2108 attrs, buf, len);
2109 if (res) {
2110 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002111 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002112 switch (len) {
2113 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002114 *data = ldub_p(buf);
2115 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002116 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002117 *data = lduw_p(buf);
2118 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002119 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002120 *data = ldl_p(buf);
2121 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002122 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002123 *data = ldq_p(buf);
2124 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002125 default:
2126 abort();
2127 }
blueswir1db7b5422007-05-26 17:36:03 +00002128}
2129
Peter Maydellf25a49e2015-04-26 16:49:24 +01002130static MemTxResult subpage_write(void *opaque, hwaddr addr,
2131 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002132{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002133 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002134 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002135
blueswir1db7b5422007-05-26 17:36:03 +00002136#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002137 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002138 " value %"PRIx64"\n",
2139 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002140#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002141 switch (len) {
2142 case 1:
2143 stb_p(buf, value);
2144 break;
2145 case 2:
2146 stw_p(buf, value);
2147 break;
2148 case 4:
2149 stl_p(buf, value);
2150 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002151 case 8:
2152 stq_p(buf, value);
2153 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002154 default:
2155 abort();
2156 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002157 return address_space_write(subpage->as, addr + subpage->base,
2158 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002159}
2160
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002161static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002162 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002163{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002164 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002165#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002166 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002167 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002168#endif
2169
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002170 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002171 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002172}
2173
Avi Kivity70c68e42012-01-02 12:32:48 +02002174static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002175 .read_with_attrs = subpage_read,
2176 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002177 .impl.min_access_size = 1,
2178 .impl.max_access_size = 8,
2179 .valid.min_access_size = 1,
2180 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002181 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002182 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002183};
2184
Anthony Liguoric227f092009-10-01 16:12:16 -05002185static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002186 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002187{
2188 int idx, eidx;
2189
2190 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2191 return -1;
2192 idx = SUBPAGE_IDX(start);
2193 eidx = SUBPAGE_IDX(end);
2194#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002195 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2196 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002197#endif
blueswir1db7b5422007-05-26 17:36:03 +00002198 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002199 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002200 }
2201
2202 return 0;
2203}
2204
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002205static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002206{
Anthony Liguoric227f092009-10-01 16:12:16 -05002207 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002208
Anthony Liguori7267c092011-08-20 22:09:37 -05002209 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002210
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002211 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002212 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002213 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002214 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002215 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002216#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002217 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2218 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002219#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002220 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002221
2222 return mmio;
2223}
2224
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002225static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2226 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002227{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002228 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002229 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002230 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002231 .mr = mr,
2232 .offset_within_address_space = 0,
2233 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002234 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002235 };
2236
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002237 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002238}
2239
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002240MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02002241{
Peter Maydell32857f42015-10-01 15:29:50 +01002242 CPUAddressSpace *cpuas = &cpu->cpu_ases[0];
2243 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002244 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002245
2246 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002247}
2248
Avi Kivitye9179ce2009-06-14 11:38:52 +03002249static void io_mem_init(void)
2250{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002251 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002252 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002253 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002254 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002255 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002256 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002257 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002258}
2259
Avi Kivityac1970f2012-10-03 16:22:53 +02002260static void mem_begin(MemoryListener *listener)
2261{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002262 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002263 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2264 uint16_t n;
2265
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002266 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002267 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002268 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002269 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002270 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002271 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002272 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002273 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002274
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002275 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002276 d->as = as;
2277 as->next_dispatch = d;
2278}
2279
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002280static void address_space_dispatch_free(AddressSpaceDispatch *d)
2281{
2282 phys_sections_free(&d->map);
2283 g_free(d);
2284}
2285
Paolo Bonzini00752702013-05-29 12:13:54 +02002286static void mem_commit(MemoryListener *listener)
2287{
2288 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002289 AddressSpaceDispatch *cur = as->dispatch;
2290 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002291
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002292 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002293
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002294 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002295 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002296 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002297 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002298}
2299
Avi Kivity1d711482012-10-02 18:54:45 +02002300static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002301{
Peter Maydell32857f42015-10-01 15:29:50 +01002302 CPUAddressSpace *cpuas;
2303 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002304
2305 /* since each CPU stores ram addresses in its TLB cache, we must
2306 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002307 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2308 cpu_reloading_memory_map();
2309 /* The CPU and TLB are protected by the iothread lock.
2310 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2311 * may have split the RCU critical section.
2312 */
2313 d = atomic_rcu_read(&cpuas->as->dispatch);
2314 cpuas->memory_dispatch = d;
2315 tlb_flush(cpuas->cpu, 1);
Avi Kivity50c1e142012-02-08 21:36:02 +02002316}
2317
Avi Kivityac1970f2012-10-03 16:22:53 +02002318void address_space_init_dispatch(AddressSpace *as)
2319{
Paolo Bonzini00752702013-05-29 12:13:54 +02002320 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002321 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002322 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002323 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002324 .region_add = mem_add,
2325 .region_nop = mem_add,
2326 .priority = 0,
2327 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002328 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002329}
2330
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002331void address_space_unregister(AddressSpace *as)
2332{
2333 memory_listener_unregister(&as->dispatch_listener);
2334}
2335
Avi Kivity83f3c252012-10-07 12:59:55 +02002336void address_space_destroy_dispatch(AddressSpace *as)
2337{
2338 AddressSpaceDispatch *d = as->dispatch;
2339
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002340 atomic_rcu_set(&as->dispatch, NULL);
2341 if (d) {
2342 call_rcu(d, address_space_dispatch_free, rcu);
2343 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002344}
2345
Avi Kivity62152b82011-07-26 14:26:14 +03002346static void memory_map_init(void)
2347{
Anthony Liguori7267c092011-08-20 22:09:37 -05002348 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002349
Paolo Bonzini57271d62013-11-07 17:14:37 +01002350 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002351 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002352
Anthony Liguori7267c092011-08-20 22:09:37 -05002353 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002354 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2355 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002356 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002357}
2358
2359MemoryRegion *get_system_memory(void)
2360{
2361 return system_memory;
2362}
2363
Avi Kivity309cb472011-08-08 16:09:03 +03002364MemoryRegion *get_system_io(void)
2365{
2366 return system_io;
2367}
2368
pbrooke2eef172008-06-08 01:09:01 +00002369#endif /* !defined(CONFIG_USER_ONLY) */
2370
bellard13eb76e2004-01-24 15:23:36 +00002371/* physical memory access (slow version, mainly for debug) */
2372#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002373int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002374 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002375{
2376 int l, flags;
2377 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002378 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002379
2380 while (len > 0) {
2381 page = addr & TARGET_PAGE_MASK;
2382 l = (page + TARGET_PAGE_SIZE) - addr;
2383 if (l > len)
2384 l = len;
2385 flags = page_get_flags(page);
2386 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002387 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002388 if (is_write) {
2389 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002390 return -1;
bellard579a97f2007-11-11 14:26:47 +00002391 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002392 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002393 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002394 memcpy(p, buf, l);
2395 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002396 } else {
2397 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002398 return -1;
bellard579a97f2007-11-11 14:26:47 +00002399 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002400 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002401 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002402 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002403 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002404 }
2405 len -= l;
2406 buf += l;
2407 addr += l;
2408 }
Paul Brooka68fe892010-03-01 00:08:59 +00002409 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002410}
bellard8df1cd02005-01-28 22:37:22 +00002411
bellard13eb76e2004-01-24 15:23:36 +00002412#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002413
Paolo Bonzini845b6212015-03-23 11:45:53 +01002414static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002415 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002416{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002417 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
2418 /* No early return if dirty_log_mask is or becomes 0, because
2419 * cpu_physical_memory_set_dirty_range will still call
2420 * xen_modified_memory.
2421 */
2422 if (dirty_log_mask) {
2423 dirty_log_mask =
2424 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002425 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002426 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
2427 tb_invalidate_phys_range(addr, addr + length);
2428 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2429 }
2430 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002431}
2432
Richard Henderson23326162013-07-08 14:55:59 -07002433static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002434{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002435 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002436
2437 /* Regions are assumed to support 1-4 byte accesses unless
2438 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002439 if (access_size_max == 0) {
2440 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002441 }
Richard Henderson23326162013-07-08 14:55:59 -07002442
2443 /* Bound the maximum access by the alignment of the address. */
2444 if (!mr->ops->impl.unaligned) {
2445 unsigned align_size_max = addr & -addr;
2446 if (align_size_max != 0 && align_size_max < access_size_max) {
2447 access_size_max = align_size_max;
2448 }
2449 }
2450
2451 /* Don't attempt accesses larger than the maximum. */
2452 if (l > access_size_max) {
2453 l = access_size_max;
2454 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01002455 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07002456
2457 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002458}
2459
Jan Kiszka4840f102015-06-18 18:47:22 +02002460static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02002461{
Jan Kiszka4840f102015-06-18 18:47:22 +02002462 bool unlocked = !qemu_mutex_iothread_locked();
2463 bool release_lock = false;
2464
2465 if (unlocked && mr->global_locking) {
2466 qemu_mutex_lock_iothread();
2467 unlocked = false;
2468 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002469 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002470 if (mr->flush_coalesced_mmio) {
2471 if (unlocked) {
2472 qemu_mutex_lock_iothread();
2473 }
2474 qemu_flush_coalesced_mmio_buffer();
2475 if (unlocked) {
2476 qemu_mutex_unlock_iothread();
2477 }
2478 }
2479
2480 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002481}
2482
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002483/* Called within RCU critical section. */
2484static MemTxResult address_space_write_continue(AddressSpace *as, hwaddr addr,
2485 MemTxAttrs attrs,
2486 const uint8_t *buf,
2487 int len, hwaddr addr1,
2488 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00002489{
bellard13eb76e2004-01-24 15:23:36 +00002490 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002491 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01002492 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02002493 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00002494
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002495 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002496 if (!memory_access_is_direct(mr, true)) {
2497 release_lock |= prepare_mmio_access(mr);
2498 l = memory_access_size(mr, l, addr1);
2499 /* XXX: could force current_cpu to NULL to avoid
2500 potential bugs */
2501 switch (l) {
2502 case 8:
2503 /* 64 bit write access */
2504 val = ldq_p(buf);
2505 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2506 attrs);
2507 break;
2508 case 4:
2509 /* 32 bit write access */
2510 val = ldl_p(buf);
2511 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2512 attrs);
2513 break;
2514 case 2:
2515 /* 16 bit write access */
2516 val = lduw_p(buf);
2517 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2518 attrs);
2519 break;
2520 case 1:
2521 /* 8 bit write access */
2522 val = ldub_p(buf);
2523 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2524 attrs);
2525 break;
2526 default:
2527 abort();
bellard13eb76e2004-01-24 15:23:36 +00002528 }
2529 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002530 addr1 += memory_region_get_ram_addr(mr);
2531 /* RAM case */
2532 ptr = qemu_get_ram_ptr(addr1);
2533 memcpy(ptr, buf, l);
2534 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002535 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002536
2537 if (release_lock) {
2538 qemu_mutex_unlock_iothread();
2539 release_lock = false;
2540 }
2541
bellard13eb76e2004-01-24 15:23:36 +00002542 len -= l;
2543 buf += l;
2544 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002545
2546 if (!len) {
2547 break;
2548 }
2549
2550 l = len;
2551 mr = address_space_translate(as, addr, &addr1, &l, true);
bellard13eb76e2004-01-24 15:23:36 +00002552 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002553
Peter Maydell3b643492015-04-26 16:49:23 +01002554 return result;
bellard13eb76e2004-01-24 15:23:36 +00002555}
bellard8df1cd02005-01-28 22:37:22 +00002556
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002557MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2558 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002559{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002560 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002561 hwaddr addr1;
2562 MemoryRegion *mr;
2563 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002564
2565 if (len > 0) {
2566 rcu_read_lock();
2567 l = len;
2568 mr = address_space_translate(as, addr, &addr1, &l, true);
2569 result = address_space_write_continue(as, addr, attrs, buf, len,
2570 addr1, l, mr);
2571 rcu_read_unlock();
2572 }
2573
2574 return result;
2575}
2576
2577/* Called within RCU critical section. */
2578MemTxResult address_space_read_continue(AddressSpace *as, hwaddr addr,
2579 MemTxAttrs attrs, uint8_t *buf,
2580 int len, hwaddr addr1, hwaddr l,
2581 MemoryRegion *mr)
2582{
2583 uint8_t *ptr;
2584 uint64_t val;
2585 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002586 bool release_lock = false;
2587
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002588 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002589 if (!memory_access_is_direct(mr, false)) {
2590 /* I/O case */
2591 release_lock |= prepare_mmio_access(mr);
2592 l = memory_access_size(mr, l, addr1);
2593 switch (l) {
2594 case 8:
2595 /* 64 bit read access */
2596 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2597 attrs);
2598 stq_p(buf, val);
2599 break;
2600 case 4:
2601 /* 32 bit read access */
2602 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2603 attrs);
2604 stl_p(buf, val);
2605 break;
2606 case 2:
2607 /* 16 bit read access */
2608 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2609 attrs);
2610 stw_p(buf, val);
2611 break;
2612 case 1:
2613 /* 8 bit read access */
2614 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2615 attrs);
2616 stb_p(buf, val);
2617 break;
2618 default:
2619 abort();
2620 }
2621 } else {
2622 /* RAM case */
2623 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
2624 memcpy(buf, ptr, l);
2625 }
2626
2627 if (release_lock) {
2628 qemu_mutex_unlock_iothread();
2629 release_lock = false;
2630 }
2631
2632 len -= l;
2633 buf += l;
2634 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002635
2636 if (!len) {
2637 break;
2638 }
2639
2640 l = len;
2641 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002642 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002643
2644 return result;
2645}
2646
Paolo Bonzini3cc8f882015-12-09 10:34:13 +01002647MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
2648 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002649{
2650 hwaddr l;
2651 hwaddr addr1;
2652 MemoryRegion *mr;
2653 MemTxResult result = MEMTX_OK;
2654
2655 if (len > 0) {
2656 rcu_read_lock();
2657 l = len;
2658 mr = address_space_translate(as, addr, &addr1, &l, false);
2659 result = address_space_read_continue(as, addr, attrs, buf, len,
2660 addr1, l, mr);
2661 rcu_read_unlock();
2662 }
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002663
2664 return result;
Avi Kivityac1970f2012-10-03 16:22:53 +02002665}
2666
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002667MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2668 uint8_t *buf, int len, bool is_write)
2669{
2670 if (is_write) {
2671 return address_space_write(as, addr, attrs, (uint8_t *)buf, len);
2672 } else {
2673 return address_space_read(as, addr, attrs, (uint8_t *)buf, len);
2674 }
2675}
Avi Kivityac1970f2012-10-03 16:22:53 +02002676
Avi Kivitya8170e52012-10-23 12:30:10 +02002677void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002678 int len, int is_write)
2679{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002680 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2681 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002682}
2683
Alexander Graf582b55a2013-12-11 14:17:44 +01002684enum write_rom_type {
2685 WRITE_DATA,
2686 FLUSH_CACHE,
2687};
2688
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002689static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002690 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002691{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002692 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002693 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002694 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002695 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002696
Paolo Bonzini41063e12015-03-18 14:21:43 +01002697 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002698 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002699 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002700 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002701
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002702 if (!(memory_region_is_ram(mr) ||
2703 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02002704 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002705 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002706 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002707 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002708 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002709 switch (type) {
2710 case WRITE_DATA:
2711 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002712 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002713 break;
2714 case FLUSH_CACHE:
2715 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2716 break;
2717 }
bellardd0ecd2a2006-04-23 17:14:48 +00002718 }
2719 len -= l;
2720 buf += l;
2721 addr += l;
2722 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002723 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002724}
2725
Alexander Graf582b55a2013-12-11 14:17:44 +01002726/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002727void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002728 const uint8_t *buf, int len)
2729{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002730 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002731}
2732
2733void cpu_flush_icache_range(hwaddr start, int len)
2734{
2735 /*
2736 * This function should do the same thing as an icache flush that was
2737 * triggered from within the guest. For TCG we are always cache coherent,
2738 * so there is no need to flush anything. For KVM / Xen we need to flush
2739 * the host's instruction cache at least.
2740 */
2741 if (tcg_enabled()) {
2742 return;
2743 }
2744
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002745 cpu_physical_memory_write_rom_internal(&address_space_memory,
2746 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002747}
2748
aliguori6d16c2f2009-01-22 16:59:11 +00002749typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002750 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002751 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002752 hwaddr addr;
2753 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002754 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002755} BounceBuffer;
2756
2757static BounceBuffer bounce;
2758
aliguoriba223c22009-01-22 16:59:16 +00002759typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002760 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002761 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002762} MapClient;
2763
Fam Zheng38e047b2015-03-16 17:03:35 +08002764QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002765static QLIST_HEAD(map_client_list, MapClient) map_client_list
2766 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002767
Fam Zhenge95205e2015-03-16 17:03:37 +08002768static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002769{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002770 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002771 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002772}
2773
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002774static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002775{
2776 MapClient *client;
2777
Blue Swirl72cf2d42009-09-12 07:36:22 +00002778 while (!QLIST_EMPTY(&map_client_list)) {
2779 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002780 qemu_bh_schedule(client->bh);
2781 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002782 }
2783}
2784
Fam Zhenge95205e2015-03-16 17:03:37 +08002785void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002786{
2787 MapClient *client = g_malloc(sizeof(*client));
2788
Fam Zheng38e047b2015-03-16 17:03:35 +08002789 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002790 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002791 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002792 if (!atomic_read(&bounce.in_use)) {
2793 cpu_notify_map_clients_locked();
2794 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002795 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002796}
2797
Fam Zheng38e047b2015-03-16 17:03:35 +08002798void cpu_exec_init_all(void)
2799{
2800 qemu_mutex_init(&ram_list.mutex);
Fam Zheng38e047b2015-03-16 17:03:35 +08002801 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01002802 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08002803 qemu_mutex_init(&map_client_list_lock);
2804}
2805
Fam Zhenge95205e2015-03-16 17:03:37 +08002806void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002807{
Fam Zhenge95205e2015-03-16 17:03:37 +08002808 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002809
Fam Zhenge95205e2015-03-16 17:03:37 +08002810 qemu_mutex_lock(&map_client_list_lock);
2811 QLIST_FOREACH(client, &map_client_list, link) {
2812 if (client->bh == bh) {
2813 cpu_unregister_map_client_do(client);
2814 break;
2815 }
2816 }
2817 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002818}
2819
2820static void cpu_notify_map_clients(void)
2821{
Fam Zheng38e047b2015-03-16 17:03:35 +08002822 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002823 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002824 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002825}
2826
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002827bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2828{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002829 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002830 hwaddr l, xlat;
2831
Paolo Bonzini41063e12015-03-18 14:21:43 +01002832 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002833 while (len > 0) {
2834 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002835 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2836 if (!memory_access_is_direct(mr, is_write)) {
2837 l = memory_access_size(mr, l, addr);
2838 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002839 return false;
2840 }
2841 }
2842
2843 len -= l;
2844 addr += l;
2845 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002846 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002847 return true;
2848}
2849
aliguori6d16c2f2009-01-22 16:59:11 +00002850/* Map a physical memory region into a host virtual address.
2851 * May map a subset of the requested range, given by and returned in *plen.
2852 * May return NULL if resources needed to perform the mapping are exhausted.
2853 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002854 * Use cpu_register_map_client() to know when retrying the map operation is
2855 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002856 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002857void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002858 hwaddr addr,
2859 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002860 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002861{
Avi Kivitya8170e52012-10-23 12:30:10 +02002862 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002863 hwaddr done = 0;
2864 hwaddr l, xlat, base;
2865 MemoryRegion *mr, *this_mr;
2866 ram_addr_t raddr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002867 void *ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002868
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002869 if (len == 0) {
2870 return NULL;
2871 }
aliguori6d16c2f2009-01-22 16:59:11 +00002872
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002873 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002874 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002875 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002876
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002877 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002878 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002879 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002880 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002881 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002882 /* Avoid unbounded allocations */
2883 l = MIN(l, TARGET_PAGE_SIZE);
2884 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002885 bounce.addr = addr;
2886 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002887
2888 memory_region_ref(mr);
2889 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002890 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002891 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2892 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002893 }
aliguori6d16c2f2009-01-22 16:59:11 +00002894
Paolo Bonzini41063e12015-03-18 14:21:43 +01002895 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002896 *plen = l;
2897 return bounce.buffer;
2898 }
2899
2900 base = xlat;
2901 raddr = memory_region_get_ram_addr(mr);
2902
2903 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002904 len -= l;
2905 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002906 done += l;
2907 if (len == 0) {
2908 break;
2909 }
2910
2911 l = len;
2912 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2913 if (this_mr != mr || xlat != base + done) {
2914 break;
2915 }
aliguori6d16c2f2009-01-22 16:59:11 +00002916 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002917
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002918 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002919 *plen = done;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002920 ptr = qemu_ram_ptr_length(raddr + base, plen);
2921 rcu_read_unlock();
2922
2923 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002924}
2925
Avi Kivityac1970f2012-10-03 16:22:53 +02002926/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002927 * Will also mark the memory as dirty if is_write == 1. access_len gives
2928 * the amount of memory that was actually read or written by the caller.
2929 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002930void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2931 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002932{
2933 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002934 MemoryRegion *mr;
2935 ram_addr_t addr1;
2936
2937 mr = qemu_ram_addr_from_host(buffer, &addr1);
2938 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002939 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01002940 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002941 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002942 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002943 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002944 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002945 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002946 return;
2947 }
2948 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002949 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
2950 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002951 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002952 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002953 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002954 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002955 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00002956 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002957}
bellardd0ecd2a2006-04-23 17:14:48 +00002958
Avi Kivitya8170e52012-10-23 12:30:10 +02002959void *cpu_physical_memory_map(hwaddr addr,
2960 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002961 int is_write)
2962{
2963 return address_space_map(&address_space_memory, addr, plen, is_write);
2964}
2965
Avi Kivitya8170e52012-10-23 12:30:10 +02002966void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2967 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002968{
2969 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2970}
2971
bellard8df1cd02005-01-28 22:37:22 +00002972/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002973static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
2974 MemTxAttrs attrs,
2975 MemTxResult *result,
2976 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002977{
bellard8df1cd02005-01-28 22:37:22 +00002978 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002979 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002980 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002981 hwaddr l = 4;
2982 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002983 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02002984 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00002985
Paolo Bonzini41063e12015-03-18 14:21:43 +01002986 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002987 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002988 if (l < 4 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02002989 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02002990
bellard8df1cd02005-01-28 22:37:22 +00002991 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01002992 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002993#if defined(TARGET_WORDS_BIGENDIAN)
2994 if (endian == DEVICE_LITTLE_ENDIAN) {
2995 val = bswap32(val);
2996 }
2997#else
2998 if (endian == DEVICE_BIG_ENDIAN) {
2999 val = bswap32(val);
3000 }
3001#endif
bellard8df1cd02005-01-28 22:37:22 +00003002 } else {
3003 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003004 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003005 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003006 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003007 switch (endian) {
3008 case DEVICE_LITTLE_ENDIAN:
3009 val = ldl_le_p(ptr);
3010 break;
3011 case DEVICE_BIG_ENDIAN:
3012 val = ldl_be_p(ptr);
3013 break;
3014 default:
3015 val = ldl_p(ptr);
3016 break;
3017 }
Peter Maydell50013112015-04-26 16:49:24 +01003018 r = MEMTX_OK;
3019 }
3020 if (result) {
3021 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003022 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003023 if (release_lock) {
3024 qemu_mutex_unlock_iothread();
3025 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003026 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003027 return val;
3028}
3029
Peter Maydell50013112015-04-26 16:49:24 +01003030uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
3031 MemTxAttrs attrs, MemTxResult *result)
3032{
3033 return address_space_ldl_internal(as, addr, attrs, result,
3034 DEVICE_NATIVE_ENDIAN);
3035}
3036
3037uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
3038 MemTxAttrs attrs, MemTxResult *result)
3039{
3040 return address_space_ldl_internal(as, addr, attrs, result,
3041 DEVICE_LITTLE_ENDIAN);
3042}
3043
3044uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
3045 MemTxAttrs attrs, MemTxResult *result)
3046{
3047 return address_space_ldl_internal(as, addr, attrs, result,
3048 DEVICE_BIG_ENDIAN);
3049}
3050
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003051uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003052{
Peter Maydell50013112015-04-26 16:49:24 +01003053 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003054}
3055
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003056uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003057{
Peter Maydell50013112015-04-26 16:49:24 +01003058 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003059}
3060
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003061uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003062{
Peter Maydell50013112015-04-26 16:49:24 +01003063 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003064}
3065
bellard84b7b8e2005-11-28 21:19:04 +00003066/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003067static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
3068 MemTxAttrs attrs,
3069 MemTxResult *result,
3070 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003071{
bellard84b7b8e2005-11-28 21:19:04 +00003072 uint8_t *ptr;
3073 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003074 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003075 hwaddr l = 8;
3076 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003077 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003078 bool release_lock = false;
bellard84b7b8e2005-11-28 21:19:04 +00003079
Paolo Bonzini41063e12015-03-18 14:21:43 +01003080 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003081 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003082 false);
3083 if (l < 8 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003084 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003085
bellard84b7b8e2005-11-28 21:19:04 +00003086 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003087 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02003088#if defined(TARGET_WORDS_BIGENDIAN)
3089 if (endian == DEVICE_LITTLE_ENDIAN) {
3090 val = bswap64(val);
3091 }
3092#else
3093 if (endian == DEVICE_BIG_ENDIAN) {
3094 val = bswap64(val);
3095 }
3096#endif
bellard84b7b8e2005-11-28 21:19:04 +00003097 } else {
3098 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003099 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003100 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003101 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003102 switch (endian) {
3103 case DEVICE_LITTLE_ENDIAN:
3104 val = ldq_le_p(ptr);
3105 break;
3106 case DEVICE_BIG_ENDIAN:
3107 val = ldq_be_p(ptr);
3108 break;
3109 default:
3110 val = ldq_p(ptr);
3111 break;
3112 }
Peter Maydell50013112015-04-26 16:49:24 +01003113 r = MEMTX_OK;
3114 }
3115 if (result) {
3116 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00003117 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003118 if (release_lock) {
3119 qemu_mutex_unlock_iothread();
3120 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003121 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00003122 return val;
3123}
3124
Peter Maydell50013112015-04-26 16:49:24 +01003125uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
3126 MemTxAttrs attrs, MemTxResult *result)
3127{
3128 return address_space_ldq_internal(as, addr, attrs, result,
3129 DEVICE_NATIVE_ENDIAN);
3130}
3131
3132uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
3133 MemTxAttrs attrs, MemTxResult *result)
3134{
3135 return address_space_ldq_internal(as, addr, attrs, result,
3136 DEVICE_LITTLE_ENDIAN);
3137}
3138
3139uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
3140 MemTxAttrs attrs, MemTxResult *result)
3141{
3142 return address_space_ldq_internal(as, addr, attrs, result,
3143 DEVICE_BIG_ENDIAN);
3144}
3145
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003146uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003147{
Peter Maydell50013112015-04-26 16:49:24 +01003148 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003149}
3150
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003151uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003152{
Peter Maydell50013112015-04-26 16:49:24 +01003153 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003154}
3155
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003156uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003157{
Peter Maydell50013112015-04-26 16:49:24 +01003158 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003159}
3160
bellardaab33092005-10-30 20:48:42 +00003161/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003162uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
3163 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003164{
3165 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01003166 MemTxResult r;
3167
3168 r = address_space_rw(as, addr, attrs, &val, 1, 0);
3169 if (result) {
3170 *result = r;
3171 }
bellardaab33092005-10-30 20:48:42 +00003172 return val;
3173}
3174
Peter Maydell50013112015-04-26 16:49:24 +01003175uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
3176{
3177 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
3178}
3179
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003180/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003181static inline uint32_t address_space_lduw_internal(AddressSpace *as,
3182 hwaddr addr,
3183 MemTxAttrs attrs,
3184 MemTxResult *result,
3185 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003186{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003187 uint8_t *ptr;
3188 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003189 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003190 hwaddr l = 2;
3191 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003192 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003193 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003194
Paolo Bonzini41063e12015-03-18 14:21:43 +01003195 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003196 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003197 false);
3198 if (l < 2 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003199 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003200
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003201 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003202 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003203#if defined(TARGET_WORDS_BIGENDIAN)
3204 if (endian == DEVICE_LITTLE_ENDIAN) {
3205 val = bswap16(val);
3206 }
3207#else
3208 if (endian == DEVICE_BIG_ENDIAN) {
3209 val = bswap16(val);
3210 }
3211#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003212 } else {
3213 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003214 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003215 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003216 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003217 switch (endian) {
3218 case DEVICE_LITTLE_ENDIAN:
3219 val = lduw_le_p(ptr);
3220 break;
3221 case DEVICE_BIG_ENDIAN:
3222 val = lduw_be_p(ptr);
3223 break;
3224 default:
3225 val = lduw_p(ptr);
3226 break;
3227 }
Peter Maydell50013112015-04-26 16:49:24 +01003228 r = MEMTX_OK;
3229 }
3230 if (result) {
3231 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003232 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003233 if (release_lock) {
3234 qemu_mutex_unlock_iothread();
3235 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003236 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003237 return val;
bellardaab33092005-10-30 20:48:42 +00003238}
3239
Peter Maydell50013112015-04-26 16:49:24 +01003240uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
3241 MemTxAttrs attrs, MemTxResult *result)
3242{
3243 return address_space_lduw_internal(as, addr, attrs, result,
3244 DEVICE_NATIVE_ENDIAN);
3245}
3246
3247uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
3248 MemTxAttrs attrs, MemTxResult *result)
3249{
3250 return address_space_lduw_internal(as, addr, attrs, result,
3251 DEVICE_LITTLE_ENDIAN);
3252}
3253
3254uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
3255 MemTxAttrs attrs, MemTxResult *result)
3256{
3257 return address_space_lduw_internal(as, addr, attrs, result,
3258 DEVICE_BIG_ENDIAN);
3259}
3260
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003261uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003262{
Peter Maydell50013112015-04-26 16:49:24 +01003263 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003264}
3265
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003266uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003267{
Peter Maydell50013112015-04-26 16:49:24 +01003268 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003269}
3270
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003271uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003272{
Peter Maydell50013112015-04-26 16:49:24 +01003273 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003274}
3275
bellard8df1cd02005-01-28 22:37:22 +00003276/* warning: addr must be aligned. The ram page is not masked as dirty
3277 and the code inside is not invalidated. It is useful if the dirty
3278 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01003279void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
3280 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00003281{
bellard8df1cd02005-01-28 22:37:22 +00003282 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003283 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003284 hwaddr l = 4;
3285 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003286 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003287 uint8_t dirty_log_mask;
Jan Kiszka4840f102015-06-18 18:47:22 +02003288 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003289
Paolo Bonzini41063e12015-03-18 14:21:43 +01003290 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003291 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003292 true);
3293 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003294 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003295
Peter Maydell50013112015-04-26 16:49:24 +01003296 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003297 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003298 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003299 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003300 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003301
Paolo Bonzini845b6212015-03-23 11:45:53 +01003302 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3303 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
Paolo Bonzini58d27072015-03-23 11:56:01 +01003304 cpu_physical_memory_set_dirty_range(addr1, 4, dirty_log_mask);
Peter Maydell50013112015-04-26 16:49:24 +01003305 r = MEMTX_OK;
3306 }
3307 if (result) {
3308 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003309 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003310 if (release_lock) {
3311 qemu_mutex_unlock_iothread();
3312 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003313 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003314}
3315
Peter Maydell50013112015-04-26 16:49:24 +01003316void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3317{
3318 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3319}
3320
bellard8df1cd02005-01-28 22:37:22 +00003321/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003322static inline void address_space_stl_internal(AddressSpace *as,
3323 hwaddr addr, uint32_t val,
3324 MemTxAttrs attrs,
3325 MemTxResult *result,
3326 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003327{
bellard8df1cd02005-01-28 22:37:22 +00003328 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003329 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003330 hwaddr l = 4;
3331 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003332 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003333 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003334
Paolo Bonzini41063e12015-03-18 14:21:43 +01003335 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003336 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003337 true);
3338 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003339 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003340
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003341#if defined(TARGET_WORDS_BIGENDIAN)
3342 if (endian == DEVICE_LITTLE_ENDIAN) {
3343 val = bswap32(val);
3344 }
3345#else
3346 if (endian == DEVICE_BIG_ENDIAN) {
3347 val = bswap32(val);
3348 }
3349#endif
Peter Maydell50013112015-04-26 16:49:24 +01003350 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003351 } else {
bellard8df1cd02005-01-28 22:37:22 +00003352 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003353 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003354 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003355 switch (endian) {
3356 case DEVICE_LITTLE_ENDIAN:
3357 stl_le_p(ptr, val);
3358 break;
3359 case DEVICE_BIG_ENDIAN:
3360 stl_be_p(ptr, val);
3361 break;
3362 default:
3363 stl_p(ptr, val);
3364 break;
3365 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003366 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003367 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003368 }
Peter Maydell50013112015-04-26 16:49:24 +01003369 if (result) {
3370 *result = r;
3371 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003372 if (release_lock) {
3373 qemu_mutex_unlock_iothread();
3374 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003375 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003376}
3377
3378void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3379 MemTxAttrs attrs, MemTxResult *result)
3380{
3381 address_space_stl_internal(as, addr, val, attrs, result,
3382 DEVICE_NATIVE_ENDIAN);
3383}
3384
3385void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3386 MemTxAttrs attrs, MemTxResult *result)
3387{
3388 address_space_stl_internal(as, addr, val, attrs, result,
3389 DEVICE_LITTLE_ENDIAN);
3390}
3391
3392void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3393 MemTxAttrs attrs, MemTxResult *result)
3394{
3395 address_space_stl_internal(as, addr, val, attrs, result,
3396 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003397}
3398
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003399void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003400{
Peter Maydell50013112015-04-26 16:49:24 +01003401 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003402}
3403
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003404void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003405{
Peter Maydell50013112015-04-26 16:49:24 +01003406 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003407}
3408
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003409void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003410{
Peter Maydell50013112015-04-26 16:49:24 +01003411 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003412}
3413
bellardaab33092005-10-30 20:48:42 +00003414/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003415void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3416 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003417{
3418 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003419 MemTxResult r;
3420
3421 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3422 if (result) {
3423 *result = r;
3424 }
3425}
3426
3427void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3428{
3429 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003430}
3431
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003432/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003433static inline void address_space_stw_internal(AddressSpace *as,
3434 hwaddr addr, uint32_t val,
3435 MemTxAttrs attrs,
3436 MemTxResult *result,
3437 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003438{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003439 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003440 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003441 hwaddr l = 2;
3442 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003443 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003444 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003445
Paolo Bonzini41063e12015-03-18 14:21:43 +01003446 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003447 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003448 if (l < 2 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003449 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003450
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003451#if defined(TARGET_WORDS_BIGENDIAN)
3452 if (endian == DEVICE_LITTLE_ENDIAN) {
3453 val = bswap16(val);
3454 }
3455#else
3456 if (endian == DEVICE_BIG_ENDIAN) {
3457 val = bswap16(val);
3458 }
3459#endif
Peter Maydell50013112015-04-26 16:49:24 +01003460 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003461 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003462 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003463 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003464 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003465 switch (endian) {
3466 case DEVICE_LITTLE_ENDIAN:
3467 stw_le_p(ptr, val);
3468 break;
3469 case DEVICE_BIG_ENDIAN:
3470 stw_be_p(ptr, val);
3471 break;
3472 default:
3473 stw_p(ptr, val);
3474 break;
3475 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003476 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003477 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003478 }
Peter Maydell50013112015-04-26 16:49:24 +01003479 if (result) {
3480 *result = r;
3481 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003482 if (release_lock) {
3483 qemu_mutex_unlock_iothread();
3484 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003485 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003486}
3487
3488void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3489 MemTxAttrs attrs, MemTxResult *result)
3490{
3491 address_space_stw_internal(as, addr, val, attrs, result,
3492 DEVICE_NATIVE_ENDIAN);
3493}
3494
3495void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3496 MemTxAttrs attrs, MemTxResult *result)
3497{
3498 address_space_stw_internal(as, addr, val, attrs, result,
3499 DEVICE_LITTLE_ENDIAN);
3500}
3501
3502void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3503 MemTxAttrs attrs, MemTxResult *result)
3504{
3505 address_space_stw_internal(as, addr, val, attrs, result,
3506 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003507}
3508
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003509void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003510{
Peter Maydell50013112015-04-26 16:49:24 +01003511 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003512}
3513
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003514void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003515{
Peter Maydell50013112015-04-26 16:49:24 +01003516 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003517}
3518
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003519void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003520{
Peter Maydell50013112015-04-26 16:49:24 +01003521 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003522}
3523
bellardaab33092005-10-30 20:48:42 +00003524/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003525void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3526 MemTxAttrs attrs, MemTxResult *result)
3527{
3528 MemTxResult r;
3529 val = tswap64(val);
3530 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3531 if (result) {
3532 *result = r;
3533 }
3534}
3535
3536void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3537 MemTxAttrs attrs, MemTxResult *result)
3538{
3539 MemTxResult r;
3540 val = cpu_to_le64(val);
3541 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3542 if (result) {
3543 *result = r;
3544 }
3545}
3546void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3547 MemTxAttrs attrs, MemTxResult *result)
3548{
3549 MemTxResult r;
3550 val = cpu_to_be64(val);
3551 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3552 if (result) {
3553 *result = r;
3554 }
3555}
3556
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003557void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003558{
Peter Maydell50013112015-04-26 16:49:24 +01003559 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003560}
3561
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003562void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003563{
Peter Maydell50013112015-04-26 16:49:24 +01003564 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003565}
3566
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003567void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003568{
Peter Maydell50013112015-04-26 16:49:24 +01003569 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003570}
3571
aliguori5e2972f2009-03-28 17:51:36 +00003572/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003573int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003574 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003575{
3576 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003577 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003578 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003579
3580 while (len > 0) {
3581 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02003582 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00003583 /* if no physical page mapped, return an error */
3584 if (phys_addr == -1)
3585 return -1;
3586 l = (page + TARGET_PAGE_SIZE) - addr;
3587 if (l > len)
3588 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003589 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003590 if (is_write) {
3591 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
3592 } else {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003593 address_space_rw(cpu->as, phys_addr, MEMTXATTRS_UNSPECIFIED,
3594 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003595 }
bellard13eb76e2004-01-24 15:23:36 +00003596 len -= l;
3597 buf += l;
3598 addr += l;
3599 }
3600 return 0;
3601}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003602
3603/*
3604 * Allows code that needs to deal with migration bitmaps etc to still be built
3605 * target independent.
3606 */
3607size_t qemu_target_page_bits(void)
3608{
3609 return TARGET_PAGE_BITS;
3610}
3611
Paul Brooka68fe892010-03-01 00:08:59 +00003612#endif
bellard13eb76e2004-01-24 15:23:36 +00003613
Blue Swirl8e4a4242013-01-06 18:30:17 +00003614/*
3615 * A helper function for the _utterly broken_ virtio device model to find out if
3616 * it's running on a big endian machine. Don't do this at home kids!
3617 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003618bool target_words_bigendian(void);
3619bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003620{
3621#if defined(TARGET_WORDS_BIGENDIAN)
3622 return true;
3623#else
3624 return false;
3625#endif
3626}
3627
Wen Congyang76f35532012-05-07 12:04:18 +08003628#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003629bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003630{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003631 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003632 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003633 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003634
Paolo Bonzini41063e12015-03-18 14:21:43 +01003635 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003636 mr = address_space_translate(&address_space_memory,
3637 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003638
Paolo Bonzini41063e12015-03-18 14:21:43 +01003639 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3640 rcu_read_unlock();
3641 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003642}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003643
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003644int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003645{
3646 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003647 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003648
Mike Day0dc3f442013-09-05 14:41:35 -04003649 rcu_read_lock();
3650 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003651 ret = func(block->idstr, block->host, block->offset,
3652 block->used_length, opaque);
3653 if (ret) {
3654 break;
3655 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003656 }
Mike Day0dc3f442013-09-05 14:41:35 -04003657 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003658 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003659}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003660#endif