blob: 9e076bc323eace5ee85b4561f86042d73356489b [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellardd5a8f072004-09-29 21:15:28 +000021#include <sys/mman.h>
22#endif
bellard54936002003-05-13 00:25:15 +000023
Stefan Weil055403b2010-10-22 23:03:32 +020024#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000025#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000026#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000027#include "hw/hw.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010028#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020029#include "hw/boards.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010030#endif
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010032#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020033#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010034#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010038#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010039#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000041#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010043#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010044#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010045#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000046#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010047#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040048#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020049#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000050#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030051#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000052
Paolo Bonzini022c62c2012-12-17 18:19:49 +010053#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020054#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020055
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020056#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030057#ifndef _WIN32
58#include "qemu/mmap-alloc.h"
59#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020060
blueswir1db7b5422007-05-26 17:36:03 +000061//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000062
pbrook99773bd2006-04-16 15:14:59 +000063#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040064/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
65 * are protected by the ramlist lock.
66 */
Mike Day0d53d9f2015-01-21 13:45:24 +010067RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030068
69static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030070static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030071
Avi Kivityf6790af2012-10-02 20:13:51 +020072AddressSpace address_space_io;
73AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020074
Paolo Bonzini0844e002013-05-24 14:37:28 +020075MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020076static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020077
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080078/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
79#define RAM_PREALLOC (1 << 0)
80
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080081/* RAM is mmap-ed with MAP_SHARED */
82#define RAM_SHARED (1 << 1)
83
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020084/* Only a portion of RAM (used_length) is actually used, and migrated.
85 * This used_length size can change across reboots.
86 */
87#define RAM_RESIZEABLE (1 << 2)
88
pbrooke2eef172008-06-08 01:09:01 +000089#endif
bellard9fa3e852004-01-04 18:06:42 +000090
Andreas Färberbdc44642013-06-24 23:50:24 +020091struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000092/* current CPU in the current thread. It is only valid inside
93 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +020094__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +000095/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000096 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000097 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010098int use_icount;
bellard6a00d602005-11-21 23:25:50 +000099
pbrooke2eef172008-06-08 01:09:01 +0000100#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200101
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200102typedef struct PhysPageEntry PhysPageEntry;
103
104struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200105 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200106 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200107 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200108 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200109};
110
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200111#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
112
Paolo Bonzini03f49952013-11-07 17:14:36 +0100113/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100114#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100115
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200116#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100117#define P_L2_SIZE (1 << P_L2_BITS)
118
119#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
120
121typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200122
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200123typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100124 struct rcu_head rcu;
125
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200126 unsigned sections_nb;
127 unsigned sections_nb_alloc;
128 unsigned nodes_nb;
129 unsigned nodes_nb_alloc;
130 Node *nodes;
131 MemoryRegionSection *sections;
132} PhysPageMap;
133
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200134struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100135 struct rcu_head rcu;
136
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200137 /* This is a multi-level map on the physical address space.
138 * The bottom level has pointers to MemoryRegionSections.
139 */
140 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200141 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200142 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200143};
144
Jan Kiszka90260c62013-05-26 21:46:51 +0200145#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
146typedef struct subpage_t {
147 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200148 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200149 hwaddr base;
150 uint16_t sub_section[TARGET_PAGE_SIZE];
151} subpage_t;
152
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200153#define PHYS_SECTION_UNASSIGNED 0
154#define PHYS_SECTION_NOTDIRTY 1
155#define PHYS_SECTION_ROM 2
156#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200157
pbrooke2eef172008-06-08 01:09:01 +0000158static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300159static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000160static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000161
Avi Kivity1ec9b902012-01-02 12:47:48 +0200162static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100163
164/**
165 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
166 * @cpu: the CPU whose AddressSpace this is
167 * @as: the AddressSpace itself
168 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
169 * @tcg_as_listener: listener for tracking changes to the AddressSpace
170 */
171struct CPUAddressSpace {
172 CPUState *cpu;
173 AddressSpace *as;
174 struct AddressSpaceDispatch *memory_dispatch;
175 MemoryListener tcg_as_listener;
176};
177
pbrook6658ffb2007-03-16 23:58:11 +0000178#endif
bellard54936002003-05-13 00:25:15 +0000179
Paul Brook6d9a1302010-02-28 23:55:53 +0000180#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200181
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200182static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200183{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200184 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
185 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
186 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
187 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200188 }
189}
190
Paolo Bonzinidb946042015-05-21 15:12:29 +0200191static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200192{
193 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200194 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200195 PhysPageEntry e;
196 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200197
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200198 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200199 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200200 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200201 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200202
203 e.skip = leaf ? 0 : 1;
204 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100205 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200206 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200207 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200208 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200209}
210
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200211static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
212 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200213 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200214{
215 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100216 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200217
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200218 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200219 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200220 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200221 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100222 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200223
Paolo Bonzini03f49952013-11-07 17:14:36 +0100224 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200225 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200226 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200227 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200228 *index += step;
229 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200230 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200231 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200232 }
233 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200234 }
235}
236
Avi Kivityac1970f2012-10-03 16:22:53 +0200237static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200238 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200239 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000240{
Avi Kivity29990972012-02-13 20:21:20 +0200241 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200242 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000243
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200244 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000245}
246
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200247/* Compact a non leaf page entry. Simply detect that the entry has a single child,
248 * and update our entry so we can skip it and go directly to the destination.
249 */
250static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
251{
252 unsigned valid_ptr = P_L2_SIZE;
253 int valid = 0;
254 PhysPageEntry *p;
255 int i;
256
257 if (lp->ptr == PHYS_MAP_NODE_NIL) {
258 return;
259 }
260
261 p = nodes[lp->ptr];
262 for (i = 0; i < P_L2_SIZE; i++) {
263 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
264 continue;
265 }
266
267 valid_ptr = i;
268 valid++;
269 if (p[i].skip) {
270 phys_page_compact(&p[i], nodes, compacted);
271 }
272 }
273
274 /* We can only compress if there's only one child. */
275 if (valid != 1) {
276 return;
277 }
278
279 assert(valid_ptr < P_L2_SIZE);
280
281 /* Don't compress if it won't fit in the # of bits we have. */
282 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
283 return;
284 }
285
286 lp->ptr = p[valid_ptr].ptr;
287 if (!p[valid_ptr].skip) {
288 /* If our only child is a leaf, make this a leaf. */
289 /* By design, we should have made this node a leaf to begin with so we
290 * should never reach here.
291 * But since it's so simple to handle this, let's do it just in case we
292 * change this rule.
293 */
294 lp->skip = 0;
295 } else {
296 lp->skip += p[valid_ptr].skip;
297 }
298}
299
300static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
301{
302 DECLARE_BITMAP(compacted, nodes_nb);
303
304 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200305 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200306 }
307}
308
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200309static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200310 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000311{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200312 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200313 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200314 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200315
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200316 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200317 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200318 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200319 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200320 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100321 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200322 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200323
324 if (sections[lp.ptr].size.hi ||
325 range_covers_byte(sections[lp.ptr].offset_within_address_space,
326 sections[lp.ptr].size.lo, addr)) {
327 return &sections[lp.ptr];
328 } else {
329 return &sections[PHYS_SECTION_UNASSIGNED];
330 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200331}
332
Blue Swirle5548612012-04-21 13:08:33 +0000333bool memory_region_is_unassigned(MemoryRegion *mr)
334{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200335 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000336 && mr != &io_mem_watch;
337}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200338
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100339/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200340static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200341 hwaddr addr,
342 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200343{
Jan Kiszka90260c62013-05-26 21:46:51 +0200344 MemoryRegionSection *section;
345 subpage_t *subpage;
346
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200347 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200348 if (resolve_subpage && section->mr->subpage) {
349 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200350 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200351 }
352 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200353}
354
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100355/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200356static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200357address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200358 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200359{
360 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200361 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100362 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200363
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200364 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200365 /* Compute offset within MemoryRegionSection */
366 addr -= section->offset_within_address_space;
367
368 /* Compute offset within MemoryRegion */
369 *xlat = addr + section->offset_within_region;
370
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200371 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200372
373 /* MMIO registers can be expected to perform full-width accesses based only
374 * on their address, without considering adjacent registers that could
375 * decode to completely different MemoryRegions. When such registers
376 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
377 * regions overlap wildly. For this reason we cannot clamp the accesses
378 * here.
379 *
380 * If the length is small (as is the case for address_space_ldl/stl),
381 * everything works fine. If the incoming length is large, however,
382 * the caller really has to do the clamping through memory_access_size.
383 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200384 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200385 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200386 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
387 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200388 return section;
389}
Jan Kiszka90260c62013-05-26 21:46:51 +0200390
Paolo Bonzini41063e12015-03-18 14:21:43 +0100391/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200392MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
393 hwaddr *xlat, hwaddr *plen,
394 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200395{
Avi Kivity30951152012-10-30 13:47:46 +0200396 IOMMUTLBEntry iotlb;
397 MemoryRegionSection *section;
398 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200399
400 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100401 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
402 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200403 mr = section->mr;
404
405 if (!mr->iommu_ops) {
406 break;
407 }
408
Le Tan8d7b8cb2014-08-16 13:55:37 +0800409 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200410 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
411 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700412 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200413 if (!(iotlb.perm & (1 << is_write))) {
414 mr = &io_mem_unassigned;
415 break;
416 }
417
418 as = iotlb.target_as;
419 }
420
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000421 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100422 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700423 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100424 }
425
Avi Kivity30951152012-10-30 13:47:46 +0200426 *xlat = addr;
427 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200428}
429
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100430/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200431MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000432address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200433 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200434{
Avi Kivity30951152012-10-30 13:47:46 +0200435 MemoryRegionSection *section;
Peter Maydelld7898cd2016-01-21 14:15:05 +0000436 AddressSpaceDispatch *d = cpu->cpu_ases[asidx].memory_dispatch;
437
438 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200439
440 assert(!section->mr->iommu_ops);
441 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200442}
bellard9fa3e852004-01-04 18:06:42 +0000443#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000444
Andreas Färberb170fce2013-01-20 20:23:22 +0100445#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000446
Juan Quintelae59fb372009-09-29 22:48:21 +0200447static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200448{
Andreas Färber259186a2013-01-17 18:51:17 +0100449 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200450
aurel323098dba2009-03-07 21:28:24 +0000451 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
452 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100453 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100454 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000455
456 return 0;
457}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200458
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400459static int cpu_common_pre_load(void *opaque)
460{
461 CPUState *cpu = opaque;
462
Paolo Bonziniadee6422014-12-19 12:53:14 +0100463 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400464
465 return 0;
466}
467
468static bool cpu_common_exception_index_needed(void *opaque)
469{
470 CPUState *cpu = opaque;
471
Paolo Bonziniadee6422014-12-19 12:53:14 +0100472 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400473}
474
475static const VMStateDescription vmstate_cpu_common_exception_index = {
476 .name = "cpu_common/exception_index",
477 .version_id = 1,
478 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200479 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400480 .fields = (VMStateField[]) {
481 VMSTATE_INT32(exception_index, CPUState),
482 VMSTATE_END_OF_LIST()
483 }
484};
485
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300486static bool cpu_common_crash_occurred_needed(void *opaque)
487{
488 CPUState *cpu = opaque;
489
490 return cpu->crash_occurred;
491}
492
493static const VMStateDescription vmstate_cpu_common_crash_occurred = {
494 .name = "cpu_common/crash_occurred",
495 .version_id = 1,
496 .minimum_version_id = 1,
497 .needed = cpu_common_crash_occurred_needed,
498 .fields = (VMStateField[]) {
499 VMSTATE_BOOL(crash_occurred, CPUState),
500 VMSTATE_END_OF_LIST()
501 }
502};
503
Andreas Färber1a1562f2013-06-17 04:09:11 +0200504const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200505 .name = "cpu_common",
506 .version_id = 1,
507 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400508 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200509 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200510 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100511 VMSTATE_UINT32(halted, CPUState),
512 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200513 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400514 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200515 .subsections = (const VMStateDescription*[]) {
516 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300517 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200518 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200519 }
520};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200521
pbrook9656f322008-07-01 20:01:19 +0000522#endif
523
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100524CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400525{
Andreas Färberbdc44642013-06-24 23:50:24 +0200526 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400527
Andreas Färberbdc44642013-06-24 23:50:24 +0200528 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100529 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200530 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100531 }
Glauber Costa950f1472009-06-09 12:15:18 -0400532 }
533
Andreas Färberbdc44642013-06-24 23:50:24 +0200534 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400535}
536
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000537#if !defined(CONFIG_USER_ONLY)
Peter Maydell56943e82016-01-21 14:15:04 +0000538void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000539{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000540 CPUAddressSpace *newas;
541
542 /* Target code should have set num_ases before calling us */
543 assert(asidx < cpu->num_ases);
544
Peter Maydell56943e82016-01-21 14:15:04 +0000545 if (asidx == 0) {
546 /* address space 0 gets the convenience alias */
547 cpu->as = as;
548 }
549
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000550 /* KVM cannot currently support multiple address spaces. */
551 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000552
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000553 if (!cpu->cpu_ases) {
554 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000555 }
Peter Maydell32857f42015-10-01 15:29:50 +0100556
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000557 newas = &cpu->cpu_ases[asidx];
558 newas->cpu = cpu;
559 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000560 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000561 newas->tcg_as_listener.commit = tcg_commit;
562 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000563 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000564}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000565
566AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
567{
568 /* Return the AddressSpace corresponding to the specified index */
569 return cpu->cpu_ases[asidx].as;
570}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000571#endif
572
Bharata B Raob7bca732015-06-23 19:31:13 -0700573#ifndef CONFIG_USER_ONLY
574static DECLARE_BITMAP(cpu_index_map, MAX_CPUMASK_BITS);
575
576static int cpu_get_free_index(Error **errp)
577{
578 int cpu = find_first_zero_bit(cpu_index_map, MAX_CPUMASK_BITS);
579
580 if (cpu >= MAX_CPUMASK_BITS) {
581 error_setg(errp, "Trying to use more CPUs than max of %d",
582 MAX_CPUMASK_BITS);
583 return -1;
584 }
585
586 bitmap_set(cpu_index_map, cpu, 1);
587 return cpu;
588}
589
590void cpu_exec_exit(CPUState *cpu)
591{
592 if (cpu->cpu_index == -1) {
593 /* cpu_index was never allocated by this @cpu or was already freed. */
594 return;
595 }
596
597 bitmap_clear(cpu_index_map, cpu->cpu_index, 1);
598 cpu->cpu_index = -1;
599}
600#else
601
602static int cpu_get_free_index(Error **errp)
603{
604 CPUState *some_cpu;
605 int cpu_index = 0;
606
607 CPU_FOREACH(some_cpu) {
608 cpu_index++;
609 }
610 return cpu_index;
611}
612
613void cpu_exec_exit(CPUState *cpu)
614{
615}
616#endif
617
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700618void cpu_exec_init(CPUState *cpu, Error **errp)
bellardfd6ce8f2003-05-14 19:00:11 +0000619{
Andreas Färberb170fce2013-01-20 20:23:22 +0100620 CPUClass *cc = CPU_GET_CLASS(cpu);
bellard6a00d602005-11-21 23:25:50 +0000621 int cpu_index;
Bharata B Raob7bca732015-06-23 19:31:13 -0700622 Error *local_err = NULL;
bellard6a00d602005-11-21 23:25:50 +0000623
Peter Maydell56943e82016-01-21 14:15:04 +0000624 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000625 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000626
Eduardo Habkost291135b2015-04-27 17:00:33 -0300627#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300628 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000629
630 /* This is a softmmu CPU object, so create a property for it
631 * so users can wire up its memory. (This can't go in qom/cpu.c
632 * because that file is compiled only once for both user-mode
633 * and system builds.) The default if no link is set up is to use
634 * the system address space.
635 */
636 object_property_add_link(OBJECT(cpu), "memory", TYPE_MEMORY_REGION,
637 (Object **)&cpu->memory,
638 qdev_prop_allow_set_link_before_realize,
639 OBJ_PROP_LINK_UNREF_ON_RELEASE,
640 &error_abort);
641 cpu->memory = system_memory;
642 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300643#endif
644
pbrookc2764712009-03-07 15:24:59 +0000645#if defined(CONFIG_USER_ONLY)
646 cpu_list_lock();
647#endif
Bharata B Raob7bca732015-06-23 19:31:13 -0700648 cpu_index = cpu->cpu_index = cpu_get_free_index(&local_err);
649 if (local_err) {
650 error_propagate(errp, local_err);
651#if defined(CONFIG_USER_ONLY)
652 cpu_list_unlock();
653#endif
654 return;
bellard6a00d602005-11-21 23:25:50 +0000655 }
Andreas Färberbdc44642013-06-24 23:50:24 +0200656 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000657#if defined(CONFIG_USER_ONLY)
658 cpu_list_unlock();
659#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200660 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
661 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
662 }
pbrookb3c77242008-06-30 16:31:04 +0000663#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600664 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700665 cpu_save, cpu_load, cpu->env_ptr);
Andreas Färberb170fce2013-01-20 20:23:22 +0100666 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200667 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000668#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100669 if (cc->vmsd != NULL) {
670 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
671 }
bellardfd6ce8f2003-05-14 19:00:11 +0000672}
673
Paul Brook94df27f2010-02-28 23:47:45 +0000674#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200675static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000676{
677 tb_invalidate_phys_page_range(pc, pc + 1, 0);
678}
679#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200680static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400681{
Peter Maydell5232e4c2016-01-21 14:15:06 +0000682 MemTxAttrs attrs;
683 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
684 int asidx = cpu_asidx_from_attrs(cpu, attrs);
Max Filippove8262a12013-09-27 22:29:17 +0400685 if (phys != -1) {
Peter Maydell5232e4c2016-01-21 14:15:06 +0000686 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100687 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400688 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400689}
bellardc27004e2005-01-03 23:35:10 +0000690#endif
bellardd720b932004-04-25 17:57:43 +0000691
Paul Brookc527ee82010-03-01 03:31:14 +0000692#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200693void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000694
695{
696}
697
Peter Maydell3ee887e2014-09-12 14:06:48 +0100698int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
699 int flags)
700{
701 return -ENOSYS;
702}
703
704void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
705{
706}
707
Andreas Färber75a34032013-09-02 16:57:02 +0200708int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000709 int flags, CPUWatchpoint **watchpoint)
710{
711 return -ENOSYS;
712}
713#else
pbrook6658ffb2007-03-16 23:58:11 +0000714/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200715int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000716 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000717{
aliguoric0ce9982008-11-25 22:13:57 +0000718 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000719
Peter Maydell05068c02014-09-12 14:06:48 +0100720 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700721 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200722 error_report("tried to set invalid watchpoint at %"
723 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000724 return -EINVAL;
725 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500726 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000727
aliguoria1d1bb32008-11-18 20:07:32 +0000728 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100729 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000730 wp->flags = flags;
731
aliguori2dc9f412008-11-18 20:56:59 +0000732 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200733 if (flags & BP_GDB) {
734 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
735 } else {
736 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
737 }
aliguoria1d1bb32008-11-18 20:07:32 +0000738
Andreas Färber31b030d2013-09-04 01:29:02 +0200739 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000740
741 if (watchpoint)
742 *watchpoint = wp;
743 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000744}
745
aliguoria1d1bb32008-11-18 20:07:32 +0000746/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200747int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000748 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000749{
aliguoria1d1bb32008-11-18 20:07:32 +0000750 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000751
Andreas Färberff4700b2013-08-26 18:23:18 +0200752 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100753 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000754 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200755 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000756 return 0;
757 }
758 }
aliguoria1d1bb32008-11-18 20:07:32 +0000759 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000760}
761
aliguoria1d1bb32008-11-18 20:07:32 +0000762/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200763void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000764{
Andreas Färberff4700b2013-08-26 18:23:18 +0200765 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000766
Andreas Färber31b030d2013-09-04 01:29:02 +0200767 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000768
Anthony Liguori7267c092011-08-20 22:09:37 -0500769 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000770}
771
aliguoria1d1bb32008-11-18 20:07:32 +0000772/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200773void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000774{
aliguoric0ce9982008-11-25 22:13:57 +0000775 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000776
Andreas Färberff4700b2013-08-26 18:23:18 +0200777 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200778 if (wp->flags & mask) {
779 cpu_watchpoint_remove_by_ref(cpu, wp);
780 }
aliguoric0ce9982008-11-25 22:13:57 +0000781 }
aliguoria1d1bb32008-11-18 20:07:32 +0000782}
Peter Maydell05068c02014-09-12 14:06:48 +0100783
784/* Return true if this watchpoint address matches the specified
785 * access (ie the address range covered by the watchpoint overlaps
786 * partially or completely with the address range covered by the
787 * access).
788 */
789static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
790 vaddr addr,
791 vaddr len)
792{
793 /* We know the lengths are non-zero, but a little caution is
794 * required to avoid errors in the case where the range ends
795 * exactly at the top of the address space and so addr + len
796 * wraps round to zero.
797 */
798 vaddr wpend = wp->vaddr + wp->len - 1;
799 vaddr addrend = addr + len - 1;
800
801 return !(addr > wpend || wp->vaddr > addrend);
802}
803
Paul Brookc527ee82010-03-01 03:31:14 +0000804#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000805
806/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200807int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000808 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000809{
aliguoric0ce9982008-11-25 22:13:57 +0000810 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000811
Anthony Liguori7267c092011-08-20 22:09:37 -0500812 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000813
814 bp->pc = pc;
815 bp->flags = flags;
816
aliguori2dc9f412008-11-18 20:56:59 +0000817 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200818 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200819 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200820 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200821 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200822 }
aliguoria1d1bb32008-11-18 20:07:32 +0000823
Andreas Färberf0c3c502013-08-26 21:22:53 +0200824 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000825
Andreas Färber00b941e2013-06-29 18:55:54 +0200826 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000827 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200828 }
aliguoria1d1bb32008-11-18 20:07:32 +0000829 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000830}
831
832/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200833int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000834{
aliguoria1d1bb32008-11-18 20:07:32 +0000835 CPUBreakpoint *bp;
836
Andreas Färberf0c3c502013-08-26 21:22:53 +0200837 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000838 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200839 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000840 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000841 }
bellard4c3a88a2003-07-26 12:06:08 +0000842 }
aliguoria1d1bb32008-11-18 20:07:32 +0000843 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000844}
845
aliguoria1d1bb32008-11-18 20:07:32 +0000846/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200847void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000848{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200849 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
850
851 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000852
Anthony Liguori7267c092011-08-20 22:09:37 -0500853 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000854}
855
856/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200857void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000858{
aliguoric0ce9982008-11-25 22:13:57 +0000859 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000860
Andreas Färberf0c3c502013-08-26 21:22:53 +0200861 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200862 if (bp->flags & mask) {
863 cpu_breakpoint_remove_by_ref(cpu, bp);
864 }
aliguoric0ce9982008-11-25 22:13:57 +0000865 }
bellard4c3a88a2003-07-26 12:06:08 +0000866}
867
bellardc33a3462003-07-29 20:50:33 +0000868/* enable or disable single step mode. EXCP_DEBUG is returned by the
869 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200870void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000871{
Andreas Färbered2803d2013-06-21 20:20:45 +0200872 if (cpu->singlestep_enabled != enabled) {
873 cpu->singlestep_enabled = enabled;
874 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200875 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200876 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100877 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000878 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -0700879 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +0000880 }
bellardc33a3462003-07-29 20:50:33 +0000881 }
bellardc33a3462003-07-29 20:50:33 +0000882}
883
Andreas Färbera47dddd2013-09-03 17:38:47 +0200884void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000885{
886 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000887 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000888
889 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000890 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000891 fprintf(stderr, "qemu: fatal: ");
892 vfprintf(stderr, fmt, ap);
893 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200894 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +0100895 if (qemu_log_separate()) {
aliguori93fcfe32009-01-15 22:34:14 +0000896 qemu_log("qemu: fatal: ");
897 qemu_log_vprintf(fmt, ap2);
898 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200899 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000900 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000901 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000902 }
pbrook493ae1f2007-11-23 16:53:59 +0000903 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000904 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +0300905 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +0200906#if defined(CONFIG_USER_ONLY)
907 {
908 struct sigaction act;
909 sigfillset(&act.sa_mask);
910 act.sa_handler = SIG_DFL;
911 sigaction(SIGABRT, &act, NULL);
912 }
913#endif
bellard75012672003-06-21 13:11:07 +0000914 abort();
915}
916
bellard01243112004-01-04 15:48:17 +0000917#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400918/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200919static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
920{
921 RAMBlock *block;
922
Paolo Bonzini43771532013-09-09 17:58:40 +0200923 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200924 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +0200925 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200926 }
Mike Day0dc3f442013-09-05 14:41:35 -0400927 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200928 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200929 goto found;
930 }
931 }
932
933 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
934 abort();
935
936found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200937 /* It is safe to write mru_block outside the iothread lock. This
938 * is what happens:
939 *
940 * mru_block = xxx
941 * rcu_read_unlock()
942 * xxx removed from list
943 * rcu_read_lock()
944 * read mru_block
945 * mru_block = NULL;
946 * call_rcu(reclaim_ramblock, xxx);
947 * rcu_read_unlock()
948 *
949 * atomic_rcu_set is not needed here. The block was already published
950 * when it was placed into the list. Here we're just making an extra
951 * copy of the pointer.
952 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200953 ram_list.mru_block = block;
954 return block;
955}
956
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200957static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000958{
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700959 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200960 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200961 RAMBlock *block;
962 ram_addr_t end;
963
964 end = TARGET_PAGE_ALIGN(start + length);
965 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000966
Mike Day0dc3f442013-09-05 14:41:35 -0400967 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200968 block = qemu_get_ram_block(start);
969 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200970 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700971 CPU_FOREACH(cpu) {
972 tlb_reset_dirty(cpu, start1, length);
973 }
Mike Day0dc3f442013-09-05 14:41:35 -0400974 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200975}
976
977/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000978bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
979 ram_addr_t length,
980 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200981{
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000982 unsigned long end, page;
983 bool dirty;
Juan Quintelad24981d2012-05-22 00:42:40 +0200984
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000985 if (length == 0) {
986 return false;
987 }
988
989 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
990 page = start >> TARGET_PAGE_BITS;
991 dirty = bitmap_test_and_clear_atomic(ram_list.dirty_memory[client],
992 page, end - page);
993
994 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200995 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200996 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000997
998 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +0000999}
1000
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001001/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001002hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001003 MemoryRegionSection *section,
1004 target_ulong vaddr,
1005 hwaddr paddr, hwaddr xlat,
1006 int prot,
1007 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001008{
Avi Kivitya8170e52012-10-23 12:30:10 +02001009 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001010 CPUWatchpoint *wp;
1011
Blue Swirlcc5bea62012-04-14 14:56:48 +00001012 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001013 /* Normal RAM. */
1014 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001015 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001016 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001017 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001018 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001019 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001020 }
1021 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001022 AddressSpaceDispatch *d;
1023
1024 d = atomic_rcu_read(&section->address_space->dispatch);
1025 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001026 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001027 }
1028
1029 /* Make accesses to pages with watchpoints go via the
1030 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001031 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001032 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001033 /* Avoid trapping reads of pages with a write breakpoint. */
1034 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001035 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001036 *address |= TLB_MMIO;
1037 break;
1038 }
1039 }
1040 }
1041
1042 return iotlb;
1043}
bellard9fa3e852004-01-04 18:06:42 +00001044#endif /* defined(CONFIG_USER_ONLY) */
1045
pbrooke2eef172008-06-08 01:09:01 +00001046#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001047
Anthony Liguoric227f092009-10-01 16:12:16 -05001048static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001049 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001050static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001051
Igor Mammedova2b257d2014-10-31 16:38:37 +00001052static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
1053 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001054
1055/*
1056 * Set a custom physical guest memory alloator.
1057 * Accelerators with unusual needs may need this. Hopefully, we can
1058 * get rid of it eventually.
1059 */
Igor Mammedova2b257d2014-10-31 16:38:37 +00001060void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +02001061{
1062 phys_mem_alloc = alloc;
1063}
1064
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001065static uint16_t phys_section_add(PhysPageMap *map,
1066 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001067{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001068 /* The physical section number is ORed with a page-aligned
1069 * pointer to produce the iotlb entries. Thus it should
1070 * never overflow into the page-aligned value.
1071 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001072 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001073
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001074 if (map->sections_nb == map->sections_nb_alloc) {
1075 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1076 map->sections = g_renew(MemoryRegionSection, map->sections,
1077 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001078 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001079 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001080 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001081 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001082}
1083
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001084static void phys_section_destroy(MemoryRegion *mr)
1085{
Don Slutz55b4e802015-11-30 17:11:04 -05001086 bool have_sub_page = mr->subpage;
1087
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001088 memory_region_unref(mr);
1089
Don Slutz55b4e802015-11-30 17:11:04 -05001090 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001091 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001092 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001093 g_free(subpage);
1094 }
1095}
1096
Paolo Bonzini60926662013-05-29 12:30:26 +02001097static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001098{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001099 while (map->sections_nb > 0) {
1100 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001101 phys_section_destroy(section->mr);
1102 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001103 g_free(map->sections);
1104 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001105}
1106
Avi Kivityac1970f2012-10-03 16:22:53 +02001107static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001108{
1109 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001110 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001111 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +02001112 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001113 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001114 MemoryRegionSection subsection = {
1115 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001116 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001117 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001118 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001119
Avi Kivityf3705d52012-03-08 16:16:34 +02001120 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001121
Avi Kivityf3705d52012-03-08 16:16:34 +02001122 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001123 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001124 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001125 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001126 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001127 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001128 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001129 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001130 }
1131 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001132 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001133 subpage_register(subpage, start, end,
1134 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001135}
1136
1137
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001138static void register_multipage(AddressSpaceDispatch *d,
1139 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001140{
Avi Kivitya8170e52012-10-23 12:30:10 +02001141 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001142 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001143 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1144 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001145
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001146 assert(num_pages);
1147 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001148}
1149
Avi Kivityac1970f2012-10-03 16:22:53 +02001150static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001151{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001152 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001153 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001154 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001155 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001156
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001157 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1158 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1159 - now.offset_within_address_space;
1160
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001161 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001162 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001163 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001164 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001165 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001166 while (int128_ne(remain.size, now.size)) {
1167 remain.size = int128_sub(remain.size, now.size);
1168 remain.offset_within_address_space += int128_get64(now.size);
1169 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001170 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001171 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001172 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001173 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001174 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001175 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001176 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001177 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001178 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001179 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001180 }
1181}
1182
Sheng Yang62a27442010-01-26 19:21:16 +08001183void qemu_flush_coalesced_mmio_buffer(void)
1184{
1185 if (kvm_enabled())
1186 kvm_flush_coalesced_mmio_buffer();
1187}
1188
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001189void qemu_mutex_lock_ramlist(void)
1190{
1191 qemu_mutex_lock(&ram_list.mutex);
1192}
1193
1194void qemu_mutex_unlock_ramlist(void)
1195{
1196 qemu_mutex_unlock(&ram_list.mutex);
1197}
1198
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001199#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001200
1201#include <sys/vfs.h>
1202
1203#define HUGETLBFS_MAGIC 0x958458f6
1204
Hu Taofc7a5802014-09-09 13:28:01 +08001205static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001206{
1207 struct statfs fs;
1208 int ret;
1209
1210 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001211 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001212 } while (ret != 0 && errno == EINTR);
1213
1214 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001215 error_setg_errno(errp, errno, "failed to get page size of file %s",
1216 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001217 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001218 }
1219
Marcelo Tosattic9027602010-03-01 20:25:08 -03001220 return fs.f_bsize;
1221}
1222
Alex Williamson04b16652010-07-02 11:13:17 -06001223static void *file_ram_alloc(RAMBlock *block,
1224 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001225 const char *path,
1226 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001227{
Pavel Fedin8d31d6b2015-10-28 12:54:07 +03001228 struct stat st;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001229 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001230 char *sanitized_name;
1231 char *c;
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001232 void *area;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001233 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001234 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001235 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001236
Hu Taofc7a5802014-09-09 13:28:01 +08001237 hpagesize = gethugepagesize(path, &local_err);
1238 if (local_err) {
1239 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001240 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001241 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001242 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001243
1244 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001245 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1246 "or larger than huge page size 0x%" PRIx64,
1247 memory, hpagesize);
1248 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001249 }
1250
1251 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001252 error_setg(errp,
1253 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001254 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001255 }
1256
Pavel Fedin8d31d6b2015-10-28 12:54:07 +03001257 if (!stat(path, &st) && S_ISDIR(st.st_mode)) {
1258 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1259 sanitized_name = g_strdup(memory_region_name(block->mr));
1260 for (c = sanitized_name; *c != '\0'; c++) {
1261 if (*c == '/') {
1262 *c = '_';
1263 }
1264 }
1265
1266 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1267 sanitized_name);
1268 g_free(sanitized_name);
1269
1270 fd = mkstemp(filename);
1271 if (fd >= 0) {
1272 unlink(filename);
1273 }
1274 g_free(filename);
1275 } else {
1276 fd = open(path, O_RDWR | O_CREAT, 0644);
Peter Feiner8ca761f2013-03-04 13:54:25 -05001277 }
1278
Marcelo Tosattic9027602010-03-01 20:25:08 -03001279 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001280 error_setg_errno(errp, errno,
1281 "unable to create backing store for hugepages");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001282 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001283 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001284
Chen Hanxiao9284f312015-07-24 11:12:03 +08001285 memory = ROUND_UP(memory, hpagesize);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001286
1287 /*
1288 * ftruncate is not supported by hugetlbfs in older
1289 * hosts, so don't bother bailing out on errors.
1290 * If anything goes wrong with it under other filesystems,
1291 * mmap will fail.
1292 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001293 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001294 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001295 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001296
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001297 area = qemu_ram_mmap(fd, memory, hpagesize, block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001298 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001299 error_setg_errno(errp, errno,
1300 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001301 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001302 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001303 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001304
1305 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001306 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001307 }
1308
Alex Williamson04b16652010-07-02 11:13:17 -06001309 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001310 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001311
1312error:
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001313 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001314}
1315#endif
1316
Mike Day0dc3f442013-09-05 14:41:35 -04001317/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001318static ram_addr_t find_ram_offset(ram_addr_t size)
1319{
Alex Williamson04b16652010-07-02 11:13:17 -06001320 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001321 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001322
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001323 assert(size != 0); /* it would hand out same offset multiple times */
1324
Mike Day0dc3f442013-09-05 14:41:35 -04001325 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001326 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001327 }
Alex Williamson04b16652010-07-02 11:13:17 -06001328
Mike Day0dc3f442013-09-05 14:41:35 -04001329 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001330 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001331
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001332 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001333
Mike Day0dc3f442013-09-05 14:41:35 -04001334 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001335 if (next_block->offset >= end) {
1336 next = MIN(next, next_block->offset);
1337 }
1338 }
1339 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001340 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001341 mingap = next - end;
1342 }
1343 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001344
1345 if (offset == RAM_ADDR_MAX) {
1346 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1347 (uint64_t)size);
1348 abort();
1349 }
1350
Alex Williamson04b16652010-07-02 11:13:17 -06001351 return offset;
1352}
1353
Juan Quintela652d7ec2012-07-20 10:37:54 +02001354ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001355{
Alex Williamsond17b5282010-06-25 11:08:38 -06001356 RAMBlock *block;
1357 ram_addr_t last = 0;
1358
Mike Day0dc3f442013-09-05 14:41:35 -04001359 rcu_read_lock();
1360 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001361 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001362 }
Mike Day0dc3f442013-09-05 14:41:35 -04001363 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001364 return last;
1365}
1366
Jason Baronddb97f12012-08-02 15:44:16 -04001367static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1368{
1369 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001370
1371 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001372 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001373 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1374 if (ret) {
1375 perror("qemu_madvise");
1376 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1377 "but dump_guest_core=off specified\n");
1378 }
1379 }
1380}
1381
Mike Day0dc3f442013-09-05 14:41:35 -04001382/* Called within an RCU critical section, or while the ramlist lock
1383 * is held.
1384 */
Hu Tao20cfe882014-04-02 15:13:26 +08001385static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001386{
Hu Tao20cfe882014-04-02 15:13:26 +08001387 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001388
Mike Day0dc3f442013-09-05 14:41:35 -04001389 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001390 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001391 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001392 }
1393 }
Hu Tao20cfe882014-04-02 15:13:26 +08001394
1395 return NULL;
1396}
1397
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001398const char *qemu_ram_get_idstr(RAMBlock *rb)
1399{
1400 return rb->idstr;
1401}
1402
Mike Dayae3a7042013-09-05 14:41:35 -04001403/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001404void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1405{
Mike Dayae3a7042013-09-05 14:41:35 -04001406 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001407
Mike Day0dc3f442013-09-05 14:41:35 -04001408 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001409 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001410 assert(new_block);
1411 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001412
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001413 if (dev) {
1414 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001415 if (id) {
1416 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001417 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001418 }
1419 }
1420 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1421
Mike Day0dc3f442013-09-05 14:41:35 -04001422 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001423 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001424 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1425 new_block->idstr);
1426 abort();
1427 }
1428 }
Mike Day0dc3f442013-09-05 14:41:35 -04001429 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001430}
1431
Mike Dayae3a7042013-09-05 14:41:35 -04001432/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001433void qemu_ram_unset_idstr(ram_addr_t addr)
1434{
Mike Dayae3a7042013-09-05 14:41:35 -04001435 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001436
Mike Dayae3a7042013-09-05 14:41:35 -04001437 /* FIXME: arch_init.c assumes that this is not called throughout
1438 * migration. Ignore the problem since hot-unplug during migration
1439 * does not work anyway.
1440 */
1441
Mike Day0dc3f442013-09-05 14:41:35 -04001442 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001443 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001444 if (block) {
1445 memset(block->idstr, 0, sizeof(block->idstr));
1446 }
Mike Day0dc3f442013-09-05 14:41:35 -04001447 rcu_read_unlock();
Hu Tao20cfe882014-04-02 15:13:26 +08001448}
1449
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001450static int memory_try_enable_merging(void *addr, size_t len)
1451{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001452 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001453 /* disabled by the user */
1454 return 0;
1455 }
1456
1457 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1458}
1459
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001460/* Only legal before guest might have detected the memory size: e.g. on
1461 * incoming migration, or right after reset.
1462 *
1463 * As memory core doesn't know how is memory accessed, it is up to
1464 * resize callback to update device state and/or add assertions to detect
1465 * misuse, if necessary.
1466 */
1467int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1468{
1469 RAMBlock *block = find_ram_block(base);
1470
1471 assert(block);
1472
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001473 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001474
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001475 if (block->used_length == newsize) {
1476 return 0;
1477 }
1478
1479 if (!(block->flags & RAM_RESIZEABLE)) {
1480 error_setg_errno(errp, EINVAL,
1481 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1482 " in != 0x" RAM_ADDR_FMT, block->idstr,
1483 newsize, block->used_length);
1484 return -EINVAL;
1485 }
1486
1487 if (block->max_length < newsize) {
1488 error_setg_errno(errp, EINVAL,
1489 "Length too large: %s: 0x" RAM_ADDR_FMT
1490 " > 0x" RAM_ADDR_FMT, block->idstr,
1491 newsize, block->max_length);
1492 return -EINVAL;
1493 }
1494
1495 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1496 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001497 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1498 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001499 memory_region_set_size(block->mr, newsize);
1500 if (block->resized) {
1501 block->resized(block->idstr, newsize, block->host);
1502 }
1503 return 0;
1504}
1505
Hu Taoef701d72014-09-09 13:27:54 +08001506static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001507{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001508 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001509 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001510 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001511 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001512
1513 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001514
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001515 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001516 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001517
1518 if (!new_block->host) {
1519 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001520 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001521 new_block->mr, &err);
1522 if (err) {
1523 error_propagate(errp, err);
1524 qemu_mutex_unlock_ramlist();
1525 return -1;
1526 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001527 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001528 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001529 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001530 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001531 error_setg_errno(errp, errno,
1532 "cannot set up guest memory '%s'",
1533 memory_region_name(new_block->mr));
1534 qemu_mutex_unlock_ramlist();
1535 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001536 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001537 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001538 }
1539 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001540
Li Zhijiandd631692015-07-02 20:18:06 +08001541 new_ram_size = MAX(old_ram_size,
1542 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
1543 if (new_ram_size > old_ram_size) {
1544 migration_bitmap_extend(old_ram_size, new_ram_size);
1545 }
Mike Day0d53d9f2015-01-21 13:45:24 +01001546 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1547 * QLIST (which has an RCU-friendly variant) does not have insertion at
1548 * tail, so save the last element in last_block.
1549 */
Mike Day0dc3f442013-09-05 14:41:35 -04001550 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001551 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001552 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001553 break;
1554 }
1555 }
1556 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001557 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001558 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001559 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001560 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001561 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001562 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001563 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001564
Mike Day0dc3f442013-09-05 14:41:35 -04001565 /* Write list before version */
1566 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001567 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001568 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001569
Juan Quintela2152f5c2013-10-08 13:52:02 +02001570 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1571
1572 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001573 int i;
Mike Dayae3a7042013-09-05 14:41:35 -04001574
1575 /* ram_list.dirty_memory[] is protected by the iothread lock. */
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001576 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1577 ram_list.dirty_memory[i] =
1578 bitmap_zero_extend(ram_list.dirty_memory[i],
1579 old_ram_size, new_ram_size);
1580 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001581 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001582 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001583 new_block->used_length,
1584 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001585
Paolo Bonzinia904c912015-01-21 16:18:35 +01001586 if (new_block->host) {
1587 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1588 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1589 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1590 if (kvm_enabled()) {
1591 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1592 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001593 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001594
1595 return new_block->offset;
1596}
1597
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001598#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001599ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001600 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001601 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001602{
1603 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001604 ram_addr_t addr;
1605 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001606
1607 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001608 error_setg(errp, "-mem-path not supported with Xen");
1609 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001610 }
1611
1612 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1613 /*
1614 * file_ram_alloc() needs to allocate just like
1615 * phys_mem_alloc, but we haven't bothered to provide
1616 * a hook there.
1617 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001618 error_setg(errp,
1619 "-mem-path not supported with this accelerator");
1620 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001621 }
1622
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001623 size = HOST_PAGE_ALIGN(size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001624 new_block = g_malloc0(sizeof(*new_block));
1625 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001626 new_block->used_length = size;
1627 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001628 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001629 new_block->host = file_ram_alloc(new_block, size,
1630 mem_path, errp);
1631 if (!new_block->host) {
1632 g_free(new_block);
1633 return -1;
1634 }
1635
Hu Taoef701d72014-09-09 13:27:54 +08001636 addr = ram_block_add(new_block, &local_err);
1637 if (local_err) {
1638 g_free(new_block);
1639 error_propagate(errp, local_err);
1640 return -1;
1641 }
1642 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001643}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001644#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001645
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001646static
1647ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1648 void (*resized)(const char*,
1649 uint64_t length,
1650 void *host),
1651 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001652 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001653{
1654 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001655 ram_addr_t addr;
1656 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001657
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001658 size = HOST_PAGE_ALIGN(size);
1659 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001660 new_block = g_malloc0(sizeof(*new_block));
1661 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001662 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001663 new_block->used_length = size;
1664 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001665 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001666 new_block->fd = -1;
1667 new_block->host = host;
1668 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001669 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001670 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001671 if (resizeable) {
1672 new_block->flags |= RAM_RESIZEABLE;
1673 }
Hu Taoef701d72014-09-09 13:27:54 +08001674 addr = ram_block_add(new_block, &local_err);
1675 if (local_err) {
1676 g_free(new_block);
1677 error_propagate(errp, local_err);
1678 return -1;
1679 }
1680 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001681}
1682
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001683ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1684 MemoryRegion *mr, Error **errp)
1685{
1686 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1687}
1688
Hu Taoef701d72014-09-09 13:27:54 +08001689ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001690{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001691 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1692}
1693
1694ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1695 void (*resized)(const char*,
1696 uint64_t length,
1697 void *host),
1698 MemoryRegion *mr, Error **errp)
1699{
1700 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001701}
bellarde9a1ab12007-02-08 23:08:38 +00001702
Paolo Bonzini43771532013-09-09 17:58:40 +02001703static void reclaim_ramblock(RAMBlock *block)
1704{
1705 if (block->flags & RAM_PREALLOC) {
1706 ;
1707 } else if (xen_enabled()) {
1708 xen_invalidate_map_cache_entry(block->host);
1709#ifndef _WIN32
1710 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02001711 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02001712 close(block->fd);
1713#endif
1714 } else {
1715 qemu_anon_ram_free(block->host, block->max_length);
1716 }
1717 g_free(block);
1718}
1719
Anthony Liguoric227f092009-10-01 16:12:16 -05001720void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001721{
Alex Williamson04b16652010-07-02 11:13:17 -06001722 RAMBlock *block;
1723
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001724 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001725 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001726 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001727 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001728 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001729 /* Write list before version */
1730 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001731 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001732 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001733 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001734 }
1735 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001736 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001737}
1738
Huang Yingcd19cfa2011-03-02 08:56:19 +01001739#ifndef _WIN32
1740void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1741{
1742 RAMBlock *block;
1743 ram_addr_t offset;
1744 int flags;
1745 void *area, *vaddr;
1746
Mike Day0dc3f442013-09-05 14:41:35 -04001747 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001748 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001749 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001750 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001751 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001752 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001753 } else if (xen_enabled()) {
1754 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001755 } else {
1756 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001757 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001758 flags |= (block->flags & RAM_SHARED ?
1759 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001760 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1761 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001762 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001763 /*
1764 * Remap needs to match alloc. Accelerators that
1765 * set phys_mem_alloc never remap. If they did,
1766 * we'd need a remap hook here.
1767 */
1768 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1769
Huang Yingcd19cfa2011-03-02 08:56:19 +01001770 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1771 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1772 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001773 }
1774 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001775 fprintf(stderr, "Could not remap addr: "
1776 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001777 length, addr);
1778 exit(1);
1779 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001780 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001781 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001782 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001783 }
1784 }
1785}
1786#endif /* !_WIN32 */
1787
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001788int qemu_get_ram_fd(ram_addr_t addr)
1789{
Mike Dayae3a7042013-09-05 14:41:35 -04001790 RAMBlock *block;
1791 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001792
Mike Day0dc3f442013-09-05 14:41:35 -04001793 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001794 block = qemu_get_ram_block(addr);
1795 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001796 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001797 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001798}
1799
Tetsuya Mukawa56a571d2015-12-21 12:47:34 +09001800void qemu_set_ram_fd(ram_addr_t addr, int fd)
1801{
1802 RAMBlock *block;
1803
1804 rcu_read_lock();
1805 block = qemu_get_ram_block(addr);
1806 block->fd = fd;
1807 rcu_read_unlock();
1808}
1809
Damjan Marion3fd74b82014-06-26 23:01:32 +02001810void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1811{
Mike Dayae3a7042013-09-05 14:41:35 -04001812 RAMBlock *block;
1813 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001814
Mike Day0dc3f442013-09-05 14:41:35 -04001815 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001816 block = qemu_get_ram_block(addr);
1817 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001818 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001819 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001820}
1821
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001822/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001823 * This should not be used for general purpose DMA. Use address_space_map
1824 * or address_space_rw instead. For local memory (e.g. video ram) that the
1825 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001826 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001827 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001828 */
1829void *qemu_get_ram_ptr(ram_addr_t addr)
1830{
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001831 RAMBlock *block = qemu_get_ram_block(addr);
Mike Dayae3a7042013-09-05 14:41:35 -04001832
1833 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001834 /* We need to check if the requested address is in the RAM
1835 * because we don't want to map the entire memory in QEMU.
1836 * In that case just map until the end of the page.
1837 */
1838 if (block->offset == 0) {
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001839 return xen_map_cache(addr, 0, 0);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001840 }
Mike Dayae3a7042013-09-05 14:41:35 -04001841
1842 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001843 }
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001844 return ramblock_ptr(block, addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001845}
1846
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001847/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001848 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001849 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001850 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04001851 */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001852static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001853{
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001854 RAMBlock *block;
1855 ram_addr_t offset_inside_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001856 if (*size == 0) {
1857 return NULL;
1858 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001859
1860 block = qemu_get_ram_block(addr);
1861 offset_inside_block = addr - block->offset;
1862 *size = MIN(*size, block->max_length - offset_inside_block);
1863
1864 if (xen_enabled() && block->host == NULL) {
1865 /* We need to check if the requested address is in the RAM
1866 * because we don't want to map the entire memory in QEMU.
1867 * In that case just map the requested area.
1868 */
1869 if (block->offset == 0) {
1870 return xen_map_cache(addr, *size, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001871 }
1872
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001873 block->host = xen_map_cache(block->offset, block->max_length, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001874 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001875
1876 return ramblock_ptr(block, offset_inside_block);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001877}
1878
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001879/*
1880 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
1881 * in that RAMBlock.
1882 *
1883 * ptr: Host pointer to look up
1884 * round_offset: If true round the result offset down to a page boundary
1885 * *ram_addr: set to result ram_addr
1886 * *offset: set to result offset within the RAMBlock
1887 *
1888 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04001889 *
1890 * By the time this function returns, the returned pointer is not protected
1891 * by RCU anymore. If the caller is not within an RCU critical section and
1892 * does not hold the iothread lock, it must have other means of protecting the
1893 * pointer, such as a reference to the region that includes the incoming
1894 * ram_addr_t.
1895 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001896RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
1897 ram_addr_t *ram_addr,
1898 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00001899{
pbrook94a6b542009-04-11 17:15:54 +00001900 RAMBlock *block;
1901 uint8_t *host = ptr;
1902
Jan Kiszka868bb332011-06-21 22:59:09 +02001903 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001904 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001905 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001906 block = qemu_get_ram_block(*ram_addr);
1907 if (block) {
1908 *offset = (host - block->host);
1909 }
Mike Day0dc3f442013-09-05 14:41:35 -04001910 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001911 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001912 }
1913
Mike Day0dc3f442013-09-05 14:41:35 -04001914 rcu_read_lock();
1915 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001916 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001917 goto found;
1918 }
1919
Mike Day0dc3f442013-09-05 14:41:35 -04001920 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001921 /* This case append when the block is not mapped. */
1922 if (block->host == NULL) {
1923 continue;
1924 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001925 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001926 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001927 }
pbrook94a6b542009-04-11 17:15:54 +00001928 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001929
Mike Day0dc3f442013-09-05 14:41:35 -04001930 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001931 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001932
1933found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001934 *offset = (host - block->host);
1935 if (round_offset) {
1936 *offset &= TARGET_PAGE_MASK;
1937 }
1938 *ram_addr = block->offset + *offset;
Mike Day0dc3f442013-09-05 14:41:35 -04001939 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001940 return block;
1941}
1942
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00001943/*
1944 * Finds the named RAMBlock
1945 *
1946 * name: The name of RAMBlock to find
1947 *
1948 * Returns: RAMBlock (or NULL if not found)
1949 */
1950RAMBlock *qemu_ram_block_by_name(const char *name)
1951{
1952 RAMBlock *block;
1953
1954 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
1955 if (!strcmp(name, block->idstr)) {
1956 return block;
1957 }
1958 }
1959
1960 return NULL;
1961}
1962
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001963/* Some of the softmmu routines need to translate from a host pointer
1964 (typically a TLB entry) back to a ram offset. */
1965MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
1966{
1967 RAMBlock *block;
1968 ram_addr_t offset; /* Not used */
1969
1970 block = qemu_ram_block_from_host(ptr, false, ram_addr, &offset);
1971
1972 if (!block) {
1973 return NULL;
1974 }
1975
1976 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001977}
Alex Williamsonf471a172010-06-11 11:11:42 -06001978
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001979/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001980static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001981 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001982{
Juan Quintela52159192013-10-08 12:44:04 +02001983 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001984 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001985 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001986 switch (size) {
1987 case 1:
1988 stb_p(qemu_get_ram_ptr(ram_addr), val);
1989 break;
1990 case 2:
1991 stw_p(qemu_get_ram_ptr(ram_addr), val);
1992 break;
1993 case 4:
1994 stl_p(qemu_get_ram_ptr(ram_addr), val);
1995 break;
1996 default:
1997 abort();
1998 }
Paolo Bonzini58d27072015-03-23 11:56:01 +01001999 /* Set both VGA and migration bits for simplicity and to remove
2000 * the notdirty callback faster.
2001 */
2002 cpu_physical_memory_set_dirty_range(ram_addr, size,
2003 DIRTY_CLIENTS_NOCODE);
bellardf23db162005-08-21 19:12:28 +00002004 /* we remove the notdirty callback only if the code has been
2005 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002006 if (!cpu_physical_memory_is_clean(ram_addr)) {
Peter Crosthwaitebcae01e2015-09-10 22:39:42 -07002007 tlb_set_dirty(current_cpu, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02002008 }
bellard1ccde1c2004-02-06 19:46:14 +00002009}
2010
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002011static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
2012 unsigned size, bool is_write)
2013{
2014 return is_write;
2015}
2016
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002017static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002018 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002019 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002020 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00002021};
2022
pbrook0f459d12008-06-09 00:20:13 +00002023/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002024static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002025{
Andreas Färber93afead2013-08-26 03:41:01 +02002026 CPUState *cpu = current_cpu;
2027 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00002028 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00002029 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002030 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002031 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002032
Andreas Färberff4700b2013-08-26 18:23:18 +02002033 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002034 /* We re-entered the check after replacing the TB. Now raise
2035 * the debug interrupt so that is will trigger after the
2036 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002037 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002038 return;
2039 }
Andreas Färber93afead2013-08-26 03:41:01 +02002040 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02002041 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002042 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2043 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002044 if (flags == BP_MEM_READ) {
2045 wp->flags |= BP_WATCHPOINT_HIT_READ;
2046 } else {
2047 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2048 }
2049 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002050 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002051 if (!cpu->watchpoint_hit) {
2052 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02002053 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002054 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002055 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002056 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002057 } else {
2058 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02002059 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02002060 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00002061 }
aliguori06d55cc2008-11-18 20:24:06 +00002062 }
aliguori6e140f22008-11-18 20:37:55 +00002063 } else {
2064 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002065 }
2066 }
2067}
2068
pbrook6658ffb2007-03-16 23:58:11 +00002069/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2070 so these check for a hit then pass through to the normal out-of-line
2071 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002072static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2073 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002074{
Peter Maydell66b9b432015-04-26 16:49:24 +01002075 MemTxResult res;
2076 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002077 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2078 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002079
Peter Maydell66b9b432015-04-26 16:49:24 +01002080 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002081 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002082 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002083 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002084 break;
2085 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002086 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002087 break;
2088 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002089 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002090 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002091 default: abort();
2092 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002093 *pdata = data;
2094 return res;
2095}
2096
2097static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2098 uint64_t val, unsigned size,
2099 MemTxAttrs attrs)
2100{
2101 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002102 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2103 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002104
2105 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2106 switch (size) {
2107 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002108 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002109 break;
2110 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002111 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002112 break;
2113 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002114 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002115 break;
2116 default: abort();
2117 }
2118 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002119}
2120
Avi Kivity1ec9b902012-01-02 12:47:48 +02002121static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002122 .read_with_attrs = watch_mem_read,
2123 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002124 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00002125};
pbrook6658ffb2007-03-16 23:58:11 +00002126
Peter Maydellf25a49e2015-04-26 16:49:24 +01002127static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2128 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002129{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002130 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002131 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002132 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002133
blueswir1db7b5422007-05-26 17:36:03 +00002134#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002135 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002136 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002137#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01002138 res = address_space_read(subpage->as, addr + subpage->base,
2139 attrs, buf, len);
2140 if (res) {
2141 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002142 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002143 switch (len) {
2144 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002145 *data = ldub_p(buf);
2146 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002147 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002148 *data = lduw_p(buf);
2149 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002150 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002151 *data = ldl_p(buf);
2152 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002153 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002154 *data = ldq_p(buf);
2155 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002156 default:
2157 abort();
2158 }
blueswir1db7b5422007-05-26 17:36:03 +00002159}
2160
Peter Maydellf25a49e2015-04-26 16:49:24 +01002161static MemTxResult subpage_write(void *opaque, hwaddr addr,
2162 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002163{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002164 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002165 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002166
blueswir1db7b5422007-05-26 17:36:03 +00002167#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002168 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002169 " value %"PRIx64"\n",
2170 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002171#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002172 switch (len) {
2173 case 1:
2174 stb_p(buf, value);
2175 break;
2176 case 2:
2177 stw_p(buf, value);
2178 break;
2179 case 4:
2180 stl_p(buf, value);
2181 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002182 case 8:
2183 stq_p(buf, value);
2184 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002185 default:
2186 abort();
2187 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002188 return address_space_write(subpage->as, addr + subpage->base,
2189 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002190}
2191
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002192static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002193 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002194{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002195 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002196#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002197 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002198 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002199#endif
2200
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002201 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002202 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002203}
2204
Avi Kivity70c68e42012-01-02 12:32:48 +02002205static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002206 .read_with_attrs = subpage_read,
2207 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002208 .impl.min_access_size = 1,
2209 .impl.max_access_size = 8,
2210 .valid.min_access_size = 1,
2211 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002212 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002213 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002214};
2215
Anthony Liguoric227f092009-10-01 16:12:16 -05002216static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002217 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002218{
2219 int idx, eidx;
2220
2221 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2222 return -1;
2223 idx = SUBPAGE_IDX(start);
2224 eidx = SUBPAGE_IDX(end);
2225#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002226 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2227 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002228#endif
blueswir1db7b5422007-05-26 17:36:03 +00002229 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002230 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002231 }
2232
2233 return 0;
2234}
2235
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002236static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002237{
Anthony Liguoric227f092009-10-01 16:12:16 -05002238 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002239
Anthony Liguori7267c092011-08-20 22:09:37 -05002240 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002241
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002242 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002243 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002244 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002245 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002246 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002247#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002248 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2249 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002250#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002251 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002252
2253 return mmio;
2254}
2255
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002256static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2257 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002258{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002259 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002260 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002261 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002262 .mr = mr,
2263 .offset_within_address_space = 0,
2264 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002265 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002266 };
2267
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002268 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002269}
2270
Peter Maydella54c87b2016-01-21 14:15:05 +00002271MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002272{
Peter Maydella54c87b2016-01-21 14:15:05 +00002273 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2274 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002275 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002276 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002277
2278 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002279}
2280
Avi Kivitye9179ce2009-06-14 11:38:52 +03002281static void io_mem_init(void)
2282{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002283 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002284 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002285 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002286 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002287 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002288 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002289 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002290}
2291
Avi Kivityac1970f2012-10-03 16:22:53 +02002292static void mem_begin(MemoryListener *listener)
2293{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002294 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002295 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2296 uint16_t n;
2297
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002298 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002299 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002300 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002301 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002302 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002303 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002304 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002305 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002306
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002307 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002308 d->as = as;
2309 as->next_dispatch = d;
2310}
2311
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002312static void address_space_dispatch_free(AddressSpaceDispatch *d)
2313{
2314 phys_sections_free(&d->map);
2315 g_free(d);
2316}
2317
Paolo Bonzini00752702013-05-29 12:13:54 +02002318static void mem_commit(MemoryListener *listener)
2319{
2320 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002321 AddressSpaceDispatch *cur = as->dispatch;
2322 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002323
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002324 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002325
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002326 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002327 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002328 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002329 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002330}
2331
Avi Kivity1d711482012-10-02 18:54:45 +02002332static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002333{
Peter Maydell32857f42015-10-01 15:29:50 +01002334 CPUAddressSpace *cpuas;
2335 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002336
2337 /* since each CPU stores ram addresses in its TLB cache, we must
2338 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002339 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2340 cpu_reloading_memory_map();
2341 /* The CPU and TLB are protected by the iothread lock.
2342 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2343 * may have split the RCU critical section.
2344 */
2345 d = atomic_rcu_read(&cpuas->as->dispatch);
2346 cpuas->memory_dispatch = d;
2347 tlb_flush(cpuas->cpu, 1);
Avi Kivity50c1e142012-02-08 21:36:02 +02002348}
2349
Avi Kivityac1970f2012-10-03 16:22:53 +02002350void address_space_init_dispatch(AddressSpace *as)
2351{
Paolo Bonzini00752702013-05-29 12:13:54 +02002352 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002353 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002354 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002355 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002356 .region_add = mem_add,
2357 .region_nop = mem_add,
2358 .priority = 0,
2359 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002360 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002361}
2362
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002363void address_space_unregister(AddressSpace *as)
2364{
2365 memory_listener_unregister(&as->dispatch_listener);
2366}
2367
Avi Kivity83f3c252012-10-07 12:59:55 +02002368void address_space_destroy_dispatch(AddressSpace *as)
2369{
2370 AddressSpaceDispatch *d = as->dispatch;
2371
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002372 atomic_rcu_set(&as->dispatch, NULL);
2373 if (d) {
2374 call_rcu(d, address_space_dispatch_free, rcu);
2375 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002376}
2377
Avi Kivity62152b82011-07-26 14:26:14 +03002378static void memory_map_init(void)
2379{
Anthony Liguori7267c092011-08-20 22:09:37 -05002380 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002381
Paolo Bonzini57271d62013-11-07 17:14:37 +01002382 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002383 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002384
Anthony Liguori7267c092011-08-20 22:09:37 -05002385 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002386 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2387 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002388 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002389}
2390
2391MemoryRegion *get_system_memory(void)
2392{
2393 return system_memory;
2394}
2395
Avi Kivity309cb472011-08-08 16:09:03 +03002396MemoryRegion *get_system_io(void)
2397{
2398 return system_io;
2399}
2400
pbrooke2eef172008-06-08 01:09:01 +00002401#endif /* !defined(CONFIG_USER_ONLY) */
2402
bellard13eb76e2004-01-24 15:23:36 +00002403/* physical memory access (slow version, mainly for debug) */
2404#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002405int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002406 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002407{
2408 int l, flags;
2409 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002410 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002411
2412 while (len > 0) {
2413 page = addr & TARGET_PAGE_MASK;
2414 l = (page + TARGET_PAGE_SIZE) - addr;
2415 if (l > len)
2416 l = len;
2417 flags = page_get_flags(page);
2418 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002419 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002420 if (is_write) {
2421 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002422 return -1;
bellard579a97f2007-11-11 14:26:47 +00002423 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002424 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002425 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002426 memcpy(p, buf, l);
2427 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002428 } else {
2429 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002430 return -1;
bellard579a97f2007-11-11 14:26:47 +00002431 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002432 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002433 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002434 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002435 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002436 }
2437 len -= l;
2438 buf += l;
2439 addr += l;
2440 }
Paul Brooka68fe892010-03-01 00:08:59 +00002441 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002442}
bellard8df1cd02005-01-28 22:37:22 +00002443
bellard13eb76e2004-01-24 15:23:36 +00002444#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002445
Paolo Bonzini845b6212015-03-23 11:45:53 +01002446static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002447 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002448{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002449 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
2450 /* No early return if dirty_log_mask is or becomes 0, because
2451 * cpu_physical_memory_set_dirty_range will still call
2452 * xen_modified_memory.
2453 */
2454 if (dirty_log_mask) {
2455 dirty_log_mask =
2456 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002457 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002458 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
2459 tb_invalidate_phys_range(addr, addr + length);
2460 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2461 }
2462 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002463}
2464
Richard Henderson23326162013-07-08 14:55:59 -07002465static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002466{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002467 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002468
2469 /* Regions are assumed to support 1-4 byte accesses unless
2470 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002471 if (access_size_max == 0) {
2472 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002473 }
Richard Henderson23326162013-07-08 14:55:59 -07002474
2475 /* Bound the maximum access by the alignment of the address. */
2476 if (!mr->ops->impl.unaligned) {
2477 unsigned align_size_max = addr & -addr;
2478 if (align_size_max != 0 && align_size_max < access_size_max) {
2479 access_size_max = align_size_max;
2480 }
2481 }
2482
2483 /* Don't attempt accesses larger than the maximum. */
2484 if (l > access_size_max) {
2485 l = access_size_max;
2486 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01002487 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07002488
2489 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002490}
2491
Jan Kiszka4840f102015-06-18 18:47:22 +02002492static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02002493{
Jan Kiszka4840f102015-06-18 18:47:22 +02002494 bool unlocked = !qemu_mutex_iothread_locked();
2495 bool release_lock = false;
2496
2497 if (unlocked && mr->global_locking) {
2498 qemu_mutex_lock_iothread();
2499 unlocked = false;
2500 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002501 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002502 if (mr->flush_coalesced_mmio) {
2503 if (unlocked) {
2504 qemu_mutex_lock_iothread();
2505 }
2506 qemu_flush_coalesced_mmio_buffer();
2507 if (unlocked) {
2508 qemu_mutex_unlock_iothread();
2509 }
2510 }
2511
2512 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002513}
2514
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002515/* Called within RCU critical section. */
2516static MemTxResult address_space_write_continue(AddressSpace *as, hwaddr addr,
2517 MemTxAttrs attrs,
2518 const uint8_t *buf,
2519 int len, hwaddr addr1,
2520 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00002521{
bellard13eb76e2004-01-24 15:23:36 +00002522 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002523 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01002524 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02002525 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00002526
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002527 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002528 if (!memory_access_is_direct(mr, true)) {
2529 release_lock |= prepare_mmio_access(mr);
2530 l = memory_access_size(mr, l, addr1);
2531 /* XXX: could force current_cpu to NULL to avoid
2532 potential bugs */
2533 switch (l) {
2534 case 8:
2535 /* 64 bit write access */
2536 val = ldq_p(buf);
2537 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2538 attrs);
2539 break;
2540 case 4:
2541 /* 32 bit write access */
2542 val = ldl_p(buf);
2543 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2544 attrs);
2545 break;
2546 case 2:
2547 /* 16 bit write access */
2548 val = lduw_p(buf);
2549 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2550 attrs);
2551 break;
2552 case 1:
2553 /* 8 bit write access */
2554 val = ldub_p(buf);
2555 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2556 attrs);
2557 break;
2558 default:
2559 abort();
bellard13eb76e2004-01-24 15:23:36 +00002560 }
2561 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002562 addr1 += memory_region_get_ram_addr(mr);
2563 /* RAM case */
2564 ptr = qemu_get_ram_ptr(addr1);
2565 memcpy(ptr, buf, l);
2566 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002567 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002568
2569 if (release_lock) {
2570 qemu_mutex_unlock_iothread();
2571 release_lock = false;
2572 }
2573
bellard13eb76e2004-01-24 15:23:36 +00002574 len -= l;
2575 buf += l;
2576 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002577
2578 if (!len) {
2579 break;
2580 }
2581
2582 l = len;
2583 mr = address_space_translate(as, addr, &addr1, &l, true);
bellard13eb76e2004-01-24 15:23:36 +00002584 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002585
Peter Maydell3b643492015-04-26 16:49:23 +01002586 return result;
bellard13eb76e2004-01-24 15:23:36 +00002587}
bellard8df1cd02005-01-28 22:37:22 +00002588
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002589MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2590 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002591{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002592 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002593 hwaddr addr1;
2594 MemoryRegion *mr;
2595 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002596
2597 if (len > 0) {
2598 rcu_read_lock();
2599 l = len;
2600 mr = address_space_translate(as, addr, &addr1, &l, true);
2601 result = address_space_write_continue(as, addr, attrs, buf, len,
2602 addr1, l, mr);
2603 rcu_read_unlock();
2604 }
2605
2606 return result;
2607}
2608
2609/* Called within RCU critical section. */
2610MemTxResult address_space_read_continue(AddressSpace *as, hwaddr addr,
2611 MemTxAttrs attrs, uint8_t *buf,
2612 int len, hwaddr addr1, hwaddr l,
2613 MemoryRegion *mr)
2614{
2615 uint8_t *ptr;
2616 uint64_t val;
2617 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002618 bool release_lock = false;
2619
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002620 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002621 if (!memory_access_is_direct(mr, false)) {
2622 /* I/O case */
2623 release_lock |= prepare_mmio_access(mr);
2624 l = memory_access_size(mr, l, addr1);
2625 switch (l) {
2626 case 8:
2627 /* 64 bit read access */
2628 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2629 attrs);
2630 stq_p(buf, val);
2631 break;
2632 case 4:
2633 /* 32 bit read access */
2634 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2635 attrs);
2636 stl_p(buf, val);
2637 break;
2638 case 2:
2639 /* 16 bit read access */
2640 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2641 attrs);
2642 stw_p(buf, val);
2643 break;
2644 case 1:
2645 /* 8 bit read access */
2646 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2647 attrs);
2648 stb_p(buf, val);
2649 break;
2650 default:
2651 abort();
2652 }
2653 } else {
2654 /* RAM case */
2655 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
2656 memcpy(buf, ptr, l);
2657 }
2658
2659 if (release_lock) {
2660 qemu_mutex_unlock_iothread();
2661 release_lock = false;
2662 }
2663
2664 len -= l;
2665 buf += l;
2666 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002667
2668 if (!len) {
2669 break;
2670 }
2671
2672 l = len;
2673 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002674 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002675
2676 return result;
2677}
2678
Paolo Bonzini3cc8f882015-12-09 10:34:13 +01002679MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
2680 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002681{
2682 hwaddr l;
2683 hwaddr addr1;
2684 MemoryRegion *mr;
2685 MemTxResult result = MEMTX_OK;
2686
2687 if (len > 0) {
2688 rcu_read_lock();
2689 l = len;
2690 mr = address_space_translate(as, addr, &addr1, &l, false);
2691 result = address_space_read_continue(as, addr, attrs, buf, len,
2692 addr1, l, mr);
2693 rcu_read_unlock();
2694 }
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002695
2696 return result;
Avi Kivityac1970f2012-10-03 16:22:53 +02002697}
2698
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002699MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2700 uint8_t *buf, int len, bool is_write)
2701{
2702 if (is_write) {
2703 return address_space_write(as, addr, attrs, (uint8_t *)buf, len);
2704 } else {
2705 return address_space_read(as, addr, attrs, (uint8_t *)buf, len);
2706 }
2707}
Avi Kivityac1970f2012-10-03 16:22:53 +02002708
Avi Kivitya8170e52012-10-23 12:30:10 +02002709void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002710 int len, int is_write)
2711{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002712 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2713 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002714}
2715
Alexander Graf582b55a2013-12-11 14:17:44 +01002716enum write_rom_type {
2717 WRITE_DATA,
2718 FLUSH_CACHE,
2719};
2720
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002721static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002722 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002723{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002724 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002725 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002726 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002727 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002728
Paolo Bonzini41063e12015-03-18 14:21:43 +01002729 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002730 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002731 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002732 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002733
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002734 if (!(memory_region_is_ram(mr) ||
2735 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02002736 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002737 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002738 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002739 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002740 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002741 switch (type) {
2742 case WRITE_DATA:
2743 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002744 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002745 break;
2746 case FLUSH_CACHE:
2747 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2748 break;
2749 }
bellardd0ecd2a2006-04-23 17:14:48 +00002750 }
2751 len -= l;
2752 buf += l;
2753 addr += l;
2754 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002755 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002756}
2757
Alexander Graf582b55a2013-12-11 14:17:44 +01002758/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002759void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002760 const uint8_t *buf, int len)
2761{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002762 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002763}
2764
2765void cpu_flush_icache_range(hwaddr start, int len)
2766{
2767 /*
2768 * This function should do the same thing as an icache flush that was
2769 * triggered from within the guest. For TCG we are always cache coherent,
2770 * so there is no need to flush anything. For KVM / Xen we need to flush
2771 * the host's instruction cache at least.
2772 */
2773 if (tcg_enabled()) {
2774 return;
2775 }
2776
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002777 cpu_physical_memory_write_rom_internal(&address_space_memory,
2778 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002779}
2780
aliguori6d16c2f2009-01-22 16:59:11 +00002781typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002782 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002783 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002784 hwaddr addr;
2785 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002786 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002787} BounceBuffer;
2788
2789static BounceBuffer bounce;
2790
aliguoriba223c22009-01-22 16:59:16 +00002791typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002792 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002793 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002794} MapClient;
2795
Fam Zheng38e047b2015-03-16 17:03:35 +08002796QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002797static QLIST_HEAD(map_client_list, MapClient) map_client_list
2798 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002799
Fam Zhenge95205e2015-03-16 17:03:37 +08002800static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002801{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002802 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002803 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002804}
2805
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002806static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002807{
2808 MapClient *client;
2809
Blue Swirl72cf2d42009-09-12 07:36:22 +00002810 while (!QLIST_EMPTY(&map_client_list)) {
2811 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002812 qemu_bh_schedule(client->bh);
2813 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002814 }
2815}
2816
Fam Zhenge95205e2015-03-16 17:03:37 +08002817void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002818{
2819 MapClient *client = g_malloc(sizeof(*client));
2820
Fam Zheng38e047b2015-03-16 17:03:35 +08002821 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002822 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002823 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002824 if (!atomic_read(&bounce.in_use)) {
2825 cpu_notify_map_clients_locked();
2826 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002827 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002828}
2829
Fam Zheng38e047b2015-03-16 17:03:35 +08002830void cpu_exec_init_all(void)
2831{
2832 qemu_mutex_init(&ram_list.mutex);
Fam Zheng38e047b2015-03-16 17:03:35 +08002833 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01002834 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08002835 qemu_mutex_init(&map_client_list_lock);
2836}
2837
Fam Zhenge95205e2015-03-16 17:03:37 +08002838void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002839{
Fam Zhenge95205e2015-03-16 17:03:37 +08002840 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002841
Fam Zhenge95205e2015-03-16 17:03:37 +08002842 qemu_mutex_lock(&map_client_list_lock);
2843 QLIST_FOREACH(client, &map_client_list, link) {
2844 if (client->bh == bh) {
2845 cpu_unregister_map_client_do(client);
2846 break;
2847 }
2848 }
2849 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002850}
2851
2852static void cpu_notify_map_clients(void)
2853{
Fam Zheng38e047b2015-03-16 17:03:35 +08002854 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002855 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002856 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002857}
2858
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002859bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2860{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002861 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002862 hwaddr l, xlat;
2863
Paolo Bonzini41063e12015-03-18 14:21:43 +01002864 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002865 while (len > 0) {
2866 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002867 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2868 if (!memory_access_is_direct(mr, is_write)) {
2869 l = memory_access_size(mr, l, addr);
2870 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002871 return false;
2872 }
2873 }
2874
2875 len -= l;
2876 addr += l;
2877 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002878 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002879 return true;
2880}
2881
aliguori6d16c2f2009-01-22 16:59:11 +00002882/* Map a physical memory region into a host virtual address.
2883 * May map a subset of the requested range, given by and returned in *plen.
2884 * May return NULL if resources needed to perform the mapping are exhausted.
2885 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002886 * Use cpu_register_map_client() to know when retrying the map operation is
2887 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002888 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002889void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002890 hwaddr addr,
2891 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002892 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002893{
Avi Kivitya8170e52012-10-23 12:30:10 +02002894 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002895 hwaddr done = 0;
2896 hwaddr l, xlat, base;
2897 MemoryRegion *mr, *this_mr;
2898 ram_addr_t raddr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002899 void *ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002900
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002901 if (len == 0) {
2902 return NULL;
2903 }
aliguori6d16c2f2009-01-22 16:59:11 +00002904
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002905 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002906 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002907 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002908
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002909 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002910 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002911 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002912 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002913 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002914 /* Avoid unbounded allocations */
2915 l = MIN(l, TARGET_PAGE_SIZE);
2916 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002917 bounce.addr = addr;
2918 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002919
2920 memory_region_ref(mr);
2921 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002922 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002923 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2924 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002925 }
aliguori6d16c2f2009-01-22 16:59:11 +00002926
Paolo Bonzini41063e12015-03-18 14:21:43 +01002927 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002928 *plen = l;
2929 return bounce.buffer;
2930 }
2931
2932 base = xlat;
2933 raddr = memory_region_get_ram_addr(mr);
2934
2935 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002936 len -= l;
2937 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002938 done += l;
2939 if (len == 0) {
2940 break;
2941 }
2942
2943 l = len;
2944 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2945 if (this_mr != mr || xlat != base + done) {
2946 break;
2947 }
aliguori6d16c2f2009-01-22 16:59:11 +00002948 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002949
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002950 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002951 *plen = done;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002952 ptr = qemu_ram_ptr_length(raddr + base, plen);
2953 rcu_read_unlock();
2954
2955 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002956}
2957
Avi Kivityac1970f2012-10-03 16:22:53 +02002958/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002959 * Will also mark the memory as dirty if is_write == 1. access_len gives
2960 * the amount of memory that was actually read or written by the caller.
2961 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002962void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2963 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002964{
2965 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002966 MemoryRegion *mr;
2967 ram_addr_t addr1;
2968
2969 mr = qemu_ram_addr_from_host(buffer, &addr1);
2970 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002971 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01002972 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002973 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002974 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002975 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002976 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002977 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002978 return;
2979 }
2980 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002981 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
2982 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002983 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002984 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002985 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002986 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002987 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00002988 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002989}
bellardd0ecd2a2006-04-23 17:14:48 +00002990
Avi Kivitya8170e52012-10-23 12:30:10 +02002991void *cpu_physical_memory_map(hwaddr addr,
2992 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002993 int is_write)
2994{
2995 return address_space_map(&address_space_memory, addr, plen, is_write);
2996}
2997
Avi Kivitya8170e52012-10-23 12:30:10 +02002998void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2999 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003000{
3001 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3002}
3003
bellard8df1cd02005-01-28 22:37:22 +00003004/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003005static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
3006 MemTxAttrs attrs,
3007 MemTxResult *result,
3008 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003009{
bellard8df1cd02005-01-28 22:37:22 +00003010 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003011 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003012 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003013 hwaddr l = 4;
3014 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003015 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003016 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003017
Paolo Bonzini41063e12015-03-18 14:21:43 +01003018 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003019 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003020 if (l < 4 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003021 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003022
bellard8df1cd02005-01-28 22:37:22 +00003023 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003024 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003025#if defined(TARGET_WORDS_BIGENDIAN)
3026 if (endian == DEVICE_LITTLE_ENDIAN) {
3027 val = bswap32(val);
3028 }
3029#else
3030 if (endian == DEVICE_BIG_ENDIAN) {
3031 val = bswap32(val);
3032 }
3033#endif
bellard8df1cd02005-01-28 22:37:22 +00003034 } else {
3035 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003036 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003037 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003038 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003039 switch (endian) {
3040 case DEVICE_LITTLE_ENDIAN:
3041 val = ldl_le_p(ptr);
3042 break;
3043 case DEVICE_BIG_ENDIAN:
3044 val = ldl_be_p(ptr);
3045 break;
3046 default:
3047 val = ldl_p(ptr);
3048 break;
3049 }
Peter Maydell50013112015-04-26 16:49:24 +01003050 r = MEMTX_OK;
3051 }
3052 if (result) {
3053 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003054 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003055 if (release_lock) {
3056 qemu_mutex_unlock_iothread();
3057 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003058 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003059 return val;
3060}
3061
Peter Maydell50013112015-04-26 16:49:24 +01003062uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
3063 MemTxAttrs attrs, MemTxResult *result)
3064{
3065 return address_space_ldl_internal(as, addr, attrs, result,
3066 DEVICE_NATIVE_ENDIAN);
3067}
3068
3069uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
3070 MemTxAttrs attrs, MemTxResult *result)
3071{
3072 return address_space_ldl_internal(as, addr, attrs, result,
3073 DEVICE_LITTLE_ENDIAN);
3074}
3075
3076uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
3077 MemTxAttrs attrs, MemTxResult *result)
3078{
3079 return address_space_ldl_internal(as, addr, attrs, result,
3080 DEVICE_BIG_ENDIAN);
3081}
3082
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003083uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003084{
Peter Maydell50013112015-04-26 16:49:24 +01003085 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003086}
3087
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003088uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003089{
Peter Maydell50013112015-04-26 16:49:24 +01003090 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003091}
3092
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003093uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003094{
Peter Maydell50013112015-04-26 16:49:24 +01003095 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003096}
3097
bellard84b7b8e2005-11-28 21:19:04 +00003098/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003099static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
3100 MemTxAttrs attrs,
3101 MemTxResult *result,
3102 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003103{
bellard84b7b8e2005-11-28 21:19:04 +00003104 uint8_t *ptr;
3105 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003106 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003107 hwaddr l = 8;
3108 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003109 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003110 bool release_lock = false;
bellard84b7b8e2005-11-28 21:19:04 +00003111
Paolo Bonzini41063e12015-03-18 14:21:43 +01003112 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003113 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003114 false);
3115 if (l < 8 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003116 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003117
bellard84b7b8e2005-11-28 21:19:04 +00003118 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003119 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02003120#if defined(TARGET_WORDS_BIGENDIAN)
3121 if (endian == DEVICE_LITTLE_ENDIAN) {
3122 val = bswap64(val);
3123 }
3124#else
3125 if (endian == DEVICE_BIG_ENDIAN) {
3126 val = bswap64(val);
3127 }
3128#endif
bellard84b7b8e2005-11-28 21:19:04 +00003129 } else {
3130 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003131 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003132 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003133 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003134 switch (endian) {
3135 case DEVICE_LITTLE_ENDIAN:
3136 val = ldq_le_p(ptr);
3137 break;
3138 case DEVICE_BIG_ENDIAN:
3139 val = ldq_be_p(ptr);
3140 break;
3141 default:
3142 val = ldq_p(ptr);
3143 break;
3144 }
Peter Maydell50013112015-04-26 16:49:24 +01003145 r = MEMTX_OK;
3146 }
3147 if (result) {
3148 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00003149 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003150 if (release_lock) {
3151 qemu_mutex_unlock_iothread();
3152 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003153 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00003154 return val;
3155}
3156
Peter Maydell50013112015-04-26 16:49:24 +01003157uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
3158 MemTxAttrs attrs, MemTxResult *result)
3159{
3160 return address_space_ldq_internal(as, addr, attrs, result,
3161 DEVICE_NATIVE_ENDIAN);
3162}
3163
3164uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
3165 MemTxAttrs attrs, MemTxResult *result)
3166{
3167 return address_space_ldq_internal(as, addr, attrs, result,
3168 DEVICE_LITTLE_ENDIAN);
3169}
3170
3171uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
3172 MemTxAttrs attrs, MemTxResult *result)
3173{
3174 return address_space_ldq_internal(as, addr, attrs, result,
3175 DEVICE_BIG_ENDIAN);
3176}
3177
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003178uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003179{
Peter Maydell50013112015-04-26 16:49:24 +01003180 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003181}
3182
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003183uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003184{
Peter Maydell50013112015-04-26 16:49:24 +01003185 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003186}
3187
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003188uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003189{
Peter Maydell50013112015-04-26 16:49:24 +01003190 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003191}
3192
bellardaab33092005-10-30 20:48:42 +00003193/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003194uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
3195 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003196{
3197 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01003198 MemTxResult r;
3199
3200 r = address_space_rw(as, addr, attrs, &val, 1, 0);
3201 if (result) {
3202 *result = r;
3203 }
bellardaab33092005-10-30 20:48:42 +00003204 return val;
3205}
3206
Peter Maydell50013112015-04-26 16:49:24 +01003207uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
3208{
3209 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
3210}
3211
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003212/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003213static inline uint32_t address_space_lduw_internal(AddressSpace *as,
3214 hwaddr addr,
3215 MemTxAttrs attrs,
3216 MemTxResult *result,
3217 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003218{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003219 uint8_t *ptr;
3220 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003221 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003222 hwaddr l = 2;
3223 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003224 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003225 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003226
Paolo Bonzini41063e12015-03-18 14:21:43 +01003227 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003228 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003229 false);
3230 if (l < 2 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003231 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003232
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003233 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003234 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003235#if defined(TARGET_WORDS_BIGENDIAN)
3236 if (endian == DEVICE_LITTLE_ENDIAN) {
3237 val = bswap16(val);
3238 }
3239#else
3240 if (endian == DEVICE_BIG_ENDIAN) {
3241 val = bswap16(val);
3242 }
3243#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003244 } else {
3245 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003246 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003247 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003248 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003249 switch (endian) {
3250 case DEVICE_LITTLE_ENDIAN:
3251 val = lduw_le_p(ptr);
3252 break;
3253 case DEVICE_BIG_ENDIAN:
3254 val = lduw_be_p(ptr);
3255 break;
3256 default:
3257 val = lduw_p(ptr);
3258 break;
3259 }
Peter Maydell50013112015-04-26 16:49:24 +01003260 r = MEMTX_OK;
3261 }
3262 if (result) {
3263 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003264 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003265 if (release_lock) {
3266 qemu_mutex_unlock_iothread();
3267 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003268 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003269 return val;
bellardaab33092005-10-30 20:48:42 +00003270}
3271
Peter Maydell50013112015-04-26 16:49:24 +01003272uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
3273 MemTxAttrs attrs, MemTxResult *result)
3274{
3275 return address_space_lduw_internal(as, addr, attrs, result,
3276 DEVICE_NATIVE_ENDIAN);
3277}
3278
3279uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
3280 MemTxAttrs attrs, MemTxResult *result)
3281{
3282 return address_space_lduw_internal(as, addr, attrs, result,
3283 DEVICE_LITTLE_ENDIAN);
3284}
3285
3286uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
3287 MemTxAttrs attrs, MemTxResult *result)
3288{
3289 return address_space_lduw_internal(as, addr, attrs, result,
3290 DEVICE_BIG_ENDIAN);
3291}
3292
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003293uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003294{
Peter Maydell50013112015-04-26 16:49:24 +01003295 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003296}
3297
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003298uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003299{
Peter Maydell50013112015-04-26 16:49:24 +01003300 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003301}
3302
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003303uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003304{
Peter Maydell50013112015-04-26 16:49:24 +01003305 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003306}
3307
bellard8df1cd02005-01-28 22:37:22 +00003308/* warning: addr must be aligned. The ram page is not masked as dirty
3309 and the code inside is not invalidated. It is useful if the dirty
3310 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01003311void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
3312 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00003313{
bellard8df1cd02005-01-28 22:37:22 +00003314 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003315 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003316 hwaddr l = 4;
3317 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003318 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003319 uint8_t dirty_log_mask;
Jan Kiszka4840f102015-06-18 18:47:22 +02003320 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003321
Paolo Bonzini41063e12015-03-18 14:21:43 +01003322 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003323 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003324 true);
3325 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003326 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003327
Peter Maydell50013112015-04-26 16:49:24 +01003328 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003329 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003330 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003331 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003332 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003333
Paolo Bonzini845b6212015-03-23 11:45:53 +01003334 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3335 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
Paolo Bonzini58d27072015-03-23 11:56:01 +01003336 cpu_physical_memory_set_dirty_range(addr1, 4, dirty_log_mask);
Peter Maydell50013112015-04-26 16:49:24 +01003337 r = MEMTX_OK;
3338 }
3339 if (result) {
3340 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003341 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003342 if (release_lock) {
3343 qemu_mutex_unlock_iothread();
3344 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003345 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003346}
3347
Peter Maydell50013112015-04-26 16:49:24 +01003348void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3349{
3350 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3351}
3352
bellard8df1cd02005-01-28 22:37:22 +00003353/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003354static inline void address_space_stl_internal(AddressSpace *as,
3355 hwaddr addr, uint32_t val,
3356 MemTxAttrs attrs,
3357 MemTxResult *result,
3358 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003359{
bellard8df1cd02005-01-28 22:37:22 +00003360 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003361 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003362 hwaddr l = 4;
3363 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003364 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003365 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003366
Paolo Bonzini41063e12015-03-18 14:21:43 +01003367 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003368 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003369 true);
3370 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003371 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003372
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003373#if defined(TARGET_WORDS_BIGENDIAN)
3374 if (endian == DEVICE_LITTLE_ENDIAN) {
3375 val = bswap32(val);
3376 }
3377#else
3378 if (endian == DEVICE_BIG_ENDIAN) {
3379 val = bswap32(val);
3380 }
3381#endif
Peter Maydell50013112015-04-26 16:49:24 +01003382 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003383 } else {
bellard8df1cd02005-01-28 22:37:22 +00003384 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003385 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003386 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003387 switch (endian) {
3388 case DEVICE_LITTLE_ENDIAN:
3389 stl_le_p(ptr, val);
3390 break;
3391 case DEVICE_BIG_ENDIAN:
3392 stl_be_p(ptr, val);
3393 break;
3394 default:
3395 stl_p(ptr, val);
3396 break;
3397 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003398 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003399 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003400 }
Peter Maydell50013112015-04-26 16:49:24 +01003401 if (result) {
3402 *result = r;
3403 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003404 if (release_lock) {
3405 qemu_mutex_unlock_iothread();
3406 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003407 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003408}
3409
3410void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3411 MemTxAttrs attrs, MemTxResult *result)
3412{
3413 address_space_stl_internal(as, addr, val, attrs, result,
3414 DEVICE_NATIVE_ENDIAN);
3415}
3416
3417void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3418 MemTxAttrs attrs, MemTxResult *result)
3419{
3420 address_space_stl_internal(as, addr, val, attrs, result,
3421 DEVICE_LITTLE_ENDIAN);
3422}
3423
3424void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3425 MemTxAttrs attrs, MemTxResult *result)
3426{
3427 address_space_stl_internal(as, addr, val, attrs, result,
3428 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003429}
3430
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003431void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003432{
Peter Maydell50013112015-04-26 16:49:24 +01003433 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003434}
3435
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003436void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003437{
Peter Maydell50013112015-04-26 16:49:24 +01003438 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003439}
3440
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003441void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003442{
Peter Maydell50013112015-04-26 16:49:24 +01003443 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003444}
3445
bellardaab33092005-10-30 20:48:42 +00003446/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003447void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3448 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003449{
3450 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003451 MemTxResult r;
3452
3453 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3454 if (result) {
3455 *result = r;
3456 }
3457}
3458
3459void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3460{
3461 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003462}
3463
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003464/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003465static inline void address_space_stw_internal(AddressSpace *as,
3466 hwaddr addr, uint32_t val,
3467 MemTxAttrs attrs,
3468 MemTxResult *result,
3469 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003470{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003471 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003472 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003473 hwaddr l = 2;
3474 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003475 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003476 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003477
Paolo Bonzini41063e12015-03-18 14:21:43 +01003478 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003479 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003480 if (l < 2 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003481 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003482
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003483#if defined(TARGET_WORDS_BIGENDIAN)
3484 if (endian == DEVICE_LITTLE_ENDIAN) {
3485 val = bswap16(val);
3486 }
3487#else
3488 if (endian == DEVICE_BIG_ENDIAN) {
3489 val = bswap16(val);
3490 }
3491#endif
Peter Maydell50013112015-04-26 16:49:24 +01003492 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003493 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003494 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003495 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003496 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003497 switch (endian) {
3498 case DEVICE_LITTLE_ENDIAN:
3499 stw_le_p(ptr, val);
3500 break;
3501 case DEVICE_BIG_ENDIAN:
3502 stw_be_p(ptr, val);
3503 break;
3504 default:
3505 stw_p(ptr, val);
3506 break;
3507 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003508 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003509 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003510 }
Peter Maydell50013112015-04-26 16:49:24 +01003511 if (result) {
3512 *result = r;
3513 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003514 if (release_lock) {
3515 qemu_mutex_unlock_iothread();
3516 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003517 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003518}
3519
3520void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3521 MemTxAttrs attrs, MemTxResult *result)
3522{
3523 address_space_stw_internal(as, addr, val, attrs, result,
3524 DEVICE_NATIVE_ENDIAN);
3525}
3526
3527void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3528 MemTxAttrs attrs, MemTxResult *result)
3529{
3530 address_space_stw_internal(as, addr, val, attrs, result,
3531 DEVICE_LITTLE_ENDIAN);
3532}
3533
3534void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3535 MemTxAttrs attrs, MemTxResult *result)
3536{
3537 address_space_stw_internal(as, addr, val, attrs, result,
3538 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003539}
3540
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003541void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003542{
Peter Maydell50013112015-04-26 16:49:24 +01003543 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003544}
3545
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003546void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003547{
Peter Maydell50013112015-04-26 16:49:24 +01003548 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003549}
3550
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003551void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003552{
Peter Maydell50013112015-04-26 16:49:24 +01003553 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003554}
3555
bellardaab33092005-10-30 20:48:42 +00003556/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003557void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3558 MemTxAttrs attrs, MemTxResult *result)
3559{
3560 MemTxResult r;
3561 val = tswap64(val);
3562 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3563 if (result) {
3564 *result = r;
3565 }
3566}
3567
3568void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3569 MemTxAttrs attrs, MemTxResult *result)
3570{
3571 MemTxResult r;
3572 val = cpu_to_le64(val);
3573 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3574 if (result) {
3575 *result = r;
3576 }
3577}
3578void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3579 MemTxAttrs attrs, MemTxResult *result)
3580{
3581 MemTxResult r;
3582 val = cpu_to_be64(val);
3583 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3584 if (result) {
3585 *result = r;
3586 }
3587}
3588
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003589void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003590{
Peter Maydell50013112015-04-26 16:49:24 +01003591 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003592}
3593
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003594void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003595{
Peter Maydell50013112015-04-26 16:49:24 +01003596 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003597}
3598
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003599void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003600{
Peter Maydell50013112015-04-26 16:49:24 +01003601 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003602}
3603
aliguori5e2972f2009-03-28 17:51:36 +00003604/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003605int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003606 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003607{
3608 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003609 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003610 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003611
3612 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003613 int asidx;
3614 MemTxAttrs attrs;
3615
bellard13eb76e2004-01-24 15:23:36 +00003616 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003617 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3618 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003619 /* if no physical page mapped, return an error */
3620 if (phys_addr == -1)
3621 return -1;
3622 l = (page + TARGET_PAGE_SIZE) - addr;
3623 if (l > len)
3624 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003625 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003626 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003627 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3628 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003629 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003630 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3631 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003632 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003633 }
bellard13eb76e2004-01-24 15:23:36 +00003634 len -= l;
3635 buf += l;
3636 addr += l;
3637 }
3638 return 0;
3639}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003640
3641/*
3642 * Allows code that needs to deal with migration bitmaps etc to still be built
3643 * target independent.
3644 */
3645size_t qemu_target_page_bits(void)
3646{
3647 return TARGET_PAGE_BITS;
3648}
3649
Paul Brooka68fe892010-03-01 00:08:59 +00003650#endif
bellard13eb76e2004-01-24 15:23:36 +00003651
Blue Swirl8e4a4242013-01-06 18:30:17 +00003652/*
3653 * A helper function for the _utterly broken_ virtio device model to find out if
3654 * it's running on a big endian machine. Don't do this at home kids!
3655 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003656bool target_words_bigendian(void);
3657bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003658{
3659#if defined(TARGET_WORDS_BIGENDIAN)
3660 return true;
3661#else
3662 return false;
3663#endif
3664}
3665
Wen Congyang76f35532012-05-07 12:04:18 +08003666#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003667bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003668{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003669 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003670 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003671 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003672
Paolo Bonzini41063e12015-03-18 14:21:43 +01003673 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003674 mr = address_space_translate(&address_space_memory,
3675 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003676
Paolo Bonzini41063e12015-03-18 14:21:43 +01003677 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3678 rcu_read_unlock();
3679 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003680}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003681
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003682int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003683{
3684 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003685 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003686
Mike Day0dc3f442013-09-05 14:41:35 -04003687 rcu_read_lock();
3688 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003689 ret = func(block->idstr, block->host, block->offset,
3690 block->used_length, opaque);
3691 if (ret) {
3692 break;
3693 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003694 }
Mike Day0dc3f442013-09-05 14:41:35 -04003695 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003696 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003697}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003698#endif