blob: 7115403e05e2cdac5826274ba6c3eac64edb66fc [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010031#endif
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060032#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010033#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010034#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020035#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010036#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010037#include "qemu/timer.h"
38#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020039#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010041#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010042#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000043#if defined(CONFIG_USER_ONLY)
44#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010045#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010046#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010047#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000048#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010049#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040050#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020051#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000052#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030053#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000054
Paolo Bonzini022c62c2012-12-17 18:19:49 +010055#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020056#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020057
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020058#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030059#ifndef _WIN32
60#include "qemu/mmap-alloc.h"
61#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020062
blueswir1db7b5422007-05-26 17:36:03 +000063//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000064
pbrook99773bd2006-04-16 15:14:59 +000065#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040066/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
67 * are protected by the ramlist lock.
68 */
Mike Day0d53d9f2015-01-21 13:45:24 +010069RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030070
71static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030072static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030073
Avi Kivityf6790af2012-10-02 20:13:51 +020074AddressSpace address_space_io;
75AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020076
Paolo Bonzini0844e002013-05-24 14:37:28 +020077MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020078static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020079
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080080/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
81#define RAM_PREALLOC (1 << 0)
82
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080083/* RAM is mmap-ed with MAP_SHARED */
84#define RAM_SHARED (1 << 1)
85
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020086/* Only a portion of RAM (used_length) is actually used, and migrated.
87 * This used_length size can change across reboots.
88 */
89#define RAM_RESIZEABLE (1 << 2)
90
pbrooke2eef172008-06-08 01:09:01 +000091#endif
bellard9fa3e852004-01-04 18:06:42 +000092
Andreas Färberbdc44642013-06-24 23:50:24 +020093struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000094/* current CPU in the current thread. It is only valid inside
95 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +020096__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +000097/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000098 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000099 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100100int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000101
pbrooke2eef172008-06-08 01:09:01 +0000102#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200103
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200104typedef struct PhysPageEntry PhysPageEntry;
105
106struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200107 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200108 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200109 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200110 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200111};
112
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200113#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
114
Paolo Bonzini03f49952013-11-07 17:14:36 +0100115/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100116#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100117
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200118#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100119#define P_L2_SIZE (1 << P_L2_BITS)
120
121#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
122
123typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200124
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200125typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100126 struct rcu_head rcu;
127
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200128 unsigned sections_nb;
129 unsigned sections_nb_alloc;
130 unsigned nodes_nb;
131 unsigned nodes_nb_alloc;
132 Node *nodes;
133 MemoryRegionSection *sections;
134} PhysPageMap;
135
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200136struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100137 struct rcu_head rcu;
138
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200139 /* This is a multi-level map on the physical address space.
140 * The bottom level has pointers to MemoryRegionSections.
141 */
142 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200143 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200144 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200145};
146
Jan Kiszka90260c62013-05-26 21:46:51 +0200147#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
148typedef struct subpage_t {
149 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200150 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200151 hwaddr base;
152 uint16_t sub_section[TARGET_PAGE_SIZE];
153} subpage_t;
154
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200155#define PHYS_SECTION_UNASSIGNED 0
156#define PHYS_SECTION_NOTDIRTY 1
157#define PHYS_SECTION_ROM 2
158#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200159
pbrooke2eef172008-06-08 01:09:01 +0000160static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300161static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000162static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000163
Avi Kivity1ec9b902012-01-02 12:47:48 +0200164static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100165
166/**
167 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
168 * @cpu: the CPU whose AddressSpace this is
169 * @as: the AddressSpace itself
170 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
171 * @tcg_as_listener: listener for tracking changes to the AddressSpace
172 */
173struct CPUAddressSpace {
174 CPUState *cpu;
175 AddressSpace *as;
176 struct AddressSpaceDispatch *memory_dispatch;
177 MemoryListener tcg_as_listener;
178};
179
pbrook6658ffb2007-03-16 23:58:11 +0000180#endif
bellard54936002003-05-13 00:25:15 +0000181
Paul Brook6d9a1302010-02-28 23:55:53 +0000182#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200183
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200184static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200186 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
187 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
188 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
189 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200190 }
191}
192
Paolo Bonzinidb946042015-05-21 15:12:29 +0200193static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200194{
195 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200196 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200197 PhysPageEntry e;
198 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200199
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200200 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200201 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200202 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200203 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200204
205 e.skip = leaf ? 0 : 1;
206 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100207 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200208 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200209 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200210 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200211}
212
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200213static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
214 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200215 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200216{
217 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100218 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200219
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200220 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200221 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200222 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200223 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100224 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200225
Paolo Bonzini03f49952013-11-07 17:14:36 +0100226 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200227 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200228 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200229 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200230 *index += step;
231 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200232 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200233 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200234 }
235 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200236 }
237}
238
Avi Kivityac1970f2012-10-03 16:22:53 +0200239static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200240 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200241 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000242{
Avi Kivity29990972012-02-13 20:21:20 +0200243 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200244 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000245
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200246 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000247}
248
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200249/* Compact a non leaf page entry. Simply detect that the entry has a single child,
250 * and update our entry so we can skip it and go directly to the destination.
251 */
252static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
253{
254 unsigned valid_ptr = P_L2_SIZE;
255 int valid = 0;
256 PhysPageEntry *p;
257 int i;
258
259 if (lp->ptr == PHYS_MAP_NODE_NIL) {
260 return;
261 }
262
263 p = nodes[lp->ptr];
264 for (i = 0; i < P_L2_SIZE; i++) {
265 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
266 continue;
267 }
268
269 valid_ptr = i;
270 valid++;
271 if (p[i].skip) {
272 phys_page_compact(&p[i], nodes, compacted);
273 }
274 }
275
276 /* We can only compress if there's only one child. */
277 if (valid != 1) {
278 return;
279 }
280
281 assert(valid_ptr < P_L2_SIZE);
282
283 /* Don't compress if it won't fit in the # of bits we have. */
284 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
285 return;
286 }
287
288 lp->ptr = p[valid_ptr].ptr;
289 if (!p[valid_ptr].skip) {
290 /* If our only child is a leaf, make this a leaf. */
291 /* By design, we should have made this node a leaf to begin with so we
292 * should never reach here.
293 * But since it's so simple to handle this, let's do it just in case we
294 * change this rule.
295 */
296 lp->skip = 0;
297 } else {
298 lp->skip += p[valid_ptr].skip;
299 }
300}
301
302static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
303{
304 DECLARE_BITMAP(compacted, nodes_nb);
305
306 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200307 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200308 }
309}
310
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200311static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200312 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000313{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200314 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200315 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200316 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200317
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200318 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200319 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200320 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200321 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200322 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100323 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200324 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200325
326 if (sections[lp.ptr].size.hi ||
327 range_covers_byte(sections[lp.ptr].offset_within_address_space,
328 sections[lp.ptr].size.lo, addr)) {
329 return &sections[lp.ptr];
330 } else {
331 return &sections[PHYS_SECTION_UNASSIGNED];
332 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200333}
334
Blue Swirle5548612012-04-21 13:08:33 +0000335bool memory_region_is_unassigned(MemoryRegion *mr)
336{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200337 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000338 && mr != &io_mem_watch;
339}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200340
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100341/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200342static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200343 hwaddr addr,
344 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200345{
Jan Kiszka90260c62013-05-26 21:46:51 +0200346 MemoryRegionSection *section;
347 subpage_t *subpage;
348
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200349 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200350 if (resolve_subpage && section->mr->subpage) {
351 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200352 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200353 }
354 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200355}
356
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100357/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200358static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200359address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200360 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200361{
362 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200363 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100364 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200365
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200366 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200367 /* Compute offset within MemoryRegionSection */
368 addr -= section->offset_within_address_space;
369
370 /* Compute offset within MemoryRegion */
371 *xlat = addr + section->offset_within_region;
372
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200373 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200374
375 /* MMIO registers can be expected to perform full-width accesses based only
376 * on their address, without considering adjacent registers that could
377 * decode to completely different MemoryRegions. When such registers
378 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
379 * regions overlap wildly. For this reason we cannot clamp the accesses
380 * here.
381 *
382 * If the length is small (as is the case for address_space_ldl/stl),
383 * everything works fine. If the incoming length is large, however,
384 * the caller really has to do the clamping through memory_access_size.
385 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200386 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200387 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200388 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
389 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200390 return section;
391}
Jan Kiszka90260c62013-05-26 21:46:51 +0200392
Paolo Bonzini41063e12015-03-18 14:21:43 +0100393/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200394MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
395 hwaddr *xlat, hwaddr *plen,
396 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200397{
Avi Kivity30951152012-10-30 13:47:46 +0200398 IOMMUTLBEntry iotlb;
399 MemoryRegionSection *section;
400 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200401
402 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100403 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
404 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200405 mr = section->mr;
406
407 if (!mr->iommu_ops) {
408 break;
409 }
410
Le Tan8d7b8cb2014-08-16 13:55:37 +0800411 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200412 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
413 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700414 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200415 if (!(iotlb.perm & (1 << is_write))) {
416 mr = &io_mem_unassigned;
417 break;
418 }
419
420 as = iotlb.target_as;
421 }
422
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000423 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100424 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700425 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100426 }
427
Avi Kivity30951152012-10-30 13:47:46 +0200428 *xlat = addr;
429 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200430}
431
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100432/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200433MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000434address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200435 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200436{
Avi Kivity30951152012-10-30 13:47:46 +0200437 MemoryRegionSection *section;
Peter Maydelld7898cd2016-01-21 14:15:05 +0000438 AddressSpaceDispatch *d = cpu->cpu_ases[asidx].memory_dispatch;
439
440 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200441
442 assert(!section->mr->iommu_ops);
443 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200444}
bellard9fa3e852004-01-04 18:06:42 +0000445#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000446
Andreas Färberb170fce2013-01-20 20:23:22 +0100447#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000448
Juan Quintelae59fb372009-09-29 22:48:21 +0200449static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200450{
Andreas Färber259186a2013-01-17 18:51:17 +0100451 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200452
aurel323098dba2009-03-07 21:28:24 +0000453 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
454 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100455 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100456 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000457
458 return 0;
459}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200460
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400461static int cpu_common_pre_load(void *opaque)
462{
463 CPUState *cpu = opaque;
464
Paolo Bonziniadee6422014-12-19 12:53:14 +0100465 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400466
467 return 0;
468}
469
470static bool cpu_common_exception_index_needed(void *opaque)
471{
472 CPUState *cpu = opaque;
473
Paolo Bonziniadee6422014-12-19 12:53:14 +0100474 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400475}
476
477static const VMStateDescription vmstate_cpu_common_exception_index = {
478 .name = "cpu_common/exception_index",
479 .version_id = 1,
480 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200481 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400482 .fields = (VMStateField[]) {
483 VMSTATE_INT32(exception_index, CPUState),
484 VMSTATE_END_OF_LIST()
485 }
486};
487
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300488static bool cpu_common_crash_occurred_needed(void *opaque)
489{
490 CPUState *cpu = opaque;
491
492 return cpu->crash_occurred;
493}
494
495static const VMStateDescription vmstate_cpu_common_crash_occurred = {
496 .name = "cpu_common/crash_occurred",
497 .version_id = 1,
498 .minimum_version_id = 1,
499 .needed = cpu_common_crash_occurred_needed,
500 .fields = (VMStateField[]) {
501 VMSTATE_BOOL(crash_occurred, CPUState),
502 VMSTATE_END_OF_LIST()
503 }
504};
505
Andreas Färber1a1562f2013-06-17 04:09:11 +0200506const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200507 .name = "cpu_common",
508 .version_id = 1,
509 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400510 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200511 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200512 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100513 VMSTATE_UINT32(halted, CPUState),
514 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200515 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400516 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200517 .subsections = (const VMStateDescription*[]) {
518 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300519 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200520 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200521 }
522};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200523
pbrook9656f322008-07-01 20:01:19 +0000524#endif
525
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100526CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400527{
Andreas Färberbdc44642013-06-24 23:50:24 +0200528 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400529
Andreas Färberbdc44642013-06-24 23:50:24 +0200530 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100531 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200532 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100533 }
Glauber Costa950f1472009-06-09 12:15:18 -0400534 }
535
Andreas Färberbdc44642013-06-24 23:50:24 +0200536 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400537}
538
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000539#if !defined(CONFIG_USER_ONLY)
Peter Maydell56943e82016-01-21 14:15:04 +0000540void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000541{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000542 CPUAddressSpace *newas;
543
544 /* Target code should have set num_ases before calling us */
545 assert(asidx < cpu->num_ases);
546
Peter Maydell56943e82016-01-21 14:15:04 +0000547 if (asidx == 0) {
548 /* address space 0 gets the convenience alias */
549 cpu->as = as;
550 }
551
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000552 /* KVM cannot currently support multiple address spaces. */
553 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000554
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000555 if (!cpu->cpu_ases) {
556 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000557 }
Peter Maydell32857f42015-10-01 15:29:50 +0100558
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000559 newas = &cpu->cpu_ases[asidx];
560 newas->cpu = cpu;
561 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000562 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000563 newas->tcg_as_listener.commit = tcg_commit;
564 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000565 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000566}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000567
568AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
569{
570 /* Return the AddressSpace corresponding to the specified index */
571 return cpu->cpu_ases[asidx].as;
572}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000573#endif
574
Bharata B Raob7bca732015-06-23 19:31:13 -0700575#ifndef CONFIG_USER_ONLY
576static DECLARE_BITMAP(cpu_index_map, MAX_CPUMASK_BITS);
577
578static int cpu_get_free_index(Error **errp)
579{
580 int cpu = find_first_zero_bit(cpu_index_map, MAX_CPUMASK_BITS);
581
582 if (cpu >= MAX_CPUMASK_BITS) {
583 error_setg(errp, "Trying to use more CPUs than max of %d",
584 MAX_CPUMASK_BITS);
585 return -1;
586 }
587
588 bitmap_set(cpu_index_map, cpu, 1);
589 return cpu;
590}
591
592void cpu_exec_exit(CPUState *cpu)
593{
594 if (cpu->cpu_index == -1) {
595 /* cpu_index was never allocated by this @cpu or was already freed. */
596 return;
597 }
598
599 bitmap_clear(cpu_index_map, cpu->cpu_index, 1);
600 cpu->cpu_index = -1;
601}
602#else
603
604static int cpu_get_free_index(Error **errp)
605{
606 CPUState *some_cpu;
607 int cpu_index = 0;
608
609 CPU_FOREACH(some_cpu) {
610 cpu_index++;
611 }
612 return cpu_index;
613}
614
615void cpu_exec_exit(CPUState *cpu)
616{
617}
618#endif
619
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700620void cpu_exec_init(CPUState *cpu, Error **errp)
bellardfd6ce8f2003-05-14 19:00:11 +0000621{
Andreas Färberb170fce2013-01-20 20:23:22 +0100622 CPUClass *cc = CPU_GET_CLASS(cpu);
bellard6a00d602005-11-21 23:25:50 +0000623 int cpu_index;
Bharata B Raob7bca732015-06-23 19:31:13 -0700624 Error *local_err = NULL;
bellard6a00d602005-11-21 23:25:50 +0000625
Peter Maydell56943e82016-01-21 14:15:04 +0000626 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000627 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000628
Eduardo Habkost291135b2015-04-27 17:00:33 -0300629#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300630 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000631
632 /* This is a softmmu CPU object, so create a property for it
633 * so users can wire up its memory. (This can't go in qom/cpu.c
634 * because that file is compiled only once for both user-mode
635 * and system builds.) The default if no link is set up is to use
636 * the system address space.
637 */
638 object_property_add_link(OBJECT(cpu), "memory", TYPE_MEMORY_REGION,
639 (Object **)&cpu->memory,
640 qdev_prop_allow_set_link_before_realize,
641 OBJ_PROP_LINK_UNREF_ON_RELEASE,
642 &error_abort);
643 cpu->memory = system_memory;
644 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300645#endif
646
pbrookc2764712009-03-07 15:24:59 +0000647#if defined(CONFIG_USER_ONLY)
648 cpu_list_lock();
649#endif
Bharata B Raob7bca732015-06-23 19:31:13 -0700650 cpu_index = cpu->cpu_index = cpu_get_free_index(&local_err);
651 if (local_err) {
652 error_propagate(errp, local_err);
653#if defined(CONFIG_USER_ONLY)
654 cpu_list_unlock();
655#endif
656 return;
bellard6a00d602005-11-21 23:25:50 +0000657 }
Andreas Färberbdc44642013-06-24 23:50:24 +0200658 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000659#if defined(CONFIG_USER_ONLY)
660 cpu_list_unlock();
661#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200662 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
663 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
664 }
pbrookb3c77242008-06-30 16:31:04 +0000665#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600666 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700667 cpu_save, cpu_load, cpu->env_ptr);
Andreas Färberb170fce2013-01-20 20:23:22 +0100668 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200669 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000670#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100671 if (cc->vmsd != NULL) {
672 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
673 }
bellardfd6ce8f2003-05-14 19:00:11 +0000674}
675
Paul Brook94df27f2010-02-28 23:47:45 +0000676#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200677static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000678{
679 tb_invalidate_phys_page_range(pc, pc + 1, 0);
680}
681#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200682static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400683{
Peter Maydell5232e4c2016-01-21 14:15:06 +0000684 MemTxAttrs attrs;
685 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
686 int asidx = cpu_asidx_from_attrs(cpu, attrs);
Max Filippove8262a12013-09-27 22:29:17 +0400687 if (phys != -1) {
Peter Maydell5232e4c2016-01-21 14:15:06 +0000688 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100689 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400690 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400691}
bellardc27004e2005-01-03 23:35:10 +0000692#endif
bellardd720b932004-04-25 17:57:43 +0000693
Paul Brookc527ee82010-03-01 03:31:14 +0000694#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200695void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000696
697{
698}
699
Peter Maydell3ee887e2014-09-12 14:06:48 +0100700int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
701 int flags)
702{
703 return -ENOSYS;
704}
705
706void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
707{
708}
709
Andreas Färber75a34032013-09-02 16:57:02 +0200710int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000711 int flags, CPUWatchpoint **watchpoint)
712{
713 return -ENOSYS;
714}
715#else
pbrook6658ffb2007-03-16 23:58:11 +0000716/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200717int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000718 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000719{
aliguoric0ce9982008-11-25 22:13:57 +0000720 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000721
Peter Maydell05068c02014-09-12 14:06:48 +0100722 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700723 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200724 error_report("tried to set invalid watchpoint at %"
725 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000726 return -EINVAL;
727 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500728 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000729
aliguoria1d1bb32008-11-18 20:07:32 +0000730 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100731 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000732 wp->flags = flags;
733
aliguori2dc9f412008-11-18 20:56:59 +0000734 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200735 if (flags & BP_GDB) {
736 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
737 } else {
738 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
739 }
aliguoria1d1bb32008-11-18 20:07:32 +0000740
Andreas Färber31b030d2013-09-04 01:29:02 +0200741 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000742
743 if (watchpoint)
744 *watchpoint = wp;
745 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000746}
747
aliguoria1d1bb32008-11-18 20:07:32 +0000748/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200749int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000750 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000751{
aliguoria1d1bb32008-11-18 20:07:32 +0000752 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000753
Andreas Färberff4700b2013-08-26 18:23:18 +0200754 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100755 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000756 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200757 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000758 return 0;
759 }
760 }
aliguoria1d1bb32008-11-18 20:07:32 +0000761 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000762}
763
aliguoria1d1bb32008-11-18 20:07:32 +0000764/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200765void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000766{
Andreas Färberff4700b2013-08-26 18:23:18 +0200767 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000768
Andreas Färber31b030d2013-09-04 01:29:02 +0200769 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000770
Anthony Liguori7267c092011-08-20 22:09:37 -0500771 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000772}
773
aliguoria1d1bb32008-11-18 20:07:32 +0000774/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200775void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000776{
aliguoric0ce9982008-11-25 22:13:57 +0000777 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000778
Andreas Färberff4700b2013-08-26 18:23:18 +0200779 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200780 if (wp->flags & mask) {
781 cpu_watchpoint_remove_by_ref(cpu, wp);
782 }
aliguoric0ce9982008-11-25 22:13:57 +0000783 }
aliguoria1d1bb32008-11-18 20:07:32 +0000784}
Peter Maydell05068c02014-09-12 14:06:48 +0100785
786/* Return true if this watchpoint address matches the specified
787 * access (ie the address range covered by the watchpoint overlaps
788 * partially or completely with the address range covered by the
789 * access).
790 */
791static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
792 vaddr addr,
793 vaddr len)
794{
795 /* We know the lengths are non-zero, but a little caution is
796 * required to avoid errors in the case where the range ends
797 * exactly at the top of the address space and so addr + len
798 * wraps round to zero.
799 */
800 vaddr wpend = wp->vaddr + wp->len - 1;
801 vaddr addrend = addr + len - 1;
802
803 return !(addr > wpend || wp->vaddr > addrend);
804}
805
Paul Brookc527ee82010-03-01 03:31:14 +0000806#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000807
808/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200809int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000810 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000811{
aliguoric0ce9982008-11-25 22:13:57 +0000812 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000813
Anthony Liguori7267c092011-08-20 22:09:37 -0500814 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000815
816 bp->pc = pc;
817 bp->flags = flags;
818
aliguori2dc9f412008-11-18 20:56:59 +0000819 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200820 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200821 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200822 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200823 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200824 }
aliguoria1d1bb32008-11-18 20:07:32 +0000825
Andreas Färberf0c3c502013-08-26 21:22:53 +0200826 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000827
Andreas Färber00b941e2013-06-29 18:55:54 +0200828 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000829 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200830 }
aliguoria1d1bb32008-11-18 20:07:32 +0000831 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000832}
833
834/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200835int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000836{
aliguoria1d1bb32008-11-18 20:07:32 +0000837 CPUBreakpoint *bp;
838
Andreas Färberf0c3c502013-08-26 21:22:53 +0200839 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000840 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200841 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000842 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000843 }
bellard4c3a88a2003-07-26 12:06:08 +0000844 }
aliguoria1d1bb32008-11-18 20:07:32 +0000845 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000846}
847
aliguoria1d1bb32008-11-18 20:07:32 +0000848/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200849void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000850{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200851 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
852
853 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000854
Anthony Liguori7267c092011-08-20 22:09:37 -0500855 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000856}
857
858/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200859void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000860{
aliguoric0ce9982008-11-25 22:13:57 +0000861 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000862
Andreas Färberf0c3c502013-08-26 21:22:53 +0200863 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200864 if (bp->flags & mask) {
865 cpu_breakpoint_remove_by_ref(cpu, bp);
866 }
aliguoric0ce9982008-11-25 22:13:57 +0000867 }
bellard4c3a88a2003-07-26 12:06:08 +0000868}
869
bellardc33a3462003-07-29 20:50:33 +0000870/* enable or disable single step mode. EXCP_DEBUG is returned by the
871 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200872void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000873{
Andreas Färbered2803d2013-06-21 20:20:45 +0200874 if (cpu->singlestep_enabled != enabled) {
875 cpu->singlestep_enabled = enabled;
876 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200877 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200878 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100879 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000880 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -0700881 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +0000882 }
bellardc33a3462003-07-29 20:50:33 +0000883 }
bellardc33a3462003-07-29 20:50:33 +0000884}
885
Andreas Färbera47dddd2013-09-03 17:38:47 +0200886void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000887{
888 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000889 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000890
891 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000892 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000893 fprintf(stderr, "qemu: fatal: ");
894 vfprintf(stderr, fmt, ap);
895 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200896 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +0100897 if (qemu_log_separate()) {
aliguori93fcfe32009-01-15 22:34:14 +0000898 qemu_log("qemu: fatal: ");
899 qemu_log_vprintf(fmt, ap2);
900 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200901 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000902 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000903 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000904 }
pbrook493ae1f2007-11-23 16:53:59 +0000905 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000906 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +0300907 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +0200908#if defined(CONFIG_USER_ONLY)
909 {
910 struct sigaction act;
911 sigfillset(&act.sa_mask);
912 act.sa_handler = SIG_DFL;
913 sigaction(SIGABRT, &act, NULL);
914 }
915#endif
bellard75012672003-06-21 13:11:07 +0000916 abort();
917}
918
bellard01243112004-01-04 15:48:17 +0000919#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400920/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200921static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
922{
923 RAMBlock *block;
924
Paolo Bonzini43771532013-09-09 17:58:40 +0200925 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200926 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +0200927 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200928 }
Mike Day0dc3f442013-09-05 14:41:35 -0400929 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200930 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200931 goto found;
932 }
933 }
934
935 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
936 abort();
937
938found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200939 /* It is safe to write mru_block outside the iothread lock. This
940 * is what happens:
941 *
942 * mru_block = xxx
943 * rcu_read_unlock()
944 * xxx removed from list
945 * rcu_read_lock()
946 * read mru_block
947 * mru_block = NULL;
948 * call_rcu(reclaim_ramblock, xxx);
949 * rcu_read_unlock()
950 *
951 * atomic_rcu_set is not needed here. The block was already published
952 * when it was placed into the list. Here we're just making an extra
953 * copy of the pointer.
954 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200955 ram_list.mru_block = block;
956 return block;
957}
958
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200959static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000960{
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700961 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200962 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200963 RAMBlock *block;
964 ram_addr_t end;
965
966 end = TARGET_PAGE_ALIGN(start + length);
967 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000968
Mike Day0dc3f442013-09-05 14:41:35 -0400969 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200970 block = qemu_get_ram_block(start);
971 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200972 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700973 CPU_FOREACH(cpu) {
974 tlb_reset_dirty(cpu, start1, length);
975 }
Mike Day0dc3f442013-09-05 14:41:35 -0400976 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200977}
978
979/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000980bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
981 ram_addr_t length,
982 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200983{
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000984 unsigned long end, page;
985 bool dirty;
Juan Quintelad24981d2012-05-22 00:42:40 +0200986
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000987 if (length == 0) {
988 return false;
989 }
990
991 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
992 page = start >> TARGET_PAGE_BITS;
993 dirty = bitmap_test_and_clear_atomic(ram_list.dirty_memory[client],
994 page, end - page);
995
996 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200997 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200998 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000999
1000 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001001}
1002
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001003/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001004hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001005 MemoryRegionSection *section,
1006 target_ulong vaddr,
1007 hwaddr paddr, hwaddr xlat,
1008 int prot,
1009 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001010{
Avi Kivitya8170e52012-10-23 12:30:10 +02001011 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001012 CPUWatchpoint *wp;
1013
Blue Swirlcc5bea62012-04-14 14:56:48 +00001014 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001015 /* Normal RAM. */
1016 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001017 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001018 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001019 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001020 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001021 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001022 }
1023 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001024 AddressSpaceDispatch *d;
1025
1026 d = atomic_rcu_read(&section->address_space->dispatch);
1027 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001028 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001029 }
1030
1031 /* Make accesses to pages with watchpoints go via the
1032 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001033 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001034 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001035 /* Avoid trapping reads of pages with a write breakpoint. */
1036 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001037 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001038 *address |= TLB_MMIO;
1039 break;
1040 }
1041 }
1042 }
1043
1044 return iotlb;
1045}
bellard9fa3e852004-01-04 18:06:42 +00001046#endif /* defined(CONFIG_USER_ONLY) */
1047
pbrooke2eef172008-06-08 01:09:01 +00001048#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001049
Anthony Liguoric227f092009-10-01 16:12:16 -05001050static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001051 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001052static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001053
Igor Mammedova2b257d2014-10-31 16:38:37 +00001054static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
1055 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001056
1057/*
1058 * Set a custom physical guest memory alloator.
1059 * Accelerators with unusual needs may need this. Hopefully, we can
1060 * get rid of it eventually.
1061 */
Igor Mammedova2b257d2014-10-31 16:38:37 +00001062void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +02001063{
1064 phys_mem_alloc = alloc;
1065}
1066
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001067static uint16_t phys_section_add(PhysPageMap *map,
1068 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001069{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001070 /* The physical section number is ORed with a page-aligned
1071 * pointer to produce the iotlb entries. Thus it should
1072 * never overflow into the page-aligned value.
1073 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001074 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001075
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001076 if (map->sections_nb == map->sections_nb_alloc) {
1077 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1078 map->sections = g_renew(MemoryRegionSection, map->sections,
1079 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001080 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001081 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001082 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001083 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001084}
1085
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001086static void phys_section_destroy(MemoryRegion *mr)
1087{
Don Slutz55b4e802015-11-30 17:11:04 -05001088 bool have_sub_page = mr->subpage;
1089
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001090 memory_region_unref(mr);
1091
Don Slutz55b4e802015-11-30 17:11:04 -05001092 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001093 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001094 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001095 g_free(subpage);
1096 }
1097}
1098
Paolo Bonzini60926662013-05-29 12:30:26 +02001099static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001100{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001101 while (map->sections_nb > 0) {
1102 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001103 phys_section_destroy(section->mr);
1104 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001105 g_free(map->sections);
1106 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001107}
1108
Avi Kivityac1970f2012-10-03 16:22:53 +02001109static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001110{
1111 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001112 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001113 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +02001114 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001115 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001116 MemoryRegionSection subsection = {
1117 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001118 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001119 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001120 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001121
Avi Kivityf3705d52012-03-08 16:16:34 +02001122 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001123
Avi Kivityf3705d52012-03-08 16:16:34 +02001124 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001125 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001126 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001127 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001128 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001129 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001130 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001131 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001132 }
1133 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001134 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001135 subpage_register(subpage, start, end,
1136 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001137}
1138
1139
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001140static void register_multipage(AddressSpaceDispatch *d,
1141 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001142{
Avi Kivitya8170e52012-10-23 12:30:10 +02001143 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001144 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001145 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1146 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001147
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001148 assert(num_pages);
1149 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001150}
1151
Avi Kivityac1970f2012-10-03 16:22:53 +02001152static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001153{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001154 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001155 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001156 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001157 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001158
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001159 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1160 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1161 - now.offset_within_address_space;
1162
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001163 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001164 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001165 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001166 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001167 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001168 while (int128_ne(remain.size, now.size)) {
1169 remain.size = int128_sub(remain.size, now.size);
1170 remain.offset_within_address_space += int128_get64(now.size);
1171 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001172 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001173 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001174 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001175 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001176 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001177 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001178 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001179 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001180 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001181 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001182 }
1183}
1184
Sheng Yang62a27442010-01-26 19:21:16 +08001185void qemu_flush_coalesced_mmio_buffer(void)
1186{
1187 if (kvm_enabled())
1188 kvm_flush_coalesced_mmio_buffer();
1189}
1190
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001191void qemu_mutex_lock_ramlist(void)
1192{
1193 qemu_mutex_lock(&ram_list.mutex);
1194}
1195
1196void qemu_mutex_unlock_ramlist(void)
1197{
1198 qemu_mutex_unlock(&ram_list.mutex);
1199}
1200
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001201#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001202
1203#include <sys/vfs.h>
1204
1205#define HUGETLBFS_MAGIC 0x958458f6
1206
Hu Taofc7a5802014-09-09 13:28:01 +08001207static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001208{
1209 struct statfs fs;
1210 int ret;
1211
1212 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001213 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001214 } while (ret != 0 && errno == EINTR);
1215
1216 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001217 error_setg_errno(errp, errno, "failed to get page size of file %s",
1218 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001219 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001220 }
1221
Marcelo Tosattic9027602010-03-01 20:25:08 -03001222 return fs.f_bsize;
1223}
1224
Alex Williamson04b16652010-07-02 11:13:17 -06001225static void *file_ram_alloc(RAMBlock *block,
1226 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001227 const char *path,
1228 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001229{
Pavel Fedin8d31d6b2015-10-28 12:54:07 +03001230 struct stat st;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001231 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001232 char *sanitized_name;
1233 char *c;
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001234 void *area;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001235 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001236 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001237 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001238
Hu Taofc7a5802014-09-09 13:28:01 +08001239 hpagesize = gethugepagesize(path, &local_err);
1240 if (local_err) {
1241 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001242 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001243 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001244 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001245
1246 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001247 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1248 "or larger than huge page size 0x%" PRIx64,
1249 memory, hpagesize);
1250 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001251 }
1252
1253 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001254 error_setg(errp,
1255 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001256 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001257 }
1258
Pavel Fedin8d31d6b2015-10-28 12:54:07 +03001259 if (!stat(path, &st) && S_ISDIR(st.st_mode)) {
1260 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1261 sanitized_name = g_strdup(memory_region_name(block->mr));
1262 for (c = sanitized_name; *c != '\0'; c++) {
1263 if (*c == '/') {
1264 *c = '_';
1265 }
1266 }
1267
1268 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1269 sanitized_name);
1270 g_free(sanitized_name);
1271
1272 fd = mkstemp(filename);
1273 if (fd >= 0) {
1274 unlink(filename);
1275 }
1276 g_free(filename);
1277 } else {
1278 fd = open(path, O_RDWR | O_CREAT, 0644);
Peter Feiner8ca761f2013-03-04 13:54:25 -05001279 }
1280
Marcelo Tosattic9027602010-03-01 20:25:08 -03001281 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001282 error_setg_errno(errp, errno,
1283 "unable to create backing store for hugepages");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001284 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001285 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001286
Chen Hanxiao9284f312015-07-24 11:12:03 +08001287 memory = ROUND_UP(memory, hpagesize);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001288
1289 /*
1290 * ftruncate is not supported by hugetlbfs in older
1291 * hosts, so don't bother bailing out on errors.
1292 * If anything goes wrong with it under other filesystems,
1293 * mmap will fail.
1294 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001295 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001296 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001297 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001298
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001299 area = qemu_ram_mmap(fd, memory, hpagesize, block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001300 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001301 error_setg_errno(errp, errno,
1302 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001303 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001304 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001305 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001306
1307 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001308 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001309 }
1310
Alex Williamson04b16652010-07-02 11:13:17 -06001311 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001312 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001313
1314error:
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001315 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001316}
1317#endif
1318
Mike Day0dc3f442013-09-05 14:41:35 -04001319/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001320static ram_addr_t find_ram_offset(ram_addr_t size)
1321{
Alex Williamson04b16652010-07-02 11:13:17 -06001322 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001323 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001324
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001325 assert(size != 0); /* it would hand out same offset multiple times */
1326
Mike Day0dc3f442013-09-05 14:41:35 -04001327 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001328 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001329 }
Alex Williamson04b16652010-07-02 11:13:17 -06001330
Mike Day0dc3f442013-09-05 14:41:35 -04001331 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001332 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001333
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001334 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001335
Mike Day0dc3f442013-09-05 14:41:35 -04001336 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001337 if (next_block->offset >= end) {
1338 next = MIN(next, next_block->offset);
1339 }
1340 }
1341 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001342 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001343 mingap = next - end;
1344 }
1345 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001346
1347 if (offset == RAM_ADDR_MAX) {
1348 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1349 (uint64_t)size);
1350 abort();
1351 }
1352
Alex Williamson04b16652010-07-02 11:13:17 -06001353 return offset;
1354}
1355
Juan Quintela652d7ec2012-07-20 10:37:54 +02001356ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001357{
Alex Williamsond17b5282010-06-25 11:08:38 -06001358 RAMBlock *block;
1359 ram_addr_t last = 0;
1360
Mike Day0dc3f442013-09-05 14:41:35 -04001361 rcu_read_lock();
1362 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001363 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001364 }
Mike Day0dc3f442013-09-05 14:41:35 -04001365 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001366 return last;
1367}
1368
Jason Baronddb97f12012-08-02 15:44:16 -04001369static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1370{
1371 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001372
1373 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001374 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001375 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1376 if (ret) {
1377 perror("qemu_madvise");
1378 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1379 "but dump_guest_core=off specified\n");
1380 }
1381 }
1382}
1383
Mike Day0dc3f442013-09-05 14:41:35 -04001384/* Called within an RCU critical section, or while the ramlist lock
1385 * is held.
1386 */
Hu Tao20cfe882014-04-02 15:13:26 +08001387static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001388{
Hu Tao20cfe882014-04-02 15:13:26 +08001389 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001390
Mike Day0dc3f442013-09-05 14:41:35 -04001391 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001392 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001393 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001394 }
1395 }
Hu Tao20cfe882014-04-02 15:13:26 +08001396
1397 return NULL;
1398}
1399
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001400const char *qemu_ram_get_idstr(RAMBlock *rb)
1401{
1402 return rb->idstr;
1403}
1404
Mike Dayae3a7042013-09-05 14:41:35 -04001405/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001406void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1407{
Mike Dayae3a7042013-09-05 14:41:35 -04001408 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001409
Mike Day0dc3f442013-09-05 14:41:35 -04001410 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001411 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001412 assert(new_block);
1413 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001414
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001415 if (dev) {
1416 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001417 if (id) {
1418 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001419 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001420 }
1421 }
1422 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1423
Mike Day0dc3f442013-09-05 14:41:35 -04001424 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001425 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001426 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1427 new_block->idstr);
1428 abort();
1429 }
1430 }
Mike Day0dc3f442013-09-05 14:41:35 -04001431 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001432}
1433
Mike Dayae3a7042013-09-05 14:41:35 -04001434/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001435void qemu_ram_unset_idstr(ram_addr_t addr)
1436{
Mike Dayae3a7042013-09-05 14:41:35 -04001437 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001438
Mike Dayae3a7042013-09-05 14:41:35 -04001439 /* FIXME: arch_init.c assumes that this is not called throughout
1440 * migration. Ignore the problem since hot-unplug during migration
1441 * does not work anyway.
1442 */
1443
Mike Day0dc3f442013-09-05 14:41:35 -04001444 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001445 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001446 if (block) {
1447 memset(block->idstr, 0, sizeof(block->idstr));
1448 }
Mike Day0dc3f442013-09-05 14:41:35 -04001449 rcu_read_unlock();
Hu Tao20cfe882014-04-02 15:13:26 +08001450}
1451
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001452static int memory_try_enable_merging(void *addr, size_t len)
1453{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001454 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001455 /* disabled by the user */
1456 return 0;
1457 }
1458
1459 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1460}
1461
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001462/* Only legal before guest might have detected the memory size: e.g. on
1463 * incoming migration, or right after reset.
1464 *
1465 * As memory core doesn't know how is memory accessed, it is up to
1466 * resize callback to update device state and/or add assertions to detect
1467 * misuse, if necessary.
1468 */
1469int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1470{
1471 RAMBlock *block = find_ram_block(base);
1472
1473 assert(block);
1474
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001475 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001476
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001477 if (block->used_length == newsize) {
1478 return 0;
1479 }
1480
1481 if (!(block->flags & RAM_RESIZEABLE)) {
1482 error_setg_errno(errp, EINVAL,
1483 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1484 " in != 0x" RAM_ADDR_FMT, block->idstr,
1485 newsize, block->used_length);
1486 return -EINVAL;
1487 }
1488
1489 if (block->max_length < newsize) {
1490 error_setg_errno(errp, EINVAL,
1491 "Length too large: %s: 0x" RAM_ADDR_FMT
1492 " > 0x" RAM_ADDR_FMT, block->idstr,
1493 newsize, block->max_length);
1494 return -EINVAL;
1495 }
1496
1497 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1498 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001499 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1500 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001501 memory_region_set_size(block->mr, newsize);
1502 if (block->resized) {
1503 block->resized(block->idstr, newsize, block->host);
1504 }
1505 return 0;
1506}
1507
Hu Taoef701d72014-09-09 13:27:54 +08001508static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001509{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001510 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001511 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001512 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001513 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001514
1515 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001516
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001517 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001518 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001519
1520 if (!new_block->host) {
1521 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001522 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001523 new_block->mr, &err);
1524 if (err) {
1525 error_propagate(errp, err);
1526 qemu_mutex_unlock_ramlist();
1527 return -1;
1528 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001529 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001530 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001531 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001532 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001533 error_setg_errno(errp, errno,
1534 "cannot set up guest memory '%s'",
1535 memory_region_name(new_block->mr));
1536 qemu_mutex_unlock_ramlist();
1537 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001538 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001539 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001540 }
1541 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001542
Li Zhijiandd631692015-07-02 20:18:06 +08001543 new_ram_size = MAX(old_ram_size,
1544 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
1545 if (new_ram_size > old_ram_size) {
1546 migration_bitmap_extend(old_ram_size, new_ram_size);
1547 }
Mike Day0d53d9f2015-01-21 13:45:24 +01001548 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1549 * QLIST (which has an RCU-friendly variant) does not have insertion at
1550 * tail, so save the last element in last_block.
1551 */
Mike Day0dc3f442013-09-05 14:41:35 -04001552 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001553 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001554 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001555 break;
1556 }
1557 }
1558 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001559 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001560 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001561 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001562 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001563 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001564 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001565 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001566
Mike Day0dc3f442013-09-05 14:41:35 -04001567 /* Write list before version */
1568 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001569 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001570 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001571
Juan Quintela2152f5c2013-10-08 13:52:02 +02001572 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1573
1574 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001575 int i;
Mike Dayae3a7042013-09-05 14:41:35 -04001576
1577 /* ram_list.dirty_memory[] is protected by the iothread lock. */
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001578 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1579 ram_list.dirty_memory[i] =
1580 bitmap_zero_extend(ram_list.dirty_memory[i],
1581 old_ram_size, new_ram_size);
1582 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001583 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001584 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001585 new_block->used_length,
1586 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001587
Paolo Bonzinia904c912015-01-21 16:18:35 +01001588 if (new_block->host) {
1589 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1590 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1591 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1592 if (kvm_enabled()) {
1593 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1594 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001595 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001596
1597 return new_block->offset;
1598}
1599
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001600#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001601ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001602 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001603 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001604{
1605 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001606 ram_addr_t addr;
1607 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001608
1609 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001610 error_setg(errp, "-mem-path not supported with Xen");
1611 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001612 }
1613
1614 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1615 /*
1616 * file_ram_alloc() needs to allocate just like
1617 * phys_mem_alloc, but we haven't bothered to provide
1618 * a hook there.
1619 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001620 error_setg(errp,
1621 "-mem-path not supported with this accelerator");
1622 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001623 }
1624
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001625 size = HOST_PAGE_ALIGN(size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001626 new_block = g_malloc0(sizeof(*new_block));
1627 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001628 new_block->used_length = size;
1629 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001630 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001631 new_block->host = file_ram_alloc(new_block, size,
1632 mem_path, errp);
1633 if (!new_block->host) {
1634 g_free(new_block);
1635 return -1;
1636 }
1637
Hu Taoef701d72014-09-09 13:27:54 +08001638 addr = ram_block_add(new_block, &local_err);
1639 if (local_err) {
1640 g_free(new_block);
1641 error_propagate(errp, local_err);
1642 return -1;
1643 }
1644 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001645}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001646#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001647
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001648static
1649ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1650 void (*resized)(const char*,
1651 uint64_t length,
1652 void *host),
1653 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001654 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001655{
1656 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001657 ram_addr_t addr;
1658 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001659
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001660 size = HOST_PAGE_ALIGN(size);
1661 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001662 new_block = g_malloc0(sizeof(*new_block));
1663 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001664 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001665 new_block->used_length = size;
1666 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001667 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001668 new_block->fd = -1;
1669 new_block->host = host;
1670 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001671 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001672 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001673 if (resizeable) {
1674 new_block->flags |= RAM_RESIZEABLE;
1675 }
Hu Taoef701d72014-09-09 13:27:54 +08001676 addr = ram_block_add(new_block, &local_err);
1677 if (local_err) {
1678 g_free(new_block);
1679 error_propagate(errp, local_err);
1680 return -1;
1681 }
1682 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001683}
1684
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001685ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1686 MemoryRegion *mr, Error **errp)
1687{
1688 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1689}
1690
Hu Taoef701d72014-09-09 13:27:54 +08001691ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001692{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001693 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1694}
1695
1696ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1697 void (*resized)(const char*,
1698 uint64_t length,
1699 void *host),
1700 MemoryRegion *mr, Error **errp)
1701{
1702 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001703}
bellarde9a1ab12007-02-08 23:08:38 +00001704
Paolo Bonzini43771532013-09-09 17:58:40 +02001705static void reclaim_ramblock(RAMBlock *block)
1706{
1707 if (block->flags & RAM_PREALLOC) {
1708 ;
1709 } else if (xen_enabled()) {
1710 xen_invalidate_map_cache_entry(block->host);
1711#ifndef _WIN32
1712 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02001713 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02001714 close(block->fd);
1715#endif
1716 } else {
1717 qemu_anon_ram_free(block->host, block->max_length);
1718 }
1719 g_free(block);
1720}
1721
Anthony Liguoric227f092009-10-01 16:12:16 -05001722void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001723{
Alex Williamson04b16652010-07-02 11:13:17 -06001724 RAMBlock *block;
1725
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001726 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001727 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001728 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001729 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001730 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001731 /* Write list before version */
1732 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001733 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001734 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001735 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001736 }
1737 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001738 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001739}
1740
Huang Yingcd19cfa2011-03-02 08:56:19 +01001741#ifndef _WIN32
1742void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1743{
1744 RAMBlock *block;
1745 ram_addr_t offset;
1746 int flags;
1747 void *area, *vaddr;
1748
Mike Day0dc3f442013-09-05 14:41:35 -04001749 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001750 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001751 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001752 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001753 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001754 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001755 } else if (xen_enabled()) {
1756 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001757 } else {
1758 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001759 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001760 flags |= (block->flags & RAM_SHARED ?
1761 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001762 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1763 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001764 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001765 /*
1766 * Remap needs to match alloc. Accelerators that
1767 * set phys_mem_alloc never remap. If they did,
1768 * we'd need a remap hook here.
1769 */
1770 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1771
Huang Yingcd19cfa2011-03-02 08:56:19 +01001772 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1773 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1774 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001775 }
1776 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001777 fprintf(stderr, "Could not remap addr: "
1778 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001779 length, addr);
1780 exit(1);
1781 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001782 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001783 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001784 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001785 }
1786 }
1787}
1788#endif /* !_WIN32 */
1789
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001790int qemu_get_ram_fd(ram_addr_t addr)
1791{
Mike Dayae3a7042013-09-05 14:41:35 -04001792 RAMBlock *block;
1793 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001794
Mike Day0dc3f442013-09-05 14:41:35 -04001795 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001796 block = qemu_get_ram_block(addr);
1797 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001798 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001799 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001800}
1801
Tetsuya Mukawa56a571d2015-12-21 12:47:34 +09001802void qemu_set_ram_fd(ram_addr_t addr, int fd)
1803{
1804 RAMBlock *block;
1805
1806 rcu_read_lock();
1807 block = qemu_get_ram_block(addr);
1808 block->fd = fd;
1809 rcu_read_unlock();
1810}
1811
Damjan Marion3fd74b82014-06-26 23:01:32 +02001812void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1813{
Mike Dayae3a7042013-09-05 14:41:35 -04001814 RAMBlock *block;
1815 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001816
Mike Day0dc3f442013-09-05 14:41:35 -04001817 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001818 block = qemu_get_ram_block(addr);
1819 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001820 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001821 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001822}
1823
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001824/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001825 * This should not be used for general purpose DMA. Use address_space_map
1826 * or address_space_rw instead. For local memory (e.g. video ram) that the
1827 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001828 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001829 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001830 */
1831void *qemu_get_ram_ptr(ram_addr_t addr)
1832{
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001833 RAMBlock *block = qemu_get_ram_block(addr);
Mike Dayae3a7042013-09-05 14:41:35 -04001834
1835 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001836 /* We need to check if the requested address is in the RAM
1837 * because we don't want to map the entire memory in QEMU.
1838 * In that case just map until the end of the page.
1839 */
1840 if (block->offset == 0) {
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001841 return xen_map_cache(addr, 0, 0);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001842 }
Mike Dayae3a7042013-09-05 14:41:35 -04001843
1844 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001845 }
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001846 return ramblock_ptr(block, addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001847}
1848
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001849/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001850 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001851 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001852 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04001853 */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001854static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001855{
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001856 RAMBlock *block;
1857 ram_addr_t offset_inside_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001858 if (*size == 0) {
1859 return NULL;
1860 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001861
1862 block = qemu_get_ram_block(addr);
1863 offset_inside_block = addr - block->offset;
1864 *size = MIN(*size, block->max_length - offset_inside_block);
1865
1866 if (xen_enabled() && block->host == NULL) {
1867 /* We need to check if the requested address is in the RAM
1868 * because we don't want to map the entire memory in QEMU.
1869 * In that case just map the requested area.
1870 */
1871 if (block->offset == 0) {
1872 return xen_map_cache(addr, *size, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001873 }
1874
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001875 block->host = xen_map_cache(block->offset, block->max_length, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001876 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001877
1878 return ramblock_ptr(block, offset_inside_block);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001879}
1880
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001881/*
1882 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
1883 * in that RAMBlock.
1884 *
1885 * ptr: Host pointer to look up
1886 * round_offset: If true round the result offset down to a page boundary
1887 * *ram_addr: set to result ram_addr
1888 * *offset: set to result offset within the RAMBlock
1889 *
1890 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04001891 *
1892 * By the time this function returns, the returned pointer is not protected
1893 * by RCU anymore. If the caller is not within an RCU critical section and
1894 * does not hold the iothread lock, it must have other means of protecting the
1895 * pointer, such as a reference to the region that includes the incoming
1896 * ram_addr_t.
1897 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001898RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
1899 ram_addr_t *ram_addr,
1900 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00001901{
pbrook94a6b542009-04-11 17:15:54 +00001902 RAMBlock *block;
1903 uint8_t *host = ptr;
1904
Jan Kiszka868bb332011-06-21 22:59:09 +02001905 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001906 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001907 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001908 block = qemu_get_ram_block(*ram_addr);
1909 if (block) {
1910 *offset = (host - block->host);
1911 }
Mike Day0dc3f442013-09-05 14:41:35 -04001912 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001913 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001914 }
1915
Mike Day0dc3f442013-09-05 14:41:35 -04001916 rcu_read_lock();
1917 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001918 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001919 goto found;
1920 }
1921
Mike Day0dc3f442013-09-05 14:41:35 -04001922 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001923 /* This case append when the block is not mapped. */
1924 if (block->host == NULL) {
1925 continue;
1926 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001927 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001928 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001929 }
pbrook94a6b542009-04-11 17:15:54 +00001930 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001931
Mike Day0dc3f442013-09-05 14:41:35 -04001932 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001933 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001934
1935found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001936 *offset = (host - block->host);
1937 if (round_offset) {
1938 *offset &= TARGET_PAGE_MASK;
1939 }
1940 *ram_addr = block->offset + *offset;
Mike Day0dc3f442013-09-05 14:41:35 -04001941 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001942 return block;
1943}
1944
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00001945/*
1946 * Finds the named RAMBlock
1947 *
1948 * name: The name of RAMBlock to find
1949 *
1950 * Returns: RAMBlock (or NULL if not found)
1951 */
1952RAMBlock *qemu_ram_block_by_name(const char *name)
1953{
1954 RAMBlock *block;
1955
1956 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
1957 if (!strcmp(name, block->idstr)) {
1958 return block;
1959 }
1960 }
1961
1962 return NULL;
1963}
1964
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001965/* Some of the softmmu routines need to translate from a host pointer
1966 (typically a TLB entry) back to a ram offset. */
1967MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
1968{
1969 RAMBlock *block;
1970 ram_addr_t offset; /* Not used */
1971
1972 block = qemu_ram_block_from_host(ptr, false, ram_addr, &offset);
1973
1974 if (!block) {
1975 return NULL;
1976 }
1977
1978 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001979}
Alex Williamsonf471a172010-06-11 11:11:42 -06001980
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001981/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001982static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001983 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001984{
Juan Quintela52159192013-10-08 12:44:04 +02001985 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001986 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001987 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001988 switch (size) {
1989 case 1:
1990 stb_p(qemu_get_ram_ptr(ram_addr), val);
1991 break;
1992 case 2:
1993 stw_p(qemu_get_ram_ptr(ram_addr), val);
1994 break;
1995 case 4:
1996 stl_p(qemu_get_ram_ptr(ram_addr), val);
1997 break;
1998 default:
1999 abort();
2000 }
Paolo Bonzini58d27072015-03-23 11:56:01 +01002001 /* Set both VGA and migration bits for simplicity and to remove
2002 * the notdirty callback faster.
2003 */
2004 cpu_physical_memory_set_dirty_range(ram_addr, size,
2005 DIRTY_CLIENTS_NOCODE);
bellardf23db162005-08-21 19:12:28 +00002006 /* we remove the notdirty callback only if the code has been
2007 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002008 if (!cpu_physical_memory_is_clean(ram_addr)) {
Peter Crosthwaitebcae01e2015-09-10 22:39:42 -07002009 tlb_set_dirty(current_cpu, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02002010 }
bellard1ccde1c2004-02-06 19:46:14 +00002011}
2012
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002013static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
2014 unsigned size, bool is_write)
2015{
2016 return is_write;
2017}
2018
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002019static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002020 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002021 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002022 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00002023};
2024
pbrook0f459d12008-06-09 00:20:13 +00002025/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002026static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002027{
Andreas Färber93afead2013-08-26 03:41:01 +02002028 CPUState *cpu = current_cpu;
2029 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00002030 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00002031 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002032 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002033 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002034
Andreas Färberff4700b2013-08-26 18:23:18 +02002035 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002036 /* We re-entered the check after replacing the TB. Now raise
2037 * the debug interrupt so that is will trigger after the
2038 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002039 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002040 return;
2041 }
Andreas Färber93afead2013-08-26 03:41:01 +02002042 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02002043 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002044 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2045 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002046 if (flags == BP_MEM_READ) {
2047 wp->flags |= BP_WATCHPOINT_HIT_READ;
2048 } else {
2049 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2050 }
2051 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002052 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002053 if (!cpu->watchpoint_hit) {
2054 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02002055 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002056 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002057 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002058 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002059 } else {
2060 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02002061 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02002062 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00002063 }
aliguori06d55cc2008-11-18 20:24:06 +00002064 }
aliguori6e140f22008-11-18 20:37:55 +00002065 } else {
2066 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002067 }
2068 }
2069}
2070
pbrook6658ffb2007-03-16 23:58:11 +00002071/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2072 so these check for a hit then pass through to the normal out-of-line
2073 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002074static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2075 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002076{
Peter Maydell66b9b432015-04-26 16:49:24 +01002077 MemTxResult res;
2078 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002079 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2080 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002081
Peter Maydell66b9b432015-04-26 16:49:24 +01002082 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002083 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002084 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002085 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002086 break;
2087 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002088 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002089 break;
2090 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002091 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002092 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002093 default: abort();
2094 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002095 *pdata = data;
2096 return res;
2097}
2098
2099static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2100 uint64_t val, unsigned size,
2101 MemTxAttrs attrs)
2102{
2103 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002104 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2105 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002106
2107 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2108 switch (size) {
2109 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002110 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002111 break;
2112 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002113 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002114 break;
2115 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002116 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002117 break;
2118 default: abort();
2119 }
2120 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002121}
2122
Avi Kivity1ec9b902012-01-02 12:47:48 +02002123static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002124 .read_with_attrs = watch_mem_read,
2125 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002126 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00002127};
pbrook6658ffb2007-03-16 23:58:11 +00002128
Peter Maydellf25a49e2015-04-26 16:49:24 +01002129static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2130 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002131{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002132 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002133 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002134 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002135
blueswir1db7b5422007-05-26 17:36:03 +00002136#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002137 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002138 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002139#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01002140 res = address_space_read(subpage->as, addr + subpage->base,
2141 attrs, buf, len);
2142 if (res) {
2143 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002144 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002145 switch (len) {
2146 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002147 *data = ldub_p(buf);
2148 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002149 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002150 *data = lduw_p(buf);
2151 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002152 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002153 *data = ldl_p(buf);
2154 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002155 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002156 *data = ldq_p(buf);
2157 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002158 default:
2159 abort();
2160 }
blueswir1db7b5422007-05-26 17:36:03 +00002161}
2162
Peter Maydellf25a49e2015-04-26 16:49:24 +01002163static MemTxResult subpage_write(void *opaque, hwaddr addr,
2164 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002165{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002166 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002167 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002168
blueswir1db7b5422007-05-26 17:36:03 +00002169#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002170 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002171 " value %"PRIx64"\n",
2172 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002173#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002174 switch (len) {
2175 case 1:
2176 stb_p(buf, value);
2177 break;
2178 case 2:
2179 stw_p(buf, value);
2180 break;
2181 case 4:
2182 stl_p(buf, value);
2183 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002184 case 8:
2185 stq_p(buf, value);
2186 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002187 default:
2188 abort();
2189 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002190 return address_space_write(subpage->as, addr + subpage->base,
2191 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002192}
2193
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002194static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002195 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002196{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002197 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002198#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002199 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002200 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002201#endif
2202
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002203 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002204 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002205}
2206
Avi Kivity70c68e42012-01-02 12:32:48 +02002207static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002208 .read_with_attrs = subpage_read,
2209 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002210 .impl.min_access_size = 1,
2211 .impl.max_access_size = 8,
2212 .valid.min_access_size = 1,
2213 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002214 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002215 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002216};
2217
Anthony Liguoric227f092009-10-01 16:12:16 -05002218static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002219 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002220{
2221 int idx, eidx;
2222
2223 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2224 return -1;
2225 idx = SUBPAGE_IDX(start);
2226 eidx = SUBPAGE_IDX(end);
2227#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002228 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2229 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002230#endif
blueswir1db7b5422007-05-26 17:36:03 +00002231 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002232 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002233 }
2234
2235 return 0;
2236}
2237
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002238static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002239{
Anthony Liguoric227f092009-10-01 16:12:16 -05002240 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002241
Anthony Liguori7267c092011-08-20 22:09:37 -05002242 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002243
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002244 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002245 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002246 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002247 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002248 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002249#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002250 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2251 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002252#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002253 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002254
2255 return mmio;
2256}
2257
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002258static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2259 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002260{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002261 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002262 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002263 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002264 .mr = mr,
2265 .offset_within_address_space = 0,
2266 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002267 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002268 };
2269
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002270 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002271}
2272
Peter Maydella54c87b2016-01-21 14:15:05 +00002273MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002274{
Peter Maydella54c87b2016-01-21 14:15:05 +00002275 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2276 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002277 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002278 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002279
2280 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002281}
2282
Avi Kivitye9179ce2009-06-14 11:38:52 +03002283static void io_mem_init(void)
2284{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002285 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002286 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002287 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002288 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002289 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002290 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002291 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002292}
2293
Avi Kivityac1970f2012-10-03 16:22:53 +02002294static void mem_begin(MemoryListener *listener)
2295{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002296 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002297 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2298 uint16_t n;
2299
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002300 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002301 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002302 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002303 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002304 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002305 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002306 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002307 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002308
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002309 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002310 d->as = as;
2311 as->next_dispatch = d;
2312}
2313
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002314static void address_space_dispatch_free(AddressSpaceDispatch *d)
2315{
2316 phys_sections_free(&d->map);
2317 g_free(d);
2318}
2319
Paolo Bonzini00752702013-05-29 12:13:54 +02002320static void mem_commit(MemoryListener *listener)
2321{
2322 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002323 AddressSpaceDispatch *cur = as->dispatch;
2324 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002325
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002326 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002327
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002328 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002329 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002330 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002331 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002332}
2333
Avi Kivity1d711482012-10-02 18:54:45 +02002334static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002335{
Peter Maydell32857f42015-10-01 15:29:50 +01002336 CPUAddressSpace *cpuas;
2337 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002338
2339 /* since each CPU stores ram addresses in its TLB cache, we must
2340 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002341 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2342 cpu_reloading_memory_map();
2343 /* The CPU and TLB are protected by the iothread lock.
2344 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2345 * may have split the RCU critical section.
2346 */
2347 d = atomic_rcu_read(&cpuas->as->dispatch);
2348 cpuas->memory_dispatch = d;
2349 tlb_flush(cpuas->cpu, 1);
Avi Kivity50c1e142012-02-08 21:36:02 +02002350}
2351
Avi Kivityac1970f2012-10-03 16:22:53 +02002352void address_space_init_dispatch(AddressSpace *as)
2353{
Paolo Bonzini00752702013-05-29 12:13:54 +02002354 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002355 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002356 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002357 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002358 .region_add = mem_add,
2359 .region_nop = mem_add,
2360 .priority = 0,
2361 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002362 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002363}
2364
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002365void address_space_unregister(AddressSpace *as)
2366{
2367 memory_listener_unregister(&as->dispatch_listener);
2368}
2369
Avi Kivity83f3c252012-10-07 12:59:55 +02002370void address_space_destroy_dispatch(AddressSpace *as)
2371{
2372 AddressSpaceDispatch *d = as->dispatch;
2373
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002374 atomic_rcu_set(&as->dispatch, NULL);
2375 if (d) {
2376 call_rcu(d, address_space_dispatch_free, rcu);
2377 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002378}
2379
Avi Kivity62152b82011-07-26 14:26:14 +03002380static void memory_map_init(void)
2381{
Anthony Liguori7267c092011-08-20 22:09:37 -05002382 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002383
Paolo Bonzini57271d62013-11-07 17:14:37 +01002384 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002385 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002386
Anthony Liguori7267c092011-08-20 22:09:37 -05002387 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002388 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2389 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002390 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002391}
2392
2393MemoryRegion *get_system_memory(void)
2394{
2395 return system_memory;
2396}
2397
Avi Kivity309cb472011-08-08 16:09:03 +03002398MemoryRegion *get_system_io(void)
2399{
2400 return system_io;
2401}
2402
pbrooke2eef172008-06-08 01:09:01 +00002403#endif /* !defined(CONFIG_USER_ONLY) */
2404
bellard13eb76e2004-01-24 15:23:36 +00002405/* physical memory access (slow version, mainly for debug) */
2406#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002407int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002408 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002409{
2410 int l, flags;
2411 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002412 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002413
2414 while (len > 0) {
2415 page = addr & TARGET_PAGE_MASK;
2416 l = (page + TARGET_PAGE_SIZE) - addr;
2417 if (l > len)
2418 l = len;
2419 flags = page_get_flags(page);
2420 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002421 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002422 if (is_write) {
2423 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002424 return -1;
bellard579a97f2007-11-11 14:26:47 +00002425 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002426 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002427 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002428 memcpy(p, buf, l);
2429 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002430 } else {
2431 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002432 return -1;
bellard579a97f2007-11-11 14:26:47 +00002433 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002434 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002435 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002436 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002437 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002438 }
2439 len -= l;
2440 buf += l;
2441 addr += l;
2442 }
Paul Brooka68fe892010-03-01 00:08:59 +00002443 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002444}
bellard8df1cd02005-01-28 22:37:22 +00002445
bellard13eb76e2004-01-24 15:23:36 +00002446#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002447
Paolo Bonzini845b6212015-03-23 11:45:53 +01002448static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002449 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002450{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002451 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
2452 /* No early return if dirty_log_mask is or becomes 0, because
2453 * cpu_physical_memory_set_dirty_range will still call
2454 * xen_modified_memory.
2455 */
2456 if (dirty_log_mask) {
2457 dirty_log_mask =
2458 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002459 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002460 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
2461 tb_invalidate_phys_range(addr, addr + length);
2462 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2463 }
2464 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002465}
2466
Richard Henderson23326162013-07-08 14:55:59 -07002467static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002468{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002469 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002470
2471 /* Regions are assumed to support 1-4 byte accesses unless
2472 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002473 if (access_size_max == 0) {
2474 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002475 }
Richard Henderson23326162013-07-08 14:55:59 -07002476
2477 /* Bound the maximum access by the alignment of the address. */
2478 if (!mr->ops->impl.unaligned) {
2479 unsigned align_size_max = addr & -addr;
2480 if (align_size_max != 0 && align_size_max < access_size_max) {
2481 access_size_max = align_size_max;
2482 }
2483 }
2484
2485 /* Don't attempt accesses larger than the maximum. */
2486 if (l > access_size_max) {
2487 l = access_size_max;
2488 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01002489 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07002490
2491 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002492}
2493
Jan Kiszka4840f102015-06-18 18:47:22 +02002494static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02002495{
Jan Kiszka4840f102015-06-18 18:47:22 +02002496 bool unlocked = !qemu_mutex_iothread_locked();
2497 bool release_lock = false;
2498
2499 if (unlocked && mr->global_locking) {
2500 qemu_mutex_lock_iothread();
2501 unlocked = false;
2502 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002503 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002504 if (mr->flush_coalesced_mmio) {
2505 if (unlocked) {
2506 qemu_mutex_lock_iothread();
2507 }
2508 qemu_flush_coalesced_mmio_buffer();
2509 if (unlocked) {
2510 qemu_mutex_unlock_iothread();
2511 }
2512 }
2513
2514 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002515}
2516
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002517/* Called within RCU critical section. */
2518static MemTxResult address_space_write_continue(AddressSpace *as, hwaddr addr,
2519 MemTxAttrs attrs,
2520 const uint8_t *buf,
2521 int len, hwaddr addr1,
2522 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00002523{
bellard13eb76e2004-01-24 15:23:36 +00002524 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002525 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01002526 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02002527 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00002528
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002529 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002530 if (!memory_access_is_direct(mr, true)) {
2531 release_lock |= prepare_mmio_access(mr);
2532 l = memory_access_size(mr, l, addr1);
2533 /* XXX: could force current_cpu to NULL to avoid
2534 potential bugs */
2535 switch (l) {
2536 case 8:
2537 /* 64 bit write access */
2538 val = ldq_p(buf);
2539 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2540 attrs);
2541 break;
2542 case 4:
2543 /* 32 bit write access */
2544 val = ldl_p(buf);
2545 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2546 attrs);
2547 break;
2548 case 2:
2549 /* 16 bit write access */
2550 val = lduw_p(buf);
2551 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2552 attrs);
2553 break;
2554 case 1:
2555 /* 8 bit write access */
2556 val = ldub_p(buf);
2557 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2558 attrs);
2559 break;
2560 default:
2561 abort();
bellard13eb76e2004-01-24 15:23:36 +00002562 }
2563 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002564 addr1 += memory_region_get_ram_addr(mr);
2565 /* RAM case */
2566 ptr = qemu_get_ram_ptr(addr1);
2567 memcpy(ptr, buf, l);
2568 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002569 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002570
2571 if (release_lock) {
2572 qemu_mutex_unlock_iothread();
2573 release_lock = false;
2574 }
2575
bellard13eb76e2004-01-24 15:23:36 +00002576 len -= l;
2577 buf += l;
2578 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002579
2580 if (!len) {
2581 break;
2582 }
2583
2584 l = len;
2585 mr = address_space_translate(as, addr, &addr1, &l, true);
bellard13eb76e2004-01-24 15:23:36 +00002586 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002587
Peter Maydell3b643492015-04-26 16:49:23 +01002588 return result;
bellard13eb76e2004-01-24 15:23:36 +00002589}
bellard8df1cd02005-01-28 22:37:22 +00002590
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002591MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2592 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002593{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002594 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002595 hwaddr addr1;
2596 MemoryRegion *mr;
2597 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002598
2599 if (len > 0) {
2600 rcu_read_lock();
2601 l = len;
2602 mr = address_space_translate(as, addr, &addr1, &l, true);
2603 result = address_space_write_continue(as, addr, attrs, buf, len,
2604 addr1, l, mr);
2605 rcu_read_unlock();
2606 }
2607
2608 return result;
2609}
2610
2611/* Called within RCU critical section. */
2612MemTxResult address_space_read_continue(AddressSpace *as, hwaddr addr,
2613 MemTxAttrs attrs, uint8_t *buf,
2614 int len, hwaddr addr1, hwaddr l,
2615 MemoryRegion *mr)
2616{
2617 uint8_t *ptr;
2618 uint64_t val;
2619 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002620 bool release_lock = false;
2621
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002622 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002623 if (!memory_access_is_direct(mr, false)) {
2624 /* I/O case */
2625 release_lock |= prepare_mmio_access(mr);
2626 l = memory_access_size(mr, l, addr1);
2627 switch (l) {
2628 case 8:
2629 /* 64 bit read access */
2630 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2631 attrs);
2632 stq_p(buf, val);
2633 break;
2634 case 4:
2635 /* 32 bit read access */
2636 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2637 attrs);
2638 stl_p(buf, val);
2639 break;
2640 case 2:
2641 /* 16 bit read access */
2642 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2643 attrs);
2644 stw_p(buf, val);
2645 break;
2646 case 1:
2647 /* 8 bit read access */
2648 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2649 attrs);
2650 stb_p(buf, val);
2651 break;
2652 default:
2653 abort();
2654 }
2655 } else {
2656 /* RAM case */
2657 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
2658 memcpy(buf, ptr, l);
2659 }
2660
2661 if (release_lock) {
2662 qemu_mutex_unlock_iothread();
2663 release_lock = false;
2664 }
2665
2666 len -= l;
2667 buf += l;
2668 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002669
2670 if (!len) {
2671 break;
2672 }
2673
2674 l = len;
2675 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002676 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002677
2678 return result;
2679}
2680
Paolo Bonzini3cc8f882015-12-09 10:34:13 +01002681MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
2682 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002683{
2684 hwaddr l;
2685 hwaddr addr1;
2686 MemoryRegion *mr;
2687 MemTxResult result = MEMTX_OK;
2688
2689 if (len > 0) {
2690 rcu_read_lock();
2691 l = len;
2692 mr = address_space_translate(as, addr, &addr1, &l, false);
2693 result = address_space_read_continue(as, addr, attrs, buf, len,
2694 addr1, l, mr);
2695 rcu_read_unlock();
2696 }
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002697
2698 return result;
Avi Kivityac1970f2012-10-03 16:22:53 +02002699}
2700
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002701MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2702 uint8_t *buf, int len, bool is_write)
2703{
2704 if (is_write) {
2705 return address_space_write(as, addr, attrs, (uint8_t *)buf, len);
2706 } else {
2707 return address_space_read(as, addr, attrs, (uint8_t *)buf, len);
2708 }
2709}
Avi Kivityac1970f2012-10-03 16:22:53 +02002710
Avi Kivitya8170e52012-10-23 12:30:10 +02002711void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002712 int len, int is_write)
2713{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002714 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2715 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002716}
2717
Alexander Graf582b55a2013-12-11 14:17:44 +01002718enum write_rom_type {
2719 WRITE_DATA,
2720 FLUSH_CACHE,
2721};
2722
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002723static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002724 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002725{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002726 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002727 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002728 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002729 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002730
Paolo Bonzini41063e12015-03-18 14:21:43 +01002731 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002732 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002733 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002734 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002735
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002736 if (!(memory_region_is_ram(mr) ||
2737 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02002738 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002739 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002740 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002741 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002742 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002743 switch (type) {
2744 case WRITE_DATA:
2745 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002746 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002747 break;
2748 case FLUSH_CACHE:
2749 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2750 break;
2751 }
bellardd0ecd2a2006-04-23 17:14:48 +00002752 }
2753 len -= l;
2754 buf += l;
2755 addr += l;
2756 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002757 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002758}
2759
Alexander Graf582b55a2013-12-11 14:17:44 +01002760/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002761void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002762 const uint8_t *buf, int len)
2763{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002764 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002765}
2766
2767void cpu_flush_icache_range(hwaddr start, int len)
2768{
2769 /*
2770 * This function should do the same thing as an icache flush that was
2771 * triggered from within the guest. For TCG we are always cache coherent,
2772 * so there is no need to flush anything. For KVM / Xen we need to flush
2773 * the host's instruction cache at least.
2774 */
2775 if (tcg_enabled()) {
2776 return;
2777 }
2778
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002779 cpu_physical_memory_write_rom_internal(&address_space_memory,
2780 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002781}
2782
aliguori6d16c2f2009-01-22 16:59:11 +00002783typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002784 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002785 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002786 hwaddr addr;
2787 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002788 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002789} BounceBuffer;
2790
2791static BounceBuffer bounce;
2792
aliguoriba223c22009-01-22 16:59:16 +00002793typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002794 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002795 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002796} MapClient;
2797
Fam Zheng38e047b2015-03-16 17:03:35 +08002798QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002799static QLIST_HEAD(map_client_list, MapClient) map_client_list
2800 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002801
Fam Zhenge95205e2015-03-16 17:03:37 +08002802static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002803{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002804 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002805 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002806}
2807
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002808static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002809{
2810 MapClient *client;
2811
Blue Swirl72cf2d42009-09-12 07:36:22 +00002812 while (!QLIST_EMPTY(&map_client_list)) {
2813 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002814 qemu_bh_schedule(client->bh);
2815 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002816 }
2817}
2818
Fam Zhenge95205e2015-03-16 17:03:37 +08002819void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002820{
2821 MapClient *client = g_malloc(sizeof(*client));
2822
Fam Zheng38e047b2015-03-16 17:03:35 +08002823 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002824 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002825 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002826 if (!atomic_read(&bounce.in_use)) {
2827 cpu_notify_map_clients_locked();
2828 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002829 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002830}
2831
Fam Zheng38e047b2015-03-16 17:03:35 +08002832void cpu_exec_init_all(void)
2833{
2834 qemu_mutex_init(&ram_list.mutex);
Fam Zheng38e047b2015-03-16 17:03:35 +08002835 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01002836 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08002837 qemu_mutex_init(&map_client_list_lock);
2838}
2839
Fam Zhenge95205e2015-03-16 17:03:37 +08002840void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002841{
Fam Zhenge95205e2015-03-16 17:03:37 +08002842 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002843
Fam Zhenge95205e2015-03-16 17:03:37 +08002844 qemu_mutex_lock(&map_client_list_lock);
2845 QLIST_FOREACH(client, &map_client_list, link) {
2846 if (client->bh == bh) {
2847 cpu_unregister_map_client_do(client);
2848 break;
2849 }
2850 }
2851 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002852}
2853
2854static void cpu_notify_map_clients(void)
2855{
Fam Zheng38e047b2015-03-16 17:03:35 +08002856 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002857 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002858 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002859}
2860
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002861bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2862{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002863 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002864 hwaddr l, xlat;
2865
Paolo Bonzini41063e12015-03-18 14:21:43 +01002866 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002867 while (len > 0) {
2868 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002869 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2870 if (!memory_access_is_direct(mr, is_write)) {
2871 l = memory_access_size(mr, l, addr);
2872 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002873 return false;
2874 }
2875 }
2876
2877 len -= l;
2878 addr += l;
2879 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002880 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002881 return true;
2882}
2883
aliguori6d16c2f2009-01-22 16:59:11 +00002884/* Map a physical memory region into a host virtual address.
2885 * May map a subset of the requested range, given by and returned in *plen.
2886 * May return NULL if resources needed to perform the mapping are exhausted.
2887 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002888 * Use cpu_register_map_client() to know when retrying the map operation is
2889 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002890 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002891void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002892 hwaddr addr,
2893 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002894 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002895{
Avi Kivitya8170e52012-10-23 12:30:10 +02002896 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002897 hwaddr done = 0;
2898 hwaddr l, xlat, base;
2899 MemoryRegion *mr, *this_mr;
2900 ram_addr_t raddr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002901 void *ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002902
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002903 if (len == 0) {
2904 return NULL;
2905 }
aliguori6d16c2f2009-01-22 16:59:11 +00002906
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002907 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002908 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002909 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002910
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002911 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002912 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002913 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002914 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002915 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002916 /* Avoid unbounded allocations */
2917 l = MIN(l, TARGET_PAGE_SIZE);
2918 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002919 bounce.addr = addr;
2920 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002921
2922 memory_region_ref(mr);
2923 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002924 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002925 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2926 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002927 }
aliguori6d16c2f2009-01-22 16:59:11 +00002928
Paolo Bonzini41063e12015-03-18 14:21:43 +01002929 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002930 *plen = l;
2931 return bounce.buffer;
2932 }
2933
2934 base = xlat;
2935 raddr = memory_region_get_ram_addr(mr);
2936
2937 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002938 len -= l;
2939 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002940 done += l;
2941 if (len == 0) {
2942 break;
2943 }
2944
2945 l = len;
2946 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2947 if (this_mr != mr || xlat != base + done) {
2948 break;
2949 }
aliguori6d16c2f2009-01-22 16:59:11 +00002950 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002951
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002952 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002953 *plen = done;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002954 ptr = qemu_ram_ptr_length(raddr + base, plen);
2955 rcu_read_unlock();
2956
2957 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002958}
2959
Avi Kivityac1970f2012-10-03 16:22:53 +02002960/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002961 * Will also mark the memory as dirty if is_write == 1. access_len gives
2962 * the amount of memory that was actually read or written by the caller.
2963 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002964void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2965 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002966{
2967 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002968 MemoryRegion *mr;
2969 ram_addr_t addr1;
2970
2971 mr = qemu_ram_addr_from_host(buffer, &addr1);
2972 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002973 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01002974 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002975 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002976 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002977 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002978 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002979 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002980 return;
2981 }
2982 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002983 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
2984 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002985 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002986 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002987 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002988 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002989 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00002990 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002991}
bellardd0ecd2a2006-04-23 17:14:48 +00002992
Avi Kivitya8170e52012-10-23 12:30:10 +02002993void *cpu_physical_memory_map(hwaddr addr,
2994 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002995 int is_write)
2996{
2997 return address_space_map(&address_space_memory, addr, plen, is_write);
2998}
2999
Avi Kivitya8170e52012-10-23 12:30:10 +02003000void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3001 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003002{
3003 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3004}
3005
bellard8df1cd02005-01-28 22:37:22 +00003006/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003007static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
3008 MemTxAttrs attrs,
3009 MemTxResult *result,
3010 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003011{
bellard8df1cd02005-01-28 22:37:22 +00003012 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003013 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003014 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003015 hwaddr l = 4;
3016 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003017 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003018 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003019
Paolo Bonzini41063e12015-03-18 14:21:43 +01003020 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003021 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003022 if (l < 4 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003023 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003024
bellard8df1cd02005-01-28 22:37:22 +00003025 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003026 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003027#if defined(TARGET_WORDS_BIGENDIAN)
3028 if (endian == DEVICE_LITTLE_ENDIAN) {
3029 val = bswap32(val);
3030 }
3031#else
3032 if (endian == DEVICE_BIG_ENDIAN) {
3033 val = bswap32(val);
3034 }
3035#endif
bellard8df1cd02005-01-28 22:37:22 +00003036 } else {
3037 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003038 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003039 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003040 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003041 switch (endian) {
3042 case DEVICE_LITTLE_ENDIAN:
3043 val = ldl_le_p(ptr);
3044 break;
3045 case DEVICE_BIG_ENDIAN:
3046 val = ldl_be_p(ptr);
3047 break;
3048 default:
3049 val = ldl_p(ptr);
3050 break;
3051 }
Peter Maydell50013112015-04-26 16:49:24 +01003052 r = MEMTX_OK;
3053 }
3054 if (result) {
3055 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003056 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003057 if (release_lock) {
3058 qemu_mutex_unlock_iothread();
3059 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003060 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003061 return val;
3062}
3063
Peter Maydell50013112015-04-26 16:49:24 +01003064uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
3065 MemTxAttrs attrs, MemTxResult *result)
3066{
3067 return address_space_ldl_internal(as, addr, attrs, result,
3068 DEVICE_NATIVE_ENDIAN);
3069}
3070
3071uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
3072 MemTxAttrs attrs, MemTxResult *result)
3073{
3074 return address_space_ldl_internal(as, addr, attrs, result,
3075 DEVICE_LITTLE_ENDIAN);
3076}
3077
3078uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
3079 MemTxAttrs attrs, MemTxResult *result)
3080{
3081 return address_space_ldl_internal(as, addr, attrs, result,
3082 DEVICE_BIG_ENDIAN);
3083}
3084
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003085uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003086{
Peter Maydell50013112015-04-26 16:49:24 +01003087 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003088}
3089
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003090uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003091{
Peter Maydell50013112015-04-26 16:49:24 +01003092 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003093}
3094
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003095uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003096{
Peter Maydell50013112015-04-26 16:49:24 +01003097 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003098}
3099
bellard84b7b8e2005-11-28 21:19:04 +00003100/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003101static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
3102 MemTxAttrs attrs,
3103 MemTxResult *result,
3104 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003105{
bellard84b7b8e2005-11-28 21:19:04 +00003106 uint8_t *ptr;
3107 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003108 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003109 hwaddr l = 8;
3110 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003111 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003112 bool release_lock = false;
bellard84b7b8e2005-11-28 21:19:04 +00003113
Paolo Bonzini41063e12015-03-18 14:21:43 +01003114 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003115 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003116 false);
3117 if (l < 8 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003118 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003119
bellard84b7b8e2005-11-28 21:19:04 +00003120 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003121 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02003122#if defined(TARGET_WORDS_BIGENDIAN)
3123 if (endian == DEVICE_LITTLE_ENDIAN) {
3124 val = bswap64(val);
3125 }
3126#else
3127 if (endian == DEVICE_BIG_ENDIAN) {
3128 val = bswap64(val);
3129 }
3130#endif
bellard84b7b8e2005-11-28 21:19:04 +00003131 } else {
3132 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003133 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003134 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003135 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003136 switch (endian) {
3137 case DEVICE_LITTLE_ENDIAN:
3138 val = ldq_le_p(ptr);
3139 break;
3140 case DEVICE_BIG_ENDIAN:
3141 val = ldq_be_p(ptr);
3142 break;
3143 default:
3144 val = ldq_p(ptr);
3145 break;
3146 }
Peter Maydell50013112015-04-26 16:49:24 +01003147 r = MEMTX_OK;
3148 }
3149 if (result) {
3150 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00003151 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003152 if (release_lock) {
3153 qemu_mutex_unlock_iothread();
3154 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003155 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00003156 return val;
3157}
3158
Peter Maydell50013112015-04-26 16:49:24 +01003159uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
3160 MemTxAttrs attrs, MemTxResult *result)
3161{
3162 return address_space_ldq_internal(as, addr, attrs, result,
3163 DEVICE_NATIVE_ENDIAN);
3164}
3165
3166uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
3167 MemTxAttrs attrs, MemTxResult *result)
3168{
3169 return address_space_ldq_internal(as, addr, attrs, result,
3170 DEVICE_LITTLE_ENDIAN);
3171}
3172
3173uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
3174 MemTxAttrs attrs, MemTxResult *result)
3175{
3176 return address_space_ldq_internal(as, addr, attrs, result,
3177 DEVICE_BIG_ENDIAN);
3178}
3179
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003180uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003181{
Peter Maydell50013112015-04-26 16:49:24 +01003182 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003183}
3184
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003185uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003186{
Peter Maydell50013112015-04-26 16:49:24 +01003187 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003188}
3189
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003190uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003191{
Peter Maydell50013112015-04-26 16:49:24 +01003192 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003193}
3194
bellardaab33092005-10-30 20:48:42 +00003195/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003196uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
3197 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003198{
3199 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01003200 MemTxResult r;
3201
3202 r = address_space_rw(as, addr, attrs, &val, 1, 0);
3203 if (result) {
3204 *result = r;
3205 }
bellardaab33092005-10-30 20:48:42 +00003206 return val;
3207}
3208
Peter Maydell50013112015-04-26 16:49:24 +01003209uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
3210{
3211 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
3212}
3213
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003214/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003215static inline uint32_t address_space_lduw_internal(AddressSpace *as,
3216 hwaddr addr,
3217 MemTxAttrs attrs,
3218 MemTxResult *result,
3219 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003220{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003221 uint8_t *ptr;
3222 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003223 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003224 hwaddr l = 2;
3225 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003226 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003227 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003228
Paolo Bonzini41063e12015-03-18 14:21:43 +01003229 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003230 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003231 false);
3232 if (l < 2 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003233 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003234
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003235 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003236 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003237#if defined(TARGET_WORDS_BIGENDIAN)
3238 if (endian == DEVICE_LITTLE_ENDIAN) {
3239 val = bswap16(val);
3240 }
3241#else
3242 if (endian == DEVICE_BIG_ENDIAN) {
3243 val = bswap16(val);
3244 }
3245#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003246 } else {
3247 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003248 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003249 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003250 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003251 switch (endian) {
3252 case DEVICE_LITTLE_ENDIAN:
3253 val = lduw_le_p(ptr);
3254 break;
3255 case DEVICE_BIG_ENDIAN:
3256 val = lduw_be_p(ptr);
3257 break;
3258 default:
3259 val = lduw_p(ptr);
3260 break;
3261 }
Peter Maydell50013112015-04-26 16:49:24 +01003262 r = MEMTX_OK;
3263 }
3264 if (result) {
3265 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003266 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003267 if (release_lock) {
3268 qemu_mutex_unlock_iothread();
3269 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003270 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003271 return val;
bellardaab33092005-10-30 20:48:42 +00003272}
3273
Peter Maydell50013112015-04-26 16:49:24 +01003274uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
3275 MemTxAttrs attrs, MemTxResult *result)
3276{
3277 return address_space_lduw_internal(as, addr, attrs, result,
3278 DEVICE_NATIVE_ENDIAN);
3279}
3280
3281uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
3282 MemTxAttrs attrs, MemTxResult *result)
3283{
3284 return address_space_lduw_internal(as, addr, attrs, result,
3285 DEVICE_LITTLE_ENDIAN);
3286}
3287
3288uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
3289 MemTxAttrs attrs, MemTxResult *result)
3290{
3291 return address_space_lduw_internal(as, addr, attrs, result,
3292 DEVICE_BIG_ENDIAN);
3293}
3294
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003295uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003296{
Peter Maydell50013112015-04-26 16:49:24 +01003297 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003298}
3299
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003300uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003301{
Peter Maydell50013112015-04-26 16:49:24 +01003302 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003303}
3304
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003305uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003306{
Peter Maydell50013112015-04-26 16:49:24 +01003307 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003308}
3309
bellard8df1cd02005-01-28 22:37:22 +00003310/* warning: addr must be aligned. The ram page is not masked as dirty
3311 and the code inside is not invalidated. It is useful if the dirty
3312 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01003313void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
3314 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00003315{
bellard8df1cd02005-01-28 22:37:22 +00003316 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003317 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003318 hwaddr l = 4;
3319 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003320 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003321 uint8_t dirty_log_mask;
Jan Kiszka4840f102015-06-18 18:47:22 +02003322 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003323
Paolo Bonzini41063e12015-03-18 14:21:43 +01003324 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003325 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003326 true);
3327 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003328 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003329
Peter Maydell50013112015-04-26 16:49:24 +01003330 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003331 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003332 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003333 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003334 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003335
Paolo Bonzini845b6212015-03-23 11:45:53 +01003336 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3337 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
Paolo Bonzini58d27072015-03-23 11:56:01 +01003338 cpu_physical_memory_set_dirty_range(addr1, 4, dirty_log_mask);
Peter Maydell50013112015-04-26 16:49:24 +01003339 r = MEMTX_OK;
3340 }
3341 if (result) {
3342 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003343 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003344 if (release_lock) {
3345 qemu_mutex_unlock_iothread();
3346 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003347 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003348}
3349
Peter Maydell50013112015-04-26 16:49:24 +01003350void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3351{
3352 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3353}
3354
bellard8df1cd02005-01-28 22:37:22 +00003355/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003356static inline void address_space_stl_internal(AddressSpace *as,
3357 hwaddr addr, uint32_t val,
3358 MemTxAttrs attrs,
3359 MemTxResult *result,
3360 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003361{
bellard8df1cd02005-01-28 22:37:22 +00003362 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003363 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003364 hwaddr l = 4;
3365 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003366 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003367 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003368
Paolo Bonzini41063e12015-03-18 14:21:43 +01003369 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003370 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003371 true);
3372 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003373 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003374
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003375#if defined(TARGET_WORDS_BIGENDIAN)
3376 if (endian == DEVICE_LITTLE_ENDIAN) {
3377 val = bswap32(val);
3378 }
3379#else
3380 if (endian == DEVICE_BIG_ENDIAN) {
3381 val = bswap32(val);
3382 }
3383#endif
Peter Maydell50013112015-04-26 16:49:24 +01003384 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003385 } else {
bellard8df1cd02005-01-28 22:37:22 +00003386 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003387 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003388 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003389 switch (endian) {
3390 case DEVICE_LITTLE_ENDIAN:
3391 stl_le_p(ptr, val);
3392 break;
3393 case DEVICE_BIG_ENDIAN:
3394 stl_be_p(ptr, val);
3395 break;
3396 default:
3397 stl_p(ptr, val);
3398 break;
3399 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003400 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003401 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003402 }
Peter Maydell50013112015-04-26 16:49:24 +01003403 if (result) {
3404 *result = r;
3405 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003406 if (release_lock) {
3407 qemu_mutex_unlock_iothread();
3408 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003409 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003410}
3411
3412void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3413 MemTxAttrs attrs, MemTxResult *result)
3414{
3415 address_space_stl_internal(as, addr, val, attrs, result,
3416 DEVICE_NATIVE_ENDIAN);
3417}
3418
3419void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3420 MemTxAttrs attrs, MemTxResult *result)
3421{
3422 address_space_stl_internal(as, addr, val, attrs, result,
3423 DEVICE_LITTLE_ENDIAN);
3424}
3425
3426void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3427 MemTxAttrs attrs, MemTxResult *result)
3428{
3429 address_space_stl_internal(as, addr, val, attrs, result,
3430 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003431}
3432
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003433void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003434{
Peter Maydell50013112015-04-26 16:49:24 +01003435 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003436}
3437
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003438void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003439{
Peter Maydell50013112015-04-26 16:49:24 +01003440 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003441}
3442
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003443void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003444{
Peter Maydell50013112015-04-26 16:49:24 +01003445 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003446}
3447
bellardaab33092005-10-30 20:48:42 +00003448/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003449void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3450 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003451{
3452 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003453 MemTxResult r;
3454
3455 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3456 if (result) {
3457 *result = r;
3458 }
3459}
3460
3461void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3462{
3463 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003464}
3465
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003466/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003467static inline void address_space_stw_internal(AddressSpace *as,
3468 hwaddr addr, uint32_t val,
3469 MemTxAttrs attrs,
3470 MemTxResult *result,
3471 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003472{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003473 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003474 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003475 hwaddr l = 2;
3476 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003477 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003478 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003479
Paolo Bonzini41063e12015-03-18 14:21:43 +01003480 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003481 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003482 if (l < 2 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003483 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003484
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003485#if defined(TARGET_WORDS_BIGENDIAN)
3486 if (endian == DEVICE_LITTLE_ENDIAN) {
3487 val = bswap16(val);
3488 }
3489#else
3490 if (endian == DEVICE_BIG_ENDIAN) {
3491 val = bswap16(val);
3492 }
3493#endif
Peter Maydell50013112015-04-26 16:49:24 +01003494 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003495 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003496 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003497 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003498 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003499 switch (endian) {
3500 case DEVICE_LITTLE_ENDIAN:
3501 stw_le_p(ptr, val);
3502 break;
3503 case DEVICE_BIG_ENDIAN:
3504 stw_be_p(ptr, val);
3505 break;
3506 default:
3507 stw_p(ptr, val);
3508 break;
3509 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003510 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003511 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003512 }
Peter Maydell50013112015-04-26 16:49:24 +01003513 if (result) {
3514 *result = r;
3515 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003516 if (release_lock) {
3517 qemu_mutex_unlock_iothread();
3518 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003519 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003520}
3521
3522void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3523 MemTxAttrs attrs, MemTxResult *result)
3524{
3525 address_space_stw_internal(as, addr, val, attrs, result,
3526 DEVICE_NATIVE_ENDIAN);
3527}
3528
3529void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3530 MemTxAttrs attrs, MemTxResult *result)
3531{
3532 address_space_stw_internal(as, addr, val, attrs, result,
3533 DEVICE_LITTLE_ENDIAN);
3534}
3535
3536void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3537 MemTxAttrs attrs, MemTxResult *result)
3538{
3539 address_space_stw_internal(as, addr, val, attrs, result,
3540 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003541}
3542
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003543void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003544{
Peter Maydell50013112015-04-26 16:49:24 +01003545 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003546}
3547
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003548void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003549{
Peter Maydell50013112015-04-26 16:49:24 +01003550 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003551}
3552
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003553void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003554{
Peter Maydell50013112015-04-26 16:49:24 +01003555 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003556}
3557
bellardaab33092005-10-30 20:48:42 +00003558/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003559void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3560 MemTxAttrs attrs, MemTxResult *result)
3561{
3562 MemTxResult r;
3563 val = tswap64(val);
3564 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3565 if (result) {
3566 *result = r;
3567 }
3568}
3569
3570void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3571 MemTxAttrs attrs, MemTxResult *result)
3572{
3573 MemTxResult r;
3574 val = cpu_to_le64(val);
3575 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3576 if (result) {
3577 *result = r;
3578 }
3579}
3580void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3581 MemTxAttrs attrs, MemTxResult *result)
3582{
3583 MemTxResult r;
3584 val = cpu_to_be64(val);
3585 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3586 if (result) {
3587 *result = r;
3588 }
3589}
3590
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003591void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003592{
Peter Maydell50013112015-04-26 16:49:24 +01003593 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003594}
3595
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003596void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003597{
Peter Maydell50013112015-04-26 16:49:24 +01003598 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003599}
3600
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003601void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003602{
Peter Maydell50013112015-04-26 16:49:24 +01003603 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003604}
3605
aliguori5e2972f2009-03-28 17:51:36 +00003606/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003607int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003608 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003609{
3610 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003611 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003612 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003613
3614 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003615 int asidx;
3616 MemTxAttrs attrs;
3617
bellard13eb76e2004-01-24 15:23:36 +00003618 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003619 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3620 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003621 /* if no physical page mapped, return an error */
3622 if (phys_addr == -1)
3623 return -1;
3624 l = (page + TARGET_PAGE_SIZE) - addr;
3625 if (l > len)
3626 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003627 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003628 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003629 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3630 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003631 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003632 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3633 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003634 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003635 }
bellard13eb76e2004-01-24 15:23:36 +00003636 len -= l;
3637 buf += l;
3638 addr += l;
3639 }
3640 return 0;
3641}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003642
3643/*
3644 * Allows code that needs to deal with migration bitmaps etc to still be built
3645 * target independent.
3646 */
3647size_t qemu_target_page_bits(void)
3648{
3649 return TARGET_PAGE_BITS;
3650}
3651
Paul Brooka68fe892010-03-01 00:08:59 +00003652#endif
bellard13eb76e2004-01-24 15:23:36 +00003653
Blue Swirl8e4a4242013-01-06 18:30:17 +00003654/*
3655 * A helper function for the _utterly broken_ virtio device model to find out if
3656 * it's running on a big endian machine. Don't do this at home kids!
3657 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003658bool target_words_bigendian(void);
3659bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003660{
3661#if defined(TARGET_WORDS_BIGENDIAN)
3662 return true;
3663#else
3664 return false;
3665#endif
3666}
3667
Wen Congyang76f35532012-05-07 12:04:18 +08003668#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003669bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003670{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003671 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003672 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003673 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003674
Paolo Bonzini41063e12015-03-18 14:21:43 +01003675 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003676 mr = address_space_translate(&address_space_memory,
3677 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003678
Paolo Bonzini41063e12015-03-18 14:21:43 +01003679 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3680 rcu_read_unlock();
3681 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003682}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003683
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003684int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003685{
3686 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003687 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003688
Mike Day0dc3f442013-09-05 14:41:35 -04003689 rcu_read_lock();
3690 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003691 ret = func(block->idstr, block->host, block->offset,
3692 block->used_length, opaque);
3693 if (ret) {
3694 break;
3695 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003696 }
Mike Day0dc3f442013-09-05 14:41:35 -04003697 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003698 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003699}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003700#endif