blob: c62c43903c166e0ed0b84805784fe7d934fb0edf [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellardd5a8f072004-09-29 21:15:28 +000021#include <sys/mman.h>
22#endif
bellard54936002003-05-13 00:25:15 +000023
Stefan Weil055403b2010-10-22 23:03:32 +020024#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000025#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000026#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000027#include "hw/hw.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010028#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020029#include "hw/boards.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010030#endif
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010032#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020033#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010034#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010038#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010039#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000041#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010043#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010044#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010045#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000046#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010047#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040048#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020049#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000050#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030051#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000052
Paolo Bonzini022c62c2012-12-17 18:19:49 +010053#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020054#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030055#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020056
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020057#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030058#ifndef _WIN32
59#include "qemu/mmap-alloc.h"
60#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020061
blueswir1db7b5422007-05-26 17:36:03 +000062//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000063
pbrook99773bd2006-04-16 15:14:59 +000064#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040065/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
66 * are protected by the ramlist lock.
67 */
Mike Day0d53d9f2015-01-21 13:45:24 +010068RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030069
70static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030071static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030072
Avi Kivityf6790af2012-10-02 20:13:51 +020073AddressSpace address_space_io;
74AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020075
Paolo Bonzini0844e002013-05-24 14:37:28 +020076MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020077static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020078
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080079/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
80#define RAM_PREALLOC (1 << 0)
81
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080082/* RAM is mmap-ed with MAP_SHARED */
83#define RAM_SHARED (1 << 1)
84
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020085/* Only a portion of RAM (used_length) is actually used, and migrated.
86 * This used_length size can change across reboots.
87 */
88#define RAM_RESIZEABLE (1 << 2)
89
pbrooke2eef172008-06-08 01:09:01 +000090#endif
bellard9fa3e852004-01-04 18:06:42 +000091
Andreas Färberbdc44642013-06-24 23:50:24 +020092struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000093/* current CPU in the current thread. It is only valid inside
94 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +020095__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +000096/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000097 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000098 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010099int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000100
pbrooke2eef172008-06-08 01:09:01 +0000101#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200102
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200103typedef struct PhysPageEntry PhysPageEntry;
104
105struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200106 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200107 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200108 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200109 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200110};
111
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200112#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
113
Paolo Bonzini03f49952013-11-07 17:14:36 +0100114/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100115#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100116
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200117#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100118#define P_L2_SIZE (1 << P_L2_BITS)
119
120#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
121
122typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200123
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200124typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100125 struct rcu_head rcu;
126
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200127 unsigned sections_nb;
128 unsigned sections_nb_alloc;
129 unsigned nodes_nb;
130 unsigned nodes_nb_alloc;
131 Node *nodes;
132 MemoryRegionSection *sections;
133} PhysPageMap;
134
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200135struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100136 struct rcu_head rcu;
137
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200138 /* This is a multi-level map on the physical address space.
139 * The bottom level has pointers to MemoryRegionSections.
140 */
141 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200142 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200143 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200144};
145
Jan Kiszka90260c62013-05-26 21:46:51 +0200146#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
147typedef struct subpage_t {
148 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200149 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200150 hwaddr base;
151 uint16_t sub_section[TARGET_PAGE_SIZE];
152} subpage_t;
153
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200154#define PHYS_SECTION_UNASSIGNED 0
155#define PHYS_SECTION_NOTDIRTY 1
156#define PHYS_SECTION_ROM 2
157#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200158
pbrooke2eef172008-06-08 01:09:01 +0000159static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300160static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000161static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000162
Avi Kivity1ec9b902012-01-02 12:47:48 +0200163static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100164
165/**
166 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
167 * @cpu: the CPU whose AddressSpace this is
168 * @as: the AddressSpace itself
169 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
170 * @tcg_as_listener: listener for tracking changes to the AddressSpace
171 */
172struct CPUAddressSpace {
173 CPUState *cpu;
174 AddressSpace *as;
175 struct AddressSpaceDispatch *memory_dispatch;
176 MemoryListener tcg_as_listener;
177};
178
pbrook6658ffb2007-03-16 23:58:11 +0000179#endif
bellard54936002003-05-13 00:25:15 +0000180
Paul Brook6d9a1302010-02-28 23:55:53 +0000181#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200182
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200183static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200184{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200185 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
186 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
187 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
188 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200189 }
190}
191
Paolo Bonzinidb946042015-05-21 15:12:29 +0200192static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200193{
194 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200195 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200196 PhysPageEntry e;
197 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200198
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200199 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200200 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200201 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200202 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200203
204 e.skip = leaf ? 0 : 1;
205 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100206 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200207 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200208 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200209 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200210}
211
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200212static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
213 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200214 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200215{
216 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100217 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200218
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200219 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200220 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200221 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200222 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100223 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200224
Paolo Bonzini03f49952013-11-07 17:14:36 +0100225 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200226 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200227 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200228 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200229 *index += step;
230 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200231 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200232 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200233 }
234 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200235 }
236}
237
Avi Kivityac1970f2012-10-03 16:22:53 +0200238static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200239 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200240 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000241{
Avi Kivity29990972012-02-13 20:21:20 +0200242 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200243 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000244
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200245 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000246}
247
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200248/* Compact a non leaf page entry. Simply detect that the entry has a single child,
249 * and update our entry so we can skip it and go directly to the destination.
250 */
251static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
252{
253 unsigned valid_ptr = P_L2_SIZE;
254 int valid = 0;
255 PhysPageEntry *p;
256 int i;
257
258 if (lp->ptr == PHYS_MAP_NODE_NIL) {
259 return;
260 }
261
262 p = nodes[lp->ptr];
263 for (i = 0; i < P_L2_SIZE; i++) {
264 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
265 continue;
266 }
267
268 valid_ptr = i;
269 valid++;
270 if (p[i].skip) {
271 phys_page_compact(&p[i], nodes, compacted);
272 }
273 }
274
275 /* We can only compress if there's only one child. */
276 if (valid != 1) {
277 return;
278 }
279
280 assert(valid_ptr < P_L2_SIZE);
281
282 /* Don't compress if it won't fit in the # of bits we have. */
283 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
284 return;
285 }
286
287 lp->ptr = p[valid_ptr].ptr;
288 if (!p[valid_ptr].skip) {
289 /* If our only child is a leaf, make this a leaf. */
290 /* By design, we should have made this node a leaf to begin with so we
291 * should never reach here.
292 * But since it's so simple to handle this, let's do it just in case we
293 * change this rule.
294 */
295 lp->skip = 0;
296 } else {
297 lp->skip += p[valid_ptr].skip;
298 }
299}
300
301static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
302{
303 DECLARE_BITMAP(compacted, nodes_nb);
304
305 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200306 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200307 }
308}
309
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200310static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200311 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000312{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200313 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200314 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200315 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200316
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200317 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200318 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200319 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200320 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200321 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100322 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200323 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200324
325 if (sections[lp.ptr].size.hi ||
326 range_covers_byte(sections[lp.ptr].offset_within_address_space,
327 sections[lp.ptr].size.lo, addr)) {
328 return &sections[lp.ptr];
329 } else {
330 return &sections[PHYS_SECTION_UNASSIGNED];
331 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200332}
333
Blue Swirle5548612012-04-21 13:08:33 +0000334bool memory_region_is_unassigned(MemoryRegion *mr)
335{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200336 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000337 && mr != &io_mem_watch;
338}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200339
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100340/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200341static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200342 hwaddr addr,
343 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200344{
Jan Kiszka90260c62013-05-26 21:46:51 +0200345 MemoryRegionSection *section;
346 subpage_t *subpage;
347
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200348 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200349 if (resolve_subpage && section->mr->subpage) {
350 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200351 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200352 }
353 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200354}
355
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100356/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200357static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200358address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200359 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200360{
361 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200362 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100363 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200364
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200365 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200366 /* Compute offset within MemoryRegionSection */
367 addr -= section->offset_within_address_space;
368
369 /* Compute offset within MemoryRegion */
370 *xlat = addr + section->offset_within_region;
371
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200372 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200373
374 /* MMIO registers can be expected to perform full-width accesses based only
375 * on their address, without considering adjacent registers that could
376 * decode to completely different MemoryRegions. When such registers
377 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
378 * regions overlap wildly. For this reason we cannot clamp the accesses
379 * here.
380 *
381 * If the length is small (as is the case for address_space_ldl/stl),
382 * everything works fine. If the incoming length is large, however,
383 * the caller really has to do the clamping through memory_access_size.
384 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200385 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200386 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200387 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
388 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200389 return section;
390}
Jan Kiszka90260c62013-05-26 21:46:51 +0200391
Paolo Bonzini41063e12015-03-18 14:21:43 +0100392/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200393MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
394 hwaddr *xlat, hwaddr *plen,
395 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200396{
Avi Kivity30951152012-10-30 13:47:46 +0200397 IOMMUTLBEntry iotlb;
398 MemoryRegionSection *section;
399 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200400
401 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100402 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
403 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200404 mr = section->mr;
405
406 if (!mr->iommu_ops) {
407 break;
408 }
409
Le Tan8d7b8cb2014-08-16 13:55:37 +0800410 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200411 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
412 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700413 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200414 if (!(iotlb.perm & (1 << is_write))) {
415 mr = &io_mem_unassigned;
416 break;
417 }
418
419 as = iotlb.target_as;
420 }
421
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000422 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100423 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700424 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100425 }
426
Avi Kivity30951152012-10-30 13:47:46 +0200427 *xlat = addr;
428 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200429}
430
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100431/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200432MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000433address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200434 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200435{
Avi Kivity30951152012-10-30 13:47:46 +0200436 MemoryRegionSection *section;
Peter Maydelld7898cd2016-01-21 14:15:05 +0000437 AddressSpaceDispatch *d = cpu->cpu_ases[asidx].memory_dispatch;
438
439 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200440
441 assert(!section->mr->iommu_ops);
442 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200443}
bellard9fa3e852004-01-04 18:06:42 +0000444#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000445
Andreas Färberb170fce2013-01-20 20:23:22 +0100446#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000447
Juan Quintelae59fb372009-09-29 22:48:21 +0200448static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200449{
Andreas Färber259186a2013-01-17 18:51:17 +0100450 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200451
aurel323098dba2009-03-07 21:28:24 +0000452 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
453 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100454 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100455 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000456
457 return 0;
458}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200459
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400460static int cpu_common_pre_load(void *opaque)
461{
462 CPUState *cpu = opaque;
463
Paolo Bonziniadee6422014-12-19 12:53:14 +0100464 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400465
466 return 0;
467}
468
469static bool cpu_common_exception_index_needed(void *opaque)
470{
471 CPUState *cpu = opaque;
472
Paolo Bonziniadee6422014-12-19 12:53:14 +0100473 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400474}
475
476static const VMStateDescription vmstate_cpu_common_exception_index = {
477 .name = "cpu_common/exception_index",
478 .version_id = 1,
479 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200480 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400481 .fields = (VMStateField[]) {
482 VMSTATE_INT32(exception_index, CPUState),
483 VMSTATE_END_OF_LIST()
484 }
485};
486
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300487static bool cpu_common_crash_occurred_needed(void *opaque)
488{
489 CPUState *cpu = opaque;
490
491 return cpu->crash_occurred;
492}
493
494static const VMStateDescription vmstate_cpu_common_crash_occurred = {
495 .name = "cpu_common/crash_occurred",
496 .version_id = 1,
497 .minimum_version_id = 1,
498 .needed = cpu_common_crash_occurred_needed,
499 .fields = (VMStateField[]) {
500 VMSTATE_BOOL(crash_occurred, CPUState),
501 VMSTATE_END_OF_LIST()
502 }
503};
504
Andreas Färber1a1562f2013-06-17 04:09:11 +0200505const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200506 .name = "cpu_common",
507 .version_id = 1,
508 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400509 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200510 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200511 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100512 VMSTATE_UINT32(halted, CPUState),
513 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200514 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400515 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200516 .subsections = (const VMStateDescription*[]) {
517 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300518 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200519 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200520 }
521};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200522
pbrook9656f322008-07-01 20:01:19 +0000523#endif
524
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100525CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400526{
Andreas Färberbdc44642013-06-24 23:50:24 +0200527 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400528
Andreas Färberbdc44642013-06-24 23:50:24 +0200529 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100530 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200531 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100532 }
Glauber Costa950f1472009-06-09 12:15:18 -0400533 }
534
Andreas Färberbdc44642013-06-24 23:50:24 +0200535 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400536}
537
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000538#if !defined(CONFIG_USER_ONLY)
Peter Maydell56943e82016-01-21 14:15:04 +0000539void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000540{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000541 CPUAddressSpace *newas;
542
543 /* Target code should have set num_ases before calling us */
544 assert(asidx < cpu->num_ases);
545
Peter Maydell56943e82016-01-21 14:15:04 +0000546 if (asidx == 0) {
547 /* address space 0 gets the convenience alias */
548 cpu->as = as;
549 }
550
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000551 /* KVM cannot currently support multiple address spaces. */
552 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000553
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000554 if (!cpu->cpu_ases) {
555 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000556 }
Peter Maydell32857f42015-10-01 15:29:50 +0100557
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000558 newas = &cpu->cpu_ases[asidx];
559 newas->cpu = cpu;
560 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000561 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000562 newas->tcg_as_listener.commit = tcg_commit;
563 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000564 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000565}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000566
567AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
568{
569 /* Return the AddressSpace corresponding to the specified index */
570 return cpu->cpu_ases[asidx].as;
571}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000572#endif
573
Bharata B Raob7bca732015-06-23 19:31:13 -0700574#ifndef CONFIG_USER_ONLY
575static DECLARE_BITMAP(cpu_index_map, MAX_CPUMASK_BITS);
576
577static int cpu_get_free_index(Error **errp)
578{
579 int cpu = find_first_zero_bit(cpu_index_map, MAX_CPUMASK_BITS);
580
581 if (cpu >= MAX_CPUMASK_BITS) {
582 error_setg(errp, "Trying to use more CPUs than max of %d",
583 MAX_CPUMASK_BITS);
584 return -1;
585 }
586
587 bitmap_set(cpu_index_map, cpu, 1);
588 return cpu;
589}
590
591void cpu_exec_exit(CPUState *cpu)
592{
593 if (cpu->cpu_index == -1) {
594 /* cpu_index was never allocated by this @cpu or was already freed. */
595 return;
596 }
597
598 bitmap_clear(cpu_index_map, cpu->cpu_index, 1);
599 cpu->cpu_index = -1;
600}
601#else
602
603static int cpu_get_free_index(Error **errp)
604{
605 CPUState *some_cpu;
606 int cpu_index = 0;
607
608 CPU_FOREACH(some_cpu) {
609 cpu_index++;
610 }
611 return cpu_index;
612}
613
614void cpu_exec_exit(CPUState *cpu)
615{
616}
617#endif
618
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700619void cpu_exec_init(CPUState *cpu, Error **errp)
bellardfd6ce8f2003-05-14 19:00:11 +0000620{
Andreas Färberb170fce2013-01-20 20:23:22 +0100621 CPUClass *cc = CPU_GET_CLASS(cpu);
bellard6a00d602005-11-21 23:25:50 +0000622 int cpu_index;
Bharata B Raob7bca732015-06-23 19:31:13 -0700623 Error *local_err = NULL;
bellard6a00d602005-11-21 23:25:50 +0000624
Peter Maydell56943e82016-01-21 14:15:04 +0000625 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000626 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000627
Eduardo Habkost291135b2015-04-27 17:00:33 -0300628#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300629 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000630
631 /* This is a softmmu CPU object, so create a property for it
632 * so users can wire up its memory. (This can't go in qom/cpu.c
633 * because that file is compiled only once for both user-mode
634 * and system builds.) The default if no link is set up is to use
635 * the system address space.
636 */
637 object_property_add_link(OBJECT(cpu), "memory", TYPE_MEMORY_REGION,
638 (Object **)&cpu->memory,
639 qdev_prop_allow_set_link_before_realize,
640 OBJ_PROP_LINK_UNREF_ON_RELEASE,
641 &error_abort);
642 cpu->memory = system_memory;
643 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300644#endif
645
pbrookc2764712009-03-07 15:24:59 +0000646#if defined(CONFIG_USER_ONLY)
647 cpu_list_lock();
648#endif
Bharata B Raob7bca732015-06-23 19:31:13 -0700649 cpu_index = cpu->cpu_index = cpu_get_free_index(&local_err);
650 if (local_err) {
651 error_propagate(errp, local_err);
652#if defined(CONFIG_USER_ONLY)
653 cpu_list_unlock();
654#endif
655 return;
bellard6a00d602005-11-21 23:25:50 +0000656 }
Andreas Färberbdc44642013-06-24 23:50:24 +0200657 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000658#if defined(CONFIG_USER_ONLY)
659 cpu_list_unlock();
660#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200661 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
662 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
663 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100664 if (cc->vmsd != NULL) {
665 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
666 }
bellardfd6ce8f2003-05-14 19:00:11 +0000667}
668
Paul Brook94df27f2010-02-28 23:47:45 +0000669#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200670static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000671{
672 tb_invalidate_phys_page_range(pc, pc + 1, 0);
673}
674#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200675static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400676{
Peter Maydell5232e4c2016-01-21 14:15:06 +0000677 MemTxAttrs attrs;
678 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
679 int asidx = cpu_asidx_from_attrs(cpu, attrs);
Max Filippove8262a12013-09-27 22:29:17 +0400680 if (phys != -1) {
Peter Maydell5232e4c2016-01-21 14:15:06 +0000681 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100682 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400683 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400684}
bellardc27004e2005-01-03 23:35:10 +0000685#endif
bellardd720b932004-04-25 17:57:43 +0000686
Paul Brookc527ee82010-03-01 03:31:14 +0000687#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200688void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000689
690{
691}
692
Peter Maydell3ee887e2014-09-12 14:06:48 +0100693int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
694 int flags)
695{
696 return -ENOSYS;
697}
698
699void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
700{
701}
702
Andreas Färber75a34032013-09-02 16:57:02 +0200703int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000704 int flags, CPUWatchpoint **watchpoint)
705{
706 return -ENOSYS;
707}
708#else
pbrook6658ffb2007-03-16 23:58:11 +0000709/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200710int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000711 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000712{
aliguoric0ce9982008-11-25 22:13:57 +0000713 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000714
Peter Maydell05068c02014-09-12 14:06:48 +0100715 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700716 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200717 error_report("tried to set invalid watchpoint at %"
718 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000719 return -EINVAL;
720 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500721 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000722
aliguoria1d1bb32008-11-18 20:07:32 +0000723 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100724 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000725 wp->flags = flags;
726
aliguori2dc9f412008-11-18 20:56:59 +0000727 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200728 if (flags & BP_GDB) {
729 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
730 } else {
731 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
732 }
aliguoria1d1bb32008-11-18 20:07:32 +0000733
Andreas Färber31b030d2013-09-04 01:29:02 +0200734 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000735
736 if (watchpoint)
737 *watchpoint = wp;
738 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000739}
740
aliguoria1d1bb32008-11-18 20:07:32 +0000741/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200742int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000743 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000744{
aliguoria1d1bb32008-11-18 20:07:32 +0000745 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000746
Andreas Färberff4700b2013-08-26 18:23:18 +0200747 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100748 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000749 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200750 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000751 return 0;
752 }
753 }
aliguoria1d1bb32008-11-18 20:07:32 +0000754 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000755}
756
aliguoria1d1bb32008-11-18 20:07:32 +0000757/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200758void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000759{
Andreas Färberff4700b2013-08-26 18:23:18 +0200760 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000761
Andreas Färber31b030d2013-09-04 01:29:02 +0200762 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000763
Anthony Liguori7267c092011-08-20 22:09:37 -0500764 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000765}
766
aliguoria1d1bb32008-11-18 20:07:32 +0000767/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200768void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000769{
aliguoric0ce9982008-11-25 22:13:57 +0000770 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000771
Andreas Färberff4700b2013-08-26 18:23:18 +0200772 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200773 if (wp->flags & mask) {
774 cpu_watchpoint_remove_by_ref(cpu, wp);
775 }
aliguoric0ce9982008-11-25 22:13:57 +0000776 }
aliguoria1d1bb32008-11-18 20:07:32 +0000777}
Peter Maydell05068c02014-09-12 14:06:48 +0100778
779/* Return true if this watchpoint address matches the specified
780 * access (ie the address range covered by the watchpoint overlaps
781 * partially or completely with the address range covered by the
782 * access).
783 */
784static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
785 vaddr addr,
786 vaddr len)
787{
788 /* We know the lengths are non-zero, but a little caution is
789 * required to avoid errors in the case where the range ends
790 * exactly at the top of the address space and so addr + len
791 * wraps round to zero.
792 */
793 vaddr wpend = wp->vaddr + wp->len - 1;
794 vaddr addrend = addr + len - 1;
795
796 return !(addr > wpend || wp->vaddr > addrend);
797}
798
Paul Brookc527ee82010-03-01 03:31:14 +0000799#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000800
801/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200802int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000803 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000804{
aliguoric0ce9982008-11-25 22:13:57 +0000805 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000806
Anthony Liguori7267c092011-08-20 22:09:37 -0500807 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000808
809 bp->pc = pc;
810 bp->flags = flags;
811
aliguori2dc9f412008-11-18 20:56:59 +0000812 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200813 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200814 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200815 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200816 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200817 }
aliguoria1d1bb32008-11-18 20:07:32 +0000818
Andreas Färberf0c3c502013-08-26 21:22:53 +0200819 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000820
Andreas Färber00b941e2013-06-29 18:55:54 +0200821 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000822 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200823 }
aliguoria1d1bb32008-11-18 20:07:32 +0000824 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000825}
826
827/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200828int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000829{
aliguoria1d1bb32008-11-18 20:07:32 +0000830 CPUBreakpoint *bp;
831
Andreas Färberf0c3c502013-08-26 21:22:53 +0200832 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000833 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200834 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000835 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000836 }
bellard4c3a88a2003-07-26 12:06:08 +0000837 }
aliguoria1d1bb32008-11-18 20:07:32 +0000838 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000839}
840
aliguoria1d1bb32008-11-18 20:07:32 +0000841/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200842void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000843{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200844 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
845
846 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000847
Anthony Liguori7267c092011-08-20 22:09:37 -0500848 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000849}
850
851/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200852void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000853{
aliguoric0ce9982008-11-25 22:13:57 +0000854 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000855
Andreas Färberf0c3c502013-08-26 21:22:53 +0200856 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200857 if (bp->flags & mask) {
858 cpu_breakpoint_remove_by_ref(cpu, bp);
859 }
aliguoric0ce9982008-11-25 22:13:57 +0000860 }
bellard4c3a88a2003-07-26 12:06:08 +0000861}
862
bellardc33a3462003-07-29 20:50:33 +0000863/* enable or disable single step mode. EXCP_DEBUG is returned by the
864 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200865void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000866{
Andreas Färbered2803d2013-06-21 20:20:45 +0200867 if (cpu->singlestep_enabled != enabled) {
868 cpu->singlestep_enabled = enabled;
869 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200870 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200871 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100872 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000873 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -0700874 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +0000875 }
bellardc33a3462003-07-29 20:50:33 +0000876 }
bellardc33a3462003-07-29 20:50:33 +0000877}
878
Andreas Färbera47dddd2013-09-03 17:38:47 +0200879void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000880{
881 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000882 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000883
884 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000885 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000886 fprintf(stderr, "qemu: fatal: ");
887 vfprintf(stderr, fmt, ap);
888 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200889 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +0100890 if (qemu_log_separate()) {
aliguori93fcfe32009-01-15 22:34:14 +0000891 qemu_log("qemu: fatal: ");
892 qemu_log_vprintf(fmt, ap2);
893 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200894 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000895 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000896 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000897 }
pbrook493ae1f2007-11-23 16:53:59 +0000898 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000899 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +0300900 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +0200901#if defined(CONFIG_USER_ONLY)
902 {
903 struct sigaction act;
904 sigfillset(&act.sa_mask);
905 act.sa_handler = SIG_DFL;
906 sigaction(SIGABRT, &act, NULL);
907 }
908#endif
bellard75012672003-06-21 13:11:07 +0000909 abort();
910}
911
bellard01243112004-01-04 15:48:17 +0000912#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400913/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200914static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
915{
916 RAMBlock *block;
917
Paolo Bonzini43771532013-09-09 17:58:40 +0200918 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200919 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +0200920 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200921 }
Mike Day0dc3f442013-09-05 14:41:35 -0400922 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200923 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200924 goto found;
925 }
926 }
927
928 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
929 abort();
930
931found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200932 /* It is safe to write mru_block outside the iothread lock. This
933 * is what happens:
934 *
935 * mru_block = xxx
936 * rcu_read_unlock()
937 * xxx removed from list
938 * rcu_read_lock()
939 * read mru_block
940 * mru_block = NULL;
941 * call_rcu(reclaim_ramblock, xxx);
942 * rcu_read_unlock()
943 *
944 * atomic_rcu_set is not needed here. The block was already published
945 * when it was placed into the list. Here we're just making an extra
946 * copy of the pointer.
947 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200948 ram_list.mru_block = block;
949 return block;
950}
951
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200952static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000953{
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700954 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200955 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200956 RAMBlock *block;
957 ram_addr_t end;
958
959 end = TARGET_PAGE_ALIGN(start + length);
960 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000961
Mike Day0dc3f442013-09-05 14:41:35 -0400962 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200963 block = qemu_get_ram_block(start);
964 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200965 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700966 CPU_FOREACH(cpu) {
967 tlb_reset_dirty(cpu, start1, length);
968 }
Mike Day0dc3f442013-09-05 14:41:35 -0400969 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200970}
971
972/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000973bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
974 ram_addr_t length,
975 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200976{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +0000977 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000978 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +0000979 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +0200980
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000981 if (length == 0) {
982 return false;
983 }
984
985 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
986 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +0000987
988 rcu_read_lock();
989
990 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
991
992 while (page < end) {
993 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
994 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
995 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
996
997 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
998 offset, num);
999 page += num;
1000 }
1001
1002 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001003
1004 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001005 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001006 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001007
1008 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001009}
1010
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001011/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001012hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001013 MemoryRegionSection *section,
1014 target_ulong vaddr,
1015 hwaddr paddr, hwaddr xlat,
1016 int prot,
1017 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001018{
Avi Kivitya8170e52012-10-23 12:30:10 +02001019 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001020 CPUWatchpoint *wp;
1021
Blue Swirlcc5bea62012-04-14 14:56:48 +00001022 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001023 /* Normal RAM. */
1024 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001025 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001026 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001027 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001028 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001029 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001030 }
1031 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001032 AddressSpaceDispatch *d;
1033
1034 d = atomic_rcu_read(&section->address_space->dispatch);
1035 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001036 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001037 }
1038
1039 /* Make accesses to pages with watchpoints go via the
1040 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001041 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001042 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001043 /* Avoid trapping reads of pages with a write breakpoint. */
1044 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001045 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001046 *address |= TLB_MMIO;
1047 break;
1048 }
1049 }
1050 }
1051
1052 return iotlb;
1053}
bellard9fa3e852004-01-04 18:06:42 +00001054#endif /* defined(CONFIG_USER_ONLY) */
1055
pbrooke2eef172008-06-08 01:09:01 +00001056#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001057
Anthony Liguoric227f092009-10-01 16:12:16 -05001058static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001059 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001060static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001061
Igor Mammedova2b257d2014-10-31 16:38:37 +00001062static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
1063 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001064
1065/*
1066 * Set a custom physical guest memory alloator.
1067 * Accelerators with unusual needs may need this. Hopefully, we can
1068 * get rid of it eventually.
1069 */
Igor Mammedova2b257d2014-10-31 16:38:37 +00001070void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +02001071{
1072 phys_mem_alloc = alloc;
1073}
1074
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001075static uint16_t phys_section_add(PhysPageMap *map,
1076 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001077{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001078 /* The physical section number is ORed with a page-aligned
1079 * pointer to produce the iotlb entries. Thus it should
1080 * never overflow into the page-aligned value.
1081 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001082 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001083
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001084 if (map->sections_nb == map->sections_nb_alloc) {
1085 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1086 map->sections = g_renew(MemoryRegionSection, map->sections,
1087 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001088 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001089 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001090 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001091 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001092}
1093
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001094static void phys_section_destroy(MemoryRegion *mr)
1095{
Don Slutz55b4e802015-11-30 17:11:04 -05001096 bool have_sub_page = mr->subpage;
1097
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001098 memory_region_unref(mr);
1099
Don Slutz55b4e802015-11-30 17:11:04 -05001100 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001101 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001102 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001103 g_free(subpage);
1104 }
1105}
1106
Paolo Bonzini60926662013-05-29 12:30:26 +02001107static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001108{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001109 while (map->sections_nb > 0) {
1110 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001111 phys_section_destroy(section->mr);
1112 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001113 g_free(map->sections);
1114 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001115}
1116
Avi Kivityac1970f2012-10-03 16:22:53 +02001117static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001118{
1119 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001120 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001121 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +02001122 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001123 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001124 MemoryRegionSection subsection = {
1125 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001126 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001127 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001128 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001129
Avi Kivityf3705d52012-03-08 16:16:34 +02001130 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001131
Avi Kivityf3705d52012-03-08 16:16:34 +02001132 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001133 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001134 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001135 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001136 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001137 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001138 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001139 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001140 }
1141 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001142 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001143 subpage_register(subpage, start, end,
1144 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001145}
1146
1147
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001148static void register_multipage(AddressSpaceDispatch *d,
1149 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001150{
Avi Kivitya8170e52012-10-23 12:30:10 +02001151 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001152 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001153 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1154 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001155
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001156 assert(num_pages);
1157 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001158}
1159
Avi Kivityac1970f2012-10-03 16:22:53 +02001160static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001161{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001162 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001163 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001164 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001165 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001166
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001167 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1168 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1169 - now.offset_within_address_space;
1170
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001171 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001172 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001173 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001174 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001175 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001176 while (int128_ne(remain.size, now.size)) {
1177 remain.size = int128_sub(remain.size, now.size);
1178 remain.offset_within_address_space += int128_get64(now.size);
1179 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001180 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001181 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001182 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001183 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001184 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001185 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001186 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001187 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001188 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001189 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001190 }
1191}
1192
Sheng Yang62a27442010-01-26 19:21:16 +08001193void qemu_flush_coalesced_mmio_buffer(void)
1194{
1195 if (kvm_enabled())
1196 kvm_flush_coalesced_mmio_buffer();
1197}
1198
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001199void qemu_mutex_lock_ramlist(void)
1200{
1201 qemu_mutex_lock(&ram_list.mutex);
1202}
1203
1204void qemu_mutex_unlock_ramlist(void)
1205{
1206 qemu_mutex_unlock(&ram_list.mutex);
1207}
1208
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001209#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001210
1211#include <sys/vfs.h>
1212
1213#define HUGETLBFS_MAGIC 0x958458f6
1214
Hu Taofc7a5802014-09-09 13:28:01 +08001215static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001216{
1217 struct statfs fs;
1218 int ret;
1219
1220 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001221 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001222 } while (ret != 0 && errno == EINTR);
1223
1224 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001225 error_setg_errno(errp, errno, "failed to get page size of file %s",
1226 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001227 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001228 }
1229
Marcelo Tosattic9027602010-03-01 20:25:08 -03001230 return fs.f_bsize;
1231}
1232
Alex Williamson04b16652010-07-02 11:13:17 -06001233static void *file_ram_alloc(RAMBlock *block,
1234 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001235 const char *path,
1236 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001237{
Pavel Fedin8d31d6b2015-10-28 12:54:07 +03001238 struct stat st;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001239 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001240 char *sanitized_name;
1241 char *c;
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001242 void *area;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001243 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001244 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001245 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001246
Hu Taofc7a5802014-09-09 13:28:01 +08001247 hpagesize = gethugepagesize(path, &local_err);
1248 if (local_err) {
1249 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001250 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001251 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001252 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001253
1254 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001255 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1256 "or larger than huge page size 0x%" PRIx64,
1257 memory, hpagesize);
1258 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001259 }
1260
1261 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001262 error_setg(errp,
1263 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001264 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001265 }
1266
Pavel Fedin8d31d6b2015-10-28 12:54:07 +03001267 if (!stat(path, &st) && S_ISDIR(st.st_mode)) {
1268 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1269 sanitized_name = g_strdup(memory_region_name(block->mr));
1270 for (c = sanitized_name; *c != '\0'; c++) {
1271 if (*c == '/') {
1272 *c = '_';
1273 }
1274 }
1275
1276 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1277 sanitized_name);
1278 g_free(sanitized_name);
1279
1280 fd = mkstemp(filename);
1281 if (fd >= 0) {
1282 unlink(filename);
1283 }
1284 g_free(filename);
1285 } else {
1286 fd = open(path, O_RDWR | O_CREAT, 0644);
Peter Feiner8ca761f2013-03-04 13:54:25 -05001287 }
1288
Marcelo Tosattic9027602010-03-01 20:25:08 -03001289 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001290 error_setg_errno(errp, errno,
1291 "unable to create backing store for hugepages");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001292 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001293 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001294
Chen Hanxiao9284f312015-07-24 11:12:03 +08001295 memory = ROUND_UP(memory, hpagesize);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001296
1297 /*
1298 * ftruncate is not supported by hugetlbfs in older
1299 * hosts, so don't bother bailing out on errors.
1300 * If anything goes wrong with it under other filesystems,
1301 * mmap will fail.
1302 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001303 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001304 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001305 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001306
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001307 area = qemu_ram_mmap(fd, memory, hpagesize, block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001308 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001309 error_setg_errno(errp, errno,
1310 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001311 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001312 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001313 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001314
1315 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001316 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001317 }
1318
Alex Williamson04b16652010-07-02 11:13:17 -06001319 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001320 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001321
1322error:
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001323 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001324}
1325#endif
1326
Mike Day0dc3f442013-09-05 14:41:35 -04001327/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001328static ram_addr_t find_ram_offset(ram_addr_t size)
1329{
Alex Williamson04b16652010-07-02 11:13:17 -06001330 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001331 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001332
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001333 assert(size != 0); /* it would hand out same offset multiple times */
1334
Mike Day0dc3f442013-09-05 14:41:35 -04001335 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001336 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001337 }
Alex Williamson04b16652010-07-02 11:13:17 -06001338
Mike Day0dc3f442013-09-05 14:41:35 -04001339 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001340 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001341
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001342 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001343
Mike Day0dc3f442013-09-05 14:41:35 -04001344 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001345 if (next_block->offset >= end) {
1346 next = MIN(next, next_block->offset);
1347 }
1348 }
1349 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001350 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001351 mingap = next - end;
1352 }
1353 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001354
1355 if (offset == RAM_ADDR_MAX) {
1356 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1357 (uint64_t)size);
1358 abort();
1359 }
1360
Alex Williamson04b16652010-07-02 11:13:17 -06001361 return offset;
1362}
1363
Juan Quintela652d7ec2012-07-20 10:37:54 +02001364ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001365{
Alex Williamsond17b5282010-06-25 11:08:38 -06001366 RAMBlock *block;
1367 ram_addr_t last = 0;
1368
Mike Day0dc3f442013-09-05 14:41:35 -04001369 rcu_read_lock();
1370 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001371 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001372 }
Mike Day0dc3f442013-09-05 14:41:35 -04001373 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001374 return last;
1375}
1376
Jason Baronddb97f12012-08-02 15:44:16 -04001377static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1378{
1379 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001380
1381 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001382 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001383 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1384 if (ret) {
1385 perror("qemu_madvise");
1386 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1387 "but dump_guest_core=off specified\n");
1388 }
1389 }
1390}
1391
Mike Day0dc3f442013-09-05 14:41:35 -04001392/* Called within an RCU critical section, or while the ramlist lock
1393 * is held.
1394 */
Hu Tao20cfe882014-04-02 15:13:26 +08001395static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001396{
Hu Tao20cfe882014-04-02 15:13:26 +08001397 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001398
Mike Day0dc3f442013-09-05 14:41:35 -04001399 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001400 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001401 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001402 }
1403 }
Hu Tao20cfe882014-04-02 15:13:26 +08001404
1405 return NULL;
1406}
1407
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001408const char *qemu_ram_get_idstr(RAMBlock *rb)
1409{
1410 return rb->idstr;
1411}
1412
Mike Dayae3a7042013-09-05 14:41:35 -04001413/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001414void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1415{
Mike Dayae3a7042013-09-05 14:41:35 -04001416 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001417
Mike Day0dc3f442013-09-05 14:41:35 -04001418 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001419 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001420 assert(new_block);
1421 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001422
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001423 if (dev) {
1424 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001425 if (id) {
1426 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001427 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001428 }
1429 }
1430 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1431
Mike Day0dc3f442013-09-05 14:41:35 -04001432 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001433 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001434 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1435 new_block->idstr);
1436 abort();
1437 }
1438 }
Mike Day0dc3f442013-09-05 14:41:35 -04001439 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001440}
1441
Mike Dayae3a7042013-09-05 14:41:35 -04001442/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001443void qemu_ram_unset_idstr(ram_addr_t addr)
1444{
Mike Dayae3a7042013-09-05 14:41:35 -04001445 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001446
Mike Dayae3a7042013-09-05 14:41:35 -04001447 /* FIXME: arch_init.c assumes that this is not called throughout
1448 * migration. Ignore the problem since hot-unplug during migration
1449 * does not work anyway.
1450 */
1451
Mike Day0dc3f442013-09-05 14:41:35 -04001452 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001453 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001454 if (block) {
1455 memset(block->idstr, 0, sizeof(block->idstr));
1456 }
Mike Day0dc3f442013-09-05 14:41:35 -04001457 rcu_read_unlock();
Hu Tao20cfe882014-04-02 15:13:26 +08001458}
1459
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001460static int memory_try_enable_merging(void *addr, size_t len)
1461{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001462 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001463 /* disabled by the user */
1464 return 0;
1465 }
1466
1467 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1468}
1469
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001470/* Only legal before guest might have detected the memory size: e.g. on
1471 * incoming migration, or right after reset.
1472 *
1473 * As memory core doesn't know how is memory accessed, it is up to
1474 * resize callback to update device state and/or add assertions to detect
1475 * misuse, if necessary.
1476 */
1477int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1478{
1479 RAMBlock *block = find_ram_block(base);
1480
1481 assert(block);
1482
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001483 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001484
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001485 if (block->used_length == newsize) {
1486 return 0;
1487 }
1488
1489 if (!(block->flags & RAM_RESIZEABLE)) {
1490 error_setg_errno(errp, EINVAL,
1491 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1492 " in != 0x" RAM_ADDR_FMT, block->idstr,
1493 newsize, block->used_length);
1494 return -EINVAL;
1495 }
1496
1497 if (block->max_length < newsize) {
1498 error_setg_errno(errp, EINVAL,
1499 "Length too large: %s: 0x" RAM_ADDR_FMT
1500 " > 0x" RAM_ADDR_FMT, block->idstr,
1501 newsize, block->max_length);
1502 return -EINVAL;
1503 }
1504
1505 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1506 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001507 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1508 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001509 memory_region_set_size(block->mr, newsize);
1510 if (block->resized) {
1511 block->resized(block->idstr, newsize, block->host);
1512 }
1513 return 0;
1514}
1515
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001516/* Called with ram_list.mutex held */
1517static void dirty_memory_extend(ram_addr_t old_ram_size,
1518 ram_addr_t new_ram_size)
1519{
1520 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
1521 DIRTY_MEMORY_BLOCK_SIZE);
1522 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
1523 DIRTY_MEMORY_BLOCK_SIZE);
1524 int i;
1525
1526 /* Only need to extend if block count increased */
1527 if (new_num_blocks <= old_num_blocks) {
1528 return;
1529 }
1530
1531 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1532 DirtyMemoryBlocks *old_blocks;
1533 DirtyMemoryBlocks *new_blocks;
1534 int j;
1535
1536 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
1537 new_blocks = g_malloc(sizeof(*new_blocks) +
1538 sizeof(new_blocks->blocks[0]) * new_num_blocks);
1539
1540 if (old_num_blocks) {
1541 memcpy(new_blocks->blocks, old_blocks->blocks,
1542 old_num_blocks * sizeof(old_blocks->blocks[0]));
1543 }
1544
1545 for (j = old_num_blocks; j < new_num_blocks; j++) {
1546 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
1547 }
1548
1549 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
1550
1551 if (old_blocks) {
1552 g_free_rcu(old_blocks, rcu);
1553 }
1554 }
1555}
1556
Hu Taoef701d72014-09-09 13:27:54 +08001557static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001558{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001559 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001560 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001561 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001562 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001563
1564 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001565
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001566 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001567 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001568
1569 if (!new_block->host) {
1570 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001571 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001572 new_block->mr, &err);
1573 if (err) {
1574 error_propagate(errp, err);
1575 qemu_mutex_unlock_ramlist();
1576 return -1;
1577 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001578 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001579 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001580 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001581 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001582 error_setg_errno(errp, errno,
1583 "cannot set up guest memory '%s'",
1584 memory_region_name(new_block->mr));
1585 qemu_mutex_unlock_ramlist();
1586 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001587 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001588 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001589 }
1590 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001591
Li Zhijiandd631692015-07-02 20:18:06 +08001592 new_ram_size = MAX(old_ram_size,
1593 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
1594 if (new_ram_size > old_ram_size) {
1595 migration_bitmap_extend(old_ram_size, new_ram_size);
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001596 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08001597 }
Mike Day0d53d9f2015-01-21 13:45:24 +01001598 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1599 * QLIST (which has an RCU-friendly variant) does not have insertion at
1600 * tail, so save the last element in last_block.
1601 */
Mike Day0dc3f442013-09-05 14:41:35 -04001602 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001603 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001604 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001605 break;
1606 }
1607 }
1608 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001609 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001610 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001611 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001612 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001613 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001614 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001615 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001616
Mike Day0dc3f442013-09-05 14:41:35 -04001617 /* Write list before version */
1618 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001619 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001620 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001621
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001622 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001623 new_block->used_length,
1624 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001625
Paolo Bonzinia904c912015-01-21 16:18:35 +01001626 if (new_block->host) {
1627 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1628 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1629 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1630 if (kvm_enabled()) {
1631 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1632 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001633 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001634
1635 return new_block->offset;
1636}
1637
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001638#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001639ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001640 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001641 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001642{
1643 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001644 ram_addr_t addr;
1645 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001646
1647 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001648 error_setg(errp, "-mem-path not supported with Xen");
1649 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001650 }
1651
1652 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1653 /*
1654 * file_ram_alloc() needs to allocate just like
1655 * phys_mem_alloc, but we haven't bothered to provide
1656 * a hook there.
1657 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001658 error_setg(errp,
1659 "-mem-path not supported with this accelerator");
1660 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001661 }
1662
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001663 size = HOST_PAGE_ALIGN(size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001664 new_block = g_malloc0(sizeof(*new_block));
1665 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001666 new_block->used_length = size;
1667 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001668 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001669 new_block->host = file_ram_alloc(new_block, size,
1670 mem_path, errp);
1671 if (!new_block->host) {
1672 g_free(new_block);
1673 return -1;
1674 }
1675
Hu Taoef701d72014-09-09 13:27:54 +08001676 addr = ram_block_add(new_block, &local_err);
1677 if (local_err) {
1678 g_free(new_block);
1679 error_propagate(errp, local_err);
1680 return -1;
1681 }
1682 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001683}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001684#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001685
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001686static
1687ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1688 void (*resized)(const char*,
1689 uint64_t length,
1690 void *host),
1691 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001692 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001693{
1694 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001695 ram_addr_t addr;
1696 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001697
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001698 size = HOST_PAGE_ALIGN(size);
1699 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001700 new_block = g_malloc0(sizeof(*new_block));
1701 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001702 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001703 new_block->used_length = size;
1704 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001705 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001706 new_block->fd = -1;
1707 new_block->host = host;
1708 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001709 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001710 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001711 if (resizeable) {
1712 new_block->flags |= RAM_RESIZEABLE;
1713 }
Hu Taoef701d72014-09-09 13:27:54 +08001714 addr = ram_block_add(new_block, &local_err);
1715 if (local_err) {
1716 g_free(new_block);
1717 error_propagate(errp, local_err);
1718 return -1;
1719 }
Gonglei58eaa212016-02-22 16:34:55 +08001720
1721 mr->ram_block = new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001722 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001723}
1724
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001725ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1726 MemoryRegion *mr, Error **errp)
1727{
1728 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1729}
1730
Hu Taoef701d72014-09-09 13:27:54 +08001731ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001732{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001733 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1734}
1735
1736ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1737 void (*resized)(const char*,
1738 uint64_t length,
1739 void *host),
1740 MemoryRegion *mr, Error **errp)
1741{
1742 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001743}
bellarde9a1ab12007-02-08 23:08:38 +00001744
Paolo Bonzini43771532013-09-09 17:58:40 +02001745static void reclaim_ramblock(RAMBlock *block)
1746{
1747 if (block->flags & RAM_PREALLOC) {
1748 ;
1749 } else if (xen_enabled()) {
1750 xen_invalidate_map_cache_entry(block->host);
1751#ifndef _WIN32
1752 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02001753 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02001754 close(block->fd);
1755#endif
1756 } else {
1757 qemu_anon_ram_free(block->host, block->max_length);
1758 }
1759 g_free(block);
1760}
1761
Anthony Liguoric227f092009-10-01 16:12:16 -05001762void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001763{
Alex Williamson04b16652010-07-02 11:13:17 -06001764 RAMBlock *block;
1765
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001766 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001767 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001768 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001769 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001770 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001771 /* Write list before version */
1772 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001773 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001774 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001775 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001776 }
1777 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001778 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001779}
1780
Huang Yingcd19cfa2011-03-02 08:56:19 +01001781#ifndef _WIN32
1782void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1783{
1784 RAMBlock *block;
1785 ram_addr_t offset;
1786 int flags;
1787 void *area, *vaddr;
1788
Mike Day0dc3f442013-09-05 14:41:35 -04001789 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001790 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001791 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001792 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001793 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001794 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001795 } else if (xen_enabled()) {
1796 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001797 } else {
1798 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001799 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001800 flags |= (block->flags & RAM_SHARED ?
1801 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001802 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1803 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001804 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001805 /*
1806 * Remap needs to match alloc. Accelerators that
1807 * set phys_mem_alloc never remap. If they did,
1808 * we'd need a remap hook here.
1809 */
1810 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1811
Huang Yingcd19cfa2011-03-02 08:56:19 +01001812 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1813 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1814 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001815 }
1816 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001817 fprintf(stderr, "Could not remap addr: "
1818 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001819 length, addr);
1820 exit(1);
1821 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001822 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001823 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001824 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001825 }
1826 }
1827}
1828#endif /* !_WIN32 */
1829
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001830int qemu_get_ram_fd(ram_addr_t addr)
1831{
Mike Dayae3a7042013-09-05 14:41:35 -04001832 RAMBlock *block;
1833 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001834
Mike Day0dc3f442013-09-05 14:41:35 -04001835 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001836 block = qemu_get_ram_block(addr);
1837 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001838 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001839 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001840}
1841
Tetsuya Mukawa56a571d2015-12-21 12:47:34 +09001842void qemu_set_ram_fd(ram_addr_t addr, int fd)
1843{
1844 RAMBlock *block;
1845
1846 rcu_read_lock();
1847 block = qemu_get_ram_block(addr);
1848 block->fd = fd;
1849 rcu_read_unlock();
1850}
1851
Damjan Marion3fd74b82014-06-26 23:01:32 +02001852void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1853{
Mike Dayae3a7042013-09-05 14:41:35 -04001854 RAMBlock *block;
1855 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001856
Mike Day0dc3f442013-09-05 14:41:35 -04001857 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001858 block = qemu_get_ram_block(addr);
1859 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001860 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001861 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001862}
1863
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001864/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001865 * This should not be used for general purpose DMA. Use address_space_map
1866 * or address_space_rw instead. For local memory (e.g. video ram) that the
1867 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001868 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001869 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001870 */
Gonglei3655cb92016-02-20 10:35:20 +08001871void *qemu_get_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001872{
Gonglei3655cb92016-02-20 10:35:20 +08001873 RAMBlock *block = ram_block;
1874
1875 if (block == NULL) {
1876 block = qemu_get_ram_block(addr);
1877 }
Mike Dayae3a7042013-09-05 14:41:35 -04001878
1879 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001880 /* We need to check if the requested address is in the RAM
1881 * because we don't want to map the entire memory in QEMU.
1882 * In that case just map until the end of the page.
1883 */
1884 if (block->offset == 0) {
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001885 return xen_map_cache(addr, 0, 0);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001886 }
Mike Dayae3a7042013-09-05 14:41:35 -04001887
1888 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001889 }
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001890 return ramblock_ptr(block, addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001891}
1892
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001893/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001894 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001895 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001896 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04001897 */
Gonglei3655cb92016-02-20 10:35:20 +08001898static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
1899 hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001900{
Gonglei3655cb92016-02-20 10:35:20 +08001901 RAMBlock *block = ram_block;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001902 ram_addr_t offset_inside_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001903 if (*size == 0) {
1904 return NULL;
1905 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001906
Gonglei3655cb92016-02-20 10:35:20 +08001907 if (block == NULL) {
1908 block = qemu_get_ram_block(addr);
1909 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001910 offset_inside_block = addr - block->offset;
1911 *size = MIN(*size, block->max_length - offset_inside_block);
1912
1913 if (xen_enabled() && block->host == NULL) {
1914 /* We need to check if the requested address is in the RAM
1915 * because we don't want to map the entire memory in QEMU.
1916 * In that case just map the requested area.
1917 */
1918 if (block->offset == 0) {
1919 return xen_map_cache(addr, *size, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001920 }
1921
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001922 block->host = xen_map_cache(block->offset, block->max_length, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001923 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001924
1925 return ramblock_ptr(block, offset_inside_block);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001926}
1927
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001928/*
1929 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
1930 * in that RAMBlock.
1931 *
1932 * ptr: Host pointer to look up
1933 * round_offset: If true round the result offset down to a page boundary
1934 * *ram_addr: set to result ram_addr
1935 * *offset: set to result offset within the RAMBlock
1936 *
1937 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04001938 *
1939 * By the time this function returns, the returned pointer is not protected
1940 * by RCU anymore. If the caller is not within an RCU critical section and
1941 * does not hold the iothread lock, it must have other means of protecting the
1942 * pointer, such as a reference to the region that includes the incoming
1943 * ram_addr_t.
1944 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001945RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
1946 ram_addr_t *ram_addr,
1947 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00001948{
pbrook94a6b542009-04-11 17:15:54 +00001949 RAMBlock *block;
1950 uint8_t *host = ptr;
1951
Jan Kiszka868bb332011-06-21 22:59:09 +02001952 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001953 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001954 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001955 block = qemu_get_ram_block(*ram_addr);
1956 if (block) {
1957 *offset = (host - block->host);
1958 }
Mike Day0dc3f442013-09-05 14:41:35 -04001959 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001960 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001961 }
1962
Mike Day0dc3f442013-09-05 14:41:35 -04001963 rcu_read_lock();
1964 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001965 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001966 goto found;
1967 }
1968
Mike Day0dc3f442013-09-05 14:41:35 -04001969 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001970 /* This case append when the block is not mapped. */
1971 if (block->host == NULL) {
1972 continue;
1973 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001974 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001975 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001976 }
pbrook94a6b542009-04-11 17:15:54 +00001977 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001978
Mike Day0dc3f442013-09-05 14:41:35 -04001979 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001980 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001981
1982found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001983 *offset = (host - block->host);
1984 if (round_offset) {
1985 *offset &= TARGET_PAGE_MASK;
1986 }
1987 *ram_addr = block->offset + *offset;
Mike Day0dc3f442013-09-05 14:41:35 -04001988 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001989 return block;
1990}
1991
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00001992/*
1993 * Finds the named RAMBlock
1994 *
1995 * name: The name of RAMBlock to find
1996 *
1997 * Returns: RAMBlock (or NULL if not found)
1998 */
1999RAMBlock *qemu_ram_block_by_name(const char *name)
2000{
2001 RAMBlock *block;
2002
2003 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
2004 if (!strcmp(name, block->idstr)) {
2005 return block;
2006 }
2007 }
2008
2009 return NULL;
2010}
2011
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002012/* Some of the softmmu routines need to translate from a host pointer
2013 (typically a TLB entry) back to a ram offset. */
2014MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
2015{
2016 RAMBlock *block;
2017 ram_addr_t offset; /* Not used */
2018
2019 block = qemu_ram_block_from_host(ptr, false, ram_addr, &offset);
2020
2021 if (!block) {
2022 return NULL;
2023 }
2024
2025 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002026}
Alex Williamsonf471a172010-06-11 11:11:42 -06002027
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002028/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002029static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002030 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002031{
Juan Quintela52159192013-10-08 12:44:04 +02002032 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002033 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00002034 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002035 switch (size) {
2036 case 1:
Gonglei3655cb92016-02-20 10:35:20 +08002037 stb_p(qemu_get_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002038 break;
2039 case 2:
Gonglei3655cb92016-02-20 10:35:20 +08002040 stw_p(qemu_get_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002041 break;
2042 case 4:
Gonglei3655cb92016-02-20 10:35:20 +08002043 stl_p(qemu_get_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002044 break;
2045 default:
2046 abort();
2047 }
Paolo Bonzini58d27072015-03-23 11:56:01 +01002048 /* Set both VGA and migration bits for simplicity and to remove
2049 * the notdirty callback faster.
2050 */
2051 cpu_physical_memory_set_dirty_range(ram_addr, size,
2052 DIRTY_CLIENTS_NOCODE);
bellardf23db162005-08-21 19:12:28 +00002053 /* we remove the notdirty callback only if the code has been
2054 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002055 if (!cpu_physical_memory_is_clean(ram_addr)) {
Peter Crosthwaitebcae01e2015-09-10 22:39:42 -07002056 tlb_set_dirty(current_cpu, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02002057 }
bellard1ccde1c2004-02-06 19:46:14 +00002058}
2059
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002060static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
2061 unsigned size, bool is_write)
2062{
2063 return is_write;
2064}
2065
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002066static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002067 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002068 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002069 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00002070};
2071
pbrook0f459d12008-06-09 00:20:13 +00002072/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002073static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002074{
Andreas Färber93afead2013-08-26 03:41:01 +02002075 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002076 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber93afead2013-08-26 03:41:01 +02002077 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00002078 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00002079 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002080 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002081 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002082
Andreas Färberff4700b2013-08-26 18:23:18 +02002083 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002084 /* We re-entered the check after replacing the TB. Now raise
2085 * the debug interrupt so that is will trigger after the
2086 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002087 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002088 return;
2089 }
Andreas Färber93afead2013-08-26 03:41:01 +02002090 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02002091 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002092 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2093 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002094 if (flags == BP_MEM_READ) {
2095 wp->flags |= BP_WATCHPOINT_HIT_READ;
2096 } else {
2097 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2098 }
2099 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002100 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002101 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002102 if (wp->flags & BP_CPU &&
2103 !cc->debug_check_watchpoint(cpu, wp)) {
2104 wp->flags &= ~BP_WATCHPOINT_HIT;
2105 continue;
2106 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002107 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02002108 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002109 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002110 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002111 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002112 } else {
2113 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02002114 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02002115 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00002116 }
aliguori06d55cc2008-11-18 20:24:06 +00002117 }
aliguori6e140f22008-11-18 20:37:55 +00002118 } else {
2119 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002120 }
2121 }
2122}
2123
pbrook6658ffb2007-03-16 23:58:11 +00002124/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2125 so these check for a hit then pass through to the normal out-of-line
2126 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002127static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2128 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002129{
Peter Maydell66b9b432015-04-26 16:49:24 +01002130 MemTxResult res;
2131 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002132 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2133 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002134
Peter Maydell66b9b432015-04-26 16:49:24 +01002135 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002136 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002137 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002138 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002139 break;
2140 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002141 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002142 break;
2143 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002144 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002145 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002146 default: abort();
2147 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002148 *pdata = data;
2149 return res;
2150}
2151
2152static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2153 uint64_t val, unsigned size,
2154 MemTxAttrs attrs)
2155{
2156 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002157 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2158 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002159
2160 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2161 switch (size) {
2162 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002163 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002164 break;
2165 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002166 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002167 break;
2168 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002169 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002170 break;
2171 default: abort();
2172 }
2173 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002174}
2175
Avi Kivity1ec9b902012-01-02 12:47:48 +02002176static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002177 .read_with_attrs = watch_mem_read,
2178 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002179 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00002180};
pbrook6658ffb2007-03-16 23:58:11 +00002181
Peter Maydellf25a49e2015-04-26 16:49:24 +01002182static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2183 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002184{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002185 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002186 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002187 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002188
blueswir1db7b5422007-05-26 17:36:03 +00002189#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002190 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002191 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002192#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01002193 res = address_space_read(subpage->as, addr + subpage->base,
2194 attrs, buf, len);
2195 if (res) {
2196 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002197 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002198 switch (len) {
2199 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002200 *data = ldub_p(buf);
2201 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002202 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002203 *data = lduw_p(buf);
2204 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002205 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002206 *data = ldl_p(buf);
2207 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002208 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002209 *data = ldq_p(buf);
2210 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002211 default:
2212 abort();
2213 }
blueswir1db7b5422007-05-26 17:36:03 +00002214}
2215
Peter Maydellf25a49e2015-04-26 16:49:24 +01002216static MemTxResult subpage_write(void *opaque, hwaddr addr,
2217 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002218{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002219 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002220 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002221
blueswir1db7b5422007-05-26 17:36:03 +00002222#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002223 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002224 " value %"PRIx64"\n",
2225 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002226#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002227 switch (len) {
2228 case 1:
2229 stb_p(buf, value);
2230 break;
2231 case 2:
2232 stw_p(buf, value);
2233 break;
2234 case 4:
2235 stl_p(buf, value);
2236 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002237 case 8:
2238 stq_p(buf, value);
2239 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002240 default:
2241 abort();
2242 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002243 return address_space_write(subpage->as, addr + subpage->base,
2244 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002245}
2246
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002247static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002248 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002249{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002250 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002251#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002252 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002253 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002254#endif
2255
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002256 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002257 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002258}
2259
Avi Kivity70c68e42012-01-02 12:32:48 +02002260static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002261 .read_with_attrs = subpage_read,
2262 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002263 .impl.min_access_size = 1,
2264 .impl.max_access_size = 8,
2265 .valid.min_access_size = 1,
2266 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002267 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002268 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002269};
2270
Anthony Liguoric227f092009-10-01 16:12:16 -05002271static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002272 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002273{
2274 int idx, eidx;
2275
2276 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2277 return -1;
2278 idx = SUBPAGE_IDX(start);
2279 eidx = SUBPAGE_IDX(end);
2280#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002281 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2282 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002283#endif
blueswir1db7b5422007-05-26 17:36:03 +00002284 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002285 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002286 }
2287
2288 return 0;
2289}
2290
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002291static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002292{
Anthony Liguoric227f092009-10-01 16:12:16 -05002293 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002294
Anthony Liguori7267c092011-08-20 22:09:37 -05002295 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002296
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002297 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002298 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002299 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002300 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002301 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002302#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002303 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2304 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002305#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002306 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002307
2308 return mmio;
2309}
2310
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002311static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2312 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002313{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002314 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002315 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002316 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002317 .mr = mr,
2318 .offset_within_address_space = 0,
2319 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002320 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002321 };
2322
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002323 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002324}
2325
Peter Maydella54c87b2016-01-21 14:15:05 +00002326MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002327{
Peter Maydella54c87b2016-01-21 14:15:05 +00002328 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2329 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002330 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002331 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002332
2333 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002334}
2335
Avi Kivitye9179ce2009-06-14 11:38:52 +03002336static void io_mem_init(void)
2337{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002338 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002339 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002340 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002341 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002342 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002343 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002344 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002345}
2346
Avi Kivityac1970f2012-10-03 16:22:53 +02002347static void mem_begin(MemoryListener *listener)
2348{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002349 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002350 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2351 uint16_t n;
2352
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002353 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002354 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002355 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002356 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002357 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002358 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002359 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002360 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002361
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002362 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002363 d->as = as;
2364 as->next_dispatch = d;
2365}
2366
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002367static void address_space_dispatch_free(AddressSpaceDispatch *d)
2368{
2369 phys_sections_free(&d->map);
2370 g_free(d);
2371}
2372
Paolo Bonzini00752702013-05-29 12:13:54 +02002373static void mem_commit(MemoryListener *listener)
2374{
2375 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002376 AddressSpaceDispatch *cur = as->dispatch;
2377 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002378
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002379 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002380
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002381 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002382 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002383 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002384 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002385}
2386
Avi Kivity1d711482012-10-02 18:54:45 +02002387static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002388{
Peter Maydell32857f42015-10-01 15:29:50 +01002389 CPUAddressSpace *cpuas;
2390 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002391
2392 /* since each CPU stores ram addresses in its TLB cache, we must
2393 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002394 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2395 cpu_reloading_memory_map();
2396 /* The CPU and TLB are protected by the iothread lock.
2397 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2398 * may have split the RCU critical section.
2399 */
2400 d = atomic_rcu_read(&cpuas->as->dispatch);
2401 cpuas->memory_dispatch = d;
2402 tlb_flush(cpuas->cpu, 1);
Avi Kivity50c1e142012-02-08 21:36:02 +02002403}
2404
Avi Kivityac1970f2012-10-03 16:22:53 +02002405void address_space_init_dispatch(AddressSpace *as)
2406{
Paolo Bonzini00752702013-05-29 12:13:54 +02002407 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002408 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002409 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002410 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002411 .region_add = mem_add,
2412 .region_nop = mem_add,
2413 .priority = 0,
2414 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002415 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002416}
2417
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002418void address_space_unregister(AddressSpace *as)
2419{
2420 memory_listener_unregister(&as->dispatch_listener);
2421}
2422
Avi Kivity83f3c252012-10-07 12:59:55 +02002423void address_space_destroy_dispatch(AddressSpace *as)
2424{
2425 AddressSpaceDispatch *d = as->dispatch;
2426
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002427 atomic_rcu_set(&as->dispatch, NULL);
2428 if (d) {
2429 call_rcu(d, address_space_dispatch_free, rcu);
2430 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002431}
2432
Avi Kivity62152b82011-07-26 14:26:14 +03002433static void memory_map_init(void)
2434{
Anthony Liguori7267c092011-08-20 22:09:37 -05002435 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002436
Paolo Bonzini57271d62013-11-07 17:14:37 +01002437 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002438 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002439
Anthony Liguori7267c092011-08-20 22:09:37 -05002440 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002441 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2442 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002443 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002444}
2445
2446MemoryRegion *get_system_memory(void)
2447{
2448 return system_memory;
2449}
2450
Avi Kivity309cb472011-08-08 16:09:03 +03002451MemoryRegion *get_system_io(void)
2452{
2453 return system_io;
2454}
2455
pbrooke2eef172008-06-08 01:09:01 +00002456#endif /* !defined(CONFIG_USER_ONLY) */
2457
bellard13eb76e2004-01-24 15:23:36 +00002458/* physical memory access (slow version, mainly for debug) */
2459#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002460int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002461 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002462{
2463 int l, flags;
2464 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002465 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002466
2467 while (len > 0) {
2468 page = addr & TARGET_PAGE_MASK;
2469 l = (page + TARGET_PAGE_SIZE) - addr;
2470 if (l > len)
2471 l = len;
2472 flags = page_get_flags(page);
2473 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002474 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002475 if (is_write) {
2476 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002477 return -1;
bellard579a97f2007-11-11 14:26:47 +00002478 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002479 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002480 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002481 memcpy(p, buf, l);
2482 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002483 } else {
2484 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002485 return -1;
bellard579a97f2007-11-11 14:26:47 +00002486 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002487 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002488 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002489 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002490 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002491 }
2492 len -= l;
2493 buf += l;
2494 addr += l;
2495 }
Paul Brooka68fe892010-03-01 00:08:59 +00002496 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002497}
bellard8df1cd02005-01-28 22:37:22 +00002498
bellard13eb76e2004-01-24 15:23:36 +00002499#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002500
Paolo Bonzini845b6212015-03-23 11:45:53 +01002501static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002502 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002503{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002504 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
2505 /* No early return if dirty_log_mask is or becomes 0, because
2506 * cpu_physical_memory_set_dirty_range will still call
2507 * xen_modified_memory.
2508 */
2509 if (dirty_log_mask) {
2510 dirty_log_mask =
2511 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002512 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002513 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
2514 tb_invalidate_phys_range(addr, addr + length);
2515 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2516 }
2517 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002518}
2519
Richard Henderson23326162013-07-08 14:55:59 -07002520static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002521{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002522 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002523
2524 /* Regions are assumed to support 1-4 byte accesses unless
2525 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002526 if (access_size_max == 0) {
2527 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002528 }
Richard Henderson23326162013-07-08 14:55:59 -07002529
2530 /* Bound the maximum access by the alignment of the address. */
2531 if (!mr->ops->impl.unaligned) {
2532 unsigned align_size_max = addr & -addr;
2533 if (align_size_max != 0 && align_size_max < access_size_max) {
2534 access_size_max = align_size_max;
2535 }
2536 }
2537
2538 /* Don't attempt accesses larger than the maximum. */
2539 if (l > access_size_max) {
2540 l = access_size_max;
2541 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01002542 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07002543
2544 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002545}
2546
Jan Kiszka4840f102015-06-18 18:47:22 +02002547static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02002548{
Jan Kiszka4840f102015-06-18 18:47:22 +02002549 bool unlocked = !qemu_mutex_iothread_locked();
2550 bool release_lock = false;
2551
2552 if (unlocked && mr->global_locking) {
2553 qemu_mutex_lock_iothread();
2554 unlocked = false;
2555 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002556 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002557 if (mr->flush_coalesced_mmio) {
2558 if (unlocked) {
2559 qemu_mutex_lock_iothread();
2560 }
2561 qemu_flush_coalesced_mmio_buffer();
2562 if (unlocked) {
2563 qemu_mutex_unlock_iothread();
2564 }
2565 }
2566
2567 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002568}
2569
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002570/* Called within RCU critical section. */
2571static MemTxResult address_space_write_continue(AddressSpace *as, hwaddr addr,
2572 MemTxAttrs attrs,
2573 const uint8_t *buf,
2574 int len, hwaddr addr1,
2575 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00002576{
bellard13eb76e2004-01-24 15:23:36 +00002577 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002578 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01002579 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02002580 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00002581
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002582 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002583 if (!memory_access_is_direct(mr, true)) {
2584 release_lock |= prepare_mmio_access(mr);
2585 l = memory_access_size(mr, l, addr1);
2586 /* XXX: could force current_cpu to NULL to avoid
2587 potential bugs */
2588 switch (l) {
2589 case 8:
2590 /* 64 bit write access */
2591 val = ldq_p(buf);
2592 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2593 attrs);
2594 break;
2595 case 4:
2596 /* 32 bit write access */
2597 val = ldl_p(buf);
2598 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2599 attrs);
2600 break;
2601 case 2:
2602 /* 16 bit write access */
2603 val = lduw_p(buf);
2604 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2605 attrs);
2606 break;
2607 case 1:
2608 /* 8 bit write access */
2609 val = ldub_p(buf);
2610 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2611 attrs);
2612 break;
2613 default:
2614 abort();
bellard13eb76e2004-01-24 15:23:36 +00002615 }
2616 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002617 addr1 += memory_region_get_ram_addr(mr);
2618 /* RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08002619 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002620 memcpy(ptr, buf, l);
2621 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002622 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002623
2624 if (release_lock) {
2625 qemu_mutex_unlock_iothread();
2626 release_lock = false;
2627 }
2628
bellard13eb76e2004-01-24 15:23:36 +00002629 len -= l;
2630 buf += l;
2631 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002632
2633 if (!len) {
2634 break;
2635 }
2636
2637 l = len;
2638 mr = address_space_translate(as, addr, &addr1, &l, true);
bellard13eb76e2004-01-24 15:23:36 +00002639 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002640
Peter Maydell3b643492015-04-26 16:49:23 +01002641 return result;
bellard13eb76e2004-01-24 15:23:36 +00002642}
bellard8df1cd02005-01-28 22:37:22 +00002643
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002644MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2645 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002646{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002647 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002648 hwaddr addr1;
2649 MemoryRegion *mr;
2650 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002651
2652 if (len > 0) {
2653 rcu_read_lock();
2654 l = len;
2655 mr = address_space_translate(as, addr, &addr1, &l, true);
2656 result = address_space_write_continue(as, addr, attrs, buf, len,
2657 addr1, l, mr);
2658 rcu_read_unlock();
2659 }
2660
2661 return result;
2662}
2663
2664/* Called within RCU critical section. */
2665MemTxResult address_space_read_continue(AddressSpace *as, hwaddr addr,
2666 MemTxAttrs attrs, uint8_t *buf,
2667 int len, hwaddr addr1, hwaddr l,
2668 MemoryRegion *mr)
2669{
2670 uint8_t *ptr;
2671 uint64_t val;
2672 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002673 bool release_lock = false;
2674
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002675 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002676 if (!memory_access_is_direct(mr, false)) {
2677 /* I/O case */
2678 release_lock |= prepare_mmio_access(mr);
2679 l = memory_access_size(mr, l, addr1);
2680 switch (l) {
2681 case 8:
2682 /* 64 bit read access */
2683 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2684 attrs);
2685 stq_p(buf, val);
2686 break;
2687 case 4:
2688 /* 32 bit read access */
2689 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2690 attrs);
2691 stl_p(buf, val);
2692 break;
2693 case 2:
2694 /* 16 bit read access */
2695 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2696 attrs);
2697 stw_p(buf, val);
2698 break;
2699 case 1:
2700 /* 8 bit read access */
2701 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2702 attrs);
2703 stb_p(buf, val);
2704 break;
2705 default:
2706 abort();
2707 }
2708 } else {
2709 /* RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08002710 ptr = qemu_get_ram_ptr(mr->ram_block, mr->ram_addr + addr1);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002711 memcpy(buf, ptr, l);
2712 }
2713
2714 if (release_lock) {
2715 qemu_mutex_unlock_iothread();
2716 release_lock = false;
2717 }
2718
2719 len -= l;
2720 buf += l;
2721 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002722
2723 if (!len) {
2724 break;
2725 }
2726
2727 l = len;
2728 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002729 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002730
2731 return result;
2732}
2733
Paolo Bonzini3cc8f882015-12-09 10:34:13 +01002734MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
2735 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002736{
2737 hwaddr l;
2738 hwaddr addr1;
2739 MemoryRegion *mr;
2740 MemTxResult result = MEMTX_OK;
2741
2742 if (len > 0) {
2743 rcu_read_lock();
2744 l = len;
2745 mr = address_space_translate(as, addr, &addr1, &l, false);
2746 result = address_space_read_continue(as, addr, attrs, buf, len,
2747 addr1, l, mr);
2748 rcu_read_unlock();
2749 }
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002750
2751 return result;
Avi Kivityac1970f2012-10-03 16:22:53 +02002752}
2753
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002754MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2755 uint8_t *buf, int len, bool is_write)
2756{
2757 if (is_write) {
2758 return address_space_write(as, addr, attrs, (uint8_t *)buf, len);
2759 } else {
2760 return address_space_read(as, addr, attrs, (uint8_t *)buf, len);
2761 }
2762}
Avi Kivityac1970f2012-10-03 16:22:53 +02002763
Avi Kivitya8170e52012-10-23 12:30:10 +02002764void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002765 int len, int is_write)
2766{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002767 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2768 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002769}
2770
Alexander Graf582b55a2013-12-11 14:17:44 +01002771enum write_rom_type {
2772 WRITE_DATA,
2773 FLUSH_CACHE,
2774};
2775
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002776static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002777 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002778{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002779 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002780 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002781 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002782 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002783
Paolo Bonzini41063e12015-03-18 14:21:43 +01002784 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002785 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002786 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002787 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002788
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002789 if (!(memory_region_is_ram(mr) ||
2790 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02002791 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002792 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002793 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002794 /* ROM/RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08002795 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002796 switch (type) {
2797 case WRITE_DATA:
2798 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002799 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002800 break;
2801 case FLUSH_CACHE:
2802 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2803 break;
2804 }
bellardd0ecd2a2006-04-23 17:14:48 +00002805 }
2806 len -= l;
2807 buf += l;
2808 addr += l;
2809 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002810 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002811}
2812
Alexander Graf582b55a2013-12-11 14:17:44 +01002813/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002814void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002815 const uint8_t *buf, int len)
2816{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002817 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002818}
2819
2820void cpu_flush_icache_range(hwaddr start, int len)
2821{
2822 /*
2823 * This function should do the same thing as an icache flush that was
2824 * triggered from within the guest. For TCG we are always cache coherent,
2825 * so there is no need to flush anything. For KVM / Xen we need to flush
2826 * the host's instruction cache at least.
2827 */
2828 if (tcg_enabled()) {
2829 return;
2830 }
2831
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002832 cpu_physical_memory_write_rom_internal(&address_space_memory,
2833 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002834}
2835
aliguori6d16c2f2009-01-22 16:59:11 +00002836typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002837 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002838 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002839 hwaddr addr;
2840 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002841 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002842} BounceBuffer;
2843
2844static BounceBuffer bounce;
2845
aliguoriba223c22009-01-22 16:59:16 +00002846typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002847 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002848 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002849} MapClient;
2850
Fam Zheng38e047b2015-03-16 17:03:35 +08002851QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002852static QLIST_HEAD(map_client_list, MapClient) map_client_list
2853 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002854
Fam Zhenge95205e2015-03-16 17:03:37 +08002855static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002856{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002857 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002858 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002859}
2860
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002861static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002862{
2863 MapClient *client;
2864
Blue Swirl72cf2d42009-09-12 07:36:22 +00002865 while (!QLIST_EMPTY(&map_client_list)) {
2866 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002867 qemu_bh_schedule(client->bh);
2868 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002869 }
2870}
2871
Fam Zhenge95205e2015-03-16 17:03:37 +08002872void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002873{
2874 MapClient *client = g_malloc(sizeof(*client));
2875
Fam Zheng38e047b2015-03-16 17:03:35 +08002876 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002877 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002878 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002879 if (!atomic_read(&bounce.in_use)) {
2880 cpu_notify_map_clients_locked();
2881 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002882 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002883}
2884
Fam Zheng38e047b2015-03-16 17:03:35 +08002885void cpu_exec_init_all(void)
2886{
2887 qemu_mutex_init(&ram_list.mutex);
Fam Zheng38e047b2015-03-16 17:03:35 +08002888 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01002889 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08002890 qemu_mutex_init(&map_client_list_lock);
2891}
2892
Fam Zhenge95205e2015-03-16 17:03:37 +08002893void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002894{
Fam Zhenge95205e2015-03-16 17:03:37 +08002895 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002896
Fam Zhenge95205e2015-03-16 17:03:37 +08002897 qemu_mutex_lock(&map_client_list_lock);
2898 QLIST_FOREACH(client, &map_client_list, link) {
2899 if (client->bh == bh) {
2900 cpu_unregister_map_client_do(client);
2901 break;
2902 }
2903 }
2904 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002905}
2906
2907static void cpu_notify_map_clients(void)
2908{
Fam Zheng38e047b2015-03-16 17:03:35 +08002909 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002910 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002911 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002912}
2913
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002914bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2915{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002916 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002917 hwaddr l, xlat;
2918
Paolo Bonzini41063e12015-03-18 14:21:43 +01002919 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002920 while (len > 0) {
2921 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002922 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2923 if (!memory_access_is_direct(mr, is_write)) {
2924 l = memory_access_size(mr, l, addr);
2925 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002926 return false;
2927 }
2928 }
2929
2930 len -= l;
2931 addr += l;
2932 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002933 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002934 return true;
2935}
2936
aliguori6d16c2f2009-01-22 16:59:11 +00002937/* Map a physical memory region into a host virtual address.
2938 * May map a subset of the requested range, given by and returned in *plen.
2939 * May return NULL if resources needed to perform the mapping are exhausted.
2940 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002941 * Use cpu_register_map_client() to know when retrying the map operation is
2942 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002943 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002944void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002945 hwaddr addr,
2946 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002947 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002948{
Avi Kivitya8170e52012-10-23 12:30:10 +02002949 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002950 hwaddr done = 0;
2951 hwaddr l, xlat, base;
2952 MemoryRegion *mr, *this_mr;
2953 ram_addr_t raddr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002954 void *ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002955
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002956 if (len == 0) {
2957 return NULL;
2958 }
aliguori6d16c2f2009-01-22 16:59:11 +00002959
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002960 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002961 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002962 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002963
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002964 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002965 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002966 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002967 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002968 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002969 /* Avoid unbounded allocations */
2970 l = MIN(l, TARGET_PAGE_SIZE);
2971 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002972 bounce.addr = addr;
2973 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002974
2975 memory_region_ref(mr);
2976 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002977 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002978 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2979 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002980 }
aliguori6d16c2f2009-01-22 16:59:11 +00002981
Paolo Bonzini41063e12015-03-18 14:21:43 +01002982 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002983 *plen = l;
2984 return bounce.buffer;
2985 }
2986
2987 base = xlat;
2988 raddr = memory_region_get_ram_addr(mr);
2989
2990 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002991 len -= l;
2992 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002993 done += l;
2994 if (len == 0) {
2995 break;
2996 }
2997
2998 l = len;
2999 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
3000 if (this_mr != mr || xlat != base + done) {
3001 break;
3002 }
aliguori6d16c2f2009-01-22 16:59:11 +00003003 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003004
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003005 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003006 *plen = done;
Gonglei3655cb92016-02-20 10:35:20 +08003007 ptr = qemu_ram_ptr_length(mr->ram_block, raddr + base, plen);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003008 rcu_read_unlock();
3009
3010 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003011}
3012
Avi Kivityac1970f2012-10-03 16:22:53 +02003013/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003014 * Will also mark the memory as dirty if is_write == 1. access_len gives
3015 * the amount of memory that was actually read or written by the caller.
3016 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003017void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3018 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003019{
3020 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003021 MemoryRegion *mr;
3022 ram_addr_t addr1;
3023
3024 mr = qemu_ram_addr_from_host(buffer, &addr1);
3025 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003026 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003027 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003028 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003029 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003030 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003031 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003032 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003033 return;
3034 }
3035 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003036 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3037 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003038 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003039 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003040 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003041 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003042 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003043 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003044}
bellardd0ecd2a2006-04-23 17:14:48 +00003045
Avi Kivitya8170e52012-10-23 12:30:10 +02003046void *cpu_physical_memory_map(hwaddr addr,
3047 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003048 int is_write)
3049{
3050 return address_space_map(&address_space_memory, addr, plen, is_write);
3051}
3052
Avi Kivitya8170e52012-10-23 12:30:10 +02003053void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3054 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003055{
3056 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3057}
3058
bellard8df1cd02005-01-28 22:37:22 +00003059/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003060static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
3061 MemTxAttrs attrs,
3062 MemTxResult *result,
3063 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003064{
bellard8df1cd02005-01-28 22:37:22 +00003065 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003066 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003067 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003068 hwaddr l = 4;
3069 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003070 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003071 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003072
Paolo Bonzini41063e12015-03-18 14:21:43 +01003073 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003074 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003075 if (l < 4 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003076 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003077
bellard8df1cd02005-01-28 22:37:22 +00003078 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003079 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003080#if defined(TARGET_WORDS_BIGENDIAN)
3081 if (endian == DEVICE_LITTLE_ENDIAN) {
3082 val = bswap32(val);
3083 }
3084#else
3085 if (endian == DEVICE_BIG_ENDIAN) {
3086 val = bswap32(val);
3087 }
3088#endif
bellard8df1cd02005-01-28 22:37:22 +00003089 } else {
3090 /* RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08003091 ptr = qemu_get_ram_ptr(mr->ram_block,
3092 (memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003093 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003094 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003095 switch (endian) {
3096 case DEVICE_LITTLE_ENDIAN:
3097 val = ldl_le_p(ptr);
3098 break;
3099 case DEVICE_BIG_ENDIAN:
3100 val = ldl_be_p(ptr);
3101 break;
3102 default:
3103 val = ldl_p(ptr);
3104 break;
3105 }
Peter Maydell50013112015-04-26 16:49:24 +01003106 r = MEMTX_OK;
3107 }
3108 if (result) {
3109 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003110 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003111 if (release_lock) {
3112 qemu_mutex_unlock_iothread();
3113 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003114 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003115 return val;
3116}
3117
Peter Maydell50013112015-04-26 16:49:24 +01003118uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
3119 MemTxAttrs attrs, MemTxResult *result)
3120{
3121 return address_space_ldl_internal(as, addr, attrs, result,
3122 DEVICE_NATIVE_ENDIAN);
3123}
3124
3125uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
3126 MemTxAttrs attrs, MemTxResult *result)
3127{
3128 return address_space_ldl_internal(as, addr, attrs, result,
3129 DEVICE_LITTLE_ENDIAN);
3130}
3131
3132uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
3133 MemTxAttrs attrs, MemTxResult *result)
3134{
3135 return address_space_ldl_internal(as, addr, attrs, result,
3136 DEVICE_BIG_ENDIAN);
3137}
3138
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003139uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003140{
Peter Maydell50013112015-04-26 16:49:24 +01003141 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003142}
3143
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003144uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003145{
Peter Maydell50013112015-04-26 16:49:24 +01003146 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003147}
3148
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003149uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003150{
Peter Maydell50013112015-04-26 16:49:24 +01003151 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003152}
3153
bellard84b7b8e2005-11-28 21:19:04 +00003154/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003155static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
3156 MemTxAttrs attrs,
3157 MemTxResult *result,
3158 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003159{
bellard84b7b8e2005-11-28 21:19:04 +00003160 uint8_t *ptr;
3161 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003162 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003163 hwaddr l = 8;
3164 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003165 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003166 bool release_lock = false;
bellard84b7b8e2005-11-28 21:19:04 +00003167
Paolo Bonzini41063e12015-03-18 14:21:43 +01003168 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003169 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003170 false);
3171 if (l < 8 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003172 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003173
bellard84b7b8e2005-11-28 21:19:04 +00003174 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003175 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02003176#if defined(TARGET_WORDS_BIGENDIAN)
3177 if (endian == DEVICE_LITTLE_ENDIAN) {
3178 val = bswap64(val);
3179 }
3180#else
3181 if (endian == DEVICE_BIG_ENDIAN) {
3182 val = bswap64(val);
3183 }
3184#endif
bellard84b7b8e2005-11-28 21:19:04 +00003185 } else {
3186 /* RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08003187 ptr = qemu_get_ram_ptr(mr->ram_block,
3188 (memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003189 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003190 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003191 switch (endian) {
3192 case DEVICE_LITTLE_ENDIAN:
3193 val = ldq_le_p(ptr);
3194 break;
3195 case DEVICE_BIG_ENDIAN:
3196 val = ldq_be_p(ptr);
3197 break;
3198 default:
3199 val = ldq_p(ptr);
3200 break;
3201 }
Peter Maydell50013112015-04-26 16:49:24 +01003202 r = MEMTX_OK;
3203 }
3204 if (result) {
3205 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00003206 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003207 if (release_lock) {
3208 qemu_mutex_unlock_iothread();
3209 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003210 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00003211 return val;
3212}
3213
Peter Maydell50013112015-04-26 16:49:24 +01003214uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
3215 MemTxAttrs attrs, MemTxResult *result)
3216{
3217 return address_space_ldq_internal(as, addr, attrs, result,
3218 DEVICE_NATIVE_ENDIAN);
3219}
3220
3221uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
3222 MemTxAttrs attrs, MemTxResult *result)
3223{
3224 return address_space_ldq_internal(as, addr, attrs, result,
3225 DEVICE_LITTLE_ENDIAN);
3226}
3227
3228uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
3229 MemTxAttrs attrs, MemTxResult *result)
3230{
3231 return address_space_ldq_internal(as, addr, attrs, result,
3232 DEVICE_BIG_ENDIAN);
3233}
3234
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003235uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003236{
Peter Maydell50013112015-04-26 16:49:24 +01003237 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003238}
3239
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003240uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003241{
Peter Maydell50013112015-04-26 16:49:24 +01003242 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003243}
3244
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003245uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003246{
Peter Maydell50013112015-04-26 16:49:24 +01003247 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003248}
3249
bellardaab33092005-10-30 20:48:42 +00003250/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003251uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
3252 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003253{
3254 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01003255 MemTxResult r;
3256
3257 r = address_space_rw(as, addr, attrs, &val, 1, 0);
3258 if (result) {
3259 *result = r;
3260 }
bellardaab33092005-10-30 20:48:42 +00003261 return val;
3262}
3263
Peter Maydell50013112015-04-26 16:49:24 +01003264uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
3265{
3266 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
3267}
3268
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003269/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003270static inline uint32_t address_space_lduw_internal(AddressSpace *as,
3271 hwaddr addr,
3272 MemTxAttrs attrs,
3273 MemTxResult *result,
3274 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003275{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003276 uint8_t *ptr;
3277 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003278 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003279 hwaddr l = 2;
3280 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003281 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003282 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003283
Paolo Bonzini41063e12015-03-18 14:21:43 +01003284 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003285 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003286 false);
3287 if (l < 2 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003288 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003289
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003290 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003291 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003292#if defined(TARGET_WORDS_BIGENDIAN)
3293 if (endian == DEVICE_LITTLE_ENDIAN) {
3294 val = bswap16(val);
3295 }
3296#else
3297 if (endian == DEVICE_BIG_ENDIAN) {
3298 val = bswap16(val);
3299 }
3300#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003301 } else {
3302 /* RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08003303 ptr = qemu_get_ram_ptr(mr->ram_block,
3304 (memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003305 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003306 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003307 switch (endian) {
3308 case DEVICE_LITTLE_ENDIAN:
3309 val = lduw_le_p(ptr);
3310 break;
3311 case DEVICE_BIG_ENDIAN:
3312 val = lduw_be_p(ptr);
3313 break;
3314 default:
3315 val = lduw_p(ptr);
3316 break;
3317 }
Peter Maydell50013112015-04-26 16:49:24 +01003318 r = MEMTX_OK;
3319 }
3320 if (result) {
3321 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003322 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003323 if (release_lock) {
3324 qemu_mutex_unlock_iothread();
3325 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003326 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003327 return val;
bellardaab33092005-10-30 20:48:42 +00003328}
3329
Peter Maydell50013112015-04-26 16:49:24 +01003330uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
3331 MemTxAttrs attrs, MemTxResult *result)
3332{
3333 return address_space_lduw_internal(as, addr, attrs, result,
3334 DEVICE_NATIVE_ENDIAN);
3335}
3336
3337uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
3338 MemTxAttrs attrs, MemTxResult *result)
3339{
3340 return address_space_lduw_internal(as, addr, attrs, result,
3341 DEVICE_LITTLE_ENDIAN);
3342}
3343
3344uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
3345 MemTxAttrs attrs, MemTxResult *result)
3346{
3347 return address_space_lduw_internal(as, addr, attrs, result,
3348 DEVICE_BIG_ENDIAN);
3349}
3350
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003351uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003352{
Peter Maydell50013112015-04-26 16:49:24 +01003353 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003354}
3355
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003356uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003357{
Peter Maydell50013112015-04-26 16:49:24 +01003358 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003359}
3360
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003361uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003362{
Peter Maydell50013112015-04-26 16:49:24 +01003363 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003364}
3365
bellard8df1cd02005-01-28 22:37:22 +00003366/* warning: addr must be aligned. The ram page is not masked as dirty
3367 and the code inside is not invalidated. It is useful if the dirty
3368 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01003369void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
3370 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00003371{
bellard8df1cd02005-01-28 22:37:22 +00003372 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003373 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003374 hwaddr l = 4;
3375 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003376 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003377 uint8_t dirty_log_mask;
Jan Kiszka4840f102015-06-18 18:47:22 +02003378 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003379
Paolo Bonzini41063e12015-03-18 14:21:43 +01003380 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003381 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003382 true);
3383 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003384 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003385
Peter Maydell50013112015-04-26 16:49:24 +01003386 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003387 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003388 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Gonglei3655cb92016-02-20 10:35:20 +08003389 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
bellard8df1cd02005-01-28 22:37:22 +00003390 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003391
Paolo Bonzini845b6212015-03-23 11:45:53 +01003392 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3393 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
Paolo Bonzini58d27072015-03-23 11:56:01 +01003394 cpu_physical_memory_set_dirty_range(addr1, 4, dirty_log_mask);
Peter Maydell50013112015-04-26 16:49:24 +01003395 r = MEMTX_OK;
3396 }
3397 if (result) {
3398 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003399 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003400 if (release_lock) {
3401 qemu_mutex_unlock_iothread();
3402 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003403 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003404}
3405
Peter Maydell50013112015-04-26 16:49:24 +01003406void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3407{
3408 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3409}
3410
bellard8df1cd02005-01-28 22:37:22 +00003411/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003412static inline void address_space_stl_internal(AddressSpace *as,
3413 hwaddr addr, uint32_t val,
3414 MemTxAttrs attrs,
3415 MemTxResult *result,
3416 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003417{
bellard8df1cd02005-01-28 22:37:22 +00003418 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003419 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003420 hwaddr l = 4;
3421 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003422 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003423 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003424
Paolo Bonzini41063e12015-03-18 14:21:43 +01003425 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003426 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003427 true);
3428 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003429 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003430
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003431#if defined(TARGET_WORDS_BIGENDIAN)
3432 if (endian == DEVICE_LITTLE_ENDIAN) {
3433 val = bswap32(val);
3434 }
3435#else
3436 if (endian == DEVICE_BIG_ENDIAN) {
3437 val = bswap32(val);
3438 }
3439#endif
Peter Maydell50013112015-04-26 16:49:24 +01003440 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003441 } else {
bellard8df1cd02005-01-28 22:37:22 +00003442 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003443 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Gonglei3655cb92016-02-20 10:35:20 +08003444 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003445 switch (endian) {
3446 case DEVICE_LITTLE_ENDIAN:
3447 stl_le_p(ptr, val);
3448 break;
3449 case DEVICE_BIG_ENDIAN:
3450 stl_be_p(ptr, val);
3451 break;
3452 default:
3453 stl_p(ptr, val);
3454 break;
3455 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003456 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003457 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003458 }
Peter Maydell50013112015-04-26 16:49:24 +01003459 if (result) {
3460 *result = r;
3461 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003462 if (release_lock) {
3463 qemu_mutex_unlock_iothread();
3464 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003465 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003466}
3467
3468void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3469 MemTxAttrs attrs, MemTxResult *result)
3470{
3471 address_space_stl_internal(as, addr, val, attrs, result,
3472 DEVICE_NATIVE_ENDIAN);
3473}
3474
3475void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3476 MemTxAttrs attrs, MemTxResult *result)
3477{
3478 address_space_stl_internal(as, addr, val, attrs, result,
3479 DEVICE_LITTLE_ENDIAN);
3480}
3481
3482void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3483 MemTxAttrs attrs, MemTxResult *result)
3484{
3485 address_space_stl_internal(as, addr, val, attrs, result,
3486 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003487}
3488
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003489void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003490{
Peter Maydell50013112015-04-26 16:49:24 +01003491 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003492}
3493
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003494void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003495{
Peter Maydell50013112015-04-26 16:49:24 +01003496 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003497}
3498
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003499void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003500{
Peter Maydell50013112015-04-26 16:49:24 +01003501 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003502}
3503
bellardaab33092005-10-30 20:48:42 +00003504/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003505void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3506 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003507{
3508 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003509 MemTxResult r;
3510
3511 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3512 if (result) {
3513 *result = r;
3514 }
3515}
3516
3517void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3518{
3519 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003520}
3521
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003522/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003523static inline void address_space_stw_internal(AddressSpace *as,
3524 hwaddr addr, uint32_t val,
3525 MemTxAttrs attrs,
3526 MemTxResult *result,
3527 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003528{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003529 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003530 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003531 hwaddr l = 2;
3532 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003533 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003534 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003535
Paolo Bonzini41063e12015-03-18 14:21:43 +01003536 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003537 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003538 if (l < 2 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003539 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003540
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003541#if defined(TARGET_WORDS_BIGENDIAN)
3542 if (endian == DEVICE_LITTLE_ENDIAN) {
3543 val = bswap16(val);
3544 }
3545#else
3546 if (endian == DEVICE_BIG_ENDIAN) {
3547 val = bswap16(val);
3548 }
3549#endif
Peter Maydell50013112015-04-26 16:49:24 +01003550 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003551 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003552 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003553 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Gonglei3655cb92016-02-20 10:35:20 +08003554 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003555 switch (endian) {
3556 case DEVICE_LITTLE_ENDIAN:
3557 stw_le_p(ptr, val);
3558 break;
3559 case DEVICE_BIG_ENDIAN:
3560 stw_be_p(ptr, val);
3561 break;
3562 default:
3563 stw_p(ptr, val);
3564 break;
3565 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003566 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003567 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003568 }
Peter Maydell50013112015-04-26 16:49:24 +01003569 if (result) {
3570 *result = r;
3571 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003572 if (release_lock) {
3573 qemu_mutex_unlock_iothread();
3574 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003575 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003576}
3577
3578void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3579 MemTxAttrs attrs, MemTxResult *result)
3580{
3581 address_space_stw_internal(as, addr, val, attrs, result,
3582 DEVICE_NATIVE_ENDIAN);
3583}
3584
3585void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3586 MemTxAttrs attrs, MemTxResult *result)
3587{
3588 address_space_stw_internal(as, addr, val, attrs, result,
3589 DEVICE_LITTLE_ENDIAN);
3590}
3591
3592void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3593 MemTxAttrs attrs, MemTxResult *result)
3594{
3595 address_space_stw_internal(as, addr, val, attrs, result,
3596 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003597}
3598
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003599void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003600{
Peter Maydell50013112015-04-26 16:49:24 +01003601 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003602}
3603
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003604void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003605{
Peter Maydell50013112015-04-26 16:49:24 +01003606 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003607}
3608
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003609void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003610{
Peter Maydell50013112015-04-26 16:49:24 +01003611 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003612}
3613
bellardaab33092005-10-30 20:48:42 +00003614/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003615void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3616 MemTxAttrs attrs, MemTxResult *result)
3617{
3618 MemTxResult r;
3619 val = tswap64(val);
3620 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3621 if (result) {
3622 *result = r;
3623 }
3624}
3625
3626void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3627 MemTxAttrs attrs, MemTxResult *result)
3628{
3629 MemTxResult r;
3630 val = cpu_to_le64(val);
3631 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3632 if (result) {
3633 *result = r;
3634 }
3635}
3636void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3637 MemTxAttrs attrs, MemTxResult *result)
3638{
3639 MemTxResult r;
3640 val = cpu_to_be64(val);
3641 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3642 if (result) {
3643 *result = r;
3644 }
3645}
3646
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003647void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003648{
Peter Maydell50013112015-04-26 16:49:24 +01003649 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003650}
3651
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003652void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003653{
Peter Maydell50013112015-04-26 16:49:24 +01003654 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003655}
3656
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003657void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003658{
Peter Maydell50013112015-04-26 16:49:24 +01003659 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003660}
3661
aliguori5e2972f2009-03-28 17:51:36 +00003662/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003663int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003664 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003665{
3666 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003667 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003668 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003669
3670 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003671 int asidx;
3672 MemTxAttrs attrs;
3673
bellard13eb76e2004-01-24 15:23:36 +00003674 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003675 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3676 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003677 /* if no physical page mapped, return an error */
3678 if (phys_addr == -1)
3679 return -1;
3680 l = (page + TARGET_PAGE_SIZE) - addr;
3681 if (l > len)
3682 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003683 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003684 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003685 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3686 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003687 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003688 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3689 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003690 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003691 }
bellard13eb76e2004-01-24 15:23:36 +00003692 len -= l;
3693 buf += l;
3694 addr += l;
3695 }
3696 return 0;
3697}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003698
3699/*
3700 * Allows code that needs to deal with migration bitmaps etc to still be built
3701 * target independent.
3702 */
3703size_t qemu_target_page_bits(void)
3704{
3705 return TARGET_PAGE_BITS;
3706}
3707
Paul Brooka68fe892010-03-01 00:08:59 +00003708#endif
bellard13eb76e2004-01-24 15:23:36 +00003709
Blue Swirl8e4a4242013-01-06 18:30:17 +00003710/*
3711 * A helper function for the _utterly broken_ virtio device model to find out if
3712 * it's running on a big endian machine. Don't do this at home kids!
3713 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003714bool target_words_bigendian(void);
3715bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003716{
3717#if defined(TARGET_WORDS_BIGENDIAN)
3718 return true;
3719#else
3720 return false;
3721#endif
3722}
3723
Wen Congyang76f35532012-05-07 12:04:18 +08003724#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003725bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003726{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003727 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003728 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003729 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003730
Paolo Bonzini41063e12015-03-18 14:21:43 +01003731 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003732 mr = address_space_translate(&address_space_memory,
3733 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003734
Paolo Bonzini41063e12015-03-18 14:21:43 +01003735 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3736 rcu_read_unlock();
3737 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003738}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003739
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003740int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003741{
3742 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003743 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003744
Mike Day0dc3f442013-09-05 14:41:35 -04003745 rcu_read_lock();
3746 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003747 ret = func(block->idstr, block->host, block->offset,
3748 block->used_length, opaque);
3749 if (ret) {
3750 break;
3751 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003752 }
Mike Day0dc3f442013-09-05 14:41:35 -04003753 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003754 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003755}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003756#endif