blob: 8575ce51adefb14ede845773d20d18095f3553e9 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Markus Armbruster14a48c12019-05-23 16:35:05 +020019
Peter Maydell7b31bbc2016-01-26 18:16:56 +000020#include "qemu/osdep.h"
Markus Armbrustera8d25322019-05-23 16:35:08 +020021#include "qemu-common.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010022#include "qapi/error.h"
bellard54936002003-05-13 00:25:15 +000023
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020024#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000025#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010026#include "exec/exec-all.h"
Juan Quintela51180422017-04-24 20:50:19 +020027#include "exec/target_page.h"
bellardb67d9a52008-05-23 09:57:34 +000028#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020029#include "hw/qdev-core.h"
Fam Zhengc7e002c2017-07-14 10:15:08 +080030#include "hw/qdev-properties.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010031#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020032#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010033#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010034#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010035#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020036#include "sysemu/sysemu.h"
Markus Armbruster14a48c12019-05-23 16:35:05 +020037#include "sysemu/tcg.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010038#include "qemu/timer.h"
39#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020040#include "qemu/error-report.h"
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +020041#include "qemu/qemu-print.h"
pbrook53a59602006-03-25 19:31:22 +000042#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020043#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010044#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020045#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010046#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020047#include "sysemu/dma.h"
Markus Armbrusterb58c5c22019-08-12 07:23:55 +020048#include "sysemu/hostmem.h"
Christian Borntraeger79ca7a12017-03-07 15:19:08 +010049#include "sysemu/hw_accel.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020050#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010051#include "sysemu/xen-mapcache.h"
Daniel P. Berrange0ab8ed12017-01-25 16:14:15 +000052#include "trace-root.h"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +000053
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000054#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000055#include <linux/falloc.h>
56#endif
57
pbrook53a59602006-03-25 19:31:22 +000058#endif
Mike Day0dc3f442013-09-05 14:41:35 -040059#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020060#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000061#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030062#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000063
Paolo Bonzini022c62c2012-12-17 18:19:49 +010064#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020065#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030066#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020067
Bharata B Rao9dfeca72016-05-12 09:18:12 +053068#include "migration/vmstate.h"
69
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020070#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030071#ifndef _WIN32
72#include "qemu/mmap-alloc.h"
73#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020074
Peter Xube9b23c2017-05-12 12:17:41 +080075#include "monitor/monitor.h"
76
blueswir1db7b5422007-05-26 17:36:03 +000077//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000078
pbrook99773bd2006-04-16 15:14:59 +000079#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040080/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
81 * are protected by the ramlist lock.
82 */
Mike Day0d53d9f2015-01-21 13:45:24 +010083RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030084
85static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030086static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030087
Avi Kivityf6790af2012-10-02 20:13:51 +020088AddressSpace address_space_io;
89AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020090
Paolo Bonzini0844e002013-05-24 14:37:28 +020091MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020092static MemoryRegion io_mem_unassigned;
pbrooke2eef172008-06-08 01:09:01 +000093#endif
bellard9fa3e852004-01-04 18:06:42 +000094
Peter Maydell20bccb82016-10-24 16:26:49 +010095#ifdef TARGET_PAGE_BITS_VARY
96int target_page_bits;
97bool target_page_bits_decided;
98#endif
99
Paolo Bonzinif481ee22018-12-06 11:56:15 +0100100CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
101
bellard6a00d602005-11-21 23:25:50 +0000102/* current CPU in the current thread. It is only valid inside
103 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200104__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000105/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000106 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000107 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100108int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000109
Yang Zhonga0be0c52017-07-03 18:12:13 +0800110uintptr_t qemu_host_page_size;
111intptr_t qemu_host_page_mask;
Yang Zhonga0be0c52017-07-03 18:12:13 +0800112
Peter Maydell20bccb82016-10-24 16:26:49 +0100113bool set_preferred_target_page_bits(int bits)
114{
115 /* The target page size is the lowest common denominator for all
116 * the CPUs in the system, so we can only make it smaller, never
117 * larger. And we can't make it smaller once we've committed to
118 * a particular size.
119 */
120#ifdef TARGET_PAGE_BITS_VARY
121 assert(bits >= TARGET_PAGE_BITS_MIN);
122 if (target_page_bits == 0 || target_page_bits > bits) {
123 if (target_page_bits_decided) {
124 return false;
125 }
126 target_page_bits = bits;
127 }
128#endif
129 return true;
130}
131
pbrooke2eef172008-06-08 01:09:01 +0000132#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200133
Peter Maydell20bccb82016-10-24 16:26:49 +0100134static void finalize_target_page_bits(void)
135{
136#ifdef TARGET_PAGE_BITS_VARY
137 if (target_page_bits == 0) {
138 target_page_bits = TARGET_PAGE_BITS_MIN;
139 }
140 target_page_bits_decided = true;
141#endif
142}
143
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200144typedef struct PhysPageEntry PhysPageEntry;
145
146struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200147 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200148 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200149 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200150 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200151};
152
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200153#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
154
Paolo Bonzini03f49952013-11-07 17:14:36 +0100155/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100156#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100157
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200158#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100159#define P_L2_SIZE (1 << P_L2_BITS)
160
161#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
162
163typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200164
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200165typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100166 struct rcu_head rcu;
167
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200168 unsigned sections_nb;
169 unsigned sections_nb_alloc;
170 unsigned nodes_nb;
171 unsigned nodes_nb_alloc;
172 Node *nodes;
173 MemoryRegionSection *sections;
174} PhysPageMap;
175
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200176struct AddressSpaceDispatch {
Fam Zheng729633c2016-03-01 14:18:24 +0800177 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200178 /* This is a multi-level map on the physical address space.
179 * The bottom level has pointers to MemoryRegionSections.
180 */
181 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200182 PhysPageMap map;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200183};
184
Jan Kiszka90260c62013-05-26 21:46:51 +0200185#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
186typedef struct subpage_t {
187 MemoryRegion iomem;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000188 FlatView *fv;
Jan Kiszka90260c62013-05-26 21:46:51 +0200189 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100190 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200191} subpage_t;
192
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200193#define PHYS_SECTION_UNASSIGNED 0
194#define PHYS_SECTION_NOTDIRTY 1
195#define PHYS_SECTION_ROM 2
196#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200197
pbrooke2eef172008-06-08 01:09:01 +0000198static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300199static void memory_map_init(void);
Paolo Bonzini9458a9a2018-02-06 18:37:39 +0100200static void tcg_log_global_after_sync(MemoryListener *listener);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000201static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000202
Avi Kivity1ec9b902012-01-02 12:47:48 +0200203static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100204
205/**
206 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
207 * @cpu: the CPU whose AddressSpace this is
208 * @as: the AddressSpace itself
209 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
210 * @tcg_as_listener: listener for tracking changes to the AddressSpace
211 */
212struct CPUAddressSpace {
213 CPUState *cpu;
214 AddressSpace *as;
215 struct AddressSpaceDispatch *memory_dispatch;
216 MemoryListener tcg_as_listener;
217};
218
Gerd Hoffmann8deaf122017-04-21 11:16:25 +0200219struct DirtyBitmapSnapshot {
220 ram_addr_t start;
221 ram_addr_t end;
222 unsigned long dirty[];
223};
224
pbrook6658ffb2007-03-16 23:58:11 +0000225#endif
bellard54936002003-05-13 00:25:15 +0000226
Paul Brook6d9a1302010-02-28 23:55:53 +0000227#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200228
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200229static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200230{
Peter Lieven101420b2016-07-15 12:03:50 +0200231 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200232 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200233 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200234 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
235 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200236 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200237 }
238}
239
Paolo Bonzinidb946042015-05-21 15:12:29 +0200240static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200241{
242 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200243 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200244 PhysPageEntry e;
245 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200246
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200247 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200248 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200249 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200250 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200251
252 e.skip = leaf ? 0 : 1;
253 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100254 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200255 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200256 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200257 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200258}
259
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200260static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
261 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200262 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200263{
264 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100265 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200266
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200267 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200268 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200269 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200270 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100271 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200272
Paolo Bonzini03f49952013-11-07 17:14:36 +0100273 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200274 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200275 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200276 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200277 *index += step;
278 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200279 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200280 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200281 }
282 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200283 }
284}
285
Avi Kivityac1970f2012-10-03 16:22:53 +0200286static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200287 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200288 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000289{
Avi Kivity29990972012-02-13 20:21:20 +0200290 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200291 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000292
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200293 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000294}
295
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200296/* Compact a non leaf page entry. Simply detect that the entry has a single child,
297 * and update our entry so we can skip it and go directly to the destination.
298 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400299static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200300{
301 unsigned valid_ptr = P_L2_SIZE;
302 int valid = 0;
303 PhysPageEntry *p;
304 int i;
305
306 if (lp->ptr == PHYS_MAP_NODE_NIL) {
307 return;
308 }
309
310 p = nodes[lp->ptr];
311 for (i = 0; i < P_L2_SIZE; i++) {
312 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
313 continue;
314 }
315
316 valid_ptr = i;
317 valid++;
318 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400319 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200320 }
321 }
322
323 /* We can only compress if there's only one child. */
324 if (valid != 1) {
325 return;
326 }
327
328 assert(valid_ptr < P_L2_SIZE);
329
330 /* Don't compress if it won't fit in the # of bits we have. */
331 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
332 return;
333 }
334
335 lp->ptr = p[valid_ptr].ptr;
336 if (!p[valid_ptr].skip) {
337 /* If our only child is a leaf, make this a leaf. */
338 /* By design, we should have made this node a leaf to begin with so we
339 * should never reach here.
340 * But since it's so simple to handle this, let's do it just in case we
341 * change this rule.
342 */
343 lp->skip = 0;
344 } else {
345 lp->skip += p[valid_ptr].skip;
346 }
347}
348
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +1000349void address_space_dispatch_compact(AddressSpaceDispatch *d)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200350{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200351 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400352 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200353 }
354}
355
Fam Zheng29cb5332016-03-01 14:18:23 +0800356static inline bool section_covers_addr(const MemoryRegionSection *section,
357 hwaddr addr)
358{
359 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
360 * the section must cover the entire address space.
361 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700362 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800363 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700364 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800365}
366
Peter Xu003a0cf2017-05-15 16:50:57 +0800367static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
bellard92e873b2004-05-21 14:52:29 +0000368{
Peter Xu003a0cf2017-05-15 16:50:57 +0800369 PhysPageEntry lp = d->phys_map, *p;
370 Node *nodes = d->map.nodes;
371 MemoryRegionSection *sections = d->map.sections;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200372 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200373 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200374
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200375 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200376 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200377 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200378 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200379 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100380 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200381 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200382
Fam Zheng29cb5332016-03-01 14:18:23 +0800383 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200384 return &sections[lp.ptr];
385 } else {
386 return &sections[PHYS_SECTION_UNASSIGNED];
387 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200388}
389
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100390/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200391static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200392 hwaddr addr,
393 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200394{
Fam Zheng729633c2016-03-01 14:18:24 +0800395 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200396 subpage_t *subpage;
397
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100398 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
399 !section_covers_addr(section, addr)) {
Peter Xu003a0cf2017-05-15 16:50:57 +0800400 section = phys_page_find(d, addr);
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100401 atomic_set(&d->mru_section, section);
Fam Zheng729633c2016-03-01 14:18:24 +0800402 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200403 if (resolve_subpage && section->mr->subpage) {
404 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200405 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200406 }
407 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200408}
409
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100410/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200411static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200412address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200413 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200414{
415 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200416 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100417 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200418
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200419 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200420 /* Compute offset within MemoryRegionSection */
421 addr -= section->offset_within_address_space;
422
423 /* Compute offset within MemoryRegion */
424 *xlat = addr + section->offset_within_region;
425
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200426 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200427
428 /* MMIO registers can be expected to perform full-width accesses based only
429 * on their address, without considering adjacent registers that could
430 * decode to completely different MemoryRegions. When such registers
431 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
432 * regions overlap wildly. For this reason we cannot clamp the accesses
433 * here.
434 *
435 * If the length is small (as is the case for address_space_ldl/stl),
436 * everything works fine. If the incoming length is large, however,
437 * the caller really has to do the clamping through memory_access_size.
438 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200439 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200440 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200441 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
442 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200443 return section;
444}
Jan Kiszka90260c62013-05-26 21:46:51 +0200445
Peter Xud5e5faf2017-10-10 11:42:45 +0200446/**
Paolo Bonzinia411c842018-03-03 17:24:04 +0100447 * address_space_translate_iommu - translate an address through an IOMMU
448 * memory region and then through the target address space.
449 *
450 * @iommu_mr: the IOMMU memory region that we start the translation from
451 * @addr: the address to be translated through the MMU
452 * @xlat: the translated address offset within the destination memory region.
453 * It cannot be %NULL.
454 * @plen_out: valid read/write length of the translated address. It
455 * cannot be %NULL.
456 * @page_mask_out: page mask for the translated address. This
457 * should only be meaningful for IOMMU translated
458 * addresses, since there may be huge pages that this bit
459 * would tell. It can be %NULL if we don't care about it.
460 * @is_write: whether the translation operation is for write
461 * @is_mmio: whether this can be MMIO, set true if it can
462 * @target_as: the address space targeted by the IOMMU
Peter Maydell2f7b0092018-05-31 14:50:53 +0100463 * @attrs: transaction attributes
Paolo Bonzinia411c842018-03-03 17:24:04 +0100464 *
465 * This function is called from RCU critical section. It is the common
466 * part of flatview_do_translate and address_space_translate_cached.
467 */
468static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr,
469 hwaddr *xlat,
470 hwaddr *plen_out,
471 hwaddr *page_mask_out,
472 bool is_write,
473 bool is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100474 AddressSpace **target_as,
475 MemTxAttrs attrs)
Paolo Bonzinia411c842018-03-03 17:24:04 +0100476{
477 MemoryRegionSection *section;
478 hwaddr page_mask = (hwaddr)-1;
479
480 do {
481 hwaddr addr = *xlat;
482 IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
Peter Maydell2c91bcf2018-06-15 14:57:16 +0100483 int iommu_idx = 0;
484 IOMMUTLBEntry iotlb;
485
486 if (imrc->attrs_to_index) {
487 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
488 }
489
490 iotlb = imrc->translate(iommu_mr, addr, is_write ?
491 IOMMU_WO : IOMMU_RO, iommu_idx);
Paolo Bonzinia411c842018-03-03 17:24:04 +0100492
493 if (!(iotlb.perm & (1 << is_write))) {
494 goto unassigned;
495 }
496
497 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
498 | (addr & iotlb.addr_mask));
499 page_mask &= iotlb.addr_mask;
500 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
501 *target_as = iotlb.target_as;
502
503 section = address_space_translate_internal(
504 address_space_to_dispatch(iotlb.target_as), addr, xlat,
505 plen_out, is_mmio);
506
507 iommu_mr = memory_region_get_iommu(section->mr);
508 } while (unlikely(iommu_mr));
509
510 if (page_mask_out) {
511 *page_mask_out = page_mask;
512 }
513 return *section;
514
515unassigned:
516 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
517}
518
519/**
Peter Xud5e5faf2017-10-10 11:42:45 +0200520 * flatview_do_translate - translate an address in FlatView
521 *
522 * @fv: the flat view that we want to translate on
523 * @addr: the address to be translated in above address space
524 * @xlat: the translated address offset within memory region. It
525 * cannot be @NULL.
526 * @plen_out: valid read/write length of the translated address. It
527 * can be @NULL when we don't care about it.
528 * @page_mask_out: page mask for the translated address. This
529 * should only be meaningful for IOMMU translated
530 * addresses, since there may be huge pages that this bit
531 * would tell. It can be @NULL if we don't care about it.
532 * @is_write: whether the translation operation is for write
533 * @is_mmio: whether this can be MMIO, set true if it can
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200534 * @target_as: the address space targeted by the IOMMU
Peter Maydell49e14aa2018-05-31 14:50:53 +0100535 * @attrs: memory transaction attributes
Peter Xud5e5faf2017-10-10 11:42:45 +0200536 *
537 * This function is called from RCU critical section
538 */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000539static MemoryRegionSection flatview_do_translate(FlatView *fv,
540 hwaddr addr,
541 hwaddr *xlat,
Peter Xud5e5faf2017-10-10 11:42:45 +0200542 hwaddr *plen_out,
543 hwaddr *page_mask_out,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000544 bool is_write,
545 bool is_mmio,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100546 AddressSpace **target_as,
547 MemTxAttrs attrs)
Jan Kiszka90260c62013-05-26 21:46:51 +0200548{
Avi Kivity30951152012-10-30 13:47:46 +0200549 MemoryRegionSection *section;
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000550 IOMMUMemoryRegion *iommu_mr;
Peter Xud5e5faf2017-10-10 11:42:45 +0200551 hwaddr plen = (hwaddr)(-1);
552
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200553 if (!plen_out) {
554 plen_out = &plen;
Peter Xud5e5faf2017-10-10 11:42:45 +0200555 }
Avi Kivity30951152012-10-30 13:47:46 +0200556
Paolo Bonzinia411c842018-03-03 17:24:04 +0100557 section = address_space_translate_internal(
558 flatview_to_dispatch(fv), addr, xlat,
559 plen_out, is_mmio);
Avi Kivity30951152012-10-30 13:47:46 +0200560
Paolo Bonzinia411c842018-03-03 17:24:04 +0100561 iommu_mr = memory_region_get_iommu(section->mr);
562 if (unlikely(iommu_mr)) {
563 return address_space_translate_iommu(iommu_mr, xlat,
564 plen_out, page_mask_out,
565 is_write, is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100566 target_as, attrs);
Avi Kivity30951152012-10-30 13:47:46 +0200567 }
Peter Xud5e5faf2017-10-10 11:42:45 +0200568 if (page_mask_out) {
Paolo Bonzinia411c842018-03-03 17:24:04 +0100569 /* Not behind an IOMMU, use default page size. */
570 *page_mask_out = ~TARGET_PAGE_MASK;
Peter Xud5e5faf2017-10-10 11:42:45 +0200571 }
572
Peter Xua7640402017-05-17 16:57:42 +0800573 return *section;
Peter Xua7640402017-05-17 16:57:42 +0800574}
575
576/* Called from RCU critical section */
577IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
Peter Maydell7446eb02018-05-31 14:50:53 +0100578 bool is_write, MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800579{
580 MemoryRegionSection section;
Peter Xu076a93d2017-10-10 11:42:46 +0200581 hwaddr xlat, page_mask;
Peter Xua7640402017-05-17 16:57:42 +0800582
Peter Xu076a93d2017-10-10 11:42:46 +0200583 /*
584 * This can never be MMIO, and we don't really care about plen,
585 * but page mask.
586 */
587 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100588 NULL, &page_mask, is_write, false, &as,
589 attrs);
Peter Xua7640402017-05-17 16:57:42 +0800590
591 /* Illegal translation */
592 if (section.mr == &io_mem_unassigned) {
593 goto iotlb_fail;
594 }
595
596 /* Convert memory region offset into address space offset */
597 xlat += section.offset_within_address_space -
598 section.offset_within_region;
599
Peter Xua7640402017-05-17 16:57:42 +0800600 return (IOMMUTLBEntry) {
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000601 .target_as = as,
Peter Xu076a93d2017-10-10 11:42:46 +0200602 .iova = addr & ~page_mask,
603 .translated_addr = xlat & ~page_mask,
604 .addr_mask = page_mask,
Peter Xua7640402017-05-17 16:57:42 +0800605 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
606 .perm = IOMMU_RW,
607 };
608
609iotlb_fail:
610 return (IOMMUTLBEntry) {0};
611}
612
613/* Called from RCU critical section */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000614MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +0100615 hwaddr *plen, bool is_write,
616 MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800617{
618 MemoryRegion *mr;
619 MemoryRegionSection section;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000620 AddressSpace *as = NULL;
Peter Xua7640402017-05-17 16:57:42 +0800621
622 /* This can be MMIO, so setup MMIO bit. */
Peter Xud5e5faf2017-10-10 11:42:45 +0200623 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100624 is_write, true, &as, attrs);
Peter Xua7640402017-05-17 16:57:42 +0800625 mr = section.mr;
626
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000627 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100628 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700629 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100630 }
631
Avi Kivity30951152012-10-30 13:47:46 +0200632 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200633}
634
Peter Maydell1f871c52018-06-15 14:57:16 +0100635typedef struct TCGIOMMUNotifier {
636 IOMMUNotifier n;
637 MemoryRegion *mr;
638 CPUState *cpu;
639 int iommu_idx;
640 bool active;
641} TCGIOMMUNotifier;
642
643static void tcg_iommu_unmap_notify(IOMMUNotifier *n, IOMMUTLBEntry *iotlb)
644{
645 TCGIOMMUNotifier *notifier = container_of(n, TCGIOMMUNotifier, n);
646
647 if (!notifier->active) {
648 return;
649 }
650 tlb_flush(notifier->cpu);
651 notifier->active = false;
652 /* We leave the notifier struct on the list to avoid reallocating it later.
653 * Generally the number of IOMMUs a CPU deals with will be small.
654 * In any case we can't unregister the iommu notifier from a notify
655 * callback.
656 */
657}
658
659static void tcg_register_iommu_notifier(CPUState *cpu,
660 IOMMUMemoryRegion *iommu_mr,
661 int iommu_idx)
662{
663 /* Make sure this CPU has an IOMMU notifier registered for this
664 * IOMMU/IOMMU index combination, so that we can flush its TLB
665 * when the IOMMU tells us the mappings we've cached have changed.
666 */
667 MemoryRegion *mr = MEMORY_REGION(iommu_mr);
668 TCGIOMMUNotifier *notifier;
669 int i;
670
671 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
Peter Maydell5601be32019-02-01 14:55:45 +0000672 notifier = g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i);
Peter Maydell1f871c52018-06-15 14:57:16 +0100673 if (notifier->mr == mr && notifier->iommu_idx == iommu_idx) {
674 break;
675 }
676 }
677 if (i == cpu->iommu_notifiers->len) {
678 /* Not found, add a new entry at the end of the array */
679 cpu->iommu_notifiers = g_array_set_size(cpu->iommu_notifiers, i + 1);
Peter Maydell5601be32019-02-01 14:55:45 +0000680 notifier = g_new0(TCGIOMMUNotifier, 1);
681 g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i) = notifier;
Peter Maydell1f871c52018-06-15 14:57:16 +0100682
683 notifier->mr = mr;
684 notifier->iommu_idx = iommu_idx;
685 notifier->cpu = cpu;
686 /* Rather than trying to register interest in the specific part
687 * of the iommu's address space that we've accessed and then
688 * expand it later as subsequent accesses touch more of it, we
689 * just register interest in the whole thing, on the assumption
690 * that iommu reconfiguration will be rare.
691 */
692 iommu_notifier_init(&notifier->n,
693 tcg_iommu_unmap_notify,
694 IOMMU_NOTIFIER_UNMAP,
695 0,
696 HWADDR_MAX,
697 iommu_idx);
698 memory_region_register_iommu_notifier(notifier->mr, &notifier->n);
699 }
700
701 if (!notifier->active) {
702 notifier->active = true;
703 }
704}
705
706static void tcg_iommu_free_notifier_list(CPUState *cpu)
707{
708 /* Destroy the CPU's notifier list */
709 int i;
710 TCGIOMMUNotifier *notifier;
711
712 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
Peter Maydell5601be32019-02-01 14:55:45 +0000713 notifier = g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i);
Peter Maydell1f871c52018-06-15 14:57:16 +0100714 memory_region_unregister_iommu_notifier(notifier->mr, &notifier->n);
Peter Maydell5601be32019-02-01 14:55:45 +0000715 g_free(notifier);
Peter Maydell1f871c52018-06-15 14:57:16 +0100716 }
717 g_array_free(cpu->iommu_notifiers, true);
718}
719
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100720/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200721MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000722address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Peter Maydell1f871c52018-06-15 14:57:16 +0100723 hwaddr *xlat, hwaddr *plen,
724 MemTxAttrs attrs, int *prot)
Jan Kiszka90260c62013-05-26 21:46:51 +0200725{
Avi Kivity30951152012-10-30 13:47:46 +0200726 MemoryRegionSection *section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100727 IOMMUMemoryRegion *iommu_mr;
728 IOMMUMemoryRegionClass *imrc;
729 IOMMUTLBEntry iotlb;
730 int iommu_idx;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100731 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000732
Peter Maydell1f871c52018-06-15 14:57:16 +0100733 for (;;) {
734 section = address_space_translate_internal(d, addr, &addr, plen, false);
735
736 iommu_mr = memory_region_get_iommu(section->mr);
737 if (!iommu_mr) {
738 break;
739 }
740
741 imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
742
743 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
744 tcg_register_iommu_notifier(cpu, iommu_mr, iommu_idx);
745 /* We need all the permissions, so pass IOMMU_NONE so the IOMMU
746 * doesn't short-cut its translation table walk.
747 */
748 iotlb = imrc->translate(iommu_mr, addr, IOMMU_NONE, iommu_idx);
749 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
750 | (addr & iotlb.addr_mask));
751 /* Update the caller's prot bits to remove permissions the IOMMU
752 * is giving us a failure response for. If we get down to no
753 * permissions left at all we can give up now.
754 */
755 if (!(iotlb.perm & IOMMU_RO)) {
756 *prot &= ~(PAGE_READ | PAGE_EXEC);
757 }
758 if (!(iotlb.perm & IOMMU_WO)) {
759 *prot &= ~PAGE_WRITE;
760 }
761
762 if (!*prot) {
763 goto translate_fail;
764 }
765
766 d = flatview_to_dispatch(address_space_to_flatview(iotlb.target_as));
767 }
Avi Kivity30951152012-10-30 13:47:46 +0200768
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000769 assert(!memory_region_is_iommu(section->mr));
Peter Maydell1f871c52018-06-15 14:57:16 +0100770 *xlat = addr;
Avi Kivity30951152012-10-30 13:47:46 +0200771 return section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100772
773translate_fail:
774 return &d->map.sections[PHYS_SECTION_UNASSIGNED];
Jan Kiszka90260c62013-05-26 21:46:51 +0200775}
bellard9fa3e852004-01-04 18:06:42 +0000776#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000777
Andreas Färberb170fce2013-01-20 20:23:22 +0100778#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000779
Juan Quintelae59fb372009-09-29 22:48:21 +0200780static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200781{
Andreas Färber259186a2013-01-17 18:51:17 +0100782 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200783
aurel323098dba2009-03-07 21:28:24 +0000784 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
785 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100786 cpu->interrupt_request &= ~0x01;
Alex Bennéed10eb082016-11-14 14:17:28 +0000787 tlb_flush(cpu);
pbrook9656f322008-07-01 20:01:19 +0000788
Pavel Dovgalyuk15a356c2018-01-10 16:48:46 +0300789 /* loadvm has just updated the content of RAM, bypassing the
790 * usual mechanisms that ensure we flush TBs for writes to
791 * memory we've translated code from. So we must flush all TBs,
792 * which will now be stale.
793 */
794 tb_flush(cpu);
795
pbrook9656f322008-07-01 20:01:19 +0000796 return 0;
797}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200798
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400799static int cpu_common_pre_load(void *opaque)
800{
801 CPUState *cpu = opaque;
802
Paolo Bonziniadee6422014-12-19 12:53:14 +0100803 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400804
805 return 0;
806}
807
808static bool cpu_common_exception_index_needed(void *opaque)
809{
810 CPUState *cpu = opaque;
811
Paolo Bonziniadee6422014-12-19 12:53:14 +0100812 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400813}
814
815static const VMStateDescription vmstate_cpu_common_exception_index = {
816 .name = "cpu_common/exception_index",
817 .version_id = 1,
818 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200819 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400820 .fields = (VMStateField[]) {
821 VMSTATE_INT32(exception_index, CPUState),
822 VMSTATE_END_OF_LIST()
823 }
824};
825
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300826static bool cpu_common_crash_occurred_needed(void *opaque)
827{
828 CPUState *cpu = opaque;
829
830 return cpu->crash_occurred;
831}
832
833static const VMStateDescription vmstate_cpu_common_crash_occurred = {
834 .name = "cpu_common/crash_occurred",
835 .version_id = 1,
836 .minimum_version_id = 1,
837 .needed = cpu_common_crash_occurred_needed,
838 .fields = (VMStateField[]) {
839 VMSTATE_BOOL(crash_occurred, CPUState),
840 VMSTATE_END_OF_LIST()
841 }
842};
843
Andreas Färber1a1562f2013-06-17 04:09:11 +0200844const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200845 .name = "cpu_common",
846 .version_id = 1,
847 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400848 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200849 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200850 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100851 VMSTATE_UINT32(halted, CPUState),
852 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200853 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400854 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200855 .subsections = (const VMStateDescription*[]) {
856 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300857 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200858 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200859 }
860};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200861
pbrook9656f322008-07-01 20:01:19 +0000862#endif
863
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100864CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400865{
Andreas Färberbdc44642013-06-24 23:50:24 +0200866 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400867
Andreas Färberbdc44642013-06-24 23:50:24 +0200868 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100869 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200870 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100871 }
Glauber Costa950f1472009-06-09 12:15:18 -0400872 }
873
Andreas Färberbdc44642013-06-24 23:50:24 +0200874 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400875}
876
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000877#if !defined(CONFIG_USER_ONLY)
Peter Xu80ceb072017-11-23 17:23:32 +0800878void cpu_address_space_init(CPUState *cpu, int asidx,
879 const char *prefix, MemoryRegion *mr)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000880{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000881 CPUAddressSpace *newas;
Peter Xu80ceb072017-11-23 17:23:32 +0800882 AddressSpace *as = g_new0(AddressSpace, 1);
Peter Xu87a621d2017-11-23 17:23:33 +0800883 char *as_name;
Peter Xu80ceb072017-11-23 17:23:32 +0800884
885 assert(mr);
Peter Xu87a621d2017-11-23 17:23:33 +0800886 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
887 address_space_init(as, mr, as_name);
888 g_free(as_name);
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000889
890 /* Target code should have set num_ases before calling us */
891 assert(asidx < cpu->num_ases);
892
Peter Maydell56943e82016-01-21 14:15:04 +0000893 if (asidx == 0) {
894 /* address space 0 gets the convenience alias */
895 cpu->as = as;
896 }
897
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000898 /* KVM cannot currently support multiple address spaces. */
899 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000900
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000901 if (!cpu->cpu_ases) {
902 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000903 }
Peter Maydell32857f42015-10-01 15:29:50 +0100904
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000905 newas = &cpu->cpu_ases[asidx];
906 newas->cpu = cpu;
907 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000908 if (tcg_enabled()) {
Paolo Bonzini9458a9a2018-02-06 18:37:39 +0100909 newas->tcg_as_listener.log_global_after_sync = tcg_log_global_after_sync;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000910 newas->tcg_as_listener.commit = tcg_commit;
911 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000912 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000913}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000914
915AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
916{
917 /* Return the AddressSpace corresponding to the specified index */
918 return cpu->cpu_ases[asidx].as;
919}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000920#endif
921
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200922void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530923{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530924 CPUClass *cc = CPU_GET_CLASS(cpu);
925
Paolo Bonzini267f6852016-08-28 03:45:14 +0200926 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530927
928 if (cc->vmsd != NULL) {
929 vmstate_unregister(NULL, cc->vmsd, cpu);
930 }
931 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
932 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
933 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100934#ifndef CONFIG_USER_ONLY
935 tcg_iommu_free_notifier_list(cpu);
936#endif
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530937}
938
Fam Zhengc7e002c2017-07-14 10:15:08 +0800939Property cpu_common_props[] = {
940#ifndef CONFIG_USER_ONLY
941 /* Create a memory property for softmmu CPU object,
Markus Armbruster2e5b09f2019-07-09 17:20:52 +0200942 * so users can wire up its memory. (This can't go in hw/core/cpu.c
Fam Zhengc7e002c2017-07-14 10:15:08 +0800943 * because that file is compiled only once for both user-mode
944 * and system builds.) The default if no link is set up is to use
945 * the system address space.
946 */
947 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
948 MemoryRegion *),
949#endif
950 DEFINE_PROP_END_OF_LIST(),
951};
952
Laurent Vivier39e329e2016-10-20 13:26:02 +0200953void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000954{
Peter Maydell56943e82016-01-21 14:15:04 +0000955 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000956 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000957
Eduardo Habkost291135b2015-04-27 17:00:33 -0300958#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300959 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000960 cpu->memory = system_memory;
961 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300962#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200963}
964
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200965void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200966{
Richard Henderson55c3cee2017-10-15 19:02:42 -0700967 CPUClass *cc = CPU_GET_CLASS(cpu);
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000968 static bool tcg_target_initialized;
Eduardo Habkost291135b2015-04-27 17:00:33 -0300969
Paolo Bonzini267f6852016-08-28 03:45:14 +0200970 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200971
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000972 if (tcg_enabled() && !tcg_target_initialized) {
973 tcg_target_initialized = true;
Richard Henderson55c3cee2017-10-15 19:02:42 -0700974 cc->tcg_initialize();
975 }
Emilio G. Cota5005e252018-10-09 13:45:54 -0400976 tlb_init(cpu);
Richard Henderson55c3cee2017-10-15 19:02:42 -0700977
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200978#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200979 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200980 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200981 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100982 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200983 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100984 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100985
Peter Maydell5601be32019-02-01 14:55:45 +0000986 cpu->iommu_notifiers = g_array_new(false, true, sizeof(TCGIOMMUNotifier *));
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200987#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000988}
989
Eduardo Habkostc1c8cfe2019-04-16 23:59:40 -0300990const char *parse_cpu_option(const char *cpu_option)
Igor Mammedov2278b932018-02-07 11:40:26 +0100991{
992 ObjectClass *oc;
993 CPUClass *cc;
994 gchar **model_pieces;
995 const char *cpu_type;
996
Eduardo Habkostc1c8cfe2019-04-16 23:59:40 -0300997 model_pieces = g_strsplit(cpu_option, ",", 2);
Eduardo Habkost5b863f32019-04-18 00:45:01 -0300998 if (!model_pieces[0]) {
999 error_report("-cpu option cannot be empty");
1000 exit(1);
1001 }
Igor Mammedov2278b932018-02-07 11:40:26 +01001002
1003 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
1004 if (oc == NULL) {
1005 error_report("unable to find CPU model '%s'", model_pieces[0]);
1006 g_strfreev(model_pieces);
1007 exit(EXIT_FAILURE);
1008 }
1009
1010 cpu_type = object_class_get_name(oc);
1011 cc = CPU_CLASS(oc);
1012 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
1013 g_strfreev(model_pieces);
1014 return cpu_type;
1015}
1016
Paolo Bonzinic40d4792018-07-02 14:45:25 +02001017#if defined(CONFIG_USER_ONLY)
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001018void tb_invalidate_phys_addr(target_ulong addr)
Paul Brook94df27f2010-02-28 23:47:45 +00001019{
Pranith Kumar406bc332017-07-12 17:51:42 -04001020 mmap_lock();
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001021 tb_invalidate_phys_page_range(addr, addr + 1, 0);
Pranith Kumar406bc332017-07-12 17:51:42 -04001022 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +00001023}
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001024
1025static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1026{
1027 tb_invalidate_phys_addr(pc);
1028}
Pranith Kumar406bc332017-07-12 17:51:42 -04001029#else
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001030void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs)
1031{
1032 ram_addr_t ram_addr;
1033 MemoryRegion *mr;
1034 hwaddr l = 1;
1035
Paolo Bonzinic40d4792018-07-02 14:45:25 +02001036 if (!tcg_enabled()) {
1037 return;
1038 }
1039
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001040 rcu_read_lock();
1041 mr = address_space_translate(as, addr, &addr, &l, false, attrs);
1042 if (!(memory_region_is_ram(mr)
1043 || memory_region_is_romd(mr))) {
1044 rcu_read_unlock();
1045 return;
1046 }
1047 ram_addr = memory_region_get_ram_addr(mr) + addr;
1048 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
1049 rcu_read_unlock();
1050}
1051
Pranith Kumar406bc332017-07-12 17:51:42 -04001052static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1053{
1054 MemTxAttrs attrs;
1055 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
1056 int asidx = cpu_asidx_from_attrs(cpu, attrs);
1057 if (phys != -1) {
1058 /* Locks grabbed by tb_invalidate_phys_addr */
1059 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Peter Maydellc874dc42018-05-31 14:50:52 +01001060 phys | (pc & ~TARGET_PAGE_MASK), attrs);
Pranith Kumar406bc332017-07-12 17:51:42 -04001061 }
1062}
1063#endif
bellardd720b932004-04-25 17:57:43 +00001064
Richard Henderson74841f02019-08-24 13:31:58 -07001065#ifndef CONFIG_USER_ONLY
pbrook6658ffb2007-03-16 23:58:11 +00001066/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001067int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001068 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001069{
aliguoric0ce9982008-11-25 22:13:57 +00001070 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001071
Peter Maydell05068c02014-09-12 14:06:48 +01001072 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -07001073 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +02001074 error_report("tried to set invalid watchpoint at %"
1075 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +00001076 return -EINVAL;
1077 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001078 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001079
aliguoria1d1bb32008-11-18 20:07:32 +00001080 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +01001081 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +00001082 wp->flags = flags;
1083
aliguori2dc9f412008-11-18 20:56:59 +00001084 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +02001085 if (flags & BP_GDB) {
1086 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
1087 } else {
1088 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
1089 }
aliguoria1d1bb32008-11-18 20:07:32 +00001090
Andreas Färber31b030d2013-09-04 01:29:02 +02001091 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001092
1093 if (watchpoint)
1094 *watchpoint = wp;
1095 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001096}
1097
aliguoria1d1bb32008-11-18 20:07:32 +00001098/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001099int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001100 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001101{
aliguoria1d1bb32008-11-18 20:07:32 +00001102 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001103
Andreas Färberff4700b2013-08-26 18:23:18 +02001104 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001105 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +00001106 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +02001107 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001108 return 0;
1109 }
1110 }
aliguoria1d1bb32008-11-18 20:07:32 +00001111 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001112}
1113
aliguoria1d1bb32008-11-18 20:07:32 +00001114/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +02001115void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +00001116{
Andreas Färberff4700b2013-08-26 18:23:18 +02001117 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001118
Andreas Färber31b030d2013-09-04 01:29:02 +02001119 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +00001120
Anthony Liguori7267c092011-08-20 22:09:37 -05001121 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001122}
1123
aliguoria1d1bb32008-11-18 20:07:32 +00001124/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +02001125void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001126{
aliguoric0ce9982008-11-25 22:13:57 +00001127 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001128
Andreas Färberff4700b2013-08-26 18:23:18 +02001129 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +02001130 if (wp->flags & mask) {
1131 cpu_watchpoint_remove_by_ref(cpu, wp);
1132 }
aliguoric0ce9982008-11-25 22:13:57 +00001133 }
aliguoria1d1bb32008-11-18 20:07:32 +00001134}
Peter Maydell05068c02014-09-12 14:06:48 +01001135
1136/* Return true if this watchpoint address matches the specified
1137 * access (ie the address range covered by the watchpoint overlaps
1138 * partially or completely with the address range covered by the
1139 * access).
1140 */
Richard Henderson56ad8b02019-08-24 08:21:34 -07001141static inline bool watchpoint_address_matches(CPUWatchpoint *wp,
1142 vaddr addr, vaddr len)
Peter Maydell05068c02014-09-12 14:06:48 +01001143{
1144 /* We know the lengths are non-zero, but a little caution is
1145 * required to avoid errors in the case where the range ends
1146 * exactly at the top of the address space and so addr + len
1147 * wraps round to zero.
1148 */
1149 vaddr wpend = wp->vaddr + wp->len - 1;
1150 vaddr addrend = addr + len - 1;
1151
1152 return !(addr > wpend || wp->vaddr > addrend);
1153}
Richard Henderson56ad8b02019-08-24 08:21:34 -07001154
1155/* Return flags for watchpoints that match addr + prot. */
1156int cpu_watchpoint_address_matches(CPUState *cpu, vaddr addr, vaddr len)
1157{
1158 CPUWatchpoint *wp;
1159 int ret = 0;
1160
1161 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
1162 if (watchpoint_address_matches(wp, addr, TARGET_PAGE_SIZE)) {
1163 ret |= wp->flags;
1164 }
1165 }
1166 return ret;
1167}
Richard Henderson74841f02019-08-24 13:31:58 -07001168#endif /* !CONFIG_USER_ONLY */
aliguoria1d1bb32008-11-18 20:07:32 +00001169
1170/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001171int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001172 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001173{
aliguoric0ce9982008-11-25 22:13:57 +00001174 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001175
Anthony Liguori7267c092011-08-20 22:09:37 -05001176 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001177
1178 bp->pc = pc;
1179 bp->flags = flags;
1180
aliguori2dc9f412008-11-18 20:56:59 +00001181 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +02001182 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001183 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001184 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001185 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001186 }
aliguoria1d1bb32008-11-18 20:07:32 +00001187
Andreas Färberf0c3c502013-08-26 21:22:53 +02001188 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001189
Andreas Färber00b941e2013-06-29 18:55:54 +02001190 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +00001191 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +02001192 }
aliguoria1d1bb32008-11-18 20:07:32 +00001193 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001194}
1195
1196/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001197int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001198{
aliguoria1d1bb32008-11-18 20:07:32 +00001199 CPUBreakpoint *bp;
1200
Andreas Färberf0c3c502013-08-26 21:22:53 +02001201 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001202 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001203 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001204 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001205 }
bellard4c3a88a2003-07-26 12:06:08 +00001206 }
aliguoria1d1bb32008-11-18 20:07:32 +00001207 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001208}
1209
aliguoria1d1bb32008-11-18 20:07:32 +00001210/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001211void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001212{
Andreas Färberf0c3c502013-08-26 21:22:53 +02001213 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1214
1215 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001216
Anthony Liguori7267c092011-08-20 22:09:37 -05001217 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001218}
1219
1220/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001221void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001222{
aliguoric0ce9982008-11-25 22:13:57 +00001223 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001224
Andreas Färberf0c3c502013-08-26 21:22:53 +02001225 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001226 if (bp->flags & mask) {
1227 cpu_breakpoint_remove_by_ref(cpu, bp);
1228 }
aliguoric0ce9982008-11-25 22:13:57 +00001229 }
bellard4c3a88a2003-07-26 12:06:08 +00001230}
1231
bellardc33a3462003-07-29 20:50:33 +00001232/* enable or disable single step mode. EXCP_DEBUG is returned by the
1233 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +02001234void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001235{
Andreas Färbered2803d2013-06-21 20:20:45 +02001236 if (cpu->singlestep_enabled != enabled) {
1237 cpu->singlestep_enabled = enabled;
1238 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +02001239 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +02001240 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001241 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001242 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -07001243 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +00001244 }
bellardc33a3462003-07-29 20:50:33 +00001245 }
bellardc33a3462003-07-29 20:50:33 +00001246}
1247
Andreas Färbera47dddd2013-09-03 17:38:47 +02001248void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001249{
1250 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001251 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001252
1253 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001254 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001255 fprintf(stderr, "qemu: fatal: ");
1256 vfprintf(stderr, fmt, ap);
1257 fprintf(stderr, "\n");
Markus Armbruster90c84c52019-04-17 21:18:02 +02001258 cpu_dump_state(cpu, stderr, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +01001259 if (qemu_log_separate()) {
Richard Henderson1ee73212016-09-22 15:17:10 -07001260 qemu_log_lock();
aliguori93fcfe32009-01-15 22:34:14 +00001261 qemu_log("qemu: fatal: ");
1262 qemu_log_vprintf(fmt, ap2);
1263 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +02001264 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001265 qemu_log_flush();
Richard Henderson1ee73212016-09-22 15:17:10 -07001266 qemu_log_unlock();
aliguori93fcfe32009-01-15 22:34:14 +00001267 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001268 }
pbrook493ae1f2007-11-23 16:53:59 +00001269 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001270 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +03001271 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +02001272#if defined(CONFIG_USER_ONLY)
1273 {
1274 struct sigaction act;
1275 sigfillset(&act.sa_mask);
1276 act.sa_handler = SIG_DFL;
Peter Maydell8347c182018-05-15 19:27:00 +01001277 act.sa_flags = 0;
Riku Voipiofd052bf2010-01-25 14:30:49 +02001278 sigaction(SIGABRT, &act, NULL);
1279 }
1280#endif
bellard75012672003-06-21 13:11:07 +00001281 abort();
1282}
1283
bellard01243112004-01-04 15:48:17 +00001284#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -04001285/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001286static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1287{
1288 RAMBlock *block;
1289
Paolo Bonzini43771532013-09-09 17:58:40 +02001290 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001291 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +02001292 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001293 }
Peter Xu99e15582017-05-12 12:17:39 +08001294 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001295 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +02001296 goto found;
1297 }
1298 }
1299
1300 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1301 abort();
1302
1303found:
Paolo Bonzini43771532013-09-09 17:58:40 +02001304 /* It is safe to write mru_block outside the iothread lock. This
1305 * is what happens:
1306 *
1307 * mru_block = xxx
1308 * rcu_read_unlock()
1309 * xxx removed from list
1310 * rcu_read_lock()
1311 * read mru_block
1312 * mru_block = NULL;
1313 * call_rcu(reclaim_ramblock, xxx);
1314 * rcu_read_unlock()
1315 *
1316 * atomic_rcu_set is not needed here. The block was already published
1317 * when it was placed into the list. Here we're just making an extra
1318 * copy of the pointer.
1319 */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001320 ram_list.mru_block = block;
1321 return block;
1322}
1323
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001324static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001325{
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001326 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001327 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001328 RAMBlock *block;
1329 ram_addr_t end;
1330
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04001331 assert(tcg_enabled());
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001332 end = TARGET_PAGE_ALIGN(start + length);
1333 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +00001334
Mike Day0dc3f442013-09-05 14:41:35 -04001335 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +02001336 block = qemu_get_ram_block(start);
1337 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001338 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001339 CPU_FOREACH(cpu) {
1340 tlb_reset_dirty(cpu, start1, length);
1341 }
Mike Day0dc3f442013-09-05 14:41:35 -04001342 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +02001343}
1344
1345/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001346bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1347 ram_addr_t length,
1348 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001349{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001350 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001351 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001352 bool dirty = false;
Peter Xu077874e2019-06-03 14:50:51 +08001353 RAMBlock *ramblock;
1354 uint64_t mr_offset, mr_size;
Juan Quintelad24981d2012-05-22 00:42:40 +02001355
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001356 if (length == 0) {
1357 return false;
1358 }
1359
1360 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1361 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001362
1363 rcu_read_lock();
1364
1365 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
Peter Xu077874e2019-06-03 14:50:51 +08001366 ramblock = qemu_get_ram_block(start);
1367 /* Range sanity check on the ramblock */
1368 assert(start >= ramblock->offset &&
1369 start + length <= ramblock->offset + ramblock->used_length);
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001370
1371 while (page < end) {
1372 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1373 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1374 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1375
1376 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1377 offset, num);
1378 page += num;
1379 }
1380
Peter Xu077874e2019-06-03 14:50:51 +08001381 mr_offset = (ram_addr_t)(page << TARGET_PAGE_BITS) - ramblock->offset;
1382 mr_size = (end - page) << TARGET_PAGE_BITS;
1383 memory_region_clear_dirty_bitmap(ramblock->mr, mr_offset, mr_size);
1384
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001385 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001386
1387 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001388 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001389 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001390
1391 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001392}
1393
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001394DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
Peter Xu5dea4072019-06-03 14:50:50 +08001395 (MemoryRegion *mr, hwaddr offset, hwaddr length, unsigned client)
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001396{
1397 DirtyMemoryBlocks *blocks;
Peter Xu5dea4072019-06-03 14:50:50 +08001398 ram_addr_t start = memory_region_get_ram_addr(mr) + offset;
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001399 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1400 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1401 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1402 DirtyBitmapSnapshot *snap;
1403 unsigned long page, end, dest;
1404
1405 snap = g_malloc0(sizeof(*snap) +
1406 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1407 snap->start = first;
1408 snap->end = last;
1409
1410 page = first >> TARGET_PAGE_BITS;
1411 end = last >> TARGET_PAGE_BITS;
1412 dest = 0;
1413
1414 rcu_read_lock();
1415
1416 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1417
1418 while (page < end) {
1419 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1420 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1421 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1422
1423 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1424 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1425 offset >>= BITS_PER_LEVEL;
1426
1427 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1428 blocks->blocks[idx] + offset,
1429 num);
1430 page += num;
1431 dest += num >> BITS_PER_LEVEL;
1432 }
1433
1434 rcu_read_unlock();
1435
1436 if (tcg_enabled()) {
1437 tlb_reset_dirty_range_all(start, length);
1438 }
1439
Peter Xu077874e2019-06-03 14:50:51 +08001440 memory_region_clear_dirty_bitmap(mr, offset, length);
1441
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001442 return snap;
1443}
1444
1445bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1446 ram_addr_t start,
1447 ram_addr_t length)
1448{
1449 unsigned long page, end;
1450
1451 assert(start >= snap->start);
1452 assert(start + length <= snap->end);
1453
1454 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1455 page = (start - snap->start) >> TARGET_PAGE_BITS;
1456
1457 while (page < end) {
1458 if (test_bit(page, snap->dirty)) {
1459 return true;
1460 }
1461 page++;
1462 }
1463 return false;
1464}
1465
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001466/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001467hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001468 MemoryRegionSection *section,
1469 target_ulong vaddr,
1470 hwaddr paddr, hwaddr xlat,
1471 int prot,
1472 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001473{
Avi Kivitya8170e52012-10-23 12:30:10 +02001474 hwaddr iotlb;
Richard Henderson56ad8b02019-08-24 08:21:34 -07001475 int flags, match;
Blue Swirle5548612012-04-21 13:08:33 +00001476
Blue Swirlcc5bea62012-04-14 14:56:48 +00001477 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001478 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001479 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001480 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001481 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001482 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001483 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001484 }
1485 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001486 AddressSpaceDispatch *d;
1487
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001488 d = flatview_to_dispatch(section->fv);
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001489 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001490 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001491 }
1492
Richard Henderson56ad8b02019-08-24 08:21:34 -07001493 /* Avoid trapping reads of pages with a write breakpoint. */
1494 match = (prot & PAGE_READ ? BP_MEM_READ : 0)
1495 | (prot & PAGE_WRITE ? BP_MEM_WRITE : 0);
1496 flags = cpu_watchpoint_address_matches(cpu, vaddr, TARGET_PAGE_SIZE);
1497 if (flags & match) {
1498 /*
1499 * Make accesses to pages with watchpoints go via the
1500 * watchpoint trap routines.
1501 */
1502 iotlb = PHYS_SECTION_WATCH + paddr;
1503 *address |= TLB_MMIO;
Blue Swirle5548612012-04-21 13:08:33 +00001504 }
1505
1506 return iotlb;
1507}
bellard9fa3e852004-01-04 18:06:42 +00001508#endif /* defined(CONFIG_USER_ONLY) */
1509
pbrooke2eef172008-06-08 01:09:01 +00001510#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001511
Anthony Liguoric227f092009-10-01 16:12:16 -05001512static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001513 uint16_t section);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001514static subpage_t *subpage_init(FlatView *fv, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001515
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001516static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
Igor Mammedova2b257d2014-10-31 16:38:37 +00001517 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001518
1519/*
1520 * Set a custom physical guest memory alloator.
1521 * Accelerators with unusual needs may need this. Hopefully, we can
1522 * get rid of it eventually.
1523 */
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001524void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
Markus Armbruster91138032013-07-31 15:11:08 +02001525{
1526 phys_mem_alloc = alloc;
1527}
1528
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001529static uint16_t phys_section_add(PhysPageMap *map,
1530 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001531{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001532 /* The physical section number is ORed with a page-aligned
1533 * pointer to produce the iotlb entries. Thus it should
1534 * never overflow into the page-aligned value.
1535 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001536 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001537
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001538 if (map->sections_nb == map->sections_nb_alloc) {
1539 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1540 map->sections = g_renew(MemoryRegionSection, map->sections,
1541 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001542 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001543 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001544 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001545 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001546}
1547
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001548static void phys_section_destroy(MemoryRegion *mr)
1549{
Don Slutz55b4e802015-11-30 17:11:04 -05001550 bool have_sub_page = mr->subpage;
1551
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001552 memory_region_unref(mr);
1553
Don Slutz55b4e802015-11-30 17:11:04 -05001554 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001555 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001556 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001557 g_free(subpage);
1558 }
1559}
1560
Paolo Bonzini60926662013-05-29 12:30:26 +02001561static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001562{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001563 while (map->sections_nb > 0) {
1564 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001565 phys_section_destroy(section->mr);
1566 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001567 g_free(map->sections);
1568 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001569}
1570
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001571static void register_subpage(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001572{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001573 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001574 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001575 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001576 & TARGET_PAGE_MASK;
Peter Xu003a0cf2017-05-15 16:50:57 +08001577 MemoryRegionSection *existing = phys_page_find(d, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001578 MemoryRegionSection subsection = {
1579 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001580 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001581 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001582 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001583
Avi Kivityf3705d52012-03-08 16:16:34 +02001584 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001585
Avi Kivityf3705d52012-03-08 16:16:34 +02001586 if (!(existing->mr->subpage)) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001587 subpage = subpage_init(fv, base);
1588 subsection.fv = fv;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001589 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001590 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001591 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001592 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001593 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001594 }
1595 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001596 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001597 subpage_register(subpage, start, end,
1598 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001599}
1600
1601
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001602static void register_multipage(FlatView *fv,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001603 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001604{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001605 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivitya8170e52012-10-23 12:30:10 +02001606 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001607 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001608 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1609 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001610
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001611 assert(num_pages);
1612 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001613}
1614
Wei Yang494d1992019-03-11 13:42:52 +08001615/*
1616 * The range in *section* may look like this:
1617 *
1618 * |s|PPPPPPP|s|
1619 *
1620 * where s stands for subpage and P for page.
1621 */
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10001622void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001623{
Wei Yang494d1992019-03-11 13:42:52 +08001624 MemoryRegionSection remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001625 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001626
Wei Yang494d1992019-03-11 13:42:52 +08001627 /* register first subpage */
1628 if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
1629 uint64_t left = TARGET_PAGE_ALIGN(remain.offset_within_address_space)
1630 - remain.offset_within_address_space;
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001631
Wei Yang494d1992019-03-11 13:42:52 +08001632 MemoryRegionSection now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001633 now.size = int128_min(int128_make64(left), now.size);
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001634 register_subpage(fv, &now);
Wei Yang494d1992019-03-11 13:42:52 +08001635 if (int128_eq(remain.size, now.size)) {
1636 return;
1637 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001638 remain.size = int128_sub(remain.size, now.size);
1639 remain.offset_within_address_space += int128_get64(now.size);
1640 remain.offset_within_region += int128_get64(now.size);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001641 }
Wei Yang494d1992019-03-11 13:42:52 +08001642
1643 /* register whole pages */
1644 if (int128_ge(remain.size, page_size)) {
1645 MemoryRegionSection now = remain;
1646 now.size = int128_and(now.size, int128_neg(page_size));
1647 register_multipage(fv, &now);
1648 if (int128_eq(remain.size, now.size)) {
1649 return;
1650 }
1651 remain.size = int128_sub(remain.size, now.size);
1652 remain.offset_within_address_space += int128_get64(now.size);
1653 remain.offset_within_region += int128_get64(now.size);
1654 }
1655
1656 /* register last subpage */
1657 register_subpage(fv, &remain);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001658}
1659
Sheng Yang62a27442010-01-26 19:21:16 +08001660void qemu_flush_coalesced_mmio_buffer(void)
1661{
1662 if (kvm_enabled())
1663 kvm_flush_coalesced_mmio_buffer();
1664}
1665
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001666void qemu_mutex_lock_ramlist(void)
1667{
1668 qemu_mutex_lock(&ram_list.mutex);
1669}
1670
1671void qemu_mutex_unlock_ramlist(void)
1672{
1673 qemu_mutex_unlock(&ram_list.mutex);
1674}
1675
Peter Xube9b23c2017-05-12 12:17:41 +08001676void ram_block_dump(Monitor *mon)
1677{
1678 RAMBlock *block;
1679 char *psize;
1680
1681 rcu_read_lock();
1682 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1683 "Block Name", "PSize", "Offset", "Used", "Total");
1684 RAMBLOCK_FOREACH(block) {
1685 psize = size_to_str(block->page_size);
1686 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1687 " 0x%016" PRIx64 "\n", block->idstr, psize,
1688 (uint64_t)block->offset,
1689 (uint64_t)block->used_length,
1690 (uint64_t)block->max_length);
1691 g_free(psize);
1692 }
1693 rcu_read_unlock();
1694}
1695
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001696#ifdef __linux__
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001697/*
1698 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1699 * may or may not name the same files / on the same filesystem now as
1700 * when we actually open and map them. Iterate over the file
1701 * descriptors instead, and use qemu_fd_getpagesize().
1702 */
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001703static int find_min_backend_pagesize(Object *obj, void *opaque)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001704{
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001705 long *hpsize_min = opaque;
1706
1707 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
David Gibson7d5489e2019-03-26 14:33:33 +11001708 HostMemoryBackend *backend = MEMORY_BACKEND(obj);
1709 long hpsize = host_memory_backend_pagesize(backend);
David Gibson2b108082018-04-03 15:05:45 +10001710
David Gibson7d5489e2019-03-26 14:33:33 +11001711 if (host_memory_backend_is_mapped(backend) && (hpsize < *hpsize_min)) {
David Gibson0de6e2a2018-04-03 14:55:11 +10001712 *hpsize_min = hpsize;
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001713 }
1714 }
1715
1716 return 0;
1717}
1718
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001719static int find_max_backend_pagesize(Object *obj, void *opaque)
1720{
1721 long *hpsize_max = opaque;
1722
1723 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
1724 HostMemoryBackend *backend = MEMORY_BACKEND(obj);
1725 long hpsize = host_memory_backend_pagesize(backend);
1726
1727 if (host_memory_backend_is_mapped(backend) && (hpsize > *hpsize_max)) {
1728 *hpsize_max = hpsize;
1729 }
1730 }
1731
1732 return 0;
1733}
1734
1735/*
1736 * TODO: We assume right now that all mapped host memory backends are
1737 * used as RAM, however some might be used for different purposes.
1738 */
1739long qemu_minrampagesize(void)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001740{
1741 long hpsize = LONG_MAX;
1742 long mainrampagesize;
1743 Object *memdev_root;
1744
David Gibson0de6e2a2018-04-03 14:55:11 +10001745 mainrampagesize = qemu_mempath_getpagesize(mem_path);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001746
1747 /* it's possible we have memory-backend objects with
1748 * hugepage-backed RAM. these may get mapped into system
1749 * address space via -numa parameters or memory hotplug
1750 * hooks. we want to take these into account, but we
1751 * also want to make sure these supported hugepage
1752 * sizes are applicable across the entire range of memory
1753 * we may boot from, so we take the min across all
1754 * backends, and assume normal pages in cases where a
1755 * backend isn't backed by hugepages.
1756 */
1757 memdev_root = object_resolve_path("/objects", NULL);
1758 if (memdev_root) {
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001759 object_child_foreach(memdev_root, find_min_backend_pagesize, &hpsize);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001760 }
1761 if (hpsize == LONG_MAX) {
1762 /* No additional memory regions found ==> Report main RAM page size */
1763 return mainrampagesize;
1764 }
1765
1766 /* If NUMA is disabled or the NUMA nodes are not backed with a
1767 * memory-backend, then there is at least one node using "normal" RAM,
1768 * so if its page size is smaller we have got to report that size instead.
1769 */
1770 if (hpsize > mainrampagesize &&
1771 (nb_numa_nodes == 0 || numa_info[0].node_memdev == NULL)) {
1772 static bool warned;
1773 if (!warned) {
1774 error_report("Huge page support disabled (n/a for main memory).");
1775 warned = true;
1776 }
1777 return mainrampagesize;
1778 }
1779
1780 return hpsize;
1781}
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001782
1783long qemu_maxrampagesize(void)
1784{
1785 long pagesize = qemu_mempath_getpagesize(mem_path);
1786 Object *memdev_root = object_resolve_path("/objects", NULL);
1787
1788 if (memdev_root) {
1789 object_child_foreach(memdev_root, find_max_backend_pagesize,
1790 &pagesize);
1791 }
1792 return pagesize;
1793}
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001794#else
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001795long qemu_minrampagesize(void)
1796{
1797 return getpagesize();
1798}
1799long qemu_maxrampagesize(void)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001800{
1801 return getpagesize();
1802}
1803#endif
1804
Hikaru Nishidad5dbde42018-09-24 21:32:05 +09001805#ifdef CONFIG_POSIX
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001806static int64_t get_file_size(int fd)
1807{
1808 int64_t size = lseek(fd, 0, SEEK_END);
1809 if (size < 0) {
1810 return -errno;
1811 }
1812 return size;
1813}
1814
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001815static int file_ram_open(const char *path,
1816 const char *region_name,
1817 bool *created,
1818 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001819{
1820 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001821 char *sanitized_name;
1822 char *c;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001823 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001824
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001825 *created = false;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001826 for (;;) {
1827 fd = open(path, O_RDWR);
1828 if (fd >= 0) {
1829 /* @path names an existing file, use it */
1830 break;
1831 }
1832 if (errno == ENOENT) {
1833 /* @path names a file that doesn't exist, create it */
1834 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1835 if (fd >= 0) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001836 *created = true;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001837 break;
1838 }
1839 } else if (errno == EISDIR) {
1840 /* @path names a directory, create a file there */
1841 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001842 sanitized_name = g_strdup(region_name);
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001843 for (c = sanitized_name; *c != '\0'; c++) {
1844 if (*c == '/') {
1845 *c = '_';
1846 }
1847 }
1848
1849 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1850 sanitized_name);
1851 g_free(sanitized_name);
1852
1853 fd = mkstemp(filename);
1854 if (fd >= 0) {
1855 unlink(filename);
1856 g_free(filename);
1857 break;
1858 }
1859 g_free(filename);
1860 }
1861 if (errno != EEXIST && errno != EINTR) {
1862 error_setg_errno(errp, errno,
1863 "can't open backing store %s for guest RAM",
1864 path);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001865 return -1;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001866 }
1867 /*
1868 * Try again on EINTR and EEXIST. The latter happens when
1869 * something else creates the file between our two open().
1870 */
1871 }
1872
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001873 return fd;
1874}
1875
1876static void *file_ram_alloc(RAMBlock *block,
1877 ram_addr_t memory,
1878 int fd,
1879 bool truncate,
1880 Error **errp)
1881{
Like Xu5cc87672019-05-19 04:54:21 +08001882 MachineState *ms = MACHINE(qdev_get_machine());
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001883 void *area;
1884
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001885 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang98376842017-12-11 15:28:04 +08001886 if (block->mr->align % block->page_size) {
1887 error_setg(errp, "alignment 0x%" PRIx64
1888 " must be multiples of page size 0x%zx",
1889 block->mr->align, block->page_size);
1890 return NULL;
David Hildenbrand61362b72018-06-07 17:47:05 +02001891 } else if (block->mr->align && !is_power_of_2(block->mr->align)) {
1892 error_setg(errp, "alignment 0x%" PRIx64
1893 " must be a power of two", block->mr->align);
1894 return NULL;
Haozhong Zhang98376842017-12-11 15:28:04 +08001895 }
1896 block->mr->align = MAX(block->page_size, block->mr->align);
Haozhong Zhang83606682016-10-24 20:49:37 +08001897#if defined(__s390x__)
1898 if (kvm_enabled()) {
1899 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1900 }
1901#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001902
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001903 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001904 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001905 "or larger than page size 0x%zx",
1906 memory, block->page_size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001907 return NULL;
Haozhong Zhang1775f112016-11-02 09:05:51 +08001908 }
1909
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001910 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001911
1912 /*
1913 * ftruncate is not supported by hugetlbfs in older
1914 * hosts, so don't bother bailing out on errors.
1915 * If anything goes wrong with it under other filesystems,
1916 * mmap will fail.
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001917 *
1918 * Do not truncate the non-empty backend file to avoid corrupting
1919 * the existing data in the file. Disabling shrinking is not
1920 * enough. For example, the current vNVDIMM implementation stores
1921 * the guest NVDIMM labels at the end of the backend file. If the
1922 * backend file is later extended, QEMU will not be able to find
1923 * those labels. Therefore, extending the non-empty backend file
1924 * is disabled as well.
Marcelo Tosattic9027602010-03-01 20:25:08 -03001925 */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001926 if (truncate && ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001927 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001928 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001929
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001930 area = qemu_ram_mmap(fd, memory, block->mr->align,
Zhang Yi2ac0f162019-02-08 18:10:37 +08001931 block->flags & RAM_SHARED, block->flags & RAM_PMEM);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001932 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001933 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001934 "unable to map backing store for guest RAM");
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001935 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001936 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001937
1938 if (mem_prealloc) {
Like Xu5cc87672019-05-19 04:54:21 +08001939 os_mem_prealloc(fd, area, memory, ms->smp.cpus, errp);
Igor Mammedov056b68a2016-07-20 11:54:03 +02001940 if (errp && *errp) {
Murilo Opsfelder Araujo53adb9d2019-01-30 21:36:05 -02001941 qemu_ram_munmap(fd, area, memory);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001942 return NULL;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001943 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001944 }
1945
Alex Williamson04b16652010-07-02 11:13:17 -06001946 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001947 return area;
1948}
1949#endif
1950
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001951/* Allocate space within the ram_addr_t space that governs the
1952 * dirty bitmaps.
1953 * Called with the ramlist lock held.
1954 */
Alex Williamsond17b5282010-06-25 11:08:38 -06001955static ram_addr_t find_ram_offset(ram_addr_t size)
1956{
Alex Williamson04b16652010-07-02 11:13:17 -06001957 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001958 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001959
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001960 assert(size != 0); /* it would hand out same offset multiple times */
1961
Mike Day0dc3f442013-09-05 14:41:35 -04001962 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001963 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001964 }
Alex Williamson04b16652010-07-02 11:13:17 -06001965
Peter Xu99e15582017-05-12 12:17:39 +08001966 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001967 ram_addr_t candidate, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001968
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001969 /* Align blocks to start on a 'long' in the bitmap
1970 * which makes the bitmap sync'ing take the fast path.
1971 */
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001972 candidate = block->offset + block->max_length;
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001973 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
Alex Williamson04b16652010-07-02 11:13:17 -06001974
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001975 /* Search for the closest following block
1976 * and find the gap.
1977 */
Peter Xu99e15582017-05-12 12:17:39 +08001978 RAMBLOCK_FOREACH(next_block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001979 if (next_block->offset >= candidate) {
Alex Williamson04b16652010-07-02 11:13:17 -06001980 next = MIN(next, next_block->offset);
1981 }
1982 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001983
1984 /* If it fits remember our place and remember the size
1985 * of gap, but keep going so that we might find a smaller
1986 * gap to fill so avoiding fragmentation.
1987 */
1988 if (next - candidate >= size && next - candidate < mingap) {
1989 offset = candidate;
1990 mingap = next - candidate;
Alex Williamson04b16652010-07-02 11:13:17 -06001991 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001992
1993 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
Alex Williamson04b16652010-07-02 11:13:17 -06001994 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001995
1996 if (offset == RAM_ADDR_MAX) {
1997 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1998 (uint64_t)size);
1999 abort();
2000 }
2001
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00002002 trace_find_ram_offset(size, offset);
2003
Alex Williamson04b16652010-07-02 11:13:17 -06002004 return offset;
2005}
2006
David Hildenbrandc1361802018-06-20 22:27:36 +02002007static unsigned long last_ram_page(void)
Alex Williamson04b16652010-07-02 11:13:17 -06002008{
Alex Williamsond17b5282010-06-25 11:08:38 -06002009 RAMBlock *block;
2010 ram_addr_t last = 0;
2011
Mike Day0dc3f442013-09-05 14:41:35 -04002012 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08002013 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002014 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01002015 }
Mike Day0dc3f442013-09-05 14:41:35 -04002016 rcu_read_unlock();
Juan Quintelab8c48992017-03-21 17:44:30 +01002017 return last >> TARGET_PAGE_BITS;
Alex Williamsond17b5282010-06-25 11:08:38 -06002018}
2019
Jason Baronddb97f12012-08-02 15:44:16 -04002020static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
2021{
2022 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04002023
2024 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02002025 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04002026 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
2027 if (ret) {
2028 perror("qemu_madvise");
2029 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
2030 "but dump_guest_core=off specified\n");
2031 }
2032 }
2033}
2034
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002035const char *qemu_ram_get_idstr(RAMBlock *rb)
2036{
2037 return rb->idstr;
2038}
2039
Yury Kotov754cb9c2019-02-15 20:45:44 +03002040void *qemu_ram_get_host_addr(RAMBlock *rb)
2041{
2042 return rb->host;
2043}
2044
2045ram_addr_t qemu_ram_get_offset(RAMBlock *rb)
2046{
2047 return rb->offset;
2048}
2049
2050ram_addr_t qemu_ram_get_used_length(RAMBlock *rb)
2051{
2052 return rb->used_length;
2053}
2054
Dr. David Alan Gilbert463a4ac2017-03-07 18:36:36 +00002055bool qemu_ram_is_shared(RAMBlock *rb)
2056{
2057 return rb->flags & RAM_SHARED;
2058}
2059
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +00002060/* Note: Only set at the start of postcopy */
2061bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
2062{
2063 return rb->flags & RAM_UF_ZEROPAGE;
2064}
2065
2066void qemu_ram_set_uf_zeroable(RAMBlock *rb)
2067{
2068 rb->flags |= RAM_UF_ZEROPAGE;
2069}
2070
Cédric Le Goaterb895de52018-05-14 08:57:00 +02002071bool qemu_ram_is_migratable(RAMBlock *rb)
2072{
2073 return rb->flags & RAM_MIGRATABLE;
2074}
2075
2076void qemu_ram_set_migratable(RAMBlock *rb)
2077{
2078 rb->flags |= RAM_MIGRATABLE;
2079}
2080
2081void qemu_ram_unset_migratable(RAMBlock *rb)
2082{
2083 rb->flags &= ~RAM_MIGRATABLE;
2084}
2085
Mike Dayae3a7042013-09-05 14:41:35 -04002086/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002087void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08002088{
Gongleifa53a0e2016-05-10 10:04:59 +08002089 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08002090
Avi Kivityc5705a72011-12-20 15:59:12 +02002091 assert(new_block);
2092 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002093
Anthony Liguori09e5ab62012-02-03 12:28:43 -06002094 if (dev) {
2095 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002096 if (id) {
2097 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05002098 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002099 }
2100 }
2101 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2102
Gongleiab0a9952016-05-10 10:05:00 +08002103 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08002104 RAMBLOCK_FOREACH(block) {
Gongleifa53a0e2016-05-10 10:04:59 +08002105 if (block != new_block &&
2106 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06002107 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2108 new_block->idstr);
2109 abort();
2110 }
2111 }
Mike Day0dc3f442013-09-05 14:41:35 -04002112 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02002113}
2114
Mike Dayae3a7042013-09-05 14:41:35 -04002115/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002116void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08002117{
Mike Dayae3a7042013-09-05 14:41:35 -04002118 /* FIXME: arch_init.c assumes that this is not called throughout
2119 * migration. Ignore the problem since hot-unplug during migration
2120 * does not work anyway.
2121 */
Hu Tao20cfe882014-04-02 15:13:26 +08002122 if (block) {
2123 memset(block->idstr, 0, sizeof(block->idstr));
2124 }
2125}
2126
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002127size_t qemu_ram_pagesize(RAMBlock *rb)
2128{
2129 return rb->page_size;
2130}
2131
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002132/* Returns the largest size of page in use */
2133size_t qemu_ram_pagesize_largest(void)
2134{
2135 RAMBlock *block;
2136 size_t largest = 0;
2137
Peter Xu99e15582017-05-12 12:17:39 +08002138 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002139 largest = MAX(largest, qemu_ram_pagesize(block));
2140 }
2141
2142 return largest;
2143}
2144
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002145static int memory_try_enable_merging(void *addr, size_t len)
2146{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02002147 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002148 /* disabled by the user */
2149 return 0;
2150 }
2151
2152 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
2153}
2154
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002155/* Only legal before guest might have detected the memory size: e.g. on
2156 * incoming migration, or right after reset.
2157 *
2158 * As memory core doesn't know how is memory accessed, it is up to
2159 * resize callback to update device state and/or add assertions to detect
2160 * misuse, if necessary.
2161 */
Gongleifa53a0e2016-05-10 10:04:59 +08002162int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002163{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002164 assert(block);
2165
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002166 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01002167
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002168 if (block->used_length == newsize) {
2169 return 0;
2170 }
2171
2172 if (!(block->flags & RAM_RESIZEABLE)) {
2173 error_setg_errno(errp, EINVAL,
2174 "Length mismatch: %s: 0x" RAM_ADDR_FMT
2175 " in != 0x" RAM_ADDR_FMT, block->idstr,
2176 newsize, block->used_length);
2177 return -EINVAL;
2178 }
2179
2180 if (block->max_length < newsize) {
2181 error_setg_errno(errp, EINVAL,
2182 "Length too large: %s: 0x" RAM_ADDR_FMT
2183 " > 0x" RAM_ADDR_FMT, block->idstr,
2184 newsize, block->max_length);
2185 return -EINVAL;
2186 }
2187
2188 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
2189 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01002190 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
2191 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002192 memory_region_set_size(block->mr, newsize);
2193 if (block->resized) {
2194 block->resized(block->idstr, newsize, block->host);
2195 }
2196 return 0;
2197}
2198
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002199/* Called with ram_list.mutex held */
2200static void dirty_memory_extend(ram_addr_t old_ram_size,
2201 ram_addr_t new_ram_size)
2202{
2203 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
2204 DIRTY_MEMORY_BLOCK_SIZE);
2205 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
2206 DIRTY_MEMORY_BLOCK_SIZE);
2207 int i;
2208
2209 /* Only need to extend if block count increased */
2210 if (new_num_blocks <= old_num_blocks) {
2211 return;
2212 }
2213
2214 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
2215 DirtyMemoryBlocks *old_blocks;
2216 DirtyMemoryBlocks *new_blocks;
2217 int j;
2218
2219 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
2220 new_blocks = g_malloc(sizeof(*new_blocks) +
2221 sizeof(new_blocks->blocks[0]) * new_num_blocks);
2222
2223 if (old_num_blocks) {
2224 memcpy(new_blocks->blocks, old_blocks->blocks,
2225 old_num_blocks * sizeof(old_blocks->blocks[0]));
2226 }
2227
2228 for (j = old_num_blocks; j < new_num_blocks; j++) {
2229 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
2230 }
2231
2232 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
2233
2234 if (old_blocks) {
2235 g_free_rcu(old_blocks, rcu);
2236 }
2237 }
2238}
2239
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002240static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
Avi Kivityc5705a72011-12-20 15:59:12 +02002241{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002242 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01002243 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002244 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002245 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002246
Juan Quintelab8c48992017-03-21 17:44:30 +01002247 old_ram_size = last_ram_page();
Avi Kivityc5705a72011-12-20 15:59:12 +02002248
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002249 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002250 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002251
2252 if (!new_block->host) {
2253 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002254 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002255 new_block->mr, &err);
2256 if (err) {
2257 error_propagate(errp, err);
2258 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002259 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002260 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002261 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002262 new_block->host = phys_mem_alloc(new_block->max_length,
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002263 &new_block->mr->align, shared);
Markus Armbruster39228252013-07-31 15:11:11 +02002264 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08002265 error_setg_errno(errp, errno,
2266 "cannot set up guest memory '%s'",
2267 memory_region_name(new_block->mr));
2268 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002269 return;
Markus Armbruster39228252013-07-31 15:11:11 +02002270 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002271 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002272 }
2273 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002274
Li Zhijiandd631692015-07-02 20:18:06 +08002275 new_ram_size = MAX(old_ram_size,
2276 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
2277 if (new_ram_size > old_ram_size) {
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002278 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08002279 }
Mike Day0d53d9f2015-01-21 13:45:24 +01002280 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
2281 * QLIST (which has an RCU-friendly variant) does not have insertion at
2282 * tail, so save the last element in last_block.
2283 */
Peter Xu99e15582017-05-12 12:17:39 +08002284 RAMBLOCK_FOREACH(block) {
Mike Day0d53d9f2015-01-21 13:45:24 +01002285 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002286 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002287 break;
2288 }
2289 }
2290 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002291 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002292 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002293 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002294 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04002295 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002296 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002297 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06002298
Mike Day0dc3f442013-09-05 14:41:35 -04002299 /* Write list before version */
2300 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002301 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002302 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002303
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002304 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01002305 new_block->used_length,
2306 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002307
Paolo Bonzinia904c912015-01-21 16:18:35 +01002308 if (new_block->host) {
2309 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2310 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08002311 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01002312 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzini0987d732016-12-21 00:31:36 +08002313 ram_block_notify_add(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002314 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002315}
2316
Hikaru Nishidad5dbde42018-09-24 21:32:05 +09002317#ifdef CONFIG_POSIX
Marc-André Lureau38b33622017-06-02 18:12:23 +04002318RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
Junyan Hecbfc0172018-07-18 15:47:58 +08002319 uint32_t ram_flags, int fd,
Marc-André Lureau38b33622017-06-02 18:12:23 +04002320 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002321{
2322 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002323 Error *local_err = NULL;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002324 int64_t file_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002325
Junyan Hea4de8552018-07-18 15:48:00 +08002326 /* Just support these ram flags by now. */
2327 assert((ram_flags & ~(RAM_SHARED | RAM_PMEM)) == 0);
2328
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002329 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002330 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08002331 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002332 }
2333
Marc-André Lureaue45e7ae2017-06-02 18:12:21 +04002334 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2335 error_setg(errp,
2336 "host lacks kvm mmu notifiers, -mem-path unsupported");
2337 return NULL;
2338 }
2339
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002340 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2341 /*
2342 * file_ram_alloc() needs to allocate just like
2343 * phys_mem_alloc, but we haven't bothered to provide
2344 * a hook there.
2345 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002346 error_setg(errp,
2347 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08002348 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002349 }
2350
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002351 size = HOST_PAGE_ALIGN(size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002352 file_size = get_file_size(fd);
2353 if (file_size > 0 && file_size < size) {
2354 error_setg(errp, "backing store %s size 0x%" PRIx64
2355 " does not match 'size' option 0x" RAM_ADDR_FMT,
2356 mem_path, file_size, size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002357 return NULL;
2358 }
2359
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002360 new_block = g_malloc0(sizeof(*new_block));
2361 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002362 new_block->used_length = size;
2363 new_block->max_length = size;
Junyan Hecbfc0172018-07-18 15:47:58 +08002364 new_block->flags = ram_flags;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002365 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002366 if (!new_block->host) {
2367 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08002368 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002369 }
2370
Junyan Hecbfc0172018-07-18 15:47:58 +08002371 ram_block_add(new_block, &local_err, ram_flags & RAM_SHARED);
Hu Taoef701d72014-09-09 13:27:54 +08002372 if (local_err) {
2373 g_free(new_block);
2374 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002375 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002376 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002377 return new_block;
Marc-André Lureau38b33622017-06-02 18:12:23 +04002378
2379}
2380
2381
2382RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Junyan Hecbfc0172018-07-18 15:47:58 +08002383 uint32_t ram_flags, const char *mem_path,
Marc-André Lureau38b33622017-06-02 18:12:23 +04002384 Error **errp)
2385{
2386 int fd;
2387 bool created;
2388 RAMBlock *block;
2389
2390 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2391 if (fd < 0) {
2392 return NULL;
2393 }
2394
Junyan Hecbfc0172018-07-18 15:47:58 +08002395 block = qemu_ram_alloc_from_fd(size, mr, ram_flags, fd, errp);
Marc-André Lureau38b33622017-06-02 18:12:23 +04002396 if (!block) {
2397 if (created) {
2398 unlink(mem_path);
2399 }
2400 close(fd);
2401 return NULL;
2402 }
2403
2404 return block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002405}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002406#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002407
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002408static
Fam Zheng528f46a2016-03-01 14:18:18 +08002409RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2410 void (*resized)(const char*,
2411 uint64_t length,
2412 void *host),
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002413 void *host, bool resizeable, bool share,
Fam Zheng528f46a2016-03-01 14:18:18 +08002414 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002415{
2416 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002417 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002418
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002419 size = HOST_PAGE_ALIGN(size);
2420 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002421 new_block = g_malloc0(sizeof(*new_block));
2422 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002423 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002424 new_block->used_length = size;
2425 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002426 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002427 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002428 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002429 new_block->host = host;
2430 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002431 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002432 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002433 if (resizeable) {
2434 new_block->flags |= RAM_RESIZEABLE;
2435 }
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002436 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002437 if (local_err) {
2438 g_free(new_block);
2439 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002440 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002441 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002442 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002443}
2444
Fam Zheng528f46a2016-03-01 14:18:18 +08002445RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002446 MemoryRegion *mr, Error **errp)
2447{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002448 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2449 false, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002450}
2451
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002452RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2453 MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00002454{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002455 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2456 share, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002457}
2458
Fam Zheng528f46a2016-03-01 14:18:18 +08002459RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002460 void (*resized)(const char*,
2461 uint64_t length,
2462 void *host),
2463 MemoryRegion *mr, Error **errp)
2464{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002465 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2466 false, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00002467}
bellarde9a1ab12007-02-08 23:08:38 +00002468
Paolo Bonzini43771532013-09-09 17:58:40 +02002469static void reclaim_ramblock(RAMBlock *block)
2470{
2471 if (block->flags & RAM_PREALLOC) {
2472 ;
2473 } else if (xen_enabled()) {
2474 xen_invalidate_map_cache_entry(block->host);
2475#ifndef _WIN32
2476 } else if (block->fd >= 0) {
Murilo Opsfelder Araujo53adb9d2019-01-30 21:36:05 -02002477 qemu_ram_munmap(block->fd, block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02002478 close(block->fd);
2479#endif
2480 } else {
2481 qemu_anon_ram_free(block->host, block->max_length);
2482 }
2483 g_free(block);
2484}
2485
Fam Zhengf1060c52016-03-01 14:18:22 +08002486void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00002487{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02002488 if (!block) {
2489 return;
2490 }
2491
Paolo Bonzini0987d732016-12-21 00:31:36 +08002492 if (block->host) {
2493 ram_block_notify_remove(block->host, block->max_length);
2494 }
2495
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002496 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08002497 QLIST_REMOVE_RCU(block, next);
2498 ram_list.mru_block = NULL;
2499 /* Write list before version */
2500 smp_wmb();
2501 ram_list.version++;
2502 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002503 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00002504}
2505
Huang Yingcd19cfa2011-03-02 08:56:19 +01002506#ifndef _WIN32
2507void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2508{
2509 RAMBlock *block;
2510 ram_addr_t offset;
2511 int flags;
2512 void *area, *vaddr;
2513
Peter Xu99e15582017-05-12 12:17:39 +08002514 RAMBLOCK_FOREACH(block) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002515 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002516 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02002517 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002518 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002519 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02002520 } else if (xen_enabled()) {
2521 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002522 } else {
2523 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02002524 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002525 flags |= (block->flags & RAM_SHARED ?
2526 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02002527 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2528 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002529 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02002530 /*
2531 * Remap needs to match alloc. Accelerators that
2532 * set phys_mem_alloc never remap. If they did,
2533 * we'd need a remap hook here.
2534 */
2535 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2536
Huang Yingcd19cfa2011-03-02 08:56:19 +01002537 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2538 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2539 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002540 }
2541 if (area != vaddr) {
Alistair Francis493d89b2018-02-03 09:43:14 +01002542 error_report("Could not remap addr: "
2543 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2544 length, addr);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002545 exit(1);
2546 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002547 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002548 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002549 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01002550 }
2551 }
2552}
2553#endif /* !_WIN32 */
2554
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002555/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04002556 * This should not be used for general purpose DMA. Use address_space_map
2557 * or address_space_rw instead. For local memory (e.g. video ram) that the
2558 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04002559 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002560 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002561 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002562void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002563{
Gonglei3655cb92016-02-20 10:35:20 +08002564 RAMBlock *block = ram_block;
2565
2566 if (block == NULL) {
2567 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002568 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002569 }
Mike Dayae3a7042013-09-05 14:41:35 -04002570
2571 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002572 /* We need to check if the requested address is in the RAM
2573 * because we don't want to map the entire memory in QEMU.
2574 * In that case just map until the end of the page.
2575 */
2576 if (block->offset == 0) {
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002577 return xen_map_cache(addr, 0, 0, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002578 }
Mike Dayae3a7042013-09-05 14:41:35 -04002579
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002580 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002581 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002582 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00002583}
2584
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002585/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04002586 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04002587 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002588 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04002589 */
Gonglei3655cb92016-02-20 10:35:20 +08002590static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002591 hwaddr *size, bool lock)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002592{
Gonglei3655cb92016-02-20 10:35:20 +08002593 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002594 if (*size == 0) {
2595 return NULL;
2596 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002597
Gonglei3655cb92016-02-20 10:35:20 +08002598 if (block == NULL) {
2599 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002600 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002601 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002602 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002603
2604 if (xen_enabled() && block->host == NULL) {
2605 /* We need to check if the requested address is in the RAM
2606 * because we don't want to map the entire memory in QEMU.
2607 * In that case just map the requested area.
2608 */
2609 if (block->offset == 0) {
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002610 return xen_map_cache(addr, *size, lock, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002611 }
2612
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002613 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002614 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002615
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002616 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002617}
2618
Dr. David Alan Gilbertf90bb712018-03-12 17:20:57 +00002619/* Return the offset of a hostpointer within a ramblock */
2620ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2621{
2622 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2623 assert((uintptr_t)host >= (uintptr_t)rb->host);
2624 assert(res < rb->max_length);
2625
2626 return res;
2627}
2628
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002629/*
2630 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2631 * in that RAMBlock.
2632 *
2633 * ptr: Host pointer to look up
2634 * round_offset: If true round the result offset down to a page boundary
2635 * *ram_addr: set to result ram_addr
2636 * *offset: set to result offset within the RAMBlock
2637 *
2638 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04002639 *
2640 * By the time this function returns, the returned pointer is not protected
2641 * by RCU anymore. If the caller is not within an RCU critical section and
2642 * does not hold the iothread lock, it must have other means of protecting the
2643 * pointer, such as a reference to the region that includes the incoming
2644 * ram_addr_t.
2645 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002646RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002647 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00002648{
pbrook94a6b542009-04-11 17:15:54 +00002649 RAMBlock *block;
2650 uint8_t *host = ptr;
2651
Jan Kiszka868bb332011-06-21 22:59:09 +02002652 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02002653 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04002654 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02002655 ram_addr = xen_ram_addr_from_mapcache(ptr);
2656 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002657 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01002658 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002659 }
Mike Day0dc3f442013-09-05 14:41:35 -04002660 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002661 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002662 }
2663
Mike Day0dc3f442013-09-05 14:41:35 -04002664 rcu_read_lock();
2665 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002666 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002667 goto found;
2668 }
2669
Peter Xu99e15582017-05-12 12:17:39 +08002670 RAMBLOCK_FOREACH(block) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002671 /* This case append when the block is not mapped. */
2672 if (block->host == NULL) {
2673 continue;
2674 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002675 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002676 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06002677 }
pbrook94a6b542009-04-11 17:15:54 +00002678 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002679
Mike Day0dc3f442013-09-05 14:41:35 -04002680 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002681 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02002682
2683found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002684 *offset = (host - block->host);
2685 if (round_offset) {
2686 *offset &= TARGET_PAGE_MASK;
2687 }
Mike Day0dc3f442013-09-05 14:41:35 -04002688 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002689 return block;
2690}
2691
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002692/*
2693 * Finds the named RAMBlock
2694 *
2695 * name: The name of RAMBlock to find
2696 *
2697 * Returns: RAMBlock (or NULL if not found)
2698 */
2699RAMBlock *qemu_ram_block_by_name(const char *name)
2700{
2701 RAMBlock *block;
2702
Peter Xu99e15582017-05-12 12:17:39 +08002703 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002704 if (!strcmp(name, block->idstr)) {
2705 return block;
2706 }
2707 }
2708
2709 return NULL;
2710}
2711
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002712/* Some of the softmmu routines need to translate from a host pointer
2713 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002714ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002715{
2716 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02002717 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002718
Paolo Bonzinif615f392016-05-26 10:07:50 +02002719 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002720 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002721 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002722 }
2723
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002724 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002725}
Alex Williamsonf471a172010-06-11 11:11:42 -06002726
Peter Maydell27266272017-11-20 18:08:27 +00002727/* Called within RCU critical section. */
2728void memory_notdirty_write_prepare(NotDirtyInfo *ndi,
2729 CPUState *cpu,
2730 vaddr mem_vaddr,
2731 ram_addr_t ram_addr,
2732 unsigned size)
2733{
2734 ndi->cpu = cpu;
2735 ndi->ram_addr = ram_addr;
2736 ndi->mem_vaddr = mem_vaddr;
2737 ndi->size = size;
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002738 ndi->pages = NULL;
Peter Maydell27266272017-11-20 18:08:27 +00002739
2740 assert(tcg_enabled());
2741 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002742 ndi->pages = page_collection_lock(ram_addr, ram_addr + size);
2743 tb_invalidate_phys_page_fast(ndi->pages, ram_addr, size);
Peter Maydell27266272017-11-20 18:08:27 +00002744 }
2745}
2746
2747/* Called within RCU critical section. */
2748void memory_notdirty_write_complete(NotDirtyInfo *ndi)
2749{
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002750 if (ndi->pages) {
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04002751 assert(tcg_enabled());
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002752 page_collection_unlock(ndi->pages);
2753 ndi->pages = NULL;
Peter Maydell27266272017-11-20 18:08:27 +00002754 }
2755
2756 /* Set both VGA and migration bits for simplicity and to remove
2757 * the notdirty callback faster.
2758 */
2759 cpu_physical_memory_set_dirty_range(ndi->ram_addr, ndi->size,
2760 DIRTY_CLIENTS_NOCODE);
2761 /* we remove the notdirty callback only if the code has been
2762 flushed */
2763 if (!cpu_physical_memory_is_clean(ndi->ram_addr)) {
2764 tlb_set_dirty(ndi->cpu, ndi->mem_vaddr);
2765 }
2766}
2767
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002768/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002769static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002770 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002771{
Peter Maydell27266272017-11-20 18:08:27 +00002772 NotDirtyInfo ndi;
Alex Bennéeba051fb2016-10-27 16:10:16 +01002773
Peter Maydell27266272017-11-20 18:08:27 +00002774 memory_notdirty_write_prepare(&ndi, current_cpu, current_cpu->mem_io_vaddr,
2775 ram_addr, size);
2776
Peter Maydell6d3ede52018-06-15 14:57:14 +01002777 stn_p(qemu_map_ram_ptr(NULL, ram_addr), size, val);
Peter Maydell27266272017-11-20 18:08:27 +00002778 memory_notdirty_write_complete(&ndi);
bellard1ccde1c2004-02-06 19:46:14 +00002779}
2780
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002781static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002782 unsigned size, bool is_write,
2783 MemTxAttrs attrs)
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002784{
2785 return is_write;
2786}
2787
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002788static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002789 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002790 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002791 .endianness = DEVICE_NATIVE_ENDIAN,
Andrew Baumannad528782017-10-13 11:19:13 -07002792 .valid = {
2793 .min_access_size = 1,
2794 .max_access_size = 8,
2795 .unaligned = false,
2796 },
2797 .impl = {
2798 .min_access_size = 1,
2799 .max_access_size = 8,
2800 .unaligned = false,
2801 },
bellard1ccde1c2004-02-06 19:46:14 +00002802};
2803
pbrook0f459d12008-06-09 00:20:13 +00002804/* Generate a debug exception if a watchpoint has been hit. */
David Hildenbrand00263482019-08-23 12:07:40 +02002805void cpu_check_watchpoint(CPUState *cpu, vaddr addr, vaddr len,
2806 MemTxAttrs attrs, int flags, uintptr_t ra)
pbrook0f459d12008-06-09 00:20:13 +00002807{
Sergey Fedorov568496c2016-02-11 11:17:32 +00002808 CPUClass *cc = CPU_GET_CLASS(cpu);
aliguoria1d1bb32008-11-18 20:07:32 +00002809 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002810
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002811 assert(tcg_enabled());
Andreas Färberff4700b2013-08-26 18:23:18 +02002812 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002813 /* We re-entered the check after replacing the TB. Now raise
2814 * the debug interrupt so that is will trigger after the
2815 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002816 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002817 return;
2818 }
David Hildenbrand00263482019-08-23 12:07:40 +02002819
2820 addr = cc->adjust_watchpoint_address(cpu, addr, len);
Andreas Färberff4700b2013-08-26 18:23:18 +02002821 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Richard Henderson56ad8b02019-08-24 08:21:34 -07002822 if (watchpoint_address_matches(wp, addr, len)
Peter Maydell05068c02014-09-12 14:06:48 +01002823 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002824 if (flags == BP_MEM_READ) {
2825 wp->flags |= BP_WATCHPOINT_HIT_READ;
2826 } else {
2827 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2828 }
David Hildenbrand00263482019-08-23 12:07:40 +02002829 wp->hitaddr = MAX(addr, wp->vaddr);
Peter Maydell66b9b432015-04-26 16:49:24 +01002830 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002831 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002832 if (wp->flags & BP_CPU &&
2833 !cc->debug_check_watchpoint(cpu, wp)) {
2834 wp->flags &= ~BP_WATCHPOINT_HIT;
2835 continue;
2836 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002837 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002838
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002839 mmap_lock();
Andreas Färber239c51a2013-09-01 17:12:23 +02002840 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002841 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002842 cpu->exception_index = EXCP_DEBUG;
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002843 mmap_unlock();
David Hildenbrand00263482019-08-23 12:07:40 +02002844 cpu_loop_exit_restore(cpu, ra);
aliguori6e140f22008-11-18 20:37:55 +00002845 } else {
Richard Henderson9b990ee2017-10-13 10:50:02 -07002846 /* Force execution of one insn next time. */
2847 cpu->cflags_next_tb = 1 | curr_cflags();
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002848 mmap_unlock();
David Hildenbrand00263482019-08-23 12:07:40 +02002849 if (ra) {
2850 cpu_restore_state(cpu, ra, true);
2851 }
Peter Maydell6886b982016-05-17 15:18:04 +01002852 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002853 }
aliguori06d55cc2008-11-18 20:24:06 +00002854 }
aliguori6e140f22008-11-18 20:37:55 +00002855 } else {
2856 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002857 }
2858 }
2859}
2860
David Hildenbrand00263482019-08-23 12:07:40 +02002861static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
2862{
2863 CPUState *cpu = current_cpu;
2864 vaddr addr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
2865
2866 cpu_check_watchpoint(cpu, addr, len, attrs, flags, 0);
2867}
2868
pbrook6658ffb2007-03-16 23:58:11 +00002869/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2870 so these check for a hit then pass through to the normal out-of-line
2871 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002872static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2873 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002874{
Peter Maydell66b9b432015-04-26 16:49:24 +01002875 MemTxResult res;
2876 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002877 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2878 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002879
Peter Maydell66b9b432015-04-26 16:49:24 +01002880 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002881 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002882 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002883 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002884 break;
2885 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002886 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002887 break;
2888 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002889 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002890 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002891 case 8:
2892 data = address_space_ldq(as, addr, attrs, &res);
2893 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002894 default: abort();
2895 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002896 *pdata = data;
2897 return res;
2898}
2899
2900static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2901 uint64_t val, unsigned size,
2902 MemTxAttrs attrs)
2903{
2904 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002905 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2906 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002907
2908 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2909 switch (size) {
2910 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002911 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002912 break;
2913 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002914 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002915 break;
2916 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002917 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002918 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002919 case 8:
2920 address_space_stq(as, addr, val, attrs, &res);
2921 break;
Peter Maydell66b9b432015-04-26 16:49:24 +01002922 default: abort();
2923 }
2924 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002925}
2926
Avi Kivity1ec9b902012-01-02 12:47:48 +02002927static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002928 .read_with_attrs = watch_mem_read,
2929 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002930 .endianness = DEVICE_NATIVE_ENDIAN,
Paolo Bonzini306526b2017-10-17 14:16:05 +02002931 .valid = {
2932 .min_access_size = 1,
2933 .max_access_size = 8,
2934 .unaligned = false,
2935 },
2936 .impl = {
2937 .min_access_size = 1,
2938 .max_access_size = 8,
2939 .unaligned = false,
2940 },
pbrook6658ffb2007-03-16 23:58:11 +00002941};
pbrook6658ffb2007-03-16 23:58:11 +00002942
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01002943static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08002944 MemTxAttrs attrs, uint8_t *buf, hwaddr len);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002945static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08002946 const uint8_t *buf, hwaddr len);
2947static bool flatview_access_valid(FlatView *fv, hwaddr addr, hwaddr len,
Peter Maydelleace72b2018-05-31 14:50:52 +01002948 bool is_write, MemTxAttrs attrs);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002949
Peter Maydellf25a49e2015-04-26 16:49:24 +01002950static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2951 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002952{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002953 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002954 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002955 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002956
blueswir1db7b5422007-05-26 17:36:03 +00002957#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002958 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002959 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002960#endif
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002961 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
Peter Maydell5c9eb022015-04-26 16:49:24 +01002962 if (res) {
2963 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002964 }
Peter Maydell6d3ede52018-06-15 14:57:14 +01002965 *data = ldn_p(buf, len);
2966 return MEMTX_OK;
blueswir1db7b5422007-05-26 17:36:03 +00002967}
2968
Peter Maydellf25a49e2015-04-26 16:49:24 +01002969static MemTxResult subpage_write(void *opaque, hwaddr addr,
2970 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002971{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002972 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002973 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002974
blueswir1db7b5422007-05-26 17:36:03 +00002975#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002976 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002977 " value %"PRIx64"\n",
2978 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002979#endif
Peter Maydell6d3ede52018-06-15 14:57:14 +01002980 stn_p(buf, len, value);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002981 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002982}
2983
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002984static bool subpage_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002985 unsigned len, bool is_write,
2986 MemTxAttrs attrs)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002987{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002988 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002989#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002990 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002991 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002992#endif
2993
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002994 return flatview_access_valid(subpage->fv, addr + subpage->base,
Peter Maydelleace72b2018-05-31 14:50:52 +01002995 len, is_write, attrs);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002996}
2997
Avi Kivity70c68e42012-01-02 12:32:48 +02002998static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002999 .read_with_attrs = subpage_read,
3000 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01003001 .impl.min_access_size = 1,
3002 .impl.max_access_size = 8,
3003 .valid.min_access_size = 1,
3004 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02003005 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02003006 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00003007};
3008
Anthony Liguoric227f092009-10-01 16:12:16 -05003009static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02003010 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00003011{
3012 int idx, eidx;
3013
3014 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
3015 return -1;
3016 idx = SUBPAGE_IDX(start);
3017 eidx = SUBPAGE_IDX(end);
3018#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08003019 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
3020 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00003021#endif
blueswir1db7b5422007-05-26 17:36:03 +00003022 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02003023 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00003024 }
3025
3026 return 0;
3027}
3028
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003029static subpage_t *subpage_init(FlatView *fv, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00003030{
Anthony Liguoric227f092009-10-01 16:12:16 -05003031 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003032
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01003033 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003034 mmio->fv = fv;
aliguori1eec6142009-02-05 22:06:18 +00003035 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003036 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07003037 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02003038 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00003039#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08003040 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
3041 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00003042#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02003043 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00003044
3045 return mmio;
3046}
3047
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003048static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02003049{
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003050 assert(fv);
Avi Kivity5312bd82012-02-12 18:32:55 +02003051 MemoryRegionSection section = {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003052 .fv = fv,
Avi Kivity5312bd82012-02-12 18:32:55 +02003053 .mr = mr,
3054 .offset_within_address_space = 0,
3055 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02003056 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02003057 };
3058
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003059 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02003060}
3061
Peter Maydell8af36742017-12-13 17:52:28 +00003062static void readonly_mem_write(void *opaque, hwaddr addr,
3063 uint64_t val, unsigned size)
3064{
3065 /* Ignore any write to ROM. */
3066}
3067
3068static bool readonly_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01003069 unsigned size, bool is_write,
3070 MemTxAttrs attrs)
Peter Maydell8af36742017-12-13 17:52:28 +00003071{
3072 return is_write;
3073}
3074
3075/* This will only be used for writes, because reads are special cased
3076 * to directly access the underlying host ram.
3077 */
3078static const MemoryRegionOps readonly_mem_ops = {
3079 .write = readonly_mem_write,
3080 .valid.accepts = readonly_mem_accepts,
3081 .endianness = DEVICE_NATIVE_ENDIAN,
3082 .valid = {
3083 .min_access_size = 1,
3084 .max_access_size = 8,
3085 .unaligned = false,
3086 },
3087 .impl = {
3088 .min_access_size = 1,
3089 .max_access_size = 8,
3090 .unaligned = false,
3091 },
3092};
3093
Peter Maydell2d54f192018-06-15 14:57:14 +01003094MemoryRegionSection *iotlb_to_section(CPUState *cpu,
3095 hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02003096{
Peter Maydella54c87b2016-01-21 14:15:05 +00003097 int asidx = cpu_asidx_from_attrs(cpu, attrs);
3098 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01003099 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01003100 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02003101
Peter Maydell2d54f192018-06-15 14:57:14 +01003102 return &sections[index & ~TARGET_PAGE_MASK];
Avi Kivityaa102232012-03-08 17:06:55 +02003103}
3104
Avi Kivitye9179ce2009-06-14 11:38:52 +03003105static void io_mem_init(void)
3106{
Peter Maydell8af36742017-12-13 17:52:28 +00003107 memory_region_init_io(&io_mem_rom, NULL, &readonly_mem_ops,
3108 NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003109 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003110 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00003111
3112 /* io_mem_notdirty calls tb_invalidate_phys_page_fast,
3113 * which can be called without the iothread mutex.
3114 */
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003115 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003116 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00003117 memory_region_clear_global_locking(&io_mem_notdirty);
3118
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003119 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003120 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003121}
3122
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10003123AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
Avi Kivityac1970f2012-10-03 16:22:53 +02003124{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003125 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
3126 uint16_t n;
3127
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003128 n = dummy_section(&d->map, fv, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003129 assert(n == PHYS_SECTION_UNASSIGNED);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003130 n = dummy_section(&d->map, fv, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003131 assert(n == PHYS_SECTION_NOTDIRTY);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003132 n = dummy_section(&d->map, fv, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003133 assert(n == PHYS_SECTION_ROM);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003134 n = dummy_section(&d->map, fv, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003135 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02003136
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02003137 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003138
3139 return d;
Paolo Bonzini00752702013-05-29 12:13:54 +02003140}
3141
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003142void address_space_dispatch_free(AddressSpaceDispatch *d)
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01003143{
3144 phys_sections_free(&d->map);
3145 g_free(d);
3146}
3147
Paolo Bonzini9458a9a2018-02-06 18:37:39 +01003148static void do_nothing(CPUState *cpu, run_on_cpu_data d)
3149{
3150}
3151
3152static void tcg_log_global_after_sync(MemoryListener *listener)
3153{
3154 CPUAddressSpace *cpuas;
3155
3156 /* Wait for the CPU to end the current TB. This avoids the following
3157 * incorrect race:
3158 *
3159 * vCPU migration
3160 * ---------------------- -------------------------
3161 * TLB check -> slow path
3162 * notdirty_mem_write
3163 * write to RAM
3164 * mark dirty
3165 * clear dirty flag
3166 * TLB check -> fast path
3167 * read memory
3168 * write to RAM
3169 *
3170 * by pushing the migration thread's memory read after the vCPU thread has
3171 * written the memory.
3172 */
3173 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
3174 run_on_cpu(cpuas->cpu, do_nothing, RUN_ON_CPU_NULL);
3175}
3176
Avi Kivity1d711482012-10-02 18:54:45 +02003177static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02003178{
Peter Maydell32857f42015-10-01 15:29:50 +01003179 CPUAddressSpace *cpuas;
3180 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02003181
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04003182 assert(tcg_enabled());
Avi Kivity117712c2012-02-12 21:23:17 +02003183 /* since each CPU stores ram addresses in its TLB cache, we must
3184 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01003185 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
3186 cpu_reloading_memory_map();
3187 /* The CPU and TLB are protected by the iothread lock.
3188 * We reload the dispatch pointer now because cpu_reloading_memory_map()
3189 * may have split the RCU critical section.
3190 */
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003191 d = address_space_to_dispatch(cpuas->as);
Alex Bennéef35e44e2016-10-21 16:34:18 +01003192 atomic_rcu_set(&cpuas->memory_dispatch, d);
Alex Bennéed10eb082016-11-14 14:17:28 +00003193 tlb_flush(cpuas->cpu);
Avi Kivity50c1e142012-02-08 21:36:02 +02003194}
3195
Avi Kivity62152b82011-07-26 14:26:14 +03003196static void memory_map_init(void)
3197{
Anthony Liguori7267c092011-08-20 22:09:37 -05003198 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01003199
Paolo Bonzini57271d62013-11-07 17:14:37 +01003200 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003201 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03003202
Anthony Liguori7267c092011-08-20 22:09:37 -05003203 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02003204 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
3205 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003206 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03003207}
3208
3209MemoryRegion *get_system_memory(void)
3210{
3211 return system_memory;
3212}
3213
Avi Kivity309cb472011-08-08 16:09:03 +03003214MemoryRegion *get_system_io(void)
3215{
3216 return system_io;
3217}
3218
pbrooke2eef172008-06-08 01:09:01 +00003219#endif /* !defined(CONFIG_USER_ONLY) */
3220
bellard13eb76e2004-01-24 15:23:36 +00003221/* physical memory access (slow version, mainly for debug) */
3222#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02003223int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003224 uint8_t *buf, target_ulong len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003225{
Li Zhijian0c249ff2019-01-17 20:49:01 +08003226 int flags;
3227 target_ulong l, page;
pbrook53a59602006-03-25 19:31:22 +00003228 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003229
3230 while (len > 0) {
3231 page = addr & TARGET_PAGE_MASK;
3232 l = (page + TARGET_PAGE_SIZE) - addr;
3233 if (l > len)
3234 l = len;
3235 flags = page_get_flags(page);
3236 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003237 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003238 if (is_write) {
3239 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003240 return -1;
bellard579a97f2007-11-11 14:26:47 +00003241 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003242 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003243 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003244 memcpy(p, buf, l);
3245 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003246 } else {
3247 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003248 return -1;
bellard579a97f2007-11-11 14:26:47 +00003249 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003250 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003251 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003252 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003253 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003254 }
3255 len -= l;
3256 buf += l;
3257 addr += l;
3258 }
Paul Brooka68fe892010-03-01 00:08:59 +00003259 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003260}
bellard8df1cd02005-01-28 22:37:22 +00003261
bellard13eb76e2004-01-24 15:23:36 +00003262#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003263
Paolo Bonzini845b6212015-03-23 11:45:53 +01003264static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02003265 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003266{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003267 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003268 addr += memory_region_get_ram_addr(mr);
3269
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003270 /* No early return if dirty_log_mask is or becomes 0, because
3271 * cpu_physical_memory_set_dirty_range will still call
3272 * xen_modified_memory.
3273 */
3274 if (dirty_log_mask) {
3275 dirty_log_mask =
3276 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003277 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003278 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02003279 assert(tcg_enabled());
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003280 tb_invalidate_phys_range(addr, addr + length);
3281 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
3282 }
3283 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003284}
3285
Stefan Hajnoczi047be4e2019-01-29 11:46:04 +00003286void memory_region_flush_rom_device(MemoryRegion *mr, hwaddr addr, hwaddr size)
3287{
3288 /*
3289 * In principle this function would work on other memory region types too,
3290 * but the ROM device use case is the only one where this operation is
3291 * necessary. Other memory regions should use the
3292 * address_space_read/write() APIs.
3293 */
3294 assert(memory_region_is_romd(mr));
3295
3296 invalidate_and_set_dirty(mr, addr, size);
3297}
3298
Richard Henderson23326162013-07-08 14:55:59 -07003299static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02003300{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02003301 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07003302
3303 /* Regions are assumed to support 1-4 byte accesses unless
3304 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07003305 if (access_size_max == 0) {
3306 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003307 }
Richard Henderson23326162013-07-08 14:55:59 -07003308
3309 /* Bound the maximum access by the alignment of the address. */
3310 if (!mr->ops->impl.unaligned) {
3311 unsigned align_size_max = addr & -addr;
3312 if (align_size_max != 0 && align_size_max < access_size_max) {
3313 access_size_max = align_size_max;
3314 }
3315 }
3316
3317 /* Don't attempt accesses larger than the maximum. */
3318 if (l > access_size_max) {
3319 l = access_size_max;
3320 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01003321 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07003322
3323 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003324}
3325
Jan Kiszka4840f102015-06-18 18:47:22 +02003326static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02003327{
Jan Kiszka4840f102015-06-18 18:47:22 +02003328 bool unlocked = !qemu_mutex_iothread_locked();
3329 bool release_lock = false;
3330
3331 if (unlocked && mr->global_locking) {
3332 qemu_mutex_lock_iothread();
3333 unlocked = false;
3334 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003335 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003336 if (mr->flush_coalesced_mmio) {
3337 if (unlocked) {
3338 qemu_mutex_lock_iothread();
3339 }
3340 qemu_flush_coalesced_mmio_buffer();
3341 if (unlocked) {
3342 qemu_mutex_unlock_iothread();
3343 }
3344 }
3345
3346 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003347}
3348
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003349/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003350static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3351 MemTxAttrs attrs,
3352 const uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003353 hwaddr len, hwaddr addr1,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003354 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00003355{
bellard13eb76e2004-01-24 15:23:36 +00003356 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003357 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01003358 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02003359 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00003360
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003361 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003362 if (!memory_access_is_direct(mr, true)) {
3363 release_lock |= prepare_mmio_access(mr);
3364 l = memory_access_size(mr, l, addr1);
3365 /* XXX: could force current_cpu to NULL to avoid
3366 potential bugs */
Tony Nguyen9bf825b2019-08-24 04:36:54 +10003367 val = ldn_he_p(buf, l);
Tony Nguyen3d9e7c32019-08-24 04:36:46 +10003368 result |= memory_region_dispatch_write(mr, addr1, val,
Tony Nguyen9bf825b2019-08-24 04:36:54 +10003369 size_memop(l), attrs);
bellard13eb76e2004-01-24 15:23:36 +00003370 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003371 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003372 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003373 memcpy(ptr, buf, l);
3374 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00003375 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003376
3377 if (release_lock) {
3378 qemu_mutex_unlock_iothread();
3379 release_lock = false;
3380 }
3381
bellard13eb76e2004-01-24 15:23:36 +00003382 len -= l;
3383 buf += l;
3384 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003385
3386 if (!len) {
3387 break;
3388 }
3389
3390 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003391 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003392 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02003393
Peter Maydell3b643492015-04-26 16:49:23 +01003394 return result;
bellard13eb76e2004-01-24 15:23:36 +00003395}
bellard8df1cd02005-01-28 22:37:22 +00003396
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003397/* Called from RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003398static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003399 const uint8_t *buf, hwaddr len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003400{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003401 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003402 hwaddr addr1;
3403 MemoryRegion *mr;
3404 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003405
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003406 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003407 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003408 result = flatview_write_continue(fv, addr, attrs, buf, len,
3409 addr1, l, mr);
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003410
3411 return result;
3412}
3413
3414/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003415MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
3416 MemTxAttrs attrs, uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003417 hwaddr len, hwaddr addr1, hwaddr l,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003418 MemoryRegion *mr)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003419{
3420 uint8_t *ptr;
3421 uint64_t val;
3422 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003423 bool release_lock = false;
3424
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003425 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003426 if (!memory_access_is_direct(mr, false)) {
3427 /* I/O case */
3428 release_lock |= prepare_mmio_access(mr);
3429 l = memory_access_size(mr, l, addr1);
Tony Nguyen3d9e7c32019-08-24 04:36:46 +10003430 result |= memory_region_dispatch_read(mr, addr1, &val,
Tony Nguyen9bf825b2019-08-24 04:36:54 +10003431 size_memop(l), attrs);
3432 stn_he_p(buf, l, val);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003433 } else {
3434 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003435 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003436 memcpy(buf, ptr, l);
3437 }
3438
3439 if (release_lock) {
3440 qemu_mutex_unlock_iothread();
3441 release_lock = false;
3442 }
3443
3444 len -= l;
3445 buf += l;
3446 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003447
3448 if (!len) {
3449 break;
3450 }
3451
3452 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003453 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003454 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003455
3456 return result;
3457}
3458
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003459/* Called from RCU critical section. */
3460static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003461 MemTxAttrs attrs, uint8_t *buf, hwaddr len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003462{
3463 hwaddr l;
3464 hwaddr addr1;
3465 MemoryRegion *mr;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003466
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003467 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003468 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003469 return flatview_read_continue(fv, addr, attrs, buf, len,
3470 addr1, l, mr);
Avi Kivityac1970f2012-10-03 16:22:53 +02003471}
3472
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003473MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003474 MemTxAttrs attrs, uint8_t *buf, hwaddr len)
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003475{
3476 MemTxResult result = MEMTX_OK;
3477 FlatView *fv;
3478
3479 if (len > 0) {
3480 rcu_read_lock();
3481 fv = address_space_to_flatview(as);
3482 result = flatview_read(fv, addr, attrs, buf, len);
3483 rcu_read_unlock();
3484 }
3485
3486 return result;
3487}
3488
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003489MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3490 MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003491 const uint8_t *buf, hwaddr len)
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003492{
3493 MemTxResult result = MEMTX_OK;
3494 FlatView *fv;
3495
3496 if (len > 0) {
3497 rcu_read_lock();
3498 fv = address_space_to_flatview(as);
3499 result = flatview_write(fv, addr, attrs, buf, len);
3500 rcu_read_unlock();
3501 }
3502
3503 return result;
3504}
3505
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003506MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003507 uint8_t *buf, hwaddr len, bool is_write)
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003508{
3509 if (is_write) {
3510 return address_space_write(as, addr, attrs, buf, len);
3511 } else {
3512 return address_space_read_full(as, addr, attrs, buf, len);
3513 }
3514}
3515
Avi Kivitya8170e52012-10-23 12:30:10 +02003516void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003517 hwaddr len, int is_write)
Avi Kivityac1970f2012-10-03 16:22:53 +02003518{
Peter Maydell5c9eb022015-04-26 16:49:24 +01003519 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3520 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02003521}
3522
Alexander Graf582b55a2013-12-11 14:17:44 +01003523enum write_rom_type {
3524 WRITE_DATA,
3525 FLUSH_CACHE,
3526};
3527
Peter Maydell75693e12018-12-14 13:30:48 +00003528static inline MemTxResult address_space_write_rom_internal(AddressSpace *as,
3529 hwaddr addr,
3530 MemTxAttrs attrs,
3531 const uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003532 hwaddr len,
Peter Maydell75693e12018-12-14 13:30:48 +00003533 enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00003534{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003535 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00003536 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003537 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003538 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00003539
Paolo Bonzini41063e12015-03-18 14:21:43 +01003540 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00003541 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003542 l = len;
Peter Maydell75693e12018-12-14 13:30:48 +00003543 mr = address_space_translate(as, addr, &addr1, &l, true, attrs);
ths3b46e622007-09-17 08:09:54 +00003544
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003545 if (!(memory_region_is_ram(mr) ||
3546 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02003547 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003548 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00003549 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003550 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01003551 switch (type) {
3552 case WRITE_DATA:
3553 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01003554 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003555 break;
3556 case FLUSH_CACHE:
3557 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
3558 break;
3559 }
bellardd0ecd2a2006-04-23 17:14:48 +00003560 }
3561 len -= l;
3562 buf += l;
3563 addr += l;
3564 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003565 rcu_read_unlock();
Peter Maydell75693e12018-12-14 13:30:48 +00003566 return MEMTX_OK;
bellardd0ecd2a2006-04-23 17:14:48 +00003567}
3568
Alexander Graf582b55a2013-12-11 14:17:44 +01003569/* used for ROM loading : can write in RAM and ROM */
Peter Maydell3c8133f2018-12-14 13:30:48 +00003570MemTxResult address_space_write_rom(AddressSpace *as, hwaddr addr,
3571 MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003572 const uint8_t *buf, hwaddr len)
Alexander Graf582b55a2013-12-11 14:17:44 +01003573{
Peter Maydell3c8133f2018-12-14 13:30:48 +00003574 return address_space_write_rom_internal(as, addr, attrs,
3575 buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01003576}
3577
Li Zhijian0c249ff2019-01-17 20:49:01 +08003578void cpu_flush_icache_range(hwaddr start, hwaddr len)
Alexander Graf582b55a2013-12-11 14:17:44 +01003579{
3580 /*
3581 * This function should do the same thing as an icache flush that was
3582 * triggered from within the guest. For TCG we are always cache coherent,
3583 * so there is no need to flush anything. For KVM / Xen we need to flush
3584 * the host's instruction cache at least.
3585 */
3586 if (tcg_enabled()) {
3587 return;
3588 }
3589
Peter Maydell75693e12018-12-14 13:30:48 +00003590 address_space_write_rom_internal(&address_space_memory,
3591 start, MEMTXATTRS_UNSPECIFIED,
3592 NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01003593}
3594
aliguori6d16c2f2009-01-22 16:59:11 +00003595typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003596 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00003597 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003598 hwaddr addr;
3599 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003600 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00003601} BounceBuffer;
3602
3603static BounceBuffer bounce;
3604
aliguoriba223c22009-01-22 16:59:16 +00003605typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08003606 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003607 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003608} MapClient;
3609
Fam Zheng38e047b2015-03-16 17:03:35 +08003610QemuMutex map_client_list_lock;
Paolo Bonzinib58deb32018-12-06 11:58:10 +01003611static QLIST_HEAD(, MapClient) map_client_list
Blue Swirl72cf2d42009-09-12 07:36:22 +00003612 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003613
Fam Zhenge95205e2015-03-16 17:03:37 +08003614static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00003615{
Blue Swirl72cf2d42009-09-12 07:36:22 +00003616 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003617 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003618}
3619
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003620static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00003621{
3622 MapClient *client;
3623
Blue Swirl72cf2d42009-09-12 07:36:22 +00003624 while (!QLIST_EMPTY(&map_client_list)) {
3625 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08003626 qemu_bh_schedule(client->bh);
3627 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00003628 }
3629}
3630
Fam Zhenge95205e2015-03-16 17:03:37 +08003631void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003632{
3633 MapClient *client = g_malloc(sizeof(*client));
3634
Fam Zheng38e047b2015-03-16 17:03:35 +08003635 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08003636 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00003637 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003638 if (!atomic_read(&bounce.in_use)) {
3639 cpu_notify_map_clients_locked();
3640 }
Fam Zheng38e047b2015-03-16 17:03:35 +08003641 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003642}
3643
Fam Zheng38e047b2015-03-16 17:03:35 +08003644void cpu_exec_init_all(void)
3645{
3646 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01003647 /* The data structures we set up here depend on knowing the page size,
3648 * so no more changes can be made after this point.
3649 * In an ideal world, nothing we did before we had finished the
3650 * machine setup would care about the target page size, and we could
3651 * do this much later, rather than requiring board models to state
3652 * up front what their requirements are.
3653 */
3654 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08003655 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01003656 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08003657 qemu_mutex_init(&map_client_list_lock);
3658}
3659
Fam Zhenge95205e2015-03-16 17:03:37 +08003660void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003661{
Fam Zhenge95205e2015-03-16 17:03:37 +08003662 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00003663
Fam Zhenge95205e2015-03-16 17:03:37 +08003664 qemu_mutex_lock(&map_client_list_lock);
3665 QLIST_FOREACH(client, &map_client_list, link) {
3666 if (client->bh == bh) {
3667 cpu_unregister_map_client_do(client);
3668 break;
3669 }
3670 }
3671 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003672}
3673
3674static void cpu_notify_map_clients(void)
3675{
Fam Zheng38e047b2015-03-16 17:03:35 +08003676 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003677 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08003678 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00003679}
3680
Li Zhijian0c249ff2019-01-17 20:49:01 +08003681static bool flatview_access_valid(FlatView *fv, hwaddr addr, hwaddr len,
Peter Maydelleace72b2018-05-31 14:50:52 +01003682 bool is_write, MemTxAttrs attrs)
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003683{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003684 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003685 hwaddr l, xlat;
3686
3687 while (len > 0) {
3688 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003689 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003690 if (!memory_access_is_direct(mr, is_write)) {
3691 l = memory_access_size(mr, l, addr);
Peter Maydelleace72b2018-05-31 14:50:52 +01003692 if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003693 return false;
3694 }
3695 }
3696
3697 len -= l;
3698 addr += l;
3699 }
3700 return true;
3701}
3702
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003703bool address_space_access_valid(AddressSpace *as, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003704 hwaddr len, bool is_write,
Peter Maydellfddffa42018-05-31 14:50:52 +01003705 MemTxAttrs attrs)
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003706{
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003707 FlatView *fv;
3708 bool result;
3709
3710 rcu_read_lock();
3711 fv = address_space_to_flatview(as);
Peter Maydelleace72b2018-05-31 14:50:52 +01003712 result = flatview_access_valid(fv, addr, len, is_write, attrs);
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003713 rcu_read_unlock();
3714 return result;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003715}
3716
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003717static hwaddr
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003718flatview_extend_translation(FlatView *fv, hwaddr addr,
Peter Maydell53d07902018-05-31 14:50:52 +01003719 hwaddr target_len,
3720 MemoryRegion *mr, hwaddr base, hwaddr len,
3721 bool is_write, MemTxAttrs attrs)
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003722{
3723 hwaddr done = 0;
3724 hwaddr xlat;
3725 MemoryRegion *this_mr;
3726
3727 for (;;) {
3728 target_len -= len;
3729 addr += len;
3730 done += len;
3731 if (target_len == 0) {
3732 return done;
3733 }
3734
3735 len = target_len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003736 this_mr = flatview_translate(fv, addr, &xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +01003737 &len, is_write, attrs);
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003738 if (this_mr != mr || xlat != base + done) {
3739 return done;
3740 }
3741 }
3742}
3743
aliguori6d16c2f2009-01-22 16:59:11 +00003744/* Map a physical memory region into a host virtual address.
3745 * May map a subset of the requested range, given by and returned in *plen.
3746 * May return NULL if resources needed to perform the mapping are exhausted.
3747 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003748 * Use cpu_register_map_client() to know when retrying the map operation is
3749 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003750 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003751void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003752 hwaddr addr,
3753 hwaddr *plen,
Peter Maydellf26404f2018-05-31 14:50:52 +01003754 bool is_write,
3755 MemTxAttrs attrs)
aliguori6d16c2f2009-01-22 16:59:11 +00003756{
Avi Kivitya8170e52012-10-23 12:30:10 +02003757 hwaddr len = *plen;
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003758 hwaddr l, xlat;
3759 MemoryRegion *mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003760 void *ptr;
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003761 FlatView *fv;
aliguori6d16c2f2009-01-22 16:59:11 +00003762
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003763 if (len == 0) {
3764 return NULL;
3765 }
aliguori6d16c2f2009-01-22 16:59:11 +00003766
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003767 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003768 rcu_read_lock();
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003769 fv = address_space_to_flatview(as);
Peter Maydellefa99a22018-05-31 14:50:52 +01003770 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini41063e12015-03-18 14:21:43 +01003771
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003772 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003773 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01003774 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003775 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00003776 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02003777 /* Avoid unbounded allocations */
3778 l = MIN(l, TARGET_PAGE_SIZE);
3779 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003780 bounce.addr = addr;
3781 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003782
3783 memory_region_ref(mr);
3784 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003785 if (!is_write) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003786 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003787 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003788 }
aliguori6d16c2f2009-01-22 16:59:11 +00003789
Paolo Bonzini41063e12015-03-18 14:21:43 +01003790 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003791 *plen = l;
3792 return bounce.buffer;
3793 }
3794
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003795
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003796 memory_region_ref(mr);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003797 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
Peter Maydell53d07902018-05-31 14:50:52 +01003798 l, is_write, attrs);
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003799 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003800 rcu_read_unlock();
3801
3802 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003803}
3804
Avi Kivityac1970f2012-10-03 16:22:53 +02003805/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003806 * Will also mark the memory as dirty if is_write == 1. access_len gives
3807 * the amount of memory that was actually read or written by the caller.
3808 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003809void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3810 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003811{
3812 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003813 MemoryRegion *mr;
3814 ram_addr_t addr1;
3815
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003816 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003817 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003818 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003819 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003820 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003821 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003822 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003823 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003824 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003825 return;
3826 }
3827 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003828 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3829 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003830 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003831 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003832 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003833 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003834 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003835 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003836}
bellardd0ecd2a2006-04-23 17:14:48 +00003837
Avi Kivitya8170e52012-10-23 12:30:10 +02003838void *cpu_physical_memory_map(hwaddr addr,
3839 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003840 int is_write)
3841{
Peter Maydellf26404f2018-05-31 14:50:52 +01003842 return address_space_map(&address_space_memory, addr, plen, is_write,
3843 MEMTXATTRS_UNSPECIFIED);
Avi Kivityac1970f2012-10-03 16:22:53 +02003844}
3845
Avi Kivitya8170e52012-10-23 12:30:10 +02003846void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3847 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003848{
3849 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3850}
3851
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003852#define ARG1_DECL AddressSpace *as
3853#define ARG1 as
3854#define SUFFIX
3855#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003856#define RCU_READ_LOCK(...) rcu_read_lock()
3857#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3858#include "memory_ldst.inc.c"
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003859
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003860int64_t address_space_cache_init(MemoryRegionCache *cache,
3861 AddressSpace *as,
3862 hwaddr addr,
3863 hwaddr len,
3864 bool is_write)
3865{
Paolo Bonzini48564042018-03-18 18:26:36 +01003866 AddressSpaceDispatch *d;
3867 hwaddr l;
3868 MemoryRegion *mr;
3869
3870 assert(len > 0);
3871
3872 l = len;
3873 cache->fv = address_space_get_flatview(as);
3874 d = flatview_to_dispatch(cache->fv);
3875 cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true);
3876
3877 mr = cache->mrs.mr;
3878 memory_region_ref(mr);
3879 if (memory_access_is_direct(mr, is_write)) {
Peter Maydell53d07902018-05-31 14:50:52 +01003880 /* We don't care about the memory attributes here as we're only
3881 * doing this if we found actual RAM, which behaves the same
3882 * regardless of attributes; so UNSPECIFIED is fine.
3883 */
Paolo Bonzini48564042018-03-18 18:26:36 +01003884 l = flatview_extend_translation(cache->fv, addr, len, mr,
Peter Maydell53d07902018-05-31 14:50:52 +01003885 cache->xlat, l, is_write,
3886 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003887 cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
3888 } else {
3889 cache->ptr = NULL;
3890 }
3891
3892 cache->len = l;
3893 cache->is_write = is_write;
3894 return l;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003895}
3896
3897void address_space_cache_invalidate(MemoryRegionCache *cache,
3898 hwaddr addr,
3899 hwaddr access_len)
3900{
Paolo Bonzini48564042018-03-18 18:26:36 +01003901 assert(cache->is_write);
3902 if (likely(cache->ptr)) {
3903 invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len);
3904 }
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003905}
3906
3907void address_space_cache_destroy(MemoryRegionCache *cache)
3908{
Paolo Bonzini48564042018-03-18 18:26:36 +01003909 if (!cache->mrs.mr) {
3910 return;
3911 }
3912
3913 if (xen_enabled()) {
3914 xen_invalidate_map_cache_entry(cache->ptr);
3915 }
3916 memory_region_unref(cache->mrs.mr);
3917 flatview_unref(cache->fv);
3918 cache->mrs.mr = NULL;
3919 cache->fv = NULL;
3920}
3921
3922/* Called from RCU critical section. This function has the same
3923 * semantics as address_space_translate, but it only works on a
3924 * predefined range of a MemoryRegion that was mapped with
3925 * address_space_cache_init.
3926 */
3927static inline MemoryRegion *address_space_translate_cached(
3928 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003929 hwaddr *plen, bool is_write, MemTxAttrs attrs)
Paolo Bonzini48564042018-03-18 18:26:36 +01003930{
3931 MemoryRegionSection section;
3932 MemoryRegion *mr;
3933 IOMMUMemoryRegion *iommu_mr;
3934 AddressSpace *target_as;
3935
3936 assert(!cache->ptr);
3937 *xlat = addr + cache->xlat;
3938
3939 mr = cache->mrs.mr;
3940 iommu_mr = memory_region_get_iommu(mr);
3941 if (!iommu_mr) {
3942 /* MMIO region. */
3943 return mr;
3944 }
3945
3946 section = address_space_translate_iommu(iommu_mr, xlat, plen,
3947 NULL, is_write, true,
Peter Maydell2f7b0092018-05-31 14:50:53 +01003948 &target_as, attrs);
Paolo Bonzini48564042018-03-18 18:26:36 +01003949 return section.mr;
3950}
3951
3952/* Called from RCU critical section. address_space_read_cached uses this
3953 * out of line function when the target is an MMIO or IOMMU region.
3954 */
3955void
3956address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003957 void *buf, hwaddr len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003958{
3959 hwaddr addr1, l;
3960 MemoryRegion *mr;
3961
3962 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003963 mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
3964 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003965 flatview_read_continue(cache->fv,
3966 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3967 addr1, l, mr);
3968}
3969
3970/* Called from RCU critical section. address_space_write_cached uses this
3971 * out of line function when the target is an MMIO or IOMMU region.
3972 */
3973void
3974address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003975 const void *buf, hwaddr len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003976{
3977 hwaddr addr1, l;
3978 MemoryRegion *mr;
3979
3980 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003981 mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
3982 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003983 flatview_write_continue(cache->fv,
3984 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3985 addr1, l, mr);
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003986}
3987
3988#define ARG1_DECL MemoryRegionCache *cache
3989#define ARG1 cache
Paolo Bonzini48564042018-03-18 18:26:36 +01003990#define SUFFIX _cached_slow
3991#define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
Paolo Bonzini48564042018-03-18 18:26:36 +01003992#define RCU_READ_LOCK() ((void)0)
3993#define RCU_READ_UNLOCK() ((void)0)
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003994#include "memory_ldst.inc.c"
3995
aliguori5e2972f2009-03-28 17:51:36 +00003996/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003997int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003998 uint8_t *buf, target_ulong len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003999{
Avi Kivitya8170e52012-10-23 12:30:10 +02004000 hwaddr phys_addr;
Li Zhijian0c249ff2019-01-17 20:49:01 +08004001 target_ulong l, page;
bellard13eb76e2004-01-24 15:23:36 +00004002
Christian Borntraeger79ca7a12017-03-07 15:19:08 +01004003 cpu_synchronize_state(cpu);
bellard13eb76e2004-01-24 15:23:36 +00004004 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00004005 int asidx;
4006 MemTxAttrs attrs;
4007
bellard13eb76e2004-01-24 15:23:36 +00004008 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00004009 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
4010 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00004011 /* if no physical page mapped, return an error */
4012 if (phys_addr == -1)
4013 return -1;
4014 l = (page + TARGET_PAGE_SIZE) - addr;
4015 if (l > len)
4016 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00004017 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10004018 if (is_write) {
Peter Maydell3c8133f2018-12-14 13:30:48 +00004019 address_space_write_rom(cpu->cpu_ases[asidx].as, phys_addr,
Peter Maydellea7a5332019-01-29 11:46:04 +00004020 attrs, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10004021 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00004022 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
Peter Maydellea7a5332019-01-29 11:46:04 +00004023 attrs, buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10004024 }
bellard13eb76e2004-01-24 15:23:36 +00004025 len -= l;
4026 buf += l;
4027 addr += l;
4028 }
4029 return 0;
4030}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00004031
4032/*
4033 * Allows code that needs to deal with migration bitmaps etc to still be built
4034 * target independent.
4035 */
Juan Quintela20afaed2017-03-21 09:09:14 +01004036size_t qemu_target_page_size(void)
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00004037{
Juan Quintela20afaed2017-03-21 09:09:14 +01004038 return TARGET_PAGE_SIZE;
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00004039}
4040
Juan Quintela46d702b2017-04-24 21:03:48 +02004041int qemu_target_page_bits(void)
4042{
4043 return TARGET_PAGE_BITS;
4044}
4045
4046int qemu_target_page_bits_min(void)
4047{
4048 return TARGET_PAGE_BITS_MIN;
4049}
Paul Brooka68fe892010-03-01 00:08:59 +00004050#endif
bellard13eb76e2004-01-24 15:23:36 +00004051
Greg Kurz98ed8ec2014-06-24 19:26:29 +02004052bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00004053{
4054#if defined(TARGET_WORDS_BIGENDIAN)
4055 return true;
4056#else
4057 return false;
4058#endif
4059}
4060
Wen Congyang76f35532012-05-07 12:04:18 +08004061#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02004062bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08004063{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02004064 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02004065 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01004066 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08004067
Paolo Bonzini41063e12015-03-18 14:21:43 +01004068 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02004069 mr = address_space_translate(&address_space_memory,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01004070 phys_addr, &phys_addr, &l, false,
4071 MEMTXATTRS_UNSPECIFIED);
Wen Congyang76f35532012-05-07 12:04:18 +08004072
Paolo Bonzini41063e12015-03-18 14:21:43 +01004073 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
4074 rcu_read_unlock();
4075 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08004076}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004077
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01004078int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004079{
4080 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01004081 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004082
Mike Day0dc3f442013-09-05 14:41:35 -04004083 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08004084 RAMBLOCK_FOREACH(block) {
Yury Kotov754cb9c2019-02-15 20:45:44 +03004085 ret = func(block, opaque);
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01004086 if (ret) {
4087 break;
4088 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004089 }
Mike Day0dc3f442013-09-05 14:41:35 -04004090 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01004091 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004092}
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004093
4094/*
4095 * Unmap pages of memory from start to start+length such that
4096 * they a) read as 0, b) Trigger whatever fault mechanism
4097 * the OS provides for postcopy.
4098 * The pages must be unmapped by the end of the function.
4099 * Returns: 0 on success, none-0 on failure
4100 *
4101 */
4102int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
4103{
4104 int ret = -1;
4105
4106 uint8_t *host_startaddr = rb->host + start;
4107
4108 if ((uintptr_t)host_startaddr & (rb->page_size - 1)) {
4109 error_report("ram_block_discard_range: Unaligned start address: %p",
4110 host_startaddr);
4111 goto err;
4112 }
4113
4114 if ((start + length) <= rb->used_length) {
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004115 bool need_madvise, need_fallocate;
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004116 uint8_t *host_endaddr = host_startaddr + length;
4117 if ((uintptr_t)host_endaddr & (rb->page_size - 1)) {
4118 error_report("ram_block_discard_range: Unaligned end address: %p",
4119 host_endaddr);
4120 goto err;
4121 }
4122
4123 errno = ENOTSUP; /* If we are missing MADVISE etc */
4124
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004125 /* The logic here is messy;
4126 * madvise DONTNEED fails for hugepages
4127 * fallocate works on hugepages and shmem
4128 */
4129 need_madvise = (rb->page_size == qemu_host_page_size);
4130 need_fallocate = rb->fd != -1;
4131 if (need_fallocate) {
4132 /* For a file, this causes the area of the file to be zero'd
4133 * if read, and for hugetlbfs also causes it to be unmapped
4134 * so a userfault will trigger.
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00004135 */
4136#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
4137 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
4138 start, length);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004139 if (ret) {
4140 ret = -errno;
4141 error_report("ram_block_discard_range: Failed to fallocate "
4142 "%s:%" PRIx64 " +%zx (%d)",
4143 rb->idstr, start, length, ret);
4144 goto err;
4145 }
4146#else
4147 ret = -ENOSYS;
4148 error_report("ram_block_discard_range: fallocate not available/file"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004149 "%s:%" PRIx64 " +%zx (%d)",
4150 rb->idstr, start, length, ret);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004151 goto err;
4152#endif
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004153 }
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004154 if (need_madvise) {
4155 /* For normal RAM this causes it to be unmapped,
4156 * for shared memory it causes the local mapping to disappear
4157 * and to fall back on the file contents (which we just
4158 * fallocate'd away).
4159 */
4160#if defined(CONFIG_MADVISE)
4161 ret = madvise(host_startaddr, length, MADV_DONTNEED);
4162 if (ret) {
4163 ret = -errno;
4164 error_report("ram_block_discard_range: Failed to discard range "
4165 "%s:%" PRIx64 " +%zx (%d)",
4166 rb->idstr, start, length, ret);
4167 goto err;
4168 }
4169#else
4170 ret = -ENOSYS;
4171 error_report("ram_block_discard_range: MADVISE not available"
4172 "%s:%" PRIx64 " +%zx (%d)",
4173 rb->idstr, start, length, ret);
4174 goto err;
4175#endif
4176 }
4177 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
4178 need_madvise, need_fallocate, ret);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004179 } else {
4180 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
4181 "/%zx/" RAM_ADDR_FMT")",
4182 rb->idstr, start, length, rb->used_length);
4183 }
4184
4185err:
4186 return ret;
4187}
4188
Junyan Hea4de8552018-07-18 15:48:00 +08004189bool ramblock_is_pmem(RAMBlock *rb)
4190{
4191 return rb->flags & RAM_PMEM;
4192}
4193
Peter Maydellec3f8c92013-06-27 20:53:38 +01004194#endif
Yang Zhonga0be0c52017-07-03 18:12:13 +08004195
4196void page_size_init(void)
4197{
4198 /* NOTE: we can always suppose that qemu_host_page_size >=
4199 TARGET_PAGE_SIZE */
Yang Zhonga0be0c52017-07-03 18:12:13 +08004200 if (qemu_host_page_size == 0) {
4201 qemu_host_page_size = qemu_real_host_page_size;
4202 }
4203 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
4204 qemu_host_page_size = TARGET_PAGE_SIZE;
4205 }
4206 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
4207}
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004208
4209#if !defined(CONFIG_USER_ONLY)
4210
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004211static void mtree_print_phys_entries(int start, int end, int skip, int ptr)
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004212{
4213 if (start == end - 1) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004214 qemu_printf("\t%3d ", start);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004215 } else {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004216 qemu_printf("\t%3d..%-3d ", start, end - 1);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004217 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004218 qemu_printf(" skip=%d ", skip);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004219 if (ptr == PHYS_MAP_NODE_NIL) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004220 qemu_printf(" ptr=NIL");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004221 } else if (!skip) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004222 qemu_printf(" ptr=#%d", ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004223 } else {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004224 qemu_printf(" ptr=[%d]", ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004225 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004226 qemu_printf("\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004227}
4228
4229#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
4230 int128_sub((size), int128_one())) : 0)
4231
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004232void mtree_print_dispatch(AddressSpaceDispatch *d, MemoryRegion *root)
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004233{
4234 int i;
4235
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004236 qemu_printf(" Dispatch\n");
4237 qemu_printf(" Physical sections\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004238
4239 for (i = 0; i < d->map.sections_nb; ++i) {
4240 MemoryRegionSection *s = d->map.sections + i;
4241 const char *names[] = { " [unassigned]", " [not dirty]",
4242 " [ROM]", " [watch]" };
4243
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004244 qemu_printf(" #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx
4245 " %s%s%s%s%s",
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004246 i,
4247 s->offset_within_address_space,
4248 s->offset_within_address_space + MR_SIZE(s->mr->size),
4249 s->mr->name ? s->mr->name : "(noname)",
4250 i < ARRAY_SIZE(names) ? names[i] : "",
4251 s->mr == root ? " [ROOT]" : "",
4252 s == d->mru_section ? " [MRU]" : "",
4253 s->mr->is_iommu ? " [iommu]" : "");
4254
4255 if (s->mr->alias) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004256 qemu_printf(" alias=%s", s->mr->alias->name ?
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004257 s->mr->alias->name : "noname");
4258 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004259 qemu_printf("\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004260 }
4261
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004262 qemu_printf(" Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004263 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
4264 for (i = 0; i < d->map.nodes_nb; ++i) {
4265 int j, jprev;
4266 PhysPageEntry prev;
4267 Node *n = d->map.nodes + i;
4268
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004269 qemu_printf(" [%d]\n", i);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004270
4271 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
4272 PhysPageEntry *pe = *n + j;
4273
4274 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
4275 continue;
4276 }
4277
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004278 mtree_print_phys_entries(jprev, j, prev.skip, prev.ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004279
4280 jprev = j;
4281 prev = *pe;
4282 }
4283
4284 if (jprev != ARRAY_SIZE(*n)) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004285 mtree_print_phys_entries(jprev, j, prev.skip, prev.ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004286 }
4287 }
4288}
4289
4290#endif