blob: b1094c0cd2d68d885dda3bd8587800c5ec182219 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
Stefan Weil777872e2014-02-23 18:02:08 +010021#ifndef _WIN32
bellardd5a8f072004-09-29 21:15:28 +000022#endif
bellard54936002003-05-13 00:25:15 +000023
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020024#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000025#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010026#include "exec/exec-all.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020028#include "hw/qdev-core.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010031#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010032#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020039#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010040#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020041#include "hw/hw.h"
42#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010043#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020044#include "sysemu/dma.h"
45#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010046#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010047#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000048#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010049#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040050#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020051#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000052#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030053#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000054
Paolo Bonzini022c62c2012-12-17 18:19:49 +010055#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020056#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030057#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020058
Bharata B Rao9dfeca72016-05-12 09:18:12 +053059#include "migration/vmstate.h"
60
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020061#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030062#ifndef _WIN32
63#include "qemu/mmap-alloc.h"
64#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020065
blueswir1db7b5422007-05-26 17:36:03 +000066//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000067
pbrook99773bd2006-04-16 15:14:59 +000068#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040069/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
70 * are protected by the ramlist lock.
71 */
Mike Day0d53d9f2015-01-21 13:45:24 +010072RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030073
74static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030075static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030076
Avi Kivityf6790af2012-10-02 20:13:51 +020077AddressSpace address_space_io;
78AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020079
Paolo Bonzini0844e002013-05-24 14:37:28 +020080MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020081static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020082
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080083/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
84#define RAM_PREALLOC (1 << 0)
85
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080086/* RAM is mmap-ed with MAP_SHARED */
87#define RAM_SHARED (1 << 1)
88
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020089/* Only a portion of RAM (used_length) is actually used, and migrated.
90 * This used_length size can change across reboots.
91 */
92#define RAM_RESIZEABLE (1 << 2)
93
pbrooke2eef172008-06-08 01:09:01 +000094#endif
bellard9fa3e852004-01-04 18:06:42 +000095
Peter Maydell20bccb82016-10-24 16:26:49 +010096#ifdef TARGET_PAGE_BITS_VARY
97int target_page_bits;
98bool target_page_bits_decided;
99#endif
100
Andreas Färberbdc44642013-06-24 23:50:24 +0200101struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +0000102/* current CPU in the current thread. It is only valid inside
103 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200104__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000105/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000106 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000107 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100108int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000109
Peter Maydell20bccb82016-10-24 16:26:49 +0100110bool set_preferred_target_page_bits(int bits)
111{
112 /* The target page size is the lowest common denominator for all
113 * the CPUs in the system, so we can only make it smaller, never
114 * larger. And we can't make it smaller once we've committed to
115 * a particular size.
116 */
117#ifdef TARGET_PAGE_BITS_VARY
118 assert(bits >= TARGET_PAGE_BITS_MIN);
119 if (target_page_bits == 0 || target_page_bits > bits) {
120 if (target_page_bits_decided) {
121 return false;
122 }
123 target_page_bits = bits;
124 }
125#endif
126 return true;
127}
128
pbrooke2eef172008-06-08 01:09:01 +0000129#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200130
Peter Maydell20bccb82016-10-24 16:26:49 +0100131static void finalize_target_page_bits(void)
132{
133#ifdef TARGET_PAGE_BITS_VARY
134 if (target_page_bits == 0) {
135 target_page_bits = TARGET_PAGE_BITS_MIN;
136 }
137 target_page_bits_decided = true;
138#endif
139}
140
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200141typedef struct PhysPageEntry PhysPageEntry;
142
143struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200144 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200145 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200146 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200147 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200148};
149
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200150#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
151
Paolo Bonzini03f49952013-11-07 17:14:36 +0100152/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100153#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100154
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200155#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100156#define P_L2_SIZE (1 << P_L2_BITS)
157
158#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
159
160typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200161
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200162typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100163 struct rcu_head rcu;
164
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200165 unsigned sections_nb;
166 unsigned sections_nb_alloc;
167 unsigned nodes_nb;
168 unsigned nodes_nb_alloc;
169 Node *nodes;
170 MemoryRegionSection *sections;
171} PhysPageMap;
172
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200173struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100174 struct rcu_head rcu;
175
Fam Zheng729633c2016-03-01 14:18:24 +0800176 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200177 /* This is a multi-level map on the physical address space.
178 * The bottom level has pointers to MemoryRegionSections.
179 */
180 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200181 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200182 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200183};
184
Jan Kiszka90260c62013-05-26 21:46:51 +0200185#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
186typedef struct subpage_t {
187 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200188 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200189 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100190 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200191} subpage_t;
192
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200193#define PHYS_SECTION_UNASSIGNED 0
194#define PHYS_SECTION_NOTDIRTY 1
195#define PHYS_SECTION_ROM 2
196#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200197
pbrooke2eef172008-06-08 01:09:01 +0000198static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300199static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000200static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000201
Avi Kivity1ec9b902012-01-02 12:47:48 +0200202static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100203
204/**
205 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
206 * @cpu: the CPU whose AddressSpace this is
207 * @as: the AddressSpace itself
208 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
209 * @tcg_as_listener: listener for tracking changes to the AddressSpace
210 */
211struct CPUAddressSpace {
212 CPUState *cpu;
213 AddressSpace *as;
214 struct AddressSpaceDispatch *memory_dispatch;
215 MemoryListener tcg_as_listener;
216};
217
pbrook6658ffb2007-03-16 23:58:11 +0000218#endif
bellard54936002003-05-13 00:25:15 +0000219
Paul Brook6d9a1302010-02-28 23:55:53 +0000220#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200221
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200222static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200223{
Peter Lieven101420b2016-07-15 12:03:50 +0200224 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200225 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200226 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200227 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
228 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200229 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200230 }
231}
232
Paolo Bonzinidb946042015-05-21 15:12:29 +0200233static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200234{
235 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200236 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200237 PhysPageEntry e;
238 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200239
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200240 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200241 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200242 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200243 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200244
245 e.skip = leaf ? 0 : 1;
246 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100247 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200248 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200249 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200250 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200251}
252
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200253static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
254 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200255 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200256{
257 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100258 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200259
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200260 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200261 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200262 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200263 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100264 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200265
Paolo Bonzini03f49952013-11-07 17:14:36 +0100266 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200267 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200268 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200269 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200270 *index += step;
271 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200272 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200273 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200274 }
275 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200276 }
277}
278
Avi Kivityac1970f2012-10-03 16:22:53 +0200279static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200280 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200281 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000282{
Avi Kivity29990972012-02-13 20:21:20 +0200283 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200284 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000285
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200286 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000287}
288
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200289/* Compact a non leaf page entry. Simply detect that the entry has a single child,
290 * and update our entry so we can skip it and go directly to the destination.
291 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400292static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200293{
294 unsigned valid_ptr = P_L2_SIZE;
295 int valid = 0;
296 PhysPageEntry *p;
297 int i;
298
299 if (lp->ptr == PHYS_MAP_NODE_NIL) {
300 return;
301 }
302
303 p = nodes[lp->ptr];
304 for (i = 0; i < P_L2_SIZE; i++) {
305 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
306 continue;
307 }
308
309 valid_ptr = i;
310 valid++;
311 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400312 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200313 }
314 }
315
316 /* We can only compress if there's only one child. */
317 if (valid != 1) {
318 return;
319 }
320
321 assert(valid_ptr < P_L2_SIZE);
322
323 /* Don't compress if it won't fit in the # of bits we have. */
324 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
325 return;
326 }
327
328 lp->ptr = p[valid_ptr].ptr;
329 if (!p[valid_ptr].skip) {
330 /* If our only child is a leaf, make this a leaf. */
331 /* By design, we should have made this node a leaf to begin with so we
332 * should never reach here.
333 * But since it's so simple to handle this, let's do it just in case we
334 * change this rule.
335 */
336 lp->skip = 0;
337 } else {
338 lp->skip += p[valid_ptr].skip;
339 }
340}
341
342static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
343{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200344 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400345 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200346 }
347}
348
Fam Zheng29cb5332016-03-01 14:18:23 +0800349static inline bool section_covers_addr(const MemoryRegionSection *section,
350 hwaddr addr)
351{
352 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
353 * the section must cover the entire address space.
354 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700355 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800356 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700357 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800358}
359
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200360static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200361 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000362{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200363 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200364 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200365 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200366
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200367 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200368 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200369 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200370 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200371 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100372 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200373 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200374
Fam Zheng29cb5332016-03-01 14:18:23 +0800375 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200376 return &sections[lp.ptr];
377 } else {
378 return &sections[PHYS_SECTION_UNASSIGNED];
379 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200380}
381
Blue Swirle5548612012-04-21 13:08:33 +0000382bool memory_region_is_unassigned(MemoryRegion *mr)
383{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200384 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000385 && mr != &io_mem_watch;
386}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200387
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100388/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200389static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200390 hwaddr addr,
391 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200392{
Fam Zheng729633c2016-03-01 14:18:24 +0800393 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200394 subpage_t *subpage;
Fam Zheng729633c2016-03-01 14:18:24 +0800395 bool update;
Jan Kiszka90260c62013-05-26 21:46:51 +0200396
Fam Zheng729633c2016-03-01 14:18:24 +0800397 if (section && section != &d->map.sections[PHYS_SECTION_UNASSIGNED] &&
398 section_covers_addr(section, addr)) {
399 update = false;
400 } else {
401 section = phys_page_find(d->phys_map, addr, d->map.nodes,
402 d->map.sections);
403 update = true;
404 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200405 if (resolve_subpage && section->mr->subpage) {
406 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200407 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200408 }
Fam Zheng729633c2016-03-01 14:18:24 +0800409 if (update) {
410 atomic_set(&d->mru_section, section);
411 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200412 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200413}
414
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100415/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200416static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200417address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200418 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200419{
420 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200421 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100422 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200423
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200424 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200425 /* Compute offset within MemoryRegionSection */
426 addr -= section->offset_within_address_space;
427
428 /* Compute offset within MemoryRegion */
429 *xlat = addr + section->offset_within_region;
430
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200431 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200432
433 /* MMIO registers can be expected to perform full-width accesses based only
434 * on their address, without considering adjacent registers that could
435 * decode to completely different MemoryRegions. When such registers
436 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
437 * regions overlap wildly. For this reason we cannot clamp the accesses
438 * here.
439 *
440 * If the length is small (as is the case for address_space_ldl/stl),
441 * everything works fine. If the incoming length is large, however,
442 * the caller really has to do the clamping through memory_access_size.
443 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200444 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200445 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200446 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
447 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200448 return section;
449}
Jan Kiszka90260c62013-05-26 21:46:51 +0200450
Paolo Bonzini41063e12015-03-18 14:21:43 +0100451/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200452MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
453 hwaddr *xlat, hwaddr *plen,
454 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200455{
Avi Kivity30951152012-10-30 13:47:46 +0200456 IOMMUTLBEntry iotlb;
457 MemoryRegionSection *section;
458 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200459
460 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100461 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
462 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200463 mr = section->mr;
464
465 if (!mr->iommu_ops) {
466 break;
467 }
468
Le Tan8d7b8cb2014-08-16 13:55:37 +0800469 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200470 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
471 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700472 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200473 if (!(iotlb.perm & (1 << is_write))) {
474 mr = &io_mem_unassigned;
475 break;
476 }
477
478 as = iotlb.target_as;
479 }
480
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000481 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100482 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700483 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100484 }
485
Avi Kivity30951152012-10-30 13:47:46 +0200486 *xlat = addr;
487 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200488}
489
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100490/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200491MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000492address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200493 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200494{
Avi Kivity30951152012-10-30 13:47:46 +0200495 MemoryRegionSection *section;
Peter Maydelld7898cd2016-01-21 14:15:05 +0000496 AddressSpaceDispatch *d = cpu->cpu_ases[asidx].memory_dispatch;
497
498 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200499
500 assert(!section->mr->iommu_ops);
501 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200502}
bellard9fa3e852004-01-04 18:06:42 +0000503#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000504
Andreas Färberb170fce2013-01-20 20:23:22 +0100505#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000506
Juan Quintelae59fb372009-09-29 22:48:21 +0200507static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200508{
Andreas Färber259186a2013-01-17 18:51:17 +0100509 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200510
aurel323098dba2009-03-07 21:28:24 +0000511 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
512 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100513 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100514 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000515
516 return 0;
517}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200518
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400519static int cpu_common_pre_load(void *opaque)
520{
521 CPUState *cpu = opaque;
522
Paolo Bonziniadee6422014-12-19 12:53:14 +0100523 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400524
525 return 0;
526}
527
528static bool cpu_common_exception_index_needed(void *opaque)
529{
530 CPUState *cpu = opaque;
531
Paolo Bonziniadee6422014-12-19 12:53:14 +0100532 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400533}
534
535static const VMStateDescription vmstate_cpu_common_exception_index = {
536 .name = "cpu_common/exception_index",
537 .version_id = 1,
538 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200539 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400540 .fields = (VMStateField[]) {
541 VMSTATE_INT32(exception_index, CPUState),
542 VMSTATE_END_OF_LIST()
543 }
544};
545
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300546static bool cpu_common_crash_occurred_needed(void *opaque)
547{
548 CPUState *cpu = opaque;
549
550 return cpu->crash_occurred;
551}
552
553static const VMStateDescription vmstate_cpu_common_crash_occurred = {
554 .name = "cpu_common/crash_occurred",
555 .version_id = 1,
556 .minimum_version_id = 1,
557 .needed = cpu_common_crash_occurred_needed,
558 .fields = (VMStateField[]) {
559 VMSTATE_BOOL(crash_occurred, CPUState),
560 VMSTATE_END_OF_LIST()
561 }
562};
563
Andreas Färber1a1562f2013-06-17 04:09:11 +0200564const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200565 .name = "cpu_common",
566 .version_id = 1,
567 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400568 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200569 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200570 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100571 VMSTATE_UINT32(halted, CPUState),
572 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200573 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400574 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200575 .subsections = (const VMStateDescription*[]) {
576 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300577 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200578 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200579 }
580};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200581
pbrook9656f322008-07-01 20:01:19 +0000582#endif
583
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100584CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400585{
Andreas Färberbdc44642013-06-24 23:50:24 +0200586 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400587
Andreas Färberbdc44642013-06-24 23:50:24 +0200588 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100589 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200590 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100591 }
Glauber Costa950f1472009-06-09 12:15:18 -0400592 }
593
Andreas Färberbdc44642013-06-24 23:50:24 +0200594 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400595}
596
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000597#if !defined(CONFIG_USER_ONLY)
Peter Maydell56943e82016-01-21 14:15:04 +0000598void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000599{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000600 CPUAddressSpace *newas;
601
602 /* Target code should have set num_ases before calling us */
603 assert(asidx < cpu->num_ases);
604
Peter Maydell56943e82016-01-21 14:15:04 +0000605 if (asidx == 0) {
606 /* address space 0 gets the convenience alias */
607 cpu->as = as;
608 }
609
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000610 /* KVM cannot currently support multiple address spaces. */
611 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000612
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000613 if (!cpu->cpu_ases) {
614 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000615 }
Peter Maydell32857f42015-10-01 15:29:50 +0100616
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000617 newas = &cpu->cpu_ases[asidx];
618 newas->cpu = cpu;
619 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000620 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000621 newas->tcg_as_listener.commit = tcg_commit;
622 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000623 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000624}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000625
626AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
627{
628 /* Return the AddressSpace corresponding to the specified index */
629 return cpu->cpu_ases[asidx].as;
630}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000631#endif
632
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200633void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530634{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530635 CPUClass *cc = CPU_GET_CLASS(cpu);
636
Paolo Bonzini267f6852016-08-28 03:45:14 +0200637 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530638
639 if (cc->vmsd != NULL) {
640 vmstate_unregister(NULL, cc->vmsd, cpu);
641 }
642 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
643 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
644 }
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530645}
646
Laurent Vivier39e329e2016-10-20 13:26:02 +0200647void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000648{
Peter Maydell56943e82016-01-21 14:15:04 +0000649 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000650 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000651
Eduardo Habkost291135b2015-04-27 17:00:33 -0300652#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300653 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000654
655 /* This is a softmmu CPU object, so create a property for it
656 * so users can wire up its memory. (This can't go in qom/cpu.c
657 * because that file is compiled only once for both user-mode
658 * and system builds.) The default if no link is set up is to use
659 * the system address space.
660 */
661 object_property_add_link(OBJECT(cpu), "memory", TYPE_MEMORY_REGION,
662 (Object **)&cpu->memory,
663 qdev_prop_allow_set_link_before_realize,
664 OBJ_PROP_LINK_UNREF_ON_RELEASE,
665 &error_abort);
666 cpu->memory = system_memory;
667 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300668#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200669}
670
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200671void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200672{
673 CPUClass *cc ATTRIBUTE_UNUSED = CPU_GET_CLASS(cpu);
Eduardo Habkost291135b2015-04-27 17:00:33 -0300674
Paolo Bonzini267f6852016-08-28 03:45:14 +0200675 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200676
677#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200678 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200679 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200680 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100681 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200682 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100683 }
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200684#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000685}
686
Paul Brook94df27f2010-02-28 23:47:45 +0000687#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200688static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000689{
Alex Bennéeba051fb2016-10-27 16:10:16 +0100690 mmap_lock();
691 tb_lock();
Paul Brook94df27f2010-02-28 23:47:45 +0000692 tb_invalidate_phys_page_range(pc, pc + 1, 0);
Alex Bennéeba051fb2016-10-27 16:10:16 +0100693 tb_unlock();
694 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +0000695}
696#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200697static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400698{
Peter Maydell5232e4c2016-01-21 14:15:06 +0000699 MemTxAttrs attrs;
700 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
701 int asidx = cpu_asidx_from_attrs(cpu, attrs);
Max Filippove8262a12013-09-27 22:29:17 +0400702 if (phys != -1) {
Alex Bennéeba051fb2016-10-27 16:10:16 +0100703 /* Locks grabbed by tb_invalidate_phys_addr */
Peter Maydell5232e4c2016-01-21 14:15:06 +0000704 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100705 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400706 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400707}
bellardc27004e2005-01-03 23:35:10 +0000708#endif
bellardd720b932004-04-25 17:57:43 +0000709
Paul Brookc527ee82010-03-01 03:31:14 +0000710#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200711void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000712
713{
714}
715
Peter Maydell3ee887e2014-09-12 14:06:48 +0100716int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
717 int flags)
718{
719 return -ENOSYS;
720}
721
722void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
723{
724}
725
Andreas Färber75a34032013-09-02 16:57:02 +0200726int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000727 int flags, CPUWatchpoint **watchpoint)
728{
729 return -ENOSYS;
730}
731#else
pbrook6658ffb2007-03-16 23:58:11 +0000732/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200733int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000734 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000735{
aliguoric0ce9982008-11-25 22:13:57 +0000736 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000737
Peter Maydell05068c02014-09-12 14:06:48 +0100738 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700739 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200740 error_report("tried to set invalid watchpoint at %"
741 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000742 return -EINVAL;
743 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500744 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000745
aliguoria1d1bb32008-11-18 20:07:32 +0000746 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100747 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000748 wp->flags = flags;
749
aliguori2dc9f412008-11-18 20:56:59 +0000750 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200751 if (flags & BP_GDB) {
752 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
753 } else {
754 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
755 }
aliguoria1d1bb32008-11-18 20:07:32 +0000756
Andreas Färber31b030d2013-09-04 01:29:02 +0200757 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000758
759 if (watchpoint)
760 *watchpoint = wp;
761 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000762}
763
aliguoria1d1bb32008-11-18 20:07:32 +0000764/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200765int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000766 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000767{
aliguoria1d1bb32008-11-18 20:07:32 +0000768 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000769
Andreas Färberff4700b2013-08-26 18:23:18 +0200770 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100771 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000772 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200773 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000774 return 0;
775 }
776 }
aliguoria1d1bb32008-11-18 20:07:32 +0000777 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000778}
779
aliguoria1d1bb32008-11-18 20:07:32 +0000780/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200781void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000782{
Andreas Färberff4700b2013-08-26 18:23:18 +0200783 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000784
Andreas Färber31b030d2013-09-04 01:29:02 +0200785 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000786
Anthony Liguori7267c092011-08-20 22:09:37 -0500787 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000788}
789
aliguoria1d1bb32008-11-18 20:07:32 +0000790/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200791void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000792{
aliguoric0ce9982008-11-25 22:13:57 +0000793 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000794
Andreas Färberff4700b2013-08-26 18:23:18 +0200795 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200796 if (wp->flags & mask) {
797 cpu_watchpoint_remove_by_ref(cpu, wp);
798 }
aliguoric0ce9982008-11-25 22:13:57 +0000799 }
aliguoria1d1bb32008-11-18 20:07:32 +0000800}
Peter Maydell05068c02014-09-12 14:06:48 +0100801
802/* Return true if this watchpoint address matches the specified
803 * access (ie the address range covered by the watchpoint overlaps
804 * partially or completely with the address range covered by the
805 * access).
806 */
807static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
808 vaddr addr,
809 vaddr len)
810{
811 /* We know the lengths are non-zero, but a little caution is
812 * required to avoid errors in the case where the range ends
813 * exactly at the top of the address space and so addr + len
814 * wraps round to zero.
815 */
816 vaddr wpend = wp->vaddr + wp->len - 1;
817 vaddr addrend = addr + len - 1;
818
819 return !(addr > wpend || wp->vaddr > addrend);
820}
821
Paul Brookc527ee82010-03-01 03:31:14 +0000822#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000823
824/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200825int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000826 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000827{
aliguoric0ce9982008-11-25 22:13:57 +0000828 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000829
Anthony Liguori7267c092011-08-20 22:09:37 -0500830 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000831
832 bp->pc = pc;
833 bp->flags = flags;
834
aliguori2dc9f412008-11-18 20:56:59 +0000835 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200836 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200837 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200838 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200839 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200840 }
aliguoria1d1bb32008-11-18 20:07:32 +0000841
Andreas Färberf0c3c502013-08-26 21:22:53 +0200842 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000843
Andreas Färber00b941e2013-06-29 18:55:54 +0200844 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000845 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200846 }
aliguoria1d1bb32008-11-18 20:07:32 +0000847 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000848}
849
850/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200851int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000852{
aliguoria1d1bb32008-11-18 20:07:32 +0000853 CPUBreakpoint *bp;
854
Andreas Färberf0c3c502013-08-26 21:22:53 +0200855 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000856 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200857 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000858 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000859 }
bellard4c3a88a2003-07-26 12:06:08 +0000860 }
aliguoria1d1bb32008-11-18 20:07:32 +0000861 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000862}
863
aliguoria1d1bb32008-11-18 20:07:32 +0000864/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200865void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000866{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200867 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
868
869 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000870
Anthony Liguori7267c092011-08-20 22:09:37 -0500871 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000872}
873
874/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200875void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000876{
aliguoric0ce9982008-11-25 22:13:57 +0000877 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000878
Andreas Färberf0c3c502013-08-26 21:22:53 +0200879 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200880 if (bp->flags & mask) {
881 cpu_breakpoint_remove_by_ref(cpu, bp);
882 }
aliguoric0ce9982008-11-25 22:13:57 +0000883 }
bellard4c3a88a2003-07-26 12:06:08 +0000884}
885
bellardc33a3462003-07-29 20:50:33 +0000886/* enable or disable single step mode. EXCP_DEBUG is returned by the
887 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200888void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000889{
Andreas Färbered2803d2013-06-21 20:20:45 +0200890 if (cpu->singlestep_enabled != enabled) {
891 cpu->singlestep_enabled = enabled;
892 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200893 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200894 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100895 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000896 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -0700897 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +0000898 }
bellardc33a3462003-07-29 20:50:33 +0000899 }
bellardc33a3462003-07-29 20:50:33 +0000900}
901
Andreas Färbera47dddd2013-09-03 17:38:47 +0200902void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000903{
904 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000905 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000906
907 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000908 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000909 fprintf(stderr, "qemu: fatal: ");
910 vfprintf(stderr, fmt, ap);
911 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200912 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +0100913 if (qemu_log_separate()) {
Richard Henderson1ee73212016-09-22 15:17:10 -0700914 qemu_log_lock();
aliguori93fcfe32009-01-15 22:34:14 +0000915 qemu_log("qemu: fatal: ");
916 qemu_log_vprintf(fmt, ap2);
917 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200918 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000919 qemu_log_flush();
Richard Henderson1ee73212016-09-22 15:17:10 -0700920 qemu_log_unlock();
aliguori93fcfe32009-01-15 22:34:14 +0000921 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000922 }
pbrook493ae1f2007-11-23 16:53:59 +0000923 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000924 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +0300925 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +0200926#if defined(CONFIG_USER_ONLY)
927 {
928 struct sigaction act;
929 sigfillset(&act.sa_mask);
930 act.sa_handler = SIG_DFL;
931 sigaction(SIGABRT, &act, NULL);
932 }
933#endif
bellard75012672003-06-21 13:11:07 +0000934 abort();
935}
936
bellard01243112004-01-04 15:48:17 +0000937#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400938/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200939static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
940{
941 RAMBlock *block;
942
Paolo Bonzini43771532013-09-09 17:58:40 +0200943 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200944 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +0200945 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200946 }
Mike Day0dc3f442013-09-05 14:41:35 -0400947 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200948 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200949 goto found;
950 }
951 }
952
953 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
954 abort();
955
956found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200957 /* It is safe to write mru_block outside the iothread lock. This
958 * is what happens:
959 *
960 * mru_block = xxx
961 * rcu_read_unlock()
962 * xxx removed from list
963 * rcu_read_lock()
964 * read mru_block
965 * mru_block = NULL;
966 * call_rcu(reclaim_ramblock, xxx);
967 * rcu_read_unlock()
968 *
969 * atomic_rcu_set is not needed here. The block was already published
970 * when it was placed into the list. Here we're just making an extra
971 * copy of the pointer.
972 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200973 ram_list.mru_block = block;
974 return block;
975}
976
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200977static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000978{
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700979 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200980 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200981 RAMBlock *block;
982 ram_addr_t end;
983
984 end = TARGET_PAGE_ALIGN(start + length);
985 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000986
Mike Day0dc3f442013-09-05 14:41:35 -0400987 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200988 block = qemu_get_ram_block(start);
989 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200990 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700991 CPU_FOREACH(cpu) {
992 tlb_reset_dirty(cpu, start1, length);
993 }
Mike Day0dc3f442013-09-05 14:41:35 -0400994 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200995}
996
997/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000998bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
999 ram_addr_t length,
1000 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001001{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001002 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001003 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001004 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001005
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001006 if (length == 0) {
1007 return false;
1008 }
1009
1010 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1011 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001012
1013 rcu_read_lock();
1014
1015 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1016
1017 while (page < end) {
1018 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1019 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1020 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1021
1022 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1023 offset, num);
1024 page += num;
1025 }
1026
1027 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001028
1029 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001030 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001031 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001032
1033 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001034}
1035
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001036/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001037hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001038 MemoryRegionSection *section,
1039 target_ulong vaddr,
1040 hwaddr paddr, hwaddr xlat,
1041 int prot,
1042 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001043{
Avi Kivitya8170e52012-10-23 12:30:10 +02001044 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001045 CPUWatchpoint *wp;
1046
Blue Swirlcc5bea62012-04-14 14:56:48 +00001047 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001048 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001049 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001050 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001051 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001052 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001053 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001054 }
1055 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001056 AddressSpaceDispatch *d;
1057
1058 d = atomic_rcu_read(&section->address_space->dispatch);
1059 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001060 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001061 }
1062
1063 /* Make accesses to pages with watchpoints go via the
1064 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001065 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001066 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001067 /* Avoid trapping reads of pages with a write breakpoint. */
1068 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001069 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001070 *address |= TLB_MMIO;
1071 break;
1072 }
1073 }
1074 }
1075
1076 return iotlb;
1077}
bellard9fa3e852004-01-04 18:06:42 +00001078#endif /* defined(CONFIG_USER_ONLY) */
1079
pbrooke2eef172008-06-08 01:09:01 +00001080#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001081
Anthony Liguoric227f092009-10-01 16:12:16 -05001082static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001083 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001084static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001085
Igor Mammedova2b257d2014-10-31 16:38:37 +00001086static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
1087 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001088
1089/*
1090 * Set a custom physical guest memory alloator.
1091 * Accelerators with unusual needs may need this. Hopefully, we can
1092 * get rid of it eventually.
1093 */
Igor Mammedova2b257d2014-10-31 16:38:37 +00001094void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +02001095{
1096 phys_mem_alloc = alloc;
1097}
1098
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001099static uint16_t phys_section_add(PhysPageMap *map,
1100 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001101{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001102 /* The physical section number is ORed with a page-aligned
1103 * pointer to produce the iotlb entries. Thus it should
1104 * never overflow into the page-aligned value.
1105 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001106 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001107
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001108 if (map->sections_nb == map->sections_nb_alloc) {
1109 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1110 map->sections = g_renew(MemoryRegionSection, map->sections,
1111 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001112 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001113 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001114 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001115 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001116}
1117
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001118static void phys_section_destroy(MemoryRegion *mr)
1119{
Don Slutz55b4e802015-11-30 17:11:04 -05001120 bool have_sub_page = mr->subpage;
1121
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001122 memory_region_unref(mr);
1123
Don Slutz55b4e802015-11-30 17:11:04 -05001124 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001125 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001126 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001127 g_free(subpage);
1128 }
1129}
1130
Paolo Bonzini60926662013-05-29 12:30:26 +02001131static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001132{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001133 while (map->sections_nb > 0) {
1134 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001135 phys_section_destroy(section->mr);
1136 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001137 g_free(map->sections);
1138 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001139}
1140
Avi Kivityac1970f2012-10-03 16:22:53 +02001141static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001142{
1143 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001144 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001145 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +02001146 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001147 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001148 MemoryRegionSection subsection = {
1149 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001150 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001151 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001152 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001153
Avi Kivityf3705d52012-03-08 16:16:34 +02001154 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001155
Avi Kivityf3705d52012-03-08 16:16:34 +02001156 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001157 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001158 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001159 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001160 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001161 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001162 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001163 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001164 }
1165 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001166 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001167 subpage_register(subpage, start, end,
1168 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001169}
1170
1171
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001172static void register_multipage(AddressSpaceDispatch *d,
1173 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001174{
Avi Kivitya8170e52012-10-23 12:30:10 +02001175 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001176 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001177 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1178 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001179
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001180 assert(num_pages);
1181 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001182}
1183
Avi Kivityac1970f2012-10-03 16:22:53 +02001184static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001185{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001186 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001187 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001188 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001189 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001190
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001191 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1192 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1193 - now.offset_within_address_space;
1194
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001195 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001196 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001197 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001198 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001199 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001200 while (int128_ne(remain.size, now.size)) {
1201 remain.size = int128_sub(remain.size, now.size);
1202 remain.offset_within_address_space += int128_get64(now.size);
1203 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001204 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001205 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001206 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001207 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001208 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001209 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001210 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001211 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001212 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001213 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001214 }
1215}
1216
Sheng Yang62a27442010-01-26 19:21:16 +08001217void qemu_flush_coalesced_mmio_buffer(void)
1218{
1219 if (kvm_enabled())
1220 kvm_flush_coalesced_mmio_buffer();
1221}
1222
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001223void qemu_mutex_lock_ramlist(void)
1224{
1225 qemu_mutex_lock(&ram_list.mutex);
1226}
1227
1228void qemu_mutex_unlock_ramlist(void)
1229{
1230 qemu_mutex_unlock(&ram_list.mutex);
1231}
1232
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001233#ifdef __linux__
Alex Williamson04b16652010-07-02 11:13:17 -06001234static void *file_ram_alloc(RAMBlock *block,
1235 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001236 const char *path,
1237 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001238{
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001239 bool unlink_on_error = false;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001240 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001241 char *sanitized_name;
1242 char *c;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001243 void *area = MAP_FAILED;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001244 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001245
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001246 if (kvm_enabled() && !kvm_has_sync_mmu()) {
1247 error_setg(errp,
1248 "host lacks kvm mmu notifiers, -mem-path unsupported");
1249 return NULL;
1250 }
1251
1252 for (;;) {
1253 fd = open(path, O_RDWR);
1254 if (fd >= 0) {
1255 /* @path names an existing file, use it */
1256 break;
1257 }
1258 if (errno == ENOENT) {
1259 /* @path names a file that doesn't exist, create it */
1260 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1261 if (fd >= 0) {
1262 unlink_on_error = true;
1263 break;
1264 }
1265 } else if (errno == EISDIR) {
1266 /* @path names a directory, create a file there */
1267 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1268 sanitized_name = g_strdup(memory_region_name(block->mr));
1269 for (c = sanitized_name; *c != '\0'; c++) {
1270 if (*c == '/') {
1271 *c = '_';
1272 }
1273 }
1274
1275 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1276 sanitized_name);
1277 g_free(sanitized_name);
1278
1279 fd = mkstemp(filename);
1280 if (fd >= 0) {
1281 unlink(filename);
1282 g_free(filename);
1283 break;
1284 }
1285 g_free(filename);
1286 }
1287 if (errno != EEXIST && errno != EINTR) {
1288 error_setg_errno(errp, errno,
1289 "can't open backing store %s for guest RAM",
1290 path);
1291 goto error;
1292 }
1293 /*
1294 * Try again on EINTR and EEXIST. The latter happens when
1295 * something else creates the file between our two open().
1296 */
1297 }
1298
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001299 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang83606682016-10-24 20:49:37 +08001300 block->mr->align = block->page_size;
1301#if defined(__s390x__)
1302 if (kvm_enabled()) {
1303 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1304 }
1305#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001306
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001307 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001308 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001309 "or larger than page size 0x%zx",
1310 memory, block->page_size);
Hu Tao557529d2014-09-09 13:28:00 +08001311 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001312 }
1313
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001314 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001315
1316 /*
1317 * ftruncate is not supported by hugetlbfs in older
1318 * hosts, so don't bother bailing out on errors.
1319 * If anything goes wrong with it under other filesystems,
1320 * mmap will fail.
1321 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001322 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001323 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001324 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001325
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001326 area = qemu_ram_mmap(fd, memory, block->mr->align,
1327 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001328 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001329 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001330 "unable to map backing store for guest RAM");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001331 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001332 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001333
1334 if (mem_prealloc) {
Igor Mammedov056b68a2016-07-20 11:54:03 +02001335 os_mem_prealloc(fd, area, memory, errp);
1336 if (errp && *errp) {
1337 goto error;
1338 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001339 }
1340
Alex Williamson04b16652010-07-02 11:13:17 -06001341 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001342 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001343
1344error:
Igor Mammedov056b68a2016-07-20 11:54:03 +02001345 if (area != MAP_FAILED) {
1346 qemu_ram_munmap(area, memory);
1347 }
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001348 if (unlink_on_error) {
1349 unlink(path);
1350 }
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001351 if (fd != -1) {
1352 close(fd);
1353 }
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001354 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001355}
1356#endif
1357
Mike Day0dc3f442013-09-05 14:41:35 -04001358/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001359static ram_addr_t find_ram_offset(ram_addr_t size)
1360{
Alex Williamson04b16652010-07-02 11:13:17 -06001361 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001362 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001363
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001364 assert(size != 0); /* it would hand out same offset multiple times */
1365
Mike Day0dc3f442013-09-05 14:41:35 -04001366 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001367 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001368 }
Alex Williamson04b16652010-07-02 11:13:17 -06001369
Mike Day0dc3f442013-09-05 14:41:35 -04001370 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001371 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001372
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001373 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001374
Mike Day0dc3f442013-09-05 14:41:35 -04001375 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001376 if (next_block->offset >= end) {
1377 next = MIN(next, next_block->offset);
1378 }
1379 }
1380 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001381 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001382 mingap = next - end;
1383 }
1384 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001385
1386 if (offset == RAM_ADDR_MAX) {
1387 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1388 (uint64_t)size);
1389 abort();
1390 }
1391
Alex Williamson04b16652010-07-02 11:13:17 -06001392 return offset;
1393}
1394
Juan Quintela652d7ec2012-07-20 10:37:54 +02001395ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001396{
Alex Williamsond17b5282010-06-25 11:08:38 -06001397 RAMBlock *block;
1398 ram_addr_t last = 0;
1399
Mike Day0dc3f442013-09-05 14:41:35 -04001400 rcu_read_lock();
1401 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001402 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001403 }
Mike Day0dc3f442013-09-05 14:41:35 -04001404 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001405 return last;
1406}
1407
Jason Baronddb97f12012-08-02 15:44:16 -04001408static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1409{
1410 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001411
1412 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001413 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001414 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1415 if (ret) {
1416 perror("qemu_madvise");
1417 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1418 "but dump_guest_core=off specified\n");
1419 }
1420 }
1421}
1422
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001423const char *qemu_ram_get_idstr(RAMBlock *rb)
1424{
1425 return rb->idstr;
1426}
1427
Mike Dayae3a7042013-09-05 14:41:35 -04001428/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001429void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08001430{
Gongleifa53a0e2016-05-10 10:04:59 +08001431 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001432
Avi Kivityc5705a72011-12-20 15:59:12 +02001433 assert(new_block);
1434 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001435
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001436 if (dev) {
1437 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001438 if (id) {
1439 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001440 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001441 }
1442 }
1443 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1444
Gongleiab0a9952016-05-10 10:05:00 +08001445 rcu_read_lock();
Mike Day0dc3f442013-09-05 14:41:35 -04001446 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Gongleifa53a0e2016-05-10 10:04:59 +08001447 if (block != new_block &&
1448 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001449 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1450 new_block->idstr);
1451 abort();
1452 }
1453 }
Mike Day0dc3f442013-09-05 14:41:35 -04001454 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001455}
1456
Mike Dayae3a7042013-09-05 14:41:35 -04001457/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001458void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08001459{
Mike Dayae3a7042013-09-05 14:41:35 -04001460 /* FIXME: arch_init.c assumes that this is not called throughout
1461 * migration. Ignore the problem since hot-unplug during migration
1462 * does not work anyway.
1463 */
Hu Tao20cfe882014-04-02 15:13:26 +08001464 if (block) {
1465 memset(block->idstr, 0, sizeof(block->idstr));
1466 }
1467}
1468
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001469size_t qemu_ram_pagesize(RAMBlock *rb)
1470{
1471 return rb->page_size;
1472}
1473
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001474static int memory_try_enable_merging(void *addr, size_t len)
1475{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001476 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001477 /* disabled by the user */
1478 return 0;
1479 }
1480
1481 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1482}
1483
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001484/* Only legal before guest might have detected the memory size: e.g. on
1485 * incoming migration, or right after reset.
1486 *
1487 * As memory core doesn't know how is memory accessed, it is up to
1488 * resize callback to update device state and/or add assertions to detect
1489 * misuse, if necessary.
1490 */
Gongleifa53a0e2016-05-10 10:04:59 +08001491int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001492{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001493 assert(block);
1494
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001495 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001496
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001497 if (block->used_length == newsize) {
1498 return 0;
1499 }
1500
1501 if (!(block->flags & RAM_RESIZEABLE)) {
1502 error_setg_errno(errp, EINVAL,
1503 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1504 " in != 0x" RAM_ADDR_FMT, block->idstr,
1505 newsize, block->used_length);
1506 return -EINVAL;
1507 }
1508
1509 if (block->max_length < newsize) {
1510 error_setg_errno(errp, EINVAL,
1511 "Length too large: %s: 0x" RAM_ADDR_FMT
1512 " > 0x" RAM_ADDR_FMT, block->idstr,
1513 newsize, block->max_length);
1514 return -EINVAL;
1515 }
1516
1517 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1518 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001519 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1520 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001521 memory_region_set_size(block->mr, newsize);
1522 if (block->resized) {
1523 block->resized(block->idstr, newsize, block->host);
1524 }
1525 return 0;
1526}
1527
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001528/* Called with ram_list.mutex held */
1529static void dirty_memory_extend(ram_addr_t old_ram_size,
1530 ram_addr_t new_ram_size)
1531{
1532 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
1533 DIRTY_MEMORY_BLOCK_SIZE);
1534 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
1535 DIRTY_MEMORY_BLOCK_SIZE);
1536 int i;
1537
1538 /* Only need to extend if block count increased */
1539 if (new_num_blocks <= old_num_blocks) {
1540 return;
1541 }
1542
1543 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1544 DirtyMemoryBlocks *old_blocks;
1545 DirtyMemoryBlocks *new_blocks;
1546 int j;
1547
1548 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
1549 new_blocks = g_malloc(sizeof(*new_blocks) +
1550 sizeof(new_blocks->blocks[0]) * new_num_blocks);
1551
1552 if (old_num_blocks) {
1553 memcpy(new_blocks->blocks, old_blocks->blocks,
1554 old_num_blocks * sizeof(old_blocks->blocks[0]));
1555 }
1556
1557 for (j = old_num_blocks; j < new_num_blocks; j++) {
1558 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
1559 }
1560
1561 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
1562
1563 if (old_blocks) {
1564 g_free_rcu(old_blocks, rcu);
1565 }
1566 }
1567}
1568
Fam Zheng528f46a2016-03-01 14:18:18 +08001569static void ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001570{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001571 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001572 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001573 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001574 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001575
1576 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001577
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001578 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001579 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001580
1581 if (!new_block->host) {
1582 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001583 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001584 new_block->mr, &err);
1585 if (err) {
1586 error_propagate(errp, err);
1587 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01001588 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001589 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001590 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001591 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001592 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001593 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001594 error_setg_errno(errp, errno,
1595 "cannot set up guest memory '%s'",
1596 memory_region_name(new_block->mr));
1597 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01001598 return;
Markus Armbruster39228252013-07-31 15:11:11 +02001599 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001600 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001601 }
1602 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001603
Li Zhijiandd631692015-07-02 20:18:06 +08001604 new_ram_size = MAX(old_ram_size,
1605 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
1606 if (new_ram_size > old_ram_size) {
1607 migration_bitmap_extend(old_ram_size, new_ram_size);
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001608 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08001609 }
Mike Day0d53d9f2015-01-21 13:45:24 +01001610 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1611 * QLIST (which has an RCU-friendly variant) does not have insertion at
1612 * tail, so save the last element in last_block.
1613 */
Mike Day0dc3f442013-09-05 14:41:35 -04001614 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001615 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001616 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001617 break;
1618 }
1619 }
1620 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001621 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001622 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001623 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001624 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001625 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001626 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001627 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001628
Mike Day0dc3f442013-09-05 14:41:35 -04001629 /* Write list before version */
1630 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001631 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001632 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001633
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001634 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001635 new_block->used_length,
1636 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001637
Paolo Bonzinia904c912015-01-21 16:18:35 +01001638 if (new_block->host) {
1639 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1640 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08001641 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01001642 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001643 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001644}
1645
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001646#ifdef __linux__
Fam Zheng528f46a2016-03-01 14:18:18 +08001647RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
1648 bool share, const char *mem_path,
1649 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001650{
1651 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001652 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001653
1654 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001655 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08001656 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001657 }
1658
1659 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1660 /*
1661 * file_ram_alloc() needs to allocate just like
1662 * phys_mem_alloc, but we haven't bothered to provide
1663 * a hook there.
1664 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001665 error_setg(errp,
1666 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08001667 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001668 }
1669
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001670 size = HOST_PAGE_ALIGN(size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001671 new_block = g_malloc0(sizeof(*new_block));
1672 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001673 new_block->used_length = size;
1674 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001675 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001676 new_block->host = file_ram_alloc(new_block, size,
1677 mem_path, errp);
1678 if (!new_block->host) {
1679 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08001680 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001681 }
1682
Fam Zheng528f46a2016-03-01 14:18:18 +08001683 ram_block_add(new_block, &local_err);
Hu Taoef701d72014-09-09 13:27:54 +08001684 if (local_err) {
1685 g_free(new_block);
1686 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08001687 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08001688 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001689 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001690}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001691#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001692
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001693static
Fam Zheng528f46a2016-03-01 14:18:18 +08001694RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1695 void (*resized)(const char*,
1696 uint64_t length,
1697 void *host),
1698 void *host, bool resizeable,
1699 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001700{
1701 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001702 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001703
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001704 size = HOST_PAGE_ALIGN(size);
1705 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001706 new_block = g_malloc0(sizeof(*new_block));
1707 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001708 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001709 new_block->used_length = size;
1710 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001711 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001712 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001713 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001714 new_block->host = host;
1715 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001716 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001717 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001718 if (resizeable) {
1719 new_block->flags |= RAM_RESIZEABLE;
1720 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001721 ram_block_add(new_block, &local_err);
Hu Taoef701d72014-09-09 13:27:54 +08001722 if (local_err) {
1723 g_free(new_block);
1724 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08001725 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08001726 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001727 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001728}
1729
Fam Zheng528f46a2016-03-01 14:18:18 +08001730RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001731 MemoryRegion *mr, Error **errp)
1732{
1733 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1734}
1735
Fam Zheng528f46a2016-03-01 14:18:18 +08001736RAMBlock *qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001737{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001738 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1739}
1740
Fam Zheng528f46a2016-03-01 14:18:18 +08001741RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001742 void (*resized)(const char*,
1743 uint64_t length,
1744 void *host),
1745 MemoryRegion *mr, Error **errp)
1746{
1747 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001748}
bellarde9a1ab12007-02-08 23:08:38 +00001749
Paolo Bonzini43771532013-09-09 17:58:40 +02001750static void reclaim_ramblock(RAMBlock *block)
1751{
1752 if (block->flags & RAM_PREALLOC) {
1753 ;
1754 } else if (xen_enabled()) {
1755 xen_invalidate_map_cache_entry(block->host);
1756#ifndef _WIN32
1757 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02001758 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02001759 close(block->fd);
1760#endif
1761 } else {
1762 qemu_anon_ram_free(block->host, block->max_length);
1763 }
1764 g_free(block);
1765}
1766
Fam Zhengf1060c52016-03-01 14:18:22 +08001767void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00001768{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02001769 if (!block) {
1770 return;
1771 }
1772
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001773 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08001774 QLIST_REMOVE_RCU(block, next);
1775 ram_list.mru_block = NULL;
1776 /* Write list before version */
1777 smp_wmb();
1778 ram_list.version++;
1779 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001780 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001781}
1782
Huang Yingcd19cfa2011-03-02 08:56:19 +01001783#ifndef _WIN32
1784void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1785{
1786 RAMBlock *block;
1787 ram_addr_t offset;
1788 int flags;
1789 void *area, *vaddr;
1790
Mike Day0dc3f442013-09-05 14:41:35 -04001791 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001792 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001793 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001794 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001795 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001796 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001797 } else if (xen_enabled()) {
1798 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001799 } else {
1800 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001801 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001802 flags |= (block->flags & RAM_SHARED ?
1803 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001804 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1805 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001806 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001807 /*
1808 * Remap needs to match alloc. Accelerators that
1809 * set phys_mem_alloc never remap. If they did,
1810 * we'd need a remap hook here.
1811 */
1812 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1813
Huang Yingcd19cfa2011-03-02 08:56:19 +01001814 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1815 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1816 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001817 }
1818 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001819 fprintf(stderr, "Could not remap addr: "
1820 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001821 length, addr);
1822 exit(1);
1823 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001824 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001825 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001826 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001827 }
1828 }
1829}
1830#endif /* !_WIN32 */
1831
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001832/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001833 * This should not be used for general purpose DMA. Use address_space_map
1834 * or address_space_rw instead. For local memory (e.g. video ram) that the
1835 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001836 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001837 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001838 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001839void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001840{
Gonglei3655cb92016-02-20 10:35:20 +08001841 RAMBlock *block = ram_block;
1842
1843 if (block == NULL) {
1844 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001845 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08001846 }
Mike Dayae3a7042013-09-05 14:41:35 -04001847
1848 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001849 /* We need to check if the requested address is in the RAM
1850 * because we don't want to map the entire memory in QEMU.
1851 * In that case just map until the end of the page.
1852 */
1853 if (block->offset == 0) {
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001854 return xen_map_cache(addr, 0, 0);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001855 }
Mike Dayae3a7042013-09-05 14:41:35 -04001856
1857 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001858 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001859 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00001860}
1861
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001862/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001863 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001864 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001865 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04001866 */
Gonglei3655cb92016-02-20 10:35:20 +08001867static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
1868 hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001869{
Gonglei3655cb92016-02-20 10:35:20 +08001870 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001871 if (*size == 0) {
1872 return NULL;
1873 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001874
Gonglei3655cb92016-02-20 10:35:20 +08001875 if (block == NULL) {
1876 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001877 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08001878 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001879 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001880
1881 if (xen_enabled() && block->host == NULL) {
1882 /* We need to check if the requested address is in the RAM
1883 * because we don't want to map the entire memory in QEMU.
1884 * In that case just map the requested area.
1885 */
1886 if (block->offset == 0) {
1887 return xen_map_cache(addr, *size, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001888 }
1889
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001890 block->host = xen_map_cache(block->offset, block->max_length, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001891 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001892
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001893 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001894}
1895
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001896/*
1897 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
1898 * in that RAMBlock.
1899 *
1900 * ptr: Host pointer to look up
1901 * round_offset: If true round the result offset down to a page boundary
1902 * *ram_addr: set to result ram_addr
1903 * *offset: set to result offset within the RAMBlock
1904 *
1905 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04001906 *
1907 * By the time this function returns, the returned pointer is not protected
1908 * by RCU anymore. If the caller is not within an RCU critical section and
1909 * does not hold the iothread lock, it must have other means of protecting the
1910 * pointer, such as a reference to the region that includes the incoming
1911 * ram_addr_t.
1912 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001913RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001914 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00001915{
pbrook94a6b542009-04-11 17:15:54 +00001916 RAMBlock *block;
1917 uint8_t *host = ptr;
1918
Jan Kiszka868bb332011-06-21 22:59:09 +02001919 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02001920 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04001921 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02001922 ram_addr = xen_ram_addr_from_mapcache(ptr);
1923 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001924 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01001925 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001926 }
Mike Day0dc3f442013-09-05 14:41:35 -04001927 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001928 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001929 }
1930
Mike Day0dc3f442013-09-05 14:41:35 -04001931 rcu_read_lock();
1932 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001933 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001934 goto found;
1935 }
1936
Mike Day0dc3f442013-09-05 14:41:35 -04001937 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001938 /* This case append when the block is not mapped. */
1939 if (block->host == NULL) {
1940 continue;
1941 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001942 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001943 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001944 }
pbrook94a6b542009-04-11 17:15:54 +00001945 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001946
Mike Day0dc3f442013-09-05 14:41:35 -04001947 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001948 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001949
1950found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001951 *offset = (host - block->host);
1952 if (round_offset) {
1953 *offset &= TARGET_PAGE_MASK;
1954 }
Mike Day0dc3f442013-09-05 14:41:35 -04001955 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001956 return block;
1957}
1958
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00001959/*
1960 * Finds the named RAMBlock
1961 *
1962 * name: The name of RAMBlock to find
1963 *
1964 * Returns: RAMBlock (or NULL if not found)
1965 */
1966RAMBlock *qemu_ram_block_by_name(const char *name)
1967{
1968 RAMBlock *block;
1969
1970 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
1971 if (!strcmp(name, block->idstr)) {
1972 return block;
1973 }
1974 }
1975
1976 return NULL;
1977}
1978
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001979/* Some of the softmmu routines need to translate from a host pointer
1980 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01001981ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001982{
1983 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02001984 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001985
Paolo Bonzinif615f392016-05-26 10:07:50 +02001986 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001987 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01001988 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001989 }
1990
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01001991 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001992}
Alex Williamsonf471a172010-06-11 11:11:42 -06001993
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001994/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001995static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001996 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001997{
Alex Bennéeba051fb2016-10-27 16:10:16 +01001998 bool locked = false;
1999
Juan Quintela52159192013-10-08 12:44:04 +02002000 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Alex Bennéeba051fb2016-10-27 16:10:16 +01002001 locked = true;
2002 tb_lock();
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002003 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00002004 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002005 switch (size) {
2006 case 1:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002007 stb_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002008 break;
2009 case 2:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002010 stw_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002011 break;
2012 case 4:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002013 stl_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002014 break;
2015 default:
2016 abort();
2017 }
Alex Bennéeba051fb2016-10-27 16:10:16 +01002018
2019 if (locked) {
2020 tb_unlock();
2021 }
2022
Paolo Bonzini58d27072015-03-23 11:56:01 +01002023 /* Set both VGA and migration bits for simplicity and to remove
2024 * the notdirty callback faster.
2025 */
2026 cpu_physical_memory_set_dirty_range(ram_addr, size,
2027 DIRTY_CLIENTS_NOCODE);
bellardf23db162005-08-21 19:12:28 +00002028 /* we remove the notdirty callback only if the code has been
2029 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002030 if (!cpu_physical_memory_is_clean(ram_addr)) {
Peter Crosthwaitebcae01e2015-09-10 22:39:42 -07002031 tlb_set_dirty(current_cpu, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02002032 }
bellard1ccde1c2004-02-06 19:46:14 +00002033}
2034
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002035static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
2036 unsigned size, bool is_write)
2037{
2038 return is_write;
2039}
2040
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002041static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002042 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002043 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002044 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00002045};
2046
pbrook0f459d12008-06-09 00:20:13 +00002047/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002048static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002049{
Andreas Färber93afead2013-08-26 03:41:01 +02002050 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002051 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber93afead2013-08-26 03:41:01 +02002052 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00002053 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00002054 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002055 CPUWatchpoint *wp;
Emilio G. Cota89fee742016-04-07 13:19:22 -04002056 uint32_t cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002057
Andreas Färberff4700b2013-08-26 18:23:18 +02002058 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002059 /* We re-entered the check after replacing the TB. Now raise
2060 * the debug interrupt so that is will trigger after the
2061 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002062 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002063 return;
2064 }
Andreas Färber93afead2013-08-26 03:41:01 +02002065 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02002066 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002067 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2068 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002069 if (flags == BP_MEM_READ) {
2070 wp->flags |= BP_WATCHPOINT_HIT_READ;
2071 } else {
2072 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2073 }
2074 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002075 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002076 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002077 if (wp->flags & BP_CPU &&
2078 !cc->debug_check_watchpoint(cpu, wp)) {
2079 wp->flags &= ~BP_WATCHPOINT_HIT;
2080 continue;
2081 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002082 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002083
2084 /* The tb_lock will be reset when cpu_loop_exit or
2085 * cpu_loop_exit_noexc longjmp back into the cpu_exec
2086 * main loop.
2087 */
2088 tb_lock();
Andreas Färber239c51a2013-09-01 17:12:23 +02002089 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002090 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002091 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002092 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002093 } else {
2094 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02002095 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Peter Maydell6886b982016-05-17 15:18:04 +01002096 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002097 }
aliguori06d55cc2008-11-18 20:24:06 +00002098 }
aliguori6e140f22008-11-18 20:37:55 +00002099 } else {
2100 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002101 }
2102 }
2103}
2104
pbrook6658ffb2007-03-16 23:58:11 +00002105/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2106 so these check for a hit then pass through to the normal out-of-line
2107 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002108static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2109 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002110{
Peter Maydell66b9b432015-04-26 16:49:24 +01002111 MemTxResult res;
2112 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002113 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2114 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002115
Peter Maydell66b9b432015-04-26 16:49:24 +01002116 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002117 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002118 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002119 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002120 break;
2121 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002122 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002123 break;
2124 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002125 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002126 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002127 default: abort();
2128 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002129 *pdata = data;
2130 return res;
2131}
2132
2133static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2134 uint64_t val, unsigned size,
2135 MemTxAttrs attrs)
2136{
2137 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002138 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2139 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002140
2141 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2142 switch (size) {
2143 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002144 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002145 break;
2146 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002147 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002148 break;
2149 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002150 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002151 break;
2152 default: abort();
2153 }
2154 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002155}
2156
Avi Kivity1ec9b902012-01-02 12:47:48 +02002157static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002158 .read_with_attrs = watch_mem_read,
2159 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002160 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00002161};
pbrook6658ffb2007-03-16 23:58:11 +00002162
Peter Maydellf25a49e2015-04-26 16:49:24 +01002163static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2164 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002165{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002166 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002167 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002168 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002169
blueswir1db7b5422007-05-26 17:36:03 +00002170#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002171 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002172 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002173#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01002174 res = address_space_read(subpage->as, addr + subpage->base,
2175 attrs, buf, len);
2176 if (res) {
2177 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002178 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002179 switch (len) {
2180 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002181 *data = ldub_p(buf);
2182 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002183 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002184 *data = lduw_p(buf);
2185 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002186 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002187 *data = ldl_p(buf);
2188 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002189 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002190 *data = ldq_p(buf);
2191 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002192 default:
2193 abort();
2194 }
blueswir1db7b5422007-05-26 17:36:03 +00002195}
2196
Peter Maydellf25a49e2015-04-26 16:49:24 +01002197static MemTxResult subpage_write(void *opaque, hwaddr addr,
2198 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002199{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002200 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002201 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002202
blueswir1db7b5422007-05-26 17:36:03 +00002203#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002204 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002205 " value %"PRIx64"\n",
2206 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002207#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002208 switch (len) {
2209 case 1:
2210 stb_p(buf, value);
2211 break;
2212 case 2:
2213 stw_p(buf, value);
2214 break;
2215 case 4:
2216 stl_p(buf, value);
2217 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002218 case 8:
2219 stq_p(buf, value);
2220 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002221 default:
2222 abort();
2223 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002224 return address_space_write(subpage->as, addr + subpage->base,
2225 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002226}
2227
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002228static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002229 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002230{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002231 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002232#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002233 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002234 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002235#endif
2236
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002237 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002238 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002239}
2240
Avi Kivity70c68e42012-01-02 12:32:48 +02002241static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002242 .read_with_attrs = subpage_read,
2243 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002244 .impl.min_access_size = 1,
2245 .impl.max_access_size = 8,
2246 .valid.min_access_size = 1,
2247 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002248 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002249 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002250};
2251
Anthony Liguoric227f092009-10-01 16:12:16 -05002252static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002253 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002254{
2255 int idx, eidx;
2256
2257 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2258 return -1;
2259 idx = SUBPAGE_IDX(start);
2260 eidx = SUBPAGE_IDX(end);
2261#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002262 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2263 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002264#endif
blueswir1db7b5422007-05-26 17:36:03 +00002265 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002266 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002267 }
2268
2269 return 0;
2270}
2271
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002272static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002273{
Anthony Liguoric227f092009-10-01 16:12:16 -05002274 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002275
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01002276 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002277 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002278 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002279 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002280 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002281 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002282#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002283 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2284 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002285#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002286 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002287
2288 return mmio;
2289}
2290
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002291static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2292 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002293{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002294 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002295 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002296 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002297 .mr = mr,
2298 .offset_within_address_space = 0,
2299 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002300 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002301 };
2302
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002303 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002304}
2305
Peter Maydella54c87b2016-01-21 14:15:05 +00002306MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002307{
Peter Maydella54c87b2016-01-21 14:15:05 +00002308 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2309 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002310 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002311 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002312
2313 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002314}
2315
Avi Kivitye9179ce2009-06-14 11:38:52 +03002316static void io_mem_init(void)
2317{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002318 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002319 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002320 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002321 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002322 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002323 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002324 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002325}
2326
Avi Kivityac1970f2012-10-03 16:22:53 +02002327static void mem_begin(MemoryListener *listener)
2328{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002329 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002330 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2331 uint16_t n;
2332
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002333 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002334 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002335 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002336 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002337 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002338 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002339 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002340 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002341
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002342 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002343 d->as = as;
2344 as->next_dispatch = d;
2345}
2346
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002347static void address_space_dispatch_free(AddressSpaceDispatch *d)
2348{
2349 phys_sections_free(&d->map);
2350 g_free(d);
2351}
2352
Paolo Bonzini00752702013-05-29 12:13:54 +02002353static void mem_commit(MemoryListener *listener)
2354{
2355 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002356 AddressSpaceDispatch *cur = as->dispatch;
2357 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002358
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002359 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002360
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002361 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002362 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002363 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002364 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002365}
2366
Avi Kivity1d711482012-10-02 18:54:45 +02002367static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002368{
Peter Maydell32857f42015-10-01 15:29:50 +01002369 CPUAddressSpace *cpuas;
2370 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002371
2372 /* since each CPU stores ram addresses in its TLB cache, we must
2373 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002374 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2375 cpu_reloading_memory_map();
2376 /* The CPU and TLB are protected by the iothread lock.
2377 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2378 * may have split the RCU critical section.
2379 */
2380 d = atomic_rcu_read(&cpuas->as->dispatch);
2381 cpuas->memory_dispatch = d;
2382 tlb_flush(cpuas->cpu, 1);
Avi Kivity50c1e142012-02-08 21:36:02 +02002383}
2384
Avi Kivityac1970f2012-10-03 16:22:53 +02002385void address_space_init_dispatch(AddressSpace *as)
2386{
Paolo Bonzini00752702013-05-29 12:13:54 +02002387 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002388 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002389 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002390 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002391 .region_add = mem_add,
2392 .region_nop = mem_add,
2393 .priority = 0,
2394 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002395 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002396}
2397
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002398void address_space_unregister(AddressSpace *as)
2399{
2400 memory_listener_unregister(&as->dispatch_listener);
2401}
2402
Avi Kivity83f3c252012-10-07 12:59:55 +02002403void address_space_destroy_dispatch(AddressSpace *as)
2404{
2405 AddressSpaceDispatch *d = as->dispatch;
2406
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002407 atomic_rcu_set(&as->dispatch, NULL);
2408 if (d) {
2409 call_rcu(d, address_space_dispatch_free, rcu);
2410 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002411}
2412
Avi Kivity62152b82011-07-26 14:26:14 +03002413static void memory_map_init(void)
2414{
Anthony Liguori7267c092011-08-20 22:09:37 -05002415 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002416
Paolo Bonzini57271d62013-11-07 17:14:37 +01002417 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002418 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002419
Anthony Liguori7267c092011-08-20 22:09:37 -05002420 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002421 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2422 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002423 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002424}
2425
2426MemoryRegion *get_system_memory(void)
2427{
2428 return system_memory;
2429}
2430
Avi Kivity309cb472011-08-08 16:09:03 +03002431MemoryRegion *get_system_io(void)
2432{
2433 return system_io;
2434}
2435
pbrooke2eef172008-06-08 01:09:01 +00002436#endif /* !defined(CONFIG_USER_ONLY) */
2437
bellard13eb76e2004-01-24 15:23:36 +00002438/* physical memory access (slow version, mainly for debug) */
2439#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002440int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002441 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002442{
2443 int l, flags;
2444 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002445 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002446
2447 while (len > 0) {
2448 page = addr & TARGET_PAGE_MASK;
2449 l = (page + TARGET_PAGE_SIZE) - addr;
2450 if (l > len)
2451 l = len;
2452 flags = page_get_flags(page);
2453 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002454 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002455 if (is_write) {
2456 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002457 return -1;
bellard579a97f2007-11-11 14:26:47 +00002458 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002459 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002460 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002461 memcpy(p, buf, l);
2462 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002463 } else {
2464 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002465 return -1;
bellard579a97f2007-11-11 14:26:47 +00002466 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002467 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002468 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002469 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002470 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002471 }
2472 len -= l;
2473 buf += l;
2474 addr += l;
2475 }
Paul Brooka68fe892010-03-01 00:08:59 +00002476 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002477}
bellard8df1cd02005-01-28 22:37:22 +00002478
bellard13eb76e2004-01-24 15:23:36 +00002479#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002480
Paolo Bonzini845b6212015-03-23 11:45:53 +01002481static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002482 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002483{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002484 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002485 addr += memory_region_get_ram_addr(mr);
2486
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002487 /* No early return if dirty_log_mask is or becomes 0, because
2488 * cpu_physical_memory_set_dirty_range will still call
2489 * xen_modified_memory.
2490 */
2491 if (dirty_log_mask) {
2492 dirty_log_mask =
2493 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002494 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002495 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Alex Bennéeba051fb2016-10-27 16:10:16 +01002496 tb_lock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002497 tb_invalidate_phys_range(addr, addr + length);
Alex Bennéeba051fb2016-10-27 16:10:16 +01002498 tb_unlock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002499 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2500 }
2501 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002502}
2503
Richard Henderson23326162013-07-08 14:55:59 -07002504static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002505{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002506 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002507
2508 /* Regions are assumed to support 1-4 byte accesses unless
2509 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002510 if (access_size_max == 0) {
2511 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002512 }
Richard Henderson23326162013-07-08 14:55:59 -07002513
2514 /* Bound the maximum access by the alignment of the address. */
2515 if (!mr->ops->impl.unaligned) {
2516 unsigned align_size_max = addr & -addr;
2517 if (align_size_max != 0 && align_size_max < access_size_max) {
2518 access_size_max = align_size_max;
2519 }
2520 }
2521
2522 /* Don't attempt accesses larger than the maximum. */
2523 if (l > access_size_max) {
2524 l = access_size_max;
2525 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01002526 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07002527
2528 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002529}
2530
Jan Kiszka4840f102015-06-18 18:47:22 +02002531static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02002532{
Jan Kiszka4840f102015-06-18 18:47:22 +02002533 bool unlocked = !qemu_mutex_iothread_locked();
2534 bool release_lock = false;
2535
2536 if (unlocked && mr->global_locking) {
2537 qemu_mutex_lock_iothread();
2538 unlocked = false;
2539 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002540 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002541 if (mr->flush_coalesced_mmio) {
2542 if (unlocked) {
2543 qemu_mutex_lock_iothread();
2544 }
2545 qemu_flush_coalesced_mmio_buffer();
2546 if (unlocked) {
2547 qemu_mutex_unlock_iothread();
2548 }
2549 }
2550
2551 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002552}
2553
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002554/* Called within RCU critical section. */
2555static MemTxResult address_space_write_continue(AddressSpace *as, hwaddr addr,
2556 MemTxAttrs attrs,
2557 const uint8_t *buf,
2558 int len, hwaddr addr1,
2559 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00002560{
bellard13eb76e2004-01-24 15:23:36 +00002561 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002562 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01002563 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02002564 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00002565
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002566 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002567 if (!memory_access_is_direct(mr, true)) {
2568 release_lock |= prepare_mmio_access(mr);
2569 l = memory_access_size(mr, l, addr1);
2570 /* XXX: could force current_cpu to NULL to avoid
2571 potential bugs */
2572 switch (l) {
2573 case 8:
2574 /* 64 bit write access */
2575 val = ldq_p(buf);
2576 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2577 attrs);
2578 break;
2579 case 4:
2580 /* 32 bit write access */
2581 val = ldl_p(buf);
2582 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2583 attrs);
2584 break;
2585 case 2:
2586 /* 16 bit write access */
2587 val = lduw_p(buf);
2588 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2589 attrs);
2590 break;
2591 case 1:
2592 /* 8 bit write access */
2593 val = ldub_p(buf);
2594 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2595 attrs);
2596 break;
2597 default:
2598 abort();
bellard13eb76e2004-01-24 15:23:36 +00002599 }
2600 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002601 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002602 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002603 memcpy(ptr, buf, l);
2604 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002605 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002606
2607 if (release_lock) {
2608 qemu_mutex_unlock_iothread();
2609 release_lock = false;
2610 }
2611
bellard13eb76e2004-01-24 15:23:36 +00002612 len -= l;
2613 buf += l;
2614 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002615
2616 if (!len) {
2617 break;
2618 }
2619
2620 l = len;
2621 mr = address_space_translate(as, addr, &addr1, &l, true);
bellard13eb76e2004-01-24 15:23:36 +00002622 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002623
Peter Maydell3b643492015-04-26 16:49:23 +01002624 return result;
bellard13eb76e2004-01-24 15:23:36 +00002625}
bellard8df1cd02005-01-28 22:37:22 +00002626
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002627MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2628 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002629{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002630 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002631 hwaddr addr1;
2632 MemoryRegion *mr;
2633 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002634
2635 if (len > 0) {
2636 rcu_read_lock();
2637 l = len;
2638 mr = address_space_translate(as, addr, &addr1, &l, true);
2639 result = address_space_write_continue(as, addr, attrs, buf, len,
2640 addr1, l, mr);
2641 rcu_read_unlock();
2642 }
2643
2644 return result;
2645}
2646
2647/* Called within RCU critical section. */
2648MemTxResult address_space_read_continue(AddressSpace *as, hwaddr addr,
2649 MemTxAttrs attrs, uint8_t *buf,
2650 int len, hwaddr addr1, hwaddr l,
2651 MemoryRegion *mr)
2652{
2653 uint8_t *ptr;
2654 uint64_t val;
2655 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002656 bool release_lock = false;
2657
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002658 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002659 if (!memory_access_is_direct(mr, false)) {
2660 /* I/O case */
2661 release_lock |= prepare_mmio_access(mr);
2662 l = memory_access_size(mr, l, addr1);
2663 switch (l) {
2664 case 8:
2665 /* 64 bit read access */
2666 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2667 attrs);
2668 stq_p(buf, val);
2669 break;
2670 case 4:
2671 /* 32 bit read access */
2672 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2673 attrs);
2674 stl_p(buf, val);
2675 break;
2676 case 2:
2677 /* 16 bit read access */
2678 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2679 attrs);
2680 stw_p(buf, val);
2681 break;
2682 case 1:
2683 /* 8 bit read access */
2684 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2685 attrs);
2686 stb_p(buf, val);
2687 break;
2688 default:
2689 abort();
2690 }
2691 } else {
2692 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002693 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002694 memcpy(buf, ptr, l);
2695 }
2696
2697 if (release_lock) {
2698 qemu_mutex_unlock_iothread();
2699 release_lock = false;
2700 }
2701
2702 len -= l;
2703 buf += l;
2704 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002705
2706 if (!len) {
2707 break;
2708 }
2709
2710 l = len;
2711 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002712 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002713
2714 return result;
2715}
2716
Paolo Bonzini3cc8f882015-12-09 10:34:13 +01002717MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
2718 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002719{
2720 hwaddr l;
2721 hwaddr addr1;
2722 MemoryRegion *mr;
2723 MemTxResult result = MEMTX_OK;
2724
2725 if (len > 0) {
2726 rcu_read_lock();
2727 l = len;
2728 mr = address_space_translate(as, addr, &addr1, &l, false);
2729 result = address_space_read_continue(as, addr, attrs, buf, len,
2730 addr1, l, mr);
2731 rcu_read_unlock();
2732 }
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002733
2734 return result;
Avi Kivityac1970f2012-10-03 16:22:53 +02002735}
2736
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002737MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2738 uint8_t *buf, int len, bool is_write)
2739{
2740 if (is_write) {
2741 return address_space_write(as, addr, attrs, (uint8_t *)buf, len);
2742 } else {
2743 return address_space_read(as, addr, attrs, (uint8_t *)buf, len);
2744 }
2745}
Avi Kivityac1970f2012-10-03 16:22:53 +02002746
Avi Kivitya8170e52012-10-23 12:30:10 +02002747void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002748 int len, int is_write)
2749{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002750 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2751 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002752}
2753
Alexander Graf582b55a2013-12-11 14:17:44 +01002754enum write_rom_type {
2755 WRITE_DATA,
2756 FLUSH_CACHE,
2757};
2758
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002759static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002760 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002761{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002762 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002763 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002764 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002765 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002766
Paolo Bonzini41063e12015-03-18 14:21:43 +01002767 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002768 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002769 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002770 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002771
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002772 if (!(memory_region_is_ram(mr) ||
2773 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02002774 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002775 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00002776 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002777 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002778 switch (type) {
2779 case WRITE_DATA:
2780 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002781 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002782 break;
2783 case FLUSH_CACHE:
2784 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2785 break;
2786 }
bellardd0ecd2a2006-04-23 17:14:48 +00002787 }
2788 len -= l;
2789 buf += l;
2790 addr += l;
2791 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002792 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002793}
2794
Alexander Graf582b55a2013-12-11 14:17:44 +01002795/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002796void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002797 const uint8_t *buf, int len)
2798{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002799 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002800}
2801
2802void cpu_flush_icache_range(hwaddr start, int len)
2803{
2804 /*
2805 * This function should do the same thing as an icache flush that was
2806 * triggered from within the guest. For TCG we are always cache coherent,
2807 * so there is no need to flush anything. For KVM / Xen we need to flush
2808 * the host's instruction cache at least.
2809 */
2810 if (tcg_enabled()) {
2811 return;
2812 }
2813
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002814 cpu_physical_memory_write_rom_internal(&address_space_memory,
2815 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002816}
2817
aliguori6d16c2f2009-01-22 16:59:11 +00002818typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002819 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002820 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002821 hwaddr addr;
2822 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002823 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002824} BounceBuffer;
2825
2826static BounceBuffer bounce;
2827
aliguoriba223c22009-01-22 16:59:16 +00002828typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002829 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002830 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002831} MapClient;
2832
Fam Zheng38e047b2015-03-16 17:03:35 +08002833QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002834static QLIST_HEAD(map_client_list, MapClient) map_client_list
2835 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002836
Fam Zhenge95205e2015-03-16 17:03:37 +08002837static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002838{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002839 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002840 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002841}
2842
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002843static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002844{
2845 MapClient *client;
2846
Blue Swirl72cf2d42009-09-12 07:36:22 +00002847 while (!QLIST_EMPTY(&map_client_list)) {
2848 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002849 qemu_bh_schedule(client->bh);
2850 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002851 }
2852}
2853
Fam Zhenge95205e2015-03-16 17:03:37 +08002854void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002855{
2856 MapClient *client = g_malloc(sizeof(*client));
2857
Fam Zheng38e047b2015-03-16 17:03:35 +08002858 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002859 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002860 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002861 if (!atomic_read(&bounce.in_use)) {
2862 cpu_notify_map_clients_locked();
2863 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002864 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002865}
2866
Fam Zheng38e047b2015-03-16 17:03:35 +08002867void cpu_exec_init_all(void)
2868{
2869 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01002870 /* The data structures we set up here depend on knowing the page size,
2871 * so no more changes can be made after this point.
2872 * In an ideal world, nothing we did before we had finished the
2873 * machine setup would care about the target page size, and we could
2874 * do this much later, rather than requiring board models to state
2875 * up front what their requirements are.
2876 */
2877 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08002878 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01002879 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08002880 qemu_mutex_init(&map_client_list_lock);
2881}
2882
Fam Zhenge95205e2015-03-16 17:03:37 +08002883void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002884{
Fam Zhenge95205e2015-03-16 17:03:37 +08002885 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002886
Fam Zhenge95205e2015-03-16 17:03:37 +08002887 qemu_mutex_lock(&map_client_list_lock);
2888 QLIST_FOREACH(client, &map_client_list, link) {
2889 if (client->bh == bh) {
2890 cpu_unregister_map_client_do(client);
2891 break;
2892 }
2893 }
2894 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002895}
2896
2897static void cpu_notify_map_clients(void)
2898{
Fam Zheng38e047b2015-03-16 17:03:35 +08002899 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002900 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002901 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002902}
2903
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002904bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2905{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002906 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002907 hwaddr l, xlat;
2908
Paolo Bonzini41063e12015-03-18 14:21:43 +01002909 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002910 while (len > 0) {
2911 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002912 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2913 if (!memory_access_is_direct(mr, is_write)) {
2914 l = memory_access_size(mr, l, addr);
2915 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002916 return false;
2917 }
2918 }
2919
2920 len -= l;
2921 addr += l;
2922 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002923 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002924 return true;
2925}
2926
aliguori6d16c2f2009-01-22 16:59:11 +00002927/* Map a physical memory region into a host virtual address.
2928 * May map a subset of the requested range, given by and returned in *plen.
2929 * May return NULL if resources needed to perform the mapping are exhausted.
2930 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002931 * Use cpu_register_map_client() to know when retrying the map operation is
2932 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002933 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002934void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002935 hwaddr addr,
2936 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002937 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002938{
Avi Kivitya8170e52012-10-23 12:30:10 +02002939 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002940 hwaddr done = 0;
2941 hwaddr l, xlat, base;
2942 MemoryRegion *mr, *this_mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002943 void *ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002944
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002945 if (len == 0) {
2946 return NULL;
2947 }
aliguori6d16c2f2009-01-22 16:59:11 +00002948
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002949 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002950 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002951 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002952
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002953 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002954 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002955 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002956 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002957 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002958 /* Avoid unbounded allocations */
2959 l = MIN(l, TARGET_PAGE_SIZE);
2960 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002961 bounce.addr = addr;
2962 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002963
2964 memory_region_ref(mr);
2965 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002966 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002967 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2968 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002969 }
aliguori6d16c2f2009-01-22 16:59:11 +00002970
Paolo Bonzini41063e12015-03-18 14:21:43 +01002971 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002972 *plen = l;
2973 return bounce.buffer;
2974 }
2975
2976 base = xlat;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002977
2978 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002979 len -= l;
2980 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002981 done += l;
2982 if (len == 0) {
2983 break;
2984 }
2985
2986 l = len;
2987 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2988 if (this_mr != mr || xlat != base + done) {
2989 break;
2990 }
aliguori6d16c2f2009-01-22 16:59:11 +00002991 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002992
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002993 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002994 *plen = done;
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002995 ptr = qemu_ram_ptr_length(mr->ram_block, base, plen);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002996 rcu_read_unlock();
2997
2998 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002999}
3000
Avi Kivityac1970f2012-10-03 16:22:53 +02003001/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003002 * Will also mark the memory as dirty if is_write == 1. access_len gives
3003 * the amount of memory that was actually read or written by the caller.
3004 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003005void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3006 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003007{
3008 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003009 MemoryRegion *mr;
3010 ram_addr_t addr1;
3011
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003012 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003013 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003014 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003015 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003016 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003017 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003018 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003019 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003020 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003021 return;
3022 }
3023 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003024 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3025 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003026 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003027 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003028 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003029 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003030 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003031 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003032}
bellardd0ecd2a2006-04-23 17:14:48 +00003033
Avi Kivitya8170e52012-10-23 12:30:10 +02003034void *cpu_physical_memory_map(hwaddr addr,
3035 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003036 int is_write)
3037{
3038 return address_space_map(&address_space_memory, addr, plen, is_write);
3039}
3040
Avi Kivitya8170e52012-10-23 12:30:10 +02003041void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3042 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003043{
3044 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3045}
3046
bellard8df1cd02005-01-28 22:37:22 +00003047/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003048static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
3049 MemTxAttrs attrs,
3050 MemTxResult *result,
3051 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003052{
bellard8df1cd02005-01-28 22:37:22 +00003053 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003054 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003055 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003056 hwaddr l = 4;
3057 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003058 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003059 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003060
Paolo Bonzini41063e12015-03-18 14:21:43 +01003061 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003062 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003063 if (l < 4 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003064 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003065
bellard8df1cd02005-01-28 22:37:22 +00003066 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003067 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003068#if defined(TARGET_WORDS_BIGENDIAN)
3069 if (endian == DEVICE_LITTLE_ENDIAN) {
3070 val = bswap32(val);
3071 }
3072#else
3073 if (endian == DEVICE_BIG_ENDIAN) {
3074 val = bswap32(val);
3075 }
3076#endif
bellard8df1cd02005-01-28 22:37:22 +00003077 } else {
3078 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003079 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003080 switch (endian) {
3081 case DEVICE_LITTLE_ENDIAN:
3082 val = ldl_le_p(ptr);
3083 break;
3084 case DEVICE_BIG_ENDIAN:
3085 val = ldl_be_p(ptr);
3086 break;
3087 default:
3088 val = ldl_p(ptr);
3089 break;
3090 }
Peter Maydell50013112015-04-26 16:49:24 +01003091 r = MEMTX_OK;
3092 }
3093 if (result) {
3094 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003095 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003096 if (release_lock) {
3097 qemu_mutex_unlock_iothread();
3098 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003099 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003100 return val;
3101}
3102
Peter Maydell50013112015-04-26 16:49:24 +01003103uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
3104 MemTxAttrs attrs, MemTxResult *result)
3105{
3106 return address_space_ldl_internal(as, addr, attrs, result,
3107 DEVICE_NATIVE_ENDIAN);
3108}
3109
3110uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
3111 MemTxAttrs attrs, MemTxResult *result)
3112{
3113 return address_space_ldl_internal(as, addr, attrs, result,
3114 DEVICE_LITTLE_ENDIAN);
3115}
3116
3117uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
3118 MemTxAttrs attrs, MemTxResult *result)
3119{
3120 return address_space_ldl_internal(as, addr, attrs, result,
3121 DEVICE_BIG_ENDIAN);
3122}
3123
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003124uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003125{
Peter Maydell50013112015-04-26 16:49:24 +01003126 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003127}
3128
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003129uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003130{
Peter Maydell50013112015-04-26 16:49:24 +01003131 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003132}
3133
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003134uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003135{
Peter Maydell50013112015-04-26 16:49:24 +01003136 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003137}
3138
bellard84b7b8e2005-11-28 21:19:04 +00003139/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003140static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
3141 MemTxAttrs attrs,
3142 MemTxResult *result,
3143 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003144{
bellard84b7b8e2005-11-28 21:19:04 +00003145 uint8_t *ptr;
3146 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003147 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003148 hwaddr l = 8;
3149 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003150 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003151 bool release_lock = false;
bellard84b7b8e2005-11-28 21:19:04 +00003152
Paolo Bonzini41063e12015-03-18 14:21:43 +01003153 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003154 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003155 false);
3156 if (l < 8 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003157 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003158
bellard84b7b8e2005-11-28 21:19:04 +00003159 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003160 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02003161#if defined(TARGET_WORDS_BIGENDIAN)
3162 if (endian == DEVICE_LITTLE_ENDIAN) {
3163 val = bswap64(val);
3164 }
3165#else
3166 if (endian == DEVICE_BIG_ENDIAN) {
3167 val = bswap64(val);
3168 }
3169#endif
bellard84b7b8e2005-11-28 21:19:04 +00003170 } else {
3171 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003172 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003173 switch (endian) {
3174 case DEVICE_LITTLE_ENDIAN:
3175 val = ldq_le_p(ptr);
3176 break;
3177 case DEVICE_BIG_ENDIAN:
3178 val = ldq_be_p(ptr);
3179 break;
3180 default:
3181 val = ldq_p(ptr);
3182 break;
3183 }
Peter Maydell50013112015-04-26 16:49:24 +01003184 r = MEMTX_OK;
3185 }
3186 if (result) {
3187 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00003188 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003189 if (release_lock) {
3190 qemu_mutex_unlock_iothread();
3191 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003192 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00003193 return val;
3194}
3195
Peter Maydell50013112015-04-26 16:49:24 +01003196uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
3197 MemTxAttrs attrs, MemTxResult *result)
3198{
3199 return address_space_ldq_internal(as, addr, attrs, result,
3200 DEVICE_NATIVE_ENDIAN);
3201}
3202
3203uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
3204 MemTxAttrs attrs, MemTxResult *result)
3205{
3206 return address_space_ldq_internal(as, addr, attrs, result,
3207 DEVICE_LITTLE_ENDIAN);
3208}
3209
3210uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
3211 MemTxAttrs attrs, MemTxResult *result)
3212{
3213 return address_space_ldq_internal(as, addr, attrs, result,
3214 DEVICE_BIG_ENDIAN);
3215}
3216
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003217uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003218{
Peter Maydell50013112015-04-26 16:49:24 +01003219 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003220}
3221
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003222uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003223{
Peter Maydell50013112015-04-26 16:49:24 +01003224 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003225}
3226
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003227uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003228{
Peter Maydell50013112015-04-26 16:49:24 +01003229 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003230}
3231
bellardaab33092005-10-30 20:48:42 +00003232/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003233uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
3234 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003235{
3236 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01003237 MemTxResult r;
3238
3239 r = address_space_rw(as, addr, attrs, &val, 1, 0);
3240 if (result) {
3241 *result = r;
3242 }
bellardaab33092005-10-30 20:48:42 +00003243 return val;
3244}
3245
Peter Maydell50013112015-04-26 16:49:24 +01003246uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
3247{
3248 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
3249}
3250
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003251/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003252static inline uint32_t address_space_lduw_internal(AddressSpace *as,
3253 hwaddr addr,
3254 MemTxAttrs attrs,
3255 MemTxResult *result,
3256 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003257{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003258 uint8_t *ptr;
3259 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003260 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003261 hwaddr l = 2;
3262 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003263 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003264 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003265
Paolo Bonzini41063e12015-03-18 14:21:43 +01003266 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003267 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003268 false);
3269 if (l < 2 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003270 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003271
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003272 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003273 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003274#if defined(TARGET_WORDS_BIGENDIAN)
3275 if (endian == DEVICE_LITTLE_ENDIAN) {
3276 val = bswap16(val);
3277 }
3278#else
3279 if (endian == DEVICE_BIG_ENDIAN) {
3280 val = bswap16(val);
3281 }
3282#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003283 } else {
3284 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003285 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003286 switch (endian) {
3287 case DEVICE_LITTLE_ENDIAN:
3288 val = lduw_le_p(ptr);
3289 break;
3290 case DEVICE_BIG_ENDIAN:
3291 val = lduw_be_p(ptr);
3292 break;
3293 default:
3294 val = lduw_p(ptr);
3295 break;
3296 }
Peter Maydell50013112015-04-26 16:49:24 +01003297 r = MEMTX_OK;
3298 }
3299 if (result) {
3300 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003301 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003302 if (release_lock) {
3303 qemu_mutex_unlock_iothread();
3304 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003305 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003306 return val;
bellardaab33092005-10-30 20:48:42 +00003307}
3308
Peter Maydell50013112015-04-26 16:49:24 +01003309uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
3310 MemTxAttrs attrs, MemTxResult *result)
3311{
3312 return address_space_lduw_internal(as, addr, attrs, result,
3313 DEVICE_NATIVE_ENDIAN);
3314}
3315
3316uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
3317 MemTxAttrs attrs, MemTxResult *result)
3318{
3319 return address_space_lduw_internal(as, addr, attrs, result,
3320 DEVICE_LITTLE_ENDIAN);
3321}
3322
3323uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
3324 MemTxAttrs attrs, MemTxResult *result)
3325{
3326 return address_space_lduw_internal(as, addr, attrs, result,
3327 DEVICE_BIG_ENDIAN);
3328}
3329
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003330uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003331{
Peter Maydell50013112015-04-26 16:49:24 +01003332 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003333}
3334
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003335uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003336{
Peter Maydell50013112015-04-26 16:49:24 +01003337 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003338}
3339
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003340uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003341{
Peter Maydell50013112015-04-26 16:49:24 +01003342 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003343}
3344
bellard8df1cd02005-01-28 22:37:22 +00003345/* warning: addr must be aligned. The ram page is not masked as dirty
3346 and the code inside is not invalidated. It is useful if the dirty
3347 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01003348void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
3349 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00003350{
bellard8df1cd02005-01-28 22:37:22 +00003351 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003352 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003353 hwaddr l = 4;
3354 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003355 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003356 uint8_t dirty_log_mask;
Jan Kiszka4840f102015-06-18 18:47:22 +02003357 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003358
Paolo Bonzini41063e12015-03-18 14:21:43 +01003359 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003360 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003361 true);
3362 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003363 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003364
Peter Maydell50013112015-04-26 16:49:24 +01003365 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003366 } else {
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003367 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
bellard8df1cd02005-01-28 22:37:22 +00003368 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003369
Paolo Bonzini845b6212015-03-23 11:45:53 +01003370 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3371 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003372 cpu_physical_memory_set_dirty_range(memory_region_get_ram_addr(mr) + addr,
3373 4, dirty_log_mask);
Peter Maydell50013112015-04-26 16:49:24 +01003374 r = MEMTX_OK;
3375 }
3376 if (result) {
3377 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003378 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003379 if (release_lock) {
3380 qemu_mutex_unlock_iothread();
3381 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003382 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003383}
3384
Peter Maydell50013112015-04-26 16:49:24 +01003385void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3386{
3387 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3388}
3389
bellard8df1cd02005-01-28 22:37:22 +00003390/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003391static inline void address_space_stl_internal(AddressSpace *as,
3392 hwaddr addr, uint32_t val,
3393 MemTxAttrs attrs,
3394 MemTxResult *result,
3395 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003396{
bellard8df1cd02005-01-28 22:37:22 +00003397 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003398 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003399 hwaddr l = 4;
3400 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003401 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003402 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003403
Paolo Bonzini41063e12015-03-18 14:21:43 +01003404 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003405 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003406 true);
3407 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003408 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003409
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003410#if defined(TARGET_WORDS_BIGENDIAN)
3411 if (endian == DEVICE_LITTLE_ENDIAN) {
3412 val = bswap32(val);
3413 }
3414#else
3415 if (endian == DEVICE_BIG_ENDIAN) {
3416 val = bswap32(val);
3417 }
3418#endif
Peter Maydell50013112015-04-26 16:49:24 +01003419 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003420 } else {
bellard8df1cd02005-01-28 22:37:22 +00003421 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003422 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003423 switch (endian) {
3424 case DEVICE_LITTLE_ENDIAN:
3425 stl_le_p(ptr, val);
3426 break;
3427 case DEVICE_BIG_ENDIAN:
3428 stl_be_p(ptr, val);
3429 break;
3430 default:
3431 stl_p(ptr, val);
3432 break;
3433 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003434 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003435 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003436 }
Peter Maydell50013112015-04-26 16:49:24 +01003437 if (result) {
3438 *result = r;
3439 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003440 if (release_lock) {
3441 qemu_mutex_unlock_iothread();
3442 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003443 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003444}
3445
3446void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3447 MemTxAttrs attrs, MemTxResult *result)
3448{
3449 address_space_stl_internal(as, addr, val, attrs, result,
3450 DEVICE_NATIVE_ENDIAN);
3451}
3452
3453void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3454 MemTxAttrs attrs, MemTxResult *result)
3455{
3456 address_space_stl_internal(as, addr, val, attrs, result,
3457 DEVICE_LITTLE_ENDIAN);
3458}
3459
3460void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3461 MemTxAttrs attrs, MemTxResult *result)
3462{
3463 address_space_stl_internal(as, addr, val, attrs, result,
3464 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003465}
3466
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003467void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003468{
Peter Maydell50013112015-04-26 16:49:24 +01003469 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003470}
3471
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003472void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003473{
Peter Maydell50013112015-04-26 16:49:24 +01003474 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003475}
3476
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003477void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003478{
Peter Maydell50013112015-04-26 16:49:24 +01003479 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003480}
3481
bellardaab33092005-10-30 20:48:42 +00003482/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003483void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3484 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003485{
3486 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003487 MemTxResult r;
3488
3489 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3490 if (result) {
3491 *result = r;
3492 }
3493}
3494
3495void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3496{
3497 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003498}
3499
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003500/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003501static inline void address_space_stw_internal(AddressSpace *as,
3502 hwaddr addr, uint32_t val,
3503 MemTxAttrs attrs,
3504 MemTxResult *result,
3505 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003506{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003507 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003508 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003509 hwaddr l = 2;
3510 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003511 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003512 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003513
Paolo Bonzini41063e12015-03-18 14:21:43 +01003514 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003515 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003516 if (l < 2 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003517 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003518
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003519#if defined(TARGET_WORDS_BIGENDIAN)
3520 if (endian == DEVICE_LITTLE_ENDIAN) {
3521 val = bswap16(val);
3522 }
3523#else
3524 if (endian == DEVICE_BIG_ENDIAN) {
3525 val = bswap16(val);
3526 }
3527#endif
Peter Maydell50013112015-04-26 16:49:24 +01003528 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003529 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003530 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003531 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003532 switch (endian) {
3533 case DEVICE_LITTLE_ENDIAN:
3534 stw_le_p(ptr, val);
3535 break;
3536 case DEVICE_BIG_ENDIAN:
3537 stw_be_p(ptr, val);
3538 break;
3539 default:
3540 stw_p(ptr, val);
3541 break;
3542 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003543 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003544 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003545 }
Peter Maydell50013112015-04-26 16:49:24 +01003546 if (result) {
3547 *result = r;
3548 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003549 if (release_lock) {
3550 qemu_mutex_unlock_iothread();
3551 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003552 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003553}
3554
3555void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3556 MemTxAttrs attrs, MemTxResult *result)
3557{
3558 address_space_stw_internal(as, addr, val, attrs, result,
3559 DEVICE_NATIVE_ENDIAN);
3560}
3561
3562void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3563 MemTxAttrs attrs, MemTxResult *result)
3564{
3565 address_space_stw_internal(as, addr, val, attrs, result,
3566 DEVICE_LITTLE_ENDIAN);
3567}
3568
3569void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3570 MemTxAttrs attrs, MemTxResult *result)
3571{
3572 address_space_stw_internal(as, addr, val, attrs, result,
3573 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003574}
3575
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003576void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003577{
Peter Maydell50013112015-04-26 16:49:24 +01003578 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003579}
3580
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003581void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003582{
Peter Maydell50013112015-04-26 16:49:24 +01003583 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003584}
3585
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003586void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003587{
Peter Maydell50013112015-04-26 16:49:24 +01003588 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003589}
3590
bellardaab33092005-10-30 20:48:42 +00003591/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003592void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3593 MemTxAttrs attrs, MemTxResult *result)
3594{
3595 MemTxResult r;
3596 val = tswap64(val);
3597 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3598 if (result) {
3599 *result = r;
3600 }
3601}
3602
3603void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3604 MemTxAttrs attrs, MemTxResult *result)
3605{
3606 MemTxResult r;
3607 val = cpu_to_le64(val);
3608 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3609 if (result) {
3610 *result = r;
3611 }
3612}
3613void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3614 MemTxAttrs attrs, MemTxResult *result)
3615{
3616 MemTxResult r;
3617 val = cpu_to_be64(val);
3618 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3619 if (result) {
3620 *result = r;
3621 }
3622}
3623
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003624void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003625{
Peter Maydell50013112015-04-26 16:49:24 +01003626 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003627}
3628
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003629void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003630{
Peter Maydell50013112015-04-26 16:49:24 +01003631 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003632}
3633
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003634void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003635{
Peter Maydell50013112015-04-26 16:49:24 +01003636 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003637}
3638
aliguori5e2972f2009-03-28 17:51:36 +00003639/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003640int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003641 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003642{
3643 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003644 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003645 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003646
3647 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003648 int asidx;
3649 MemTxAttrs attrs;
3650
bellard13eb76e2004-01-24 15:23:36 +00003651 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003652 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3653 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003654 /* if no physical page mapped, return an error */
3655 if (phys_addr == -1)
3656 return -1;
3657 l = (page + TARGET_PAGE_SIZE) - addr;
3658 if (l > len)
3659 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003660 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003661 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003662 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3663 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003664 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003665 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3666 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003667 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003668 }
bellard13eb76e2004-01-24 15:23:36 +00003669 len -= l;
3670 buf += l;
3671 addr += l;
3672 }
3673 return 0;
3674}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003675
3676/*
3677 * Allows code that needs to deal with migration bitmaps etc to still be built
3678 * target independent.
3679 */
3680size_t qemu_target_page_bits(void)
3681{
3682 return TARGET_PAGE_BITS;
3683}
3684
Paul Brooka68fe892010-03-01 00:08:59 +00003685#endif
bellard13eb76e2004-01-24 15:23:36 +00003686
Blue Swirl8e4a4242013-01-06 18:30:17 +00003687/*
3688 * A helper function for the _utterly broken_ virtio device model to find out if
3689 * it's running on a big endian machine. Don't do this at home kids!
3690 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003691bool target_words_bigendian(void);
3692bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003693{
3694#if defined(TARGET_WORDS_BIGENDIAN)
3695 return true;
3696#else
3697 return false;
3698#endif
3699}
3700
Wen Congyang76f35532012-05-07 12:04:18 +08003701#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003702bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003703{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003704 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003705 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003706 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003707
Paolo Bonzini41063e12015-03-18 14:21:43 +01003708 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003709 mr = address_space_translate(&address_space_memory,
3710 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003711
Paolo Bonzini41063e12015-03-18 14:21:43 +01003712 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3713 rcu_read_unlock();
3714 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003715}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003716
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003717int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003718{
3719 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003720 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003721
Mike Day0dc3f442013-09-05 14:41:35 -04003722 rcu_read_lock();
3723 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003724 ret = func(block->idstr, block->host, block->offset,
3725 block->used_length, opaque);
3726 if (ret) {
3727 break;
3728 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003729 }
Mike Day0dc3f442013-09-05 14:41:35 -04003730 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003731 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003732}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003733#endif