blob: 374c364dff6f4e664086c71f407ab06d3950dea7 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
Stefan Weil777872e2014-02-23 18:02:08 +010021#ifndef _WIN32
bellardd5a8f072004-09-29 21:15:28 +000022#endif
bellard54936002003-05-13 00:25:15 +000023
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020024#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000025#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010026#include "exec/exec-all.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020028#include "hw/qdev-core.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010031#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010032#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020039#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010040#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020041#include "hw/hw.h"
42#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010043#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020044#include "sysemu/dma.h"
45#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010046#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010047#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000048#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010049#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040050#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020051#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000052#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030053#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000054
Paolo Bonzini022c62c2012-12-17 18:19:49 +010055#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020056#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030057#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020058
Bharata B Rao9dfeca72016-05-12 09:18:12 +053059#include "migration/vmstate.h"
60
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020061#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030062#ifndef _WIN32
63#include "qemu/mmap-alloc.h"
64#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020065
blueswir1db7b5422007-05-26 17:36:03 +000066//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000067
pbrook99773bd2006-04-16 15:14:59 +000068#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040069/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
70 * are protected by the ramlist lock.
71 */
Mike Day0d53d9f2015-01-21 13:45:24 +010072RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030073
74static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030075static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030076
Avi Kivityf6790af2012-10-02 20:13:51 +020077AddressSpace address_space_io;
78AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020079
Paolo Bonzini0844e002013-05-24 14:37:28 +020080MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020081static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020082
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080083/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
84#define RAM_PREALLOC (1 << 0)
85
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080086/* RAM is mmap-ed with MAP_SHARED */
87#define RAM_SHARED (1 << 1)
88
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020089/* Only a portion of RAM (used_length) is actually used, and migrated.
90 * This used_length size can change across reboots.
91 */
92#define RAM_RESIZEABLE (1 << 2)
93
pbrooke2eef172008-06-08 01:09:01 +000094#endif
bellard9fa3e852004-01-04 18:06:42 +000095
Andreas Färberbdc44642013-06-24 23:50:24 +020096struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000097/* current CPU in the current thread. It is only valid inside
98 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +020099__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000100/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000101 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000102 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100103int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000104
pbrooke2eef172008-06-08 01:09:01 +0000105#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200106
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200107typedef struct PhysPageEntry PhysPageEntry;
108
109struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200110 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200111 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200112 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200113 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200114};
115
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200116#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
117
Paolo Bonzini03f49952013-11-07 17:14:36 +0100118/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100119#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100120
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200121#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100122#define P_L2_SIZE (1 << P_L2_BITS)
123
124#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
125
126typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200127
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200128typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100129 struct rcu_head rcu;
130
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200131 unsigned sections_nb;
132 unsigned sections_nb_alloc;
133 unsigned nodes_nb;
134 unsigned nodes_nb_alloc;
135 Node *nodes;
136 MemoryRegionSection *sections;
137} PhysPageMap;
138
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200139struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100140 struct rcu_head rcu;
141
Fam Zheng729633c2016-03-01 14:18:24 +0800142 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200143 /* This is a multi-level map on the physical address space.
144 * The bottom level has pointers to MemoryRegionSections.
145 */
146 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200147 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200148 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200149};
150
Jan Kiszka90260c62013-05-26 21:46:51 +0200151#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
152typedef struct subpage_t {
153 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200154 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200155 hwaddr base;
156 uint16_t sub_section[TARGET_PAGE_SIZE];
157} subpage_t;
158
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200159#define PHYS_SECTION_UNASSIGNED 0
160#define PHYS_SECTION_NOTDIRTY 1
161#define PHYS_SECTION_ROM 2
162#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200163
pbrooke2eef172008-06-08 01:09:01 +0000164static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300165static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000166static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000167
Avi Kivity1ec9b902012-01-02 12:47:48 +0200168static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100169
170/**
171 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
172 * @cpu: the CPU whose AddressSpace this is
173 * @as: the AddressSpace itself
174 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
175 * @tcg_as_listener: listener for tracking changes to the AddressSpace
176 */
177struct CPUAddressSpace {
178 CPUState *cpu;
179 AddressSpace *as;
180 struct AddressSpaceDispatch *memory_dispatch;
181 MemoryListener tcg_as_listener;
182};
183
pbrook6658ffb2007-03-16 23:58:11 +0000184#endif
bellard54936002003-05-13 00:25:15 +0000185
Paul Brook6d9a1302010-02-28 23:55:53 +0000186#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200187
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200188static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200189{
Peter Lieven101420b2016-07-15 12:03:50 +0200190 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200191 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200192 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200193 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
194 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200195 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200196 }
197}
198
Paolo Bonzinidb946042015-05-21 15:12:29 +0200199static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200200{
201 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200202 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200203 PhysPageEntry e;
204 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200205
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200206 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200207 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200208 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200209 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200210
211 e.skip = leaf ? 0 : 1;
212 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100213 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200214 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200215 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200216 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200217}
218
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200219static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
220 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200221 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200222{
223 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100224 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200225
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200226 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200227 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200228 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200229 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100230 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200231
Paolo Bonzini03f49952013-11-07 17:14:36 +0100232 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200233 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200234 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200235 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200236 *index += step;
237 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200238 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200239 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200240 }
241 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200242 }
243}
244
Avi Kivityac1970f2012-10-03 16:22:53 +0200245static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200246 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200247 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000248{
Avi Kivity29990972012-02-13 20:21:20 +0200249 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200250 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000251
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200252 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000253}
254
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200255/* Compact a non leaf page entry. Simply detect that the entry has a single child,
256 * and update our entry so we can skip it and go directly to the destination.
257 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400258static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200259{
260 unsigned valid_ptr = P_L2_SIZE;
261 int valid = 0;
262 PhysPageEntry *p;
263 int i;
264
265 if (lp->ptr == PHYS_MAP_NODE_NIL) {
266 return;
267 }
268
269 p = nodes[lp->ptr];
270 for (i = 0; i < P_L2_SIZE; i++) {
271 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
272 continue;
273 }
274
275 valid_ptr = i;
276 valid++;
277 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400278 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200279 }
280 }
281
282 /* We can only compress if there's only one child. */
283 if (valid != 1) {
284 return;
285 }
286
287 assert(valid_ptr < P_L2_SIZE);
288
289 /* Don't compress if it won't fit in the # of bits we have. */
290 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
291 return;
292 }
293
294 lp->ptr = p[valid_ptr].ptr;
295 if (!p[valid_ptr].skip) {
296 /* If our only child is a leaf, make this a leaf. */
297 /* By design, we should have made this node a leaf to begin with so we
298 * should never reach here.
299 * But since it's so simple to handle this, let's do it just in case we
300 * change this rule.
301 */
302 lp->skip = 0;
303 } else {
304 lp->skip += p[valid_ptr].skip;
305 }
306}
307
308static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
309{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200310 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400311 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200312 }
313}
314
Fam Zheng29cb5332016-03-01 14:18:23 +0800315static inline bool section_covers_addr(const MemoryRegionSection *section,
316 hwaddr addr)
317{
318 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
319 * the section must cover the entire address space.
320 */
321 return section->size.hi ||
322 range_covers_byte(section->offset_within_address_space,
323 section->size.lo, addr);
324}
325
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200326static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200327 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000328{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200329 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200330 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200331 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200332
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200333 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200334 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200335 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200336 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200337 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100338 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200339 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200340
Fam Zheng29cb5332016-03-01 14:18:23 +0800341 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200342 return &sections[lp.ptr];
343 } else {
344 return &sections[PHYS_SECTION_UNASSIGNED];
345 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200346}
347
Blue Swirle5548612012-04-21 13:08:33 +0000348bool memory_region_is_unassigned(MemoryRegion *mr)
349{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200350 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000351 && mr != &io_mem_watch;
352}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200353
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100354/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200355static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200356 hwaddr addr,
357 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200358{
Fam Zheng729633c2016-03-01 14:18:24 +0800359 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200360 subpage_t *subpage;
Fam Zheng729633c2016-03-01 14:18:24 +0800361 bool update;
Jan Kiszka90260c62013-05-26 21:46:51 +0200362
Fam Zheng729633c2016-03-01 14:18:24 +0800363 if (section && section != &d->map.sections[PHYS_SECTION_UNASSIGNED] &&
364 section_covers_addr(section, addr)) {
365 update = false;
366 } else {
367 section = phys_page_find(d->phys_map, addr, d->map.nodes,
368 d->map.sections);
369 update = true;
370 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200371 if (resolve_subpage && section->mr->subpage) {
372 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200373 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200374 }
Fam Zheng729633c2016-03-01 14:18:24 +0800375 if (update) {
376 atomic_set(&d->mru_section, section);
377 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200378 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200379}
380
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100381/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200382static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200383address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200384 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200385{
386 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200387 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100388 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200389
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200390 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200391 /* Compute offset within MemoryRegionSection */
392 addr -= section->offset_within_address_space;
393
394 /* Compute offset within MemoryRegion */
395 *xlat = addr + section->offset_within_region;
396
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200397 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200398
399 /* MMIO registers can be expected to perform full-width accesses based only
400 * on their address, without considering adjacent registers that could
401 * decode to completely different MemoryRegions. When such registers
402 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
403 * regions overlap wildly. For this reason we cannot clamp the accesses
404 * here.
405 *
406 * If the length is small (as is the case for address_space_ldl/stl),
407 * everything works fine. If the incoming length is large, however,
408 * the caller really has to do the clamping through memory_access_size.
409 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200410 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200411 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200412 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
413 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200414 return section;
415}
Jan Kiszka90260c62013-05-26 21:46:51 +0200416
Paolo Bonzini41063e12015-03-18 14:21:43 +0100417/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200418MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
419 hwaddr *xlat, hwaddr *plen,
420 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200421{
Avi Kivity30951152012-10-30 13:47:46 +0200422 IOMMUTLBEntry iotlb;
423 MemoryRegionSection *section;
424 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200425
426 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100427 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
428 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200429 mr = section->mr;
430
431 if (!mr->iommu_ops) {
432 break;
433 }
434
Le Tan8d7b8cb2014-08-16 13:55:37 +0800435 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200436 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
437 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700438 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200439 if (!(iotlb.perm & (1 << is_write))) {
440 mr = &io_mem_unassigned;
441 break;
442 }
443
444 as = iotlb.target_as;
445 }
446
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000447 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100448 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700449 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100450 }
451
Avi Kivity30951152012-10-30 13:47:46 +0200452 *xlat = addr;
453 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200454}
455
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100456/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200457MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000458address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200459 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200460{
Avi Kivity30951152012-10-30 13:47:46 +0200461 MemoryRegionSection *section;
Peter Maydelld7898cd2016-01-21 14:15:05 +0000462 AddressSpaceDispatch *d = cpu->cpu_ases[asidx].memory_dispatch;
463
464 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200465
466 assert(!section->mr->iommu_ops);
467 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200468}
bellard9fa3e852004-01-04 18:06:42 +0000469#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000470
Andreas Färberb170fce2013-01-20 20:23:22 +0100471#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000472
Juan Quintelae59fb372009-09-29 22:48:21 +0200473static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200474{
Andreas Färber259186a2013-01-17 18:51:17 +0100475 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200476
aurel323098dba2009-03-07 21:28:24 +0000477 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
478 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100479 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100480 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000481
482 return 0;
483}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200484
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400485static int cpu_common_pre_load(void *opaque)
486{
487 CPUState *cpu = opaque;
488
Paolo Bonziniadee6422014-12-19 12:53:14 +0100489 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400490
491 return 0;
492}
493
494static bool cpu_common_exception_index_needed(void *opaque)
495{
496 CPUState *cpu = opaque;
497
Paolo Bonziniadee6422014-12-19 12:53:14 +0100498 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400499}
500
501static const VMStateDescription vmstate_cpu_common_exception_index = {
502 .name = "cpu_common/exception_index",
503 .version_id = 1,
504 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200505 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400506 .fields = (VMStateField[]) {
507 VMSTATE_INT32(exception_index, CPUState),
508 VMSTATE_END_OF_LIST()
509 }
510};
511
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300512static bool cpu_common_crash_occurred_needed(void *opaque)
513{
514 CPUState *cpu = opaque;
515
516 return cpu->crash_occurred;
517}
518
519static const VMStateDescription vmstate_cpu_common_crash_occurred = {
520 .name = "cpu_common/crash_occurred",
521 .version_id = 1,
522 .minimum_version_id = 1,
523 .needed = cpu_common_crash_occurred_needed,
524 .fields = (VMStateField[]) {
525 VMSTATE_BOOL(crash_occurred, CPUState),
526 VMSTATE_END_OF_LIST()
527 }
528};
529
Andreas Färber1a1562f2013-06-17 04:09:11 +0200530const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200531 .name = "cpu_common",
532 .version_id = 1,
533 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400534 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200535 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200536 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100537 VMSTATE_UINT32(halted, CPUState),
538 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200539 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400540 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200541 .subsections = (const VMStateDescription*[]) {
542 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300543 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200544 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200545 }
546};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200547
pbrook9656f322008-07-01 20:01:19 +0000548#endif
549
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100550CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400551{
Andreas Färberbdc44642013-06-24 23:50:24 +0200552 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400553
Andreas Färberbdc44642013-06-24 23:50:24 +0200554 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100555 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200556 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100557 }
Glauber Costa950f1472009-06-09 12:15:18 -0400558 }
559
Andreas Färberbdc44642013-06-24 23:50:24 +0200560 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400561}
562
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000563#if !defined(CONFIG_USER_ONLY)
Peter Maydell56943e82016-01-21 14:15:04 +0000564void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000565{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000566 CPUAddressSpace *newas;
567
568 /* Target code should have set num_ases before calling us */
569 assert(asidx < cpu->num_ases);
570
Peter Maydell56943e82016-01-21 14:15:04 +0000571 if (asidx == 0) {
572 /* address space 0 gets the convenience alias */
573 cpu->as = as;
574 }
575
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000576 /* KVM cannot currently support multiple address spaces. */
577 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000578
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000579 if (!cpu->cpu_ases) {
580 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000581 }
Peter Maydell32857f42015-10-01 15:29:50 +0100582
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000583 newas = &cpu->cpu_ases[asidx];
584 newas->cpu = cpu;
585 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000586 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000587 newas->tcg_as_listener.commit = tcg_commit;
588 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000589 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000590}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000591
592AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
593{
594 /* Return the AddressSpace corresponding to the specified index */
595 return cpu->cpu_ases[asidx].as;
596}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000597#endif
598
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530599void cpu_exec_exit(CPUState *cpu)
600{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530601 CPUClass *cc = CPU_GET_CLASS(cpu);
602
Paolo Bonzini267f6852016-08-28 03:45:14 +0200603 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530604
605 if (cc->vmsd != NULL) {
606 vmstate_unregister(NULL, cc->vmsd, cpu);
607 }
608 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
609 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
610 }
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530611}
612
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700613void cpu_exec_init(CPUState *cpu, Error **errp)
bellardfd6ce8f2003-05-14 19:00:11 +0000614{
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200615 CPUClass *cc ATTRIBUTE_UNUSED = CPU_GET_CLASS(cpu);
Igor Mammedova07f9532016-07-25 11:59:21 +0200616 Error *local_err ATTRIBUTE_UNUSED = NULL;
bellard6a00d602005-11-21 23:25:50 +0000617
Peter Maydell56943e82016-01-21 14:15:04 +0000618 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000619 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000620
Eduardo Habkost291135b2015-04-27 17:00:33 -0300621#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300622 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000623
624 /* This is a softmmu CPU object, so create a property for it
625 * so users can wire up its memory. (This can't go in qom/cpu.c
626 * because that file is compiled only once for both user-mode
627 * and system builds.) The default if no link is set up is to use
628 * the system address space.
629 */
630 object_property_add_link(OBJECT(cpu), "memory", TYPE_MEMORY_REGION,
631 (Object **)&cpu->memory,
632 qdev_prop_allow_set_link_before_realize,
633 OBJ_PROP_LINK_UNREF_ON_RELEASE,
634 &error_abort);
635 cpu->memory = system_memory;
636 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300637#endif
638
Paolo Bonzini267f6852016-08-28 03:45:14 +0200639 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200640
641#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200642 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200643 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200644 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100645 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200646 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100647 }
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200648#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000649}
650
Paul Brook94df27f2010-02-28 23:47:45 +0000651#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200652static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000653{
654 tb_invalidate_phys_page_range(pc, pc + 1, 0);
655}
656#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200657static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400658{
Peter Maydell5232e4c2016-01-21 14:15:06 +0000659 MemTxAttrs attrs;
660 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
661 int asidx = cpu_asidx_from_attrs(cpu, attrs);
Max Filippove8262a12013-09-27 22:29:17 +0400662 if (phys != -1) {
Peter Maydell5232e4c2016-01-21 14:15:06 +0000663 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100664 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400665 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400666}
bellardc27004e2005-01-03 23:35:10 +0000667#endif
bellardd720b932004-04-25 17:57:43 +0000668
Paul Brookc527ee82010-03-01 03:31:14 +0000669#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200670void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000671
672{
673}
674
Peter Maydell3ee887e2014-09-12 14:06:48 +0100675int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
676 int flags)
677{
678 return -ENOSYS;
679}
680
681void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
682{
683}
684
Andreas Färber75a34032013-09-02 16:57:02 +0200685int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000686 int flags, CPUWatchpoint **watchpoint)
687{
688 return -ENOSYS;
689}
690#else
pbrook6658ffb2007-03-16 23:58:11 +0000691/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200692int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000693 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000694{
aliguoric0ce9982008-11-25 22:13:57 +0000695 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000696
Peter Maydell05068c02014-09-12 14:06:48 +0100697 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700698 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200699 error_report("tried to set invalid watchpoint at %"
700 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000701 return -EINVAL;
702 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500703 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000704
aliguoria1d1bb32008-11-18 20:07:32 +0000705 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100706 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000707 wp->flags = flags;
708
aliguori2dc9f412008-11-18 20:56:59 +0000709 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200710 if (flags & BP_GDB) {
711 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
712 } else {
713 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
714 }
aliguoria1d1bb32008-11-18 20:07:32 +0000715
Andreas Färber31b030d2013-09-04 01:29:02 +0200716 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000717
718 if (watchpoint)
719 *watchpoint = wp;
720 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000721}
722
aliguoria1d1bb32008-11-18 20:07:32 +0000723/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200724int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000725 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000726{
aliguoria1d1bb32008-11-18 20:07:32 +0000727 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000728
Andreas Färberff4700b2013-08-26 18:23:18 +0200729 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100730 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000731 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200732 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000733 return 0;
734 }
735 }
aliguoria1d1bb32008-11-18 20:07:32 +0000736 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000737}
738
aliguoria1d1bb32008-11-18 20:07:32 +0000739/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200740void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000741{
Andreas Färberff4700b2013-08-26 18:23:18 +0200742 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000743
Andreas Färber31b030d2013-09-04 01:29:02 +0200744 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000745
Anthony Liguori7267c092011-08-20 22:09:37 -0500746 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000747}
748
aliguoria1d1bb32008-11-18 20:07:32 +0000749/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200750void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000751{
aliguoric0ce9982008-11-25 22:13:57 +0000752 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000753
Andreas Färberff4700b2013-08-26 18:23:18 +0200754 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200755 if (wp->flags & mask) {
756 cpu_watchpoint_remove_by_ref(cpu, wp);
757 }
aliguoric0ce9982008-11-25 22:13:57 +0000758 }
aliguoria1d1bb32008-11-18 20:07:32 +0000759}
Peter Maydell05068c02014-09-12 14:06:48 +0100760
761/* Return true if this watchpoint address matches the specified
762 * access (ie the address range covered by the watchpoint overlaps
763 * partially or completely with the address range covered by the
764 * access).
765 */
766static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
767 vaddr addr,
768 vaddr len)
769{
770 /* We know the lengths are non-zero, but a little caution is
771 * required to avoid errors in the case where the range ends
772 * exactly at the top of the address space and so addr + len
773 * wraps round to zero.
774 */
775 vaddr wpend = wp->vaddr + wp->len - 1;
776 vaddr addrend = addr + len - 1;
777
778 return !(addr > wpend || wp->vaddr > addrend);
779}
780
Paul Brookc527ee82010-03-01 03:31:14 +0000781#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000782
783/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200784int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000785 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000786{
aliguoric0ce9982008-11-25 22:13:57 +0000787 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000788
Anthony Liguori7267c092011-08-20 22:09:37 -0500789 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000790
791 bp->pc = pc;
792 bp->flags = flags;
793
aliguori2dc9f412008-11-18 20:56:59 +0000794 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200795 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200796 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200797 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200798 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200799 }
aliguoria1d1bb32008-11-18 20:07:32 +0000800
Andreas Färberf0c3c502013-08-26 21:22:53 +0200801 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000802
Andreas Färber00b941e2013-06-29 18:55:54 +0200803 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000804 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200805 }
aliguoria1d1bb32008-11-18 20:07:32 +0000806 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000807}
808
809/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200810int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000811{
aliguoria1d1bb32008-11-18 20:07:32 +0000812 CPUBreakpoint *bp;
813
Andreas Färberf0c3c502013-08-26 21:22:53 +0200814 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000815 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200816 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000817 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000818 }
bellard4c3a88a2003-07-26 12:06:08 +0000819 }
aliguoria1d1bb32008-11-18 20:07:32 +0000820 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000821}
822
aliguoria1d1bb32008-11-18 20:07:32 +0000823/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200824void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000825{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200826 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
827
828 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000829
Anthony Liguori7267c092011-08-20 22:09:37 -0500830 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000831}
832
833/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200834void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000835{
aliguoric0ce9982008-11-25 22:13:57 +0000836 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000837
Andreas Färberf0c3c502013-08-26 21:22:53 +0200838 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200839 if (bp->flags & mask) {
840 cpu_breakpoint_remove_by_ref(cpu, bp);
841 }
aliguoric0ce9982008-11-25 22:13:57 +0000842 }
bellard4c3a88a2003-07-26 12:06:08 +0000843}
844
bellardc33a3462003-07-29 20:50:33 +0000845/* enable or disable single step mode. EXCP_DEBUG is returned by the
846 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200847void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000848{
Andreas Färbered2803d2013-06-21 20:20:45 +0200849 if (cpu->singlestep_enabled != enabled) {
850 cpu->singlestep_enabled = enabled;
851 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200852 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200853 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100854 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000855 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -0700856 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +0000857 }
bellardc33a3462003-07-29 20:50:33 +0000858 }
bellardc33a3462003-07-29 20:50:33 +0000859}
860
Andreas Färbera47dddd2013-09-03 17:38:47 +0200861void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000862{
863 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000864 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000865
866 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000867 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000868 fprintf(stderr, "qemu: fatal: ");
869 vfprintf(stderr, fmt, ap);
870 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200871 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +0100872 if (qemu_log_separate()) {
aliguori93fcfe32009-01-15 22:34:14 +0000873 qemu_log("qemu: fatal: ");
874 qemu_log_vprintf(fmt, ap2);
875 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200876 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000877 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000878 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000879 }
pbrook493ae1f2007-11-23 16:53:59 +0000880 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000881 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +0300882 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +0200883#if defined(CONFIG_USER_ONLY)
884 {
885 struct sigaction act;
886 sigfillset(&act.sa_mask);
887 act.sa_handler = SIG_DFL;
888 sigaction(SIGABRT, &act, NULL);
889 }
890#endif
bellard75012672003-06-21 13:11:07 +0000891 abort();
892}
893
bellard01243112004-01-04 15:48:17 +0000894#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400895/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200896static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
897{
898 RAMBlock *block;
899
Paolo Bonzini43771532013-09-09 17:58:40 +0200900 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200901 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +0200902 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200903 }
Mike Day0dc3f442013-09-05 14:41:35 -0400904 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200905 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200906 goto found;
907 }
908 }
909
910 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
911 abort();
912
913found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200914 /* It is safe to write mru_block outside the iothread lock. This
915 * is what happens:
916 *
917 * mru_block = xxx
918 * rcu_read_unlock()
919 * xxx removed from list
920 * rcu_read_lock()
921 * read mru_block
922 * mru_block = NULL;
923 * call_rcu(reclaim_ramblock, xxx);
924 * rcu_read_unlock()
925 *
926 * atomic_rcu_set is not needed here. The block was already published
927 * when it was placed into the list. Here we're just making an extra
928 * copy of the pointer.
929 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200930 ram_list.mru_block = block;
931 return block;
932}
933
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200934static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000935{
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700936 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200937 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200938 RAMBlock *block;
939 ram_addr_t end;
940
941 end = TARGET_PAGE_ALIGN(start + length);
942 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000943
Mike Day0dc3f442013-09-05 14:41:35 -0400944 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200945 block = qemu_get_ram_block(start);
946 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200947 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700948 CPU_FOREACH(cpu) {
949 tlb_reset_dirty(cpu, start1, length);
950 }
Mike Day0dc3f442013-09-05 14:41:35 -0400951 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200952}
953
954/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000955bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
956 ram_addr_t length,
957 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200958{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +0000959 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000960 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +0000961 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +0200962
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000963 if (length == 0) {
964 return false;
965 }
966
967 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
968 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +0000969
970 rcu_read_lock();
971
972 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
973
974 while (page < end) {
975 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
976 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
977 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
978
979 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
980 offset, num);
981 page += num;
982 }
983
984 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000985
986 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200987 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200988 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000989
990 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +0000991}
992
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100993/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +0200994hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200995 MemoryRegionSection *section,
996 target_ulong vaddr,
997 hwaddr paddr, hwaddr xlat,
998 int prot,
999 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001000{
Avi Kivitya8170e52012-10-23 12:30:10 +02001001 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001002 CPUWatchpoint *wp;
1003
Blue Swirlcc5bea62012-04-14 14:56:48 +00001004 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001005 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001006 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001007 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001008 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001009 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001010 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001011 }
1012 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001013 AddressSpaceDispatch *d;
1014
1015 d = atomic_rcu_read(&section->address_space->dispatch);
1016 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001017 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001018 }
1019
1020 /* Make accesses to pages with watchpoints go via the
1021 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001022 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001023 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001024 /* Avoid trapping reads of pages with a write breakpoint. */
1025 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001026 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001027 *address |= TLB_MMIO;
1028 break;
1029 }
1030 }
1031 }
1032
1033 return iotlb;
1034}
bellard9fa3e852004-01-04 18:06:42 +00001035#endif /* defined(CONFIG_USER_ONLY) */
1036
pbrooke2eef172008-06-08 01:09:01 +00001037#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001038
Anthony Liguoric227f092009-10-01 16:12:16 -05001039static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001040 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001041static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001042
Igor Mammedova2b257d2014-10-31 16:38:37 +00001043static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
1044 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001045
1046/*
1047 * Set a custom physical guest memory alloator.
1048 * Accelerators with unusual needs may need this. Hopefully, we can
1049 * get rid of it eventually.
1050 */
Igor Mammedova2b257d2014-10-31 16:38:37 +00001051void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +02001052{
1053 phys_mem_alloc = alloc;
1054}
1055
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001056static uint16_t phys_section_add(PhysPageMap *map,
1057 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001058{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001059 /* The physical section number is ORed with a page-aligned
1060 * pointer to produce the iotlb entries. Thus it should
1061 * never overflow into the page-aligned value.
1062 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001063 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001064
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001065 if (map->sections_nb == map->sections_nb_alloc) {
1066 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1067 map->sections = g_renew(MemoryRegionSection, map->sections,
1068 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001069 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001070 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001071 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001072 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001073}
1074
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001075static void phys_section_destroy(MemoryRegion *mr)
1076{
Don Slutz55b4e802015-11-30 17:11:04 -05001077 bool have_sub_page = mr->subpage;
1078
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001079 memory_region_unref(mr);
1080
Don Slutz55b4e802015-11-30 17:11:04 -05001081 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001082 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001083 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001084 g_free(subpage);
1085 }
1086}
1087
Paolo Bonzini60926662013-05-29 12:30:26 +02001088static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001089{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001090 while (map->sections_nb > 0) {
1091 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001092 phys_section_destroy(section->mr);
1093 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001094 g_free(map->sections);
1095 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001096}
1097
Avi Kivityac1970f2012-10-03 16:22:53 +02001098static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001099{
1100 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001101 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001102 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +02001103 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001104 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001105 MemoryRegionSection subsection = {
1106 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001107 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001108 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001109 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001110
Avi Kivityf3705d52012-03-08 16:16:34 +02001111 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001112
Avi Kivityf3705d52012-03-08 16:16:34 +02001113 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001114 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001115 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001116 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001117 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001118 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001119 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001120 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001121 }
1122 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001123 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001124 subpage_register(subpage, start, end,
1125 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001126}
1127
1128
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001129static void register_multipage(AddressSpaceDispatch *d,
1130 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001131{
Avi Kivitya8170e52012-10-23 12:30:10 +02001132 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001133 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001134 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1135 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001136
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001137 assert(num_pages);
1138 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001139}
1140
Avi Kivityac1970f2012-10-03 16:22:53 +02001141static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001142{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001143 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001144 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001145 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001146 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001147
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001148 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1149 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1150 - now.offset_within_address_space;
1151
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001152 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001153 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001154 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001155 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001156 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001157 while (int128_ne(remain.size, now.size)) {
1158 remain.size = int128_sub(remain.size, now.size);
1159 remain.offset_within_address_space += int128_get64(now.size);
1160 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001161 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001162 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001163 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001164 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001165 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001166 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001167 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001168 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001169 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001170 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001171 }
1172}
1173
Sheng Yang62a27442010-01-26 19:21:16 +08001174void qemu_flush_coalesced_mmio_buffer(void)
1175{
1176 if (kvm_enabled())
1177 kvm_flush_coalesced_mmio_buffer();
1178}
1179
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001180void qemu_mutex_lock_ramlist(void)
1181{
1182 qemu_mutex_lock(&ram_list.mutex);
1183}
1184
1185void qemu_mutex_unlock_ramlist(void)
1186{
1187 qemu_mutex_unlock(&ram_list.mutex);
1188}
1189
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001190#ifdef __linux__
Alex Williamson04b16652010-07-02 11:13:17 -06001191static void *file_ram_alloc(RAMBlock *block,
1192 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001193 const char *path,
1194 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001195{
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001196 bool unlink_on_error = false;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001197 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001198 char *sanitized_name;
1199 char *c;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001200 void *area = MAP_FAILED;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001201 int fd = -1;
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001202 int64_t page_size;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001203
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001204 if (kvm_enabled() && !kvm_has_sync_mmu()) {
1205 error_setg(errp,
1206 "host lacks kvm mmu notifiers, -mem-path unsupported");
1207 return NULL;
1208 }
1209
1210 for (;;) {
1211 fd = open(path, O_RDWR);
1212 if (fd >= 0) {
1213 /* @path names an existing file, use it */
1214 break;
1215 }
1216 if (errno == ENOENT) {
1217 /* @path names a file that doesn't exist, create it */
1218 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1219 if (fd >= 0) {
1220 unlink_on_error = true;
1221 break;
1222 }
1223 } else if (errno == EISDIR) {
1224 /* @path names a directory, create a file there */
1225 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1226 sanitized_name = g_strdup(memory_region_name(block->mr));
1227 for (c = sanitized_name; *c != '\0'; c++) {
1228 if (*c == '/') {
1229 *c = '_';
1230 }
1231 }
1232
1233 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1234 sanitized_name);
1235 g_free(sanitized_name);
1236
1237 fd = mkstemp(filename);
1238 if (fd >= 0) {
1239 unlink(filename);
1240 g_free(filename);
1241 break;
1242 }
1243 g_free(filename);
1244 }
1245 if (errno != EEXIST && errno != EINTR) {
1246 error_setg_errno(errp, errno,
1247 "can't open backing store %s for guest RAM",
1248 path);
1249 goto error;
1250 }
1251 /*
1252 * Try again on EINTR and EEXIST. The latter happens when
1253 * something else creates the file between our two open().
1254 */
1255 }
1256
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001257 page_size = qemu_fd_getpagesize(fd);
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001258 block->mr->align = MAX(page_size, QEMU_VMALLOC_ALIGN);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001259
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001260 if (memory < page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001261 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001262 "or larger than page size 0x%" PRIx64,
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001263 memory, page_size);
Hu Tao557529d2014-09-09 13:28:00 +08001264 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001265 }
1266
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001267 memory = ROUND_UP(memory, page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001268
1269 /*
1270 * ftruncate is not supported by hugetlbfs in older
1271 * hosts, so don't bother bailing out on errors.
1272 * If anything goes wrong with it under other filesystems,
1273 * mmap will fail.
1274 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001275 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001276 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001277 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001278
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001279 area = qemu_ram_mmap(fd, memory, block->mr->align,
1280 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001281 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001282 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001283 "unable to map backing store for guest RAM");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001284 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001285 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001286
1287 if (mem_prealloc) {
Igor Mammedov056b68a2016-07-20 11:54:03 +02001288 os_mem_prealloc(fd, area, memory, errp);
1289 if (errp && *errp) {
1290 goto error;
1291 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001292 }
1293
Alex Williamson04b16652010-07-02 11:13:17 -06001294 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001295 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001296
1297error:
Igor Mammedov056b68a2016-07-20 11:54:03 +02001298 if (area != MAP_FAILED) {
1299 qemu_ram_munmap(area, memory);
1300 }
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001301 if (unlink_on_error) {
1302 unlink(path);
1303 }
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001304 if (fd != -1) {
1305 close(fd);
1306 }
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001307 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001308}
1309#endif
1310
Mike Day0dc3f442013-09-05 14:41:35 -04001311/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001312static ram_addr_t find_ram_offset(ram_addr_t size)
1313{
Alex Williamson04b16652010-07-02 11:13:17 -06001314 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001315 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001316
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001317 assert(size != 0); /* it would hand out same offset multiple times */
1318
Mike Day0dc3f442013-09-05 14:41:35 -04001319 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001320 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001321 }
Alex Williamson04b16652010-07-02 11:13:17 -06001322
Mike Day0dc3f442013-09-05 14:41:35 -04001323 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001324 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001325
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001326 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001327
Mike Day0dc3f442013-09-05 14:41:35 -04001328 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001329 if (next_block->offset >= end) {
1330 next = MIN(next, next_block->offset);
1331 }
1332 }
1333 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001334 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001335 mingap = next - end;
1336 }
1337 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001338
1339 if (offset == RAM_ADDR_MAX) {
1340 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1341 (uint64_t)size);
1342 abort();
1343 }
1344
Alex Williamson04b16652010-07-02 11:13:17 -06001345 return offset;
1346}
1347
Juan Quintela652d7ec2012-07-20 10:37:54 +02001348ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001349{
Alex Williamsond17b5282010-06-25 11:08:38 -06001350 RAMBlock *block;
1351 ram_addr_t last = 0;
1352
Mike Day0dc3f442013-09-05 14:41:35 -04001353 rcu_read_lock();
1354 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001355 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001356 }
Mike Day0dc3f442013-09-05 14:41:35 -04001357 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001358 return last;
1359}
1360
Jason Baronddb97f12012-08-02 15:44:16 -04001361static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1362{
1363 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001364
1365 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001366 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001367 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1368 if (ret) {
1369 perror("qemu_madvise");
1370 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1371 "but dump_guest_core=off specified\n");
1372 }
1373 }
1374}
1375
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001376const char *qemu_ram_get_idstr(RAMBlock *rb)
1377{
1378 return rb->idstr;
1379}
1380
Mike Dayae3a7042013-09-05 14:41:35 -04001381/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001382void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08001383{
Gongleifa53a0e2016-05-10 10:04:59 +08001384 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001385
Avi Kivityc5705a72011-12-20 15:59:12 +02001386 assert(new_block);
1387 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001388
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001389 if (dev) {
1390 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001391 if (id) {
1392 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001393 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001394 }
1395 }
1396 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1397
Gongleiab0a9952016-05-10 10:05:00 +08001398 rcu_read_lock();
Mike Day0dc3f442013-09-05 14:41:35 -04001399 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Gongleifa53a0e2016-05-10 10:04:59 +08001400 if (block != new_block &&
1401 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001402 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1403 new_block->idstr);
1404 abort();
1405 }
1406 }
Mike Day0dc3f442013-09-05 14:41:35 -04001407 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001408}
1409
Mike Dayae3a7042013-09-05 14:41:35 -04001410/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001411void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08001412{
Mike Dayae3a7042013-09-05 14:41:35 -04001413 /* FIXME: arch_init.c assumes that this is not called throughout
1414 * migration. Ignore the problem since hot-unplug during migration
1415 * does not work anyway.
1416 */
Hu Tao20cfe882014-04-02 15:13:26 +08001417 if (block) {
1418 memset(block->idstr, 0, sizeof(block->idstr));
1419 }
1420}
1421
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001422static int memory_try_enable_merging(void *addr, size_t len)
1423{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001424 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001425 /* disabled by the user */
1426 return 0;
1427 }
1428
1429 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1430}
1431
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001432/* Only legal before guest might have detected the memory size: e.g. on
1433 * incoming migration, or right after reset.
1434 *
1435 * As memory core doesn't know how is memory accessed, it is up to
1436 * resize callback to update device state and/or add assertions to detect
1437 * misuse, if necessary.
1438 */
Gongleifa53a0e2016-05-10 10:04:59 +08001439int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001440{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001441 assert(block);
1442
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001443 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001444
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001445 if (block->used_length == newsize) {
1446 return 0;
1447 }
1448
1449 if (!(block->flags & RAM_RESIZEABLE)) {
1450 error_setg_errno(errp, EINVAL,
1451 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1452 " in != 0x" RAM_ADDR_FMT, block->idstr,
1453 newsize, block->used_length);
1454 return -EINVAL;
1455 }
1456
1457 if (block->max_length < newsize) {
1458 error_setg_errno(errp, EINVAL,
1459 "Length too large: %s: 0x" RAM_ADDR_FMT
1460 " > 0x" RAM_ADDR_FMT, block->idstr,
1461 newsize, block->max_length);
1462 return -EINVAL;
1463 }
1464
1465 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1466 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001467 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1468 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001469 memory_region_set_size(block->mr, newsize);
1470 if (block->resized) {
1471 block->resized(block->idstr, newsize, block->host);
1472 }
1473 return 0;
1474}
1475
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001476/* Called with ram_list.mutex held */
1477static void dirty_memory_extend(ram_addr_t old_ram_size,
1478 ram_addr_t new_ram_size)
1479{
1480 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
1481 DIRTY_MEMORY_BLOCK_SIZE);
1482 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
1483 DIRTY_MEMORY_BLOCK_SIZE);
1484 int i;
1485
1486 /* Only need to extend if block count increased */
1487 if (new_num_blocks <= old_num_blocks) {
1488 return;
1489 }
1490
1491 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1492 DirtyMemoryBlocks *old_blocks;
1493 DirtyMemoryBlocks *new_blocks;
1494 int j;
1495
1496 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
1497 new_blocks = g_malloc(sizeof(*new_blocks) +
1498 sizeof(new_blocks->blocks[0]) * new_num_blocks);
1499
1500 if (old_num_blocks) {
1501 memcpy(new_blocks->blocks, old_blocks->blocks,
1502 old_num_blocks * sizeof(old_blocks->blocks[0]));
1503 }
1504
1505 for (j = old_num_blocks; j < new_num_blocks; j++) {
1506 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
1507 }
1508
1509 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
1510
1511 if (old_blocks) {
1512 g_free_rcu(old_blocks, rcu);
1513 }
1514 }
1515}
1516
Fam Zheng528f46a2016-03-01 14:18:18 +08001517static void ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001518{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001519 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001520 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001521 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001522 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001523
1524 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001525
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001526 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001527 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001528
1529 if (!new_block->host) {
1530 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001531 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001532 new_block->mr, &err);
1533 if (err) {
1534 error_propagate(errp, err);
1535 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01001536 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001537 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001538 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001539 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001540 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001541 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001542 error_setg_errno(errp, errno,
1543 "cannot set up guest memory '%s'",
1544 memory_region_name(new_block->mr));
1545 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01001546 return;
Markus Armbruster39228252013-07-31 15:11:11 +02001547 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001548 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001549 }
1550 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001551
Li Zhijiandd631692015-07-02 20:18:06 +08001552 new_ram_size = MAX(old_ram_size,
1553 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
1554 if (new_ram_size > old_ram_size) {
1555 migration_bitmap_extend(old_ram_size, new_ram_size);
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001556 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08001557 }
Mike Day0d53d9f2015-01-21 13:45:24 +01001558 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1559 * QLIST (which has an RCU-friendly variant) does not have insertion at
1560 * tail, so save the last element in last_block.
1561 */
Mike Day0dc3f442013-09-05 14:41:35 -04001562 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001563 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001564 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001565 break;
1566 }
1567 }
1568 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001569 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001570 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001571 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001572 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001573 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001574 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001575 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001576
Mike Day0dc3f442013-09-05 14:41:35 -04001577 /* Write list before version */
1578 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001579 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001580 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001581
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001582 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001583 new_block->used_length,
1584 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001585
Paolo Bonzinia904c912015-01-21 16:18:35 +01001586 if (new_block->host) {
1587 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1588 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08001589 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01001590 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001591 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001592}
1593
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001594#ifdef __linux__
Fam Zheng528f46a2016-03-01 14:18:18 +08001595RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
1596 bool share, const char *mem_path,
1597 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001598{
1599 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001600 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001601
1602 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001603 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08001604 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001605 }
1606
1607 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1608 /*
1609 * file_ram_alloc() needs to allocate just like
1610 * phys_mem_alloc, but we haven't bothered to provide
1611 * a hook there.
1612 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001613 error_setg(errp,
1614 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08001615 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001616 }
1617
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001618 size = HOST_PAGE_ALIGN(size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001619 new_block = g_malloc0(sizeof(*new_block));
1620 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001621 new_block->used_length = size;
1622 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001623 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001624 new_block->host = file_ram_alloc(new_block, size,
1625 mem_path, errp);
1626 if (!new_block->host) {
1627 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08001628 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001629 }
1630
Fam Zheng528f46a2016-03-01 14:18:18 +08001631 ram_block_add(new_block, &local_err);
Hu Taoef701d72014-09-09 13:27:54 +08001632 if (local_err) {
1633 g_free(new_block);
1634 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08001635 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08001636 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001637 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001638}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001639#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001640
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001641static
Fam Zheng528f46a2016-03-01 14:18:18 +08001642RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1643 void (*resized)(const char*,
1644 uint64_t length,
1645 void *host),
1646 void *host, bool resizeable,
1647 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001648{
1649 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001650 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001651
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001652 size = HOST_PAGE_ALIGN(size);
1653 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001654 new_block = g_malloc0(sizeof(*new_block));
1655 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001656 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001657 new_block->used_length = size;
1658 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001659 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001660 new_block->fd = -1;
1661 new_block->host = host;
1662 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001663 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001664 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001665 if (resizeable) {
1666 new_block->flags |= RAM_RESIZEABLE;
1667 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001668 ram_block_add(new_block, &local_err);
Hu Taoef701d72014-09-09 13:27:54 +08001669 if (local_err) {
1670 g_free(new_block);
1671 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08001672 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08001673 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001674 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001675}
1676
Fam Zheng528f46a2016-03-01 14:18:18 +08001677RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001678 MemoryRegion *mr, Error **errp)
1679{
1680 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1681}
1682
Fam Zheng528f46a2016-03-01 14:18:18 +08001683RAMBlock *qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001684{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001685 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1686}
1687
Fam Zheng528f46a2016-03-01 14:18:18 +08001688RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001689 void (*resized)(const char*,
1690 uint64_t length,
1691 void *host),
1692 MemoryRegion *mr, Error **errp)
1693{
1694 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001695}
bellarde9a1ab12007-02-08 23:08:38 +00001696
Paolo Bonzini43771532013-09-09 17:58:40 +02001697static void reclaim_ramblock(RAMBlock *block)
1698{
1699 if (block->flags & RAM_PREALLOC) {
1700 ;
1701 } else if (xen_enabled()) {
1702 xen_invalidate_map_cache_entry(block->host);
1703#ifndef _WIN32
1704 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02001705 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02001706 close(block->fd);
1707#endif
1708 } else {
1709 qemu_anon_ram_free(block->host, block->max_length);
1710 }
1711 g_free(block);
1712}
1713
Fam Zhengf1060c52016-03-01 14:18:22 +08001714void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00001715{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02001716 if (!block) {
1717 return;
1718 }
1719
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001720 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08001721 QLIST_REMOVE_RCU(block, next);
1722 ram_list.mru_block = NULL;
1723 /* Write list before version */
1724 smp_wmb();
1725 ram_list.version++;
1726 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001727 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001728}
1729
Huang Yingcd19cfa2011-03-02 08:56:19 +01001730#ifndef _WIN32
1731void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1732{
1733 RAMBlock *block;
1734 ram_addr_t offset;
1735 int flags;
1736 void *area, *vaddr;
1737
Mike Day0dc3f442013-09-05 14:41:35 -04001738 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001739 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001740 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001741 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001742 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001743 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001744 } else if (xen_enabled()) {
1745 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001746 } else {
1747 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001748 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001749 flags |= (block->flags & RAM_SHARED ?
1750 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001751 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1752 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001753 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001754 /*
1755 * Remap needs to match alloc. Accelerators that
1756 * set phys_mem_alloc never remap. If they did,
1757 * we'd need a remap hook here.
1758 */
1759 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1760
Huang Yingcd19cfa2011-03-02 08:56:19 +01001761 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1762 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1763 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001764 }
1765 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001766 fprintf(stderr, "Could not remap addr: "
1767 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001768 length, addr);
1769 exit(1);
1770 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001771 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001772 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001773 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001774 }
1775 }
1776}
1777#endif /* !_WIN32 */
1778
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001779/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001780 * This should not be used for general purpose DMA. Use address_space_map
1781 * or address_space_rw instead. For local memory (e.g. video ram) that the
1782 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001783 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001784 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001785 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001786void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001787{
Gonglei3655cb92016-02-20 10:35:20 +08001788 RAMBlock *block = ram_block;
1789
1790 if (block == NULL) {
1791 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001792 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08001793 }
Mike Dayae3a7042013-09-05 14:41:35 -04001794
1795 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001796 /* We need to check if the requested address is in the RAM
1797 * because we don't want to map the entire memory in QEMU.
1798 * In that case just map until the end of the page.
1799 */
1800 if (block->offset == 0) {
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001801 return xen_map_cache(addr, 0, 0);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001802 }
Mike Dayae3a7042013-09-05 14:41:35 -04001803
1804 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001805 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001806 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00001807}
1808
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001809/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001810 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001811 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001812 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04001813 */
Gonglei3655cb92016-02-20 10:35:20 +08001814static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
1815 hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001816{
Gonglei3655cb92016-02-20 10:35:20 +08001817 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001818 if (*size == 0) {
1819 return NULL;
1820 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001821
Gonglei3655cb92016-02-20 10:35:20 +08001822 if (block == NULL) {
1823 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001824 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08001825 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001826 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001827
1828 if (xen_enabled() && block->host == NULL) {
1829 /* We need to check if the requested address is in the RAM
1830 * because we don't want to map the entire memory in QEMU.
1831 * In that case just map the requested area.
1832 */
1833 if (block->offset == 0) {
1834 return xen_map_cache(addr, *size, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001835 }
1836
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001837 block->host = xen_map_cache(block->offset, block->max_length, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001838 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001839
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001840 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001841}
1842
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001843/*
1844 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
1845 * in that RAMBlock.
1846 *
1847 * ptr: Host pointer to look up
1848 * round_offset: If true round the result offset down to a page boundary
1849 * *ram_addr: set to result ram_addr
1850 * *offset: set to result offset within the RAMBlock
1851 *
1852 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04001853 *
1854 * By the time this function returns, the returned pointer is not protected
1855 * by RCU anymore. If the caller is not within an RCU critical section and
1856 * does not hold the iothread lock, it must have other means of protecting the
1857 * pointer, such as a reference to the region that includes the incoming
1858 * ram_addr_t.
1859 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001860RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001861 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00001862{
pbrook94a6b542009-04-11 17:15:54 +00001863 RAMBlock *block;
1864 uint8_t *host = ptr;
1865
Jan Kiszka868bb332011-06-21 22:59:09 +02001866 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02001867 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04001868 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02001869 ram_addr = xen_ram_addr_from_mapcache(ptr);
1870 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001871 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01001872 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001873 }
Mike Day0dc3f442013-09-05 14:41:35 -04001874 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001875 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001876 }
1877
Mike Day0dc3f442013-09-05 14:41:35 -04001878 rcu_read_lock();
1879 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001880 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001881 goto found;
1882 }
1883
Mike Day0dc3f442013-09-05 14:41:35 -04001884 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001885 /* This case append when the block is not mapped. */
1886 if (block->host == NULL) {
1887 continue;
1888 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001889 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001890 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001891 }
pbrook94a6b542009-04-11 17:15:54 +00001892 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001893
Mike Day0dc3f442013-09-05 14:41:35 -04001894 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001895 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001896
1897found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001898 *offset = (host - block->host);
1899 if (round_offset) {
1900 *offset &= TARGET_PAGE_MASK;
1901 }
Mike Day0dc3f442013-09-05 14:41:35 -04001902 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001903 return block;
1904}
1905
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00001906/*
1907 * Finds the named RAMBlock
1908 *
1909 * name: The name of RAMBlock to find
1910 *
1911 * Returns: RAMBlock (or NULL if not found)
1912 */
1913RAMBlock *qemu_ram_block_by_name(const char *name)
1914{
1915 RAMBlock *block;
1916
1917 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
1918 if (!strcmp(name, block->idstr)) {
1919 return block;
1920 }
1921 }
1922
1923 return NULL;
1924}
1925
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001926/* Some of the softmmu routines need to translate from a host pointer
1927 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01001928ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001929{
1930 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02001931 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001932
Paolo Bonzinif615f392016-05-26 10:07:50 +02001933 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001934 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01001935 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001936 }
1937
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01001938 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001939}
Alex Williamsonf471a172010-06-11 11:11:42 -06001940
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001941/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001942static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001943 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001944{
Juan Quintela52159192013-10-08 12:44:04 +02001945 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001946 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001947 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001948 switch (size) {
1949 case 1:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001950 stb_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001951 break;
1952 case 2:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001953 stw_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001954 break;
1955 case 4:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001956 stl_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001957 break;
1958 default:
1959 abort();
1960 }
Paolo Bonzini58d27072015-03-23 11:56:01 +01001961 /* Set both VGA and migration bits for simplicity and to remove
1962 * the notdirty callback faster.
1963 */
1964 cpu_physical_memory_set_dirty_range(ram_addr, size,
1965 DIRTY_CLIENTS_NOCODE);
bellardf23db162005-08-21 19:12:28 +00001966 /* we remove the notdirty callback only if the code has been
1967 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001968 if (!cpu_physical_memory_is_clean(ram_addr)) {
Peter Crosthwaitebcae01e2015-09-10 22:39:42 -07001969 tlb_set_dirty(current_cpu, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001970 }
bellard1ccde1c2004-02-06 19:46:14 +00001971}
1972
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001973static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1974 unsigned size, bool is_write)
1975{
1976 return is_write;
1977}
1978
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001979static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001980 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001981 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001982 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001983};
1984
pbrook0f459d12008-06-09 00:20:13 +00001985/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01001986static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001987{
Andreas Färber93afead2013-08-26 03:41:01 +02001988 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00001989 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber93afead2013-08-26 03:41:01 +02001990 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001991 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001992 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001993 CPUWatchpoint *wp;
Emilio G. Cota89fee742016-04-07 13:19:22 -04001994 uint32_t cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001995
Andreas Färberff4700b2013-08-26 18:23:18 +02001996 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001997 /* We re-entered the check after replacing the TB. Now raise
1998 * the debug interrupt so that is will trigger after the
1999 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002000 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002001 return;
2002 }
Andreas Färber93afead2013-08-26 03:41:01 +02002003 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02002004 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002005 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2006 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002007 if (flags == BP_MEM_READ) {
2008 wp->flags |= BP_WATCHPOINT_HIT_READ;
2009 } else {
2010 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2011 }
2012 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002013 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002014 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002015 if (wp->flags & BP_CPU &&
2016 !cc->debug_check_watchpoint(cpu, wp)) {
2017 wp->flags &= ~BP_WATCHPOINT_HIT;
2018 continue;
2019 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002020 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02002021 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002022 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002023 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002024 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002025 } else {
2026 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02002027 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Peter Maydell6886b982016-05-17 15:18:04 +01002028 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002029 }
aliguori06d55cc2008-11-18 20:24:06 +00002030 }
aliguori6e140f22008-11-18 20:37:55 +00002031 } else {
2032 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002033 }
2034 }
2035}
2036
pbrook6658ffb2007-03-16 23:58:11 +00002037/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2038 so these check for a hit then pass through to the normal out-of-line
2039 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002040static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2041 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002042{
Peter Maydell66b9b432015-04-26 16:49:24 +01002043 MemTxResult res;
2044 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002045 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2046 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002047
Peter Maydell66b9b432015-04-26 16:49:24 +01002048 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002049 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002050 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002051 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002052 break;
2053 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002054 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002055 break;
2056 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002057 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002058 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002059 default: abort();
2060 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002061 *pdata = data;
2062 return res;
2063}
2064
2065static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2066 uint64_t val, unsigned size,
2067 MemTxAttrs attrs)
2068{
2069 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002070 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2071 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002072
2073 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2074 switch (size) {
2075 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002076 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002077 break;
2078 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002079 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002080 break;
2081 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002082 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002083 break;
2084 default: abort();
2085 }
2086 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002087}
2088
Avi Kivity1ec9b902012-01-02 12:47:48 +02002089static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002090 .read_with_attrs = watch_mem_read,
2091 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002092 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00002093};
pbrook6658ffb2007-03-16 23:58:11 +00002094
Peter Maydellf25a49e2015-04-26 16:49:24 +01002095static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2096 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002097{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002098 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002099 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002100 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002101
blueswir1db7b5422007-05-26 17:36:03 +00002102#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002103 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002104 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002105#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01002106 res = address_space_read(subpage->as, addr + subpage->base,
2107 attrs, buf, len);
2108 if (res) {
2109 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002110 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002111 switch (len) {
2112 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002113 *data = ldub_p(buf);
2114 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002115 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002116 *data = lduw_p(buf);
2117 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002118 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002119 *data = ldl_p(buf);
2120 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002121 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002122 *data = ldq_p(buf);
2123 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002124 default:
2125 abort();
2126 }
blueswir1db7b5422007-05-26 17:36:03 +00002127}
2128
Peter Maydellf25a49e2015-04-26 16:49:24 +01002129static MemTxResult subpage_write(void *opaque, hwaddr addr,
2130 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002131{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002132 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002133 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002134
blueswir1db7b5422007-05-26 17:36:03 +00002135#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002136 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002137 " value %"PRIx64"\n",
2138 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002139#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002140 switch (len) {
2141 case 1:
2142 stb_p(buf, value);
2143 break;
2144 case 2:
2145 stw_p(buf, value);
2146 break;
2147 case 4:
2148 stl_p(buf, value);
2149 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002150 case 8:
2151 stq_p(buf, value);
2152 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002153 default:
2154 abort();
2155 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002156 return address_space_write(subpage->as, addr + subpage->base,
2157 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002158}
2159
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002160static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002161 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002162{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002163 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002164#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002165 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002166 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002167#endif
2168
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002169 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002170 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002171}
2172
Avi Kivity70c68e42012-01-02 12:32:48 +02002173static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002174 .read_with_attrs = subpage_read,
2175 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002176 .impl.min_access_size = 1,
2177 .impl.max_access_size = 8,
2178 .valid.min_access_size = 1,
2179 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002180 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002181 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002182};
2183
Anthony Liguoric227f092009-10-01 16:12:16 -05002184static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002185 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002186{
2187 int idx, eidx;
2188
2189 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2190 return -1;
2191 idx = SUBPAGE_IDX(start);
2192 eidx = SUBPAGE_IDX(end);
2193#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002194 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2195 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002196#endif
blueswir1db7b5422007-05-26 17:36:03 +00002197 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002198 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002199 }
2200
2201 return 0;
2202}
2203
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002204static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002205{
Anthony Liguoric227f092009-10-01 16:12:16 -05002206 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002207
Anthony Liguori7267c092011-08-20 22:09:37 -05002208 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002209
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002210 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002211 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002212 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002213 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002214 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002215#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002216 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2217 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002218#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002219 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002220
2221 return mmio;
2222}
2223
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002224static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2225 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002226{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002227 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002228 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002229 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002230 .mr = mr,
2231 .offset_within_address_space = 0,
2232 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002233 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002234 };
2235
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002236 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002237}
2238
Peter Maydella54c87b2016-01-21 14:15:05 +00002239MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002240{
Peter Maydella54c87b2016-01-21 14:15:05 +00002241 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2242 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002243 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002244 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002245
2246 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002247}
2248
Avi Kivitye9179ce2009-06-14 11:38:52 +03002249static void io_mem_init(void)
2250{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002251 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002252 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002253 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002254 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002255 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002256 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002257 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002258}
2259
Avi Kivityac1970f2012-10-03 16:22:53 +02002260static void mem_begin(MemoryListener *listener)
2261{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002262 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002263 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2264 uint16_t n;
2265
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002266 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002267 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002268 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002269 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002270 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002271 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002272 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002273 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002274
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002275 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002276 d->as = as;
2277 as->next_dispatch = d;
2278}
2279
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002280static void address_space_dispatch_free(AddressSpaceDispatch *d)
2281{
2282 phys_sections_free(&d->map);
2283 g_free(d);
2284}
2285
Paolo Bonzini00752702013-05-29 12:13:54 +02002286static void mem_commit(MemoryListener *listener)
2287{
2288 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002289 AddressSpaceDispatch *cur = as->dispatch;
2290 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002291
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002292 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002293
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002294 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002295 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002296 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002297 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002298}
2299
Avi Kivity1d711482012-10-02 18:54:45 +02002300static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002301{
Peter Maydell32857f42015-10-01 15:29:50 +01002302 CPUAddressSpace *cpuas;
2303 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002304
2305 /* since each CPU stores ram addresses in its TLB cache, we must
2306 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002307 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2308 cpu_reloading_memory_map();
2309 /* The CPU and TLB are protected by the iothread lock.
2310 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2311 * may have split the RCU critical section.
2312 */
2313 d = atomic_rcu_read(&cpuas->as->dispatch);
2314 cpuas->memory_dispatch = d;
2315 tlb_flush(cpuas->cpu, 1);
Avi Kivity50c1e142012-02-08 21:36:02 +02002316}
2317
Avi Kivityac1970f2012-10-03 16:22:53 +02002318void address_space_init_dispatch(AddressSpace *as)
2319{
Paolo Bonzini00752702013-05-29 12:13:54 +02002320 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002321 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002322 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002323 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002324 .region_add = mem_add,
2325 .region_nop = mem_add,
2326 .priority = 0,
2327 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002328 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002329}
2330
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002331void address_space_unregister(AddressSpace *as)
2332{
2333 memory_listener_unregister(&as->dispatch_listener);
2334}
2335
Avi Kivity83f3c252012-10-07 12:59:55 +02002336void address_space_destroy_dispatch(AddressSpace *as)
2337{
2338 AddressSpaceDispatch *d = as->dispatch;
2339
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002340 atomic_rcu_set(&as->dispatch, NULL);
2341 if (d) {
2342 call_rcu(d, address_space_dispatch_free, rcu);
2343 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002344}
2345
Avi Kivity62152b82011-07-26 14:26:14 +03002346static void memory_map_init(void)
2347{
Anthony Liguori7267c092011-08-20 22:09:37 -05002348 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002349
Paolo Bonzini57271d62013-11-07 17:14:37 +01002350 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002351 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002352
Anthony Liguori7267c092011-08-20 22:09:37 -05002353 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002354 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2355 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002356 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002357}
2358
2359MemoryRegion *get_system_memory(void)
2360{
2361 return system_memory;
2362}
2363
Avi Kivity309cb472011-08-08 16:09:03 +03002364MemoryRegion *get_system_io(void)
2365{
2366 return system_io;
2367}
2368
pbrooke2eef172008-06-08 01:09:01 +00002369#endif /* !defined(CONFIG_USER_ONLY) */
2370
bellard13eb76e2004-01-24 15:23:36 +00002371/* physical memory access (slow version, mainly for debug) */
2372#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002373int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002374 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002375{
2376 int l, flags;
2377 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002378 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002379
2380 while (len > 0) {
2381 page = addr & TARGET_PAGE_MASK;
2382 l = (page + TARGET_PAGE_SIZE) - addr;
2383 if (l > len)
2384 l = len;
2385 flags = page_get_flags(page);
2386 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002387 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002388 if (is_write) {
2389 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002390 return -1;
bellard579a97f2007-11-11 14:26:47 +00002391 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002392 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002393 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002394 memcpy(p, buf, l);
2395 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002396 } else {
2397 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002398 return -1;
bellard579a97f2007-11-11 14:26:47 +00002399 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002400 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002401 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002402 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002403 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002404 }
2405 len -= l;
2406 buf += l;
2407 addr += l;
2408 }
Paul Brooka68fe892010-03-01 00:08:59 +00002409 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002410}
bellard8df1cd02005-01-28 22:37:22 +00002411
bellard13eb76e2004-01-24 15:23:36 +00002412#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002413
Paolo Bonzini845b6212015-03-23 11:45:53 +01002414static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002415 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002416{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002417 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002418 addr += memory_region_get_ram_addr(mr);
2419
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002420 /* No early return if dirty_log_mask is or becomes 0, because
2421 * cpu_physical_memory_set_dirty_range will still call
2422 * xen_modified_memory.
2423 */
2424 if (dirty_log_mask) {
2425 dirty_log_mask =
2426 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002427 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002428 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
2429 tb_invalidate_phys_range(addr, addr + length);
2430 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2431 }
2432 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002433}
2434
Richard Henderson23326162013-07-08 14:55:59 -07002435static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002436{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002437 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002438
2439 /* Regions are assumed to support 1-4 byte accesses unless
2440 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002441 if (access_size_max == 0) {
2442 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002443 }
Richard Henderson23326162013-07-08 14:55:59 -07002444
2445 /* Bound the maximum access by the alignment of the address. */
2446 if (!mr->ops->impl.unaligned) {
2447 unsigned align_size_max = addr & -addr;
2448 if (align_size_max != 0 && align_size_max < access_size_max) {
2449 access_size_max = align_size_max;
2450 }
2451 }
2452
2453 /* Don't attempt accesses larger than the maximum. */
2454 if (l > access_size_max) {
2455 l = access_size_max;
2456 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01002457 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07002458
2459 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002460}
2461
Jan Kiszka4840f102015-06-18 18:47:22 +02002462static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02002463{
Jan Kiszka4840f102015-06-18 18:47:22 +02002464 bool unlocked = !qemu_mutex_iothread_locked();
2465 bool release_lock = false;
2466
2467 if (unlocked && mr->global_locking) {
2468 qemu_mutex_lock_iothread();
2469 unlocked = false;
2470 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002471 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002472 if (mr->flush_coalesced_mmio) {
2473 if (unlocked) {
2474 qemu_mutex_lock_iothread();
2475 }
2476 qemu_flush_coalesced_mmio_buffer();
2477 if (unlocked) {
2478 qemu_mutex_unlock_iothread();
2479 }
2480 }
2481
2482 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002483}
2484
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002485/* Called within RCU critical section. */
2486static MemTxResult address_space_write_continue(AddressSpace *as, hwaddr addr,
2487 MemTxAttrs attrs,
2488 const uint8_t *buf,
2489 int len, hwaddr addr1,
2490 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00002491{
bellard13eb76e2004-01-24 15:23:36 +00002492 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002493 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01002494 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02002495 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00002496
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002497 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002498 if (!memory_access_is_direct(mr, true)) {
2499 release_lock |= prepare_mmio_access(mr);
2500 l = memory_access_size(mr, l, addr1);
2501 /* XXX: could force current_cpu to NULL to avoid
2502 potential bugs */
2503 switch (l) {
2504 case 8:
2505 /* 64 bit write access */
2506 val = ldq_p(buf);
2507 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2508 attrs);
2509 break;
2510 case 4:
2511 /* 32 bit write access */
2512 val = ldl_p(buf);
2513 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2514 attrs);
2515 break;
2516 case 2:
2517 /* 16 bit write access */
2518 val = lduw_p(buf);
2519 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2520 attrs);
2521 break;
2522 case 1:
2523 /* 8 bit write access */
2524 val = ldub_p(buf);
2525 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2526 attrs);
2527 break;
2528 default:
2529 abort();
bellard13eb76e2004-01-24 15:23:36 +00002530 }
2531 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002532 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002533 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002534 memcpy(ptr, buf, l);
2535 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002536 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002537
2538 if (release_lock) {
2539 qemu_mutex_unlock_iothread();
2540 release_lock = false;
2541 }
2542
bellard13eb76e2004-01-24 15:23:36 +00002543 len -= l;
2544 buf += l;
2545 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002546
2547 if (!len) {
2548 break;
2549 }
2550
2551 l = len;
2552 mr = address_space_translate(as, addr, &addr1, &l, true);
bellard13eb76e2004-01-24 15:23:36 +00002553 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002554
Peter Maydell3b643492015-04-26 16:49:23 +01002555 return result;
bellard13eb76e2004-01-24 15:23:36 +00002556}
bellard8df1cd02005-01-28 22:37:22 +00002557
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002558MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2559 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002560{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002561 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002562 hwaddr addr1;
2563 MemoryRegion *mr;
2564 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002565
2566 if (len > 0) {
2567 rcu_read_lock();
2568 l = len;
2569 mr = address_space_translate(as, addr, &addr1, &l, true);
2570 result = address_space_write_continue(as, addr, attrs, buf, len,
2571 addr1, l, mr);
2572 rcu_read_unlock();
2573 }
2574
2575 return result;
2576}
2577
2578/* Called within RCU critical section. */
2579MemTxResult address_space_read_continue(AddressSpace *as, hwaddr addr,
2580 MemTxAttrs attrs, uint8_t *buf,
2581 int len, hwaddr addr1, hwaddr l,
2582 MemoryRegion *mr)
2583{
2584 uint8_t *ptr;
2585 uint64_t val;
2586 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002587 bool release_lock = false;
2588
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002589 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002590 if (!memory_access_is_direct(mr, false)) {
2591 /* I/O case */
2592 release_lock |= prepare_mmio_access(mr);
2593 l = memory_access_size(mr, l, addr1);
2594 switch (l) {
2595 case 8:
2596 /* 64 bit read access */
2597 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2598 attrs);
2599 stq_p(buf, val);
2600 break;
2601 case 4:
2602 /* 32 bit read access */
2603 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2604 attrs);
2605 stl_p(buf, val);
2606 break;
2607 case 2:
2608 /* 16 bit read access */
2609 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2610 attrs);
2611 stw_p(buf, val);
2612 break;
2613 case 1:
2614 /* 8 bit read access */
2615 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2616 attrs);
2617 stb_p(buf, val);
2618 break;
2619 default:
2620 abort();
2621 }
2622 } else {
2623 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002624 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002625 memcpy(buf, ptr, l);
2626 }
2627
2628 if (release_lock) {
2629 qemu_mutex_unlock_iothread();
2630 release_lock = false;
2631 }
2632
2633 len -= l;
2634 buf += l;
2635 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002636
2637 if (!len) {
2638 break;
2639 }
2640
2641 l = len;
2642 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002643 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002644
2645 return result;
2646}
2647
Paolo Bonzini3cc8f882015-12-09 10:34:13 +01002648MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
2649 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002650{
2651 hwaddr l;
2652 hwaddr addr1;
2653 MemoryRegion *mr;
2654 MemTxResult result = MEMTX_OK;
2655
2656 if (len > 0) {
2657 rcu_read_lock();
2658 l = len;
2659 mr = address_space_translate(as, addr, &addr1, &l, false);
2660 result = address_space_read_continue(as, addr, attrs, buf, len,
2661 addr1, l, mr);
2662 rcu_read_unlock();
2663 }
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002664
2665 return result;
Avi Kivityac1970f2012-10-03 16:22:53 +02002666}
2667
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002668MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2669 uint8_t *buf, int len, bool is_write)
2670{
2671 if (is_write) {
2672 return address_space_write(as, addr, attrs, (uint8_t *)buf, len);
2673 } else {
2674 return address_space_read(as, addr, attrs, (uint8_t *)buf, len);
2675 }
2676}
Avi Kivityac1970f2012-10-03 16:22:53 +02002677
Avi Kivitya8170e52012-10-23 12:30:10 +02002678void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002679 int len, int is_write)
2680{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002681 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2682 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002683}
2684
Alexander Graf582b55a2013-12-11 14:17:44 +01002685enum write_rom_type {
2686 WRITE_DATA,
2687 FLUSH_CACHE,
2688};
2689
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002690static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002691 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002692{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002693 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002694 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002695 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002696 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002697
Paolo Bonzini41063e12015-03-18 14:21:43 +01002698 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002699 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002700 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002701 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002702
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002703 if (!(memory_region_is_ram(mr) ||
2704 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02002705 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002706 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00002707 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002708 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002709 switch (type) {
2710 case WRITE_DATA:
2711 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002712 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002713 break;
2714 case FLUSH_CACHE:
2715 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2716 break;
2717 }
bellardd0ecd2a2006-04-23 17:14:48 +00002718 }
2719 len -= l;
2720 buf += l;
2721 addr += l;
2722 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002723 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002724}
2725
Alexander Graf582b55a2013-12-11 14:17:44 +01002726/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002727void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002728 const uint8_t *buf, int len)
2729{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002730 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002731}
2732
2733void cpu_flush_icache_range(hwaddr start, int len)
2734{
2735 /*
2736 * This function should do the same thing as an icache flush that was
2737 * triggered from within the guest. For TCG we are always cache coherent,
2738 * so there is no need to flush anything. For KVM / Xen we need to flush
2739 * the host's instruction cache at least.
2740 */
2741 if (tcg_enabled()) {
2742 return;
2743 }
2744
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002745 cpu_physical_memory_write_rom_internal(&address_space_memory,
2746 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002747}
2748
aliguori6d16c2f2009-01-22 16:59:11 +00002749typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002750 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002751 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002752 hwaddr addr;
2753 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002754 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002755} BounceBuffer;
2756
2757static BounceBuffer bounce;
2758
aliguoriba223c22009-01-22 16:59:16 +00002759typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002760 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002761 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002762} MapClient;
2763
Fam Zheng38e047b2015-03-16 17:03:35 +08002764QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002765static QLIST_HEAD(map_client_list, MapClient) map_client_list
2766 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002767
Fam Zhenge95205e2015-03-16 17:03:37 +08002768static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002769{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002770 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002771 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002772}
2773
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002774static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002775{
2776 MapClient *client;
2777
Blue Swirl72cf2d42009-09-12 07:36:22 +00002778 while (!QLIST_EMPTY(&map_client_list)) {
2779 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002780 qemu_bh_schedule(client->bh);
2781 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002782 }
2783}
2784
Fam Zhenge95205e2015-03-16 17:03:37 +08002785void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002786{
2787 MapClient *client = g_malloc(sizeof(*client));
2788
Fam Zheng38e047b2015-03-16 17:03:35 +08002789 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002790 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002791 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002792 if (!atomic_read(&bounce.in_use)) {
2793 cpu_notify_map_clients_locked();
2794 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002795 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002796}
2797
Fam Zheng38e047b2015-03-16 17:03:35 +08002798void cpu_exec_init_all(void)
2799{
2800 qemu_mutex_init(&ram_list.mutex);
Fam Zheng38e047b2015-03-16 17:03:35 +08002801 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01002802 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08002803 qemu_mutex_init(&map_client_list_lock);
2804}
2805
Fam Zhenge95205e2015-03-16 17:03:37 +08002806void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002807{
Fam Zhenge95205e2015-03-16 17:03:37 +08002808 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002809
Fam Zhenge95205e2015-03-16 17:03:37 +08002810 qemu_mutex_lock(&map_client_list_lock);
2811 QLIST_FOREACH(client, &map_client_list, link) {
2812 if (client->bh == bh) {
2813 cpu_unregister_map_client_do(client);
2814 break;
2815 }
2816 }
2817 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002818}
2819
2820static void cpu_notify_map_clients(void)
2821{
Fam Zheng38e047b2015-03-16 17:03:35 +08002822 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002823 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002824 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002825}
2826
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002827bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2828{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002829 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002830 hwaddr l, xlat;
2831
Paolo Bonzini41063e12015-03-18 14:21:43 +01002832 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002833 while (len > 0) {
2834 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002835 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2836 if (!memory_access_is_direct(mr, is_write)) {
2837 l = memory_access_size(mr, l, addr);
2838 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002839 return false;
2840 }
2841 }
2842
2843 len -= l;
2844 addr += l;
2845 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002846 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002847 return true;
2848}
2849
aliguori6d16c2f2009-01-22 16:59:11 +00002850/* Map a physical memory region into a host virtual address.
2851 * May map a subset of the requested range, given by and returned in *plen.
2852 * May return NULL if resources needed to perform the mapping are exhausted.
2853 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002854 * Use cpu_register_map_client() to know when retrying the map operation is
2855 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002856 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002857void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002858 hwaddr addr,
2859 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002860 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002861{
Avi Kivitya8170e52012-10-23 12:30:10 +02002862 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002863 hwaddr done = 0;
2864 hwaddr l, xlat, base;
2865 MemoryRegion *mr, *this_mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002866 void *ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002867
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002868 if (len == 0) {
2869 return NULL;
2870 }
aliguori6d16c2f2009-01-22 16:59:11 +00002871
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002872 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002873 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002874 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002875
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002876 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002877 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002878 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002879 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002880 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002881 /* Avoid unbounded allocations */
2882 l = MIN(l, TARGET_PAGE_SIZE);
2883 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002884 bounce.addr = addr;
2885 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002886
2887 memory_region_ref(mr);
2888 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002889 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002890 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2891 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002892 }
aliguori6d16c2f2009-01-22 16:59:11 +00002893
Paolo Bonzini41063e12015-03-18 14:21:43 +01002894 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002895 *plen = l;
2896 return bounce.buffer;
2897 }
2898
2899 base = xlat;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002900
2901 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002902 len -= l;
2903 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002904 done += l;
2905 if (len == 0) {
2906 break;
2907 }
2908
2909 l = len;
2910 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2911 if (this_mr != mr || xlat != base + done) {
2912 break;
2913 }
aliguori6d16c2f2009-01-22 16:59:11 +00002914 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002915
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002916 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002917 *plen = done;
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002918 ptr = qemu_ram_ptr_length(mr->ram_block, base, plen);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002919 rcu_read_unlock();
2920
2921 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002922}
2923
Avi Kivityac1970f2012-10-03 16:22:53 +02002924/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002925 * Will also mark the memory as dirty if is_write == 1. access_len gives
2926 * the amount of memory that was actually read or written by the caller.
2927 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002928void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2929 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002930{
2931 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002932 MemoryRegion *mr;
2933 ram_addr_t addr1;
2934
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002935 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002936 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002937 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01002938 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002939 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002940 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002941 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002942 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002943 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002944 return;
2945 }
2946 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002947 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
2948 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002949 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002950 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002951 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002952 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002953 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00002954 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002955}
bellardd0ecd2a2006-04-23 17:14:48 +00002956
Avi Kivitya8170e52012-10-23 12:30:10 +02002957void *cpu_physical_memory_map(hwaddr addr,
2958 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002959 int is_write)
2960{
2961 return address_space_map(&address_space_memory, addr, plen, is_write);
2962}
2963
Avi Kivitya8170e52012-10-23 12:30:10 +02002964void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2965 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002966{
2967 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2968}
2969
bellard8df1cd02005-01-28 22:37:22 +00002970/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002971static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
2972 MemTxAttrs attrs,
2973 MemTxResult *result,
2974 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002975{
bellard8df1cd02005-01-28 22:37:22 +00002976 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002977 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002978 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002979 hwaddr l = 4;
2980 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002981 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02002982 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00002983
Paolo Bonzini41063e12015-03-18 14:21:43 +01002984 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002985 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002986 if (l < 4 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02002987 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02002988
bellard8df1cd02005-01-28 22:37:22 +00002989 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01002990 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002991#if defined(TARGET_WORDS_BIGENDIAN)
2992 if (endian == DEVICE_LITTLE_ENDIAN) {
2993 val = bswap32(val);
2994 }
2995#else
2996 if (endian == DEVICE_BIG_ENDIAN) {
2997 val = bswap32(val);
2998 }
2999#endif
bellard8df1cd02005-01-28 22:37:22 +00003000 } else {
3001 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003002 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003003 switch (endian) {
3004 case DEVICE_LITTLE_ENDIAN:
3005 val = ldl_le_p(ptr);
3006 break;
3007 case DEVICE_BIG_ENDIAN:
3008 val = ldl_be_p(ptr);
3009 break;
3010 default:
3011 val = ldl_p(ptr);
3012 break;
3013 }
Peter Maydell50013112015-04-26 16:49:24 +01003014 r = MEMTX_OK;
3015 }
3016 if (result) {
3017 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003018 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003019 if (release_lock) {
3020 qemu_mutex_unlock_iothread();
3021 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003022 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003023 return val;
3024}
3025
Peter Maydell50013112015-04-26 16:49:24 +01003026uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
3027 MemTxAttrs attrs, MemTxResult *result)
3028{
3029 return address_space_ldl_internal(as, addr, attrs, result,
3030 DEVICE_NATIVE_ENDIAN);
3031}
3032
3033uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
3034 MemTxAttrs attrs, MemTxResult *result)
3035{
3036 return address_space_ldl_internal(as, addr, attrs, result,
3037 DEVICE_LITTLE_ENDIAN);
3038}
3039
3040uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
3041 MemTxAttrs attrs, MemTxResult *result)
3042{
3043 return address_space_ldl_internal(as, addr, attrs, result,
3044 DEVICE_BIG_ENDIAN);
3045}
3046
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003047uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003048{
Peter Maydell50013112015-04-26 16:49:24 +01003049 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003050}
3051
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003052uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003053{
Peter Maydell50013112015-04-26 16:49:24 +01003054 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003055}
3056
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003057uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003058{
Peter Maydell50013112015-04-26 16:49:24 +01003059 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003060}
3061
bellard84b7b8e2005-11-28 21:19:04 +00003062/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003063static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
3064 MemTxAttrs attrs,
3065 MemTxResult *result,
3066 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003067{
bellard84b7b8e2005-11-28 21:19:04 +00003068 uint8_t *ptr;
3069 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003070 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003071 hwaddr l = 8;
3072 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003073 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003074 bool release_lock = false;
bellard84b7b8e2005-11-28 21:19:04 +00003075
Paolo Bonzini41063e12015-03-18 14:21:43 +01003076 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003077 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003078 false);
3079 if (l < 8 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003080 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003081
bellard84b7b8e2005-11-28 21:19:04 +00003082 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003083 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02003084#if defined(TARGET_WORDS_BIGENDIAN)
3085 if (endian == DEVICE_LITTLE_ENDIAN) {
3086 val = bswap64(val);
3087 }
3088#else
3089 if (endian == DEVICE_BIG_ENDIAN) {
3090 val = bswap64(val);
3091 }
3092#endif
bellard84b7b8e2005-11-28 21:19:04 +00003093 } else {
3094 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003095 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003096 switch (endian) {
3097 case DEVICE_LITTLE_ENDIAN:
3098 val = ldq_le_p(ptr);
3099 break;
3100 case DEVICE_BIG_ENDIAN:
3101 val = ldq_be_p(ptr);
3102 break;
3103 default:
3104 val = ldq_p(ptr);
3105 break;
3106 }
Peter Maydell50013112015-04-26 16:49:24 +01003107 r = MEMTX_OK;
3108 }
3109 if (result) {
3110 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00003111 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003112 if (release_lock) {
3113 qemu_mutex_unlock_iothread();
3114 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003115 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00003116 return val;
3117}
3118
Peter Maydell50013112015-04-26 16:49:24 +01003119uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
3120 MemTxAttrs attrs, MemTxResult *result)
3121{
3122 return address_space_ldq_internal(as, addr, attrs, result,
3123 DEVICE_NATIVE_ENDIAN);
3124}
3125
3126uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
3127 MemTxAttrs attrs, MemTxResult *result)
3128{
3129 return address_space_ldq_internal(as, addr, attrs, result,
3130 DEVICE_LITTLE_ENDIAN);
3131}
3132
3133uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
3134 MemTxAttrs attrs, MemTxResult *result)
3135{
3136 return address_space_ldq_internal(as, addr, attrs, result,
3137 DEVICE_BIG_ENDIAN);
3138}
3139
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003140uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003141{
Peter Maydell50013112015-04-26 16:49:24 +01003142 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003143}
3144
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003145uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003146{
Peter Maydell50013112015-04-26 16:49:24 +01003147 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003148}
3149
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003150uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003151{
Peter Maydell50013112015-04-26 16:49:24 +01003152 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003153}
3154
bellardaab33092005-10-30 20:48:42 +00003155/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003156uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
3157 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003158{
3159 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01003160 MemTxResult r;
3161
3162 r = address_space_rw(as, addr, attrs, &val, 1, 0);
3163 if (result) {
3164 *result = r;
3165 }
bellardaab33092005-10-30 20:48:42 +00003166 return val;
3167}
3168
Peter Maydell50013112015-04-26 16:49:24 +01003169uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
3170{
3171 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
3172}
3173
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003174/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003175static inline uint32_t address_space_lduw_internal(AddressSpace *as,
3176 hwaddr addr,
3177 MemTxAttrs attrs,
3178 MemTxResult *result,
3179 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003180{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003181 uint8_t *ptr;
3182 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003183 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003184 hwaddr l = 2;
3185 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003186 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003187 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003188
Paolo Bonzini41063e12015-03-18 14:21:43 +01003189 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003190 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003191 false);
3192 if (l < 2 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003193 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003194
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003195 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003196 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003197#if defined(TARGET_WORDS_BIGENDIAN)
3198 if (endian == DEVICE_LITTLE_ENDIAN) {
3199 val = bswap16(val);
3200 }
3201#else
3202 if (endian == DEVICE_BIG_ENDIAN) {
3203 val = bswap16(val);
3204 }
3205#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003206 } else {
3207 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003208 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003209 switch (endian) {
3210 case DEVICE_LITTLE_ENDIAN:
3211 val = lduw_le_p(ptr);
3212 break;
3213 case DEVICE_BIG_ENDIAN:
3214 val = lduw_be_p(ptr);
3215 break;
3216 default:
3217 val = lduw_p(ptr);
3218 break;
3219 }
Peter Maydell50013112015-04-26 16:49:24 +01003220 r = MEMTX_OK;
3221 }
3222 if (result) {
3223 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003224 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003225 if (release_lock) {
3226 qemu_mutex_unlock_iothread();
3227 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003228 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003229 return val;
bellardaab33092005-10-30 20:48:42 +00003230}
3231
Peter Maydell50013112015-04-26 16:49:24 +01003232uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
3233 MemTxAttrs attrs, MemTxResult *result)
3234{
3235 return address_space_lduw_internal(as, addr, attrs, result,
3236 DEVICE_NATIVE_ENDIAN);
3237}
3238
3239uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
3240 MemTxAttrs attrs, MemTxResult *result)
3241{
3242 return address_space_lduw_internal(as, addr, attrs, result,
3243 DEVICE_LITTLE_ENDIAN);
3244}
3245
3246uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
3247 MemTxAttrs attrs, MemTxResult *result)
3248{
3249 return address_space_lduw_internal(as, addr, attrs, result,
3250 DEVICE_BIG_ENDIAN);
3251}
3252
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003253uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003254{
Peter Maydell50013112015-04-26 16:49:24 +01003255 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003256}
3257
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003258uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003259{
Peter Maydell50013112015-04-26 16:49:24 +01003260 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003261}
3262
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003263uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003264{
Peter Maydell50013112015-04-26 16:49:24 +01003265 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003266}
3267
bellard8df1cd02005-01-28 22:37:22 +00003268/* warning: addr must be aligned. The ram page is not masked as dirty
3269 and the code inside is not invalidated. It is useful if the dirty
3270 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01003271void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
3272 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00003273{
bellard8df1cd02005-01-28 22:37:22 +00003274 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003275 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003276 hwaddr l = 4;
3277 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003278 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003279 uint8_t dirty_log_mask;
Jan Kiszka4840f102015-06-18 18:47:22 +02003280 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003281
Paolo Bonzini41063e12015-03-18 14:21:43 +01003282 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003283 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003284 true);
3285 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003286 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003287
Peter Maydell50013112015-04-26 16:49:24 +01003288 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003289 } else {
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003290 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
bellard8df1cd02005-01-28 22:37:22 +00003291 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003292
Paolo Bonzini845b6212015-03-23 11:45:53 +01003293 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3294 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003295 cpu_physical_memory_set_dirty_range(memory_region_get_ram_addr(mr) + addr,
3296 4, dirty_log_mask);
Peter Maydell50013112015-04-26 16:49:24 +01003297 r = MEMTX_OK;
3298 }
3299 if (result) {
3300 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003301 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003302 if (release_lock) {
3303 qemu_mutex_unlock_iothread();
3304 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003305 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003306}
3307
Peter Maydell50013112015-04-26 16:49:24 +01003308void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3309{
3310 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3311}
3312
bellard8df1cd02005-01-28 22:37:22 +00003313/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003314static inline void address_space_stl_internal(AddressSpace *as,
3315 hwaddr addr, uint32_t val,
3316 MemTxAttrs attrs,
3317 MemTxResult *result,
3318 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003319{
bellard8df1cd02005-01-28 22:37:22 +00003320 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003321 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003322 hwaddr l = 4;
3323 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003324 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003325 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003326
Paolo Bonzini41063e12015-03-18 14:21:43 +01003327 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003328 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003329 true);
3330 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003331 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003332
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003333#if defined(TARGET_WORDS_BIGENDIAN)
3334 if (endian == DEVICE_LITTLE_ENDIAN) {
3335 val = bswap32(val);
3336 }
3337#else
3338 if (endian == DEVICE_BIG_ENDIAN) {
3339 val = bswap32(val);
3340 }
3341#endif
Peter Maydell50013112015-04-26 16:49:24 +01003342 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003343 } else {
bellard8df1cd02005-01-28 22:37:22 +00003344 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003345 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003346 switch (endian) {
3347 case DEVICE_LITTLE_ENDIAN:
3348 stl_le_p(ptr, val);
3349 break;
3350 case DEVICE_BIG_ENDIAN:
3351 stl_be_p(ptr, val);
3352 break;
3353 default:
3354 stl_p(ptr, val);
3355 break;
3356 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003357 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003358 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003359 }
Peter Maydell50013112015-04-26 16:49:24 +01003360 if (result) {
3361 *result = r;
3362 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003363 if (release_lock) {
3364 qemu_mutex_unlock_iothread();
3365 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003366 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003367}
3368
3369void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3370 MemTxAttrs attrs, MemTxResult *result)
3371{
3372 address_space_stl_internal(as, addr, val, attrs, result,
3373 DEVICE_NATIVE_ENDIAN);
3374}
3375
3376void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3377 MemTxAttrs attrs, MemTxResult *result)
3378{
3379 address_space_stl_internal(as, addr, val, attrs, result,
3380 DEVICE_LITTLE_ENDIAN);
3381}
3382
3383void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3384 MemTxAttrs attrs, MemTxResult *result)
3385{
3386 address_space_stl_internal(as, addr, val, attrs, result,
3387 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003388}
3389
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003390void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003391{
Peter Maydell50013112015-04-26 16:49:24 +01003392 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003393}
3394
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003395void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003396{
Peter Maydell50013112015-04-26 16:49:24 +01003397 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003398}
3399
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003400void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003401{
Peter Maydell50013112015-04-26 16:49:24 +01003402 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003403}
3404
bellardaab33092005-10-30 20:48:42 +00003405/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003406void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3407 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003408{
3409 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003410 MemTxResult r;
3411
3412 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3413 if (result) {
3414 *result = r;
3415 }
3416}
3417
3418void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3419{
3420 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003421}
3422
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003423/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003424static inline void address_space_stw_internal(AddressSpace *as,
3425 hwaddr addr, uint32_t val,
3426 MemTxAttrs attrs,
3427 MemTxResult *result,
3428 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003429{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003430 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003431 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003432 hwaddr l = 2;
3433 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003434 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003435 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003436
Paolo Bonzini41063e12015-03-18 14:21:43 +01003437 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003438 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003439 if (l < 2 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003440 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003441
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003442#if defined(TARGET_WORDS_BIGENDIAN)
3443 if (endian == DEVICE_LITTLE_ENDIAN) {
3444 val = bswap16(val);
3445 }
3446#else
3447 if (endian == DEVICE_BIG_ENDIAN) {
3448 val = bswap16(val);
3449 }
3450#endif
Peter Maydell50013112015-04-26 16:49:24 +01003451 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003452 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003453 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003454 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003455 switch (endian) {
3456 case DEVICE_LITTLE_ENDIAN:
3457 stw_le_p(ptr, val);
3458 break;
3459 case DEVICE_BIG_ENDIAN:
3460 stw_be_p(ptr, val);
3461 break;
3462 default:
3463 stw_p(ptr, val);
3464 break;
3465 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003466 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003467 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003468 }
Peter Maydell50013112015-04-26 16:49:24 +01003469 if (result) {
3470 *result = r;
3471 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003472 if (release_lock) {
3473 qemu_mutex_unlock_iothread();
3474 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003475 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003476}
3477
3478void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3479 MemTxAttrs attrs, MemTxResult *result)
3480{
3481 address_space_stw_internal(as, addr, val, attrs, result,
3482 DEVICE_NATIVE_ENDIAN);
3483}
3484
3485void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3486 MemTxAttrs attrs, MemTxResult *result)
3487{
3488 address_space_stw_internal(as, addr, val, attrs, result,
3489 DEVICE_LITTLE_ENDIAN);
3490}
3491
3492void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3493 MemTxAttrs attrs, MemTxResult *result)
3494{
3495 address_space_stw_internal(as, addr, val, attrs, result,
3496 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003497}
3498
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003499void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003500{
Peter Maydell50013112015-04-26 16:49:24 +01003501 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003502}
3503
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003504void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003505{
Peter Maydell50013112015-04-26 16:49:24 +01003506 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003507}
3508
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003509void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003510{
Peter Maydell50013112015-04-26 16:49:24 +01003511 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003512}
3513
bellardaab33092005-10-30 20:48:42 +00003514/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003515void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3516 MemTxAttrs attrs, MemTxResult *result)
3517{
3518 MemTxResult r;
3519 val = tswap64(val);
3520 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3521 if (result) {
3522 *result = r;
3523 }
3524}
3525
3526void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3527 MemTxAttrs attrs, MemTxResult *result)
3528{
3529 MemTxResult r;
3530 val = cpu_to_le64(val);
3531 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3532 if (result) {
3533 *result = r;
3534 }
3535}
3536void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3537 MemTxAttrs attrs, MemTxResult *result)
3538{
3539 MemTxResult r;
3540 val = cpu_to_be64(val);
3541 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3542 if (result) {
3543 *result = r;
3544 }
3545}
3546
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003547void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003548{
Peter Maydell50013112015-04-26 16:49:24 +01003549 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003550}
3551
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003552void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003553{
Peter Maydell50013112015-04-26 16:49:24 +01003554 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003555}
3556
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003557void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003558{
Peter Maydell50013112015-04-26 16:49:24 +01003559 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003560}
3561
aliguori5e2972f2009-03-28 17:51:36 +00003562/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003563int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003564 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003565{
3566 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003567 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003568 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003569
3570 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003571 int asidx;
3572 MemTxAttrs attrs;
3573
bellard13eb76e2004-01-24 15:23:36 +00003574 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003575 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3576 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003577 /* if no physical page mapped, return an error */
3578 if (phys_addr == -1)
3579 return -1;
3580 l = (page + TARGET_PAGE_SIZE) - addr;
3581 if (l > len)
3582 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003583 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003584 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003585 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3586 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003587 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003588 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3589 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003590 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003591 }
bellard13eb76e2004-01-24 15:23:36 +00003592 len -= l;
3593 buf += l;
3594 addr += l;
3595 }
3596 return 0;
3597}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003598
3599/*
3600 * Allows code that needs to deal with migration bitmaps etc to still be built
3601 * target independent.
3602 */
3603size_t qemu_target_page_bits(void)
3604{
3605 return TARGET_PAGE_BITS;
3606}
3607
Paul Brooka68fe892010-03-01 00:08:59 +00003608#endif
bellard13eb76e2004-01-24 15:23:36 +00003609
Blue Swirl8e4a4242013-01-06 18:30:17 +00003610/*
3611 * A helper function for the _utterly broken_ virtio device model to find out if
3612 * it's running on a big endian machine. Don't do this at home kids!
3613 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003614bool target_words_bigendian(void);
3615bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003616{
3617#if defined(TARGET_WORDS_BIGENDIAN)
3618 return true;
3619#else
3620 return false;
3621#endif
3622}
3623
Wen Congyang76f35532012-05-07 12:04:18 +08003624#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003625bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003626{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003627 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003628 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003629 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003630
Paolo Bonzini41063e12015-03-18 14:21:43 +01003631 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003632 mr = address_space_translate(&address_space_memory,
3633 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003634
Paolo Bonzini41063e12015-03-18 14:21:43 +01003635 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3636 rcu_read_unlock();
3637 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003638}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003639
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003640int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003641{
3642 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003643 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003644
Mike Day0dc3f442013-09-05 14:41:35 -04003645 rcu_read_lock();
3646 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003647 ret = func(block->idstr, block->host, block->offset,
3648 block->used_length, opaque);
3649 if (ret) {
3650 break;
3651 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003652 }
Mike Day0dc3f442013-09-05 14:41:35 -04003653 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003654 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003655}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003656#endif