blob: e63c5a1bd4d5ef4a14aaae5ea5040751407a8f5a [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
Stefan Weil777872e2014-02-23 18:02:08 +010021#ifndef _WIN32
bellardd5a8f072004-09-29 21:15:28 +000022#endif
bellard54936002003-05-13 00:25:15 +000023
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020024#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000025#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010026#include "exec/exec-all.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020028#include "hw/qdev-core.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010031#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010032#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020039#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010040#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020041#include "hw/hw.h"
42#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010043#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020044#include "sysemu/dma.h"
45#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010046#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010047#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000048#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010049#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040050#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020051#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000052#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030053#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000054
Paolo Bonzini022c62c2012-12-17 18:19:49 +010055#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020056#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030057#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020058
Bharata B Rao9dfeca72016-05-12 09:18:12 +053059#include "migration/vmstate.h"
60
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020061#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030062#ifndef _WIN32
63#include "qemu/mmap-alloc.h"
64#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020065
blueswir1db7b5422007-05-26 17:36:03 +000066//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000067
pbrook99773bd2006-04-16 15:14:59 +000068#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040069/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
70 * are protected by the ramlist lock.
71 */
Mike Day0d53d9f2015-01-21 13:45:24 +010072RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030073
74static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030075static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030076
Avi Kivityf6790af2012-10-02 20:13:51 +020077AddressSpace address_space_io;
78AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020079
Paolo Bonzini0844e002013-05-24 14:37:28 +020080MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020081static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020082
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080083/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
84#define RAM_PREALLOC (1 << 0)
85
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080086/* RAM is mmap-ed with MAP_SHARED */
87#define RAM_SHARED (1 << 1)
88
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020089/* Only a portion of RAM (used_length) is actually used, and migrated.
90 * This used_length size can change across reboots.
91 */
92#define RAM_RESIZEABLE (1 << 2)
93
pbrooke2eef172008-06-08 01:09:01 +000094#endif
bellard9fa3e852004-01-04 18:06:42 +000095
Andreas Färberbdc44642013-06-24 23:50:24 +020096struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000097/* current CPU in the current thread. It is only valid inside
98 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +020099__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000100/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000101 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000102 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100103int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000104
pbrooke2eef172008-06-08 01:09:01 +0000105#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200106
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200107typedef struct PhysPageEntry PhysPageEntry;
108
109struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200110 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200111 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200112 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200113 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200114};
115
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200116#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
117
Paolo Bonzini03f49952013-11-07 17:14:36 +0100118/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100119#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100120
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200121#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100122#define P_L2_SIZE (1 << P_L2_BITS)
123
124#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
125
126typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200127
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200128typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100129 struct rcu_head rcu;
130
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200131 unsigned sections_nb;
132 unsigned sections_nb_alloc;
133 unsigned nodes_nb;
134 unsigned nodes_nb_alloc;
135 Node *nodes;
136 MemoryRegionSection *sections;
137} PhysPageMap;
138
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200139struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100140 struct rcu_head rcu;
141
Fam Zheng729633c2016-03-01 14:18:24 +0800142 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200143 /* This is a multi-level map on the physical address space.
144 * The bottom level has pointers to MemoryRegionSections.
145 */
146 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200147 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200148 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200149};
150
Jan Kiszka90260c62013-05-26 21:46:51 +0200151#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
152typedef struct subpage_t {
153 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200154 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200155 hwaddr base;
156 uint16_t sub_section[TARGET_PAGE_SIZE];
157} subpage_t;
158
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200159#define PHYS_SECTION_UNASSIGNED 0
160#define PHYS_SECTION_NOTDIRTY 1
161#define PHYS_SECTION_ROM 2
162#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200163
pbrooke2eef172008-06-08 01:09:01 +0000164static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300165static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000166static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000167
Avi Kivity1ec9b902012-01-02 12:47:48 +0200168static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100169
170/**
171 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
172 * @cpu: the CPU whose AddressSpace this is
173 * @as: the AddressSpace itself
174 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
175 * @tcg_as_listener: listener for tracking changes to the AddressSpace
176 */
177struct CPUAddressSpace {
178 CPUState *cpu;
179 AddressSpace *as;
180 struct AddressSpaceDispatch *memory_dispatch;
181 MemoryListener tcg_as_listener;
182};
183
pbrook6658ffb2007-03-16 23:58:11 +0000184#endif
bellard54936002003-05-13 00:25:15 +0000185
Paul Brook6d9a1302010-02-28 23:55:53 +0000186#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200187
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200188static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200189{
Peter Lieven101420b2016-07-15 12:03:50 +0200190 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200191 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200192 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200193 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
194 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200195 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200196 }
197}
198
Paolo Bonzinidb946042015-05-21 15:12:29 +0200199static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200200{
201 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200202 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200203 PhysPageEntry e;
204 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200205
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200206 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200207 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200208 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200209 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200210
211 e.skip = leaf ? 0 : 1;
212 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100213 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200214 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200215 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200216 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200217}
218
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200219static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
220 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200221 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200222{
223 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100224 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200225
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200226 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200227 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200228 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200229 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100230 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200231
Paolo Bonzini03f49952013-11-07 17:14:36 +0100232 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200233 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200234 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200235 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200236 *index += step;
237 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200238 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200239 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200240 }
241 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200242 }
243}
244
Avi Kivityac1970f2012-10-03 16:22:53 +0200245static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200246 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200247 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000248{
Avi Kivity29990972012-02-13 20:21:20 +0200249 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200250 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000251
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200252 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000253}
254
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200255/* Compact a non leaf page entry. Simply detect that the entry has a single child,
256 * and update our entry so we can skip it and go directly to the destination.
257 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400258static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200259{
260 unsigned valid_ptr = P_L2_SIZE;
261 int valid = 0;
262 PhysPageEntry *p;
263 int i;
264
265 if (lp->ptr == PHYS_MAP_NODE_NIL) {
266 return;
267 }
268
269 p = nodes[lp->ptr];
270 for (i = 0; i < P_L2_SIZE; i++) {
271 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
272 continue;
273 }
274
275 valid_ptr = i;
276 valid++;
277 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400278 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200279 }
280 }
281
282 /* We can only compress if there's only one child. */
283 if (valid != 1) {
284 return;
285 }
286
287 assert(valid_ptr < P_L2_SIZE);
288
289 /* Don't compress if it won't fit in the # of bits we have. */
290 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
291 return;
292 }
293
294 lp->ptr = p[valid_ptr].ptr;
295 if (!p[valid_ptr].skip) {
296 /* If our only child is a leaf, make this a leaf. */
297 /* By design, we should have made this node a leaf to begin with so we
298 * should never reach here.
299 * But since it's so simple to handle this, let's do it just in case we
300 * change this rule.
301 */
302 lp->skip = 0;
303 } else {
304 lp->skip += p[valid_ptr].skip;
305 }
306}
307
308static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
309{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200310 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400311 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200312 }
313}
314
Fam Zheng29cb5332016-03-01 14:18:23 +0800315static inline bool section_covers_addr(const MemoryRegionSection *section,
316 hwaddr addr)
317{
318 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
319 * the section must cover the entire address space.
320 */
321 return section->size.hi ||
322 range_covers_byte(section->offset_within_address_space,
323 section->size.lo, addr);
324}
325
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200326static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200327 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000328{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200329 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200330 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200331 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200332
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200333 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200334 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200335 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200336 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200337 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100338 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200339 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200340
Fam Zheng29cb5332016-03-01 14:18:23 +0800341 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200342 return &sections[lp.ptr];
343 } else {
344 return &sections[PHYS_SECTION_UNASSIGNED];
345 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200346}
347
Blue Swirle5548612012-04-21 13:08:33 +0000348bool memory_region_is_unassigned(MemoryRegion *mr)
349{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200350 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000351 && mr != &io_mem_watch;
352}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200353
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100354/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200355static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200356 hwaddr addr,
357 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200358{
Fam Zheng729633c2016-03-01 14:18:24 +0800359 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200360 subpage_t *subpage;
Fam Zheng729633c2016-03-01 14:18:24 +0800361 bool update;
Jan Kiszka90260c62013-05-26 21:46:51 +0200362
Fam Zheng729633c2016-03-01 14:18:24 +0800363 if (section && section != &d->map.sections[PHYS_SECTION_UNASSIGNED] &&
364 section_covers_addr(section, addr)) {
365 update = false;
366 } else {
367 section = phys_page_find(d->phys_map, addr, d->map.nodes,
368 d->map.sections);
369 update = true;
370 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200371 if (resolve_subpage && section->mr->subpage) {
372 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200373 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200374 }
Fam Zheng729633c2016-03-01 14:18:24 +0800375 if (update) {
376 atomic_set(&d->mru_section, section);
377 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200378 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200379}
380
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100381/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200382static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200383address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200384 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200385{
386 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200387 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100388 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200389
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200390 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200391 /* Compute offset within MemoryRegionSection */
392 addr -= section->offset_within_address_space;
393
394 /* Compute offset within MemoryRegion */
395 *xlat = addr + section->offset_within_region;
396
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200397 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200398
399 /* MMIO registers can be expected to perform full-width accesses based only
400 * on their address, without considering adjacent registers that could
401 * decode to completely different MemoryRegions. When such registers
402 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
403 * regions overlap wildly. For this reason we cannot clamp the accesses
404 * here.
405 *
406 * If the length is small (as is the case for address_space_ldl/stl),
407 * everything works fine. If the incoming length is large, however,
408 * the caller really has to do the clamping through memory_access_size.
409 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200410 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200411 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200412 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
413 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200414 return section;
415}
Jan Kiszka90260c62013-05-26 21:46:51 +0200416
Paolo Bonzini41063e12015-03-18 14:21:43 +0100417/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200418MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
419 hwaddr *xlat, hwaddr *plen,
420 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200421{
Avi Kivity30951152012-10-30 13:47:46 +0200422 IOMMUTLBEntry iotlb;
423 MemoryRegionSection *section;
424 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200425
426 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100427 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
428 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200429 mr = section->mr;
430
431 if (!mr->iommu_ops) {
432 break;
433 }
434
Le Tan8d7b8cb2014-08-16 13:55:37 +0800435 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200436 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
437 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700438 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200439 if (!(iotlb.perm & (1 << is_write))) {
440 mr = &io_mem_unassigned;
441 break;
442 }
443
444 as = iotlb.target_as;
445 }
446
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000447 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100448 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700449 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100450 }
451
Avi Kivity30951152012-10-30 13:47:46 +0200452 *xlat = addr;
453 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200454}
455
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100456/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200457MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000458address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200459 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200460{
Avi Kivity30951152012-10-30 13:47:46 +0200461 MemoryRegionSection *section;
Peter Maydelld7898cd2016-01-21 14:15:05 +0000462 AddressSpaceDispatch *d = cpu->cpu_ases[asidx].memory_dispatch;
463
464 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200465
466 assert(!section->mr->iommu_ops);
467 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200468}
bellard9fa3e852004-01-04 18:06:42 +0000469#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000470
Andreas Färberb170fce2013-01-20 20:23:22 +0100471#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000472
Juan Quintelae59fb372009-09-29 22:48:21 +0200473static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200474{
Andreas Färber259186a2013-01-17 18:51:17 +0100475 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200476
aurel323098dba2009-03-07 21:28:24 +0000477 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
478 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100479 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100480 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000481
482 return 0;
483}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200484
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400485static int cpu_common_pre_load(void *opaque)
486{
487 CPUState *cpu = opaque;
488
Paolo Bonziniadee6422014-12-19 12:53:14 +0100489 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400490
491 return 0;
492}
493
494static bool cpu_common_exception_index_needed(void *opaque)
495{
496 CPUState *cpu = opaque;
497
Paolo Bonziniadee6422014-12-19 12:53:14 +0100498 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400499}
500
501static const VMStateDescription vmstate_cpu_common_exception_index = {
502 .name = "cpu_common/exception_index",
503 .version_id = 1,
504 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200505 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400506 .fields = (VMStateField[]) {
507 VMSTATE_INT32(exception_index, CPUState),
508 VMSTATE_END_OF_LIST()
509 }
510};
511
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300512static bool cpu_common_crash_occurred_needed(void *opaque)
513{
514 CPUState *cpu = opaque;
515
516 return cpu->crash_occurred;
517}
518
519static const VMStateDescription vmstate_cpu_common_crash_occurred = {
520 .name = "cpu_common/crash_occurred",
521 .version_id = 1,
522 .minimum_version_id = 1,
523 .needed = cpu_common_crash_occurred_needed,
524 .fields = (VMStateField[]) {
525 VMSTATE_BOOL(crash_occurred, CPUState),
526 VMSTATE_END_OF_LIST()
527 }
528};
529
Andreas Färber1a1562f2013-06-17 04:09:11 +0200530const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200531 .name = "cpu_common",
532 .version_id = 1,
533 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400534 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200535 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200536 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100537 VMSTATE_UINT32(halted, CPUState),
538 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200539 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400540 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200541 .subsections = (const VMStateDescription*[]) {
542 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300543 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200544 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200545 }
546};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200547
pbrook9656f322008-07-01 20:01:19 +0000548#endif
549
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100550CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400551{
Andreas Färberbdc44642013-06-24 23:50:24 +0200552 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400553
Andreas Färberbdc44642013-06-24 23:50:24 +0200554 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100555 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200556 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100557 }
Glauber Costa950f1472009-06-09 12:15:18 -0400558 }
559
Andreas Färberbdc44642013-06-24 23:50:24 +0200560 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400561}
562
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000563#if !defined(CONFIG_USER_ONLY)
Peter Maydell56943e82016-01-21 14:15:04 +0000564void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000565{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000566 CPUAddressSpace *newas;
567
568 /* Target code should have set num_ases before calling us */
569 assert(asidx < cpu->num_ases);
570
Peter Maydell56943e82016-01-21 14:15:04 +0000571 if (asidx == 0) {
572 /* address space 0 gets the convenience alias */
573 cpu->as = as;
574 }
575
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000576 /* KVM cannot currently support multiple address spaces. */
577 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000578
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000579 if (!cpu->cpu_ases) {
580 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000581 }
Peter Maydell32857f42015-10-01 15:29:50 +0100582
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000583 newas = &cpu->cpu_ases[asidx];
584 newas->cpu = cpu;
585 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000586 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000587 newas->tcg_as_listener.commit = tcg_commit;
588 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000589 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000590}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000591
592AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
593{
594 /* Return the AddressSpace corresponding to the specified index */
595 return cpu->cpu_ases[asidx].as;
596}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000597#endif
598
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530599void cpu_exec_exit(CPUState *cpu)
600{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530601 CPUClass *cc = CPU_GET_CLASS(cpu);
602
Paolo Bonzini267f6852016-08-28 03:45:14 +0200603 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530604
605 if (cc->vmsd != NULL) {
606 vmstate_unregister(NULL, cc->vmsd, cpu);
607 }
608 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
609 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
610 }
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530611}
612
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700613void cpu_exec_init(CPUState *cpu, Error **errp)
bellardfd6ce8f2003-05-14 19:00:11 +0000614{
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200615 CPUClass *cc ATTRIBUTE_UNUSED = CPU_GET_CLASS(cpu);
Igor Mammedova07f9532016-07-25 11:59:21 +0200616 Error *local_err ATTRIBUTE_UNUSED = NULL;
bellard6a00d602005-11-21 23:25:50 +0000617
Peter Maydell56943e82016-01-21 14:15:04 +0000618 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000619 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000620
Eduardo Habkost291135b2015-04-27 17:00:33 -0300621#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300622 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000623
624 /* This is a softmmu CPU object, so create a property for it
625 * so users can wire up its memory. (This can't go in qom/cpu.c
626 * because that file is compiled only once for both user-mode
627 * and system builds.) The default if no link is set up is to use
628 * the system address space.
629 */
630 object_property_add_link(OBJECT(cpu), "memory", TYPE_MEMORY_REGION,
631 (Object **)&cpu->memory,
632 qdev_prop_allow_set_link_before_realize,
633 OBJ_PROP_LINK_UNREF_ON_RELEASE,
634 &error_abort);
635 cpu->memory = system_memory;
636 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300637#endif
638
Paolo Bonzini267f6852016-08-28 03:45:14 +0200639 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200640
641#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200642 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200643 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200644 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100645 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200646 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100647 }
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200648#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000649}
650
Paul Brook94df27f2010-02-28 23:47:45 +0000651#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200652static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000653{
654 tb_invalidate_phys_page_range(pc, pc + 1, 0);
655}
656#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200657static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400658{
Peter Maydell5232e4c2016-01-21 14:15:06 +0000659 MemTxAttrs attrs;
660 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
661 int asidx = cpu_asidx_from_attrs(cpu, attrs);
Max Filippove8262a12013-09-27 22:29:17 +0400662 if (phys != -1) {
Peter Maydell5232e4c2016-01-21 14:15:06 +0000663 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100664 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400665 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400666}
bellardc27004e2005-01-03 23:35:10 +0000667#endif
bellardd720b932004-04-25 17:57:43 +0000668
Paul Brookc527ee82010-03-01 03:31:14 +0000669#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200670void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000671
672{
673}
674
Peter Maydell3ee887e2014-09-12 14:06:48 +0100675int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
676 int flags)
677{
678 return -ENOSYS;
679}
680
681void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
682{
683}
684
Andreas Färber75a34032013-09-02 16:57:02 +0200685int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000686 int flags, CPUWatchpoint **watchpoint)
687{
688 return -ENOSYS;
689}
690#else
pbrook6658ffb2007-03-16 23:58:11 +0000691/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200692int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000693 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000694{
aliguoric0ce9982008-11-25 22:13:57 +0000695 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000696
Peter Maydell05068c02014-09-12 14:06:48 +0100697 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700698 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200699 error_report("tried to set invalid watchpoint at %"
700 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000701 return -EINVAL;
702 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500703 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000704
aliguoria1d1bb32008-11-18 20:07:32 +0000705 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100706 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000707 wp->flags = flags;
708
aliguori2dc9f412008-11-18 20:56:59 +0000709 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200710 if (flags & BP_GDB) {
711 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
712 } else {
713 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
714 }
aliguoria1d1bb32008-11-18 20:07:32 +0000715
Andreas Färber31b030d2013-09-04 01:29:02 +0200716 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000717
718 if (watchpoint)
719 *watchpoint = wp;
720 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000721}
722
aliguoria1d1bb32008-11-18 20:07:32 +0000723/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200724int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000725 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000726{
aliguoria1d1bb32008-11-18 20:07:32 +0000727 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000728
Andreas Färberff4700b2013-08-26 18:23:18 +0200729 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100730 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000731 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200732 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000733 return 0;
734 }
735 }
aliguoria1d1bb32008-11-18 20:07:32 +0000736 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000737}
738
aliguoria1d1bb32008-11-18 20:07:32 +0000739/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200740void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000741{
Andreas Färberff4700b2013-08-26 18:23:18 +0200742 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000743
Andreas Färber31b030d2013-09-04 01:29:02 +0200744 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000745
Anthony Liguori7267c092011-08-20 22:09:37 -0500746 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000747}
748
aliguoria1d1bb32008-11-18 20:07:32 +0000749/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200750void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000751{
aliguoric0ce9982008-11-25 22:13:57 +0000752 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000753
Andreas Färberff4700b2013-08-26 18:23:18 +0200754 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200755 if (wp->flags & mask) {
756 cpu_watchpoint_remove_by_ref(cpu, wp);
757 }
aliguoric0ce9982008-11-25 22:13:57 +0000758 }
aliguoria1d1bb32008-11-18 20:07:32 +0000759}
Peter Maydell05068c02014-09-12 14:06:48 +0100760
761/* Return true if this watchpoint address matches the specified
762 * access (ie the address range covered by the watchpoint overlaps
763 * partially or completely with the address range covered by the
764 * access).
765 */
766static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
767 vaddr addr,
768 vaddr len)
769{
770 /* We know the lengths are non-zero, but a little caution is
771 * required to avoid errors in the case where the range ends
772 * exactly at the top of the address space and so addr + len
773 * wraps round to zero.
774 */
775 vaddr wpend = wp->vaddr + wp->len - 1;
776 vaddr addrend = addr + len - 1;
777
778 return !(addr > wpend || wp->vaddr > addrend);
779}
780
Paul Brookc527ee82010-03-01 03:31:14 +0000781#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000782
783/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200784int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000785 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000786{
aliguoric0ce9982008-11-25 22:13:57 +0000787 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000788
Anthony Liguori7267c092011-08-20 22:09:37 -0500789 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000790
791 bp->pc = pc;
792 bp->flags = flags;
793
aliguori2dc9f412008-11-18 20:56:59 +0000794 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200795 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200796 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200797 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200798 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200799 }
aliguoria1d1bb32008-11-18 20:07:32 +0000800
Andreas Färberf0c3c502013-08-26 21:22:53 +0200801 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000802
Andreas Färber00b941e2013-06-29 18:55:54 +0200803 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000804 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200805 }
aliguoria1d1bb32008-11-18 20:07:32 +0000806 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000807}
808
809/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200810int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000811{
aliguoria1d1bb32008-11-18 20:07:32 +0000812 CPUBreakpoint *bp;
813
Andreas Färberf0c3c502013-08-26 21:22:53 +0200814 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000815 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200816 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000817 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000818 }
bellard4c3a88a2003-07-26 12:06:08 +0000819 }
aliguoria1d1bb32008-11-18 20:07:32 +0000820 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000821}
822
aliguoria1d1bb32008-11-18 20:07:32 +0000823/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200824void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000825{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200826 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
827
828 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000829
Anthony Liguori7267c092011-08-20 22:09:37 -0500830 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000831}
832
833/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200834void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000835{
aliguoric0ce9982008-11-25 22:13:57 +0000836 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000837
Andreas Färberf0c3c502013-08-26 21:22:53 +0200838 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200839 if (bp->flags & mask) {
840 cpu_breakpoint_remove_by_ref(cpu, bp);
841 }
aliguoric0ce9982008-11-25 22:13:57 +0000842 }
bellard4c3a88a2003-07-26 12:06:08 +0000843}
844
bellardc33a3462003-07-29 20:50:33 +0000845/* enable or disable single step mode. EXCP_DEBUG is returned by the
846 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200847void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000848{
Andreas Färbered2803d2013-06-21 20:20:45 +0200849 if (cpu->singlestep_enabled != enabled) {
850 cpu->singlestep_enabled = enabled;
851 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200852 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200853 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100854 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000855 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -0700856 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +0000857 }
bellardc33a3462003-07-29 20:50:33 +0000858 }
bellardc33a3462003-07-29 20:50:33 +0000859}
860
Andreas Färbera47dddd2013-09-03 17:38:47 +0200861void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000862{
863 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000864 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000865
866 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000867 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000868 fprintf(stderr, "qemu: fatal: ");
869 vfprintf(stderr, fmt, ap);
870 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200871 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +0100872 if (qemu_log_separate()) {
aliguori93fcfe32009-01-15 22:34:14 +0000873 qemu_log("qemu: fatal: ");
874 qemu_log_vprintf(fmt, ap2);
875 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200876 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000877 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000878 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000879 }
pbrook493ae1f2007-11-23 16:53:59 +0000880 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000881 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +0300882 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +0200883#if defined(CONFIG_USER_ONLY)
884 {
885 struct sigaction act;
886 sigfillset(&act.sa_mask);
887 act.sa_handler = SIG_DFL;
888 sigaction(SIGABRT, &act, NULL);
889 }
890#endif
bellard75012672003-06-21 13:11:07 +0000891 abort();
892}
893
bellard01243112004-01-04 15:48:17 +0000894#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400895/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200896static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
897{
898 RAMBlock *block;
899
Paolo Bonzini43771532013-09-09 17:58:40 +0200900 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200901 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +0200902 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200903 }
Mike Day0dc3f442013-09-05 14:41:35 -0400904 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200905 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200906 goto found;
907 }
908 }
909
910 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
911 abort();
912
913found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200914 /* It is safe to write mru_block outside the iothread lock. This
915 * is what happens:
916 *
917 * mru_block = xxx
918 * rcu_read_unlock()
919 * xxx removed from list
920 * rcu_read_lock()
921 * read mru_block
922 * mru_block = NULL;
923 * call_rcu(reclaim_ramblock, xxx);
924 * rcu_read_unlock()
925 *
926 * atomic_rcu_set is not needed here. The block was already published
927 * when it was placed into the list. Here we're just making an extra
928 * copy of the pointer.
929 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200930 ram_list.mru_block = block;
931 return block;
932}
933
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200934static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000935{
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700936 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200937 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200938 RAMBlock *block;
939 ram_addr_t end;
940
941 end = TARGET_PAGE_ALIGN(start + length);
942 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000943
Mike Day0dc3f442013-09-05 14:41:35 -0400944 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200945 block = qemu_get_ram_block(start);
946 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200947 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700948 CPU_FOREACH(cpu) {
949 tlb_reset_dirty(cpu, start1, length);
950 }
Mike Day0dc3f442013-09-05 14:41:35 -0400951 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200952}
953
954/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000955bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
956 ram_addr_t length,
957 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200958{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +0000959 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000960 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +0000961 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +0200962
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000963 if (length == 0) {
964 return false;
965 }
966
967 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
968 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +0000969
970 rcu_read_lock();
971
972 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
973
974 while (page < end) {
975 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
976 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
977 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
978
979 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
980 offset, num);
981 page += num;
982 }
983
984 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000985
986 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200987 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200988 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000989
990 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +0000991}
992
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100993/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +0200994hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200995 MemoryRegionSection *section,
996 target_ulong vaddr,
997 hwaddr paddr, hwaddr xlat,
998 int prot,
999 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001000{
Avi Kivitya8170e52012-10-23 12:30:10 +02001001 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001002 CPUWatchpoint *wp;
1003
Blue Swirlcc5bea62012-04-14 14:56:48 +00001004 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001005 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001006 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001007 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001008 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001009 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001010 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001011 }
1012 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001013 AddressSpaceDispatch *d;
1014
1015 d = atomic_rcu_read(&section->address_space->dispatch);
1016 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001017 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001018 }
1019
1020 /* Make accesses to pages with watchpoints go via the
1021 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001022 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001023 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001024 /* Avoid trapping reads of pages with a write breakpoint. */
1025 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001026 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001027 *address |= TLB_MMIO;
1028 break;
1029 }
1030 }
1031 }
1032
1033 return iotlb;
1034}
bellard9fa3e852004-01-04 18:06:42 +00001035#endif /* defined(CONFIG_USER_ONLY) */
1036
pbrooke2eef172008-06-08 01:09:01 +00001037#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001038
Anthony Liguoric227f092009-10-01 16:12:16 -05001039static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001040 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001041static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001042
Igor Mammedova2b257d2014-10-31 16:38:37 +00001043static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
1044 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001045
1046/*
1047 * Set a custom physical guest memory alloator.
1048 * Accelerators with unusual needs may need this. Hopefully, we can
1049 * get rid of it eventually.
1050 */
Igor Mammedova2b257d2014-10-31 16:38:37 +00001051void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +02001052{
1053 phys_mem_alloc = alloc;
1054}
1055
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001056static uint16_t phys_section_add(PhysPageMap *map,
1057 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001058{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001059 /* The physical section number is ORed with a page-aligned
1060 * pointer to produce the iotlb entries. Thus it should
1061 * never overflow into the page-aligned value.
1062 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001063 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001064
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001065 if (map->sections_nb == map->sections_nb_alloc) {
1066 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1067 map->sections = g_renew(MemoryRegionSection, map->sections,
1068 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001069 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001070 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001071 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001072 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001073}
1074
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001075static void phys_section_destroy(MemoryRegion *mr)
1076{
Don Slutz55b4e802015-11-30 17:11:04 -05001077 bool have_sub_page = mr->subpage;
1078
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001079 memory_region_unref(mr);
1080
Don Slutz55b4e802015-11-30 17:11:04 -05001081 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001082 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001083 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001084 g_free(subpage);
1085 }
1086}
1087
Paolo Bonzini60926662013-05-29 12:30:26 +02001088static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001089{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001090 while (map->sections_nb > 0) {
1091 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001092 phys_section_destroy(section->mr);
1093 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001094 g_free(map->sections);
1095 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001096}
1097
Avi Kivityac1970f2012-10-03 16:22:53 +02001098static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001099{
1100 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001101 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001102 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +02001103 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001104 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001105 MemoryRegionSection subsection = {
1106 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001107 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001108 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001109 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001110
Avi Kivityf3705d52012-03-08 16:16:34 +02001111 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001112
Avi Kivityf3705d52012-03-08 16:16:34 +02001113 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001114 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001115 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001116 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001117 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001118 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001119 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001120 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001121 }
1122 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001123 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001124 subpage_register(subpage, start, end,
1125 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001126}
1127
1128
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001129static void register_multipage(AddressSpaceDispatch *d,
1130 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001131{
Avi Kivitya8170e52012-10-23 12:30:10 +02001132 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001133 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001134 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1135 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001136
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001137 assert(num_pages);
1138 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001139}
1140
Avi Kivityac1970f2012-10-03 16:22:53 +02001141static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001142{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001143 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001144 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001145 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001146 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001147
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001148 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1149 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1150 - now.offset_within_address_space;
1151
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001152 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001153 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001154 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001155 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001156 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001157 while (int128_ne(remain.size, now.size)) {
1158 remain.size = int128_sub(remain.size, now.size);
1159 remain.offset_within_address_space += int128_get64(now.size);
1160 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001161 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001162 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001163 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001164 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001165 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001166 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001167 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001168 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001169 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001170 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001171 }
1172}
1173
Sheng Yang62a27442010-01-26 19:21:16 +08001174void qemu_flush_coalesced_mmio_buffer(void)
1175{
1176 if (kvm_enabled())
1177 kvm_flush_coalesced_mmio_buffer();
1178}
1179
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001180void qemu_mutex_lock_ramlist(void)
1181{
1182 qemu_mutex_lock(&ram_list.mutex);
1183}
1184
1185void qemu_mutex_unlock_ramlist(void)
1186{
1187 qemu_mutex_unlock(&ram_list.mutex);
1188}
1189
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001190#ifdef __linux__
Alex Williamson04b16652010-07-02 11:13:17 -06001191static void *file_ram_alloc(RAMBlock *block,
1192 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001193 const char *path,
1194 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001195{
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001196 bool unlink_on_error = false;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001197 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001198 char *sanitized_name;
1199 char *c;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001200 void *area = MAP_FAILED;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001201 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001202
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001203 if (kvm_enabled() && !kvm_has_sync_mmu()) {
1204 error_setg(errp,
1205 "host lacks kvm mmu notifiers, -mem-path unsupported");
1206 return NULL;
1207 }
1208
1209 for (;;) {
1210 fd = open(path, O_RDWR);
1211 if (fd >= 0) {
1212 /* @path names an existing file, use it */
1213 break;
1214 }
1215 if (errno == ENOENT) {
1216 /* @path names a file that doesn't exist, create it */
1217 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1218 if (fd >= 0) {
1219 unlink_on_error = true;
1220 break;
1221 }
1222 } else if (errno == EISDIR) {
1223 /* @path names a directory, create a file there */
1224 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1225 sanitized_name = g_strdup(memory_region_name(block->mr));
1226 for (c = sanitized_name; *c != '\0'; c++) {
1227 if (*c == '/') {
1228 *c = '_';
1229 }
1230 }
1231
1232 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1233 sanitized_name);
1234 g_free(sanitized_name);
1235
1236 fd = mkstemp(filename);
1237 if (fd >= 0) {
1238 unlink(filename);
1239 g_free(filename);
1240 break;
1241 }
1242 g_free(filename);
1243 }
1244 if (errno != EEXIST && errno != EINTR) {
1245 error_setg_errno(errp, errno,
1246 "can't open backing store %s for guest RAM",
1247 path);
1248 goto error;
1249 }
1250 /*
1251 * Try again on EINTR and EEXIST. The latter happens when
1252 * something else creates the file between our two open().
1253 */
1254 }
1255
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001256 block->page_size = qemu_fd_getpagesize(fd);
1257 block->mr->align = MAX(block->page_size, QEMU_VMALLOC_ALIGN);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001258
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001259 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001260 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001261 "or larger than page size 0x%zx",
1262 memory, block->page_size);
Hu Tao557529d2014-09-09 13:28:00 +08001263 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001264 }
1265
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001266 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001267
1268 /*
1269 * ftruncate is not supported by hugetlbfs in older
1270 * hosts, so don't bother bailing out on errors.
1271 * If anything goes wrong with it under other filesystems,
1272 * mmap will fail.
1273 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001274 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001275 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001276 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001277
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001278 area = qemu_ram_mmap(fd, memory, block->mr->align,
1279 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001280 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001281 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001282 "unable to map backing store for guest RAM");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001283 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001284 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001285
1286 if (mem_prealloc) {
Igor Mammedov056b68a2016-07-20 11:54:03 +02001287 os_mem_prealloc(fd, area, memory, errp);
1288 if (errp && *errp) {
1289 goto error;
1290 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001291 }
1292
Alex Williamson04b16652010-07-02 11:13:17 -06001293 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001294 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001295
1296error:
Igor Mammedov056b68a2016-07-20 11:54:03 +02001297 if (area != MAP_FAILED) {
1298 qemu_ram_munmap(area, memory);
1299 }
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001300 if (unlink_on_error) {
1301 unlink(path);
1302 }
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001303 if (fd != -1) {
1304 close(fd);
1305 }
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001306 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001307}
1308#endif
1309
Mike Day0dc3f442013-09-05 14:41:35 -04001310/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001311static ram_addr_t find_ram_offset(ram_addr_t size)
1312{
Alex Williamson04b16652010-07-02 11:13:17 -06001313 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001314 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001315
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001316 assert(size != 0); /* it would hand out same offset multiple times */
1317
Mike Day0dc3f442013-09-05 14:41:35 -04001318 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001319 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001320 }
Alex Williamson04b16652010-07-02 11:13:17 -06001321
Mike Day0dc3f442013-09-05 14:41:35 -04001322 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001323 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001324
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001325 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001326
Mike Day0dc3f442013-09-05 14:41:35 -04001327 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001328 if (next_block->offset >= end) {
1329 next = MIN(next, next_block->offset);
1330 }
1331 }
1332 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001333 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001334 mingap = next - end;
1335 }
1336 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001337
1338 if (offset == RAM_ADDR_MAX) {
1339 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1340 (uint64_t)size);
1341 abort();
1342 }
1343
Alex Williamson04b16652010-07-02 11:13:17 -06001344 return offset;
1345}
1346
Juan Quintela652d7ec2012-07-20 10:37:54 +02001347ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001348{
Alex Williamsond17b5282010-06-25 11:08:38 -06001349 RAMBlock *block;
1350 ram_addr_t last = 0;
1351
Mike Day0dc3f442013-09-05 14:41:35 -04001352 rcu_read_lock();
1353 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001354 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001355 }
Mike Day0dc3f442013-09-05 14:41:35 -04001356 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001357 return last;
1358}
1359
Jason Baronddb97f12012-08-02 15:44:16 -04001360static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1361{
1362 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001363
1364 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001365 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001366 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1367 if (ret) {
1368 perror("qemu_madvise");
1369 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1370 "but dump_guest_core=off specified\n");
1371 }
1372 }
1373}
1374
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001375const char *qemu_ram_get_idstr(RAMBlock *rb)
1376{
1377 return rb->idstr;
1378}
1379
Mike Dayae3a7042013-09-05 14:41:35 -04001380/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001381void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08001382{
Gongleifa53a0e2016-05-10 10:04:59 +08001383 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001384
Avi Kivityc5705a72011-12-20 15:59:12 +02001385 assert(new_block);
1386 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001387
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001388 if (dev) {
1389 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001390 if (id) {
1391 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001392 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001393 }
1394 }
1395 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1396
Gongleiab0a9952016-05-10 10:05:00 +08001397 rcu_read_lock();
Mike Day0dc3f442013-09-05 14:41:35 -04001398 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Gongleifa53a0e2016-05-10 10:04:59 +08001399 if (block != new_block &&
1400 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001401 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1402 new_block->idstr);
1403 abort();
1404 }
1405 }
Mike Day0dc3f442013-09-05 14:41:35 -04001406 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001407}
1408
Mike Dayae3a7042013-09-05 14:41:35 -04001409/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001410void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08001411{
Mike Dayae3a7042013-09-05 14:41:35 -04001412 /* FIXME: arch_init.c assumes that this is not called throughout
1413 * migration. Ignore the problem since hot-unplug during migration
1414 * does not work anyway.
1415 */
Hu Tao20cfe882014-04-02 15:13:26 +08001416 if (block) {
1417 memset(block->idstr, 0, sizeof(block->idstr));
1418 }
1419}
1420
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001421size_t qemu_ram_pagesize(RAMBlock *rb)
1422{
1423 return rb->page_size;
1424}
1425
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001426static int memory_try_enable_merging(void *addr, size_t len)
1427{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001428 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001429 /* disabled by the user */
1430 return 0;
1431 }
1432
1433 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1434}
1435
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001436/* Only legal before guest might have detected the memory size: e.g. on
1437 * incoming migration, or right after reset.
1438 *
1439 * As memory core doesn't know how is memory accessed, it is up to
1440 * resize callback to update device state and/or add assertions to detect
1441 * misuse, if necessary.
1442 */
Gongleifa53a0e2016-05-10 10:04:59 +08001443int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001444{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001445 assert(block);
1446
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001447 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001448
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001449 if (block->used_length == newsize) {
1450 return 0;
1451 }
1452
1453 if (!(block->flags & RAM_RESIZEABLE)) {
1454 error_setg_errno(errp, EINVAL,
1455 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1456 " in != 0x" RAM_ADDR_FMT, block->idstr,
1457 newsize, block->used_length);
1458 return -EINVAL;
1459 }
1460
1461 if (block->max_length < newsize) {
1462 error_setg_errno(errp, EINVAL,
1463 "Length too large: %s: 0x" RAM_ADDR_FMT
1464 " > 0x" RAM_ADDR_FMT, block->idstr,
1465 newsize, block->max_length);
1466 return -EINVAL;
1467 }
1468
1469 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1470 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001471 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1472 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001473 memory_region_set_size(block->mr, newsize);
1474 if (block->resized) {
1475 block->resized(block->idstr, newsize, block->host);
1476 }
1477 return 0;
1478}
1479
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001480/* Called with ram_list.mutex held */
1481static void dirty_memory_extend(ram_addr_t old_ram_size,
1482 ram_addr_t new_ram_size)
1483{
1484 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
1485 DIRTY_MEMORY_BLOCK_SIZE);
1486 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
1487 DIRTY_MEMORY_BLOCK_SIZE);
1488 int i;
1489
1490 /* Only need to extend if block count increased */
1491 if (new_num_blocks <= old_num_blocks) {
1492 return;
1493 }
1494
1495 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1496 DirtyMemoryBlocks *old_blocks;
1497 DirtyMemoryBlocks *new_blocks;
1498 int j;
1499
1500 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
1501 new_blocks = g_malloc(sizeof(*new_blocks) +
1502 sizeof(new_blocks->blocks[0]) * new_num_blocks);
1503
1504 if (old_num_blocks) {
1505 memcpy(new_blocks->blocks, old_blocks->blocks,
1506 old_num_blocks * sizeof(old_blocks->blocks[0]));
1507 }
1508
1509 for (j = old_num_blocks; j < new_num_blocks; j++) {
1510 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
1511 }
1512
1513 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
1514
1515 if (old_blocks) {
1516 g_free_rcu(old_blocks, rcu);
1517 }
1518 }
1519}
1520
Fam Zheng528f46a2016-03-01 14:18:18 +08001521static void ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001522{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001523 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001524 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001525 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001526 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001527
1528 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001529
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001530 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001531 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001532
1533 if (!new_block->host) {
1534 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001535 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001536 new_block->mr, &err);
1537 if (err) {
1538 error_propagate(errp, err);
1539 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01001540 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001541 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001542 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001543 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001544 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001545 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001546 error_setg_errno(errp, errno,
1547 "cannot set up guest memory '%s'",
1548 memory_region_name(new_block->mr));
1549 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01001550 return;
Markus Armbruster39228252013-07-31 15:11:11 +02001551 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001552 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001553 }
1554 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001555
Li Zhijiandd631692015-07-02 20:18:06 +08001556 new_ram_size = MAX(old_ram_size,
1557 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
1558 if (new_ram_size > old_ram_size) {
1559 migration_bitmap_extend(old_ram_size, new_ram_size);
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001560 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08001561 }
Mike Day0d53d9f2015-01-21 13:45:24 +01001562 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1563 * QLIST (which has an RCU-friendly variant) does not have insertion at
1564 * tail, so save the last element in last_block.
1565 */
Mike Day0dc3f442013-09-05 14:41:35 -04001566 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001567 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001568 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001569 break;
1570 }
1571 }
1572 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001573 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001574 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001575 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001576 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001577 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001578 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001579 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001580
Mike Day0dc3f442013-09-05 14:41:35 -04001581 /* Write list before version */
1582 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001583 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001584 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001585
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001586 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001587 new_block->used_length,
1588 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001589
Paolo Bonzinia904c912015-01-21 16:18:35 +01001590 if (new_block->host) {
1591 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1592 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08001593 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01001594 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001595 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001596}
1597
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001598#ifdef __linux__
Fam Zheng528f46a2016-03-01 14:18:18 +08001599RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
1600 bool share, const char *mem_path,
1601 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001602{
1603 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001604 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001605
1606 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001607 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08001608 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001609 }
1610
1611 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1612 /*
1613 * file_ram_alloc() needs to allocate just like
1614 * phys_mem_alloc, but we haven't bothered to provide
1615 * a hook there.
1616 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001617 error_setg(errp,
1618 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08001619 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001620 }
1621
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001622 size = HOST_PAGE_ALIGN(size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001623 new_block = g_malloc0(sizeof(*new_block));
1624 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001625 new_block->used_length = size;
1626 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001627 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001628 new_block->host = file_ram_alloc(new_block, size,
1629 mem_path, errp);
1630 if (!new_block->host) {
1631 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08001632 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001633 }
1634
Fam Zheng528f46a2016-03-01 14:18:18 +08001635 ram_block_add(new_block, &local_err);
Hu Taoef701d72014-09-09 13:27:54 +08001636 if (local_err) {
1637 g_free(new_block);
1638 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08001639 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08001640 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001641 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001642}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001643#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001644
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001645static
Fam Zheng528f46a2016-03-01 14:18:18 +08001646RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1647 void (*resized)(const char*,
1648 uint64_t length,
1649 void *host),
1650 void *host, bool resizeable,
1651 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001652{
1653 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001654 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001655
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001656 size = HOST_PAGE_ALIGN(size);
1657 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001658 new_block = g_malloc0(sizeof(*new_block));
1659 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001660 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001661 new_block->used_length = size;
1662 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001663 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001664 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001665 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001666 new_block->host = host;
1667 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001668 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001669 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001670 if (resizeable) {
1671 new_block->flags |= RAM_RESIZEABLE;
1672 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001673 ram_block_add(new_block, &local_err);
Hu Taoef701d72014-09-09 13:27:54 +08001674 if (local_err) {
1675 g_free(new_block);
1676 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08001677 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08001678 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001679 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001680}
1681
Fam Zheng528f46a2016-03-01 14:18:18 +08001682RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001683 MemoryRegion *mr, Error **errp)
1684{
1685 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1686}
1687
Fam Zheng528f46a2016-03-01 14:18:18 +08001688RAMBlock *qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001689{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001690 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1691}
1692
Fam Zheng528f46a2016-03-01 14:18:18 +08001693RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001694 void (*resized)(const char*,
1695 uint64_t length,
1696 void *host),
1697 MemoryRegion *mr, Error **errp)
1698{
1699 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001700}
bellarde9a1ab12007-02-08 23:08:38 +00001701
Paolo Bonzini43771532013-09-09 17:58:40 +02001702static void reclaim_ramblock(RAMBlock *block)
1703{
1704 if (block->flags & RAM_PREALLOC) {
1705 ;
1706 } else if (xen_enabled()) {
1707 xen_invalidate_map_cache_entry(block->host);
1708#ifndef _WIN32
1709 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02001710 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02001711 close(block->fd);
1712#endif
1713 } else {
1714 qemu_anon_ram_free(block->host, block->max_length);
1715 }
1716 g_free(block);
1717}
1718
Fam Zhengf1060c52016-03-01 14:18:22 +08001719void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00001720{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02001721 if (!block) {
1722 return;
1723 }
1724
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001725 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08001726 QLIST_REMOVE_RCU(block, next);
1727 ram_list.mru_block = NULL;
1728 /* Write list before version */
1729 smp_wmb();
1730 ram_list.version++;
1731 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001732 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001733}
1734
Huang Yingcd19cfa2011-03-02 08:56:19 +01001735#ifndef _WIN32
1736void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1737{
1738 RAMBlock *block;
1739 ram_addr_t offset;
1740 int flags;
1741 void *area, *vaddr;
1742
Mike Day0dc3f442013-09-05 14:41:35 -04001743 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001744 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001745 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001746 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001747 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001748 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001749 } else if (xen_enabled()) {
1750 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001751 } else {
1752 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001753 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001754 flags |= (block->flags & RAM_SHARED ?
1755 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001756 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1757 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001758 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001759 /*
1760 * Remap needs to match alloc. Accelerators that
1761 * set phys_mem_alloc never remap. If they did,
1762 * we'd need a remap hook here.
1763 */
1764 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1765
Huang Yingcd19cfa2011-03-02 08:56:19 +01001766 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1767 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1768 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001769 }
1770 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001771 fprintf(stderr, "Could not remap addr: "
1772 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001773 length, addr);
1774 exit(1);
1775 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001776 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001777 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001778 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001779 }
1780 }
1781}
1782#endif /* !_WIN32 */
1783
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001784/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001785 * This should not be used for general purpose DMA. Use address_space_map
1786 * or address_space_rw instead. For local memory (e.g. video ram) that the
1787 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001788 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001789 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001790 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001791void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001792{
Gonglei3655cb92016-02-20 10:35:20 +08001793 RAMBlock *block = ram_block;
1794
1795 if (block == NULL) {
1796 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001797 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08001798 }
Mike Dayae3a7042013-09-05 14:41:35 -04001799
1800 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001801 /* We need to check if the requested address is in the RAM
1802 * because we don't want to map the entire memory in QEMU.
1803 * In that case just map until the end of the page.
1804 */
1805 if (block->offset == 0) {
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001806 return xen_map_cache(addr, 0, 0);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001807 }
Mike Dayae3a7042013-09-05 14:41:35 -04001808
1809 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001810 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001811 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00001812}
1813
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001814/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001815 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001816 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001817 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04001818 */
Gonglei3655cb92016-02-20 10:35:20 +08001819static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
1820 hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001821{
Gonglei3655cb92016-02-20 10:35:20 +08001822 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001823 if (*size == 0) {
1824 return NULL;
1825 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001826
Gonglei3655cb92016-02-20 10:35:20 +08001827 if (block == NULL) {
1828 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001829 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08001830 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001831 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001832
1833 if (xen_enabled() && block->host == NULL) {
1834 /* We need to check if the requested address is in the RAM
1835 * because we don't want to map the entire memory in QEMU.
1836 * In that case just map the requested area.
1837 */
1838 if (block->offset == 0) {
1839 return xen_map_cache(addr, *size, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001840 }
1841
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001842 block->host = xen_map_cache(block->offset, block->max_length, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001843 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001844
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001845 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001846}
1847
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001848/*
1849 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
1850 * in that RAMBlock.
1851 *
1852 * ptr: Host pointer to look up
1853 * round_offset: If true round the result offset down to a page boundary
1854 * *ram_addr: set to result ram_addr
1855 * *offset: set to result offset within the RAMBlock
1856 *
1857 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04001858 *
1859 * By the time this function returns, the returned pointer is not protected
1860 * by RCU anymore. If the caller is not within an RCU critical section and
1861 * does not hold the iothread lock, it must have other means of protecting the
1862 * pointer, such as a reference to the region that includes the incoming
1863 * ram_addr_t.
1864 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001865RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001866 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00001867{
pbrook94a6b542009-04-11 17:15:54 +00001868 RAMBlock *block;
1869 uint8_t *host = ptr;
1870
Jan Kiszka868bb332011-06-21 22:59:09 +02001871 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02001872 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04001873 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02001874 ram_addr = xen_ram_addr_from_mapcache(ptr);
1875 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001876 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01001877 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001878 }
Mike Day0dc3f442013-09-05 14:41:35 -04001879 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001880 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001881 }
1882
Mike Day0dc3f442013-09-05 14:41:35 -04001883 rcu_read_lock();
1884 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001885 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001886 goto found;
1887 }
1888
Mike Day0dc3f442013-09-05 14:41:35 -04001889 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001890 /* This case append when the block is not mapped. */
1891 if (block->host == NULL) {
1892 continue;
1893 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001894 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001895 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001896 }
pbrook94a6b542009-04-11 17:15:54 +00001897 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001898
Mike Day0dc3f442013-09-05 14:41:35 -04001899 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001900 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001901
1902found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001903 *offset = (host - block->host);
1904 if (round_offset) {
1905 *offset &= TARGET_PAGE_MASK;
1906 }
Mike Day0dc3f442013-09-05 14:41:35 -04001907 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001908 return block;
1909}
1910
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00001911/*
1912 * Finds the named RAMBlock
1913 *
1914 * name: The name of RAMBlock to find
1915 *
1916 * Returns: RAMBlock (or NULL if not found)
1917 */
1918RAMBlock *qemu_ram_block_by_name(const char *name)
1919{
1920 RAMBlock *block;
1921
1922 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
1923 if (!strcmp(name, block->idstr)) {
1924 return block;
1925 }
1926 }
1927
1928 return NULL;
1929}
1930
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001931/* Some of the softmmu routines need to translate from a host pointer
1932 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01001933ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001934{
1935 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02001936 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001937
Paolo Bonzinif615f392016-05-26 10:07:50 +02001938 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001939 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01001940 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001941 }
1942
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01001943 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001944}
Alex Williamsonf471a172010-06-11 11:11:42 -06001945
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001946/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001947static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001948 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001949{
Juan Quintela52159192013-10-08 12:44:04 +02001950 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001951 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001952 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001953 switch (size) {
1954 case 1:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001955 stb_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001956 break;
1957 case 2:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001958 stw_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001959 break;
1960 case 4:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001961 stl_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001962 break;
1963 default:
1964 abort();
1965 }
Paolo Bonzini58d27072015-03-23 11:56:01 +01001966 /* Set both VGA and migration bits for simplicity and to remove
1967 * the notdirty callback faster.
1968 */
1969 cpu_physical_memory_set_dirty_range(ram_addr, size,
1970 DIRTY_CLIENTS_NOCODE);
bellardf23db162005-08-21 19:12:28 +00001971 /* we remove the notdirty callback only if the code has been
1972 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001973 if (!cpu_physical_memory_is_clean(ram_addr)) {
Peter Crosthwaitebcae01e2015-09-10 22:39:42 -07001974 tlb_set_dirty(current_cpu, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001975 }
bellard1ccde1c2004-02-06 19:46:14 +00001976}
1977
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001978static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1979 unsigned size, bool is_write)
1980{
1981 return is_write;
1982}
1983
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001984static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001985 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001986 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001987 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001988};
1989
pbrook0f459d12008-06-09 00:20:13 +00001990/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01001991static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001992{
Andreas Färber93afead2013-08-26 03:41:01 +02001993 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00001994 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber93afead2013-08-26 03:41:01 +02001995 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001996 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001997 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001998 CPUWatchpoint *wp;
Emilio G. Cota89fee742016-04-07 13:19:22 -04001999 uint32_t cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002000
Andreas Färberff4700b2013-08-26 18:23:18 +02002001 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002002 /* We re-entered the check after replacing the TB. Now raise
2003 * the debug interrupt so that is will trigger after the
2004 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002005 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002006 return;
2007 }
Andreas Färber93afead2013-08-26 03:41:01 +02002008 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02002009 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002010 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2011 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002012 if (flags == BP_MEM_READ) {
2013 wp->flags |= BP_WATCHPOINT_HIT_READ;
2014 } else {
2015 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2016 }
2017 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002018 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002019 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002020 if (wp->flags & BP_CPU &&
2021 !cc->debug_check_watchpoint(cpu, wp)) {
2022 wp->flags &= ~BP_WATCHPOINT_HIT;
2023 continue;
2024 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002025 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02002026 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002027 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002028 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002029 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002030 } else {
2031 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02002032 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Peter Maydell6886b982016-05-17 15:18:04 +01002033 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002034 }
aliguori06d55cc2008-11-18 20:24:06 +00002035 }
aliguori6e140f22008-11-18 20:37:55 +00002036 } else {
2037 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002038 }
2039 }
2040}
2041
pbrook6658ffb2007-03-16 23:58:11 +00002042/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2043 so these check for a hit then pass through to the normal out-of-line
2044 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002045static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2046 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002047{
Peter Maydell66b9b432015-04-26 16:49:24 +01002048 MemTxResult res;
2049 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002050 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2051 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002052
Peter Maydell66b9b432015-04-26 16:49:24 +01002053 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002054 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002055 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002056 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002057 break;
2058 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002059 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002060 break;
2061 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002062 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002063 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002064 default: abort();
2065 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002066 *pdata = data;
2067 return res;
2068}
2069
2070static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2071 uint64_t val, unsigned size,
2072 MemTxAttrs attrs)
2073{
2074 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002075 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2076 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002077
2078 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2079 switch (size) {
2080 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002081 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002082 break;
2083 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002084 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002085 break;
2086 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002087 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002088 break;
2089 default: abort();
2090 }
2091 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002092}
2093
Avi Kivity1ec9b902012-01-02 12:47:48 +02002094static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002095 .read_with_attrs = watch_mem_read,
2096 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002097 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00002098};
pbrook6658ffb2007-03-16 23:58:11 +00002099
Peter Maydellf25a49e2015-04-26 16:49:24 +01002100static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2101 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002102{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002103 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002104 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002105 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002106
blueswir1db7b5422007-05-26 17:36:03 +00002107#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002108 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002109 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002110#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01002111 res = address_space_read(subpage->as, addr + subpage->base,
2112 attrs, buf, len);
2113 if (res) {
2114 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002115 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002116 switch (len) {
2117 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002118 *data = ldub_p(buf);
2119 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002120 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002121 *data = lduw_p(buf);
2122 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002123 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002124 *data = ldl_p(buf);
2125 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002126 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002127 *data = ldq_p(buf);
2128 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002129 default:
2130 abort();
2131 }
blueswir1db7b5422007-05-26 17:36:03 +00002132}
2133
Peter Maydellf25a49e2015-04-26 16:49:24 +01002134static MemTxResult subpage_write(void *opaque, hwaddr addr,
2135 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002136{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002137 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002138 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002139
blueswir1db7b5422007-05-26 17:36:03 +00002140#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002141 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002142 " value %"PRIx64"\n",
2143 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002144#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002145 switch (len) {
2146 case 1:
2147 stb_p(buf, value);
2148 break;
2149 case 2:
2150 stw_p(buf, value);
2151 break;
2152 case 4:
2153 stl_p(buf, value);
2154 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002155 case 8:
2156 stq_p(buf, value);
2157 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002158 default:
2159 abort();
2160 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002161 return address_space_write(subpage->as, addr + subpage->base,
2162 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002163}
2164
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002165static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002166 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002167{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002168 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002169#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002170 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002171 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002172#endif
2173
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002174 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002175 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002176}
2177
Avi Kivity70c68e42012-01-02 12:32:48 +02002178static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002179 .read_with_attrs = subpage_read,
2180 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002181 .impl.min_access_size = 1,
2182 .impl.max_access_size = 8,
2183 .valid.min_access_size = 1,
2184 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002185 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002186 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002187};
2188
Anthony Liguoric227f092009-10-01 16:12:16 -05002189static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002190 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002191{
2192 int idx, eidx;
2193
2194 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2195 return -1;
2196 idx = SUBPAGE_IDX(start);
2197 eidx = SUBPAGE_IDX(end);
2198#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002199 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2200 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002201#endif
blueswir1db7b5422007-05-26 17:36:03 +00002202 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002203 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002204 }
2205
2206 return 0;
2207}
2208
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002209static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002210{
Anthony Liguoric227f092009-10-01 16:12:16 -05002211 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002212
Anthony Liguori7267c092011-08-20 22:09:37 -05002213 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002214
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002215 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002216 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002217 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002218 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002219 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002220#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002221 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2222 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002223#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002224 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002225
2226 return mmio;
2227}
2228
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002229static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2230 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002231{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002232 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002233 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002234 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002235 .mr = mr,
2236 .offset_within_address_space = 0,
2237 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002238 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002239 };
2240
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002241 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002242}
2243
Peter Maydella54c87b2016-01-21 14:15:05 +00002244MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002245{
Peter Maydella54c87b2016-01-21 14:15:05 +00002246 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2247 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002248 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002249 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002250
2251 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002252}
2253
Avi Kivitye9179ce2009-06-14 11:38:52 +03002254static void io_mem_init(void)
2255{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002256 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002257 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002258 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002259 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002260 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002261 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002262 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002263}
2264
Avi Kivityac1970f2012-10-03 16:22:53 +02002265static void mem_begin(MemoryListener *listener)
2266{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002267 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002268 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2269 uint16_t n;
2270
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002271 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002272 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002273 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002274 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002275 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002276 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002277 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002278 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002279
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002280 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002281 d->as = as;
2282 as->next_dispatch = d;
2283}
2284
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002285static void address_space_dispatch_free(AddressSpaceDispatch *d)
2286{
2287 phys_sections_free(&d->map);
2288 g_free(d);
2289}
2290
Paolo Bonzini00752702013-05-29 12:13:54 +02002291static void mem_commit(MemoryListener *listener)
2292{
2293 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002294 AddressSpaceDispatch *cur = as->dispatch;
2295 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002296
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002297 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002298
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002299 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002300 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002301 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002302 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002303}
2304
Avi Kivity1d711482012-10-02 18:54:45 +02002305static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002306{
Peter Maydell32857f42015-10-01 15:29:50 +01002307 CPUAddressSpace *cpuas;
2308 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002309
2310 /* since each CPU stores ram addresses in its TLB cache, we must
2311 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002312 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2313 cpu_reloading_memory_map();
2314 /* The CPU and TLB are protected by the iothread lock.
2315 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2316 * may have split the RCU critical section.
2317 */
2318 d = atomic_rcu_read(&cpuas->as->dispatch);
2319 cpuas->memory_dispatch = d;
2320 tlb_flush(cpuas->cpu, 1);
Avi Kivity50c1e142012-02-08 21:36:02 +02002321}
2322
Avi Kivityac1970f2012-10-03 16:22:53 +02002323void address_space_init_dispatch(AddressSpace *as)
2324{
Paolo Bonzini00752702013-05-29 12:13:54 +02002325 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002326 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002327 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002328 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002329 .region_add = mem_add,
2330 .region_nop = mem_add,
2331 .priority = 0,
2332 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002333 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002334}
2335
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002336void address_space_unregister(AddressSpace *as)
2337{
2338 memory_listener_unregister(&as->dispatch_listener);
2339}
2340
Avi Kivity83f3c252012-10-07 12:59:55 +02002341void address_space_destroy_dispatch(AddressSpace *as)
2342{
2343 AddressSpaceDispatch *d = as->dispatch;
2344
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002345 atomic_rcu_set(&as->dispatch, NULL);
2346 if (d) {
2347 call_rcu(d, address_space_dispatch_free, rcu);
2348 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002349}
2350
Avi Kivity62152b82011-07-26 14:26:14 +03002351static void memory_map_init(void)
2352{
Anthony Liguori7267c092011-08-20 22:09:37 -05002353 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002354
Paolo Bonzini57271d62013-11-07 17:14:37 +01002355 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002356 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002357
Anthony Liguori7267c092011-08-20 22:09:37 -05002358 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002359 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2360 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002361 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002362}
2363
2364MemoryRegion *get_system_memory(void)
2365{
2366 return system_memory;
2367}
2368
Avi Kivity309cb472011-08-08 16:09:03 +03002369MemoryRegion *get_system_io(void)
2370{
2371 return system_io;
2372}
2373
pbrooke2eef172008-06-08 01:09:01 +00002374#endif /* !defined(CONFIG_USER_ONLY) */
2375
bellard13eb76e2004-01-24 15:23:36 +00002376/* physical memory access (slow version, mainly for debug) */
2377#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002378int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002379 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002380{
2381 int l, flags;
2382 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002383 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002384
2385 while (len > 0) {
2386 page = addr & TARGET_PAGE_MASK;
2387 l = (page + TARGET_PAGE_SIZE) - addr;
2388 if (l > len)
2389 l = len;
2390 flags = page_get_flags(page);
2391 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002392 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002393 if (is_write) {
2394 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002395 return -1;
bellard579a97f2007-11-11 14:26:47 +00002396 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002397 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002398 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002399 memcpy(p, buf, l);
2400 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002401 } else {
2402 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002403 return -1;
bellard579a97f2007-11-11 14:26:47 +00002404 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002405 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002406 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002407 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002408 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002409 }
2410 len -= l;
2411 buf += l;
2412 addr += l;
2413 }
Paul Brooka68fe892010-03-01 00:08:59 +00002414 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002415}
bellard8df1cd02005-01-28 22:37:22 +00002416
bellard13eb76e2004-01-24 15:23:36 +00002417#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002418
Paolo Bonzini845b6212015-03-23 11:45:53 +01002419static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002420 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002421{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002422 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002423 addr += memory_region_get_ram_addr(mr);
2424
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002425 /* No early return if dirty_log_mask is or becomes 0, because
2426 * cpu_physical_memory_set_dirty_range will still call
2427 * xen_modified_memory.
2428 */
2429 if (dirty_log_mask) {
2430 dirty_log_mask =
2431 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002432 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002433 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
2434 tb_invalidate_phys_range(addr, addr + length);
2435 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2436 }
2437 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002438}
2439
Richard Henderson23326162013-07-08 14:55:59 -07002440static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002441{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002442 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002443
2444 /* Regions are assumed to support 1-4 byte accesses unless
2445 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002446 if (access_size_max == 0) {
2447 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002448 }
Richard Henderson23326162013-07-08 14:55:59 -07002449
2450 /* Bound the maximum access by the alignment of the address. */
2451 if (!mr->ops->impl.unaligned) {
2452 unsigned align_size_max = addr & -addr;
2453 if (align_size_max != 0 && align_size_max < access_size_max) {
2454 access_size_max = align_size_max;
2455 }
2456 }
2457
2458 /* Don't attempt accesses larger than the maximum. */
2459 if (l > access_size_max) {
2460 l = access_size_max;
2461 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01002462 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07002463
2464 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002465}
2466
Jan Kiszka4840f102015-06-18 18:47:22 +02002467static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02002468{
Jan Kiszka4840f102015-06-18 18:47:22 +02002469 bool unlocked = !qemu_mutex_iothread_locked();
2470 bool release_lock = false;
2471
2472 if (unlocked && mr->global_locking) {
2473 qemu_mutex_lock_iothread();
2474 unlocked = false;
2475 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002476 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002477 if (mr->flush_coalesced_mmio) {
2478 if (unlocked) {
2479 qemu_mutex_lock_iothread();
2480 }
2481 qemu_flush_coalesced_mmio_buffer();
2482 if (unlocked) {
2483 qemu_mutex_unlock_iothread();
2484 }
2485 }
2486
2487 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002488}
2489
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002490/* Called within RCU critical section. */
2491static MemTxResult address_space_write_continue(AddressSpace *as, hwaddr addr,
2492 MemTxAttrs attrs,
2493 const uint8_t *buf,
2494 int len, hwaddr addr1,
2495 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00002496{
bellard13eb76e2004-01-24 15:23:36 +00002497 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002498 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01002499 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02002500 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00002501
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002502 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002503 if (!memory_access_is_direct(mr, true)) {
2504 release_lock |= prepare_mmio_access(mr);
2505 l = memory_access_size(mr, l, addr1);
2506 /* XXX: could force current_cpu to NULL to avoid
2507 potential bugs */
2508 switch (l) {
2509 case 8:
2510 /* 64 bit write access */
2511 val = ldq_p(buf);
2512 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2513 attrs);
2514 break;
2515 case 4:
2516 /* 32 bit write access */
2517 val = ldl_p(buf);
2518 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2519 attrs);
2520 break;
2521 case 2:
2522 /* 16 bit write access */
2523 val = lduw_p(buf);
2524 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2525 attrs);
2526 break;
2527 case 1:
2528 /* 8 bit write access */
2529 val = ldub_p(buf);
2530 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2531 attrs);
2532 break;
2533 default:
2534 abort();
bellard13eb76e2004-01-24 15:23:36 +00002535 }
2536 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002537 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002538 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002539 memcpy(ptr, buf, l);
2540 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002541 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002542
2543 if (release_lock) {
2544 qemu_mutex_unlock_iothread();
2545 release_lock = false;
2546 }
2547
bellard13eb76e2004-01-24 15:23:36 +00002548 len -= l;
2549 buf += l;
2550 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002551
2552 if (!len) {
2553 break;
2554 }
2555
2556 l = len;
2557 mr = address_space_translate(as, addr, &addr1, &l, true);
bellard13eb76e2004-01-24 15:23:36 +00002558 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002559
Peter Maydell3b643492015-04-26 16:49:23 +01002560 return result;
bellard13eb76e2004-01-24 15:23:36 +00002561}
bellard8df1cd02005-01-28 22:37:22 +00002562
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002563MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2564 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002565{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002566 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002567 hwaddr addr1;
2568 MemoryRegion *mr;
2569 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002570
2571 if (len > 0) {
2572 rcu_read_lock();
2573 l = len;
2574 mr = address_space_translate(as, addr, &addr1, &l, true);
2575 result = address_space_write_continue(as, addr, attrs, buf, len,
2576 addr1, l, mr);
2577 rcu_read_unlock();
2578 }
2579
2580 return result;
2581}
2582
2583/* Called within RCU critical section. */
2584MemTxResult address_space_read_continue(AddressSpace *as, hwaddr addr,
2585 MemTxAttrs attrs, uint8_t *buf,
2586 int len, hwaddr addr1, hwaddr l,
2587 MemoryRegion *mr)
2588{
2589 uint8_t *ptr;
2590 uint64_t val;
2591 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002592 bool release_lock = false;
2593
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002594 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002595 if (!memory_access_is_direct(mr, false)) {
2596 /* I/O case */
2597 release_lock |= prepare_mmio_access(mr);
2598 l = memory_access_size(mr, l, addr1);
2599 switch (l) {
2600 case 8:
2601 /* 64 bit read access */
2602 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2603 attrs);
2604 stq_p(buf, val);
2605 break;
2606 case 4:
2607 /* 32 bit read access */
2608 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2609 attrs);
2610 stl_p(buf, val);
2611 break;
2612 case 2:
2613 /* 16 bit read access */
2614 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2615 attrs);
2616 stw_p(buf, val);
2617 break;
2618 case 1:
2619 /* 8 bit read access */
2620 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2621 attrs);
2622 stb_p(buf, val);
2623 break;
2624 default:
2625 abort();
2626 }
2627 } else {
2628 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002629 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002630 memcpy(buf, ptr, l);
2631 }
2632
2633 if (release_lock) {
2634 qemu_mutex_unlock_iothread();
2635 release_lock = false;
2636 }
2637
2638 len -= l;
2639 buf += l;
2640 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002641
2642 if (!len) {
2643 break;
2644 }
2645
2646 l = len;
2647 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002648 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002649
2650 return result;
2651}
2652
Paolo Bonzini3cc8f882015-12-09 10:34:13 +01002653MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
2654 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002655{
2656 hwaddr l;
2657 hwaddr addr1;
2658 MemoryRegion *mr;
2659 MemTxResult result = MEMTX_OK;
2660
2661 if (len > 0) {
2662 rcu_read_lock();
2663 l = len;
2664 mr = address_space_translate(as, addr, &addr1, &l, false);
2665 result = address_space_read_continue(as, addr, attrs, buf, len,
2666 addr1, l, mr);
2667 rcu_read_unlock();
2668 }
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002669
2670 return result;
Avi Kivityac1970f2012-10-03 16:22:53 +02002671}
2672
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002673MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2674 uint8_t *buf, int len, bool is_write)
2675{
2676 if (is_write) {
2677 return address_space_write(as, addr, attrs, (uint8_t *)buf, len);
2678 } else {
2679 return address_space_read(as, addr, attrs, (uint8_t *)buf, len);
2680 }
2681}
Avi Kivityac1970f2012-10-03 16:22:53 +02002682
Avi Kivitya8170e52012-10-23 12:30:10 +02002683void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002684 int len, int is_write)
2685{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002686 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2687 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002688}
2689
Alexander Graf582b55a2013-12-11 14:17:44 +01002690enum write_rom_type {
2691 WRITE_DATA,
2692 FLUSH_CACHE,
2693};
2694
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002695static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002696 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002697{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002698 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002699 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002700 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002701 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002702
Paolo Bonzini41063e12015-03-18 14:21:43 +01002703 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002704 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002705 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002706 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002707
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002708 if (!(memory_region_is_ram(mr) ||
2709 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02002710 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002711 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00002712 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002713 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002714 switch (type) {
2715 case WRITE_DATA:
2716 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002717 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002718 break;
2719 case FLUSH_CACHE:
2720 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2721 break;
2722 }
bellardd0ecd2a2006-04-23 17:14:48 +00002723 }
2724 len -= l;
2725 buf += l;
2726 addr += l;
2727 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002728 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002729}
2730
Alexander Graf582b55a2013-12-11 14:17:44 +01002731/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002732void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002733 const uint8_t *buf, int len)
2734{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002735 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002736}
2737
2738void cpu_flush_icache_range(hwaddr start, int len)
2739{
2740 /*
2741 * This function should do the same thing as an icache flush that was
2742 * triggered from within the guest. For TCG we are always cache coherent,
2743 * so there is no need to flush anything. For KVM / Xen we need to flush
2744 * the host's instruction cache at least.
2745 */
2746 if (tcg_enabled()) {
2747 return;
2748 }
2749
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002750 cpu_physical_memory_write_rom_internal(&address_space_memory,
2751 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002752}
2753
aliguori6d16c2f2009-01-22 16:59:11 +00002754typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002755 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002756 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002757 hwaddr addr;
2758 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002759 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002760} BounceBuffer;
2761
2762static BounceBuffer bounce;
2763
aliguoriba223c22009-01-22 16:59:16 +00002764typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002765 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002766 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002767} MapClient;
2768
Fam Zheng38e047b2015-03-16 17:03:35 +08002769QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002770static QLIST_HEAD(map_client_list, MapClient) map_client_list
2771 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002772
Fam Zhenge95205e2015-03-16 17:03:37 +08002773static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002774{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002775 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002776 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002777}
2778
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002779static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002780{
2781 MapClient *client;
2782
Blue Swirl72cf2d42009-09-12 07:36:22 +00002783 while (!QLIST_EMPTY(&map_client_list)) {
2784 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002785 qemu_bh_schedule(client->bh);
2786 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002787 }
2788}
2789
Fam Zhenge95205e2015-03-16 17:03:37 +08002790void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002791{
2792 MapClient *client = g_malloc(sizeof(*client));
2793
Fam Zheng38e047b2015-03-16 17:03:35 +08002794 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002795 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002796 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002797 if (!atomic_read(&bounce.in_use)) {
2798 cpu_notify_map_clients_locked();
2799 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002800 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002801}
2802
Fam Zheng38e047b2015-03-16 17:03:35 +08002803void cpu_exec_init_all(void)
2804{
2805 qemu_mutex_init(&ram_list.mutex);
Fam Zheng38e047b2015-03-16 17:03:35 +08002806 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01002807 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08002808 qemu_mutex_init(&map_client_list_lock);
2809}
2810
Fam Zhenge95205e2015-03-16 17:03:37 +08002811void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002812{
Fam Zhenge95205e2015-03-16 17:03:37 +08002813 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002814
Fam Zhenge95205e2015-03-16 17:03:37 +08002815 qemu_mutex_lock(&map_client_list_lock);
2816 QLIST_FOREACH(client, &map_client_list, link) {
2817 if (client->bh == bh) {
2818 cpu_unregister_map_client_do(client);
2819 break;
2820 }
2821 }
2822 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002823}
2824
2825static void cpu_notify_map_clients(void)
2826{
Fam Zheng38e047b2015-03-16 17:03:35 +08002827 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002828 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002829 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002830}
2831
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002832bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2833{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002834 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002835 hwaddr l, xlat;
2836
Paolo Bonzini41063e12015-03-18 14:21:43 +01002837 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002838 while (len > 0) {
2839 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002840 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2841 if (!memory_access_is_direct(mr, is_write)) {
2842 l = memory_access_size(mr, l, addr);
2843 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002844 return false;
2845 }
2846 }
2847
2848 len -= l;
2849 addr += l;
2850 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002851 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002852 return true;
2853}
2854
aliguori6d16c2f2009-01-22 16:59:11 +00002855/* Map a physical memory region into a host virtual address.
2856 * May map a subset of the requested range, given by and returned in *plen.
2857 * May return NULL if resources needed to perform the mapping are exhausted.
2858 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002859 * Use cpu_register_map_client() to know when retrying the map operation is
2860 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002861 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002862void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002863 hwaddr addr,
2864 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002865 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002866{
Avi Kivitya8170e52012-10-23 12:30:10 +02002867 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002868 hwaddr done = 0;
2869 hwaddr l, xlat, base;
2870 MemoryRegion *mr, *this_mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002871 void *ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002872
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002873 if (len == 0) {
2874 return NULL;
2875 }
aliguori6d16c2f2009-01-22 16:59:11 +00002876
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002877 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002878 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002879 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002880
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002881 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002882 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002883 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002884 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002885 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002886 /* Avoid unbounded allocations */
2887 l = MIN(l, TARGET_PAGE_SIZE);
2888 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002889 bounce.addr = addr;
2890 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002891
2892 memory_region_ref(mr);
2893 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002894 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002895 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2896 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002897 }
aliguori6d16c2f2009-01-22 16:59:11 +00002898
Paolo Bonzini41063e12015-03-18 14:21:43 +01002899 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002900 *plen = l;
2901 return bounce.buffer;
2902 }
2903
2904 base = xlat;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002905
2906 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002907 len -= l;
2908 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002909 done += l;
2910 if (len == 0) {
2911 break;
2912 }
2913
2914 l = len;
2915 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2916 if (this_mr != mr || xlat != base + done) {
2917 break;
2918 }
aliguori6d16c2f2009-01-22 16:59:11 +00002919 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002920
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002921 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002922 *plen = done;
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002923 ptr = qemu_ram_ptr_length(mr->ram_block, base, plen);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002924 rcu_read_unlock();
2925
2926 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002927}
2928
Avi Kivityac1970f2012-10-03 16:22:53 +02002929/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002930 * Will also mark the memory as dirty if is_write == 1. access_len gives
2931 * the amount of memory that was actually read or written by the caller.
2932 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002933void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2934 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002935{
2936 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002937 MemoryRegion *mr;
2938 ram_addr_t addr1;
2939
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002940 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002941 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002942 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01002943 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002944 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002945 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002946 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002947 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002948 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002949 return;
2950 }
2951 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002952 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
2953 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002954 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002955 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002956 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002957 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002958 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00002959 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002960}
bellardd0ecd2a2006-04-23 17:14:48 +00002961
Avi Kivitya8170e52012-10-23 12:30:10 +02002962void *cpu_physical_memory_map(hwaddr addr,
2963 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002964 int is_write)
2965{
2966 return address_space_map(&address_space_memory, addr, plen, is_write);
2967}
2968
Avi Kivitya8170e52012-10-23 12:30:10 +02002969void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2970 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002971{
2972 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2973}
2974
bellard8df1cd02005-01-28 22:37:22 +00002975/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002976static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
2977 MemTxAttrs attrs,
2978 MemTxResult *result,
2979 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002980{
bellard8df1cd02005-01-28 22:37:22 +00002981 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002982 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002983 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002984 hwaddr l = 4;
2985 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002986 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02002987 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00002988
Paolo Bonzini41063e12015-03-18 14:21:43 +01002989 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002990 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002991 if (l < 4 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02002992 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02002993
bellard8df1cd02005-01-28 22:37:22 +00002994 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01002995 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002996#if defined(TARGET_WORDS_BIGENDIAN)
2997 if (endian == DEVICE_LITTLE_ENDIAN) {
2998 val = bswap32(val);
2999 }
3000#else
3001 if (endian == DEVICE_BIG_ENDIAN) {
3002 val = bswap32(val);
3003 }
3004#endif
bellard8df1cd02005-01-28 22:37:22 +00003005 } else {
3006 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003007 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003008 switch (endian) {
3009 case DEVICE_LITTLE_ENDIAN:
3010 val = ldl_le_p(ptr);
3011 break;
3012 case DEVICE_BIG_ENDIAN:
3013 val = ldl_be_p(ptr);
3014 break;
3015 default:
3016 val = ldl_p(ptr);
3017 break;
3018 }
Peter Maydell50013112015-04-26 16:49:24 +01003019 r = MEMTX_OK;
3020 }
3021 if (result) {
3022 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003023 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003024 if (release_lock) {
3025 qemu_mutex_unlock_iothread();
3026 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003027 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003028 return val;
3029}
3030
Peter Maydell50013112015-04-26 16:49:24 +01003031uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
3032 MemTxAttrs attrs, MemTxResult *result)
3033{
3034 return address_space_ldl_internal(as, addr, attrs, result,
3035 DEVICE_NATIVE_ENDIAN);
3036}
3037
3038uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
3039 MemTxAttrs attrs, MemTxResult *result)
3040{
3041 return address_space_ldl_internal(as, addr, attrs, result,
3042 DEVICE_LITTLE_ENDIAN);
3043}
3044
3045uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
3046 MemTxAttrs attrs, MemTxResult *result)
3047{
3048 return address_space_ldl_internal(as, addr, attrs, result,
3049 DEVICE_BIG_ENDIAN);
3050}
3051
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003052uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003053{
Peter Maydell50013112015-04-26 16:49:24 +01003054 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003055}
3056
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003057uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003058{
Peter Maydell50013112015-04-26 16:49:24 +01003059 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003060}
3061
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003062uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003063{
Peter Maydell50013112015-04-26 16:49:24 +01003064 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003065}
3066
bellard84b7b8e2005-11-28 21:19:04 +00003067/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003068static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
3069 MemTxAttrs attrs,
3070 MemTxResult *result,
3071 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003072{
bellard84b7b8e2005-11-28 21:19:04 +00003073 uint8_t *ptr;
3074 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003075 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003076 hwaddr l = 8;
3077 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003078 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003079 bool release_lock = false;
bellard84b7b8e2005-11-28 21:19:04 +00003080
Paolo Bonzini41063e12015-03-18 14:21:43 +01003081 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003082 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003083 false);
3084 if (l < 8 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003085 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003086
bellard84b7b8e2005-11-28 21:19:04 +00003087 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003088 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02003089#if defined(TARGET_WORDS_BIGENDIAN)
3090 if (endian == DEVICE_LITTLE_ENDIAN) {
3091 val = bswap64(val);
3092 }
3093#else
3094 if (endian == DEVICE_BIG_ENDIAN) {
3095 val = bswap64(val);
3096 }
3097#endif
bellard84b7b8e2005-11-28 21:19:04 +00003098 } else {
3099 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003100 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003101 switch (endian) {
3102 case DEVICE_LITTLE_ENDIAN:
3103 val = ldq_le_p(ptr);
3104 break;
3105 case DEVICE_BIG_ENDIAN:
3106 val = ldq_be_p(ptr);
3107 break;
3108 default:
3109 val = ldq_p(ptr);
3110 break;
3111 }
Peter Maydell50013112015-04-26 16:49:24 +01003112 r = MEMTX_OK;
3113 }
3114 if (result) {
3115 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00003116 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003117 if (release_lock) {
3118 qemu_mutex_unlock_iothread();
3119 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003120 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00003121 return val;
3122}
3123
Peter Maydell50013112015-04-26 16:49:24 +01003124uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
3125 MemTxAttrs attrs, MemTxResult *result)
3126{
3127 return address_space_ldq_internal(as, addr, attrs, result,
3128 DEVICE_NATIVE_ENDIAN);
3129}
3130
3131uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
3132 MemTxAttrs attrs, MemTxResult *result)
3133{
3134 return address_space_ldq_internal(as, addr, attrs, result,
3135 DEVICE_LITTLE_ENDIAN);
3136}
3137
3138uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
3139 MemTxAttrs attrs, MemTxResult *result)
3140{
3141 return address_space_ldq_internal(as, addr, attrs, result,
3142 DEVICE_BIG_ENDIAN);
3143}
3144
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003145uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003146{
Peter Maydell50013112015-04-26 16:49:24 +01003147 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003148}
3149
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003150uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003151{
Peter Maydell50013112015-04-26 16:49:24 +01003152 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003153}
3154
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003155uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003156{
Peter Maydell50013112015-04-26 16:49:24 +01003157 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003158}
3159
bellardaab33092005-10-30 20:48:42 +00003160/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003161uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
3162 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003163{
3164 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01003165 MemTxResult r;
3166
3167 r = address_space_rw(as, addr, attrs, &val, 1, 0);
3168 if (result) {
3169 *result = r;
3170 }
bellardaab33092005-10-30 20:48:42 +00003171 return val;
3172}
3173
Peter Maydell50013112015-04-26 16:49:24 +01003174uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
3175{
3176 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
3177}
3178
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003179/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003180static inline uint32_t address_space_lduw_internal(AddressSpace *as,
3181 hwaddr addr,
3182 MemTxAttrs attrs,
3183 MemTxResult *result,
3184 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003185{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003186 uint8_t *ptr;
3187 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003188 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003189 hwaddr l = 2;
3190 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003191 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003192 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003193
Paolo Bonzini41063e12015-03-18 14:21:43 +01003194 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003195 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003196 false);
3197 if (l < 2 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003198 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003199
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003200 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003201 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003202#if defined(TARGET_WORDS_BIGENDIAN)
3203 if (endian == DEVICE_LITTLE_ENDIAN) {
3204 val = bswap16(val);
3205 }
3206#else
3207 if (endian == DEVICE_BIG_ENDIAN) {
3208 val = bswap16(val);
3209 }
3210#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003211 } else {
3212 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003213 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003214 switch (endian) {
3215 case DEVICE_LITTLE_ENDIAN:
3216 val = lduw_le_p(ptr);
3217 break;
3218 case DEVICE_BIG_ENDIAN:
3219 val = lduw_be_p(ptr);
3220 break;
3221 default:
3222 val = lduw_p(ptr);
3223 break;
3224 }
Peter Maydell50013112015-04-26 16:49:24 +01003225 r = MEMTX_OK;
3226 }
3227 if (result) {
3228 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003229 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003230 if (release_lock) {
3231 qemu_mutex_unlock_iothread();
3232 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003233 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003234 return val;
bellardaab33092005-10-30 20:48:42 +00003235}
3236
Peter Maydell50013112015-04-26 16:49:24 +01003237uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
3238 MemTxAttrs attrs, MemTxResult *result)
3239{
3240 return address_space_lduw_internal(as, addr, attrs, result,
3241 DEVICE_NATIVE_ENDIAN);
3242}
3243
3244uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
3245 MemTxAttrs attrs, MemTxResult *result)
3246{
3247 return address_space_lduw_internal(as, addr, attrs, result,
3248 DEVICE_LITTLE_ENDIAN);
3249}
3250
3251uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
3252 MemTxAttrs attrs, MemTxResult *result)
3253{
3254 return address_space_lduw_internal(as, addr, attrs, result,
3255 DEVICE_BIG_ENDIAN);
3256}
3257
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003258uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003259{
Peter Maydell50013112015-04-26 16:49:24 +01003260 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003261}
3262
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003263uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003264{
Peter Maydell50013112015-04-26 16:49:24 +01003265 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003266}
3267
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003268uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003269{
Peter Maydell50013112015-04-26 16:49:24 +01003270 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003271}
3272
bellard8df1cd02005-01-28 22:37:22 +00003273/* warning: addr must be aligned. The ram page is not masked as dirty
3274 and the code inside is not invalidated. It is useful if the dirty
3275 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01003276void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
3277 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00003278{
bellard8df1cd02005-01-28 22:37:22 +00003279 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003280 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003281 hwaddr l = 4;
3282 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003283 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003284 uint8_t dirty_log_mask;
Jan Kiszka4840f102015-06-18 18:47:22 +02003285 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003286
Paolo Bonzini41063e12015-03-18 14:21:43 +01003287 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003288 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003289 true);
3290 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003291 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003292
Peter Maydell50013112015-04-26 16:49:24 +01003293 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003294 } else {
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003295 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
bellard8df1cd02005-01-28 22:37:22 +00003296 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003297
Paolo Bonzini845b6212015-03-23 11:45:53 +01003298 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3299 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003300 cpu_physical_memory_set_dirty_range(memory_region_get_ram_addr(mr) + addr,
3301 4, dirty_log_mask);
Peter Maydell50013112015-04-26 16:49:24 +01003302 r = MEMTX_OK;
3303 }
3304 if (result) {
3305 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003306 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003307 if (release_lock) {
3308 qemu_mutex_unlock_iothread();
3309 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003310 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003311}
3312
Peter Maydell50013112015-04-26 16:49:24 +01003313void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3314{
3315 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3316}
3317
bellard8df1cd02005-01-28 22:37:22 +00003318/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003319static inline void address_space_stl_internal(AddressSpace *as,
3320 hwaddr addr, uint32_t val,
3321 MemTxAttrs attrs,
3322 MemTxResult *result,
3323 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003324{
bellard8df1cd02005-01-28 22:37:22 +00003325 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003326 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003327 hwaddr l = 4;
3328 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003329 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003330 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003331
Paolo Bonzini41063e12015-03-18 14:21:43 +01003332 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003333 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003334 true);
3335 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003336 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003337
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003338#if defined(TARGET_WORDS_BIGENDIAN)
3339 if (endian == DEVICE_LITTLE_ENDIAN) {
3340 val = bswap32(val);
3341 }
3342#else
3343 if (endian == DEVICE_BIG_ENDIAN) {
3344 val = bswap32(val);
3345 }
3346#endif
Peter Maydell50013112015-04-26 16:49:24 +01003347 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003348 } else {
bellard8df1cd02005-01-28 22:37:22 +00003349 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003350 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003351 switch (endian) {
3352 case DEVICE_LITTLE_ENDIAN:
3353 stl_le_p(ptr, val);
3354 break;
3355 case DEVICE_BIG_ENDIAN:
3356 stl_be_p(ptr, val);
3357 break;
3358 default:
3359 stl_p(ptr, val);
3360 break;
3361 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003362 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003363 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003364 }
Peter Maydell50013112015-04-26 16:49:24 +01003365 if (result) {
3366 *result = r;
3367 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003368 if (release_lock) {
3369 qemu_mutex_unlock_iothread();
3370 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003371 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003372}
3373
3374void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3375 MemTxAttrs attrs, MemTxResult *result)
3376{
3377 address_space_stl_internal(as, addr, val, attrs, result,
3378 DEVICE_NATIVE_ENDIAN);
3379}
3380
3381void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3382 MemTxAttrs attrs, MemTxResult *result)
3383{
3384 address_space_stl_internal(as, addr, val, attrs, result,
3385 DEVICE_LITTLE_ENDIAN);
3386}
3387
3388void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3389 MemTxAttrs attrs, MemTxResult *result)
3390{
3391 address_space_stl_internal(as, addr, val, attrs, result,
3392 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003393}
3394
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003395void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003396{
Peter Maydell50013112015-04-26 16:49:24 +01003397 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003398}
3399
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003400void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003401{
Peter Maydell50013112015-04-26 16:49:24 +01003402 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003403}
3404
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003405void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003406{
Peter Maydell50013112015-04-26 16:49:24 +01003407 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003408}
3409
bellardaab33092005-10-30 20:48:42 +00003410/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003411void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3412 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003413{
3414 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003415 MemTxResult r;
3416
3417 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3418 if (result) {
3419 *result = r;
3420 }
3421}
3422
3423void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3424{
3425 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003426}
3427
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003428/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003429static inline void address_space_stw_internal(AddressSpace *as,
3430 hwaddr addr, uint32_t val,
3431 MemTxAttrs attrs,
3432 MemTxResult *result,
3433 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003434{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003435 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003436 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003437 hwaddr l = 2;
3438 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003439 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003440 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003441
Paolo Bonzini41063e12015-03-18 14:21:43 +01003442 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003443 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003444 if (l < 2 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003445 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003446
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003447#if defined(TARGET_WORDS_BIGENDIAN)
3448 if (endian == DEVICE_LITTLE_ENDIAN) {
3449 val = bswap16(val);
3450 }
3451#else
3452 if (endian == DEVICE_BIG_ENDIAN) {
3453 val = bswap16(val);
3454 }
3455#endif
Peter Maydell50013112015-04-26 16:49:24 +01003456 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003457 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003458 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003459 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003460 switch (endian) {
3461 case DEVICE_LITTLE_ENDIAN:
3462 stw_le_p(ptr, val);
3463 break;
3464 case DEVICE_BIG_ENDIAN:
3465 stw_be_p(ptr, val);
3466 break;
3467 default:
3468 stw_p(ptr, val);
3469 break;
3470 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003471 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003472 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003473 }
Peter Maydell50013112015-04-26 16:49:24 +01003474 if (result) {
3475 *result = r;
3476 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003477 if (release_lock) {
3478 qemu_mutex_unlock_iothread();
3479 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003480 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003481}
3482
3483void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3484 MemTxAttrs attrs, MemTxResult *result)
3485{
3486 address_space_stw_internal(as, addr, val, attrs, result,
3487 DEVICE_NATIVE_ENDIAN);
3488}
3489
3490void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3491 MemTxAttrs attrs, MemTxResult *result)
3492{
3493 address_space_stw_internal(as, addr, val, attrs, result,
3494 DEVICE_LITTLE_ENDIAN);
3495}
3496
3497void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3498 MemTxAttrs attrs, MemTxResult *result)
3499{
3500 address_space_stw_internal(as, addr, val, attrs, result,
3501 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003502}
3503
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003504void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003505{
Peter Maydell50013112015-04-26 16:49:24 +01003506 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003507}
3508
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003509void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003510{
Peter Maydell50013112015-04-26 16:49:24 +01003511 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003512}
3513
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003514void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003515{
Peter Maydell50013112015-04-26 16:49:24 +01003516 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003517}
3518
bellardaab33092005-10-30 20:48:42 +00003519/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003520void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3521 MemTxAttrs attrs, MemTxResult *result)
3522{
3523 MemTxResult r;
3524 val = tswap64(val);
3525 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3526 if (result) {
3527 *result = r;
3528 }
3529}
3530
3531void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3532 MemTxAttrs attrs, MemTxResult *result)
3533{
3534 MemTxResult r;
3535 val = cpu_to_le64(val);
3536 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3537 if (result) {
3538 *result = r;
3539 }
3540}
3541void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3542 MemTxAttrs attrs, MemTxResult *result)
3543{
3544 MemTxResult r;
3545 val = cpu_to_be64(val);
3546 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3547 if (result) {
3548 *result = r;
3549 }
3550}
3551
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003552void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003553{
Peter Maydell50013112015-04-26 16:49:24 +01003554 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003555}
3556
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003557void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003558{
Peter Maydell50013112015-04-26 16:49:24 +01003559 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003560}
3561
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003562void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003563{
Peter Maydell50013112015-04-26 16:49:24 +01003564 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003565}
3566
aliguori5e2972f2009-03-28 17:51:36 +00003567/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003568int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003569 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003570{
3571 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003572 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003573 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003574
3575 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003576 int asidx;
3577 MemTxAttrs attrs;
3578
bellard13eb76e2004-01-24 15:23:36 +00003579 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003580 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3581 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003582 /* if no physical page mapped, return an error */
3583 if (phys_addr == -1)
3584 return -1;
3585 l = (page + TARGET_PAGE_SIZE) - addr;
3586 if (l > len)
3587 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003588 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003589 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003590 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3591 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003592 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003593 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3594 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003595 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003596 }
bellard13eb76e2004-01-24 15:23:36 +00003597 len -= l;
3598 buf += l;
3599 addr += l;
3600 }
3601 return 0;
3602}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003603
3604/*
3605 * Allows code that needs to deal with migration bitmaps etc to still be built
3606 * target independent.
3607 */
3608size_t qemu_target_page_bits(void)
3609{
3610 return TARGET_PAGE_BITS;
3611}
3612
Paul Brooka68fe892010-03-01 00:08:59 +00003613#endif
bellard13eb76e2004-01-24 15:23:36 +00003614
Blue Swirl8e4a4242013-01-06 18:30:17 +00003615/*
3616 * A helper function for the _utterly broken_ virtio device model to find out if
3617 * it's running on a big endian machine. Don't do this at home kids!
3618 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003619bool target_words_bigendian(void);
3620bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003621{
3622#if defined(TARGET_WORDS_BIGENDIAN)
3623 return true;
3624#else
3625 return false;
3626#endif
3627}
3628
Wen Congyang76f35532012-05-07 12:04:18 +08003629#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003630bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003631{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003632 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003633 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003634 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003635
Paolo Bonzini41063e12015-03-18 14:21:43 +01003636 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003637 mr = address_space_translate(&address_space_memory,
3638 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003639
Paolo Bonzini41063e12015-03-18 14:21:43 +01003640 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3641 rcu_read_unlock();
3642 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003643}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003644
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003645int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003646{
3647 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003648 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003649
Mike Day0dc3f442013-09-05 14:41:35 -04003650 rcu_read_lock();
3651 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003652 ret = func(block->idstr, block->host, block->offset,
3653 block->used_length, opaque);
3654 if (ret) {
3655 break;
3656 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003657 }
Mike Day0dc3f442013-09-05 14:41:35 -04003658 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003659 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003660}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003661#endif