blob: 33e0a4f153fed7a10c5ad874f594e1beb6da0816 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
bellard54936002003-05-13 00:25:15 +000021
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020022#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000023#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010024#include "exec/exec-all.h"
Juan Quintela51180422017-04-24 20:50:19 +020025#include "exec/target_page.h"
bellardb67d9a52008-05-23 09:57:34 +000026#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020027#include "hw/qdev-core.h"
Fam Zhengc7e002c2017-07-14 10:15:08 +080028#include "hw/qdev-properties.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010031#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010032#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020039#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010040#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020041#include "hw/hw.h"
42#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010043#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020044#include "sysemu/dma.h"
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +110045#include "sysemu/numa.h"
Christian Borntraeger79ca7a12017-03-07 15:19:08 +010046#include "sysemu/hw_accel.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020047#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010048#include "sysemu/xen-mapcache.h"
Daniel P. Berrange0ab8ed12017-01-25 16:14:15 +000049#include "trace-root.h"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +000050
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000051#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000052#include <linux/falloc.h>
53#endif
54
pbrook53a59602006-03-25 19:31:22 +000055#endif
Mike Day0dc3f442013-09-05 14:41:35 -040056#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020057#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000058#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030059#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000060
Paolo Bonzini022c62c2012-12-17 18:19:49 +010061#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020062#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030063#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020064
Bharata B Rao9dfeca72016-05-12 09:18:12 +053065#include "migration/vmstate.h"
66
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020067#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030068#ifndef _WIN32
69#include "qemu/mmap-alloc.h"
70#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020071
Peter Xube9b23c2017-05-12 12:17:41 +080072#include "monitor/monitor.h"
73
blueswir1db7b5422007-05-26 17:36:03 +000074//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000075
pbrook99773bd2006-04-16 15:14:59 +000076#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040077/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
78 * are protected by the ramlist lock.
79 */
Mike Day0d53d9f2015-01-21 13:45:24 +010080RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030081
82static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030083static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030084
Avi Kivityf6790af2012-10-02 20:13:51 +020085AddressSpace address_space_io;
86AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020087
Paolo Bonzini0844e002013-05-24 14:37:28 +020088MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020089static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020090
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080091/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
92#define RAM_PREALLOC (1 << 0)
93
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080094/* RAM is mmap-ed with MAP_SHARED */
95#define RAM_SHARED (1 << 1)
96
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020097/* Only a portion of RAM (used_length) is actually used, and migrated.
98 * This used_length size can change across reboots.
99 */
100#define RAM_RESIZEABLE (1 << 2)
101
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +0000102/* UFFDIO_ZEROPAGE is available on this RAMBlock to atomically
103 * zero the page and wake waiting processes.
104 * (Set during postcopy)
105 */
106#define RAM_UF_ZEROPAGE (1 << 3)
pbrooke2eef172008-06-08 01:09:01 +0000107#endif
bellard9fa3e852004-01-04 18:06:42 +0000108
Peter Maydell20bccb82016-10-24 16:26:49 +0100109#ifdef TARGET_PAGE_BITS_VARY
110int target_page_bits;
111bool target_page_bits_decided;
112#endif
113
Andreas Färberbdc44642013-06-24 23:50:24 +0200114struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +0000115/* current CPU in the current thread. It is only valid inside
116 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200117__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000118/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000119 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000120 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100121int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000122
Yang Zhonga0be0c52017-07-03 18:12:13 +0800123uintptr_t qemu_host_page_size;
124intptr_t qemu_host_page_mask;
Yang Zhonga0be0c52017-07-03 18:12:13 +0800125
Peter Maydell20bccb82016-10-24 16:26:49 +0100126bool set_preferred_target_page_bits(int bits)
127{
128 /* The target page size is the lowest common denominator for all
129 * the CPUs in the system, so we can only make it smaller, never
130 * larger. And we can't make it smaller once we've committed to
131 * a particular size.
132 */
133#ifdef TARGET_PAGE_BITS_VARY
134 assert(bits >= TARGET_PAGE_BITS_MIN);
135 if (target_page_bits == 0 || target_page_bits > bits) {
136 if (target_page_bits_decided) {
137 return false;
138 }
139 target_page_bits = bits;
140 }
141#endif
142 return true;
143}
144
pbrooke2eef172008-06-08 01:09:01 +0000145#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200146
Peter Maydell20bccb82016-10-24 16:26:49 +0100147static void finalize_target_page_bits(void)
148{
149#ifdef TARGET_PAGE_BITS_VARY
150 if (target_page_bits == 0) {
151 target_page_bits = TARGET_PAGE_BITS_MIN;
152 }
153 target_page_bits_decided = true;
154#endif
155}
156
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200157typedef struct PhysPageEntry PhysPageEntry;
158
159struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200160 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200161 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200162 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200163 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200164};
165
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200166#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
167
Paolo Bonzini03f49952013-11-07 17:14:36 +0100168/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100169#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100170
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200171#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100172#define P_L2_SIZE (1 << P_L2_BITS)
173
174#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
175
176typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200177
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200178typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100179 struct rcu_head rcu;
180
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200181 unsigned sections_nb;
182 unsigned sections_nb_alloc;
183 unsigned nodes_nb;
184 unsigned nodes_nb_alloc;
185 Node *nodes;
186 MemoryRegionSection *sections;
187} PhysPageMap;
188
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200189struct AddressSpaceDispatch {
Fam Zheng729633c2016-03-01 14:18:24 +0800190 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200191 /* This is a multi-level map on the physical address space.
192 * The bottom level has pointers to MemoryRegionSections.
193 */
194 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200195 PhysPageMap map;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200196};
197
Jan Kiszka90260c62013-05-26 21:46:51 +0200198#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
199typedef struct subpage_t {
200 MemoryRegion iomem;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000201 FlatView *fv;
Jan Kiszka90260c62013-05-26 21:46:51 +0200202 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100203 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200204} subpage_t;
205
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200206#define PHYS_SECTION_UNASSIGNED 0
207#define PHYS_SECTION_NOTDIRTY 1
208#define PHYS_SECTION_ROM 2
209#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200210
pbrooke2eef172008-06-08 01:09:01 +0000211static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300212static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000213static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000214
Avi Kivity1ec9b902012-01-02 12:47:48 +0200215static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100216
217/**
218 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
219 * @cpu: the CPU whose AddressSpace this is
220 * @as: the AddressSpace itself
221 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
222 * @tcg_as_listener: listener for tracking changes to the AddressSpace
223 */
224struct CPUAddressSpace {
225 CPUState *cpu;
226 AddressSpace *as;
227 struct AddressSpaceDispatch *memory_dispatch;
228 MemoryListener tcg_as_listener;
229};
230
Gerd Hoffmann8deaf122017-04-21 11:16:25 +0200231struct DirtyBitmapSnapshot {
232 ram_addr_t start;
233 ram_addr_t end;
234 unsigned long dirty[];
235};
236
pbrook6658ffb2007-03-16 23:58:11 +0000237#endif
bellard54936002003-05-13 00:25:15 +0000238
Paul Brook6d9a1302010-02-28 23:55:53 +0000239#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200240
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200241static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200242{
Peter Lieven101420b2016-07-15 12:03:50 +0200243 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200244 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200245 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200246 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
247 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200248 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200249 }
250}
251
Paolo Bonzinidb946042015-05-21 15:12:29 +0200252static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200253{
254 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200255 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200256 PhysPageEntry e;
257 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200258
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200259 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200260 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200261 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200262 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200263
264 e.skip = leaf ? 0 : 1;
265 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100266 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200267 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200268 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200269 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200270}
271
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200272static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
273 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200274 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200275{
276 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100277 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200278
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200279 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200280 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200281 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200282 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100283 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200284
Paolo Bonzini03f49952013-11-07 17:14:36 +0100285 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200286 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200287 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200288 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200289 *index += step;
290 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200291 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200292 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200293 }
294 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200295 }
296}
297
Avi Kivityac1970f2012-10-03 16:22:53 +0200298static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200299 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200300 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000301{
Avi Kivity29990972012-02-13 20:21:20 +0200302 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200303 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000304
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200305 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000306}
307
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200308/* Compact a non leaf page entry. Simply detect that the entry has a single child,
309 * and update our entry so we can skip it and go directly to the destination.
310 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400311static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200312{
313 unsigned valid_ptr = P_L2_SIZE;
314 int valid = 0;
315 PhysPageEntry *p;
316 int i;
317
318 if (lp->ptr == PHYS_MAP_NODE_NIL) {
319 return;
320 }
321
322 p = nodes[lp->ptr];
323 for (i = 0; i < P_L2_SIZE; i++) {
324 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
325 continue;
326 }
327
328 valid_ptr = i;
329 valid++;
330 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400331 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200332 }
333 }
334
335 /* We can only compress if there's only one child. */
336 if (valid != 1) {
337 return;
338 }
339
340 assert(valid_ptr < P_L2_SIZE);
341
342 /* Don't compress if it won't fit in the # of bits we have. */
343 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
344 return;
345 }
346
347 lp->ptr = p[valid_ptr].ptr;
348 if (!p[valid_ptr].skip) {
349 /* If our only child is a leaf, make this a leaf. */
350 /* By design, we should have made this node a leaf to begin with so we
351 * should never reach here.
352 * But since it's so simple to handle this, let's do it just in case we
353 * change this rule.
354 */
355 lp->skip = 0;
356 } else {
357 lp->skip += p[valid_ptr].skip;
358 }
359}
360
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +1000361void address_space_dispatch_compact(AddressSpaceDispatch *d)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200362{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200363 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400364 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200365 }
366}
367
Fam Zheng29cb5332016-03-01 14:18:23 +0800368static inline bool section_covers_addr(const MemoryRegionSection *section,
369 hwaddr addr)
370{
371 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
372 * the section must cover the entire address space.
373 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700374 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800375 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700376 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800377}
378
Peter Xu003a0cf2017-05-15 16:50:57 +0800379static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
bellard92e873b2004-05-21 14:52:29 +0000380{
Peter Xu003a0cf2017-05-15 16:50:57 +0800381 PhysPageEntry lp = d->phys_map, *p;
382 Node *nodes = d->map.nodes;
383 MemoryRegionSection *sections = d->map.sections;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200384 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200385 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200386
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200387 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200388 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200389 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200390 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200391 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100392 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200393 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200394
Fam Zheng29cb5332016-03-01 14:18:23 +0800395 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200396 return &sections[lp.ptr];
397 } else {
398 return &sections[PHYS_SECTION_UNASSIGNED];
399 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200400}
401
Blue Swirle5548612012-04-21 13:08:33 +0000402bool memory_region_is_unassigned(MemoryRegion *mr)
403{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200404 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000405 && mr != &io_mem_watch;
406}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200407
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100408/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200409static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200410 hwaddr addr,
411 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200412{
Fam Zheng729633c2016-03-01 14:18:24 +0800413 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200414 subpage_t *subpage;
415
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100416 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
417 !section_covers_addr(section, addr)) {
Peter Xu003a0cf2017-05-15 16:50:57 +0800418 section = phys_page_find(d, addr);
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100419 atomic_set(&d->mru_section, section);
Fam Zheng729633c2016-03-01 14:18:24 +0800420 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200421 if (resolve_subpage && section->mr->subpage) {
422 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200423 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200424 }
425 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200426}
427
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100428/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200429static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200430address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200431 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200432{
433 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200434 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100435 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200436
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200437 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200438 /* Compute offset within MemoryRegionSection */
439 addr -= section->offset_within_address_space;
440
441 /* Compute offset within MemoryRegion */
442 *xlat = addr + section->offset_within_region;
443
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200444 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200445
446 /* MMIO registers can be expected to perform full-width accesses based only
447 * on their address, without considering adjacent registers that could
448 * decode to completely different MemoryRegions. When such registers
449 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
450 * regions overlap wildly. For this reason we cannot clamp the accesses
451 * here.
452 *
453 * If the length is small (as is the case for address_space_ldl/stl),
454 * everything works fine. If the incoming length is large, however,
455 * the caller really has to do the clamping through memory_access_size.
456 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200457 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200458 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200459 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
460 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200461 return section;
462}
Jan Kiszka90260c62013-05-26 21:46:51 +0200463
Peter Xud5e5faf2017-10-10 11:42:45 +0200464/**
Paolo Bonzinia411c842018-03-03 17:24:04 +0100465 * address_space_translate_iommu - translate an address through an IOMMU
466 * memory region and then through the target address space.
467 *
468 * @iommu_mr: the IOMMU memory region that we start the translation from
469 * @addr: the address to be translated through the MMU
470 * @xlat: the translated address offset within the destination memory region.
471 * It cannot be %NULL.
472 * @plen_out: valid read/write length of the translated address. It
473 * cannot be %NULL.
474 * @page_mask_out: page mask for the translated address. This
475 * should only be meaningful for IOMMU translated
476 * addresses, since there may be huge pages that this bit
477 * would tell. It can be %NULL if we don't care about it.
478 * @is_write: whether the translation operation is for write
479 * @is_mmio: whether this can be MMIO, set true if it can
480 * @target_as: the address space targeted by the IOMMU
481 *
482 * This function is called from RCU critical section. It is the common
483 * part of flatview_do_translate and address_space_translate_cached.
484 */
485static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr,
486 hwaddr *xlat,
487 hwaddr *plen_out,
488 hwaddr *page_mask_out,
489 bool is_write,
490 bool is_mmio,
491 AddressSpace **target_as)
492{
493 MemoryRegionSection *section;
494 hwaddr page_mask = (hwaddr)-1;
495
496 do {
497 hwaddr addr = *xlat;
498 IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
499 IOMMUTLBEntry iotlb = imrc->translate(iommu_mr, addr, is_write ?
500 IOMMU_WO : IOMMU_RO);
501
502 if (!(iotlb.perm & (1 << is_write))) {
503 goto unassigned;
504 }
505
506 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
507 | (addr & iotlb.addr_mask));
508 page_mask &= iotlb.addr_mask;
509 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
510 *target_as = iotlb.target_as;
511
512 section = address_space_translate_internal(
513 address_space_to_dispatch(iotlb.target_as), addr, xlat,
514 plen_out, is_mmio);
515
516 iommu_mr = memory_region_get_iommu(section->mr);
517 } while (unlikely(iommu_mr));
518
519 if (page_mask_out) {
520 *page_mask_out = page_mask;
521 }
522 return *section;
523
524unassigned:
525 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
526}
527
528/**
Peter Xud5e5faf2017-10-10 11:42:45 +0200529 * flatview_do_translate - translate an address in FlatView
530 *
531 * @fv: the flat view that we want to translate on
532 * @addr: the address to be translated in above address space
533 * @xlat: the translated address offset within memory region. It
534 * cannot be @NULL.
535 * @plen_out: valid read/write length of the translated address. It
536 * can be @NULL when we don't care about it.
537 * @page_mask_out: page mask for the translated address. This
538 * should only be meaningful for IOMMU translated
539 * addresses, since there may be huge pages that this bit
540 * would tell. It can be @NULL if we don't care about it.
541 * @is_write: whether the translation operation is for write
542 * @is_mmio: whether this can be MMIO, set true if it can
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200543 * @target_as: the address space targeted by the IOMMU
Peter Xud5e5faf2017-10-10 11:42:45 +0200544 *
545 * This function is called from RCU critical section
546 */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000547static MemoryRegionSection flatview_do_translate(FlatView *fv,
548 hwaddr addr,
549 hwaddr *xlat,
Peter Xud5e5faf2017-10-10 11:42:45 +0200550 hwaddr *plen_out,
551 hwaddr *page_mask_out,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000552 bool is_write,
553 bool is_mmio,
554 AddressSpace **target_as)
Jan Kiszka90260c62013-05-26 21:46:51 +0200555{
Avi Kivity30951152012-10-30 13:47:46 +0200556 MemoryRegionSection *section;
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000557 IOMMUMemoryRegion *iommu_mr;
Peter Xud5e5faf2017-10-10 11:42:45 +0200558 hwaddr plen = (hwaddr)(-1);
559
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200560 if (!plen_out) {
561 plen_out = &plen;
Peter Xud5e5faf2017-10-10 11:42:45 +0200562 }
Avi Kivity30951152012-10-30 13:47:46 +0200563
Paolo Bonzinia411c842018-03-03 17:24:04 +0100564 section = address_space_translate_internal(
565 flatview_to_dispatch(fv), addr, xlat,
566 plen_out, is_mmio);
Avi Kivity30951152012-10-30 13:47:46 +0200567
Paolo Bonzinia411c842018-03-03 17:24:04 +0100568 iommu_mr = memory_region_get_iommu(section->mr);
569 if (unlikely(iommu_mr)) {
570 return address_space_translate_iommu(iommu_mr, xlat,
571 plen_out, page_mask_out,
572 is_write, is_mmio,
573 target_as);
Avi Kivity30951152012-10-30 13:47:46 +0200574 }
Peter Xud5e5faf2017-10-10 11:42:45 +0200575 if (page_mask_out) {
Paolo Bonzinia411c842018-03-03 17:24:04 +0100576 /* Not behind an IOMMU, use default page size. */
577 *page_mask_out = ~TARGET_PAGE_MASK;
Peter Xud5e5faf2017-10-10 11:42:45 +0200578 }
579
Peter Xua7640402017-05-17 16:57:42 +0800580 return *section;
Peter Xua7640402017-05-17 16:57:42 +0800581}
582
583/* Called from RCU critical section */
584IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
585 bool is_write)
586{
587 MemoryRegionSection section;
Peter Xu076a93d2017-10-10 11:42:46 +0200588 hwaddr xlat, page_mask;
Peter Xua7640402017-05-17 16:57:42 +0800589
Peter Xu076a93d2017-10-10 11:42:46 +0200590 /*
591 * This can never be MMIO, and we don't really care about plen,
592 * but page mask.
593 */
594 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
595 NULL, &page_mask, is_write, false, &as);
Peter Xua7640402017-05-17 16:57:42 +0800596
597 /* Illegal translation */
598 if (section.mr == &io_mem_unassigned) {
599 goto iotlb_fail;
600 }
601
602 /* Convert memory region offset into address space offset */
603 xlat += section.offset_within_address_space -
604 section.offset_within_region;
605
Peter Xua7640402017-05-17 16:57:42 +0800606 return (IOMMUTLBEntry) {
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000607 .target_as = as,
Peter Xu076a93d2017-10-10 11:42:46 +0200608 .iova = addr & ~page_mask,
609 .translated_addr = xlat & ~page_mask,
610 .addr_mask = page_mask,
Peter Xua7640402017-05-17 16:57:42 +0800611 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
612 .perm = IOMMU_RW,
613 };
614
615iotlb_fail:
616 return (IOMMUTLBEntry) {0};
617}
618
619/* Called from RCU critical section */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000620MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
621 hwaddr *plen, bool is_write)
Peter Xua7640402017-05-17 16:57:42 +0800622{
623 MemoryRegion *mr;
624 MemoryRegionSection section;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000625 AddressSpace *as = NULL;
Peter Xua7640402017-05-17 16:57:42 +0800626
627 /* This can be MMIO, so setup MMIO bit. */
Peter Xud5e5faf2017-10-10 11:42:45 +0200628 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
629 is_write, true, &as);
Peter Xua7640402017-05-17 16:57:42 +0800630 mr = section.mr;
631
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000632 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100633 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700634 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100635 }
636
Avi Kivity30951152012-10-30 13:47:46 +0200637 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200638}
639
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100640/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200641MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000642address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200643 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200644{
Avi Kivity30951152012-10-30 13:47:46 +0200645 MemoryRegionSection *section;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100646 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000647
648 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200649
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000650 assert(!memory_region_is_iommu(section->mr));
Avi Kivity30951152012-10-30 13:47:46 +0200651 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200652}
bellard9fa3e852004-01-04 18:06:42 +0000653#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000654
Andreas Färberb170fce2013-01-20 20:23:22 +0100655#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000656
Juan Quintelae59fb372009-09-29 22:48:21 +0200657static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200658{
Andreas Färber259186a2013-01-17 18:51:17 +0100659 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200660
aurel323098dba2009-03-07 21:28:24 +0000661 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
662 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100663 cpu->interrupt_request &= ~0x01;
Alex Bennéed10eb082016-11-14 14:17:28 +0000664 tlb_flush(cpu);
pbrook9656f322008-07-01 20:01:19 +0000665
Pavel Dovgalyuk15a356c2018-01-10 16:48:46 +0300666 /* loadvm has just updated the content of RAM, bypassing the
667 * usual mechanisms that ensure we flush TBs for writes to
668 * memory we've translated code from. So we must flush all TBs,
669 * which will now be stale.
670 */
671 tb_flush(cpu);
672
pbrook9656f322008-07-01 20:01:19 +0000673 return 0;
674}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200675
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400676static int cpu_common_pre_load(void *opaque)
677{
678 CPUState *cpu = opaque;
679
Paolo Bonziniadee6422014-12-19 12:53:14 +0100680 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400681
682 return 0;
683}
684
685static bool cpu_common_exception_index_needed(void *opaque)
686{
687 CPUState *cpu = opaque;
688
Paolo Bonziniadee6422014-12-19 12:53:14 +0100689 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400690}
691
692static const VMStateDescription vmstate_cpu_common_exception_index = {
693 .name = "cpu_common/exception_index",
694 .version_id = 1,
695 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200696 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400697 .fields = (VMStateField[]) {
698 VMSTATE_INT32(exception_index, CPUState),
699 VMSTATE_END_OF_LIST()
700 }
701};
702
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300703static bool cpu_common_crash_occurred_needed(void *opaque)
704{
705 CPUState *cpu = opaque;
706
707 return cpu->crash_occurred;
708}
709
710static const VMStateDescription vmstate_cpu_common_crash_occurred = {
711 .name = "cpu_common/crash_occurred",
712 .version_id = 1,
713 .minimum_version_id = 1,
714 .needed = cpu_common_crash_occurred_needed,
715 .fields = (VMStateField[]) {
716 VMSTATE_BOOL(crash_occurred, CPUState),
717 VMSTATE_END_OF_LIST()
718 }
719};
720
Andreas Färber1a1562f2013-06-17 04:09:11 +0200721const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200722 .name = "cpu_common",
723 .version_id = 1,
724 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400725 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200726 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200727 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100728 VMSTATE_UINT32(halted, CPUState),
729 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200730 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400731 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200732 .subsections = (const VMStateDescription*[]) {
733 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300734 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200735 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200736 }
737};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200738
pbrook9656f322008-07-01 20:01:19 +0000739#endif
740
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100741CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400742{
Andreas Färberbdc44642013-06-24 23:50:24 +0200743 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400744
Andreas Färberbdc44642013-06-24 23:50:24 +0200745 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100746 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200747 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100748 }
Glauber Costa950f1472009-06-09 12:15:18 -0400749 }
750
Andreas Färberbdc44642013-06-24 23:50:24 +0200751 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400752}
753
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000754#if !defined(CONFIG_USER_ONLY)
Peter Xu80ceb072017-11-23 17:23:32 +0800755void cpu_address_space_init(CPUState *cpu, int asidx,
756 const char *prefix, MemoryRegion *mr)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000757{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000758 CPUAddressSpace *newas;
Peter Xu80ceb072017-11-23 17:23:32 +0800759 AddressSpace *as = g_new0(AddressSpace, 1);
Peter Xu87a621d2017-11-23 17:23:33 +0800760 char *as_name;
Peter Xu80ceb072017-11-23 17:23:32 +0800761
762 assert(mr);
Peter Xu87a621d2017-11-23 17:23:33 +0800763 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
764 address_space_init(as, mr, as_name);
765 g_free(as_name);
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000766
767 /* Target code should have set num_ases before calling us */
768 assert(asidx < cpu->num_ases);
769
Peter Maydell56943e82016-01-21 14:15:04 +0000770 if (asidx == 0) {
771 /* address space 0 gets the convenience alias */
772 cpu->as = as;
773 }
774
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000775 /* KVM cannot currently support multiple address spaces. */
776 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000777
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000778 if (!cpu->cpu_ases) {
779 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000780 }
Peter Maydell32857f42015-10-01 15:29:50 +0100781
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000782 newas = &cpu->cpu_ases[asidx];
783 newas->cpu = cpu;
784 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000785 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000786 newas->tcg_as_listener.commit = tcg_commit;
787 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000788 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000789}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000790
791AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
792{
793 /* Return the AddressSpace corresponding to the specified index */
794 return cpu->cpu_ases[asidx].as;
795}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000796#endif
797
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200798void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530799{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530800 CPUClass *cc = CPU_GET_CLASS(cpu);
801
Paolo Bonzini267f6852016-08-28 03:45:14 +0200802 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530803
804 if (cc->vmsd != NULL) {
805 vmstate_unregister(NULL, cc->vmsd, cpu);
806 }
807 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
808 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
809 }
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530810}
811
Fam Zhengc7e002c2017-07-14 10:15:08 +0800812Property cpu_common_props[] = {
813#ifndef CONFIG_USER_ONLY
814 /* Create a memory property for softmmu CPU object,
815 * so users can wire up its memory. (This can't go in qom/cpu.c
816 * because that file is compiled only once for both user-mode
817 * and system builds.) The default if no link is set up is to use
818 * the system address space.
819 */
820 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
821 MemoryRegion *),
822#endif
823 DEFINE_PROP_END_OF_LIST(),
824};
825
Laurent Vivier39e329e2016-10-20 13:26:02 +0200826void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000827{
Peter Maydell56943e82016-01-21 14:15:04 +0000828 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000829 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000830
Eduardo Habkost291135b2015-04-27 17:00:33 -0300831#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300832 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000833 cpu->memory = system_memory;
834 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300835#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200836}
837
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200838void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200839{
Richard Henderson55c3cee2017-10-15 19:02:42 -0700840 CPUClass *cc = CPU_GET_CLASS(cpu);
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000841 static bool tcg_target_initialized;
Eduardo Habkost291135b2015-04-27 17:00:33 -0300842
Paolo Bonzini267f6852016-08-28 03:45:14 +0200843 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200844
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000845 if (tcg_enabled() && !tcg_target_initialized) {
846 tcg_target_initialized = true;
Richard Henderson55c3cee2017-10-15 19:02:42 -0700847 cc->tcg_initialize();
848 }
849
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200850#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200851 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200852 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200853 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100854 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200855 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100856 }
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200857#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000858}
859
Igor Mammedov2278b932018-02-07 11:40:26 +0100860const char *parse_cpu_model(const char *cpu_model)
861{
862 ObjectClass *oc;
863 CPUClass *cc;
864 gchar **model_pieces;
865 const char *cpu_type;
866
867 model_pieces = g_strsplit(cpu_model, ",", 2);
868
869 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
870 if (oc == NULL) {
871 error_report("unable to find CPU model '%s'", model_pieces[0]);
872 g_strfreev(model_pieces);
873 exit(EXIT_FAILURE);
874 }
875
876 cpu_type = object_class_get_name(oc);
877 cc = CPU_CLASS(oc);
878 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
879 g_strfreev(model_pieces);
880 return cpu_type;
881}
882
Pranith Kumar406bc332017-07-12 17:51:42 -0400883#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200884static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000885{
Pranith Kumar406bc332017-07-12 17:51:42 -0400886 mmap_lock();
887 tb_lock();
888 tb_invalidate_phys_page_range(pc, pc + 1, 0);
889 tb_unlock();
890 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +0000891}
Pranith Kumar406bc332017-07-12 17:51:42 -0400892#else
893static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
894{
895 MemTxAttrs attrs;
896 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
897 int asidx = cpu_asidx_from_attrs(cpu, attrs);
898 if (phys != -1) {
899 /* Locks grabbed by tb_invalidate_phys_addr */
900 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Peter Maydellc874dc42018-05-31 14:50:52 +0100901 phys | (pc & ~TARGET_PAGE_MASK), attrs);
Pranith Kumar406bc332017-07-12 17:51:42 -0400902 }
903}
904#endif
bellardd720b932004-04-25 17:57:43 +0000905
Paul Brookc527ee82010-03-01 03:31:14 +0000906#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200907void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000908
909{
910}
911
Peter Maydell3ee887e2014-09-12 14:06:48 +0100912int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
913 int flags)
914{
915 return -ENOSYS;
916}
917
918void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
919{
920}
921
Andreas Färber75a34032013-09-02 16:57:02 +0200922int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000923 int flags, CPUWatchpoint **watchpoint)
924{
925 return -ENOSYS;
926}
927#else
pbrook6658ffb2007-03-16 23:58:11 +0000928/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200929int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000930 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000931{
aliguoric0ce9982008-11-25 22:13:57 +0000932 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000933
Peter Maydell05068c02014-09-12 14:06:48 +0100934 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700935 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200936 error_report("tried to set invalid watchpoint at %"
937 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000938 return -EINVAL;
939 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500940 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000941
aliguoria1d1bb32008-11-18 20:07:32 +0000942 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100943 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000944 wp->flags = flags;
945
aliguori2dc9f412008-11-18 20:56:59 +0000946 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200947 if (flags & BP_GDB) {
948 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
949 } else {
950 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
951 }
aliguoria1d1bb32008-11-18 20:07:32 +0000952
Andreas Färber31b030d2013-09-04 01:29:02 +0200953 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000954
955 if (watchpoint)
956 *watchpoint = wp;
957 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000958}
959
aliguoria1d1bb32008-11-18 20:07:32 +0000960/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200961int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000962 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000963{
aliguoria1d1bb32008-11-18 20:07:32 +0000964 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000965
Andreas Färberff4700b2013-08-26 18:23:18 +0200966 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100967 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000968 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200969 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000970 return 0;
971 }
972 }
aliguoria1d1bb32008-11-18 20:07:32 +0000973 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000974}
975
aliguoria1d1bb32008-11-18 20:07:32 +0000976/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200977void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000978{
Andreas Färberff4700b2013-08-26 18:23:18 +0200979 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000980
Andreas Färber31b030d2013-09-04 01:29:02 +0200981 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000982
Anthony Liguori7267c092011-08-20 22:09:37 -0500983 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000984}
985
aliguoria1d1bb32008-11-18 20:07:32 +0000986/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200987void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000988{
aliguoric0ce9982008-11-25 22:13:57 +0000989 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000990
Andreas Färberff4700b2013-08-26 18:23:18 +0200991 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200992 if (wp->flags & mask) {
993 cpu_watchpoint_remove_by_ref(cpu, wp);
994 }
aliguoric0ce9982008-11-25 22:13:57 +0000995 }
aliguoria1d1bb32008-11-18 20:07:32 +0000996}
Peter Maydell05068c02014-09-12 14:06:48 +0100997
998/* Return true if this watchpoint address matches the specified
999 * access (ie the address range covered by the watchpoint overlaps
1000 * partially or completely with the address range covered by the
1001 * access).
1002 */
1003static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
1004 vaddr addr,
1005 vaddr len)
1006{
1007 /* We know the lengths are non-zero, but a little caution is
1008 * required to avoid errors in the case where the range ends
1009 * exactly at the top of the address space and so addr + len
1010 * wraps round to zero.
1011 */
1012 vaddr wpend = wp->vaddr + wp->len - 1;
1013 vaddr addrend = addr + len - 1;
1014
1015 return !(addr > wpend || wp->vaddr > addrend);
1016}
1017
Paul Brookc527ee82010-03-01 03:31:14 +00001018#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001019
1020/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001021int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001022 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001023{
aliguoric0ce9982008-11-25 22:13:57 +00001024 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001025
Anthony Liguori7267c092011-08-20 22:09:37 -05001026 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001027
1028 bp->pc = pc;
1029 bp->flags = flags;
1030
aliguori2dc9f412008-11-18 20:56:59 +00001031 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +02001032 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001033 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001034 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001035 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001036 }
aliguoria1d1bb32008-11-18 20:07:32 +00001037
Andreas Färberf0c3c502013-08-26 21:22:53 +02001038 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001039
Andreas Färber00b941e2013-06-29 18:55:54 +02001040 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +00001041 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +02001042 }
aliguoria1d1bb32008-11-18 20:07:32 +00001043 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001044}
1045
1046/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001047int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001048{
aliguoria1d1bb32008-11-18 20:07:32 +00001049 CPUBreakpoint *bp;
1050
Andreas Färberf0c3c502013-08-26 21:22:53 +02001051 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001052 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001053 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001054 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001055 }
bellard4c3a88a2003-07-26 12:06:08 +00001056 }
aliguoria1d1bb32008-11-18 20:07:32 +00001057 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001058}
1059
aliguoria1d1bb32008-11-18 20:07:32 +00001060/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001061void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001062{
Andreas Färberf0c3c502013-08-26 21:22:53 +02001063 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1064
1065 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001066
Anthony Liguori7267c092011-08-20 22:09:37 -05001067 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001068}
1069
1070/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001071void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001072{
aliguoric0ce9982008-11-25 22:13:57 +00001073 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001074
Andreas Färberf0c3c502013-08-26 21:22:53 +02001075 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001076 if (bp->flags & mask) {
1077 cpu_breakpoint_remove_by_ref(cpu, bp);
1078 }
aliguoric0ce9982008-11-25 22:13:57 +00001079 }
bellard4c3a88a2003-07-26 12:06:08 +00001080}
1081
bellardc33a3462003-07-29 20:50:33 +00001082/* enable or disable single step mode. EXCP_DEBUG is returned by the
1083 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +02001084void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001085{
Andreas Färbered2803d2013-06-21 20:20:45 +02001086 if (cpu->singlestep_enabled != enabled) {
1087 cpu->singlestep_enabled = enabled;
1088 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +02001089 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +02001090 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001091 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001092 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -07001093 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +00001094 }
bellardc33a3462003-07-29 20:50:33 +00001095 }
bellardc33a3462003-07-29 20:50:33 +00001096}
1097
Andreas Färbera47dddd2013-09-03 17:38:47 +02001098void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001099{
1100 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001101 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001102
1103 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001104 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001105 fprintf(stderr, "qemu: fatal: ");
1106 vfprintf(stderr, fmt, ap);
1107 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +02001108 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +01001109 if (qemu_log_separate()) {
Richard Henderson1ee73212016-09-22 15:17:10 -07001110 qemu_log_lock();
aliguori93fcfe32009-01-15 22:34:14 +00001111 qemu_log("qemu: fatal: ");
1112 qemu_log_vprintf(fmt, ap2);
1113 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +02001114 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001115 qemu_log_flush();
Richard Henderson1ee73212016-09-22 15:17:10 -07001116 qemu_log_unlock();
aliguori93fcfe32009-01-15 22:34:14 +00001117 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001118 }
pbrook493ae1f2007-11-23 16:53:59 +00001119 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001120 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +03001121 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +02001122#if defined(CONFIG_USER_ONLY)
1123 {
1124 struct sigaction act;
1125 sigfillset(&act.sa_mask);
1126 act.sa_handler = SIG_DFL;
1127 sigaction(SIGABRT, &act, NULL);
1128 }
1129#endif
bellard75012672003-06-21 13:11:07 +00001130 abort();
1131}
1132
bellard01243112004-01-04 15:48:17 +00001133#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -04001134/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001135static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1136{
1137 RAMBlock *block;
1138
Paolo Bonzini43771532013-09-09 17:58:40 +02001139 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001140 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +02001141 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001142 }
Peter Xu99e15582017-05-12 12:17:39 +08001143 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001144 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +02001145 goto found;
1146 }
1147 }
1148
1149 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1150 abort();
1151
1152found:
Paolo Bonzini43771532013-09-09 17:58:40 +02001153 /* It is safe to write mru_block outside the iothread lock. This
1154 * is what happens:
1155 *
1156 * mru_block = xxx
1157 * rcu_read_unlock()
1158 * xxx removed from list
1159 * rcu_read_lock()
1160 * read mru_block
1161 * mru_block = NULL;
1162 * call_rcu(reclaim_ramblock, xxx);
1163 * rcu_read_unlock()
1164 *
1165 * atomic_rcu_set is not needed here. The block was already published
1166 * when it was placed into the list. Here we're just making an extra
1167 * copy of the pointer.
1168 */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001169 ram_list.mru_block = block;
1170 return block;
1171}
1172
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001173static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001174{
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001175 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001176 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001177 RAMBlock *block;
1178 ram_addr_t end;
1179
1180 end = TARGET_PAGE_ALIGN(start + length);
1181 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +00001182
Mike Day0dc3f442013-09-05 14:41:35 -04001183 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +02001184 block = qemu_get_ram_block(start);
1185 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001186 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001187 CPU_FOREACH(cpu) {
1188 tlb_reset_dirty(cpu, start1, length);
1189 }
Mike Day0dc3f442013-09-05 14:41:35 -04001190 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +02001191}
1192
1193/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001194bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1195 ram_addr_t length,
1196 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001197{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001198 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001199 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001200 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001201
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001202 if (length == 0) {
1203 return false;
1204 }
1205
1206 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1207 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001208
1209 rcu_read_lock();
1210
1211 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1212
1213 while (page < end) {
1214 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1215 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1216 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1217
1218 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1219 offset, num);
1220 page += num;
1221 }
1222
1223 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001224
1225 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001226 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001227 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001228
1229 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001230}
1231
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001232DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
1233 (ram_addr_t start, ram_addr_t length, unsigned client)
1234{
1235 DirtyMemoryBlocks *blocks;
1236 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1237 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1238 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1239 DirtyBitmapSnapshot *snap;
1240 unsigned long page, end, dest;
1241
1242 snap = g_malloc0(sizeof(*snap) +
1243 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1244 snap->start = first;
1245 snap->end = last;
1246
1247 page = first >> TARGET_PAGE_BITS;
1248 end = last >> TARGET_PAGE_BITS;
1249 dest = 0;
1250
1251 rcu_read_lock();
1252
1253 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1254
1255 while (page < end) {
1256 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1257 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1258 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1259
1260 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1261 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1262 offset >>= BITS_PER_LEVEL;
1263
1264 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1265 blocks->blocks[idx] + offset,
1266 num);
1267 page += num;
1268 dest += num >> BITS_PER_LEVEL;
1269 }
1270
1271 rcu_read_unlock();
1272
1273 if (tcg_enabled()) {
1274 tlb_reset_dirty_range_all(start, length);
1275 }
1276
1277 return snap;
1278}
1279
1280bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1281 ram_addr_t start,
1282 ram_addr_t length)
1283{
1284 unsigned long page, end;
1285
1286 assert(start >= snap->start);
1287 assert(start + length <= snap->end);
1288
1289 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1290 page = (start - snap->start) >> TARGET_PAGE_BITS;
1291
1292 while (page < end) {
1293 if (test_bit(page, snap->dirty)) {
1294 return true;
1295 }
1296 page++;
1297 }
1298 return false;
1299}
1300
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001301/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001302hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001303 MemoryRegionSection *section,
1304 target_ulong vaddr,
1305 hwaddr paddr, hwaddr xlat,
1306 int prot,
1307 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001308{
Avi Kivitya8170e52012-10-23 12:30:10 +02001309 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001310 CPUWatchpoint *wp;
1311
Blue Swirlcc5bea62012-04-14 14:56:48 +00001312 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001313 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001314 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001315 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001316 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001317 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001318 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001319 }
1320 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001321 AddressSpaceDispatch *d;
1322
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001323 d = flatview_to_dispatch(section->fv);
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001324 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001325 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001326 }
1327
1328 /* Make accesses to pages with watchpoints go via the
1329 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001330 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001331 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001332 /* Avoid trapping reads of pages with a write breakpoint. */
1333 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001334 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001335 *address |= TLB_MMIO;
1336 break;
1337 }
1338 }
1339 }
1340
1341 return iotlb;
1342}
bellard9fa3e852004-01-04 18:06:42 +00001343#endif /* defined(CONFIG_USER_ONLY) */
1344
pbrooke2eef172008-06-08 01:09:01 +00001345#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001346
Anthony Liguoric227f092009-10-01 16:12:16 -05001347static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001348 uint16_t section);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001349static subpage_t *subpage_init(FlatView *fv, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001350
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001351static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
Igor Mammedova2b257d2014-10-31 16:38:37 +00001352 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001353
1354/*
1355 * Set a custom physical guest memory alloator.
1356 * Accelerators with unusual needs may need this. Hopefully, we can
1357 * get rid of it eventually.
1358 */
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001359void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
Markus Armbruster91138032013-07-31 15:11:08 +02001360{
1361 phys_mem_alloc = alloc;
1362}
1363
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001364static uint16_t phys_section_add(PhysPageMap *map,
1365 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001366{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001367 /* The physical section number is ORed with a page-aligned
1368 * pointer to produce the iotlb entries. Thus it should
1369 * never overflow into the page-aligned value.
1370 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001371 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001372
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001373 if (map->sections_nb == map->sections_nb_alloc) {
1374 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1375 map->sections = g_renew(MemoryRegionSection, map->sections,
1376 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001377 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001378 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001379 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001380 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001381}
1382
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001383static void phys_section_destroy(MemoryRegion *mr)
1384{
Don Slutz55b4e802015-11-30 17:11:04 -05001385 bool have_sub_page = mr->subpage;
1386
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001387 memory_region_unref(mr);
1388
Don Slutz55b4e802015-11-30 17:11:04 -05001389 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001390 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001391 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001392 g_free(subpage);
1393 }
1394}
1395
Paolo Bonzini60926662013-05-29 12:30:26 +02001396static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001397{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001398 while (map->sections_nb > 0) {
1399 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001400 phys_section_destroy(section->mr);
1401 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001402 g_free(map->sections);
1403 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001404}
1405
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001406static void register_subpage(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001407{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001408 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001409 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001410 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001411 & TARGET_PAGE_MASK;
Peter Xu003a0cf2017-05-15 16:50:57 +08001412 MemoryRegionSection *existing = phys_page_find(d, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001413 MemoryRegionSection subsection = {
1414 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001415 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001416 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001417 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001418
Avi Kivityf3705d52012-03-08 16:16:34 +02001419 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001420
Avi Kivityf3705d52012-03-08 16:16:34 +02001421 if (!(existing->mr->subpage)) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001422 subpage = subpage_init(fv, base);
1423 subsection.fv = fv;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001424 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001425 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001426 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001427 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001428 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001429 }
1430 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001431 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001432 subpage_register(subpage, start, end,
1433 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001434}
1435
1436
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001437static void register_multipage(FlatView *fv,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001438 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001439{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001440 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivitya8170e52012-10-23 12:30:10 +02001441 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001442 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001443 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1444 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001445
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001446 assert(num_pages);
1447 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001448}
1449
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10001450void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001451{
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001452 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001453 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001454
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001455 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1456 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1457 - now.offset_within_address_space;
1458
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001459 now.size = int128_min(int128_make64(left), now.size);
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001460 register_subpage(fv, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001461 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001462 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001463 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001464 while (int128_ne(remain.size, now.size)) {
1465 remain.size = int128_sub(remain.size, now.size);
1466 remain.offset_within_address_space += int128_get64(now.size);
1467 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001468 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001469 if (int128_lt(remain.size, page_size)) {
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001470 register_subpage(fv, &now);
Hu Tao88266242013-08-29 18:21:16 +08001471 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001472 now.size = page_size;
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001473 register_subpage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001474 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001475 now.size = int128_and(now.size, int128_neg(page_size));
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001476 register_multipage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001477 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001478 }
1479}
1480
Sheng Yang62a27442010-01-26 19:21:16 +08001481void qemu_flush_coalesced_mmio_buffer(void)
1482{
1483 if (kvm_enabled())
1484 kvm_flush_coalesced_mmio_buffer();
1485}
1486
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001487void qemu_mutex_lock_ramlist(void)
1488{
1489 qemu_mutex_lock(&ram_list.mutex);
1490}
1491
1492void qemu_mutex_unlock_ramlist(void)
1493{
1494 qemu_mutex_unlock(&ram_list.mutex);
1495}
1496
Peter Xube9b23c2017-05-12 12:17:41 +08001497void ram_block_dump(Monitor *mon)
1498{
1499 RAMBlock *block;
1500 char *psize;
1501
1502 rcu_read_lock();
1503 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1504 "Block Name", "PSize", "Offset", "Used", "Total");
1505 RAMBLOCK_FOREACH(block) {
1506 psize = size_to_str(block->page_size);
1507 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1508 " 0x%016" PRIx64 "\n", block->idstr, psize,
1509 (uint64_t)block->offset,
1510 (uint64_t)block->used_length,
1511 (uint64_t)block->max_length);
1512 g_free(psize);
1513 }
1514 rcu_read_unlock();
1515}
1516
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001517#ifdef __linux__
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001518/*
1519 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1520 * may or may not name the same files / on the same filesystem now as
1521 * when we actually open and map them. Iterate over the file
1522 * descriptors instead, and use qemu_fd_getpagesize().
1523 */
1524static int find_max_supported_pagesize(Object *obj, void *opaque)
1525{
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001526 long *hpsize_min = opaque;
1527
1528 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
David Gibson2b108082018-04-03 15:05:45 +10001529 long hpsize = host_memory_backend_pagesize(MEMORY_BACKEND(obj));
1530
David Gibson0de6e2a2018-04-03 14:55:11 +10001531 if (hpsize < *hpsize_min) {
1532 *hpsize_min = hpsize;
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001533 }
1534 }
1535
1536 return 0;
1537}
1538
1539long qemu_getrampagesize(void)
1540{
1541 long hpsize = LONG_MAX;
1542 long mainrampagesize;
1543 Object *memdev_root;
1544
David Gibson0de6e2a2018-04-03 14:55:11 +10001545 mainrampagesize = qemu_mempath_getpagesize(mem_path);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001546
1547 /* it's possible we have memory-backend objects with
1548 * hugepage-backed RAM. these may get mapped into system
1549 * address space via -numa parameters or memory hotplug
1550 * hooks. we want to take these into account, but we
1551 * also want to make sure these supported hugepage
1552 * sizes are applicable across the entire range of memory
1553 * we may boot from, so we take the min across all
1554 * backends, and assume normal pages in cases where a
1555 * backend isn't backed by hugepages.
1556 */
1557 memdev_root = object_resolve_path("/objects", NULL);
1558 if (memdev_root) {
1559 object_child_foreach(memdev_root, find_max_supported_pagesize, &hpsize);
1560 }
1561 if (hpsize == LONG_MAX) {
1562 /* No additional memory regions found ==> Report main RAM page size */
1563 return mainrampagesize;
1564 }
1565
1566 /* If NUMA is disabled or the NUMA nodes are not backed with a
1567 * memory-backend, then there is at least one node using "normal" RAM,
1568 * so if its page size is smaller we have got to report that size instead.
1569 */
1570 if (hpsize > mainrampagesize &&
1571 (nb_numa_nodes == 0 || numa_info[0].node_memdev == NULL)) {
1572 static bool warned;
1573 if (!warned) {
1574 error_report("Huge page support disabled (n/a for main memory).");
1575 warned = true;
1576 }
1577 return mainrampagesize;
1578 }
1579
1580 return hpsize;
1581}
1582#else
1583long qemu_getrampagesize(void)
1584{
1585 return getpagesize();
1586}
1587#endif
1588
1589#ifdef __linux__
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001590static int64_t get_file_size(int fd)
1591{
1592 int64_t size = lseek(fd, 0, SEEK_END);
1593 if (size < 0) {
1594 return -errno;
1595 }
1596 return size;
1597}
1598
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001599static int file_ram_open(const char *path,
1600 const char *region_name,
1601 bool *created,
1602 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001603{
1604 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001605 char *sanitized_name;
1606 char *c;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001607 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001608
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001609 *created = false;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001610 for (;;) {
1611 fd = open(path, O_RDWR);
1612 if (fd >= 0) {
1613 /* @path names an existing file, use it */
1614 break;
1615 }
1616 if (errno == ENOENT) {
1617 /* @path names a file that doesn't exist, create it */
1618 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1619 if (fd >= 0) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001620 *created = true;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001621 break;
1622 }
1623 } else if (errno == EISDIR) {
1624 /* @path names a directory, create a file there */
1625 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001626 sanitized_name = g_strdup(region_name);
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001627 for (c = sanitized_name; *c != '\0'; c++) {
1628 if (*c == '/') {
1629 *c = '_';
1630 }
1631 }
1632
1633 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1634 sanitized_name);
1635 g_free(sanitized_name);
1636
1637 fd = mkstemp(filename);
1638 if (fd >= 0) {
1639 unlink(filename);
1640 g_free(filename);
1641 break;
1642 }
1643 g_free(filename);
1644 }
1645 if (errno != EEXIST && errno != EINTR) {
1646 error_setg_errno(errp, errno,
1647 "can't open backing store %s for guest RAM",
1648 path);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001649 return -1;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001650 }
1651 /*
1652 * Try again on EINTR and EEXIST. The latter happens when
1653 * something else creates the file between our two open().
1654 */
1655 }
1656
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001657 return fd;
1658}
1659
1660static void *file_ram_alloc(RAMBlock *block,
1661 ram_addr_t memory,
1662 int fd,
1663 bool truncate,
1664 Error **errp)
1665{
1666 void *area;
1667
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001668 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang98376842017-12-11 15:28:04 +08001669 if (block->mr->align % block->page_size) {
1670 error_setg(errp, "alignment 0x%" PRIx64
1671 " must be multiples of page size 0x%zx",
1672 block->mr->align, block->page_size);
1673 return NULL;
1674 }
1675 block->mr->align = MAX(block->page_size, block->mr->align);
Haozhong Zhang83606682016-10-24 20:49:37 +08001676#if defined(__s390x__)
1677 if (kvm_enabled()) {
1678 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1679 }
1680#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001681
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001682 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001683 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001684 "or larger than page size 0x%zx",
1685 memory, block->page_size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001686 return NULL;
Haozhong Zhang1775f112016-11-02 09:05:51 +08001687 }
1688
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001689 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001690
1691 /*
1692 * ftruncate is not supported by hugetlbfs in older
1693 * hosts, so don't bother bailing out on errors.
1694 * If anything goes wrong with it under other filesystems,
1695 * mmap will fail.
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001696 *
1697 * Do not truncate the non-empty backend file to avoid corrupting
1698 * the existing data in the file. Disabling shrinking is not
1699 * enough. For example, the current vNVDIMM implementation stores
1700 * the guest NVDIMM labels at the end of the backend file. If the
1701 * backend file is later extended, QEMU will not be able to find
1702 * those labels. Therefore, extending the non-empty backend file
1703 * is disabled as well.
Marcelo Tosattic9027602010-03-01 20:25:08 -03001704 */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001705 if (truncate && ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001706 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001707 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001708
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001709 area = qemu_ram_mmap(fd, memory, block->mr->align,
1710 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001711 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001712 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001713 "unable to map backing store for guest RAM");
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001714 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001715 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001716
1717 if (mem_prealloc) {
Jitendra Kolhe1e356fc2017-02-24 09:01:43 +05301718 os_mem_prealloc(fd, area, memory, smp_cpus, errp);
Igor Mammedov056b68a2016-07-20 11:54:03 +02001719 if (errp && *errp) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001720 qemu_ram_munmap(area, memory);
1721 return NULL;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001722 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001723 }
1724
Alex Williamson04b16652010-07-02 11:13:17 -06001725 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001726 return area;
1727}
1728#endif
1729
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001730/* Allocate space within the ram_addr_t space that governs the
1731 * dirty bitmaps.
1732 * Called with the ramlist lock held.
1733 */
Alex Williamsond17b5282010-06-25 11:08:38 -06001734static ram_addr_t find_ram_offset(ram_addr_t size)
1735{
Alex Williamson04b16652010-07-02 11:13:17 -06001736 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001737 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001738
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001739 assert(size != 0); /* it would hand out same offset multiple times */
1740
Mike Day0dc3f442013-09-05 14:41:35 -04001741 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001742 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001743 }
Alex Williamson04b16652010-07-02 11:13:17 -06001744
Peter Xu99e15582017-05-12 12:17:39 +08001745 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001746 ram_addr_t candidate, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001747
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001748 /* Align blocks to start on a 'long' in the bitmap
1749 * which makes the bitmap sync'ing take the fast path.
1750 */
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001751 candidate = block->offset + block->max_length;
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001752 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
Alex Williamson04b16652010-07-02 11:13:17 -06001753
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001754 /* Search for the closest following block
1755 * and find the gap.
1756 */
Peter Xu99e15582017-05-12 12:17:39 +08001757 RAMBLOCK_FOREACH(next_block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001758 if (next_block->offset >= candidate) {
Alex Williamson04b16652010-07-02 11:13:17 -06001759 next = MIN(next, next_block->offset);
1760 }
1761 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001762
1763 /* If it fits remember our place and remember the size
1764 * of gap, but keep going so that we might find a smaller
1765 * gap to fill so avoiding fragmentation.
1766 */
1767 if (next - candidate >= size && next - candidate < mingap) {
1768 offset = candidate;
1769 mingap = next - candidate;
Alex Williamson04b16652010-07-02 11:13:17 -06001770 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001771
1772 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
Alex Williamson04b16652010-07-02 11:13:17 -06001773 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001774
1775 if (offset == RAM_ADDR_MAX) {
1776 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1777 (uint64_t)size);
1778 abort();
1779 }
1780
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001781 trace_find_ram_offset(size, offset);
1782
Alex Williamson04b16652010-07-02 11:13:17 -06001783 return offset;
1784}
1785
Juan Quintelab8c48992017-03-21 17:44:30 +01001786unsigned long last_ram_page(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001787{
Alex Williamsond17b5282010-06-25 11:08:38 -06001788 RAMBlock *block;
1789 ram_addr_t last = 0;
1790
Mike Day0dc3f442013-09-05 14:41:35 -04001791 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08001792 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001793 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001794 }
Mike Day0dc3f442013-09-05 14:41:35 -04001795 rcu_read_unlock();
Juan Quintelab8c48992017-03-21 17:44:30 +01001796 return last >> TARGET_PAGE_BITS;
Alex Williamsond17b5282010-06-25 11:08:38 -06001797}
1798
Jason Baronddb97f12012-08-02 15:44:16 -04001799static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1800{
1801 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001802
1803 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001804 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001805 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1806 if (ret) {
1807 perror("qemu_madvise");
1808 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1809 "but dump_guest_core=off specified\n");
1810 }
1811 }
1812}
1813
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001814const char *qemu_ram_get_idstr(RAMBlock *rb)
1815{
1816 return rb->idstr;
1817}
1818
Dr. David Alan Gilbert463a4ac2017-03-07 18:36:36 +00001819bool qemu_ram_is_shared(RAMBlock *rb)
1820{
1821 return rb->flags & RAM_SHARED;
1822}
1823
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +00001824/* Note: Only set at the start of postcopy */
1825bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
1826{
1827 return rb->flags & RAM_UF_ZEROPAGE;
1828}
1829
1830void qemu_ram_set_uf_zeroable(RAMBlock *rb)
1831{
1832 rb->flags |= RAM_UF_ZEROPAGE;
1833}
1834
Mike Dayae3a7042013-09-05 14:41:35 -04001835/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001836void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08001837{
Gongleifa53a0e2016-05-10 10:04:59 +08001838 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001839
Avi Kivityc5705a72011-12-20 15:59:12 +02001840 assert(new_block);
1841 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001842
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001843 if (dev) {
1844 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001845 if (id) {
1846 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001847 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001848 }
1849 }
1850 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1851
Gongleiab0a9952016-05-10 10:05:00 +08001852 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08001853 RAMBLOCK_FOREACH(block) {
Gongleifa53a0e2016-05-10 10:04:59 +08001854 if (block != new_block &&
1855 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001856 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1857 new_block->idstr);
1858 abort();
1859 }
1860 }
Mike Day0dc3f442013-09-05 14:41:35 -04001861 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001862}
1863
Mike Dayae3a7042013-09-05 14:41:35 -04001864/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001865void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08001866{
Mike Dayae3a7042013-09-05 14:41:35 -04001867 /* FIXME: arch_init.c assumes that this is not called throughout
1868 * migration. Ignore the problem since hot-unplug during migration
1869 * does not work anyway.
1870 */
Hu Tao20cfe882014-04-02 15:13:26 +08001871 if (block) {
1872 memset(block->idstr, 0, sizeof(block->idstr));
1873 }
1874}
1875
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001876size_t qemu_ram_pagesize(RAMBlock *rb)
1877{
1878 return rb->page_size;
1879}
1880
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00001881/* Returns the largest size of page in use */
1882size_t qemu_ram_pagesize_largest(void)
1883{
1884 RAMBlock *block;
1885 size_t largest = 0;
1886
Peter Xu99e15582017-05-12 12:17:39 +08001887 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00001888 largest = MAX(largest, qemu_ram_pagesize(block));
1889 }
1890
1891 return largest;
1892}
1893
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001894static int memory_try_enable_merging(void *addr, size_t len)
1895{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001896 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001897 /* disabled by the user */
1898 return 0;
1899 }
1900
1901 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1902}
1903
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001904/* Only legal before guest might have detected the memory size: e.g. on
1905 * incoming migration, or right after reset.
1906 *
1907 * As memory core doesn't know how is memory accessed, it is up to
1908 * resize callback to update device state and/or add assertions to detect
1909 * misuse, if necessary.
1910 */
Gongleifa53a0e2016-05-10 10:04:59 +08001911int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001912{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001913 assert(block);
1914
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001915 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001916
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001917 if (block->used_length == newsize) {
1918 return 0;
1919 }
1920
1921 if (!(block->flags & RAM_RESIZEABLE)) {
1922 error_setg_errno(errp, EINVAL,
1923 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1924 " in != 0x" RAM_ADDR_FMT, block->idstr,
1925 newsize, block->used_length);
1926 return -EINVAL;
1927 }
1928
1929 if (block->max_length < newsize) {
1930 error_setg_errno(errp, EINVAL,
1931 "Length too large: %s: 0x" RAM_ADDR_FMT
1932 " > 0x" RAM_ADDR_FMT, block->idstr,
1933 newsize, block->max_length);
1934 return -EINVAL;
1935 }
1936
1937 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1938 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001939 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1940 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001941 memory_region_set_size(block->mr, newsize);
1942 if (block->resized) {
1943 block->resized(block->idstr, newsize, block->host);
1944 }
1945 return 0;
1946}
1947
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001948/* Called with ram_list.mutex held */
1949static void dirty_memory_extend(ram_addr_t old_ram_size,
1950 ram_addr_t new_ram_size)
1951{
1952 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
1953 DIRTY_MEMORY_BLOCK_SIZE);
1954 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
1955 DIRTY_MEMORY_BLOCK_SIZE);
1956 int i;
1957
1958 /* Only need to extend if block count increased */
1959 if (new_num_blocks <= old_num_blocks) {
1960 return;
1961 }
1962
1963 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1964 DirtyMemoryBlocks *old_blocks;
1965 DirtyMemoryBlocks *new_blocks;
1966 int j;
1967
1968 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
1969 new_blocks = g_malloc(sizeof(*new_blocks) +
1970 sizeof(new_blocks->blocks[0]) * new_num_blocks);
1971
1972 if (old_num_blocks) {
1973 memcpy(new_blocks->blocks, old_blocks->blocks,
1974 old_num_blocks * sizeof(old_blocks->blocks[0]));
1975 }
1976
1977 for (j = old_num_blocks; j < new_num_blocks; j++) {
1978 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
1979 }
1980
1981 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
1982
1983 if (old_blocks) {
1984 g_free_rcu(old_blocks, rcu);
1985 }
1986 }
1987}
1988
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001989static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
Avi Kivityc5705a72011-12-20 15:59:12 +02001990{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001991 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001992 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001993 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001994 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001995
Juan Quintelab8c48992017-03-21 17:44:30 +01001996 old_ram_size = last_ram_page();
Avi Kivityc5705a72011-12-20 15:59:12 +02001997
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001998 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001999 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002000
2001 if (!new_block->host) {
2002 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002003 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002004 new_block->mr, &err);
2005 if (err) {
2006 error_propagate(errp, err);
2007 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002008 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002009 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002010 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002011 new_block->host = phys_mem_alloc(new_block->max_length,
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002012 &new_block->mr->align, shared);
Markus Armbruster39228252013-07-31 15:11:11 +02002013 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08002014 error_setg_errno(errp, errno,
2015 "cannot set up guest memory '%s'",
2016 memory_region_name(new_block->mr));
2017 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002018 return;
Markus Armbruster39228252013-07-31 15:11:11 +02002019 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002020 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002021 }
2022 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002023
Li Zhijiandd631692015-07-02 20:18:06 +08002024 new_ram_size = MAX(old_ram_size,
2025 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
2026 if (new_ram_size > old_ram_size) {
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002027 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08002028 }
Mike Day0d53d9f2015-01-21 13:45:24 +01002029 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
2030 * QLIST (which has an RCU-friendly variant) does not have insertion at
2031 * tail, so save the last element in last_block.
2032 */
Peter Xu99e15582017-05-12 12:17:39 +08002033 RAMBLOCK_FOREACH(block) {
Mike Day0d53d9f2015-01-21 13:45:24 +01002034 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002035 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002036 break;
2037 }
2038 }
2039 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002040 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002041 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002042 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002043 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04002044 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002045 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002046 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06002047
Mike Day0dc3f442013-09-05 14:41:35 -04002048 /* Write list before version */
2049 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002050 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002051 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002052
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002053 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01002054 new_block->used_length,
2055 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002056
Paolo Bonzinia904c912015-01-21 16:18:35 +01002057 if (new_block->host) {
2058 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2059 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08002060 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01002061 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzini0987d732016-12-21 00:31:36 +08002062 ram_block_notify_add(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002063 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002064}
2065
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002066#ifdef __linux__
Marc-André Lureau38b33622017-06-02 18:12:23 +04002067RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
2068 bool share, int fd,
2069 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002070{
2071 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002072 Error *local_err = NULL;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002073 int64_t file_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002074
2075 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002076 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08002077 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002078 }
2079
Marc-André Lureaue45e7ae2017-06-02 18:12:21 +04002080 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2081 error_setg(errp,
2082 "host lacks kvm mmu notifiers, -mem-path unsupported");
2083 return NULL;
2084 }
2085
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002086 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2087 /*
2088 * file_ram_alloc() needs to allocate just like
2089 * phys_mem_alloc, but we haven't bothered to provide
2090 * a hook there.
2091 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002092 error_setg(errp,
2093 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08002094 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002095 }
2096
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002097 size = HOST_PAGE_ALIGN(size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002098 file_size = get_file_size(fd);
2099 if (file_size > 0 && file_size < size) {
2100 error_setg(errp, "backing store %s size 0x%" PRIx64
2101 " does not match 'size' option 0x" RAM_ADDR_FMT,
2102 mem_path, file_size, size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002103 return NULL;
2104 }
2105
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002106 new_block = g_malloc0(sizeof(*new_block));
2107 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002108 new_block->used_length = size;
2109 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002110 new_block->flags = share ? RAM_SHARED : 0;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002111 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002112 if (!new_block->host) {
2113 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08002114 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002115 }
2116
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002117 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002118 if (local_err) {
2119 g_free(new_block);
2120 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002121 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002122 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002123 return new_block;
Marc-André Lureau38b33622017-06-02 18:12:23 +04002124
2125}
2126
2127
2128RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
2129 bool share, const char *mem_path,
2130 Error **errp)
2131{
2132 int fd;
2133 bool created;
2134 RAMBlock *block;
2135
2136 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2137 if (fd < 0) {
2138 return NULL;
2139 }
2140
2141 block = qemu_ram_alloc_from_fd(size, mr, share, fd, errp);
2142 if (!block) {
2143 if (created) {
2144 unlink(mem_path);
2145 }
2146 close(fd);
2147 return NULL;
2148 }
2149
2150 return block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002151}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002152#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002153
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002154static
Fam Zheng528f46a2016-03-01 14:18:18 +08002155RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2156 void (*resized)(const char*,
2157 uint64_t length,
2158 void *host),
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002159 void *host, bool resizeable, bool share,
Fam Zheng528f46a2016-03-01 14:18:18 +08002160 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002161{
2162 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002163 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002164
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002165 size = HOST_PAGE_ALIGN(size);
2166 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002167 new_block = g_malloc0(sizeof(*new_block));
2168 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002169 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002170 new_block->used_length = size;
2171 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002172 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002173 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002174 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002175 new_block->host = host;
2176 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002177 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002178 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002179 if (resizeable) {
2180 new_block->flags |= RAM_RESIZEABLE;
2181 }
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002182 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002183 if (local_err) {
2184 g_free(new_block);
2185 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002186 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002187 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002188 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002189}
2190
Fam Zheng528f46a2016-03-01 14:18:18 +08002191RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002192 MemoryRegion *mr, Error **errp)
2193{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002194 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2195 false, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002196}
2197
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002198RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2199 MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00002200{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002201 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2202 share, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002203}
2204
Fam Zheng528f46a2016-03-01 14:18:18 +08002205RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002206 void (*resized)(const char*,
2207 uint64_t length,
2208 void *host),
2209 MemoryRegion *mr, Error **errp)
2210{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002211 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2212 false, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00002213}
bellarde9a1ab12007-02-08 23:08:38 +00002214
Paolo Bonzini43771532013-09-09 17:58:40 +02002215static void reclaim_ramblock(RAMBlock *block)
2216{
2217 if (block->flags & RAM_PREALLOC) {
2218 ;
2219 } else if (xen_enabled()) {
2220 xen_invalidate_map_cache_entry(block->host);
2221#ifndef _WIN32
2222 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02002223 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02002224 close(block->fd);
2225#endif
2226 } else {
2227 qemu_anon_ram_free(block->host, block->max_length);
2228 }
2229 g_free(block);
2230}
2231
Fam Zhengf1060c52016-03-01 14:18:22 +08002232void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00002233{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02002234 if (!block) {
2235 return;
2236 }
2237
Paolo Bonzini0987d732016-12-21 00:31:36 +08002238 if (block->host) {
2239 ram_block_notify_remove(block->host, block->max_length);
2240 }
2241
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002242 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08002243 QLIST_REMOVE_RCU(block, next);
2244 ram_list.mru_block = NULL;
2245 /* Write list before version */
2246 smp_wmb();
2247 ram_list.version++;
2248 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002249 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00002250}
2251
Huang Yingcd19cfa2011-03-02 08:56:19 +01002252#ifndef _WIN32
2253void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2254{
2255 RAMBlock *block;
2256 ram_addr_t offset;
2257 int flags;
2258 void *area, *vaddr;
2259
Peter Xu99e15582017-05-12 12:17:39 +08002260 RAMBLOCK_FOREACH(block) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002261 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002262 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02002263 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002264 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002265 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02002266 } else if (xen_enabled()) {
2267 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002268 } else {
2269 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02002270 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002271 flags |= (block->flags & RAM_SHARED ?
2272 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02002273 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2274 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002275 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02002276 /*
2277 * Remap needs to match alloc. Accelerators that
2278 * set phys_mem_alloc never remap. If they did,
2279 * we'd need a remap hook here.
2280 */
2281 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2282
Huang Yingcd19cfa2011-03-02 08:56:19 +01002283 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2284 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2285 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002286 }
2287 if (area != vaddr) {
Alistair Francis493d89b2018-02-03 09:43:14 +01002288 error_report("Could not remap addr: "
2289 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2290 length, addr);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002291 exit(1);
2292 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002293 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002294 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002295 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01002296 }
2297 }
2298}
2299#endif /* !_WIN32 */
2300
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002301/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04002302 * This should not be used for general purpose DMA. Use address_space_map
2303 * or address_space_rw instead. For local memory (e.g. video ram) that the
2304 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04002305 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002306 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002307 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002308void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002309{
Gonglei3655cb92016-02-20 10:35:20 +08002310 RAMBlock *block = ram_block;
2311
2312 if (block == NULL) {
2313 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002314 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002315 }
Mike Dayae3a7042013-09-05 14:41:35 -04002316
2317 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002318 /* We need to check if the requested address is in the RAM
2319 * because we don't want to map the entire memory in QEMU.
2320 * In that case just map until the end of the page.
2321 */
2322 if (block->offset == 0) {
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002323 return xen_map_cache(addr, 0, 0, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002324 }
Mike Dayae3a7042013-09-05 14:41:35 -04002325
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002326 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002327 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002328 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00002329}
2330
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002331/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04002332 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04002333 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002334 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04002335 */
Gonglei3655cb92016-02-20 10:35:20 +08002336static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002337 hwaddr *size, bool lock)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002338{
Gonglei3655cb92016-02-20 10:35:20 +08002339 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002340 if (*size == 0) {
2341 return NULL;
2342 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002343
Gonglei3655cb92016-02-20 10:35:20 +08002344 if (block == NULL) {
2345 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002346 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002347 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002348 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002349
2350 if (xen_enabled() && block->host == NULL) {
2351 /* We need to check if the requested address is in the RAM
2352 * because we don't want to map the entire memory in QEMU.
2353 * In that case just map the requested area.
2354 */
2355 if (block->offset == 0) {
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002356 return xen_map_cache(addr, *size, lock, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002357 }
2358
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002359 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002360 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002361
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002362 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002363}
2364
Dr. David Alan Gilbertf90bb712018-03-12 17:20:57 +00002365/* Return the offset of a hostpointer within a ramblock */
2366ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2367{
2368 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2369 assert((uintptr_t)host >= (uintptr_t)rb->host);
2370 assert(res < rb->max_length);
2371
2372 return res;
2373}
2374
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002375/*
2376 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2377 * in that RAMBlock.
2378 *
2379 * ptr: Host pointer to look up
2380 * round_offset: If true round the result offset down to a page boundary
2381 * *ram_addr: set to result ram_addr
2382 * *offset: set to result offset within the RAMBlock
2383 *
2384 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04002385 *
2386 * By the time this function returns, the returned pointer is not protected
2387 * by RCU anymore. If the caller is not within an RCU critical section and
2388 * does not hold the iothread lock, it must have other means of protecting the
2389 * pointer, such as a reference to the region that includes the incoming
2390 * ram_addr_t.
2391 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002392RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002393 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00002394{
pbrook94a6b542009-04-11 17:15:54 +00002395 RAMBlock *block;
2396 uint8_t *host = ptr;
2397
Jan Kiszka868bb332011-06-21 22:59:09 +02002398 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02002399 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04002400 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02002401 ram_addr = xen_ram_addr_from_mapcache(ptr);
2402 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002403 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01002404 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002405 }
Mike Day0dc3f442013-09-05 14:41:35 -04002406 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002407 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002408 }
2409
Mike Day0dc3f442013-09-05 14:41:35 -04002410 rcu_read_lock();
2411 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002412 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002413 goto found;
2414 }
2415
Peter Xu99e15582017-05-12 12:17:39 +08002416 RAMBLOCK_FOREACH(block) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002417 /* This case append when the block is not mapped. */
2418 if (block->host == NULL) {
2419 continue;
2420 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002421 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002422 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06002423 }
pbrook94a6b542009-04-11 17:15:54 +00002424 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002425
Mike Day0dc3f442013-09-05 14:41:35 -04002426 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002427 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02002428
2429found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002430 *offset = (host - block->host);
2431 if (round_offset) {
2432 *offset &= TARGET_PAGE_MASK;
2433 }
Mike Day0dc3f442013-09-05 14:41:35 -04002434 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002435 return block;
2436}
2437
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002438/*
2439 * Finds the named RAMBlock
2440 *
2441 * name: The name of RAMBlock to find
2442 *
2443 * Returns: RAMBlock (or NULL if not found)
2444 */
2445RAMBlock *qemu_ram_block_by_name(const char *name)
2446{
2447 RAMBlock *block;
2448
Peter Xu99e15582017-05-12 12:17:39 +08002449 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002450 if (!strcmp(name, block->idstr)) {
2451 return block;
2452 }
2453 }
2454
2455 return NULL;
2456}
2457
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002458/* Some of the softmmu routines need to translate from a host pointer
2459 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002460ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002461{
2462 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02002463 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002464
Paolo Bonzinif615f392016-05-26 10:07:50 +02002465 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002466 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002467 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002468 }
2469
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002470 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002471}
Alex Williamsonf471a172010-06-11 11:11:42 -06002472
Peter Maydell27266272017-11-20 18:08:27 +00002473/* Called within RCU critical section. */
2474void memory_notdirty_write_prepare(NotDirtyInfo *ndi,
2475 CPUState *cpu,
2476 vaddr mem_vaddr,
2477 ram_addr_t ram_addr,
2478 unsigned size)
2479{
2480 ndi->cpu = cpu;
2481 ndi->ram_addr = ram_addr;
2482 ndi->mem_vaddr = mem_vaddr;
2483 ndi->size = size;
2484 ndi->locked = false;
2485
2486 assert(tcg_enabled());
2487 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
2488 ndi->locked = true;
2489 tb_lock();
2490 tb_invalidate_phys_page_fast(ram_addr, size);
2491 }
2492}
2493
2494/* Called within RCU critical section. */
2495void memory_notdirty_write_complete(NotDirtyInfo *ndi)
2496{
2497 if (ndi->locked) {
2498 tb_unlock();
2499 }
2500
2501 /* Set both VGA and migration bits for simplicity and to remove
2502 * the notdirty callback faster.
2503 */
2504 cpu_physical_memory_set_dirty_range(ndi->ram_addr, ndi->size,
2505 DIRTY_CLIENTS_NOCODE);
2506 /* we remove the notdirty callback only if the code has been
2507 flushed */
2508 if (!cpu_physical_memory_is_clean(ndi->ram_addr)) {
2509 tlb_set_dirty(ndi->cpu, ndi->mem_vaddr);
2510 }
2511}
2512
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002513/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002514static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002515 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002516{
Peter Maydell27266272017-11-20 18:08:27 +00002517 NotDirtyInfo ndi;
Alex Bennéeba051fb2016-10-27 16:10:16 +01002518
Peter Maydell27266272017-11-20 18:08:27 +00002519 memory_notdirty_write_prepare(&ndi, current_cpu, current_cpu->mem_io_vaddr,
2520 ram_addr, size);
2521
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002522 switch (size) {
2523 case 1:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002524 stb_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002525 break;
2526 case 2:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002527 stw_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002528 break;
2529 case 4:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002530 stl_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002531 break;
Andrew Baumannad528782017-10-13 11:19:13 -07002532 case 8:
2533 stq_p(qemu_map_ram_ptr(NULL, ram_addr), val);
2534 break;
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002535 default:
2536 abort();
2537 }
Peter Maydell27266272017-11-20 18:08:27 +00002538 memory_notdirty_write_complete(&ndi);
bellard1ccde1c2004-02-06 19:46:14 +00002539}
2540
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002541static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002542 unsigned size, bool is_write,
2543 MemTxAttrs attrs)
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002544{
2545 return is_write;
2546}
2547
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002548static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002549 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002550 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002551 .endianness = DEVICE_NATIVE_ENDIAN,
Andrew Baumannad528782017-10-13 11:19:13 -07002552 .valid = {
2553 .min_access_size = 1,
2554 .max_access_size = 8,
2555 .unaligned = false,
2556 },
2557 .impl = {
2558 .min_access_size = 1,
2559 .max_access_size = 8,
2560 .unaligned = false,
2561 },
bellard1ccde1c2004-02-06 19:46:14 +00002562};
2563
pbrook0f459d12008-06-09 00:20:13 +00002564/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002565static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002566{
Andreas Färber93afead2013-08-26 03:41:01 +02002567 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002568 CPUClass *cc = CPU_GET_CLASS(cpu);
pbrook0f459d12008-06-09 00:20:13 +00002569 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002570 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002571
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002572 assert(tcg_enabled());
Andreas Färberff4700b2013-08-26 18:23:18 +02002573 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002574 /* We re-entered the check after replacing the TB. Now raise
2575 * the debug interrupt so that is will trigger after the
2576 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002577 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002578 return;
2579 }
Andreas Färber93afead2013-08-26 03:41:01 +02002580 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Julian Brown40612002017-02-07 18:29:59 +00002581 vaddr = cc->adjust_watchpoint_address(cpu, vaddr, len);
Andreas Färberff4700b2013-08-26 18:23:18 +02002582 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002583 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2584 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002585 if (flags == BP_MEM_READ) {
2586 wp->flags |= BP_WATCHPOINT_HIT_READ;
2587 } else {
2588 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2589 }
2590 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002591 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002592 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002593 if (wp->flags & BP_CPU &&
2594 !cc->debug_check_watchpoint(cpu, wp)) {
2595 wp->flags &= ~BP_WATCHPOINT_HIT;
2596 continue;
2597 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002598 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002599
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002600 /* Both tb_lock and iothread_mutex will be reset when
2601 * cpu_loop_exit or cpu_loop_exit_noexc longjmp
2602 * back into the cpu_exec main loop.
KONRAD Frederica5e99822016-10-27 16:10:06 +01002603 */
2604 tb_lock();
Andreas Färber239c51a2013-09-01 17:12:23 +02002605 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002606 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002607 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002608 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002609 } else {
Richard Henderson9b990ee2017-10-13 10:50:02 -07002610 /* Force execution of one insn next time. */
2611 cpu->cflags_next_tb = 1 | curr_cflags();
Peter Maydell6886b982016-05-17 15:18:04 +01002612 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002613 }
aliguori06d55cc2008-11-18 20:24:06 +00002614 }
aliguori6e140f22008-11-18 20:37:55 +00002615 } else {
2616 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002617 }
2618 }
2619}
2620
pbrook6658ffb2007-03-16 23:58:11 +00002621/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2622 so these check for a hit then pass through to the normal out-of-line
2623 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002624static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2625 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002626{
Peter Maydell66b9b432015-04-26 16:49:24 +01002627 MemTxResult res;
2628 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002629 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2630 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002631
Peter Maydell66b9b432015-04-26 16:49:24 +01002632 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002633 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002634 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002635 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002636 break;
2637 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002638 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002639 break;
2640 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002641 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002642 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002643 case 8:
2644 data = address_space_ldq(as, addr, attrs, &res);
2645 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002646 default: abort();
2647 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002648 *pdata = data;
2649 return res;
2650}
2651
2652static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2653 uint64_t val, unsigned size,
2654 MemTxAttrs attrs)
2655{
2656 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002657 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2658 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002659
2660 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2661 switch (size) {
2662 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002663 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002664 break;
2665 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002666 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002667 break;
2668 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002669 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002670 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002671 case 8:
2672 address_space_stq(as, addr, val, attrs, &res);
2673 break;
Peter Maydell66b9b432015-04-26 16:49:24 +01002674 default: abort();
2675 }
2676 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002677}
2678
Avi Kivity1ec9b902012-01-02 12:47:48 +02002679static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002680 .read_with_attrs = watch_mem_read,
2681 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002682 .endianness = DEVICE_NATIVE_ENDIAN,
Paolo Bonzini306526b2017-10-17 14:16:05 +02002683 .valid = {
2684 .min_access_size = 1,
2685 .max_access_size = 8,
2686 .unaligned = false,
2687 },
2688 .impl = {
2689 .min_access_size = 1,
2690 .max_access_size = 8,
2691 .unaligned = false,
2692 },
pbrook6658ffb2007-03-16 23:58:11 +00002693};
pbrook6658ffb2007-03-16 23:58:11 +00002694
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01002695static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
2696 MemTxAttrs attrs, uint8_t *buf, int len);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002697static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
2698 const uint8_t *buf, int len);
2699static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
Peter Maydelleace72b2018-05-31 14:50:52 +01002700 bool is_write, MemTxAttrs attrs);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002701
Peter Maydellf25a49e2015-04-26 16:49:24 +01002702static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2703 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002704{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002705 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002706 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002707 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002708
blueswir1db7b5422007-05-26 17:36:03 +00002709#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002710 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002711 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002712#endif
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002713 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
Peter Maydell5c9eb022015-04-26 16:49:24 +01002714 if (res) {
2715 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002716 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002717 switch (len) {
2718 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002719 *data = ldub_p(buf);
2720 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002721 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002722 *data = lduw_p(buf);
2723 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002724 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002725 *data = ldl_p(buf);
2726 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002727 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002728 *data = ldq_p(buf);
2729 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002730 default:
2731 abort();
2732 }
blueswir1db7b5422007-05-26 17:36:03 +00002733}
2734
Peter Maydellf25a49e2015-04-26 16:49:24 +01002735static MemTxResult subpage_write(void *opaque, hwaddr addr,
2736 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002737{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002738 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002739 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002740
blueswir1db7b5422007-05-26 17:36:03 +00002741#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002742 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002743 " value %"PRIx64"\n",
2744 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002745#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002746 switch (len) {
2747 case 1:
2748 stb_p(buf, value);
2749 break;
2750 case 2:
2751 stw_p(buf, value);
2752 break;
2753 case 4:
2754 stl_p(buf, value);
2755 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002756 case 8:
2757 stq_p(buf, value);
2758 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002759 default:
2760 abort();
2761 }
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002762 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002763}
2764
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002765static bool subpage_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002766 unsigned len, bool is_write,
2767 MemTxAttrs attrs)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002768{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002769 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002770#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002771 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002772 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002773#endif
2774
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002775 return flatview_access_valid(subpage->fv, addr + subpage->base,
Peter Maydelleace72b2018-05-31 14:50:52 +01002776 len, is_write, attrs);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002777}
2778
Avi Kivity70c68e42012-01-02 12:32:48 +02002779static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002780 .read_with_attrs = subpage_read,
2781 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002782 .impl.min_access_size = 1,
2783 .impl.max_access_size = 8,
2784 .valid.min_access_size = 1,
2785 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002786 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002787 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002788};
2789
Anthony Liguoric227f092009-10-01 16:12:16 -05002790static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002791 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002792{
2793 int idx, eidx;
2794
2795 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2796 return -1;
2797 idx = SUBPAGE_IDX(start);
2798 eidx = SUBPAGE_IDX(end);
2799#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002800 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2801 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002802#endif
blueswir1db7b5422007-05-26 17:36:03 +00002803 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002804 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002805 }
2806
2807 return 0;
2808}
2809
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002810static subpage_t *subpage_init(FlatView *fv, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002811{
Anthony Liguoric227f092009-10-01 16:12:16 -05002812 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002813
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01002814 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002815 mmio->fv = fv;
aliguori1eec6142009-02-05 22:06:18 +00002816 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002817 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002818 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002819 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002820#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002821 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2822 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002823#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002824 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002825
2826 return mmio;
2827}
2828
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002829static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002830{
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002831 assert(fv);
Avi Kivity5312bd82012-02-12 18:32:55 +02002832 MemoryRegionSection section = {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002833 .fv = fv,
Avi Kivity5312bd82012-02-12 18:32:55 +02002834 .mr = mr,
2835 .offset_within_address_space = 0,
2836 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002837 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002838 };
2839
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002840 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002841}
2842
Peter Maydell8af36742017-12-13 17:52:28 +00002843static void readonly_mem_write(void *opaque, hwaddr addr,
2844 uint64_t val, unsigned size)
2845{
2846 /* Ignore any write to ROM. */
2847}
2848
2849static bool readonly_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002850 unsigned size, bool is_write,
2851 MemTxAttrs attrs)
Peter Maydell8af36742017-12-13 17:52:28 +00002852{
2853 return is_write;
2854}
2855
2856/* This will only be used for writes, because reads are special cased
2857 * to directly access the underlying host ram.
2858 */
2859static const MemoryRegionOps readonly_mem_ops = {
2860 .write = readonly_mem_write,
2861 .valid.accepts = readonly_mem_accepts,
2862 .endianness = DEVICE_NATIVE_ENDIAN,
2863 .valid = {
2864 .min_access_size = 1,
2865 .max_access_size = 8,
2866 .unaligned = false,
2867 },
2868 .impl = {
2869 .min_access_size = 1,
2870 .max_access_size = 8,
2871 .unaligned = false,
2872 },
2873};
2874
Peter Maydella54c87b2016-01-21 14:15:05 +00002875MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002876{
Peter Maydella54c87b2016-01-21 14:15:05 +00002877 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2878 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002879 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002880 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002881
2882 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002883}
2884
Avi Kivitye9179ce2009-06-14 11:38:52 +03002885static void io_mem_init(void)
2886{
Peter Maydell8af36742017-12-13 17:52:28 +00002887 memory_region_init_io(&io_mem_rom, NULL, &readonly_mem_ops,
2888 NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002889 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002890 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002891
2892 /* io_mem_notdirty calls tb_invalidate_phys_page_fast,
2893 * which can be called without the iothread mutex.
2894 */
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002895 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002896 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002897 memory_region_clear_global_locking(&io_mem_notdirty);
2898
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002899 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002900 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002901}
2902
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10002903AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
Avi Kivityac1970f2012-10-03 16:22:53 +02002904{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002905 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2906 uint16_t n;
2907
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002908 n = dummy_section(&d->map, fv, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002909 assert(n == PHYS_SECTION_UNASSIGNED);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002910 n = dummy_section(&d->map, fv, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002911 assert(n == PHYS_SECTION_NOTDIRTY);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002912 n = dummy_section(&d->map, fv, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002913 assert(n == PHYS_SECTION_ROM);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002914 n = dummy_section(&d->map, fv, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002915 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002916
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002917 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002918
2919 return d;
Paolo Bonzini00752702013-05-29 12:13:54 +02002920}
2921
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002922void address_space_dispatch_free(AddressSpaceDispatch *d)
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002923{
2924 phys_sections_free(&d->map);
2925 g_free(d);
2926}
2927
Avi Kivity1d711482012-10-02 18:54:45 +02002928static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002929{
Peter Maydell32857f42015-10-01 15:29:50 +01002930 CPUAddressSpace *cpuas;
2931 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002932
2933 /* since each CPU stores ram addresses in its TLB cache, we must
2934 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002935 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2936 cpu_reloading_memory_map();
2937 /* The CPU and TLB are protected by the iothread lock.
2938 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2939 * may have split the RCU critical section.
2940 */
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002941 d = address_space_to_dispatch(cpuas->as);
Alex Bennéef35e44e2016-10-21 16:34:18 +01002942 atomic_rcu_set(&cpuas->memory_dispatch, d);
Alex Bennéed10eb082016-11-14 14:17:28 +00002943 tlb_flush(cpuas->cpu);
Avi Kivity50c1e142012-02-08 21:36:02 +02002944}
2945
Avi Kivity62152b82011-07-26 14:26:14 +03002946static void memory_map_init(void)
2947{
Anthony Liguori7267c092011-08-20 22:09:37 -05002948 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002949
Paolo Bonzini57271d62013-11-07 17:14:37 +01002950 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002951 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002952
Anthony Liguori7267c092011-08-20 22:09:37 -05002953 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002954 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2955 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002956 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002957}
2958
2959MemoryRegion *get_system_memory(void)
2960{
2961 return system_memory;
2962}
2963
Avi Kivity309cb472011-08-08 16:09:03 +03002964MemoryRegion *get_system_io(void)
2965{
2966 return system_io;
2967}
2968
pbrooke2eef172008-06-08 01:09:01 +00002969#endif /* !defined(CONFIG_USER_ONLY) */
2970
bellard13eb76e2004-01-24 15:23:36 +00002971/* physical memory access (slow version, mainly for debug) */
2972#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002973int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002974 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002975{
2976 int l, flags;
2977 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002978 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002979
2980 while (len > 0) {
2981 page = addr & TARGET_PAGE_MASK;
2982 l = (page + TARGET_PAGE_SIZE) - addr;
2983 if (l > len)
2984 l = len;
2985 flags = page_get_flags(page);
2986 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002987 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002988 if (is_write) {
2989 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002990 return -1;
bellard579a97f2007-11-11 14:26:47 +00002991 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002992 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002993 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002994 memcpy(p, buf, l);
2995 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002996 } else {
2997 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002998 return -1;
bellard579a97f2007-11-11 14:26:47 +00002999 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003000 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003001 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003002 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003003 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003004 }
3005 len -= l;
3006 buf += l;
3007 addr += l;
3008 }
Paul Brooka68fe892010-03-01 00:08:59 +00003009 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003010}
bellard8df1cd02005-01-28 22:37:22 +00003011
bellard13eb76e2004-01-24 15:23:36 +00003012#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003013
Paolo Bonzini845b6212015-03-23 11:45:53 +01003014static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02003015 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003016{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003017 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003018 addr += memory_region_get_ram_addr(mr);
3019
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003020 /* No early return if dirty_log_mask is or becomes 0, because
3021 * cpu_physical_memory_set_dirty_range will still call
3022 * xen_modified_memory.
3023 */
3024 if (dirty_log_mask) {
3025 dirty_log_mask =
3026 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003027 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003028 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02003029 assert(tcg_enabled());
Alex Bennéeba051fb2016-10-27 16:10:16 +01003030 tb_lock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003031 tb_invalidate_phys_range(addr, addr + length);
Alex Bennéeba051fb2016-10-27 16:10:16 +01003032 tb_unlock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003033 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
3034 }
3035 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003036}
3037
Richard Henderson23326162013-07-08 14:55:59 -07003038static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02003039{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02003040 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07003041
3042 /* Regions are assumed to support 1-4 byte accesses unless
3043 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07003044 if (access_size_max == 0) {
3045 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003046 }
Richard Henderson23326162013-07-08 14:55:59 -07003047
3048 /* Bound the maximum access by the alignment of the address. */
3049 if (!mr->ops->impl.unaligned) {
3050 unsigned align_size_max = addr & -addr;
3051 if (align_size_max != 0 && align_size_max < access_size_max) {
3052 access_size_max = align_size_max;
3053 }
3054 }
3055
3056 /* Don't attempt accesses larger than the maximum. */
3057 if (l > access_size_max) {
3058 l = access_size_max;
3059 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01003060 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07003061
3062 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003063}
3064
Jan Kiszka4840f102015-06-18 18:47:22 +02003065static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02003066{
Jan Kiszka4840f102015-06-18 18:47:22 +02003067 bool unlocked = !qemu_mutex_iothread_locked();
3068 bool release_lock = false;
3069
3070 if (unlocked && mr->global_locking) {
3071 qemu_mutex_lock_iothread();
3072 unlocked = false;
3073 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003074 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003075 if (mr->flush_coalesced_mmio) {
3076 if (unlocked) {
3077 qemu_mutex_lock_iothread();
3078 }
3079 qemu_flush_coalesced_mmio_buffer();
3080 if (unlocked) {
3081 qemu_mutex_unlock_iothread();
3082 }
3083 }
3084
3085 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003086}
3087
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003088/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003089static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3090 MemTxAttrs attrs,
3091 const uint8_t *buf,
3092 int len, hwaddr addr1,
3093 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00003094{
bellard13eb76e2004-01-24 15:23:36 +00003095 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003096 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01003097 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02003098 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00003099
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003100 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003101 if (!memory_access_is_direct(mr, true)) {
3102 release_lock |= prepare_mmio_access(mr);
3103 l = memory_access_size(mr, l, addr1);
3104 /* XXX: could force current_cpu to NULL to avoid
3105 potential bugs */
3106 switch (l) {
3107 case 8:
3108 /* 64 bit write access */
3109 val = ldq_p(buf);
3110 result |= memory_region_dispatch_write(mr, addr1, val, 8,
3111 attrs);
3112 break;
3113 case 4:
3114 /* 32 bit write access */
Ladi Prosek6da67de2017-01-26 15:22:37 +01003115 val = (uint32_t)ldl_p(buf);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003116 result |= memory_region_dispatch_write(mr, addr1, val, 4,
3117 attrs);
3118 break;
3119 case 2:
3120 /* 16 bit write access */
3121 val = lduw_p(buf);
3122 result |= memory_region_dispatch_write(mr, addr1, val, 2,
3123 attrs);
3124 break;
3125 case 1:
3126 /* 8 bit write access */
3127 val = ldub_p(buf);
3128 result |= memory_region_dispatch_write(mr, addr1, val, 1,
3129 attrs);
3130 break;
3131 default:
3132 abort();
bellard13eb76e2004-01-24 15:23:36 +00003133 }
3134 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003135 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003136 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003137 memcpy(ptr, buf, l);
3138 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00003139 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003140
3141 if (release_lock) {
3142 qemu_mutex_unlock_iothread();
3143 release_lock = false;
3144 }
3145
bellard13eb76e2004-01-24 15:23:36 +00003146 len -= l;
3147 buf += l;
3148 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003149
3150 if (!len) {
3151 break;
3152 }
3153
3154 l = len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003155 mr = flatview_translate(fv, addr, &addr1, &l, true);
bellard13eb76e2004-01-24 15:23:36 +00003156 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02003157
Peter Maydell3b643492015-04-26 16:49:23 +01003158 return result;
bellard13eb76e2004-01-24 15:23:36 +00003159}
bellard8df1cd02005-01-28 22:37:22 +00003160
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003161/* Called from RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003162static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
3163 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003164{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003165 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003166 hwaddr addr1;
3167 MemoryRegion *mr;
3168 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003169
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003170 l = len;
3171 mr = flatview_translate(fv, addr, &addr1, &l, true);
3172 result = flatview_write_continue(fv, addr, attrs, buf, len,
3173 addr1, l, mr);
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003174
3175 return result;
3176}
3177
3178/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003179MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
3180 MemTxAttrs attrs, uint8_t *buf,
3181 int len, hwaddr addr1, hwaddr l,
3182 MemoryRegion *mr)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003183{
3184 uint8_t *ptr;
3185 uint64_t val;
3186 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003187 bool release_lock = false;
3188
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003189 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003190 if (!memory_access_is_direct(mr, false)) {
3191 /* I/O case */
3192 release_lock |= prepare_mmio_access(mr);
3193 l = memory_access_size(mr, l, addr1);
3194 switch (l) {
3195 case 8:
3196 /* 64 bit read access */
3197 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
3198 attrs);
3199 stq_p(buf, val);
3200 break;
3201 case 4:
3202 /* 32 bit read access */
3203 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
3204 attrs);
3205 stl_p(buf, val);
3206 break;
3207 case 2:
3208 /* 16 bit read access */
3209 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
3210 attrs);
3211 stw_p(buf, val);
3212 break;
3213 case 1:
3214 /* 8 bit read access */
3215 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
3216 attrs);
3217 stb_p(buf, val);
3218 break;
3219 default:
3220 abort();
3221 }
3222 } else {
3223 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003224 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003225 memcpy(buf, ptr, l);
3226 }
3227
3228 if (release_lock) {
3229 qemu_mutex_unlock_iothread();
3230 release_lock = false;
3231 }
3232
3233 len -= l;
3234 buf += l;
3235 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003236
3237 if (!len) {
3238 break;
3239 }
3240
3241 l = len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003242 mr = flatview_translate(fv, addr, &addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003243 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003244
3245 return result;
3246}
3247
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003248/* Called from RCU critical section. */
3249static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
3250 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003251{
3252 hwaddr l;
3253 hwaddr addr1;
3254 MemoryRegion *mr;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003255
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003256 l = len;
3257 mr = flatview_translate(fv, addr, &addr1, &l, false);
3258 return flatview_read_continue(fv, addr, attrs, buf, len,
3259 addr1, l, mr);
Avi Kivityac1970f2012-10-03 16:22:53 +02003260}
3261
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003262MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
3263 MemTxAttrs attrs, uint8_t *buf, int len)
3264{
3265 MemTxResult result = MEMTX_OK;
3266 FlatView *fv;
3267
3268 if (len > 0) {
3269 rcu_read_lock();
3270 fv = address_space_to_flatview(as);
3271 result = flatview_read(fv, addr, attrs, buf, len);
3272 rcu_read_unlock();
3273 }
3274
3275 return result;
3276}
3277
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003278MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3279 MemTxAttrs attrs,
3280 const uint8_t *buf, int len)
3281{
3282 MemTxResult result = MEMTX_OK;
3283 FlatView *fv;
3284
3285 if (len > 0) {
3286 rcu_read_lock();
3287 fv = address_space_to_flatview(as);
3288 result = flatview_write(fv, addr, attrs, buf, len);
3289 rcu_read_unlock();
3290 }
3291
3292 return result;
3293}
3294
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003295MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
3296 uint8_t *buf, int len, bool is_write)
3297{
3298 if (is_write) {
3299 return address_space_write(as, addr, attrs, buf, len);
3300 } else {
3301 return address_space_read_full(as, addr, attrs, buf, len);
3302 }
3303}
3304
Avi Kivitya8170e52012-10-23 12:30:10 +02003305void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02003306 int len, int is_write)
3307{
Peter Maydell5c9eb022015-04-26 16:49:24 +01003308 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3309 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02003310}
3311
Alexander Graf582b55a2013-12-11 14:17:44 +01003312enum write_rom_type {
3313 WRITE_DATA,
3314 FLUSH_CACHE,
3315};
3316
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003317static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01003318 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00003319{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003320 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00003321 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003322 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003323 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00003324
Paolo Bonzini41063e12015-03-18 14:21:43 +01003325 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00003326 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003327 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003328 mr = address_space_translate(as, addr, &addr1, &l, true,
3329 MEMTXATTRS_UNSPECIFIED);
ths3b46e622007-09-17 08:09:54 +00003330
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003331 if (!(memory_region_is_ram(mr) ||
3332 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02003333 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003334 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00003335 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003336 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01003337 switch (type) {
3338 case WRITE_DATA:
3339 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01003340 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003341 break;
3342 case FLUSH_CACHE:
3343 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
3344 break;
3345 }
bellardd0ecd2a2006-04-23 17:14:48 +00003346 }
3347 len -= l;
3348 buf += l;
3349 addr += l;
3350 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003351 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00003352}
3353
Alexander Graf582b55a2013-12-11 14:17:44 +01003354/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003355void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01003356 const uint8_t *buf, int len)
3357{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003358 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01003359}
3360
3361void cpu_flush_icache_range(hwaddr start, int len)
3362{
3363 /*
3364 * This function should do the same thing as an icache flush that was
3365 * triggered from within the guest. For TCG we are always cache coherent,
3366 * so there is no need to flush anything. For KVM / Xen we need to flush
3367 * the host's instruction cache at least.
3368 */
3369 if (tcg_enabled()) {
3370 return;
3371 }
3372
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003373 cpu_physical_memory_write_rom_internal(&address_space_memory,
3374 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01003375}
3376
aliguori6d16c2f2009-01-22 16:59:11 +00003377typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003378 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00003379 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003380 hwaddr addr;
3381 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003382 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00003383} BounceBuffer;
3384
3385static BounceBuffer bounce;
3386
aliguoriba223c22009-01-22 16:59:16 +00003387typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08003388 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003389 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003390} MapClient;
3391
Fam Zheng38e047b2015-03-16 17:03:35 +08003392QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003393static QLIST_HEAD(map_client_list, MapClient) map_client_list
3394 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003395
Fam Zhenge95205e2015-03-16 17:03:37 +08003396static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00003397{
Blue Swirl72cf2d42009-09-12 07:36:22 +00003398 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003399 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003400}
3401
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003402static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00003403{
3404 MapClient *client;
3405
Blue Swirl72cf2d42009-09-12 07:36:22 +00003406 while (!QLIST_EMPTY(&map_client_list)) {
3407 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08003408 qemu_bh_schedule(client->bh);
3409 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00003410 }
3411}
3412
Fam Zhenge95205e2015-03-16 17:03:37 +08003413void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003414{
3415 MapClient *client = g_malloc(sizeof(*client));
3416
Fam Zheng38e047b2015-03-16 17:03:35 +08003417 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08003418 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00003419 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003420 if (!atomic_read(&bounce.in_use)) {
3421 cpu_notify_map_clients_locked();
3422 }
Fam Zheng38e047b2015-03-16 17:03:35 +08003423 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003424}
3425
Fam Zheng38e047b2015-03-16 17:03:35 +08003426void cpu_exec_init_all(void)
3427{
3428 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01003429 /* The data structures we set up here depend on knowing the page size,
3430 * so no more changes can be made after this point.
3431 * In an ideal world, nothing we did before we had finished the
3432 * machine setup would care about the target page size, and we could
3433 * do this much later, rather than requiring board models to state
3434 * up front what their requirements are.
3435 */
3436 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08003437 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01003438 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08003439 qemu_mutex_init(&map_client_list_lock);
3440}
3441
Fam Zhenge95205e2015-03-16 17:03:37 +08003442void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003443{
Fam Zhenge95205e2015-03-16 17:03:37 +08003444 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00003445
Fam Zhenge95205e2015-03-16 17:03:37 +08003446 qemu_mutex_lock(&map_client_list_lock);
3447 QLIST_FOREACH(client, &map_client_list, link) {
3448 if (client->bh == bh) {
3449 cpu_unregister_map_client_do(client);
3450 break;
3451 }
3452 }
3453 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003454}
3455
3456static void cpu_notify_map_clients(void)
3457{
Fam Zheng38e047b2015-03-16 17:03:35 +08003458 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003459 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08003460 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00003461}
3462
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003463static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
Peter Maydelleace72b2018-05-31 14:50:52 +01003464 bool is_write, MemTxAttrs attrs)
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003465{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003466 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003467 hwaddr l, xlat;
3468
3469 while (len > 0) {
3470 l = len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003471 mr = flatview_translate(fv, addr, &xlat, &l, is_write);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003472 if (!memory_access_is_direct(mr, is_write)) {
3473 l = memory_access_size(mr, l, addr);
Peter Maydelleace72b2018-05-31 14:50:52 +01003474 if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003475 return false;
3476 }
3477 }
3478
3479 len -= l;
3480 addr += l;
3481 }
3482 return true;
3483}
3484
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003485bool address_space_access_valid(AddressSpace *as, hwaddr addr,
Peter Maydellfddffa42018-05-31 14:50:52 +01003486 int len, bool is_write,
3487 MemTxAttrs attrs)
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003488{
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003489 FlatView *fv;
3490 bool result;
3491
3492 rcu_read_lock();
3493 fv = address_space_to_flatview(as);
Peter Maydelleace72b2018-05-31 14:50:52 +01003494 result = flatview_access_valid(fv, addr, len, is_write, attrs);
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003495 rcu_read_unlock();
3496 return result;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003497}
3498
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003499static hwaddr
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003500flatview_extend_translation(FlatView *fv, hwaddr addr,
Peter Maydell53d07902018-05-31 14:50:52 +01003501 hwaddr target_len,
3502 MemoryRegion *mr, hwaddr base, hwaddr len,
3503 bool is_write, MemTxAttrs attrs)
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003504{
3505 hwaddr done = 0;
3506 hwaddr xlat;
3507 MemoryRegion *this_mr;
3508
3509 for (;;) {
3510 target_len -= len;
3511 addr += len;
3512 done += len;
3513 if (target_len == 0) {
3514 return done;
3515 }
3516
3517 len = target_len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003518 this_mr = flatview_translate(fv, addr, &xlat,
3519 &len, is_write);
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003520 if (this_mr != mr || xlat != base + done) {
3521 return done;
3522 }
3523 }
3524}
3525
aliguori6d16c2f2009-01-22 16:59:11 +00003526/* Map a physical memory region into a host virtual address.
3527 * May map a subset of the requested range, given by and returned in *plen.
3528 * May return NULL if resources needed to perform the mapping are exhausted.
3529 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003530 * Use cpu_register_map_client() to know when retrying the map operation is
3531 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003532 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003533void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003534 hwaddr addr,
3535 hwaddr *plen,
Peter Maydellf26404f2018-05-31 14:50:52 +01003536 bool is_write,
3537 MemTxAttrs attrs)
aliguori6d16c2f2009-01-22 16:59:11 +00003538{
Avi Kivitya8170e52012-10-23 12:30:10 +02003539 hwaddr len = *plen;
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003540 hwaddr l, xlat;
3541 MemoryRegion *mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003542 void *ptr;
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003543 FlatView *fv;
aliguori6d16c2f2009-01-22 16:59:11 +00003544
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003545 if (len == 0) {
3546 return NULL;
3547 }
aliguori6d16c2f2009-01-22 16:59:11 +00003548
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003549 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003550 rcu_read_lock();
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003551 fv = address_space_to_flatview(as);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003552 mr = flatview_translate(fv, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01003553
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003554 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003555 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01003556 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003557 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00003558 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02003559 /* Avoid unbounded allocations */
3560 l = MIN(l, TARGET_PAGE_SIZE);
3561 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003562 bounce.addr = addr;
3563 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003564
3565 memory_region_ref(mr);
3566 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003567 if (!is_write) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003568 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003569 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003570 }
aliguori6d16c2f2009-01-22 16:59:11 +00003571
Paolo Bonzini41063e12015-03-18 14:21:43 +01003572 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003573 *plen = l;
3574 return bounce.buffer;
3575 }
3576
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003577
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003578 memory_region_ref(mr);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003579 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
Peter Maydell53d07902018-05-31 14:50:52 +01003580 l, is_write, attrs);
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003581 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003582 rcu_read_unlock();
3583
3584 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003585}
3586
Avi Kivityac1970f2012-10-03 16:22:53 +02003587/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003588 * Will also mark the memory as dirty if is_write == 1. access_len gives
3589 * the amount of memory that was actually read or written by the caller.
3590 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003591void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3592 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003593{
3594 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003595 MemoryRegion *mr;
3596 ram_addr_t addr1;
3597
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003598 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003599 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003600 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003601 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003602 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003603 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003604 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003605 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003606 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003607 return;
3608 }
3609 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003610 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3611 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003612 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003613 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003614 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003615 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003616 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003617 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003618}
bellardd0ecd2a2006-04-23 17:14:48 +00003619
Avi Kivitya8170e52012-10-23 12:30:10 +02003620void *cpu_physical_memory_map(hwaddr addr,
3621 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003622 int is_write)
3623{
Peter Maydellf26404f2018-05-31 14:50:52 +01003624 return address_space_map(&address_space_memory, addr, plen, is_write,
3625 MEMTXATTRS_UNSPECIFIED);
Avi Kivityac1970f2012-10-03 16:22:53 +02003626}
3627
Avi Kivitya8170e52012-10-23 12:30:10 +02003628void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3629 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003630{
3631 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3632}
3633
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003634#define ARG1_DECL AddressSpace *as
3635#define ARG1 as
3636#define SUFFIX
3637#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
3638#define IS_DIRECT(mr, is_write) memory_access_is_direct(mr, is_write)
3639#define MAP_RAM(mr, ofs) qemu_map_ram_ptr((mr)->ram_block, ofs)
3640#define INVALIDATE(mr, ofs, len) invalidate_and_set_dirty(mr, ofs, len)
3641#define RCU_READ_LOCK(...) rcu_read_lock()
3642#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3643#include "memory_ldst.inc.c"
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003644
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003645int64_t address_space_cache_init(MemoryRegionCache *cache,
3646 AddressSpace *as,
3647 hwaddr addr,
3648 hwaddr len,
3649 bool is_write)
3650{
Paolo Bonzini48564042018-03-18 18:26:36 +01003651 AddressSpaceDispatch *d;
3652 hwaddr l;
3653 MemoryRegion *mr;
3654
3655 assert(len > 0);
3656
3657 l = len;
3658 cache->fv = address_space_get_flatview(as);
3659 d = flatview_to_dispatch(cache->fv);
3660 cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true);
3661
3662 mr = cache->mrs.mr;
3663 memory_region_ref(mr);
3664 if (memory_access_is_direct(mr, is_write)) {
Peter Maydell53d07902018-05-31 14:50:52 +01003665 /* We don't care about the memory attributes here as we're only
3666 * doing this if we found actual RAM, which behaves the same
3667 * regardless of attributes; so UNSPECIFIED is fine.
3668 */
Paolo Bonzini48564042018-03-18 18:26:36 +01003669 l = flatview_extend_translation(cache->fv, addr, len, mr,
Peter Maydell53d07902018-05-31 14:50:52 +01003670 cache->xlat, l, is_write,
3671 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003672 cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
3673 } else {
3674 cache->ptr = NULL;
3675 }
3676
3677 cache->len = l;
3678 cache->is_write = is_write;
3679 return l;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003680}
3681
3682void address_space_cache_invalidate(MemoryRegionCache *cache,
3683 hwaddr addr,
3684 hwaddr access_len)
3685{
Paolo Bonzini48564042018-03-18 18:26:36 +01003686 assert(cache->is_write);
3687 if (likely(cache->ptr)) {
3688 invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len);
3689 }
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003690}
3691
3692void address_space_cache_destroy(MemoryRegionCache *cache)
3693{
Paolo Bonzini48564042018-03-18 18:26:36 +01003694 if (!cache->mrs.mr) {
3695 return;
3696 }
3697
3698 if (xen_enabled()) {
3699 xen_invalidate_map_cache_entry(cache->ptr);
3700 }
3701 memory_region_unref(cache->mrs.mr);
3702 flatview_unref(cache->fv);
3703 cache->mrs.mr = NULL;
3704 cache->fv = NULL;
3705}
3706
3707/* Called from RCU critical section. This function has the same
3708 * semantics as address_space_translate, but it only works on a
3709 * predefined range of a MemoryRegion that was mapped with
3710 * address_space_cache_init.
3711 */
3712static inline MemoryRegion *address_space_translate_cached(
3713 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003714 hwaddr *plen, bool is_write, MemTxAttrs attrs)
Paolo Bonzini48564042018-03-18 18:26:36 +01003715{
3716 MemoryRegionSection section;
3717 MemoryRegion *mr;
3718 IOMMUMemoryRegion *iommu_mr;
3719 AddressSpace *target_as;
3720
3721 assert(!cache->ptr);
3722 *xlat = addr + cache->xlat;
3723
3724 mr = cache->mrs.mr;
3725 iommu_mr = memory_region_get_iommu(mr);
3726 if (!iommu_mr) {
3727 /* MMIO region. */
3728 return mr;
3729 }
3730
3731 section = address_space_translate_iommu(iommu_mr, xlat, plen,
3732 NULL, is_write, true,
3733 &target_as);
3734 return section.mr;
3735}
3736
3737/* Called from RCU critical section. address_space_read_cached uses this
3738 * out of line function when the target is an MMIO or IOMMU region.
3739 */
3740void
3741address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3742 void *buf, int len)
3743{
3744 hwaddr addr1, l;
3745 MemoryRegion *mr;
3746
3747 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003748 mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
3749 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003750 flatview_read_continue(cache->fv,
3751 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3752 addr1, l, mr);
3753}
3754
3755/* Called from RCU critical section. address_space_write_cached uses this
3756 * out of line function when the target is an MMIO or IOMMU region.
3757 */
3758void
3759address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3760 const void *buf, int len)
3761{
3762 hwaddr addr1, l;
3763 MemoryRegion *mr;
3764
3765 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003766 mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
3767 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003768 flatview_write_continue(cache->fv,
3769 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3770 addr1, l, mr);
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003771}
3772
3773#define ARG1_DECL MemoryRegionCache *cache
3774#define ARG1 cache
Paolo Bonzini48564042018-03-18 18:26:36 +01003775#define SUFFIX _cached_slow
3776#define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
3777#define IS_DIRECT(mr, is_write) memory_access_is_direct(mr, is_write)
3778#define MAP_RAM(mr, ofs) (cache->ptr + (ofs - cache->xlat))
Paolo Bonzini90c4fe52017-04-03 13:41:28 +02003779#define INVALIDATE(mr, ofs, len) invalidate_and_set_dirty(mr, ofs, len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003780#define RCU_READ_LOCK() ((void)0)
3781#define RCU_READ_UNLOCK() ((void)0)
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003782#include "memory_ldst.inc.c"
3783
aliguori5e2972f2009-03-28 17:51:36 +00003784/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003785int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003786 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003787{
3788 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003789 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003790 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003791
Christian Borntraeger79ca7a12017-03-07 15:19:08 +01003792 cpu_synchronize_state(cpu);
bellard13eb76e2004-01-24 15:23:36 +00003793 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003794 int asidx;
3795 MemTxAttrs attrs;
3796
bellard13eb76e2004-01-24 15:23:36 +00003797 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003798 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3799 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003800 /* if no physical page mapped, return an error */
3801 if (phys_addr == -1)
3802 return -1;
3803 l = (page + TARGET_PAGE_SIZE) - addr;
3804 if (l > len)
3805 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003806 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003807 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003808 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3809 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003810 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003811 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3812 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003813 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003814 }
bellard13eb76e2004-01-24 15:23:36 +00003815 len -= l;
3816 buf += l;
3817 addr += l;
3818 }
3819 return 0;
3820}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003821
3822/*
3823 * Allows code that needs to deal with migration bitmaps etc to still be built
3824 * target independent.
3825 */
Juan Quintela20afaed2017-03-21 09:09:14 +01003826size_t qemu_target_page_size(void)
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003827{
Juan Quintela20afaed2017-03-21 09:09:14 +01003828 return TARGET_PAGE_SIZE;
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003829}
3830
Juan Quintela46d702b2017-04-24 21:03:48 +02003831int qemu_target_page_bits(void)
3832{
3833 return TARGET_PAGE_BITS;
3834}
3835
3836int qemu_target_page_bits_min(void)
3837{
3838 return TARGET_PAGE_BITS_MIN;
3839}
Paul Brooka68fe892010-03-01 00:08:59 +00003840#endif
bellard13eb76e2004-01-24 15:23:36 +00003841
Blue Swirl8e4a4242013-01-06 18:30:17 +00003842/*
3843 * A helper function for the _utterly broken_ virtio device model to find out if
3844 * it's running on a big endian machine. Don't do this at home kids!
3845 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003846bool target_words_bigendian(void);
3847bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003848{
3849#if defined(TARGET_WORDS_BIGENDIAN)
3850 return true;
3851#else
3852 return false;
3853#endif
3854}
3855
Wen Congyang76f35532012-05-07 12:04:18 +08003856#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003857bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003858{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003859 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003860 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003861 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003862
Paolo Bonzini41063e12015-03-18 14:21:43 +01003863 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003864 mr = address_space_translate(&address_space_memory,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003865 phys_addr, &phys_addr, &l, false,
3866 MEMTXATTRS_UNSPECIFIED);
Wen Congyang76f35532012-05-07 12:04:18 +08003867
Paolo Bonzini41063e12015-03-18 14:21:43 +01003868 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3869 rcu_read_unlock();
3870 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003871}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003872
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003873int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003874{
3875 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003876 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003877
Mike Day0dc3f442013-09-05 14:41:35 -04003878 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08003879 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003880 ret = func(block->idstr, block->host, block->offset,
3881 block->used_length, opaque);
3882 if (ret) {
3883 break;
3884 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003885 }
Mike Day0dc3f442013-09-05 14:41:35 -04003886 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003887 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003888}
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003889
3890/*
3891 * Unmap pages of memory from start to start+length such that
3892 * they a) read as 0, b) Trigger whatever fault mechanism
3893 * the OS provides for postcopy.
3894 * The pages must be unmapped by the end of the function.
3895 * Returns: 0 on success, none-0 on failure
3896 *
3897 */
3898int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
3899{
3900 int ret = -1;
3901
3902 uint8_t *host_startaddr = rb->host + start;
3903
3904 if ((uintptr_t)host_startaddr & (rb->page_size - 1)) {
3905 error_report("ram_block_discard_range: Unaligned start address: %p",
3906 host_startaddr);
3907 goto err;
3908 }
3909
3910 if ((start + length) <= rb->used_length) {
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003911 bool need_madvise, need_fallocate;
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003912 uint8_t *host_endaddr = host_startaddr + length;
3913 if ((uintptr_t)host_endaddr & (rb->page_size - 1)) {
3914 error_report("ram_block_discard_range: Unaligned end address: %p",
3915 host_endaddr);
3916 goto err;
3917 }
3918
3919 errno = ENOTSUP; /* If we are missing MADVISE etc */
3920
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003921 /* The logic here is messy;
3922 * madvise DONTNEED fails for hugepages
3923 * fallocate works on hugepages and shmem
3924 */
3925 need_madvise = (rb->page_size == qemu_host_page_size);
3926 need_fallocate = rb->fd != -1;
3927 if (need_fallocate) {
3928 /* For a file, this causes the area of the file to be zero'd
3929 * if read, and for hugetlbfs also causes it to be unmapped
3930 * so a userfault will trigger.
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00003931 */
3932#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
3933 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
3934 start, length);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003935 if (ret) {
3936 ret = -errno;
3937 error_report("ram_block_discard_range: Failed to fallocate "
3938 "%s:%" PRIx64 " +%zx (%d)",
3939 rb->idstr, start, length, ret);
3940 goto err;
3941 }
3942#else
3943 ret = -ENOSYS;
3944 error_report("ram_block_discard_range: fallocate not available/file"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003945 "%s:%" PRIx64 " +%zx (%d)",
3946 rb->idstr, start, length, ret);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003947 goto err;
3948#endif
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003949 }
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003950 if (need_madvise) {
3951 /* For normal RAM this causes it to be unmapped,
3952 * for shared memory it causes the local mapping to disappear
3953 * and to fall back on the file contents (which we just
3954 * fallocate'd away).
3955 */
3956#if defined(CONFIG_MADVISE)
3957 ret = madvise(host_startaddr, length, MADV_DONTNEED);
3958 if (ret) {
3959 ret = -errno;
3960 error_report("ram_block_discard_range: Failed to discard range "
3961 "%s:%" PRIx64 " +%zx (%d)",
3962 rb->idstr, start, length, ret);
3963 goto err;
3964 }
3965#else
3966 ret = -ENOSYS;
3967 error_report("ram_block_discard_range: MADVISE not available"
3968 "%s:%" PRIx64 " +%zx (%d)",
3969 rb->idstr, start, length, ret);
3970 goto err;
3971#endif
3972 }
3973 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
3974 need_madvise, need_fallocate, ret);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003975 } else {
3976 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
3977 "/%zx/" RAM_ADDR_FMT")",
3978 rb->idstr, start, length, rb->used_length);
3979 }
3980
3981err:
3982 return ret;
3983}
3984
Peter Maydellec3f8c92013-06-27 20:53:38 +01003985#endif
Yang Zhonga0be0c52017-07-03 18:12:13 +08003986
3987void page_size_init(void)
3988{
3989 /* NOTE: we can always suppose that qemu_host_page_size >=
3990 TARGET_PAGE_SIZE */
Yang Zhonga0be0c52017-07-03 18:12:13 +08003991 if (qemu_host_page_size == 0) {
3992 qemu_host_page_size = qemu_real_host_page_size;
3993 }
3994 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
3995 qemu_host_page_size = TARGET_PAGE_SIZE;
3996 }
3997 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
3998}
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10003999
4000#if !defined(CONFIG_USER_ONLY)
4001
4002static void mtree_print_phys_entries(fprintf_function mon, void *f,
4003 int start, int end, int skip, int ptr)
4004{
4005 if (start == end - 1) {
4006 mon(f, "\t%3d ", start);
4007 } else {
4008 mon(f, "\t%3d..%-3d ", start, end - 1);
4009 }
4010 mon(f, " skip=%d ", skip);
4011 if (ptr == PHYS_MAP_NODE_NIL) {
4012 mon(f, " ptr=NIL");
4013 } else if (!skip) {
4014 mon(f, " ptr=#%d", ptr);
4015 } else {
4016 mon(f, " ptr=[%d]", ptr);
4017 }
4018 mon(f, "\n");
4019}
4020
4021#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
4022 int128_sub((size), int128_one())) : 0)
4023
4024void mtree_print_dispatch(fprintf_function mon, void *f,
4025 AddressSpaceDispatch *d, MemoryRegion *root)
4026{
4027 int i;
4028
4029 mon(f, " Dispatch\n");
4030 mon(f, " Physical sections\n");
4031
4032 for (i = 0; i < d->map.sections_nb; ++i) {
4033 MemoryRegionSection *s = d->map.sections + i;
4034 const char *names[] = { " [unassigned]", " [not dirty]",
4035 " [ROM]", " [watch]" };
4036
4037 mon(f, " #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx " %s%s%s%s%s",
4038 i,
4039 s->offset_within_address_space,
4040 s->offset_within_address_space + MR_SIZE(s->mr->size),
4041 s->mr->name ? s->mr->name : "(noname)",
4042 i < ARRAY_SIZE(names) ? names[i] : "",
4043 s->mr == root ? " [ROOT]" : "",
4044 s == d->mru_section ? " [MRU]" : "",
4045 s->mr->is_iommu ? " [iommu]" : "");
4046
4047 if (s->mr->alias) {
4048 mon(f, " alias=%s", s->mr->alias->name ?
4049 s->mr->alias->name : "noname");
4050 }
4051 mon(f, "\n");
4052 }
4053
4054 mon(f, " Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
4055 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
4056 for (i = 0; i < d->map.nodes_nb; ++i) {
4057 int j, jprev;
4058 PhysPageEntry prev;
4059 Node *n = d->map.nodes + i;
4060
4061 mon(f, " [%d]\n", i);
4062
4063 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
4064 PhysPageEntry *pe = *n + j;
4065
4066 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
4067 continue;
4068 }
4069
4070 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4071
4072 jprev = j;
4073 prev = *pe;
4074 }
4075
4076 if (jprev != ARRAY_SIZE(*n)) {
4077 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4078 }
4079 }
4080}
4081
4082#endif