blob: a19ed21bffc51b7fa9f23fe3412fb9a719dfb2d2 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
Stefan Weil777872e2014-02-23 18:02:08 +010021#ifndef _WIN32
bellardd5a8f072004-09-29 21:15:28 +000022#endif
bellard54936002003-05-13 00:25:15 +000023
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020024#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000025#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010026#include "exec/exec-all.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020028#include "hw/qdev-core.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010031#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010032#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020039#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010040#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020041#include "hw/hw.h"
42#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010043#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020044#include "sysemu/dma.h"
45#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010046#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010047#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000048#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010049#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040050#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020051#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000052#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030053#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000054
Paolo Bonzini022c62c2012-12-17 18:19:49 +010055#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020056#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030057#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020058
Bharata B Rao9dfeca72016-05-12 09:18:12 +053059#include "migration/vmstate.h"
60
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020061#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030062#ifndef _WIN32
63#include "qemu/mmap-alloc.h"
64#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020065
blueswir1db7b5422007-05-26 17:36:03 +000066//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000067
pbrook99773bd2006-04-16 15:14:59 +000068#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040069/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
70 * are protected by the ramlist lock.
71 */
Mike Day0d53d9f2015-01-21 13:45:24 +010072RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030073
74static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030075static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030076
Avi Kivityf6790af2012-10-02 20:13:51 +020077AddressSpace address_space_io;
78AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020079
Paolo Bonzini0844e002013-05-24 14:37:28 +020080MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020081static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020082
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080083/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
84#define RAM_PREALLOC (1 << 0)
85
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080086/* RAM is mmap-ed with MAP_SHARED */
87#define RAM_SHARED (1 << 1)
88
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020089/* Only a portion of RAM (used_length) is actually used, and migrated.
90 * This used_length size can change across reboots.
91 */
92#define RAM_RESIZEABLE (1 << 2)
93
pbrooke2eef172008-06-08 01:09:01 +000094#endif
bellard9fa3e852004-01-04 18:06:42 +000095
Peter Maydell20bccb82016-10-24 16:26:49 +010096#ifdef TARGET_PAGE_BITS_VARY
97int target_page_bits;
98bool target_page_bits_decided;
99#endif
100
Andreas Färberbdc44642013-06-24 23:50:24 +0200101struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +0000102/* current CPU in the current thread. It is only valid inside
103 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200104__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000105/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000106 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000107 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100108int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000109
Peter Maydell20bccb82016-10-24 16:26:49 +0100110bool set_preferred_target_page_bits(int bits)
111{
112 /* The target page size is the lowest common denominator for all
113 * the CPUs in the system, so we can only make it smaller, never
114 * larger. And we can't make it smaller once we've committed to
115 * a particular size.
116 */
117#ifdef TARGET_PAGE_BITS_VARY
118 assert(bits >= TARGET_PAGE_BITS_MIN);
119 if (target_page_bits == 0 || target_page_bits > bits) {
120 if (target_page_bits_decided) {
121 return false;
122 }
123 target_page_bits = bits;
124 }
125#endif
126 return true;
127}
128
pbrooke2eef172008-06-08 01:09:01 +0000129#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200130
Peter Maydell20bccb82016-10-24 16:26:49 +0100131static void finalize_target_page_bits(void)
132{
133#ifdef TARGET_PAGE_BITS_VARY
134 if (target_page_bits == 0) {
135 target_page_bits = TARGET_PAGE_BITS_MIN;
136 }
137 target_page_bits_decided = true;
138#endif
139}
140
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200141typedef struct PhysPageEntry PhysPageEntry;
142
143struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200144 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200145 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200146 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200147 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200148};
149
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200150#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
151
Paolo Bonzini03f49952013-11-07 17:14:36 +0100152/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100153#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100154
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200155#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100156#define P_L2_SIZE (1 << P_L2_BITS)
157
158#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
159
160typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200161
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200162typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100163 struct rcu_head rcu;
164
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200165 unsigned sections_nb;
166 unsigned sections_nb_alloc;
167 unsigned nodes_nb;
168 unsigned nodes_nb_alloc;
169 Node *nodes;
170 MemoryRegionSection *sections;
171} PhysPageMap;
172
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200173struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100174 struct rcu_head rcu;
175
Fam Zheng729633c2016-03-01 14:18:24 +0800176 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200177 /* This is a multi-level map on the physical address space.
178 * The bottom level has pointers to MemoryRegionSections.
179 */
180 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200181 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200182 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200183};
184
Jan Kiszka90260c62013-05-26 21:46:51 +0200185#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
186typedef struct subpage_t {
187 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200188 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200189 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100190 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200191} subpage_t;
192
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200193#define PHYS_SECTION_UNASSIGNED 0
194#define PHYS_SECTION_NOTDIRTY 1
195#define PHYS_SECTION_ROM 2
196#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200197
pbrooke2eef172008-06-08 01:09:01 +0000198static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300199static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000200static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000201
Avi Kivity1ec9b902012-01-02 12:47:48 +0200202static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100203
204/**
205 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
206 * @cpu: the CPU whose AddressSpace this is
207 * @as: the AddressSpace itself
208 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
209 * @tcg_as_listener: listener for tracking changes to the AddressSpace
210 */
211struct CPUAddressSpace {
212 CPUState *cpu;
213 AddressSpace *as;
214 struct AddressSpaceDispatch *memory_dispatch;
215 MemoryListener tcg_as_listener;
216};
217
pbrook6658ffb2007-03-16 23:58:11 +0000218#endif
bellard54936002003-05-13 00:25:15 +0000219
Paul Brook6d9a1302010-02-28 23:55:53 +0000220#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200221
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200222static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200223{
Peter Lieven101420b2016-07-15 12:03:50 +0200224 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200225 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200226 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200227 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
228 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200229 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200230 }
231}
232
Paolo Bonzinidb946042015-05-21 15:12:29 +0200233static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200234{
235 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200236 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200237 PhysPageEntry e;
238 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200239
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200240 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200241 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200242 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200243 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200244
245 e.skip = leaf ? 0 : 1;
246 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100247 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200248 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200249 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200250 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200251}
252
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200253static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
254 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200255 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200256{
257 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100258 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200259
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200260 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200261 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200262 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200263 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100264 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200265
Paolo Bonzini03f49952013-11-07 17:14:36 +0100266 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200267 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200268 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200269 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200270 *index += step;
271 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200272 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200273 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200274 }
275 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200276 }
277}
278
Avi Kivityac1970f2012-10-03 16:22:53 +0200279static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200280 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200281 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000282{
Avi Kivity29990972012-02-13 20:21:20 +0200283 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200284 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000285
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200286 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000287}
288
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200289/* Compact a non leaf page entry. Simply detect that the entry has a single child,
290 * and update our entry so we can skip it and go directly to the destination.
291 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400292static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200293{
294 unsigned valid_ptr = P_L2_SIZE;
295 int valid = 0;
296 PhysPageEntry *p;
297 int i;
298
299 if (lp->ptr == PHYS_MAP_NODE_NIL) {
300 return;
301 }
302
303 p = nodes[lp->ptr];
304 for (i = 0; i < P_L2_SIZE; i++) {
305 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
306 continue;
307 }
308
309 valid_ptr = i;
310 valid++;
311 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400312 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200313 }
314 }
315
316 /* We can only compress if there's only one child. */
317 if (valid != 1) {
318 return;
319 }
320
321 assert(valid_ptr < P_L2_SIZE);
322
323 /* Don't compress if it won't fit in the # of bits we have. */
324 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
325 return;
326 }
327
328 lp->ptr = p[valid_ptr].ptr;
329 if (!p[valid_ptr].skip) {
330 /* If our only child is a leaf, make this a leaf. */
331 /* By design, we should have made this node a leaf to begin with so we
332 * should never reach here.
333 * But since it's so simple to handle this, let's do it just in case we
334 * change this rule.
335 */
336 lp->skip = 0;
337 } else {
338 lp->skip += p[valid_ptr].skip;
339 }
340}
341
342static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
343{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200344 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400345 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200346 }
347}
348
Fam Zheng29cb5332016-03-01 14:18:23 +0800349static inline bool section_covers_addr(const MemoryRegionSection *section,
350 hwaddr addr)
351{
352 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
353 * the section must cover the entire address space.
354 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700355 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800356 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700357 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800358}
359
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200360static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200361 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000362{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200363 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200364 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200365 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200366
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200367 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200368 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200369 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200370 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200371 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100372 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200373 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200374
Fam Zheng29cb5332016-03-01 14:18:23 +0800375 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200376 return &sections[lp.ptr];
377 } else {
378 return &sections[PHYS_SECTION_UNASSIGNED];
379 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200380}
381
Blue Swirle5548612012-04-21 13:08:33 +0000382bool memory_region_is_unassigned(MemoryRegion *mr)
383{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200384 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000385 && mr != &io_mem_watch;
386}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200387
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100388/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200389static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200390 hwaddr addr,
391 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200392{
Fam Zheng729633c2016-03-01 14:18:24 +0800393 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200394 subpage_t *subpage;
Fam Zheng729633c2016-03-01 14:18:24 +0800395 bool update;
Jan Kiszka90260c62013-05-26 21:46:51 +0200396
Fam Zheng729633c2016-03-01 14:18:24 +0800397 if (section && section != &d->map.sections[PHYS_SECTION_UNASSIGNED] &&
398 section_covers_addr(section, addr)) {
399 update = false;
400 } else {
401 section = phys_page_find(d->phys_map, addr, d->map.nodes,
402 d->map.sections);
403 update = true;
404 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200405 if (resolve_subpage && section->mr->subpage) {
406 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200407 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200408 }
Fam Zheng729633c2016-03-01 14:18:24 +0800409 if (update) {
410 atomic_set(&d->mru_section, section);
411 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200412 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200413}
414
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100415/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200416static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200417address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200418 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200419{
420 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200421 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100422 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200423
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200424 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200425 /* Compute offset within MemoryRegionSection */
426 addr -= section->offset_within_address_space;
427
428 /* Compute offset within MemoryRegion */
429 *xlat = addr + section->offset_within_region;
430
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200431 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200432
433 /* MMIO registers can be expected to perform full-width accesses based only
434 * on their address, without considering adjacent registers that could
435 * decode to completely different MemoryRegions. When such registers
436 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
437 * regions overlap wildly. For this reason we cannot clamp the accesses
438 * here.
439 *
440 * If the length is small (as is the case for address_space_ldl/stl),
441 * everything works fine. If the incoming length is large, however,
442 * the caller really has to do the clamping through memory_access_size.
443 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200444 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200445 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200446 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
447 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200448 return section;
449}
Jan Kiszka90260c62013-05-26 21:46:51 +0200450
Paolo Bonzini41063e12015-03-18 14:21:43 +0100451/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200452MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
453 hwaddr *xlat, hwaddr *plen,
454 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200455{
Avi Kivity30951152012-10-30 13:47:46 +0200456 IOMMUTLBEntry iotlb;
457 MemoryRegionSection *section;
458 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200459
460 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100461 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
462 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200463 mr = section->mr;
464
465 if (!mr->iommu_ops) {
466 break;
467 }
468
Le Tan8d7b8cb2014-08-16 13:55:37 +0800469 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200470 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
471 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700472 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200473 if (!(iotlb.perm & (1 << is_write))) {
474 mr = &io_mem_unassigned;
475 break;
476 }
477
478 as = iotlb.target_as;
479 }
480
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000481 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100482 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700483 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100484 }
485
Avi Kivity30951152012-10-30 13:47:46 +0200486 *xlat = addr;
487 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200488}
489
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100490/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200491MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000492address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200493 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200494{
Avi Kivity30951152012-10-30 13:47:46 +0200495 MemoryRegionSection *section;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100496 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000497
498 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200499
500 assert(!section->mr->iommu_ops);
501 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200502}
bellard9fa3e852004-01-04 18:06:42 +0000503#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000504
Andreas Färberb170fce2013-01-20 20:23:22 +0100505#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000506
Juan Quintelae59fb372009-09-29 22:48:21 +0200507static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200508{
Andreas Färber259186a2013-01-17 18:51:17 +0100509 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200510
aurel323098dba2009-03-07 21:28:24 +0000511 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
512 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100513 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100514 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000515
516 return 0;
517}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200518
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400519static int cpu_common_pre_load(void *opaque)
520{
521 CPUState *cpu = opaque;
522
Paolo Bonziniadee6422014-12-19 12:53:14 +0100523 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400524
525 return 0;
526}
527
528static bool cpu_common_exception_index_needed(void *opaque)
529{
530 CPUState *cpu = opaque;
531
Paolo Bonziniadee6422014-12-19 12:53:14 +0100532 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400533}
534
535static const VMStateDescription vmstate_cpu_common_exception_index = {
536 .name = "cpu_common/exception_index",
537 .version_id = 1,
538 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200539 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400540 .fields = (VMStateField[]) {
541 VMSTATE_INT32(exception_index, CPUState),
542 VMSTATE_END_OF_LIST()
543 }
544};
545
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300546static bool cpu_common_crash_occurred_needed(void *opaque)
547{
548 CPUState *cpu = opaque;
549
550 return cpu->crash_occurred;
551}
552
553static const VMStateDescription vmstate_cpu_common_crash_occurred = {
554 .name = "cpu_common/crash_occurred",
555 .version_id = 1,
556 .minimum_version_id = 1,
557 .needed = cpu_common_crash_occurred_needed,
558 .fields = (VMStateField[]) {
559 VMSTATE_BOOL(crash_occurred, CPUState),
560 VMSTATE_END_OF_LIST()
561 }
562};
563
Andreas Färber1a1562f2013-06-17 04:09:11 +0200564const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200565 .name = "cpu_common",
566 .version_id = 1,
567 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400568 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200569 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200570 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100571 VMSTATE_UINT32(halted, CPUState),
572 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200573 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400574 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200575 .subsections = (const VMStateDescription*[]) {
576 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300577 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200578 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200579 }
580};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200581
pbrook9656f322008-07-01 20:01:19 +0000582#endif
583
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100584CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400585{
Andreas Färberbdc44642013-06-24 23:50:24 +0200586 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400587
Andreas Färberbdc44642013-06-24 23:50:24 +0200588 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100589 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200590 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100591 }
Glauber Costa950f1472009-06-09 12:15:18 -0400592 }
593
Andreas Färberbdc44642013-06-24 23:50:24 +0200594 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400595}
596
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000597#if !defined(CONFIG_USER_ONLY)
Peter Maydell56943e82016-01-21 14:15:04 +0000598void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000599{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000600 CPUAddressSpace *newas;
601
602 /* Target code should have set num_ases before calling us */
603 assert(asidx < cpu->num_ases);
604
Peter Maydell56943e82016-01-21 14:15:04 +0000605 if (asidx == 0) {
606 /* address space 0 gets the convenience alias */
607 cpu->as = as;
608 }
609
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000610 /* KVM cannot currently support multiple address spaces. */
611 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000612
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000613 if (!cpu->cpu_ases) {
614 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000615 }
Peter Maydell32857f42015-10-01 15:29:50 +0100616
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000617 newas = &cpu->cpu_ases[asidx];
618 newas->cpu = cpu;
619 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000620 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000621 newas->tcg_as_listener.commit = tcg_commit;
622 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000623 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000624}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000625
626AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
627{
628 /* Return the AddressSpace corresponding to the specified index */
629 return cpu->cpu_ases[asidx].as;
630}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000631#endif
632
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200633void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530634{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530635 CPUClass *cc = CPU_GET_CLASS(cpu);
636
Paolo Bonzini267f6852016-08-28 03:45:14 +0200637 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530638
639 if (cc->vmsd != NULL) {
640 vmstate_unregister(NULL, cc->vmsd, cpu);
641 }
642 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
643 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
644 }
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530645}
646
Laurent Vivier39e329e2016-10-20 13:26:02 +0200647void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000648{
Peter Maydell56943e82016-01-21 14:15:04 +0000649 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000650 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000651
Eduardo Habkost291135b2015-04-27 17:00:33 -0300652#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300653 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000654
655 /* This is a softmmu CPU object, so create a property for it
656 * so users can wire up its memory. (This can't go in qom/cpu.c
657 * because that file is compiled only once for both user-mode
658 * and system builds.) The default if no link is set up is to use
659 * the system address space.
660 */
661 object_property_add_link(OBJECT(cpu), "memory", TYPE_MEMORY_REGION,
662 (Object **)&cpu->memory,
663 qdev_prop_allow_set_link_before_realize,
664 OBJ_PROP_LINK_UNREF_ON_RELEASE,
665 &error_abort);
666 cpu->memory = system_memory;
667 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300668#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200669}
670
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200671void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200672{
673 CPUClass *cc ATTRIBUTE_UNUSED = CPU_GET_CLASS(cpu);
Eduardo Habkost291135b2015-04-27 17:00:33 -0300674
Paolo Bonzini267f6852016-08-28 03:45:14 +0200675 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200676
677#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200678 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200679 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200680 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100681 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200682 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100683 }
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200684#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000685}
686
Paul Brook94df27f2010-02-28 23:47:45 +0000687#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200688static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000689{
Alex Bennéeba051fb2016-10-27 16:10:16 +0100690 mmap_lock();
691 tb_lock();
Paul Brook94df27f2010-02-28 23:47:45 +0000692 tb_invalidate_phys_page_range(pc, pc + 1, 0);
Alex Bennéeba051fb2016-10-27 16:10:16 +0100693 tb_unlock();
694 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +0000695}
696#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200697static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400698{
Peter Maydell5232e4c2016-01-21 14:15:06 +0000699 MemTxAttrs attrs;
700 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
701 int asidx = cpu_asidx_from_attrs(cpu, attrs);
Max Filippove8262a12013-09-27 22:29:17 +0400702 if (phys != -1) {
Alex Bennéeba051fb2016-10-27 16:10:16 +0100703 /* Locks grabbed by tb_invalidate_phys_addr */
Peter Maydell5232e4c2016-01-21 14:15:06 +0000704 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100705 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400706 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400707}
bellardc27004e2005-01-03 23:35:10 +0000708#endif
bellardd720b932004-04-25 17:57:43 +0000709
Paul Brookc527ee82010-03-01 03:31:14 +0000710#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200711void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000712
713{
714}
715
Peter Maydell3ee887e2014-09-12 14:06:48 +0100716int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
717 int flags)
718{
719 return -ENOSYS;
720}
721
722void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
723{
724}
725
Andreas Färber75a34032013-09-02 16:57:02 +0200726int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000727 int flags, CPUWatchpoint **watchpoint)
728{
729 return -ENOSYS;
730}
731#else
pbrook6658ffb2007-03-16 23:58:11 +0000732/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200733int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000734 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000735{
aliguoric0ce9982008-11-25 22:13:57 +0000736 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000737
Peter Maydell05068c02014-09-12 14:06:48 +0100738 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700739 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200740 error_report("tried to set invalid watchpoint at %"
741 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000742 return -EINVAL;
743 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500744 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000745
aliguoria1d1bb32008-11-18 20:07:32 +0000746 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100747 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000748 wp->flags = flags;
749
aliguori2dc9f412008-11-18 20:56:59 +0000750 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200751 if (flags & BP_GDB) {
752 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
753 } else {
754 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
755 }
aliguoria1d1bb32008-11-18 20:07:32 +0000756
Andreas Färber31b030d2013-09-04 01:29:02 +0200757 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000758
759 if (watchpoint)
760 *watchpoint = wp;
761 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000762}
763
aliguoria1d1bb32008-11-18 20:07:32 +0000764/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200765int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000766 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000767{
aliguoria1d1bb32008-11-18 20:07:32 +0000768 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000769
Andreas Färberff4700b2013-08-26 18:23:18 +0200770 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100771 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000772 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200773 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000774 return 0;
775 }
776 }
aliguoria1d1bb32008-11-18 20:07:32 +0000777 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000778}
779
aliguoria1d1bb32008-11-18 20:07:32 +0000780/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200781void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000782{
Andreas Färberff4700b2013-08-26 18:23:18 +0200783 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000784
Andreas Färber31b030d2013-09-04 01:29:02 +0200785 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000786
Anthony Liguori7267c092011-08-20 22:09:37 -0500787 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000788}
789
aliguoria1d1bb32008-11-18 20:07:32 +0000790/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200791void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000792{
aliguoric0ce9982008-11-25 22:13:57 +0000793 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000794
Andreas Färberff4700b2013-08-26 18:23:18 +0200795 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200796 if (wp->flags & mask) {
797 cpu_watchpoint_remove_by_ref(cpu, wp);
798 }
aliguoric0ce9982008-11-25 22:13:57 +0000799 }
aliguoria1d1bb32008-11-18 20:07:32 +0000800}
Peter Maydell05068c02014-09-12 14:06:48 +0100801
802/* Return true if this watchpoint address matches the specified
803 * access (ie the address range covered by the watchpoint overlaps
804 * partially or completely with the address range covered by the
805 * access).
806 */
807static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
808 vaddr addr,
809 vaddr len)
810{
811 /* We know the lengths are non-zero, but a little caution is
812 * required to avoid errors in the case where the range ends
813 * exactly at the top of the address space and so addr + len
814 * wraps round to zero.
815 */
816 vaddr wpend = wp->vaddr + wp->len - 1;
817 vaddr addrend = addr + len - 1;
818
819 return !(addr > wpend || wp->vaddr > addrend);
820}
821
Paul Brookc527ee82010-03-01 03:31:14 +0000822#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000823
824/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200825int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000826 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000827{
aliguoric0ce9982008-11-25 22:13:57 +0000828 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000829
Anthony Liguori7267c092011-08-20 22:09:37 -0500830 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000831
832 bp->pc = pc;
833 bp->flags = flags;
834
aliguori2dc9f412008-11-18 20:56:59 +0000835 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200836 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200837 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200838 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200839 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200840 }
aliguoria1d1bb32008-11-18 20:07:32 +0000841
Andreas Färberf0c3c502013-08-26 21:22:53 +0200842 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000843
Andreas Färber00b941e2013-06-29 18:55:54 +0200844 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000845 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200846 }
aliguoria1d1bb32008-11-18 20:07:32 +0000847 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000848}
849
850/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200851int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000852{
aliguoria1d1bb32008-11-18 20:07:32 +0000853 CPUBreakpoint *bp;
854
Andreas Färberf0c3c502013-08-26 21:22:53 +0200855 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000856 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200857 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000858 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000859 }
bellard4c3a88a2003-07-26 12:06:08 +0000860 }
aliguoria1d1bb32008-11-18 20:07:32 +0000861 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000862}
863
aliguoria1d1bb32008-11-18 20:07:32 +0000864/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200865void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000866{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200867 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
868
869 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000870
Anthony Liguori7267c092011-08-20 22:09:37 -0500871 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000872}
873
874/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200875void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000876{
aliguoric0ce9982008-11-25 22:13:57 +0000877 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000878
Andreas Färberf0c3c502013-08-26 21:22:53 +0200879 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200880 if (bp->flags & mask) {
881 cpu_breakpoint_remove_by_ref(cpu, bp);
882 }
aliguoric0ce9982008-11-25 22:13:57 +0000883 }
bellard4c3a88a2003-07-26 12:06:08 +0000884}
885
bellardc33a3462003-07-29 20:50:33 +0000886/* enable or disable single step mode. EXCP_DEBUG is returned by the
887 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200888void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000889{
Andreas Färbered2803d2013-06-21 20:20:45 +0200890 if (cpu->singlestep_enabled != enabled) {
891 cpu->singlestep_enabled = enabled;
892 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200893 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200894 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100895 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000896 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -0700897 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +0000898 }
bellardc33a3462003-07-29 20:50:33 +0000899 }
bellardc33a3462003-07-29 20:50:33 +0000900}
901
Andreas Färbera47dddd2013-09-03 17:38:47 +0200902void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000903{
904 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000905 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000906
907 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000908 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000909 fprintf(stderr, "qemu: fatal: ");
910 vfprintf(stderr, fmt, ap);
911 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200912 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +0100913 if (qemu_log_separate()) {
aliguori93fcfe32009-01-15 22:34:14 +0000914 qemu_log("qemu: fatal: ");
915 qemu_log_vprintf(fmt, ap2);
916 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200917 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000918 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000919 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000920 }
pbrook493ae1f2007-11-23 16:53:59 +0000921 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000922 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +0300923 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +0200924#if defined(CONFIG_USER_ONLY)
925 {
926 struct sigaction act;
927 sigfillset(&act.sa_mask);
928 act.sa_handler = SIG_DFL;
929 sigaction(SIGABRT, &act, NULL);
930 }
931#endif
bellard75012672003-06-21 13:11:07 +0000932 abort();
933}
934
bellard01243112004-01-04 15:48:17 +0000935#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400936/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200937static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
938{
939 RAMBlock *block;
940
Paolo Bonzini43771532013-09-09 17:58:40 +0200941 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200942 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +0200943 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200944 }
Mike Day0dc3f442013-09-05 14:41:35 -0400945 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200946 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200947 goto found;
948 }
949 }
950
951 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
952 abort();
953
954found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200955 /* It is safe to write mru_block outside the iothread lock. This
956 * is what happens:
957 *
958 * mru_block = xxx
959 * rcu_read_unlock()
960 * xxx removed from list
961 * rcu_read_lock()
962 * read mru_block
963 * mru_block = NULL;
964 * call_rcu(reclaim_ramblock, xxx);
965 * rcu_read_unlock()
966 *
967 * atomic_rcu_set is not needed here. The block was already published
968 * when it was placed into the list. Here we're just making an extra
969 * copy of the pointer.
970 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200971 ram_list.mru_block = block;
972 return block;
973}
974
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200975static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000976{
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700977 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200978 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200979 RAMBlock *block;
980 ram_addr_t end;
981
982 end = TARGET_PAGE_ALIGN(start + length);
983 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000984
Mike Day0dc3f442013-09-05 14:41:35 -0400985 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200986 block = qemu_get_ram_block(start);
987 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200988 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700989 CPU_FOREACH(cpu) {
990 tlb_reset_dirty(cpu, start1, length);
991 }
Mike Day0dc3f442013-09-05 14:41:35 -0400992 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200993}
994
995/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000996bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
997 ram_addr_t length,
998 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200999{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001000 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001001 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001002 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001003
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001004 if (length == 0) {
1005 return false;
1006 }
1007
1008 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1009 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001010
1011 rcu_read_lock();
1012
1013 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1014
1015 while (page < end) {
1016 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1017 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1018 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1019
1020 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1021 offset, num);
1022 page += num;
1023 }
1024
1025 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001026
1027 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001028 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001029 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001030
1031 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001032}
1033
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001034/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001035hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001036 MemoryRegionSection *section,
1037 target_ulong vaddr,
1038 hwaddr paddr, hwaddr xlat,
1039 int prot,
1040 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001041{
Avi Kivitya8170e52012-10-23 12:30:10 +02001042 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001043 CPUWatchpoint *wp;
1044
Blue Swirlcc5bea62012-04-14 14:56:48 +00001045 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001046 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001047 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001048 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001049 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001050 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001051 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001052 }
1053 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001054 AddressSpaceDispatch *d;
1055
1056 d = atomic_rcu_read(&section->address_space->dispatch);
1057 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001058 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001059 }
1060
1061 /* Make accesses to pages with watchpoints go via the
1062 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001063 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001064 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001065 /* Avoid trapping reads of pages with a write breakpoint. */
1066 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001067 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001068 *address |= TLB_MMIO;
1069 break;
1070 }
1071 }
1072 }
1073
1074 return iotlb;
1075}
bellard9fa3e852004-01-04 18:06:42 +00001076#endif /* defined(CONFIG_USER_ONLY) */
1077
pbrooke2eef172008-06-08 01:09:01 +00001078#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001079
Anthony Liguoric227f092009-10-01 16:12:16 -05001080static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001081 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001082static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001083
Igor Mammedova2b257d2014-10-31 16:38:37 +00001084static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
1085 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001086
1087/*
1088 * Set a custom physical guest memory alloator.
1089 * Accelerators with unusual needs may need this. Hopefully, we can
1090 * get rid of it eventually.
1091 */
Igor Mammedova2b257d2014-10-31 16:38:37 +00001092void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +02001093{
1094 phys_mem_alloc = alloc;
1095}
1096
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001097static uint16_t phys_section_add(PhysPageMap *map,
1098 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001099{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001100 /* The physical section number is ORed with a page-aligned
1101 * pointer to produce the iotlb entries. Thus it should
1102 * never overflow into the page-aligned value.
1103 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001104 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001105
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001106 if (map->sections_nb == map->sections_nb_alloc) {
1107 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1108 map->sections = g_renew(MemoryRegionSection, map->sections,
1109 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001110 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001111 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001112 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001113 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001114}
1115
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001116static void phys_section_destroy(MemoryRegion *mr)
1117{
Don Slutz55b4e802015-11-30 17:11:04 -05001118 bool have_sub_page = mr->subpage;
1119
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001120 memory_region_unref(mr);
1121
Don Slutz55b4e802015-11-30 17:11:04 -05001122 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001123 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001124 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001125 g_free(subpage);
1126 }
1127}
1128
Paolo Bonzini60926662013-05-29 12:30:26 +02001129static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001130{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001131 while (map->sections_nb > 0) {
1132 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001133 phys_section_destroy(section->mr);
1134 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001135 g_free(map->sections);
1136 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001137}
1138
Avi Kivityac1970f2012-10-03 16:22:53 +02001139static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001140{
1141 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001142 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001143 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +02001144 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001145 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001146 MemoryRegionSection subsection = {
1147 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001148 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001149 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001150 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001151
Avi Kivityf3705d52012-03-08 16:16:34 +02001152 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001153
Avi Kivityf3705d52012-03-08 16:16:34 +02001154 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001155 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001156 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001157 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001158 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001159 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001160 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001161 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001162 }
1163 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001164 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001165 subpage_register(subpage, start, end,
1166 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001167}
1168
1169
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001170static void register_multipage(AddressSpaceDispatch *d,
1171 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001172{
Avi Kivitya8170e52012-10-23 12:30:10 +02001173 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001174 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001175 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1176 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001177
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001178 assert(num_pages);
1179 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001180}
1181
Avi Kivityac1970f2012-10-03 16:22:53 +02001182static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001183{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001184 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001185 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001186 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001187 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001188
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001189 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1190 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1191 - now.offset_within_address_space;
1192
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001193 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001194 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001195 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001196 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001197 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001198 while (int128_ne(remain.size, now.size)) {
1199 remain.size = int128_sub(remain.size, now.size);
1200 remain.offset_within_address_space += int128_get64(now.size);
1201 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001202 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001203 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001204 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001205 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001206 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001207 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001208 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001209 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001210 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001211 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001212 }
1213}
1214
Sheng Yang62a27442010-01-26 19:21:16 +08001215void qemu_flush_coalesced_mmio_buffer(void)
1216{
1217 if (kvm_enabled())
1218 kvm_flush_coalesced_mmio_buffer();
1219}
1220
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001221void qemu_mutex_lock_ramlist(void)
1222{
1223 qemu_mutex_lock(&ram_list.mutex);
1224}
1225
1226void qemu_mutex_unlock_ramlist(void)
1227{
1228 qemu_mutex_unlock(&ram_list.mutex);
1229}
1230
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001231#ifdef __linux__
Alex Williamson04b16652010-07-02 11:13:17 -06001232static void *file_ram_alloc(RAMBlock *block,
1233 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001234 const char *path,
1235 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001236{
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001237 bool unlink_on_error = false;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001238 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001239 char *sanitized_name;
1240 char *c;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001241 void *area = MAP_FAILED;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001242 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001243
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001244 if (kvm_enabled() && !kvm_has_sync_mmu()) {
1245 error_setg(errp,
1246 "host lacks kvm mmu notifiers, -mem-path unsupported");
1247 return NULL;
1248 }
1249
1250 for (;;) {
1251 fd = open(path, O_RDWR);
1252 if (fd >= 0) {
1253 /* @path names an existing file, use it */
1254 break;
1255 }
1256 if (errno == ENOENT) {
1257 /* @path names a file that doesn't exist, create it */
1258 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1259 if (fd >= 0) {
1260 unlink_on_error = true;
1261 break;
1262 }
1263 } else if (errno == EISDIR) {
1264 /* @path names a directory, create a file there */
1265 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1266 sanitized_name = g_strdup(memory_region_name(block->mr));
1267 for (c = sanitized_name; *c != '\0'; c++) {
1268 if (*c == '/') {
1269 *c = '_';
1270 }
1271 }
1272
1273 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1274 sanitized_name);
1275 g_free(sanitized_name);
1276
1277 fd = mkstemp(filename);
1278 if (fd >= 0) {
1279 unlink(filename);
1280 g_free(filename);
1281 break;
1282 }
1283 g_free(filename);
1284 }
1285 if (errno != EEXIST && errno != EINTR) {
1286 error_setg_errno(errp, errno,
1287 "can't open backing store %s for guest RAM",
1288 path);
1289 goto error;
1290 }
1291 /*
1292 * Try again on EINTR and EEXIST. The latter happens when
1293 * something else creates the file between our two open().
1294 */
1295 }
1296
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001297 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang83606682016-10-24 20:49:37 +08001298 block->mr->align = block->page_size;
1299#if defined(__s390x__)
1300 if (kvm_enabled()) {
1301 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1302 }
1303#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001304
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001305 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001306 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001307 "or larger than page size 0x%zx",
1308 memory, block->page_size);
Hu Tao557529d2014-09-09 13:28:00 +08001309 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001310 }
1311
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001312 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001313
1314 /*
1315 * ftruncate is not supported by hugetlbfs in older
1316 * hosts, so don't bother bailing out on errors.
1317 * If anything goes wrong with it under other filesystems,
1318 * mmap will fail.
1319 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001320 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001321 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001322 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001323
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001324 area = qemu_ram_mmap(fd, memory, block->mr->align,
1325 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001326 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001327 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001328 "unable to map backing store for guest RAM");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001329 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001330 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001331
1332 if (mem_prealloc) {
Igor Mammedov056b68a2016-07-20 11:54:03 +02001333 os_mem_prealloc(fd, area, memory, errp);
1334 if (errp && *errp) {
1335 goto error;
1336 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001337 }
1338
Alex Williamson04b16652010-07-02 11:13:17 -06001339 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001340 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001341
1342error:
Igor Mammedov056b68a2016-07-20 11:54:03 +02001343 if (area != MAP_FAILED) {
1344 qemu_ram_munmap(area, memory);
1345 }
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001346 if (unlink_on_error) {
1347 unlink(path);
1348 }
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001349 if (fd != -1) {
1350 close(fd);
1351 }
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001352 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001353}
1354#endif
1355
Mike Day0dc3f442013-09-05 14:41:35 -04001356/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001357static ram_addr_t find_ram_offset(ram_addr_t size)
1358{
Alex Williamson04b16652010-07-02 11:13:17 -06001359 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001360 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001361
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001362 assert(size != 0); /* it would hand out same offset multiple times */
1363
Mike Day0dc3f442013-09-05 14:41:35 -04001364 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001365 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001366 }
Alex Williamson04b16652010-07-02 11:13:17 -06001367
Mike Day0dc3f442013-09-05 14:41:35 -04001368 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001369 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001370
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001371 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001372
Mike Day0dc3f442013-09-05 14:41:35 -04001373 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001374 if (next_block->offset >= end) {
1375 next = MIN(next, next_block->offset);
1376 }
1377 }
1378 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001379 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001380 mingap = next - end;
1381 }
1382 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001383
1384 if (offset == RAM_ADDR_MAX) {
1385 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1386 (uint64_t)size);
1387 abort();
1388 }
1389
Alex Williamson04b16652010-07-02 11:13:17 -06001390 return offset;
1391}
1392
Juan Quintela652d7ec2012-07-20 10:37:54 +02001393ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001394{
Alex Williamsond17b5282010-06-25 11:08:38 -06001395 RAMBlock *block;
1396 ram_addr_t last = 0;
1397
Mike Day0dc3f442013-09-05 14:41:35 -04001398 rcu_read_lock();
1399 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001400 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001401 }
Mike Day0dc3f442013-09-05 14:41:35 -04001402 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001403 return last;
1404}
1405
Jason Baronddb97f12012-08-02 15:44:16 -04001406static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1407{
1408 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001409
1410 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001411 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001412 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1413 if (ret) {
1414 perror("qemu_madvise");
1415 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1416 "but dump_guest_core=off specified\n");
1417 }
1418 }
1419}
1420
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001421const char *qemu_ram_get_idstr(RAMBlock *rb)
1422{
1423 return rb->idstr;
1424}
1425
Mike Dayae3a7042013-09-05 14:41:35 -04001426/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001427void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08001428{
Gongleifa53a0e2016-05-10 10:04:59 +08001429 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001430
Avi Kivityc5705a72011-12-20 15:59:12 +02001431 assert(new_block);
1432 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001433
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001434 if (dev) {
1435 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001436 if (id) {
1437 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001438 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001439 }
1440 }
1441 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1442
Gongleiab0a9952016-05-10 10:05:00 +08001443 rcu_read_lock();
Mike Day0dc3f442013-09-05 14:41:35 -04001444 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Gongleifa53a0e2016-05-10 10:04:59 +08001445 if (block != new_block &&
1446 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001447 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1448 new_block->idstr);
1449 abort();
1450 }
1451 }
Mike Day0dc3f442013-09-05 14:41:35 -04001452 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001453}
1454
Mike Dayae3a7042013-09-05 14:41:35 -04001455/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001456void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08001457{
Mike Dayae3a7042013-09-05 14:41:35 -04001458 /* FIXME: arch_init.c assumes that this is not called throughout
1459 * migration. Ignore the problem since hot-unplug during migration
1460 * does not work anyway.
1461 */
Hu Tao20cfe882014-04-02 15:13:26 +08001462 if (block) {
1463 memset(block->idstr, 0, sizeof(block->idstr));
1464 }
1465}
1466
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001467size_t qemu_ram_pagesize(RAMBlock *rb)
1468{
1469 return rb->page_size;
1470}
1471
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001472static int memory_try_enable_merging(void *addr, size_t len)
1473{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001474 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001475 /* disabled by the user */
1476 return 0;
1477 }
1478
1479 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1480}
1481
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001482/* Only legal before guest might have detected the memory size: e.g. on
1483 * incoming migration, or right after reset.
1484 *
1485 * As memory core doesn't know how is memory accessed, it is up to
1486 * resize callback to update device state and/or add assertions to detect
1487 * misuse, if necessary.
1488 */
Gongleifa53a0e2016-05-10 10:04:59 +08001489int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001490{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001491 assert(block);
1492
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001493 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001494
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001495 if (block->used_length == newsize) {
1496 return 0;
1497 }
1498
1499 if (!(block->flags & RAM_RESIZEABLE)) {
1500 error_setg_errno(errp, EINVAL,
1501 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1502 " in != 0x" RAM_ADDR_FMT, block->idstr,
1503 newsize, block->used_length);
1504 return -EINVAL;
1505 }
1506
1507 if (block->max_length < newsize) {
1508 error_setg_errno(errp, EINVAL,
1509 "Length too large: %s: 0x" RAM_ADDR_FMT
1510 " > 0x" RAM_ADDR_FMT, block->idstr,
1511 newsize, block->max_length);
1512 return -EINVAL;
1513 }
1514
1515 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1516 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001517 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1518 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001519 memory_region_set_size(block->mr, newsize);
1520 if (block->resized) {
1521 block->resized(block->idstr, newsize, block->host);
1522 }
1523 return 0;
1524}
1525
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001526/* Called with ram_list.mutex held */
1527static void dirty_memory_extend(ram_addr_t old_ram_size,
1528 ram_addr_t new_ram_size)
1529{
1530 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
1531 DIRTY_MEMORY_BLOCK_SIZE);
1532 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
1533 DIRTY_MEMORY_BLOCK_SIZE);
1534 int i;
1535
1536 /* Only need to extend if block count increased */
1537 if (new_num_blocks <= old_num_blocks) {
1538 return;
1539 }
1540
1541 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1542 DirtyMemoryBlocks *old_blocks;
1543 DirtyMemoryBlocks *new_blocks;
1544 int j;
1545
1546 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
1547 new_blocks = g_malloc(sizeof(*new_blocks) +
1548 sizeof(new_blocks->blocks[0]) * new_num_blocks);
1549
1550 if (old_num_blocks) {
1551 memcpy(new_blocks->blocks, old_blocks->blocks,
1552 old_num_blocks * sizeof(old_blocks->blocks[0]));
1553 }
1554
1555 for (j = old_num_blocks; j < new_num_blocks; j++) {
1556 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
1557 }
1558
1559 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
1560
1561 if (old_blocks) {
1562 g_free_rcu(old_blocks, rcu);
1563 }
1564 }
1565}
1566
Fam Zheng528f46a2016-03-01 14:18:18 +08001567static void ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001568{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001569 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001570 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001571 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001572 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001573
1574 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001575
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001576 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001577 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001578
1579 if (!new_block->host) {
1580 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001581 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001582 new_block->mr, &err);
1583 if (err) {
1584 error_propagate(errp, err);
1585 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01001586 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001587 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001588 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001589 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001590 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001591 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001592 error_setg_errno(errp, errno,
1593 "cannot set up guest memory '%s'",
1594 memory_region_name(new_block->mr));
1595 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01001596 return;
Markus Armbruster39228252013-07-31 15:11:11 +02001597 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001598 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001599 }
1600 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001601
Li Zhijiandd631692015-07-02 20:18:06 +08001602 new_ram_size = MAX(old_ram_size,
1603 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
1604 if (new_ram_size > old_ram_size) {
1605 migration_bitmap_extend(old_ram_size, new_ram_size);
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001606 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08001607 }
Mike Day0d53d9f2015-01-21 13:45:24 +01001608 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1609 * QLIST (which has an RCU-friendly variant) does not have insertion at
1610 * tail, so save the last element in last_block.
1611 */
Mike Day0dc3f442013-09-05 14:41:35 -04001612 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001613 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001614 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001615 break;
1616 }
1617 }
1618 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001619 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001620 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001621 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001622 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001623 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001624 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001625 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001626
Mike Day0dc3f442013-09-05 14:41:35 -04001627 /* Write list before version */
1628 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001629 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001630 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001631
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001632 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001633 new_block->used_length,
1634 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001635
Paolo Bonzinia904c912015-01-21 16:18:35 +01001636 if (new_block->host) {
1637 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1638 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08001639 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01001640 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001641 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001642}
1643
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001644#ifdef __linux__
Fam Zheng528f46a2016-03-01 14:18:18 +08001645RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
1646 bool share, const char *mem_path,
1647 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001648{
1649 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001650 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001651
1652 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001653 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08001654 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001655 }
1656
1657 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1658 /*
1659 * file_ram_alloc() needs to allocate just like
1660 * phys_mem_alloc, but we haven't bothered to provide
1661 * a hook there.
1662 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001663 error_setg(errp,
1664 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08001665 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001666 }
1667
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001668 size = HOST_PAGE_ALIGN(size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001669 new_block = g_malloc0(sizeof(*new_block));
1670 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001671 new_block->used_length = size;
1672 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001673 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001674 new_block->host = file_ram_alloc(new_block, size,
1675 mem_path, errp);
1676 if (!new_block->host) {
1677 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08001678 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001679 }
1680
Fam Zheng528f46a2016-03-01 14:18:18 +08001681 ram_block_add(new_block, &local_err);
Hu Taoef701d72014-09-09 13:27:54 +08001682 if (local_err) {
1683 g_free(new_block);
1684 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08001685 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08001686 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001687 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001688}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001689#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001690
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001691static
Fam Zheng528f46a2016-03-01 14:18:18 +08001692RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1693 void (*resized)(const char*,
1694 uint64_t length,
1695 void *host),
1696 void *host, bool resizeable,
1697 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001698{
1699 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001700 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001701
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001702 size = HOST_PAGE_ALIGN(size);
1703 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001704 new_block = g_malloc0(sizeof(*new_block));
1705 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001706 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001707 new_block->used_length = size;
1708 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001709 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001710 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001711 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001712 new_block->host = host;
1713 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001714 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001715 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001716 if (resizeable) {
1717 new_block->flags |= RAM_RESIZEABLE;
1718 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001719 ram_block_add(new_block, &local_err);
Hu Taoef701d72014-09-09 13:27:54 +08001720 if (local_err) {
1721 g_free(new_block);
1722 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08001723 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08001724 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001725 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001726}
1727
Fam Zheng528f46a2016-03-01 14:18:18 +08001728RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001729 MemoryRegion *mr, Error **errp)
1730{
1731 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1732}
1733
Fam Zheng528f46a2016-03-01 14:18:18 +08001734RAMBlock *qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001735{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001736 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1737}
1738
Fam Zheng528f46a2016-03-01 14:18:18 +08001739RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001740 void (*resized)(const char*,
1741 uint64_t length,
1742 void *host),
1743 MemoryRegion *mr, Error **errp)
1744{
1745 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001746}
bellarde9a1ab12007-02-08 23:08:38 +00001747
Paolo Bonzini43771532013-09-09 17:58:40 +02001748static void reclaim_ramblock(RAMBlock *block)
1749{
1750 if (block->flags & RAM_PREALLOC) {
1751 ;
1752 } else if (xen_enabled()) {
1753 xen_invalidate_map_cache_entry(block->host);
1754#ifndef _WIN32
1755 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02001756 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02001757 close(block->fd);
1758#endif
1759 } else {
1760 qemu_anon_ram_free(block->host, block->max_length);
1761 }
1762 g_free(block);
1763}
1764
Fam Zhengf1060c52016-03-01 14:18:22 +08001765void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00001766{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02001767 if (!block) {
1768 return;
1769 }
1770
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001771 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08001772 QLIST_REMOVE_RCU(block, next);
1773 ram_list.mru_block = NULL;
1774 /* Write list before version */
1775 smp_wmb();
1776 ram_list.version++;
1777 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001778 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001779}
1780
Huang Yingcd19cfa2011-03-02 08:56:19 +01001781#ifndef _WIN32
1782void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1783{
1784 RAMBlock *block;
1785 ram_addr_t offset;
1786 int flags;
1787 void *area, *vaddr;
1788
Mike Day0dc3f442013-09-05 14:41:35 -04001789 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001790 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001791 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001792 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001793 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001794 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001795 } else if (xen_enabled()) {
1796 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001797 } else {
1798 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001799 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001800 flags |= (block->flags & RAM_SHARED ?
1801 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001802 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1803 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001804 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001805 /*
1806 * Remap needs to match alloc. Accelerators that
1807 * set phys_mem_alloc never remap. If they did,
1808 * we'd need a remap hook here.
1809 */
1810 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1811
Huang Yingcd19cfa2011-03-02 08:56:19 +01001812 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1813 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1814 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001815 }
1816 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001817 fprintf(stderr, "Could not remap addr: "
1818 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001819 length, addr);
1820 exit(1);
1821 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001822 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001823 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001824 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001825 }
1826 }
1827}
1828#endif /* !_WIN32 */
1829
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001830/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001831 * This should not be used for general purpose DMA. Use address_space_map
1832 * or address_space_rw instead. For local memory (e.g. video ram) that the
1833 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001834 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001835 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001836 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001837void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001838{
Gonglei3655cb92016-02-20 10:35:20 +08001839 RAMBlock *block = ram_block;
1840
1841 if (block == NULL) {
1842 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001843 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08001844 }
Mike Dayae3a7042013-09-05 14:41:35 -04001845
1846 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001847 /* We need to check if the requested address is in the RAM
1848 * because we don't want to map the entire memory in QEMU.
1849 * In that case just map until the end of the page.
1850 */
1851 if (block->offset == 0) {
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001852 return xen_map_cache(addr, 0, 0);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001853 }
Mike Dayae3a7042013-09-05 14:41:35 -04001854
1855 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001856 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001857 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00001858}
1859
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001860/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001861 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001862 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001863 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04001864 */
Gonglei3655cb92016-02-20 10:35:20 +08001865static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
1866 hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001867{
Gonglei3655cb92016-02-20 10:35:20 +08001868 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001869 if (*size == 0) {
1870 return NULL;
1871 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001872
Gonglei3655cb92016-02-20 10:35:20 +08001873 if (block == NULL) {
1874 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001875 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08001876 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001877 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001878
1879 if (xen_enabled() && block->host == NULL) {
1880 /* We need to check if the requested address is in the RAM
1881 * because we don't want to map the entire memory in QEMU.
1882 * In that case just map the requested area.
1883 */
1884 if (block->offset == 0) {
1885 return xen_map_cache(addr, *size, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001886 }
1887
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001888 block->host = xen_map_cache(block->offset, block->max_length, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001889 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001890
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001891 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001892}
1893
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001894/*
1895 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
1896 * in that RAMBlock.
1897 *
1898 * ptr: Host pointer to look up
1899 * round_offset: If true round the result offset down to a page boundary
1900 * *ram_addr: set to result ram_addr
1901 * *offset: set to result offset within the RAMBlock
1902 *
1903 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04001904 *
1905 * By the time this function returns, the returned pointer is not protected
1906 * by RCU anymore. If the caller is not within an RCU critical section and
1907 * does not hold the iothread lock, it must have other means of protecting the
1908 * pointer, such as a reference to the region that includes the incoming
1909 * ram_addr_t.
1910 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001911RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001912 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00001913{
pbrook94a6b542009-04-11 17:15:54 +00001914 RAMBlock *block;
1915 uint8_t *host = ptr;
1916
Jan Kiszka868bb332011-06-21 22:59:09 +02001917 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02001918 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04001919 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02001920 ram_addr = xen_ram_addr_from_mapcache(ptr);
1921 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001922 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01001923 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001924 }
Mike Day0dc3f442013-09-05 14:41:35 -04001925 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001926 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001927 }
1928
Mike Day0dc3f442013-09-05 14:41:35 -04001929 rcu_read_lock();
1930 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001931 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001932 goto found;
1933 }
1934
Mike Day0dc3f442013-09-05 14:41:35 -04001935 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001936 /* This case append when the block is not mapped. */
1937 if (block->host == NULL) {
1938 continue;
1939 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001940 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001941 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001942 }
pbrook94a6b542009-04-11 17:15:54 +00001943 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001944
Mike Day0dc3f442013-09-05 14:41:35 -04001945 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001946 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001947
1948found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001949 *offset = (host - block->host);
1950 if (round_offset) {
1951 *offset &= TARGET_PAGE_MASK;
1952 }
Mike Day0dc3f442013-09-05 14:41:35 -04001953 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001954 return block;
1955}
1956
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00001957/*
1958 * Finds the named RAMBlock
1959 *
1960 * name: The name of RAMBlock to find
1961 *
1962 * Returns: RAMBlock (or NULL if not found)
1963 */
1964RAMBlock *qemu_ram_block_by_name(const char *name)
1965{
1966 RAMBlock *block;
1967
1968 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
1969 if (!strcmp(name, block->idstr)) {
1970 return block;
1971 }
1972 }
1973
1974 return NULL;
1975}
1976
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001977/* Some of the softmmu routines need to translate from a host pointer
1978 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01001979ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001980{
1981 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02001982 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001983
Paolo Bonzinif615f392016-05-26 10:07:50 +02001984 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001985 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01001986 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001987 }
1988
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01001989 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001990}
Alex Williamsonf471a172010-06-11 11:11:42 -06001991
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001992/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001993static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001994 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001995{
Alex Bennéeba051fb2016-10-27 16:10:16 +01001996 bool locked = false;
1997
Juan Quintela52159192013-10-08 12:44:04 +02001998 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Alex Bennéeba051fb2016-10-27 16:10:16 +01001999 locked = true;
2000 tb_lock();
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002001 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00002002 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002003 switch (size) {
2004 case 1:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002005 stb_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002006 break;
2007 case 2:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002008 stw_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002009 break;
2010 case 4:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002011 stl_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002012 break;
2013 default:
2014 abort();
2015 }
Alex Bennéeba051fb2016-10-27 16:10:16 +01002016
2017 if (locked) {
2018 tb_unlock();
2019 }
2020
Paolo Bonzini58d27072015-03-23 11:56:01 +01002021 /* Set both VGA and migration bits for simplicity and to remove
2022 * the notdirty callback faster.
2023 */
2024 cpu_physical_memory_set_dirty_range(ram_addr, size,
2025 DIRTY_CLIENTS_NOCODE);
bellardf23db162005-08-21 19:12:28 +00002026 /* we remove the notdirty callback only if the code has been
2027 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002028 if (!cpu_physical_memory_is_clean(ram_addr)) {
Peter Crosthwaitebcae01e2015-09-10 22:39:42 -07002029 tlb_set_dirty(current_cpu, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02002030 }
bellard1ccde1c2004-02-06 19:46:14 +00002031}
2032
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002033static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
2034 unsigned size, bool is_write)
2035{
2036 return is_write;
2037}
2038
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002039static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002040 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002041 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002042 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00002043};
2044
pbrook0f459d12008-06-09 00:20:13 +00002045/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002046static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002047{
Andreas Färber93afead2013-08-26 03:41:01 +02002048 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002049 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber93afead2013-08-26 03:41:01 +02002050 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00002051 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00002052 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002053 CPUWatchpoint *wp;
Emilio G. Cota89fee742016-04-07 13:19:22 -04002054 uint32_t cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002055
Andreas Färberff4700b2013-08-26 18:23:18 +02002056 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002057 /* We re-entered the check after replacing the TB. Now raise
2058 * the debug interrupt so that is will trigger after the
2059 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002060 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002061 return;
2062 }
Andreas Färber93afead2013-08-26 03:41:01 +02002063 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02002064 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002065 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2066 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002067 if (flags == BP_MEM_READ) {
2068 wp->flags |= BP_WATCHPOINT_HIT_READ;
2069 } else {
2070 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2071 }
2072 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002073 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002074 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002075 if (wp->flags & BP_CPU &&
2076 !cc->debug_check_watchpoint(cpu, wp)) {
2077 wp->flags &= ~BP_WATCHPOINT_HIT;
2078 continue;
2079 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002080 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002081
2082 /* The tb_lock will be reset when cpu_loop_exit or
2083 * cpu_loop_exit_noexc longjmp back into the cpu_exec
2084 * main loop.
2085 */
2086 tb_lock();
Andreas Färber239c51a2013-09-01 17:12:23 +02002087 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002088 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002089 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002090 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002091 } else {
2092 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02002093 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Peter Maydell6886b982016-05-17 15:18:04 +01002094 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002095 }
aliguori06d55cc2008-11-18 20:24:06 +00002096 }
aliguori6e140f22008-11-18 20:37:55 +00002097 } else {
2098 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002099 }
2100 }
2101}
2102
pbrook6658ffb2007-03-16 23:58:11 +00002103/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2104 so these check for a hit then pass through to the normal out-of-line
2105 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002106static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2107 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002108{
Peter Maydell66b9b432015-04-26 16:49:24 +01002109 MemTxResult res;
2110 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002111 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2112 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002113
Peter Maydell66b9b432015-04-26 16:49:24 +01002114 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002115 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002116 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002117 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002118 break;
2119 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002120 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002121 break;
2122 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002123 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002124 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002125 default: abort();
2126 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002127 *pdata = data;
2128 return res;
2129}
2130
2131static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2132 uint64_t val, unsigned size,
2133 MemTxAttrs attrs)
2134{
2135 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002136 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2137 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002138
2139 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2140 switch (size) {
2141 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002142 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002143 break;
2144 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002145 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002146 break;
2147 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002148 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002149 break;
2150 default: abort();
2151 }
2152 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002153}
2154
Avi Kivity1ec9b902012-01-02 12:47:48 +02002155static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002156 .read_with_attrs = watch_mem_read,
2157 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002158 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00002159};
pbrook6658ffb2007-03-16 23:58:11 +00002160
Peter Maydellf25a49e2015-04-26 16:49:24 +01002161static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2162 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002163{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002164 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002165 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002166 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002167
blueswir1db7b5422007-05-26 17:36:03 +00002168#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002169 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002170 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002171#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01002172 res = address_space_read(subpage->as, addr + subpage->base,
2173 attrs, buf, len);
2174 if (res) {
2175 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002176 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002177 switch (len) {
2178 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002179 *data = ldub_p(buf);
2180 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002181 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002182 *data = lduw_p(buf);
2183 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002184 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002185 *data = ldl_p(buf);
2186 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002187 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002188 *data = ldq_p(buf);
2189 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002190 default:
2191 abort();
2192 }
blueswir1db7b5422007-05-26 17:36:03 +00002193}
2194
Peter Maydellf25a49e2015-04-26 16:49:24 +01002195static MemTxResult subpage_write(void *opaque, hwaddr addr,
2196 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002197{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002198 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002199 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002200
blueswir1db7b5422007-05-26 17:36:03 +00002201#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002202 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002203 " value %"PRIx64"\n",
2204 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002205#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002206 switch (len) {
2207 case 1:
2208 stb_p(buf, value);
2209 break;
2210 case 2:
2211 stw_p(buf, value);
2212 break;
2213 case 4:
2214 stl_p(buf, value);
2215 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002216 case 8:
2217 stq_p(buf, value);
2218 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002219 default:
2220 abort();
2221 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002222 return address_space_write(subpage->as, addr + subpage->base,
2223 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002224}
2225
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002226static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002227 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002228{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002229 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002230#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002231 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002232 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002233#endif
2234
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002235 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002236 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002237}
2238
Avi Kivity70c68e42012-01-02 12:32:48 +02002239static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002240 .read_with_attrs = subpage_read,
2241 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002242 .impl.min_access_size = 1,
2243 .impl.max_access_size = 8,
2244 .valid.min_access_size = 1,
2245 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002246 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002247 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002248};
2249
Anthony Liguoric227f092009-10-01 16:12:16 -05002250static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002251 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002252{
2253 int idx, eidx;
2254
2255 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2256 return -1;
2257 idx = SUBPAGE_IDX(start);
2258 eidx = SUBPAGE_IDX(end);
2259#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002260 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2261 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002262#endif
blueswir1db7b5422007-05-26 17:36:03 +00002263 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002264 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002265 }
2266
2267 return 0;
2268}
2269
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002270static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002271{
Anthony Liguoric227f092009-10-01 16:12:16 -05002272 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002273
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01002274 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002275 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002276 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002277 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002278 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002279 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002280#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002281 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2282 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002283#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002284 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002285
2286 return mmio;
2287}
2288
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002289static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2290 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002291{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002292 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002293 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002294 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002295 .mr = mr,
2296 .offset_within_address_space = 0,
2297 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002298 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002299 };
2300
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002301 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002302}
2303
Peter Maydella54c87b2016-01-21 14:15:05 +00002304MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002305{
Peter Maydella54c87b2016-01-21 14:15:05 +00002306 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2307 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002308 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002309 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002310
2311 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002312}
2313
Avi Kivitye9179ce2009-06-14 11:38:52 +03002314static void io_mem_init(void)
2315{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002316 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002317 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002318 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002319 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002320 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002321 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002322 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002323}
2324
Avi Kivityac1970f2012-10-03 16:22:53 +02002325static void mem_begin(MemoryListener *listener)
2326{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002327 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002328 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2329 uint16_t n;
2330
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002331 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002332 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002333 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002334 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002335 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002336 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002337 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002338 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002339
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002340 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002341 d->as = as;
2342 as->next_dispatch = d;
2343}
2344
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002345static void address_space_dispatch_free(AddressSpaceDispatch *d)
2346{
2347 phys_sections_free(&d->map);
2348 g_free(d);
2349}
2350
Paolo Bonzini00752702013-05-29 12:13:54 +02002351static void mem_commit(MemoryListener *listener)
2352{
2353 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002354 AddressSpaceDispatch *cur = as->dispatch;
2355 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002356
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002357 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002358
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002359 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002360 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002361 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002362 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002363}
2364
Avi Kivity1d711482012-10-02 18:54:45 +02002365static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002366{
Peter Maydell32857f42015-10-01 15:29:50 +01002367 CPUAddressSpace *cpuas;
2368 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002369
2370 /* since each CPU stores ram addresses in its TLB cache, we must
2371 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002372 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2373 cpu_reloading_memory_map();
2374 /* The CPU and TLB are protected by the iothread lock.
2375 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2376 * may have split the RCU critical section.
2377 */
2378 d = atomic_rcu_read(&cpuas->as->dispatch);
Alex Bennéef35e44e2016-10-21 16:34:18 +01002379 atomic_rcu_set(&cpuas->memory_dispatch, d);
Peter Maydell32857f42015-10-01 15:29:50 +01002380 tlb_flush(cpuas->cpu, 1);
Avi Kivity50c1e142012-02-08 21:36:02 +02002381}
2382
Avi Kivityac1970f2012-10-03 16:22:53 +02002383void address_space_init_dispatch(AddressSpace *as)
2384{
Paolo Bonzini00752702013-05-29 12:13:54 +02002385 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002386 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002387 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002388 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002389 .region_add = mem_add,
2390 .region_nop = mem_add,
2391 .priority = 0,
2392 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002393 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002394}
2395
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002396void address_space_unregister(AddressSpace *as)
2397{
2398 memory_listener_unregister(&as->dispatch_listener);
2399}
2400
Avi Kivity83f3c252012-10-07 12:59:55 +02002401void address_space_destroy_dispatch(AddressSpace *as)
2402{
2403 AddressSpaceDispatch *d = as->dispatch;
2404
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002405 atomic_rcu_set(&as->dispatch, NULL);
2406 if (d) {
2407 call_rcu(d, address_space_dispatch_free, rcu);
2408 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002409}
2410
Avi Kivity62152b82011-07-26 14:26:14 +03002411static void memory_map_init(void)
2412{
Anthony Liguori7267c092011-08-20 22:09:37 -05002413 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002414
Paolo Bonzini57271d62013-11-07 17:14:37 +01002415 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002416 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002417
Anthony Liguori7267c092011-08-20 22:09:37 -05002418 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002419 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2420 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002421 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002422}
2423
2424MemoryRegion *get_system_memory(void)
2425{
2426 return system_memory;
2427}
2428
Avi Kivity309cb472011-08-08 16:09:03 +03002429MemoryRegion *get_system_io(void)
2430{
2431 return system_io;
2432}
2433
pbrooke2eef172008-06-08 01:09:01 +00002434#endif /* !defined(CONFIG_USER_ONLY) */
2435
bellard13eb76e2004-01-24 15:23:36 +00002436/* physical memory access (slow version, mainly for debug) */
2437#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002438int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002439 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002440{
2441 int l, flags;
2442 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002443 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002444
2445 while (len > 0) {
2446 page = addr & TARGET_PAGE_MASK;
2447 l = (page + TARGET_PAGE_SIZE) - addr;
2448 if (l > len)
2449 l = len;
2450 flags = page_get_flags(page);
2451 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002452 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002453 if (is_write) {
2454 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002455 return -1;
bellard579a97f2007-11-11 14:26:47 +00002456 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002457 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002458 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002459 memcpy(p, buf, l);
2460 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002461 } else {
2462 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002463 return -1;
bellard579a97f2007-11-11 14:26:47 +00002464 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002465 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002466 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002467 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002468 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002469 }
2470 len -= l;
2471 buf += l;
2472 addr += l;
2473 }
Paul Brooka68fe892010-03-01 00:08:59 +00002474 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002475}
bellard8df1cd02005-01-28 22:37:22 +00002476
bellard13eb76e2004-01-24 15:23:36 +00002477#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002478
Paolo Bonzini845b6212015-03-23 11:45:53 +01002479static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002480 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002481{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002482 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002483 addr += memory_region_get_ram_addr(mr);
2484
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002485 /* No early return if dirty_log_mask is or becomes 0, because
2486 * cpu_physical_memory_set_dirty_range will still call
2487 * xen_modified_memory.
2488 */
2489 if (dirty_log_mask) {
2490 dirty_log_mask =
2491 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002492 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002493 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Alex Bennéeba051fb2016-10-27 16:10:16 +01002494 tb_lock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002495 tb_invalidate_phys_range(addr, addr + length);
Alex Bennéeba051fb2016-10-27 16:10:16 +01002496 tb_unlock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002497 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2498 }
2499 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002500}
2501
Richard Henderson23326162013-07-08 14:55:59 -07002502static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002503{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002504 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002505
2506 /* Regions are assumed to support 1-4 byte accesses unless
2507 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002508 if (access_size_max == 0) {
2509 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002510 }
Richard Henderson23326162013-07-08 14:55:59 -07002511
2512 /* Bound the maximum access by the alignment of the address. */
2513 if (!mr->ops->impl.unaligned) {
2514 unsigned align_size_max = addr & -addr;
2515 if (align_size_max != 0 && align_size_max < access_size_max) {
2516 access_size_max = align_size_max;
2517 }
2518 }
2519
2520 /* Don't attempt accesses larger than the maximum. */
2521 if (l > access_size_max) {
2522 l = access_size_max;
2523 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01002524 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07002525
2526 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002527}
2528
Jan Kiszka4840f102015-06-18 18:47:22 +02002529static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02002530{
Jan Kiszka4840f102015-06-18 18:47:22 +02002531 bool unlocked = !qemu_mutex_iothread_locked();
2532 bool release_lock = false;
2533
2534 if (unlocked && mr->global_locking) {
2535 qemu_mutex_lock_iothread();
2536 unlocked = false;
2537 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002538 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002539 if (mr->flush_coalesced_mmio) {
2540 if (unlocked) {
2541 qemu_mutex_lock_iothread();
2542 }
2543 qemu_flush_coalesced_mmio_buffer();
2544 if (unlocked) {
2545 qemu_mutex_unlock_iothread();
2546 }
2547 }
2548
2549 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002550}
2551
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002552/* Called within RCU critical section. */
2553static MemTxResult address_space_write_continue(AddressSpace *as, hwaddr addr,
2554 MemTxAttrs attrs,
2555 const uint8_t *buf,
2556 int len, hwaddr addr1,
2557 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00002558{
bellard13eb76e2004-01-24 15:23:36 +00002559 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002560 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01002561 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02002562 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00002563
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002564 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002565 if (!memory_access_is_direct(mr, true)) {
2566 release_lock |= prepare_mmio_access(mr);
2567 l = memory_access_size(mr, l, addr1);
2568 /* XXX: could force current_cpu to NULL to avoid
2569 potential bugs */
2570 switch (l) {
2571 case 8:
2572 /* 64 bit write access */
2573 val = ldq_p(buf);
2574 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2575 attrs);
2576 break;
2577 case 4:
2578 /* 32 bit write access */
2579 val = ldl_p(buf);
2580 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2581 attrs);
2582 break;
2583 case 2:
2584 /* 16 bit write access */
2585 val = lduw_p(buf);
2586 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2587 attrs);
2588 break;
2589 case 1:
2590 /* 8 bit write access */
2591 val = ldub_p(buf);
2592 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2593 attrs);
2594 break;
2595 default:
2596 abort();
bellard13eb76e2004-01-24 15:23:36 +00002597 }
2598 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002599 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002600 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002601 memcpy(ptr, buf, l);
2602 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002603 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002604
2605 if (release_lock) {
2606 qemu_mutex_unlock_iothread();
2607 release_lock = false;
2608 }
2609
bellard13eb76e2004-01-24 15:23:36 +00002610 len -= l;
2611 buf += l;
2612 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002613
2614 if (!len) {
2615 break;
2616 }
2617
2618 l = len;
2619 mr = address_space_translate(as, addr, &addr1, &l, true);
bellard13eb76e2004-01-24 15:23:36 +00002620 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002621
Peter Maydell3b643492015-04-26 16:49:23 +01002622 return result;
bellard13eb76e2004-01-24 15:23:36 +00002623}
bellard8df1cd02005-01-28 22:37:22 +00002624
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002625MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2626 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002627{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002628 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002629 hwaddr addr1;
2630 MemoryRegion *mr;
2631 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002632
2633 if (len > 0) {
2634 rcu_read_lock();
2635 l = len;
2636 mr = address_space_translate(as, addr, &addr1, &l, true);
2637 result = address_space_write_continue(as, addr, attrs, buf, len,
2638 addr1, l, mr);
2639 rcu_read_unlock();
2640 }
2641
2642 return result;
2643}
2644
2645/* Called within RCU critical section. */
2646MemTxResult address_space_read_continue(AddressSpace *as, hwaddr addr,
2647 MemTxAttrs attrs, uint8_t *buf,
2648 int len, hwaddr addr1, hwaddr l,
2649 MemoryRegion *mr)
2650{
2651 uint8_t *ptr;
2652 uint64_t val;
2653 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002654 bool release_lock = false;
2655
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002656 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002657 if (!memory_access_is_direct(mr, false)) {
2658 /* I/O case */
2659 release_lock |= prepare_mmio_access(mr);
2660 l = memory_access_size(mr, l, addr1);
2661 switch (l) {
2662 case 8:
2663 /* 64 bit read access */
2664 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2665 attrs);
2666 stq_p(buf, val);
2667 break;
2668 case 4:
2669 /* 32 bit read access */
2670 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2671 attrs);
2672 stl_p(buf, val);
2673 break;
2674 case 2:
2675 /* 16 bit read access */
2676 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2677 attrs);
2678 stw_p(buf, val);
2679 break;
2680 case 1:
2681 /* 8 bit read access */
2682 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2683 attrs);
2684 stb_p(buf, val);
2685 break;
2686 default:
2687 abort();
2688 }
2689 } else {
2690 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002691 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002692 memcpy(buf, ptr, l);
2693 }
2694
2695 if (release_lock) {
2696 qemu_mutex_unlock_iothread();
2697 release_lock = false;
2698 }
2699
2700 len -= l;
2701 buf += l;
2702 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002703
2704 if (!len) {
2705 break;
2706 }
2707
2708 l = len;
2709 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002710 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002711
2712 return result;
2713}
2714
Paolo Bonzini3cc8f882015-12-09 10:34:13 +01002715MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
2716 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002717{
2718 hwaddr l;
2719 hwaddr addr1;
2720 MemoryRegion *mr;
2721 MemTxResult result = MEMTX_OK;
2722
2723 if (len > 0) {
2724 rcu_read_lock();
2725 l = len;
2726 mr = address_space_translate(as, addr, &addr1, &l, false);
2727 result = address_space_read_continue(as, addr, attrs, buf, len,
2728 addr1, l, mr);
2729 rcu_read_unlock();
2730 }
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002731
2732 return result;
Avi Kivityac1970f2012-10-03 16:22:53 +02002733}
2734
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002735MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2736 uint8_t *buf, int len, bool is_write)
2737{
2738 if (is_write) {
2739 return address_space_write(as, addr, attrs, (uint8_t *)buf, len);
2740 } else {
2741 return address_space_read(as, addr, attrs, (uint8_t *)buf, len);
2742 }
2743}
Avi Kivityac1970f2012-10-03 16:22:53 +02002744
Avi Kivitya8170e52012-10-23 12:30:10 +02002745void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002746 int len, int is_write)
2747{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002748 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2749 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002750}
2751
Alexander Graf582b55a2013-12-11 14:17:44 +01002752enum write_rom_type {
2753 WRITE_DATA,
2754 FLUSH_CACHE,
2755};
2756
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002757static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002758 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002759{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002760 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002761 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002762 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002763 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002764
Paolo Bonzini41063e12015-03-18 14:21:43 +01002765 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002766 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002767 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002768 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002769
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002770 if (!(memory_region_is_ram(mr) ||
2771 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02002772 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002773 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00002774 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002775 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002776 switch (type) {
2777 case WRITE_DATA:
2778 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002779 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002780 break;
2781 case FLUSH_CACHE:
2782 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2783 break;
2784 }
bellardd0ecd2a2006-04-23 17:14:48 +00002785 }
2786 len -= l;
2787 buf += l;
2788 addr += l;
2789 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002790 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002791}
2792
Alexander Graf582b55a2013-12-11 14:17:44 +01002793/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002794void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002795 const uint8_t *buf, int len)
2796{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002797 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002798}
2799
2800void cpu_flush_icache_range(hwaddr start, int len)
2801{
2802 /*
2803 * This function should do the same thing as an icache flush that was
2804 * triggered from within the guest. For TCG we are always cache coherent,
2805 * so there is no need to flush anything. For KVM / Xen we need to flush
2806 * the host's instruction cache at least.
2807 */
2808 if (tcg_enabled()) {
2809 return;
2810 }
2811
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002812 cpu_physical_memory_write_rom_internal(&address_space_memory,
2813 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002814}
2815
aliguori6d16c2f2009-01-22 16:59:11 +00002816typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002817 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002818 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002819 hwaddr addr;
2820 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002821 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002822} BounceBuffer;
2823
2824static BounceBuffer bounce;
2825
aliguoriba223c22009-01-22 16:59:16 +00002826typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002827 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002828 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002829} MapClient;
2830
Fam Zheng38e047b2015-03-16 17:03:35 +08002831QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002832static QLIST_HEAD(map_client_list, MapClient) map_client_list
2833 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002834
Fam Zhenge95205e2015-03-16 17:03:37 +08002835static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002836{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002837 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002838 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002839}
2840
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002841static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002842{
2843 MapClient *client;
2844
Blue Swirl72cf2d42009-09-12 07:36:22 +00002845 while (!QLIST_EMPTY(&map_client_list)) {
2846 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002847 qemu_bh_schedule(client->bh);
2848 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002849 }
2850}
2851
Fam Zhenge95205e2015-03-16 17:03:37 +08002852void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002853{
2854 MapClient *client = g_malloc(sizeof(*client));
2855
Fam Zheng38e047b2015-03-16 17:03:35 +08002856 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002857 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002858 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002859 if (!atomic_read(&bounce.in_use)) {
2860 cpu_notify_map_clients_locked();
2861 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002862 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002863}
2864
Fam Zheng38e047b2015-03-16 17:03:35 +08002865void cpu_exec_init_all(void)
2866{
2867 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01002868 /* The data structures we set up here depend on knowing the page size,
2869 * so no more changes can be made after this point.
2870 * In an ideal world, nothing we did before we had finished the
2871 * machine setup would care about the target page size, and we could
2872 * do this much later, rather than requiring board models to state
2873 * up front what their requirements are.
2874 */
2875 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08002876 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01002877 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08002878 qemu_mutex_init(&map_client_list_lock);
2879}
2880
Fam Zhenge95205e2015-03-16 17:03:37 +08002881void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002882{
Fam Zhenge95205e2015-03-16 17:03:37 +08002883 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002884
Fam Zhenge95205e2015-03-16 17:03:37 +08002885 qemu_mutex_lock(&map_client_list_lock);
2886 QLIST_FOREACH(client, &map_client_list, link) {
2887 if (client->bh == bh) {
2888 cpu_unregister_map_client_do(client);
2889 break;
2890 }
2891 }
2892 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002893}
2894
2895static void cpu_notify_map_clients(void)
2896{
Fam Zheng38e047b2015-03-16 17:03:35 +08002897 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002898 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002899 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002900}
2901
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002902bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2903{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002904 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002905 hwaddr l, xlat;
2906
Paolo Bonzini41063e12015-03-18 14:21:43 +01002907 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002908 while (len > 0) {
2909 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002910 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2911 if (!memory_access_is_direct(mr, is_write)) {
2912 l = memory_access_size(mr, l, addr);
2913 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002914 return false;
2915 }
2916 }
2917
2918 len -= l;
2919 addr += l;
2920 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002921 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002922 return true;
2923}
2924
aliguori6d16c2f2009-01-22 16:59:11 +00002925/* Map a physical memory region into a host virtual address.
2926 * May map a subset of the requested range, given by and returned in *plen.
2927 * May return NULL if resources needed to perform the mapping are exhausted.
2928 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002929 * Use cpu_register_map_client() to know when retrying the map operation is
2930 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002931 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002932void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002933 hwaddr addr,
2934 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002935 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002936{
Avi Kivitya8170e52012-10-23 12:30:10 +02002937 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002938 hwaddr done = 0;
2939 hwaddr l, xlat, base;
2940 MemoryRegion *mr, *this_mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002941 void *ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002942
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002943 if (len == 0) {
2944 return NULL;
2945 }
aliguori6d16c2f2009-01-22 16:59:11 +00002946
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002947 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002948 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002949 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002950
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002951 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002952 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002953 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002954 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002955 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002956 /* Avoid unbounded allocations */
2957 l = MIN(l, TARGET_PAGE_SIZE);
2958 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002959 bounce.addr = addr;
2960 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002961
2962 memory_region_ref(mr);
2963 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002964 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002965 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2966 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002967 }
aliguori6d16c2f2009-01-22 16:59:11 +00002968
Paolo Bonzini41063e12015-03-18 14:21:43 +01002969 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002970 *plen = l;
2971 return bounce.buffer;
2972 }
2973
2974 base = xlat;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002975
2976 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002977 len -= l;
2978 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002979 done += l;
2980 if (len == 0) {
2981 break;
2982 }
2983
2984 l = len;
2985 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2986 if (this_mr != mr || xlat != base + done) {
2987 break;
2988 }
aliguori6d16c2f2009-01-22 16:59:11 +00002989 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002990
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002991 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002992 *plen = done;
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002993 ptr = qemu_ram_ptr_length(mr->ram_block, base, plen);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002994 rcu_read_unlock();
2995
2996 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002997}
2998
Avi Kivityac1970f2012-10-03 16:22:53 +02002999/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003000 * Will also mark the memory as dirty if is_write == 1. access_len gives
3001 * the amount of memory that was actually read or written by the caller.
3002 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003003void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3004 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003005{
3006 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003007 MemoryRegion *mr;
3008 ram_addr_t addr1;
3009
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003010 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003011 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003012 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003013 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003014 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003015 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003016 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003017 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003018 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003019 return;
3020 }
3021 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003022 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3023 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003024 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003025 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003026 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003027 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003028 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003029 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003030}
bellardd0ecd2a2006-04-23 17:14:48 +00003031
Avi Kivitya8170e52012-10-23 12:30:10 +02003032void *cpu_physical_memory_map(hwaddr addr,
3033 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003034 int is_write)
3035{
3036 return address_space_map(&address_space_memory, addr, plen, is_write);
3037}
3038
Avi Kivitya8170e52012-10-23 12:30:10 +02003039void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3040 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003041{
3042 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3043}
3044
bellard8df1cd02005-01-28 22:37:22 +00003045/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003046static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
3047 MemTxAttrs attrs,
3048 MemTxResult *result,
3049 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003050{
bellard8df1cd02005-01-28 22:37:22 +00003051 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003052 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003053 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003054 hwaddr l = 4;
3055 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003056 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003057 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003058
Paolo Bonzini41063e12015-03-18 14:21:43 +01003059 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003060 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003061 if (l < 4 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003062 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003063
bellard8df1cd02005-01-28 22:37:22 +00003064 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003065 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003066#if defined(TARGET_WORDS_BIGENDIAN)
3067 if (endian == DEVICE_LITTLE_ENDIAN) {
3068 val = bswap32(val);
3069 }
3070#else
3071 if (endian == DEVICE_BIG_ENDIAN) {
3072 val = bswap32(val);
3073 }
3074#endif
bellard8df1cd02005-01-28 22:37:22 +00003075 } else {
3076 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003077 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003078 switch (endian) {
3079 case DEVICE_LITTLE_ENDIAN:
3080 val = ldl_le_p(ptr);
3081 break;
3082 case DEVICE_BIG_ENDIAN:
3083 val = ldl_be_p(ptr);
3084 break;
3085 default:
3086 val = ldl_p(ptr);
3087 break;
3088 }
Peter Maydell50013112015-04-26 16:49:24 +01003089 r = MEMTX_OK;
3090 }
3091 if (result) {
3092 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003093 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003094 if (release_lock) {
3095 qemu_mutex_unlock_iothread();
3096 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003097 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003098 return val;
3099}
3100
Peter Maydell50013112015-04-26 16:49:24 +01003101uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
3102 MemTxAttrs attrs, MemTxResult *result)
3103{
3104 return address_space_ldl_internal(as, addr, attrs, result,
3105 DEVICE_NATIVE_ENDIAN);
3106}
3107
3108uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
3109 MemTxAttrs attrs, MemTxResult *result)
3110{
3111 return address_space_ldl_internal(as, addr, attrs, result,
3112 DEVICE_LITTLE_ENDIAN);
3113}
3114
3115uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
3116 MemTxAttrs attrs, MemTxResult *result)
3117{
3118 return address_space_ldl_internal(as, addr, attrs, result,
3119 DEVICE_BIG_ENDIAN);
3120}
3121
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003122uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003123{
Peter Maydell50013112015-04-26 16:49:24 +01003124 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003125}
3126
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003127uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003128{
Peter Maydell50013112015-04-26 16:49:24 +01003129 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003130}
3131
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003132uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003133{
Peter Maydell50013112015-04-26 16:49:24 +01003134 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003135}
3136
bellard84b7b8e2005-11-28 21:19:04 +00003137/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003138static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
3139 MemTxAttrs attrs,
3140 MemTxResult *result,
3141 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003142{
bellard84b7b8e2005-11-28 21:19:04 +00003143 uint8_t *ptr;
3144 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003145 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003146 hwaddr l = 8;
3147 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003148 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003149 bool release_lock = false;
bellard84b7b8e2005-11-28 21:19:04 +00003150
Paolo Bonzini41063e12015-03-18 14:21:43 +01003151 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003152 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003153 false);
3154 if (l < 8 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003155 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003156
bellard84b7b8e2005-11-28 21:19:04 +00003157 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003158 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02003159#if defined(TARGET_WORDS_BIGENDIAN)
3160 if (endian == DEVICE_LITTLE_ENDIAN) {
3161 val = bswap64(val);
3162 }
3163#else
3164 if (endian == DEVICE_BIG_ENDIAN) {
3165 val = bswap64(val);
3166 }
3167#endif
bellard84b7b8e2005-11-28 21:19:04 +00003168 } else {
3169 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003170 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003171 switch (endian) {
3172 case DEVICE_LITTLE_ENDIAN:
3173 val = ldq_le_p(ptr);
3174 break;
3175 case DEVICE_BIG_ENDIAN:
3176 val = ldq_be_p(ptr);
3177 break;
3178 default:
3179 val = ldq_p(ptr);
3180 break;
3181 }
Peter Maydell50013112015-04-26 16:49:24 +01003182 r = MEMTX_OK;
3183 }
3184 if (result) {
3185 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00003186 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003187 if (release_lock) {
3188 qemu_mutex_unlock_iothread();
3189 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003190 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00003191 return val;
3192}
3193
Peter Maydell50013112015-04-26 16:49:24 +01003194uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
3195 MemTxAttrs attrs, MemTxResult *result)
3196{
3197 return address_space_ldq_internal(as, addr, attrs, result,
3198 DEVICE_NATIVE_ENDIAN);
3199}
3200
3201uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
3202 MemTxAttrs attrs, MemTxResult *result)
3203{
3204 return address_space_ldq_internal(as, addr, attrs, result,
3205 DEVICE_LITTLE_ENDIAN);
3206}
3207
3208uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
3209 MemTxAttrs attrs, MemTxResult *result)
3210{
3211 return address_space_ldq_internal(as, addr, attrs, result,
3212 DEVICE_BIG_ENDIAN);
3213}
3214
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003215uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003216{
Peter Maydell50013112015-04-26 16:49:24 +01003217 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003218}
3219
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003220uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003221{
Peter Maydell50013112015-04-26 16:49:24 +01003222 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003223}
3224
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003225uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003226{
Peter Maydell50013112015-04-26 16:49:24 +01003227 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003228}
3229
bellardaab33092005-10-30 20:48:42 +00003230/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003231uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
3232 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003233{
3234 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01003235 MemTxResult r;
3236
3237 r = address_space_rw(as, addr, attrs, &val, 1, 0);
3238 if (result) {
3239 *result = r;
3240 }
bellardaab33092005-10-30 20:48:42 +00003241 return val;
3242}
3243
Peter Maydell50013112015-04-26 16:49:24 +01003244uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
3245{
3246 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
3247}
3248
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003249/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003250static inline uint32_t address_space_lduw_internal(AddressSpace *as,
3251 hwaddr addr,
3252 MemTxAttrs attrs,
3253 MemTxResult *result,
3254 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003255{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003256 uint8_t *ptr;
3257 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003258 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003259 hwaddr l = 2;
3260 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003261 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003262 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003263
Paolo Bonzini41063e12015-03-18 14:21:43 +01003264 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003265 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003266 false);
3267 if (l < 2 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003268 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003269
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003270 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003271 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003272#if defined(TARGET_WORDS_BIGENDIAN)
3273 if (endian == DEVICE_LITTLE_ENDIAN) {
3274 val = bswap16(val);
3275 }
3276#else
3277 if (endian == DEVICE_BIG_ENDIAN) {
3278 val = bswap16(val);
3279 }
3280#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003281 } else {
3282 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003283 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003284 switch (endian) {
3285 case DEVICE_LITTLE_ENDIAN:
3286 val = lduw_le_p(ptr);
3287 break;
3288 case DEVICE_BIG_ENDIAN:
3289 val = lduw_be_p(ptr);
3290 break;
3291 default:
3292 val = lduw_p(ptr);
3293 break;
3294 }
Peter Maydell50013112015-04-26 16:49:24 +01003295 r = MEMTX_OK;
3296 }
3297 if (result) {
3298 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003299 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003300 if (release_lock) {
3301 qemu_mutex_unlock_iothread();
3302 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003303 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003304 return val;
bellardaab33092005-10-30 20:48:42 +00003305}
3306
Peter Maydell50013112015-04-26 16:49:24 +01003307uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
3308 MemTxAttrs attrs, MemTxResult *result)
3309{
3310 return address_space_lduw_internal(as, addr, attrs, result,
3311 DEVICE_NATIVE_ENDIAN);
3312}
3313
3314uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
3315 MemTxAttrs attrs, MemTxResult *result)
3316{
3317 return address_space_lduw_internal(as, addr, attrs, result,
3318 DEVICE_LITTLE_ENDIAN);
3319}
3320
3321uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
3322 MemTxAttrs attrs, MemTxResult *result)
3323{
3324 return address_space_lduw_internal(as, addr, attrs, result,
3325 DEVICE_BIG_ENDIAN);
3326}
3327
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003328uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003329{
Peter Maydell50013112015-04-26 16:49:24 +01003330 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003331}
3332
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003333uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003334{
Peter Maydell50013112015-04-26 16:49:24 +01003335 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003336}
3337
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003338uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003339{
Peter Maydell50013112015-04-26 16:49:24 +01003340 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003341}
3342
bellard8df1cd02005-01-28 22:37:22 +00003343/* warning: addr must be aligned. The ram page is not masked as dirty
3344 and the code inside is not invalidated. It is useful if the dirty
3345 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01003346void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
3347 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00003348{
bellard8df1cd02005-01-28 22:37:22 +00003349 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003350 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003351 hwaddr l = 4;
3352 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003353 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003354 uint8_t dirty_log_mask;
Jan Kiszka4840f102015-06-18 18:47:22 +02003355 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003356
Paolo Bonzini41063e12015-03-18 14:21:43 +01003357 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003358 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003359 true);
3360 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003361 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003362
Peter Maydell50013112015-04-26 16:49:24 +01003363 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003364 } else {
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003365 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
bellard8df1cd02005-01-28 22:37:22 +00003366 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003367
Paolo Bonzini845b6212015-03-23 11:45:53 +01003368 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3369 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003370 cpu_physical_memory_set_dirty_range(memory_region_get_ram_addr(mr) + addr,
3371 4, dirty_log_mask);
Peter Maydell50013112015-04-26 16:49:24 +01003372 r = MEMTX_OK;
3373 }
3374 if (result) {
3375 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003376 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003377 if (release_lock) {
3378 qemu_mutex_unlock_iothread();
3379 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003380 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003381}
3382
Peter Maydell50013112015-04-26 16:49:24 +01003383void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3384{
3385 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3386}
3387
bellard8df1cd02005-01-28 22:37:22 +00003388/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003389static inline void address_space_stl_internal(AddressSpace *as,
3390 hwaddr addr, uint32_t val,
3391 MemTxAttrs attrs,
3392 MemTxResult *result,
3393 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003394{
bellard8df1cd02005-01-28 22:37:22 +00003395 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003396 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003397 hwaddr l = 4;
3398 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003399 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003400 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003401
Paolo Bonzini41063e12015-03-18 14:21:43 +01003402 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003403 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003404 true);
3405 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003406 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003407
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003408#if defined(TARGET_WORDS_BIGENDIAN)
3409 if (endian == DEVICE_LITTLE_ENDIAN) {
3410 val = bswap32(val);
3411 }
3412#else
3413 if (endian == DEVICE_BIG_ENDIAN) {
3414 val = bswap32(val);
3415 }
3416#endif
Peter Maydell50013112015-04-26 16:49:24 +01003417 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003418 } else {
bellard8df1cd02005-01-28 22:37:22 +00003419 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003420 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003421 switch (endian) {
3422 case DEVICE_LITTLE_ENDIAN:
3423 stl_le_p(ptr, val);
3424 break;
3425 case DEVICE_BIG_ENDIAN:
3426 stl_be_p(ptr, val);
3427 break;
3428 default:
3429 stl_p(ptr, val);
3430 break;
3431 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003432 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003433 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003434 }
Peter Maydell50013112015-04-26 16:49:24 +01003435 if (result) {
3436 *result = r;
3437 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003438 if (release_lock) {
3439 qemu_mutex_unlock_iothread();
3440 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003441 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003442}
3443
3444void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3445 MemTxAttrs attrs, MemTxResult *result)
3446{
3447 address_space_stl_internal(as, addr, val, attrs, result,
3448 DEVICE_NATIVE_ENDIAN);
3449}
3450
3451void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3452 MemTxAttrs attrs, MemTxResult *result)
3453{
3454 address_space_stl_internal(as, addr, val, attrs, result,
3455 DEVICE_LITTLE_ENDIAN);
3456}
3457
3458void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3459 MemTxAttrs attrs, MemTxResult *result)
3460{
3461 address_space_stl_internal(as, addr, val, attrs, result,
3462 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003463}
3464
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003465void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003466{
Peter Maydell50013112015-04-26 16:49:24 +01003467 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003468}
3469
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003470void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003471{
Peter Maydell50013112015-04-26 16:49:24 +01003472 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003473}
3474
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003475void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003476{
Peter Maydell50013112015-04-26 16:49:24 +01003477 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003478}
3479
bellardaab33092005-10-30 20:48:42 +00003480/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003481void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3482 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003483{
3484 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003485 MemTxResult r;
3486
3487 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3488 if (result) {
3489 *result = r;
3490 }
3491}
3492
3493void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3494{
3495 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003496}
3497
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003498/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003499static inline void address_space_stw_internal(AddressSpace *as,
3500 hwaddr addr, uint32_t val,
3501 MemTxAttrs attrs,
3502 MemTxResult *result,
3503 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003504{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003505 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003506 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003507 hwaddr l = 2;
3508 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003509 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003510 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003511
Paolo Bonzini41063e12015-03-18 14:21:43 +01003512 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003513 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003514 if (l < 2 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003515 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003516
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003517#if defined(TARGET_WORDS_BIGENDIAN)
3518 if (endian == DEVICE_LITTLE_ENDIAN) {
3519 val = bswap16(val);
3520 }
3521#else
3522 if (endian == DEVICE_BIG_ENDIAN) {
3523 val = bswap16(val);
3524 }
3525#endif
Peter Maydell50013112015-04-26 16:49:24 +01003526 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003527 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003528 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003529 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003530 switch (endian) {
3531 case DEVICE_LITTLE_ENDIAN:
3532 stw_le_p(ptr, val);
3533 break;
3534 case DEVICE_BIG_ENDIAN:
3535 stw_be_p(ptr, val);
3536 break;
3537 default:
3538 stw_p(ptr, val);
3539 break;
3540 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003541 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003542 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003543 }
Peter Maydell50013112015-04-26 16:49:24 +01003544 if (result) {
3545 *result = r;
3546 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003547 if (release_lock) {
3548 qemu_mutex_unlock_iothread();
3549 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003550 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003551}
3552
3553void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3554 MemTxAttrs attrs, MemTxResult *result)
3555{
3556 address_space_stw_internal(as, addr, val, attrs, result,
3557 DEVICE_NATIVE_ENDIAN);
3558}
3559
3560void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3561 MemTxAttrs attrs, MemTxResult *result)
3562{
3563 address_space_stw_internal(as, addr, val, attrs, result,
3564 DEVICE_LITTLE_ENDIAN);
3565}
3566
3567void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3568 MemTxAttrs attrs, MemTxResult *result)
3569{
3570 address_space_stw_internal(as, addr, val, attrs, result,
3571 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003572}
3573
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003574void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003575{
Peter Maydell50013112015-04-26 16:49:24 +01003576 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003577}
3578
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003579void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003580{
Peter Maydell50013112015-04-26 16:49:24 +01003581 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003582}
3583
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003584void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003585{
Peter Maydell50013112015-04-26 16:49:24 +01003586 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003587}
3588
bellardaab33092005-10-30 20:48:42 +00003589/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003590void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3591 MemTxAttrs attrs, MemTxResult *result)
3592{
3593 MemTxResult r;
3594 val = tswap64(val);
3595 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3596 if (result) {
3597 *result = r;
3598 }
3599}
3600
3601void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3602 MemTxAttrs attrs, MemTxResult *result)
3603{
3604 MemTxResult r;
3605 val = cpu_to_le64(val);
3606 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3607 if (result) {
3608 *result = r;
3609 }
3610}
3611void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3612 MemTxAttrs attrs, MemTxResult *result)
3613{
3614 MemTxResult r;
3615 val = cpu_to_be64(val);
3616 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3617 if (result) {
3618 *result = r;
3619 }
3620}
3621
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003622void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003623{
Peter Maydell50013112015-04-26 16:49:24 +01003624 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003625}
3626
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003627void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003628{
Peter Maydell50013112015-04-26 16:49:24 +01003629 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003630}
3631
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003632void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003633{
Peter Maydell50013112015-04-26 16:49:24 +01003634 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003635}
3636
aliguori5e2972f2009-03-28 17:51:36 +00003637/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003638int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003639 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003640{
3641 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003642 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003643 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003644
3645 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003646 int asidx;
3647 MemTxAttrs attrs;
3648
bellard13eb76e2004-01-24 15:23:36 +00003649 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003650 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3651 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003652 /* if no physical page mapped, return an error */
3653 if (phys_addr == -1)
3654 return -1;
3655 l = (page + TARGET_PAGE_SIZE) - addr;
3656 if (l > len)
3657 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003658 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003659 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003660 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3661 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003662 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003663 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3664 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003665 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003666 }
bellard13eb76e2004-01-24 15:23:36 +00003667 len -= l;
3668 buf += l;
3669 addr += l;
3670 }
3671 return 0;
3672}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003673
3674/*
3675 * Allows code that needs to deal with migration bitmaps etc to still be built
3676 * target independent.
3677 */
3678size_t qemu_target_page_bits(void)
3679{
3680 return TARGET_PAGE_BITS;
3681}
3682
Paul Brooka68fe892010-03-01 00:08:59 +00003683#endif
bellard13eb76e2004-01-24 15:23:36 +00003684
Blue Swirl8e4a4242013-01-06 18:30:17 +00003685/*
3686 * A helper function for the _utterly broken_ virtio device model to find out if
3687 * it's running on a big endian machine. Don't do this at home kids!
3688 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003689bool target_words_bigendian(void);
3690bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003691{
3692#if defined(TARGET_WORDS_BIGENDIAN)
3693 return true;
3694#else
3695 return false;
3696#endif
3697}
3698
Wen Congyang76f35532012-05-07 12:04:18 +08003699#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003700bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003701{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003702 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003703 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003704 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003705
Paolo Bonzini41063e12015-03-18 14:21:43 +01003706 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003707 mr = address_space_translate(&address_space_memory,
3708 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003709
Paolo Bonzini41063e12015-03-18 14:21:43 +01003710 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3711 rcu_read_unlock();
3712 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003713}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003714
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003715int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003716{
3717 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003718 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003719
Mike Day0dc3f442013-09-05 14:41:35 -04003720 rcu_read_lock();
3721 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003722 ret = func(block->idstr, block->host, block->offset,
3723 block->used_length, opaque);
3724 if (ret) {
3725 break;
3726 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003727 }
Mike Day0dc3f442013-09-05 14:41:35 -04003728 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003729 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003730}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003731#endif