blob: f471e7377a6cc5e0ac044b41f307ac3067352af0 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
Stefan Weil777872e2014-02-23 18:02:08 +010021#ifndef _WIN32
bellardd5a8f072004-09-29 21:15:28 +000022#endif
bellard54936002003-05-13 00:25:15 +000023
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020024#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000025#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010026#include "exec/exec-all.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020028#include "hw/qdev-core.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010031#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010032#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020039#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010040#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020041#include "hw/hw.h"
42#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010043#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020044#include "sysemu/dma.h"
45#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010046#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010047#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000048#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010049#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040050#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020051#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000052#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030053#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000054
Paolo Bonzini022c62c2012-12-17 18:19:49 +010055#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020056#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030057#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020058
Bharata B Rao9dfeca72016-05-12 09:18:12 +053059#include "migration/vmstate.h"
60
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020061#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030062#ifndef _WIN32
63#include "qemu/mmap-alloc.h"
64#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020065
blueswir1db7b5422007-05-26 17:36:03 +000066//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000067
pbrook99773bd2006-04-16 15:14:59 +000068#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040069/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
70 * are protected by the ramlist lock.
71 */
Mike Day0d53d9f2015-01-21 13:45:24 +010072RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030073
74static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030075static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030076
Avi Kivityf6790af2012-10-02 20:13:51 +020077AddressSpace address_space_io;
78AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020079
Paolo Bonzini0844e002013-05-24 14:37:28 +020080MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020081static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020082
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080083/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
84#define RAM_PREALLOC (1 << 0)
85
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080086/* RAM is mmap-ed with MAP_SHARED */
87#define RAM_SHARED (1 << 1)
88
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020089/* Only a portion of RAM (used_length) is actually used, and migrated.
90 * This used_length size can change across reboots.
91 */
92#define RAM_RESIZEABLE (1 << 2)
93
pbrooke2eef172008-06-08 01:09:01 +000094#endif
bellard9fa3e852004-01-04 18:06:42 +000095
Peter Maydell20bccb82016-10-24 16:26:49 +010096#ifdef TARGET_PAGE_BITS_VARY
97int target_page_bits;
98bool target_page_bits_decided;
99#endif
100
Andreas Färberbdc44642013-06-24 23:50:24 +0200101struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +0000102/* current CPU in the current thread. It is only valid inside
103 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200104__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000105/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000106 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000107 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100108int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000109
Peter Maydell20bccb82016-10-24 16:26:49 +0100110bool set_preferred_target_page_bits(int bits)
111{
112 /* The target page size is the lowest common denominator for all
113 * the CPUs in the system, so we can only make it smaller, never
114 * larger. And we can't make it smaller once we've committed to
115 * a particular size.
116 */
117#ifdef TARGET_PAGE_BITS_VARY
118 assert(bits >= TARGET_PAGE_BITS_MIN);
119 if (target_page_bits == 0 || target_page_bits > bits) {
120 if (target_page_bits_decided) {
121 return false;
122 }
123 target_page_bits = bits;
124 }
125#endif
126 return true;
127}
128
pbrooke2eef172008-06-08 01:09:01 +0000129#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200130
Peter Maydell20bccb82016-10-24 16:26:49 +0100131static void finalize_target_page_bits(void)
132{
133#ifdef TARGET_PAGE_BITS_VARY
134 if (target_page_bits == 0) {
135 target_page_bits = TARGET_PAGE_BITS_MIN;
136 }
137 target_page_bits_decided = true;
138#endif
139}
140
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200141typedef struct PhysPageEntry PhysPageEntry;
142
143struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200144 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200145 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200146 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200147 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200148};
149
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200150#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
151
Paolo Bonzini03f49952013-11-07 17:14:36 +0100152/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100153#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100154
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200155#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100156#define P_L2_SIZE (1 << P_L2_BITS)
157
158#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
159
160typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200161
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200162typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100163 struct rcu_head rcu;
164
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200165 unsigned sections_nb;
166 unsigned sections_nb_alloc;
167 unsigned nodes_nb;
168 unsigned nodes_nb_alloc;
169 Node *nodes;
170 MemoryRegionSection *sections;
171} PhysPageMap;
172
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200173struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100174 struct rcu_head rcu;
175
Fam Zheng729633c2016-03-01 14:18:24 +0800176 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200177 /* This is a multi-level map on the physical address space.
178 * The bottom level has pointers to MemoryRegionSections.
179 */
180 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200181 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200182 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200183};
184
Jan Kiszka90260c62013-05-26 21:46:51 +0200185#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
186typedef struct subpage_t {
187 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200188 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200189 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100190 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200191} subpage_t;
192
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200193#define PHYS_SECTION_UNASSIGNED 0
194#define PHYS_SECTION_NOTDIRTY 1
195#define PHYS_SECTION_ROM 2
196#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200197
pbrooke2eef172008-06-08 01:09:01 +0000198static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300199static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000200static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000201
Avi Kivity1ec9b902012-01-02 12:47:48 +0200202static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100203
204/**
205 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
206 * @cpu: the CPU whose AddressSpace this is
207 * @as: the AddressSpace itself
208 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
209 * @tcg_as_listener: listener for tracking changes to the AddressSpace
210 */
211struct CPUAddressSpace {
212 CPUState *cpu;
213 AddressSpace *as;
214 struct AddressSpaceDispatch *memory_dispatch;
215 MemoryListener tcg_as_listener;
216};
217
pbrook6658ffb2007-03-16 23:58:11 +0000218#endif
bellard54936002003-05-13 00:25:15 +0000219
Paul Brook6d9a1302010-02-28 23:55:53 +0000220#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200221
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200222static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200223{
Peter Lieven101420b2016-07-15 12:03:50 +0200224 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200225 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200226 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200227 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
228 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200229 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200230 }
231}
232
Paolo Bonzinidb946042015-05-21 15:12:29 +0200233static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200234{
235 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200236 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200237 PhysPageEntry e;
238 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200239
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200240 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200241 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200242 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200243 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200244
245 e.skip = leaf ? 0 : 1;
246 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100247 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200248 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200249 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200250 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200251}
252
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200253static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
254 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200255 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200256{
257 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100258 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200259
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200260 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200261 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200262 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200263 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100264 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200265
Paolo Bonzini03f49952013-11-07 17:14:36 +0100266 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200267 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200268 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200269 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200270 *index += step;
271 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200272 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200273 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200274 }
275 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200276 }
277}
278
Avi Kivityac1970f2012-10-03 16:22:53 +0200279static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200280 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200281 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000282{
Avi Kivity29990972012-02-13 20:21:20 +0200283 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200284 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000285
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200286 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000287}
288
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200289/* Compact a non leaf page entry. Simply detect that the entry has a single child,
290 * and update our entry so we can skip it and go directly to the destination.
291 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400292static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200293{
294 unsigned valid_ptr = P_L2_SIZE;
295 int valid = 0;
296 PhysPageEntry *p;
297 int i;
298
299 if (lp->ptr == PHYS_MAP_NODE_NIL) {
300 return;
301 }
302
303 p = nodes[lp->ptr];
304 for (i = 0; i < P_L2_SIZE; i++) {
305 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
306 continue;
307 }
308
309 valid_ptr = i;
310 valid++;
311 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400312 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200313 }
314 }
315
316 /* We can only compress if there's only one child. */
317 if (valid != 1) {
318 return;
319 }
320
321 assert(valid_ptr < P_L2_SIZE);
322
323 /* Don't compress if it won't fit in the # of bits we have. */
324 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
325 return;
326 }
327
328 lp->ptr = p[valid_ptr].ptr;
329 if (!p[valid_ptr].skip) {
330 /* If our only child is a leaf, make this a leaf. */
331 /* By design, we should have made this node a leaf to begin with so we
332 * should never reach here.
333 * But since it's so simple to handle this, let's do it just in case we
334 * change this rule.
335 */
336 lp->skip = 0;
337 } else {
338 lp->skip += p[valid_ptr].skip;
339 }
340}
341
342static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
343{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200344 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400345 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200346 }
347}
348
Fam Zheng29cb5332016-03-01 14:18:23 +0800349static inline bool section_covers_addr(const MemoryRegionSection *section,
350 hwaddr addr)
351{
352 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
353 * the section must cover the entire address space.
354 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700355 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800356 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700357 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800358}
359
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200360static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200361 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000362{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200363 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200364 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200365 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200366
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200367 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200368 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200369 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200370 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200371 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100372 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200373 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200374
Fam Zheng29cb5332016-03-01 14:18:23 +0800375 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200376 return &sections[lp.ptr];
377 } else {
378 return &sections[PHYS_SECTION_UNASSIGNED];
379 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200380}
381
Blue Swirle5548612012-04-21 13:08:33 +0000382bool memory_region_is_unassigned(MemoryRegion *mr)
383{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200384 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000385 && mr != &io_mem_watch;
386}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200387
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100388/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200389static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200390 hwaddr addr,
391 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200392{
Fam Zheng729633c2016-03-01 14:18:24 +0800393 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200394 subpage_t *subpage;
Fam Zheng729633c2016-03-01 14:18:24 +0800395 bool update;
Jan Kiszka90260c62013-05-26 21:46:51 +0200396
Fam Zheng729633c2016-03-01 14:18:24 +0800397 if (section && section != &d->map.sections[PHYS_SECTION_UNASSIGNED] &&
398 section_covers_addr(section, addr)) {
399 update = false;
400 } else {
401 section = phys_page_find(d->phys_map, addr, d->map.nodes,
402 d->map.sections);
403 update = true;
404 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200405 if (resolve_subpage && section->mr->subpage) {
406 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200407 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200408 }
Fam Zheng729633c2016-03-01 14:18:24 +0800409 if (update) {
410 atomic_set(&d->mru_section, section);
411 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200412 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200413}
414
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100415/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200416static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200417address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200418 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200419{
420 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200421 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100422 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200423
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200424 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200425 /* Compute offset within MemoryRegionSection */
426 addr -= section->offset_within_address_space;
427
428 /* Compute offset within MemoryRegion */
429 *xlat = addr + section->offset_within_region;
430
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200431 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200432
433 /* MMIO registers can be expected to perform full-width accesses based only
434 * on their address, without considering adjacent registers that could
435 * decode to completely different MemoryRegions. When such registers
436 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
437 * regions overlap wildly. For this reason we cannot clamp the accesses
438 * here.
439 *
440 * If the length is small (as is the case for address_space_ldl/stl),
441 * everything works fine. If the incoming length is large, however,
442 * the caller really has to do the clamping through memory_access_size.
443 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200444 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200445 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200446 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
447 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200448 return section;
449}
Jan Kiszka90260c62013-05-26 21:46:51 +0200450
Paolo Bonzini41063e12015-03-18 14:21:43 +0100451/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200452MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
453 hwaddr *xlat, hwaddr *plen,
454 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200455{
Avi Kivity30951152012-10-30 13:47:46 +0200456 IOMMUTLBEntry iotlb;
457 MemoryRegionSection *section;
458 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200459
460 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100461 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
462 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200463 mr = section->mr;
464
465 if (!mr->iommu_ops) {
466 break;
467 }
468
Le Tan8d7b8cb2014-08-16 13:55:37 +0800469 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200470 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
471 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700472 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200473 if (!(iotlb.perm & (1 << is_write))) {
474 mr = &io_mem_unassigned;
475 break;
476 }
477
478 as = iotlb.target_as;
479 }
480
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000481 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100482 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700483 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100484 }
485
Avi Kivity30951152012-10-30 13:47:46 +0200486 *xlat = addr;
487 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200488}
489
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100490/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200491MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000492address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200493 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200494{
Avi Kivity30951152012-10-30 13:47:46 +0200495 MemoryRegionSection *section;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100496 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000497
498 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200499
500 assert(!section->mr->iommu_ops);
501 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200502}
bellard9fa3e852004-01-04 18:06:42 +0000503#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000504
Andreas Färberb170fce2013-01-20 20:23:22 +0100505#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000506
Juan Quintelae59fb372009-09-29 22:48:21 +0200507static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200508{
Andreas Färber259186a2013-01-17 18:51:17 +0100509 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200510
aurel323098dba2009-03-07 21:28:24 +0000511 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
512 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100513 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100514 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000515
516 return 0;
517}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200518
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400519static int cpu_common_pre_load(void *opaque)
520{
521 CPUState *cpu = opaque;
522
Paolo Bonziniadee6422014-12-19 12:53:14 +0100523 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400524
525 return 0;
526}
527
528static bool cpu_common_exception_index_needed(void *opaque)
529{
530 CPUState *cpu = opaque;
531
Paolo Bonziniadee6422014-12-19 12:53:14 +0100532 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400533}
534
535static const VMStateDescription vmstate_cpu_common_exception_index = {
536 .name = "cpu_common/exception_index",
537 .version_id = 1,
538 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200539 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400540 .fields = (VMStateField[]) {
541 VMSTATE_INT32(exception_index, CPUState),
542 VMSTATE_END_OF_LIST()
543 }
544};
545
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300546static bool cpu_common_crash_occurred_needed(void *opaque)
547{
548 CPUState *cpu = opaque;
549
550 return cpu->crash_occurred;
551}
552
553static const VMStateDescription vmstate_cpu_common_crash_occurred = {
554 .name = "cpu_common/crash_occurred",
555 .version_id = 1,
556 .minimum_version_id = 1,
557 .needed = cpu_common_crash_occurred_needed,
558 .fields = (VMStateField[]) {
559 VMSTATE_BOOL(crash_occurred, CPUState),
560 VMSTATE_END_OF_LIST()
561 }
562};
563
Andreas Färber1a1562f2013-06-17 04:09:11 +0200564const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200565 .name = "cpu_common",
566 .version_id = 1,
567 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400568 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200569 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200570 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100571 VMSTATE_UINT32(halted, CPUState),
572 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200573 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400574 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200575 .subsections = (const VMStateDescription*[]) {
576 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300577 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200578 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200579 }
580};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200581
pbrook9656f322008-07-01 20:01:19 +0000582#endif
583
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100584CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400585{
Andreas Färberbdc44642013-06-24 23:50:24 +0200586 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400587
Andreas Färberbdc44642013-06-24 23:50:24 +0200588 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100589 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200590 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100591 }
Glauber Costa950f1472009-06-09 12:15:18 -0400592 }
593
Andreas Färberbdc44642013-06-24 23:50:24 +0200594 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400595}
596
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000597#if !defined(CONFIG_USER_ONLY)
Peter Maydell56943e82016-01-21 14:15:04 +0000598void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000599{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000600 CPUAddressSpace *newas;
601
602 /* Target code should have set num_ases before calling us */
603 assert(asidx < cpu->num_ases);
604
Peter Maydell56943e82016-01-21 14:15:04 +0000605 if (asidx == 0) {
606 /* address space 0 gets the convenience alias */
607 cpu->as = as;
608 }
609
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000610 /* KVM cannot currently support multiple address spaces. */
611 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000612
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000613 if (!cpu->cpu_ases) {
614 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000615 }
Peter Maydell32857f42015-10-01 15:29:50 +0100616
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000617 newas = &cpu->cpu_ases[asidx];
618 newas->cpu = cpu;
619 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000620 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000621 newas->tcg_as_listener.commit = tcg_commit;
622 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000623 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000624}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000625
626AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
627{
628 /* Return the AddressSpace corresponding to the specified index */
629 return cpu->cpu_ases[asidx].as;
630}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000631#endif
632
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200633void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530634{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530635 CPUClass *cc = CPU_GET_CLASS(cpu);
636
Paolo Bonzini267f6852016-08-28 03:45:14 +0200637 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530638
639 if (cc->vmsd != NULL) {
640 vmstate_unregister(NULL, cc->vmsd, cpu);
641 }
642 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
643 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
644 }
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530645}
646
Laurent Vivier39e329e2016-10-20 13:26:02 +0200647void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000648{
Peter Maydell56943e82016-01-21 14:15:04 +0000649 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000650 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000651
Eduardo Habkost291135b2015-04-27 17:00:33 -0300652#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300653 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000654
655 /* This is a softmmu CPU object, so create a property for it
656 * so users can wire up its memory. (This can't go in qom/cpu.c
657 * because that file is compiled only once for both user-mode
658 * and system builds.) The default if no link is set up is to use
659 * the system address space.
660 */
661 object_property_add_link(OBJECT(cpu), "memory", TYPE_MEMORY_REGION,
662 (Object **)&cpu->memory,
663 qdev_prop_allow_set_link_before_realize,
664 OBJ_PROP_LINK_UNREF_ON_RELEASE,
665 &error_abort);
666 cpu->memory = system_memory;
667 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300668#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200669}
670
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200671void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200672{
673 CPUClass *cc ATTRIBUTE_UNUSED = CPU_GET_CLASS(cpu);
Eduardo Habkost291135b2015-04-27 17:00:33 -0300674
Paolo Bonzini267f6852016-08-28 03:45:14 +0200675 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200676
677#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200678 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200679 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200680 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100681 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200682 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100683 }
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200684#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000685}
686
Paul Brook94df27f2010-02-28 23:47:45 +0000687#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200688static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000689{
Alex Bennéeba051fb2016-10-27 16:10:16 +0100690 mmap_lock();
691 tb_lock();
Paul Brook94df27f2010-02-28 23:47:45 +0000692 tb_invalidate_phys_page_range(pc, pc + 1, 0);
Alex Bennéeba051fb2016-10-27 16:10:16 +0100693 tb_unlock();
694 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +0000695}
696#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200697static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400698{
Peter Maydell5232e4c2016-01-21 14:15:06 +0000699 MemTxAttrs attrs;
700 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
701 int asidx = cpu_asidx_from_attrs(cpu, attrs);
Max Filippove8262a12013-09-27 22:29:17 +0400702 if (phys != -1) {
Alex Bennéeba051fb2016-10-27 16:10:16 +0100703 /* Locks grabbed by tb_invalidate_phys_addr */
Peter Maydell5232e4c2016-01-21 14:15:06 +0000704 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100705 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400706 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400707}
bellardc27004e2005-01-03 23:35:10 +0000708#endif
bellardd720b932004-04-25 17:57:43 +0000709
Paul Brookc527ee82010-03-01 03:31:14 +0000710#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200711void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000712
713{
714}
715
Peter Maydell3ee887e2014-09-12 14:06:48 +0100716int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
717 int flags)
718{
719 return -ENOSYS;
720}
721
722void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
723{
724}
725
Andreas Färber75a34032013-09-02 16:57:02 +0200726int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000727 int flags, CPUWatchpoint **watchpoint)
728{
729 return -ENOSYS;
730}
731#else
pbrook6658ffb2007-03-16 23:58:11 +0000732/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200733int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000734 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000735{
aliguoric0ce9982008-11-25 22:13:57 +0000736 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000737
Peter Maydell05068c02014-09-12 14:06:48 +0100738 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700739 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200740 error_report("tried to set invalid watchpoint at %"
741 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000742 return -EINVAL;
743 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500744 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000745
aliguoria1d1bb32008-11-18 20:07:32 +0000746 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100747 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000748 wp->flags = flags;
749
aliguori2dc9f412008-11-18 20:56:59 +0000750 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200751 if (flags & BP_GDB) {
752 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
753 } else {
754 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
755 }
aliguoria1d1bb32008-11-18 20:07:32 +0000756
Andreas Färber31b030d2013-09-04 01:29:02 +0200757 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000758
759 if (watchpoint)
760 *watchpoint = wp;
761 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000762}
763
aliguoria1d1bb32008-11-18 20:07:32 +0000764/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200765int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000766 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000767{
aliguoria1d1bb32008-11-18 20:07:32 +0000768 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000769
Andreas Färberff4700b2013-08-26 18:23:18 +0200770 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100771 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000772 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200773 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000774 return 0;
775 }
776 }
aliguoria1d1bb32008-11-18 20:07:32 +0000777 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000778}
779
aliguoria1d1bb32008-11-18 20:07:32 +0000780/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200781void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000782{
Andreas Färberff4700b2013-08-26 18:23:18 +0200783 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000784
Andreas Färber31b030d2013-09-04 01:29:02 +0200785 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000786
Anthony Liguori7267c092011-08-20 22:09:37 -0500787 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000788}
789
aliguoria1d1bb32008-11-18 20:07:32 +0000790/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200791void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000792{
aliguoric0ce9982008-11-25 22:13:57 +0000793 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000794
Andreas Färberff4700b2013-08-26 18:23:18 +0200795 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200796 if (wp->flags & mask) {
797 cpu_watchpoint_remove_by_ref(cpu, wp);
798 }
aliguoric0ce9982008-11-25 22:13:57 +0000799 }
aliguoria1d1bb32008-11-18 20:07:32 +0000800}
Peter Maydell05068c02014-09-12 14:06:48 +0100801
802/* Return true if this watchpoint address matches the specified
803 * access (ie the address range covered by the watchpoint overlaps
804 * partially or completely with the address range covered by the
805 * access).
806 */
807static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
808 vaddr addr,
809 vaddr len)
810{
811 /* We know the lengths are non-zero, but a little caution is
812 * required to avoid errors in the case where the range ends
813 * exactly at the top of the address space and so addr + len
814 * wraps round to zero.
815 */
816 vaddr wpend = wp->vaddr + wp->len - 1;
817 vaddr addrend = addr + len - 1;
818
819 return !(addr > wpend || wp->vaddr > addrend);
820}
821
Paul Brookc527ee82010-03-01 03:31:14 +0000822#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000823
824/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200825int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000826 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000827{
aliguoric0ce9982008-11-25 22:13:57 +0000828 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000829
Anthony Liguori7267c092011-08-20 22:09:37 -0500830 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000831
832 bp->pc = pc;
833 bp->flags = flags;
834
aliguori2dc9f412008-11-18 20:56:59 +0000835 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200836 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200837 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200838 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200839 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200840 }
aliguoria1d1bb32008-11-18 20:07:32 +0000841
Andreas Färberf0c3c502013-08-26 21:22:53 +0200842 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000843
Andreas Färber00b941e2013-06-29 18:55:54 +0200844 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000845 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200846 }
aliguoria1d1bb32008-11-18 20:07:32 +0000847 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000848}
849
850/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200851int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000852{
aliguoria1d1bb32008-11-18 20:07:32 +0000853 CPUBreakpoint *bp;
854
Andreas Färberf0c3c502013-08-26 21:22:53 +0200855 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000856 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200857 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000858 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000859 }
bellard4c3a88a2003-07-26 12:06:08 +0000860 }
aliguoria1d1bb32008-11-18 20:07:32 +0000861 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000862}
863
aliguoria1d1bb32008-11-18 20:07:32 +0000864/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200865void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000866{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200867 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
868
869 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000870
Anthony Liguori7267c092011-08-20 22:09:37 -0500871 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000872}
873
874/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200875void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000876{
aliguoric0ce9982008-11-25 22:13:57 +0000877 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000878
Andreas Färberf0c3c502013-08-26 21:22:53 +0200879 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200880 if (bp->flags & mask) {
881 cpu_breakpoint_remove_by_ref(cpu, bp);
882 }
aliguoric0ce9982008-11-25 22:13:57 +0000883 }
bellard4c3a88a2003-07-26 12:06:08 +0000884}
885
bellardc33a3462003-07-29 20:50:33 +0000886/* enable or disable single step mode. EXCP_DEBUG is returned by the
887 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200888void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000889{
Andreas Färbered2803d2013-06-21 20:20:45 +0200890 if (cpu->singlestep_enabled != enabled) {
891 cpu->singlestep_enabled = enabled;
892 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200893 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200894 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100895 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000896 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -0700897 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +0000898 }
bellardc33a3462003-07-29 20:50:33 +0000899 }
bellardc33a3462003-07-29 20:50:33 +0000900}
901
Andreas Färbera47dddd2013-09-03 17:38:47 +0200902void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000903{
904 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000905 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000906
907 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000908 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000909 fprintf(stderr, "qemu: fatal: ");
910 vfprintf(stderr, fmt, ap);
911 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200912 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +0100913 if (qemu_log_separate()) {
aliguori93fcfe32009-01-15 22:34:14 +0000914 qemu_log("qemu: fatal: ");
915 qemu_log_vprintf(fmt, ap2);
916 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200917 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000918 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000919 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000920 }
pbrook493ae1f2007-11-23 16:53:59 +0000921 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000922 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +0300923 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +0200924#if defined(CONFIG_USER_ONLY)
925 {
926 struct sigaction act;
927 sigfillset(&act.sa_mask);
928 act.sa_handler = SIG_DFL;
929 sigaction(SIGABRT, &act, NULL);
930 }
931#endif
bellard75012672003-06-21 13:11:07 +0000932 abort();
933}
934
bellard01243112004-01-04 15:48:17 +0000935#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400936/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200937static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
938{
939 RAMBlock *block;
940
Paolo Bonzini43771532013-09-09 17:58:40 +0200941 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200942 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +0200943 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200944 }
Mike Day0dc3f442013-09-05 14:41:35 -0400945 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200946 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200947 goto found;
948 }
949 }
950
951 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
952 abort();
953
954found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200955 /* It is safe to write mru_block outside the iothread lock. This
956 * is what happens:
957 *
958 * mru_block = xxx
959 * rcu_read_unlock()
960 * xxx removed from list
961 * rcu_read_lock()
962 * read mru_block
963 * mru_block = NULL;
964 * call_rcu(reclaim_ramblock, xxx);
965 * rcu_read_unlock()
966 *
967 * atomic_rcu_set is not needed here. The block was already published
968 * when it was placed into the list. Here we're just making an extra
969 * copy of the pointer.
970 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200971 ram_list.mru_block = block;
972 return block;
973}
974
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200975static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000976{
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700977 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200978 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200979 RAMBlock *block;
980 ram_addr_t end;
981
982 end = TARGET_PAGE_ALIGN(start + length);
983 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000984
Mike Day0dc3f442013-09-05 14:41:35 -0400985 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200986 block = qemu_get_ram_block(start);
987 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200988 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700989 CPU_FOREACH(cpu) {
990 tlb_reset_dirty(cpu, start1, length);
991 }
Mike Day0dc3f442013-09-05 14:41:35 -0400992 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200993}
994
995/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000996bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
997 ram_addr_t length,
998 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200999{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001000 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001001 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001002 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001003
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001004 if (length == 0) {
1005 return false;
1006 }
1007
1008 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1009 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001010
1011 rcu_read_lock();
1012
1013 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1014
1015 while (page < end) {
1016 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1017 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1018 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1019
1020 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1021 offset, num);
1022 page += num;
1023 }
1024
1025 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001026
1027 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001028 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001029 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001030
1031 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001032}
1033
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001034/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001035hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001036 MemoryRegionSection *section,
1037 target_ulong vaddr,
1038 hwaddr paddr, hwaddr xlat,
1039 int prot,
1040 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001041{
Avi Kivitya8170e52012-10-23 12:30:10 +02001042 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001043 CPUWatchpoint *wp;
1044
Blue Swirlcc5bea62012-04-14 14:56:48 +00001045 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001046 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001047 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001048 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001049 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001050 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001051 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001052 }
1053 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001054 AddressSpaceDispatch *d;
1055
1056 d = atomic_rcu_read(&section->address_space->dispatch);
1057 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001058 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001059 }
1060
1061 /* Make accesses to pages with watchpoints go via the
1062 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001063 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001064 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001065 /* Avoid trapping reads of pages with a write breakpoint. */
1066 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001067 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001068 *address |= TLB_MMIO;
1069 break;
1070 }
1071 }
1072 }
1073
1074 return iotlb;
1075}
bellard9fa3e852004-01-04 18:06:42 +00001076#endif /* defined(CONFIG_USER_ONLY) */
1077
pbrooke2eef172008-06-08 01:09:01 +00001078#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001079
Anthony Liguoric227f092009-10-01 16:12:16 -05001080static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001081 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001082static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001083
Igor Mammedova2b257d2014-10-31 16:38:37 +00001084static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
1085 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001086
1087/*
1088 * Set a custom physical guest memory alloator.
1089 * Accelerators with unusual needs may need this. Hopefully, we can
1090 * get rid of it eventually.
1091 */
Igor Mammedova2b257d2014-10-31 16:38:37 +00001092void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +02001093{
1094 phys_mem_alloc = alloc;
1095}
1096
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001097static uint16_t phys_section_add(PhysPageMap *map,
1098 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001099{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001100 /* The physical section number is ORed with a page-aligned
1101 * pointer to produce the iotlb entries. Thus it should
1102 * never overflow into the page-aligned value.
1103 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001104 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001105
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001106 if (map->sections_nb == map->sections_nb_alloc) {
1107 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1108 map->sections = g_renew(MemoryRegionSection, map->sections,
1109 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001110 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001111 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001112 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001113 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001114}
1115
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001116static void phys_section_destroy(MemoryRegion *mr)
1117{
Don Slutz55b4e802015-11-30 17:11:04 -05001118 bool have_sub_page = mr->subpage;
1119
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001120 memory_region_unref(mr);
1121
Don Slutz55b4e802015-11-30 17:11:04 -05001122 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001123 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001124 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001125 g_free(subpage);
1126 }
1127}
1128
Paolo Bonzini60926662013-05-29 12:30:26 +02001129static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001130{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001131 while (map->sections_nb > 0) {
1132 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001133 phys_section_destroy(section->mr);
1134 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001135 g_free(map->sections);
1136 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001137}
1138
Avi Kivityac1970f2012-10-03 16:22:53 +02001139static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001140{
1141 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001142 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001143 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +02001144 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001145 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001146 MemoryRegionSection subsection = {
1147 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001148 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001149 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001150 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001151
Avi Kivityf3705d52012-03-08 16:16:34 +02001152 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001153
Avi Kivityf3705d52012-03-08 16:16:34 +02001154 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001155 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001156 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001157 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001158 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001159 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001160 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001161 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001162 }
1163 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001164 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001165 subpage_register(subpage, start, end,
1166 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001167}
1168
1169
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001170static void register_multipage(AddressSpaceDispatch *d,
1171 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001172{
Avi Kivitya8170e52012-10-23 12:30:10 +02001173 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001174 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001175 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1176 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001177
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001178 assert(num_pages);
1179 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001180}
1181
Avi Kivityac1970f2012-10-03 16:22:53 +02001182static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001183{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001184 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001185 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001186 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001187 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001188
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001189 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1190 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1191 - now.offset_within_address_space;
1192
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001193 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001194 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001195 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001196 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001197 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001198 while (int128_ne(remain.size, now.size)) {
1199 remain.size = int128_sub(remain.size, now.size);
1200 remain.offset_within_address_space += int128_get64(now.size);
1201 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001202 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001203 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001204 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001205 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001206 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001207 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001208 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001209 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001210 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001211 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001212 }
1213}
1214
Sheng Yang62a27442010-01-26 19:21:16 +08001215void qemu_flush_coalesced_mmio_buffer(void)
1216{
1217 if (kvm_enabled())
1218 kvm_flush_coalesced_mmio_buffer();
1219}
1220
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001221void qemu_mutex_lock_ramlist(void)
1222{
1223 qemu_mutex_lock(&ram_list.mutex);
1224}
1225
1226void qemu_mutex_unlock_ramlist(void)
1227{
1228 qemu_mutex_unlock(&ram_list.mutex);
1229}
1230
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001231#ifdef __linux__
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001232static int64_t get_file_size(int fd)
1233{
1234 int64_t size = lseek(fd, 0, SEEK_END);
1235 if (size < 0) {
1236 return -errno;
1237 }
1238 return size;
1239}
1240
Alex Williamson04b16652010-07-02 11:13:17 -06001241static void *file_ram_alloc(RAMBlock *block,
1242 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001243 const char *path,
1244 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001245{
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001246 bool unlink_on_error = false;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001247 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001248 char *sanitized_name;
1249 char *c;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001250 void *area = MAP_FAILED;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001251 int fd = -1;
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001252 int64_t file_size;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001253
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001254 if (kvm_enabled() && !kvm_has_sync_mmu()) {
1255 error_setg(errp,
1256 "host lacks kvm mmu notifiers, -mem-path unsupported");
1257 return NULL;
1258 }
1259
1260 for (;;) {
1261 fd = open(path, O_RDWR);
1262 if (fd >= 0) {
1263 /* @path names an existing file, use it */
1264 break;
1265 }
1266 if (errno == ENOENT) {
1267 /* @path names a file that doesn't exist, create it */
1268 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1269 if (fd >= 0) {
1270 unlink_on_error = true;
1271 break;
1272 }
1273 } else if (errno == EISDIR) {
1274 /* @path names a directory, create a file there */
1275 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1276 sanitized_name = g_strdup(memory_region_name(block->mr));
1277 for (c = sanitized_name; *c != '\0'; c++) {
1278 if (*c == '/') {
1279 *c = '_';
1280 }
1281 }
1282
1283 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1284 sanitized_name);
1285 g_free(sanitized_name);
1286
1287 fd = mkstemp(filename);
1288 if (fd >= 0) {
1289 unlink(filename);
1290 g_free(filename);
1291 break;
1292 }
1293 g_free(filename);
1294 }
1295 if (errno != EEXIST && errno != EINTR) {
1296 error_setg_errno(errp, errno,
1297 "can't open backing store %s for guest RAM",
1298 path);
1299 goto error;
1300 }
1301 /*
1302 * Try again on EINTR and EEXIST. The latter happens when
1303 * something else creates the file between our two open().
1304 */
1305 }
1306
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001307 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang83606682016-10-24 20:49:37 +08001308 block->mr->align = block->page_size;
1309#if defined(__s390x__)
1310 if (kvm_enabled()) {
1311 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1312 }
1313#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001314
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001315 file_size = get_file_size(fd);
1316
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001317 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001318 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001319 "or larger than page size 0x%zx",
1320 memory, block->page_size);
Hu Tao557529d2014-09-09 13:28:00 +08001321 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001322 }
1323
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001324 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001325
1326 /*
1327 * ftruncate is not supported by hugetlbfs in older
1328 * hosts, so don't bother bailing out on errors.
1329 * If anything goes wrong with it under other filesystems,
1330 * mmap will fail.
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001331 *
1332 * Do not truncate the non-empty backend file to avoid corrupting
1333 * the existing data in the file. Disabling shrinking is not
1334 * enough. For example, the current vNVDIMM implementation stores
1335 * the guest NVDIMM labels at the end of the backend file. If the
1336 * backend file is later extended, QEMU will not be able to find
1337 * those labels. Therefore, extending the non-empty backend file
1338 * is disabled as well.
Marcelo Tosattic9027602010-03-01 20:25:08 -03001339 */
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001340 if (!file_size && ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001341 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001342 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001343
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001344 area = qemu_ram_mmap(fd, memory, block->mr->align,
1345 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001346 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001347 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001348 "unable to map backing store for guest RAM");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001349 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001350 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001351
1352 if (mem_prealloc) {
Igor Mammedov056b68a2016-07-20 11:54:03 +02001353 os_mem_prealloc(fd, area, memory, errp);
1354 if (errp && *errp) {
1355 goto error;
1356 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001357 }
1358
Alex Williamson04b16652010-07-02 11:13:17 -06001359 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001360 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001361
1362error:
Igor Mammedov056b68a2016-07-20 11:54:03 +02001363 if (area != MAP_FAILED) {
1364 qemu_ram_munmap(area, memory);
1365 }
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001366 if (unlink_on_error) {
1367 unlink(path);
1368 }
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001369 if (fd != -1) {
1370 close(fd);
1371 }
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001372 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001373}
1374#endif
1375
Mike Day0dc3f442013-09-05 14:41:35 -04001376/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001377static ram_addr_t find_ram_offset(ram_addr_t size)
1378{
Alex Williamson04b16652010-07-02 11:13:17 -06001379 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001380 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001381
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001382 assert(size != 0); /* it would hand out same offset multiple times */
1383
Mike Day0dc3f442013-09-05 14:41:35 -04001384 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001385 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001386 }
Alex Williamson04b16652010-07-02 11:13:17 -06001387
Mike Day0dc3f442013-09-05 14:41:35 -04001388 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001389 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001390
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001391 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001392
Mike Day0dc3f442013-09-05 14:41:35 -04001393 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001394 if (next_block->offset >= end) {
1395 next = MIN(next, next_block->offset);
1396 }
1397 }
1398 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001399 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001400 mingap = next - end;
1401 }
1402 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001403
1404 if (offset == RAM_ADDR_MAX) {
1405 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1406 (uint64_t)size);
1407 abort();
1408 }
1409
Alex Williamson04b16652010-07-02 11:13:17 -06001410 return offset;
1411}
1412
Juan Quintela652d7ec2012-07-20 10:37:54 +02001413ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001414{
Alex Williamsond17b5282010-06-25 11:08:38 -06001415 RAMBlock *block;
1416 ram_addr_t last = 0;
1417
Mike Day0dc3f442013-09-05 14:41:35 -04001418 rcu_read_lock();
1419 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001420 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001421 }
Mike Day0dc3f442013-09-05 14:41:35 -04001422 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001423 return last;
1424}
1425
Jason Baronddb97f12012-08-02 15:44:16 -04001426static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1427{
1428 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001429
1430 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001431 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001432 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1433 if (ret) {
1434 perror("qemu_madvise");
1435 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1436 "but dump_guest_core=off specified\n");
1437 }
1438 }
1439}
1440
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001441const char *qemu_ram_get_idstr(RAMBlock *rb)
1442{
1443 return rb->idstr;
1444}
1445
Mike Dayae3a7042013-09-05 14:41:35 -04001446/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001447void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08001448{
Gongleifa53a0e2016-05-10 10:04:59 +08001449 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001450
Avi Kivityc5705a72011-12-20 15:59:12 +02001451 assert(new_block);
1452 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001453
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001454 if (dev) {
1455 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001456 if (id) {
1457 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001458 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001459 }
1460 }
1461 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1462
Gongleiab0a9952016-05-10 10:05:00 +08001463 rcu_read_lock();
Mike Day0dc3f442013-09-05 14:41:35 -04001464 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Gongleifa53a0e2016-05-10 10:04:59 +08001465 if (block != new_block &&
1466 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001467 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1468 new_block->idstr);
1469 abort();
1470 }
1471 }
Mike Day0dc3f442013-09-05 14:41:35 -04001472 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001473}
1474
Mike Dayae3a7042013-09-05 14:41:35 -04001475/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001476void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08001477{
Mike Dayae3a7042013-09-05 14:41:35 -04001478 /* FIXME: arch_init.c assumes that this is not called throughout
1479 * migration. Ignore the problem since hot-unplug during migration
1480 * does not work anyway.
1481 */
Hu Tao20cfe882014-04-02 15:13:26 +08001482 if (block) {
1483 memset(block->idstr, 0, sizeof(block->idstr));
1484 }
1485}
1486
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001487size_t qemu_ram_pagesize(RAMBlock *rb)
1488{
1489 return rb->page_size;
1490}
1491
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001492static int memory_try_enable_merging(void *addr, size_t len)
1493{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001494 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001495 /* disabled by the user */
1496 return 0;
1497 }
1498
1499 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1500}
1501
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001502/* Only legal before guest might have detected the memory size: e.g. on
1503 * incoming migration, or right after reset.
1504 *
1505 * As memory core doesn't know how is memory accessed, it is up to
1506 * resize callback to update device state and/or add assertions to detect
1507 * misuse, if necessary.
1508 */
Gongleifa53a0e2016-05-10 10:04:59 +08001509int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001510{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001511 assert(block);
1512
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001513 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001514
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001515 if (block->used_length == newsize) {
1516 return 0;
1517 }
1518
1519 if (!(block->flags & RAM_RESIZEABLE)) {
1520 error_setg_errno(errp, EINVAL,
1521 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1522 " in != 0x" RAM_ADDR_FMT, block->idstr,
1523 newsize, block->used_length);
1524 return -EINVAL;
1525 }
1526
1527 if (block->max_length < newsize) {
1528 error_setg_errno(errp, EINVAL,
1529 "Length too large: %s: 0x" RAM_ADDR_FMT
1530 " > 0x" RAM_ADDR_FMT, block->idstr,
1531 newsize, block->max_length);
1532 return -EINVAL;
1533 }
1534
1535 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1536 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001537 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1538 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001539 memory_region_set_size(block->mr, newsize);
1540 if (block->resized) {
1541 block->resized(block->idstr, newsize, block->host);
1542 }
1543 return 0;
1544}
1545
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001546/* Called with ram_list.mutex held */
1547static void dirty_memory_extend(ram_addr_t old_ram_size,
1548 ram_addr_t new_ram_size)
1549{
1550 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
1551 DIRTY_MEMORY_BLOCK_SIZE);
1552 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
1553 DIRTY_MEMORY_BLOCK_SIZE);
1554 int i;
1555
1556 /* Only need to extend if block count increased */
1557 if (new_num_blocks <= old_num_blocks) {
1558 return;
1559 }
1560
1561 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1562 DirtyMemoryBlocks *old_blocks;
1563 DirtyMemoryBlocks *new_blocks;
1564 int j;
1565
1566 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
1567 new_blocks = g_malloc(sizeof(*new_blocks) +
1568 sizeof(new_blocks->blocks[0]) * new_num_blocks);
1569
1570 if (old_num_blocks) {
1571 memcpy(new_blocks->blocks, old_blocks->blocks,
1572 old_num_blocks * sizeof(old_blocks->blocks[0]));
1573 }
1574
1575 for (j = old_num_blocks; j < new_num_blocks; j++) {
1576 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
1577 }
1578
1579 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
1580
1581 if (old_blocks) {
1582 g_free_rcu(old_blocks, rcu);
1583 }
1584 }
1585}
1586
Fam Zheng528f46a2016-03-01 14:18:18 +08001587static void ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001588{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001589 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001590 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001591 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001592 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001593
1594 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001595
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001596 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001597 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001598
1599 if (!new_block->host) {
1600 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001601 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001602 new_block->mr, &err);
1603 if (err) {
1604 error_propagate(errp, err);
1605 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01001606 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001607 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001608 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001609 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001610 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001611 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001612 error_setg_errno(errp, errno,
1613 "cannot set up guest memory '%s'",
1614 memory_region_name(new_block->mr));
1615 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01001616 return;
Markus Armbruster39228252013-07-31 15:11:11 +02001617 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001618 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001619 }
1620 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001621
Li Zhijiandd631692015-07-02 20:18:06 +08001622 new_ram_size = MAX(old_ram_size,
1623 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
1624 if (new_ram_size > old_ram_size) {
1625 migration_bitmap_extend(old_ram_size, new_ram_size);
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001626 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08001627 }
Mike Day0d53d9f2015-01-21 13:45:24 +01001628 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1629 * QLIST (which has an RCU-friendly variant) does not have insertion at
1630 * tail, so save the last element in last_block.
1631 */
Mike Day0dc3f442013-09-05 14:41:35 -04001632 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001633 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001634 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001635 break;
1636 }
1637 }
1638 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001639 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001640 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001641 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001642 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001643 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001644 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001645 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001646
Mike Day0dc3f442013-09-05 14:41:35 -04001647 /* Write list before version */
1648 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001649 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001650 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001651
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001652 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001653 new_block->used_length,
1654 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001655
Paolo Bonzinia904c912015-01-21 16:18:35 +01001656 if (new_block->host) {
1657 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1658 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08001659 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01001660 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001661 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001662}
1663
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001664#ifdef __linux__
Fam Zheng528f46a2016-03-01 14:18:18 +08001665RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
1666 bool share, const char *mem_path,
1667 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001668{
1669 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001670 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001671
1672 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001673 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08001674 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001675 }
1676
1677 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1678 /*
1679 * file_ram_alloc() needs to allocate just like
1680 * phys_mem_alloc, but we haven't bothered to provide
1681 * a hook there.
1682 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001683 error_setg(errp,
1684 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08001685 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001686 }
1687
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001688 size = HOST_PAGE_ALIGN(size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001689 new_block = g_malloc0(sizeof(*new_block));
1690 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001691 new_block->used_length = size;
1692 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001693 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001694 new_block->host = file_ram_alloc(new_block, size,
1695 mem_path, errp);
1696 if (!new_block->host) {
1697 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08001698 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001699 }
1700
Fam Zheng528f46a2016-03-01 14:18:18 +08001701 ram_block_add(new_block, &local_err);
Hu Taoef701d72014-09-09 13:27:54 +08001702 if (local_err) {
1703 g_free(new_block);
1704 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08001705 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08001706 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001707 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001708}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001709#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001710
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001711static
Fam Zheng528f46a2016-03-01 14:18:18 +08001712RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1713 void (*resized)(const char*,
1714 uint64_t length,
1715 void *host),
1716 void *host, bool resizeable,
1717 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001718{
1719 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001720 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001721
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001722 size = HOST_PAGE_ALIGN(size);
1723 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001724 new_block = g_malloc0(sizeof(*new_block));
1725 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001726 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001727 new_block->used_length = size;
1728 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001729 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001730 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001731 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001732 new_block->host = host;
1733 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001734 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001735 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001736 if (resizeable) {
1737 new_block->flags |= RAM_RESIZEABLE;
1738 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001739 ram_block_add(new_block, &local_err);
Hu Taoef701d72014-09-09 13:27:54 +08001740 if (local_err) {
1741 g_free(new_block);
1742 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08001743 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08001744 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001745 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001746}
1747
Fam Zheng528f46a2016-03-01 14:18:18 +08001748RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001749 MemoryRegion *mr, Error **errp)
1750{
1751 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1752}
1753
Fam Zheng528f46a2016-03-01 14:18:18 +08001754RAMBlock *qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001755{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001756 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1757}
1758
Fam Zheng528f46a2016-03-01 14:18:18 +08001759RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001760 void (*resized)(const char*,
1761 uint64_t length,
1762 void *host),
1763 MemoryRegion *mr, Error **errp)
1764{
1765 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001766}
bellarde9a1ab12007-02-08 23:08:38 +00001767
Paolo Bonzini43771532013-09-09 17:58:40 +02001768static void reclaim_ramblock(RAMBlock *block)
1769{
1770 if (block->flags & RAM_PREALLOC) {
1771 ;
1772 } else if (xen_enabled()) {
1773 xen_invalidate_map_cache_entry(block->host);
1774#ifndef _WIN32
1775 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02001776 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02001777 close(block->fd);
1778#endif
1779 } else {
1780 qemu_anon_ram_free(block->host, block->max_length);
1781 }
1782 g_free(block);
1783}
1784
Fam Zhengf1060c52016-03-01 14:18:22 +08001785void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00001786{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02001787 if (!block) {
1788 return;
1789 }
1790
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001791 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08001792 QLIST_REMOVE_RCU(block, next);
1793 ram_list.mru_block = NULL;
1794 /* Write list before version */
1795 smp_wmb();
1796 ram_list.version++;
1797 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001798 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001799}
1800
Huang Yingcd19cfa2011-03-02 08:56:19 +01001801#ifndef _WIN32
1802void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1803{
1804 RAMBlock *block;
1805 ram_addr_t offset;
1806 int flags;
1807 void *area, *vaddr;
1808
Mike Day0dc3f442013-09-05 14:41:35 -04001809 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001810 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001811 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001812 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001813 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001814 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001815 } else if (xen_enabled()) {
1816 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001817 } else {
1818 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001819 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001820 flags |= (block->flags & RAM_SHARED ?
1821 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001822 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1823 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001824 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001825 /*
1826 * Remap needs to match alloc. Accelerators that
1827 * set phys_mem_alloc never remap. If they did,
1828 * we'd need a remap hook here.
1829 */
1830 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1831
Huang Yingcd19cfa2011-03-02 08:56:19 +01001832 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1833 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1834 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001835 }
1836 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001837 fprintf(stderr, "Could not remap addr: "
1838 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001839 length, addr);
1840 exit(1);
1841 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001842 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001843 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001844 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001845 }
1846 }
1847}
1848#endif /* !_WIN32 */
1849
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001850/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001851 * This should not be used for general purpose DMA. Use address_space_map
1852 * or address_space_rw instead. For local memory (e.g. video ram) that the
1853 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001854 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001855 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001856 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001857void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001858{
Gonglei3655cb92016-02-20 10:35:20 +08001859 RAMBlock *block = ram_block;
1860
1861 if (block == NULL) {
1862 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001863 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08001864 }
Mike Dayae3a7042013-09-05 14:41:35 -04001865
1866 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001867 /* We need to check if the requested address is in the RAM
1868 * because we don't want to map the entire memory in QEMU.
1869 * In that case just map until the end of the page.
1870 */
1871 if (block->offset == 0) {
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001872 return xen_map_cache(addr, 0, 0);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001873 }
Mike Dayae3a7042013-09-05 14:41:35 -04001874
1875 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001876 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001877 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00001878}
1879
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001880/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001881 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001882 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001883 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04001884 */
Gonglei3655cb92016-02-20 10:35:20 +08001885static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
1886 hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001887{
Gonglei3655cb92016-02-20 10:35:20 +08001888 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001889 if (*size == 0) {
1890 return NULL;
1891 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001892
Gonglei3655cb92016-02-20 10:35:20 +08001893 if (block == NULL) {
1894 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001895 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08001896 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001897 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001898
1899 if (xen_enabled() && block->host == NULL) {
1900 /* We need to check if the requested address is in the RAM
1901 * because we don't want to map the entire memory in QEMU.
1902 * In that case just map the requested area.
1903 */
1904 if (block->offset == 0) {
1905 return xen_map_cache(addr, *size, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001906 }
1907
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001908 block->host = xen_map_cache(block->offset, block->max_length, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001909 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001910
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001911 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001912}
1913
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001914/*
1915 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
1916 * in that RAMBlock.
1917 *
1918 * ptr: Host pointer to look up
1919 * round_offset: If true round the result offset down to a page boundary
1920 * *ram_addr: set to result ram_addr
1921 * *offset: set to result offset within the RAMBlock
1922 *
1923 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04001924 *
1925 * By the time this function returns, the returned pointer is not protected
1926 * by RCU anymore. If the caller is not within an RCU critical section and
1927 * does not hold the iothread lock, it must have other means of protecting the
1928 * pointer, such as a reference to the region that includes the incoming
1929 * ram_addr_t.
1930 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001931RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001932 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00001933{
pbrook94a6b542009-04-11 17:15:54 +00001934 RAMBlock *block;
1935 uint8_t *host = ptr;
1936
Jan Kiszka868bb332011-06-21 22:59:09 +02001937 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02001938 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04001939 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02001940 ram_addr = xen_ram_addr_from_mapcache(ptr);
1941 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001942 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01001943 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001944 }
Mike Day0dc3f442013-09-05 14:41:35 -04001945 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001946 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001947 }
1948
Mike Day0dc3f442013-09-05 14:41:35 -04001949 rcu_read_lock();
1950 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001951 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001952 goto found;
1953 }
1954
Mike Day0dc3f442013-09-05 14:41:35 -04001955 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001956 /* This case append when the block is not mapped. */
1957 if (block->host == NULL) {
1958 continue;
1959 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001960 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001961 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001962 }
pbrook94a6b542009-04-11 17:15:54 +00001963 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001964
Mike Day0dc3f442013-09-05 14:41:35 -04001965 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001966 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001967
1968found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001969 *offset = (host - block->host);
1970 if (round_offset) {
1971 *offset &= TARGET_PAGE_MASK;
1972 }
Mike Day0dc3f442013-09-05 14:41:35 -04001973 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001974 return block;
1975}
1976
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00001977/*
1978 * Finds the named RAMBlock
1979 *
1980 * name: The name of RAMBlock to find
1981 *
1982 * Returns: RAMBlock (or NULL if not found)
1983 */
1984RAMBlock *qemu_ram_block_by_name(const char *name)
1985{
1986 RAMBlock *block;
1987
1988 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
1989 if (!strcmp(name, block->idstr)) {
1990 return block;
1991 }
1992 }
1993
1994 return NULL;
1995}
1996
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001997/* Some of the softmmu routines need to translate from a host pointer
1998 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01001999ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002000{
2001 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02002002 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002003
Paolo Bonzinif615f392016-05-26 10:07:50 +02002004 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002005 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002006 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002007 }
2008
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002009 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002010}
Alex Williamsonf471a172010-06-11 11:11:42 -06002011
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002012/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002013static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002014 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002015{
Alex Bennéeba051fb2016-10-27 16:10:16 +01002016 bool locked = false;
2017
Juan Quintela52159192013-10-08 12:44:04 +02002018 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Alex Bennéeba051fb2016-10-27 16:10:16 +01002019 locked = true;
2020 tb_lock();
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002021 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00002022 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002023 switch (size) {
2024 case 1:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002025 stb_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002026 break;
2027 case 2:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002028 stw_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002029 break;
2030 case 4:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002031 stl_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002032 break;
2033 default:
2034 abort();
2035 }
Alex Bennéeba051fb2016-10-27 16:10:16 +01002036
2037 if (locked) {
2038 tb_unlock();
2039 }
2040
Paolo Bonzini58d27072015-03-23 11:56:01 +01002041 /* Set both VGA and migration bits for simplicity and to remove
2042 * the notdirty callback faster.
2043 */
2044 cpu_physical_memory_set_dirty_range(ram_addr, size,
2045 DIRTY_CLIENTS_NOCODE);
bellardf23db162005-08-21 19:12:28 +00002046 /* we remove the notdirty callback only if the code has been
2047 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002048 if (!cpu_physical_memory_is_clean(ram_addr)) {
Peter Crosthwaitebcae01e2015-09-10 22:39:42 -07002049 tlb_set_dirty(current_cpu, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02002050 }
bellard1ccde1c2004-02-06 19:46:14 +00002051}
2052
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002053static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
2054 unsigned size, bool is_write)
2055{
2056 return is_write;
2057}
2058
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002059static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002060 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002061 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002062 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00002063};
2064
pbrook0f459d12008-06-09 00:20:13 +00002065/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002066static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002067{
Andreas Färber93afead2013-08-26 03:41:01 +02002068 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002069 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber93afead2013-08-26 03:41:01 +02002070 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00002071 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00002072 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002073 CPUWatchpoint *wp;
Emilio G. Cota89fee742016-04-07 13:19:22 -04002074 uint32_t cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002075
Andreas Färberff4700b2013-08-26 18:23:18 +02002076 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002077 /* We re-entered the check after replacing the TB. Now raise
2078 * the debug interrupt so that is will trigger after the
2079 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002080 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002081 return;
2082 }
Andreas Färber93afead2013-08-26 03:41:01 +02002083 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02002084 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002085 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2086 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002087 if (flags == BP_MEM_READ) {
2088 wp->flags |= BP_WATCHPOINT_HIT_READ;
2089 } else {
2090 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2091 }
2092 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002093 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002094 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002095 if (wp->flags & BP_CPU &&
2096 !cc->debug_check_watchpoint(cpu, wp)) {
2097 wp->flags &= ~BP_WATCHPOINT_HIT;
2098 continue;
2099 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002100 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002101
2102 /* The tb_lock will be reset when cpu_loop_exit or
2103 * cpu_loop_exit_noexc longjmp back into the cpu_exec
2104 * main loop.
2105 */
2106 tb_lock();
Andreas Färber239c51a2013-09-01 17:12:23 +02002107 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002108 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002109 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002110 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002111 } else {
2112 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02002113 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Peter Maydell6886b982016-05-17 15:18:04 +01002114 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002115 }
aliguori06d55cc2008-11-18 20:24:06 +00002116 }
aliguori6e140f22008-11-18 20:37:55 +00002117 } else {
2118 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002119 }
2120 }
2121}
2122
pbrook6658ffb2007-03-16 23:58:11 +00002123/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2124 so these check for a hit then pass through to the normal out-of-line
2125 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002126static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2127 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002128{
Peter Maydell66b9b432015-04-26 16:49:24 +01002129 MemTxResult res;
2130 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002131 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2132 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002133
Peter Maydell66b9b432015-04-26 16:49:24 +01002134 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002135 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002136 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002137 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002138 break;
2139 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002140 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002141 break;
2142 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002143 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002144 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002145 default: abort();
2146 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002147 *pdata = data;
2148 return res;
2149}
2150
2151static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2152 uint64_t val, unsigned size,
2153 MemTxAttrs attrs)
2154{
2155 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002156 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2157 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002158
2159 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2160 switch (size) {
2161 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002162 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002163 break;
2164 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002165 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002166 break;
2167 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002168 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002169 break;
2170 default: abort();
2171 }
2172 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002173}
2174
Avi Kivity1ec9b902012-01-02 12:47:48 +02002175static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002176 .read_with_attrs = watch_mem_read,
2177 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002178 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00002179};
pbrook6658ffb2007-03-16 23:58:11 +00002180
Peter Maydellf25a49e2015-04-26 16:49:24 +01002181static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2182 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002183{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002184 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002185 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002186 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002187
blueswir1db7b5422007-05-26 17:36:03 +00002188#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002189 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002190 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002191#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01002192 res = address_space_read(subpage->as, addr + subpage->base,
2193 attrs, buf, len);
2194 if (res) {
2195 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002196 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002197 switch (len) {
2198 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002199 *data = ldub_p(buf);
2200 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002201 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002202 *data = lduw_p(buf);
2203 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002204 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002205 *data = ldl_p(buf);
2206 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002207 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002208 *data = ldq_p(buf);
2209 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002210 default:
2211 abort();
2212 }
blueswir1db7b5422007-05-26 17:36:03 +00002213}
2214
Peter Maydellf25a49e2015-04-26 16:49:24 +01002215static MemTxResult subpage_write(void *opaque, hwaddr addr,
2216 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002217{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002218 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002219 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002220
blueswir1db7b5422007-05-26 17:36:03 +00002221#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002222 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002223 " value %"PRIx64"\n",
2224 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002225#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002226 switch (len) {
2227 case 1:
2228 stb_p(buf, value);
2229 break;
2230 case 2:
2231 stw_p(buf, value);
2232 break;
2233 case 4:
2234 stl_p(buf, value);
2235 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002236 case 8:
2237 stq_p(buf, value);
2238 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002239 default:
2240 abort();
2241 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002242 return address_space_write(subpage->as, addr + subpage->base,
2243 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002244}
2245
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002246static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002247 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002248{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002249 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002250#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002251 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002252 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002253#endif
2254
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002255 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002256 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002257}
2258
Avi Kivity70c68e42012-01-02 12:32:48 +02002259static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002260 .read_with_attrs = subpage_read,
2261 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002262 .impl.min_access_size = 1,
2263 .impl.max_access_size = 8,
2264 .valid.min_access_size = 1,
2265 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002266 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002267 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002268};
2269
Anthony Liguoric227f092009-10-01 16:12:16 -05002270static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002271 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002272{
2273 int idx, eidx;
2274
2275 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2276 return -1;
2277 idx = SUBPAGE_IDX(start);
2278 eidx = SUBPAGE_IDX(end);
2279#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002280 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2281 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002282#endif
blueswir1db7b5422007-05-26 17:36:03 +00002283 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002284 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002285 }
2286
2287 return 0;
2288}
2289
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002290static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002291{
Anthony Liguoric227f092009-10-01 16:12:16 -05002292 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002293
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01002294 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002295 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002296 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002297 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002298 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002299 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002300#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002301 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2302 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002303#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002304 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002305
2306 return mmio;
2307}
2308
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002309static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2310 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002311{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002312 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002313 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002314 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002315 .mr = mr,
2316 .offset_within_address_space = 0,
2317 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002318 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002319 };
2320
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002321 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002322}
2323
Peter Maydella54c87b2016-01-21 14:15:05 +00002324MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002325{
Peter Maydella54c87b2016-01-21 14:15:05 +00002326 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2327 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002328 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002329 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002330
2331 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002332}
2333
Avi Kivitye9179ce2009-06-14 11:38:52 +03002334static void io_mem_init(void)
2335{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002336 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002337 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002338 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002339 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002340 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002341 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002342 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002343}
2344
Avi Kivityac1970f2012-10-03 16:22:53 +02002345static void mem_begin(MemoryListener *listener)
2346{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002347 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002348 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2349 uint16_t n;
2350
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002351 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002352 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002353 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002354 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002355 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002356 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002357 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002358 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002359
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002360 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002361 d->as = as;
2362 as->next_dispatch = d;
2363}
2364
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002365static void address_space_dispatch_free(AddressSpaceDispatch *d)
2366{
2367 phys_sections_free(&d->map);
2368 g_free(d);
2369}
2370
Paolo Bonzini00752702013-05-29 12:13:54 +02002371static void mem_commit(MemoryListener *listener)
2372{
2373 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002374 AddressSpaceDispatch *cur = as->dispatch;
2375 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002376
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002377 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002378
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002379 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002380 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002381 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002382 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002383}
2384
Avi Kivity1d711482012-10-02 18:54:45 +02002385static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002386{
Peter Maydell32857f42015-10-01 15:29:50 +01002387 CPUAddressSpace *cpuas;
2388 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002389
2390 /* since each CPU stores ram addresses in its TLB cache, we must
2391 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002392 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2393 cpu_reloading_memory_map();
2394 /* The CPU and TLB are protected by the iothread lock.
2395 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2396 * may have split the RCU critical section.
2397 */
2398 d = atomic_rcu_read(&cpuas->as->dispatch);
Alex Bennéef35e44e2016-10-21 16:34:18 +01002399 atomic_rcu_set(&cpuas->memory_dispatch, d);
Peter Maydell32857f42015-10-01 15:29:50 +01002400 tlb_flush(cpuas->cpu, 1);
Avi Kivity50c1e142012-02-08 21:36:02 +02002401}
2402
Avi Kivityac1970f2012-10-03 16:22:53 +02002403void address_space_init_dispatch(AddressSpace *as)
2404{
Paolo Bonzini00752702013-05-29 12:13:54 +02002405 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002406 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002407 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002408 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002409 .region_add = mem_add,
2410 .region_nop = mem_add,
2411 .priority = 0,
2412 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002413 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002414}
2415
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002416void address_space_unregister(AddressSpace *as)
2417{
2418 memory_listener_unregister(&as->dispatch_listener);
2419}
2420
Avi Kivity83f3c252012-10-07 12:59:55 +02002421void address_space_destroy_dispatch(AddressSpace *as)
2422{
2423 AddressSpaceDispatch *d = as->dispatch;
2424
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002425 atomic_rcu_set(&as->dispatch, NULL);
2426 if (d) {
2427 call_rcu(d, address_space_dispatch_free, rcu);
2428 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002429}
2430
Avi Kivity62152b82011-07-26 14:26:14 +03002431static void memory_map_init(void)
2432{
Anthony Liguori7267c092011-08-20 22:09:37 -05002433 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002434
Paolo Bonzini57271d62013-11-07 17:14:37 +01002435 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002436 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002437
Anthony Liguori7267c092011-08-20 22:09:37 -05002438 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002439 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2440 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002441 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002442}
2443
2444MemoryRegion *get_system_memory(void)
2445{
2446 return system_memory;
2447}
2448
Avi Kivity309cb472011-08-08 16:09:03 +03002449MemoryRegion *get_system_io(void)
2450{
2451 return system_io;
2452}
2453
pbrooke2eef172008-06-08 01:09:01 +00002454#endif /* !defined(CONFIG_USER_ONLY) */
2455
bellard13eb76e2004-01-24 15:23:36 +00002456/* physical memory access (slow version, mainly for debug) */
2457#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002458int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002459 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002460{
2461 int l, flags;
2462 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002463 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002464
2465 while (len > 0) {
2466 page = addr & TARGET_PAGE_MASK;
2467 l = (page + TARGET_PAGE_SIZE) - addr;
2468 if (l > len)
2469 l = len;
2470 flags = page_get_flags(page);
2471 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002472 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002473 if (is_write) {
2474 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002475 return -1;
bellard579a97f2007-11-11 14:26:47 +00002476 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002477 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002478 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002479 memcpy(p, buf, l);
2480 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002481 } else {
2482 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002483 return -1;
bellard579a97f2007-11-11 14:26:47 +00002484 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002485 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002486 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002487 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002488 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002489 }
2490 len -= l;
2491 buf += l;
2492 addr += l;
2493 }
Paul Brooka68fe892010-03-01 00:08:59 +00002494 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002495}
bellard8df1cd02005-01-28 22:37:22 +00002496
bellard13eb76e2004-01-24 15:23:36 +00002497#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002498
Paolo Bonzini845b6212015-03-23 11:45:53 +01002499static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002500 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002501{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002502 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002503 addr += memory_region_get_ram_addr(mr);
2504
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002505 /* No early return if dirty_log_mask is or becomes 0, because
2506 * cpu_physical_memory_set_dirty_range will still call
2507 * xen_modified_memory.
2508 */
2509 if (dirty_log_mask) {
2510 dirty_log_mask =
2511 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002512 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002513 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Alex Bennéeba051fb2016-10-27 16:10:16 +01002514 tb_lock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002515 tb_invalidate_phys_range(addr, addr + length);
Alex Bennéeba051fb2016-10-27 16:10:16 +01002516 tb_unlock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002517 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2518 }
2519 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002520}
2521
Richard Henderson23326162013-07-08 14:55:59 -07002522static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002523{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002524 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002525
2526 /* Regions are assumed to support 1-4 byte accesses unless
2527 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002528 if (access_size_max == 0) {
2529 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002530 }
Richard Henderson23326162013-07-08 14:55:59 -07002531
2532 /* Bound the maximum access by the alignment of the address. */
2533 if (!mr->ops->impl.unaligned) {
2534 unsigned align_size_max = addr & -addr;
2535 if (align_size_max != 0 && align_size_max < access_size_max) {
2536 access_size_max = align_size_max;
2537 }
2538 }
2539
2540 /* Don't attempt accesses larger than the maximum. */
2541 if (l > access_size_max) {
2542 l = access_size_max;
2543 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01002544 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07002545
2546 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002547}
2548
Jan Kiszka4840f102015-06-18 18:47:22 +02002549static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02002550{
Jan Kiszka4840f102015-06-18 18:47:22 +02002551 bool unlocked = !qemu_mutex_iothread_locked();
2552 bool release_lock = false;
2553
2554 if (unlocked && mr->global_locking) {
2555 qemu_mutex_lock_iothread();
2556 unlocked = false;
2557 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002558 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002559 if (mr->flush_coalesced_mmio) {
2560 if (unlocked) {
2561 qemu_mutex_lock_iothread();
2562 }
2563 qemu_flush_coalesced_mmio_buffer();
2564 if (unlocked) {
2565 qemu_mutex_unlock_iothread();
2566 }
2567 }
2568
2569 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002570}
2571
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002572/* Called within RCU critical section. */
2573static MemTxResult address_space_write_continue(AddressSpace *as, hwaddr addr,
2574 MemTxAttrs attrs,
2575 const uint8_t *buf,
2576 int len, hwaddr addr1,
2577 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00002578{
bellard13eb76e2004-01-24 15:23:36 +00002579 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002580 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01002581 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02002582 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00002583
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002584 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002585 if (!memory_access_is_direct(mr, true)) {
2586 release_lock |= prepare_mmio_access(mr);
2587 l = memory_access_size(mr, l, addr1);
2588 /* XXX: could force current_cpu to NULL to avoid
2589 potential bugs */
2590 switch (l) {
2591 case 8:
2592 /* 64 bit write access */
2593 val = ldq_p(buf);
2594 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2595 attrs);
2596 break;
2597 case 4:
2598 /* 32 bit write access */
2599 val = ldl_p(buf);
2600 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2601 attrs);
2602 break;
2603 case 2:
2604 /* 16 bit write access */
2605 val = lduw_p(buf);
2606 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2607 attrs);
2608 break;
2609 case 1:
2610 /* 8 bit write access */
2611 val = ldub_p(buf);
2612 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2613 attrs);
2614 break;
2615 default:
2616 abort();
bellard13eb76e2004-01-24 15:23:36 +00002617 }
2618 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002619 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002620 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002621 memcpy(ptr, buf, l);
2622 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002623 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002624
2625 if (release_lock) {
2626 qemu_mutex_unlock_iothread();
2627 release_lock = false;
2628 }
2629
bellard13eb76e2004-01-24 15:23:36 +00002630 len -= l;
2631 buf += l;
2632 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002633
2634 if (!len) {
2635 break;
2636 }
2637
2638 l = len;
2639 mr = address_space_translate(as, addr, &addr1, &l, true);
bellard13eb76e2004-01-24 15:23:36 +00002640 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002641
Peter Maydell3b643492015-04-26 16:49:23 +01002642 return result;
bellard13eb76e2004-01-24 15:23:36 +00002643}
bellard8df1cd02005-01-28 22:37:22 +00002644
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002645MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2646 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002647{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002648 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002649 hwaddr addr1;
2650 MemoryRegion *mr;
2651 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002652
2653 if (len > 0) {
2654 rcu_read_lock();
2655 l = len;
2656 mr = address_space_translate(as, addr, &addr1, &l, true);
2657 result = address_space_write_continue(as, addr, attrs, buf, len,
2658 addr1, l, mr);
2659 rcu_read_unlock();
2660 }
2661
2662 return result;
2663}
2664
2665/* Called within RCU critical section. */
2666MemTxResult address_space_read_continue(AddressSpace *as, hwaddr addr,
2667 MemTxAttrs attrs, uint8_t *buf,
2668 int len, hwaddr addr1, hwaddr l,
2669 MemoryRegion *mr)
2670{
2671 uint8_t *ptr;
2672 uint64_t val;
2673 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002674 bool release_lock = false;
2675
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002676 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002677 if (!memory_access_is_direct(mr, false)) {
2678 /* I/O case */
2679 release_lock |= prepare_mmio_access(mr);
2680 l = memory_access_size(mr, l, addr1);
2681 switch (l) {
2682 case 8:
2683 /* 64 bit read access */
2684 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2685 attrs);
2686 stq_p(buf, val);
2687 break;
2688 case 4:
2689 /* 32 bit read access */
2690 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2691 attrs);
2692 stl_p(buf, val);
2693 break;
2694 case 2:
2695 /* 16 bit read access */
2696 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2697 attrs);
2698 stw_p(buf, val);
2699 break;
2700 case 1:
2701 /* 8 bit read access */
2702 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2703 attrs);
2704 stb_p(buf, val);
2705 break;
2706 default:
2707 abort();
2708 }
2709 } else {
2710 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002711 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002712 memcpy(buf, ptr, l);
2713 }
2714
2715 if (release_lock) {
2716 qemu_mutex_unlock_iothread();
2717 release_lock = false;
2718 }
2719
2720 len -= l;
2721 buf += l;
2722 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002723
2724 if (!len) {
2725 break;
2726 }
2727
2728 l = len;
2729 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002730 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002731
2732 return result;
2733}
2734
Paolo Bonzini3cc8f882015-12-09 10:34:13 +01002735MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
2736 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002737{
2738 hwaddr l;
2739 hwaddr addr1;
2740 MemoryRegion *mr;
2741 MemTxResult result = MEMTX_OK;
2742
2743 if (len > 0) {
2744 rcu_read_lock();
2745 l = len;
2746 mr = address_space_translate(as, addr, &addr1, &l, false);
2747 result = address_space_read_continue(as, addr, attrs, buf, len,
2748 addr1, l, mr);
2749 rcu_read_unlock();
2750 }
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002751
2752 return result;
Avi Kivityac1970f2012-10-03 16:22:53 +02002753}
2754
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002755MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2756 uint8_t *buf, int len, bool is_write)
2757{
2758 if (is_write) {
2759 return address_space_write(as, addr, attrs, (uint8_t *)buf, len);
2760 } else {
2761 return address_space_read(as, addr, attrs, (uint8_t *)buf, len);
2762 }
2763}
Avi Kivityac1970f2012-10-03 16:22:53 +02002764
Avi Kivitya8170e52012-10-23 12:30:10 +02002765void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002766 int len, int is_write)
2767{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002768 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2769 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002770}
2771
Alexander Graf582b55a2013-12-11 14:17:44 +01002772enum write_rom_type {
2773 WRITE_DATA,
2774 FLUSH_CACHE,
2775};
2776
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002777static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002778 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002779{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002780 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002781 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002782 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002783 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002784
Paolo Bonzini41063e12015-03-18 14:21:43 +01002785 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002786 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002787 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002788 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002789
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002790 if (!(memory_region_is_ram(mr) ||
2791 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02002792 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002793 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00002794 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002795 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002796 switch (type) {
2797 case WRITE_DATA:
2798 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002799 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002800 break;
2801 case FLUSH_CACHE:
2802 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2803 break;
2804 }
bellardd0ecd2a2006-04-23 17:14:48 +00002805 }
2806 len -= l;
2807 buf += l;
2808 addr += l;
2809 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002810 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002811}
2812
Alexander Graf582b55a2013-12-11 14:17:44 +01002813/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002814void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002815 const uint8_t *buf, int len)
2816{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002817 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002818}
2819
2820void cpu_flush_icache_range(hwaddr start, int len)
2821{
2822 /*
2823 * This function should do the same thing as an icache flush that was
2824 * triggered from within the guest. For TCG we are always cache coherent,
2825 * so there is no need to flush anything. For KVM / Xen we need to flush
2826 * the host's instruction cache at least.
2827 */
2828 if (tcg_enabled()) {
2829 return;
2830 }
2831
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002832 cpu_physical_memory_write_rom_internal(&address_space_memory,
2833 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002834}
2835
aliguori6d16c2f2009-01-22 16:59:11 +00002836typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002837 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002838 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002839 hwaddr addr;
2840 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002841 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002842} BounceBuffer;
2843
2844static BounceBuffer bounce;
2845
aliguoriba223c22009-01-22 16:59:16 +00002846typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002847 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002848 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002849} MapClient;
2850
Fam Zheng38e047b2015-03-16 17:03:35 +08002851QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002852static QLIST_HEAD(map_client_list, MapClient) map_client_list
2853 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002854
Fam Zhenge95205e2015-03-16 17:03:37 +08002855static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002856{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002857 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002858 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002859}
2860
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002861static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002862{
2863 MapClient *client;
2864
Blue Swirl72cf2d42009-09-12 07:36:22 +00002865 while (!QLIST_EMPTY(&map_client_list)) {
2866 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002867 qemu_bh_schedule(client->bh);
2868 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002869 }
2870}
2871
Fam Zhenge95205e2015-03-16 17:03:37 +08002872void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002873{
2874 MapClient *client = g_malloc(sizeof(*client));
2875
Fam Zheng38e047b2015-03-16 17:03:35 +08002876 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002877 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002878 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002879 if (!atomic_read(&bounce.in_use)) {
2880 cpu_notify_map_clients_locked();
2881 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002882 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002883}
2884
Fam Zheng38e047b2015-03-16 17:03:35 +08002885void cpu_exec_init_all(void)
2886{
2887 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01002888 /* The data structures we set up here depend on knowing the page size,
2889 * so no more changes can be made after this point.
2890 * In an ideal world, nothing we did before we had finished the
2891 * machine setup would care about the target page size, and we could
2892 * do this much later, rather than requiring board models to state
2893 * up front what their requirements are.
2894 */
2895 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08002896 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01002897 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08002898 qemu_mutex_init(&map_client_list_lock);
2899}
2900
Fam Zhenge95205e2015-03-16 17:03:37 +08002901void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002902{
Fam Zhenge95205e2015-03-16 17:03:37 +08002903 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002904
Fam Zhenge95205e2015-03-16 17:03:37 +08002905 qemu_mutex_lock(&map_client_list_lock);
2906 QLIST_FOREACH(client, &map_client_list, link) {
2907 if (client->bh == bh) {
2908 cpu_unregister_map_client_do(client);
2909 break;
2910 }
2911 }
2912 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002913}
2914
2915static void cpu_notify_map_clients(void)
2916{
Fam Zheng38e047b2015-03-16 17:03:35 +08002917 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002918 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002919 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002920}
2921
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002922bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2923{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002924 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002925 hwaddr l, xlat;
2926
Paolo Bonzini41063e12015-03-18 14:21:43 +01002927 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002928 while (len > 0) {
2929 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002930 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2931 if (!memory_access_is_direct(mr, is_write)) {
2932 l = memory_access_size(mr, l, addr);
2933 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002934 return false;
2935 }
2936 }
2937
2938 len -= l;
2939 addr += l;
2940 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002941 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002942 return true;
2943}
2944
aliguori6d16c2f2009-01-22 16:59:11 +00002945/* Map a physical memory region into a host virtual address.
2946 * May map a subset of the requested range, given by and returned in *plen.
2947 * May return NULL if resources needed to perform the mapping are exhausted.
2948 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002949 * Use cpu_register_map_client() to know when retrying the map operation is
2950 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002951 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002952void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002953 hwaddr addr,
2954 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002955 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002956{
Avi Kivitya8170e52012-10-23 12:30:10 +02002957 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002958 hwaddr done = 0;
2959 hwaddr l, xlat, base;
2960 MemoryRegion *mr, *this_mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002961 void *ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002962
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002963 if (len == 0) {
2964 return NULL;
2965 }
aliguori6d16c2f2009-01-22 16:59:11 +00002966
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002967 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002968 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002969 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002970
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002971 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002972 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002973 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002974 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002975 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002976 /* Avoid unbounded allocations */
2977 l = MIN(l, TARGET_PAGE_SIZE);
2978 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002979 bounce.addr = addr;
2980 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002981
2982 memory_region_ref(mr);
2983 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002984 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002985 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2986 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002987 }
aliguori6d16c2f2009-01-22 16:59:11 +00002988
Paolo Bonzini41063e12015-03-18 14:21:43 +01002989 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002990 *plen = l;
2991 return bounce.buffer;
2992 }
2993
2994 base = xlat;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002995
2996 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002997 len -= l;
2998 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002999 done += l;
3000 if (len == 0) {
3001 break;
3002 }
3003
3004 l = len;
3005 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
3006 if (this_mr != mr || xlat != base + done) {
3007 break;
3008 }
aliguori6d16c2f2009-01-22 16:59:11 +00003009 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003010
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003011 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003012 *plen = done;
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003013 ptr = qemu_ram_ptr_length(mr->ram_block, base, plen);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003014 rcu_read_unlock();
3015
3016 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003017}
3018
Avi Kivityac1970f2012-10-03 16:22:53 +02003019/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003020 * Will also mark the memory as dirty if is_write == 1. access_len gives
3021 * the amount of memory that was actually read or written by the caller.
3022 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003023void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3024 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003025{
3026 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003027 MemoryRegion *mr;
3028 ram_addr_t addr1;
3029
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003030 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003031 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003032 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003033 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003034 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003035 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003036 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003037 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003038 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003039 return;
3040 }
3041 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003042 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3043 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003044 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003045 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003046 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003047 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003048 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003049 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003050}
bellardd0ecd2a2006-04-23 17:14:48 +00003051
Avi Kivitya8170e52012-10-23 12:30:10 +02003052void *cpu_physical_memory_map(hwaddr addr,
3053 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003054 int is_write)
3055{
3056 return address_space_map(&address_space_memory, addr, plen, is_write);
3057}
3058
Avi Kivitya8170e52012-10-23 12:30:10 +02003059void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3060 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003061{
3062 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3063}
3064
bellard8df1cd02005-01-28 22:37:22 +00003065/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003066static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
3067 MemTxAttrs attrs,
3068 MemTxResult *result,
3069 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003070{
bellard8df1cd02005-01-28 22:37:22 +00003071 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003072 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003073 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003074 hwaddr l = 4;
3075 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003076 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003077 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003078
Paolo Bonzini41063e12015-03-18 14:21:43 +01003079 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003080 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003081 if (l < 4 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003082 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003083
bellard8df1cd02005-01-28 22:37:22 +00003084 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003085 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003086#if defined(TARGET_WORDS_BIGENDIAN)
3087 if (endian == DEVICE_LITTLE_ENDIAN) {
3088 val = bswap32(val);
3089 }
3090#else
3091 if (endian == DEVICE_BIG_ENDIAN) {
3092 val = bswap32(val);
3093 }
3094#endif
bellard8df1cd02005-01-28 22:37:22 +00003095 } else {
3096 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003097 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003098 switch (endian) {
3099 case DEVICE_LITTLE_ENDIAN:
3100 val = ldl_le_p(ptr);
3101 break;
3102 case DEVICE_BIG_ENDIAN:
3103 val = ldl_be_p(ptr);
3104 break;
3105 default:
3106 val = ldl_p(ptr);
3107 break;
3108 }
Peter Maydell50013112015-04-26 16:49:24 +01003109 r = MEMTX_OK;
3110 }
3111 if (result) {
3112 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003113 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003114 if (release_lock) {
3115 qemu_mutex_unlock_iothread();
3116 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003117 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003118 return val;
3119}
3120
Peter Maydell50013112015-04-26 16:49:24 +01003121uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
3122 MemTxAttrs attrs, MemTxResult *result)
3123{
3124 return address_space_ldl_internal(as, addr, attrs, result,
3125 DEVICE_NATIVE_ENDIAN);
3126}
3127
3128uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
3129 MemTxAttrs attrs, MemTxResult *result)
3130{
3131 return address_space_ldl_internal(as, addr, attrs, result,
3132 DEVICE_LITTLE_ENDIAN);
3133}
3134
3135uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
3136 MemTxAttrs attrs, MemTxResult *result)
3137{
3138 return address_space_ldl_internal(as, addr, attrs, result,
3139 DEVICE_BIG_ENDIAN);
3140}
3141
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003142uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003143{
Peter Maydell50013112015-04-26 16:49:24 +01003144 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003145}
3146
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003147uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003148{
Peter Maydell50013112015-04-26 16:49:24 +01003149 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003150}
3151
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003152uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003153{
Peter Maydell50013112015-04-26 16:49:24 +01003154 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003155}
3156
bellard84b7b8e2005-11-28 21:19:04 +00003157/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003158static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
3159 MemTxAttrs attrs,
3160 MemTxResult *result,
3161 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003162{
bellard84b7b8e2005-11-28 21:19:04 +00003163 uint8_t *ptr;
3164 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003165 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003166 hwaddr l = 8;
3167 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003168 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003169 bool release_lock = false;
bellard84b7b8e2005-11-28 21:19:04 +00003170
Paolo Bonzini41063e12015-03-18 14:21:43 +01003171 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003172 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003173 false);
3174 if (l < 8 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003175 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003176
bellard84b7b8e2005-11-28 21:19:04 +00003177 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003178 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02003179#if defined(TARGET_WORDS_BIGENDIAN)
3180 if (endian == DEVICE_LITTLE_ENDIAN) {
3181 val = bswap64(val);
3182 }
3183#else
3184 if (endian == DEVICE_BIG_ENDIAN) {
3185 val = bswap64(val);
3186 }
3187#endif
bellard84b7b8e2005-11-28 21:19:04 +00003188 } else {
3189 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003190 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003191 switch (endian) {
3192 case DEVICE_LITTLE_ENDIAN:
3193 val = ldq_le_p(ptr);
3194 break;
3195 case DEVICE_BIG_ENDIAN:
3196 val = ldq_be_p(ptr);
3197 break;
3198 default:
3199 val = ldq_p(ptr);
3200 break;
3201 }
Peter Maydell50013112015-04-26 16:49:24 +01003202 r = MEMTX_OK;
3203 }
3204 if (result) {
3205 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00003206 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003207 if (release_lock) {
3208 qemu_mutex_unlock_iothread();
3209 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003210 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00003211 return val;
3212}
3213
Peter Maydell50013112015-04-26 16:49:24 +01003214uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
3215 MemTxAttrs attrs, MemTxResult *result)
3216{
3217 return address_space_ldq_internal(as, addr, attrs, result,
3218 DEVICE_NATIVE_ENDIAN);
3219}
3220
3221uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
3222 MemTxAttrs attrs, MemTxResult *result)
3223{
3224 return address_space_ldq_internal(as, addr, attrs, result,
3225 DEVICE_LITTLE_ENDIAN);
3226}
3227
3228uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
3229 MemTxAttrs attrs, MemTxResult *result)
3230{
3231 return address_space_ldq_internal(as, addr, attrs, result,
3232 DEVICE_BIG_ENDIAN);
3233}
3234
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003235uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003236{
Peter Maydell50013112015-04-26 16:49:24 +01003237 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003238}
3239
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003240uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003241{
Peter Maydell50013112015-04-26 16:49:24 +01003242 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003243}
3244
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003245uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003246{
Peter Maydell50013112015-04-26 16:49:24 +01003247 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003248}
3249
bellardaab33092005-10-30 20:48:42 +00003250/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003251uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
3252 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003253{
3254 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01003255 MemTxResult r;
3256
3257 r = address_space_rw(as, addr, attrs, &val, 1, 0);
3258 if (result) {
3259 *result = r;
3260 }
bellardaab33092005-10-30 20:48:42 +00003261 return val;
3262}
3263
Peter Maydell50013112015-04-26 16:49:24 +01003264uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
3265{
3266 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
3267}
3268
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003269/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003270static inline uint32_t address_space_lduw_internal(AddressSpace *as,
3271 hwaddr addr,
3272 MemTxAttrs attrs,
3273 MemTxResult *result,
3274 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003275{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003276 uint8_t *ptr;
3277 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003278 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003279 hwaddr l = 2;
3280 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003281 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003282 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003283
Paolo Bonzini41063e12015-03-18 14:21:43 +01003284 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003285 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003286 false);
3287 if (l < 2 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003288 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003289
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003290 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003291 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003292#if defined(TARGET_WORDS_BIGENDIAN)
3293 if (endian == DEVICE_LITTLE_ENDIAN) {
3294 val = bswap16(val);
3295 }
3296#else
3297 if (endian == DEVICE_BIG_ENDIAN) {
3298 val = bswap16(val);
3299 }
3300#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003301 } else {
3302 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003303 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003304 switch (endian) {
3305 case DEVICE_LITTLE_ENDIAN:
3306 val = lduw_le_p(ptr);
3307 break;
3308 case DEVICE_BIG_ENDIAN:
3309 val = lduw_be_p(ptr);
3310 break;
3311 default:
3312 val = lduw_p(ptr);
3313 break;
3314 }
Peter Maydell50013112015-04-26 16:49:24 +01003315 r = MEMTX_OK;
3316 }
3317 if (result) {
3318 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003319 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003320 if (release_lock) {
3321 qemu_mutex_unlock_iothread();
3322 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003323 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003324 return val;
bellardaab33092005-10-30 20:48:42 +00003325}
3326
Peter Maydell50013112015-04-26 16:49:24 +01003327uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
3328 MemTxAttrs attrs, MemTxResult *result)
3329{
3330 return address_space_lduw_internal(as, addr, attrs, result,
3331 DEVICE_NATIVE_ENDIAN);
3332}
3333
3334uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
3335 MemTxAttrs attrs, MemTxResult *result)
3336{
3337 return address_space_lduw_internal(as, addr, attrs, result,
3338 DEVICE_LITTLE_ENDIAN);
3339}
3340
3341uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
3342 MemTxAttrs attrs, MemTxResult *result)
3343{
3344 return address_space_lduw_internal(as, addr, attrs, result,
3345 DEVICE_BIG_ENDIAN);
3346}
3347
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003348uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003349{
Peter Maydell50013112015-04-26 16:49:24 +01003350 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003351}
3352
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003353uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003354{
Peter Maydell50013112015-04-26 16:49:24 +01003355 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003356}
3357
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003358uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003359{
Peter Maydell50013112015-04-26 16:49:24 +01003360 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003361}
3362
bellard8df1cd02005-01-28 22:37:22 +00003363/* warning: addr must be aligned. The ram page is not masked as dirty
3364 and the code inside is not invalidated. It is useful if the dirty
3365 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01003366void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
3367 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00003368{
bellard8df1cd02005-01-28 22:37:22 +00003369 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003370 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003371 hwaddr l = 4;
3372 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003373 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003374 uint8_t dirty_log_mask;
Jan Kiszka4840f102015-06-18 18:47:22 +02003375 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003376
Paolo Bonzini41063e12015-03-18 14:21:43 +01003377 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003378 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003379 true);
3380 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003381 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003382
Peter Maydell50013112015-04-26 16:49:24 +01003383 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003384 } else {
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003385 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
bellard8df1cd02005-01-28 22:37:22 +00003386 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003387
Paolo Bonzini845b6212015-03-23 11:45:53 +01003388 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3389 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003390 cpu_physical_memory_set_dirty_range(memory_region_get_ram_addr(mr) + addr,
3391 4, dirty_log_mask);
Peter Maydell50013112015-04-26 16:49:24 +01003392 r = MEMTX_OK;
3393 }
3394 if (result) {
3395 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003396 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003397 if (release_lock) {
3398 qemu_mutex_unlock_iothread();
3399 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003400 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003401}
3402
Peter Maydell50013112015-04-26 16:49:24 +01003403void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3404{
3405 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3406}
3407
bellard8df1cd02005-01-28 22:37:22 +00003408/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003409static inline void address_space_stl_internal(AddressSpace *as,
3410 hwaddr addr, uint32_t val,
3411 MemTxAttrs attrs,
3412 MemTxResult *result,
3413 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003414{
bellard8df1cd02005-01-28 22:37:22 +00003415 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003416 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003417 hwaddr l = 4;
3418 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003419 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003420 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003421
Paolo Bonzini41063e12015-03-18 14:21:43 +01003422 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003423 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003424 true);
3425 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003426 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003427
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003428#if defined(TARGET_WORDS_BIGENDIAN)
3429 if (endian == DEVICE_LITTLE_ENDIAN) {
3430 val = bswap32(val);
3431 }
3432#else
3433 if (endian == DEVICE_BIG_ENDIAN) {
3434 val = bswap32(val);
3435 }
3436#endif
Peter Maydell50013112015-04-26 16:49:24 +01003437 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003438 } else {
bellard8df1cd02005-01-28 22:37:22 +00003439 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003440 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003441 switch (endian) {
3442 case DEVICE_LITTLE_ENDIAN:
3443 stl_le_p(ptr, val);
3444 break;
3445 case DEVICE_BIG_ENDIAN:
3446 stl_be_p(ptr, val);
3447 break;
3448 default:
3449 stl_p(ptr, val);
3450 break;
3451 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003452 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003453 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003454 }
Peter Maydell50013112015-04-26 16:49:24 +01003455 if (result) {
3456 *result = r;
3457 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003458 if (release_lock) {
3459 qemu_mutex_unlock_iothread();
3460 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003461 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003462}
3463
3464void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3465 MemTxAttrs attrs, MemTxResult *result)
3466{
3467 address_space_stl_internal(as, addr, val, attrs, result,
3468 DEVICE_NATIVE_ENDIAN);
3469}
3470
3471void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3472 MemTxAttrs attrs, MemTxResult *result)
3473{
3474 address_space_stl_internal(as, addr, val, attrs, result,
3475 DEVICE_LITTLE_ENDIAN);
3476}
3477
3478void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3479 MemTxAttrs attrs, MemTxResult *result)
3480{
3481 address_space_stl_internal(as, addr, val, attrs, result,
3482 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003483}
3484
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003485void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003486{
Peter Maydell50013112015-04-26 16:49:24 +01003487 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003488}
3489
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003490void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003491{
Peter Maydell50013112015-04-26 16:49:24 +01003492 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003493}
3494
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003495void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003496{
Peter Maydell50013112015-04-26 16:49:24 +01003497 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003498}
3499
bellardaab33092005-10-30 20:48:42 +00003500/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003501void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3502 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003503{
3504 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003505 MemTxResult r;
3506
3507 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3508 if (result) {
3509 *result = r;
3510 }
3511}
3512
3513void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3514{
3515 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003516}
3517
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003518/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003519static inline void address_space_stw_internal(AddressSpace *as,
3520 hwaddr addr, uint32_t val,
3521 MemTxAttrs attrs,
3522 MemTxResult *result,
3523 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003524{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003525 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003526 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003527 hwaddr l = 2;
3528 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003529 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003530 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003531
Paolo Bonzini41063e12015-03-18 14:21:43 +01003532 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003533 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003534 if (l < 2 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003535 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003536
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003537#if defined(TARGET_WORDS_BIGENDIAN)
3538 if (endian == DEVICE_LITTLE_ENDIAN) {
3539 val = bswap16(val);
3540 }
3541#else
3542 if (endian == DEVICE_BIG_ENDIAN) {
3543 val = bswap16(val);
3544 }
3545#endif
Peter Maydell50013112015-04-26 16:49:24 +01003546 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003547 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003548 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003549 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003550 switch (endian) {
3551 case DEVICE_LITTLE_ENDIAN:
3552 stw_le_p(ptr, val);
3553 break;
3554 case DEVICE_BIG_ENDIAN:
3555 stw_be_p(ptr, val);
3556 break;
3557 default:
3558 stw_p(ptr, val);
3559 break;
3560 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003561 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003562 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003563 }
Peter Maydell50013112015-04-26 16:49:24 +01003564 if (result) {
3565 *result = r;
3566 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003567 if (release_lock) {
3568 qemu_mutex_unlock_iothread();
3569 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003570 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003571}
3572
3573void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3574 MemTxAttrs attrs, MemTxResult *result)
3575{
3576 address_space_stw_internal(as, addr, val, attrs, result,
3577 DEVICE_NATIVE_ENDIAN);
3578}
3579
3580void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3581 MemTxAttrs attrs, MemTxResult *result)
3582{
3583 address_space_stw_internal(as, addr, val, attrs, result,
3584 DEVICE_LITTLE_ENDIAN);
3585}
3586
3587void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3588 MemTxAttrs attrs, MemTxResult *result)
3589{
3590 address_space_stw_internal(as, addr, val, attrs, result,
3591 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003592}
3593
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003594void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003595{
Peter Maydell50013112015-04-26 16:49:24 +01003596 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003597}
3598
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003599void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003600{
Peter Maydell50013112015-04-26 16:49:24 +01003601 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003602}
3603
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003604void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003605{
Peter Maydell50013112015-04-26 16:49:24 +01003606 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003607}
3608
bellardaab33092005-10-30 20:48:42 +00003609/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003610void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3611 MemTxAttrs attrs, MemTxResult *result)
3612{
3613 MemTxResult r;
3614 val = tswap64(val);
3615 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3616 if (result) {
3617 *result = r;
3618 }
3619}
3620
3621void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3622 MemTxAttrs attrs, MemTxResult *result)
3623{
3624 MemTxResult r;
3625 val = cpu_to_le64(val);
3626 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3627 if (result) {
3628 *result = r;
3629 }
3630}
3631void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3632 MemTxAttrs attrs, MemTxResult *result)
3633{
3634 MemTxResult r;
3635 val = cpu_to_be64(val);
3636 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3637 if (result) {
3638 *result = r;
3639 }
3640}
3641
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003642void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003643{
Peter Maydell50013112015-04-26 16:49:24 +01003644 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003645}
3646
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003647void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003648{
Peter Maydell50013112015-04-26 16:49:24 +01003649 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003650}
3651
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003652void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003653{
Peter Maydell50013112015-04-26 16:49:24 +01003654 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003655}
3656
aliguori5e2972f2009-03-28 17:51:36 +00003657/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003658int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003659 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003660{
3661 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003662 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003663 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003664
3665 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003666 int asidx;
3667 MemTxAttrs attrs;
3668
bellard13eb76e2004-01-24 15:23:36 +00003669 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003670 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3671 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003672 /* if no physical page mapped, return an error */
3673 if (phys_addr == -1)
3674 return -1;
3675 l = (page + TARGET_PAGE_SIZE) - addr;
3676 if (l > len)
3677 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003678 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003679 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003680 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3681 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003682 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003683 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3684 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003685 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003686 }
bellard13eb76e2004-01-24 15:23:36 +00003687 len -= l;
3688 buf += l;
3689 addr += l;
3690 }
3691 return 0;
3692}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003693
3694/*
3695 * Allows code that needs to deal with migration bitmaps etc to still be built
3696 * target independent.
3697 */
3698size_t qemu_target_page_bits(void)
3699{
3700 return TARGET_PAGE_BITS;
3701}
3702
Paul Brooka68fe892010-03-01 00:08:59 +00003703#endif
bellard13eb76e2004-01-24 15:23:36 +00003704
Blue Swirl8e4a4242013-01-06 18:30:17 +00003705/*
3706 * A helper function for the _utterly broken_ virtio device model to find out if
3707 * it's running on a big endian machine. Don't do this at home kids!
3708 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003709bool target_words_bigendian(void);
3710bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003711{
3712#if defined(TARGET_WORDS_BIGENDIAN)
3713 return true;
3714#else
3715 return false;
3716#endif
3717}
3718
Wen Congyang76f35532012-05-07 12:04:18 +08003719#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003720bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003721{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003722 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003723 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003724 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003725
Paolo Bonzini41063e12015-03-18 14:21:43 +01003726 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003727 mr = address_space_translate(&address_space_memory,
3728 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003729
Paolo Bonzini41063e12015-03-18 14:21:43 +01003730 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3731 rcu_read_unlock();
3732 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003733}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003734
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003735int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003736{
3737 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003738 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003739
Mike Day0dc3f442013-09-05 14:41:35 -04003740 rcu_read_lock();
3741 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003742 ret = func(block->idstr, block->host, block->offset,
3743 block->used_length, opaque);
3744 if (ret) {
3745 break;
3746 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003747 }
Mike Day0dc3f442013-09-05 14:41:35 -04003748 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003749 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003750}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003751#endif