blob: ecdf1929949e899e16c1fbb83793435734f7a172 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
bellard54936002003-05-13 00:25:15 +000021
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020022#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000023#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010024#include "exec/exec-all.h"
Juan Quintela51180422017-04-24 20:50:19 +020025#include "exec/target_page.h"
bellardb67d9a52008-05-23 09:57:34 +000026#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020027#include "hw/qdev-core.h"
Fam Zhengc7e002c2017-07-14 10:15:08 +080028#include "hw/qdev-properties.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010031#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010032#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020039#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010040#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020041#include "hw/hw.h"
42#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010043#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020044#include "sysemu/dma.h"
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +110045#include "sysemu/numa.h"
Christian Borntraeger79ca7a12017-03-07 15:19:08 +010046#include "sysemu/hw_accel.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020047#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010048#include "sysemu/xen-mapcache.h"
Daniel P. Berrange0ab8ed12017-01-25 16:14:15 +000049#include "trace-root.h"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +000050
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000051#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000052#include <linux/falloc.h>
53#endif
54
pbrook53a59602006-03-25 19:31:22 +000055#endif
Mike Day0dc3f442013-09-05 14:41:35 -040056#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020057#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000058#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030059#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000060
Paolo Bonzini022c62c2012-12-17 18:19:49 +010061#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020062#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030063#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020064
Bharata B Rao9dfeca72016-05-12 09:18:12 +053065#include "migration/vmstate.h"
66
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020067#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030068#ifndef _WIN32
69#include "qemu/mmap-alloc.h"
70#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020071
Peter Xube9b23c2017-05-12 12:17:41 +080072#include "monitor/monitor.h"
73
blueswir1db7b5422007-05-26 17:36:03 +000074//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000075
pbrook99773bd2006-04-16 15:14:59 +000076#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040077/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
78 * are protected by the ramlist lock.
79 */
Mike Day0d53d9f2015-01-21 13:45:24 +010080RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030081
82static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030083static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030084
Avi Kivityf6790af2012-10-02 20:13:51 +020085AddressSpace address_space_io;
86AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020087
Paolo Bonzini0844e002013-05-24 14:37:28 +020088MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020089static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020090
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080091/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
92#define RAM_PREALLOC (1 << 0)
93
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080094/* RAM is mmap-ed with MAP_SHARED */
95#define RAM_SHARED (1 << 1)
96
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020097/* Only a portion of RAM (used_length) is actually used, and migrated.
98 * This used_length size can change across reboots.
99 */
100#define RAM_RESIZEABLE (1 << 2)
101
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +0000102/* UFFDIO_ZEROPAGE is available on this RAMBlock to atomically
103 * zero the page and wake waiting processes.
104 * (Set during postcopy)
105 */
106#define RAM_UF_ZEROPAGE (1 << 3)
Cédric Le Goaterb895de52018-05-14 08:57:00 +0200107
108/* RAM can be migrated */
109#define RAM_MIGRATABLE (1 << 4)
pbrooke2eef172008-06-08 01:09:01 +0000110#endif
bellard9fa3e852004-01-04 18:06:42 +0000111
Peter Maydell20bccb82016-10-24 16:26:49 +0100112#ifdef TARGET_PAGE_BITS_VARY
113int target_page_bits;
114bool target_page_bits_decided;
115#endif
116
Andreas Färberbdc44642013-06-24 23:50:24 +0200117struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +0000118/* current CPU in the current thread. It is only valid inside
119 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200120__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000121/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000122 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000123 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100124int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000125
Yang Zhonga0be0c52017-07-03 18:12:13 +0800126uintptr_t qemu_host_page_size;
127intptr_t qemu_host_page_mask;
Yang Zhonga0be0c52017-07-03 18:12:13 +0800128
Peter Maydell20bccb82016-10-24 16:26:49 +0100129bool set_preferred_target_page_bits(int bits)
130{
131 /* The target page size is the lowest common denominator for all
132 * the CPUs in the system, so we can only make it smaller, never
133 * larger. And we can't make it smaller once we've committed to
134 * a particular size.
135 */
136#ifdef TARGET_PAGE_BITS_VARY
137 assert(bits >= TARGET_PAGE_BITS_MIN);
138 if (target_page_bits == 0 || target_page_bits > bits) {
139 if (target_page_bits_decided) {
140 return false;
141 }
142 target_page_bits = bits;
143 }
144#endif
145 return true;
146}
147
pbrooke2eef172008-06-08 01:09:01 +0000148#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200149
Peter Maydell20bccb82016-10-24 16:26:49 +0100150static void finalize_target_page_bits(void)
151{
152#ifdef TARGET_PAGE_BITS_VARY
153 if (target_page_bits == 0) {
154 target_page_bits = TARGET_PAGE_BITS_MIN;
155 }
156 target_page_bits_decided = true;
157#endif
158}
159
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200160typedef struct PhysPageEntry PhysPageEntry;
161
162struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200163 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200164 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200165 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200166 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200167};
168
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200169#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
170
Paolo Bonzini03f49952013-11-07 17:14:36 +0100171/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100172#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100173
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200174#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100175#define P_L2_SIZE (1 << P_L2_BITS)
176
177#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
178
179typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200180
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200181typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100182 struct rcu_head rcu;
183
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200184 unsigned sections_nb;
185 unsigned sections_nb_alloc;
186 unsigned nodes_nb;
187 unsigned nodes_nb_alloc;
188 Node *nodes;
189 MemoryRegionSection *sections;
190} PhysPageMap;
191
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200192struct AddressSpaceDispatch {
Fam Zheng729633c2016-03-01 14:18:24 +0800193 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200194 /* This is a multi-level map on the physical address space.
195 * The bottom level has pointers to MemoryRegionSections.
196 */
197 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200198 PhysPageMap map;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200199};
200
Jan Kiszka90260c62013-05-26 21:46:51 +0200201#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
202typedef struct subpage_t {
203 MemoryRegion iomem;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000204 FlatView *fv;
Jan Kiszka90260c62013-05-26 21:46:51 +0200205 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100206 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200207} subpage_t;
208
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200209#define PHYS_SECTION_UNASSIGNED 0
210#define PHYS_SECTION_NOTDIRTY 1
211#define PHYS_SECTION_ROM 2
212#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200213
pbrooke2eef172008-06-08 01:09:01 +0000214static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300215static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000216static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000217
Avi Kivity1ec9b902012-01-02 12:47:48 +0200218static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100219
220/**
221 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
222 * @cpu: the CPU whose AddressSpace this is
223 * @as: the AddressSpace itself
224 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
225 * @tcg_as_listener: listener for tracking changes to the AddressSpace
226 */
227struct CPUAddressSpace {
228 CPUState *cpu;
229 AddressSpace *as;
230 struct AddressSpaceDispatch *memory_dispatch;
231 MemoryListener tcg_as_listener;
232};
233
Gerd Hoffmann8deaf122017-04-21 11:16:25 +0200234struct DirtyBitmapSnapshot {
235 ram_addr_t start;
236 ram_addr_t end;
237 unsigned long dirty[];
238};
239
pbrook6658ffb2007-03-16 23:58:11 +0000240#endif
bellard54936002003-05-13 00:25:15 +0000241
Paul Brook6d9a1302010-02-28 23:55:53 +0000242#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200243
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200244static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200245{
Peter Lieven101420b2016-07-15 12:03:50 +0200246 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200247 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200248 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200249 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
250 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200251 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200252 }
253}
254
Paolo Bonzinidb946042015-05-21 15:12:29 +0200255static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200256{
257 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200258 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200259 PhysPageEntry e;
260 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200261
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200262 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200263 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200264 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200265 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200266
267 e.skip = leaf ? 0 : 1;
268 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100269 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200270 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200271 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200272 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200273}
274
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200275static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
276 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200277 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200278{
279 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100280 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200281
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200282 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200283 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200284 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200285 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100286 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200287
Paolo Bonzini03f49952013-11-07 17:14:36 +0100288 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200289 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200290 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200291 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200292 *index += step;
293 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200294 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200295 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200296 }
297 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200298 }
299}
300
Avi Kivityac1970f2012-10-03 16:22:53 +0200301static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200302 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200303 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000304{
Avi Kivity29990972012-02-13 20:21:20 +0200305 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200306 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000307
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200308 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000309}
310
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200311/* Compact a non leaf page entry. Simply detect that the entry has a single child,
312 * and update our entry so we can skip it and go directly to the destination.
313 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400314static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200315{
316 unsigned valid_ptr = P_L2_SIZE;
317 int valid = 0;
318 PhysPageEntry *p;
319 int i;
320
321 if (lp->ptr == PHYS_MAP_NODE_NIL) {
322 return;
323 }
324
325 p = nodes[lp->ptr];
326 for (i = 0; i < P_L2_SIZE; i++) {
327 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
328 continue;
329 }
330
331 valid_ptr = i;
332 valid++;
333 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400334 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200335 }
336 }
337
338 /* We can only compress if there's only one child. */
339 if (valid != 1) {
340 return;
341 }
342
343 assert(valid_ptr < P_L2_SIZE);
344
345 /* Don't compress if it won't fit in the # of bits we have. */
346 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
347 return;
348 }
349
350 lp->ptr = p[valid_ptr].ptr;
351 if (!p[valid_ptr].skip) {
352 /* If our only child is a leaf, make this a leaf. */
353 /* By design, we should have made this node a leaf to begin with so we
354 * should never reach here.
355 * But since it's so simple to handle this, let's do it just in case we
356 * change this rule.
357 */
358 lp->skip = 0;
359 } else {
360 lp->skip += p[valid_ptr].skip;
361 }
362}
363
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +1000364void address_space_dispatch_compact(AddressSpaceDispatch *d)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200365{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200366 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400367 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200368 }
369}
370
Fam Zheng29cb5332016-03-01 14:18:23 +0800371static inline bool section_covers_addr(const MemoryRegionSection *section,
372 hwaddr addr)
373{
374 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
375 * the section must cover the entire address space.
376 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700377 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800378 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700379 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800380}
381
Peter Xu003a0cf2017-05-15 16:50:57 +0800382static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
bellard92e873b2004-05-21 14:52:29 +0000383{
Peter Xu003a0cf2017-05-15 16:50:57 +0800384 PhysPageEntry lp = d->phys_map, *p;
385 Node *nodes = d->map.nodes;
386 MemoryRegionSection *sections = d->map.sections;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200387 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200388 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200389
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200390 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200391 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200392 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200393 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200394 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100395 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200396 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200397
Fam Zheng29cb5332016-03-01 14:18:23 +0800398 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200399 return &sections[lp.ptr];
400 } else {
401 return &sections[PHYS_SECTION_UNASSIGNED];
402 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200403}
404
Blue Swirle5548612012-04-21 13:08:33 +0000405bool memory_region_is_unassigned(MemoryRegion *mr)
406{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200407 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000408 && mr != &io_mem_watch;
409}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200410
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100411/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200412static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200413 hwaddr addr,
414 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200415{
Fam Zheng729633c2016-03-01 14:18:24 +0800416 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200417 subpage_t *subpage;
418
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100419 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
420 !section_covers_addr(section, addr)) {
Peter Xu003a0cf2017-05-15 16:50:57 +0800421 section = phys_page_find(d, addr);
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100422 atomic_set(&d->mru_section, section);
Fam Zheng729633c2016-03-01 14:18:24 +0800423 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200424 if (resolve_subpage && section->mr->subpage) {
425 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200426 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200427 }
428 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200429}
430
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100431/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200432static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200433address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200434 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200435{
436 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200437 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100438 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200439
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200440 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200441 /* Compute offset within MemoryRegionSection */
442 addr -= section->offset_within_address_space;
443
444 /* Compute offset within MemoryRegion */
445 *xlat = addr + section->offset_within_region;
446
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200447 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200448
449 /* MMIO registers can be expected to perform full-width accesses based only
450 * on their address, without considering adjacent registers that could
451 * decode to completely different MemoryRegions. When such registers
452 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
453 * regions overlap wildly. For this reason we cannot clamp the accesses
454 * here.
455 *
456 * If the length is small (as is the case for address_space_ldl/stl),
457 * everything works fine. If the incoming length is large, however,
458 * the caller really has to do the clamping through memory_access_size.
459 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200460 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200461 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200462 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
463 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200464 return section;
465}
Jan Kiszka90260c62013-05-26 21:46:51 +0200466
Peter Xud5e5faf2017-10-10 11:42:45 +0200467/**
Paolo Bonzinia411c842018-03-03 17:24:04 +0100468 * address_space_translate_iommu - translate an address through an IOMMU
469 * memory region and then through the target address space.
470 *
471 * @iommu_mr: the IOMMU memory region that we start the translation from
472 * @addr: the address to be translated through the MMU
473 * @xlat: the translated address offset within the destination memory region.
474 * It cannot be %NULL.
475 * @plen_out: valid read/write length of the translated address. It
476 * cannot be %NULL.
477 * @page_mask_out: page mask for the translated address. This
478 * should only be meaningful for IOMMU translated
479 * addresses, since there may be huge pages that this bit
480 * would tell. It can be %NULL if we don't care about it.
481 * @is_write: whether the translation operation is for write
482 * @is_mmio: whether this can be MMIO, set true if it can
483 * @target_as: the address space targeted by the IOMMU
Peter Maydell2f7b0092018-05-31 14:50:53 +0100484 * @attrs: transaction attributes
Paolo Bonzinia411c842018-03-03 17:24:04 +0100485 *
486 * This function is called from RCU critical section. It is the common
487 * part of flatview_do_translate and address_space_translate_cached.
488 */
489static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr,
490 hwaddr *xlat,
491 hwaddr *plen_out,
492 hwaddr *page_mask_out,
493 bool is_write,
494 bool is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100495 AddressSpace **target_as,
496 MemTxAttrs attrs)
Paolo Bonzinia411c842018-03-03 17:24:04 +0100497{
498 MemoryRegionSection *section;
499 hwaddr page_mask = (hwaddr)-1;
500
501 do {
502 hwaddr addr = *xlat;
503 IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
Peter Maydell2c91bcf2018-06-15 14:57:16 +0100504 int iommu_idx = 0;
505 IOMMUTLBEntry iotlb;
506
507 if (imrc->attrs_to_index) {
508 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
509 }
510
511 iotlb = imrc->translate(iommu_mr, addr, is_write ?
512 IOMMU_WO : IOMMU_RO, iommu_idx);
Paolo Bonzinia411c842018-03-03 17:24:04 +0100513
514 if (!(iotlb.perm & (1 << is_write))) {
515 goto unassigned;
516 }
517
518 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
519 | (addr & iotlb.addr_mask));
520 page_mask &= iotlb.addr_mask;
521 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
522 *target_as = iotlb.target_as;
523
524 section = address_space_translate_internal(
525 address_space_to_dispatch(iotlb.target_as), addr, xlat,
526 plen_out, is_mmio);
527
528 iommu_mr = memory_region_get_iommu(section->mr);
529 } while (unlikely(iommu_mr));
530
531 if (page_mask_out) {
532 *page_mask_out = page_mask;
533 }
534 return *section;
535
536unassigned:
537 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
538}
539
540/**
Peter Xud5e5faf2017-10-10 11:42:45 +0200541 * flatview_do_translate - translate an address in FlatView
542 *
543 * @fv: the flat view that we want to translate on
544 * @addr: the address to be translated in above address space
545 * @xlat: the translated address offset within memory region. It
546 * cannot be @NULL.
547 * @plen_out: valid read/write length of the translated address. It
548 * can be @NULL when we don't care about it.
549 * @page_mask_out: page mask for the translated address. This
550 * should only be meaningful for IOMMU translated
551 * addresses, since there may be huge pages that this bit
552 * would tell. It can be @NULL if we don't care about it.
553 * @is_write: whether the translation operation is for write
554 * @is_mmio: whether this can be MMIO, set true if it can
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200555 * @target_as: the address space targeted by the IOMMU
Peter Maydell49e14aa2018-05-31 14:50:53 +0100556 * @attrs: memory transaction attributes
Peter Xud5e5faf2017-10-10 11:42:45 +0200557 *
558 * This function is called from RCU critical section
559 */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000560static MemoryRegionSection flatview_do_translate(FlatView *fv,
561 hwaddr addr,
562 hwaddr *xlat,
Peter Xud5e5faf2017-10-10 11:42:45 +0200563 hwaddr *plen_out,
564 hwaddr *page_mask_out,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000565 bool is_write,
566 bool is_mmio,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100567 AddressSpace **target_as,
568 MemTxAttrs attrs)
Jan Kiszka90260c62013-05-26 21:46:51 +0200569{
Avi Kivity30951152012-10-30 13:47:46 +0200570 MemoryRegionSection *section;
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000571 IOMMUMemoryRegion *iommu_mr;
Peter Xud5e5faf2017-10-10 11:42:45 +0200572 hwaddr plen = (hwaddr)(-1);
573
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200574 if (!plen_out) {
575 plen_out = &plen;
Peter Xud5e5faf2017-10-10 11:42:45 +0200576 }
Avi Kivity30951152012-10-30 13:47:46 +0200577
Paolo Bonzinia411c842018-03-03 17:24:04 +0100578 section = address_space_translate_internal(
579 flatview_to_dispatch(fv), addr, xlat,
580 plen_out, is_mmio);
Avi Kivity30951152012-10-30 13:47:46 +0200581
Paolo Bonzinia411c842018-03-03 17:24:04 +0100582 iommu_mr = memory_region_get_iommu(section->mr);
583 if (unlikely(iommu_mr)) {
584 return address_space_translate_iommu(iommu_mr, xlat,
585 plen_out, page_mask_out,
586 is_write, is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100587 target_as, attrs);
Avi Kivity30951152012-10-30 13:47:46 +0200588 }
Peter Xud5e5faf2017-10-10 11:42:45 +0200589 if (page_mask_out) {
Paolo Bonzinia411c842018-03-03 17:24:04 +0100590 /* Not behind an IOMMU, use default page size. */
591 *page_mask_out = ~TARGET_PAGE_MASK;
Peter Xud5e5faf2017-10-10 11:42:45 +0200592 }
593
Peter Xua7640402017-05-17 16:57:42 +0800594 return *section;
Peter Xua7640402017-05-17 16:57:42 +0800595}
596
597/* Called from RCU critical section */
598IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
Peter Maydell7446eb02018-05-31 14:50:53 +0100599 bool is_write, MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800600{
601 MemoryRegionSection section;
Peter Xu076a93d2017-10-10 11:42:46 +0200602 hwaddr xlat, page_mask;
Peter Xua7640402017-05-17 16:57:42 +0800603
Peter Xu076a93d2017-10-10 11:42:46 +0200604 /*
605 * This can never be MMIO, and we don't really care about plen,
606 * but page mask.
607 */
608 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100609 NULL, &page_mask, is_write, false, &as,
610 attrs);
Peter Xua7640402017-05-17 16:57:42 +0800611
612 /* Illegal translation */
613 if (section.mr == &io_mem_unassigned) {
614 goto iotlb_fail;
615 }
616
617 /* Convert memory region offset into address space offset */
618 xlat += section.offset_within_address_space -
619 section.offset_within_region;
620
Peter Xua7640402017-05-17 16:57:42 +0800621 return (IOMMUTLBEntry) {
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000622 .target_as = as,
Peter Xu076a93d2017-10-10 11:42:46 +0200623 .iova = addr & ~page_mask,
624 .translated_addr = xlat & ~page_mask,
625 .addr_mask = page_mask,
Peter Xua7640402017-05-17 16:57:42 +0800626 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
627 .perm = IOMMU_RW,
628 };
629
630iotlb_fail:
631 return (IOMMUTLBEntry) {0};
632}
633
634/* Called from RCU critical section */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000635MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +0100636 hwaddr *plen, bool is_write,
637 MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800638{
639 MemoryRegion *mr;
640 MemoryRegionSection section;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000641 AddressSpace *as = NULL;
Peter Xua7640402017-05-17 16:57:42 +0800642
643 /* This can be MMIO, so setup MMIO bit. */
Peter Xud5e5faf2017-10-10 11:42:45 +0200644 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100645 is_write, true, &as, attrs);
Peter Xua7640402017-05-17 16:57:42 +0800646 mr = section.mr;
647
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000648 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100649 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700650 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100651 }
652
Avi Kivity30951152012-10-30 13:47:46 +0200653 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200654}
655
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100656/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200657MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000658address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200659 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200660{
Avi Kivity30951152012-10-30 13:47:46 +0200661 MemoryRegionSection *section;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100662 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000663
664 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200665
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000666 assert(!memory_region_is_iommu(section->mr));
Avi Kivity30951152012-10-30 13:47:46 +0200667 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200668}
bellard9fa3e852004-01-04 18:06:42 +0000669#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000670
Andreas Färberb170fce2013-01-20 20:23:22 +0100671#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000672
Juan Quintelae59fb372009-09-29 22:48:21 +0200673static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200674{
Andreas Färber259186a2013-01-17 18:51:17 +0100675 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200676
aurel323098dba2009-03-07 21:28:24 +0000677 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
678 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100679 cpu->interrupt_request &= ~0x01;
Alex Bennéed10eb082016-11-14 14:17:28 +0000680 tlb_flush(cpu);
pbrook9656f322008-07-01 20:01:19 +0000681
Pavel Dovgalyuk15a356c2018-01-10 16:48:46 +0300682 /* loadvm has just updated the content of RAM, bypassing the
683 * usual mechanisms that ensure we flush TBs for writes to
684 * memory we've translated code from. So we must flush all TBs,
685 * which will now be stale.
686 */
687 tb_flush(cpu);
688
pbrook9656f322008-07-01 20:01:19 +0000689 return 0;
690}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200691
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400692static int cpu_common_pre_load(void *opaque)
693{
694 CPUState *cpu = opaque;
695
Paolo Bonziniadee6422014-12-19 12:53:14 +0100696 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400697
698 return 0;
699}
700
701static bool cpu_common_exception_index_needed(void *opaque)
702{
703 CPUState *cpu = opaque;
704
Paolo Bonziniadee6422014-12-19 12:53:14 +0100705 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400706}
707
708static const VMStateDescription vmstate_cpu_common_exception_index = {
709 .name = "cpu_common/exception_index",
710 .version_id = 1,
711 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200712 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400713 .fields = (VMStateField[]) {
714 VMSTATE_INT32(exception_index, CPUState),
715 VMSTATE_END_OF_LIST()
716 }
717};
718
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300719static bool cpu_common_crash_occurred_needed(void *opaque)
720{
721 CPUState *cpu = opaque;
722
723 return cpu->crash_occurred;
724}
725
726static const VMStateDescription vmstate_cpu_common_crash_occurred = {
727 .name = "cpu_common/crash_occurred",
728 .version_id = 1,
729 .minimum_version_id = 1,
730 .needed = cpu_common_crash_occurred_needed,
731 .fields = (VMStateField[]) {
732 VMSTATE_BOOL(crash_occurred, CPUState),
733 VMSTATE_END_OF_LIST()
734 }
735};
736
Andreas Färber1a1562f2013-06-17 04:09:11 +0200737const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200738 .name = "cpu_common",
739 .version_id = 1,
740 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400741 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200742 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200743 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100744 VMSTATE_UINT32(halted, CPUState),
745 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200746 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400747 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200748 .subsections = (const VMStateDescription*[]) {
749 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300750 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200751 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200752 }
753};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200754
pbrook9656f322008-07-01 20:01:19 +0000755#endif
756
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100757CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400758{
Andreas Färberbdc44642013-06-24 23:50:24 +0200759 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400760
Andreas Färberbdc44642013-06-24 23:50:24 +0200761 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100762 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200763 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100764 }
Glauber Costa950f1472009-06-09 12:15:18 -0400765 }
766
Andreas Färberbdc44642013-06-24 23:50:24 +0200767 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400768}
769
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000770#if !defined(CONFIG_USER_ONLY)
Peter Xu80ceb072017-11-23 17:23:32 +0800771void cpu_address_space_init(CPUState *cpu, int asidx,
772 const char *prefix, MemoryRegion *mr)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000773{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000774 CPUAddressSpace *newas;
Peter Xu80ceb072017-11-23 17:23:32 +0800775 AddressSpace *as = g_new0(AddressSpace, 1);
Peter Xu87a621d2017-11-23 17:23:33 +0800776 char *as_name;
Peter Xu80ceb072017-11-23 17:23:32 +0800777
778 assert(mr);
Peter Xu87a621d2017-11-23 17:23:33 +0800779 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
780 address_space_init(as, mr, as_name);
781 g_free(as_name);
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000782
783 /* Target code should have set num_ases before calling us */
784 assert(asidx < cpu->num_ases);
785
Peter Maydell56943e82016-01-21 14:15:04 +0000786 if (asidx == 0) {
787 /* address space 0 gets the convenience alias */
788 cpu->as = as;
789 }
790
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000791 /* KVM cannot currently support multiple address spaces. */
792 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000793
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000794 if (!cpu->cpu_ases) {
795 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000796 }
Peter Maydell32857f42015-10-01 15:29:50 +0100797
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000798 newas = &cpu->cpu_ases[asidx];
799 newas->cpu = cpu;
800 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000801 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000802 newas->tcg_as_listener.commit = tcg_commit;
803 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000804 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000805}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000806
807AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
808{
809 /* Return the AddressSpace corresponding to the specified index */
810 return cpu->cpu_ases[asidx].as;
811}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000812#endif
813
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200814void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530815{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530816 CPUClass *cc = CPU_GET_CLASS(cpu);
817
Paolo Bonzini267f6852016-08-28 03:45:14 +0200818 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530819
820 if (cc->vmsd != NULL) {
821 vmstate_unregister(NULL, cc->vmsd, cpu);
822 }
823 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
824 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
825 }
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530826}
827
Fam Zhengc7e002c2017-07-14 10:15:08 +0800828Property cpu_common_props[] = {
829#ifndef CONFIG_USER_ONLY
830 /* Create a memory property for softmmu CPU object,
831 * so users can wire up its memory. (This can't go in qom/cpu.c
832 * because that file is compiled only once for both user-mode
833 * and system builds.) The default if no link is set up is to use
834 * the system address space.
835 */
836 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
837 MemoryRegion *),
838#endif
839 DEFINE_PROP_END_OF_LIST(),
840};
841
Laurent Vivier39e329e2016-10-20 13:26:02 +0200842void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000843{
Peter Maydell56943e82016-01-21 14:15:04 +0000844 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000845 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000846
Eduardo Habkost291135b2015-04-27 17:00:33 -0300847#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300848 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000849 cpu->memory = system_memory;
850 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300851#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200852}
853
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200854void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200855{
Richard Henderson55c3cee2017-10-15 19:02:42 -0700856 CPUClass *cc = CPU_GET_CLASS(cpu);
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000857 static bool tcg_target_initialized;
Eduardo Habkost291135b2015-04-27 17:00:33 -0300858
Paolo Bonzini267f6852016-08-28 03:45:14 +0200859 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200860
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000861 if (tcg_enabled() && !tcg_target_initialized) {
862 tcg_target_initialized = true;
Richard Henderson55c3cee2017-10-15 19:02:42 -0700863 cc->tcg_initialize();
864 }
865
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200866#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200867 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200868 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200869 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100870 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200871 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100872 }
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200873#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000874}
875
Igor Mammedov2278b932018-02-07 11:40:26 +0100876const char *parse_cpu_model(const char *cpu_model)
877{
878 ObjectClass *oc;
879 CPUClass *cc;
880 gchar **model_pieces;
881 const char *cpu_type;
882
883 model_pieces = g_strsplit(cpu_model, ",", 2);
884
885 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
886 if (oc == NULL) {
887 error_report("unable to find CPU model '%s'", model_pieces[0]);
888 g_strfreev(model_pieces);
889 exit(EXIT_FAILURE);
890 }
891
892 cpu_type = object_class_get_name(oc);
893 cc = CPU_CLASS(oc);
894 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
895 g_strfreev(model_pieces);
896 return cpu_type;
897}
898
Pranith Kumar406bc332017-07-12 17:51:42 -0400899#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200900static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000901{
Pranith Kumar406bc332017-07-12 17:51:42 -0400902 mmap_lock();
903 tb_lock();
904 tb_invalidate_phys_page_range(pc, pc + 1, 0);
905 tb_unlock();
906 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +0000907}
Pranith Kumar406bc332017-07-12 17:51:42 -0400908#else
909static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
910{
911 MemTxAttrs attrs;
912 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
913 int asidx = cpu_asidx_from_attrs(cpu, attrs);
914 if (phys != -1) {
915 /* Locks grabbed by tb_invalidate_phys_addr */
916 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Peter Maydellc874dc42018-05-31 14:50:52 +0100917 phys | (pc & ~TARGET_PAGE_MASK), attrs);
Pranith Kumar406bc332017-07-12 17:51:42 -0400918 }
919}
920#endif
bellardd720b932004-04-25 17:57:43 +0000921
Paul Brookc527ee82010-03-01 03:31:14 +0000922#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200923void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000924
925{
926}
927
Peter Maydell3ee887e2014-09-12 14:06:48 +0100928int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
929 int flags)
930{
931 return -ENOSYS;
932}
933
934void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
935{
936}
937
Andreas Färber75a34032013-09-02 16:57:02 +0200938int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000939 int flags, CPUWatchpoint **watchpoint)
940{
941 return -ENOSYS;
942}
943#else
pbrook6658ffb2007-03-16 23:58:11 +0000944/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200945int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000946 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000947{
aliguoric0ce9982008-11-25 22:13:57 +0000948 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000949
Peter Maydell05068c02014-09-12 14:06:48 +0100950 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700951 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200952 error_report("tried to set invalid watchpoint at %"
953 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000954 return -EINVAL;
955 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500956 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000957
aliguoria1d1bb32008-11-18 20:07:32 +0000958 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100959 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000960 wp->flags = flags;
961
aliguori2dc9f412008-11-18 20:56:59 +0000962 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200963 if (flags & BP_GDB) {
964 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
965 } else {
966 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
967 }
aliguoria1d1bb32008-11-18 20:07:32 +0000968
Andreas Färber31b030d2013-09-04 01:29:02 +0200969 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000970
971 if (watchpoint)
972 *watchpoint = wp;
973 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000974}
975
aliguoria1d1bb32008-11-18 20:07:32 +0000976/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200977int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000978 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000979{
aliguoria1d1bb32008-11-18 20:07:32 +0000980 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000981
Andreas Färberff4700b2013-08-26 18:23:18 +0200982 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100983 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000984 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200985 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000986 return 0;
987 }
988 }
aliguoria1d1bb32008-11-18 20:07:32 +0000989 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000990}
991
aliguoria1d1bb32008-11-18 20:07:32 +0000992/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200993void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000994{
Andreas Färberff4700b2013-08-26 18:23:18 +0200995 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000996
Andreas Färber31b030d2013-09-04 01:29:02 +0200997 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000998
Anthony Liguori7267c092011-08-20 22:09:37 -0500999 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001000}
1001
aliguoria1d1bb32008-11-18 20:07:32 +00001002/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +02001003void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001004{
aliguoric0ce9982008-11-25 22:13:57 +00001005 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001006
Andreas Färberff4700b2013-08-26 18:23:18 +02001007 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +02001008 if (wp->flags & mask) {
1009 cpu_watchpoint_remove_by_ref(cpu, wp);
1010 }
aliguoric0ce9982008-11-25 22:13:57 +00001011 }
aliguoria1d1bb32008-11-18 20:07:32 +00001012}
Peter Maydell05068c02014-09-12 14:06:48 +01001013
1014/* Return true if this watchpoint address matches the specified
1015 * access (ie the address range covered by the watchpoint overlaps
1016 * partially or completely with the address range covered by the
1017 * access).
1018 */
1019static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
1020 vaddr addr,
1021 vaddr len)
1022{
1023 /* We know the lengths are non-zero, but a little caution is
1024 * required to avoid errors in the case where the range ends
1025 * exactly at the top of the address space and so addr + len
1026 * wraps round to zero.
1027 */
1028 vaddr wpend = wp->vaddr + wp->len - 1;
1029 vaddr addrend = addr + len - 1;
1030
1031 return !(addr > wpend || wp->vaddr > addrend);
1032}
1033
Paul Brookc527ee82010-03-01 03:31:14 +00001034#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001035
1036/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001037int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001038 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001039{
aliguoric0ce9982008-11-25 22:13:57 +00001040 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001041
Anthony Liguori7267c092011-08-20 22:09:37 -05001042 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001043
1044 bp->pc = pc;
1045 bp->flags = flags;
1046
aliguori2dc9f412008-11-18 20:56:59 +00001047 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +02001048 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001049 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001050 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001051 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001052 }
aliguoria1d1bb32008-11-18 20:07:32 +00001053
Andreas Färberf0c3c502013-08-26 21:22:53 +02001054 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001055
Andreas Färber00b941e2013-06-29 18:55:54 +02001056 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +00001057 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +02001058 }
aliguoria1d1bb32008-11-18 20:07:32 +00001059 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001060}
1061
1062/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001063int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001064{
aliguoria1d1bb32008-11-18 20:07:32 +00001065 CPUBreakpoint *bp;
1066
Andreas Färberf0c3c502013-08-26 21:22:53 +02001067 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001068 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001069 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001070 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001071 }
bellard4c3a88a2003-07-26 12:06:08 +00001072 }
aliguoria1d1bb32008-11-18 20:07:32 +00001073 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001074}
1075
aliguoria1d1bb32008-11-18 20:07:32 +00001076/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001077void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001078{
Andreas Färberf0c3c502013-08-26 21:22:53 +02001079 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1080
1081 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001082
Anthony Liguori7267c092011-08-20 22:09:37 -05001083 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001084}
1085
1086/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001087void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001088{
aliguoric0ce9982008-11-25 22:13:57 +00001089 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001090
Andreas Färberf0c3c502013-08-26 21:22:53 +02001091 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001092 if (bp->flags & mask) {
1093 cpu_breakpoint_remove_by_ref(cpu, bp);
1094 }
aliguoric0ce9982008-11-25 22:13:57 +00001095 }
bellard4c3a88a2003-07-26 12:06:08 +00001096}
1097
bellardc33a3462003-07-29 20:50:33 +00001098/* enable or disable single step mode. EXCP_DEBUG is returned by the
1099 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +02001100void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001101{
Andreas Färbered2803d2013-06-21 20:20:45 +02001102 if (cpu->singlestep_enabled != enabled) {
1103 cpu->singlestep_enabled = enabled;
1104 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +02001105 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +02001106 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001107 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001108 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -07001109 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +00001110 }
bellardc33a3462003-07-29 20:50:33 +00001111 }
bellardc33a3462003-07-29 20:50:33 +00001112}
1113
Andreas Färbera47dddd2013-09-03 17:38:47 +02001114void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001115{
1116 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001117 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001118
1119 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001120 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001121 fprintf(stderr, "qemu: fatal: ");
1122 vfprintf(stderr, fmt, ap);
1123 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +02001124 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +01001125 if (qemu_log_separate()) {
Richard Henderson1ee73212016-09-22 15:17:10 -07001126 qemu_log_lock();
aliguori93fcfe32009-01-15 22:34:14 +00001127 qemu_log("qemu: fatal: ");
1128 qemu_log_vprintf(fmt, ap2);
1129 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +02001130 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001131 qemu_log_flush();
Richard Henderson1ee73212016-09-22 15:17:10 -07001132 qemu_log_unlock();
aliguori93fcfe32009-01-15 22:34:14 +00001133 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001134 }
pbrook493ae1f2007-11-23 16:53:59 +00001135 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001136 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +03001137 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +02001138#if defined(CONFIG_USER_ONLY)
1139 {
1140 struct sigaction act;
1141 sigfillset(&act.sa_mask);
1142 act.sa_handler = SIG_DFL;
Peter Maydell8347c182018-05-15 19:27:00 +01001143 act.sa_flags = 0;
Riku Voipiofd052bf2010-01-25 14:30:49 +02001144 sigaction(SIGABRT, &act, NULL);
1145 }
1146#endif
bellard75012672003-06-21 13:11:07 +00001147 abort();
1148}
1149
bellard01243112004-01-04 15:48:17 +00001150#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -04001151/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001152static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1153{
1154 RAMBlock *block;
1155
Paolo Bonzini43771532013-09-09 17:58:40 +02001156 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001157 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +02001158 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001159 }
Peter Xu99e15582017-05-12 12:17:39 +08001160 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001161 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +02001162 goto found;
1163 }
1164 }
1165
1166 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1167 abort();
1168
1169found:
Paolo Bonzini43771532013-09-09 17:58:40 +02001170 /* It is safe to write mru_block outside the iothread lock. This
1171 * is what happens:
1172 *
1173 * mru_block = xxx
1174 * rcu_read_unlock()
1175 * xxx removed from list
1176 * rcu_read_lock()
1177 * read mru_block
1178 * mru_block = NULL;
1179 * call_rcu(reclaim_ramblock, xxx);
1180 * rcu_read_unlock()
1181 *
1182 * atomic_rcu_set is not needed here. The block was already published
1183 * when it was placed into the list. Here we're just making an extra
1184 * copy of the pointer.
1185 */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001186 ram_list.mru_block = block;
1187 return block;
1188}
1189
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001190static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001191{
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001192 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001193 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001194 RAMBlock *block;
1195 ram_addr_t end;
1196
1197 end = TARGET_PAGE_ALIGN(start + length);
1198 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +00001199
Mike Day0dc3f442013-09-05 14:41:35 -04001200 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +02001201 block = qemu_get_ram_block(start);
1202 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001203 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001204 CPU_FOREACH(cpu) {
1205 tlb_reset_dirty(cpu, start1, length);
1206 }
Mike Day0dc3f442013-09-05 14:41:35 -04001207 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +02001208}
1209
1210/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001211bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1212 ram_addr_t length,
1213 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001214{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001215 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001216 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001217 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001218
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001219 if (length == 0) {
1220 return false;
1221 }
1222
1223 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1224 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001225
1226 rcu_read_lock();
1227
1228 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1229
1230 while (page < end) {
1231 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1232 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1233 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1234
1235 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1236 offset, num);
1237 page += num;
1238 }
1239
1240 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001241
1242 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001243 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001244 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001245
1246 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001247}
1248
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001249DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
1250 (ram_addr_t start, ram_addr_t length, unsigned client)
1251{
1252 DirtyMemoryBlocks *blocks;
1253 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1254 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1255 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1256 DirtyBitmapSnapshot *snap;
1257 unsigned long page, end, dest;
1258
1259 snap = g_malloc0(sizeof(*snap) +
1260 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1261 snap->start = first;
1262 snap->end = last;
1263
1264 page = first >> TARGET_PAGE_BITS;
1265 end = last >> TARGET_PAGE_BITS;
1266 dest = 0;
1267
1268 rcu_read_lock();
1269
1270 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1271
1272 while (page < end) {
1273 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1274 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1275 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1276
1277 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1278 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1279 offset >>= BITS_PER_LEVEL;
1280
1281 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1282 blocks->blocks[idx] + offset,
1283 num);
1284 page += num;
1285 dest += num >> BITS_PER_LEVEL;
1286 }
1287
1288 rcu_read_unlock();
1289
1290 if (tcg_enabled()) {
1291 tlb_reset_dirty_range_all(start, length);
1292 }
1293
1294 return snap;
1295}
1296
1297bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1298 ram_addr_t start,
1299 ram_addr_t length)
1300{
1301 unsigned long page, end;
1302
1303 assert(start >= snap->start);
1304 assert(start + length <= snap->end);
1305
1306 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1307 page = (start - snap->start) >> TARGET_PAGE_BITS;
1308
1309 while (page < end) {
1310 if (test_bit(page, snap->dirty)) {
1311 return true;
1312 }
1313 page++;
1314 }
1315 return false;
1316}
1317
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001318/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001319hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001320 MemoryRegionSection *section,
1321 target_ulong vaddr,
1322 hwaddr paddr, hwaddr xlat,
1323 int prot,
1324 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001325{
Avi Kivitya8170e52012-10-23 12:30:10 +02001326 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001327 CPUWatchpoint *wp;
1328
Blue Swirlcc5bea62012-04-14 14:56:48 +00001329 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001330 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001331 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001332 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001333 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001334 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001335 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001336 }
1337 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001338 AddressSpaceDispatch *d;
1339
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001340 d = flatview_to_dispatch(section->fv);
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001341 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001342 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001343 }
1344
1345 /* Make accesses to pages with watchpoints go via the
1346 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001347 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001348 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001349 /* Avoid trapping reads of pages with a write breakpoint. */
1350 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001351 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001352 *address |= TLB_MMIO;
1353 break;
1354 }
1355 }
1356 }
1357
1358 return iotlb;
1359}
bellard9fa3e852004-01-04 18:06:42 +00001360#endif /* defined(CONFIG_USER_ONLY) */
1361
pbrooke2eef172008-06-08 01:09:01 +00001362#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001363
Anthony Liguoric227f092009-10-01 16:12:16 -05001364static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001365 uint16_t section);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001366static subpage_t *subpage_init(FlatView *fv, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001367
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001368static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
Igor Mammedova2b257d2014-10-31 16:38:37 +00001369 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001370
1371/*
1372 * Set a custom physical guest memory alloator.
1373 * Accelerators with unusual needs may need this. Hopefully, we can
1374 * get rid of it eventually.
1375 */
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001376void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
Markus Armbruster91138032013-07-31 15:11:08 +02001377{
1378 phys_mem_alloc = alloc;
1379}
1380
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001381static uint16_t phys_section_add(PhysPageMap *map,
1382 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001383{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001384 /* The physical section number is ORed with a page-aligned
1385 * pointer to produce the iotlb entries. Thus it should
1386 * never overflow into the page-aligned value.
1387 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001388 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001389
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001390 if (map->sections_nb == map->sections_nb_alloc) {
1391 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1392 map->sections = g_renew(MemoryRegionSection, map->sections,
1393 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001394 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001395 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001396 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001397 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001398}
1399
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001400static void phys_section_destroy(MemoryRegion *mr)
1401{
Don Slutz55b4e802015-11-30 17:11:04 -05001402 bool have_sub_page = mr->subpage;
1403
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001404 memory_region_unref(mr);
1405
Don Slutz55b4e802015-11-30 17:11:04 -05001406 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001407 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001408 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001409 g_free(subpage);
1410 }
1411}
1412
Paolo Bonzini60926662013-05-29 12:30:26 +02001413static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001414{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001415 while (map->sections_nb > 0) {
1416 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001417 phys_section_destroy(section->mr);
1418 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001419 g_free(map->sections);
1420 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001421}
1422
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001423static void register_subpage(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001424{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001425 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001426 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001427 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001428 & TARGET_PAGE_MASK;
Peter Xu003a0cf2017-05-15 16:50:57 +08001429 MemoryRegionSection *existing = phys_page_find(d, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001430 MemoryRegionSection subsection = {
1431 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001432 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001433 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001434 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001435
Avi Kivityf3705d52012-03-08 16:16:34 +02001436 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001437
Avi Kivityf3705d52012-03-08 16:16:34 +02001438 if (!(existing->mr->subpage)) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001439 subpage = subpage_init(fv, base);
1440 subsection.fv = fv;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001441 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001442 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001443 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001444 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001445 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001446 }
1447 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001448 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001449 subpage_register(subpage, start, end,
1450 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001451}
1452
1453
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001454static void register_multipage(FlatView *fv,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001455 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001456{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001457 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivitya8170e52012-10-23 12:30:10 +02001458 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001459 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001460 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1461 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001462
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001463 assert(num_pages);
1464 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001465}
1466
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10001467void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001468{
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001469 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001470 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001471
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001472 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1473 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1474 - now.offset_within_address_space;
1475
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001476 now.size = int128_min(int128_make64(left), now.size);
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001477 register_subpage(fv, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001478 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001479 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001480 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001481 while (int128_ne(remain.size, now.size)) {
1482 remain.size = int128_sub(remain.size, now.size);
1483 remain.offset_within_address_space += int128_get64(now.size);
1484 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001485 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001486 if (int128_lt(remain.size, page_size)) {
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001487 register_subpage(fv, &now);
Hu Tao88266242013-08-29 18:21:16 +08001488 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001489 now.size = page_size;
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001490 register_subpage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001491 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001492 now.size = int128_and(now.size, int128_neg(page_size));
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001493 register_multipage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001494 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001495 }
1496}
1497
Sheng Yang62a27442010-01-26 19:21:16 +08001498void qemu_flush_coalesced_mmio_buffer(void)
1499{
1500 if (kvm_enabled())
1501 kvm_flush_coalesced_mmio_buffer();
1502}
1503
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001504void qemu_mutex_lock_ramlist(void)
1505{
1506 qemu_mutex_lock(&ram_list.mutex);
1507}
1508
1509void qemu_mutex_unlock_ramlist(void)
1510{
1511 qemu_mutex_unlock(&ram_list.mutex);
1512}
1513
Peter Xube9b23c2017-05-12 12:17:41 +08001514void ram_block_dump(Monitor *mon)
1515{
1516 RAMBlock *block;
1517 char *psize;
1518
1519 rcu_read_lock();
1520 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1521 "Block Name", "PSize", "Offset", "Used", "Total");
1522 RAMBLOCK_FOREACH(block) {
1523 psize = size_to_str(block->page_size);
1524 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1525 " 0x%016" PRIx64 "\n", block->idstr, psize,
1526 (uint64_t)block->offset,
1527 (uint64_t)block->used_length,
1528 (uint64_t)block->max_length);
1529 g_free(psize);
1530 }
1531 rcu_read_unlock();
1532}
1533
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001534#ifdef __linux__
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001535/*
1536 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1537 * may or may not name the same files / on the same filesystem now as
1538 * when we actually open and map them. Iterate over the file
1539 * descriptors instead, and use qemu_fd_getpagesize().
1540 */
1541static int find_max_supported_pagesize(Object *obj, void *opaque)
1542{
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001543 long *hpsize_min = opaque;
1544
1545 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
David Gibson2b108082018-04-03 15:05:45 +10001546 long hpsize = host_memory_backend_pagesize(MEMORY_BACKEND(obj));
1547
David Gibson0de6e2a2018-04-03 14:55:11 +10001548 if (hpsize < *hpsize_min) {
1549 *hpsize_min = hpsize;
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001550 }
1551 }
1552
1553 return 0;
1554}
1555
1556long qemu_getrampagesize(void)
1557{
1558 long hpsize = LONG_MAX;
1559 long mainrampagesize;
1560 Object *memdev_root;
1561
David Gibson0de6e2a2018-04-03 14:55:11 +10001562 mainrampagesize = qemu_mempath_getpagesize(mem_path);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001563
1564 /* it's possible we have memory-backend objects with
1565 * hugepage-backed RAM. these may get mapped into system
1566 * address space via -numa parameters or memory hotplug
1567 * hooks. we want to take these into account, but we
1568 * also want to make sure these supported hugepage
1569 * sizes are applicable across the entire range of memory
1570 * we may boot from, so we take the min across all
1571 * backends, and assume normal pages in cases where a
1572 * backend isn't backed by hugepages.
1573 */
1574 memdev_root = object_resolve_path("/objects", NULL);
1575 if (memdev_root) {
1576 object_child_foreach(memdev_root, find_max_supported_pagesize, &hpsize);
1577 }
1578 if (hpsize == LONG_MAX) {
1579 /* No additional memory regions found ==> Report main RAM page size */
1580 return mainrampagesize;
1581 }
1582
1583 /* If NUMA is disabled or the NUMA nodes are not backed with a
1584 * memory-backend, then there is at least one node using "normal" RAM,
1585 * so if its page size is smaller we have got to report that size instead.
1586 */
1587 if (hpsize > mainrampagesize &&
1588 (nb_numa_nodes == 0 || numa_info[0].node_memdev == NULL)) {
1589 static bool warned;
1590 if (!warned) {
1591 error_report("Huge page support disabled (n/a for main memory).");
1592 warned = true;
1593 }
1594 return mainrampagesize;
1595 }
1596
1597 return hpsize;
1598}
1599#else
1600long qemu_getrampagesize(void)
1601{
1602 return getpagesize();
1603}
1604#endif
1605
1606#ifdef __linux__
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001607static int64_t get_file_size(int fd)
1608{
1609 int64_t size = lseek(fd, 0, SEEK_END);
1610 if (size < 0) {
1611 return -errno;
1612 }
1613 return size;
1614}
1615
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001616static int file_ram_open(const char *path,
1617 const char *region_name,
1618 bool *created,
1619 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001620{
1621 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001622 char *sanitized_name;
1623 char *c;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001624 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001625
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001626 *created = false;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001627 for (;;) {
1628 fd = open(path, O_RDWR);
1629 if (fd >= 0) {
1630 /* @path names an existing file, use it */
1631 break;
1632 }
1633 if (errno == ENOENT) {
1634 /* @path names a file that doesn't exist, create it */
1635 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1636 if (fd >= 0) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001637 *created = true;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001638 break;
1639 }
1640 } else if (errno == EISDIR) {
1641 /* @path names a directory, create a file there */
1642 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001643 sanitized_name = g_strdup(region_name);
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001644 for (c = sanitized_name; *c != '\0'; c++) {
1645 if (*c == '/') {
1646 *c = '_';
1647 }
1648 }
1649
1650 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1651 sanitized_name);
1652 g_free(sanitized_name);
1653
1654 fd = mkstemp(filename);
1655 if (fd >= 0) {
1656 unlink(filename);
1657 g_free(filename);
1658 break;
1659 }
1660 g_free(filename);
1661 }
1662 if (errno != EEXIST && errno != EINTR) {
1663 error_setg_errno(errp, errno,
1664 "can't open backing store %s for guest RAM",
1665 path);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001666 return -1;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001667 }
1668 /*
1669 * Try again on EINTR and EEXIST. The latter happens when
1670 * something else creates the file between our two open().
1671 */
1672 }
1673
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001674 return fd;
1675}
1676
1677static void *file_ram_alloc(RAMBlock *block,
1678 ram_addr_t memory,
1679 int fd,
1680 bool truncate,
1681 Error **errp)
1682{
1683 void *area;
1684
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001685 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang98376842017-12-11 15:28:04 +08001686 if (block->mr->align % block->page_size) {
1687 error_setg(errp, "alignment 0x%" PRIx64
1688 " must be multiples of page size 0x%zx",
1689 block->mr->align, block->page_size);
1690 return NULL;
1691 }
1692 block->mr->align = MAX(block->page_size, block->mr->align);
Haozhong Zhang83606682016-10-24 20:49:37 +08001693#if defined(__s390x__)
1694 if (kvm_enabled()) {
1695 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1696 }
1697#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001698
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001699 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001700 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001701 "or larger than page size 0x%zx",
1702 memory, block->page_size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001703 return NULL;
Haozhong Zhang1775f112016-11-02 09:05:51 +08001704 }
1705
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001706 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001707
1708 /*
1709 * ftruncate is not supported by hugetlbfs in older
1710 * hosts, so don't bother bailing out on errors.
1711 * If anything goes wrong with it under other filesystems,
1712 * mmap will fail.
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001713 *
1714 * Do not truncate the non-empty backend file to avoid corrupting
1715 * the existing data in the file. Disabling shrinking is not
1716 * enough. For example, the current vNVDIMM implementation stores
1717 * the guest NVDIMM labels at the end of the backend file. If the
1718 * backend file is later extended, QEMU will not be able to find
1719 * those labels. Therefore, extending the non-empty backend file
1720 * is disabled as well.
Marcelo Tosattic9027602010-03-01 20:25:08 -03001721 */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001722 if (truncate && ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001723 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001724 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001725
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001726 area = qemu_ram_mmap(fd, memory, block->mr->align,
1727 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001728 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001729 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001730 "unable to map backing store for guest RAM");
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001731 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001732 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001733
1734 if (mem_prealloc) {
Jitendra Kolhe1e356fc2017-02-24 09:01:43 +05301735 os_mem_prealloc(fd, area, memory, smp_cpus, errp);
Igor Mammedov056b68a2016-07-20 11:54:03 +02001736 if (errp && *errp) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001737 qemu_ram_munmap(area, memory);
1738 return NULL;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001739 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001740 }
1741
Alex Williamson04b16652010-07-02 11:13:17 -06001742 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001743 return area;
1744}
1745#endif
1746
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001747/* Allocate space within the ram_addr_t space that governs the
1748 * dirty bitmaps.
1749 * Called with the ramlist lock held.
1750 */
Alex Williamsond17b5282010-06-25 11:08:38 -06001751static ram_addr_t find_ram_offset(ram_addr_t size)
1752{
Alex Williamson04b16652010-07-02 11:13:17 -06001753 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001754 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001755
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001756 assert(size != 0); /* it would hand out same offset multiple times */
1757
Mike Day0dc3f442013-09-05 14:41:35 -04001758 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001759 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001760 }
Alex Williamson04b16652010-07-02 11:13:17 -06001761
Peter Xu99e15582017-05-12 12:17:39 +08001762 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001763 ram_addr_t candidate, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001764
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001765 /* Align blocks to start on a 'long' in the bitmap
1766 * which makes the bitmap sync'ing take the fast path.
1767 */
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001768 candidate = block->offset + block->max_length;
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001769 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
Alex Williamson04b16652010-07-02 11:13:17 -06001770
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001771 /* Search for the closest following block
1772 * and find the gap.
1773 */
Peter Xu99e15582017-05-12 12:17:39 +08001774 RAMBLOCK_FOREACH(next_block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001775 if (next_block->offset >= candidate) {
Alex Williamson04b16652010-07-02 11:13:17 -06001776 next = MIN(next, next_block->offset);
1777 }
1778 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001779
1780 /* If it fits remember our place and remember the size
1781 * of gap, but keep going so that we might find a smaller
1782 * gap to fill so avoiding fragmentation.
1783 */
1784 if (next - candidate >= size && next - candidate < mingap) {
1785 offset = candidate;
1786 mingap = next - candidate;
Alex Williamson04b16652010-07-02 11:13:17 -06001787 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001788
1789 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
Alex Williamson04b16652010-07-02 11:13:17 -06001790 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001791
1792 if (offset == RAM_ADDR_MAX) {
1793 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1794 (uint64_t)size);
1795 abort();
1796 }
1797
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001798 trace_find_ram_offset(size, offset);
1799
Alex Williamson04b16652010-07-02 11:13:17 -06001800 return offset;
1801}
1802
Juan Quintelab8c48992017-03-21 17:44:30 +01001803unsigned long last_ram_page(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001804{
Alex Williamsond17b5282010-06-25 11:08:38 -06001805 RAMBlock *block;
1806 ram_addr_t last = 0;
1807
Mike Day0dc3f442013-09-05 14:41:35 -04001808 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08001809 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001810 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001811 }
Mike Day0dc3f442013-09-05 14:41:35 -04001812 rcu_read_unlock();
Juan Quintelab8c48992017-03-21 17:44:30 +01001813 return last >> TARGET_PAGE_BITS;
Alex Williamsond17b5282010-06-25 11:08:38 -06001814}
1815
Jason Baronddb97f12012-08-02 15:44:16 -04001816static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1817{
1818 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001819
1820 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001821 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001822 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1823 if (ret) {
1824 perror("qemu_madvise");
1825 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1826 "but dump_guest_core=off specified\n");
1827 }
1828 }
1829}
1830
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001831const char *qemu_ram_get_idstr(RAMBlock *rb)
1832{
1833 return rb->idstr;
1834}
1835
Dr. David Alan Gilbert463a4ac2017-03-07 18:36:36 +00001836bool qemu_ram_is_shared(RAMBlock *rb)
1837{
1838 return rb->flags & RAM_SHARED;
1839}
1840
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +00001841/* Note: Only set at the start of postcopy */
1842bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
1843{
1844 return rb->flags & RAM_UF_ZEROPAGE;
1845}
1846
1847void qemu_ram_set_uf_zeroable(RAMBlock *rb)
1848{
1849 rb->flags |= RAM_UF_ZEROPAGE;
1850}
1851
Cédric Le Goaterb895de52018-05-14 08:57:00 +02001852bool qemu_ram_is_migratable(RAMBlock *rb)
1853{
1854 return rb->flags & RAM_MIGRATABLE;
1855}
1856
1857void qemu_ram_set_migratable(RAMBlock *rb)
1858{
1859 rb->flags |= RAM_MIGRATABLE;
1860}
1861
1862void qemu_ram_unset_migratable(RAMBlock *rb)
1863{
1864 rb->flags &= ~RAM_MIGRATABLE;
1865}
1866
Mike Dayae3a7042013-09-05 14:41:35 -04001867/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001868void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08001869{
Gongleifa53a0e2016-05-10 10:04:59 +08001870 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001871
Avi Kivityc5705a72011-12-20 15:59:12 +02001872 assert(new_block);
1873 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001874
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001875 if (dev) {
1876 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001877 if (id) {
1878 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001879 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001880 }
1881 }
1882 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1883
Gongleiab0a9952016-05-10 10:05:00 +08001884 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08001885 RAMBLOCK_FOREACH(block) {
Gongleifa53a0e2016-05-10 10:04:59 +08001886 if (block != new_block &&
1887 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001888 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1889 new_block->idstr);
1890 abort();
1891 }
1892 }
Mike Day0dc3f442013-09-05 14:41:35 -04001893 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001894}
1895
Mike Dayae3a7042013-09-05 14:41:35 -04001896/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001897void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08001898{
Mike Dayae3a7042013-09-05 14:41:35 -04001899 /* FIXME: arch_init.c assumes that this is not called throughout
1900 * migration. Ignore the problem since hot-unplug during migration
1901 * does not work anyway.
1902 */
Hu Tao20cfe882014-04-02 15:13:26 +08001903 if (block) {
1904 memset(block->idstr, 0, sizeof(block->idstr));
1905 }
1906}
1907
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001908size_t qemu_ram_pagesize(RAMBlock *rb)
1909{
1910 return rb->page_size;
1911}
1912
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00001913/* Returns the largest size of page in use */
1914size_t qemu_ram_pagesize_largest(void)
1915{
1916 RAMBlock *block;
1917 size_t largest = 0;
1918
Peter Xu99e15582017-05-12 12:17:39 +08001919 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00001920 largest = MAX(largest, qemu_ram_pagesize(block));
1921 }
1922
1923 return largest;
1924}
1925
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001926static int memory_try_enable_merging(void *addr, size_t len)
1927{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001928 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001929 /* disabled by the user */
1930 return 0;
1931 }
1932
1933 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1934}
1935
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001936/* Only legal before guest might have detected the memory size: e.g. on
1937 * incoming migration, or right after reset.
1938 *
1939 * As memory core doesn't know how is memory accessed, it is up to
1940 * resize callback to update device state and/or add assertions to detect
1941 * misuse, if necessary.
1942 */
Gongleifa53a0e2016-05-10 10:04:59 +08001943int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001944{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001945 assert(block);
1946
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001947 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001948
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001949 if (block->used_length == newsize) {
1950 return 0;
1951 }
1952
1953 if (!(block->flags & RAM_RESIZEABLE)) {
1954 error_setg_errno(errp, EINVAL,
1955 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1956 " in != 0x" RAM_ADDR_FMT, block->idstr,
1957 newsize, block->used_length);
1958 return -EINVAL;
1959 }
1960
1961 if (block->max_length < newsize) {
1962 error_setg_errno(errp, EINVAL,
1963 "Length too large: %s: 0x" RAM_ADDR_FMT
1964 " > 0x" RAM_ADDR_FMT, block->idstr,
1965 newsize, block->max_length);
1966 return -EINVAL;
1967 }
1968
1969 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1970 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001971 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1972 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001973 memory_region_set_size(block->mr, newsize);
1974 if (block->resized) {
1975 block->resized(block->idstr, newsize, block->host);
1976 }
1977 return 0;
1978}
1979
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001980/* Called with ram_list.mutex held */
1981static void dirty_memory_extend(ram_addr_t old_ram_size,
1982 ram_addr_t new_ram_size)
1983{
1984 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
1985 DIRTY_MEMORY_BLOCK_SIZE);
1986 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
1987 DIRTY_MEMORY_BLOCK_SIZE);
1988 int i;
1989
1990 /* Only need to extend if block count increased */
1991 if (new_num_blocks <= old_num_blocks) {
1992 return;
1993 }
1994
1995 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1996 DirtyMemoryBlocks *old_blocks;
1997 DirtyMemoryBlocks *new_blocks;
1998 int j;
1999
2000 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
2001 new_blocks = g_malloc(sizeof(*new_blocks) +
2002 sizeof(new_blocks->blocks[0]) * new_num_blocks);
2003
2004 if (old_num_blocks) {
2005 memcpy(new_blocks->blocks, old_blocks->blocks,
2006 old_num_blocks * sizeof(old_blocks->blocks[0]));
2007 }
2008
2009 for (j = old_num_blocks; j < new_num_blocks; j++) {
2010 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
2011 }
2012
2013 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
2014
2015 if (old_blocks) {
2016 g_free_rcu(old_blocks, rcu);
2017 }
2018 }
2019}
2020
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002021static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
Avi Kivityc5705a72011-12-20 15:59:12 +02002022{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002023 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01002024 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002025 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002026 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002027
Juan Quintelab8c48992017-03-21 17:44:30 +01002028 old_ram_size = last_ram_page();
Avi Kivityc5705a72011-12-20 15:59:12 +02002029
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002030 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002031 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002032
2033 if (!new_block->host) {
2034 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002035 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002036 new_block->mr, &err);
2037 if (err) {
2038 error_propagate(errp, err);
2039 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002040 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002041 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002042 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002043 new_block->host = phys_mem_alloc(new_block->max_length,
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002044 &new_block->mr->align, shared);
Markus Armbruster39228252013-07-31 15:11:11 +02002045 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08002046 error_setg_errno(errp, errno,
2047 "cannot set up guest memory '%s'",
2048 memory_region_name(new_block->mr));
2049 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002050 return;
Markus Armbruster39228252013-07-31 15:11:11 +02002051 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002052 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002053 }
2054 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002055
Li Zhijiandd631692015-07-02 20:18:06 +08002056 new_ram_size = MAX(old_ram_size,
2057 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
2058 if (new_ram_size > old_ram_size) {
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002059 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08002060 }
Mike Day0d53d9f2015-01-21 13:45:24 +01002061 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
2062 * QLIST (which has an RCU-friendly variant) does not have insertion at
2063 * tail, so save the last element in last_block.
2064 */
Peter Xu99e15582017-05-12 12:17:39 +08002065 RAMBLOCK_FOREACH(block) {
Mike Day0d53d9f2015-01-21 13:45:24 +01002066 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002067 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002068 break;
2069 }
2070 }
2071 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002072 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002073 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002074 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002075 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04002076 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002077 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002078 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06002079
Mike Day0dc3f442013-09-05 14:41:35 -04002080 /* Write list before version */
2081 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002082 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002083 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002084
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002085 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01002086 new_block->used_length,
2087 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002088
Paolo Bonzinia904c912015-01-21 16:18:35 +01002089 if (new_block->host) {
2090 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2091 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08002092 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01002093 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzini0987d732016-12-21 00:31:36 +08002094 ram_block_notify_add(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002095 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002096}
2097
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002098#ifdef __linux__
Marc-André Lureau38b33622017-06-02 18:12:23 +04002099RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
2100 bool share, int fd,
2101 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002102{
2103 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002104 Error *local_err = NULL;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002105 int64_t file_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002106
2107 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002108 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08002109 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002110 }
2111
Marc-André Lureaue45e7ae2017-06-02 18:12:21 +04002112 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2113 error_setg(errp,
2114 "host lacks kvm mmu notifiers, -mem-path unsupported");
2115 return NULL;
2116 }
2117
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002118 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2119 /*
2120 * file_ram_alloc() needs to allocate just like
2121 * phys_mem_alloc, but we haven't bothered to provide
2122 * a hook there.
2123 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002124 error_setg(errp,
2125 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08002126 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002127 }
2128
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002129 size = HOST_PAGE_ALIGN(size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002130 file_size = get_file_size(fd);
2131 if (file_size > 0 && file_size < size) {
2132 error_setg(errp, "backing store %s size 0x%" PRIx64
2133 " does not match 'size' option 0x" RAM_ADDR_FMT,
2134 mem_path, file_size, size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002135 return NULL;
2136 }
2137
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002138 new_block = g_malloc0(sizeof(*new_block));
2139 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002140 new_block->used_length = size;
2141 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002142 new_block->flags = share ? RAM_SHARED : 0;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002143 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002144 if (!new_block->host) {
2145 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08002146 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002147 }
2148
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002149 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002150 if (local_err) {
2151 g_free(new_block);
2152 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002153 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002154 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002155 return new_block;
Marc-André Lureau38b33622017-06-02 18:12:23 +04002156
2157}
2158
2159
2160RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
2161 bool share, const char *mem_path,
2162 Error **errp)
2163{
2164 int fd;
2165 bool created;
2166 RAMBlock *block;
2167
2168 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2169 if (fd < 0) {
2170 return NULL;
2171 }
2172
2173 block = qemu_ram_alloc_from_fd(size, mr, share, fd, errp);
2174 if (!block) {
2175 if (created) {
2176 unlink(mem_path);
2177 }
2178 close(fd);
2179 return NULL;
2180 }
2181
2182 return block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002183}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002184#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002185
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002186static
Fam Zheng528f46a2016-03-01 14:18:18 +08002187RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2188 void (*resized)(const char*,
2189 uint64_t length,
2190 void *host),
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002191 void *host, bool resizeable, bool share,
Fam Zheng528f46a2016-03-01 14:18:18 +08002192 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002193{
2194 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002195 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002196
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002197 size = HOST_PAGE_ALIGN(size);
2198 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002199 new_block = g_malloc0(sizeof(*new_block));
2200 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002201 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002202 new_block->used_length = size;
2203 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002204 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002205 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002206 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002207 new_block->host = host;
2208 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002209 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002210 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002211 if (resizeable) {
2212 new_block->flags |= RAM_RESIZEABLE;
2213 }
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002214 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002215 if (local_err) {
2216 g_free(new_block);
2217 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002218 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002219 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002220 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002221}
2222
Fam Zheng528f46a2016-03-01 14:18:18 +08002223RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002224 MemoryRegion *mr, Error **errp)
2225{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002226 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2227 false, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002228}
2229
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002230RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2231 MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00002232{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002233 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2234 share, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002235}
2236
Fam Zheng528f46a2016-03-01 14:18:18 +08002237RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002238 void (*resized)(const char*,
2239 uint64_t length,
2240 void *host),
2241 MemoryRegion *mr, Error **errp)
2242{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002243 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2244 false, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00002245}
bellarde9a1ab12007-02-08 23:08:38 +00002246
Paolo Bonzini43771532013-09-09 17:58:40 +02002247static void reclaim_ramblock(RAMBlock *block)
2248{
2249 if (block->flags & RAM_PREALLOC) {
2250 ;
2251 } else if (xen_enabled()) {
2252 xen_invalidate_map_cache_entry(block->host);
2253#ifndef _WIN32
2254 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02002255 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02002256 close(block->fd);
2257#endif
2258 } else {
2259 qemu_anon_ram_free(block->host, block->max_length);
2260 }
2261 g_free(block);
2262}
2263
Fam Zhengf1060c52016-03-01 14:18:22 +08002264void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00002265{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02002266 if (!block) {
2267 return;
2268 }
2269
Paolo Bonzini0987d732016-12-21 00:31:36 +08002270 if (block->host) {
2271 ram_block_notify_remove(block->host, block->max_length);
2272 }
2273
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002274 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08002275 QLIST_REMOVE_RCU(block, next);
2276 ram_list.mru_block = NULL;
2277 /* Write list before version */
2278 smp_wmb();
2279 ram_list.version++;
2280 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002281 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00002282}
2283
Huang Yingcd19cfa2011-03-02 08:56:19 +01002284#ifndef _WIN32
2285void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2286{
2287 RAMBlock *block;
2288 ram_addr_t offset;
2289 int flags;
2290 void *area, *vaddr;
2291
Peter Xu99e15582017-05-12 12:17:39 +08002292 RAMBLOCK_FOREACH(block) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002293 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002294 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02002295 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002296 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002297 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02002298 } else if (xen_enabled()) {
2299 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002300 } else {
2301 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02002302 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002303 flags |= (block->flags & RAM_SHARED ?
2304 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02002305 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2306 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002307 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02002308 /*
2309 * Remap needs to match alloc. Accelerators that
2310 * set phys_mem_alloc never remap. If they did,
2311 * we'd need a remap hook here.
2312 */
2313 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2314
Huang Yingcd19cfa2011-03-02 08:56:19 +01002315 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2316 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2317 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002318 }
2319 if (area != vaddr) {
Alistair Francis493d89b2018-02-03 09:43:14 +01002320 error_report("Could not remap addr: "
2321 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2322 length, addr);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002323 exit(1);
2324 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002325 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002326 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002327 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01002328 }
2329 }
2330}
2331#endif /* !_WIN32 */
2332
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002333/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04002334 * This should not be used for general purpose DMA. Use address_space_map
2335 * or address_space_rw instead. For local memory (e.g. video ram) that the
2336 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04002337 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002338 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002339 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002340void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002341{
Gonglei3655cb92016-02-20 10:35:20 +08002342 RAMBlock *block = ram_block;
2343
2344 if (block == NULL) {
2345 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002346 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002347 }
Mike Dayae3a7042013-09-05 14:41:35 -04002348
2349 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002350 /* We need to check if the requested address is in the RAM
2351 * because we don't want to map the entire memory in QEMU.
2352 * In that case just map until the end of the page.
2353 */
2354 if (block->offset == 0) {
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002355 return xen_map_cache(addr, 0, 0, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002356 }
Mike Dayae3a7042013-09-05 14:41:35 -04002357
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002358 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002359 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002360 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00002361}
2362
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002363/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04002364 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04002365 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002366 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04002367 */
Gonglei3655cb92016-02-20 10:35:20 +08002368static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002369 hwaddr *size, bool lock)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002370{
Gonglei3655cb92016-02-20 10:35:20 +08002371 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002372 if (*size == 0) {
2373 return NULL;
2374 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002375
Gonglei3655cb92016-02-20 10:35:20 +08002376 if (block == NULL) {
2377 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002378 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002379 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002380 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002381
2382 if (xen_enabled() && block->host == NULL) {
2383 /* We need to check if the requested address is in the RAM
2384 * because we don't want to map the entire memory in QEMU.
2385 * In that case just map the requested area.
2386 */
2387 if (block->offset == 0) {
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002388 return xen_map_cache(addr, *size, lock, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002389 }
2390
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002391 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002392 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002393
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002394 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002395}
2396
Dr. David Alan Gilbertf90bb712018-03-12 17:20:57 +00002397/* Return the offset of a hostpointer within a ramblock */
2398ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2399{
2400 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2401 assert((uintptr_t)host >= (uintptr_t)rb->host);
2402 assert(res < rb->max_length);
2403
2404 return res;
2405}
2406
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002407/*
2408 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2409 * in that RAMBlock.
2410 *
2411 * ptr: Host pointer to look up
2412 * round_offset: If true round the result offset down to a page boundary
2413 * *ram_addr: set to result ram_addr
2414 * *offset: set to result offset within the RAMBlock
2415 *
2416 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04002417 *
2418 * By the time this function returns, the returned pointer is not protected
2419 * by RCU anymore. If the caller is not within an RCU critical section and
2420 * does not hold the iothread lock, it must have other means of protecting the
2421 * pointer, such as a reference to the region that includes the incoming
2422 * ram_addr_t.
2423 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002424RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002425 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00002426{
pbrook94a6b542009-04-11 17:15:54 +00002427 RAMBlock *block;
2428 uint8_t *host = ptr;
2429
Jan Kiszka868bb332011-06-21 22:59:09 +02002430 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02002431 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04002432 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02002433 ram_addr = xen_ram_addr_from_mapcache(ptr);
2434 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002435 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01002436 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002437 }
Mike Day0dc3f442013-09-05 14:41:35 -04002438 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002439 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002440 }
2441
Mike Day0dc3f442013-09-05 14:41:35 -04002442 rcu_read_lock();
2443 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002444 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002445 goto found;
2446 }
2447
Peter Xu99e15582017-05-12 12:17:39 +08002448 RAMBLOCK_FOREACH(block) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002449 /* This case append when the block is not mapped. */
2450 if (block->host == NULL) {
2451 continue;
2452 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002453 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002454 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06002455 }
pbrook94a6b542009-04-11 17:15:54 +00002456 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002457
Mike Day0dc3f442013-09-05 14:41:35 -04002458 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002459 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02002460
2461found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002462 *offset = (host - block->host);
2463 if (round_offset) {
2464 *offset &= TARGET_PAGE_MASK;
2465 }
Mike Day0dc3f442013-09-05 14:41:35 -04002466 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002467 return block;
2468}
2469
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002470/*
2471 * Finds the named RAMBlock
2472 *
2473 * name: The name of RAMBlock to find
2474 *
2475 * Returns: RAMBlock (or NULL if not found)
2476 */
2477RAMBlock *qemu_ram_block_by_name(const char *name)
2478{
2479 RAMBlock *block;
2480
Peter Xu99e15582017-05-12 12:17:39 +08002481 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002482 if (!strcmp(name, block->idstr)) {
2483 return block;
2484 }
2485 }
2486
2487 return NULL;
2488}
2489
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002490/* Some of the softmmu routines need to translate from a host pointer
2491 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002492ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002493{
2494 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02002495 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002496
Paolo Bonzinif615f392016-05-26 10:07:50 +02002497 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002498 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002499 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002500 }
2501
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002502 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002503}
Alex Williamsonf471a172010-06-11 11:11:42 -06002504
Peter Maydell27266272017-11-20 18:08:27 +00002505/* Called within RCU critical section. */
2506void memory_notdirty_write_prepare(NotDirtyInfo *ndi,
2507 CPUState *cpu,
2508 vaddr mem_vaddr,
2509 ram_addr_t ram_addr,
2510 unsigned size)
2511{
2512 ndi->cpu = cpu;
2513 ndi->ram_addr = ram_addr;
2514 ndi->mem_vaddr = mem_vaddr;
2515 ndi->size = size;
2516 ndi->locked = false;
2517
2518 assert(tcg_enabled());
2519 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
2520 ndi->locked = true;
2521 tb_lock();
2522 tb_invalidate_phys_page_fast(ram_addr, size);
2523 }
2524}
2525
2526/* Called within RCU critical section. */
2527void memory_notdirty_write_complete(NotDirtyInfo *ndi)
2528{
2529 if (ndi->locked) {
2530 tb_unlock();
2531 }
2532
2533 /* Set both VGA and migration bits for simplicity and to remove
2534 * the notdirty callback faster.
2535 */
2536 cpu_physical_memory_set_dirty_range(ndi->ram_addr, ndi->size,
2537 DIRTY_CLIENTS_NOCODE);
2538 /* we remove the notdirty callback only if the code has been
2539 flushed */
2540 if (!cpu_physical_memory_is_clean(ndi->ram_addr)) {
2541 tlb_set_dirty(ndi->cpu, ndi->mem_vaddr);
2542 }
2543}
2544
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002545/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002546static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002547 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002548{
Peter Maydell27266272017-11-20 18:08:27 +00002549 NotDirtyInfo ndi;
Alex Bennéeba051fb2016-10-27 16:10:16 +01002550
Peter Maydell27266272017-11-20 18:08:27 +00002551 memory_notdirty_write_prepare(&ndi, current_cpu, current_cpu->mem_io_vaddr,
2552 ram_addr, size);
2553
Peter Maydell6d3ede52018-06-15 14:57:14 +01002554 stn_p(qemu_map_ram_ptr(NULL, ram_addr), size, val);
Peter Maydell27266272017-11-20 18:08:27 +00002555 memory_notdirty_write_complete(&ndi);
bellard1ccde1c2004-02-06 19:46:14 +00002556}
2557
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002558static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002559 unsigned size, bool is_write,
2560 MemTxAttrs attrs)
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002561{
2562 return is_write;
2563}
2564
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002565static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002566 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002567 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002568 .endianness = DEVICE_NATIVE_ENDIAN,
Andrew Baumannad528782017-10-13 11:19:13 -07002569 .valid = {
2570 .min_access_size = 1,
2571 .max_access_size = 8,
2572 .unaligned = false,
2573 },
2574 .impl = {
2575 .min_access_size = 1,
2576 .max_access_size = 8,
2577 .unaligned = false,
2578 },
bellard1ccde1c2004-02-06 19:46:14 +00002579};
2580
pbrook0f459d12008-06-09 00:20:13 +00002581/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002582static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002583{
Andreas Färber93afead2013-08-26 03:41:01 +02002584 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002585 CPUClass *cc = CPU_GET_CLASS(cpu);
pbrook0f459d12008-06-09 00:20:13 +00002586 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002587 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002588
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002589 assert(tcg_enabled());
Andreas Färberff4700b2013-08-26 18:23:18 +02002590 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002591 /* We re-entered the check after replacing the TB. Now raise
2592 * the debug interrupt so that is will trigger after the
2593 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002594 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002595 return;
2596 }
Andreas Färber93afead2013-08-26 03:41:01 +02002597 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Julian Brown40612002017-02-07 18:29:59 +00002598 vaddr = cc->adjust_watchpoint_address(cpu, vaddr, len);
Andreas Färberff4700b2013-08-26 18:23:18 +02002599 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002600 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2601 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002602 if (flags == BP_MEM_READ) {
2603 wp->flags |= BP_WATCHPOINT_HIT_READ;
2604 } else {
2605 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2606 }
2607 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002608 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002609 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002610 if (wp->flags & BP_CPU &&
2611 !cc->debug_check_watchpoint(cpu, wp)) {
2612 wp->flags &= ~BP_WATCHPOINT_HIT;
2613 continue;
2614 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002615 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002616
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002617 /* Both tb_lock and iothread_mutex will be reset when
2618 * cpu_loop_exit or cpu_loop_exit_noexc longjmp
2619 * back into the cpu_exec main loop.
KONRAD Frederica5e99822016-10-27 16:10:06 +01002620 */
2621 tb_lock();
Andreas Färber239c51a2013-09-01 17:12:23 +02002622 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002623 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002624 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002625 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002626 } else {
Richard Henderson9b990ee2017-10-13 10:50:02 -07002627 /* Force execution of one insn next time. */
2628 cpu->cflags_next_tb = 1 | curr_cflags();
Peter Maydell6886b982016-05-17 15:18:04 +01002629 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002630 }
aliguori06d55cc2008-11-18 20:24:06 +00002631 }
aliguori6e140f22008-11-18 20:37:55 +00002632 } else {
2633 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002634 }
2635 }
2636}
2637
pbrook6658ffb2007-03-16 23:58:11 +00002638/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2639 so these check for a hit then pass through to the normal out-of-line
2640 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002641static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2642 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002643{
Peter Maydell66b9b432015-04-26 16:49:24 +01002644 MemTxResult res;
2645 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002646 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2647 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002648
Peter Maydell66b9b432015-04-26 16:49:24 +01002649 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002650 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002651 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002652 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002653 break;
2654 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002655 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002656 break;
2657 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002658 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002659 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002660 case 8:
2661 data = address_space_ldq(as, addr, attrs, &res);
2662 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002663 default: abort();
2664 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002665 *pdata = data;
2666 return res;
2667}
2668
2669static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2670 uint64_t val, unsigned size,
2671 MemTxAttrs attrs)
2672{
2673 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002674 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2675 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002676
2677 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2678 switch (size) {
2679 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002680 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002681 break;
2682 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002683 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002684 break;
2685 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002686 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002687 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002688 case 8:
2689 address_space_stq(as, addr, val, attrs, &res);
2690 break;
Peter Maydell66b9b432015-04-26 16:49:24 +01002691 default: abort();
2692 }
2693 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002694}
2695
Avi Kivity1ec9b902012-01-02 12:47:48 +02002696static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002697 .read_with_attrs = watch_mem_read,
2698 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002699 .endianness = DEVICE_NATIVE_ENDIAN,
Paolo Bonzini306526b2017-10-17 14:16:05 +02002700 .valid = {
2701 .min_access_size = 1,
2702 .max_access_size = 8,
2703 .unaligned = false,
2704 },
2705 .impl = {
2706 .min_access_size = 1,
2707 .max_access_size = 8,
2708 .unaligned = false,
2709 },
pbrook6658ffb2007-03-16 23:58:11 +00002710};
pbrook6658ffb2007-03-16 23:58:11 +00002711
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01002712static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
2713 MemTxAttrs attrs, uint8_t *buf, int len);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002714static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
2715 const uint8_t *buf, int len);
2716static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
Peter Maydelleace72b2018-05-31 14:50:52 +01002717 bool is_write, MemTxAttrs attrs);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002718
Peter Maydellf25a49e2015-04-26 16:49:24 +01002719static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2720 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002721{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002722 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002723 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002724 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002725
blueswir1db7b5422007-05-26 17:36:03 +00002726#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002727 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002728 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002729#endif
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002730 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
Peter Maydell5c9eb022015-04-26 16:49:24 +01002731 if (res) {
2732 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002733 }
Peter Maydell6d3ede52018-06-15 14:57:14 +01002734 *data = ldn_p(buf, len);
2735 return MEMTX_OK;
blueswir1db7b5422007-05-26 17:36:03 +00002736}
2737
Peter Maydellf25a49e2015-04-26 16:49:24 +01002738static MemTxResult subpage_write(void *opaque, hwaddr addr,
2739 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002740{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002741 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002742 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002743
blueswir1db7b5422007-05-26 17:36:03 +00002744#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002745 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002746 " value %"PRIx64"\n",
2747 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002748#endif
Peter Maydell6d3ede52018-06-15 14:57:14 +01002749 stn_p(buf, len, value);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002750 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002751}
2752
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002753static bool subpage_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002754 unsigned len, bool is_write,
2755 MemTxAttrs attrs)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002756{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002757 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002758#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002759 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002760 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002761#endif
2762
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002763 return flatview_access_valid(subpage->fv, addr + subpage->base,
Peter Maydelleace72b2018-05-31 14:50:52 +01002764 len, is_write, attrs);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002765}
2766
Avi Kivity70c68e42012-01-02 12:32:48 +02002767static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002768 .read_with_attrs = subpage_read,
2769 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002770 .impl.min_access_size = 1,
2771 .impl.max_access_size = 8,
2772 .valid.min_access_size = 1,
2773 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002774 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002775 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002776};
2777
Anthony Liguoric227f092009-10-01 16:12:16 -05002778static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002779 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002780{
2781 int idx, eidx;
2782
2783 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2784 return -1;
2785 idx = SUBPAGE_IDX(start);
2786 eidx = SUBPAGE_IDX(end);
2787#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002788 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2789 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002790#endif
blueswir1db7b5422007-05-26 17:36:03 +00002791 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002792 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002793 }
2794
2795 return 0;
2796}
2797
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002798static subpage_t *subpage_init(FlatView *fv, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002799{
Anthony Liguoric227f092009-10-01 16:12:16 -05002800 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002801
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01002802 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002803 mmio->fv = fv;
aliguori1eec6142009-02-05 22:06:18 +00002804 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002805 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002806 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002807 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002808#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002809 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2810 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002811#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002812 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002813
2814 return mmio;
2815}
2816
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002817static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002818{
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002819 assert(fv);
Avi Kivity5312bd82012-02-12 18:32:55 +02002820 MemoryRegionSection section = {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002821 .fv = fv,
Avi Kivity5312bd82012-02-12 18:32:55 +02002822 .mr = mr,
2823 .offset_within_address_space = 0,
2824 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002825 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002826 };
2827
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002828 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002829}
2830
Peter Maydell8af36742017-12-13 17:52:28 +00002831static void readonly_mem_write(void *opaque, hwaddr addr,
2832 uint64_t val, unsigned size)
2833{
2834 /* Ignore any write to ROM. */
2835}
2836
2837static bool readonly_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002838 unsigned size, bool is_write,
2839 MemTxAttrs attrs)
Peter Maydell8af36742017-12-13 17:52:28 +00002840{
2841 return is_write;
2842}
2843
2844/* This will only be used for writes, because reads are special cased
2845 * to directly access the underlying host ram.
2846 */
2847static const MemoryRegionOps readonly_mem_ops = {
2848 .write = readonly_mem_write,
2849 .valid.accepts = readonly_mem_accepts,
2850 .endianness = DEVICE_NATIVE_ENDIAN,
2851 .valid = {
2852 .min_access_size = 1,
2853 .max_access_size = 8,
2854 .unaligned = false,
2855 },
2856 .impl = {
2857 .min_access_size = 1,
2858 .max_access_size = 8,
2859 .unaligned = false,
2860 },
2861};
2862
Peter Maydell2d54f192018-06-15 14:57:14 +01002863MemoryRegionSection *iotlb_to_section(CPUState *cpu,
2864 hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002865{
Peter Maydella54c87b2016-01-21 14:15:05 +00002866 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2867 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002868 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002869 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002870
Peter Maydell2d54f192018-06-15 14:57:14 +01002871 return &sections[index & ~TARGET_PAGE_MASK];
Avi Kivityaa102232012-03-08 17:06:55 +02002872}
2873
Avi Kivitye9179ce2009-06-14 11:38:52 +03002874static void io_mem_init(void)
2875{
Peter Maydell8af36742017-12-13 17:52:28 +00002876 memory_region_init_io(&io_mem_rom, NULL, &readonly_mem_ops,
2877 NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002878 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002879 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002880
2881 /* io_mem_notdirty calls tb_invalidate_phys_page_fast,
2882 * which can be called without the iothread mutex.
2883 */
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002884 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002885 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002886 memory_region_clear_global_locking(&io_mem_notdirty);
2887
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002888 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002889 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002890}
2891
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10002892AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
Avi Kivityac1970f2012-10-03 16:22:53 +02002893{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002894 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2895 uint16_t n;
2896
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002897 n = dummy_section(&d->map, fv, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002898 assert(n == PHYS_SECTION_UNASSIGNED);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002899 n = dummy_section(&d->map, fv, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002900 assert(n == PHYS_SECTION_NOTDIRTY);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002901 n = dummy_section(&d->map, fv, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002902 assert(n == PHYS_SECTION_ROM);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002903 n = dummy_section(&d->map, fv, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002904 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002905
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002906 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002907
2908 return d;
Paolo Bonzini00752702013-05-29 12:13:54 +02002909}
2910
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002911void address_space_dispatch_free(AddressSpaceDispatch *d)
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002912{
2913 phys_sections_free(&d->map);
2914 g_free(d);
2915}
2916
Avi Kivity1d711482012-10-02 18:54:45 +02002917static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002918{
Peter Maydell32857f42015-10-01 15:29:50 +01002919 CPUAddressSpace *cpuas;
2920 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002921
2922 /* since each CPU stores ram addresses in its TLB cache, we must
2923 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002924 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2925 cpu_reloading_memory_map();
2926 /* The CPU and TLB are protected by the iothread lock.
2927 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2928 * may have split the RCU critical section.
2929 */
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002930 d = address_space_to_dispatch(cpuas->as);
Alex Bennéef35e44e2016-10-21 16:34:18 +01002931 atomic_rcu_set(&cpuas->memory_dispatch, d);
Alex Bennéed10eb082016-11-14 14:17:28 +00002932 tlb_flush(cpuas->cpu);
Avi Kivity50c1e142012-02-08 21:36:02 +02002933}
2934
Avi Kivity62152b82011-07-26 14:26:14 +03002935static void memory_map_init(void)
2936{
Anthony Liguori7267c092011-08-20 22:09:37 -05002937 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002938
Paolo Bonzini57271d62013-11-07 17:14:37 +01002939 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002940 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002941
Anthony Liguori7267c092011-08-20 22:09:37 -05002942 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002943 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2944 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002945 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002946}
2947
2948MemoryRegion *get_system_memory(void)
2949{
2950 return system_memory;
2951}
2952
Avi Kivity309cb472011-08-08 16:09:03 +03002953MemoryRegion *get_system_io(void)
2954{
2955 return system_io;
2956}
2957
pbrooke2eef172008-06-08 01:09:01 +00002958#endif /* !defined(CONFIG_USER_ONLY) */
2959
bellard13eb76e2004-01-24 15:23:36 +00002960/* physical memory access (slow version, mainly for debug) */
2961#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002962int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002963 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002964{
2965 int l, flags;
2966 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002967 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002968
2969 while (len > 0) {
2970 page = addr & TARGET_PAGE_MASK;
2971 l = (page + TARGET_PAGE_SIZE) - addr;
2972 if (l > len)
2973 l = len;
2974 flags = page_get_flags(page);
2975 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002976 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002977 if (is_write) {
2978 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002979 return -1;
bellard579a97f2007-11-11 14:26:47 +00002980 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002981 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002982 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002983 memcpy(p, buf, l);
2984 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002985 } else {
2986 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002987 return -1;
bellard579a97f2007-11-11 14:26:47 +00002988 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002989 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002990 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002991 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002992 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002993 }
2994 len -= l;
2995 buf += l;
2996 addr += l;
2997 }
Paul Brooka68fe892010-03-01 00:08:59 +00002998 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002999}
bellard8df1cd02005-01-28 22:37:22 +00003000
bellard13eb76e2004-01-24 15:23:36 +00003001#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003002
Paolo Bonzini845b6212015-03-23 11:45:53 +01003003static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02003004 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003005{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003006 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003007 addr += memory_region_get_ram_addr(mr);
3008
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003009 /* No early return if dirty_log_mask is or becomes 0, because
3010 * cpu_physical_memory_set_dirty_range will still call
3011 * xen_modified_memory.
3012 */
3013 if (dirty_log_mask) {
3014 dirty_log_mask =
3015 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003016 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003017 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02003018 assert(tcg_enabled());
Alex Bennéeba051fb2016-10-27 16:10:16 +01003019 tb_lock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003020 tb_invalidate_phys_range(addr, addr + length);
Alex Bennéeba051fb2016-10-27 16:10:16 +01003021 tb_unlock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003022 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
3023 }
3024 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003025}
3026
Richard Henderson23326162013-07-08 14:55:59 -07003027static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02003028{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02003029 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07003030
3031 /* Regions are assumed to support 1-4 byte accesses unless
3032 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07003033 if (access_size_max == 0) {
3034 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003035 }
Richard Henderson23326162013-07-08 14:55:59 -07003036
3037 /* Bound the maximum access by the alignment of the address. */
3038 if (!mr->ops->impl.unaligned) {
3039 unsigned align_size_max = addr & -addr;
3040 if (align_size_max != 0 && align_size_max < access_size_max) {
3041 access_size_max = align_size_max;
3042 }
3043 }
3044
3045 /* Don't attempt accesses larger than the maximum. */
3046 if (l > access_size_max) {
3047 l = access_size_max;
3048 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01003049 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07003050
3051 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003052}
3053
Jan Kiszka4840f102015-06-18 18:47:22 +02003054static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02003055{
Jan Kiszka4840f102015-06-18 18:47:22 +02003056 bool unlocked = !qemu_mutex_iothread_locked();
3057 bool release_lock = false;
3058
3059 if (unlocked && mr->global_locking) {
3060 qemu_mutex_lock_iothread();
3061 unlocked = false;
3062 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003063 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003064 if (mr->flush_coalesced_mmio) {
3065 if (unlocked) {
3066 qemu_mutex_lock_iothread();
3067 }
3068 qemu_flush_coalesced_mmio_buffer();
3069 if (unlocked) {
3070 qemu_mutex_unlock_iothread();
3071 }
3072 }
3073
3074 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003075}
3076
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003077/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003078static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3079 MemTxAttrs attrs,
3080 const uint8_t *buf,
3081 int len, hwaddr addr1,
3082 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00003083{
bellard13eb76e2004-01-24 15:23:36 +00003084 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003085 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01003086 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02003087 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00003088
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003089 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003090 if (!memory_access_is_direct(mr, true)) {
3091 release_lock |= prepare_mmio_access(mr);
3092 l = memory_access_size(mr, l, addr1);
3093 /* XXX: could force current_cpu to NULL to avoid
3094 potential bugs */
Peter Maydell6d3ede52018-06-15 14:57:14 +01003095 val = ldn_p(buf, l);
3096 result |= memory_region_dispatch_write(mr, addr1, val, l, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003097 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003098 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003099 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003100 memcpy(ptr, buf, l);
3101 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00003102 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003103
3104 if (release_lock) {
3105 qemu_mutex_unlock_iothread();
3106 release_lock = false;
3107 }
3108
bellard13eb76e2004-01-24 15:23:36 +00003109 len -= l;
3110 buf += l;
3111 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003112
3113 if (!len) {
3114 break;
3115 }
3116
3117 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003118 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003119 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02003120
Peter Maydell3b643492015-04-26 16:49:23 +01003121 return result;
bellard13eb76e2004-01-24 15:23:36 +00003122}
bellard8df1cd02005-01-28 22:37:22 +00003123
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003124/* Called from RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003125static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
3126 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003127{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003128 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003129 hwaddr addr1;
3130 MemoryRegion *mr;
3131 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003132
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003133 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003134 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003135 result = flatview_write_continue(fv, addr, attrs, buf, len,
3136 addr1, l, mr);
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003137
3138 return result;
3139}
3140
3141/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003142MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
3143 MemTxAttrs attrs, uint8_t *buf,
3144 int len, hwaddr addr1, hwaddr l,
3145 MemoryRegion *mr)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003146{
3147 uint8_t *ptr;
3148 uint64_t val;
3149 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003150 bool release_lock = false;
3151
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003152 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003153 if (!memory_access_is_direct(mr, false)) {
3154 /* I/O case */
3155 release_lock |= prepare_mmio_access(mr);
3156 l = memory_access_size(mr, l, addr1);
Peter Maydell6d3ede52018-06-15 14:57:14 +01003157 result |= memory_region_dispatch_read(mr, addr1, &val, l, attrs);
3158 stn_p(buf, l, val);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003159 } else {
3160 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003161 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003162 memcpy(buf, ptr, l);
3163 }
3164
3165 if (release_lock) {
3166 qemu_mutex_unlock_iothread();
3167 release_lock = false;
3168 }
3169
3170 len -= l;
3171 buf += l;
3172 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003173
3174 if (!len) {
3175 break;
3176 }
3177
3178 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003179 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003180 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003181
3182 return result;
3183}
3184
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003185/* Called from RCU critical section. */
3186static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
3187 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003188{
3189 hwaddr l;
3190 hwaddr addr1;
3191 MemoryRegion *mr;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003192
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003193 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003194 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003195 return flatview_read_continue(fv, addr, attrs, buf, len,
3196 addr1, l, mr);
Avi Kivityac1970f2012-10-03 16:22:53 +02003197}
3198
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003199MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
3200 MemTxAttrs attrs, uint8_t *buf, int len)
3201{
3202 MemTxResult result = MEMTX_OK;
3203 FlatView *fv;
3204
3205 if (len > 0) {
3206 rcu_read_lock();
3207 fv = address_space_to_flatview(as);
3208 result = flatview_read(fv, addr, attrs, buf, len);
3209 rcu_read_unlock();
3210 }
3211
3212 return result;
3213}
3214
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003215MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3216 MemTxAttrs attrs,
3217 const uint8_t *buf, int len)
3218{
3219 MemTxResult result = MEMTX_OK;
3220 FlatView *fv;
3221
3222 if (len > 0) {
3223 rcu_read_lock();
3224 fv = address_space_to_flatview(as);
3225 result = flatview_write(fv, addr, attrs, buf, len);
3226 rcu_read_unlock();
3227 }
3228
3229 return result;
3230}
3231
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003232MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
3233 uint8_t *buf, int len, bool is_write)
3234{
3235 if (is_write) {
3236 return address_space_write(as, addr, attrs, buf, len);
3237 } else {
3238 return address_space_read_full(as, addr, attrs, buf, len);
3239 }
3240}
3241
Avi Kivitya8170e52012-10-23 12:30:10 +02003242void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02003243 int len, int is_write)
3244{
Peter Maydell5c9eb022015-04-26 16:49:24 +01003245 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3246 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02003247}
3248
Alexander Graf582b55a2013-12-11 14:17:44 +01003249enum write_rom_type {
3250 WRITE_DATA,
3251 FLUSH_CACHE,
3252};
3253
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003254static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01003255 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00003256{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003257 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00003258 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003259 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003260 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00003261
Paolo Bonzini41063e12015-03-18 14:21:43 +01003262 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00003263 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003264 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003265 mr = address_space_translate(as, addr, &addr1, &l, true,
3266 MEMTXATTRS_UNSPECIFIED);
ths3b46e622007-09-17 08:09:54 +00003267
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003268 if (!(memory_region_is_ram(mr) ||
3269 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02003270 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003271 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00003272 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003273 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01003274 switch (type) {
3275 case WRITE_DATA:
3276 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01003277 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003278 break;
3279 case FLUSH_CACHE:
3280 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
3281 break;
3282 }
bellardd0ecd2a2006-04-23 17:14:48 +00003283 }
3284 len -= l;
3285 buf += l;
3286 addr += l;
3287 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003288 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00003289}
3290
Alexander Graf582b55a2013-12-11 14:17:44 +01003291/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003292void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01003293 const uint8_t *buf, int len)
3294{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003295 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01003296}
3297
3298void cpu_flush_icache_range(hwaddr start, int len)
3299{
3300 /*
3301 * This function should do the same thing as an icache flush that was
3302 * triggered from within the guest. For TCG we are always cache coherent,
3303 * so there is no need to flush anything. For KVM / Xen we need to flush
3304 * the host's instruction cache at least.
3305 */
3306 if (tcg_enabled()) {
3307 return;
3308 }
3309
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003310 cpu_physical_memory_write_rom_internal(&address_space_memory,
3311 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01003312}
3313
aliguori6d16c2f2009-01-22 16:59:11 +00003314typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003315 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00003316 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003317 hwaddr addr;
3318 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003319 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00003320} BounceBuffer;
3321
3322static BounceBuffer bounce;
3323
aliguoriba223c22009-01-22 16:59:16 +00003324typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08003325 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003326 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003327} MapClient;
3328
Fam Zheng38e047b2015-03-16 17:03:35 +08003329QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003330static QLIST_HEAD(map_client_list, MapClient) map_client_list
3331 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003332
Fam Zhenge95205e2015-03-16 17:03:37 +08003333static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00003334{
Blue Swirl72cf2d42009-09-12 07:36:22 +00003335 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003336 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003337}
3338
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003339static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00003340{
3341 MapClient *client;
3342
Blue Swirl72cf2d42009-09-12 07:36:22 +00003343 while (!QLIST_EMPTY(&map_client_list)) {
3344 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08003345 qemu_bh_schedule(client->bh);
3346 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00003347 }
3348}
3349
Fam Zhenge95205e2015-03-16 17:03:37 +08003350void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003351{
3352 MapClient *client = g_malloc(sizeof(*client));
3353
Fam Zheng38e047b2015-03-16 17:03:35 +08003354 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08003355 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00003356 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003357 if (!atomic_read(&bounce.in_use)) {
3358 cpu_notify_map_clients_locked();
3359 }
Fam Zheng38e047b2015-03-16 17:03:35 +08003360 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003361}
3362
Fam Zheng38e047b2015-03-16 17:03:35 +08003363void cpu_exec_init_all(void)
3364{
3365 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01003366 /* The data structures we set up here depend on knowing the page size,
3367 * so no more changes can be made after this point.
3368 * In an ideal world, nothing we did before we had finished the
3369 * machine setup would care about the target page size, and we could
3370 * do this much later, rather than requiring board models to state
3371 * up front what their requirements are.
3372 */
3373 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08003374 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01003375 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08003376 qemu_mutex_init(&map_client_list_lock);
3377}
3378
Fam Zhenge95205e2015-03-16 17:03:37 +08003379void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003380{
Fam Zhenge95205e2015-03-16 17:03:37 +08003381 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00003382
Fam Zhenge95205e2015-03-16 17:03:37 +08003383 qemu_mutex_lock(&map_client_list_lock);
3384 QLIST_FOREACH(client, &map_client_list, link) {
3385 if (client->bh == bh) {
3386 cpu_unregister_map_client_do(client);
3387 break;
3388 }
3389 }
3390 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003391}
3392
3393static void cpu_notify_map_clients(void)
3394{
Fam Zheng38e047b2015-03-16 17:03:35 +08003395 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003396 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08003397 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00003398}
3399
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003400static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
Peter Maydelleace72b2018-05-31 14:50:52 +01003401 bool is_write, MemTxAttrs attrs)
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003402{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003403 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003404 hwaddr l, xlat;
3405
3406 while (len > 0) {
3407 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003408 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003409 if (!memory_access_is_direct(mr, is_write)) {
3410 l = memory_access_size(mr, l, addr);
Peter Maydelleace72b2018-05-31 14:50:52 +01003411 if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003412 return false;
3413 }
3414 }
3415
3416 len -= l;
3417 addr += l;
3418 }
3419 return true;
3420}
3421
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003422bool address_space_access_valid(AddressSpace *as, hwaddr addr,
Peter Maydellfddffa42018-05-31 14:50:52 +01003423 int len, bool is_write,
3424 MemTxAttrs attrs)
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003425{
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003426 FlatView *fv;
3427 bool result;
3428
3429 rcu_read_lock();
3430 fv = address_space_to_flatview(as);
Peter Maydelleace72b2018-05-31 14:50:52 +01003431 result = flatview_access_valid(fv, addr, len, is_write, attrs);
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003432 rcu_read_unlock();
3433 return result;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003434}
3435
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003436static hwaddr
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003437flatview_extend_translation(FlatView *fv, hwaddr addr,
Peter Maydell53d07902018-05-31 14:50:52 +01003438 hwaddr target_len,
3439 MemoryRegion *mr, hwaddr base, hwaddr len,
3440 bool is_write, MemTxAttrs attrs)
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003441{
3442 hwaddr done = 0;
3443 hwaddr xlat;
3444 MemoryRegion *this_mr;
3445
3446 for (;;) {
3447 target_len -= len;
3448 addr += len;
3449 done += len;
3450 if (target_len == 0) {
3451 return done;
3452 }
3453
3454 len = target_len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003455 this_mr = flatview_translate(fv, addr, &xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +01003456 &len, is_write, attrs);
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003457 if (this_mr != mr || xlat != base + done) {
3458 return done;
3459 }
3460 }
3461}
3462
aliguori6d16c2f2009-01-22 16:59:11 +00003463/* Map a physical memory region into a host virtual address.
3464 * May map a subset of the requested range, given by and returned in *plen.
3465 * May return NULL if resources needed to perform the mapping are exhausted.
3466 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003467 * Use cpu_register_map_client() to know when retrying the map operation is
3468 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003469 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003470void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003471 hwaddr addr,
3472 hwaddr *plen,
Peter Maydellf26404f2018-05-31 14:50:52 +01003473 bool is_write,
3474 MemTxAttrs attrs)
aliguori6d16c2f2009-01-22 16:59:11 +00003475{
Avi Kivitya8170e52012-10-23 12:30:10 +02003476 hwaddr len = *plen;
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003477 hwaddr l, xlat;
3478 MemoryRegion *mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003479 void *ptr;
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003480 FlatView *fv;
aliguori6d16c2f2009-01-22 16:59:11 +00003481
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003482 if (len == 0) {
3483 return NULL;
3484 }
aliguori6d16c2f2009-01-22 16:59:11 +00003485
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003486 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003487 rcu_read_lock();
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003488 fv = address_space_to_flatview(as);
Peter Maydellefa99a22018-05-31 14:50:52 +01003489 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini41063e12015-03-18 14:21:43 +01003490
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003491 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003492 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01003493 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003494 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00003495 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02003496 /* Avoid unbounded allocations */
3497 l = MIN(l, TARGET_PAGE_SIZE);
3498 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003499 bounce.addr = addr;
3500 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003501
3502 memory_region_ref(mr);
3503 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003504 if (!is_write) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003505 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003506 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003507 }
aliguori6d16c2f2009-01-22 16:59:11 +00003508
Paolo Bonzini41063e12015-03-18 14:21:43 +01003509 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003510 *plen = l;
3511 return bounce.buffer;
3512 }
3513
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003514
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003515 memory_region_ref(mr);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003516 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
Peter Maydell53d07902018-05-31 14:50:52 +01003517 l, is_write, attrs);
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003518 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003519 rcu_read_unlock();
3520
3521 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003522}
3523
Avi Kivityac1970f2012-10-03 16:22:53 +02003524/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003525 * Will also mark the memory as dirty if is_write == 1. access_len gives
3526 * the amount of memory that was actually read or written by the caller.
3527 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003528void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3529 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003530{
3531 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003532 MemoryRegion *mr;
3533 ram_addr_t addr1;
3534
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003535 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003536 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003537 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003538 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003539 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003540 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003541 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003542 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003543 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003544 return;
3545 }
3546 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003547 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3548 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003549 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003550 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003551 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003552 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003553 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003554 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003555}
bellardd0ecd2a2006-04-23 17:14:48 +00003556
Avi Kivitya8170e52012-10-23 12:30:10 +02003557void *cpu_physical_memory_map(hwaddr addr,
3558 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003559 int is_write)
3560{
Peter Maydellf26404f2018-05-31 14:50:52 +01003561 return address_space_map(&address_space_memory, addr, plen, is_write,
3562 MEMTXATTRS_UNSPECIFIED);
Avi Kivityac1970f2012-10-03 16:22:53 +02003563}
3564
Avi Kivitya8170e52012-10-23 12:30:10 +02003565void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3566 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003567{
3568 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3569}
3570
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003571#define ARG1_DECL AddressSpace *as
3572#define ARG1 as
3573#define SUFFIX
3574#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
3575#define IS_DIRECT(mr, is_write) memory_access_is_direct(mr, is_write)
3576#define MAP_RAM(mr, ofs) qemu_map_ram_ptr((mr)->ram_block, ofs)
3577#define INVALIDATE(mr, ofs, len) invalidate_and_set_dirty(mr, ofs, len)
3578#define RCU_READ_LOCK(...) rcu_read_lock()
3579#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3580#include "memory_ldst.inc.c"
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003581
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003582int64_t address_space_cache_init(MemoryRegionCache *cache,
3583 AddressSpace *as,
3584 hwaddr addr,
3585 hwaddr len,
3586 bool is_write)
3587{
Paolo Bonzini48564042018-03-18 18:26:36 +01003588 AddressSpaceDispatch *d;
3589 hwaddr l;
3590 MemoryRegion *mr;
3591
3592 assert(len > 0);
3593
3594 l = len;
3595 cache->fv = address_space_get_flatview(as);
3596 d = flatview_to_dispatch(cache->fv);
3597 cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true);
3598
3599 mr = cache->mrs.mr;
3600 memory_region_ref(mr);
3601 if (memory_access_is_direct(mr, is_write)) {
Peter Maydell53d07902018-05-31 14:50:52 +01003602 /* We don't care about the memory attributes here as we're only
3603 * doing this if we found actual RAM, which behaves the same
3604 * regardless of attributes; so UNSPECIFIED is fine.
3605 */
Paolo Bonzini48564042018-03-18 18:26:36 +01003606 l = flatview_extend_translation(cache->fv, addr, len, mr,
Peter Maydell53d07902018-05-31 14:50:52 +01003607 cache->xlat, l, is_write,
3608 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003609 cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
3610 } else {
3611 cache->ptr = NULL;
3612 }
3613
3614 cache->len = l;
3615 cache->is_write = is_write;
3616 return l;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003617}
3618
3619void address_space_cache_invalidate(MemoryRegionCache *cache,
3620 hwaddr addr,
3621 hwaddr access_len)
3622{
Paolo Bonzini48564042018-03-18 18:26:36 +01003623 assert(cache->is_write);
3624 if (likely(cache->ptr)) {
3625 invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len);
3626 }
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003627}
3628
3629void address_space_cache_destroy(MemoryRegionCache *cache)
3630{
Paolo Bonzini48564042018-03-18 18:26:36 +01003631 if (!cache->mrs.mr) {
3632 return;
3633 }
3634
3635 if (xen_enabled()) {
3636 xen_invalidate_map_cache_entry(cache->ptr);
3637 }
3638 memory_region_unref(cache->mrs.mr);
3639 flatview_unref(cache->fv);
3640 cache->mrs.mr = NULL;
3641 cache->fv = NULL;
3642}
3643
3644/* Called from RCU critical section. This function has the same
3645 * semantics as address_space_translate, but it only works on a
3646 * predefined range of a MemoryRegion that was mapped with
3647 * address_space_cache_init.
3648 */
3649static inline MemoryRegion *address_space_translate_cached(
3650 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003651 hwaddr *plen, bool is_write, MemTxAttrs attrs)
Paolo Bonzini48564042018-03-18 18:26:36 +01003652{
3653 MemoryRegionSection section;
3654 MemoryRegion *mr;
3655 IOMMUMemoryRegion *iommu_mr;
3656 AddressSpace *target_as;
3657
3658 assert(!cache->ptr);
3659 *xlat = addr + cache->xlat;
3660
3661 mr = cache->mrs.mr;
3662 iommu_mr = memory_region_get_iommu(mr);
3663 if (!iommu_mr) {
3664 /* MMIO region. */
3665 return mr;
3666 }
3667
3668 section = address_space_translate_iommu(iommu_mr, xlat, plen,
3669 NULL, is_write, true,
Peter Maydell2f7b0092018-05-31 14:50:53 +01003670 &target_as, attrs);
Paolo Bonzini48564042018-03-18 18:26:36 +01003671 return section.mr;
3672}
3673
3674/* Called from RCU critical section. address_space_read_cached uses this
3675 * out of line function when the target is an MMIO or IOMMU region.
3676 */
3677void
3678address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3679 void *buf, int len)
3680{
3681 hwaddr addr1, l;
3682 MemoryRegion *mr;
3683
3684 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003685 mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
3686 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003687 flatview_read_continue(cache->fv,
3688 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3689 addr1, l, mr);
3690}
3691
3692/* Called from RCU critical section. address_space_write_cached uses this
3693 * out of line function when the target is an MMIO or IOMMU region.
3694 */
3695void
3696address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3697 const void *buf, int len)
3698{
3699 hwaddr addr1, l;
3700 MemoryRegion *mr;
3701
3702 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003703 mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
3704 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003705 flatview_write_continue(cache->fv,
3706 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3707 addr1, l, mr);
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003708}
3709
3710#define ARG1_DECL MemoryRegionCache *cache
3711#define ARG1 cache
Paolo Bonzini48564042018-03-18 18:26:36 +01003712#define SUFFIX _cached_slow
3713#define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
3714#define IS_DIRECT(mr, is_write) memory_access_is_direct(mr, is_write)
3715#define MAP_RAM(mr, ofs) (cache->ptr + (ofs - cache->xlat))
Paolo Bonzini90c4fe52017-04-03 13:41:28 +02003716#define INVALIDATE(mr, ofs, len) invalidate_and_set_dirty(mr, ofs, len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003717#define RCU_READ_LOCK() ((void)0)
3718#define RCU_READ_UNLOCK() ((void)0)
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003719#include "memory_ldst.inc.c"
3720
aliguori5e2972f2009-03-28 17:51:36 +00003721/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003722int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003723 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003724{
3725 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003726 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003727 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003728
Christian Borntraeger79ca7a12017-03-07 15:19:08 +01003729 cpu_synchronize_state(cpu);
bellard13eb76e2004-01-24 15:23:36 +00003730 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003731 int asidx;
3732 MemTxAttrs attrs;
3733
bellard13eb76e2004-01-24 15:23:36 +00003734 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003735 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3736 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003737 /* if no physical page mapped, return an error */
3738 if (phys_addr == -1)
3739 return -1;
3740 l = (page + TARGET_PAGE_SIZE) - addr;
3741 if (l > len)
3742 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003743 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003744 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003745 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3746 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003747 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003748 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3749 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003750 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003751 }
bellard13eb76e2004-01-24 15:23:36 +00003752 len -= l;
3753 buf += l;
3754 addr += l;
3755 }
3756 return 0;
3757}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003758
3759/*
3760 * Allows code that needs to deal with migration bitmaps etc to still be built
3761 * target independent.
3762 */
Juan Quintela20afaed2017-03-21 09:09:14 +01003763size_t qemu_target_page_size(void)
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003764{
Juan Quintela20afaed2017-03-21 09:09:14 +01003765 return TARGET_PAGE_SIZE;
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003766}
3767
Juan Quintela46d702b2017-04-24 21:03:48 +02003768int qemu_target_page_bits(void)
3769{
3770 return TARGET_PAGE_BITS;
3771}
3772
3773int qemu_target_page_bits_min(void)
3774{
3775 return TARGET_PAGE_BITS_MIN;
3776}
Paul Brooka68fe892010-03-01 00:08:59 +00003777#endif
bellard13eb76e2004-01-24 15:23:36 +00003778
Blue Swirl8e4a4242013-01-06 18:30:17 +00003779/*
3780 * A helper function for the _utterly broken_ virtio device model to find out if
3781 * it's running on a big endian machine. Don't do this at home kids!
3782 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003783bool target_words_bigendian(void);
3784bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003785{
3786#if defined(TARGET_WORDS_BIGENDIAN)
3787 return true;
3788#else
3789 return false;
3790#endif
3791}
3792
Wen Congyang76f35532012-05-07 12:04:18 +08003793#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003794bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003795{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003796 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003797 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003798 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003799
Paolo Bonzini41063e12015-03-18 14:21:43 +01003800 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003801 mr = address_space_translate(&address_space_memory,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003802 phys_addr, &phys_addr, &l, false,
3803 MEMTXATTRS_UNSPECIFIED);
Wen Congyang76f35532012-05-07 12:04:18 +08003804
Paolo Bonzini41063e12015-03-18 14:21:43 +01003805 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3806 rcu_read_unlock();
3807 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003808}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003809
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003810int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003811{
3812 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003813 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003814
Mike Day0dc3f442013-09-05 14:41:35 -04003815 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08003816 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003817 ret = func(block->idstr, block->host, block->offset,
3818 block->used_length, opaque);
3819 if (ret) {
3820 break;
3821 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003822 }
Mike Day0dc3f442013-09-05 14:41:35 -04003823 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003824 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003825}
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003826
Cédric Le Goaterb895de52018-05-14 08:57:00 +02003827int qemu_ram_foreach_migratable_block(RAMBlockIterFunc func, void *opaque)
3828{
3829 RAMBlock *block;
3830 int ret = 0;
3831
3832 rcu_read_lock();
3833 RAMBLOCK_FOREACH(block) {
3834 if (!qemu_ram_is_migratable(block)) {
3835 continue;
3836 }
3837 ret = func(block->idstr, block->host, block->offset,
3838 block->used_length, opaque);
3839 if (ret) {
3840 break;
3841 }
3842 }
3843 rcu_read_unlock();
3844 return ret;
3845}
3846
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003847/*
3848 * Unmap pages of memory from start to start+length such that
3849 * they a) read as 0, b) Trigger whatever fault mechanism
3850 * the OS provides for postcopy.
3851 * The pages must be unmapped by the end of the function.
3852 * Returns: 0 on success, none-0 on failure
3853 *
3854 */
3855int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
3856{
3857 int ret = -1;
3858
3859 uint8_t *host_startaddr = rb->host + start;
3860
3861 if ((uintptr_t)host_startaddr & (rb->page_size - 1)) {
3862 error_report("ram_block_discard_range: Unaligned start address: %p",
3863 host_startaddr);
3864 goto err;
3865 }
3866
3867 if ((start + length) <= rb->used_length) {
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003868 bool need_madvise, need_fallocate;
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003869 uint8_t *host_endaddr = host_startaddr + length;
3870 if ((uintptr_t)host_endaddr & (rb->page_size - 1)) {
3871 error_report("ram_block_discard_range: Unaligned end address: %p",
3872 host_endaddr);
3873 goto err;
3874 }
3875
3876 errno = ENOTSUP; /* If we are missing MADVISE etc */
3877
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003878 /* The logic here is messy;
3879 * madvise DONTNEED fails for hugepages
3880 * fallocate works on hugepages and shmem
3881 */
3882 need_madvise = (rb->page_size == qemu_host_page_size);
3883 need_fallocate = rb->fd != -1;
3884 if (need_fallocate) {
3885 /* For a file, this causes the area of the file to be zero'd
3886 * if read, and for hugetlbfs also causes it to be unmapped
3887 * so a userfault will trigger.
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00003888 */
3889#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
3890 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
3891 start, length);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003892 if (ret) {
3893 ret = -errno;
3894 error_report("ram_block_discard_range: Failed to fallocate "
3895 "%s:%" PRIx64 " +%zx (%d)",
3896 rb->idstr, start, length, ret);
3897 goto err;
3898 }
3899#else
3900 ret = -ENOSYS;
3901 error_report("ram_block_discard_range: fallocate not available/file"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003902 "%s:%" PRIx64 " +%zx (%d)",
3903 rb->idstr, start, length, ret);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003904 goto err;
3905#endif
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003906 }
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003907 if (need_madvise) {
3908 /* For normal RAM this causes it to be unmapped,
3909 * for shared memory it causes the local mapping to disappear
3910 * and to fall back on the file contents (which we just
3911 * fallocate'd away).
3912 */
3913#if defined(CONFIG_MADVISE)
3914 ret = madvise(host_startaddr, length, MADV_DONTNEED);
3915 if (ret) {
3916 ret = -errno;
3917 error_report("ram_block_discard_range: Failed to discard range "
3918 "%s:%" PRIx64 " +%zx (%d)",
3919 rb->idstr, start, length, ret);
3920 goto err;
3921 }
3922#else
3923 ret = -ENOSYS;
3924 error_report("ram_block_discard_range: MADVISE not available"
3925 "%s:%" PRIx64 " +%zx (%d)",
3926 rb->idstr, start, length, ret);
3927 goto err;
3928#endif
3929 }
3930 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
3931 need_madvise, need_fallocate, ret);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003932 } else {
3933 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
3934 "/%zx/" RAM_ADDR_FMT")",
3935 rb->idstr, start, length, rb->used_length);
3936 }
3937
3938err:
3939 return ret;
3940}
3941
Peter Maydellec3f8c92013-06-27 20:53:38 +01003942#endif
Yang Zhonga0be0c52017-07-03 18:12:13 +08003943
3944void page_size_init(void)
3945{
3946 /* NOTE: we can always suppose that qemu_host_page_size >=
3947 TARGET_PAGE_SIZE */
Yang Zhonga0be0c52017-07-03 18:12:13 +08003948 if (qemu_host_page_size == 0) {
3949 qemu_host_page_size = qemu_real_host_page_size;
3950 }
3951 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
3952 qemu_host_page_size = TARGET_PAGE_SIZE;
3953 }
3954 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
3955}
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10003956
3957#if !defined(CONFIG_USER_ONLY)
3958
3959static void mtree_print_phys_entries(fprintf_function mon, void *f,
3960 int start, int end, int skip, int ptr)
3961{
3962 if (start == end - 1) {
3963 mon(f, "\t%3d ", start);
3964 } else {
3965 mon(f, "\t%3d..%-3d ", start, end - 1);
3966 }
3967 mon(f, " skip=%d ", skip);
3968 if (ptr == PHYS_MAP_NODE_NIL) {
3969 mon(f, " ptr=NIL");
3970 } else if (!skip) {
3971 mon(f, " ptr=#%d", ptr);
3972 } else {
3973 mon(f, " ptr=[%d]", ptr);
3974 }
3975 mon(f, "\n");
3976}
3977
3978#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
3979 int128_sub((size), int128_one())) : 0)
3980
3981void mtree_print_dispatch(fprintf_function mon, void *f,
3982 AddressSpaceDispatch *d, MemoryRegion *root)
3983{
3984 int i;
3985
3986 mon(f, " Dispatch\n");
3987 mon(f, " Physical sections\n");
3988
3989 for (i = 0; i < d->map.sections_nb; ++i) {
3990 MemoryRegionSection *s = d->map.sections + i;
3991 const char *names[] = { " [unassigned]", " [not dirty]",
3992 " [ROM]", " [watch]" };
3993
3994 mon(f, " #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx " %s%s%s%s%s",
3995 i,
3996 s->offset_within_address_space,
3997 s->offset_within_address_space + MR_SIZE(s->mr->size),
3998 s->mr->name ? s->mr->name : "(noname)",
3999 i < ARRAY_SIZE(names) ? names[i] : "",
4000 s->mr == root ? " [ROOT]" : "",
4001 s == d->mru_section ? " [MRU]" : "",
4002 s->mr->is_iommu ? " [iommu]" : "");
4003
4004 if (s->mr->alias) {
4005 mon(f, " alias=%s", s->mr->alias->name ?
4006 s->mr->alias->name : "noname");
4007 }
4008 mon(f, "\n");
4009 }
4010
4011 mon(f, " Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
4012 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
4013 for (i = 0; i < d->map.nodes_nb; ++i) {
4014 int j, jprev;
4015 PhysPageEntry prev;
4016 Node *n = d->map.nodes + i;
4017
4018 mon(f, " [%d]\n", i);
4019
4020 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
4021 PhysPageEntry *pe = *n + j;
4022
4023 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
4024 continue;
4025 }
4026
4027 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4028
4029 jprev = j;
4030 prev = *pe;
4031 }
4032
4033 if (jprev != ARRAY_SIZE(*n)) {
4034 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4035 }
4036 }
4037}
4038
4039#endif