blob: d54a56fefa521b328600533a1ea557be1da43322 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
bellard54936002003-05-13 00:25:15 +000021
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020022#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000023#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010024#include "exec/exec-all.h"
Juan Quintela51180422017-04-24 20:50:19 +020025#include "exec/target_page.h"
bellardb67d9a52008-05-23 09:57:34 +000026#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020027#include "hw/qdev-core.h"
Fam Zhengc7e002c2017-07-14 10:15:08 +080028#include "hw/qdev-properties.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010031#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010032#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020039#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010040#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020041#include "hw/hw.h"
42#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010043#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020044#include "sysemu/dma.h"
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +110045#include "sysemu/numa.h"
Christian Borntraeger79ca7a12017-03-07 15:19:08 +010046#include "sysemu/hw_accel.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020047#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010048#include "sysemu/xen-mapcache.h"
Daniel P. Berrange0ab8ed12017-01-25 16:14:15 +000049#include "trace-root.h"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +000050
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000051#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000052#include <linux/falloc.h>
53#endif
54
pbrook53a59602006-03-25 19:31:22 +000055#endif
Mike Day0dc3f442013-09-05 14:41:35 -040056#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020057#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000058#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030059#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000060
Paolo Bonzini022c62c2012-12-17 18:19:49 +010061#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020062#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030063#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020064
Bharata B Rao9dfeca72016-05-12 09:18:12 +053065#include "migration/vmstate.h"
66
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020067#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030068#ifndef _WIN32
69#include "qemu/mmap-alloc.h"
70#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020071
Peter Xube9b23c2017-05-12 12:17:41 +080072#include "monitor/monitor.h"
73
blueswir1db7b5422007-05-26 17:36:03 +000074//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000075
pbrook99773bd2006-04-16 15:14:59 +000076#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040077/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
78 * are protected by the ramlist lock.
79 */
Mike Day0d53d9f2015-01-21 13:45:24 +010080RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030081
82static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030083static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030084
Avi Kivityf6790af2012-10-02 20:13:51 +020085AddressSpace address_space_io;
86AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020087
Paolo Bonzini0844e002013-05-24 14:37:28 +020088MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020089static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020090
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080091/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
92#define RAM_PREALLOC (1 << 0)
93
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080094/* RAM is mmap-ed with MAP_SHARED */
95#define RAM_SHARED (1 << 1)
96
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020097/* Only a portion of RAM (used_length) is actually used, and migrated.
98 * This used_length size can change across reboots.
99 */
100#define RAM_RESIZEABLE (1 << 2)
101
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +0000102/* UFFDIO_ZEROPAGE is available on this RAMBlock to atomically
103 * zero the page and wake waiting processes.
104 * (Set during postcopy)
105 */
106#define RAM_UF_ZEROPAGE (1 << 3)
pbrooke2eef172008-06-08 01:09:01 +0000107#endif
bellard9fa3e852004-01-04 18:06:42 +0000108
Peter Maydell20bccb82016-10-24 16:26:49 +0100109#ifdef TARGET_PAGE_BITS_VARY
110int target_page_bits;
111bool target_page_bits_decided;
112#endif
113
Andreas Färberbdc44642013-06-24 23:50:24 +0200114struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +0000115/* current CPU in the current thread. It is only valid inside
116 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200117__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000118/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000119 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000120 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100121int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000122
Yang Zhonga0be0c52017-07-03 18:12:13 +0800123uintptr_t qemu_host_page_size;
124intptr_t qemu_host_page_mask;
Yang Zhonga0be0c52017-07-03 18:12:13 +0800125
Peter Maydell20bccb82016-10-24 16:26:49 +0100126bool set_preferred_target_page_bits(int bits)
127{
128 /* The target page size is the lowest common denominator for all
129 * the CPUs in the system, so we can only make it smaller, never
130 * larger. And we can't make it smaller once we've committed to
131 * a particular size.
132 */
133#ifdef TARGET_PAGE_BITS_VARY
134 assert(bits >= TARGET_PAGE_BITS_MIN);
135 if (target_page_bits == 0 || target_page_bits > bits) {
136 if (target_page_bits_decided) {
137 return false;
138 }
139 target_page_bits = bits;
140 }
141#endif
142 return true;
143}
144
pbrooke2eef172008-06-08 01:09:01 +0000145#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200146
Peter Maydell20bccb82016-10-24 16:26:49 +0100147static void finalize_target_page_bits(void)
148{
149#ifdef TARGET_PAGE_BITS_VARY
150 if (target_page_bits == 0) {
151 target_page_bits = TARGET_PAGE_BITS_MIN;
152 }
153 target_page_bits_decided = true;
154#endif
155}
156
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200157typedef struct PhysPageEntry PhysPageEntry;
158
159struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200160 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200161 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200162 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200163 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200164};
165
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200166#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
167
Paolo Bonzini03f49952013-11-07 17:14:36 +0100168/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100169#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100170
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200171#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100172#define P_L2_SIZE (1 << P_L2_BITS)
173
174#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
175
176typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200177
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200178typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100179 struct rcu_head rcu;
180
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200181 unsigned sections_nb;
182 unsigned sections_nb_alloc;
183 unsigned nodes_nb;
184 unsigned nodes_nb_alloc;
185 Node *nodes;
186 MemoryRegionSection *sections;
187} PhysPageMap;
188
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200189struct AddressSpaceDispatch {
Fam Zheng729633c2016-03-01 14:18:24 +0800190 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200191 /* This is a multi-level map on the physical address space.
192 * The bottom level has pointers to MemoryRegionSections.
193 */
194 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200195 PhysPageMap map;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200196};
197
Jan Kiszka90260c62013-05-26 21:46:51 +0200198#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
199typedef struct subpage_t {
200 MemoryRegion iomem;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000201 FlatView *fv;
Jan Kiszka90260c62013-05-26 21:46:51 +0200202 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100203 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200204} subpage_t;
205
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200206#define PHYS_SECTION_UNASSIGNED 0
207#define PHYS_SECTION_NOTDIRTY 1
208#define PHYS_SECTION_ROM 2
209#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200210
pbrooke2eef172008-06-08 01:09:01 +0000211static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300212static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000213static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000214
Avi Kivity1ec9b902012-01-02 12:47:48 +0200215static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100216
217/**
218 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
219 * @cpu: the CPU whose AddressSpace this is
220 * @as: the AddressSpace itself
221 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
222 * @tcg_as_listener: listener for tracking changes to the AddressSpace
223 */
224struct CPUAddressSpace {
225 CPUState *cpu;
226 AddressSpace *as;
227 struct AddressSpaceDispatch *memory_dispatch;
228 MemoryListener tcg_as_listener;
229};
230
Gerd Hoffmann8deaf122017-04-21 11:16:25 +0200231struct DirtyBitmapSnapshot {
232 ram_addr_t start;
233 ram_addr_t end;
234 unsigned long dirty[];
235};
236
pbrook6658ffb2007-03-16 23:58:11 +0000237#endif
bellard54936002003-05-13 00:25:15 +0000238
Paul Brook6d9a1302010-02-28 23:55:53 +0000239#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200240
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200241static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200242{
Peter Lieven101420b2016-07-15 12:03:50 +0200243 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200244 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200245 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200246 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
247 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200248 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200249 }
250}
251
Paolo Bonzinidb946042015-05-21 15:12:29 +0200252static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200253{
254 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200255 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200256 PhysPageEntry e;
257 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200258
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200259 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200260 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200261 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200262 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200263
264 e.skip = leaf ? 0 : 1;
265 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100266 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200267 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200268 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200269 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200270}
271
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200272static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
273 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200274 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200275{
276 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100277 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200278
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200279 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200280 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200281 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200282 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100283 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200284
Paolo Bonzini03f49952013-11-07 17:14:36 +0100285 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200286 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200287 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200288 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200289 *index += step;
290 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200291 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200292 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200293 }
294 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200295 }
296}
297
Avi Kivityac1970f2012-10-03 16:22:53 +0200298static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200299 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200300 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000301{
Avi Kivity29990972012-02-13 20:21:20 +0200302 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200303 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000304
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200305 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000306}
307
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200308/* Compact a non leaf page entry. Simply detect that the entry has a single child,
309 * and update our entry so we can skip it and go directly to the destination.
310 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400311static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200312{
313 unsigned valid_ptr = P_L2_SIZE;
314 int valid = 0;
315 PhysPageEntry *p;
316 int i;
317
318 if (lp->ptr == PHYS_MAP_NODE_NIL) {
319 return;
320 }
321
322 p = nodes[lp->ptr];
323 for (i = 0; i < P_L2_SIZE; i++) {
324 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
325 continue;
326 }
327
328 valid_ptr = i;
329 valid++;
330 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400331 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200332 }
333 }
334
335 /* We can only compress if there's only one child. */
336 if (valid != 1) {
337 return;
338 }
339
340 assert(valid_ptr < P_L2_SIZE);
341
342 /* Don't compress if it won't fit in the # of bits we have. */
343 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
344 return;
345 }
346
347 lp->ptr = p[valid_ptr].ptr;
348 if (!p[valid_ptr].skip) {
349 /* If our only child is a leaf, make this a leaf. */
350 /* By design, we should have made this node a leaf to begin with so we
351 * should never reach here.
352 * But since it's so simple to handle this, let's do it just in case we
353 * change this rule.
354 */
355 lp->skip = 0;
356 } else {
357 lp->skip += p[valid_ptr].skip;
358 }
359}
360
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +1000361void address_space_dispatch_compact(AddressSpaceDispatch *d)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200362{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200363 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400364 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200365 }
366}
367
Fam Zheng29cb5332016-03-01 14:18:23 +0800368static inline bool section_covers_addr(const MemoryRegionSection *section,
369 hwaddr addr)
370{
371 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
372 * the section must cover the entire address space.
373 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700374 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800375 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700376 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800377}
378
Peter Xu003a0cf2017-05-15 16:50:57 +0800379static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
bellard92e873b2004-05-21 14:52:29 +0000380{
Peter Xu003a0cf2017-05-15 16:50:57 +0800381 PhysPageEntry lp = d->phys_map, *p;
382 Node *nodes = d->map.nodes;
383 MemoryRegionSection *sections = d->map.sections;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200384 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200385 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200386
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200387 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200388 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200389 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200390 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200391 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100392 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200393 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200394
Fam Zheng29cb5332016-03-01 14:18:23 +0800395 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200396 return &sections[lp.ptr];
397 } else {
398 return &sections[PHYS_SECTION_UNASSIGNED];
399 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200400}
401
Blue Swirle5548612012-04-21 13:08:33 +0000402bool memory_region_is_unassigned(MemoryRegion *mr)
403{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200404 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000405 && mr != &io_mem_watch;
406}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200407
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100408/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200409static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200410 hwaddr addr,
411 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200412{
Fam Zheng729633c2016-03-01 14:18:24 +0800413 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200414 subpage_t *subpage;
415
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100416 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
417 !section_covers_addr(section, addr)) {
Peter Xu003a0cf2017-05-15 16:50:57 +0800418 section = phys_page_find(d, addr);
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100419 atomic_set(&d->mru_section, section);
Fam Zheng729633c2016-03-01 14:18:24 +0800420 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200421 if (resolve_subpage && section->mr->subpage) {
422 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200423 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200424 }
425 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200426}
427
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100428/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200429static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200430address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200431 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200432{
433 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200434 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100435 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200436
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200437 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200438 /* Compute offset within MemoryRegionSection */
439 addr -= section->offset_within_address_space;
440
441 /* Compute offset within MemoryRegion */
442 *xlat = addr + section->offset_within_region;
443
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200444 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200445
446 /* MMIO registers can be expected to perform full-width accesses based only
447 * on their address, without considering adjacent registers that could
448 * decode to completely different MemoryRegions. When such registers
449 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
450 * regions overlap wildly. For this reason we cannot clamp the accesses
451 * here.
452 *
453 * If the length is small (as is the case for address_space_ldl/stl),
454 * everything works fine. If the incoming length is large, however,
455 * the caller really has to do the clamping through memory_access_size.
456 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200457 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200458 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200459 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
460 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200461 return section;
462}
Jan Kiszka90260c62013-05-26 21:46:51 +0200463
Peter Xud5e5faf2017-10-10 11:42:45 +0200464/**
Paolo Bonzinia411c842018-03-03 17:24:04 +0100465 * address_space_translate_iommu - translate an address through an IOMMU
466 * memory region and then through the target address space.
467 *
468 * @iommu_mr: the IOMMU memory region that we start the translation from
469 * @addr: the address to be translated through the MMU
470 * @xlat: the translated address offset within the destination memory region.
471 * It cannot be %NULL.
472 * @plen_out: valid read/write length of the translated address. It
473 * cannot be %NULL.
474 * @page_mask_out: page mask for the translated address. This
475 * should only be meaningful for IOMMU translated
476 * addresses, since there may be huge pages that this bit
477 * would tell. It can be %NULL if we don't care about it.
478 * @is_write: whether the translation operation is for write
479 * @is_mmio: whether this can be MMIO, set true if it can
480 * @target_as: the address space targeted by the IOMMU
481 *
482 * This function is called from RCU critical section. It is the common
483 * part of flatview_do_translate and address_space_translate_cached.
484 */
485static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr,
486 hwaddr *xlat,
487 hwaddr *plen_out,
488 hwaddr *page_mask_out,
489 bool is_write,
490 bool is_mmio,
491 AddressSpace **target_as)
492{
493 MemoryRegionSection *section;
494 hwaddr page_mask = (hwaddr)-1;
495
496 do {
497 hwaddr addr = *xlat;
498 IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
499 IOMMUTLBEntry iotlb = imrc->translate(iommu_mr, addr, is_write ?
500 IOMMU_WO : IOMMU_RO);
501
502 if (!(iotlb.perm & (1 << is_write))) {
503 goto unassigned;
504 }
505
506 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
507 | (addr & iotlb.addr_mask));
508 page_mask &= iotlb.addr_mask;
509 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
510 *target_as = iotlb.target_as;
511
512 section = address_space_translate_internal(
513 address_space_to_dispatch(iotlb.target_as), addr, xlat,
514 plen_out, is_mmio);
515
516 iommu_mr = memory_region_get_iommu(section->mr);
517 } while (unlikely(iommu_mr));
518
519 if (page_mask_out) {
520 *page_mask_out = page_mask;
521 }
522 return *section;
523
524unassigned:
525 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
526}
527
528/**
Peter Xud5e5faf2017-10-10 11:42:45 +0200529 * flatview_do_translate - translate an address in FlatView
530 *
531 * @fv: the flat view that we want to translate on
532 * @addr: the address to be translated in above address space
533 * @xlat: the translated address offset within memory region. It
534 * cannot be @NULL.
535 * @plen_out: valid read/write length of the translated address. It
536 * can be @NULL when we don't care about it.
537 * @page_mask_out: page mask for the translated address. This
538 * should only be meaningful for IOMMU translated
539 * addresses, since there may be huge pages that this bit
540 * would tell. It can be @NULL if we don't care about it.
541 * @is_write: whether the translation operation is for write
542 * @is_mmio: whether this can be MMIO, set true if it can
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200543 * @target_as: the address space targeted by the IOMMU
Peter Xud5e5faf2017-10-10 11:42:45 +0200544 *
545 * This function is called from RCU critical section
546 */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000547static MemoryRegionSection flatview_do_translate(FlatView *fv,
548 hwaddr addr,
549 hwaddr *xlat,
Peter Xud5e5faf2017-10-10 11:42:45 +0200550 hwaddr *plen_out,
551 hwaddr *page_mask_out,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000552 bool is_write,
553 bool is_mmio,
554 AddressSpace **target_as)
Jan Kiszka90260c62013-05-26 21:46:51 +0200555{
Avi Kivity30951152012-10-30 13:47:46 +0200556 MemoryRegionSection *section;
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000557 IOMMUMemoryRegion *iommu_mr;
Peter Xud5e5faf2017-10-10 11:42:45 +0200558 hwaddr plen = (hwaddr)(-1);
559
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200560 if (!plen_out) {
561 plen_out = &plen;
Peter Xud5e5faf2017-10-10 11:42:45 +0200562 }
Avi Kivity30951152012-10-30 13:47:46 +0200563
Paolo Bonzinia411c842018-03-03 17:24:04 +0100564 section = address_space_translate_internal(
565 flatview_to_dispatch(fv), addr, xlat,
566 plen_out, is_mmio);
Avi Kivity30951152012-10-30 13:47:46 +0200567
Paolo Bonzinia411c842018-03-03 17:24:04 +0100568 iommu_mr = memory_region_get_iommu(section->mr);
569 if (unlikely(iommu_mr)) {
570 return address_space_translate_iommu(iommu_mr, xlat,
571 plen_out, page_mask_out,
572 is_write, is_mmio,
573 target_as);
Avi Kivity30951152012-10-30 13:47:46 +0200574 }
Peter Xud5e5faf2017-10-10 11:42:45 +0200575 if (page_mask_out) {
Paolo Bonzinia411c842018-03-03 17:24:04 +0100576 /* Not behind an IOMMU, use default page size. */
577 *page_mask_out = ~TARGET_PAGE_MASK;
Peter Xud5e5faf2017-10-10 11:42:45 +0200578 }
579
Peter Xua7640402017-05-17 16:57:42 +0800580 return *section;
Peter Xua7640402017-05-17 16:57:42 +0800581}
582
583/* Called from RCU critical section */
584IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
585 bool is_write)
586{
587 MemoryRegionSection section;
Peter Xu076a93d2017-10-10 11:42:46 +0200588 hwaddr xlat, page_mask;
Peter Xua7640402017-05-17 16:57:42 +0800589
Peter Xu076a93d2017-10-10 11:42:46 +0200590 /*
591 * This can never be MMIO, and we don't really care about plen,
592 * but page mask.
593 */
594 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
595 NULL, &page_mask, is_write, false, &as);
Peter Xua7640402017-05-17 16:57:42 +0800596
597 /* Illegal translation */
598 if (section.mr == &io_mem_unassigned) {
599 goto iotlb_fail;
600 }
601
602 /* Convert memory region offset into address space offset */
603 xlat += section.offset_within_address_space -
604 section.offset_within_region;
605
Peter Xua7640402017-05-17 16:57:42 +0800606 return (IOMMUTLBEntry) {
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000607 .target_as = as,
Peter Xu076a93d2017-10-10 11:42:46 +0200608 .iova = addr & ~page_mask,
609 .translated_addr = xlat & ~page_mask,
610 .addr_mask = page_mask,
Peter Xua7640402017-05-17 16:57:42 +0800611 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
612 .perm = IOMMU_RW,
613 };
614
615iotlb_fail:
616 return (IOMMUTLBEntry) {0};
617}
618
619/* Called from RCU critical section */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000620MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +0100621 hwaddr *plen, bool is_write,
622 MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800623{
624 MemoryRegion *mr;
625 MemoryRegionSection section;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000626 AddressSpace *as = NULL;
Peter Xua7640402017-05-17 16:57:42 +0800627
628 /* This can be MMIO, so setup MMIO bit. */
Peter Xud5e5faf2017-10-10 11:42:45 +0200629 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
630 is_write, true, &as);
Peter Xua7640402017-05-17 16:57:42 +0800631 mr = section.mr;
632
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000633 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100634 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700635 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100636 }
637
Avi Kivity30951152012-10-30 13:47:46 +0200638 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200639}
640
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100641/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200642MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000643address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200644 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200645{
Avi Kivity30951152012-10-30 13:47:46 +0200646 MemoryRegionSection *section;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100647 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000648
649 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200650
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000651 assert(!memory_region_is_iommu(section->mr));
Avi Kivity30951152012-10-30 13:47:46 +0200652 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200653}
bellard9fa3e852004-01-04 18:06:42 +0000654#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000655
Andreas Färberb170fce2013-01-20 20:23:22 +0100656#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000657
Juan Quintelae59fb372009-09-29 22:48:21 +0200658static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200659{
Andreas Färber259186a2013-01-17 18:51:17 +0100660 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200661
aurel323098dba2009-03-07 21:28:24 +0000662 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
663 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100664 cpu->interrupt_request &= ~0x01;
Alex Bennéed10eb082016-11-14 14:17:28 +0000665 tlb_flush(cpu);
pbrook9656f322008-07-01 20:01:19 +0000666
Pavel Dovgalyuk15a356c2018-01-10 16:48:46 +0300667 /* loadvm has just updated the content of RAM, bypassing the
668 * usual mechanisms that ensure we flush TBs for writes to
669 * memory we've translated code from. So we must flush all TBs,
670 * which will now be stale.
671 */
672 tb_flush(cpu);
673
pbrook9656f322008-07-01 20:01:19 +0000674 return 0;
675}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200676
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400677static int cpu_common_pre_load(void *opaque)
678{
679 CPUState *cpu = opaque;
680
Paolo Bonziniadee6422014-12-19 12:53:14 +0100681 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400682
683 return 0;
684}
685
686static bool cpu_common_exception_index_needed(void *opaque)
687{
688 CPUState *cpu = opaque;
689
Paolo Bonziniadee6422014-12-19 12:53:14 +0100690 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400691}
692
693static const VMStateDescription vmstate_cpu_common_exception_index = {
694 .name = "cpu_common/exception_index",
695 .version_id = 1,
696 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200697 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400698 .fields = (VMStateField[]) {
699 VMSTATE_INT32(exception_index, CPUState),
700 VMSTATE_END_OF_LIST()
701 }
702};
703
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300704static bool cpu_common_crash_occurred_needed(void *opaque)
705{
706 CPUState *cpu = opaque;
707
708 return cpu->crash_occurred;
709}
710
711static const VMStateDescription vmstate_cpu_common_crash_occurred = {
712 .name = "cpu_common/crash_occurred",
713 .version_id = 1,
714 .minimum_version_id = 1,
715 .needed = cpu_common_crash_occurred_needed,
716 .fields = (VMStateField[]) {
717 VMSTATE_BOOL(crash_occurred, CPUState),
718 VMSTATE_END_OF_LIST()
719 }
720};
721
Andreas Färber1a1562f2013-06-17 04:09:11 +0200722const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200723 .name = "cpu_common",
724 .version_id = 1,
725 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400726 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200727 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200728 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100729 VMSTATE_UINT32(halted, CPUState),
730 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200731 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400732 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200733 .subsections = (const VMStateDescription*[]) {
734 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300735 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200736 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200737 }
738};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200739
pbrook9656f322008-07-01 20:01:19 +0000740#endif
741
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100742CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400743{
Andreas Färberbdc44642013-06-24 23:50:24 +0200744 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400745
Andreas Färberbdc44642013-06-24 23:50:24 +0200746 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100747 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200748 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100749 }
Glauber Costa950f1472009-06-09 12:15:18 -0400750 }
751
Andreas Färberbdc44642013-06-24 23:50:24 +0200752 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400753}
754
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000755#if !defined(CONFIG_USER_ONLY)
Peter Xu80ceb072017-11-23 17:23:32 +0800756void cpu_address_space_init(CPUState *cpu, int asidx,
757 const char *prefix, MemoryRegion *mr)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000758{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000759 CPUAddressSpace *newas;
Peter Xu80ceb072017-11-23 17:23:32 +0800760 AddressSpace *as = g_new0(AddressSpace, 1);
Peter Xu87a621d2017-11-23 17:23:33 +0800761 char *as_name;
Peter Xu80ceb072017-11-23 17:23:32 +0800762
763 assert(mr);
Peter Xu87a621d2017-11-23 17:23:33 +0800764 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
765 address_space_init(as, mr, as_name);
766 g_free(as_name);
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000767
768 /* Target code should have set num_ases before calling us */
769 assert(asidx < cpu->num_ases);
770
Peter Maydell56943e82016-01-21 14:15:04 +0000771 if (asidx == 0) {
772 /* address space 0 gets the convenience alias */
773 cpu->as = as;
774 }
775
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000776 /* KVM cannot currently support multiple address spaces. */
777 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000778
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000779 if (!cpu->cpu_ases) {
780 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000781 }
Peter Maydell32857f42015-10-01 15:29:50 +0100782
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000783 newas = &cpu->cpu_ases[asidx];
784 newas->cpu = cpu;
785 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000786 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000787 newas->tcg_as_listener.commit = tcg_commit;
788 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000789 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000790}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000791
792AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
793{
794 /* Return the AddressSpace corresponding to the specified index */
795 return cpu->cpu_ases[asidx].as;
796}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000797#endif
798
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200799void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530800{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530801 CPUClass *cc = CPU_GET_CLASS(cpu);
802
Paolo Bonzini267f6852016-08-28 03:45:14 +0200803 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530804
805 if (cc->vmsd != NULL) {
806 vmstate_unregister(NULL, cc->vmsd, cpu);
807 }
808 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
809 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
810 }
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530811}
812
Fam Zhengc7e002c2017-07-14 10:15:08 +0800813Property cpu_common_props[] = {
814#ifndef CONFIG_USER_ONLY
815 /* Create a memory property for softmmu CPU object,
816 * so users can wire up its memory. (This can't go in qom/cpu.c
817 * because that file is compiled only once for both user-mode
818 * and system builds.) The default if no link is set up is to use
819 * the system address space.
820 */
821 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
822 MemoryRegion *),
823#endif
824 DEFINE_PROP_END_OF_LIST(),
825};
826
Laurent Vivier39e329e2016-10-20 13:26:02 +0200827void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000828{
Peter Maydell56943e82016-01-21 14:15:04 +0000829 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000830 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000831
Eduardo Habkost291135b2015-04-27 17:00:33 -0300832#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300833 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000834 cpu->memory = system_memory;
835 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300836#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200837}
838
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200839void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200840{
Richard Henderson55c3cee2017-10-15 19:02:42 -0700841 CPUClass *cc = CPU_GET_CLASS(cpu);
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000842 static bool tcg_target_initialized;
Eduardo Habkost291135b2015-04-27 17:00:33 -0300843
Paolo Bonzini267f6852016-08-28 03:45:14 +0200844 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200845
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000846 if (tcg_enabled() && !tcg_target_initialized) {
847 tcg_target_initialized = true;
Richard Henderson55c3cee2017-10-15 19:02:42 -0700848 cc->tcg_initialize();
849 }
850
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200851#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200852 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200853 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200854 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100855 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200856 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100857 }
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200858#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000859}
860
Igor Mammedov2278b932018-02-07 11:40:26 +0100861const char *parse_cpu_model(const char *cpu_model)
862{
863 ObjectClass *oc;
864 CPUClass *cc;
865 gchar **model_pieces;
866 const char *cpu_type;
867
868 model_pieces = g_strsplit(cpu_model, ",", 2);
869
870 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
871 if (oc == NULL) {
872 error_report("unable to find CPU model '%s'", model_pieces[0]);
873 g_strfreev(model_pieces);
874 exit(EXIT_FAILURE);
875 }
876
877 cpu_type = object_class_get_name(oc);
878 cc = CPU_CLASS(oc);
879 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
880 g_strfreev(model_pieces);
881 return cpu_type;
882}
883
Pranith Kumar406bc332017-07-12 17:51:42 -0400884#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200885static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000886{
Pranith Kumar406bc332017-07-12 17:51:42 -0400887 mmap_lock();
888 tb_lock();
889 tb_invalidate_phys_page_range(pc, pc + 1, 0);
890 tb_unlock();
891 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +0000892}
Pranith Kumar406bc332017-07-12 17:51:42 -0400893#else
894static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
895{
896 MemTxAttrs attrs;
897 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
898 int asidx = cpu_asidx_from_attrs(cpu, attrs);
899 if (phys != -1) {
900 /* Locks grabbed by tb_invalidate_phys_addr */
901 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Peter Maydellc874dc42018-05-31 14:50:52 +0100902 phys | (pc & ~TARGET_PAGE_MASK), attrs);
Pranith Kumar406bc332017-07-12 17:51:42 -0400903 }
904}
905#endif
bellardd720b932004-04-25 17:57:43 +0000906
Paul Brookc527ee82010-03-01 03:31:14 +0000907#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200908void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000909
910{
911}
912
Peter Maydell3ee887e2014-09-12 14:06:48 +0100913int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
914 int flags)
915{
916 return -ENOSYS;
917}
918
919void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
920{
921}
922
Andreas Färber75a34032013-09-02 16:57:02 +0200923int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000924 int flags, CPUWatchpoint **watchpoint)
925{
926 return -ENOSYS;
927}
928#else
pbrook6658ffb2007-03-16 23:58:11 +0000929/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200930int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000931 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000932{
aliguoric0ce9982008-11-25 22:13:57 +0000933 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000934
Peter Maydell05068c02014-09-12 14:06:48 +0100935 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700936 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200937 error_report("tried to set invalid watchpoint at %"
938 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000939 return -EINVAL;
940 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500941 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000942
aliguoria1d1bb32008-11-18 20:07:32 +0000943 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100944 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000945 wp->flags = flags;
946
aliguori2dc9f412008-11-18 20:56:59 +0000947 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200948 if (flags & BP_GDB) {
949 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
950 } else {
951 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
952 }
aliguoria1d1bb32008-11-18 20:07:32 +0000953
Andreas Färber31b030d2013-09-04 01:29:02 +0200954 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000955
956 if (watchpoint)
957 *watchpoint = wp;
958 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000959}
960
aliguoria1d1bb32008-11-18 20:07:32 +0000961/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200962int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000963 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000964{
aliguoria1d1bb32008-11-18 20:07:32 +0000965 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000966
Andreas Färberff4700b2013-08-26 18:23:18 +0200967 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100968 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000969 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200970 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000971 return 0;
972 }
973 }
aliguoria1d1bb32008-11-18 20:07:32 +0000974 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000975}
976
aliguoria1d1bb32008-11-18 20:07:32 +0000977/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200978void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000979{
Andreas Färberff4700b2013-08-26 18:23:18 +0200980 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000981
Andreas Färber31b030d2013-09-04 01:29:02 +0200982 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000983
Anthony Liguori7267c092011-08-20 22:09:37 -0500984 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000985}
986
aliguoria1d1bb32008-11-18 20:07:32 +0000987/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200988void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000989{
aliguoric0ce9982008-11-25 22:13:57 +0000990 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000991
Andreas Färberff4700b2013-08-26 18:23:18 +0200992 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200993 if (wp->flags & mask) {
994 cpu_watchpoint_remove_by_ref(cpu, wp);
995 }
aliguoric0ce9982008-11-25 22:13:57 +0000996 }
aliguoria1d1bb32008-11-18 20:07:32 +0000997}
Peter Maydell05068c02014-09-12 14:06:48 +0100998
999/* Return true if this watchpoint address matches the specified
1000 * access (ie the address range covered by the watchpoint overlaps
1001 * partially or completely with the address range covered by the
1002 * access).
1003 */
1004static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
1005 vaddr addr,
1006 vaddr len)
1007{
1008 /* We know the lengths are non-zero, but a little caution is
1009 * required to avoid errors in the case where the range ends
1010 * exactly at the top of the address space and so addr + len
1011 * wraps round to zero.
1012 */
1013 vaddr wpend = wp->vaddr + wp->len - 1;
1014 vaddr addrend = addr + len - 1;
1015
1016 return !(addr > wpend || wp->vaddr > addrend);
1017}
1018
Paul Brookc527ee82010-03-01 03:31:14 +00001019#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001020
1021/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001022int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001023 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001024{
aliguoric0ce9982008-11-25 22:13:57 +00001025 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001026
Anthony Liguori7267c092011-08-20 22:09:37 -05001027 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001028
1029 bp->pc = pc;
1030 bp->flags = flags;
1031
aliguori2dc9f412008-11-18 20:56:59 +00001032 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +02001033 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001034 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001035 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001036 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001037 }
aliguoria1d1bb32008-11-18 20:07:32 +00001038
Andreas Färberf0c3c502013-08-26 21:22:53 +02001039 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001040
Andreas Färber00b941e2013-06-29 18:55:54 +02001041 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +00001042 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +02001043 }
aliguoria1d1bb32008-11-18 20:07:32 +00001044 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001045}
1046
1047/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001048int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001049{
aliguoria1d1bb32008-11-18 20:07:32 +00001050 CPUBreakpoint *bp;
1051
Andreas Färberf0c3c502013-08-26 21:22:53 +02001052 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001053 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001054 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001055 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001056 }
bellard4c3a88a2003-07-26 12:06:08 +00001057 }
aliguoria1d1bb32008-11-18 20:07:32 +00001058 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001059}
1060
aliguoria1d1bb32008-11-18 20:07:32 +00001061/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001062void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001063{
Andreas Färberf0c3c502013-08-26 21:22:53 +02001064 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1065
1066 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001067
Anthony Liguori7267c092011-08-20 22:09:37 -05001068 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001069}
1070
1071/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001072void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001073{
aliguoric0ce9982008-11-25 22:13:57 +00001074 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001075
Andreas Färberf0c3c502013-08-26 21:22:53 +02001076 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001077 if (bp->flags & mask) {
1078 cpu_breakpoint_remove_by_ref(cpu, bp);
1079 }
aliguoric0ce9982008-11-25 22:13:57 +00001080 }
bellard4c3a88a2003-07-26 12:06:08 +00001081}
1082
bellardc33a3462003-07-29 20:50:33 +00001083/* enable or disable single step mode. EXCP_DEBUG is returned by the
1084 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +02001085void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001086{
Andreas Färbered2803d2013-06-21 20:20:45 +02001087 if (cpu->singlestep_enabled != enabled) {
1088 cpu->singlestep_enabled = enabled;
1089 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +02001090 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +02001091 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001092 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001093 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -07001094 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +00001095 }
bellardc33a3462003-07-29 20:50:33 +00001096 }
bellardc33a3462003-07-29 20:50:33 +00001097}
1098
Andreas Färbera47dddd2013-09-03 17:38:47 +02001099void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001100{
1101 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001102 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001103
1104 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001105 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001106 fprintf(stderr, "qemu: fatal: ");
1107 vfprintf(stderr, fmt, ap);
1108 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +02001109 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +01001110 if (qemu_log_separate()) {
Richard Henderson1ee73212016-09-22 15:17:10 -07001111 qemu_log_lock();
aliguori93fcfe32009-01-15 22:34:14 +00001112 qemu_log("qemu: fatal: ");
1113 qemu_log_vprintf(fmt, ap2);
1114 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +02001115 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001116 qemu_log_flush();
Richard Henderson1ee73212016-09-22 15:17:10 -07001117 qemu_log_unlock();
aliguori93fcfe32009-01-15 22:34:14 +00001118 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001119 }
pbrook493ae1f2007-11-23 16:53:59 +00001120 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001121 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +03001122 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +02001123#if defined(CONFIG_USER_ONLY)
1124 {
1125 struct sigaction act;
1126 sigfillset(&act.sa_mask);
1127 act.sa_handler = SIG_DFL;
1128 sigaction(SIGABRT, &act, NULL);
1129 }
1130#endif
bellard75012672003-06-21 13:11:07 +00001131 abort();
1132}
1133
bellard01243112004-01-04 15:48:17 +00001134#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -04001135/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001136static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1137{
1138 RAMBlock *block;
1139
Paolo Bonzini43771532013-09-09 17:58:40 +02001140 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001141 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +02001142 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001143 }
Peter Xu99e15582017-05-12 12:17:39 +08001144 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001145 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +02001146 goto found;
1147 }
1148 }
1149
1150 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1151 abort();
1152
1153found:
Paolo Bonzini43771532013-09-09 17:58:40 +02001154 /* It is safe to write mru_block outside the iothread lock. This
1155 * is what happens:
1156 *
1157 * mru_block = xxx
1158 * rcu_read_unlock()
1159 * xxx removed from list
1160 * rcu_read_lock()
1161 * read mru_block
1162 * mru_block = NULL;
1163 * call_rcu(reclaim_ramblock, xxx);
1164 * rcu_read_unlock()
1165 *
1166 * atomic_rcu_set is not needed here. The block was already published
1167 * when it was placed into the list. Here we're just making an extra
1168 * copy of the pointer.
1169 */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001170 ram_list.mru_block = block;
1171 return block;
1172}
1173
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001174static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001175{
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001176 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001177 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001178 RAMBlock *block;
1179 ram_addr_t end;
1180
1181 end = TARGET_PAGE_ALIGN(start + length);
1182 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +00001183
Mike Day0dc3f442013-09-05 14:41:35 -04001184 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +02001185 block = qemu_get_ram_block(start);
1186 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001187 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001188 CPU_FOREACH(cpu) {
1189 tlb_reset_dirty(cpu, start1, length);
1190 }
Mike Day0dc3f442013-09-05 14:41:35 -04001191 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +02001192}
1193
1194/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001195bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1196 ram_addr_t length,
1197 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001198{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001199 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001200 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001201 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001202
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001203 if (length == 0) {
1204 return false;
1205 }
1206
1207 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1208 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001209
1210 rcu_read_lock();
1211
1212 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1213
1214 while (page < end) {
1215 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1216 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1217 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1218
1219 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1220 offset, num);
1221 page += num;
1222 }
1223
1224 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001225
1226 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001227 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001228 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001229
1230 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001231}
1232
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001233DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
1234 (ram_addr_t start, ram_addr_t length, unsigned client)
1235{
1236 DirtyMemoryBlocks *blocks;
1237 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1238 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1239 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1240 DirtyBitmapSnapshot *snap;
1241 unsigned long page, end, dest;
1242
1243 snap = g_malloc0(sizeof(*snap) +
1244 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1245 snap->start = first;
1246 snap->end = last;
1247
1248 page = first >> TARGET_PAGE_BITS;
1249 end = last >> TARGET_PAGE_BITS;
1250 dest = 0;
1251
1252 rcu_read_lock();
1253
1254 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1255
1256 while (page < end) {
1257 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1258 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1259 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1260
1261 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1262 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1263 offset >>= BITS_PER_LEVEL;
1264
1265 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1266 blocks->blocks[idx] + offset,
1267 num);
1268 page += num;
1269 dest += num >> BITS_PER_LEVEL;
1270 }
1271
1272 rcu_read_unlock();
1273
1274 if (tcg_enabled()) {
1275 tlb_reset_dirty_range_all(start, length);
1276 }
1277
1278 return snap;
1279}
1280
1281bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1282 ram_addr_t start,
1283 ram_addr_t length)
1284{
1285 unsigned long page, end;
1286
1287 assert(start >= snap->start);
1288 assert(start + length <= snap->end);
1289
1290 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1291 page = (start - snap->start) >> TARGET_PAGE_BITS;
1292
1293 while (page < end) {
1294 if (test_bit(page, snap->dirty)) {
1295 return true;
1296 }
1297 page++;
1298 }
1299 return false;
1300}
1301
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001302/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001303hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001304 MemoryRegionSection *section,
1305 target_ulong vaddr,
1306 hwaddr paddr, hwaddr xlat,
1307 int prot,
1308 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001309{
Avi Kivitya8170e52012-10-23 12:30:10 +02001310 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001311 CPUWatchpoint *wp;
1312
Blue Swirlcc5bea62012-04-14 14:56:48 +00001313 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001314 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001315 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001316 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001317 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001318 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001319 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001320 }
1321 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001322 AddressSpaceDispatch *d;
1323
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001324 d = flatview_to_dispatch(section->fv);
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001325 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001326 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001327 }
1328
1329 /* Make accesses to pages with watchpoints go via the
1330 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001331 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001332 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001333 /* Avoid trapping reads of pages with a write breakpoint. */
1334 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001335 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001336 *address |= TLB_MMIO;
1337 break;
1338 }
1339 }
1340 }
1341
1342 return iotlb;
1343}
bellard9fa3e852004-01-04 18:06:42 +00001344#endif /* defined(CONFIG_USER_ONLY) */
1345
pbrooke2eef172008-06-08 01:09:01 +00001346#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001347
Anthony Liguoric227f092009-10-01 16:12:16 -05001348static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001349 uint16_t section);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001350static subpage_t *subpage_init(FlatView *fv, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001351
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001352static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
Igor Mammedova2b257d2014-10-31 16:38:37 +00001353 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001354
1355/*
1356 * Set a custom physical guest memory alloator.
1357 * Accelerators with unusual needs may need this. Hopefully, we can
1358 * get rid of it eventually.
1359 */
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001360void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
Markus Armbruster91138032013-07-31 15:11:08 +02001361{
1362 phys_mem_alloc = alloc;
1363}
1364
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001365static uint16_t phys_section_add(PhysPageMap *map,
1366 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001367{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001368 /* The physical section number is ORed with a page-aligned
1369 * pointer to produce the iotlb entries. Thus it should
1370 * never overflow into the page-aligned value.
1371 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001372 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001373
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001374 if (map->sections_nb == map->sections_nb_alloc) {
1375 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1376 map->sections = g_renew(MemoryRegionSection, map->sections,
1377 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001378 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001379 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001380 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001381 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001382}
1383
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001384static void phys_section_destroy(MemoryRegion *mr)
1385{
Don Slutz55b4e802015-11-30 17:11:04 -05001386 bool have_sub_page = mr->subpage;
1387
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001388 memory_region_unref(mr);
1389
Don Slutz55b4e802015-11-30 17:11:04 -05001390 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001391 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001392 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001393 g_free(subpage);
1394 }
1395}
1396
Paolo Bonzini60926662013-05-29 12:30:26 +02001397static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001398{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001399 while (map->sections_nb > 0) {
1400 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001401 phys_section_destroy(section->mr);
1402 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001403 g_free(map->sections);
1404 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001405}
1406
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001407static void register_subpage(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001408{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001409 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001410 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001411 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001412 & TARGET_PAGE_MASK;
Peter Xu003a0cf2017-05-15 16:50:57 +08001413 MemoryRegionSection *existing = phys_page_find(d, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001414 MemoryRegionSection subsection = {
1415 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001416 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001417 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001418 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001419
Avi Kivityf3705d52012-03-08 16:16:34 +02001420 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001421
Avi Kivityf3705d52012-03-08 16:16:34 +02001422 if (!(existing->mr->subpage)) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001423 subpage = subpage_init(fv, base);
1424 subsection.fv = fv;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001425 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001426 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001427 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001428 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001429 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001430 }
1431 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001432 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001433 subpage_register(subpage, start, end,
1434 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001435}
1436
1437
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001438static void register_multipage(FlatView *fv,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001439 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001440{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001441 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivitya8170e52012-10-23 12:30:10 +02001442 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001443 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001444 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1445 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001446
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001447 assert(num_pages);
1448 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001449}
1450
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10001451void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001452{
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001453 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001454 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001455
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001456 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1457 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1458 - now.offset_within_address_space;
1459
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001460 now.size = int128_min(int128_make64(left), now.size);
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001461 register_subpage(fv, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001462 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001463 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001464 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001465 while (int128_ne(remain.size, now.size)) {
1466 remain.size = int128_sub(remain.size, now.size);
1467 remain.offset_within_address_space += int128_get64(now.size);
1468 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001469 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001470 if (int128_lt(remain.size, page_size)) {
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001471 register_subpage(fv, &now);
Hu Tao88266242013-08-29 18:21:16 +08001472 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001473 now.size = page_size;
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001474 register_subpage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001475 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001476 now.size = int128_and(now.size, int128_neg(page_size));
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001477 register_multipage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001478 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001479 }
1480}
1481
Sheng Yang62a27442010-01-26 19:21:16 +08001482void qemu_flush_coalesced_mmio_buffer(void)
1483{
1484 if (kvm_enabled())
1485 kvm_flush_coalesced_mmio_buffer();
1486}
1487
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001488void qemu_mutex_lock_ramlist(void)
1489{
1490 qemu_mutex_lock(&ram_list.mutex);
1491}
1492
1493void qemu_mutex_unlock_ramlist(void)
1494{
1495 qemu_mutex_unlock(&ram_list.mutex);
1496}
1497
Peter Xube9b23c2017-05-12 12:17:41 +08001498void ram_block_dump(Monitor *mon)
1499{
1500 RAMBlock *block;
1501 char *psize;
1502
1503 rcu_read_lock();
1504 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1505 "Block Name", "PSize", "Offset", "Used", "Total");
1506 RAMBLOCK_FOREACH(block) {
1507 psize = size_to_str(block->page_size);
1508 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1509 " 0x%016" PRIx64 "\n", block->idstr, psize,
1510 (uint64_t)block->offset,
1511 (uint64_t)block->used_length,
1512 (uint64_t)block->max_length);
1513 g_free(psize);
1514 }
1515 rcu_read_unlock();
1516}
1517
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001518#ifdef __linux__
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001519/*
1520 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1521 * may or may not name the same files / on the same filesystem now as
1522 * when we actually open and map them. Iterate over the file
1523 * descriptors instead, and use qemu_fd_getpagesize().
1524 */
1525static int find_max_supported_pagesize(Object *obj, void *opaque)
1526{
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001527 long *hpsize_min = opaque;
1528
1529 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
David Gibson2b108082018-04-03 15:05:45 +10001530 long hpsize = host_memory_backend_pagesize(MEMORY_BACKEND(obj));
1531
David Gibson0de6e2a2018-04-03 14:55:11 +10001532 if (hpsize < *hpsize_min) {
1533 *hpsize_min = hpsize;
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001534 }
1535 }
1536
1537 return 0;
1538}
1539
1540long qemu_getrampagesize(void)
1541{
1542 long hpsize = LONG_MAX;
1543 long mainrampagesize;
1544 Object *memdev_root;
1545
David Gibson0de6e2a2018-04-03 14:55:11 +10001546 mainrampagesize = qemu_mempath_getpagesize(mem_path);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001547
1548 /* it's possible we have memory-backend objects with
1549 * hugepage-backed RAM. these may get mapped into system
1550 * address space via -numa parameters or memory hotplug
1551 * hooks. we want to take these into account, but we
1552 * also want to make sure these supported hugepage
1553 * sizes are applicable across the entire range of memory
1554 * we may boot from, so we take the min across all
1555 * backends, and assume normal pages in cases where a
1556 * backend isn't backed by hugepages.
1557 */
1558 memdev_root = object_resolve_path("/objects", NULL);
1559 if (memdev_root) {
1560 object_child_foreach(memdev_root, find_max_supported_pagesize, &hpsize);
1561 }
1562 if (hpsize == LONG_MAX) {
1563 /* No additional memory regions found ==> Report main RAM page size */
1564 return mainrampagesize;
1565 }
1566
1567 /* If NUMA is disabled or the NUMA nodes are not backed with a
1568 * memory-backend, then there is at least one node using "normal" RAM,
1569 * so if its page size is smaller we have got to report that size instead.
1570 */
1571 if (hpsize > mainrampagesize &&
1572 (nb_numa_nodes == 0 || numa_info[0].node_memdev == NULL)) {
1573 static bool warned;
1574 if (!warned) {
1575 error_report("Huge page support disabled (n/a for main memory).");
1576 warned = true;
1577 }
1578 return mainrampagesize;
1579 }
1580
1581 return hpsize;
1582}
1583#else
1584long qemu_getrampagesize(void)
1585{
1586 return getpagesize();
1587}
1588#endif
1589
1590#ifdef __linux__
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001591static int64_t get_file_size(int fd)
1592{
1593 int64_t size = lseek(fd, 0, SEEK_END);
1594 if (size < 0) {
1595 return -errno;
1596 }
1597 return size;
1598}
1599
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001600static int file_ram_open(const char *path,
1601 const char *region_name,
1602 bool *created,
1603 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001604{
1605 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001606 char *sanitized_name;
1607 char *c;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001608 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001609
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001610 *created = false;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001611 for (;;) {
1612 fd = open(path, O_RDWR);
1613 if (fd >= 0) {
1614 /* @path names an existing file, use it */
1615 break;
1616 }
1617 if (errno == ENOENT) {
1618 /* @path names a file that doesn't exist, create it */
1619 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1620 if (fd >= 0) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001621 *created = true;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001622 break;
1623 }
1624 } else if (errno == EISDIR) {
1625 /* @path names a directory, create a file there */
1626 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001627 sanitized_name = g_strdup(region_name);
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001628 for (c = sanitized_name; *c != '\0'; c++) {
1629 if (*c == '/') {
1630 *c = '_';
1631 }
1632 }
1633
1634 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1635 sanitized_name);
1636 g_free(sanitized_name);
1637
1638 fd = mkstemp(filename);
1639 if (fd >= 0) {
1640 unlink(filename);
1641 g_free(filename);
1642 break;
1643 }
1644 g_free(filename);
1645 }
1646 if (errno != EEXIST && errno != EINTR) {
1647 error_setg_errno(errp, errno,
1648 "can't open backing store %s for guest RAM",
1649 path);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001650 return -1;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001651 }
1652 /*
1653 * Try again on EINTR and EEXIST. The latter happens when
1654 * something else creates the file between our two open().
1655 */
1656 }
1657
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001658 return fd;
1659}
1660
1661static void *file_ram_alloc(RAMBlock *block,
1662 ram_addr_t memory,
1663 int fd,
1664 bool truncate,
1665 Error **errp)
1666{
1667 void *area;
1668
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001669 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang98376842017-12-11 15:28:04 +08001670 if (block->mr->align % block->page_size) {
1671 error_setg(errp, "alignment 0x%" PRIx64
1672 " must be multiples of page size 0x%zx",
1673 block->mr->align, block->page_size);
1674 return NULL;
1675 }
1676 block->mr->align = MAX(block->page_size, block->mr->align);
Haozhong Zhang83606682016-10-24 20:49:37 +08001677#if defined(__s390x__)
1678 if (kvm_enabled()) {
1679 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1680 }
1681#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001682
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001683 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001684 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001685 "or larger than page size 0x%zx",
1686 memory, block->page_size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001687 return NULL;
Haozhong Zhang1775f112016-11-02 09:05:51 +08001688 }
1689
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001690 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001691
1692 /*
1693 * ftruncate is not supported by hugetlbfs in older
1694 * hosts, so don't bother bailing out on errors.
1695 * If anything goes wrong with it under other filesystems,
1696 * mmap will fail.
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001697 *
1698 * Do not truncate the non-empty backend file to avoid corrupting
1699 * the existing data in the file. Disabling shrinking is not
1700 * enough. For example, the current vNVDIMM implementation stores
1701 * the guest NVDIMM labels at the end of the backend file. If the
1702 * backend file is later extended, QEMU will not be able to find
1703 * those labels. Therefore, extending the non-empty backend file
1704 * is disabled as well.
Marcelo Tosattic9027602010-03-01 20:25:08 -03001705 */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001706 if (truncate && ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001707 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001708 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001709
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001710 area = qemu_ram_mmap(fd, memory, block->mr->align,
1711 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001712 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001713 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001714 "unable to map backing store for guest RAM");
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001715 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001716 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001717
1718 if (mem_prealloc) {
Jitendra Kolhe1e356fc2017-02-24 09:01:43 +05301719 os_mem_prealloc(fd, area, memory, smp_cpus, errp);
Igor Mammedov056b68a2016-07-20 11:54:03 +02001720 if (errp && *errp) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001721 qemu_ram_munmap(area, memory);
1722 return NULL;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001723 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001724 }
1725
Alex Williamson04b16652010-07-02 11:13:17 -06001726 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001727 return area;
1728}
1729#endif
1730
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001731/* Allocate space within the ram_addr_t space that governs the
1732 * dirty bitmaps.
1733 * Called with the ramlist lock held.
1734 */
Alex Williamsond17b5282010-06-25 11:08:38 -06001735static ram_addr_t find_ram_offset(ram_addr_t size)
1736{
Alex Williamson04b16652010-07-02 11:13:17 -06001737 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001738 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001739
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001740 assert(size != 0); /* it would hand out same offset multiple times */
1741
Mike Day0dc3f442013-09-05 14:41:35 -04001742 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001743 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001744 }
Alex Williamson04b16652010-07-02 11:13:17 -06001745
Peter Xu99e15582017-05-12 12:17:39 +08001746 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001747 ram_addr_t candidate, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001748
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001749 /* Align blocks to start on a 'long' in the bitmap
1750 * which makes the bitmap sync'ing take the fast path.
1751 */
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001752 candidate = block->offset + block->max_length;
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001753 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
Alex Williamson04b16652010-07-02 11:13:17 -06001754
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001755 /* Search for the closest following block
1756 * and find the gap.
1757 */
Peter Xu99e15582017-05-12 12:17:39 +08001758 RAMBLOCK_FOREACH(next_block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001759 if (next_block->offset >= candidate) {
Alex Williamson04b16652010-07-02 11:13:17 -06001760 next = MIN(next, next_block->offset);
1761 }
1762 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001763
1764 /* If it fits remember our place and remember the size
1765 * of gap, but keep going so that we might find a smaller
1766 * gap to fill so avoiding fragmentation.
1767 */
1768 if (next - candidate >= size && next - candidate < mingap) {
1769 offset = candidate;
1770 mingap = next - candidate;
Alex Williamson04b16652010-07-02 11:13:17 -06001771 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001772
1773 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
Alex Williamson04b16652010-07-02 11:13:17 -06001774 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001775
1776 if (offset == RAM_ADDR_MAX) {
1777 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1778 (uint64_t)size);
1779 abort();
1780 }
1781
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001782 trace_find_ram_offset(size, offset);
1783
Alex Williamson04b16652010-07-02 11:13:17 -06001784 return offset;
1785}
1786
Juan Quintelab8c48992017-03-21 17:44:30 +01001787unsigned long last_ram_page(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001788{
Alex Williamsond17b5282010-06-25 11:08:38 -06001789 RAMBlock *block;
1790 ram_addr_t last = 0;
1791
Mike Day0dc3f442013-09-05 14:41:35 -04001792 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08001793 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001794 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001795 }
Mike Day0dc3f442013-09-05 14:41:35 -04001796 rcu_read_unlock();
Juan Quintelab8c48992017-03-21 17:44:30 +01001797 return last >> TARGET_PAGE_BITS;
Alex Williamsond17b5282010-06-25 11:08:38 -06001798}
1799
Jason Baronddb97f12012-08-02 15:44:16 -04001800static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1801{
1802 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001803
1804 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001805 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001806 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1807 if (ret) {
1808 perror("qemu_madvise");
1809 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1810 "but dump_guest_core=off specified\n");
1811 }
1812 }
1813}
1814
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001815const char *qemu_ram_get_idstr(RAMBlock *rb)
1816{
1817 return rb->idstr;
1818}
1819
Dr. David Alan Gilbert463a4ac2017-03-07 18:36:36 +00001820bool qemu_ram_is_shared(RAMBlock *rb)
1821{
1822 return rb->flags & RAM_SHARED;
1823}
1824
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +00001825/* Note: Only set at the start of postcopy */
1826bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
1827{
1828 return rb->flags & RAM_UF_ZEROPAGE;
1829}
1830
1831void qemu_ram_set_uf_zeroable(RAMBlock *rb)
1832{
1833 rb->flags |= RAM_UF_ZEROPAGE;
1834}
1835
Mike Dayae3a7042013-09-05 14:41:35 -04001836/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001837void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08001838{
Gongleifa53a0e2016-05-10 10:04:59 +08001839 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001840
Avi Kivityc5705a72011-12-20 15:59:12 +02001841 assert(new_block);
1842 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001843
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001844 if (dev) {
1845 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001846 if (id) {
1847 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001848 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001849 }
1850 }
1851 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1852
Gongleiab0a9952016-05-10 10:05:00 +08001853 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08001854 RAMBLOCK_FOREACH(block) {
Gongleifa53a0e2016-05-10 10:04:59 +08001855 if (block != new_block &&
1856 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001857 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1858 new_block->idstr);
1859 abort();
1860 }
1861 }
Mike Day0dc3f442013-09-05 14:41:35 -04001862 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001863}
1864
Mike Dayae3a7042013-09-05 14:41:35 -04001865/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001866void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08001867{
Mike Dayae3a7042013-09-05 14:41:35 -04001868 /* FIXME: arch_init.c assumes that this is not called throughout
1869 * migration. Ignore the problem since hot-unplug during migration
1870 * does not work anyway.
1871 */
Hu Tao20cfe882014-04-02 15:13:26 +08001872 if (block) {
1873 memset(block->idstr, 0, sizeof(block->idstr));
1874 }
1875}
1876
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001877size_t qemu_ram_pagesize(RAMBlock *rb)
1878{
1879 return rb->page_size;
1880}
1881
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00001882/* Returns the largest size of page in use */
1883size_t qemu_ram_pagesize_largest(void)
1884{
1885 RAMBlock *block;
1886 size_t largest = 0;
1887
Peter Xu99e15582017-05-12 12:17:39 +08001888 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00001889 largest = MAX(largest, qemu_ram_pagesize(block));
1890 }
1891
1892 return largest;
1893}
1894
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001895static int memory_try_enable_merging(void *addr, size_t len)
1896{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001897 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001898 /* disabled by the user */
1899 return 0;
1900 }
1901
1902 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1903}
1904
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001905/* Only legal before guest might have detected the memory size: e.g. on
1906 * incoming migration, or right after reset.
1907 *
1908 * As memory core doesn't know how is memory accessed, it is up to
1909 * resize callback to update device state and/or add assertions to detect
1910 * misuse, if necessary.
1911 */
Gongleifa53a0e2016-05-10 10:04:59 +08001912int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001913{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001914 assert(block);
1915
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001916 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001917
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001918 if (block->used_length == newsize) {
1919 return 0;
1920 }
1921
1922 if (!(block->flags & RAM_RESIZEABLE)) {
1923 error_setg_errno(errp, EINVAL,
1924 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1925 " in != 0x" RAM_ADDR_FMT, block->idstr,
1926 newsize, block->used_length);
1927 return -EINVAL;
1928 }
1929
1930 if (block->max_length < newsize) {
1931 error_setg_errno(errp, EINVAL,
1932 "Length too large: %s: 0x" RAM_ADDR_FMT
1933 " > 0x" RAM_ADDR_FMT, block->idstr,
1934 newsize, block->max_length);
1935 return -EINVAL;
1936 }
1937
1938 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1939 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001940 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1941 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001942 memory_region_set_size(block->mr, newsize);
1943 if (block->resized) {
1944 block->resized(block->idstr, newsize, block->host);
1945 }
1946 return 0;
1947}
1948
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001949/* Called with ram_list.mutex held */
1950static void dirty_memory_extend(ram_addr_t old_ram_size,
1951 ram_addr_t new_ram_size)
1952{
1953 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
1954 DIRTY_MEMORY_BLOCK_SIZE);
1955 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
1956 DIRTY_MEMORY_BLOCK_SIZE);
1957 int i;
1958
1959 /* Only need to extend if block count increased */
1960 if (new_num_blocks <= old_num_blocks) {
1961 return;
1962 }
1963
1964 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1965 DirtyMemoryBlocks *old_blocks;
1966 DirtyMemoryBlocks *new_blocks;
1967 int j;
1968
1969 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
1970 new_blocks = g_malloc(sizeof(*new_blocks) +
1971 sizeof(new_blocks->blocks[0]) * new_num_blocks);
1972
1973 if (old_num_blocks) {
1974 memcpy(new_blocks->blocks, old_blocks->blocks,
1975 old_num_blocks * sizeof(old_blocks->blocks[0]));
1976 }
1977
1978 for (j = old_num_blocks; j < new_num_blocks; j++) {
1979 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
1980 }
1981
1982 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
1983
1984 if (old_blocks) {
1985 g_free_rcu(old_blocks, rcu);
1986 }
1987 }
1988}
1989
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001990static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
Avi Kivityc5705a72011-12-20 15:59:12 +02001991{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001992 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001993 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001994 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001995 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001996
Juan Quintelab8c48992017-03-21 17:44:30 +01001997 old_ram_size = last_ram_page();
Avi Kivityc5705a72011-12-20 15:59:12 +02001998
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001999 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002000 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002001
2002 if (!new_block->host) {
2003 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002004 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002005 new_block->mr, &err);
2006 if (err) {
2007 error_propagate(errp, err);
2008 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002009 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002010 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002011 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002012 new_block->host = phys_mem_alloc(new_block->max_length,
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002013 &new_block->mr->align, shared);
Markus Armbruster39228252013-07-31 15:11:11 +02002014 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08002015 error_setg_errno(errp, errno,
2016 "cannot set up guest memory '%s'",
2017 memory_region_name(new_block->mr));
2018 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002019 return;
Markus Armbruster39228252013-07-31 15:11:11 +02002020 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002021 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002022 }
2023 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002024
Li Zhijiandd631692015-07-02 20:18:06 +08002025 new_ram_size = MAX(old_ram_size,
2026 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
2027 if (new_ram_size > old_ram_size) {
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002028 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08002029 }
Mike Day0d53d9f2015-01-21 13:45:24 +01002030 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
2031 * QLIST (which has an RCU-friendly variant) does not have insertion at
2032 * tail, so save the last element in last_block.
2033 */
Peter Xu99e15582017-05-12 12:17:39 +08002034 RAMBLOCK_FOREACH(block) {
Mike Day0d53d9f2015-01-21 13:45:24 +01002035 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002036 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002037 break;
2038 }
2039 }
2040 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002041 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002042 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002043 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002044 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04002045 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002046 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002047 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06002048
Mike Day0dc3f442013-09-05 14:41:35 -04002049 /* Write list before version */
2050 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002051 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002052 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002053
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002054 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01002055 new_block->used_length,
2056 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002057
Paolo Bonzinia904c912015-01-21 16:18:35 +01002058 if (new_block->host) {
2059 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2060 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08002061 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01002062 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzini0987d732016-12-21 00:31:36 +08002063 ram_block_notify_add(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002064 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002065}
2066
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002067#ifdef __linux__
Marc-André Lureau38b33622017-06-02 18:12:23 +04002068RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
2069 bool share, int fd,
2070 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002071{
2072 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002073 Error *local_err = NULL;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002074 int64_t file_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002075
2076 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002077 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08002078 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002079 }
2080
Marc-André Lureaue45e7ae2017-06-02 18:12:21 +04002081 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2082 error_setg(errp,
2083 "host lacks kvm mmu notifiers, -mem-path unsupported");
2084 return NULL;
2085 }
2086
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002087 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2088 /*
2089 * file_ram_alloc() needs to allocate just like
2090 * phys_mem_alloc, but we haven't bothered to provide
2091 * a hook there.
2092 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002093 error_setg(errp,
2094 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08002095 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002096 }
2097
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002098 size = HOST_PAGE_ALIGN(size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002099 file_size = get_file_size(fd);
2100 if (file_size > 0 && file_size < size) {
2101 error_setg(errp, "backing store %s size 0x%" PRIx64
2102 " does not match 'size' option 0x" RAM_ADDR_FMT,
2103 mem_path, file_size, size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002104 return NULL;
2105 }
2106
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002107 new_block = g_malloc0(sizeof(*new_block));
2108 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002109 new_block->used_length = size;
2110 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002111 new_block->flags = share ? RAM_SHARED : 0;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002112 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002113 if (!new_block->host) {
2114 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08002115 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002116 }
2117
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002118 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002119 if (local_err) {
2120 g_free(new_block);
2121 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002122 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002123 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002124 return new_block;
Marc-André Lureau38b33622017-06-02 18:12:23 +04002125
2126}
2127
2128
2129RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
2130 bool share, const char *mem_path,
2131 Error **errp)
2132{
2133 int fd;
2134 bool created;
2135 RAMBlock *block;
2136
2137 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2138 if (fd < 0) {
2139 return NULL;
2140 }
2141
2142 block = qemu_ram_alloc_from_fd(size, mr, share, fd, errp);
2143 if (!block) {
2144 if (created) {
2145 unlink(mem_path);
2146 }
2147 close(fd);
2148 return NULL;
2149 }
2150
2151 return block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002152}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002153#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002154
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002155static
Fam Zheng528f46a2016-03-01 14:18:18 +08002156RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2157 void (*resized)(const char*,
2158 uint64_t length,
2159 void *host),
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002160 void *host, bool resizeable, bool share,
Fam Zheng528f46a2016-03-01 14:18:18 +08002161 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002162{
2163 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002164 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002165
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002166 size = HOST_PAGE_ALIGN(size);
2167 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002168 new_block = g_malloc0(sizeof(*new_block));
2169 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002170 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002171 new_block->used_length = size;
2172 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002173 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002174 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002175 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002176 new_block->host = host;
2177 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002178 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002179 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002180 if (resizeable) {
2181 new_block->flags |= RAM_RESIZEABLE;
2182 }
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002183 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002184 if (local_err) {
2185 g_free(new_block);
2186 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002187 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002188 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002189 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002190}
2191
Fam Zheng528f46a2016-03-01 14:18:18 +08002192RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002193 MemoryRegion *mr, Error **errp)
2194{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002195 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2196 false, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002197}
2198
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002199RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2200 MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00002201{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002202 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2203 share, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002204}
2205
Fam Zheng528f46a2016-03-01 14:18:18 +08002206RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002207 void (*resized)(const char*,
2208 uint64_t length,
2209 void *host),
2210 MemoryRegion *mr, Error **errp)
2211{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002212 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2213 false, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00002214}
bellarde9a1ab12007-02-08 23:08:38 +00002215
Paolo Bonzini43771532013-09-09 17:58:40 +02002216static void reclaim_ramblock(RAMBlock *block)
2217{
2218 if (block->flags & RAM_PREALLOC) {
2219 ;
2220 } else if (xen_enabled()) {
2221 xen_invalidate_map_cache_entry(block->host);
2222#ifndef _WIN32
2223 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02002224 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02002225 close(block->fd);
2226#endif
2227 } else {
2228 qemu_anon_ram_free(block->host, block->max_length);
2229 }
2230 g_free(block);
2231}
2232
Fam Zhengf1060c52016-03-01 14:18:22 +08002233void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00002234{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02002235 if (!block) {
2236 return;
2237 }
2238
Paolo Bonzini0987d732016-12-21 00:31:36 +08002239 if (block->host) {
2240 ram_block_notify_remove(block->host, block->max_length);
2241 }
2242
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002243 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08002244 QLIST_REMOVE_RCU(block, next);
2245 ram_list.mru_block = NULL;
2246 /* Write list before version */
2247 smp_wmb();
2248 ram_list.version++;
2249 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002250 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00002251}
2252
Huang Yingcd19cfa2011-03-02 08:56:19 +01002253#ifndef _WIN32
2254void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2255{
2256 RAMBlock *block;
2257 ram_addr_t offset;
2258 int flags;
2259 void *area, *vaddr;
2260
Peter Xu99e15582017-05-12 12:17:39 +08002261 RAMBLOCK_FOREACH(block) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002262 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002263 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02002264 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002265 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002266 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02002267 } else if (xen_enabled()) {
2268 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002269 } else {
2270 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02002271 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002272 flags |= (block->flags & RAM_SHARED ?
2273 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02002274 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2275 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002276 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02002277 /*
2278 * Remap needs to match alloc. Accelerators that
2279 * set phys_mem_alloc never remap. If they did,
2280 * we'd need a remap hook here.
2281 */
2282 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2283
Huang Yingcd19cfa2011-03-02 08:56:19 +01002284 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2285 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2286 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002287 }
2288 if (area != vaddr) {
Alistair Francis493d89b2018-02-03 09:43:14 +01002289 error_report("Could not remap addr: "
2290 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2291 length, addr);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002292 exit(1);
2293 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002294 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002295 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002296 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01002297 }
2298 }
2299}
2300#endif /* !_WIN32 */
2301
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002302/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04002303 * This should not be used for general purpose DMA. Use address_space_map
2304 * or address_space_rw instead. For local memory (e.g. video ram) that the
2305 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04002306 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002307 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002308 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002309void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002310{
Gonglei3655cb92016-02-20 10:35:20 +08002311 RAMBlock *block = ram_block;
2312
2313 if (block == NULL) {
2314 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002315 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002316 }
Mike Dayae3a7042013-09-05 14:41:35 -04002317
2318 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002319 /* We need to check if the requested address is in the RAM
2320 * because we don't want to map the entire memory in QEMU.
2321 * In that case just map until the end of the page.
2322 */
2323 if (block->offset == 0) {
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002324 return xen_map_cache(addr, 0, 0, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002325 }
Mike Dayae3a7042013-09-05 14:41:35 -04002326
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002327 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002328 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002329 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00002330}
2331
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002332/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04002333 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04002334 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002335 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04002336 */
Gonglei3655cb92016-02-20 10:35:20 +08002337static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002338 hwaddr *size, bool lock)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002339{
Gonglei3655cb92016-02-20 10:35:20 +08002340 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002341 if (*size == 0) {
2342 return NULL;
2343 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002344
Gonglei3655cb92016-02-20 10:35:20 +08002345 if (block == NULL) {
2346 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002347 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002348 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002349 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002350
2351 if (xen_enabled() && block->host == NULL) {
2352 /* We need to check if the requested address is in the RAM
2353 * because we don't want to map the entire memory in QEMU.
2354 * In that case just map the requested area.
2355 */
2356 if (block->offset == 0) {
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002357 return xen_map_cache(addr, *size, lock, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002358 }
2359
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002360 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002361 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002362
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002363 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002364}
2365
Dr. David Alan Gilbertf90bb712018-03-12 17:20:57 +00002366/* Return the offset of a hostpointer within a ramblock */
2367ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2368{
2369 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2370 assert((uintptr_t)host >= (uintptr_t)rb->host);
2371 assert(res < rb->max_length);
2372
2373 return res;
2374}
2375
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002376/*
2377 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2378 * in that RAMBlock.
2379 *
2380 * ptr: Host pointer to look up
2381 * round_offset: If true round the result offset down to a page boundary
2382 * *ram_addr: set to result ram_addr
2383 * *offset: set to result offset within the RAMBlock
2384 *
2385 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04002386 *
2387 * By the time this function returns, the returned pointer is not protected
2388 * by RCU anymore. If the caller is not within an RCU critical section and
2389 * does not hold the iothread lock, it must have other means of protecting the
2390 * pointer, such as a reference to the region that includes the incoming
2391 * ram_addr_t.
2392 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002393RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002394 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00002395{
pbrook94a6b542009-04-11 17:15:54 +00002396 RAMBlock *block;
2397 uint8_t *host = ptr;
2398
Jan Kiszka868bb332011-06-21 22:59:09 +02002399 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02002400 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04002401 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02002402 ram_addr = xen_ram_addr_from_mapcache(ptr);
2403 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002404 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01002405 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002406 }
Mike Day0dc3f442013-09-05 14:41:35 -04002407 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002408 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002409 }
2410
Mike Day0dc3f442013-09-05 14:41:35 -04002411 rcu_read_lock();
2412 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002413 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002414 goto found;
2415 }
2416
Peter Xu99e15582017-05-12 12:17:39 +08002417 RAMBLOCK_FOREACH(block) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002418 /* This case append when the block is not mapped. */
2419 if (block->host == NULL) {
2420 continue;
2421 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002422 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002423 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06002424 }
pbrook94a6b542009-04-11 17:15:54 +00002425 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002426
Mike Day0dc3f442013-09-05 14:41:35 -04002427 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002428 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02002429
2430found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002431 *offset = (host - block->host);
2432 if (round_offset) {
2433 *offset &= TARGET_PAGE_MASK;
2434 }
Mike Day0dc3f442013-09-05 14:41:35 -04002435 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002436 return block;
2437}
2438
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002439/*
2440 * Finds the named RAMBlock
2441 *
2442 * name: The name of RAMBlock to find
2443 *
2444 * Returns: RAMBlock (or NULL if not found)
2445 */
2446RAMBlock *qemu_ram_block_by_name(const char *name)
2447{
2448 RAMBlock *block;
2449
Peter Xu99e15582017-05-12 12:17:39 +08002450 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002451 if (!strcmp(name, block->idstr)) {
2452 return block;
2453 }
2454 }
2455
2456 return NULL;
2457}
2458
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002459/* Some of the softmmu routines need to translate from a host pointer
2460 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002461ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002462{
2463 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02002464 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002465
Paolo Bonzinif615f392016-05-26 10:07:50 +02002466 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002467 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002468 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002469 }
2470
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002471 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002472}
Alex Williamsonf471a172010-06-11 11:11:42 -06002473
Peter Maydell27266272017-11-20 18:08:27 +00002474/* Called within RCU critical section. */
2475void memory_notdirty_write_prepare(NotDirtyInfo *ndi,
2476 CPUState *cpu,
2477 vaddr mem_vaddr,
2478 ram_addr_t ram_addr,
2479 unsigned size)
2480{
2481 ndi->cpu = cpu;
2482 ndi->ram_addr = ram_addr;
2483 ndi->mem_vaddr = mem_vaddr;
2484 ndi->size = size;
2485 ndi->locked = false;
2486
2487 assert(tcg_enabled());
2488 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
2489 ndi->locked = true;
2490 tb_lock();
2491 tb_invalidate_phys_page_fast(ram_addr, size);
2492 }
2493}
2494
2495/* Called within RCU critical section. */
2496void memory_notdirty_write_complete(NotDirtyInfo *ndi)
2497{
2498 if (ndi->locked) {
2499 tb_unlock();
2500 }
2501
2502 /* Set both VGA and migration bits for simplicity and to remove
2503 * the notdirty callback faster.
2504 */
2505 cpu_physical_memory_set_dirty_range(ndi->ram_addr, ndi->size,
2506 DIRTY_CLIENTS_NOCODE);
2507 /* we remove the notdirty callback only if the code has been
2508 flushed */
2509 if (!cpu_physical_memory_is_clean(ndi->ram_addr)) {
2510 tlb_set_dirty(ndi->cpu, ndi->mem_vaddr);
2511 }
2512}
2513
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002514/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002515static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002516 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002517{
Peter Maydell27266272017-11-20 18:08:27 +00002518 NotDirtyInfo ndi;
Alex Bennéeba051fb2016-10-27 16:10:16 +01002519
Peter Maydell27266272017-11-20 18:08:27 +00002520 memory_notdirty_write_prepare(&ndi, current_cpu, current_cpu->mem_io_vaddr,
2521 ram_addr, size);
2522
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002523 switch (size) {
2524 case 1:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002525 stb_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002526 break;
2527 case 2:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002528 stw_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002529 break;
2530 case 4:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002531 stl_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002532 break;
Andrew Baumannad528782017-10-13 11:19:13 -07002533 case 8:
2534 stq_p(qemu_map_ram_ptr(NULL, ram_addr), val);
2535 break;
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002536 default:
2537 abort();
2538 }
Peter Maydell27266272017-11-20 18:08:27 +00002539 memory_notdirty_write_complete(&ndi);
bellard1ccde1c2004-02-06 19:46:14 +00002540}
2541
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002542static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002543 unsigned size, bool is_write,
2544 MemTxAttrs attrs)
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002545{
2546 return is_write;
2547}
2548
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002549static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002550 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002551 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002552 .endianness = DEVICE_NATIVE_ENDIAN,
Andrew Baumannad528782017-10-13 11:19:13 -07002553 .valid = {
2554 .min_access_size = 1,
2555 .max_access_size = 8,
2556 .unaligned = false,
2557 },
2558 .impl = {
2559 .min_access_size = 1,
2560 .max_access_size = 8,
2561 .unaligned = false,
2562 },
bellard1ccde1c2004-02-06 19:46:14 +00002563};
2564
pbrook0f459d12008-06-09 00:20:13 +00002565/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002566static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002567{
Andreas Färber93afead2013-08-26 03:41:01 +02002568 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002569 CPUClass *cc = CPU_GET_CLASS(cpu);
pbrook0f459d12008-06-09 00:20:13 +00002570 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002571 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002572
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002573 assert(tcg_enabled());
Andreas Färberff4700b2013-08-26 18:23:18 +02002574 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002575 /* We re-entered the check after replacing the TB. Now raise
2576 * the debug interrupt so that is will trigger after the
2577 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002578 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002579 return;
2580 }
Andreas Färber93afead2013-08-26 03:41:01 +02002581 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Julian Brown40612002017-02-07 18:29:59 +00002582 vaddr = cc->adjust_watchpoint_address(cpu, vaddr, len);
Andreas Färberff4700b2013-08-26 18:23:18 +02002583 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002584 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2585 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002586 if (flags == BP_MEM_READ) {
2587 wp->flags |= BP_WATCHPOINT_HIT_READ;
2588 } else {
2589 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2590 }
2591 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002592 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002593 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002594 if (wp->flags & BP_CPU &&
2595 !cc->debug_check_watchpoint(cpu, wp)) {
2596 wp->flags &= ~BP_WATCHPOINT_HIT;
2597 continue;
2598 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002599 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002600
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002601 /* Both tb_lock and iothread_mutex will be reset when
2602 * cpu_loop_exit or cpu_loop_exit_noexc longjmp
2603 * back into the cpu_exec main loop.
KONRAD Frederica5e99822016-10-27 16:10:06 +01002604 */
2605 tb_lock();
Andreas Färber239c51a2013-09-01 17:12:23 +02002606 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002607 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002608 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002609 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002610 } else {
Richard Henderson9b990ee2017-10-13 10:50:02 -07002611 /* Force execution of one insn next time. */
2612 cpu->cflags_next_tb = 1 | curr_cflags();
Peter Maydell6886b982016-05-17 15:18:04 +01002613 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002614 }
aliguori06d55cc2008-11-18 20:24:06 +00002615 }
aliguori6e140f22008-11-18 20:37:55 +00002616 } else {
2617 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002618 }
2619 }
2620}
2621
pbrook6658ffb2007-03-16 23:58:11 +00002622/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2623 so these check for a hit then pass through to the normal out-of-line
2624 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002625static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2626 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002627{
Peter Maydell66b9b432015-04-26 16:49:24 +01002628 MemTxResult res;
2629 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002630 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2631 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002632
Peter Maydell66b9b432015-04-26 16:49:24 +01002633 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002634 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002635 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002636 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002637 break;
2638 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002639 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002640 break;
2641 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002642 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002643 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002644 case 8:
2645 data = address_space_ldq(as, addr, attrs, &res);
2646 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002647 default: abort();
2648 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002649 *pdata = data;
2650 return res;
2651}
2652
2653static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2654 uint64_t val, unsigned size,
2655 MemTxAttrs attrs)
2656{
2657 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002658 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2659 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002660
2661 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2662 switch (size) {
2663 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002664 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002665 break;
2666 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002667 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002668 break;
2669 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002670 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002671 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002672 case 8:
2673 address_space_stq(as, addr, val, attrs, &res);
2674 break;
Peter Maydell66b9b432015-04-26 16:49:24 +01002675 default: abort();
2676 }
2677 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002678}
2679
Avi Kivity1ec9b902012-01-02 12:47:48 +02002680static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002681 .read_with_attrs = watch_mem_read,
2682 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002683 .endianness = DEVICE_NATIVE_ENDIAN,
Paolo Bonzini306526b2017-10-17 14:16:05 +02002684 .valid = {
2685 .min_access_size = 1,
2686 .max_access_size = 8,
2687 .unaligned = false,
2688 },
2689 .impl = {
2690 .min_access_size = 1,
2691 .max_access_size = 8,
2692 .unaligned = false,
2693 },
pbrook6658ffb2007-03-16 23:58:11 +00002694};
pbrook6658ffb2007-03-16 23:58:11 +00002695
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01002696static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
2697 MemTxAttrs attrs, uint8_t *buf, int len);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002698static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
2699 const uint8_t *buf, int len);
2700static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
Peter Maydelleace72b2018-05-31 14:50:52 +01002701 bool is_write, MemTxAttrs attrs);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002702
Peter Maydellf25a49e2015-04-26 16:49:24 +01002703static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2704 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002705{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002706 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002707 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002708 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002709
blueswir1db7b5422007-05-26 17:36:03 +00002710#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002711 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002712 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002713#endif
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002714 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
Peter Maydell5c9eb022015-04-26 16:49:24 +01002715 if (res) {
2716 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002717 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002718 switch (len) {
2719 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002720 *data = ldub_p(buf);
2721 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002722 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002723 *data = lduw_p(buf);
2724 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002725 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002726 *data = ldl_p(buf);
2727 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002728 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002729 *data = ldq_p(buf);
2730 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002731 default:
2732 abort();
2733 }
blueswir1db7b5422007-05-26 17:36:03 +00002734}
2735
Peter Maydellf25a49e2015-04-26 16:49:24 +01002736static MemTxResult subpage_write(void *opaque, hwaddr addr,
2737 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002738{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002739 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002740 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002741
blueswir1db7b5422007-05-26 17:36:03 +00002742#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002743 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002744 " value %"PRIx64"\n",
2745 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002746#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002747 switch (len) {
2748 case 1:
2749 stb_p(buf, value);
2750 break;
2751 case 2:
2752 stw_p(buf, value);
2753 break;
2754 case 4:
2755 stl_p(buf, value);
2756 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002757 case 8:
2758 stq_p(buf, value);
2759 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002760 default:
2761 abort();
2762 }
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002763 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002764}
2765
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002766static bool subpage_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002767 unsigned len, bool is_write,
2768 MemTxAttrs attrs)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002769{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002770 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002771#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002772 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002773 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002774#endif
2775
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002776 return flatview_access_valid(subpage->fv, addr + subpage->base,
Peter Maydelleace72b2018-05-31 14:50:52 +01002777 len, is_write, attrs);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002778}
2779
Avi Kivity70c68e42012-01-02 12:32:48 +02002780static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002781 .read_with_attrs = subpage_read,
2782 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002783 .impl.min_access_size = 1,
2784 .impl.max_access_size = 8,
2785 .valid.min_access_size = 1,
2786 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002787 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002788 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002789};
2790
Anthony Liguoric227f092009-10-01 16:12:16 -05002791static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002792 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002793{
2794 int idx, eidx;
2795
2796 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2797 return -1;
2798 idx = SUBPAGE_IDX(start);
2799 eidx = SUBPAGE_IDX(end);
2800#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002801 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2802 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002803#endif
blueswir1db7b5422007-05-26 17:36:03 +00002804 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002805 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002806 }
2807
2808 return 0;
2809}
2810
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002811static subpage_t *subpage_init(FlatView *fv, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002812{
Anthony Liguoric227f092009-10-01 16:12:16 -05002813 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002814
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01002815 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002816 mmio->fv = fv;
aliguori1eec6142009-02-05 22:06:18 +00002817 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002818 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002819 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002820 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002821#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002822 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2823 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002824#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002825 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002826
2827 return mmio;
2828}
2829
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002830static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002831{
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002832 assert(fv);
Avi Kivity5312bd82012-02-12 18:32:55 +02002833 MemoryRegionSection section = {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002834 .fv = fv,
Avi Kivity5312bd82012-02-12 18:32:55 +02002835 .mr = mr,
2836 .offset_within_address_space = 0,
2837 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002838 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002839 };
2840
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002841 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002842}
2843
Peter Maydell8af36742017-12-13 17:52:28 +00002844static void readonly_mem_write(void *opaque, hwaddr addr,
2845 uint64_t val, unsigned size)
2846{
2847 /* Ignore any write to ROM. */
2848}
2849
2850static bool readonly_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002851 unsigned size, bool is_write,
2852 MemTxAttrs attrs)
Peter Maydell8af36742017-12-13 17:52:28 +00002853{
2854 return is_write;
2855}
2856
2857/* This will only be used for writes, because reads are special cased
2858 * to directly access the underlying host ram.
2859 */
2860static const MemoryRegionOps readonly_mem_ops = {
2861 .write = readonly_mem_write,
2862 .valid.accepts = readonly_mem_accepts,
2863 .endianness = DEVICE_NATIVE_ENDIAN,
2864 .valid = {
2865 .min_access_size = 1,
2866 .max_access_size = 8,
2867 .unaligned = false,
2868 },
2869 .impl = {
2870 .min_access_size = 1,
2871 .max_access_size = 8,
2872 .unaligned = false,
2873 },
2874};
2875
Peter Maydella54c87b2016-01-21 14:15:05 +00002876MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002877{
Peter Maydella54c87b2016-01-21 14:15:05 +00002878 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2879 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002880 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002881 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002882
2883 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002884}
2885
Avi Kivitye9179ce2009-06-14 11:38:52 +03002886static void io_mem_init(void)
2887{
Peter Maydell8af36742017-12-13 17:52:28 +00002888 memory_region_init_io(&io_mem_rom, NULL, &readonly_mem_ops,
2889 NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002890 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002891 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002892
2893 /* io_mem_notdirty calls tb_invalidate_phys_page_fast,
2894 * which can be called without the iothread mutex.
2895 */
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002896 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002897 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002898 memory_region_clear_global_locking(&io_mem_notdirty);
2899
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002900 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002901 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002902}
2903
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10002904AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
Avi Kivityac1970f2012-10-03 16:22:53 +02002905{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002906 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2907 uint16_t n;
2908
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002909 n = dummy_section(&d->map, fv, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002910 assert(n == PHYS_SECTION_UNASSIGNED);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002911 n = dummy_section(&d->map, fv, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002912 assert(n == PHYS_SECTION_NOTDIRTY);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002913 n = dummy_section(&d->map, fv, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002914 assert(n == PHYS_SECTION_ROM);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002915 n = dummy_section(&d->map, fv, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002916 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002917
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002918 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002919
2920 return d;
Paolo Bonzini00752702013-05-29 12:13:54 +02002921}
2922
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002923void address_space_dispatch_free(AddressSpaceDispatch *d)
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002924{
2925 phys_sections_free(&d->map);
2926 g_free(d);
2927}
2928
Avi Kivity1d711482012-10-02 18:54:45 +02002929static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002930{
Peter Maydell32857f42015-10-01 15:29:50 +01002931 CPUAddressSpace *cpuas;
2932 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002933
2934 /* since each CPU stores ram addresses in its TLB cache, we must
2935 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002936 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2937 cpu_reloading_memory_map();
2938 /* The CPU and TLB are protected by the iothread lock.
2939 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2940 * may have split the RCU critical section.
2941 */
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002942 d = address_space_to_dispatch(cpuas->as);
Alex Bennéef35e44e2016-10-21 16:34:18 +01002943 atomic_rcu_set(&cpuas->memory_dispatch, d);
Alex Bennéed10eb082016-11-14 14:17:28 +00002944 tlb_flush(cpuas->cpu);
Avi Kivity50c1e142012-02-08 21:36:02 +02002945}
2946
Avi Kivity62152b82011-07-26 14:26:14 +03002947static void memory_map_init(void)
2948{
Anthony Liguori7267c092011-08-20 22:09:37 -05002949 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002950
Paolo Bonzini57271d62013-11-07 17:14:37 +01002951 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002952 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002953
Anthony Liguori7267c092011-08-20 22:09:37 -05002954 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002955 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2956 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002957 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002958}
2959
2960MemoryRegion *get_system_memory(void)
2961{
2962 return system_memory;
2963}
2964
Avi Kivity309cb472011-08-08 16:09:03 +03002965MemoryRegion *get_system_io(void)
2966{
2967 return system_io;
2968}
2969
pbrooke2eef172008-06-08 01:09:01 +00002970#endif /* !defined(CONFIG_USER_ONLY) */
2971
bellard13eb76e2004-01-24 15:23:36 +00002972/* physical memory access (slow version, mainly for debug) */
2973#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002974int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002975 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002976{
2977 int l, flags;
2978 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002979 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002980
2981 while (len > 0) {
2982 page = addr & TARGET_PAGE_MASK;
2983 l = (page + TARGET_PAGE_SIZE) - addr;
2984 if (l > len)
2985 l = len;
2986 flags = page_get_flags(page);
2987 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002988 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002989 if (is_write) {
2990 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002991 return -1;
bellard579a97f2007-11-11 14:26:47 +00002992 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002993 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002994 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002995 memcpy(p, buf, l);
2996 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002997 } else {
2998 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002999 return -1;
bellard579a97f2007-11-11 14:26:47 +00003000 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003001 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003002 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003003 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003004 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003005 }
3006 len -= l;
3007 buf += l;
3008 addr += l;
3009 }
Paul Brooka68fe892010-03-01 00:08:59 +00003010 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003011}
bellard8df1cd02005-01-28 22:37:22 +00003012
bellard13eb76e2004-01-24 15:23:36 +00003013#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003014
Paolo Bonzini845b6212015-03-23 11:45:53 +01003015static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02003016 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003017{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003018 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003019 addr += memory_region_get_ram_addr(mr);
3020
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003021 /* No early return if dirty_log_mask is or becomes 0, because
3022 * cpu_physical_memory_set_dirty_range will still call
3023 * xen_modified_memory.
3024 */
3025 if (dirty_log_mask) {
3026 dirty_log_mask =
3027 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003028 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003029 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02003030 assert(tcg_enabled());
Alex Bennéeba051fb2016-10-27 16:10:16 +01003031 tb_lock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003032 tb_invalidate_phys_range(addr, addr + length);
Alex Bennéeba051fb2016-10-27 16:10:16 +01003033 tb_unlock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003034 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
3035 }
3036 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003037}
3038
Richard Henderson23326162013-07-08 14:55:59 -07003039static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02003040{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02003041 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07003042
3043 /* Regions are assumed to support 1-4 byte accesses unless
3044 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07003045 if (access_size_max == 0) {
3046 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003047 }
Richard Henderson23326162013-07-08 14:55:59 -07003048
3049 /* Bound the maximum access by the alignment of the address. */
3050 if (!mr->ops->impl.unaligned) {
3051 unsigned align_size_max = addr & -addr;
3052 if (align_size_max != 0 && align_size_max < access_size_max) {
3053 access_size_max = align_size_max;
3054 }
3055 }
3056
3057 /* Don't attempt accesses larger than the maximum. */
3058 if (l > access_size_max) {
3059 l = access_size_max;
3060 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01003061 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07003062
3063 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003064}
3065
Jan Kiszka4840f102015-06-18 18:47:22 +02003066static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02003067{
Jan Kiszka4840f102015-06-18 18:47:22 +02003068 bool unlocked = !qemu_mutex_iothread_locked();
3069 bool release_lock = false;
3070
3071 if (unlocked && mr->global_locking) {
3072 qemu_mutex_lock_iothread();
3073 unlocked = false;
3074 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003075 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003076 if (mr->flush_coalesced_mmio) {
3077 if (unlocked) {
3078 qemu_mutex_lock_iothread();
3079 }
3080 qemu_flush_coalesced_mmio_buffer();
3081 if (unlocked) {
3082 qemu_mutex_unlock_iothread();
3083 }
3084 }
3085
3086 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003087}
3088
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003089/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003090static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3091 MemTxAttrs attrs,
3092 const uint8_t *buf,
3093 int len, hwaddr addr1,
3094 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00003095{
bellard13eb76e2004-01-24 15:23:36 +00003096 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003097 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01003098 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02003099 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00003100
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003101 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003102 if (!memory_access_is_direct(mr, true)) {
3103 release_lock |= prepare_mmio_access(mr);
3104 l = memory_access_size(mr, l, addr1);
3105 /* XXX: could force current_cpu to NULL to avoid
3106 potential bugs */
3107 switch (l) {
3108 case 8:
3109 /* 64 bit write access */
3110 val = ldq_p(buf);
3111 result |= memory_region_dispatch_write(mr, addr1, val, 8,
3112 attrs);
3113 break;
3114 case 4:
3115 /* 32 bit write access */
Ladi Prosek6da67de2017-01-26 15:22:37 +01003116 val = (uint32_t)ldl_p(buf);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003117 result |= memory_region_dispatch_write(mr, addr1, val, 4,
3118 attrs);
3119 break;
3120 case 2:
3121 /* 16 bit write access */
3122 val = lduw_p(buf);
3123 result |= memory_region_dispatch_write(mr, addr1, val, 2,
3124 attrs);
3125 break;
3126 case 1:
3127 /* 8 bit write access */
3128 val = ldub_p(buf);
3129 result |= memory_region_dispatch_write(mr, addr1, val, 1,
3130 attrs);
3131 break;
3132 default:
3133 abort();
bellard13eb76e2004-01-24 15:23:36 +00003134 }
3135 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003136 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003137 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003138 memcpy(ptr, buf, l);
3139 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00003140 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003141
3142 if (release_lock) {
3143 qemu_mutex_unlock_iothread();
3144 release_lock = false;
3145 }
3146
bellard13eb76e2004-01-24 15:23:36 +00003147 len -= l;
3148 buf += l;
3149 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003150
3151 if (!len) {
3152 break;
3153 }
3154
3155 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003156 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003157 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02003158
Peter Maydell3b643492015-04-26 16:49:23 +01003159 return result;
bellard13eb76e2004-01-24 15:23:36 +00003160}
bellard8df1cd02005-01-28 22:37:22 +00003161
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003162/* Called from RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003163static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
3164 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003165{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003166 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003167 hwaddr addr1;
3168 MemoryRegion *mr;
3169 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003170
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003171 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003172 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003173 result = flatview_write_continue(fv, addr, attrs, buf, len,
3174 addr1, l, mr);
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003175
3176 return result;
3177}
3178
3179/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003180MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
3181 MemTxAttrs attrs, uint8_t *buf,
3182 int len, hwaddr addr1, hwaddr l,
3183 MemoryRegion *mr)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003184{
3185 uint8_t *ptr;
3186 uint64_t val;
3187 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003188 bool release_lock = false;
3189
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003190 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003191 if (!memory_access_is_direct(mr, false)) {
3192 /* I/O case */
3193 release_lock |= prepare_mmio_access(mr);
3194 l = memory_access_size(mr, l, addr1);
3195 switch (l) {
3196 case 8:
3197 /* 64 bit read access */
3198 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
3199 attrs);
3200 stq_p(buf, val);
3201 break;
3202 case 4:
3203 /* 32 bit read access */
3204 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
3205 attrs);
3206 stl_p(buf, val);
3207 break;
3208 case 2:
3209 /* 16 bit read access */
3210 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
3211 attrs);
3212 stw_p(buf, val);
3213 break;
3214 case 1:
3215 /* 8 bit read access */
3216 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
3217 attrs);
3218 stb_p(buf, val);
3219 break;
3220 default:
3221 abort();
3222 }
3223 } else {
3224 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003225 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003226 memcpy(buf, ptr, l);
3227 }
3228
3229 if (release_lock) {
3230 qemu_mutex_unlock_iothread();
3231 release_lock = false;
3232 }
3233
3234 len -= l;
3235 buf += l;
3236 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003237
3238 if (!len) {
3239 break;
3240 }
3241
3242 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003243 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003244 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003245
3246 return result;
3247}
3248
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003249/* Called from RCU critical section. */
3250static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
3251 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003252{
3253 hwaddr l;
3254 hwaddr addr1;
3255 MemoryRegion *mr;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003256
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003257 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003258 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003259 return flatview_read_continue(fv, addr, attrs, buf, len,
3260 addr1, l, mr);
Avi Kivityac1970f2012-10-03 16:22:53 +02003261}
3262
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003263MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
3264 MemTxAttrs attrs, uint8_t *buf, int len)
3265{
3266 MemTxResult result = MEMTX_OK;
3267 FlatView *fv;
3268
3269 if (len > 0) {
3270 rcu_read_lock();
3271 fv = address_space_to_flatview(as);
3272 result = flatview_read(fv, addr, attrs, buf, len);
3273 rcu_read_unlock();
3274 }
3275
3276 return result;
3277}
3278
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003279MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3280 MemTxAttrs attrs,
3281 const uint8_t *buf, int len)
3282{
3283 MemTxResult result = MEMTX_OK;
3284 FlatView *fv;
3285
3286 if (len > 0) {
3287 rcu_read_lock();
3288 fv = address_space_to_flatview(as);
3289 result = flatview_write(fv, addr, attrs, buf, len);
3290 rcu_read_unlock();
3291 }
3292
3293 return result;
3294}
3295
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003296MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
3297 uint8_t *buf, int len, bool is_write)
3298{
3299 if (is_write) {
3300 return address_space_write(as, addr, attrs, buf, len);
3301 } else {
3302 return address_space_read_full(as, addr, attrs, buf, len);
3303 }
3304}
3305
Avi Kivitya8170e52012-10-23 12:30:10 +02003306void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02003307 int len, int is_write)
3308{
Peter Maydell5c9eb022015-04-26 16:49:24 +01003309 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3310 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02003311}
3312
Alexander Graf582b55a2013-12-11 14:17:44 +01003313enum write_rom_type {
3314 WRITE_DATA,
3315 FLUSH_CACHE,
3316};
3317
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003318static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01003319 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00003320{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003321 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00003322 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003323 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003324 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00003325
Paolo Bonzini41063e12015-03-18 14:21:43 +01003326 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00003327 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003328 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003329 mr = address_space_translate(as, addr, &addr1, &l, true,
3330 MEMTXATTRS_UNSPECIFIED);
ths3b46e622007-09-17 08:09:54 +00003331
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003332 if (!(memory_region_is_ram(mr) ||
3333 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02003334 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003335 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00003336 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003337 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01003338 switch (type) {
3339 case WRITE_DATA:
3340 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01003341 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003342 break;
3343 case FLUSH_CACHE:
3344 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
3345 break;
3346 }
bellardd0ecd2a2006-04-23 17:14:48 +00003347 }
3348 len -= l;
3349 buf += l;
3350 addr += l;
3351 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003352 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00003353}
3354
Alexander Graf582b55a2013-12-11 14:17:44 +01003355/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003356void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01003357 const uint8_t *buf, int len)
3358{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003359 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01003360}
3361
3362void cpu_flush_icache_range(hwaddr start, int len)
3363{
3364 /*
3365 * This function should do the same thing as an icache flush that was
3366 * triggered from within the guest. For TCG we are always cache coherent,
3367 * so there is no need to flush anything. For KVM / Xen we need to flush
3368 * the host's instruction cache at least.
3369 */
3370 if (tcg_enabled()) {
3371 return;
3372 }
3373
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003374 cpu_physical_memory_write_rom_internal(&address_space_memory,
3375 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01003376}
3377
aliguori6d16c2f2009-01-22 16:59:11 +00003378typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003379 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00003380 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003381 hwaddr addr;
3382 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003383 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00003384} BounceBuffer;
3385
3386static BounceBuffer bounce;
3387
aliguoriba223c22009-01-22 16:59:16 +00003388typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08003389 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003390 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003391} MapClient;
3392
Fam Zheng38e047b2015-03-16 17:03:35 +08003393QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003394static QLIST_HEAD(map_client_list, MapClient) map_client_list
3395 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003396
Fam Zhenge95205e2015-03-16 17:03:37 +08003397static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00003398{
Blue Swirl72cf2d42009-09-12 07:36:22 +00003399 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003400 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003401}
3402
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003403static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00003404{
3405 MapClient *client;
3406
Blue Swirl72cf2d42009-09-12 07:36:22 +00003407 while (!QLIST_EMPTY(&map_client_list)) {
3408 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08003409 qemu_bh_schedule(client->bh);
3410 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00003411 }
3412}
3413
Fam Zhenge95205e2015-03-16 17:03:37 +08003414void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003415{
3416 MapClient *client = g_malloc(sizeof(*client));
3417
Fam Zheng38e047b2015-03-16 17:03:35 +08003418 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08003419 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00003420 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003421 if (!atomic_read(&bounce.in_use)) {
3422 cpu_notify_map_clients_locked();
3423 }
Fam Zheng38e047b2015-03-16 17:03:35 +08003424 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003425}
3426
Fam Zheng38e047b2015-03-16 17:03:35 +08003427void cpu_exec_init_all(void)
3428{
3429 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01003430 /* The data structures we set up here depend on knowing the page size,
3431 * so no more changes can be made after this point.
3432 * In an ideal world, nothing we did before we had finished the
3433 * machine setup would care about the target page size, and we could
3434 * do this much later, rather than requiring board models to state
3435 * up front what their requirements are.
3436 */
3437 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08003438 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01003439 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08003440 qemu_mutex_init(&map_client_list_lock);
3441}
3442
Fam Zhenge95205e2015-03-16 17:03:37 +08003443void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003444{
Fam Zhenge95205e2015-03-16 17:03:37 +08003445 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00003446
Fam Zhenge95205e2015-03-16 17:03:37 +08003447 qemu_mutex_lock(&map_client_list_lock);
3448 QLIST_FOREACH(client, &map_client_list, link) {
3449 if (client->bh == bh) {
3450 cpu_unregister_map_client_do(client);
3451 break;
3452 }
3453 }
3454 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003455}
3456
3457static void cpu_notify_map_clients(void)
3458{
Fam Zheng38e047b2015-03-16 17:03:35 +08003459 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003460 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08003461 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00003462}
3463
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003464static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
Peter Maydelleace72b2018-05-31 14:50:52 +01003465 bool is_write, MemTxAttrs attrs)
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003466{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003467 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003468 hwaddr l, xlat;
3469
3470 while (len > 0) {
3471 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003472 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003473 if (!memory_access_is_direct(mr, is_write)) {
3474 l = memory_access_size(mr, l, addr);
Peter Maydelleace72b2018-05-31 14:50:52 +01003475 if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003476 return false;
3477 }
3478 }
3479
3480 len -= l;
3481 addr += l;
3482 }
3483 return true;
3484}
3485
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003486bool address_space_access_valid(AddressSpace *as, hwaddr addr,
Peter Maydellfddffa42018-05-31 14:50:52 +01003487 int len, bool is_write,
3488 MemTxAttrs attrs)
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003489{
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003490 FlatView *fv;
3491 bool result;
3492
3493 rcu_read_lock();
3494 fv = address_space_to_flatview(as);
Peter Maydelleace72b2018-05-31 14:50:52 +01003495 result = flatview_access_valid(fv, addr, len, is_write, attrs);
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003496 rcu_read_unlock();
3497 return result;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003498}
3499
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003500static hwaddr
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003501flatview_extend_translation(FlatView *fv, hwaddr addr,
Peter Maydell53d07902018-05-31 14:50:52 +01003502 hwaddr target_len,
3503 MemoryRegion *mr, hwaddr base, hwaddr len,
3504 bool is_write, MemTxAttrs attrs)
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003505{
3506 hwaddr done = 0;
3507 hwaddr xlat;
3508 MemoryRegion *this_mr;
3509
3510 for (;;) {
3511 target_len -= len;
3512 addr += len;
3513 done += len;
3514 if (target_len == 0) {
3515 return done;
3516 }
3517
3518 len = target_len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003519 this_mr = flatview_translate(fv, addr, &xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +01003520 &len, is_write, attrs);
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003521 if (this_mr != mr || xlat != base + done) {
3522 return done;
3523 }
3524 }
3525}
3526
aliguori6d16c2f2009-01-22 16:59:11 +00003527/* Map a physical memory region into a host virtual address.
3528 * May map a subset of the requested range, given by and returned in *plen.
3529 * May return NULL if resources needed to perform the mapping are exhausted.
3530 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003531 * Use cpu_register_map_client() to know when retrying the map operation is
3532 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003533 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003534void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003535 hwaddr addr,
3536 hwaddr *plen,
Peter Maydellf26404f2018-05-31 14:50:52 +01003537 bool is_write,
3538 MemTxAttrs attrs)
aliguori6d16c2f2009-01-22 16:59:11 +00003539{
Avi Kivitya8170e52012-10-23 12:30:10 +02003540 hwaddr len = *plen;
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003541 hwaddr l, xlat;
3542 MemoryRegion *mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003543 void *ptr;
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003544 FlatView *fv;
aliguori6d16c2f2009-01-22 16:59:11 +00003545
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003546 if (len == 0) {
3547 return NULL;
3548 }
aliguori6d16c2f2009-01-22 16:59:11 +00003549
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003550 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003551 rcu_read_lock();
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003552 fv = address_space_to_flatview(as);
Peter Maydellefa99a22018-05-31 14:50:52 +01003553 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini41063e12015-03-18 14:21:43 +01003554
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003555 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003556 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01003557 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003558 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00003559 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02003560 /* Avoid unbounded allocations */
3561 l = MIN(l, TARGET_PAGE_SIZE);
3562 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003563 bounce.addr = addr;
3564 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003565
3566 memory_region_ref(mr);
3567 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003568 if (!is_write) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003569 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003570 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003571 }
aliguori6d16c2f2009-01-22 16:59:11 +00003572
Paolo Bonzini41063e12015-03-18 14:21:43 +01003573 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003574 *plen = l;
3575 return bounce.buffer;
3576 }
3577
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003578
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003579 memory_region_ref(mr);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003580 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
Peter Maydell53d07902018-05-31 14:50:52 +01003581 l, is_write, attrs);
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003582 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003583 rcu_read_unlock();
3584
3585 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003586}
3587
Avi Kivityac1970f2012-10-03 16:22:53 +02003588/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003589 * Will also mark the memory as dirty if is_write == 1. access_len gives
3590 * the amount of memory that was actually read or written by the caller.
3591 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003592void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3593 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003594{
3595 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003596 MemoryRegion *mr;
3597 ram_addr_t addr1;
3598
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003599 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003600 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003601 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003602 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003603 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003604 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003605 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003606 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003607 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003608 return;
3609 }
3610 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003611 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3612 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003613 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003614 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003615 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003616 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003617 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003618 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003619}
bellardd0ecd2a2006-04-23 17:14:48 +00003620
Avi Kivitya8170e52012-10-23 12:30:10 +02003621void *cpu_physical_memory_map(hwaddr addr,
3622 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003623 int is_write)
3624{
Peter Maydellf26404f2018-05-31 14:50:52 +01003625 return address_space_map(&address_space_memory, addr, plen, is_write,
3626 MEMTXATTRS_UNSPECIFIED);
Avi Kivityac1970f2012-10-03 16:22:53 +02003627}
3628
Avi Kivitya8170e52012-10-23 12:30:10 +02003629void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3630 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003631{
3632 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3633}
3634
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003635#define ARG1_DECL AddressSpace *as
3636#define ARG1 as
3637#define SUFFIX
3638#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
3639#define IS_DIRECT(mr, is_write) memory_access_is_direct(mr, is_write)
3640#define MAP_RAM(mr, ofs) qemu_map_ram_ptr((mr)->ram_block, ofs)
3641#define INVALIDATE(mr, ofs, len) invalidate_and_set_dirty(mr, ofs, len)
3642#define RCU_READ_LOCK(...) rcu_read_lock()
3643#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3644#include "memory_ldst.inc.c"
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003645
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003646int64_t address_space_cache_init(MemoryRegionCache *cache,
3647 AddressSpace *as,
3648 hwaddr addr,
3649 hwaddr len,
3650 bool is_write)
3651{
Paolo Bonzini48564042018-03-18 18:26:36 +01003652 AddressSpaceDispatch *d;
3653 hwaddr l;
3654 MemoryRegion *mr;
3655
3656 assert(len > 0);
3657
3658 l = len;
3659 cache->fv = address_space_get_flatview(as);
3660 d = flatview_to_dispatch(cache->fv);
3661 cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true);
3662
3663 mr = cache->mrs.mr;
3664 memory_region_ref(mr);
3665 if (memory_access_is_direct(mr, is_write)) {
Peter Maydell53d07902018-05-31 14:50:52 +01003666 /* We don't care about the memory attributes here as we're only
3667 * doing this if we found actual RAM, which behaves the same
3668 * regardless of attributes; so UNSPECIFIED is fine.
3669 */
Paolo Bonzini48564042018-03-18 18:26:36 +01003670 l = flatview_extend_translation(cache->fv, addr, len, mr,
Peter Maydell53d07902018-05-31 14:50:52 +01003671 cache->xlat, l, is_write,
3672 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003673 cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
3674 } else {
3675 cache->ptr = NULL;
3676 }
3677
3678 cache->len = l;
3679 cache->is_write = is_write;
3680 return l;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003681}
3682
3683void address_space_cache_invalidate(MemoryRegionCache *cache,
3684 hwaddr addr,
3685 hwaddr access_len)
3686{
Paolo Bonzini48564042018-03-18 18:26:36 +01003687 assert(cache->is_write);
3688 if (likely(cache->ptr)) {
3689 invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len);
3690 }
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003691}
3692
3693void address_space_cache_destroy(MemoryRegionCache *cache)
3694{
Paolo Bonzini48564042018-03-18 18:26:36 +01003695 if (!cache->mrs.mr) {
3696 return;
3697 }
3698
3699 if (xen_enabled()) {
3700 xen_invalidate_map_cache_entry(cache->ptr);
3701 }
3702 memory_region_unref(cache->mrs.mr);
3703 flatview_unref(cache->fv);
3704 cache->mrs.mr = NULL;
3705 cache->fv = NULL;
3706}
3707
3708/* Called from RCU critical section. This function has the same
3709 * semantics as address_space_translate, but it only works on a
3710 * predefined range of a MemoryRegion that was mapped with
3711 * address_space_cache_init.
3712 */
3713static inline MemoryRegion *address_space_translate_cached(
3714 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003715 hwaddr *plen, bool is_write, MemTxAttrs attrs)
Paolo Bonzini48564042018-03-18 18:26:36 +01003716{
3717 MemoryRegionSection section;
3718 MemoryRegion *mr;
3719 IOMMUMemoryRegion *iommu_mr;
3720 AddressSpace *target_as;
3721
3722 assert(!cache->ptr);
3723 *xlat = addr + cache->xlat;
3724
3725 mr = cache->mrs.mr;
3726 iommu_mr = memory_region_get_iommu(mr);
3727 if (!iommu_mr) {
3728 /* MMIO region. */
3729 return mr;
3730 }
3731
3732 section = address_space_translate_iommu(iommu_mr, xlat, plen,
3733 NULL, is_write, true,
3734 &target_as);
3735 return section.mr;
3736}
3737
3738/* Called from RCU critical section. address_space_read_cached uses this
3739 * out of line function when the target is an MMIO or IOMMU region.
3740 */
3741void
3742address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3743 void *buf, int len)
3744{
3745 hwaddr addr1, l;
3746 MemoryRegion *mr;
3747
3748 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003749 mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
3750 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003751 flatview_read_continue(cache->fv,
3752 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3753 addr1, l, mr);
3754}
3755
3756/* Called from RCU critical section. address_space_write_cached uses this
3757 * out of line function when the target is an MMIO or IOMMU region.
3758 */
3759void
3760address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3761 const void *buf, int len)
3762{
3763 hwaddr addr1, l;
3764 MemoryRegion *mr;
3765
3766 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003767 mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
3768 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003769 flatview_write_continue(cache->fv,
3770 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3771 addr1, l, mr);
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003772}
3773
3774#define ARG1_DECL MemoryRegionCache *cache
3775#define ARG1 cache
Paolo Bonzini48564042018-03-18 18:26:36 +01003776#define SUFFIX _cached_slow
3777#define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
3778#define IS_DIRECT(mr, is_write) memory_access_is_direct(mr, is_write)
3779#define MAP_RAM(mr, ofs) (cache->ptr + (ofs - cache->xlat))
Paolo Bonzini90c4fe52017-04-03 13:41:28 +02003780#define INVALIDATE(mr, ofs, len) invalidate_and_set_dirty(mr, ofs, len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003781#define RCU_READ_LOCK() ((void)0)
3782#define RCU_READ_UNLOCK() ((void)0)
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003783#include "memory_ldst.inc.c"
3784
aliguori5e2972f2009-03-28 17:51:36 +00003785/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003786int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003787 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003788{
3789 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003790 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003791 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003792
Christian Borntraeger79ca7a12017-03-07 15:19:08 +01003793 cpu_synchronize_state(cpu);
bellard13eb76e2004-01-24 15:23:36 +00003794 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003795 int asidx;
3796 MemTxAttrs attrs;
3797
bellard13eb76e2004-01-24 15:23:36 +00003798 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003799 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3800 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003801 /* if no physical page mapped, return an error */
3802 if (phys_addr == -1)
3803 return -1;
3804 l = (page + TARGET_PAGE_SIZE) - addr;
3805 if (l > len)
3806 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003807 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003808 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003809 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3810 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003811 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003812 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3813 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003814 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003815 }
bellard13eb76e2004-01-24 15:23:36 +00003816 len -= l;
3817 buf += l;
3818 addr += l;
3819 }
3820 return 0;
3821}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003822
3823/*
3824 * Allows code that needs to deal with migration bitmaps etc to still be built
3825 * target independent.
3826 */
Juan Quintela20afaed2017-03-21 09:09:14 +01003827size_t qemu_target_page_size(void)
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003828{
Juan Quintela20afaed2017-03-21 09:09:14 +01003829 return TARGET_PAGE_SIZE;
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003830}
3831
Juan Quintela46d702b2017-04-24 21:03:48 +02003832int qemu_target_page_bits(void)
3833{
3834 return TARGET_PAGE_BITS;
3835}
3836
3837int qemu_target_page_bits_min(void)
3838{
3839 return TARGET_PAGE_BITS_MIN;
3840}
Paul Brooka68fe892010-03-01 00:08:59 +00003841#endif
bellard13eb76e2004-01-24 15:23:36 +00003842
Blue Swirl8e4a4242013-01-06 18:30:17 +00003843/*
3844 * A helper function for the _utterly broken_ virtio device model to find out if
3845 * it's running on a big endian machine. Don't do this at home kids!
3846 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003847bool target_words_bigendian(void);
3848bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003849{
3850#if defined(TARGET_WORDS_BIGENDIAN)
3851 return true;
3852#else
3853 return false;
3854#endif
3855}
3856
Wen Congyang76f35532012-05-07 12:04:18 +08003857#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003858bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003859{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003860 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003861 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003862 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003863
Paolo Bonzini41063e12015-03-18 14:21:43 +01003864 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003865 mr = address_space_translate(&address_space_memory,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003866 phys_addr, &phys_addr, &l, false,
3867 MEMTXATTRS_UNSPECIFIED);
Wen Congyang76f35532012-05-07 12:04:18 +08003868
Paolo Bonzini41063e12015-03-18 14:21:43 +01003869 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3870 rcu_read_unlock();
3871 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003872}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003873
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003874int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003875{
3876 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003877 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003878
Mike Day0dc3f442013-09-05 14:41:35 -04003879 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08003880 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003881 ret = func(block->idstr, block->host, block->offset,
3882 block->used_length, opaque);
3883 if (ret) {
3884 break;
3885 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003886 }
Mike Day0dc3f442013-09-05 14:41:35 -04003887 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003888 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003889}
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003890
3891/*
3892 * Unmap pages of memory from start to start+length such that
3893 * they a) read as 0, b) Trigger whatever fault mechanism
3894 * the OS provides for postcopy.
3895 * The pages must be unmapped by the end of the function.
3896 * Returns: 0 on success, none-0 on failure
3897 *
3898 */
3899int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
3900{
3901 int ret = -1;
3902
3903 uint8_t *host_startaddr = rb->host + start;
3904
3905 if ((uintptr_t)host_startaddr & (rb->page_size - 1)) {
3906 error_report("ram_block_discard_range: Unaligned start address: %p",
3907 host_startaddr);
3908 goto err;
3909 }
3910
3911 if ((start + length) <= rb->used_length) {
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003912 bool need_madvise, need_fallocate;
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003913 uint8_t *host_endaddr = host_startaddr + length;
3914 if ((uintptr_t)host_endaddr & (rb->page_size - 1)) {
3915 error_report("ram_block_discard_range: Unaligned end address: %p",
3916 host_endaddr);
3917 goto err;
3918 }
3919
3920 errno = ENOTSUP; /* If we are missing MADVISE etc */
3921
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003922 /* The logic here is messy;
3923 * madvise DONTNEED fails for hugepages
3924 * fallocate works on hugepages and shmem
3925 */
3926 need_madvise = (rb->page_size == qemu_host_page_size);
3927 need_fallocate = rb->fd != -1;
3928 if (need_fallocate) {
3929 /* For a file, this causes the area of the file to be zero'd
3930 * if read, and for hugetlbfs also causes it to be unmapped
3931 * so a userfault will trigger.
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00003932 */
3933#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
3934 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
3935 start, length);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003936 if (ret) {
3937 ret = -errno;
3938 error_report("ram_block_discard_range: Failed to fallocate "
3939 "%s:%" PRIx64 " +%zx (%d)",
3940 rb->idstr, start, length, ret);
3941 goto err;
3942 }
3943#else
3944 ret = -ENOSYS;
3945 error_report("ram_block_discard_range: fallocate not available/file"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003946 "%s:%" PRIx64 " +%zx (%d)",
3947 rb->idstr, start, length, ret);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003948 goto err;
3949#endif
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003950 }
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003951 if (need_madvise) {
3952 /* For normal RAM this causes it to be unmapped,
3953 * for shared memory it causes the local mapping to disappear
3954 * and to fall back on the file contents (which we just
3955 * fallocate'd away).
3956 */
3957#if defined(CONFIG_MADVISE)
3958 ret = madvise(host_startaddr, length, MADV_DONTNEED);
3959 if (ret) {
3960 ret = -errno;
3961 error_report("ram_block_discard_range: Failed to discard range "
3962 "%s:%" PRIx64 " +%zx (%d)",
3963 rb->idstr, start, length, ret);
3964 goto err;
3965 }
3966#else
3967 ret = -ENOSYS;
3968 error_report("ram_block_discard_range: MADVISE not available"
3969 "%s:%" PRIx64 " +%zx (%d)",
3970 rb->idstr, start, length, ret);
3971 goto err;
3972#endif
3973 }
3974 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
3975 need_madvise, need_fallocate, ret);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003976 } else {
3977 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
3978 "/%zx/" RAM_ADDR_FMT")",
3979 rb->idstr, start, length, rb->used_length);
3980 }
3981
3982err:
3983 return ret;
3984}
3985
Peter Maydellec3f8c92013-06-27 20:53:38 +01003986#endif
Yang Zhonga0be0c52017-07-03 18:12:13 +08003987
3988void page_size_init(void)
3989{
3990 /* NOTE: we can always suppose that qemu_host_page_size >=
3991 TARGET_PAGE_SIZE */
Yang Zhonga0be0c52017-07-03 18:12:13 +08003992 if (qemu_host_page_size == 0) {
3993 qemu_host_page_size = qemu_real_host_page_size;
3994 }
3995 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
3996 qemu_host_page_size = TARGET_PAGE_SIZE;
3997 }
3998 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
3999}
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004000
4001#if !defined(CONFIG_USER_ONLY)
4002
4003static void mtree_print_phys_entries(fprintf_function mon, void *f,
4004 int start, int end, int skip, int ptr)
4005{
4006 if (start == end - 1) {
4007 mon(f, "\t%3d ", start);
4008 } else {
4009 mon(f, "\t%3d..%-3d ", start, end - 1);
4010 }
4011 mon(f, " skip=%d ", skip);
4012 if (ptr == PHYS_MAP_NODE_NIL) {
4013 mon(f, " ptr=NIL");
4014 } else if (!skip) {
4015 mon(f, " ptr=#%d", ptr);
4016 } else {
4017 mon(f, " ptr=[%d]", ptr);
4018 }
4019 mon(f, "\n");
4020}
4021
4022#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
4023 int128_sub((size), int128_one())) : 0)
4024
4025void mtree_print_dispatch(fprintf_function mon, void *f,
4026 AddressSpaceDispatch *d, MemoryRegion *root)
4027{
4028 int i;
4029
4030 mon(f, " Dispatch\n");
4031 mon(f, " Physical sections\n");
4032
4033 for (i = 0; i < d->map.sections_nb; ++i) {
4034 MemoryRegionSection *s = d->map.sections + i;
4035 const char *names[] = { " [unassigned]", " [not dirty]",
4036 " [ROM]", " [watch]" };
4037
4038 mon(f, " #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx " %s%s%s%s%s",
4039 i,
4040 s->offset_within_address_space,
4041 s->offset_within_address_space + MR_SIZE(s->mr->size),
4042 s->mr->name ? s->mr->name : "(noname)",
4043 i < ARRAY_SIZE(names) ? names[i] : "",
4044 s->mr == root ? " [ROOT]" : "",
4045 s == d->mru_section ? " [MRU]" : "",
4046 s->mr->is_iommu ? " [iommu]" : "");
4047
4048 if (s->mr->alias) {
4049 mon(f, " alias=%s", s->mr->alias->name ?
4050 s->mr->alias->name : "noname");
4051 }
4052 mon(f, "\n");
4053 }
4054
4055 mon(f, " Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
4056 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
4057 for (i = 0; i < d->map.nodes_nb; ++i) {
4058 int j, jprev;
4059 PhysPageEntry prev;
4060 Node *n = d->map.nodes + i;
4061
4062 mon(f, " [%d]\n", i);
4063
4064 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
4065 PhysPageEntry *pe = *n + j;
4066
4067 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
4068 continue;
4069 }
4070
4071 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4072
4073 jprev = j;
4074 prev = *pe;
4075 }
4076
4077 if (jprev != ARRAY_SIZE(*n)) {
4078 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4079 }
4080 }
4081}
4082
4083#endif