blob: e84e0d8c58a32777eaaa0e04daecc8c44923ecd1 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
bellard54936002003-05-13 00:25:15 +000021
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020022#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000023#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010024#include "exec/exec-all.h"
Juan Quintela51180422017-04-24 20:50:19 +020025#include "exec/target_page.h"
bellardb67d9a52008-05-23 09:57:34 +000026#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020027#include "hw/qdev-core.h"
Fam Zhengc7e002c2017-07-14 10:15:08 +080028#include "hw/qdev-properties.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010031#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010032#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020039#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010040#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020041#include "hw/hw.h"
42#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010043#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020044#include "sysemu/dma.h"
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +110045#include "sysemu/numa.h"
Christian Borntraeger79ca7a12017-03-07 15:19:08 +010046#include "sysemu/hw_accel.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020047#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010048#include "sysemu/xen-mapcache.h"
Daniel P. Berrange0ab8ed12017-01-25 16:14:15 +000049#include "trace-root.h"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +000050
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000051#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000052#include <linux/falloc.h>
53#endif
54
pbrook53a59602006-03-25 19:31:22 +000055#endif
Mike Day0dc3f442013-09-05 14:41:35 -040056#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020057#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000058#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030059#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000060
Paolo Bonzini022c62c2012-12-17 18:19:49 +010061#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020062#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030063#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020064
Bharata B Rao9dfeca72016-05-12 09:18:12 +053065#include "migration/vmstate.h"
66
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020067#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030068#ifndef _WIN32
69#include "qemu/mmap-alloc.h"
70#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020071
Peter Xube9b23c2017-05-12 12:17:41 +080072#include "monitor/monitor.h"
73
blueswir1db7b5422007-05-26 17:36:03 +000074//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000075
pbrook99773bd2006-04-16 15:14:59 +000076#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040077/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
78 * are protected by the ramlist lock.
79 */
Mike Day0d53d9f2015-01-21 13:45:24 +010080RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030081
82static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030083static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030084
Avi Kivityf6790af2012-10-02 20:13:51 +020085AddressSpace address_space_io;
86AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020087
Paolo Bonzini0844e002013-05-24 14:37:28 +020088MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020089static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020090
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080091/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
92#define RAM_PREALLOC (1 << 0)
93
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080094/* RAM is mmap-ed with MAP_SHARED */
95#define RAM_SHARED (1 << 1)
96
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020097/* Only a portion of RAM (used_length) is actually used, and migrated.
98 * This used_length size can change across reboots.
99 */
100#define RAM_RESIZEABLE (1 << 2)
101
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +0000102/* UFFDIO_ZEROPAGE is available on this RAMBlock to atomically
103 * zero the page and wake waiting processes.
104 * (Set during postcopy)
105 */
106#define RAM_UF_ZEROPAGE (1 << 3)
pbrooke2eef172008-06-08 01:09:01 +0000107#endif
bellard9fa3e852004-01-04 18:06:42 +0000108
Peter Maydell20bccb82016-10-24 16:26:49 +0100109#ifdef TARGET_PAGE_BITS_VARY
110int target_page_bits;
111bool target_page_bits_decided;
112#endif
113
Andreas Färberbdc44642013-06-24 23:50:24 +0200114struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +0000115/* current CPU in the current thread. It is only valid inside
116 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200117__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000118/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000119 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000120 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100121int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000122
Yang Zhonga0be0c52017-07-03 18:12:13 +0800123uintptr_t qemu_host_page_size;
124intptr_t qemu_host_page_mask;
Yang Zhonga0be0c52017-07-03 18:12:13 +0800125
Peter Maydell20bccb82016-10-24 16:26:49 +0100126bool set_preferred_target_page_bits(int bits)
127{
128 /* The target page size is the lowest common denominator for all
129 * the CPUs in the system, so we can only make it smaller, never
130 * larger. And we can't make it smaller once we've committed to
131 * a particular size.
132 */
133#ifdef TARGET_PAGE_BITS_VARY
134 assert(bits >= TARGET_PAGE_BITS_MIN);
135 if (target_page_bits == 0 || target_page_bits > bits) {
136 if (target_page_bits_decided) {
137 return false;
138 }
139 target_page_bits = bits;
140 }
141#endif
142 return true;
143}
144
pbrooke2eef172008-06-08 01:09:01 +0000145#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200146
Peter Maydell20bccb82016-10-24 16:26:49 +0100147static void finalize_target_page_bits(void)
148{
149#ifdef TARGET_PAGE_BITS_VARY
150 if (target_page_bits == 0) {
151 target_page_bits = TARGET_PAGE_BITS_MIN;
152 }
153 target_page_bits_decided = true;
154#endif
155}
156
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200157typedef struct PhysPageEntry PhysPageEntry;
158
159struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200160 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200161 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200162 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200163 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200164};
165
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200166#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
167
Paolo Bonzini03f49952013-11-07 17:14:36 +0100168/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100169#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100170
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200171#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100172#define P_L2_SIZE (1 << P_L2_BITS)
173
174#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
175
176typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200177
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200178typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100179 struct rcu_head rcu;
180
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200181 unsigned sections_nb;
182 unsigned sections_nb_alloc;
183 unsigned nodes_nb;
184 unsigned nodes_nb_alloc;
185 Node *nodes;
186 MemoryRegionSection *sections;
187} PhysPageMap;
188
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200189struct AddressSpaceDispatch {
Fam Zheng729633c2016-03-01 14:18:24 +0800190 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200191 /* This is a multi-level map on the physical address space.
192 * The bottom level has pointers to MemoryRegionSections.
193 */
194 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200195 PhysPageMap map;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200196};
197
Jan Kiszka90260c62013-05-26 21:46:51 +0200198#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
199typedef struct subpage_t {
200 MemoryRegion iomem;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000201 FlatView *fv;
Jan Kiszka90260c62013-05-26 21:46:51 +0200202 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100203 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200204} subpage_t;
205
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200206#define PHYS_SECTION_UNASSIGNED 0
207#define PHYS_SECTION_NOTDIRTY 1
208#define PHYS_SECTION_ROM 2
209#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200210
pbrooke2eef172008-06-08 01:09:01 +0000211static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300212static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000213static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000214
Avi Kivity1ec9b902012-01-02 12:47:48 +0200215static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100216
217/**
218 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
219 * @cpu: the CPU whose AddressSpace this is
220 * @as: the AddressSpace itself
221 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
222 * @tcg_as_listener: listener for tracking changes to the AddressSpace
223 */
224struct CPUAddressSpace {
225 CPUState *cpu;
226 AddressSpace *as;
227 struct AddressSpaceDispatch *memory_dispatch;
228 MemoryListener tcg_as_listener;
229};
230
Gerd Hoffmann8deaf122017-04-21 11:16:25 +0200231struct DirtyBitmapSnapshot {
232 ram_addr_t start;
233 ram_addr_t end;
234 unsigned long dirty[];
235};
236
pbrook6658ffb2007-03-16 23:58:11 +0000237#endif
bellard54936002003-05-13 00:25:15 +0000238
Paul Brook6d9a1302010-02-28 23:55:53 +0000239#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200240
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200241static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200242{
Peter Lieven101420b2016-07-15 12:03:50 +0200243 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200244 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200245 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200246 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
247 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200248 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200249 }
250}
251
Paolo Bonzinidb946042015-05-21 15:12:29 +0200252static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200253{
254 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200255 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200256 PhysPageEntry e;
257 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200258
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200259 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200260 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200261 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200262 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200263
264 e.skip = leaf ? 0 : 1;
265 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100266 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200267 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200268 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200269 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200270}
271
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200272static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
273 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200274 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200275{
276 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100277 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200278
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200279 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200280 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200281 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200282 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100283 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200284
Paolo Bonzini03f49952013-11-07 17:14:36 +0100285 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200286 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200287 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200288 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200289 *index += step;
290 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200291 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200292 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200293 }
294 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200295 }
296}
297
Avi Kivityac1970f2012-10-03 16:22:53 +0200298static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200299 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200300 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000301{
Avi Kivity29990972012-02-13 20:21:20 +0200302 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200303 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000304
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200305 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000306}
307
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200308/* Compact a non leaf page entry. Simply detect that the entry has a single child,
309 * and update our entry so we can skip it and go directly to the destination.
310 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400311static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200312{
313 unsigned valid_ptr = P_L2_SIZE;
314 int valid = 0;
315 PhysPageEntry *p;
316 int i;
317
318 if (lp->ptr == PHYS_MAP_NODE_NIL) {
319 return;
320 }
321
322 p = nodes[lp->ptr];
323 for (i = 0; i < P_L2_SIZE; i++) {
324 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
325 continue;
326 }
327
328 valid_ptr = i;
329 valid++;
330 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400331 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200332 }
333 }
334
335 /* We can only compress if there's only one child. */
336 if (valid != 1) {
337 return;
338 }
339
340 assert(valid_ptr < P_L2_SIZE);
341
342 /* Don't compress if it won't fit in the # of bits we have. */
343 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
344 return;
345 }
346
347 lp->ptr = p[valid_ptr].ptr;
348 if (!p[valid_ptr].skip) {
349 /* If our only child is a leaf, make this a leaf. */
350 /* By design, we should have made this node a leaf to begin with so we
351 * should never reach here.
352 * But since it's so simple to handle this, let's do it just in case we
353 * change this rule.
354 */
355 lp->skip = 0;
356 } else {
357 lp->skip += p[valid_ptr].skip;
358 }
359}
360
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +1000361void address_space_dispatch_compact(AddressSpaceDispatch *d)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200362{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200363 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400364 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200365 }
366}
367
Fam Zheng29cb5332016-03-01 14:18:23 +0800368static inline bool section_covers_addr(const MemoryRegionSection *section,
369 hwaddr addr)
370{
371 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
372 * the section must cover the entire address space.
373 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700374 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800375 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700376 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800377}
378
Peter Xu003a0cf2017-05-15 16:50:57 +0800379static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
bellard92e873b2004-05-21 14:52:29 +0000380{
Peter Xu003a0cf2017-05-15 16:50:57 +0800381 PhysPageEntry lp = d->phys_map, *p;
382 Node *nodes = d->map.nodes;
383 MemoryRegionSection *sections = d->map.sections;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200384 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200385 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200386
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200387 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200388 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200389 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200390 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200391 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100392 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200393 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200394
Fam Zheng29cb5332016-03-01 14:18:23 +0800395 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200396 return &sections[lp.ptr];
397 } else {
398 return &sections[PHYS_SECTION_UNASSIGNED];
399 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200400}
401
Blue Swirle5548612012-04-21 13:08:33 +0000402bool memory_region_is_unassigned(MemoryRegion *mr)
403{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200404 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000405 && mr != &io_mem_watch;
406}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200407
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100408/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200409static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200410 hwaddr addr,
411 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200412{
Fam Zheng729633c2016-03-01 14:18:24 +0800413 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200414 subpage_t *subpage;
415
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100416 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
417 !section_covers_addr(section, addr)) {
Peter Xu003a0cf2017-05-15 16:50:57 +0800418 section = phys_page_find(d, addr);
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100419 atomic_set(&d->mru_section, section);
Fam Zheng729633c2016-03-01 14:18:24 +0800420 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200421 if (resolve_subpage && section->mr->subpage) {
422 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200423 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200424 }
425 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200426}
427
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100428/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200429static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200430address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200431 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200432{
433 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200434 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100435 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200436
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200437 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200438 /* Compute offset within MemoryRegionSection */
439 addr -= section->offset_within_address_space;
440
441 /* Compute offset within MemoryRegion */
442 *xlat = addr + section->offset_within_region;
443
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200444 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200445
446 /* MMIO registers can be expected to perform full-width accesses based only
447 * on their address, without considering adjacent registers that could
448 * decode to completely different MemoryRegions. When such registers
449 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
450 * regions overlap wildly. For this reason we cannot clamp the accesses
451 * here.
452 *
453 * If the length is small (as is the case for address_space_ldl/stl),
454 * everything works fine. If the incoming length is large, however,
455 * the caller really has to do the clamping through memory_access_size.
456 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200457 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200458 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200459 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
460 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200461 return section;
462}
Jan Kiszka90260c62013-05-26 21:46:51 +0200463
Peter Xud5e5faf2017-10-10 11:42:45 +0200464/**
Paolo Bonzinia411c842018-03-03 17:24:04 +0100465 * address_space_translate_iommu - translate an address through an IOMMU
466 * memory region and then through the target address space.
467 *
468 * @iommu_mr: the IOMMU memory region that we start the translation from
469 * @addr: the address to be translated through the MMU
470 * @xlat: the translated address offset within the destination memory region.
471 * It cannot be %NULL.
472 * @plen_out: valid read/write length of the translated address. It
473 * cannot be %NULL.
474 * @page_mask_out: page mask for the translated address. This
475 * should only be meaningful for IOMMU translated
476 * addresses, since there may be huge pages that this bit
477 * would tell. It can be %NULL if we don't care about it.
478 * @is_write: whether the translation operation is for write
479 * @is_mmio: whether this can be MMIO, set true if it can
480 * @target_as: the address space targeted by the IOMMU
481 *
482 * This function is called from RCU critical section. It is the common
483 * part of flatview_do_translate and address_space_translate_cached.
484 */
485static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr,
486 hwaddr *xlat,
487 hwaddr *plen_out,
488 hwaddr *page_mask_out,
489 bool is_write,
490 bool is_mmio,
491 AddressSpace **target_as)
492{
493 MemoryRegionSection *section;
494 hwaddr page_mask = (hwaddr)-1;
495
496 do {
497 hwaddr addr = *xlat;
498 IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
499 IOMMUTLBEntry iotlb = imrc->translate(iommu_mr, addr, is_write ?
500 IOMMU_WO : IOMMU_RO);
501
502 if (!(iotlb.perm & (1 << is_write))) {
503 goto unassigned;
504 }
505
506 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
507 | (addr & iotlb.addr_mask));
508 page_mask &= iotlb.addr_mask;
509 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
510 *target_as = iotlb.target_as;
511
512 section = address_space_translate_internal(
513 address_space_to_dispatch(iotlb.target_as), addr, xlat,
514 plen_out, is_mmio);
515
516 iommu_mr = memory_region_get_iommu(section->mr);
517 } while (unlikely(iommu_mr));
518
519 if (page_mask_out) {
520 *page_mask_out = page_mask;
521 }
522 return *section;
523
524unassigned:
525 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
526}
527
528/**
Peter Xud5e5faf2017-10-10 11:42:45 +0200529 * flatview_do_translate - translate an address in FlatView
530 *
531 * @fv: the flat view that we want to translate on
532 * @addr: the address to be translated in above address space
533 * @xlat: the translated address offset within memory region. It
534 * cannot be @NULL.
535 * @plen_out: valid read/write length of the translated address. It
536 * can be @NULL when we don't care about it.
537 * @page_mask_out: page mask for the translated address. This
538 * should only be meaningful for IOMMU translated
539 * addresses, since there may be huge pages that this bit
540 * would tell. It can be @NULL if we don't care about it.
541 * @is_write: whether the translation operation is for write
542 * @is_mmio: whether this can be MMIO, set true if it can
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200543 * @target_as: the address space targeted by the IOMMU
Peter Maydell49e14aa2018-05-31 14:50:53 +0100544 * @attrs: memory transaction attributes
Peter Xud5e5faf2017-10-10 11:42:45 +0200545 *
546 * This function is called from RCU critical section
547 */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000548static MemoryRegionSection flatview_do_translate(FlatView *fv,
549 hwaddr addr,
550 hwaddr *xlat,
Peter Xud5e5faf2017-10-10 11:42:45 +0200551 hwaddr *plen_out,
552 hwaddr *page_mask_out,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000553 bool is_write,
554 bool is_mmio,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100555 AddressSpace **target_as,
556 MemTxAttrs attrs)
Jan Kiszka90260c62013-05-26 21:46:51 +0200557{
Avi Kivity30951152012-10-30 13:47:46 +0200558 MemoryRegionSection *section;
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000559 IOMMUMemoryRegion *iommu_mr;
Peter Xud5e5faf2017-10-10 11:42:45 +0200560 hwaddr plen = (hwaddr)(-1);
561
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200562 if (!plen_out) {
563 plen_out = &plen;
Peter Xud5e5faf2017-10-10 11:42:45 +0200564 }
Avi Kivity30951152012-10-30 13:47:46 +0200565
Paolo Bonzinia411c842018-03-03 17:24:04 +0100566 section = address_space_translate_internal(
567 flatview_to_dispatch(fv), addr, xlat,
568 plen_out, is_mmio);
Avi Kivity30951152012-10-30 13:47:46 +0200569
Paolo Bonzinia411c842018-03-03 17:24:04 +0100570 iommu_mr = memory_region_get_iommu(section->mr);
571 if (unlikely(iommu_mr)) {
572 return address_space_translate_iommu(iommu_mr, xlat,
573 plen_out, page_mask_out,
574 is_write, is_mmio,
575 target_as);
Avi Kivity30951152012-10-30 13:47:46 +0200576 }
Peter Xud5e5faf2017-10-10 11:42:45 +0200577 if (page_mask_out) {
Paolo Bonzinia411c842018-03-03 17:24:04 +0100578 /* Not behind an IOMMU, use default page size. */
579 *page_mask_out = ~TARGET_PAGE_MASK;
Peter Xud5e5faf2017-10-10 11:42:45 +0200580 }
581
Peter Xua7640402017-05-17 16:57:42 +0800582 return *section;
Peter Xua7640402017-05-17 16:57:42 +0800583}
584
585/* Called from RCU critical section */
586IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
Peter Maydell7446eb02018-05-31 14:50:53 +0100587 bool is_write, MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800588{
589 MemoryRegionSection section;
Peter Xu076a93d2017-10-10 11:42:46 +0200590 hwaddr xlat, page_mask;
Peter Xua7640402017-05-17 16:57:42 +0800591
Peter Xu076a93d2017-10-10 11:42:46 +0200592 /*
593 * This can never be MMIO, and we don't really care about plen,
594 * but page mask.
595 */
596 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100597 NULL, &page_mask, is_write, false, &as,
598 attrs);
Peter Xua7640402017-05-17 16:57:42 +0800599
600 /* Illegal translation */
601 if (section.mr == &io_mem_unassigned) {
602 goto iotlb_fail;
603 }
604
605 /* Convert memory region offset into address space offset */
606 xlat += section.offset_within_address_space -
607 section.offset_within_region;
608
Peter Xua7640402017-05-17 16:57:42 +0800609 return (IOMMUTLBEntry) {
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000610 .target_as = as,
Peter Xu076a93d2017-10-10 11:42:46 +0200611 .iova = addr & ~page_mask,
612 .translated_addr = xlat & ~page_mask,
613 .addr_mask = page_mask,
Peter Xua7640402017-05-17 16:57:42 +0800614 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
615 .perm = IOMMU_RW,
616 };
617
618iotlb_fail:
619 return (IOMMUTLBEntry) {0};
620}
621
622/* Called from RCU critical section */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000623MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +0100624 hwaddr *plen, bool is_write,
625 MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800626{
627 MemoryRegion *mr;
628 MemoryRegionSection section;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000629 AddressSpace *as = NULL;
Peter Xua7640402017-05-17 16:57:42 +0800630
631 /* This can be MMIO, so setup MMIO bit. */
Peter Xud5e5faf2017-10-10 11:42:45 +0200632 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100633 is_write, true, &as, attrs);
Peter Xua7640402017-05-17 16:57:42 +0800634 mr = section.mr;
635
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000636 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100637 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700638 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100639 }
640
Avi Kivity30951152012-10-30 13:47:46 +0200641 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200642}
643
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100644/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200645MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000646address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200647 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200648{
Avi Kivity30951152012-10-30 13:47:46 +0200649 MemoryRegionSection *section;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100650 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000651
652 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200653
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000654 assert(!memory_region_is_iommu(section->mr));
Avi Kivity30951152012-10-30 13:47:46 +0200655 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200656}
bellard9fa3e852004-01-04 18:06:42 +0000657#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000658
Andreas Färberb170fce2013-01-20 20:23:22 +0100659#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000660
Juan Quintelae59fb372009-09-29 22:48:21 +0200661static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200662{
Andreas Färber259186a2013-01-17 18:51:17 +0100663 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200664
aurel323098dba2009-03-07 21:28:24 +0000665 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
666 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100667 cpu->interrupt_request &= ~0x01;
Alex Bennéed10eb082016-11-14 14:17:28 +0000668 tlb_flush(cpu);
pbrook9656f322008-07-01 20:01:19 +0000669
Pavel Dovgalyuk15a356c2018-01-10 16:48:46 +0300670 /* loadvm has just updated the content of RAM, bypassing the
671 * usual mechanisms that ensure we flush TBs for writes to
672 * memory we've translated code from. So we must flush all TBs,
673 * which will now be stale.
674 */
675 tb_flush(cpu);
676
pbrook9656f322008-07-01 20:01:19 +0000677 return 0;
678}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200679
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400680static int cpu_common_pre_load(void *opaque)
681{
682 CPUState *cpu = opaque;
683
Paolo Bonziniadee6422014-12-19 12:53:14 +0100684 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400685
686 return 0;
687}
688
689static bool cpu_common_exception_index_needed(void *opaque)
690{
691 CPUState *cpu = opaque;
692
Paolo Bonziniadee6422014-12-19 12:53:14 +0100693 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400694}
695
696static const VMStateDescription vmstate_cpu_common_exception_index = {
697 .name = "cpu_common/exception_index",
698 .version_id = 1,
699 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200700 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400701 .fields = (VMStateField[]) {
702 VMSTATE_INT32(exception_index, CPUState),
703 VMSTATE_END_OF_LIST()
704 }
705};
706
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300707static bool cpu_common_crash_occurred_needed(void *opaque)
708{
709 CPUState *cpu = opaque;
710
711 return cpu->crash_occurred;
712}
713
714static const VMStateDescription vmstate_cpu_common_crash_occurred = {
715 .name = "cpu_common/crash_occurred",
716 .version_id = 1,
717 .minimum_version_id = 1,
718 .needed = cpu_common_crash_occurred_needed,
719 .fields = (VMStateField[]) {
720 VMSTATE_BOOL(crash_occurred, CPUState),
721 VMSTATE_END_OF_LIST()
722 }
723};
724
Andreas Färber1a1562f2013-06-17 04:09:11 +0200725const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200726 .name = "cpu_common",
727 .version_id = 1,
728 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400729 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200730 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200731 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100732 VMSTATE_UINT32(halted, CPUState),
733 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200734 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400735 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200736 .subsections = (const VMStateDescription*[]) {
737 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300738 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200739 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200740 }
741};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200742
pbrook9656f322008-07-01 20:01:19 +0000743#endif
744
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100745CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400746{
Andreas Färberbdc44642013-06-24 23:50:24 +0200747 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400748
Andreas Färberbdc44642013-06-24 23:50:24 +0200749 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100750 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200751 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100752 }
Glauber Costa950f1472009-06-09 12:15:18 -0400753 }
754
Andreas Färberbdc44642013-06-24 23:50:24 +0200755 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400756}
757
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000758#if !defined(CONFIG_USER_ONLY)
Peter Xu80ceb072017-11-23 17:23:32 +0800759void cpu_address_space_init(CPUState *cpu, int asidx,
760 const char *prefix, MemoryRegion *mr)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000761{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000762 CPUAddressSpace *newas;
Peter Xu80ceb072017-11-23 17:23:32 +0800763 AddressSpace *as = g_new0(AddressSpace, 1);
Peter Xu87a621d2017-11-23 17:23:33 +0800764 char *as_name;
Peter Xu80ceb072017-11-23 17:23:32 +0800765
766 assert(mr);
Peter Xu87a621d2017-11-23 17:23:33 +0800767 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
768 address_space_init(as, mr, as_name);
769 g_free(as_name);
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000770
771 /* Target code should have set num_ases before calling us */
772 assert(asidx < cpu->num_ases);
773
Peter Maydell56943e82016-01-21 14:15:04 +0000774 if (asidx == 0) {
775 /* address space 0 gets the convenience alias */
776 cpu->as = as;
777 }
778
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000779 /* KVM cannot currently support multiple address spaces. */
780 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000781
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000782 if (!cpu->cpu_ases) {
783 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000784 }
Peter Maydell32857f42015-10-01 15:29:50 +0100785
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000786 newas = &cpu->cpu_ases[asidx];
787 newas->cpu = cpu;
788 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000789 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000790 newas->tcg_as_listener.commit = tcg_commit;
791 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000792 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000793}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000794
795AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
796{
797 /* Return the AddressSpace corresponding to the specified index */
798 return cpu->cpu_ases[asidx].as;
799}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000800#endif
801
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200802void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530803{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530804 CPUClass *cc = CPU_GET_CLASS(cpu);
805
Paolo Bonzini267f6852016-08-28 03:45:14 +0200806 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530807
808 if (cc->vmsd != NULL) {
809 vmstate_unregister(NULL, cc->vmsd, cpu);
810 }
811 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
812 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
813 }
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530814}
815
Fam Zhengc7e002c2017-07-14 10:15:08 +0800816Property cpu_common_props[] = {
817#ifndef CONFIG_USER_ONLY
818 /* Create a memory property for softmmu CPU object,
819 * so users can wire up its memory. (This can't go in qom/cpu.c
820 * because that file is compiled only once for both user-mode
821 * and system builds.) The default if no link is set up is to use
822 * the system address space.
823 */
824 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
825 MemoryRegion *),
826#endif
827 DEFINE_PROP_END_OF_LIST(),
828};
829
Laurent Vivier39e329e2016-10-20 13:26:02 +0200830void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000831{
Peter Maydell56943e82016-01-21 14:15:04 +0000832 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000833 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000834
Eduardo Habkost291135b2015-04-27 17:00:33 -0300835#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300836 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000837 cpu->memory = system_memory;
838 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300839#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200840}
841
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200842void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200843{
Richard Henderson55c3cee2017-10-15 19:02:42 -0700844 CPUClass *cc = CPU_GET_CLASS(cpu);
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000845 static bool tcg_target_initialized;
Eduardo Habkost291135b2015-04-27 17:00:33 -0300846
Paolo Bonzini267f6852016-08-28 03:45:14 +0200847 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200848
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000849 if (tcg_enabled() && !tcg_target_initialized) {
850 tcg_target_initialized = true;
Richard Henderson55c3cee2017-10-15 19:02:42 -0700851 cc->tcg_initialize();
852 }
853
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200854#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200855 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200856 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200857 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100858 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200859 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100860 }
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200861#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000862}
863
Igor Mammedov2278b932018-02-07 11:40:26 +0100864const char *parse_cpu_model(const char *cpu_model)
865{
866 ObjectClass *oc;
867 CPUClass *cc;
868 gchar **model_pieces;
869 const char *cpu_type;
870
871 model_pieces = g_strsplit(cpu_model, ",", 2);
872
873 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
874 if (oc == NULL) {
875 error_report("unable to find CPU model '%s'", model_pieces[0]);
876 g_strfreev(model_pieces);
877 exit(EXIT_FAILURE);
878 }
879
880 cpu_type = object_class_get_name(oc);
881 cc = CPU_CLASS(oc);
882 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
883 g_strfreev(model_pieces);
884 return cpu_type;
885}
886
Pranith Kumar406bc332017-07-12 17:51:42 -0400887#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200888static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000889{
Pranith Kumar406bc332017-07-12 17:51:42 -0400890 mmap_lock();
891 tb_lock();
892 tb_invalidate_phys_page_range(pc, pc + 1, 0);
893 tb_unlock();
894 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +0000895}
Pranith Kumar406bc332017-07-12 17:51:42 -0400896#else
897static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
898{
899 MemTxAttrs attrs;
900 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
901 int asidx = cpu_asidx_from_attrs(cpu, attrs);
902 if (phys != -1) {
903 /* Locks grabbed by tb_invalidate_phys_addr */
904 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Peter Maydellc874dc42018-05-31 14:50:52 +0100905 phys | (pc & ~TARGET_PAGE_MASK), attrs);
Pranith Kumar406bc332017-07-12 17:51:42 -0400906 }
907}
908#endif
bellardd720b932004-04-25 17:57:43 +0000909
Paul Brookc527ee82010-03-01 03:31:14 +0000910#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200911void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000912
913{
914}
915
Peter Maydell3ee887e2014-09-12 14:06:48 +0100916int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
917 int flags)
918{
919 return -ENOSYS;
920}
921
922void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
923{
924}
925
Andreas Färber75a34032013-09-02 16:57:02 +0200926int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000927 int flags, CPUWatchpoint **watchpoint)
928{
929 return -ENOSYS;
930}
931#else
pbrook6658ffb2007-03-16 23:58:11 +0000932/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200933int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000934 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000935{
aliguoric0ce9982008-11-25 22:13:57 +0000936 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000937
Peter Maydell05068c02014-09-12 14:06:48 +0100938 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700939 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200940 error_report("tried to set invalid watchpoint at %"
941 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000942 return -EINVAL;
943 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500944 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000945
aliguoria1d1bb32008-11-18 20:07:32 +0000946 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100947 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000948 wp->flags = flags;
949
aliguori2dc9f412008-11-18 20:56:59 +0000950 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200951 if (flags & BP_GDB) {
952 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
953 } else {
954 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
955 }
aliguoria1d1bb32008-11-18 20:07:32 +0000956
Andreas Färber31b030d2013-09-04 01:29:02 +0200957 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000958
959 if (watchpoint)
960 *watchpoint = wp;
961 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000962}
963
aliguoria1d1bb32008-11-18 20:07:32 +0000964/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200965int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000966 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000967{
aliguoria1d1bb32008-11-18 20:07:32 +0000968 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000969
Andreas Färberff4700b2013-08-26 18:23:18 +0200970 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100971 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000972 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200973 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000974 return 0;
975 }
976 }
aliguoria1d1bb32008-11-18 20:07:32 +0000977 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000978}
979
aliguoria1d1bb32008-11-18 20:07:32 +0000980/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200981void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000982{
Andreas Färberff4700b2013-08-26 18:23:18 +0200983 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000984
Andreas Färber31b030d2013-09-04 01:29:02 +0200985 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000986
Anthony Liguori7267c092011-08-20 22:09:37 -0500987 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000988}
989
aliguoria1d1bb32008-11-18 20:07:32 +0000990/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200991void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000992{
aliguoric0ce9982008-11-25 22:13:57 +0000993 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000994
Andreas Färberff4700b2013-08-26 18:23:18 +0200995 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200996 if (wp->flags & mask) {
997 cpu_watchpoint_remove_by_ref(cpu, wp);
998 }
aliguoric0ce9982008-11-25 22:13:57 +0000999 }
aliguoria1d1bb32008-11-18 20:07:32 +00001000}
Peter Maydell05068c02014-09-12 14:06:48 +01001001
1002/* Return true if this watchpoint address matches the specified
1003 * access (ie the address range covered by the watchpoint overlaps
1004 * partially or completely with the address range covered by the
1005 * access).
1006 */
1007static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
1008 vaddr addr,
1009 vaddr len)
1010{
1011 /* We know the lengths are non-zero, but a little caution is
1012 * required to avoid errors in the case where the range ends
1013 * exactly at the top of the address space and so addr + len
1014 * wraps round to zero.
1015 */
1016 vaddr wpend = wp->vaddr + wp->len - 1;
1017 vaddr addrend = addr + len - 1;
1018
1019 return !(addr > wpend || wp->vaddr > addrend);
1020}
1021
Paul Brookc527ee82010-03-01 03:31:14 +00001022#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001023
1024/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001025int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001026 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001027{
aliguoric0ce9982008-11-25 22:13:57 +00001028 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001029
Anthony Liguori7267c092011-08-20 22:09:37 -05001030 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001031
1032 bp->pc = pc;
1033 bp->flags = flags;
1034
aliguori2dc9f412008-11-18 20:56:59 +00001035 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +02001036 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001037 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001038 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001039 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001040 }
aliguoria1d1bb32008-11-18 20:07:32 +00001041
Andreas Färberf0c3c502013-08-26 21:22:53 +02001042 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001043
Andreas Färber00b941e2013-06-29 18:55:54 +02001044 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +00001045 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +02001046 }
aliguoria1d1bb32008-11-18 20:07:32 +00001047 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001048}
1049
1050/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001051int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001052{
aliguoria1d1bb32008-11-18 20:07:32 +00001053 CPUBreakpoint *bp;
1054
Andreas Färberf0c3c502013-08-26 21:22:53 +02001055 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001056 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001057 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001058 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001059 }
bellard4c3a88a2003-07-26 12:06:08 +00001060 }
aliguoria1d1bb32008-11-18 20:07:32 +00001061 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001062}
1063
aliguoria1d1bb32008-11-18 20:07:32 +00001064/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001065void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001066{
Andreas Färberf0c3c502013-08-26 21:22:53 +02001067 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1068
1069 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001070
Anthony Liguori7267c092011-08-20 22:09:37 -05001071 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001072}
1073
1074/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001075void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001076{
aliguoric0ce9982008-11-25 22:13:57 +00001077 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001078
Andreas Färberf0c3c502013-08-26 21:22:53 +02001079 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001080 if (bp->flags & mask) {
1081 cpu_breakpoint_remove_by_ref(cpu, bp);
1082 }
aliguoric0ce9982008-11-25 22:13:57 +00001083 }
bellard4c3a88a2003-07-26 12:06:08 +00001084}
1085
bellardc33a3462003-07-29 20:50:33 +00001086/* enable or disable single step mode. EXCP_DEBUG is returned by the
1087 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +02001088void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001089{
Andreas Färbered2803d2013-06-21 20:20:45 +02001090 if (cpu->singlestep_enabled != enabled) {
1091 cpu->singlestep_enabled = enabled;
1092 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +02001093 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +02001094 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001095 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001096 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -07001097 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +00001098 }
bellardc33a3462003-07-29 20:50:33 +00001099 }
bellardc33a3462003-07-29 20:50:33 +00001100}
1101
Andreas Färbera47dddd2013-09-03 17:38:47 +02001102void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001103{
1104 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001105 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001106
1107 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001108 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001109 fprintf(stderr, "qemu: fatal: ");
1110 vfprintf(stderr, fmt, ap);
1111 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +02001112 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +01001113 if (qemu_log_separate()) {
Richard Henderson1ee73212016-09-22 15:17:10 -07001114 qemu_log_lock();
aliguori93fcfe32009-01-15 22:34:14 +00001115 qemu_log("qemu: fatal: ");
1116 qemu_log_vprintf(fmt, ap2);
1117 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +02001118 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001119 qemu_log_flush();
Richard Henderson1ee73212016-09-22 15:17:10 -07001120 qemu_log_unlock();
aliguori93fcfe32009-01-15 22:34:14 +00001121 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001122 }
pbrook493ae1f2007-11-23 16:53:59 +00001123 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001124 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +03001125 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +02001126#if defined(CONFIG_USER_ONLY)
1127 {
1128 struct sigaction act;
1129 sigfillset(&act.sa_mask);
1130 act.sa_handler = SIG_DFL;
1131 sigaction(SIGABRT, &act, NULL);
1132 }
1133#endif
bellard75012672003-06-21 13:11:07 +00001134 abort();
1135}
1136
bellard01243112004-01-04 15:48:17 +00001137#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -04001138/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001139static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1140{
1141 RAMBlock *block;
1142
Paolo Bonzini43771532013-09-09 17:58:40 +02001143 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001144 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +02001145 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001146 }
Peter Xu99e15582017-05-12 12:17:39 +08001147 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001148 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +02001149 goto found;
1150 }
1151 }
1152
1153 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1154 abort();
1155
1156found:
Paolo Bonzini43771532013-09-09 17:58:40 +02001157 /* It is safe to write mru_block outside the iothread lock. This
1158 * is what happens:
1159 *
1160 * mru_block = xxx
1161 * rcu_read_unlock()
1162 * xxx removed from list
1163 * rcu_read_lock()
1164 * read mru_block
1165 * mru_block = NULL;
1166 * call_rcu(reclaim_ramblock, xxx);
1167 * rcu_read_unlock()
1168 *
1169 * atomic_rcu_set is not needed here. The block was already published
1170 * when it was placed into the list. Here we're just making an extra
1171 * copy of the pointer.
1172 */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001173 ram_list.mru_block = block;
1174 return block;
1175}
1176
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001177static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001178{
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001179 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001180 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001181 RAMBlock *block;
1182 ram_addr_t end;
1183
1184 end = TARGET_PAGE_ALIGN(start + length);
1185 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +00001186
Mike Day0dc3f442013-09-05 14:41:35 -04001187 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +02001188 block = qemu_get_ram_block(start);
1189 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001190 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001191 CPU_FOREACH(cpu) {
1192 tlb_reset_dirty(cpu, start1, length);
1193 }
Mike Day0dc3f442013-09-05 14:41:35 -04001194 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +02001195}
1196
1197/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001198bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1199 ram_addr_t length,
1200 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001201{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001202 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001203 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001204 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001205
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001206 if (length == 0) {
1207 return false;
1208 }
1209
1210 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1211 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001212
1213 rcu_read_lock();
1214
1215 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1216
1217 while (page < end) {
1218 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1219 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1220 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1221
1222 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1223 offset, num);
1224 page += num;
1225 }
1226
1227 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001228
1229 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001230 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001231 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001232
1233 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001234}
1235
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001236DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
1237 (ram_addr_t start, ram_addr_t length, unsigned client)
1238{
1239 DirtyMemoryBlocks *blocks;
1240 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1241 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1242 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1243 DirtyBitmapSnapshot *snap;
1244 unsigned long page, end, dest;
1245
1246 snap = g_malloc0(sizeof(*snap) +
1247 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1248 snap->start = first;
1249 snap->end = last;
1250
1251 page = first >> TARGET_PAGE_BITS;
1252 end = last >> TARGET_PAGE_BITS;
1253 dest = 0;
1254
1255 rcu_read_lock();
1256
1257 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1258
1259 while (page < end) {
1260 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1261 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1262 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1263
1264 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1265 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1266 offset >>= BITS_PER_LEVEL;
1267
1268 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1269 blocks->blocks[idx] + offset,
1270 num);
1271 page += num;
1272 dest += num >> BITS_PER_LEVEL;
1273 }
1274
1275 rcu_read_unlock();
1276
1277 if (tcg_enabled()) {
1278 tlb_reset_dirty_range_all(start, length);
1279 }
1280
1281 return snap;
1282}
1283
1284bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1285 ram_addr_t start,
1286 ram_addr_t length)
1287{
1288 unsigned long page, end;
1289
1290 assert(start >= snap->start);
1291 assert(start + length <= snap->end);
1292
1293 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1294 page = (start - snap->start) >> TARGET_PAGE_BITS;
1295
1296 while (page < end) {
1297 if (test_bit(page, snap->dirty)) {
1298 return true;
1299 }
1300 page++;
1301 }
1302 return false;
1303}
1304
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001305/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001306hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001307 MemoryRegionSection *section,
1308 target_ulong vaddr,
1309 hwaddr paddr, hwaddr xlat,
1310 int prot,
1311 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001312{
Avi Kivitya8170e52012-10-23 12:30:10 +02001313 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001314 CPUWatchpoint *wp;
1315
Blue Swirlcc5bea62012-04-14 14:56:48 +00001316 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001317 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001318 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001319 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001320 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001321 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001322 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001323 }
1324 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001325 AddressSpaceDispatch *d;
1326
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001327 d = flatview_to_dispatch(section->fv);
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001328 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001329 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001330 }
1331
1332 /* Make accesses to pages with watchpoints go via the
1333 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001334 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001335 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001336 /* Avoid trapping reads of pages with a write breakpoint. */
1337 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001338 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001339 *address |= TLB_MMIO;
1340 break;
1341 }
1342 }
1343 }
1344
1345 return iotlb;
1346}
bellard9fa3e852004-01-04 18:06:42 +00001347#endif /* defined(CONFIG_USER_ONLY) */
1348
pbrooke2eef172008-06-08 01:09:01 +00001349#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001350
Anthony Liguoric227f092009-10-01 16:12:16 -05001351static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001352 uint16_t section);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001353static subpage_t *subpage_init(FlatView *fv, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001354
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001355static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
Igor Mammedova2b257d2014-10-31 16:38:37 +00001356 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001357
1358/*
1359 * Set a custom physical guest memory alloator.
1360 * Accelerators with unusual needs may need this. Hopefully, we can
1361 * get rid of it eventually.
1362 */
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001363void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
Markus Armbruster91138032013-07-31 15:11:08 +02001364{
1365 phys_mem_alloc = alloc;
1366}
1367
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001368static uint16_t phys_section_add(PhysPageMap *map,
1369 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001370{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001371 /* The physical section number is ORed with a page-aligned
1372 * pointer to produce the iotlb entries. Thus it should
1373 * never overflow into the page-aligned value.
1374 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001375 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001376
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001377 if (map->sections_nb == map->sections_nb_alloc) {
1378 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1379 map->sections = g_renew(MemoryRegionSection, map->sections,
1380 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001381 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001382 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001383 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001384 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001385}
1386
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001387static void phys_section_destroy(MemoryRegion *mr)
1388{
Don Slutz55b4e802015-11-30 17:11:04 -05001389 bool have_sub_page = mr->subpage;
1390
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001391 memory_region_unref(mr);
1392
Don Slutz55b4e802015-11-30 17:11:04 -05001393 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001394 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001395 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001396 g_free(subpage);
1397 }
1398}
1399
Paolo Bonzini60926662013-05-29 12:30:26 +02001400static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001401{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001402 while (map->sections_nb > 0) {
1403 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001404 phys_section_destroy(section->mr);
1405 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001406 g_free(map->sections);
1407 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001408}
1409
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001410static void register_subpage(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001411{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001412 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001413 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001414 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001415 & TARGET_PAGE_MASK;
Peter Xu003a0cf2017-05-15 16:50:57 +08001416 MemoryRegionSection *existing = phys_page_find(d, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001417 MemoryRegionSection subsection = {
1418 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001419 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001420 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001421 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001422
Avi Kivityf3705d52012-03-08 16:16:34 +02001423 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001424
Avi Kivityf3705d52012-03-08 16:16:34 +02001425 if (!(existing->mr->subpage)) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001426 subpage = subpage_init(fv, base);
1427 subsection.fv = fv;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001428 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001429 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001430 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001431 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001432 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001433 }
1434 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001435 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001436 subpage_register(subpage, start, end,
1437 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001438}
1439
1440
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001441static void register_multipage(FlatView *fv,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001442 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001443{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001444 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivitya8170e52012-10-23 12:30:10 +02001445 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001446 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001447 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1448 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001449
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001450 assert(num_pages);
1451 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001452}
1453
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10001454void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001455{
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001456 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001457 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001458
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001459 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1460 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1461 - now.offset_within_address_space;
1462
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001463 now.size = int128_min(int128_make64(left), now.size);
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001464 register_subpage(fv, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001465 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001466 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001467 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001468 while (int128_ne(remain.size, now.size)) {
1469 remain.size = int128_sub(remain.size, now.size);
1470 remain.offset_within_address_space += int128_get64(now.size);
1471 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001472 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001473 if (int128_lt(remain.size, page_size)) {
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001474 register_subpage(fv, &now);
Hu Tao88266242013-08-29 18:21:16 +08001475 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001476 now.size = page_size;
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001477 register_subpage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001478 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001479 now.size = int128_and(now.size, int128_neg(page_size));
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001480 register_multipage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001481 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001482 }
1483}
1484
Sheng Yang62a27442010-01-26 19:21:16 +08001485void qemu_flush_coalesced_mmio_buffer(void)
1486{
1487 if (kvm_enabled())
1488 kvm_flush_coalesced_mmio_buffer();
1489}
1490
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001491void qemu_mutex_lock_ramlist(void)
1492{
1493 qemu_mutex_lock(&ram_list.mutex);
1494}
1495
1496void qemu_mutex_unlock_ramlist(void)
1497{
1498 qemu_mutex_unlock(&ram_list.mutex);
1499}
1500
Peter Xube9b23c2017-05-12 12:17:41 +08001501void ram_block_dump(Monitor *mon)
1502{
1503 RAMBlock *block;
1504 char *psize;
1505
1506 rcu_read_lock();
1507 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1508 "Block Name", "PSize", "Offset", "Used", "Total");
1509 RAMBLOCK_FOREACH(block) {
1510 psize = size_to_str(block->page_size);
1511 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1512 " 0x%016" PRIx64 "\n", block->idstr, psize,
1513 (uint64_t)block->offset,
1514 (uint64_t)block->used_length,
1515 (uint64_t)block->max_length);
1516 g_free(psize);
1517 }
1518 rcu_read_unlock();
1519}
1520
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001521#ifdef __linux__
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001522/*
1523 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1524 * may or may not name the same files / on the same filesystem now as
1525 * when we actually open and map them. Iterate over the file
1526 * descriptors instead, and use qemu_fd_getpagesize().
1527 */
1528static int find_max_supported_pagesize(Object *obj, void *opaque)
1529{
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001530 long *hpsize_min = opaque;
1531
1532 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
David Gibson2b108082018-04-03 15:05:45 +10001533 long hpsize = host_memory_backend_pagesize(MEMORY_BACKEND(obj));
1534
David Gibson0de6e2a2018-04-03 14:55:11 +10001535 if (hpsize < *hpsize_min) {
1536 *hpsize_min = hpsize;
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001537 }
1538 }
1539
1540 return 0;
1541}
1542
1543long qemu_getrampagesize(void)
1544{
1545 long hpsize = LONG_MAX;
1546 long mainrampagesize;
1547 Object *memdev_root;
1548
David Gibson0de6e2a2018-04-03 14:55:11 +10001549 mainrampagesize = qemu_mempath_getpagesize(mem_path);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001550
1551 /* it's possible we have memory-backend objects with
1552 * hugepage-backed RAM. these may get mapped into system
1553 * address space via -numa parameters or memory hotplug
1554 * hooks. we want to take these into account, but we
1555 * also want to make sure these supported hugepage
1556 * sizes are applicable across the entire range of memory
1557 * we may boot from, so we take the min across all
1558 * backends, and assume normal pages in cases where a
1559 * backend isn't backed by hugepages.
1560 */
1561 memdev_root = object_resolve_path("/objects", NULL);
1562 if (memdev_root) {
1563 object_child_foreach(memdev_root, find_max_supported_pagesize, &hpsize);
1564 }
1565 if (hpsize == LONG_MAX) {
1566 /* No additional memory regions found ==> Report main RAM page size */
1567 return mainrampagesize;
1568 }
1569
1570 /* If NUMA is disabled or the NUMA nodes are not backed with a
1571 * memory-backend, then there is at least one node using "normal" RAM,
1572 * so if its page size is smaller we have got to report that size instead.
1573 */
1574 if (hpsize > mainrampagesize &&
1575 (nb_numa_nodes == 0 || numa_info[0].node_memdev == NULL)) {
1576 static bool warned;
1577 if (!warned) {
1578 error_report("Huge page support disabled (n/a for main memory).");
1579 warned = true;
1580 }
1581 return mainrampagesize;
1582 }
1583
1584 return hpsize;
1585}
1586#else
1587long qemu_getrampagesize(void)
1588{
1589 return getpagesize();
1590}
1591#endif
1592
1593#ifdef __linux__
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001594static int64_t get_file_size(int fd)
1595{
1596 int64_t size = lseek(fd, 0, SEEK_END);
1597 if (size < 0) {
1598 return -errno;
1599 }
1600 return size;
1601}
1602
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001603static int file_ram_open(const char *path,
1604 const char *region_name,
1605 bool *created,
1606 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001607{
1608 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001609 char *sanitized_name;
1610 char *c;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001611 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001612
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001613 *created = false;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001614 for (;;) {
1615 fd = open(path, O_RDWR);
1616 if (fd >= 0) {
1617 /* @path names an existing file, use it */
1618 break;
1619 }
1620 if (errno == ENOENT) {
1621 /* @path names a file that doesn't exist, create it */
1622 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1623 if (fd >= 0) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001624 *created = true;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001625 break;
1626 }
1627 } else if (errno == EISDIR) {
1628 /* @path names a directory, create a file there */
1629 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001630 sanitized_name = g_strdup(region_name);
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001631 for (c = sanitized_name; *c != '\0'; c++) {
1632 if (*c == '/') {
1633 *c = '_';
1634 }
1635 }
1636
1637 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1638 sanitized_name);
1639 g_free(sanitized_name);
1640
1641 fd = mkstemp(filename);
1642 if (fd >= 0) {
1643 unlink(filename);
1644 g_free(filename);
1645 break;
1646 }
1647 g_free(filename);
1648 }
1649 if (errno != EEXIST && errno != EINTR) {
1650 error_setg_errno(errp, errno,
1651 "can't open backing store %s for guest RAM",
1652 path);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001653 return -1;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001654 }
1655 /*
1656 * Try again on EINTR and EEXIST. The latter happens when
1657 * something else creates the file between our two open().
1658 */
1659 }
1660
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001661 return fd;
1662}
1663
1664static void *file_ram_alloc(RAMBlock *block,
1665 ram_addr_t memory,
1666 int fd,
1667 bool truncate,
1668 Error **errp)
1669{
1670 void *area;
1671
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001672 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang98376842017-12-11 15:28:04 +08001673 if (block->mr->align % block->page_size) {
1674 error_setg(errp, "alignment 0x%" PRIx64
1675 " must be multiples of page size 0x%zx",
1676 block->mr->align, block->page_size);
1677 return NULL;
1678 }
1679 block->mr->align = MAX(block->page_size, block->mr->align);
Haozhong Zhang83606682016-10-24 20:49:37 +08001680#if defined(__s390x__)
1681 if (kvm_enabled()) {
1682 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1683 }
1684#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001685
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001686 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001687 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001688 "or larger than page size 0x%zx",
1689 memory, block->page_size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001690 return NULL;
Haozhong Zhang1775f112016-11-02 09:05:51 +08001691 }
1692
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001693 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001694
1695 /*
1696 * ftruncate is not supported by hugetlbfs in older
1697 * hosts, so don't bother bailing out on errors.
1698 * If anything goes wrong with it under other filesystems,
1699 * mmap will fail.
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001700 *
1701 * Do not truncate the non-empty backend file to avoid corrupting
1702 * the existing data in the file. Disabling shrinking is not
1703 * enough. For example, the current vNVDIMM implementation stores
1704 * the guest NVDIMM labels at the end of the backend file. If the
1705 * backend file is later extended, QEMU will not be able to find
1706 * those labels. Therefore, extending the non-empty backend file
1707 * is disabled as well.
Marcelo Tosattic9027602010-03-01 20:25:08 -03001708 */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001709 if (truncate && ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001710 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001711 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001712
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001713 area = qemu_ram_mmap(fd, memory, block->mr->align,
1714 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001715 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001716 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001717 "unable to map backing store for guest RAM");
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001718 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001719 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001720
1721 if (mem_prealloc) {
Jitendra Kolhe1e356fc2017-02-24 09:01:43 +05301722 os_mem_prealloc(fd, area, memory, smp_cpus, errp);
Igor Mammedov056b68a2016-07-20 11:54:03 +02001723 if (errp && *errp) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001724 qemu_ram_munmap(area, memory);
1725 return NULL;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001726 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001727 }
1728
Alex Williamson04b16652010-07-02 11:13:17 -06001729 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001730 return area;
1731}
1732#endif
1733
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001734/* Allocate space within the ram_addr_t space that governs the
1735 * dirty bitmaps.
1736 * Called with the ramlist lock held.
1737 */
Alex Williamsond17b5282010-06-25 11:08:38 -06001738static ram_addr_t find_ram_offset(ram_addr_t size)
1739{
Alex Williamson04b16652010-07-02 11:13:17 -06001740 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001741 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001742
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001743 assert(size != 0); /* it would hand out same offset multiple times */
1744
Mike Day0dc3f442013-09-05 14:41:35 -04001745 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001746 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001747 }
Alex Williamson04b16652010-07-02 11:13:17 -06001748
Peter Xu99e15582017-05-12 12:17:39 +08001749 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001750 ram_addr_t candidate, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001751
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001752 /* Align blocks to start on a 'long' in the bitmap
1753 * which makes the bitmap sync'ing take the fast path.
1754 */
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001755 candidate = block->offset + block->max_length;
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001756 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
Alex Williamson04b16652010-07-02 11:13:17 -06001757
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001758 /* Search for the closest following block
1759 * and find the gap.
1760 */
Peter Xu99e15582017-05-12 12:17:39 +08001761 RAMBLOCK_FOREACH(next_block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001762 if (next_block->offset >= candidate) {
Alex Williamson04b16652010-07-02 11:13:17 -06001763 next = MIN(next, next_block->offset);
1764 }
1765 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001766
1767 /* If it fits remember our place and remember the size
1768 * of gap, but keep going so that we might find a smaller
1769 * gap to fill so avoiding fragmentation.
1770 */
1771 if (next - candidate >= size && next - candidate < mingap) {
1772 offset = candidate;
1773 mingap = next - candidate;
Alex Williamson04b16652010-07-02 11:13:17 -06001774 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001775
1776 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
Alex Williamson04b16652010-07-02 11:13:17 -06001777 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001778
1779 if (offset == RAM_ADDR_MAX) {
1780 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1781 (uint64_t)size);
1782 abort();
1783 }
1784
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001785 trace_find_ram_offset(size, offset);
1786
Alex Williamson04b16652010-07-02 11:13:17 -06001787 return offset;
1788}
1789
Juan Quintelab8c48992017-03-21 17:44:30 +01001790unsigned long last_ram_page(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001791{
Alex Williamsond17b5282010-06-25 11:08:38 -06001792 RAMBlock *block;
1793 ram_addr_t last = 0;
1794
Mike Day0dc3f442013-09-05 14:41:35 -04001795 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08001796 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001797 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001798 }
Mike Day0dc3f442013-09-05 14:41:35 -04001799 rcu_read_unlock();
Juan Quintelab8c48992017-03-21 17:44:30 +01001800 return last >> TARGET_PAGE_BITS;
Alex Williamsond17b5282010-06-25 11:08:38 -06001801}
1802
Jason Baronddb97f12012-08-02 15:44:16 -04001803static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1804{
1805 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001806
1807 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001808 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001809 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1810 if (ret) {
1811 perror("qemu_madvise");
1812 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1813 "but dump_guest_core=off specified\n");
1814 }
1815 }
1816}
1817
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001818const char *qemu_ram_get_idstr(RAMBlock *rb)
1819{
1820 return rb->idstr;
1821}
1822
Dr. David Alan Gilbert463a4ac2017-03-07 18:36:36 +00001823bool qemu_ram_is_shared(RAMBlock *rb)
1824{
1825 return rb->flags & RAM_SHARED;
1826}
1827
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +00001828/* Note: Only set at the start of postcopy */
1829bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
1830{
1831 return rb->flags & RAM_UF_ZEROPAGE;
1832}
1833
1834void qemu_ram_set_uf_zeroable(RAMBlock *rb)
1835{
1836 rb->flags |= RAM_UF_ZEROPAGE;
1837}
1838
Mike Dayae3a7042013-09-05 14:41:35 -04001839/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001840void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08001841{
Gongleifa53a0e2016-05-10 10:04:59 +08001842 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001843
Avi Kivityc5705a72011-12-20 15:59:12 +02001844 assert(new_block);
1845 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001846
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001847 if (dev) {
1848 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001849 if (id) {
1850 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001851 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001852 }
1853 }
1854 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1855
Gongleiab0a9952016-05-10 10:05:00 +08001856 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08001857 RAMBLOCK_FOREACH(block) {
Gongleifa53a0e2016-05-10 10:04:59 +08001858 if (block != new_block &&
1859 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001860 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1861 new_block->idstr);
1862 abort();
1863 }
1864 }
Mike Day0dc3f442013-09-05 14:41:35 -04001865 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001866}
1867
Mike Dayae3a7042013-09-05 14:41:35 -04001868/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001869void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08001870{
Mike Dayae3a7042013-09-05 14:41:35 -04001871 /* FIXME: arch_init.c assumes that this is not called throughout
1872 * migration. Ignore the problem since hot-unplug during migration
1873 * does not work anyway.
1874 */
Hu Tao20cfe882014-04-02 15:13:26 +08001875 if (block) {
1876 memset(block->idstr, 0, sizeof(block->idstr));
1877 }
1878}
1879
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001880size_t qemu_ram_pagesize(RAMBlock *rb)
1881{
1882 return rb->page_size;
1883}
1884
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00001885/* Returns the largest size of page in use */
1886size_t qemu_ram_pagesize_largest(void)
1887{
1888 RAMBlock *block;
1889 size_t largest = 0;
1890
Peter Xu99e15582017-05-12 12:17:39 +08001891 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00001892 largest = MAX(largest, qemu_ram_pagesize(block));
1893 }
1894
1895 return largest;
1896}
1897
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001898static int memory_try_enable_merging(void *addr, size_t len)
1899{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001900 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001901 /* disabled by the user */
1902 return 0;
1903 }
1904
1905 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1906}
1907
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001908/* Only legal before guest might have detected the memory size: e.g. on
1909 * incoming migration, or right after reset.
1910 *
1911 * As memory core doesn't know how is memory accessed, it is up to
1912 * resize callback to update device state and/or add assertions to detect
1913 * misuse, if necessary.
1914 */
Gongleifa53a0e2016-05-10 10:04:59 +08001915int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001916{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001917 assert(block);
1918
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001919 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001920
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001921 if (block->used_length == newsize) {
1922 return 0;
1923 }
1924
1925 if (!(block->flags & RAM_RESIZEABLE)) {
1926 error_setg_errno(errp, EINVAL,
1927 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1928 " in != 0x" RAM_ADDR_FMT, block->idstr,
1929 newsize, block->used_length);
1930 return -EINVAL;
1931 }
1932
1933 if (block->max_length < newsize) {
1934 error_setg_errno(errp, EINVAL,
1935 "Length too large: %s: 0x" RAM_ADDR_FMT
1936 " > 0x" RAM_ADDR_FMT, block->idstr,
1937 newsize, block->max_length);
1938 return -EINVAL;
1939 }
1940
1941 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1942 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001943 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1944 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001945 memory_region_set_size(block->mr, newsize);
1946 if (block->resized) {
1947 block->resized(block->idstr, newsize, block->host);
1948 }
1949 return 0;
1950}
1951
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001952/* Called with ram_list.mutex held */
1953static void dirty_memory_extend(ram_addr_t old_ram_size,
1954 ram_addr_t new_ram_size)
1955{
1956 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
1957 DIRTY_MEMORY_BLOCK_SIZE);
1958 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
1959 DIRTY_MEMORY_BLOCK_SIZE);
1960 int i;
1961
1962 /* Only need to extend if block count increased */
1963 if (new_num_blocks <= old_num_blocks) {
1964 return;
1965 }
1966
1967 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1968 DirtyMemoryBlocks *old_blocks;
1969 DirtyMemoryBlocks *new_blocks;
1970 int j;
1971
1972 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
1973 new_blocks = g_malloc(sizeof(*new_blocks) +
1974 sizeof(new_blocks->blocks[0]) * new_num_blocks);
1975
1976 if (old_num_blocks) {
1977 memcpy(new_blocks->blocks, old_blocks->blocks,
1978 old_num_blocks * sizeof(old_blocks->blocks[0]));
1979 }
1980
1981 for (j = old_num_blocks; j < new_num_blocks; j++) {
1982 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
1983 }
1984
1985 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
1986
1987 if (old_blocks) {
1988 g_free_rcu(old_blocks, rcu);
1989 }
1990 }
1991}
1992
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001993static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
Avi Kivityc5705a72011-12-20 15:59:12 +02001994{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001995 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001996 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001997 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001998 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001999
Juan Quintelab8c48992017-03-21 17:44:30 +01002000 old_ram_size = last_ram_page();
Avi Kivityc5705a72011-12-20 15:59:12 +02002001
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002002 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002003 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002004
2005 if (!new_block->host) {
2006 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002007 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002008 new_block->mr, &err);
2009 if (err) {
2010 error_propagate(errp, err);
2011 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002012 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002013 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002014 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002015 new_block->host = phys_mem_alloc(new_block->max_length,
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002016 &new_block->mr->align, shared);
Markus Armbruster39228252013-07-31 15:11:11 +02002017 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08002018 error_setg_errno(errp, errno,
2019 "cannot set up guest memory '%s'",
2020 memory_region_name(new_block->mr));
2021 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002022 return;
Markus Armbruster39228252013-07-31 15:11:11 +02002023 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002024 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002025 }
2026 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002027
Li Zhijiandd631692015-07-02 20:18:06 +08002028 new_ram_size = MAX(old_ram_size,
2029 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
2030 if (new_ram_size > old_ram_size) {
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002031 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08002032 }
Mike Day0d53d9f2015-01-21 13:45:24 +01002033 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
2034 * QLIST (which has an RCU-friendly variant) does not have insertion at
2035 * tail, so save the last element in last_block.
2036 */
Peter Xu99e15582017-05-12 12:17:39 +08002037 RAMBLOCK_FOREACH(block) {
Mike Day0d53d9f2015-01-21 13:45:24 +01002038 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002039 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002040 break;
2041 }
2042 }
2043 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002044 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002045 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002046 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002047 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04002048 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002049 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002050 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06002051
Mike Day0dc3f442013-09-05 14:41:35 -04002052 /* Write list before version */
2053 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002054 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002055 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002056
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002057 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01002058 new_block->used_length,
2059 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002060
Paolo Bonzinia904c912015-01-21 16:18:35 +01002061 if (new_block->host) {
2062 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2063 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08002064 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01002065 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzini0987d732016-12-21 00:31:36 +08002066 ram_block_notify_add(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002067 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002068}
2069
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002070#ifdef __linux__
Marc-André Lureau38b33622017-06-02 18:12:23 +04002071RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
2072 bool share, int fd,
2073 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002074{
2075 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002076 Error *local_err = NULL;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002077 int64_t file_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002078
2079 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002080 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08002081 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002082 }
2083
Marc-André Lureaue45e7ae2017-06-02 18:12:21 +04002084 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2085 error_setg(errp,
2086 "host lacks kvm mmu notifiers, -mem-path unsupported");
2087 return NULL;
2088 }
2089
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002090 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2091 /*
2092 * file_ram_alloc() needs to allocate just like
2093 * phys_mem_alloc, but we haven't bothered to provide
2094 * a hook there.
2095 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002096 error_setg(errp,
2097 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08002098 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002099 }
2100
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002101 size = HOST_PAGE_ALIGN(size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002102 file_size = get_file_size(fd);
2103 if (file_size > 0 && file_size < size) {
2104 error_setg(errp, "backing store %s size 0x%" PRIx64
2105 " does not match 'size' option 0x" RAM_ADDR_FMT,
2106 mem_path, file_size, size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002107 return NULL;
2108 }
2109
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002110 new_block = g_malloc0(sizeof(*new_block));
2111 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002112 new_block->used_length = size;
2113 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002114 new_block->flags = share ? RAM_SHARED : 0;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002115 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002116 if (!new_block->host) {
2117 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08002118 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002119 }
2120
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002121 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002122 if (local_err) {
2123 g_free(new_block);
2124 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002125 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002126 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002127 return new_block;
Marc-André Lureau38b33622017-06-02 18:12:23 +04002128
2129}
2130
2131
2132RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
2133 bool share, const char *mem_path,
2134 Error **errp)
2135{
2136 int fd;
2137 bool created;
2138 RAMBlock *block;
2139
2140 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2141 if (fd < 0) {
2142 return NULL;
2143 }
2144
2145 block = qemu_ram_alloc_from_fd(size, mr, share, fd, errp);
2146 if (!block) {
2147 if (created) {
2148 unlink(mem_path);
2149 }
2150 close(fd);
2151 return NULL;
2152 }
2153
2154 return block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002155}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002156#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002157
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002158static
Fam Zheng528f46a2016-03-01 14:18:18 +08002159RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2160 void (*resized)(const char*,
2161 uint64_t length,
2162 void *host),
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002163 void *host, bool resizeable, bool share,
Fam Zheng528f46a2016-03-01 14:18:18 +08002164 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002165{
2166 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002167 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002168
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002169 size = HOST_PAGE_ALIGN(size);
2170 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002171 new_block = g_malloc0(sizeof(*new_block));
2172 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002173 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002174 new_block->used_length = size;
2175 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002176 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002177 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002178 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002179 new_block->host = host;
2180 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002181 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002182 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002183 if (resizeable) {
2184 new_block->flags |= RAM_RESIZEABLE;
2185 }
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002186 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002187 if (local_err) {
2188 g_free(new_block);
2189 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002190 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002191 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002192 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002193}
2194
Fam Zheng528f46a2016-03-01 14:18:18 +08002195RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002196 MemoryRegion *mr, Error **errp)
2197{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002198 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2199 false, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002200}
2201
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002202RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2203 MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00002204{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002205 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2206 share, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002207}
2208
Fam Zheng528f46a2016-03-01 14:18:18 +08002209RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002210 void (*resized)(const char*,
2211 uint64_t length,
2212 void *host),
2213 MemoryRegion *mr, Error **errp)
2214{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002215 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2216 false, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00002217}
bellarde9a1ab12007-02-08 23:08:38 +00002218
Paolo Bonzini43771532013-09-09 17:58:40 +02002219static void reclaim_ramblock(RAMBlock *block)
2220{
2221 if (block->flags & RAM_PREALLOC) {
2222 ;
2223 } else if (xen_enabled()) {
2224 xen_invalidate_map_cache_entry(block->host);
2225#ifndef _WIN32
2226 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02002227 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02002228 close(block->fd);
2229#endif
2230 } else {
2231 qemu_anon_ram_free(block->host, block->max_length);
2232 }
2233 g_free(block);
2234}
2235
Fam Zhengf1060c52016-03-01 14:18:22 +08002236void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00002237{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02002238 if (!block) {
2239 return;
2240 }
2241
Paolo Bonzini0987d732016-12-21 00:31:36 +08002242 if (block->host) {
2243 ram_block_notify_remove(block->host, block->max_length);
2244 }
2245
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002246 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08002247 QLIST_REMOVE_RCU(block, next);
2248 ram_list.mru_block = NULL;
2249 /* Write list before version */
2250 smp_wmb();
2251 ram_list.version++;
2252 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002253 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00002254}
2255
Huang Yingcd19cfa2011-03-02 08:56:19 +01002256#ifndef _WIN32
2257void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2258{
2259 RAMBlock *block;
2260 ram_addr_t offset;
2261 int flags;
2262 void *area, *vaddr;
2263
Peter Xu99e15582017-05-12 12:17:39 +08002264 RAMBLOCK_FOREACH(block) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002265 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002266 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02002267 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002268 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002269 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02002270 } else if (xen_enabled()) {
2271 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002272 } else {
2273 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02002274 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002275 flags |= (block->flags & RAM_SHARED ?
2276 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02002277 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2278 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002279 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02002280 /*
2281 * Remap needs to match alloc. Accelerators that
2282 * set phys_mem_alloc never remap. If they did,
2283 * we'd need a remap hook here.
2284 */
2285 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2286
Huang Yingcd19cfa2011-03-02 08:56:19 +01002287 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2288 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2289 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002290 }
2291 if (area != vaddr) {
Alistair Francis493d89b2018-02-03 09:43:14 +01002292 error_report("Could not remap addr: "
2293 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2294 length, addr);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002295 exit(1);
2296 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002297 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002298 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002299 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01002300 }
2301 }
2302}
2303#endif /* !_WIN32 */
2304
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002305/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04002306 * This should not be used for general purpose DMA. Use address_space_map
2307 * or address_space_rw instead. For local memory (e.g. video ram) that the
2308 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04002309 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002310 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002311 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002312void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002313{
Gonglei3655cb92016-02-20 10:35:20 +08002314 RAMBlock *block = ram_block;
2315
2316 if (block == NULL) {
2317 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002318 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002319 }
Mike Dayae3a7042013-09-05 14:41:35 -04002320
2321 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002322 /* We need to check if the requested address is in the RAM
2323 * because we don't want to map the entire memory in QEMU.
2324 * In that case just map until the end of the page.
2325 */
2326 if (block->offset == 0) {
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002327 return xen_map_cache(addr, 0, 0, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002328 }
Mike Dayae3a7042013-09-05 14:41:35 -04002329
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002330 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002331 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002332 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00002333}
2334
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002335/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04002336 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04002337 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002338 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04002339 */
Gonglei3655cb92016-02-20 10:35:20 +08002340static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002341 hwaddr *size, bool lock)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002342{
Gonglei3655cb92016-02-20 10:35:20 +08002343 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002344 if (*size == 0) {
2345 return NULL;
2346 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002347
Gonglei3655cb92016-02-20 10:35:20 +08002348 if (block == NULL) {
2349 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002350 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002351 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002352 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002353
2354 if (xen_enabled() && block->host == NULL) {
2355 /* We need to check if the requested address is in the RAM
2356 * because we don't want to map the entire memory in QEMU.
2357 * In that case just map the requested area.
2358 */
2359 if (block->offset == 0) {
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002360 return xen_map_cache(addr, *size, lock, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002361 }
2362
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002363 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002364 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002365
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002366 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002367}
2368
Dr. David Alan Gilbertf90bb712018-03-12 17:20:57 +00002369/* Return the offset of a hostpointer within a ramblock */
2370ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2371{
2372 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2373 assert((uintptr_t)host >= (uintptr_t)rb->host);
2374 assert(res < rb->max_length);
2375
2376 return res;
2377}
2378
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002379/*
2380 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2381 * in that RAMBlock.
2382 *
2383 * ptr: Host pointer to look up
2384 * round_offset: If true round the result offset down to a page boundary
2385 * *ram_addr: set to result ram_addr
2386 * *offset: set to result offset within the RAMBlock
2387 *
2388 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04002389 *
2390 * By the time this function returns, the returned pointer is not protected
2391 * by RCU anymore. If the caller is not within an RCU critical section and
2392 * does not hold the iothread lock, it must have other means of protecting the
2393 * pointer, such as a reference to the region that includes the incoming
2394 * ram_addr_t.
2395 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002396RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002397 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00002398{
pbrook94a6b542009-04-11 17:15:54 +00002399 RAMBlock *block;
2400 uint8_t *host = ptr;
2401
Jan Kiszka868bb332011-06-21 22:59:09 +02002402 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02002403 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04002404 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02002405 ram_addr = xen_ram_addr_from_mapcache(ptr);
2406 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002407 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01002408 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002409 }
Mike Day0dc3f442013-09-05 14:41:35 -04002410 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002411 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002412 }
2413
Mike Day0dc3f442013-09-05 14:41:35 -04002414 rcu_read_lock();
2415 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002416 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002417 goto found;
2418 }
2419
Peter Xu99e15582017-05-12 12:17:39 +08002420 RAMBLOCK_FOREACH(block) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002421 /* This case append when the block is not mapped. */
2422 if (block->host == NULL) {
2423 continue;
2424 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002425 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002426 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06002427 }
pbrook94a6b542009-04-11 17:15:54 +00002428 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002429
Mike Day0dc3f442013-09-05 14:41:35 -04002430 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002431 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02002432
2433found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002434 *offset = (host - block->host);
2435 if (round_offset) {
2436 *offset &= TARGET_PAGE_MASK;
2437 }
Mike Day0dc3f442013-09-05 14:41:35 -04002438 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002439 return block;
2440}
2441
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002442/*
2443 * Finds the named RAMBlock
2444 *
2445 * name: The name of RAMBlock to find
2446 *
2447 * Returns: RAMBlock (or NULL if not found)
2448 */
2449RAMBlock *qemu_ram_block_by_name(const char *name)
2450{
2451 RAMBlock *block;
2452
Peter Xu99e15582017-05-12 12:17:39 +08002453 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002454 if (!strcmp(name, block->idstr)) {
2455 return block;
2456 }
2457 }
2458
2459 return NULL;
2460}
2461
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002462/* Some of the softmmu routines need to translate from a host pointer
2463 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002464ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002465{
2466 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02002467 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002468
Paolo Bonzinif615f392016-05-26 10:07:50 +02002469 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002470 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002471 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002472 }
2473
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002474 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002475}
Alex Williamsonf471a172010-06-11 11:11:42 -06002476
Peter Maydell27266272017-11-20 18:08:27 +00002477/* Called within RCU critical section. */
2478void memory_notdirty_write_prepare(NotDirtyInfo *ndi,
2479 CPUState *cpu,
2480 vaddr mem_vaddr,
2481 ram_addr_t ram_addr,
2482 unsigned size)
2483{
2484 ndi->cpu = cpu;
2485 ndi->ram_addr = ram_addr;
2486 ndi->mem_vaddr = mem_vaddr;
2487 ndi->size = size;
2488 ndi->locked = false;
2489
2490 assert(tcg_enabled());
2491 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
2492 ndi->locked = true;
2493 tb_lock();
2494 tb_invalidate_phys_page_fast(ram_addr, size);
2495 }
2496}
2497
2498/* Called within RCU critical section. */
2499void memory_notdirty_write_complete(NotDirtyInfo *ndi)
2500{
2501 if (ndi->locked) {
2502 tb_unlock();
2503 }
2504
2505 /* Set both VGA and migration bits for simplicity and to remove
2506 * the notdirty callback faster.
2507 */
2508 cpu_physical_memory_set_dirty_range(ndi->ram_addr, ndi->size,
2509 DIRTY_CLIENTS_NOCODE);
2510 /* we remove the notdirty callback only if the code has been
2511 flushed */
2512 if (!cpu_physical_memory_is_clean(ndi->ram_addr)) {
2513 tlb_set_dirty(ndi->cpu, ndi->mem_vaddr);
2514 }
2515}
2516
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002517/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002518static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002519 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002520{
Peter Maydell27266272017-11-20 18:08:27 +00002521 NotDirtyInfo ndi;
Alex Bennéeba051fb2016-10-27 16:10:16 +01002522
Peter Maydell27266272017-11-20 18:08:27 +00002523 memory_notdirty_write_prepare(&ndi, current_cpu, current_cpu->mem_io_vaddr,
2524 ram_addr, size);
2525
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002526 switch (size) {
2527 case 1:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002528 stb_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002529 break;
2530 case 2:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002531 stw_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002532 break;
2533 case 4:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002534 stl_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002535 break;
Andrew Baumannad528782017-10-13 11:19:13 -07002536 case 8:
2537 stq_p(qemu_map_ram_ptr(NULL, ram_addr), val);
2538 break;
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002539 default:
2540 abort();
2541 }
Peter Maydell27266272017-11-20 18:08:27 +00002542 memory_notdirty_write_complete(&ndi);
bellard1ccde1c2004-02-06 19:46:14 +00002543}
2544
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002545static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002546 unsigned size, bool is_write,
2547 MemTxAttrs attrs)
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002548{
2549 return is_write;
2550}
2551
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002552static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002553 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002554 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002555 .endianness = DEVICE_NATIVE_ENDIAN,
Andrew Baumannad528782017-10-13 11:19:13 -07002556 .valid = {
2557 .min_access_size = 1,
2558 .max_access_size = 8,
2559 .unaligned = false,
2560 },
2561 .impl = {
2562 .min_access_size = 1,
2563 .max_access_size = 8,
2564 .unaligned = false,
2565 },
bellard1ccde1c2004-02-06 19:46:14 +00002566};
2567
pbrook0f459d12008-06-09 00:20:13 +00002568/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002569static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002570{
Andreas Färber93afead2013-08-26 03:41:01 +02002571 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002572 CPUClass *cc = CPU_GET_CLASS(cpu);
pbrook0f459d12008-06-09 00:20:13 +00002573 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002574 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002575
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002576 assert(tcg_enabled());
Andreas Färberff4700b2013-08-26 18:23:18 +02002577 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002578 /* We re-entered the check after replacing the TB. Now raise
2579 * the debug interrupt so that is will trigger after the
2580 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002581 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002582 return;
2583 }
Andreas Färber93afead2013-08-26 03:41:01 +02002584 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Julian Brown40612002017-02-07 18:29:59 +00002585 vaddr = cc->adjust_watchpoint_address(cpu, vaddr, len);
Andreas Färberff4700b2013-08-26 18:23:18 +02002586 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002587 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2588 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002589 if (flags == BP_MEM_READ) {
2590 wp->flags |= BP_WATCHPOINT_HIT_READ;
2591 } else {
2592 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2593 }
2594 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002595 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002596 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002597 if (wp->flags & BP_CPU &&
2598 !cc->debug_check_watchpoint(cpu, wp)) {
2599 wp->flags &= ~BP_WATCHPOINT_HIT;
2600 continue;
2601 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002602 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002603
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002604 /* Both tb_lock and iothread_mutex will be reset when
2605 * cpu_loop_exit or cpu_loop_exit_noexc longjmp
2606 * back into the cpu_exec main loop.
KONRAD Frederica5e99822016-10-27 16:10:06 +01002607 */
2608 tb_lock();
Andreas Färber239c51a2013-09-01 17:12:23 +02002609 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002610 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002611 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002612 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002613 } else {
Richard Henderson9b990ee2017-10-13 10:50:02 -07002614 /* Force execution of one insn next time. */
2615 cpu->cflags_next_tb = 1 | curr_cflags();
Peter Maydell6886b982016-05-17 15:18:04 +01002616 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002617 }
aliguori06d55cc2008-11-18 20:24:06 +00002618 }
aliguori6e140f22008-11-18 20:37:55 +00002619 } else {
2620 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002621 }
2622 }
2623}
2624
pbrook6658ffb2007-03-16 23:58:11 +00002625/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2626 so these check for a hit then pass through to the normal out-of-line
2627 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002628static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2629 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002630{
Peter Maydell66b9b432015-04-26 16:49:24 +01002631 MemTxResult res;
2632 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002633 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2634 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002635
Peter Maydell66b9b432015-04-26 16:49:24 +01002636 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002637 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002638 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002639 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002640 break;
2641 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002642 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002643 break;
2644 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002645 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002646 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002647 case 8:
2648 data = address_space_ldq(as, addr, attrs, &res);
2649 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002650 default: abort();
2651 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002652 *pdata = data;
2653 return res;
2654}
2655
2656static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2657 uint64_t val, unsigned size,
2658 MemTxAttrs attrs)
2659{
2660 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002661 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2662 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002663
2664 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2665 switch (size) {
2666 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002667 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002668 break;
2669 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002670 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002671 break;
2672 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002673 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002674 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002675 case 8:
2676 address_space_stq(as, addr, val, attrs, &res);
2677 break;
Peter Maydell66b9b432015-04-26 16:49:24 +01002678 default: abort();
2679 }
2680 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002681}
2682
Avi Kivity1ec9b902012-01-02 12:47:48 +02002683static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002684 .read_with_attrs = watch_mem_read,
2685 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002686 .endianness = DEVICE_NATIVE_ENDIAN,
Paolo Bonzini306526b2017-10-17 14:16:05 +02002687 .valid = {
2688 .min_access_size = 1,
2689 .max_access_size = 8,
2690 .unaligned = false,
2691 },
2692 .impl = {
2693 .min_access_size = 1,
2694 .max_access_size = 8,
2695 .unaligned = false,
2696 },
pbrook6658ffb2007-03-16 23:58:11 +00002697};
pbrook6658ffb2007-03-16 23:58:11 +00002698
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01002699static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
2700 MemTxAttrs attrs, uint8_t *buf, int len);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002701static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
2702 const uint8_t *buf, int len);
2703static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
Peter Maydelleace72b2018-05-31 14:50:52 +01002704 bool is_write, MemTxAttrs attrs);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002705
Peter Maydellf25a49e2015-04-26 16:49:24 +01002706static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2707 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002708{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002709 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002710 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002711 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002712
blueswir1db7b5422007-05-26 17:36:03 +00002713#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002714 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002715 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002716#endif
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002717 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
Peter Maydell5c9eb022015-04-26 16:49:24 +01002718 if (res) {
2719 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002720 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002721 switch (len) {
2722 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002723 *data = ldub_p(buf);
2724 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002725 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002726 *data = lduw_p(buf);
2727 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002728 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002729 *data = ldl_p(buf);
2730 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002731 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002732 *data = ldq_p(buf);
2733 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002734 default:
2735 abort();
2736 }
blueswir1db7b5422007-05-26 17:36:03 +00002737}
2738
Peter Maydellf25a49e2015-04-26 16:49:24 +01002739static MemTxResult subpage_write(void *opaque, hwaddr addr,
2740 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002741{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002742 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002743 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002744
blueswir1db7b5422007-05-26 17:36:03 +00002745#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002746 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002747 " value %"PRIx64"\n",
2748 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002749#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002750 switch (len) {
2751 case 1:
2752 stb_p(buf, value);
2753 break;
2754 case 2:
2755 stw_p(buf, value);
2756 break;
2757 case 4:
2758 stl_p(buf, value);
2759 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002760 case 8:
2761 stq_p(buf, value);
2762 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002763 default:
2764 abort();
2765 }
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002766 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002767}
2768
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002769static bool subpage_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002770 unsigned len, bool is_write,
2771 MemTxAttrs attrs)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002772{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002773 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002774#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002775 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002776 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002777#endif
2778
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002779 return flatview_access_valid(subpage->fv, addr + subpage->base,
Peter Maydelleace72b2018-05-31 14:50:52 +01002780 len, is_write, attrs);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002781}
2782
Avi Kivity70c68e42012-01-02 12:32:48 +02002783static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002784 .read_with_attrs = subpage_read,
2785 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002786 .impl.min_access_size = 1,
2787 .impl.max_access_size = 8,
2788 .valid.min_access_size = 1,
2789 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002790 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002791 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002792};
2793
Anthony Liguoric227f092009-10-01 16:12:16 -05002794static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002795 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002796{
2797 int idx, eidx;
2798
2799 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2800 return -1;
2801 idx = SUBPAGE_IDX(start);
2802 eidx = SUBPAGE_IDX(end);
2803#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002804 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2805 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002806#endif
blueswir1db7b5422007-05-26 17:36:03 +00002807 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002808 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002809 }
2810
2811 return 0;
2812}
2813
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002814static subpage_t *subpage_init(FlatView *fv, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002815{
Anthony Liguoric227f092009-10-01 16:12:16 -05002816 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002817
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01002818 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002819 mmio->fv = fv;
aliguori1eec6142009-02-05 22:06:18 +00002820 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002821 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002822 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002823 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002824#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002825 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2826 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002827#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002828 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002829
2830 return mmio;
2831}
2832
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002833static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002834{
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002835 assert(fv);
Avi Kivity5312bd82012-02-12 18:32:55 +02002836 MemoryRegionSection section = {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002837 .fv = fv,
Avi Kivity5312bd82012-02-12 18:32:55 +02002838 .mr = mr,
2839 .offset_within_address_space = 0,
2840 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002841 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002842 };
2843
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002844 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002845}
2846
Peter Maydell8af36742017-12-13 17:52:28 +00002847static void readonly_mem_write(void *opaque, hwaddr addr,
2848 uint64_t val, unsigned size)
2849{
2850 /* Ignore any write to ROM. */
2851}
2852
2853static bool readonly_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002854 unsigned size, bool is_write,
2855 MemTxAttrs attrs)
Peter Maydell8af36742017-12-13 17:52:28 +00002856{
2857 return is_write;
2858}
2859
2860/* This will only be used for writes, because reads are special cased
2861 * to directly access the underlying host ram.
2862 */
2863static const MemoryRegionOps readonly_mem_ops = {
2864 .write = readonly_mem_write,
2865 .valid.accepts = readonly_mem_accepts,
2866 .endianness = DEVICE_NATIVE_ENDIAN,
2867 .valid = {
2868 .min_access_size = 1,
2869 .max_access_size = 8,
2870 .unaligned = false,
2871 },
2872 .impl = {
2873 .min_access_size = 1,
2874 .max_access_size = 8,
2875 .unaligned = false,
2876 },
2877};
2878
Peter Maydella54c87b2016-01-21 14:15:05 +00002879MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002880{
Peter Maydella54c87b2016-01-21 14:15:05 +00002881 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2882 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002883 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002884 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002885
2886 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002887}
2888
Avi Kivitye9179ce2009-06-14 11:38:52 +03002889static void io_mem_init(void)
2890{
Peter Maydell8af36742017-12-13 17:52:28 +00002891 memory_region_init_io(&io_mem_rom, NULL, &readonly_mem_ops,
2892 NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002893 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002894 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002895
2896 /* io_mem_notdirty calls tb_invalidate_phys_page_fast,
2897 * which can be called without the iothread mutex.
2898 */
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002899 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002900 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002901 memory_region_clear_global_locking(&io_mem_notdirty);
2902
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002903 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002904 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002905}
2906
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10002907AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
Avi Kivityac1970f2012-10-03 16:22:53 +02002908{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002909 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2910 uint16_t n;
2911
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002912 n = dummy_section(&d->map, fv, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002913 assert(n == PHYS_SECTION_UNASSIGNED);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002914 n = dummy_section(&d->map, fv, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002915 assert(n == PHYS_SECTION_NOTDIRTY);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002916 n = dummy_section(&d->map, fv, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002917 assert(n == PHYS_SECTION_ROM);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002918 n = dummy_section(&d->map, fv, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002919 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002920
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002921 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002922
2923 return d;
Paolo Bonzini00752702013-05-29 12:13:54 +02002924}
2925
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002926void address_space_dispatch_free(AddressSpaceDispatch *d)
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002927{
2928 phys_sections_free(&d->map);
2929 g_free(d);
2930}
2931
Avi Kivity1d711482012-10-02 18:54:45 +02002932static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002933{
Peter Maydell32857f42015-10-01 15:29:50 +01002934 CPUAddressSpace *cpuas;
2935 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002936
2937 /* since each CPU stores ram addresses in its TLB cache, we must
2938 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002939 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2940 cpu_reloading_memory_map();
2941 /* The CPU and TLB are protected by the iothread lock.
2942 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2943 * may have split the RCU critical section.
2944 */
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002945 d = address_space_to_dispatch(cpuas->as);
Alex Bennéef35e44e2016-10-21 16:34:18 +01002946 atomic_rcu_set(&cpuas->memory_dispatch, d);
Alex Bennéed10eb082016-11-14 14:17:28 +00002947 tlb_flush(cpuas->cpu);
Avi Kivity50c1e142012-02-08 21:36:02 +02002948}
2949
Avi Kivity62152b82011-07-26 14:26:14 +03002950static void memory_map_init(void)
2951{
Anthony Liguori7267c092011-08-20 22:09:37 -05002952 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002953
Paolo Bonzini57271d62013-11-07 17:14:37 +01002954 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002955 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002956
Anthony Liguori7267c092011-08-20 22:09:37 -05002957 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002958 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2959 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002960 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002961}
2962
2963MemoryRegion *get_system_memory(void)
2964{
2965 return system_memory;
2966}
2967
Avi Kivity309cb472011-08-08 16:09:03 +03002968MemoryRegion *get_system_io(void)
2969{
2970 return system_io;
2971}
2972
pbrooke2eef172008-06-08 01:09:01 +00002973#endif /* !defined(CONFIG_USER_ONLY) */
2974
bellard13eb76e2004-01-24 15:23:36 +00002975/* physical memory access (slow version, mainly for debug) */
2976#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002977int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002978 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002979{
2980 int l, flags;
2981 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002982 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002983
2984 while (len > 0) {
2985 page = addr & TARGET_PAGE_MASK;
2986 l = (page + TARGET_PAGE_SIZE) - addr;
2987 if (l > len)
2988 l = len;
2989 flags = page_get_flags(page);
2990 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002991 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002992 if (is_write) {
2993 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002994 return -1;
bellard579a97f2007-11-11 14:26:47 +00002995 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002996 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002997 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002998 memcpy(p, buf, l);
2999 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003000 } else {
3001 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003002 return -1;
bellard579a97f2007-11-11 14:26:47 +00003003 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003004 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003005 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003006 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003007 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003008 }
3009 len -= l;
3010 buf += l;
3011 addr += l;
3012 }
Paul Brooka68fe892010-03-01 00:08:59 +00003013 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003014}
bellard8df1cd02005-01-28 22:37:22 +00003015
bellard13eb76e2004-01-24 15:23:36 +00003016#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003017
Paolo Bonzini845b6212015-03-23 11:45:53 +01003018static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02003019 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003020{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003021 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003022 addr += memory_region_get_ram_addr(mr);
3023
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003024 /* No early return if dirty_log_mask is or becomes 0, because
3025 * cpu_physical_memory_set_dirty_range will still call
3026 * xen_modified_memory.
3027 */
3028 if (dirty_log_mask) {
3029 dirty_log_mask =
3030 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003031 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003032 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02003033 assert(tcg_enabled());
Alex Bennéeba051fb2016-10-27 16:10:16 +01003034 tb_lock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003035 tb_invalidate_phys_range(addr, addr + length);
Alex Bennéeba051fb2016-10-27 16:10:16 +01003036 tb_unlock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003037 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
3038 }
3039 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003040}
3041
Richard Henderson23326162013-07-08 14:55:59 -07003042static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02003043{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02003044 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07003045
3046 /* Regions are assumed to support 1-4 byte accesses unless
3047 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07003048 if (access_size_max == 0) {
3049 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003050 }
Richard Henderson23326162013-07-08 14:55:59 -07003051
3052 /* Bound the maximum access by the alignment of the address. */
3053 if (!mr->ops->impl.unaligned) {
3054 unsigned align_size_max = addr & -addr;
3055 if (align_size_max != 0 && align_size_max < access_size_max) {
3056 access_size_max = align_size_max;
3057 }
3058 }
3059
3060 /* Don't attempt accesses larger than the maximum. */
3061 if (l > access_size_max) {
3062 l = access_size_max;
3063 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01003064 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07003065
3066 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003067}
3068
Jan Kiszka4840f102015-06-18 18:47:22 +02003069static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02003070{
Jan Kiszka4840f102015-06-18 18:47:22 +02003071 bool unlocked = !qemu_mutex_iothread_locked();
3072 bool release_lock = false;
3073
3074 if (unlocked && mr->global_locking) {
3075 qemu_mutex_lock_iothread();
3076 unlocked = false;
3077 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003078 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003079 if (mr->flush_coalesced_mmio) {
3080 if (unlocked) {
3081 qemu_mutex_lock_iothread();
3082 }
3083 qemu_flush_coalesced_mmio_buffer();
3084 if (unlocked) {
3085 qemu_mutex_unlock_iothread();
3086 }
3087 }
3088
3089 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003090}
3091
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003092/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003093static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3094 MemTxAttrs attrs,
3095 const uint8_t *buf,
3096 int len, hwaddr addr1,
3097 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00003098{
bellard13eb76e2004-01-24 15:23:36 +00003099 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003100 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01003101 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02003102 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00003103
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003104 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003105 if (!memory_access_is_direct(mr, true)) {
3106 release_lock |= prepare_mmio_access(mr);
3107 l = memory_access_size(mr, l, addr1);
3108 /* XXX: could force current_cpu to NULL to avoid
3109 potential bugs */
3110 switch (l) {
3111 case 8:
3112 /* 64 bit write access */
3113 val = ldq_p(buf);
3114 result |= memory_region_dispatch_write(mr, addr1, val, 8,
3115 attrs);
3116 break;
3117 case 4:
3118 /* 32 bit write access */
Ladi Prosek6da67de2017-01-26 15:22:37 +01003119 val = (uint32_t)ldl_p(buf);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003120 result |= memory_region_dispatch_write(mr, addr1, val, 4,
3121 attrs);
3122 break;
3123 case 2:
3124 /* 16 bit write access */
3125 val = lduw_p(buf);
3126 result |= memory_region_dispatch_write(mr, addr1, val, 2,
3127 attrs);
3128 break;
3129 case 1:
3130 /* 8 bit write access */
3131 val = ldub_p(buf);
3132 result |= memory_region_dispatch_write(mr, addr1, val, 1,
3133 attrs);
3134 break;
3135 default:
3136 abort();
bellard13eb76e2004-01-24 15:23:36 +00003137 }
3138 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003139 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003140 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003141 memcpy(ptr, buf, l);
3142 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00003143 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003144
3145 if (release_lock) {
3146 qemu_mutex_unlock_iothread();
3147 release_lock = false;
3148 }
3149
bellard13eb76e2004-01-24 15:23:36 +00003150 len -= l;
3151 buf += l;
3152 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003153
3154 if (!len) {
3155 break;
3156 }
3157
3158 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003159 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003160 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02003161
Peter Maydell3b643492015-04-26 16:49:23 +01003162 return result;
bellard13eb76e2004-01-24 15:23:36 +00003163}
bellard8df1cd02005-01-28 22:37:22 +00003164
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003165/* Called from RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003166static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
3167 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003168{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003169 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003170 hwaddr addr1;
3171 MemoryRegion *mr;
3172 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003173
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003174 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003175 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003176 result = flatview_write_continue(fv, addr, attrs, buf, len,
3177 addr1, l, mr);
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003178
3179 return result;
3180}
3181
3182/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003183MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
3184 MemTxAttrs attrs, uint8_t *buf,
3185 int len, hwaddr addr1, hwaddr l,
3186 MemoryRegion *mr)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003187{
3188 uint8_t *ptr;
3189 uint64_t val;
3190 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003191 bool release_lock = false;
3192
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003193 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003194 if (!memory_access_is_direct(mr, false)) {
3195 /* I/O case */
3196 release_lock |= prepare_mmio_access(mr);
3197 l = memory_access_size(mr, l, addr1);
3198 switch (l) {
3199 case 8:
3200 /* 64 bit read access */
3201 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
3202 attrs);
3203 stq_p(buf, val);
3204 break;
3205 case 4:
3206 /* 32 bit read access */
3207 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
3208 attrs);
3209 stl_p(buf, val);
3210 break;
3211 case 2:
3212 /* 16 bit read access */
3213 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
3214 attrs);
3215 stw_p(buf, val);
3216 break;
3217 case 1:
3218 /* 8 bit read access */
3219 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
3220 attrs);
3221 stb_p(buf, val);
3222 break;
3223 default:
3224 abort();
3225 }
3226 } else {
3227 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003228 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003229 memcpy(buf, ptr, l);
3230 }
3231
3232 if (release_lock) {
3233 qemu_mutex_unlock_iothread();
3234 release_lock = false;
3235 }
3236
3237 len -= l;
3238 buf += l;
3239 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003240
3241 if (!len) {
3242 break;
3243 }
3244
3245 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003246 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003247 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003248
3249 return result;
3250}
3251
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003252/* Called from RCU critical section. */
3253static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
3254 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003255{
3256 hwaddr l;
3257 hwaddr addr1;
3258 MemoryRegion *mr;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003259
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003260 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003261 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003262 return flatview_read_continue(fv, addr, attrs, buf, len,
3263 addr1, l, mr);
Avi Kivityac1970f2012-10-03 16:22:53 +02003264}
3265
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003266MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
3267 MemTxAttrs attrs, uint8_t *buf, int len)
3268{
3269 MemTxResult result = MEMTX_OK;
3270 FlatView *fv;
3271
3272 if (len > 0) {
3273 rcu_read_lock();
3274 fv = address_space_to_flatview(as);
3275 result = flatview_read(fv, addr, attrs, buf, len);
3276 rcu_read_unlock();
3277 }
3278
3279 return result;
3280}
3281
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003282MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3283 MemTxAttrs attrs,
3284 const uint8_t *buf, int len)
3285{
3286 MemTxResult result = MEMTX_OK;
3287 FlatView *fv;
3288
3289 if (len > 0) {
3290 rcu_read_lock();
3291 fv = address_space_to_flatview(as);
3292 result = flatview_write(fv, addr, attrs, buf, len);
3293 rcu_read_unlock();
3294 }
3295
3296 return result;
3297}
3298
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003299MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
3300 uint8_t *buf, int len, bool is_write)
3301{
3302 if (is_write) {
3303 return address_space_write(as, addr, attrs, buf, len);
3304 } else {
3305 return address_space_read_full(as, addr, attrs, buf, len);
3306 }
3307}
3308
Avi Kivitya8170e52012-10-23 12:30:10 +02003309void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02003310 int len, int is_write)
3311{
Peter Maydell5c9eb022015-04-26 16:49:24 +01003312 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3313 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02003314}
3315
Alexander Graf582b55a2013-12-11 14:17:44 +01003316enum write_rom_type {
3317 WRITE_DATA,
3318 FLUSH_CACHE,
3319};
3320
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003321static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01003322 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00003323{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003324 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00003325 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003326 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003327 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00003328
Paolo Bonzini41063e12015-03-18 14:21:43 +01003329 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00003330 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003331 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003332 mr = address_space_translate(as, addr, &addr1, &l, true,
3333 MEMTXATTRS_UNSPECIFIED);
ths3b46e622007-09-17 08:09:54 +00003334
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003335 if (!(memory_region_is_ram(mr) ||
3336 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02003337 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003338 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00003339 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003340 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01003341 switch (type) {
3342 case WRITE_DATA:
3343 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01003344 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003345 break;
3346 case FLUSH_CACHE:
3347 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
3348 break;
3349 }
bellardd0ecd2a2006-04-23 17:14:48 +00003350 }
3351 len -= l;
3352 buf += l;
3353 addr += l;
3354 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003355 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00003356}
3357
Alexander Graf582b55a2013-12-11 14:17:44 +01003358/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003359void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01003360 const uint8_t *buf, int len)
3361{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003362 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01003363}
3364
3365void cpu_flush_icache_range(hwaddr start, int len)
3366{
3367 /*
3368 * This function should do the same thing as an icache flush that was
3369 * triggered from within the guest. For TCG we are always cache coherent,
3370 * so there is no need to flush anything. For KVM / Xen we need to flush
3371 * the host's instruction cache at least.
3372 */
3373 if (tcg_enabled()) {
3374 return;
3375 }
3376
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003377 cpu_physical_memory_write_rom_internal(&address_space_memory,
3378 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01003379}
3380
aliguori6d16c2f2009-01-22 16:59:11 +00003381typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003382 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00003383 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003384 hwaddr addr;
3385 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003386 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00003387} BounceBuffer;
3388
3389static BounceBuffer bounce;
3390
aliguoriba223c22009-01-22 16:59:16 +00003391typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08003392 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003393 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003394} MapClient;
3395
Fam Zheng38e047b2015-03-16 17:03:35 +08003396QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003397static QLIST_HEAD(map_client_list, MapClient) map_client_list
3398 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003399
Fam Zhenge95205e2015-03-16 17:03:37 +08003400static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00003401{
Blue Swirl72cf2d42009-09-12 07:36:22 +00003402 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003403 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003404}
3405
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003406static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00003407{
3408 MapClient *client;
3409
Blue Swirl72cf2d42009-09-12 07:36:22 +00003410 while (!QLIST_EMPTY(&map_client_list)) {
3411 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08003412 qemu_bh_schedule(client->bh);
3413 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00003414 }
3415}
3416
Fam Zhenge95205e2015-03-16 17:03:37 +08003417void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003418{
3419 MapClient *client = g_malloc(sizeof(*client));
3420
Fam Zheng38e047b2015-03-16 17:03:35 +08003421 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08003422 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00003423 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003424 if (!atomic_read(&bounce.in_use)) {
3425 cpu_notify_map_clients_locked();
3426 }
Fam Zheng38e047b2015-03-16 17:03:35 +08003427 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003428}
3429
Fam Zheng38e047b2015-03-16 17:03:35 +08003430void cpu_exec_init_all(void)
3431{
3432 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01003433 /* The data structures we set up here depend on knowing the page size,
3434 * so no more changes can be made after this point.
3435 * In an ideal world, nothing we did before we had finished the
3436 * machine setup would care about the target page size, and we could
3437 * do this much later, rather than requiring board models to state
3438 * up front what their requirements are.
3439 */
3440 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08003441 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01003442 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08003443 qemu_mutex_init(&map_client_list_lock);
3444}
3445
Fam Zhenge95205e2015-03-16 17:03:37 +08003446void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003447{
Fam Zhenge95205e2015-03-16 17:03:37 +08003448 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00003449
Fam Zhenge95205e2015-03-16 17:03:37 +08003450 qemu_mutex_lock(&map_client_list_lock);
3451 QLIST_FOREACH(client, &map_client_list, link) {
3452 if (client->bh == bh) {
3453 cpu_unregister_map_client_do(client);
3454 break;
3455 }
3456 }
3457 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003458}
3459
3460static void cpu_notify_map_clients(void)
3461{
Fam Zheng38e047b2015-03-16 17:03:35 +08003462 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003463 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08003464 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00003465}
3466
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003467static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
Peter Maydelleace72b2018-05-31 14:50:52 +01003468 bool is_write, MemTxAttrs attrs)
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003469{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003470 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003471 hwaddr l, xlat;
3472
3473 while (len > 0) {
3474 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003475 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003476 if (!memory_access_is_direct(mr, is_write)) {
3477 l = memory_access_size(mr, l, addr);
Peter Maydelleace72b2018-05-31 14:50:52 +01003478 if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003479 return false;
3480 }
3481 }
3482
3483 len -= l;
3484 addr += l;
3485 }
3486 return true;
3487}
3488
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003489bool address_space_access_valid(AddressSpace *as, hwaddr addr,
Peter Maydellfddffa42018-05-31 14:50:52 +01003490 int len, bool is_write,
3491 MemTxAttrs attrs)
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003492{
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003493 FlatView *fv;
3494 bool result;
3495
3496 rcu_read_lock();
3497 fv = address_space_to_flatview(as);
Peter Maydelleace72b2018-05-31 14:50:52 +01003498 result = flatview_access_valid(fv, addr, len, is_write, attrs);
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003499 rcu_read_unlock();
3500 return result;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003501}
3502
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003503static hwaddr
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003504flatview_extend_translation(FlatView *fv, hwaddr addr,
Peter Maydell53d07902018-05-31 14:50:52 +01003505 hwaddr target_len,
3506 MemoryRegion *mr, hwaddr base, hwaddr len,
3507 bool is_write, MemTxAttrs attrs)
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003508{
3509 hwaddr done = 0;
3510 hwaddr xlat;
3511 MemoryRegion *this_mr;
3512
3513 for (;;) {
3514 target_len -= len;
3515 addr += len;
3516 done += len;
3517 if (target_len == 0) {
3518 return done;
3519 }
3520
3521 len = target_len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003522 this_mr = flatview_translate(fv, addr, &xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +01003523 &len, is_write, attrs);
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003524 if (this_mr != mr || xlat != base + done) {
3525 return done;
3526 }
3527 }
3528}
3529
aliguori6d16c2f2009-01-22 16:59:11 +00003530/* Map a physical memory region into a host virtual address.
3531 * May map a subset of the requested range, given by and returned in *plen.
3532 * May return NULL if resources needed to perform the mapping are exhausted.
3533 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003534 * Use cpu_register_map_client() to know when retrying the map operation is
3535 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003536 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003537void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003538 hwaddr addr,
3539 hwaddr *plen,
Peter Maydellf26404f2018-05-31 14:50:52 +01003540 bool is_write,
3541 MemTxAttrs attrs)
aliguori6d16c2f2009-01-22 16:59:11 +00003542{
Avi Kivitya8170e52012-10-23 12:30:10 +02003543 hwaddr len = *plen;
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003544 hwaddr l, xlat;
3545 MemoryRegion *mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003546 void *ptr;
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003547 FlatView *fv;
aliguori6d16c2f2009-01-22 16:59:11 +00003548
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003549 if (len == 0) {
3550 return NULL;
3551 }
aliguori6d16c2f2009-01-22 16:59:11 +00003552
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003553 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003554 rcu_read_lock();
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003555 fv = address_space_to_flatview(as);
Peter Maydellefa99a22018-05-31 14:50:52 +01003556 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini41063e12015-03-18 14:21:43 +01003557
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003558 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003559 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01003560 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003561 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00003562 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02003563 /* Avoid unbounded allocations */
3564 l = MIN(l, TARGET_PAGE_SIZE);
3565 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003566 bounce.addr = addr;
3567 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003568
3569 memory_region_ref(mr);
3570 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003571 if (!is_write) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003572 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003573 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003574 }
aliguori6d16c2f2009-01-22 16:59:11 +00003575
Paolo Bonzini41063e12015-03-18 14:21:43 +01003576 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003577 *plen = l;
3578 return bounce.buffer;
3579 }
3580
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003581
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003582 memory_region_ref(mr);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003583 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
Peter Maydell53d07902018-05-31 14:50:52 +01003584 l, is_write, attrs);
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003585 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003586 rcu_read_unlock();
3587
3588 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003589}
3590
Avi Kivityac1970f2012-10-03 16:22:53 +02003591/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003592 * Will also mark the memory as dirty if is_write == 1. access_len gives
3593 * the amount of memory that was actually read or written by the caller.
3594 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003595void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3596 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003597{
3598 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003599 MemoryRegion *mr;
3600 ram_addr_t addr1;
3601
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003602 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003603 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003604 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003605 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003606 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003607 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003608 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003609 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003610 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003611 return;
3612 }
3613 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003614 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3615 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003616 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003617 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003618 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003619 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003620 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003621 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003622}
bellardd0ecd2a2006-04-23 17:14:48 +00003623
Avi Kivitya8170e52012-10-23 12:30:10 +02003624void *cpu_physical_memory_map(hwaddr addr,
3625 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003626 int is_write)
3627{
Peter Maydellf26404f2018-05-31 14:50:52 +01003628 return address_space_map(&address_space_memory, addr, plen, is_write,
3629 MEMTXATTRS_UNSPECIFIED);
Avi Kivityac1970f2012-10-03 16:22:53 +02003630}
3631
Avi Kivitya8170e52012-10-23 12:30:10 +02003632void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3633 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003634{
3635 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3636}
3637
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003638#define ARG1_DECL AddressSpace *as
3639#define ARG1 as
3640#define SUFFIX
3641#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
3642#define IS_DIRECT(mr, is_write) memory_access_is_direct(mr, is_write)
3643#define MAP_RAM(mr, ofs) qemu_map_ram_ptr((mr)->ram_block, ofs)
3644#define INVALIDATE(mr, ofs, len) invalidate_and_set_dirty(mr, ofs, len)
3645#define RCU_READ_LOCK(...) rcu_read_lock()
3646#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3647#include "memory_ldst.inc.c"
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003648
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003649int64_t address_space_cache_init(MemoryRegionCache *cache,
3650 AddressSpace *as,
3651 hwaddr addr,
3652 hwaddr len,
3653 bool is_write)
3654{
Paolo Bonzini48564042018-03-18 18:26:36 +01003655 AddressSpaceDispatch *d;
3656 hwaddr l;
3657 MemoryRegion *mr;
3658
3659 assert(len > 0);
3660
3661 l = len;
3662 cache->fv = address_space_get_flatview(as);
3663 d = flatview_to_dispatch(cache->fv);
3664 cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true);
3665
3666 mr = cache->mrs.mr;
3667 memory_region_ref(mr);
3668 if (memory_access_is_direct(mr, is_write)) {
Peter Maydell53d07902018-05-31 14:50:52 +01003669 /* We don't care about the memory attributes here as we're only
3670 * doing this if we found actual RAM, which behaves the same
3671 * regardless of attributes; so UNSPECIFIED is fine.
3672 */
Paolo Bonzini48564042018-03-18 18:26:36 +01003673 l = flatview_extend_translation(cache->fv, addr, len, mr,
Peter Maydell53d07902018-05-31 14:50:52 +01003674 cache->xlat, l, is_write,
3675 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003676 cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
3677 } else {
3678 cache->ptr = NULL;
3679 }
3680
3681 cache->len = l;
3682 cache->is_write = is_write;
3683 return l;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003684}
3685
3686void address_space_cache_invalidate(MemoryRegionCache *cache,
3687 hwaddr addr,
3688 hwaddr access_len)
3689{
Paolo Bonzini48564042018-03-18 18:26:36 +01003690 assert(cache->is_write);
3691 if (likely(cache->ptr)) {
3692 invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len);
3693 }
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003694}
3695
3696void address_space_cache_destroy(MemoryRegionCache *cache)
3697{
Paolo Bonzini48564042018-03-18 18:26:36 +01003698 if (!cache->mrs.mr) {
3699 return;
3700 }
3701
3702 if (xen_enabled()) {
3703 xen_invalidate_map_cache_entry(cache->ptr);
3704 }
3705 memory_region_unref(cache->mrs.mr);
3706 flatview_unref(cache->fv);
3707 cache->mrs.mr = NULL;
3708 cache->fv = NULL;
3709}
3710
3711/* Called from RCU critical section. This function has the same
3712 * semantics as address_space_translate, but it only works on a
3713 * predefined range of a MemoryRegion that was mapped with
3714 * address_space_cache_init.
3715 */
3716static inline MemoryRegion *address_space_translate_cached(
3717 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003718 hwaddr *plen, bool is_write, MemTxAttrs attrs)
Paolo Bonzini48564042018-03-18 18:26:36 +01003719{
3720 MemoryRegionSection section;
3721 MemoryRegion *mr;
3722 IOMMUMemoryRegion *iommu_mr;
3723 AddressSpace *target_as;
3724
3725 assert(!cache->ptr);
3726 *xlat = addr + cache->xlat;
3727
3728 mr = cache->mrs.mr;
3729 iommu_mr = memory_region_get_iommu(mr);
3730 if (!iommu_mr) {
3731 /* MMIO region. */
3732 return mr;
3733 }
3734
3735 section = address_space_translate_iommu(iommu_mr, xlat, plen,
3736 NULL, is_write, true,
3737 &target_as);
3738 return section.mr;
3739}
3740
3741/* Called from RCU critical section. address_space_read_cached uses this
3742 * out of line function when the target is an MMIO or IOMMU region.
3743 */
3744void
3745address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3746 void *buf, int len)
3747{
3748 hwaddr addr1, l;
3749 MemoryRegion *mr;
3750
3751 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003752 mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
3753 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003754 flatview_read_continue(cache->fv,
3755 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3756 addr1, l, mr);
3757}
3758
3759/* Called from RCU critical section. address_space_write_cached uses this
3760 * out of line function when the target is an MMIO or IOMMU region.
3761 */
3762void
3763address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3764 const void *buf, int len)
3765{
3766 hwaddr addr1, l;
3767 MemoryRegion *mr;
3768
3769 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003770 mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
3771 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003772 flatview_write_continue(cache->fv,
3773 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3774 addr1, l, mr);
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003775}
3776
3777#define ARG1_DECL MemoryRegionCache *cache
3778#define ARG1 cache
Paolo Bonzini48564042018-03-18 18:26:36 +01003779#define SUFFIX _cached_slow
3780#define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
3781#define IS_DIRECT(mr, is_write) memory_access_is_direct(mr, is_write)
3782#define MAP_RAM(mr, ofs) (cache->ptr + (ofs - cache->xlat))
Paolo Bonzini90c4fe52017-04-03 13:41:28 +02003783#define INVALIDATE(mr, ofs, len) invalidate_and_set_dirty(mr, ofs, len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003784#define RCU_READ_LOCK() ((void)0)
3785#define RCU_READ_UNLOCK() ((void)0)
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003786#include "memory_ldst.inc.c"
3787
aliguori5e2972f2009-03-28 17:51:36 +00003788/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003789int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003790 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003791{
3792 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003793 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003794 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003795
Christian Borntraeger79ca7a12017-03-07 15:19:08 +01003796 cpu_synchronize_state(cpu);
bellard13eb76e2004-01-24 15:23:36 +00003797 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003798 int asidx;
3799 MemTxAttrs attrs;
3800
bellard13eb76e2004-01-24 15:23:36 +00003801 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003802 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3803 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003804 /* if no physical page mapped, return an error */
3805 if (phys_addr == -1)
3806 return -1;
3807 l = (page + TARGET_PAGE_SIZE) - addr;
3808 if (l > len)
3809 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003810 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003811 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003812 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3813 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003814 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003815 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3816 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003817 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003818 }
bellard13eb76e2004-01-24 15:23:36 +00003819 len -= l;
3820 buf += l;
3821 addr += l;
3822 }
3823 return 0;
3824}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003825
3826/*
3827 * Allows code that needs to deal with migration bitmaps etc to still be built
3828 * target independent.
3829 */
Juan Quintela20afaed2017-03-21 09:09:14 +01003830size_t qemu_target_page_size(void)
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003831{
Juan Quintela20afaed2017-03-21 09:09:14 +01003832 return TARGET_PAGE_SIZE;
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003833}
3834
Juan Quintela46d702b2017-04-24 21:03:48 +02003835int qemu_target_page_bits(void)
3836{
3837 return TARGET_PAGE_BITS;
3838}
3839
3840int qemu_target_page_bits_min(void)
3841{
3842 return TARGET_PAGE_BITS_MIN;
3843}
Paul Brooka68fe892010-03-01 00:08:59 +00003844#endif
bellard13eb76e2004-01-24 15:23:36 +00003845
Blue Swirl8e4a4242013-01-06 18:30:17 +00003846/*
3847 * A helper function for the _utterly broken_ virtio device model to find out if
3848 * it's running on a big endian machine. Don't do this at home kids!
3849 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003850bool target_words_bigendian(void);
3851bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003852{
3853#if defined(TARGET_WORDS_BIGENDIAN)
3854 return true;
3855#else
3856 return false;
3857#endif
3858}
3859
Wen Congyang76f35532012-05-07 12:04:18 +08003860#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003861bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003862{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003863 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003864 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003865 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003866
Paolo Bonzini41063e12015-03-18 14:21:43 +01003867 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003868 mr = address_space_translate(&address_space_memory,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003869 phys_addr, &phys_addr, &l, false,
3870 MEMTXATTRS_UNSPECIFIED);
Wen Congyang76f35532012-05-07 12:04:18 +08003871
Paolo Bonzini41063e12015-03-18 14:21:43 +01003872 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3873 rcu_read_unlock();
3874 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003875}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003876
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003877int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003878{
3879 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003880 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003881
Mike Day0dc3f442013-09-05 14:41:35 -04003882 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08003883 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003884 ret = func(block->idstr, block->host, block->offset,
3885 block->used_length, opaque);
3886 if (ret) {
3887 break;
3888 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003889 }
Mike Day0dc3f442013-09-05 14:41:35 -04003890 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003891 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003892}
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003893
3894/*
3895 * Unmap pages of memory from start to start+length such that
3896 * they a) read as 0, b) Trigger whatever fault mechanism
3897 * the OS provides for postcopy.
3898 * The pages must be unmapped by the end of the function.
3899 * Returns: 0 on success, none-0 on failure
3900 *
3901 */
3902int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
3903{
3904 int ret = -1;
3905
3906 uint8_t *host_startaddr = rb->host + start;
3907
3908 if ((uintptr_t)host_startaddr & (rb->page_size - 1)) {
3909 error_report("ram_block_discard_range: Unaligned start address: %p",
3910 host_startaddr);
3911 goto err;
3912 }
3913
3914 if ((start + length) <= rb->used_length) {
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003915 bool need_madvise, need_fallocate;
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003916 uint8_t *host_endaddr = host_startaddr + length;
3917 if ((uintptr_t)host_endaddr & (rb->page_size - 1)) {
3918 error_report("ram_block_discard_range: Unaligned end address: %p",
3919 host_endaddr);
3920 goto err;
3921 }
3922
3923 errno = ENOTSUP; /* If we are missing MADVISE etc */
3924
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003925 /* The logic here is messy;
3926 * madvise DONTNEED fails for hugepages
3927 * fallocate works on hugepages and shmem
3928 */
3929 need_madvise = (rb->page_size == qemu_host_page_size);
3930 need_fallocate = rb->fd != -1;
3931 if (need_fallocate) {
3932 /* For a file, this causes the area of the file to be zero'd
3933 * if read, and for hugetlbfs also causes it to be unmapped
3934 * so a userfault will trigger.
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00003935 */
3936#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
3937 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
3938 start, length);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003939 if (ret) {
3940 ret = -errno;
3941 error_report("ram_block_discard_range: Failed to fallocate "
3942 "%s:%" PRIx64 " +%zx (%d)",
3943 rb->idstr, start, length, ret);
3944 goto err;
3945 }
3946#else
3947 ret = -ENOSYS;
3948 error_report("ram_block_discard_range: fallocate not available/file"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003949 "%s:%" PRIx64 " +%zx (%d)",
3950 rb->idstr, start, length, ret);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003951 goto err;
3952#endif
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003953 }
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003954 if (need_madvise) {
3955 /* For normal RAM this causes it to be unmapped,
3956 * for shared memory it causes the local mapping to disappear
3957 * and to fall back on the file contents (which we just
3958 * fallocate'd away).
3959 */
3960#if defined(CONFIG_MADVISE)
3961 ret = madvise(host_startaddr, length, MADV_DONTNEED);
3962 if (ret) {
3963 ret = -errno;
3964 error_report("ram_block_discard_range: Failed to discard range "
3965 "%s:%" PRIx64 " +%zx (%d)",
3966 rb->idstr, start, length, ret);
3967 goto err;
3968 }
3969#else
3970 ret = -ENOSYS;
3971 error_report("ram_block_discard_range: MADVISE not available"
3972 "%s:%" PRIx64 " +%zx (%d)",
3973 rb->idstr, start, length, ret);
3974 goto err;
3975#endif
3976 }
3977 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
3978 need_madvise, need_fallocate, ret);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003979 } else {
3980 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
3981 "/%zx/" RAM_ADDR_FMT")",
3982 rb->idstr, start, length, rb->used_length);
3983 }
3984
3985err:
3986 return ret;
3987}
3988
Peter Maydellec3f8c92013-06-27 20:53:38 +01003989#endif
Yang Zhonga0be0c52017-07-03 18:12:13 +08003990
3991void page_size_init(void)
3992{
3993 /* NOTE: we can always suppose that qemu_host_page_size >=
3994 TARGET_PAGE_SIZE */
Yang Zhonga0be0c52017-07-03 18:12:13 +08003995 if (qemu_host_page_size == 0) {
3996 qemu_host_page_size = qemu_real_host_page_size;
3997 }
3998 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
3999 qemu_host_page_size = TARGET_PAGE_SIZE;
4000 }
4001 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
4002}
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004003
4004#if !defined(CONFIG_USER_ONLY)
4005
4006static void mtree_print_phys_entries(fprintf_function mon, void *f,
4007 int start, int end, int skip, int ptr)
4008{
4009 if (start == end - 1) {
4010 mon(f, "\t%3d ", start);
4011 } else {
4012 mon(f, "\t%3d..%-3d ", start, end - 1);
4013 }
4014 mon(f, " skip=%d ", skip);
4015 if (ptr == PHYS_MAP_NODE_NIL) {
4016 mon(f, " ptr=NIL");
4017 } else if (!skip) {
4018 mon(f, " ptr=#%d", ptr);
4019 } else {
4020 mon(f, " ptr=[%d]", ptr);
4021 }
4022 mon(f, "\n");
4023}
4024
4025#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
4026 int128_sub((size), int128_one())) : 0)
4027
4028void mtree_print_dispatch(fprintf_function mon, void *f,
4029 AddressSpaceDispatch *d, MemoryRegion *root)
4030{
4031 int i;
4032
4033 mon(f, " Dispatch\n");
4034 mon(f, " Physical sections\n");
4035
4036 for (i = 0; i < d->map.sections_nb; ++i) {
4037 MemoryRegionSection *s = d->map.sections + i;
4038 const char *names[] = { " [unassigned]", " [not dirty]",
4039 " [ROM]", " [watch]" };
4040
4041 mon(f, " #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx " %s%s%s%s%s",
4042 i,
4043 s->offset_within_address_space,
4044 s->offset_within_address_space + MR_SIZE(s->mr->size),
4045 s->mr->name ? s->mr->name : "(noname)",
4046 i < ARRAY_SIZE(names) ? names[i] : "",
4047 s->mr == root ? " [ROOT]" : "",
4048 s == d->mru_section ? " [MRU]" : "",
4049 s->mr->is_iommu ? " [iommu]" : "");
4050
4051 if (s->mr->alias) {
4052 mon(f, " alias=%s", s->mr->alias->name ?
4053 s->mr->alias->name : "noname");
4054 }
4055 mon(f, "\n");
4056 }
4057
4058 mon(f, " Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
4059 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
4060 for (i = 0; i < d->map.nodes_nb; ++i) {
4061 int j, jprev;
4062 PhysPageEntry prev;
4063 Node *n = d->map.nodes + i;
4064
4065 mon(f, " [%d]\n", i);
4066
4067 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
4068 PhysPageEntry *pe = *n + j;
4069
4070 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
4071 continue;
4072 }
4073
4074 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4075
4076 jprev = j;
4077 prev = *pe;
4078 }
4079
4080 if (jprev != ARRAY_SIZE(*n)) {
4081 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4082 }
4083 }
4084}
4085
4086#endif