blob: bb1dff423aaf928f289550d8982b90435f02b155 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
bellard54936002003-05-13 00:25:15 +000021
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020022#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000023#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010024#include "exec/exec-all.h"
Juan Quintela51180422017-04-24 20:50:19 +020025#include "exec/target_page.h"
bellardb67d9a52008-05-23 09:57:34 +000026#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020027#include "hw/qdev-core.h"
Fam Zhengc7e002c2017-07-14 10:15:08 +080028#include "hw/qdev-properties.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010031#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010032#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +020038#include "qemu/qemu-print.h"
pbrook53a59602006-03-25 19:31:22 +000039#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020040#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010041#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020042#include "hw/hw.h"
43#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010044#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020045#include "sysemu/dma.h"
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +110046#include "sysemu/numa.h"
Christian Borntraeger79ca7a12017-03-07 15:19:08 +010047#include "sysemu/hw_accel.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020048#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010049#include "sysemu/xen-mapcache.h"
Daniel P. Berrange0ab8ed12017-01-25 16:14:15 +000050#include "trace-root.h"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +000051
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000052#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000053#include <linux/falloc.h>
54#endif
55
pbrook53a59602006-03-25 19:31:22 +000056#endif
Mike Day0dc3f442013-09-05 14:41:35 -040057#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020058#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000059#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030060#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000061
Paolo Bonzini022c62c2012-12-17 18:19:49 +010062#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020063#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030064#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020065
Bharata B Rao9dfeca72016-05-12 09:18:12 +053066#include "migration/vmstate.h"
67
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020068#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030069#ifndef _WIN32
70#include "qemu/mmap-alloc.h"
71#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020072
Peter Xube9b23c2017-05-12 12:17:41 +080073#include "monitor/monitor.h"
74
blueswir1db7b5422007-05-26 17:36:03 +000075//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000076
pbrook99773bd2006-04-16 15:14:59 +000077#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040078/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
79 * are protected by the ramlist lock.
80 */
Mike Day0d53d9f2015-01-21 13:45:24 +010081RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030082
83static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030084static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030085
Avi Kivityf6790af2012-10-02 20:13:51 +020086AddressSpace address_space_io;
87AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020088
Paolo Bonzini0844e002013-05-24 14:37:28 +020089MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020090static MemoryRegion io_mem_unassigned;
pbrooke2eef172008-06-08 01:09:01 +000091#endif
bellard9fa3e852004-01-04 18:06:42 +000092
Peter Maydell20bccb82016-10-24 16:26:49 +010093#ifdef TARGET_PAGE_BITS_VARY
94int target_page_bits;
95bool target_page_bits_decided;
96#endif
97
Paolo Bonzinif481ee22018-12-06 11:56:15 +010098CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
99
bellard6a00d602005-11-21 23:25:50 +0000100/* current CPU in the current thread. It is only valid inside
101 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200102__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000103/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000104 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000105 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100106int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000107
Yang Zhonga0be0c52017-07-03 18:12:13 +0800108uintptr_t qemu_host_page_size;
109intptr_t qemu_host_page_mask;
Yang Zhonga0be0c52017-07-03 18:12:13 +0800110
Peter Maydell20bccb82016-10-24 16:26:49 +0100111bool set_preferred_target_page_bits(int bits)
112{
113 /* The target page size is the lowest common denominator for all
114 * the CPUs in the system, so we can only make it smaller, never
115 * larger. And we can't make it smaller once we've committed to
116 * a particular size.
117 */
118#ifdef TARGET_PAGE_BITS_VARY
119 assert(bits >= TARGET_PAGE_BITS_MIN);
120 if (target_page_bits == 0 || target_page_bits > bits) {
121 if (target_page_bits_decided) {
122 return false;
123 }
124 target_page_bits = bits;
125 }
126#endif
127 return true;
128}
129
pbrooke2eef172008-06-08 01:09:01 +0000130#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200131
Peter Maydell20bccb82016-10-24 16:26:49 +0100132static void finalize_target_page_bits(void)
133{
134#ifdef TARGET_PAGE_BITS_VARY
135 if (target_page_bits == 0) {
136 target_page_bits = TARGET_PAGE_BITS_MIN;
137 }
138 target_page_bits_decided = true;
139#endif
140}
141
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200142typedef struct PhysPageEntry PhysPageEntry;
143
144struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200145 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200146 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200147 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200148 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200149};
150
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200151#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
152
Paolo Bonzini03f49952013-11-07 17:14:36 +0100153/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100154#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100155
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200156#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100157#define P_L2_SIZE (1 << P_L2_BITS)
158
159#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
160
161typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200162
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200163typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100164 struct rcu_head rcu;
165
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200166 unsigned sections_nb;
167 unsigned sections_nb_alloc;
168 unsigned nodes_nb;
169 unsigned nodes_nb_alloc;
170 Node *nodes;
171 MemoryRegionSection *sections;
172} PhysPageMap;
173
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200174struct AddressSpaceDispatch {
Fam Zheng729633c2016-03-01 14:18:24 +0800175 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200176 /* This is a multi-level map on the physical address space.
177 * The bottom level has pointers to MemoryRegionSections.
178 */
179 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200180 PhysPageMap map;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200181};
182
Jan Kiszka90260c62013-05-26 21:46:51 +0200183#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
184typedef struct subpage_t {
185 MemoryRegion iomem;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000186 FlatView *fv;
Jan Kiszka90260c62013-05-26 21:46:51 +0200187 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100188 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200189} subpage_t;
190
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200191#define PHYS_SECTION_UNASSIGNED 0
192#define PHYS_SECTION_NOTDIRTY 1
193#define PHYS_SECTION_ROM 2
194#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200195
pbrooke2eef172008-06-08 01:09:01 +0000196static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300197static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000198static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000199
Avi Kivity1ec9b902012-01-02 12:47:48 +0200200static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100201
202/**
203 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
204 * @cpu: the CPU whose AddressSpace this is
205 * @as: the AddressSpace itself
206 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
207 * @tcg_as_listener: listener for tracking changes to the AddressSpace
208 */
209struct CPUAddressSpace {
210 CPUState *cpu;
211 AddressSpace *as;
212 struct AddressSpaceDispatch *memory_dispatch;
213 MemoryListener tcg_as_listener;
214};
215
Gerd Hoffmann8deaf122017-04-21 11:16:25 +0200216struct DirtyBitmapSnapshot {
217 ram_addr_t start;
218 ram_addr_t end;
219 unsigned long dirty[];
220};
221
pbrook6658ffb2007-03-16 23:58:11 +0000222#endif
bellard54936002003-05-13 00:25:15 +0000223
Paul Brook6d9a1302010-02-28 23:55:53 +0000224#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200225
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200226static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200227{
Peter Lieven101420b2016-07-15 12:03:50 +0200228 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200229 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200230 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200231 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
232 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200233 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200234 }
235}
236
Paolo Bonzinidb946042015-05-21 15:12:29 +0200237static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200238{
239 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200240 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200241 PhysPageEntry e;
242 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200243
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200244 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200245 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200246 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200247 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200248
249 e.skip = leaf ? 0 : 1;
250 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100251 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200252 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200253 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200254 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200255}
256
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200257static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
258 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200259 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200260{
261 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100262 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200263
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200264 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200265 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200266 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200267 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100268 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200269
Paolo Bonzini03f49952013-11-07 17:14:36 +0100270 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200271 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200272 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200273 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200274 *index += step;
275 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200276 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200277 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200278 }
279 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200280 }
281}
282
Avi Kivityac1970f2012-10-03 16:22:53 +0200283static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200284 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200285 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000286{
Avi Kivity29990972012-02-13 20:21:20 +0200287 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200288 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000289
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200290 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000291}
292
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200293/* Compact a non leaf page entry. Simply detect that the entry has a single child,
294 * and update our entry so we can skip it and go directly to the destination.
295 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400296static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200297{
298 unsigned valid_ptr = P_L2_SIZE;
299 int valid = 0;
300 PhysPageEntry *p;
301 int i;
302
303 if (lp->ptr == PHYS_MAP_NODE_NIL) {
304 return;
305 }
306
307 p = nodes[lp->ptr];
308 for (i = 0; i < P_L2_SIZE; i++) {
309 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
310 continue;
311 }
312
313 valid_ptr = i;
314 valid++;
315 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400316 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200317 }
318 }
319
320 /* We can only compress if there's only one child. */
321 if (valid != 1) {
322 return;
323 }
324
325 assert(valid_ptr < P_L2_SIZE);
326
327 /* Don't compress if it won't fit in the # of bits we have. */
328 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
329 return;
330 }
331
332 lp->ptr = p[valid_ptr].ptr;
333 if (!p[valid_ptr].skip) {
334 /* If our only child is a leaf, make this a leaf. */
335 /* By design, we should have made this node a leaf to begin with so we
336 * should never reach here.
337 * But since it's so simple to handle this, let's do it just in case we
338 * change this rule.
339 */
340 lp->skip = 0;
341 } else {
342 lp->skip += p[valid_ptr].skip;
343 }
344}
345
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +1000346void address_space_dispatch_compact(AddressSpaceDispatch *d)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200347{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200348 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400349 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200350 }
351}
352
Fam Zheng29cb5332016-03-01 14:18:23 +0800353static inline bool section_covers_addr(const MemoryRegionSection *section,
354 hwaddr addr)
355{
356 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
357 * the section must cover the entire address space.
358 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700359 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800360 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700361 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800362}
363
Peter Xu003a0cf2017-05-15 16:50:57 +0800364static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
bellard92e873b2004-05-21 14:52:29 +0000365{
Peter Xu003a0cf2017-05-15 16:50:57 +0800366 PhysPageEntry lp = d->phys_map, *p;
367 Node *nodes = d->map.nodes;
368 MemoryRegionSection *sections = d->map.sections;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200369 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200370 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200371
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200372 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200373 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200374 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200375 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200376 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100377 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200378 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200379
Fam Zheng29cb5332016-03-01 14:18:23 +0800380 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200381 return &sections[lp.ptr];
382 } else {
383 return &sections[PHYS_SECTION_UNASSIGNED];
384 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200385}
386
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100387/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200388static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200389 hwaddr addr,
390 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200391{
Fam Zheng729633c2016-03-01 14:18:24 +0800392 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200393 subpage_t *subpage;
394
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100395 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
396 !section_covers_addr(section, addr)) {
Peter Xu003a0cf2017-05-15 16:50:57 +0800397 section = phys_page_find(d, addr);
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100398 atomic_set(&d->mru_section, section);
Fam Zheng729633c2016-03-01 14:18:24 +0800399 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200400 if (resolve_subpage && section->mr->subpage) {
401 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200402 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200403 }
404 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200405}
406
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100407/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200408static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200409address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200410 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200411{
412 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200413 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100414 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200415
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200416 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200417 /* Compute offset within MemoryRegionSection */
418 addr -= section->offset_within_address_space;
419
420 /* Compute offset within MemoryRegion */
421 *xlat = addr + section->offset_within_region;
422
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200423 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200424
425 /* MMIO registers can be expected to perform full-width accesses based only
426 * on their address, without considering adjacent registers that could
427 * decode to completely different MemoryRegions. When such registers
428 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
429 * regions overlap wildly. For this reason we cannot clamp the accesses
430 * here.
431 *
432 * If the length is small (as is the case for address_space_ldl/stl),
433 * everything works fine. If the incoming length is large, however,
434 * the caller really has to do the clamping through memory_access_size.
435 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200436 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200437 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200438 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
439 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200440 return section;
441}
Jan Kiszka90260c62013-05-26 21:46:51 +0200442
Peter Xud5e5faf2017-10-10 11:42:45 +0200443/**
Paolo Bonzinia411c842018-03-03 17:24:04 +0100444 * address_space_translate_iommu - translate an address through an IOMMU
445 * memory region and then through the target address space.
446 *
447 * @iommu_mr: the IOMMU memory region that we start the translation from
448 * @addr: the address to be translated through the MMU
449 * @xlat: the translated address offset within the destination memory region.
450 * It cannot be %NULL.
451 * @plen_out: valid read/write length of the translated address. It
452 * cannot be %NULL.
453 * @page_mask_out: page mask for the translated address. This
454 * should only be meaningful for IOMMU translated
455 * addresses, since there may be huge pages that this bit
456 * would tell. It can be %NULL if we don't care about it.
457 * @is_write: whether the translation operation is for write
458 * @is_mmio: whether this can be MMIO, set true if it can
459 * @target_as: the address space targeted by the IOMMU
Peter Maydell2f7b0092018-05-31 14:50:53 +0100460 * @attrs: transaction attributes
Paolo Bonzinia411c842018-03-03 17:24:04 +0100461 *
462 * This function is called from RCU critical section. It is the common
463 * part of flatview_do_translate and address_space_translate_cached.
464 */
465static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr,
466 hwaddr *xlat,
467 hwaddr *plen_out,
468 hwaddr *page_mask_out,
469 bool is_write,
470 bool is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100471 AddressSpace **target_as,
472 MemTxAttrs attrs)
Paolo Bonzinia411c842018-03-03 17:24:04 +0100473{
474 MemoryRegionSection *section;
475 hwaddr page_mask = (hwaddr)-1;
476
477 do {
478 hwaddr addr = *xlat;
479 IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
Peter Maydell2c91bcf2018-06-15 14:57:16 +0100480 int iommu_idx = 0;
481 IOMMUTLBEntry iotlb;
482
483 if (imrc->attrs_to_index) {
484 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
485 }
486
487 iotlb = imrc->translate(iommu_mr, addr, is_write ?
488 IOMMU_WO : IOMMU_RO, iommu_idx);
Paolo Bonzinia411c842018-03-03 17:24:04 +0100489
490 if (!(iotlb.perm & (1 << is_write))) {
491 goto unassigned;
492 }
493
494 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
495 | (addr & iotlb.addr_mask));
496 page_mask &= iotlb.addr_mask;
497 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
498 *target_as = iotlb.target_as;
499
500 section = address_space_translate_internal(
501 address_space_to_dispatch(iotlb.target_as), addr, xlat,
502 plen_out, is_mmio);
503
504 iommu_mr = memory_region_get_iommu(section->mr);
505 } while (unlikely(iommu_mr));
506
507 if (page_mask_out) {
508 *page_mask_out = page_mask;
509 }
510 return *section;
511
512unassigned:
513 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
514}
515
516/**
Peter Xud5e5faf2017-10-10 11:42:45 +0200517 * flatview_do_translate - translate an address in FlatView
518 *
519 * @fv: the flat view that we want to translate on
520 * @addr: the address to be translated in above address space
521 * @xlat: the translated address offset within memory region. It
522 * cannot be @NULL.
523 * @plen_out: valid read/write length of the translated address. It
524 * can be @NULL when we don't care about it.
525 * @page_mask_out: page mask for the translated address. This
526 * should only be meaningful for IOMMU translated
527 * addresses, since there may be huge pages that this bit
528 * would tell. It can be @NULL if we don't care about it.
529 * @is_write: whether the translation operation is for write
530 * @is_mmio: whether this can be MMIO, set true if it can
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200531 * @target_as: the address space targeted by the IOMMU
Peter Maydell49e14aa2018-05-31 14:50:53 +0100532 * @attrs: memory transaction attributes
Peter Xud5e5faf2017-10-10 11:42:45 +0200533 *
534 * This function is called from RCU critical section
535 */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000536static MemoryRegionSection flatview_do_translate(FlatView *fv,
537 hwaddr addr,
538 hwaddr *xlat,
Peter Xud5e5faf2017-10-10 11:42:45 +0200539 hwaddr *plen_out,
540 hwaddr *page_mask_out,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000541 bool is_write,
542 bool is_mmio,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100543 AddressSpace **target_as,
544 MemTxAttrs attrs)
Jan Kiszka90260c62013-05-26 21:46:51 +0200545{
Avi Kivity30951152012-10-30 13:47:46 +0200546 MemoryRegionSection *section;
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000547 IOMMUMemoryRegion *iommu_mr;
Peter Xud5e5faf2017-10-10 11:42:45 +0200548 hwaddr plen = (hwaddr)(-1);
549
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200550 if (!plen_out) {
551 plen_out = &plen;
Peter Xud5e5faf2017-10-10 11:42:45 +0200552 }
Avi Kivity30951152012-10-30 13:47:46 +0200553
Paolo Bonzinia411c842018-03-03 17:24:04 +0100554 section = address_space_translate_internal(
555 flatview_to_dispatch(fv), addr, xlat,
556 plen_out, is_mmio);
Avi Kivity30951152012-10-30 13:47:46 +0200557
Paolo Bonzinia411c842018-03-03 17:24:04 +0100558 iommu_mr = memory_region_get_iommu(section->mr);
559 if (unlikely(iommu_mr)) {
560 return address_space_translate_iommu(iommu_mr, xlat,
561 plen_out, page_mask_out,
562 is_write, is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100563 target_as, attrs);
Avi Kivity30951152012-10-30 13:47:46 +0200564 }
Peter Xud5e5faf2017-10-10 11:42:45 +0200565 if (page_mask_out) {
Paolo Bonzinia411c842018-03-03 17:24:04 +0100566 /* Not behind an IOMMU, use default page size. */
567 *page_mask_out = ~TARGET_PAGE_MASK;
Peter Xud5e5faf2017-10-10 11:42:45 +0200568 }
569
Peter Xua7640402017-05-17 16:57:42 +0800570 return *section;
Peter Xua7640402017-05-17 16:57:42 +0800571}
572
573/* Called from RCU critical section */
574IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
Peter Maydell7446eb02018-05-31 14:50:53 +0100575 bool is_write, MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800576{
577 MemoryRegionSection section;
Peter Xu076a93d2017-10-10 11:42:46 +0200578 hwaddr xlat, page_mask;
Peter Xua7640402017-05-17 16:57:42 +0800579
Peter Xu076a93d2017-10-10 11:42:46 +0200580 /*
581 * This can never be MMIO, and we don't really care about plen,
582 * but page mask.
583 */
584 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100585 NULL, &page_mask, is_write, false, &as,
586 attrs);
Peter Xua7640402017-05-17 16:57:42 +0800587
588 /* Illegal translation */
589 if (section.mr == &io_mem_unassigned) {
590 goto iotlb_fail;
591 }
592
593 /* Convert memory region offset into address space offset */
594 xlat += section.offset_within_address_space -
595 section.offset_within_region;
596
Peter Xua7640402017-05-17 16:57:42 +0800597 return (IOMMUTLBEntry) {
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000598 .target_as = as,
Peter Xu076a93d2017-10-10 11:42:46 +0200599 .iova = addr & ~page_mask,
600 .translated_addr = xlat & ~page_mask,
601 .addr_mask = page_mask,
Peter Xua7640402017-05-17 16:57:42 +0800602 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
603 .perm = IOMMU_RW,
604 };
605
606iotlb_fail:
607 return (IOMMUTLBEntry) {0};
608}
609
610/* Called from RCU critical section */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000611MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +0100612 hwaddr *plen, bool is_write,
613 MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800614{
615 MemoryRegion *mr;
616 MemoryRegionSection section;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000617 AddressSpace *as = NULL;
Peter Xua7640402017-05-17 16:57:42 +0800618
619 /* This can be MMIO, so setup MMIO bit. */
Peter Xud5e5faf2017-10-10 11:42:45 +0200620 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100621 is_write, true, &as, attrs);
Peter Xua7640402017-05-17 16:57:42 +0800622 mr = section.mr;
623
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000624 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100625 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700626 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100627 }
628
Avi Kivity30951152012-10-30 13:47:46 +0200629 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200630}
631
Peter Maydell1f871c52018-06-15 14:57:16 +0100632typedef struct TCGIOMMUNotifier {
633 IOMMUNotifier n;
634 MemoryRegion *mr;
635 CPUState *cpu;
636 int iommu_idx;
637 bool active;
638} TCGIOMMUNotifier;
639
640static void tcg_iommu_unmap_notify(IOMMUNotifier *n, IOMMUTLBEntry *iotlb)
641{
642 TCGIOMMUNotifier *notifier = container_of(n, TCGIOMMUNotifier, n);
643
644 if (!notifier->active) {
645 return;
646 }
647 tlb_flush(notifier->cpu);
648 notifier->active = false;
649 /* We leave the notifier struct on the list to avoid reallocating it later.
650 * Generally the number of IOMMUs a CPU deals with will be small.
651 * In any case we can't unregister the iommu notifier from a notify
652 * callback.
653 */
654}
655
656static void tcg_register_iommu_notifier(CPUState *cpu,
657 IOMMUMemoryRegion *iommu_mr,
658 int iommu_idx)
659{
660 /* Make sure this CPU has an IOMMU notifier registered for this
661 * IOMMU/IOMMU index combination, so that we can flush its TLB
662 * when the IOMMU tells us the mappings we've cached have changed.
663 */
664 MemoryRegion *mr = MEMORY_REGION(iommu_mr);
665 TCGIOMMUNotifier *notifier;
666 int i;
667
668 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
Peter Maydell5601be32019-02-01 14:55:45 +0000669 notifier = g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i);
Peter Maydell1f871c52018-06-15 14:57:16 +0100670 if (notifier->mr == mr && notifier->iommu_idx == iommu_idx) {
671 break;
672 }
673 }
674 if (i == cpu->iommu_notifiers->len) {
675 /* Not found, add a new entry at the end of the array */
676 cpu->iommu_notifiers = g_array_set_size(cpu->iommu_notifiers, i + 1);
Peter Maydell5601be32019-02-01 14:55:45 +0000677 notifier = g_new0(TCGIOMMUNotifier, 1);
678 g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i) = notifier;
Peter Maydell1f871c52018-06-15 14:57:16 +0100679
680 notifier->mr = mr;
681 notifier->iommu_idx = iommu_idx;
682 notifier->cpu = cpu;
683 /* Rather than trying to register interest in the specific part
684 * of the iommu's address space that we've accessed and then
685 * expand it later as subsequent accesses touch more of it, we
686 * just register interest in the whole thing, on the assumption
687 * that iommu reconfiguration will be rare.
688 */
689 iommu_notifier_init(&notifier->n,
690 tcg_iommu_unmap_notify,
691 IOMMU_NOTIFIER_UNMAP,
692 0,
693 HWADDR_MAX,
694 iommu_idx);
695 memory_region_register_iommu_notifier(notifier->mr, &notifier->n);
696 }
697
698 if (!notifier->active) {
699 notifier->active = true;
700 }
701}
702
703static void tcg_iommu_free_notifier_list(CPUState *cpu)
704{
705 /* Destroy the CPU's notifier list */
706 int i;
707 TCGIOMMUNotifier *notifier;
708
709 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
Peter Maydell5601be32019-02-01 14:55:45 +0000710 notifier = g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i);
Peter Maydell1f871c52018-06-15 14:57:16 +0100711 memory_region_unregister_iommu_notifier(notifier->mr, &notifier->n);
Peter Maydell5601be32019-02-01 14:55:45 +0000712 g_free(notifier);
Peter Maydell1f871c52018-06-15 14:57:16 +0100713 }
714 g_array_free(cpu->iommu_notifiers, true);
715}
716
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100717/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200718MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000719address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Peter Maydell1f871c52018-06-15 14:57:16 +0100720 hwaddr *xlat, hwaddr *plen,
721 MemTxAttrs attrs, int *prot)
Jan Kiszka90260c62013-05-26 21:46:51 +0200722{
Avi Kivity30951152012-10-30 13:47:46 +0200723 MemoryRegionSection *section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100724 IOMMUMemoryRegion *iommu_mr;
725 IOMMUMemoryRegionClass *imrc;
726 IOMMUTLBEntry iotlb;
727 int iommu_idx;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100728 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000729
Peter Maydell1f871c52018-06-15 14:57:16 +0100730 for (;;) {
731 section = address_space_translate_internal(d, addr, &addr, plen, false);
732
733 iommu_mr = memory_region_get_iommu(section->mr);
734 if (!iommu_mr) {
735 break;
736 }
737
738 imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
739
740 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
741 tcg_register_iommu_notifier(cpu, iommu_mr, iommu_idx);
742 /* We need all the permissions, so pass IOMMU_NONE so the IOMMU
743 * doesn't short-cut its translation table walk.
744 */
745 iotlb = imrc->translate(iommu_mr, addr, IOMMU_NONE, iommu_idx);
746 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
747 | (addr & iotlb.addr_mask));
748 /* Update the caller's prot bits to remove permissions the IOMMU
749 * is giving us a failure response for. If we get down to no
750 * permissions left at all we can give up now.
751 */
752 if (!(iotlb.perm & IOMMU_RO)) {
753 *prot &= ~(PAGE_READ | PAGE_EXEC);
754 }
755 if (!(iotlb.perm & IOMMU_WO)) {
756 *prot &= ~PAGE_WRITE;
757 }
758
759 if (!*prot) {
760 goto translate_fail;
761 }
762
763 d = flatview_to_dispatch(address_space_to_flatview(iotlb.target_as));
764 }
Avi Kivity30951152012-10-30 13:47:46 +0200765
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000766 assert(!memory_region_is_iommu(section->mr));
Peter Maydell1f871c52018-06-15 14:57:16 +0100767 *xlat = addr;
Avi Kivity30951152012-10-30 13:47:46 +0200768 return section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100769
770translate_fail:
771 return &d->map.sections[PHYS_SECTION_UNASSIGNED];
Jan Kiszka90260c62013-05-26 21:46:51 +0200772}
bellard9fa3e852004-01-04 18:06:42 +0000773#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000774
Andreas Färberb170fce2013-01-20 20:23:22 +0100775#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000776
Juan Quintelae59fb372009-09-29 22:48:21 +0200777static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200778{
Andreas Färber259186a2013-01-17 18:51:17 +0100779 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200780
aurel323098dba2009-03-07 21:28:24 +0000781 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
782 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100783 cpu->interrupt_request &= ~0x01;
Alex Bennéed10eb082016-11-14 14:17:28 +0000784 tlb_flush(cpu);
pbrook9656f322008-07-01 20:01:19 +0000785
Pavel Dovgalyuk15a356c2018-01-10 16:48:46 +0300786 /* loadvm has just updated the content of RAM, bypassing the
787 * usual mechanisms that ensure we flush TBs for writes to
788 * memory we've translated code from. So we must flush all TBs,
789 * which will now be stale.
790 */
791 tb_flush(cpu);
792
pbrook9656f322008-07-01 20:01:19 +0000793 return 0;
794}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200795
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400796static int cpu_common_pre_load(void *opaque)
797{
798 CPUState *cpu = opaque;
799
Paolo Bonziniadee6422014-12-19 12:53:14 +0100800 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400801
802 return 0;
803}
804
805static bool cpu_common_exception_index_needed(void *opaque)
806{
807 CPUState *cpu = opaque;
808
Paolo Bonziniadee6422014-12-19 12:53:14 +0100809 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400810}
811
812static const VMStateDescription vmstate_cpu_common_exception_index = {
813 .name = "cpu_common/exception_index",
814 .version_id = 1,
815 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200816 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400817 .fields = (VMStateField[]) {
818 VMSTATE_INT32(exception_index, CPUState),
819 VMSTATE_END_OF_LIST()
820 }
821};
822
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300823static bool cpu_common_crash_occurred_needed(void *opaque)
824{
825 CPUState *cpu = opaque;
826
827 return cpu->crash_occurred;
828}
829
830static const VMStateDescription vmstate_cpu_common_crash_occurred = {
831 .name = "cpu_common/crash_occurred",
832 .version_id = 1,
833 .minimum_version_id = 1,
834 .needed = cpu_common_crash_occurred_needed,
835 .fields = (VMStateField[]) {
836 VMSTATE_BOOL(crash_occurred, CPUState),
837 VMSTATE_END_OF_LIST()
838 }
839};
840
Andreas Färber1a1562f2013-06-17 04:09:11 +0200841const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200842 .name = "cpu_common",
843 .version_id = 1,
844 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400845 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200846 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200847 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100848 VMSTATE_UINT32(halted, CPUState),
849 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200850 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400851 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200852 .subsections = (const VMStateDescription*[]) {
853 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300854 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200855 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200856 }
857};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200858
pbrook9656f322008-07-01 20:01:19 +0000859#endif
860
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100861CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400862{
Andreas Färberbdc44642013-06-24 23:50:24 +0200863 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400864
Andreas Färberbdc44642013-06-24 23:50:24 +0200865 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100866 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200867 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100868 }
Glauber Costa950f1472009-06-09 12:15:18 -0400869 }
870
Andreas Färberbdc44642013-06-24 23:50:24 +0200871 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400872}
873
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000874#if !defined(CONFIG_USER_ONLY)
Peter Xu80ceb072017-11-23 17:23:32 +0800875void cpu_address_space_init(CPUState *cpu, int asidx,
876 const char *prefix, MemoryRegion *mr)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000877{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000878 CPUAddressSpace *newas;
Peter Xu80ceb072017-11-23 17:23:32 +0800879 AddressSpace *as = g_new0(AddressSpace, 1);
Peter Xu87a621d2017-11-23 17:23:33 +0800880 char *as_name;
Peter Xu80ceb072017-11-23 17:23:32 +0800881
882 assert(mr);
Peter Xu87a621d2017-11-23 17:23:33 +0800883 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
884 address_space_init(as, mr, as_name);
885 g_free(as_name);
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000886
887 /* Target code should have set num_ases before calling us */
888 assert(asidx < cpu->num_ases);
889
Peter Maydell56943e82016-01-21 14:15:04 +0000890 if (asidx == 0) {
891 /* address space 0 gets the convenience alias */
892 cpu->as = as;
893 }
894
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000895 /* KVM cannot currently support multiple address spaces. */
896 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000897
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000898 if (!cpu->cpu_ases) {
899 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000900 }
Peter Maydell32857f42015-10-01 15:29:50 +0100901
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000902 newas = &cpu->cpu_ases[asidx];
903 newas->cpu = cpu;
904 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000905 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000906 newas->tcg_as_listener.commit = tcg_commit;
907 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000908 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000909}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000910
911AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
912{
913 /* Return the AddressSpace corresponding to the specified index */
914 return cpu->cpu_ases[asidx].as;
915}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000916#endif
917
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200918void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530919{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530920 CPUClass *cc = CPU_GET_CLASS(cpu);
921
Paolo Bonzini267f6852016-08-28 03:45:14 +0200922 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530923
924 if (cc->vmsd != NULL) {
925 vmstate_unregister(NULL, cc->vmsd, cpu);
926 }
927 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
928 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
929 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100930#ifndef CONFIG_USER_ONLY
931 tcg_iommu_free_notifier_list(cpu);
932#endif
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530933}
934
Fam Zhengc7e002c2017-07-14 10:15:08 +0800935Property cpu_common_props[] = {
936#ifndef CONFIG_USER_ONLY
937 /* Create a memory property for softmmu CPU object,
938 * so users can wire up its memory. (This can't go in qom/cpu.c
939 * because that file is compiled only once for both user-mode
940 * and system builds.) The default if no link is set up is to use
941 * the system address space.
942 */
943 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
944 MemoryRegion *),
945#endif
946 DEFINE_PROP_END_OF_LIST(),
947};
948
Laurent Vivier39e329e2016-10-20 13:26:02 +0200949void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000950{
Peter Maydell56943e82016-01-21 14:15:04 +0000951 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000952 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000953
Eduardo Habkost291135b2015-04-27 17:00:33 -0300954#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300955 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000956 cpu->memory = system_memory;
957 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300958#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200959}
960
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200961void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200962{
Richard Henderson55c3cee2017-10-15 19:02:42 -0700963 CPUClass *cc = CPU_GET_CLASS(cpu);
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000964 static bool tcg_target_initialized;
Eduardo Habkost291135b2015-04-27 17:00:33 -0300965
Paolo Bonzini267f6852016-08-28 03:45:14 +0200966 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200967
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000968 if (tcg_enabled() && !tcg_target_initialized) {
969 tcg_target_initialized = true;
Richard Henderson55c3cee2017-10-15 19:02:42 -0700970 cc->tcg_initialize();
971 }
Emilio G. Cota5005e252018-10-09 13:45:54 -0400972 tlb_init(cpu);
Richard Henderson55c3cee2017-10-15 19:02:42 -0700973
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200974#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200975 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200976 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200977 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100978 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200979 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100980 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100981
Peter Maydell5601be32019-02-01 14:55:45 +0000982 cpu->iommu_notifiers = g_array_new(false, true, sizeof(TCGIOMMUNotifier *));
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200983#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000984}
985
Igor Mammedov2278b932018-02-07 11:40:26 +0100986const char *parse_cpu_model(const char *cpu_model)
987{
988 ObjectClass *oc;
989 CPUClass *cc;
990 gchar **model_pieces;
991 const char *cpu_type;
992
993 model_pieces = g_strsplit(cpu_model, ",", 2);
994
995 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
996 if (oc == NULL) {
997 error_report("unable to find CPU model '%s'", model_pieces[0]);
998 g_strfreev(model_pieces);
999 exit(EXIT_FAILURE);
1000 }
1001
1002 cpu_type = object_class_get_name(oc);
1003 cc = CPU_CLASS(oc);
1004 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
1005 g_strfreev(model_pieces);
1006 return cpu_type;
1007}
1008
Paolo Bonzinic40d4792018-07-02 14:45:25 +02001009#if defined(CONFIG_USER_ONLY)
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001010void tb_invalidate_phys_addr(target_ulong addr)
Paul Brook94df27f2010-02-28 23:47:45 +00001011{
Pranith Kumar406bc332017-07-12 17:51:42 -04001012 mmap_lock();
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001013 tb_invalidate_phys_page_range(addr, addr + 1, 0);
Pranith Kumar406bc332017-07-12 17:51:42 -04001014 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +00001015}
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001016
1017static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1018{
1019 tb_invalidate_phys_addr(pc);
1020}
Pranith Kumar406bc332017-07-12 17:51:42 -04001021#else
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001022void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs)
1023{
1024 ram_addr_t ram_addr;
1025 MemoryRegion *mr;
1026 hwaddr l = 1;
1027
Paolo Bonzinic40d4792018-07-02 14:45:25 +02001028 if (!tcg_enabled()) {
1029 return;
1030 }
1031
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001032 rcu_read_lock();
1033 mr = address_space_translate(as, addr, &addr, &l, false, attrs);
1034 if (!(memory_region_is_ram(mr)
1035 || memory_region_is_romd(mr))) {
1036 rcu_read_unlock();
1037 return;
1038 }
1039 ram_addr = memory_region_get_ram_addr(mr) + addr;
1040 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
1041 rcu_read_unlock();
1042}
1043
Pranith Kumar406bc332017-07-12 17:51:42 -04001044static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1045{
1046 MemTxAttrs attrs;
1047 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
1048 int asidx = cpu_asidx_from_attrs(cpu, attrs);
1049 if (phys != -1) {
1050 /* Locks grabbed by tb_invalidate_phys_addr */
1051 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Peter Maydellc874dc42018-05-31 14:50:52 +01001052 phys | (pc & ~TARGET_PAGE_MASK), attrs);
Pranith Kumar406bc332017-07-12 17:51:42 -04001053 }
1054}
1055#endif
bellardd720b932004-04-25 17:57:43 +00001056
Paul Brookc527ee82010-03-01 03:31:14 +00001057#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +02001058void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +00001059
1060{
1061}
1062
Peter Maydell3ee887e2014-09-12 14:06:48 +01001063int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
1064 int flags)
1065{
1066 return -ENOSYS;
1067}
1068
1069void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
1070{
1071}
1072
Andreas Färber75a34032013-09-02 16:57:02 +02001073int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +00001074 int flags, CPUWatchpoint **watchpoint)
1075{
1076 return -ENOSYS;
1077}
1078#else
pbrook6658ffb2007-03-16 23:58:11 +00001079/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001080int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001081 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001082{
aliguoric0ce9982008-11-25 22:13:57 +00001083 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001084
Peter Maydell05068c02014-09-12 14:06:48 +01001085 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -07001086 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +02001087 error_report("tried to set invalid watchpoint at %"
1088 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +00001089 return -EINVAL;
1090 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001091 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001092
aliguoria1d1bb32008-11-18 20:07:32 +00001093 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +01001094 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +00001095 wp->flags = flags;
1096
aliguori2dc9f412008-11-18 20:56:59 +00001097 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +02001098 if (flags & BP_GDB) {
1099 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
1100 } else {
1101 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
1102 }
aliguoria1d1bb32008-11-18 20:07:32 +00001103
Andreas Färber31b030d2013-09-04 01:29:02 +02001104 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001105
1106 if (watchpoint)
1107 *watchpoint = wp;
1108 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001109}
1110
aliguoria1d1bb32008-11-18 20:07:32 +00001111/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001112int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001113 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001114{
aliguoria1d1bb32008-11-18 20:07:32 +00001115 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001116
Andreas Färberff4700b2013-08-26 18:23:18 +02001117 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001118 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +00001119 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +02001120 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001121 return 0;
1122 }
1123 }
aliguoria1d1bb32008-11-18 20:07:32 +00001124 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001125}
1126
aliguoria1d1bb32008-11-18 20:07:32 +00001127/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +02001128void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +00001129{
Andreas Färberff4700b2013-08-26 18:23:18 +02001130 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001131
Andreas Färber31b030d2013-09-04 01:29:02 +02001132 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +00001133
Anthony Liguori7267c092011-08-20 22:09:37 -05001134 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001135}
1136
aliguoria1d1bb32008-11-18 20:07:32 +00001137/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +02001138void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001139{
aliguoric0ce9982008-11-25 22:13:57 +00001140 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001141
Andreas Färberff4700b2013-08-26 18:23:18 +02001142 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +02001143 if (wp->flags & mask) {
1144 cpu_watchpoint_remove_by_ref(cpu, wp);
1145 }
aliguoric0ce9982008-11-25 22:13:57 +00001146 }
aliguoria1d1bb32008-11-18 20:07:32 +00001147}
Peter Maydell05068c02014-09-12 14:06:48 +01001148
1149/* Return true if this watchpoint address matches the specified
1150 * access (ie the address range covered by the watchpoint overlaps
1151 * partially or completely with the address range covered by the
1152 * access).
1153 */
1154static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
1155 vaddr addr,
1156 vaddr len)
1157{
1158 /* We know the lengths are non-zero, but a little caution is
1159 * required to avoid errors in the case where the range ends
1160 * exactly at the top of the address space and so addr + len
1161 * wraps round to zero.
1162 */
1163 vaddr wpend = wp->vaddr + wp->len - 1;
1164 vaddr addrend = addr + len - 1;
1165
1166 return !(addr > wpend || wp->vaddr > addrend);
1167}
1168
Paul Brookc527ee82010-03-01 03:31:14 +00001169#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001170
1171/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001172int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001173 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001174{
aliguoric0ce9982008-11-25 22:13:57 +00001175 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001176
Anthony Liguori7267c092011-08-20 22:09:37 -05001177 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001178
1179 bp->pc = pc;
1180 bp->flags = flags;
1181
aliguori2dc9f412008-11-18 20:56:59 +00001182 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +02001183 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001184 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001185 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001186 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001187 }
aliguoria1d1bb32008-11-18 20:07:32 +00001188
Andreas Färberf0c3c502013-08-26 21:22:53 +02001189 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001190
Andreas Färber00b941e2013-06-29 18:55:54 +02001191 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +00001192 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +02001193 }
aliguoria1d1bb32008-11-18 20:07:32 +00001194 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001195}
1196
1197/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001198int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001199{
aliguoria1d1bb32008-11-18 20:07:32 +00001200 CPUBreakpoint *bp;
1201
Andreas Färberf0c3c502013-08-26 21:22:53 +02001202 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001203 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001204 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001205 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001206 }
bellard4c3a88a2003-07-26 12:06:08 +00001207 }
aliguoria1d1bb32008-11-18 20:07:32 +00001208 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001209}
1210
aliguoria1d1bb32008-11-18 20:07:32 +00001211/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001212void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001213{
Andreas Färberf0c3c502013-08-26 21:22:53 +02001214 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1215
1216 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001217
Anthony Liguori7267c092011-08-20 22:09:37 -05001218 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001219}
1220
1221/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001222void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001223{
aliguoric0ce9982008-11-25 22:13:57 +00001224 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001225
Andreas Färberf0c3c502013-08-26 21:22:53 +02001226 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001227 if (bp->flags & mask) {
1228 cpu_breakpoint_remove_by_ref(cpu, bp);
1229 }
aliguoric0ce9982008-11-25 22:13:57 +00001230 }
bellard4c3a88a2003-07-26 12:06:08 +00001231}
1232
bellardc33a3462003-07-29 20:50:33 +00001233/* enable or disable single step mode. EXCP_DEBUG is returned by the
1234 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +02001235void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001236{
Andreas Färbered2803d2013-06-21 20:20:45 +02001237 if (cpu->singlestep_enabled != enabled) {
1238 cpu->singlestep_enabled = enabled;
1239 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +02001240 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +02001241 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001242 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001243 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -07001244 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +00001245 }
bellardc33a3462003-07-29 20:50:33 +00001246 }
bellardc33a3462003-07-29 20:50:33 +00001247}
1248
Andreas Färbera47dddd2013-09-03 17:38:47 +02001249void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001250{
1251 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001252 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001253
1254 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001255 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001256 fprintf(stderr, "qemu: fatal: ");
1257 vfprintf(stderr, fmt, ap);
1258 fprintf(stderr, "\n");
Markus Armbruster90c84c52019-04-17 21:18:02 +02001259 cpu_dump_state(cpu, stderr, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +01001260 if (qemu_log_separate()) {
Richard Henderson1ee73212016-09-22 15:17:10 -07001261 qemu_log_lock();
aliguori93fcfe32009-01-15 22:34:14 +00001262 qemu_log("qemu: fatal: ");
1263 qemu_log_vprintf(fmt, ap2);
1264 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +02001265 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001266 qemu_log_flush();
Richard Henderson1ee73212016-09-22 15:17:10 -07001267 qemu_log_unlock();
aliguori93fcfe32009-01-15 22:34:14 +00001268 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001269 }
pbrook493ae1f2007-11-23 16:53:59 +00001270 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001271 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +03001272 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +02001273#if defined(CONFIG_USER_ONLY)
1274 {
1275 struct sigaction act;
1276 sigfillset(&act.sa_mask);
1277 act.sa_handler = SIG_DFL;
Peter Maydell8347c182018-05-15 19:27:00 +01001278 act.sa_flags = 0;
Riku Voipiofd052bf2010-01-25 14:30:49 +02001279 sigaction(SIGABRT, &act, NULL);
1280 }
1281#endif
bellard75012672003-06-21 13:11:07 +00001282 abort();
1283}
1284
bellard01243112004-01-04 15:48:17 +00001285#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -04001286/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001287static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1288{
1289 RAMBlock *block;
1290
Paolo Bonzini43771532013-09-09 17:58:40 +02001291 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001292 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +02001293 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001294 }
Peter Xu99e15582017-05-12 12:17:39 +08001295 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001296 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +02001297 goto found;
1298 }
1299 }
1300
1301 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1302 abort();
1303
1304found:
Paolo Bonzini43771532013-09-09 17:58:40 +02001305 /* It is safe to write mru_block outside the iothread lock. This
1306 * is what happens:
1307 *
1308 * mru_block = xxx
1309 * rcu_read_unlock()
1310 * xxx removed from list
1311 * rcu_read_lock()
1312 * read mru_block
1313 * mru_block = NULL;
1314 * call_rcu(reclaim_ramblock, xxx);
1315 * rcu_read_unlock()
1316 *
1317 * atomic_rcu_set is not needed here. The block was already published
1318 * when it was placed into the list. Here we're just making an extra
1319 * copy of the pointer.
1320 */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001321 ram_list.mru_block = block;
1322 return block;
1323}
1324
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001325static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001326{
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001327 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001328 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001329 RAMBlock *block;
1330 ram_addr_t end;
1331
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04001332 assert(tcg_enabled());
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001333 end = TARGET_PAGE_ALIGN(start + length);
1334 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +00001335
Mike Day0dc3f442013-09-05 14:41:35 -04001336 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +02001337 block = qemu_get_ram_block(start);
1338 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001339 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001340 CPU_FOREACH(cpu) {
1341 tlb_reset_dirty(cpu, start1, length);
1342 }
Mike Day0dc3f442013-09-05 14:41:35 -04001343 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +02001344}
1345
1346/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001347bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1348 ram_addr_t length,
1349 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001350{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001351 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001352 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001353 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001354
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001355 if (length == 0) {
1356 return false;
1357 }
1358
1359 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1360 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001361
1362 rcu_read_lock();
1363
1364 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1365
1366 while (page < end) {
1367 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1368 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1369 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1370
1371 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1372 offset, num);
1373 page += num;
1374 }
1375
1376 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001377
1378 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001379 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001380 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001381
1382 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001383}
1384
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001385DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
1386 (ram_addr_t start, ram_addr_t length, unsigned client)
1387{
1388 DirtyMemoryBlocks *blocks;
1389 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1390 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1391 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1392 DirtyBitmapSnapshot *snap;
1393 unsigned long page, end, dest;
1394
1395 snap = g_malloc0(sizeof(*snap) +
1396 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1397 snap->start = first;
1398 snap->end = last;
1399
1400 page = first >> TARGET_PAGE_BITS;
1401 end = last >> TARGET_PAGE_BITS;
1402 dest = 0;
1403
1404 rcu_read_lock();
1405
1406 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1407
1408 while (page < end) {
1409 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1410 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1411 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1412
1413 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1414 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1415 offset >>= BITS_PER_LEVEL;
1416
1417 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1418 blocks->blocks[idx] + offset,
1419 num);
1420 page += num;
1421 dest += num >> BITS_PER_LEVEL;
1422 }
1423
1424 rcu_read_unlock();
1425
1426 if (tcg_enabled()) {
1427 tlb_reset_dirty_range_all(start, length);
1428 }
1429
1430 return snap;
1431}
1432
1433bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1434 ram_addr_t start,
1435 ram_addr_t length)
1436{
1437 unsigned long page, end;
1438
1439 assert(start >= snap->start);
1440 assert(start + length <= snap->end);
1441
1442 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1443 page = (start - snap->start) >> TARGET_PAGE_BITS;
1444
1445 while (page < end) {
1446 if (test_bit(page, snap->dirty)) {
1447 return true;
1448 }
1449 page++;
1450 }
1451 return false;
1452}
1453
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001454/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001455hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001456 MemoryRegionSection *section,
1457 target_ulong vaddr,
1458 hwaddr paddr, hwaddr xlat,
1459 int prot,
1460 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001461{
Avi Kivitya8170e52012-10-23 12:30:10 +02001462 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001463 CPUWatchpoint *wp;
1464
Blue Swirlcc5bea62012-04-14 14:56:48 +00001465 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001466 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001467 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001468 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001469 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001470 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001471 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001472 }
1473 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001474 AddressSpaceDispatch *d;
1475
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001476 d = flatview_to_dispatch(section->fv);
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001477 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001478 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001479 }
1480
1481 /* Make accesses to pages with watchpoints go via the
1482 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001483 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001484 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001485 /* Avoid trapping reads of pages with a write breakpoint. */
1486 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001487 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001488 *address |= TLB_MMIO;
1489 break;
1490 }
1491 }
1492 }
1493
1494 return iotlb;
1495}
bellard9fa3e852004-01-04 18:06:42 +00001496#endif /* defined(CONFIG_USER_ONLY) */
1497
pbrooke2eef172008-06-08 01:09:01 +00001498#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001499
Anthony Liguoric227f092009-10-01 16:12:16 -05001500static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001501 uint16_t section);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001502static subpage_t *subpage_init(FlatView *fv, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001503
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001504static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
Igor Mammedova2b257d2014-10-31 16:38:37 +00001505 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001506
1507/*
1508 * Set a custom physical guest memory alloator.
1509 * Accelerators with unusual needs may need this. Hopefully, we can
1510 * get rid of it eventually.
1511 */
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001512void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
Markus Armbruster91138032013-07-31 15:11:08 +02001513{
1514 phys_mem_alloc = alloc;
1515}
1516
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001517static uint16_t phys_section_add(PhysPageMap *map,
1518 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001519{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001520 /* The physical section number is ORed with a page-aligned
1521 * pointer to produce the iotlb entries. Thus it should
1522 * never overflow into the page-aligned value.
1523 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001524 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001525
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001526 if (map->sections_nb == map->sections_nb_alloc) {
1527 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1528 map->sections = g_renew(MemoryRegionSection, map->sections,
1529 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001530 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001531 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001532 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001533 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001534}
1535
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001536static void phys_section_destroy(MemoryRegion *mr)
1537{
Don Slutz55b4e802015-11-30 17:11:04 -05001538 bool have_sub_page = mr->subpage;
1539
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001540 memory_region_unref(mr);
1541
Don Slutz55b4e802015-11-30 17:11:04 -05001542 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001543 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001544 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001545 g_free(subpage);
1546 }
1547}
1548
Paolo Bonzini60926662013-05-29 12:30:26 +02001549static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001550{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001551 while (map->sections_nb > 0) {
1552 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001553 phys_section_destroy(section->mr);
1554 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001555 g_free(map->sections);
1556 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001557}
1558
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001559static void register_subpage(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001560{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001561 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001562 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001563 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001564 & TARGET_PAGE_MASK;
Peter Xu003a0cf2017-05-15 16:50:57 +08001565 MemoryRegionSection *existing = phys_page_find(d, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001566 MemoryRegionSection subsection = {
1567 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001568 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001569 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001570 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001571
Avi Kivityf3705d52012-03-08 16:16:34 +02001572 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001573
Avi Kivityf3705d52012-03-08 16:16:34 +02001574 if (!(existing->mr->subpage)) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001575 subpage = subpage_init(fv, base);
1576 subsection.fv = fv;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001577 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001578 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001579 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001580 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001581 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001582 }
1583 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001584 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001585 subpage_register(subpage, start, end,
1586 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001587}
1588
1589
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001590static void register_multipage(FlatView *fv,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001591 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001592{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001593 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivitya8170e52012-10-23 12:30:10 +02001594 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001595 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001596 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1597 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001598
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001599 assert(num_pages);
1600 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001601}
1602
Wei Yang494d1992019-03-11 13:42:52 +08001603/*
1604 * The range in *section* may look like this:
1605 *
1606 * |s|PPPPPPP|s|
1607 *
1608 * where s stands for subpage and P for page.
1609 */
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10001610void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001611{
Wei Yang494d1992019-03-11 13:42:52 +08001612 MemoryRegionSection remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001613 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001614
Wei Yang494d1992019-03-11 13:42:52 +08001615 /* register first subpage */
1616 if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
1617 uint64_t left = TARGET_PAGE_ALIGN(remain.offset_within_address_space)
1618 - remain.offset_within_address_space;
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001619
Wei Yang494d1992019-03-11 13:42:52 +08001620 MemoryRegionSection now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001621 now.size = int128_min(int128_make64(left), now.size);
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001622 register_subpage(fv, &now);
Wei Yang494d1992019-03-11 13:42:52 +08001623 if (int128_eq(remain.size, now.size)) {
1624 return;
1625 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001626 remain.size = int128_sub(remain.size, now.size);
1627 remain.offset_within_address_space += int128_get64(now.size);
1628 remain.offset_within_region += int128_get64(now.size);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001629 }
Wei Yang494d1992019-03-11 13:42:52 +08001630
1631 /* register whole pages */
1632 if (int128_ge(remain.size, page_size)) {
1633 MemoryRegionSection now = remain;
1634 now.size = int128_and(now.size, int128_neg(page_size));
1635 register_multipage(fv, &now);
1636 if (int128_eq(remain.size, now.size)) {
1637 return;
1638 }
1639 remain.size = int128_sub(remain.size, now.size);
1640 remain.offset_within_address_space += int128_get64(now.size);
1641 remain.offset_within_region += int128_get64(now.size);
1642 }
1643
1644 /* register last subpage */
1645 register_subpage(fv, &remain);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001646}
1647
Sheng Yang62a27442010-01-26 19:21:16 +08001648void qemu_flush_coalesced_mmio_buffer(void)
1649{
1650 if (kvm_enabled())
1651 kvm_flush_coalesced_mmio_buffer();
1652}
1653
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001654void qemu_mutex_lock_ramlist(void)
1655{
1656 qemu_mutex_lock(&ram_list.mutex);
1657}
1658
1659void qemu_mutex_unlock_ramlist(void)
1660{
1661 qemu_mutex_unlock(&ram_list.mutex);
1662}
1663
Peter Xube9b23c2017-05-12 12:17:41 +08001664void ram_block_dump(Monitor *mon)
1665{
1666 RAMBlock *block;
1667 char *psize;
1668
1669 rcu_read_lock();
1670 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1671 "Block Name", "PSize", "Offset", "Used", "Total");
1672 RAMBLOCK_FOREACH(block) {
1673 psize = size_to_str(block->page_size);
1674 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1675 " 0x%016" PRIx64 "\n", block->idstr, psize,
1676 (uint64_t)block->offset,
1677 (uint64_t)block->used_length,
1678 (uint64_t)block->max_length);
1679 g_free(psize);
1680 }
1681 rcu_read_unlock();
1682}
1683
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001684#ifdef __linux__
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001685/*
1686 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1687 * may or may not name the same files / on the same filesystem now as
1688 * when we actually open and map them. Iterate over the file
1689 * descriptors instead, and use qemu_fd_getpagesize().
1690 */
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001691static int find_min_backend_pagesize(Object *obj, void *opaque)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001692{
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001693 long *hpsize_min = opaque;
1694
1695 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
David Gibson7d5489e2019-03-26 14:33:33 +11001696 HostMemoryBackend *backend = MEMORY_BACKEND(obj);
1697 long hpsize = host_memory_backend_pagesize(backend);
David Gibson2b108082018-04-03 15:05:45 +10001698
David Gibson7d5489e2019-03-26 14:33:33 +11001699 if (host_memory_backend_is_mapped(backend) && (hpsize < *hpsize_min)) {
David Gibson0de6e2a2018-04-03 14:55:11 +10001700 *hpsize_min = hpsize;
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001701 }
1702 }
1703
1704 return 0;
1705}
1706
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001707static int find_max_backend_pagesize(Object *obj, void *opaque)
1708{
1709 long *hpsize_max = opaque;
1710
1711 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
1712 HostMemoryBackend *backend = MEMORY_BACKEND(obj);
1713 long hpsize = host_memory_backend_pagesize(backend);
1714
1715 if (host_memory_backend_is_mapped(backend) && (hpsize > *hpsize_max)) {
1716 *hpsize_max = hpsize;
1717 }
1718 }
1719
1720 return 0;
1721}
1722
1723/*
1724 * TODO: We assume right now that all mapped host memory backends are
1725 * used as RAM, however some might be used for different purposes.
1726 */
1727long qemu_minrampagesize(void)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001728{
1729 long hpsize = LONG_MAX;
1730 long mainrampagesize;
1731 Object *memdev_root;
1732
David Gibson0de6e2a2018-04-03 14:55:11 +10001733 mainrampagesize = qemu_mempath_getpagesize(mem_path);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001734
1735 /* it's possible we have memory-backend objects with
1736 * hugepage-backed RAM. these may get mapped into system
1737 * address space via -numa parameters or memory hotplug
1738 * hooks. we want to take these into account, but we
1739 * also want to make sure these supported hugepage
1740 * sizes are applicable across the entire range of memory
1741 * we may boot from, so we take the min across all
1742 * backends, and assume normal pages in cases where a
1743 * backend isn't backed by hugepages.
1744 */
1745 memdev_root = object_resolve_path("/objects", NULL);
1746 if (memdev_root) {
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001747 object_child_foreach(memdev_root, find_min_backend_pagesize, &hpsize);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001748 }
1749 if (hpsize == LONG_MAX) {
1750 /* No additional memory regions found ==> Report main RAM page size */
1751 return mainrampagesize;
1752 }
1753
1754 /* If NUMA is disabled or the NUMA nodes are not backed with a
1755 * memory-backend, then there is at least one node using "normal" RAM,
1756 * so if its page size is smaller we have got to report that size instead.
1757 */
1758 if (hpsize > mainrampagesize &&
1759 (nb_numa_nodes == 0 || numa_info[0].node_memdev == NULL)) {
1760 static bool warned;
1761 if (!warned) {
1762 error_report("Huge page support disabled (n/a for main memory).");
1763 warned = true;
1764 }
1765 return mainrampagesize;
1766 }
1767
1768 return hpsize;
1769}
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001770
1771long qemu_maxrampagesize(void)
1772{
1773 long pagesize = qemu_mempath_getpagesize(mem_path);
1774 Object *memdev_root = object_resolve_path("/objects", NULL);
1775
1776 if (memdev_root) {
1777 object_child_foreach(memdev_root, find_max_backend_pagesize,
1778 &pagesize);
1779 }
1780 return pagesize;
1781}
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001782#else
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001783long qemu_minrampagesize(void)
1784{
1785 return getpagesize();
1786}
1787long qemu_maxrampagesize(void)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001788{
1789 return getpagesize();
1790}
1791#endif
1792
Hikaru Nishidad5dbde42018-09-24 21:32:05 +09001793#ifdef CONFIG_POSIX
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001794static int64_t get_file_size(int fd)
1795{
1796 int64_t size = lseek(fd, 0, SEEK_END);
1797 if (size < 0) {
1798 return -errno;
1799 }
1800 return size;
1801}
1802
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001803static int file_ram_open(const char *path,
1804 const char *region_name,
1805 bool *created,
1806 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001807{
1808 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001809 char *sanitized_name;
1810 char *c;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001811 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001812
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001813 *created = false;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001814 for (;;) {
1815 fd = open(path, O_RDWR);
1816 if (fd >= 0) {
1817 /* @path names an existing file, use it */
1818 break;
1819 }
1820 if (errno == ENOENT) {
1821 /* @path names a file that doesn't exist, create it */
1822 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1823 if (fd >= 0) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001824 *created = true;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001825 break;
1826 }
1827 } else if (errno == EISDIR) {
1828 /* @path names a directory, create a file there */
1829 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001830 sanitized_name = g_strdup(region_name);
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001831 for (c = sanitized_name; *c != '\0'; c++) {
1832 if (*c == '/') {
1833 *c = '_';
1834 }
1835 }
1836
1837 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1838 sanitized_name);
1839 g_free(sanitized_name);
1840
1841 fd = mkstemp(filename);
1842 if (fd >= 0) {
1843 unlink(filename);
1844 g_free(filename);
1845 break;
1846 }
1847 g_free(filename);
1848 }
1849 if (errno != EEXIST && errno != EINTR) {
1850 error_setg_errno(errp, errno,
1851 "can't open backing store %s for guest RAM",
1852 path);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001853 return -1;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001854 }
1855 /*
1856 * Try again on EINTR and EEXIST. The latter happens when
1857 * something else creates the file between our two open().
1858 */
1859 }
1860
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001861 return fd;
1862}
1863
1864static void *file_ram_alloc(RAMBlock *block,
1865 ram_addr_t memory,
1866 int fd,
1867 bool truncate,
1868 Error **errp)
1869{
1870 void *area;
1871
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001872 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang98376842017-12-11 15:28:04 +08001873 if (block->mr->align % block->page_size) {
1874 error_setg(errp, "alignment 0x%" PRIx64
1875 " must be multiples of page size 0x%zx",
1876 block->mr->align, block->page_size);
1877 return NULL;
David Hildenbrand61362b72018-06-07 17:47:05 +02001878 } else if (block->mr->align && !is_power_of_2(block->mr->align)) {
1879 error_setg(errp, "alignment 0x%" PRIx64
1880 " must be a power of two", block->mr->align);
1881 return NULL;
Haozhong Zhang98376842017-12-11 15:28:04 +08001882 }
1883 block->mr->align = MAX(block->page_size, block->mr->align);
Haozhong Zhang83606682016-10-24 20:49:37 +08001884#if defined(__s390x__)
1885 if (kvm_enabled()) {
1886 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1887 }
1888#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001889
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001890 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001891 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001892 "or larger than page size 0x%zx",
1893 memory, block->page_size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001894 return NULL;
Haozhong Zhang1775f112016-11-02 09:05:51 +08001895 }
1896
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001897 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001898
1899 /*
1900 * ftruncate is not supported by hugetlbfs in older
1901 * hosts, so don't bother bailing out on errors.
1902 * If anything goes wrong with it under other filesystems,
1903 * mmap will fail.
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001904 *
1905 * Do not truncate the non-empty backend file to avoid corrupting
1906 * the existing data in the file. Disabling shrinking is not
1907 * enough. For example, the current vNVDIMM implementation stores
1908 * the guest NVDIMM labels at the end of the backend file. If the
1909 * backend file is later extended, QEMU will not be able to find
1910 * those labels. Therefore, extending the non-empty backend file
1911 * is disabled as well.
Marcelo Tosattic9027602010-03-01 20:25:08 -03001912 */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001913 if (truncate && ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001914 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001915 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001916
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001917 area = qemu_ram_mmap(fd, memory, block->mr->align,
1918 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001919 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001920 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001921 "unable to map backing store for guest RAM");
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001922 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001923 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001924
1925 if (mem_prealloc) {
Jitendra Kolhe1e356fc2017-02-24 09:01:43 +05301926 os_mem_prealloc(fd, area, memory, smp_cpus, errp);
Igor Mammedov056b68a2016-07-20 11:54:03 +02001927 if (errp && *errp) {
Murilo Opsfelder Araujo53adb9d2019-01-30 21:36:05 -02001928 qemu_ram_munmap(fd, area, memory);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001929 return NULL;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001930 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001931 }
1932
Alex Williamson04b16652010-07-02 11:13:17 -06001933 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001934 return area;
1935}
1936#endif
1937
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001938/* Allocate space within the ram_addr_t space that governs the
1939 * dirty bitmaps.
1940 * Called with the ramlist lock held.
1941 */
Alex Williamsond17b5282010-06-25 11:08:38 -06001942static ram_addr_t find_ram_offset(ram_addr_t size)
1943{
Alex Williamson04b16652010-07-02 11:13:17 -06001944 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001945 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001946
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001947 assert(size != 0); /* it would hand out same offset multiple times */
1948
Mike Day0dc3f442013-09-05 14:41:35 -04001949 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001950 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001951 }
Alex Williamson04b16652010-07-02 11:13:17 -06001952
Peter Xu99e15582017-05-12 12:17:39 +08001953 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001954 ram_addr_t candidate, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001955
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001956 /* Align blocks to start on a 'long' in the bitmap
1957 * which makes the bitmap sync'ing take the fast path.
1958 */
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001959 candidate = block->offset + block->max_length;
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001960 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
Alex Williamson04b16652010-07-02 11:13:17 -06001961
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001962 /* Search for the closest following block
1963 * and find the gap.
1964 */
Peter Xu99e15582017-05-12 12:17:39 +08001965 RAMBLOCK_FOREACH(next_block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001966 if (next_block->offset >= candidate) {
Alex Williamson04b16652010-07-02 11:13:17 -06001967 next = MIN(next, next_block->offset);
1968 }
1969 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001970
1971 /* If it fits remember our place and remember the size
1972 * of gap, but keep going so that we might find a smaller
1973 * gap to fill so avoiding fragmentation.
1974 */
1975 if (next - candidate >= size && next - candidate < mingap) {
1976 offset = candidate;
1977 mingap = next - candidate;
Alex Williamson04b16652010-07-02 11:13:17 -06001978 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001979
1980 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
Alex Williamson04b16652010-07-02 11:13:17 -06001981 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001982
1983 if (offset == RAM_ADDR_MAX) {
1984 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1985 (uint64_t)size);
1986 abort();
1987 }
1988
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001989 trace_find_ram_offset(size, offset);
1990
Alex Williamson04b16652010-07-02 11:13:17 -06001991 return offset;
1992}
1993
David Hildenbrandc1361802018-06-20 22:27:36 +02001994static unsigned long last_ram_page(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001995{
Alex Williamsond17b5282010-06-25 11:08:38 -06001996 RAMBlock *block;
1997 ram_addr_t last = 0;
1998
Mike Day0dc3f442013-09-05 14:41:35 -04001999 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08002000 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002001 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01002002 }
Mike Day0dc3f442013-09-05 14:41:35 -04002003 rcu_read_unlock();
Juan Quintelab8c48992017-03-21 17:44:30 +01002004 return last >> TARGET_PAGE_BITS;
Alex Williamsond17b5282010-06-25 11:08:38 -06002005}
2006
Jason Baronddb97f12012-08-02 15:44:16 -04002007static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
2008{
2009 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04002010
2011 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02002012 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04002013 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
2014 if (ret) {
2015 perror("qemu_madvise");
2016 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
2017 "but dump_guest_core=off specified\n");
2018 }
2019 }
2020}
2021
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002022const char *qemu_ram_get_idstr(RAMBlock *rb)
2023{
2024 return rb->idstr;
2025}
2026
Yury Kotov754cb9c2019-02-15 20:45:44 +03002027void *qemu_ram_get_host_addr(RAMBlock *rb)
2028{
2029 return rb->host;
2030}
2031
2032ram_addr_t qemu_ram_get_offset(RAMBlock *rb)
2033{
2034 return rb->offset;
2035}
2036
2037ram_addr_t qemu_ram_get_used_length(RAMBlock *rb)
2038{
2039 return rb->used_length;
2040}
2041
Dr. David Alan Gilbert463a4ac2017-03-07 18:36:36 +00002042bool qemu_ram_is_shared(RAMBlock *rb)
2043{
2044 return rb->flags & RAM_SHARED;
2045}
2046
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +00002047/* Note: Only set at the start of postcopy */
2048bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
2049{
2050 return rb->flags & RAM_UF_ZEROPAGE;
2051}
2052
2053void qemu_ram_set_uf_zeroable(RAMBlock *rb)
2054{
2055 rb->flags |= RAM_UF_ZEROPAGE;
2056}
2057
Cédric Le Goaterb895de52018-05-14 08:57:00 +02002058bool qemu_ram_is_migratable(RAMBlock *rb)
2059{
2060 return rb->flags & RAM_MIGRATABLE;
2061}
2062
2063void qemu_ram_set_migratable(RAMBlock *rb)
2064{
2065 rb->flags |= RAM_MIGRATABLE;
2066}
2067
2068void qemu_ram_unset_migratable(RAMBlock *rb)
2069{
2070 rb->flags &= ~RAM_MIGRATABLE;
2071}
2072
Mike Dayae3a7042013-09-05 14:41:35 -04002073/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002074void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08002075{
Gongleifa53a0e2016-05-10 10:04:59 +08002076 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08002077
Avi Kivityc5705a72011-12-20 15:59:12 +02002078 assert(new_block);
2079 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002080
Anthony Liguori09e5ab62012-02-03 12:28:43 -06002081 if (dev) {
2082 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002083 if (id) {
2084 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05002085 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002086 }
2087 }
2088 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2089
Gongleiab0a9952016-05-10 10:05:00 +08002090 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08002091 RAMBLOCK_FOREACH(block) {
Gongleifa53a0e2016-05-10 10:04:59 +08002092 if (block != new_block &&
2093 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06002094 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2095 new_block->idstr);
2096 abort();
2097 }
2098 }
Mike Day0dc3f442013-09-05 14:41:35 -04002099 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02002100}
2101
Mike Dayae3a7042013-09-05 14:41:35 -04002102/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002103void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08002104{
Mike Dayae3a7042013-09-05 14:41:35 -04002105 /* FIXME: arch_init.c assumes that this is not called throughout
2106 * migration. Ignore the problem since hot-unplug during migration
2107 * does not work anyway.
2108 */
Hu Tao20cfe882014-04-02 15:13:26 +08002109 if (block) {
2110 memset(block->idstr, 0, sizeof(block->idstr));
2111 }
2112}
2113
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002114size_t qemu_ram_pagesize(RAMBlock *rb)
2115{
2116 return rb->page_size;
2117}
2118
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002119/* Returns the largest size of page in use */
2120size_t qemu_ram_pagesize_largest(void)
2121{
2122 RAMBlock *block;
2123 size_t largest = 0;
2124
Peter Xu99e15582017-05-12 12:17:39 +08002125 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002126 largest = MAX(largest, qemu_ram_pagesize(block));
2127 }
2128
2129 return largest;
2130}
2131
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002132static int memory_try_enable_merging(void *addr, size_t len)
2133{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02002134 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002135 /* disabled by the user */
2136 return 0;
2137 }
2138
2139 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
2140}
2141
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002142/* Only legal before guest might have detected the memory size: e.g. on
2143 * incoming migration, or right after reset.
2144 *
2145 * As memory core doesn't know how is memory accessed, it is up to
2146 * resize callback to update device state and/or add assertions to detect
2147 * misuse, if necessary.
2148 */
Gongleifa53a0e2016-05-10 10:04:59 +08002149int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002150{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002151 assert(block);
2152
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002153 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01002154
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002155 if (block->used_length == newsize) {
2156 return 0;
2157 }
2158
2159 if (!(block->flags & RAM_RESIZEABLE)) {
2160 error_setg_errno(errp, EINVAL,
2161 "Length mismatch: %s: 0x" RAM_ADDR_FMT
2162 " in != 0x" RAM_ADDR_FMT, block->idstr,
2163 newsize, block->used_length);
2164 return -EINVAL;
2165 }
2166
2167 if (block->max_length < newsize) {
2168 error_setg_errno(errp, EINVAL,
2169 "Length too large: %s: 0x" RAM_ADDR_FMT
2170 " > 0x" RAM_ADDR_FMT, block->idstr,
2171 newsize, block->max_length);
2172 return -EINVAL;
2173 }
2174
2175 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
2176 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01002177 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
2178 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002179 memory_region_set_size(block->mr, newsize);
2180 if (block->resized) {
2181 block->resized(block->idstr, newsize, block->host);
2182 }
2183 return 0;
2184}
2185
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002186/* Called with ram_list.mutex held */
2187static void dirty_memory_extend(ram_addr_t old_ram_size,
2188 ram_addr_t new_ram_size)
2189{
2190 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
2191 DIRTY_MEMORY_BLOCK_SIZE);
2192 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
2193 DIRTY_MEMORY_BLOCK_SIZE);
2194 int i;
2195
2196 /* Only need to extend if block count increased */
2197 if (new_num_blocks <= old_num_blocks) {
2198 return;
2199 }
2200
2201 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
2202 DirtyMemoryBlocks *old_blocks;
2203 DirtyMemoryBlocks *new_blocks;
2204 int j;
2205
2206 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
2207 new_blocks = g_malloc(sizeof(*new_blocks) +
2208 sizeof(new_blocks->blocks[0]) * new_num_blocks);
2209
2210 if (old_num_blocks) {
2211 memcpy(new_blocks->blocks, old_blocks->blocks,
2212 old_num_blocks * sizeof(old_blocks->blocks[0]));
2213 }
2214
2215 for (j = old_num_blocks; j < new_num_blocks; j++) {
2216 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
2217 }
2218
2219 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
2220
2221 if (old_blocks) {
2222 g_free_rcu(old_blocks, rcu);
2223 }
2224 }
2225}
2226
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002227static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
Avi Kivityc5705a72011-12-20 15:59:12 +02002228{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002229 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01002230 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002231 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002232 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002233
Juan Quintelab8c48992017-03-21 17:44:30 +01002234 old_ram_size = last_ram_page();
Avi Kivityc5705a72011-12-20 15:59:12 +02002235
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002236 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002237 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002238
2239 if (!new_block->host) {
2240 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002241 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002242 new_block->mr, &err);
2243 if (err) {
2244 error_propagate(errp, err);
2245 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002246 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002247 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002248 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002249 new_block->host = phys_mem_alloc(new_block->max_length,
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002250 &new_block->mr->align, shared);
Markus Armbruster39228252013-07-31 15:11:11 +02002251 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08002252 error_setg_errno(errp, errno,
2253 "cannot set up guest memory '%s'",
2254 memory_region_name(new_block->mr));
2255 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002256 return;
Markus Armbruster39228252013-07-31 15:11:11 +02002257 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002258 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002259 }
2260 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002261
Li Zhijiandd631692015-07-02 20:18:06 +08002262 new_ram_size = MAX(old_ram_size,
2263 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
2264 if (new_ram_size > old_ram_size) {
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002265 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08002266 }
Mike Day0d53d9f2015-01-21 13:45:24 +01002267 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
2268 * QLIST (which has an RCU-friendly variant) does not have insertion at
2269 * tail, so save the last element in last_block.
2270 */
Peter Xu99e15582017-05-12 12:17:39 +08002271 RAMBLOCK_FOREACH(block) {
Mike Day0d53d9f2015-01-21 13:45:24 +01002272 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002273 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002274 break;
2275 }
2276 }
2277 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002278 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002279 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002280 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002281 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04002282 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002283 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002284 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06002285
Mike Day0dc3f442013-09-05 14:41:35 -04002286 /* Write list before version */
2287 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002288 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002289 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002290
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002291 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01002292 new_block->used_length,
2293 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002294
Paolo Bonzinia904c912015-01-21 16:18:35 +01002295 if (new_block->host) {
2296 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2297 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08002298 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01002299 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzini0987d732016-12-21 00:31:36 +08002300 ram_block_notify_add(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002301 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002302}
2303
Hikaru Nishidad5dbde42018-09-24 21:32:05 +09002304#ifdef CONFIG_POSIX
Marc-André Lureau38b33622017-06-02 18:12:23 +04002305RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
Junyan Hecbfc0172018-07-18 15:47:58 +08002306 uint32_t ram_flags, int fd,
Marc-André Lureau38b33622017-06-02 18:12:23 +04002307 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002308{
2309 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002310 Error *local_err = NULL;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002311 int64_t file_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002312
Junyan Hea4de8552018-07-18 15:48:00 +08002313 /* Just support these ram flags by now. */
2314 assert((ram_flags & ~(RAM_SHARED | RAM_PMEM)) == 0);
2315
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002316 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002317 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08002318 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002319 }
2320
Marc-André Lureaue45e7ae2017-06-02 18:12:21 +04002321 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2322 error_setg(errp,
2323 "host lacks kvm mmu notifiers, -mem-path unsupported");
2324 return NULL;
2325 }
2326
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002327 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2328 /*
2329 * file_ram_alloc() needs to allocate just like
2330 * phys_mem_alloc, but we haven't bothered to provide
2331 * a hook there.
2332 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002333 error_setg(errp,
2334 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08002335 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002336 }
2337
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002338 size = HOST_PAGE_ALIGN(size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002339 file_size = get_file_size(fd);
2340 if (file_size > 0 && file_size < size) {
2341 error_setg(errp, "backing store %s size 0x%" PRIx64
2342 " does not match 'size' option 0x" RAM_ADDR_FMT,
2343 mem_path, file_size, size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002344 return NULL;
2345 }
2346
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002347 new_block = g_malloc0(sizeof(*new_block));
2348 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002349 new_block->used_length = size;
2350 new_block->max_length = size;
Junyan Hecbfc0172018-07-18 15:47:58 +08002351 new_block->flags = ram_flags;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002352 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002353 if (!new_block->host) {
2354 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08002355 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002356 }
2357
Junyan Hecbfc0172018-07-18 15:47:58 +08002358 ram_block_add(new_block, &local_err, ram_flags & RAM_SHARED);
Hu Taoef701d72014-09-09 13:27:54 +08002359 if (local_err) {
2360 g_free(new_block);
2361 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002362 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002363 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002364 return new_block;
Marc-André Lureau38b33622017-06-02 18:12:23 +04002365
2366}
2367
2368
2369RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Junyan Hecbfc0172018-07-18 15:47:58 +08002370 uint32_t ram_flags, const char *mem_path,
Marc-André Lureau38b33622017-06-02 18:12:23 +04002371 Error **errp)
2372{
2373 int fd;
2374 bool created;
2375 RAMBlock *block;
2376
2377 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2378 if (fd < 0) {
2379 return NULL;
2380 }
2381
Junyan Hecbfc0172018-07-18 15:47:58 +08002382 block = qemu_ram_alloc_from_fd(size, mr, ram_flags, fd, errp);
Marc-André Lureau38b33622017-06-02 18:12:23 +04002383 if (!block) {
2384 if (created) {
2385 unlink(mem_path);
2386 }
2387 close(fd);
2388 return NULL;
2389 }
2390
2391 return block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002392}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002393#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002394
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002395static
Fam Zheng528f46a2016-03-01 14:18:18 +08002396RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2397 void (*resized)(const char*,
2398 uint64_t length,
2399 void *host),
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002400 void *host, bool resizeable, bool share,
Fam Zheng528f46a2016-03-01 14:18:18 +08002401 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002402{
2403 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002404 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002405
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002406 size = HOST_PAGE_ALIGN(size);
2407 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002408 new_block = g_malloc0(sizeof(*new_block));
2409 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002410 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002411 new_block->used_length = size;
2412 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002413 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002414 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002415 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002416 new_block->host = host;
2417 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002418 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002419 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002420 if (resizeable) {
2421 new_block->flags |= RAM_RESIZEABLE;
2422 }
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002423 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002424 if (local_err) {
2425 g_free(new_block);
2426 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002427 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002428 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002429 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002430}
2431
Fam Zheng528f46a2016-03-01 14:18:18 +08002432RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002433 MemoryRegion *mr, Error **errp)
2434{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002435 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2436 false, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002437}
2438
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002439RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2440 MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00002441{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002442 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2443 share, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002444}
2445
Fam Zheng528f46a2016-03-01 14:18:18 +08002446RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002447 void (*resized)(const char*,
2448 uint64_t length,
2449 void *host),
2450 MemoryRegion *mr, Error **errp)
2451{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002452 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2453 false, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00002454}
bellarde9a1ab12007-02-08 23:08:38 +00002455
Paolo Bonzini43771532013-09-09 17:58:40 +02002456static void reclaim_ramblock(RAMBlock *block)
2457{
2458 if (block->flags & RAM_PREALLOC) {
2459 ;
2460 } else if (xen_enabled()) {
2461 xen_invalidate_map_cache_entry(block->host);
2462#ifndef _WIN32
2463 } else if (block->fd >= 0) {
Murilo Opsfelder Araujo53adb9d2019-01-30 21:36:05 -02002464 qemu_ram_munmap(block->fd, block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02002465 close(block->fd);
2466#endif
2467 } else {
2468 qemu_anon_ram_free(block->host, block->max_length);
2469 }
2470 g_free(block);
2471}
2472
Fam Zhengf1060c52016-03-01 14:18:22 +08002473void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00002474{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02002475 if (!block) {
2476 return;
2477 }
2478
Paolo Bonzini0987d732016-12-21 00:31:36 +08002479 if (block->host) {
2480 ram_block_notify_remove(block->host, block->max_length);
2481 }
2482
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002483 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08002484 QLIST_REMOVE_RCU(block, next);
2485 ram_list.mru_block = NULL;
2486 /* Write list before version */
2487 smp_wmb();
2488 ram_list.version++;
2489 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002490 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00002491}
2492
Huang Yingcd19cfa2011-03-02 08:56:19 +01002493#ifndef _WIN32
2494void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2495{
2496 RAMBlock *block;
2497 ram_addr_t offset;
2498 int flags;
2499 void *area, *vaddr;
2500
Peter Xu99e15582017-05-12 12:17:39 +08002501 RAMBLOCK_FOREACH(block) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002502 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002503 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02002504 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002505 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002506 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02002507 } else if (xen_enabled()) {
2508 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002509 } else {
2510 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02002511 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002512 flags |= (block->flags & RAM_SHARED ?
2513 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02002514 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2515 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002516 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02002517 /*
2518 * Remap needs to match alloc. Accelerators that
2519 * set phys_mem_alloc never remap. If they did,
2520 * we'd need a remap hook here.
2521 */
2522 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2523
Huang Yingcd19cfa2011-03-02 08:56:19 +01002524 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2525 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2526 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002527 }
2528 if (area != vaddr) {
Alistair Francis493d89b2018-02-03 09:43:14 +01002529 error_report("Could not remap addr: "
2530 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2531 length, addr);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002532 exit(1);
2533 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002534 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002535 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002536 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01002537 }
2538 }
2539}
2540#endif /* !_WIN32 */
2541
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002542/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04002543 * This should not be used for general purpose DMA. Use address_space_map
2544 * or address_space_rw instead. For local memory (e.g. video ram) that the
2545 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04002546 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002547 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002548 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002549void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002550{
Gonglei3655cb92016-02-20 10:35:20 +08002551 RAMBlock *block = ram_block;
2552
2553 if (block == NULL) {
2554 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002555 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002556 }
Mike Dayae3a7042013-09-05 14:41:35 -04002557
2558 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002559 /* We need to check if the requested address is in the RAM
2560 * because we don't want to map the entire memory in QEMU.
2561 * In that case just map until the end of the page.
2562 */
2563 if (block->offset == 0) {
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002564 return xen_map_cache(addr, 0, 0, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002565 }
Mike Dayae3a7042013-09-05 14:41:35 -04002566
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002567 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002568 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002569 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00002570}
2571
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002572/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04002573 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04002574 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002575 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04002576 */
Gonglei3655cb92016-02-20 10:35:20 +08002577static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002578 hwaddr *size, bool lock)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002579{
Gonglei3655cb92016-02-20 10:35:20 +08002580 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002581 if (*size == 0) {
2582 return NULL;
2583 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002584
Gonglei3655cb92016-02-20 10:35:20 +08002585 if (block == NULL) {
2586 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002587 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002588 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002589 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002590
2591 if (xen_enabled() && block->host == NULL) {
2592 /* We need to check if the requested address is in the RAM
2593 * because we don't want to map the entire memory in QEMU.
2594 * In that case just map the requested area.
2595 */
2596 if (block->offset == 0) {
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002597 return xen_map_cache(addr, *size, lock, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002598 }
2599
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002600 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002601 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002602
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002603 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002604}
2605
Dr. David Alan Gilbertf90bb712018-03-12 17:20:57 +00002606/* Return the offset of a hostpointer within a ramblock */
2607ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2608{
2609 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2610 assert((uintptr_t)host >= (uintptr_t)rb->host);
2611 assert(res < rb->max_length);
2612
2613 return res;
2614}
2615
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002616/*
2617 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2618 * in that RAMBlock.
2619 *
2620 * ptr: Host pointer to look up
2621 * round_offset: If true round the result offset down to a page boundary
2622 * *ram_addr: set to result ram_addr
2623 * *offset: set to result offset within the RAMBlock
2624 *
2625 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04002626 *
2627 * By the time this function returns, the returned pointer is not protected
2628 * by RCU anymore. If the caller is not within an RCU critical section and
2629 * does not hold the iothread lock, it must have other means of protecting the
2630 * pointer, such as a reference to the region that includes the incoming
2631 * ram_addr_t.
2632 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002633RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002634 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00002635{
pbrook94a6b542009-04-11 17:15:54 +00002636 RAMBlock *block;
2637 uint8_t *host = ptr;
2638
Jan Kiszka868bb332011-06-21 22:59:09 +02002639 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02002640 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04002641 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02002642 ram_addr = xen_ram_addr_from_mapcache(ptr);
2643 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002644 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01002645 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002646 }
Mike Day0dc3f442013-09-05 14:41:35 -04002647 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002648 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002649 }
2650
Mike Day0dc3f442013-09-05 14:41:35 -04002651 rcu_read_lock();
2652 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002653 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002654 goto found;
2655 }
2656
Peter Xu99e15582017-05-12 12:17:39 +08002657 RAMBLOCK_FOREACH(block) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002658 /* This case append when the block is not mapped. */
2659 if (block->host == NULL) {
2660 continue;
2661 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002662 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002663 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06002664 }
pbrook94a6b542009-04-11 17:15:54 +00002665 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002666
Mike Day0dc3f442013-09-05 14:41:35 -04002667 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002668 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02002669
2670found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002671 *offset = (host - block->host);
2672 if (round_offset) {
2673 *offset &= TARGET_PAGE_MASK;
2674 }
Mike Day0dc3f442013-09-05 14:41:35 -04002675 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002676 return block;
2677}
2678
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002679/*
2680 * Finds the named RAMBlock
2681 *
2682 * name: The name of RAMBlock to find
2683 *
2684 * Returns: RAMBlock (or NULL if not found)
2685 */
2686RAMBlock *qemu_ram_block_by_name(const char *name)
2687{
2688 RAMBlock *block;
2689
Peter Xu99e15582017-05-12 12:17:39 +08002690 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002691 if (!strcmp(name, block->idstr)) {
2692 return block;
2693 }
2694 }
2695
2696 return NULL;
2697}
2698
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002699/* Some of the softmmu routines need to translate from a host pointer
2700 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002701ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002702{
2703 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02002704 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002705
Paolo Bonzinif615f392016-05-26 10:07:50 +02002706 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002707 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002708 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002709 }
2710
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002711 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002712}
Alex Williamsonf471a172010-06-11 11:11:42 -06002713
Peter Maydell27266272017-11-20 18:08:27 +00002714/* Called within RCU critical section. */
2715void memory_notdirty_write_prepare(NotDirtyInfo *ndi,
2716 CPUState *cpu,
2717 vaddr mem_vaddr,
2718 ram_addr_t ram_addr,
2719 unsigned size)
2720{
2721 ndi->cpu = cpu;
2722 ndi->ram_addr = ram_addr;
2723 ndi->mem_vaddr = mem_vaddr;
2724 ndi->size = size;
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002725 ndi->pages = NULL;
Peter Maydell27266272017-11-20 18:08:27 +00002726
2727 assert(tcg_enabled());
2728 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002729 ndi->pages = page_collection_lock(ram_addr, ram_addr + size);
2730 tb_invalidate_phys_page_fast(ndi->pages, ram_addr, size);
Peter Maydell27266272017-11-20 18:08:27 +00002731 }
2732}
2733
2734/* Called within RCU critical section. */
2735void memory_notdirty_write_complete(NotDirtyInfo *ndi)
2736{
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002737 if (ndi->pages) {
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04002738 assert(tcg_enabled());
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002739 page_collection_unlock(ndi->pages);
2740 ndi->pages = NULL;
Peter Maydell27266272017-11-20 18:08:27 +00002741 }
2742
2743 /* Set both VGA and migration bits for simplicity and to remove
2744 * the notdirty callback faster.
2745 */
2746 cpu_physical_memory_set_dirty_range(ndi->ram_addr, ndi->size,
2747 DIRTY_CLIENTS_NOCODE);
2748 /* we remove the notdirty callback only if the code has been
2749 flushed */
2750 if (!cpu_physical_memory_is_clean(ndi->ram_addr)) {
2751 tlb_set_dirty(ndi->cpu, ndi->mem_vaddr);
2752 }
2753}
2754
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002755/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002756static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002757 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002758{
Peter Maydell27266272017-11-20 18:08:27 +00002759 NotDirtyInfo ndi;
Alex Bennéeba051fb2016-10-27 16:10:16 +01002760
Peter Maydell27266272017-11-20 18:08:27 +00002761 memory_notdirty_write_prepare(&ndi, current_cpu, current_cpu->mem_io_vaddr,
2762 ram_addr, size);
2763
Peter Maydell6d3ede52018-06-15 14:57:14 +01002764 stn_p(qemu_map_ram_ptr(NULL, ram_addr), size, val);
Peter Maydell27266272017-11-20 18:08:27 +00002765 memory_notdirty_write_complete(&ndi);
bellard1ccde1c2004-02-06 19:46:14 +00002766}
2767
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002768static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002769 unsigned size, bool is_write,
2770 MemTxAttrs attrs)
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002771{
2772 return is_write;
2773}
2774
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002775static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002776 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002777 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002778 .endianness = DEVICE_NATIVE_ENDIAN,
Andrew Baumannad528782017-10-13 11:19:13 -07002779 .valid = {
2780 .min_access_size = 1,
2781 .max_access_size = 8,
2782 .unaligned = false,
2783 },
2784 .impl = {
2785 .min_access_size = 1,
2786 .max_access_size = 8,
2787 .unaligned = false,
2788 },
bellard1ccde1c2004-02-06 19:46:14 +00002789};
2790
pbrook0f459d12008-06-09 00:20:13 +00002791/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002792static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002793{
Andreas Färber93afead2013-08-26 03:41:01 +02002794 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002795 CPUClass *cc = CPU_GET_CLASS(cpu);
pbrook0f459d12008-06-09 00:20:13 +00002796 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002797 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002798
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002799 assert(tcg_enabled());
Andreas Färberff4700b2013-08-26 18:23:18 +02002800 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002801 /* We re-entered the check after replacing the TB. Now raise
2802 * the debug interrupt so that is will trigger after the
2803 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002804 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002805 return;
2806 }
Andreas Färber93afead2013-08-26 03:41:01 +02002807 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Julian Brown40612002017-02-07 18:29:59 +00002808 vaddr = cc->adjust_watchpoint_address(cpu, vaddr, len);
Andreas Färberff4700b2013-08-26 18:23:18 +02002809 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002810 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2811 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002812 if (flags == BP_MEM_READ) {
2813 wp->flags |= BP_WATCHPOINT_HIT_READ;
2814 } else {
2815 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2816 }
2817 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002818 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002819 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002820 if (wp->flags & BP_CPU &&
2821 !cc->debug_check_watchpoint(cpu, wp)) {
2822 wp->flags &= ~BP_WATCHPOINT_HIT;
2823 continue;
2824 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002825 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002826
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002827 mmap_lock();
Andreas Färber239c51a2013-09-01 17:12:23 +02002828 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002829 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002830 cpu->exception_index = EXCP_DEBUG;
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002831 mmap_unlock();
Andreas Färber5638d182013-08-27 17:52:12 +02002832 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002833 } else {
Richard Henderson9b990ee2017-10-13 10:50:02 -07002834 /* Force execution of one insn next time. */
2835 cpu->cflags_next_tb = 1 | curr_cflags();
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002836 mmap_unlock();
Peter Maydell6886b982016-05-17 15:18:04 +01002837 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002838 }
aliguori06d55cc2008-11-18 20:24:06 +00002839 }
aliguori6e140f22008-11-18 20:37:55 +00002840 } else {
2841 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002842 }
2843 }
2844}
2845
pbrook6658ffb2007-03-16 23:58:11 +00002846/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2847 so these check for a hit then pass through to the normal out-of-line
2848 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002849static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2850 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002851{
Peter Maydell66b9b432015-04-26 16:49:24 +01002852 MemTxResult res;
2853 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002854 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2855 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002856
Peter Maydell66b9b432015-04-26 16:49:24 +01002857 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002858 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002859 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002860 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002861 break;
2862 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002863 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002864 break;
2865 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002866 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002867 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002868 case 8:
2869 data = address_space_ldq(as, addr, attrs, &res);
2870 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002871 default: abort();
2872 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002873 *pdata = data;
2874 return res;
2875}
2876
2877static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2878 uint64_t val, unsigned size,
2879 MemTxAttrs attrs)
2880{
2881 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002882 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2883 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002884
2885 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2886 switch (size) {
2887 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002888 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002889 break;
2890 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002891 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002892 break;
2893 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002894 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002895 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002896 case 8:
2897 address_space_stq(as, addr, val, attrs, &res);
2898 break;
Peter Maydell66b9b432015-04-26 16:49:24 +01002899 default: abort();
2900 }
2901 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002902}
2903
Avi Kivity1ec9b902012-01-02 12:47:48 +02002904static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002905 .read_with_attrs = watch_mem_read,
2906 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002907 .endianness = DEVICE_NATIVE_ENDIAN,
Paolo Bonzini306526b2017-10-17 14:16:05 +02002908 .valid = {
2909 .min_access_size = 1,
2910 .max_access_size = 8,
2911 .unaligned = false,
2912 },
2913 .impl = {
2914 .min_access_size = 1,
2915 .max_access_size = 8,
2916 .unaligned = false,
2917 },
pbrook6658ffb2007-03-16 23:58:11 +00002918};
pbrook6658ffb2007-03-16 23:58:11 +00002919
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01002920static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08002921 MemTxAttrs attrs, uint8_t *buf, hwaddr len);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002922static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08002923 const uint8_t *buf, hwaddr len);
2924static bool flatview_access_valid(FlatView *fv, hwaddr addr, hwaddr len,
Peter Maydelleace72b2018-05-31 14:50:52 +01002925 bool is_write, MemTxAttrs attrs);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002926
Peter Maydellf25a49e2015-04-26 16:49:24 +01002927static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2928 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002929{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002930 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002931 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002932 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002933
blueswir1db7b5422007-05-26 17:36:03 +00002934#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002935 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002936 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002937#endif
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002938 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
Peter Maydell5c9eb022015-04-26 16:49:24 +01002939 if (res) {
2940 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002941 }
Peter Maydell6d3ede52018-06-15 14:57:14 +01002942 *data = ldn_p(buf, len);
2943 return MEMTX_OK;
blueswir1db7b5422007-05-26 17:36:03 +00002944}
2945
Peter Maydellf25a49e2015-04-26 16:49:24 +01002946static MemTxResult subpage_write(void *opaque, hwaddr addr,
2947 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002948{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002949 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002950 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002951
blueswir1db7b5422007-05-26 17:36:03 +00002952#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002953 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002954 " value %"PRIx64"\n",
2955 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002956#endif
Peter Maydell6d3ede52018-06-15 14:57:14 +01002957 stn_p(buf, len, value);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002958 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002959}
2960
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002961static bool subpage_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002962 unsigned len, bool is_write,
2963 MemTxAttrs attrs)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002964{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002965 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002966#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002967 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002968 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002969#endif
2970
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002971 return flatview_access_valid(subpage->fv, addr + subpage->base,
Peter Maydelleace72b2018-05-31 14:50:52 +01002972 len, is_write, attrs);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002973}
2974
Avi Kivity70c68e42012-01-02 12:32:48 +02002975static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002976 .read_with_attrs = subpage_read,
2977 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002978 .impl.min_access_size = 1,
2979 .impl.max_access_size = 8,
2980 .valid.min_access_size = 1,
2981 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002982 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002983 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002984};
2985
Anthony Liguoric227f092009-10-01 16:12:16 -05002986static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002987 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002988{
2989 int idx, eidx;
2990
2991 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2992 return -1;
2993 idx = SUBPAGE_IDX(start);
2994 eidx = SUBPAGE_IDX(end);
2995#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002996 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2997 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002998#endif
blueswir1db7b5422007-05-26 17:36:03 +00002999 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02003000 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00003001 }
3002
3003 return 0;
3004}
3005
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003006static subpage_t *subpage_init(FlatView *fv, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00003007{
Anthony Liguoric227f092009-10-01 16:12:16 -05003008 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003009
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01003010 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003011 mmio->fv = fv;
aliguori1eec6142009-02-05 22:06:18 +00003012 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003013 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07003014 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02003015 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00003016#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08003017 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
3018 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00003019#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02003020 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00003021
3022 return mmio;
3023}
3024
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003025static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02003026{
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003027 assert(fv);
Avi Kivity5312bd82012-02-12 18:32:55 +02003028 MemoryRegionSection section = {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003029 .fv = fv,
Avi Kivity5312bd82012-02-12 18:32:55 +02003030 .mr = mr,
3031 .offset_within_address_space = 0,
3032 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02003033 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02003034 };
3035
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003036 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02003037}
3038
Peter Maydell8af36742017-12-13 17:52:28 +00003039static void readonly_mem_write(void *opaque, hwaddr addr,
3040 uint64_t val, unsigned size)
3041{
3042 /* Ignore any write to ROM. */
3043}
3044
3045static bool readonly_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01003046 unsigned size, bool is_write,
3047 MemTxAttrs attrs)
Peter Maydell8af36742017-12-13 17:52:28 +00003048{
3049 return is_write;
3050}
3051
3052/* This will only be used for writes, because reads are special cased
3053 * to directly access the underlying host ram.
3054 */
3055static const MemoryRegionOps readonly_mem_ops = {
3056 .write = readonly_mem_write,
3057 .valid.accepts = readonly_mem_accepts,
3058 .endianness = DEVICE_NATIVE_ENDIAN,
3059 .valid = {
3060 .min_access_size = 1,
3061 .max_access_size = 8,
3062 .unaligned = false,
3063 },
3064 .impl = {
3065 .min_access_size = 1,
3066 .max_access_size = 8,
3067 .unaligned = false,
3068 },
3069};
3070
Peter Maydell2d54f192018-06-15 14:57:14 +01003071MemoryRegionSection *iotlb_to_section(CPUState *cpu,
3072 hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02003073{
Peter Maydella54c87b2016-01-21 14:15:05 +00003074 int asidx = cpu_asidx_from_attrs(cpu, attrs);
3075 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01003076 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01003077 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02003078
Peter Maydell2d54f192018-06-15 14:57:14 +01003079 return &sections[index & ~TARGET_PAGE_MASK];
Avi Kivityaa102232012-03-08 17:06:55 +02003080}
3081
Avi Kivitye9179ce2009-06-14 11:38:52 +03003082static void io_mem_init(void)
3083{
Peter Maydell8af36742017-12-13 17:52:28 +00003084 memory_region_init_io(&io_mem_rom, NULL, &readonly_mem_ops,
3085 NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003086 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003087 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00003088
3089 /* io_mem_notdirty calls tb_invalidate_phys_page_fast,
3090 * which can be called without the iothread mutex.
3091 */
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003092 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003093 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00003094 memory_region_clear_global_locking(&io_mem_notdirty);
3095
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003096 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003097 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003098}
3099
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10003100AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
Avi Kivityac1970f2012-10-03 16:22:53 +02003101{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003102 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
3103 uint16_t n;
3104
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003105 n = dummy_section(&d->map, fv, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003106 assert(n == PHYS_SECTION_UNASSIGNED);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003107 n = dummy_section(&d->map, fv, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003108 assert(n == PHYS_SECTION_NOTDIRTY);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003109 n = dummy_section(&d->map, fv, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003110 assert(n == PHYS_SECTION_ROM);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003111 n = dummy_section(&d->map, fv, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003112 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02003113
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02003114 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003115
3116 return d;
Paolo Bonzini00752702013-05-29 12:13:54 +02003117}
3118
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003119void address_space_dispatch_free(AddressSpaceDispatch *d)
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01003120{
3121 phys_sections_free(&d->map);
3122 g_free(d);
3123}
3124
Avi Kivity1d711482012-10-02 18:54:45 +02003125static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02003126{
Peter Maydell32857f42015-10-01 15:29:50 +01003127 CPUAddressSpace *cpuas;
3128 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02003129
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04003130 assert(tcg_enabled());
Avi Kivity117712c2012-02-12 21:23:17 +02003131 /* since each CPU stores ram addresses in its TLB cache, we must
3132 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01003133 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
3134 cpu_reloading_memory_map();
3135 /* The CPU and TLB are protected by the iothread lock.
3136 * We reload the dispatch pointer now because cpu_reloading_memory_map()
3137 * may have split the RCU critical section.
3138 */
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003139 d = address_space_to_dispatch(cpuas->as);
Alex Bennéef35e44e2016-10-21 16:34:18 +01003140 atomic_rcu_set(&cpuas->memory_dispatch, d);
Alex Bennéed10eb082016-11-14 14:17:28 +00003141 tlb_flush(cpuas->cpu);
Avi Kivity50c1e142012-02-08 21:36:02 +02003142}
3143
Avi Kivity62152b82011-07-26 14:26:14 +03003144static void memory_map_init(void)
3145{
Anthony Liguori7267c092011-08-20 22:09:37 -05003146 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01003147
Paolo Bonzini57271d62013-11-07 17:14:37 +01003148 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003149 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03003150
Anthony Liguori7267c092011-08-20 22:09:37 -05003151 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02003152 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
3153 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003154 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03003155}
3156
3157MemoryRegion *get_system_memory(void)
3158{
3159 return system_memory;
3160}
3161
Avi Kivity309cb472011-08-08 16:09:03 +03003162MemoryRegion *get_system_io(void)
3163{
3164 return system_io;
3165}
3166
pbrooke2eef172008-06-08 01:09:01 +00003167#endif /* !defined(CONFIG_USER_ONLY) */
3168
bellard13eb76e2004-01-24 15:23:36 +00003169/* physical memory access (slow version, mainly for debug) */
3170#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02003171int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003172 uint8_t *buf, target_ulong len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003173{
Li Zhijian0c249ff2019-01-17 20:49:01 +08003174 int flags;
3175 target_ulong l, page;
pbrook53a59602006-03-25 19:31:22 +00003176 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003177
3178 while (len > 0) {
3179 page = addr & TARGET_PAGE_MASK;
3180 l = (page + TARGET_PAGE_SIZE) - addr;
3181 if (l > len)
3182 l = len;
3183 flags = page_get_flags(page);
3184 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003185 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003186 if (is_write) {
3187 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003188 return -1;
bellard579a97f2007-11-11 14:26:47 +00003189 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003190 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003191 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003192 memcpy(p, buf, l);
3193 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003194 } else {
3195 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003196 return -1;
bellard579a97f2007-11-11 14:26:47 +00003197 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003198 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003199 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003200 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003201 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003202 }
3203 len -= l;
3204 buf += l;
3205 addr += l;
3206 }
Paul Brooka68fe892010-03-01 00:08:59 +00003207 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003208}
bellard8df1cd02005-01-28 22:37:22 +00003209
bellard13eb76e2004-01-24 15:23:36 +00003210#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003211
Paolo Bonzini845b6212015-03-23 11:45:53 +01003212static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02003213 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003214{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003215 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003216 addr += memory_region_get_ram_addr(mr);
3217
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003218 /* No early return if dirty_log_mask is or becomes 0, because
3219 * cpu_physical_memory_set_dirty_range will still call
3220 * xen_modified_memory.
3221 */
3222 if (dirty_log_mask) {
3223 dirty_log_mask =
3224 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003225 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003226 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02003227 assert(tcg_enabled());
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003228 tb_invalidate_phys_range(addr, addr + length);
3229 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
3230 }
3231 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003232}
3233
Stefan Hajnoczi047be4e2019-01-29 11:46:04 +00003234void memory_region_flush_rom_device(MemoryRegion *mr, hwaddr addr, hwaddr size)
3235{
3236 /*
3237 * In principle this function would work on other memory region types too,
3238 * but the ROM device use case is the only one where this operation is
3239 * necessary. Other memory regions should use the
3240 * address_space_read/write() APIs.
3241 */
3242 assert(memory_region_is_romd(mr));
3243
3244 invalidate_and_set_dirty(mr, addr, size);
3245}
3246
Richard Henderson23326162013-07-08 14:55:59 -07003247static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02003248{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02003249 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07003250
3251 /* Regions are assumed to support 1-4 byte accesses unless
3252 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07003253 if (access_size_max == 0) {
3254 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003255 }
Richard Henderson23326162013-07-08 14:55:59 -07003256
3257 /* Bound the maximum access by the alignment of the address. */
3258 if (!mr->ops->impl.unaligned) {
3259 unsigned align_size_max = addr & -addr;
3260 if (align_size_max != 0 && align_size_max < access_size_max) {
3261 access_size_max = align_size_max;
3262 }
3263 }
3264
3265 /* Don't attempt accesses larger than the maximum. */
3266 if (l > access_size_max) {
3267 l = access_size_max;
3268 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01003269 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07003270
3271 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003272}
3273
Jan Kiszka4840f102015-06-18 18:47:22 +02003274static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02003275{
Jan Kiszka4840f102015-06-18 18:47:22 +02003276 bool unlocked = !qemu_mutex_iothread_locked();
3277 bool release_lock = false;
3278
3279 if (unlocked && mr->global_locking) {
3280 qemu_mutex_lock_iothread();
3281 unlocked = false;
3282 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003283 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003284 if (mr->flush_coalesced_mmio) {
3285 if (unlocked) {
3286 qemu_mutex_lock_iothread();
3287 }
3288 qemu_flush_coalesced_mmio_buffer();
3289 if (unlocked) {
3290 qemu_mutex_unlock_iothread();
3291 }
3292 }
3293
3294 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003295}
3296
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003297/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003298static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3299 MemTxAttrs attrs,
3300 const uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003301 hwaddr len, hwaddr addr1,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003302 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00003303{
bellard13eb76e2004-01-24 15:23:36 +00003304 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003305 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01003306 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02003307 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00003308
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003309 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003310 if (!memory_access_is_direct(mr, true)) {
3311 release_lock |= prepare_mmio_access(mr);
3312 l = memory_access_size(mr, l, addr1);
3313 /* XXX: could force current_cpu to NULL to avoid
3314 potential bugs */
Peter Maydell6d3ede52018-06-15 14:57:14 +01003315 val = ldn_p(buf, l);
3316 result |= memory_region_dispatch_write(mr, addr1, val, l, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003317 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003318 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003319 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003320 memcpy(ptr, buf, l);
3321 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00003322 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003323
3324 if (release_lock) {
3325 qemu_mutex_unlock_iothread();
3326 release_lock = false;
3327 }
3328
bellard13eb76e2004-01-24 15:23:36 +00003329 len -= l;
3330 buf += l;
3331 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003332
3333 if (!len) {
3334 break;
3335 }
3336
3337 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003338 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003339 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02003340
Peter Maydell3b643492015-04-26 16:49:23 +01003341 return result;
bellard13eb76e2004-01-24 15:23:36 +00003342}
bellard8df1cd02005-01-28 22:37:22 +00003343
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003344/* Called from RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003345static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003346 const uint8_t *buf, hwaddr len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003347{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003348 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003349 hwaddr addr1;
3350 MemoryRegion *mr;
3351 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003352
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003353 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003354 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003355 result = flatview_write_continue(fv, addr, attrs, buf, len,
3356 addr1, l, mr);
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003357
3358 return result;
3359}
3360
3361/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003362MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
3363 MemTxAttrs attrs, uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003364 hwaddr len, hwaddr addr1, hwaddr l,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003365 MemoryRegion *mr)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003366{
3367 uint8_t *ptr;
3368 uint64_t val;
3369 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003370 bool release_lock = false;
3371
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003372 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003373 if (!memory_access_is_direct(mr, false)) {
3374 /* I/O case */
3375 release_lock |= prepare_mmio_access(mr);
3376 l = memory_access_size(mr, l, addr1);
Peter Maydell6d3ede52018-06-15 14:57:14 +01003377 result |= memory_region_dispatch_read(mr, addr1, &val, l, attrs);
3378 stn_p(buf, l, val);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003379 } else {
3380 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003381 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003382 memcpy(buf, ptr, l);
3383 }
3384
3385 if (release_lock) {
3386 qemu_mutex_unlock_iothread();
3387 release_lock = false;
3388 }
3389
3390 len -= l;
3391 buf += l;
3392 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003393
3394 if (!len) {
3395 break;
3396 }
3397
3398 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003399 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003400 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003401
3402 return result;
3403}
3404
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003405/* Called from RCU critical section. */
3406static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003407 MemTxAttrs attrs, uint8_t *buf, hwaddr len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003408{
3409 hwaddr l;
3410 hwaddr addr1;
3411 MemoryRegion *mr;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003412
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003413 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003414 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003415 return flatview_read_continue(fv, addr, attrs, buf, len,
3416 addr1, l, mr);
Avi Kivityac1970f2012-10-03 16:22:53 +02003417}
3418
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003419MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003420 MemTxAttrs attrs, uint8_t *buf, hwaddr len)
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003421{
3422 MemTxResult result = MEMTX_OK;
3423 FlatView *fv;
3424
3425 if (len > 0) {
3426 rcu_read_lock();
3427 fv = address_space_to_flatview(as);
3428 result = flatview_read(fv, addr, attrs, buf, len);
3429 rcu_read_unlock();
3430 }
3431
3432 return result;
3433}
3434
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003435MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3436 MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003437 const uint8_t *buf, hwaddr len)
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003438{
3439 MemTxResult result = MEMTX_OK;
3440 FlatView *fv;
3441
3442 if (len > 0) {
3443 rcu_read_lock();
3444 fv = address_space_to_flatview(as);
3445 result = flatview_write(fv, addr, attrs, buf, len);
3446 rcu_read_unlock();
3447 }
3448
3449 return result;
3450}
3451
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003452MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003453 uint8_t *buf, hwaddr len, bool is_write)
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003454{
3455 if (is_write) {
3456 return address_space_write(as, addr, attrs, buf, len);
3457 } else {
3458 return address_space_read_full(as, addr, attrs, buf, len);
3459 }
3460}
3461
Avi Kivitya8170e52012-10-23 12:30:10 +02003462void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003463 hwaddr len, int is_write)
Avi Kivityac1970f2012-10-03 16:22:53 +02003464{
Peter Maydell5c9eb022015-04-26 16:49:24 +01003465 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3466 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02003467}
3468
Alexander Graf582b55a2013-12-11 14:17:44 +01003469enum write_rom_type {
3470 WRITE_DATA,
3471 FLUSH_CACHE,
3472};
3473
Peter Maydell75693e12018-12-14 13:30:48 +00003474static inline MemTxResult address_space_write_rom_internal(AddressSpace *as,
3475 hwaddr addr,
3476 MemTxAttrs attrs,
3477 const uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003478 hwaddr len,
Peter Maydell75693e12018-12-14 13:30:48 +00003479 enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00003480{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003481 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00003482 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003483 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003484 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00003485
Paolo Bonzini41063e12015-03-18 14:21:43 +01003486 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00003487 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003488 l = len;
Peter Maydell75693e12018-12-14 13:30:48 +00003489 mr = address_space_translate(as, addr, &addr1, &l, true, attrs);
ths3b46e622007-09-17 08:09:54 +00003490
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003491 if (!(memory_region_is_ram(mr) ||
3492 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02003493 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003494 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00003495 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003496 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01003497 switch (type) {
3498 case WRITE_DATA:
3499 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01003500 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003501 break;
3502 case FLUSH_CACHE:
3503 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
3504 break;
3505 }
bellardd0ecd2a2006-04-23 17:14:48 +00003506 }
3507 len -= l;
3508 buf += l;
3509 addr += l;
3510 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003511 rcu_read_unlock();
Peter Maydell75693e12018-12-14 13:30:48 +00003512 return MEMTX_OK;
bellardd0ecd2a2006-04-23 17:14:48 +00003513}
3514
Alexander Graf582b55a2013-12-11 14:17:44 +01003515/* used for ROM loading : can write in RAM and ROM */
Peter Maydell3c8133f2018-12-14 13:30:48 +00003516MemTxResult address_space_write_rom(AddressSpace *as, hwaddr addr,
3517 MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003518 const uint8_t *buf, hwaddr len)
Alexander Graf582b55a2013-12-11 14:17:44 +01003519{
Peter Maydell3c8133f2018-12-14 13:30:48 +00003520 return address_space_write_rom_internal(as, addr, attrs,
3521 buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01003522}
3523
Li Zhijian0c249ff2019-01-17 20:49:01 +08003524void cpu_flush_icache_range(hwaddr start, hwaddr len)
Alexander Graf582b55a2013-12-11 14:17:44 +01003525{
3526 /*
3527 * This function should do the same thing as an icache flush that was
3528 * triggered from within the guest. For TCG we are always cache coherent,
3529 * so there is no need to flush anything. For KVM / Xen we need to flush
3530 * the host's instruction cache at least.
3531 */
3532 if (tcg_enabled()) {
3533 return;
3534 }
3535
Peter Maydell75693e12018-12-14 13:30:48 +00003536 address_space_write_rom_internal(&address_space_memory,
3537 start, MEMTXATTRS_UNSPECIFIED,
3538 NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01003539}
3540
aliguori6d16c2f2009-01-22 16:59:11 +00003541typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003542 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00003543 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003544 hwaddr addr;
3545 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003546 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00003547} BounceBuffer;
3548
3549static BounceBuffer bounce;
3550
aliguoriba223c22009-01-22 16:59:16 +00003551typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08003552 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003553 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003554} MapClient;
3555
Fam Zheng38e047b2015-03-16 17:03:35 +08003556QemuMutex map_client_list_lock;
Paolo Bonzinib58deb32018-12-06 11:58:10 +01003557static QLIST_HEAD(, MapClient) map_client_list
Blue Swirl72cf2d42009-09-12 07:36:22 +00003558 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003559
Fam Zhenge95205e2015-03-16 17:03:37 +08003560static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00003561{
Blue Swirl72cf2d42009-09-12 07:36:22 +00003562 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003563 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003564}
3565
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003566static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00003567{
3568 MapClient *client;
3569
Blue Swirl72cf2d42009-09-12 07:36:22 +00003570 while (!QLIST_EMPTY(&map_client_list)) {
3571 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08003572 qemu_bh_schedule(client->bh);
3573 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00003574 }
3575}
3576
Fam Zhenge95205e2015-03-16 17:03:37 +08003577void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003578{
3579 MapClient *client = g_malloc(sizeof(*client));
3580
Fam Zheng38e047b2015-03-16 17:03:35 +08003581 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08003582 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00003583 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003584 if (!atomic_read(&bounce.in_use)) {
3585 cpu_notify_map_clients_locked();
3586 }
Fam Zheng38e047b2015-03-16 17:03:35 +08003587 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003588}
3589
Fam Zheng38e047b2015-03-16 17:03:35 +08003590void cpu_exec_init_all(void)
3591{
3592 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01003593 /* The data structures we set up here depend on knowing the page size,
3594 * so no more changes can be made after this point.
3595 * In an ideal world, nothing we did before we had finished the
3596 * machine setup would care about the target page size, and we could
3597 * do this much later, rather than requiring board models to state
3598 * up front what their requirements are.
3599 */
3600 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08003601 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01003602 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08003603 qemu_mutex_init(&map_client_list_lock);
3604}
3605
Fam Zhenge95205e2015-03-16 17:03:37 +08003606void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003607{
Fam Zhenge95205e2015-03-16 17:03:37 +08003608 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00003609
Fam Zhenge95205e2015-03-16 17:03:37 +08003610 qemu_mutex_lock(&map_client_list_lock);
3611 QLIST_FOREACH(client, &map_client_list, link) {
3612 if (client->bh == bh) {
3613 cpu_unregister_map_client_do(client);
3614 break;
3615 }
3616 }
3617 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003618}
3619
3620static void cpu_notify_map_clients(void)
3621{
Fam Zheng38e047b2015-03-16 17:03:35 +08003622 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003623 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08003624 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00003625}
3626
Li Zhijian0c249ff2019-01-17 20:49:01 +08003627static bool flatview_access_valid(FlatView *fv, hwaddr addr, hwaddr len,
Peter Maydelleace72b2018-05-31 14:50:52 +01003628 bool is_write, MemTxAttrs attrs)
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003629{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003630 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003631 hwaddr l, xlat;
3632
3633 while (len > 0) {
3634 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003635 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003636 if (!memory_access_is_direct(mr, is_write)) {
3637 l = memory_access_size(mr, l, addr);
Peter Maydelleace72b2018-05-31 14:50:52 +01003638 if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003639 return false;
3640 }
3641 }
3642
3643 len -= l;
3644 addr += l;
3645 }
3646 return true;
3647}
3648
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003649bool address_space_access_valid(AddressSpace *as, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003650 hwaddr len, bool is_write,
Peter Maydellfddffa42018-05-31 14:50:52 +01003651 MemTxAttrs attrs)
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003652{
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003653 FlatView *fv;
3654 bool result;
3655
3656 rcu_read_lock();
3657 fv = address_space_to_flatview(as);
Peter Maydelleace72b2018-05-31 14:50:52 +01003658 result = flatview_access_valid(fv, addr, len, is_write, attrs);
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003659 rcu_read_unlock();
3660 return result;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003661}
3662
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003663static hwaddr
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003664flatview_extend_translation(FlatView *fv, hwaddr addr,
Peter Maydell53d07902018-05-31 14:50:52 +01003665 hwaddr target_len,
3666 MemoryRegion *mr, hwaddr base, hwaddr len,
3667 bool is_write, MemTxAttrs attrs)
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003668{
3669 hwaddr done = 0;
3670 hwaddr xlat;
3671 MemoryRegion *this_mr;
3672
3673 for (;;) {
3674 target_len -= len;
3675 addr += len;
3676 done += len;
3677 if (target_len == 0) {
3678 return done;
3679 }
3680
3681 len = target_len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003682 this_mr = flatview_translate(fv, addr, &xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +01003683 &len, is_write, attrs);
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003684 if (this_mr != mr || xlat != base + done) {
3685 return done;
3686 }
3687 }
3688}
3689
aliguori6d16c2f2009-01-22 16:59:11 +00003690/* Map a physical memory region into a host virtual address.
3691 * May map a subset of the requested range, given by and returned in *plen.
3692 * May return NULL if resources needed to perform the mapping are exhausted.
3693 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003694 * Use cpu_register_map_client() to know when retrying the map operation is
3695 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003696 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003697void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003698 hwaddr addr,
3699 hwaddr *plen,
Peter Maydellf26404f2018-05-31 14:50:52 +01003700 bool is_write,
3701 MemTxAttrs attrs)
aliguori6d16c2f2009-01-22 16:59:11 +00003702{
Avi Kivitya8170e52012-10-23 12:30:10 +02003703 hwaddr len = *plen;
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003704 hwaddr l, xlat;
3705 MemoryRegion *mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003706 void *ptr;
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003707 FlatView *fv;
aliguori6d16c2f2009-01-22 16:59:11 +00003708
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003709 if (len == 0) {
3710 return NULL;
3711 }
aliguori6d16c2f2009-01-22 16:59:11 +00003712
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003713 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003714 rcu_read_lock();
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003715 fv = address_space_to_flatview(as);
Peter Maydellefa99a22018-05-31 14:50:52 +01003716 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini41063e12015-03-18 14:21:43 +01003717
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003718 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003719 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01003720 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003721 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00003722 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02003723 /* Avoid unbounded allocations */
3724 l = MIN(l, TARGET_PAGE_SIZE);
3725 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003726 bounce.addr = addr;
3727 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003728
3729 memory_region_ref(mr);
3730 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003731 if (!is_write) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003732 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003733 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003734 }
aliguori6d16c2f2009-01-22 16:59:11 +00003735
Paolo Bonzini41063e12015-03-18 14:21:43 +01003736 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003737 *plen = l;
3738 return bounce.buffer;
3739 }
3740
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003741
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003742 memory_region_ref(mr);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003743 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
Peter Maydell53d07902018-05-31 14:50:52 +01003744 l, is_write, attrs);
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003745 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003746 rcu_read_unlock();
3747
3748 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003749}
3750
Avi Kivityac1970f2012-10-03 16:22:53 +02003751/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003752 * Will also mark the memory as dirty if is_write == 1. access_len gives
3753 * the amount of memory that was actually read or written by the caller.
3754 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003755void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3756 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003757{
3758 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003759 MemoryRegion *mr;
3760 ram_addr_t addr1;
3761
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003762 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003763 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003764 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003765 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003766 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003767 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003768 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003769 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003770 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003771 return;
3772 }
3773 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003774 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3775 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003776 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003777 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003778 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003779 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003780 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003781 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003782}
bellardd0ecd2a2006-04-23 17:14:48 +00003783
Avi Kivitya8170e52012-10-23 12:30:10 +02003784void *cpu_physical_memory_map(hwaddr addr,
3785 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003786 int is_write)
3787{
Peter Maydellf26404f2018-05-31 14:50:52 +01003788 return address_space_map(&address_space_memory, addr, plen, is_write,
3789 MEMTXATTRS_UNSPECIFIED);
Avi Kivityac1970f2012-10-03 16:22:53 +02003790}
3791
Avi Kivitya8170e52012-10-23 12:30:10 +02003792void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3793 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003794{
3795 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3796}
3797
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003798#define ARG1_DECL AddressSpace *as
3799#define ARG1 as
3800#define SUFFIX
3801#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003802#define RCU_READ_LOCK(...) rcu_read_lock()
3803#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3804#include "memory_ldst.inc.c"
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003805
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003806int64_t address_space_cache_init(MemoryRegionCache *cache,
3807 AddressSpace *as,
3808 hwaddr addr,
3809 hwaddr len,
3810 bool is_write)
3811{
Paolo Bonzini48564042018-03-18 18:26:36 +01003812 AddressSpaceDispatch *d;
3813 hwaddr l;
3814 MemoryRegion *mr;
3815
3816 assert(len > 0);
3817
3818 l = len;
3819 cache->fv = address_space_get_flatview(as);
3820 d = flatview_to_dispatch(cache->fv);
3821 cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true);
3822
3823 mr = cache->mrs.mr;
3824 memory_region_ref(mr);
3825 if (memory_access_is_direct(mr, is_write)) {
Peter Maydell53d07902018-05-31 14:50:52 +01003826 /* We don't care about the memory attributes here as we're only
3827 * doing this if we found actual RAM, which behaves the same
3828 * regardless of attributes; so UNSPECIFIED is fine.
3829 */
Paolo Bonzini48564042018-03-18 18:26:36 +01003830 l = flatview_extend_translation(cache->fv, addr, len, mr,
Peter Maydell53d07902018-05-31 14:50:52 +01003831 cache->xlat, l, is_write,
3832 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003833 cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
3834 } else {
3835 cache->ptr = NULL;
3836 }
3837
3838 cache->len = l;
3839 cache->is_write = is_write;
3840 return l;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003841}
3842
3843void address_space_cache_invalidate(MemoryRegionCache *cache,
3844 hwaddr addr,
3845 hwaddr access_len)
3846{
Paolo Bonzini48564042018-03-18 18:26:36 +01003847 assert(cache->is_write);
3848 if (likely(cache->ptr)) {
3849 invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len);
3850 }
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003851}
3852
3853void address_space_cache_destroy(MemoryRegionCache *cache)
3854{
Paolo Bonzini48564042018-03-18 18:26:36 +01003855 if (!cache->mrs.mr) {
3856 return;
3857 }
3858
3859 if (xen_enabled()) {
3860 xen_invalidate_map_cache_entry(cache->ptr);
3861 }
3862 memory_region_unref(cache->mrs.mr);
3863 flatview_unref(cache->fv);
3864 cache->mrs.mr = NULL;
3865 cache->fv = NULL;
3866}
3867
3868/* Called from RCU critical section. This function has the same
3869 * semantics as address_space_translate, but it only works on a
3870 * predefined range of a MemoryRegion that was mapped with
3871 * address_space_cache_init.
3872 */
3873static inline MemoryRegion *address_space_translate_cached(
3874 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003875 hwaddr *plen, bool is_write, MemTxAttrs attrs)
Paolo Bonzini48564042018-03-18 18:26:36 +01003876{
3877 MemoryRegionSection section;
3878 MemoryRegion *mr;
3879 IOMMUMemoryRegion *iommu_mr;
3880 AddressSpace *target_as;
3881
3882 assert(!cache->ptr);
3883 *xlat = addr + cache->xlat;
3884
3885 mr = cache->mrs.mr;
3886 iommu_mr = memory_region_get_iommu(mr);
3887 if (!iommu_mr) {
3888 /* MMIO region. */
3889 return mr;
3890 }
3891
3892 section = address_space_translate_iommu(iommu_mr, xlat, plen,
3893 NULL, is_write, true,
Peter Maydell2f7b0092018-05-31 14:50:53 +01003894 &target_as, attrs);
Paolo Bonzini48564042018-03-18 18:26:36 +01003895 return section.mr;
3896}
3897
3898/* Called from RCU critical section. address_space_read_cached uses this
3899 * out of line function when the target is an MMIO or IOMMU region.
3900 */
3901void
3902address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003903 void *buf, hwaddr len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003904{
3905 hwaddr addr1, l;
3906 MemoryRegion *mr;
3907
3908 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003909 mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
3910 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003911 flatview_read_continue(cache->fv,
3912 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3913 addr1, l, mr);
3914}
3915
3916/* Called from RCU critical section. address_space_write_cached uses this
3917 * out of line function when the target is an MMIO or IOMMU region.
3918 */
3919void
3920address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003921 const void *buf, hwaddr len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003922{
3923 hwaddr addr1, l;
3924 MemoryRegion *mr;
3925
3926 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003927 mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
3928 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003929 flatview_write_continue(cache->fv,
3930 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3931 addr1, l, mr);
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003932}
3933
3934#define ARG1_DECL MemoryRegionCache *cache
3935#define ARG1 cache
Paolo Bonzini48564042018-03-18 18:26:36 +01003936#define SUFFIX _cached_slow
3937#define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
Paolo Bonzini48564042018-03-18 18:26:36 +01003938#define RCU_READ_LOCK() ((void)0)
3939#define RCU_READ_UNLOCK() ((void)0)
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003940#include "memory_ldst.inc.c"
3941
aliguori5e2972f2009-03-28 17:51:36 +00003942/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003943int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003944 uint8_t *buf, target_ulong len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003945{
Avi Kivitya8170e52012-10-23 12:30:10 +02003946 hwaddr phys_addr;
Li Zhijian0c249ff2019-01-17 20:49:01 +08003947 target_ulong l, page;
bellard13eb76e2004-01-24 15:23:36 +00003948
Christian Borntraeger79ca7a12017-03-07 15:19:08 +01003949 cpu_synchronize_state(cpu);
bellard13eb76e2004-01-24 15:23:36 +00003950 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003951 int asidx;
3952 MemTxAttrs attrs;
3953
bellard13eb76e2004-01-24 15:23:36 +00003954 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003955 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3956 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003957 /* if no physical page mapped, return an error */
3958 if (phys_addr == -1)
3959 return -1;
3960 l = (page + TARGET_PAGE_SIZE) - addr;
3961 if (l > len)
3962 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003963 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003964 if (is_write) {
Peter Maydell3c8133f2018-12-14 13:30:48 +00003965 address_space_write_rom(cpu->cpu_ases[asidx].as, phys_addr,
Peter Maydellea7a5332019-01-29 11:46:04 +00003966 attrs, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003967 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003968 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
Peter Maydellea7a5332019-01-29 11:46:04 +00003969 attrs, buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003970 }
bellard13eb76e2004-01-24 15:23:36 +00003971 len -= l;
3972 buf += l;
3973 addr += l;
3974 }
3975 return 0;
3976}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003977
3978/*
3979 * Allows code that needs to deal with migration bitmaps etc to still be built
3980 * target independent.
3981 */
Juan Quintela20afaed2017-03-21 09:09:14 +01003982size_t qemu_target_page_size(void)
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003983{
Juan Quintela20afaed2017-03-21 09:09:14 +01003984 return TARGET_PAGE_SIZE;
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003985}
3986
Juan Quintela46d702b2017-04-24 21:03:48 +02003987int qemu_target_page_bits(void)
3988{
3989 return TARGET_PAGE_BITS;
3990}
3991
3992int qemu_target_page_bits_min(void)
3993{
3994 return TARGET_PAGE_BITS_MIN;
3995}
Paul Brooka68fe892010-03-01 00:08:59 +00003996#endif
bellard13eb76e2004-01-24 15:23:36 +00003997
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003998bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003999{
4000#if defined(TARGET_WORDS_BIGENDIAN)
4001 return true;
4002#else
4003 return false;
4004#endif
4005}
4006
Wen Congyang76f35532012-05-07 12:04:18 +08004007#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02004008bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08004009{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02004010 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02004011 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01004012 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08004013
Paolo Bonzini41063e12015-03-18 14:21:43 +01004014 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02004015 mr = address_space_translate(&address_space_memory,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01004016 phys_addr, &phys_addr, &l, false,
4017 MEMTXATTRS_UNSPECIFIED);
Wen Congyang76f35532012-05-07 12:04:18 +08004018
Paolo Bonzini41063e12015-03-18 14:21:43 +01004019 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
4020 rcu_read_unlock();
4021 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08004022}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004023
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01004024int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004025{
4026 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01004027 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004028
Mike Day0dc3f442013-09-05 14:41:35 -04004029 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08004030 RAMBLOCK_FOREACH(block) {
Yury Kotov754cb9c2019-02-15 20:45:44 +03004031 ret = func(block, opaque);
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01004032 if (ret) {
4033 break;
4034 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004035 }
Mike Day0dc3f442013-09-05 14:41:35 -04004036 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01004037 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004038}
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004039
4040/*
4041 * Unmap pages of memory from start to start+length such that
4042 * they a) read as 0, b) Trigger whatever fault mechanism
4043 * the OS provides for postcopy.
4044 * The pages must be unmapped by the end of the function.
4045 * Returns: 0 on success, none-0 on failure
4046 *
4047 */
4048int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
4049{
4050 int ret = -1;
4051
4052 uint8_t *host_startaddr = rb->host + start;
4053
4054 if ((uintptr_t)host_startaddr & (rb->page_size - 1)) {
4055 error_report("ram_block_discard_range: Unaligned start address: %p",
4056 host_startaddr);
4057 goto err;
4058 }
4059
4060 if ((start + length) <= rb->used_length) {
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004061 bool need_madvise, need_fallocate;
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004062 uint8_t *host_endaddr = host_startaddr + length;
4063 if ((uintptr_t)host_endaddr & (rb->page_size - 1)) {
4064 error_report("ram_block_discard_range: Unaligned end address: %p",
4065 host_endaddr);
4066 goto err;
4067 }
4068
4069 errno = ENOTSUP; /* If we are missing MADVISE etc */
4070
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004071 /* The logic here is messy;
4072 * madvise DONTNEED fails for hugepages
4073 * fallocate works on hugepages and shmem
4074 */
4075 need_madvise = (rb->page_size == qemu_host_page_size);
4076 need_fallocate = rb->fd != -1;
4077 if (need_fallocate) {
4078 /* For a file, this causes the area of the file to be zero'd
4079 * if read, and for hugetlbfs also causes it to be unmapped
4080 * so a userfault will trigger.
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00004081 */
4082#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
4083 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
4084 start, length);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004085 if (ret) {
4086 ret = -errno;
4087 error_report("ram_block_discard_range: Failed to fallocate "
4088 "%s:%" PRIx64 " +%zx (%d)",
4089 rb->idstr, start, length, ret);
4090 goto err;
4091 }
4092#else
4093 ret = -ENOSYS;
4094 error_report("ram_block_discard_range: fallocate not available/file"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004095 "%s:%" PRIx64 " +%zx (%d)",
4096 rb->idstr, start, length, ret);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004097 goto err;
4098#endif
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004099 }
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004100 if (need_madvise) {
4101 /* For normal RAM this causes it to be unmapped,
4102 * for shared memory it causes the local mapping to disappear
4103 * and to fall back on the file contents (which we just
4104 * fallocate'd away).
4105 */
4106#if defined(CONFIG_MADVISE)
4107 ret = madvise(host_startaddr, length, MADV_DONTNEED);
4108 if (ret) {
4109 ret = -errno;
4110 error_report("ram_block_discard_range: Failed to discard range "
4111 "%s:%" PRIx64 " +%zx (%d)",
4112 rb->idstr, start, length, ret);
4113 goto err;
4114 }
4115#else
4116 ret = -ENOSYS;
4117 error_report("ram_block_discard_range: MADVISE not available"
4118 "%s:%" PRIx64 " +%zx (%d)",
4119 rb->idstr, start, length, ret);
4120 goto err;
4121#endif
4122 }
4123 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
4124 need_madvise, need_fallocate, ret);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004125 } else {
4126 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
4127 "/%zx/" RAM_ADDR_FMT")",
4128 rb->idstr, start, length, rb->used_length);
4129 }
4130
4131err:
4132 return ret;
4133}
4134
Junyan Hea4de8552018-07-18 15:48:00 +08004135bool ramblock_is_pmem(RAMBlock *rb)
4136{
4137 return rb->flags & RAM_PMEM;
4138}
4139
Peter Maydellec3f8c92013-06-27 20:53:38 +01004140#endif
Yang Zhonga0be0c52017-07-03 18:12:13 +08004141
4142void page_size_init(void)
4143{
4144 /* NOTE: we can always suppose that qemu_host_page_size >=
4145 TARGET_PAGE_SIZE */
Yang Zhonga0be0c52017-07-03 18:12:13 +08004146 if (qemu_host_page_size == 0) {
4147 qemu_host_page_size = qemu_real_host_page_size;
4148 }
4149 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
4150 qemu_host_page_size = TARGET_PAGE_SIZE;
4151 }
4152 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
4153}
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004154
4155#if !defined(CONFIG_USER_ONLY)
4156
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004157static void mtree_print_phys_entries(int start, int end, int skip, int ptr)
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004158{
4159 if (start == end - 1) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004160 qemu_printf("\t%3d ", start);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004161 } else {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004162 qemu_printf("\t%3d..%-3d ", start, end - 1);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004163 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004164 qemu_printf(" skip=%d ", skip);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004165 if (ptr == PHYS_MAP_NODE_NIL) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004166 qemu_printf(" ptr=NIL");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004167 } else if (!skip) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004168 qemu_printf(" ptr=#%d", ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004169 } else {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004170 qemu_printf(" ptr=[%d]", ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004171 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004172 qemu_printf("\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004173}
4174
4175#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
4176 int128_sub((size), int128_one())) : 0)
4177
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004178void mtree_print_dispatch(AddressSpaceDispatch *d, MemoryRegion *root)
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004179{
4180 int i;
4181
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004182 qemu_printf(" Dispatch\n");
4183 qemu_printf(" Physical sections\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004184
4185 for (i = 0; i < d->map.sections_nb; ++i) {
4186 MemoryRegionSection *s = d->map.sections + i;
4187 const char *names[] = { " [unassigned]", " [not dirty]",
4188 " [ROM]", " [watch]" };
4189
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004190 qemu_printf(" #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx
4191 " %s%s%s%s%s",
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004192 i,
4193 s->offset_within_address_space,
4194 s->offset_within_address_space + MR_SIZE(s->mr->size),
4195 s->mr->name ? s->mr->name : "(noname)",
4196 i < ARRAY_SIZE(names) ? names[i] : "",
4197 s->mr == root ? " [ROOT]" : "",
4198 s == d->mru_section ? " [MRU]" : "",
4199 s->mr->is_iommu ? " [iommu]" : "");
4200
4201 if (s->mr->alias) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004202 qemu_printf(" alias=%s", s->mr->alias->name ?
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004203 s->mr->alias->name : "noname");
4204 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004205 qemu_printf("\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004206 }
4207
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004208 qemu_printf(" Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004209 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
4210 for (i = 0; i < d->map.nodes_nb; ++i) {
4211 int j, jprev;
4212 PhysPageEntry prev;
4213 Node *n = d->map.nodes + i;
4214
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004215 qemu_printf(" [%d]\n", i);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004216
4217 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
4218 PhysPageEntry *pe = *n + j;
4219
4220 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
4221 continue;
4222 }
4223
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004224 mtree_print_phys_entries(jprev, j, prev.skip, prev.ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004225
4226 jprev = j;
4227 prev = *pe;
4228 }
4229
4230 if (jprev != ARRAY_SIZE(*n)) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004231 mtree_print_phys_entries(jprev, j, prev.skip, prev.ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004232 }
4233 }
4234}
4235
4236#endif