blob: 9557a4e523c265e7ef99fc4d98eedafb43cc735f [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
bellard54936002003-05-13 00:25:15 +000021
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020022#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000023#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010024#include "exec/exec-all.h"
Juan Quintela51180422017-04-24 20:50:19 +020025#include "exec/target_page.h"
bellardb67d9a52008-05-23 09:57:34 +000026#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020027#include "hw/qdev-core.h"
Fam Zhengc7e002c2017-07-14 10:15:08 +080028#include "hw/qdev-properties.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010031#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010032#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020039#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010040#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020041#include "hw/hw.h"
42#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010043#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020044#include "sysemu/dma.h"
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +110045#include "sysemu/numa.h"
Christian Borntraeger79ca7a12017-03-07 15:19:08 +010046#include "sysemu/hw_accel.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020047#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010048#include "sysemu/xen-mapcache.h"
Daniel P. Berrange0ab8ed12017-01-25 16:14:15 +000049#include "trace-root.h"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +000050
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000051#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000052#include <linux/falloc.h>
53#endif
54
pbrook53a59602006-03-25 19:31:22 +000055#endif
Mike Day0dc3f442013-09-05 14:41:35 -040056#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020057#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000058#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030059#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000060
Paolo Bonzini022c62c2012-12-17 18:19:49 +010061#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020062#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030063#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020064
Bharata B Rao9dfeca72016-05-12 09:18:12 +053065#include "migration/vmstate.h"
66
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020067#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030068#ifndef _WIN32
69#include "qemu/mmap-alloc.h"
70#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020071
Peter Xube9b23c2017-05-12 12:17:41 +080072#include "monitor/monitor.h"
73
blueswir1db7b5422007-05-26 17:36:03 +000074//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000075
pbrook99773bd2006-04-16 15:14:59 +000076#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040077/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
78 * are protected by the ramlist lock.
79 */
Mike Day0d53d9f2015-01-21 13:45:24 +010080RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030081
82static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030083static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030084
Avi Kivityf6790af2012-10-02 20:13:51 +020085AddressSpace address_space_io;
86AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020087
Paolo Bonzini0844e002013-05-24 14:37:28 +020088MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020089static MemoryRegion io_mem_unassigned;
pbrooke2eef172008-06-08 01:09:01 +000090#endif
bellard9fa3e852004-01-04 18:06:42 +000091
Peter Maydell20bccb82016-10-24 16:26:49 +010092#ifdef TARGET_PAGE_BITS_VARY
93int target_page_bits;
94bool target_page_bits_decided;
95#endif
96
Paolo Bonzinif481ee22018-12-06 11:56:15 +010097CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
98
bellard6a00d602005-11-21 23:25:50 +000099/* current CPU in the current thread. It is only valid inside
100 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200101__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000102/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000103 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000104 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100105int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000106
Yang Zhonga0be0c52017-07-03 18:12:13 +0800107uintptr_t qemu_host_page_size;
108intptr_t qemu_host_page_mask;
Yang Zhonga0be0c52017-07-03 18:12:13 +0800109
Peter Maydell20bccb82016-10-24 16:26:49 +0100110bool set_preferred_target_page_bits(int bits)
111{
112 /* The target page size is the lowest common denominator for all
113 * the CPUs in the system, so we can only make it smaller, never
114 * larger. And we can't make it smaller once we've committed to
115 * a particular size.
116 */
117#ifdef TARGET_PAGE_BITS_VARY
118 assert(bits >= TARGET_PAGE_BITS_MIN);
119 if (target_page_bits == 0 || target_page_bits > bits) {
120 if (target_page_bits_decided) {
121 return false;
122 }
123 target_page_bits = bits;
124 }
125#endif
126 return true;
127}
128
pbrooke2eef172008-06-08 01:09:01 +0000129#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200130
Peter Maydell20bccb82016-10-24 16:26:49 +0100131static void finalize_target_page_bits(void)
132{
133#ifdef TARGET_PAGE_BITS_VARY
134 if (target_page_bits == 0) {
135 target_page_bits = TARGET_PAGE_BITS_MIN;
136 }
137 target_page_bits_decided = true;
138#endif
139}
140
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200141typedef struct PhysPageEntry PhysPageEntry;
142
143struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200144 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200145 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200146 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200147 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200148};
149
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200150#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
151
Paolo Bonzini03f49952013-11-07 17:14:36 +0100152/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100153#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100154
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200155#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100156#define P_L2_SIZE (1 << P_L2_BITS)
157
158#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
159
160typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200161
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200162typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100163 struct rcu_head rcu;
164
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200165 unsigned sections_nb;
166 unsigned sections_nb_alloc;
167 unsigned nodes_nb;
168 unsigned nodes_nb_alloc;
169 Node *nodes;
170 MemoryRegionSection *sections;
171} PhysPageMap;
172
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200173struct AddressSpaceDispatch {
Fam Zheng729633c2016-03-01 14:18:24 +0800174 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200175 /* This is a multi-level map on the physical address space.
176 * The bottom level has pointers to MemoryRegionSections.
177 */
178 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200179 PhysPageMap map;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200180};
181
Jan Kiszka90260c62013-05-26 21:46:51 +0200182#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
183typedef struct subpage_t {
184 MemoryRegion iomem;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000185 FlatView *fv;
Jan Kiszka90260c62013-05-26 21:46:51 +0200186 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100187 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200188} subpage_t;
189
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200190#define PHYS_SECTION_UNASSIGNED 0
191#define PHYS_SECTION_NOTDIRTY 1
192#define PHYS_SECTION_ROM 2
193#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200194
pbrooke2eef172008-06-08 01:09:01 +0000195static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300196static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000197static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000198
Avi Kivity1ec9b902012-01-02 12:47:48 +0200199static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100200
201/**
202 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
203 * @cpu: the CPU whose AddressSpace this is
204 * @as: the AddressSpace itself
205 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
206 * @tcg_as_listener: listener for tracking changes to the AddressSpace
207 */
208struct CPUAddressSpace {
209 CPUState *cpu;
210 AddressSpace *as;
211 struct AddressSpaceDispatch *memory_dispatch;
212 MemoryListener tcg_as_listener;
213};
214
Gerd Hoffmann8deaf122017-04-21 11:16:25 +0200215struct DirtyBitmapSnapshot {
216 ram_addr_t start;
217 ram_addr_t end;
218 unsigned long dirty[];
219};
220
pbrook6658ffb2007-03-16 23:58:11 +0000221#endif
bellard54936002003-05-13 00:25:15 +0000222
Paul Brook6d9a1302010-02-28 23:55:53 +0000223#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200224
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200225static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200226{
Peter Lieven101420b2016-07-15 12:03:50 +0200227 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200228 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200229 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200230 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
231 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200232 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200233 }
234}
235
Paolo Bonzinidb946042015-05-21 15:12:29 +0200236static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200237{
238 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200239 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200240 PhysPageEntry e;
241 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200242
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200243 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200244 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200245 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200246 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200247
248 e.skip = leaf ? 0 : 1;
249 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100250 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200251 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200252 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200253 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200254}
255
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200256static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
257 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200258 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200259{
260 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100261 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200262
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200263 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200264 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200265 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200266 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100267 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200268
Paolo Bonzini03f49952013-11-07 17:14:36 +0100269 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200270 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200271 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200272 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200273 *index += step;
274 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200275 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200276 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200277 }
278 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200279 }
280}
281
Avi Kivityac1970f2012-10-03 16:22:53 +0200282static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200283 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200284 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000285{
Avi Kivity29990972012-02-13 20:21:20 +0200286 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200287 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000288
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200289 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000290}
291
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200292/* Compact a non leaf page entry. Simply detect that the entry has a single child,
293 * and update our entry so we can skip it and go directly to the destination.
294 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400295static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200296{
297 unsigned valid_ptr = P_L2_SIZE;
298 int valid = 0;
299 PhysPageEntry *p;
300 int i;
301
302 if (lp->ptr == PHYS_MAP_NODE_NIL) {
303 return;
304 }
305
306 p = nodes[lp->ptr];
307 for (i = 0; i < P_L2_SIZE; i++) {
308 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
309 continue;
310 }
311
312 valid_ptr = i;
313 valid++;
314 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400315 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200316 }
317 }
318
319 /* We can only compress if there's only one child. */
320 if (valid != 1) {
321 return;
322 }
323
324 assert(valid_ptr < P_L2_SIZE);
325
326 /* Don't compress if it won't fit in the # of bits we have. */
327 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
328 return;
329 }
330
331 lp->ptr = p[valid_ptr].ptr;
332 if (!p[valid_ptr].skip) {
333 /* If our only child is a leaf, make this a leaf. */
334 /* By design, we should have made this node a leaf to begin with so we
335 * should never reach here.
336 * But since it's so simple to handle this, let's do it just in case we
337 * change this rule.
338 */
339 lp->skip = 0;
340 } else {
341 lp->skip += p[valid_ptr].skip;
342 }
343}
344
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +1000345void address_space_dispatch_compact(AddressSpaceDispatch *d)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200346{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200347 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400348 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200349 }
350}
351
Fam Zheng29cb5332016-03-01 14:18:23 +0800352static inline bool section_covers_addr(const MemoryRegionSection *section,
353 hwaddr addr)
354{
355 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
356 * the section must cover the entire address space.
357 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700358 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800359 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700360 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800361}
362
Peter Xu003a0cf2017-05-15 16:50:57 +0800363static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
bellard92e873b2004-05-21 14:52:29 +0000364{
Peter Xu003a0cf2017-05-15 16:50:57 +0800365 PhysPageEntry lp = d->phys_map, *p;
366 Node *nodes = d->map.nodes;
367 MemoryRegionSection *sections = d->map.sections;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200368 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200369 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200370
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200371 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200372 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200373 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200374 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200375 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100376 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200377 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200378
Fam Zheng29cb5332016-03-01 14:18:23 +0800379 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200380 return &sections[lp.ptr];
381 } else {
382 return &sections[PHYS_SECTION_UNASSIGNED];
383 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200384}
385
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100386/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200387static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200388 hwaddr addr,
389 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200390{
Fam Zheng729633c2016-03-01 14:18:24 +0800391 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200392 subpage_t *subpage;
393
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100394 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
395 !section_covers_addr(section, addr)) {
Peter Xu003a0cf2017-05-15 16:50:57 +0800396 section = phys_page_find(d, addr);
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100397 atomic_set(&d->mru_section, section);
Fam Zheng729633c2016-03-01 14:18:24 +0800398 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200399 if (resolve_subpage && section->mr->subpage) {
400 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200401 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200402 }
403 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200404}
405
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100406/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200407static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200408address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200409 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200410{
411 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200412 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100413 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200414
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200415 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200416 /* Compute offset within MemoryRegionSection */
417 addr -= section->offset_within_address_space;
418
419 /* Compute offset within MemoryRegion */
420 *xlat = addr + section->offset_within_region;
421
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200422 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200423
424 /* MMIO registers can be expected to perform full-width accesses based only
425 * on their address, without considering adjacent registers that could
426 * decode to completely different MemoryRegions. When such registers
427 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
428 * regions overlap wildly. For this reason we cannot clamp the accesses
429 * here.
430 *
431 * If the length is small (as is the case for address_space_ldl/stl),
432 * everything works fine. If the incoming length is large, however,
433 * the caller really has to do the clamping through memory_access_size.
434 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200435 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200436 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200437 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
438 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200439 return section;
440}
Jan Kiszka90260c62013-05-26 21:46:51 +0200441
Peter Xud5e5faf2017-10-10 11:42:45 +0200442/**
Paolo Bonzinia411c842018-03-03 17:24:04 +0100443 * address_space_translate_iommu - translate an address through an IOMMU
444 * memory region and then through the target address space.
445 *
446 * @iommu_mr: the IOMMU memory region that we start the translation from
447 * @addr: the address to be translated through the MMU
448 * @xlat: the translated address offset within the destination memory region.
449 * It cannot be %NULL.
450 * @plen_out: valid read/write length of the translated address. It
451 * cannot be %NULL.
452 * @page_mask_out: page mask for the translated address. This
453 * should only be meaningful for IOMMU translated
454 * addresses, since there may be huge pages that this bit
455 * would tell. It can be %NULL if we don't care about it.
456 * @is_write: whether the translation operation is for write
457 * @is_mmio: whether this can be MMIO, set true if it can
458 * @target_as: the address space targeted by the IOMMU
Peter Maydell2f7b0092018-05-31 14:50:53 +0100459 * @attrs: transaction attributes
Paolo Bonzinia411c842018-03-03 17:24:04 +0100460 *
461 * This function is called from RCU critical section. It is the common
462 * part of flatview_do_translate and address_space_translate_cached.
463 */
464static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr,
465 hwaddr *xlat,
466 hwaddr *plen_out,
467 hwaddr *page_mask_out,
468 bool is_write,
469 bool is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100470 AddressSpace **target_as,
471 MemTxAttrs attrs)
Paolo Bonzinia411c842018-03-03 17:24:04 +0100472{
473 MemoryRegionSection *section;
474 hwaddr page_mask = (hwaddr)-1;
475
476 do {
477 hwaddr addr = *xlat;
478 IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
Peter Maydell2c91bcf2018-06-15 14:57:16 +0100479 int iommu_idx = 0;
480 IOMMUTLBEntry iotlb;
481
482 if (imrc->attrs_to_index) {
483 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
484 }
485
486 iotlb = imrc->translate(iommu_mr, addr, is_write ?
487 IOMMU_WO : IOMMU_RO, iommu_idx);
Paolo Bonzinia411c842018-03-03 17:24:04 +0100488
489 if (!(iotlb.perm & (1 << is_write))) {
490 goto unassigned;
491 }
492
493 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
494 | (addr & iotlb.addr_mask));
495 page_mask &= iotlb.addr_mask;
496 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
497 *target_as = iotlb.target_as;
498
499 section = address_space_translate_internal(
500 address_space_to_dispatch(iotlb.target_as), addr, xlat,
501 plen_out, is_mmio);
502
503 iommu_mr = memory_region_get_iommu(section->mr);
504 } while (unlikely(iommu_mr));
505
506 if (page_mask_out) {
507 *page_mask_out = page_mask;
508 }
509 return *section;
510
511unassigned:
512 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
513}
514
515/**
Peter Xud5e5faf2017-10-10 11:42:45 +0200516 * flatview_do_translate - translate an address in FlatView
517 *
518 * @fv: the flat view that we want to translate on
519 * @addr: the address to be translated in above address space
520 * @xlat: the translated address offset within memory region. It
521 * cannot be @NULL.
522 * @plen_out: valid read/write length of the translated address. It
523 * can be @NULL when we don't care about it.
524 * @page_mask_out: page mask for the translated address. This
525 * should only be meaningful for IOMMU translated
526 * addresses, since there may be huge pages that this bit
527 * would tell. It can be @NULL if we don't care about it.
528 * @is_write: whether the translation operation is for write
529 * @is_mmio: whether this can be MMIO, set true if it can
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200530 * @target_as: the address space targeted by the IOMMU
Peter Maydell49e14aa2018-05-31 14:50:53 +0100531 * @attrs: memory transaction attributes
Peter Xud5e5faf2017-10-10 11:42:45 +0200532 *
533 * This function is called from RCU critical section
534 */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000535static MemoryRegionSection flatview_do_translate(FlatView *fv,
536 hwaddr addr,
537 hwaddr *xlat,
Peter Xud5e5faf2017-10-10 11:42:45 +0200538 hwaddr *plen_out,
539 hwaddr *page_mask_out,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000540 bool is_write,
541 bool is_mmio,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100542 AddressSpace **target_as,
543 MemTxAttrs attrs)
Jan Kiszka90260c62013-05-26 21:46:51 +0200544{
Avi Kivity30951152012-10-30 13:47:46 +0200545 MemoryRegionSection *section;
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000546 IOMMUMemoryRegion *iommu_mr;
Peter Xud5e5faf2017-10-10 11:42:45 +0200547 hwaddr plen = (hwaddr)(-1);
548
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200549 if (!plen_out) {
550 plen_out = &plen;
Peter Xud5e5faf2017-10-10 11:42:45 +0200551 }
Avi Kivity30951152012-10-30 13:47:46 +0200552
Paolo Bonzinia411c842018-03-03 17:24:04 +0100553 section = address_space_translate_internal(
554 flatview_to_dispatch(fv), addr, xlat,
555 plen_out, is_mmio);
Avi Kivity30951152012-10-30 13:47:46 +0200556
Paolo Bonzinia411c842018-03-03 17:24:04 +0100557 iommu_mr = memory_region_get_iommu(section->mr);
558 if (unlikely(iommu_mr)) {
559 return address_space_translate_iommu(iommu_mr, xlat,
560 plen_out, page_mask_out,
561 is_write, is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100562 target_as, attrs);
Avi Kivity30951152012-10-30 13:47:46 +0200563 }
Peter Xud5e5faf2017-10-10 11:42:45 +0200564 if (page_mask_out) {
Paolo Bonzinia411c842018-03-03 17:24:04 +0100565 /* Not behind an IOMMU, use default page size. */
566 *page_mask_out = ~TARGET_PAGE_MASK;
Peter Xud5e5faf2017-10-10 11:42:45 +0200567 }
568
Peter Xua7640402017-05-17 16:57:42 +0800569 return *section;
Peter Xua7640402017-05-17 16:57:42 +0800570}
571
572/* Called from RCU critical section */
573IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
Peter Maydell7446eb02018-05-31 14:50:53 +0100574 bool is_write, MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800575{
576 MemoryRegionSection section;
Peter Xu076a93d2017-10-10 11:42:46 +0200577 hwaddr xlat, page_mask;
Peter Xua7640402017-05-17 16:57:42 +0800578
Peter Xu076a93d2017-10-10 11:42:46 +0200579 /*
580 * This can never be MMIO, and we don't really care about plen,
581 * but page mask.
582 */
583 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100584 NULL, &page_mask, is_write, false, &as,
585 attrs);
Peter Xua7640402017-05-17 16:57:42 +0800586
587 /* Illegal translation */
588 if (section.mr == &io_mem_unassigned) {
589 goto iotlb_fail;
590 }
591
592 /* Convert memory region offset into address space offset */
593 xlat += section.offset_within_address_space -
594 section.offset_within_region;
595
Peter Xua7640402017-05-17 16:57:42 +0800596 return (IOMMUTLBEntry) {
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000597 .target_as = as,
Peter Xu076a93d2017-10-10 11:42:46 +0200598 .iova = addr & ~page_mask,
599 .translated_addr = xlat & ~page_mask,
600 .addr_mask = page_mask,
Peter Xua7640402017-05-17 16:57:42 +0800601 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
602 .perm = IOMMU_RW,
603 };
604
605iotlb_fail:
606 return (IOMMUTLBEntry) {0};
607}
608
609/* Called from RCU critical section */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000610MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +0100611 hwaddr *plen, bool is_write,
612 MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800613{
614 MemoryRegion *mr;
615 MemoryRegionSection section;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000616 AddressSpace *as = NULL;
Peter Xua7640402017-05-17 16:57:42 +0800617
618 /* This can be MMIO, so setup MMIO bit. */
Peter Xud5e5faf2017-10-10 11:42:45 +0200619 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100620 is_write, true, &as, attrs);
Peter Xua7640402017-05-17 16:57:42 +0800621 mr = section.mr;
622
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000623 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100624 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700625 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100626 }
627
Avi Kivity30951152012-10-30 13:47:46 +0200628 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200629}
630
Peter Maydell1f871c52018-06-15 14:57:16 +0100631typedef struct TCGIOMMUNotifier {
632 IOMMUNotifier n;
633 MemoryRegion *mr;
634 CPUState *cpu;
635 int iommu_idx;
636 bool active;
637} TCGIOMMUNotifier;
638
639static void tcg_iommu_unmap_notify(IOMMUNotifier *n, IOMMUTLBEntry *iotlb)
640{
641 TCGIOMMUNotifier *notifier = container_of(n, TCGIOMMUNotifier, n);
642
643 if (!notifier->active) {
644 return;
645 }
646 tlb_flush(notifier->cpu);
647 notifier->active = false;
648 /* We leave the notifier struct on the list to avoid reallocating it later.
649 * Generally the number of IOMMUs a CPU deals with will be small.
650 * In any case we can't unregister the iommu notifier from a notify
651 * callback.
652 */
653}
654
655static void tcg_register_iommu_notifier(CPUState *cpu,
656 IOMMUMemoryRegion *iommu_mr,
657 int iommu_idx)
658{
659 /* Make sure this CPU has an IOMMU notifier registered for this
660 * IOMMU/IOMMU index combination, so that we can flush its TLB
661 * when the IOMMU tells us the mappings we've cached have changed.
662 */
663 MemoryRegion *mr = MEMORY_REGION(iommu_mr);
664 TCGIOMMUNotifier *notifier;
665 int i;
666
667 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
668 notifier = &g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier, i);
669 if (notifier->mr == mr && notifier->iommu_idx == iommu_idx) {
670 break;
671 }
672 }
673 if (i == cpu->iommu_notifiers->len) {
674 /* Not found, add a new entry at the end of the array */
675 cpu->iommu_notifiers = g_array_set_size(cpu->iommu_notifiers, i + 1);
676 notifier = &g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier, i);
677
678 notifier->mr = mr;
679 notifier->iommu_idx = iommu_idx;
680 notifier->cpu = cpu;
681 /* Rather than trying to register interest in the specific part
682 * of the iommu's address space that we've accessed and then
683 * expand it later as subsequent accesses touch more of it, we
684 * just register interest in the whole thing, on the assumption
685 * that iommu reconfiguration will be rare.
686 */
687 iommu_notifier_init(&notifier->n,
688 tcg_iommu_unmap_notify,
689 IOMMU_NOTIFIER_UNMAP,
690 0,
691 HWADDR_MAX,
692 iommu_idx);
693 memory_region_register_iommu_notifier(notifier->mr, &notifier->n);
694 }
695
696 if (!notifier->active) {
697 notifier->active = true;
698 }
699}
700
701static void tcg_iommu_free_notifier_list(CPUState *cpu)
702{
703 /* Destroy the CPU's notifier list */
704 int i;
705 TCGIOMMUNotifier *notifier;
706
707 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
708 notifier = &g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier, i);
709 memory_region_unregister_iommu_notifier(notifier->mr, &notifier->n);
710 }
711 g_array_free(cpu->iommu_notifiers, true);
712}
713
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100714/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200715MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000716address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Peter Maydell1f871c52018-06-15 14:57:16 +0100717 hwaddr *xlat, hwaddr *plen,
718 MemTxAttrs attrs, int *prot)
Jan Kiszka90260c62013-05-26 21:46:51 +0200719{
Avi Kivity30951152012-10-30 13:47:46 +0200720 MemoryRegionSection *section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100721 IOMMUMemoryRegion *iommu_mr;
722 IOMMUMemoryRegionClass *imrc;
723 IOMMUTLBEntry iotlb;
724 int iommu_idx;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100725 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000726
Peter Maydell1f871c52018-06-15 14:57:16 +0100727 for (;;) {
728 section = address_space_translate_internal(d, addr, &addr, plen, false);
729
730 iommu_mr = memory_region_get_iommu(section->mr);
731 if (!iommu_mr) {
732 break;
733 }
734
735 imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
736
737 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
738 tcg_register_iommu_notifier(cpu, iommu_mr, iommu_idx);
739 /* We need all the permissions, so pass IOMMU_NONE so the IOMMU
740 * doesn't short-cut its translation table walk.
741 */
742 iotlb = imrc->translate(iommu_mr, addr, IOMMU_NONE, iommu_idx);
743 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
744 | (addr & iotlb.addr_mask));
745 /* Update the caller's prot bits to remove permissions the IOMMU
746 * is giving us a failure response for. If we get down to no
747 * permissions left at all we can give up now.
748 */
749 if (!(iotlb.perm & IOMMU_RO)) {
750 *prot &= ~(PAGE_READ | PAGE_EXEC);
751 }
752 if (!(iotlb.perm & IOMMU_WO)) {
753 *prot &= ~PAGE_WRITE;
754 }
755
756 if (!*prot) {
757 goto translate_fail;
758 }
759
760 d = flatview_to_dispatch(address_space_to_flatview(iotlb.target_as));
761 }
Avi Kivity30951152012-10-30 13:47:46 +0200762
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000763 assert(!memory_region_is_iommu(section->mr));
Peter Maydell1f871c52018-06-15 14:57:16 +0100764 *xlat = addr;
Avi Kivity30951152012-10-30 13:47:46 +0200765 return section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100766
767translate_fail:
768 return &d->map.sections[PHYS_SECTION_UNASSIGNED];
Jan Kiszka90260c62013-05-26 21:46:51 +0200769}
bellard9fa3e852004-01-04 18:06:42 +0000770#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000771
Andreas Färberb170fce2013-01-20 20:23:22 +0100772#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000773
Juan Quintelae59fb372009-09-29 22:48:21 +0200774static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200775{
Andreas Färber259186a2013-01-17 18:51:17 +0100776 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200777
aurel323098dba2009-03-07 21:28:24 +0000778 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
779 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100780 cpu->interrupt_request &= ~0x01;
Alex Bennéed10eb082016-11-14 14:17:28 +0000781 tlb_flush(cpu);
pbrook9656f322008-07-01 20:01:19 +0000782
Pavel Dovgalyuk15a356c2018-01-10 16:48:46 +0300783 /* loadvm has just updated the content of RAM, bypassing the
784 * usual mechanisms that ensure we flush TBs for writes to
785 * memory we've translated code from. So we must flush all TBs,
786 * which will now be stale.
787 */
788 tb_flush(cpu);
789
pbrook9656f322008-07-01 20:01:19 +0000790 return 0;
791}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200792
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400793static int cpu_common_pre_load(void *opaque)
794{
795 CPUState *cpu = opaque;
796
Paolo Bonziniadee6422014-12-19 12:53:14 +0100797 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400798
799 return 0;
800}
801
802static bool cpu_common_exception_index_needed(void *opaque)
803{
804 CPUState *cpu = opaque;
805
Paolo Bonziniadee6422014-12-19 12:53:14 +0100806 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400807}
808
809static const VMStateDescription vmstate_cpu_common_exception_index = {
810 .name = "cpu_common/exception_index",
811 .version_id = 1,
812 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200813 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400814 .fields = (VMStateField[]) {
815 VMSTATE_INT32(exception_index, CPUState),
816 VMSTATE_END_OF_LIST()
817 }
818};
819
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300820static bool cpu_common_crash_occurred_needed(void *opaque)
821{
822 CPUState *cpu = opaque;
823
824 return cpu->crash_occurred;
825}
826
827static const VMStateDescription vmstate_cpu_common_crash_occurred = {
828 .name = "cpu_common/crash_occurred",
829 .version_id = 1,
830 .minimum_version_id = 1,
831 .needed = cpu_common_crash_occurred_needed,
832 .fields = (VMStateField[]) {
833 VMSTATE_BOOL(crash_occurred, CPUState),
834 VMSTATE_END_OF_LIST()
835 }
836};
837
Andreas Färber1a1562f2013-06-17 04:09:11 +0200838const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200839 .name = "cpu_common",
840 .version_id = 1,
841 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400842 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200843 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200844 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100845 VMSTATE_UINT32(halted, CPUState),
846 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200847 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400848 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200849 .subsections = (const VMStateDescription*[]) {
850 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300851 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200852 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200853 }
854};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200855
pbrook9656f322008-07-01 20:01:19 +0000856#endif
857
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100858CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400859{
Andreas Färberbdc44642013-06-24 23:50:24 +0200860 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400861
Andreas Färberbdc44642013-06-24 23:50:24 +0200862 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100863 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200864 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100865 }
Glauber Costa950f1472009-06-09 12:15:18 -0400866 }
867
Andreas Färberbdc44642013-06-24 23:50:24 +0200868 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400869}
870
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000871#if !defined(CONFIG_USER_ONLY)
Peter Xu80ceb072017-11-23 17:23:32 +0800872void cpu_address_space_init(CPUState *cpu, int asidx,
873 const char *prefix, MemoryRegion *mr)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000874{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000875 CPUAddressSpace *newas;
Peter Xu80ceb072017-11-23 17:23:32 +0800876 AddressSpace *as = g_new0(AddressSpace, 1);
Peter Xu87a621d2017-11-23 17:23:33 +0800877 char *as_name;
Peter Xu80ceb072017-11-23 17:23:32 +0800878
879 assert(mr);
Peter Xu87a621d2017-11-23 17:23:33 +0800880 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
881 address_space_init(as, mr, as_name);
882 g_free(as_name);
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000883
884 /* Target code should have set num_ases before calling us */
885 assert(asidx < cpu->num_ases);
886
Peter Maydell56943e82016-01-21 14:15:04 +0000887 if (asidx == 0) {
888 /* address space 0 gets the convenience alias */
889 cpu->as = as;
890 }
891
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000892 /* KVM cannot currently support multiple address spaces. */
893 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000894
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000895 if (!cpu->cpu_ases) {
896 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000897 }
Peter Maydell32857f42015-10-01 15:29:50 +0100898
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000899 newas = &cpu->cpu_ases[asidx];
900 newas->cpu = cpu;
901 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000902 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000903 newas->tcg_as_listener.commit = tcg_commit;
904 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000905 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000906}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000907
908AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
909{
910 /* Return the AddressSpace corresponding to the specified index */
911 return cpu->cpu_ases[asidx].as;
912}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000913#endif
914
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200915void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530916{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530917 CPUClass *cc = CPU_GET_CLASS(cpu);
918
Paolo Bonzini267f6852016-08-28 03:45:14 +0200919 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530920
921 if (cc->vmsd != NULL) {
922 vmstate_unregister(NULL, cc->vmsd, cpu);
923 }
924 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
925 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
926 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100927#ifndef CONFIG_USER_ONLY
928 tcg_iommu_free_notifier_list(cpu);
929#endif
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530930}
931
Fam Zhengc7e002c2017-07-14 10:15:08 +0800932Property cpu_common_props[] = {
933#ifndef CONFIG_USER_ONLY
934 /* Create a memory property for softmmu CPU object,
935 * so users can wire up its memory. (This can't go in qom/cpu.c
936 * because that file is compiled only once for both user-mode
937 * and system builds.) The default if no link is set up is to use
938 * the system address space.
939 */
940 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
941 MemoryRegion *),
942#endif
943 DEFINE_PROP_END_OF_LIST(),
944};
945
Laurent Vivier39e329e2016-10-20 13:26:02 +0200946void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000947{
Peter Maydell56943e82016-01-21 14:15:04 +0000948 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000949 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000950
Eduardo Habkost291135b2015-04-27 17:00:33 -0300951#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300952 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000953 cpu->memory = system_memory;
954 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300955#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200956}
957
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200958void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200959{
Richard Henderson55c3cee2017-10-15 19:02:42 -0700960 CPUClass *cc = CPU_GET_CLASS(cpu);
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000961 static bool tcg_target_initialized;
Eduardo Habkost291135b2015-04-27 17:00:33 -0300962
Paolo Bonzini267f6852016-08-28 03:45:14 +0200963 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200964
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000965 if (tcg_enabled() && !tcg_target_initialized) {
966 tcg_target_initialized = true;
Richard Henderson55c3cee2017-10-15 19:02:42 -0700967 cc->tcg_initialize();
968 }
Emilio G. Cota5005e252018-10-09 13:45:54 -0400969 tlb_init(cpu);
Richard Henderson55c3cee2017-10-15 19:02:42 -0700970
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200971#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200972 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200973 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200974 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100975 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200976 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100977 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100978
979 cpu->iommu_notifiers = g_array_new(false, true, sizeof(TCGIOMMUNotifier));
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200980#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000981}
982
Igor Mammedov2278b932018-02-07 11:40:26 +0100983const char *parse_cpu_model(const char *cpu_model)
984{
985 ObjectClass *oc;
986 CPUClass *cc;
987 gchar **model_pieces;
988 const char *cpu_type;
989
990 model_pieces = g_strsplit(cpu_model, ",", 2);
991
992 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
993 if (oc == NULL) {
994 error_report("unable to find CPU model '%s'", model_pieces[0]);
995 g_strfreev(model_pieces);
996 exit(EXIT_FAILURE);
997 }
998
999 cpu_type = object_class_get_name(oc);
1000 cc = CPU_CLASS(oc);
1001 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
1002 g_strfreev(model_pieces);
1003 return cpu_type;
1004}
1005
Paolo Bonzinic40d4792018-07-02 14:45:25 +02001006#if defined(CONFIG_USER_ONLY)
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001007void tb_invalidate_phys_addr(target_ulong addr)
Paul Brook94df27f2010-02-28 23:47:45 +00001008{
Pranith Kumar406bc332017-07-12 17:51:42 -04001009 mmap_lock();
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001010 tb_invalidate_phys_page_range(addr, addr + 1, 0);
Pranith Kumar406bc332017-07-12 17:51:42 -04001011 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +00001012}
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001013
1014static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1015{
1016 tb_invalidate_phys_addr(pc);
1017}
Pranith Kumar406bc332017-07-12 17:51:42 -04001018#else
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001019void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs)
1020{
1021 ram_addr_t ram_addr;
1022 MemoryRegion *mr;
1023 hwaddr l = 1;
1024
Paolo Bonzinic40d4792018-07-02 14:45:25 +02001025 if (!tcg_enabled()) {
1026 return;
1027 }
1028
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001029 rcu_read_lock();
1030 mr = address_space_translate(as, addr, &addr, &l, false, attrs);
1031 if (!(memory_region_is_ram(mr)
1032 || memory_region_is_romd(mr))) {
1033 rcu_read_unlock();
1034 return;
1035 }
1036 ram_addr = memory_region_get_ram_addr(mr) + addr;
1037 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
1038 rcu_read_unlock();
1039}
1040
Pranith Kumar406bc332017-07-12 17:51:42 -04001041static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1042{
1043 MemTxAttrs attrs;
1044 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
1045 int asidx = cpu_asidx_from_attrs(cpu, attrs);
1046 if (phys != -1) {
1047 /* Locks grabbed by tb_invalidate_phys_addr */
1048 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Peter Maydellc874dc42018-05-31 14:50:52 +01001049 phys | (pc & ~TARGET_PAGE_MASK), attrs);
Pranith Kumar406bc332017-07-12 17:51:42 -04001050 }
1051}
1052#endif
bellardd720b932004-04-25 17:57:43 +00001053
Paul Brookc527ee82010-03-01 03:31:14 +00001054#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +02001055void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +00001056
1057{
1058}
1059
Peter Maydell3ee887e2014-09-12 14:06:48 +01001060int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
1061 int flags)
1062{
1063 return -ENOSYS;
1064}
1065
1066void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
1067{
1068}
1069
Andreas Färber75a34032013-09-02 16:57:02 +02001070int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +00001071 int flags, CPUWatchpoint **watchpoint)
1072{
1073 return -ENOSYS;
1074}
1075#else
pbrook6658ffb2007-03-16 23:58:11 +00001076/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001077int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001078 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001079{
aliguoric0ce9982008-11-25 22:13:57 +00001080 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001081
Peter Maydell05068c02014-09-12 14:06:48 +01001082 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -07001083 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +02001084 error_report("tried to set invalid watchpoint at %"
1085 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +00001086 return -EINVAL;
1087 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001088 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001089
aliguoria1d1bb32008-11-18 20:07:32 +00001090 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +01001091 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +00001092 wp->flags = flags;
1093
aliguori2dc9f412008-11-18 20:56:59 +00001094 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +02001095 if (flags & BP_GDB) {
1096 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
1097 } else {
1098 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
1099 }
aliguoria1d1bb32008-11-18 20:07:32 +00001100
Andreas Färber31b030d2013-09-04 01:29:02 +02001101 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001102
1103 if (watchpoint)
1104 *watchpoint = wp;
1105 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001106}
1107
aliguoria1d1bb32008-11-18 20:07:32 +00001108/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001109int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001110 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001111{
aliguoria1d1bb32008-11-18 20:07:32 +00001112 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001113
Andreas Färberff4700b2013-08-26 18:23:18 +02001114 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001115 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +00001116 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +02001117 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001118 return 0;
1119 }
1120 }
aliguoria1d1bb32008-11-18 20:07:32 +00001121 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001122}
1123
aliguoria1d1bb32008-11-18 20:07:32 +00001124/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +02001125void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +00001126{
Andreas Färberff4700b2013-08-26 18:23:18 +02001127 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001128
Andreas Färber31b030d2013-09-04 01:29:02 +02001129 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +00001130
Anthony Liguori7267c092011-08-20 22:09:37 -05001131 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001132}
1133
aliguoria1d1bb32008-11-18 20:07:32 +00001134/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +02001135void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001136{
aliguoric0ce9982008-11-25 22:13:57 +00001137 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001138
Andreas Färberff4700b2013-08-26 18:23:18 +02001139 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +02001140 if (wp->flags & mask) {
1141 cpu_watchpoint_remove_by_ref(cpu, wp);
1142 }
aliguoric0ce9982008-11-25 22:13:57 +00001143 }
aliguoria1d1bb32008-11-18 20:07:32 +00001144}
Peter Maydell05068c02014-09-12 14:06:48 +01001145
1146/* Return true if this watchpoint address matches the specified
1147 * access (ie the address range covered by the watchpoint overlaps
1148 * partially or completely with the address range covered by the
1149 * access).
1150 */
1151static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
1152 vaddr addr,
1153 vaddr len)
1154{
1155 /* We know the lengths are non-zero, but a little caution is
1156 * required to avoid errors in the case where the range ends
1157 * exactly at the top of the address space and so addr + len
1158 * wraps round to zero.
1159 */
1160 vaddr wpend = wp->vaddr + wp->len - 1;
1161 vaddr addrend = addr + len - 1;
1162
1163 return !(addr > wpend || wp->vaddr > addrend);
1164}
1165
Paul Brookc527ee82010-03-01 03:31:14 +00001166#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001167
1168/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001169int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001170 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001171{
aliguoric0ce9982008-11-25 22:13:57 +00001172 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001173
Anthony Liguori7267c092011-08-20 22:09:37 -05001174 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001175
1176 bp->pc = pc;
1177 bp->flags = flags;
1178
aliguori2dc9f412008-11-18 20:56:59 +00001179 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +02001180 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001181 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001182 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001183 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001184 }
aliguoria1d1bb32008-11-18 20:07:32 +00001185
Andreas Färberf0c3c502013-08-26 21:22:53 +02001186 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001187
Andreas Färber00b941e2013-06-29 18:55:54 +02001188 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +00001189 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +02001190 }
aliguoria1d1bb32008-11-18 20:07:32 +00001191 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001192}
1193
1194/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001195int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001196{
aliguoria1d1bb32008-11-18 20:07:32 +00001197 CPUBreakpoint *bp;
1198
Andreas Färberf0c3c502013-08-26 21:22:53 +02001199 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001200 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001201 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001202 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001203 }
bellard4c3a88a2003-07-26 12:06:08 +00001204 }
aliguoria1d1bb32008-11-18 20:07:32 +00001205 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001206}
1207
aliguoria1d1bb32008-11-18 20:07:32 +00001208/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001209void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001210{
Andreas Färberf0c3c502013-08-26 21:22:53 +02001211 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1212
1213 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001214
Anthony Liguori7267c092011-08-20 22:09:37 -05001215 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001216}
1217
1218/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001219void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001220{
aliguoric0ce9982008-11-25 22:13:57 +00001221 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001222
Andreas Färberf0c3c502013-08-26 21:22:53 +02001223 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001224 if (bp->flags & mask) {
1225 cpu_breakpoint_remove_by_ref(cpu, bp);
1226 }
aliguoric0ce9982008-11-25 22:13:57 +00001227 }
bellard4c3a88a2003-07-26 12:06:08 +00001228}
1229
bellardc33a3462003-07-29 20:50:33 +00001230/* enable or disable single step mode. EXCP_DEBUG is returned by the
1231 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +02001232void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001233{
Andreas Färbered2803d2013-06-21 20:20:45 +02001234 if (cpu->singlestep_enabled != enabled) {
1235 cpu->singlestep_enabled = enabled;
1236 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +02001237 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +02001238 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001239 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001240 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -07001241 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +00001242 }
bellardc33a3462003-07-29 20:50:33 +00001243 }
bellardc33a3462003-07-29 20:50:33 +00001244}
1245
Andreas Färbera47dddd2013-09-03 17:38:47 +02001246void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001247{
1248 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001249 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001250
1251 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001252 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001253 fprintf(stderr, "qemu: fatal: ");
1254 vfprintf(stderr, fmt, ap);
1255 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +02001256 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +01001257 if (qemu_log_separate()) {
Richard Henderson1ee73212016-09-22 15:17:10 -07001258 qemu_log_lock();
aliguori93fcfe32009-01-15 22:34:14 +00001259 qemu_log("qemu: fatal: ");
1260 qemu_log_vprintf(fmt, ap2);
1261 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +02001262 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001263 qemu_log_flush();
Richard Henderson1ee73212016-09-22 15:17:10 -07001264 qemu_log_unlock();
aliguori93fcfe32009-01-15 22:34:14 +00001265 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001266 }
pbrook493ae1f2007-11-23 16:53:59 +00001267 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001268 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +03001269 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +02001270#if defined(CONFIG_USER_ONLY)
1271 {
1272 struct sigaction act;
1273 sigfillset(&act.sa_mask);
1274 act.sa_handler = SIG_DFL;
Peter Maydell8347c182018-05-15 19:27:00 +01001275 act.sa_flags = 0;
Riku Voipiofd052bf2010-01-25 14:30:49 +02001276 sigaction(SIGABRT, &act, NULL);
1277 }
1278#endif
bellard75012672003-06-21 13:11:07 +00001279 abort();
1280}
1281
bellard01243112004-01-04 15:48:17 +00001282#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -04001283/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001284static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1285{
1286 RAMBlock *block;
1287
Paolo Bonzini43771532013-09-09 17:58:40 +02001288 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001289 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +02001290 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001291 }
Peter Xu99e15582017-05-12 12:17:39 +08001292 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001293 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +02001294 goto found;
1295 }
1296 }
1297
1298 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1299 abort();
1300
1301found:
Paolo Bonzini43771532013-09-09 17:58:40 +02001302 /* It is safe to write mru_block outside the iothread lock. This
1303 * is what happens:
1304 *
1305 * mru_block = xxx
1306 * rcu_read_unlock()
1307 * xxx removed from list
1308 * rcu_read_lock()
1309 * read mru_block
1310 * mru_block = NULL;
1311 * call_rcu(reclaim_ramblock, xxx);
1312 * rcu_read_unlock()
1313 *
1314 * atomic_rcu_set is not needed here. The block was already published
1315 * when it was placed into the list. Here we're just making an extra
1316 * copy of the pointer.
1317 */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001318 ram_list.mru_block = block;
1319 return block;
1320}
1321
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001322static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001323{
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001324 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001325 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001326 RAMBlock *block;
1327 ram_addr_t end;
1328
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04001329 assert(tcg_enabled());
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001330 end = TARGET_PAGE_ALIGN(start + length);
1331 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +00001332
Mike Day0dc3f442013-09-05 14:41:35 -04001333 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +02001334 block = qemu_get_ram_block(start);
1335 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001336 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001337 CPU_FOREACH(cpu) {
1338 tlb_reset_dirty(cpu, start1, length);
1339 }
Mike Day0dc3f442013-09-05 14:41:35 -04001340 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +02001341}
1342
1343/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001344bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1345 ram_addr_t length,
1346 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001347{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001348 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001349 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001350 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001351
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001352 if (length == 0) {
1353 return false;
1354 }
1355
1356 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1357 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001358
1359 rcu_read_lock();
1360
1361 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1362
1363 while (page < end) {
1364 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1365 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1366 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1367
1368 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1369 offset, num);
1370 page += num;
1371 }
1372
1373 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001374
1375 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001376 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001377 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001378
1379 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001380}
1381
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001382DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
1383 (ram_addr_t start, ram_addr_t length, unsigned client)
1384{
1385 DirtyMemoryBlocks *blocks;
1386 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1387 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1388 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1389 DirtyBitmapSnapshot *snap;
1390 unsigned long page, end, dest;
1391
1392 snap = g_malloc0(sizeof(*snap) +
1393 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1394 snap->start = first;
1395 snap->end = last;
1396
1397 page = first >> TARGET_PAGE_BITS;
1398 end = last >> TARGET_PAGE_BITS;
1399 dest = 0;
1400
1401 rcu_read_lock();
1402
1403 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1404
1405 while (page < end) {
1406 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1407 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1408 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1409
1410 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1411 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1412 offset >>= BITS_PER_LEVEL;
1413
1414 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1415 blocks->blocks[idx] + offset,
1416 num);
1417 page += num;
1418 dest += num >> BITS_PER_LEVEL;
1419 }
1420
1421 rcu_read_unlock();
1422
1423 if (tcg_enabled()) {
1424 tlb_reset_dirty_range_all(start, length);
1425 }
1426
1427 return snap;
1428}
1429
1430bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1431 ram_addr_t start,
1432 ram_addr_t length)
1433{
1434 unsigned long page, end;
1435
1436 assert(start >= snap->start);
1437 assert(start + length <= snap->end);
1438
1439 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1440 page = (start - snap->start) >> TARGET_PAGE_BITS;
1441
1442 while (page < end) {
1443 if (test_bit(page, snap->dirty)) {
1444 return true;
1445 }
1446 page++;
1447 }
1448 return false;
1449}
1450
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001451/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001452hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001453 MemoryRegionSection *section,
1454 target_ulong vaddr,
1455 hwaddr paddr, hwaddr xlat,
1456 int prot,
1457 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001458{
Avi Kivitya8170e52012-10-23 12:30:10 +02001459 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001460 CPUWatchpoint *wp;
1461
Blue Swirlcc5bea62012-04-14 14:56:48 +00001462 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001463 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001464 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001465 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001466 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001467 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001468 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001469 }
1470 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001471 AddressSpaceDispatch *d;
1472
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001473 d = flatview_to_dispatch(section->fv);
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001474 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001475 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001476 }
1477
1478 /* Make accesses to pages with watchpoints go via the
1479 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001480 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001481 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001482 /* Avoid trapping reads of pages with a write breakpoint. */
1483 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001484 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001485 *address |= TLB_MMIO;
1486 break;
1487 }
1488 }
1489 }
1490
1491 return iotlb;
1492}
bellard9fa3e852004-01-04 18:06:42 +00001493#endif /* defined(CONFIG_USER_ONLY) */
1494
pbrooke2eef172008-06-08 01:09:01 +00001495#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001496
Anthony Liguoric227f092009-10-01 16:12:16 -05001497static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001498 uint16_t section);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001499static subpage_t *subpage_init(FlatView *fv, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001500
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001501static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
Igor Mammedova2b257d2014-10-31 16:38:37 +00001502 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001503
1504/*
1505 * Set a custom physical guest memory alloator.
1506 * Accelerators with unusual needs may need this. Hopefully, we can
1507 * get rid of it eventually.
1508 */
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001509void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
Markus Armbruster91138032013-07-31 15:11:08 +02001510{
1511 phys_mem_alloc = alloc;
1512}
1513
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001514static uint16_t phys_section_add(PhysPageMap *map,
1515 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001516{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001517 /* The physical section number is ORed with a page-aligned
1518 * pointer to produce the iotlb entries. Thus it should
1519 * never overflow into the page-aligned value.
1520 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001521 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001522
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001523 if (map->sections_nb == map->sections_nb_alloc) {
1524 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1525 map->sections = g_renew(MemoryRegionSection, map->sections,
1526 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001527 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001528 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001529 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001530 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001531}
1532
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001533static void phys_section_destroy(MemoryRegion *mr)
1534{
Don Slutz55b4e802015-11-30 17:11:04 -05001535 bool have_sub_page = mr->subpage;
1536
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001537 memory_region_unref(mr);
1538
Don Slutz55b4e802015-11-30 17:11:04 -05001539 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001540 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001541 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001542 g_free(subpage);
1543 }
1544}
1545
Paolo Bonzini60926662013-05-29 12:30:26 +02001546static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001547{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001548 while (map->sections_nb > 0) {
1549 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001550 phys_section_destroy(section->mr);
1551 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001552 g_free(map->sections);
1553 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001554}
1555
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001556static void register_subpage(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001557{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001558 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001559 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001560 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001561 & TARGET_PAGE_MASK;
Peter Xu003a0cf2017-05-15 16:50:57 +08001562 MemoryRegionSection *existing = phys_page_find(d, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001563 MemoryRegionSection subsection = {
1564 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001565 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001566 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001567 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001568
Avi Kivityf3705d52012-03-08 16:16:34 +02001569 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001570
Avi Kivityf3705d52012-03-08 16:16:34 +02001571 if (!(existing->mr->subpage)) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001572 subpage = subpage_init(fv, base);
1573 subsection.fv = fv;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001574 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001575 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001576 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001577 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001578 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001579 }
1580 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001581 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001582 subpage_register(subpage, start, end,
1583 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001584}
1585
1586
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001587static void register_multipage(FlatView *fv,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001588 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001589{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001590 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivitya8170e52012-10-23 12:30:10 +02001591 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001592 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001593 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1594 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001595
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001596 assert(num_pages);
1597 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001598}
1599
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10001600void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001601{
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001602 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001603 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001604
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001605 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1606 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1607 - now.offset_within_address_space;
1608
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001609 now.size = int128_min(int128_make64(left), now.size);
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001610 register_subpage(fv, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001611 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001612 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001613 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001614 while (int128_ne(remain.size, now.size)) {
1615 remain.size = int128_sub(remain.size, now.size);
1616 remain.offset_within_address_space += int128_get64(now.size);
1617 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001618 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001619 if (int128_lt(remain.size, page_size)) {
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001620 register_subpage(fv, &now);
Hu Tao88266242013-08-29 18:21:16 +08001621 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001622 now.size = page_size;
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001623 register_subpage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001624 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001625 now.size = int128_and(now.size, int128_neg(page_size));
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001626 register_multipage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001627 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001628 }
1629}
1630
Sheng Yang62a27442010-01-26 19:21:16 +08001631void qemu_flush_coalesced_mmio_buffer(void)
1632{
1633 if (kvm_enabled())
1634 kvm_flush_coalesced_mmio_buffer();
1635}
1636
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001637void qemu_mutex_lock_ramlist(void)
1638{
1639 qemu_mutex_lock(&ram_list.mutex);
1640}
1641
1642void qemu_mutex_unlock_ramlist(void)
1643{
1644 qemu_mutex_unlock(&ram_list.mutex);
1645}
1646
Peter Xube9b23c2017-05-12 12:17:41 +08001647void ram_block_dump(Monitor *mon)
1648{
1649 RAMBlock *block;
1650 char *psize;
1651
1652 rcu_read_lock();
1653 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1654 "Block Name", "PSize", "Offset", "Used", "Total");
1655 RAMBLOCK_FOREACH(block) {
1656 psize = size_to_str(block->page_size);
1657 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1658 " 0x%016" PRIx64 "\n", block->idstr, psize,
1659 (uint64_t)block->offset,
1660 (uint64_t)block->used_length,
1661 (uint64_t)block->max_length);
1662 g_free(psize);
1663 }
1664 rcu_read_unlock();
1665}
1666
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001667#ifdef __linux__
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001668/*
1669 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1670 * may or may not name the same files / on the same filesystem now as
1671 * when we actually open and map them. Iterate over the file
1672 * descriptors instead, and use qemu_fd_getpagesize().
1673 */
1674static int find_max_supported_pagesize(Object *obj, void *opaque)
1675{
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001676 long *hpsize_min = opaque;
1677
1678 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
David Gibson2b108082018-04-03 15:05:45 +10001679 long hpsize = host_memory_backend_pagesize(MEMORY_BACKEND(obj));
1680
David Gibson0de6e2a2018-04-03 14:55:11 +10001681 if (hpsize < *hpsize_min) {
1682 *hpsize_min = hpsize;
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001683 }
1684 }
1685
1686 return 0;
1687}
1688
1689long qemu_getrampagesize(void)
1690{
1691 long hpsize = LONG_MAX;
1692 long mainrampagesize;
1693 Object *memdev_root;
1694
David Gibson0de6e2a2018-04-03 14:55:11 +10001695 mainrampagesize = qemu_mempath_getpagesize(mem_path);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001696
1697 /* it's possible we have memory-backend objects with
1698 * hugepage-backed RAM. these may get mapped into system
1699 * address space via -numa parameters or memory hotplug
1700 * hooks. we want to take these into account, but we
1701 * also want to make sure these supported hugepage
1702 * sizes are applicable across the entire range of memory
1703 * we may boot from, so we take the min across all
1704 * backends, and assume normal pages in cases where a
1705 * backend isn't backed by hugepages.
1706 */
1707 memdev_root = object_resolve_path("/objects", NULL);
1708 if (memdev_root) {
1709 object_child_foreach(memdev_root, find_max_supported_pagesize, &hpsize);
1710 }
1711 if (hpsize == LONG_MAX) {
1712 /* No additional memory regions found ==> Report main RAM page size */
1713 return mainrampagesize;
1714 }
1715
1716 /* If NUMA is disabled or the NUMA nodes are not backed with a
1717 * memory-backend, then there is at least one node using "normal" RAM,
1718 * so if its page size is smaller we have got to report that size instead.
1719 */
1720 if (hpsize > mainrampagesize &&
1721 (nb_numa_nodes == 0 || numa_info[0].node_memdev == NULL)) {
1722 static bool warned;
1723 if (!warned) {
1724 error_report("Huge page support disabled (n/a for main memory).");
1725 warned = true;
1726 }
1727 return mainrampagesize;
1728 }
1729
1730 return hpsize;
1731}
1732#else
1733long qemu_getrampagesize(void)
1734{
1735 return getpagesize();
1736}
1737#endif
1738
Hikaru Nishidad5dbde42018-09-24 21:32:05 +09001739#ifdef CONFIG_POSIX
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001740static int64_t get_file_size(int fd)
1741{
1742 int64_t size = lseek(fd, 0, SEEK_END);
1743 if (size < 0) {
1744 return -errno;
1745 }
1746 return size;
1747}
1748
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001749static int file_ram_open(const char *path,
1750 const char *region_name,
1751 bool *created,
1752 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001753{
1754 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001755 char *sanitized_name;
1756 char *c;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001757 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001758
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001759 *created = false;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001760 for (;;) {
1761 fd = open(path, O_RDWR);
1762 if (fd >= 0) {
1763 /* @path names an existing file, use it */
1764 break;
1765 }
1766 if (errno == ENOENT) {
1767 /* @path names a file that doesn't exist, create it */
1768 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1769 if (fd >= 0) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001770 *created = true;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001771 break;
1772 }
1773 } else if (errno == EISDIR) {
1774 /* @path names a directory, create a file there */
1775 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001776 sanitized_name = g_strdup(region_name);
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001777 for (c = sanitized_name; *c != '\0'; c++) {
1778 if (*c == '/') {
1779 *c = '_';
1780 }
1781 }
1782
1783 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1784 sanitized_name);
1785 g_free(sanitized_name);
1786
1787 fd = mkstemp(filename);
1788 if (fd >= 0) {
1789 unlink(filename);
1790 g_free(filename);
1791 break;
1792 }
1793 g_free(filename);
1794 }
1795 if (errno != EEXIST && errno != EINTR) {
1796 error_setg_errno(errp, errno,
1797 "can't open backing store %s for guest RAM",
1798 path);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001799 return -1;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001800 }
1801 /*
1802 * Try again on EINTR and EEXIST. The latter happens when
1803 * something else creates the file between our two open().
1804 */
1805 }
1806
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001807 return fd;
1808}
1809
1810static void *file_ram_alloc(RAMBlock *block,
1811 ram_addr_t memory,
1812 int fd,
1813 bool truncate,
1814 Error **errp)
1815{
1816 void *area;
1817
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001818 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang98376842017-12-11 15:28:04 +08001819 if (block->mr->align % block->page_size) {
1820 error_setg(errp, "alignment 0x%" PRIx64
1821 " must be multiples of page size 0x%zx",
1822 block->mr->align, block->page_size);
1823 return NULL;
David Hildenbrand61362b72018-06-07 17:47:05 +02001824 } else if (block->mr->align && !is_power_of_2(block->mr->align)) {
1825 error_setg(errp, "alignment 0x%" PRIx64
1826 " must be a power of two", block->mr->align);
1827 return NULL;
Haozhong Zhang98376842017-12-11 15:28:04 +08001828 }
1829 block->mr->align = MAX(block->page_size, block->mr->align);
Haozhong Zhang83606682016-10-24 20:49:37 +08001830#if defined(__s390x__)
1831 if (kvm_enabled()) {
1832 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1833 }
1834#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001835
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001836 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001837 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001838 "or larger than page size 0x%zx",
1839 memory, block->page_size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001840 return NULL;
Haozhong Zhang1775f112016-11-02 09:05:51 +08001841 }
1842
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001843 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001844
1845 /*
1846 * ftruncate is not supported by hugetlbfs in older
1847 * hosts, so don't bother bailing out on errors.
1848 * If anything goes wrong with it under other filesystems,
1849 * mmap will fail.
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001850 *
1851 * Do not truncate the non-empty backend file to avoid corrupting
1852 * the existing data in the file. Disabling shrinking is not
1853 * enough. For example, the current vNVDIMM implementation stores
1854 * the guest NVDIMM labels at the end of the backend file. If the
1855 * backend file is later extended, QEMU will not be able to find
1856 * those labels. Therefore, extending the non-empty backend file
1857 * is disabled as well.
Marcelo Tosattic9027602010-03-01 20:25:08 -03001858 */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001859 if (truncate && ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001860 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001861 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001862
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001863 area = qemu_ram_mmap(fd, memory, block->mr->align,
1864 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001865 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001866 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001867 "unable to map backing store for guest RAM");
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001868 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001869 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001870
1871 if (mem_prealloc) {
Jitendra Kolhe1e356fc2017-02-24 09:01:43 +05301872 os_mem_prealloc(fd, area, memory, smp_cpus, errp);
Igor Mammedov056b68a2016-07-20 11:54:03 +02001873 if (errp && *errp) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001874 qemu_ram_munmap(area, memory);
1875 return NULL;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001876 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001877 }
1878
Alex Williamson04b16652010-07-02 11:13:17 -06001879 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001880 return area;
1881}
1882#endif
1883
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001884/* Allocate space within the ram_addr_t space that governs the
1885 * dirty bitmaps.
1886 * Called with the ramlist lock held.
1887 */
Alex Williamsond17b5282010-06-25 11:08:38 -06001888static ram_addr_t find_ram_offset(ram_addr_t size)
1889{
Alex Williamson04b16652010-07-02 11:13:17 -06001890 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001891 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001892
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001893 assert(size != 0); /* it would hand out same offset multiple times */
1894
Mike Day0dc3f442013-09-05 14:41:35 -04001895 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001896 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001897 }
Alex Williamson04b16652010-07-02 11:13:17 -06001898
Peter Xu99e15582017-05-12 12:17:39 +08001899 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001900 ram_addr_t candidate, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001901
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001902 /* Align blocks to start on a 'long' in the bitmap
1903 * which makes the bitmap sync'ing take the fast path.
1904 */
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001905 candidate = block->offset + block->max_length;
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001906 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
Alex Williamson04b16652010-07-02 11:13:17 -06001907
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001908 /* Search for the closest following block
1909 * and find the gap.
1910 */
Peter Xu99e15582017-05-12 12:17:39 +08001911 RAMBLOCK_FOREACH(next_block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001912 if (next_block->offset >= candidate) {
Alex Williamson04b16652010-07-02 11:13:17 -06001913 next = MIN(next, next_block->offset);
1914 }
1915 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001916
1917 /* If it fits remember our place and remember the size
1918 * of gap, but keep going so that we might find a smaller
1919 * gap to fill so avoiding fragmentation.
1920 */
1921 if (next - candidate >= size && next - candidate < mingap) {
1922 offset = candidate;
1923 mingap = next - candidate;
Alex Williamson04b16652010-07-02 11:13:17 -06001924 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001925
1926 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
Alex Williamson04b16652010-07-02 11:13:17 -06001927 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001928
1929 if (offset == RAM_ADDR_MAX) {
1930 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1931 (uint64_t)size);
1932 abort();
1933 }
1934
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001935 trace_find_ram_offset(size, offset);
1936
Alex Williamson04b16652010-07-02 11:13:17 -06001937 return offset;
1938}
1939
David Hildenbrandc1361802018-06-20 22:27:36 +02001940static unsigned long last_ram_page(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001941{
Alex Williamsond17b5282010-06-25 11:08:38 -06001942 RAMBlock *block;
1943 ram_addr_t last = 0;
1944
Mike Day0dc3f442013-09-05 14:41:35 -04001945 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08001946 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001947 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001948 }
Mike Day0dc3f442013-09-05 14:41:35 -04001949 rcu_read_unlock();
Juan Quintelab8c48992017-03-21 17:44:30 +01001950 return last >> TARGET_PAGE_BITS;
Alex Williamsond17b5282010-06-25 11:08:38 -06001951}
1952
Jason Baronddb97f12012-08-02 15:44:16 -04001953static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1954{
1955 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001956
1957 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001958 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001959 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1960 if (ret) {
1961 perror("qemu_madvise");
1962 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1963 "but dump_guest_core=off specified\n");
1964 }
1965 }
1966}
1967
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001968const char *qemu_ram_get_idstr(RAMBlock *rb)
1969{
1970 return rb->idstr;
1971}
1972
Dr. David Alan Gilbert463a4ac2017-03-07 18:36:36 +00001973bool qemu_ram_is_shared(RAMBlock *rb)
1974{
1975 return rb->flags & RAM_SHARED;
1976}
1977
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +00001978/* Note: Only set at the start of postcopy */
1979bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
1980{
1981 return rb->flags & RAM_UF_ZEROPAGE;
1982}
1983
1984void qemu_ram_set_uf_zeroable(RAMBlock *rb)
1985{
1986 rb->flags |= RAM_UF_ZEROPAGE;
1987}
1988
Cédric Le Goaterb895de52018-05-14 08:57:00 +02001989bool qemu_ram_is_migratable(RAMBlock *rb)
1990{
1991 return rb->flags & RAM_MIGRATABLE;
1992}
1993
1994void qemu_ram_set_migratable(RAMBlock *rb)
1995{
1996 rb->flags |= RAM_MIGRATABLE;
1997}
1998
1999void qemu_ram_unset_migratable(RAMBlock *rb)
2000{
2001 rb->flags &= ~RAM_MIGRATABLE;
2002}
2003
Mike Dayae3a7042013-09-05 14:41:35 -04002004/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002005void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08002006{
Gongleifa53a0e2016-05-10 10:04:59 +08002007 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08002008
Avi Kivityc5705a72011-12-20 15:59:12 +02002009 assert(new_block);
2010 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002011
Anthony Liguori09e5ab62012-02-03 12:28:43 -06002012 if (dev) {
2013 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002014 if (id) {
2015 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05002016 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002017 }
2018 }
2019 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2020
Gongleiab0a9952016-05-10 10:05:00 +08002021 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08002022 RAMBLOCK_FOREACH(block) {
Gongleifa53a0e2016-05-10 10:04:59 +08002023 if (block != new_block &&
2024 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06002025 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2026 new_block->idstr);
2027 abort();
2028 }
2029 }
Mike Day0dc3f442013-09-05 14:41:35 -04002030 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02002031}
2032
Mike Dayae3a7042013-09-05 14:41:35 -04002033/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002034void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08002035{
Mike Dayae3a7042013-09-05 14:41:35 -04002036 /* FIXME: arch_init.c assumes that this is not called throughout
2037 * migration. Ignore the problem since hot-unplug during migration
2038 * does not work anyway.
2039 */
Hu Tao20cfe882014-04-02 15:13:26 +08002040 if (block) {
2041 memset(block->idstr, 0, sizeof(block->idstr));
2042 }
2043}
2044
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002045size_t qemu_ram_pagesize(RAMBlock *rb)
2046{
2047 return rb->page_size;
2048}
2049
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002050/* Returns the largest size of page in use */
2051size_t qemu_ram_pagesize_largest(void)
2052{
2053 RAMBlock *block;
2054 size_t largest = 0;
2055
Peter Xu99e15582017-05-12 12:17:39 +08002056 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002057 largest = MAX(largest, qemu_ram_pagesize(block));
2058 }
2059
2060 return largest;
2061}
2062
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002063static int memory_try_enable_merging(void *addr, size_t len)
2064{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02002065 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002066 /* disabled by the user */
2067 return 0;
2068 }
2069
2070 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
2071}
2072
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002073/* Only legal before guest might have detected the memory size: e.g. on
2074 * incoming migration, or right after reset.
2075 *
2076 * As memory core doesn't know how is memory accessed, it is up to
2077 * resize callback to update device state and/or add assertions to detect
2078 * misuse, if necessary.
2079 */
Gongleifa53a0e2016-05-10 10:04:59 +08002080int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002081{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002082 assert(block);
2083
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002084 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01002085
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002086 if (block->used_length == newsize) {
2087 return 0;
2088 }
2089
2090 if (!(block->flags & RAM_RESIZEABLE)) {
2091 error_setg_errno(errp, EINVAL,
2092 "Length mismatch: %s: 0x" RAM_ADDR_FMT
2093 " in != 0x" RAM_ADDR_FMT, block->idstr,
2094 newsize, block->used_length);
2095 return -EINVAL;
2096 }
2097
2098 if (block->max_length < newsize) {
2099 error_setg_errno(errp, EINVAL,
2100 "Length too large: %s: 0x" RAM_ADDR_FMT
2101 " > 0x" RAM_ADDR_FMT, block->idstr,
2102 newsize, block->max_length);
2103 return -EINVAL;
2104 }
2105
2106 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
2107 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01002108 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
2109 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002110 memory_region_set_size(block->mr, newsize);
2111 if (block->resized) {
2112 block->resized(block->idstr, newsize, block->host);
2113 }
2114 return 0;
2115}
2116
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002117/* Called with ram_list.mutex held */
2118static void dirty_memory_extend(ram_addr_t old_ram_size,
2119 ram_addr_t new_ram_size)
2120{
2121 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
2122 DIRTY_MEMORY_BLOCK_SIZE);
2123 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
2124 DIRTY_MEMORY_BLOCK_SIZE);
2125 int i;
2126
2127 /* Only need to extend if block count increased */
2128 if (new_num_blocks <= old_num_blocks) {
2129 return;
2130 }
2131
2132 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
2133 DirtyMemoryBlocks *old_blocks;
2134 DirtyMemoryBlocks *new_blocks;
2135 int j;
2136
2137 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
2138 new_blocks = g_malloc(sizeof(*new_blocks) +
2139 sizeof(new_blocks->blocks[0]) * new_num_blocks);
2140
2141 if (old_num_blocks) {
2142 memcpy(new_blocks->blocks, old_blocks->blocks,
2143 old_num_blocks * sizeof(old_blocks->blocks[0]));
2144 }
2145
2146 for (j = old_num_blocks; j < new_num_blocks; j++) {
2147 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
2148 }
2149
2150 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
2151
2152 if (old_blocks) {
2153 g_free_rcu(old_blocks, rcu);
2154 }
2155 }
2156}
2157
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002158static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
Avi Kivityc5705a72011-12-20 15:59:12 +02002159{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002160 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01002161 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002162 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002163 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002164
Juan Quintelab8c48992017-03-21 17:44:30 +01002165 old_ram_size = last_ram_page();
Avi Kivityc5705a72011-12-20 15:59:12 +02002166
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002167 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002168 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002169
2170 if (!new_block->host) {
2171 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002172 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002173 new_block->mr, &err);
2174 if (err) {
2175 error_propagate(errp, err);
2176 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002177 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002178 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002179 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002180 new_block->host = phys_mem_alloc(new_block->max_length,
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002181 &new_block->mr->align, shared);
Markus Armbruster39228252013-07-31 15:11:11 +02002182 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08002183 error_setg_errno(errp, errno,
2184 "cannot set up guest memory '%s'",
2185 memory_region_name(new_block->mr));
2186 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002187 return;
Markus Armbruster39228252013-07-31 15:11:11 +02002188 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002189 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002190 }
2191 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002192
Li Zhijiandd631692015-07-02 20:18:06 +08002193 new_ram_size = MAX(old_ram_size,
2194 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
2195 if (new_ram_size > old_ram_size) {
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002196 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08002197 }
Mike Day0d53d9f2015-01-21 13:45:24 +01002198 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
2199 * QLIST (which has an RCU-friendly variant) does not have insertion at
2200 * tail, so save the last element in last_block.
2201 */
Peter Xu99e15582017-05-12 12:17:39 +08002202 RAMBLOCK_FOREACH(block) {
Mike Day0d53d9f2015-01-21 13:45:24 +01002203 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002204 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002205 break;
2206 }
2207 }
2208 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002209 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002210 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002211 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002212 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04002213 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002214 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002215 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06002216
Mike Day0dc3f442013-09-05 14:41:35 -04002217 /* Write list before version */
2218 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002219 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002220 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002221
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002222 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01002223 new_block->used_length,
2224 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002225
Paolo Bonzinia904c912015-01-21 16:18:35 +01002226 if (new_block->host) {
2227 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2228 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08002229 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01002230 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzini0987d732016-12-21 00:31:36 +08002231 ram_block_notify_add(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002232 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002233}
2234
Hikaru Nishidad5dbde42018-09-24 21:32:05 +09002235#ifdef CONFIG_POSIX
Marc-André Lureau38b33622017-06-02 18:12:23 +04002236RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
Junyan Hecbfc0172018-07-18 15:47:58 +08002237 uint32_t ram_flags, int fd,
Marc-André Lureau38b33622017-06-02 18:12:23 +04002238 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002239{
2240 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002241 Error *local_err = NULL;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002242 int64_t file_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002243
Junyan Hea4de8552018-07-18 15:48:00 +08002244 /* Just support these ram flags by now. */
2245 assert((ram_flags & ~(RAM_SHARED | RAM_PMEM)) == 0);
2246
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002247 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002248 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08002249 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002250 }
2251
Marc-André Lureaue45e7ae2017-06-02 18:12:21 +04002252 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2253 error_setg(errp,
2254 "host lacks kvm mmu notifiers, -mem-path unsupported");
2255 return NULL;
2256 }
2257
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002258 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2259 /*
2260 * file_ram_alloc() needs to allocate just like
2261 * phys_mem_alloc, but we haven't bothered to provide
2262 * a hook there.
2263 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002264 error_setg(errp,
2265 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08002266 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002267 }
2268
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002269 size = HOST_PAGE_ALIGN(size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002270 file_size = get_file_size(fd);
2271 if (file_size > 0 && file_size < size) {
2272 error_setg(errp, "backing store %s size 0x%" PRIx64
2273 " does not match 'size' option 0x" RAM_ADDR_FMT,
2274 mem_path, file_size, size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002275 return NULL;
2276 }
2277
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002278 new_block = g_malloc0(sizeof(*new_block));
2279 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002280 new_block->used_length = size;
2281 new_block->max_length = size;
Junyan Hecbfc0172018-07-18 15:47:58 +08002282 new_block->flags = ram_flags;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002283 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002284 if (!new_block->host) {
2285 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08002286 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002287 }
2288
Junyan Hecbfc0172018-07-18 15:47:58 +08002289 ram_block_add(new_block, &local_err, ram_flags & RAM_SHARED);
Hu Taoef701d72014-09-09 13:27:54 +08002290 if (local_err) {
2291 g_free(new_block);
2292 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002293 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002294 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002295 return new_block;
Marc-André Lureau38b33622017-06-02 18:12:23 +04002296
2297}
2298
2299
2300RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Junyan Hecbfc0172018-07-18 15:47:58 +08002301 uint32_t ram_flags, const char *mem_path,
Marc-André Lureau38b33622017-06-02 18:12:23 +04002302 Error **errp)
2303{
2304 int fd;
2305 bool created;
2306 RAMBlock *block;
2307
2308 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2309 if (fd < 0) {
2310 return NULL;
2311 }
2312
Junyan Hecbfc0172018-07-18 15:47:58 +08002313 block = qemu_ram_alloc_from_fd(size, mr, ram_flags, fd, errp);
Marc-André Lureau38b33622017-06-02 18:12:23 +04002314 if (!block) {
2315 if (created) {
2316 unlink(mem_path);
2317 }
2318 close(fd);
2319 return NULL;
2320 }
2321
2322 return block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002323}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002324#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002325
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002326static
Fam Zheng528f46a2016-03-01 14:18:18 +08002327RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2328 void (*resized)(const char*,
2329 uint64_t length,
2330 void *host),
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002331 void *host, bool resizeable, bool share,
Fam Zheng528f46a2016-03-01 14:18:18 +08002332 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002333{
2334 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002335 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002336
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002337 size = HOST_PAGE_ALIGN(size);
2338 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002339 new_block = g_malloc0(sizeof(*new_block));
2340 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002341 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002342 new_block->used_length = size;
2343 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002344 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002345 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002346 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002347 new_block->host = host;
2348 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002349 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002350 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002351 if (resizeable) {
2352 new_block->flags |= RAM_RESIZEABLE;
2353 }
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002354 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002355 if (local_err) {
2356 g_free(new_block);
2357 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002358 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002359 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002360 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002361}
2362
Fam Zheng528f46a2016-03-01 14:18:18 +08002363RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002364 MemoryRegion *mr, Error **errp)
2365{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002366 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2367 false, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002368}
2369
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002370RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2371 MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00002372{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002373 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2374 share, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002375}
2376
Fam Zheng528f46a2016-03-01 14:18:18 +08002377RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002378 void (*resized)(const char*,
2379 uint64_t length,
2380 void *host),
2381 MemoryRegion *mr, Error **errp)
2382{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002383 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2384 false, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00002385}
bellarde9a1ab12007-02-08 23:08:38 +00002386
Paolo Bonzini43771532013-09-09 17:58:40 +02002387static void reclaim_ramblock(RAMBlock *block)
2388{
2389 if (block->flags & RAM_PREALLOC) {
2390 ;
2391 } else if (xen_enabled()) {
2392 xen_invalidate_map_cache_entry(block->host);
2393#ifndef _WIN32
2394 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02002395 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02002396 close(block->fd);
2397#endif
2398 } else {
2399 qemu_anon_ram_free(block->host, block->max_length);
2400 }
2401 g_free(block);
2402}
2403
Fam Zhengf1060c52016-03-01 14:18:22 +08002404void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00002405{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02002406 if (!block) {
2407 return;
2408 }
2409
Paolo Bonzini0987d732016-12-21 00:31:36 +08002410 if (block->host) {
2411 ram_block_notify_remove(block->host, block->max_length);
2412 }
2413
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002414 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08002415 QLIST_REMOVE_RCU(block, next);
2416 ram_list.mru_block = NULL;
2417 /* Write list before version */
2418 smp_wmb();
2419 ram_list.version++;
2420 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002421 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00002422}
2423
Huang Yingcd19cfa2011-03-02 08:56:19 +01002424#ifndef _WIN32
2425void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2426{
2427 RAMBlock *block;
2428 ram_addr_t offset;
2429 int flags;
2430 void *area, *vaddr;
2431
Peter Xu99e15582017-05-12 12:17:39 +08002432 RAMBLOCK_FOREACH(block) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002433 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002434 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02002435 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002436 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002437 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02002438 } else if (xen_enabled()) {
2439 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002440 } else {
2441 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02002442 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002443 flags |= (block->flags & RAM_SHARED ?
2444 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02002445 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2446 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002447 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02002448 /*
2449 * Remap needs to match alloc. Accelerators that
2450 * set phys_mem_alloc never remap. If they did,
2451 * we'd need a remap hook here.
2452 */
2453 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2454
Huang Yingcd19cfa2011-03-02 08:56:19 +01002455 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2456 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2457 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002458 }
2459 if (area != vaddr) {
Alistair Francis493d89b2018-02-03 09:43:14 +01002460 error_report("Could not remap addr: "
2461 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2462 length, addr);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002463 exit(1);
2464 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002465 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002466 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002467 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01002468 }
2469 }
2470}
2471#endif /* !_WIN32 */
2472
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002473/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04002474 * This should not be used for general purpose DMA. Use address_space_map
2475 * or address_space_rw instead. For local memory (e.g. video ram) that the
2476 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04002477 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002478 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002479 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002480void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002481{
Gonglei3655cb92016-02-20 10:35:20 +08002482 RAMBlock *block = ram_block;
2483
2484 if (block == NULL) {
2485 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002486 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002487 }
Mike Dayae3a7042013-09-05 14:41:35 -04002488
2489 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002490 /* We need to check if the requested address is in the RAM
2491 * because we don't want to map the entire memory in QEMU.
2492 * In that case just map until the end of the page.
2493 */
2494 if (block->offset == 0) {
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002495 return xen_map_cache(addr, 0, 0, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002496 }
Mike Dayae3a7042013-09-05 14:41:35 -04002497
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002498 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002499 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002500 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00002501}
2502
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002503/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04002504 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04002505 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002506 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04002507 */
Gonglei3655cb92016-02-20 10:35:20 +08002508static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002509 hwaddr *size, bool lock)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002510{
Gonglei3655cb92016-02-20 10:35:20 +08002511 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002512 if (*size == 0) {
2513 return NULL;
2514 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002515
Gonglei3655cb92016-02-20 10:35:20 +08002516 if (block == NULL) {
2517 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002518 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002519 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002520 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002521
2522 if (xen_enabled() && block->host == NULL) {
2523 /* We need to check if the requested address is in the RAM
2524 * because we don't want to map the entire memory in QEMU.
2525 * In that case just map the requested area.
2526 */
2527 if (block->offset == 0) {
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002528 return xen_map_cache(addr, *size, lock, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002529 }
2530
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002531 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002532 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002533
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002534 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002535}
2536
Dr. David Alan Gilbertf90bb712018-03-12 17:20:57 +00002537/* Return the offset of a hostpointer within a ramblock */
2538ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2539{
2540 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2541 assert((uintptr_t)host >= (uintptr_t)rb->host);
2542 assert(res < rb->max_length);
2543
2544 return res;
2545}
2546
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002547/*
2548 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2549 * in that RAMBlock.
2550 *
2551 * ptr: Host pointer to look up
2552 * round_offset: If true round the result offset down to a page boundary
2553 * *ram_addr: set to result ram_addr
2554 * *offset: set to result offset within the RAMBlock
2555 *
2556 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04002557 *
2558 * By the time this function returns, the returned pointer is not protected
2559 * by RCU anymore. If the caller is not within an RCU critical section and
2560 * does not hold the iothread lock, it must have other means of protecting the
2561 * pointer, such as a reference to the region that includes the incoming
2562 * ram_addr_t.
2563 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002564RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002565 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00002566{
pbrook94a6b542009-04-11 17:15:54 +00002567 RAMBlock *block;
2568 uint8_t *host = ptr;
2569
Jan Kiszka868bb332011-06-21 22:59:09 +02002570 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02002571 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04002572 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02002573 ram_addr = xen_ram_addr_from_mapcache(ptr);
2574 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002575 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01002576 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002577 }
Mike Day0dc3f442013-09-05 14:41:35 -04002578 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002579 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002580 }
2581
Mike Day0dc3f442013-09-05 14:41:35 -04002582 rcu_read_lock();
2583 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002584 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002585 goto found;
2586 }
2587
Peter Xu99e15582017-05-12 12:17:39 +08002588 RAMBLOCK_FOREACH(block) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002589 /* This case append when the block is not mapped. */
2590 if (block->host == NULL) {
2591 continue;
2592 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002593 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002594 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06002595 }
pbrook94a6b542009-04-11 17:15:54 +00002596 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002597
Mike Day0dc3f442013-09-05 14:41:35 -04002598 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002599 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02002600
2601found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002602 *offset = (host - block->host);
2603 if (round_offset) {
2604 *offset &= TARGET_PAGE_MASK;
2605 }
Mike Day0dc3f442013-09-05 14:41:35 -04002606 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002607 return block;
2608}
2609
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002610/*
2611 * Finds the named RAMBlock
2612 *
2613 * name: The name of RAMBlock to find
2614 *
2615 * Returns: RAMBlock (or NULL if not found)
2616 */
2617RAMBlock *qemu_ram_block_by_name(const char *name)
2618{
2619 RAMBlock *block;
2620
Peter Xu99e15582017-05-12 12:17:39 +08002621 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002622 if (!strcmp(name, block->idstr)) {
2623 return block;
2624 }
2625 }
2626
2627 return NULL;
2628}
2629
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002630/* Some of the softmmu routines need to translate from a host pointer
2631 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002632ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002633{
2634 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02002635 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002636
Paolo Bonzinif615f392016-05-26 10:07:50 +02002637 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002638 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002639 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002640 }
2641
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002642 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002643}
Alex Williamsonf471a172010-06-11 11:11:42 -06002644
Peter Maydell27266272017-11-20 18:08:27 +00002645/* Called within RCU critical section. */
2646void memory_notdirty_write_prepare(NotDirtyInfo *ndi,
2647 CPUState *cpu,
2648 vaddr mem_vaddr,
2649 ram_addr_t ram_addr,
2650 unsigned size)
2651{
2652 ndi->cpu = cpu;
2653 ndi->ram_addr = ram_addr;
2654 ndi->mem_vaddr = mem_vaddr;
2655 ndi->size = size;
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002656 ndi->pages = NULL;
Peter Maydell27266272017-11-20 18:08:27 +00002657
2658 assert(tcg_enabled());
2659 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002660 ndi->pages = page_collection_lock(ram_addr, ram_addr + size);
2661 tb_invalidate_phys_page_fast(ndi->pages, ram_addr, size);
Peter Maydell27266272017-11-20 18:08:27 +00002662 }
2663}
2664
2665/* Called within RCU critical section. */
2666void memory_notdirty_write_complete(NotDirtyInfo *ndi)
2667{
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002668 if (ndi->pages) {
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04002669 assert(tcg_enabled());
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002670 page_collection_unlock(ndi->pages);
2671 ndi->pages = NULL;
Peter Maydell27266272017-11-20 18:08:27 +00002672 }
2673
2674 /* Set both VGA and migration bits for simplicity and to remove
2675 * the notdirty callback faster.
2676 */
2677 cpu_physical_memory_set_dirty_range(ndi->ram_addr, ndi->size,
2678 DIRTY_CLIENTS_NOCODE);
2679 /* we remove the notdirty callback only if the code has been
2680 flushed */
2681 if (!cpu_physical_memory_is_clean(ndi->ram_addr)) {
2682 tlb_set_dirty(ndi->cpu, ndi->mem_vaddr);
2683 }
2684}
2685
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002686/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002687static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002688 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002689{
Peter Maydell27266272017-11-20 18:08:27 +00002690 NotDirtyInfo ndi;
Alex Bennéeba051fb2016-10-27 16:10:16 +01002691
Peter Maydell27266272017-11-20 18:08:27 +00002692 memory_notdirty_write_prepare(&ndi, current_cpu, current_cpu->mem_io_vaddr,
2693 ram_addr, size);
2694
Peter Maydell6d3ede52018-06-15 14:57:14 +01002695 stn_p(qemu_map_ram_ptr(NULL, ram_addr), size, val);
Peter Maydell27266272017-11-20 18:08:27 +00002696 memory_notdirty_write_complete(&ndi);
bellard1ccde1c2004-02-06 19:46:14 +00002697}
2698
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002699static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002700 unsigned size, bool is_write,
2701 MemTxAttrs attrs)
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002702{
2703 return is_write;
2704}
2705
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002706static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002707 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002708 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002709 .endianness = DEVICE_NATIVE_ENDIAN,
Andrew Baumannad528782017-10-13 11:19:13 -07002710 .valid = {
2711 .min_access_size = 1,
2712 .max_access_size = 8,
2713 .unaligned = false,
2714 },
2715 .impl = {
2716 .min_access_size = 1,
2717 .max_access_size = 8,
2718 .unaligned = false,
2719 },
bellard1ccde1c2004-02-06 19:46:14 +00002720};
2721
pbrook0f459d12008-06-09 00:20:13 +00002722/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002723static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002724{
Andreas Färber93afead2013-08-26 03:41:01 +02002725 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002726 CPUClass *cc = CPU_GET_CLASS(cpu);
pbrook0f459d12008-06-09 00:20:13 +00002727 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002728 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002729
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002730 assert(tcg_enabled());
Andreas Färberff4700b2013-08-26 18:23:18 +02002731 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002732 /* We re-entered the check after replacing the TB. Now raise
2733 * the debug interrupt so that is will trigger after the
2734 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002735 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002736 return;
2737 }
Andreas Färber93afead2013-08-26 03:41:01 +02002738 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Julian Brown40612002017-02-07 18:29:59 +00002739 vaddr = cc->adjust_watchpoint_address(cpu, vaddr, len);
Andreas Färberff4700b2013-08-26 18:23:18 +02002740 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002741 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2742 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002743 if (flags == BP_MEM_READ) {
2744 wp->flags |= BP_WATCHPOINT_HIT_READ;
2745 } else {
2746 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2747 }
2748 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002749 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002750 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002751 if (wp->flags & BP_CPU &&
2752 !cc->debug_check_watchpoint(cpu, wp)) {
2753 wp->flags &= ~BP_WATCHPOINT_HIT;
2754 continue;
2755 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002756 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002757
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002758 mmap_lock();
Andreas Färber239c51a2013-09-01 17:12:23 +02002759 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002760 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002761 cpu->exception_index = EXCP_DEBUG;
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002762 mmap_unlock();
Andreas Färber5638d182013-08-27 17:52:12 +02002763 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002764 } else {
Richard Henderson9b990ee2017-10-13 10:50:02 -07002765 /* Force execution of one insn next time. */
2766 cpu->cflags_next_tb = 1 | curr_cflags();
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002767 mmap_unlock();
Peter Maydell6886b982016-05-17 15:18:04 +01002768 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002769 }
aliguori06d55cc2008-11-18 20:24:06 +00002770 }
aliguori6e140f22008-11-18 20:37:55 +00002771 } else {
2772 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002773 }
2774 }
2775}
2776
pbrook6658ffb2007-03-16 23:58:11 +00002777/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2778 so these check for a hit then pass through to the normal out-of-line
2779 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002780static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2781 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002782{
Peter Maydell66b9b432015-04-26 16:49:24 +01002783 MemTxResult res;
2784 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002785 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2786 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002787
Peter Maydell66b9b432015-04-26 16:49:24 +01002788 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002789 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002790 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002791 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002792 break;
2793 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002794 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002795 break;
2796 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002797 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002798 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002799 case 8:
2800 data = address_space_ldq(as, addr, attrs, &res);
2801 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002802 default: abort();
2803 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002804 *pdata = data;
2805 return res;
2806}
2807
2808static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2809 uint64_t val, unsigned size,
2810 MemTxAttrs attrs)
2811{
2812 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002813 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2814 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002815
2816 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2817 switch (size) {
2818 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002819 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002820 break;
2821 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002822 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002823 break;
2824 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002825 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002826 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002827 case 8:
2828 address_space_stq(as, addr, val, attrs, &res);
2829 break;
Peter Maydell66b9b432015-04-26 16:49:24 +01002830 default: abort();
2831 }
2832 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002833}
2834
Avi Kivity1ec9b902012-01-02 12:47:48 +02002835static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002836 .read_with_attrs = watch_mem_read,
2837 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002838 .endianness = DEVICE_NATIVE_ENDIAN,
Paolo Bonzini306526b2017-10-17 14:16:05 +02002839 .valid = {
2840 .min_access_size = 1,
2841 .max_access_size = 8,
2842 .unaligned = false,
2843 },
2844 .impl = {
2845 .min_access_size = 1,
2846 .max_access_size = 8,
2847 .unaligned = false,
2848 },
pbrook6658ffb2007-03-16 23:58:11 +00002849};
pbrook6658ffb2007-03-16 23:58:11 +00002850
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01002851static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
2852 MemTxAttrs attrs, uint8_t *buf, int len);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002853static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
2854 const uint8_t *buf, int len);
2855static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
Peter Maydelleace72b2018-05-31 14:50:52 +01002856 bool is_write, MemTxAttrs attrs);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002857
Peter Maydellf25a49e2015-04-26 16:49:24 +01002858static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2859 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002860{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002861 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002862 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002863 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002864
blueswir1db7b5422007-05-26 17:36:03 +00002865#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002866 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002867 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002868#endif
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002869 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
Peter Maydell5c9eb022015-04-26 16:49:24 +01002870 if (res) {
2871 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002872 }
Peter Maydell6d3ede52018-06-15 14:57:14 +01002873 *data = ldn_p(buf, len);
2874 return MEMTX_OK;
blueswir1db7b5422007-05-26 17:36:03 +00002875}
2876
Peter Maydellf25a49e2015-04-26 16:49:24 +01002877static MemTxResult subpage_write(void *opaque, hwaddr addr,
2878 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002879{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002880 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002881 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002882
blueswir1db7b5422007-05-26 17:36:03 +00002883#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002884 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002885 " value %"PRIx64"\n",
2886 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002887#endif
Peter Maydell6d3ede52018-06-15 14:57:14 +01002888 stn_p(buf, len, value);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002889 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002890}
2891
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002892static bool subpage_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002893 unsigned len, bool is_write,
2894 MemTxAttrs attrs)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002895{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002896 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002897#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002898 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002899 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002900#endif
2901
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002902 return flatview_access_valid(subpage->fv, addr + subpage->base,
Peter Maydelleace72b2018-05-31 14:50:52 +01002903 len, is_write, attrs);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002904}
2905
Avi Kivity70c68e42012-01-02 12:32:48 +02002906static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002907 .read_with_attrs = subpage_read,
2908 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002909 .impl.min_access_size = 1,
2910 .impl.max_access_size = 8,
2911 .valid.min_access_size = 1,
2912 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002913 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002914 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002915};
2916
Anthony Liguoric227f092009-10-01 16:12:16 -05002917static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002918 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002919{
2920 int idx, eidx;
2921
2922 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2923 return -1;
2924 idx = SUBPAGE_IDX(start);
2925 eidx = SUBPAGE_IDX(end);
2926#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002927 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2928 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002929#endif
blueswir1db7b5422007-05-26 17:36:03 +00002930 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002931 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002932 }
2933
2934 return 0;
2935}
2936
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002937static subpage_t *subpage_init(FlatView *fv, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002938{
Anthony Liguoric227f092009-10-01 16:12:16 -05002939 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002940
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01002941 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002942 mmio->fv = fv;
aliguori1eec6142009-02-05 22:06:18 +00002943 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002944 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002945 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002946 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002947#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002948 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2949 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002950#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002951 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002952
2953 return mmio;
2954}
2955
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002956static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002957{
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002958 assert(fv);
Avi Kivity5312bd82012-02-12 18:32:55 +02002959 MemoryRegionSection section = {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002960 .fv = fv,
Avi Kivity5312bd82012-02-12 18:32:55 +02002961 .mr = mr,
2962 .offset_within_address_space = 0,
2963 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002964 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002965 };
2966
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002967 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002968}
2969
Peter Maydell8af36742017-12-13 17:52:28 +00002970static void readonly_mem_write(void *opaque, hwaddr addr,
2971 uint64_t val, unsigned size)
2972{
2973 /* Ignore any write to ROM. */
2974}
2975
2976static bool readonly_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002977 unsigned size, bool is_write,
2978 MemTxAttrs attrs)
Peter Maydell8af36742017-12-13 17:52:28 +00002979{
2980 return is_write;
2981}
2982
2983/* This will only be used for writes, because reads are special cased
2984 * to directly access the underlying host ram.
2985 */
2986static const MemoryRegionOps readonly_mem_ops = {
2987 .write = readonly_mem_write,
2988 .valid.accepts = readonly_mem_accepts,
2989 .endianness = DEVICE_NATIVE_ENDIAN,
2990 .valid = {
2991 .min_access_size = 1,
2992 .max_access_size = 8,
2993 .unaligned = false,
2994 },
2995 .impl = {
2996 .min_access_size = 1,
2997 .max_access_size = 8,
2998 .unaligned = false,
2999 },
3000};
3001
Peter Maydell2d54f192018-06-15 14:57:14 +01003002MemoryRegionSection *iotlb_to_section(CPUState *cpu,
3003 hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02003004{
Peter Maydella54c87b2016-01-21 14:15:05 +00003005 int asidx = cpu_asidx_from_attrs(cpu, attrs);
3006 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01003007 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01003008 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02003009
Peter Maydell2d54f192018-06-15 14:57:14 +01003010 return &sections[index & ~TARGET_PAGE_MASK];
Avi Kivityaa102232012-03-08 17:06:55 +02003011}
3012
Avi Kivitye9179ce2009-06-14 11:38:52 +03003013static void io_mem_init(void)
3014{
Peter Maydell8af36742017-12-13 17:52:28 +00003015 memory_region_init_io(&io_mem_rom, NULL, &readonly_mem_ops,
3016 NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003017 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003018 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00003019
3020 /* io_mem_notdirty calls tb_invalidate_phys_page_fast,
3021 * which can be called without the iothread mutex.
3022 */
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003023 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003024 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00003025 memory_region_clear_global_locking(&io_mem_notdirty);
3026
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003027 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003028 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003029}
3030
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10003031AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
Avi Kivityac1970f2012-10-03 16:22:53 +02003032{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003033 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
3034 uint16_t n;
3035
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003036 n = dummy_section(&d->map, fv, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003037 assert(n == PHYS_SECTION_UNASSIGNED);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003038 n = dummy_section(&d->map, fv, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003039 assert(n == PHYS_SECTION_NOTDIRTY);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003040 n = dummy_section(&d->map, fv, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003041 assert(n == PHYS_SECTION_ROM);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003042 n = dummy_section(&d->map, fv, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003043 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02003044
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02003045 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003046
3047 return d;
Paolo Bonzini00752702013-05-29 12:13:54 +02003048}
3049
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003050void address_space_dispatch_free(AddressSpaceDispatch *d)
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01003051{
3052 phys_sections_free(&d->map);
3053 g_free(d);
3054}
3055
Avi Kivity1d711482012-10-02 18:54:45 +02003056static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02003057{
Peter Maydell32857f42015-10-01 15:29:50 +01003058 CPUAddressSpace *cpuas;
3059 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02003060
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04003061 assert(tcg_enabled());
Avi Kivity117712c2012-02-12 21:23:17 +02003062 /* since each CPU stores ram addresses in its TLB cache, we must
3063 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01003064 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
3065 cpu_reloading_memory_map();
3066 /* The CPU and TLB are protected by the iothread lock.
3067 * We reload the dispatch pointer now because cpu_reloading_memory_map()
3068 * may have split the RCU critical section.
3069 */
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003070 d = address_space_to_dispatch(cpuas->as);
Alex Bennéef35e44e2016-10-21 16:34:18 +01003071 atomic_rcu_set(&cpuas->memory_dispatch, d);
Alex Bennéed10eb082016-11-14 14:17:28 +00003072 tlb_flush(cpuas->cpu);
Avi Kivity50c1e142012-02-08 21:36:02 +02003073}
3074
Avi Kivity62152b82011-07-26 14:26:14 +03003075static void memory_map_init(void)
3076{
Anthony Liguori7267c092011-08-20 22:09:37 -05003077 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01003078
Paolo Bonzini57271d62013-11-07 17:14:37 +01003079 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003080 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03003081
Anthony Liguori7267c092011-08-20 22:09:37 -05003082 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02003083 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
3084 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003085 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03003086}
3087
3088MemoryRegion *get_system_memory(void)
3089{
3090 return system_memory;
3091}
3092
Avi Kivity309cb472011-08-08 16:09:03 +03003093MemoryRegion *get_system_io(void)
3094{
3095 return system_io;
3096}
3097
pbrooke2eef172008-06-08 01:09:01 +00003098#endif /* !defined(CONFIG_USER_ONLY) */
3099
bellard13eb76e2004-01-24 15:23:36 +00003100/* physical memory access (slow version, mainly for debug) */
3101#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02003102int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00003103 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003104{
3105 int l, flags;
3106 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003107 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003108
3109 while (len > 0) {
3110 page = addr & TARGET_PAGE_MASK;
3111 l = (page + TARGET_PAGE_SIZE) - addr;
3112 if (l > len)
3113 l = len;
3114 flags = page_get_flags(page);
3115 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003116 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003117 if (is_write) {
3118 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003119 return -1;
bellard579a97f2007-11-11 14:26:47 +00003120 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003121 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003122 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003123 memcpy(p, buf, l);
3124 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003125 } else {
3126 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003127 return -1;
bellard579a97f2007-11-11 14:26:47 +00003128 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003129 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003130 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003131 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003132 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003133 }
3134 len -= l;
3135 buf += l;
3136 addr += l;
3137 }
Paul Brooka68fe892010-03-01 00:08:59 +00003138 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003139}
bellard8df1cd02005-01-28 22:37:22 +00003140
bellard13eb76e2004-01-24 15:23:36 +00003141#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003142
Paolo Bonzini845b6212015-03-23 11:45:53 +01003143static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02003144 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003145{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003146 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003147 addr += memory_region_get_ram_addr(mr);
3148
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003149 /* No early return if dirty_log_mask is or becomes 0, because
3150 * cpu_physical_memory_set_dirty_range will still call
3151 * xen_modified_memory.
3152 */
3153 if (dirty_log_mask) {
3154 dirty_log_mask =
3155 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003156 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003157 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02003158 assert(tcg_enabled());
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003159 tb_invalidate_phys_range(addr, addr + length);
3160 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
3161 }
3162 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003163}
3164
Richard Henderson23326162013-07-08 14:55:59 -07003165static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02003166{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02003167 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07003168
3169 /* Regions are assumed to support 1-4 byte accesses unless
3170 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07003171 if (access_size_max == 0) {
3172 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003173 }
Richard Henderson23326162013-07-08 14:55:59 -07003174
3175 /* Bound the maximum access by the alignment of the address. */
3176 if (!mr->ops->impl.unaligned) {
3177 unsigned align_size_max = addr & -addr;
3178 if (align_size_max != 0 && align_size_max < access_size_max) {
3179 access_size_max = align_size_max;
3180 }
3181 }
3182
3183 /* Don't attempt accesses larger than the maximum. */
3184 if (l > access_size_max) {
3185 l = access_size_max;
3186 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01003187 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07003188
3189 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003190}
3191
Jan Kiszka4840f102015-06-18 18:47:22 +02003192static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02003193{
Jan Kiszka4840f102015-06-18 18:47:22 +02003194 bool unlocked = !qemu_mutex_iothread_locked();
3195 bool release_lock = false;
3196
3197 if (unlocked && mr->global_locking) {
3198 qemu_mutex_lock_iothread();
3199 unlocked = false;
3200 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003201 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003202 if (mr->flush_coalesced_mmio) {
3203 if (unlocked) {
3204 qemu_mutex_lock_iothread();
3205 }
3206 qemu_flush_coalesced_mmio_buffer();
3207 if (unlocked) {
3208 qemu_mutex_unlock_iothread();
3209 }
3210 }
3211
3212 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003213}
3214
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003215/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003216static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3217 MemTxAttrs attrs,
3218 const uint8_t *buf,
3219 int len, hwaddr addr1,
3220 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00003221{
bellard13eb76e2004-01-24 15:23:36 +00003222 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003223 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01003224 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02003225 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00003226
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003227 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003228 if (!memory_access_is_direct(mr, true)) {
3229 release_lock |= prepare_mmio_access(mr);
3230 l = memory_access_size(mr, l, addr1);
3231 /* XXX: could force current_cpu to NULL to avoid
3232 potential bugs */
Peter Maydell6d3ede52018-06-15 14:57:14 +01003233 val = ldn_p(buf, l);
3234 result |= memory_region_dispatch_write(mr, addr1, val, l, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003235 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003236 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003237 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003238 memcpy(ptr, buf, l);
3239 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00003240 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003241
3242 if (release_lock) {
3243 qemu_mutex_unlock_iothread();
3244 release_lock = false;
3245 }
3246
bellard13eb76e2004-01-24 15:23:36 +00003247 len -= l;
3248 buf += l;
3249 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003250
3251 if (!len) {
3252 break;
3253 }
3254
3255 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003256 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003257 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02003258
Peter Maydell3b643492015-04-26 16:49:23 +01003259 return result;
bellard13eb76e2004-01-24 15:23:36 +00003260}
bellard8df1cd02005-01-28 22:37:22 +00003261
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003262/* Called from RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003263static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
3264 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003265{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003266 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003267 hwaddr addr1;
3268 MemoryRegion *mr;
3269 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003270
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003271 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003272 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003273 result = flatview_write_continue(fv, addr, attrs, buf, len,
3274 addr1, l, mr);
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003275
3276 return result;
3277}
3278
3279/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003280MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
3281 MemTxAttrs attrs, uint8_t *buf,
3282 int len, hwaddr addr1, hwaddr l,
3283 MemoryRegion *mr)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003284{
3285 uint8_t *ptr;
3286 uint64_t val;
3287 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003288 bool release_lock = false;
3289
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003290 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003291 if (!memory_access_is_direct(mr, false)) {
3292 /* I/O case */
3293 release_lock |= prepare_mmio_access(mr);
3294 l = memory_access_size(mr, l, addr1);
Peter Maydell6d3ede52018-06-15 14:57:14 +01003295 result |= memory_region_dispatch_read(mr, addr1, &val, l, attrs);
3296 stn_p(buf, l, val);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003297 } else {
3298 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003299 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003300 memcpy(buf, ptr, l);
3301 }
3302
3303 if (release_lock) {
3304 qemu_mutex_unlock_iothread();
3305 release_lock = false;
3306 }
3307
3308 len -= l;
3309 buf += l;
3310 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003311
3312 if (!len) {
3313 break;
3314 }
3315
3316 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003317 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003318 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003319
3320 return result;
3321}
3322
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003323/* Called from RCU critical section. */
3324static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
3325 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003326{
3327 hwaddr l;
3328 hwaddr addr1;
3329 MemoryRegion *mr;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003330
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003331 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003332 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003333 return flatview_read_continue(fv, addr, attrs, buf, len,
3334 addr1, l, mr);
Avi Kivityac1970f2012-10-03 16:22:53 +02003335}
3336
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003337MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
3338 MemTxAttrs attrs, uint8_t *buf, int len)
3339{
3340 MemTxResult result = MEMTX_OK;
3341 FlatView *fv;
3342
3343 if (len > 0) {
3344 rcu_read_lock();
3345 fv = address_space_to_flatview(as);
3346 result = flatview_read(fv, addr, attrs, buf, len);
3347 rcu_read_unlock();
3348 }
3349
3350 return result;
3351}
3352
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003353MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3354 MemTxAttrs attrs,
3355 const uint8_t *buf, int len)
3356{
3357 MemTxResult result = MEMTX_OK;
3358 FlatView *fv;
3359
3360 if (len > 0) {
3361 rcu_read_lock();
3362 fv = address_space_to_flatview(as);
3363 result = flatview_write(fv, addr, attrs, buf, len);
3364 rcu_read_unlock();
3365 }
3366
3367 return result;
3368}
3369
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003370MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
3371 uint8_t *buf, int len, bool is_write)
3372{
3373 if (is_write) {
3374 return address_space_write(as, addr, attrs, buf, len);
3375 } else {
3376 return address_space_read_full(as, addr, attrs, buf, len);
3377 }
3378}
3379
Avi Kivitya8170e52012-10-23 12:30:10 +02003380void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02003381 int len, int is_write)
3382{
Peter Maydell5c9eb022015-04-26 16:49:24 +01003383 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3384 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02003385}
3386
Alexander Graf582b55a2013-12-11 14:17:44 +01003387enum write_rom_type {
3388 WRITE_DATA,
3389 FLUSH_CACHE,
3390};
3391
Peter Maydell75693e12018-12-14 13:30:48 +00003392static inline MemTxResult address_space_write_rom_internal(AddressSpace *as,
3393 hwaddr addr,
3394 MemTxAttrs attrs,
3395 const uint8_t *buf,
3396 int len,
3397 enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00003398{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003399 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00003400 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003401 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003402 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00003403
Paolo Bonzini41063e12015-03-18 14:21:43 +01003404 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00003405 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003406 l = len;
Peter Maydell75693e12018-12-14 13:30:48 +00003407 mr = address_space_translate(as, addr, &addr1, &l, true, attrs);
ths3b46e622007-09-17 08:09:54 +00003408
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003409 if (!(memory_region_is_ram(mr) ||
3410 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02003411 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003412 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00003413 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003414 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01003415 switch (type) {
3416 case WRITE_DATA:
3417 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01003418 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003419 break;
3420 case FLUSH_CACHE:
3421 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
3422 break;
3423 }
bellardd0ecd2a2006-04-23 17:14:48 +00003424 }
3425 len -= l;
3426 buf += l;
3427 addr += l;
3428 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003429 rcu_read_unlock();
Peter Maydell75693e12018-12-14 13:30:48 +00003430 return MEMTX_OK;
bellardd0ecd2a2006-04-23 17:14:48 +00003431}
3432
Alexander Graf582b55a2013-12-11 14:17:44 +01003433/* used for ROM loading : can write in RAM and ROM */
Peter Maydell3c8133f2018-12-14 13:30:48 +00003434MemTxResult address_space_write_rom(AddressSpace *as, hwaddr addr,
3435 MemTxAttrs attrs,
3436 const uint8_t *buf, int len)
Alexander Graf582b55a2013-12-11 14:17:44 +01003437{
Peter Maydell3c8133f2018-12-14 13:30:48 +00003438 return address_space_write_rom_internal(as, addr, attrs,
3439 buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01003440}
3441
3442void cpu_flush_icache_range(hwaddr start, int len)
3443{
3444 /*
3445 * This function should do the same thing as an icache flush that was
3446 * triggered from within the guest. For TCG we are always cache coherent,
3447 * so there is no need to flush anything. For KVM / Xen we need to flush
3448 * the host's instruction cache at least.
3449 */
3450 if (tcg_enabled()) {
3451 return;
3452 }
3453
Peter Maydell75693e12018-12-14 13:30:48 +00003454 address_space_write_rom_internal(&address_space_memory,
3455 start, MEMTXATTRS_UNSPECIFIED,
3456 NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01003457}
3458
aliguori6d16c2f2009-01-22 16:59:11 +00003459typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003460 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00003461 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003462 hwaddr addr;
3463 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003464 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00003465} BounceBuffer;
3466
3467static BounceBuffer bounce;
3468
aliguoriba223c22009-01-22 16:59:16 +00003469typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08003470 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003471 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003472} MapClient;
3473
Fam Zheng38e047b2015-03-16 17:03:35 +08003474QemuMutex map_client_list_lock;
Paolo Bonzinib58deb32018-12-06 11:58:10 +01003475static QLIST_HEAD(, MapClient) map_client_list
Blue Swirl72cf2d42009-09-12 07:36:22 +00003476 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003477
Fam Zhenge95205e2015-03-16 17:03:37 +08003478static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00003479{
Blue Swirl72cf2d42009-09-12 07:36:22 +00003480 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003481 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003482}
3483
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003484static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00003485{
3486 MapClient *client;
3487
Blue Swirl72cf2d42009-09-12 07:36:22 +00003488 while (!QLIST_EMPTY(&map_client_list)) {
3489 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08003490 qemu_bh_schedule(client->bh);
3491 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00003492 }
3493}
3494
Fam Zhenge95205e2015-03-16 17:03:37 +08003495void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003496{
3497 MapClient *client = g_malloc(sizeof(*client));
3498
Fam Zheng38e047b2015-03-16 17:03:35 +08003499 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08003500 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00003501 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003502 if (!atomic_read(&bounce.in_use)) {
3503 cpu_notify_map_clients_locked();
3504 }
Fam Zheng38e047b2015-03-16 17:03:35 +08003505 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003506}
3507
Fam Zheng38e047b2015-03-16 17:03:35 +08003508void cpu_exec_init_all(void)
3509{
3510 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01003511 /* The data structures we set up here depend on knowing the page size,
3512 * so no more changes can be made after this point.
3513 * In an ideal world, nothing we did before we had finished the
3514 * machine setup would care about the target page size, and we could
3515 * do this much later, rather than requiring board models to state
3516 * up front what their requirements are.
3517 */
3518 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08003519 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01003520 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08003521 qemu_mutex_init(&map_client_list_lock);
3522}
3523
Fam Zhenge95205e2015-03-16 17:03:37 +08003524void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003525{
Fam Zhenge95205e2015-03-16 17:03:37 +08003526 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00003527
Fam Zhenge95205e2015-03-16 17:03:37 +08003528 qemu_mutex_lock(&map_client_list_lock);
3529 QLIST_FOREACH(client, &map_client_list, link) {
3530 if (client->bh == bh) {
3531 cpu_unregister_map_client_do(client);
3532 break;
3533 }
3534 }
3535 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003536}
3537
3538static void cpu_notify_map_clients(void)
3539{
Fam Zheng38e047b2015-03-16 17:03:35 +08003540 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003541 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08003542 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00003543}
3544
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003545static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
Peter Maydelleace72b2018-05-31 14:50:52 +01003546 bool is_write, MemTxAttrs attrs)
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003547{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003548 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003549 hwaddr l, xlat;
3550
3551 while (len > 0) {
3552 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003553 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003554 if (!memory_access_is_direct(mr, is_write)) {
3555 l = memory_access_size(mr, l, addr);
Peter Maydelleace72b2018-05-31 14:50:52 +01003556 if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003557 return false;
3558 }
3559 }
3560
3561 len -= l;
3562 addr += l;
3563 }
3564 return true;
3565}
3566
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003567bool address_space_access_valid(AddressSpace *as, hwaddr addr,
Peter Maydellfddffa42018-05-31 14:50:52 +01003568 int len, bool is_write,
3569 MemTxAttrs attrs)
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003570{
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003571 FlatView *fv;
3572 bool result;
3573
3574 rcu_read_lock();
3575 fv = address_space_to_flatview(as);
Peter Maydelleace72b2018-05-31 14:50:52 +01003576 result = flatview_access_valid(fv, addr, len, is_write, attrs);
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003577 rcu_read_unlock();
3578 return result;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003579}
3580
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003581static hwaddr
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003582flatview_extend_translation(FlatView *fv, hwaddr addr,
Peter Maydell53d07902018-05-31 14:50:52 +01003583 hwaddr target_len,
3584 MemoryRegion *mr, hwaddr base, hwaddr len,
3585 bool is_write, MemTxAttrs attrs)
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003586{
3587 hwaddr done = 0;
3588 hwaddr xlat;
3589 MemoryRegion *this_mr;
3590
3591 for (;;) {
3592 target_len -= len;
3593 addr += len;
3594 done += len;
3595 if (target_len == 0) {
3596 return done;
3597 }
3598
3599 len = target_len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003600 this_mr = flatview_translate(fv, addr, &xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +01003601 &len, is_write, attrs);
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003602 if (this_mr != mr || xlat != base + done) {
3603 return done;
3604 }
3605 }
3606}
3607
aliguori6d16c2f2009-01-22 16:59:11 +00003608/* Map a physical memory region into a host virtual address.
3609 * May map a subset of the requested range, given by and returned in *plen.
3610 * May return NULL if resources needed to perform the mapping are exhausted.
3611 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003612 * Use cpu_register_map_client() to know when retrying the map operation is
3613 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003614 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003615void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003616 hwaddr addr,
3617 hwaddr *plen,
Peter Maydellf26404f2018-05-31 14:50:52 +01003618 bool is_write,
3619 MemTxAttrs attrs)
aliguori6d16c2f2009-01-22 16:59:11 +00003620{
Avi Kivitya8170e52012-10-23 12:30:10 +02003621 hwaddr len = *plen;
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003622 hwaddr l, xlat;
3623 MemoryRegion *mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003624 void *ptr;
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003625 FlatView *fv;
aliguori6d16c2f2009-01-22 16:59:11 +00003626
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003627 if (len == 0) {
3628 return NULL;
3629 }
aliguori6d16c2f2009-01-22 16:59:11 +00003630
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003631 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003632 rcu_read_lock();
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003633 fv = address_space_to_flatview(as);
Peter Maydellefa99a22018-05-31 14:50:52 +01003634 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini41063e12015-03-18 14:21:43 +01003635
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003636 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003637 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01003638 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003639 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00003640 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02003641 /* Avoid unbounded allocations */
3642 l = MIN(l, TARGET_PAGE_SIZE);
3643 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003644 bounce.addr = addr;
3645 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003646
3647 memory_region_ref(mr);
3648 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003649 if (!is_write) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003650 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003651 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003652 }
aliguori6d16c2f2009-01-22 16:59:11 +00003653
Paolo Bonzini41063e12015-03-18 14:21:43 +01003654 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003655 *plen = l;
3656 return bounce.buffer;
3657 }
3658
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003659
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003660 memory_region_ref(mr);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003661 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
Peter Maydell53d07902018-05-31 14:50:52 +01003662 l, is_write, attrs);
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003663 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003664 rcu_read_unlock();
3665
3666 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003667}
3668
Avi Kivityac1970f2012-10-03 16:22:53 +02003669/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003670 * Will also mark the memory as dirty if is_write == 1. access_len gives
3671 * the amount of memory that was actually read or written by the caller.
3672 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003673void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3674 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003675{
3676 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003677 MemoryRegion *mr;
3678 ram_addr_t addr1;
3679
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003680 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003681 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003682 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003683 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003684 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003685 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003686 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003687 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003688 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003689 return;
3690 }
3691 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003692 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3693 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003694 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003695 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003696 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003697 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003698 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003699 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003700}
bellardd0ecd2a2006-04-23 17:14:48 +00003701
Avi Kivitya8170e52012-10-23 12:30:10 +02003702void *cpu_physical_memory_map(hwaddr addr,
3703 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003704 int is_write)
3705{
Peter Maydellf26404f2018-05-31 14:50:52 +01003706 return address_space_map(&address_space_memory, addr, plen, is_write,
3707 MEMTXATTRS_UNSPECIFIED);
Avi Kivityac1970f2012-10-03 16:22:53 +02003708}
3709
Avi Kivitya8170e52012-10-23 12:30:10 +02003710void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3711 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003712{
3713 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3714}
3715
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003716#define ARG1_DECL AddressSpace *as
3717#define ARG1 as
3718#define SUFFIX
3719#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003720#define RCU_READ_LOCK(...) rcu_read_lock()
3721#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3722#include "memory_ldst.inc.c"
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003723
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003724int64_t address_space_cache_init(MemoryRegionCache *cache,
3725 AddressSpace *as,
3726 hwaddr addr,
3727 hwaddr len,
3728 bool is_write)
3729{
Paolo Bonzini48564042018-03-18 18:26:36 +01003730 AddressSpaceDispatch *d;
3731 hwaddr l;
3732 MemoryRegion *mr;
3733
3734 assert(len > 0);
3735
3736 l = len;
3737 cache->fv = address_space_get_flatview(as);
3738 d = flatview_to_dispatch(cache->fv);
3739 cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true);
3740
3741 mr = cache->mrs.mr;
3742 memory_region_ref(mr);
3743 if (memory_access_is_direct(mr, is_write)) {
Peter Maydell53d07902018-05-31 14:50:52 +01003744 /* We don't care about the memory attributes here as we're only
3745 * doing this if we found actual RAM, which behaves the same
3746 * regardless of attributes; so UNSPECIFIED is fine.
3747 */
Paolo Bonzini48564042018-03-18 18:26:36 +01003748 l = flatview_extend_translation(cache->fv, addr, len, mr,
Peter Maydell53d07902018-05-31 14:50:52 +01003749 cache->xlat, l, is_write,
3750 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003751 cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
3752 } else {
3753 cache->ptr = NULL;
3754 }
3755
3756 cache->len = l;
3757 cache->is_write = is_write;
3758 return l;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003759}
3760
3761void address_space_cache_invalidate(MemoryRegionCache *cache,
3762 hwaddr addr,
3763 hwaddr access_len)
3764{
Paolo Bonzini48564042018-03-18 18:26:36 +01003765 assert(cache->is_write);
3766 if (likely(cache->ptr)) {
3767 invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len);
3768 }
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003769}
3770
3771void address_space_cache_destroy(MemoryRegionCache *cache)
3772{
Paolo Bonzini48564042018-03-18 18:26:36 +01003773 if (!cache->mrs.mr) {
3774 return;
3775 }
3776
3777 if (xen_enabled()) {
3778 xen_invalidate_map_cache_entry(cache->ptr);
3779 }
3780 memory_region_unref(cache->mrs.mr);
3781 flatview_unref(cache->fv);
3782 cache->mrs.mr = NULL;
3783 cache->fv = NULL;
3784}
3785
3786/* Called from RCU critical section. This function has the same
3787 * semantics as address_space_translate, but it only works on a
3788 * predefined range of a MemoryRegion that was mapped with
3789 * address_space_cache_init.
3790 */
3791static inline MemoryRegion *address_space_translate_cached(
3792 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003793 hwaddr *plen, bool is_write, MemTxAttrs attrs)
Paolo Bonzini48564042018-03-18 18:26:36 +01003794{
3795 MemoryRegionSection section;
3796 MemoryRegion *mr;
3797 IOMMUMemoryRegion *iommu_mr;
3798 AddressSpace *target_as;
3799
3800 assert(!cache->ptr);
3801 *xlat = addr + cache->xlat;
3802
3803 mr = cache->mrs.mr;
3804 iommu_mr = memory_region_get_iommu(mr);
3805 if (!iommu_mr) {
3806 /* MMIO region. */
3807 return mr;
3808 }
3809
3810 section = address_space_translate_iommu(iommu_mr, xlat, plen,
3811 NULL, is_write, true,
Peter Maydell2f7b0092018-05-31 14:50:53 +01003812 &target_as, attrs);
Paolo Bonzini48564042018-03-18 18:26:36 +01003813 return section.mr;
3814}
3815
3816/* Called from RCU critical section. address_space_read_cached uses this
3817 * out of line function when the target is an MMIO or IOMMU region.
3818 */
3819void
3820address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3821 void *buf, int len)
3822{
3823 hwaddr addr1, l;
3824 MemoryRegion *mr;
3825
3826 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003827 mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
3828 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003829 flatview_read_continue(cache->fv,
3830 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3831 addr1, l, mr);
3832}
3833
3834/* Called from RCU critical section. address_space_write_cached uses this
3835 * out of line function when the target is an MMIO or IOMMU region.
3836 */
3837void
3838address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3839 const void *buf, int len)
3840{
3841 hwaddr addr1, l;
3842 MemoryRegion *mr;
3843
3844 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003845 mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
3846 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003847 flatview_write_continue(cache->fv,
3848 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3849 addr1, l, mr);
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003850}
3851
3852#define ARG1_DECL MemoryRegionCache *cache
3853#define ARG1 cache
Paolo Bonzini48564042018-03-18 18:26:36 +01003854#define SUFFIX _cached_slow
3855#define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
Paolo Bonzini48564042018-03-18 18:26:36 +01003856#define RCU_READ_LOCK() ((void)0)
3857#define RCU_READ_UNLOCK() ((void)0)
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003858#include "memory_ldst.inc.c"
3859
aliguori5e2972f2009-03-28 17:51:36 +00003860/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003861int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003862 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003863{
3864 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003865 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003866 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003867
Christian Borntraeger79ca7a12017-03-07 15:19:08 +01003868 cpu_synchronize_state(cpu);
bellard13eb76e2004-01-24 15:23:36 +00003869 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003870 int asidx;
3871 MemTxAttrs attrs;
3872
bellard13eb76e2004-01-24 15:23:36 +00003873 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003874 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3875 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003876 /* if no physical page mapped, return an error */
3877 if (phys_addr == -1)
3878 return -1;
3879 l = (page + TARGET_PAGE_SIZE) - addr;
3880 if (l > len)
3881 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003882 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003883 if (is_write) {
Peter Maydell3c8133f2018-12-14 13:30:48 +00003884 address_space_write_rom(cpu->cpu_ases[asidx].as, phys_addr,
Peter Maydellea7a5332019-01-29 11:46:04 +00003885 attrs, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003886 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003887 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
Peter Maydellea7a5332019-01-29 11:46:04 +00003888 attrs, buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003889 }
bellard13eb76e2004-01-24 15:23:36 +00003890 len -= l;
3891 buf += l;
3892 addr += l;
3893 }
3894 return 0;
3895}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003896
3897/*
3898 * Allows code that needs to deal with migration bitmaps etc to still be built
3899 * target independent.
3900 */
Juan Quintela20afaed2017-03-21 09:09:14 +01003901size_t qemu_target_page_size(void)
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003902{
Juan Quintela20afaed2017-03-21 09:09:14 +01003903 return TARGET_PAGE_SIZE;
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003904}
3905
Juan Quintela46d702b2017-04-24 21:03:48 +02003906int qemu_target_page_bits(void)
3907{
3908 return TARGET_PAGE_BITS;
3909}
3910
3911int qemu_target_page_bits_min(void)
3912{
3913 return TARGET_PAGE_BITS_MIN;
3914}
Paul Brooka68fe892010-03-01 00:08:59 +00003915#endif
bellard13eb76e2004-01-24 15:23:36 +00003916
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003917bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003918{
3919#if defined(TARGET_WORDS_BIGENDIAN)
3920 return true;
3921#else
3922 return false;
3923#endif
3924}
3925
Wen Congyang76f35532012-05-07 12:04:18 +08003926#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003927bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003928{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003929 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003930 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003931 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003932
Paolo Bonzini41063e12015-03-18 14:21:43 +01003933 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003934 mr = address_space_translate(&address_space_memory,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003935 phys_addr, &phys_addr, &l, false,
3936 MEMTXATTRS_UNSPECIFIED);
Wen Congyang76f35532012-05-07 12:04:18 +08003937
Paolo Bonzini41063e12015-03-18 14:21:43 +01003938 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3939 rcu_read_unlock();
3940 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003941}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003942
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003943int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003944{
3945 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003946 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003947
Mike Day0dc3f442013-09-05 14:41:35 -04003948 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08003949 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003950 ret = func(block->idstr, block->host, block->offset,
3951 block->used_length, opaque);
3952 if (ret) {
3953 break;
3954 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003955 }
Mike Day0dc3f442013-09-05 14:41:35 -04003956 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003957 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003958}
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003959
Cédric Le Goaterb895de52018-05-14 08:57:00 +02003960int qemu_ram_foreach_migratable_block(RAMBlockIterFunc func, void *opaque)
3961{
3962 RAMBlock *block;
3963 int ret = 0;
3964
3965 rcu_read_lock();
3966 RAMBLOCK_FOREACH(block) {
3967 if (!qemu_ram_is_migratable(block)) {
3968 continue;
3969 }
3970 ret = func(block->idstr, block->host, block->offset,
3971 block->used_length, opaque);
3972 if (ret) {
3973 break;
3974 }
3975 }
3976 rcu_read_unlock();
3977 return ret;
3978}
3979
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003980/*
3981 * Unmap pages of memory from start to start+length such that
3982 * they a) read as 0, b) Trigger whatever fault mechanism
3983 * the OS provides for postcopy.
3984 * The pages must be unmapped by the end of the function.
3985 * Returns: 0 on success, none-0 on failure
3986 *
3987 */
3988int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
3989{
3990 int ret = -1;
3991
3992 uint8_t *host_startaddr = rb->host + start;
3993
3994 if ((uintptr_t)host_startaddr & (rb->page_size - 1)) {
3995 error_report("ram_block_discard_range: Unaligned start address: %p",
3996 host_startaddr);
3997 goto err;
3998 }
3999
4000 if ((start + length) <= rb->used_length) {
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004001 bool need_madvise, need_fallocate;
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004002 uint8_t *host_endaddr = host_startaddr + length;
4003 if ((uintptr_t)host_endaddr & (rb->page_size - 1)) {
4004 error_report("ram_block_discard_range: Unaligned end address: %p",
4005 host_endaddr);
4006 goto err;
4007 }
4008
4009 errno = ENOTSUP; /* If we are missing MADVISE etc */
4010
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004011 /* The logic here is messy;
4012 * madvise DONTNEED fails for hugepages
4013 * fallocate works on hugepages and shmem
4014 */
4015 need_madvise = (rb->page_size == qemu_host_page_size);
4016 need_fallocate = rb->fd != -1;
4017 if (need_fallocate) {
4018 /* For a file, this causes the area of the file to be zero'd
4019 * if read, and for hugetlbfs also causes it to be unmapped
4020 * so a userfault will trigger.
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00004021 */
4022#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
4023 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
4024 start, length);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004025 if (ret) {
4026 ret = -errno;
4027 error_report("ram_block_discard_range: Failed to fallocate "
4028 "%s:%" PRIx64 " +%zx (%d)",
4029 rb->idstr, start, length, ret);
4030 goto err;
4031 }
4032#else
4033 ret = -ENOSYS;
4034 error_report("ram_block_discard_range: fallocate not available/file"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004035 "%s:%" PRIx64 " +%zx (%d)",
4036 rb->idstr, start, length, ret);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004037 goto err;
4038#endif
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004039 }
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004040 if (need_madvise) {
4041 /* For normal RAM this causes it to be unmapped,
4042 * for shared memory it causes the local mapping to disappear
4043 * and to fall back on the file contents (which we just
4044 * fallocate'd away).
4045 */
4046#if defined(CONFIG_MADVISE)
4047 ret = madvise(host_startaddr, length, MADV_DONTNEED);
4048 if (ret) {
4049 ret = -errno;
4050 error_report("ram_block_discard_range: Failed to discard range "
4051 "%s:%" PRIx64 " +%zx (%d)",
4052 rb->idstr, start, length, ret);
4053 goto err;
4054 }
4055#else
4056 ret = -ENOSYS;
4057 error_report("ram_block_discard_range: MADVISE not available"
4058 "%s:%" PRIx64 " +%zx (%d)",
4059 rb->idstr, start, length, ret);
4060 goto err;
4061#endif
4062 }
4063 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
4064 need_madvise, need_fallocate, ret);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004065 } else {
4066 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
4067 "/%zx/" RAM_ADDR_FMT")",
4068 rb->idstr, start, length, rb->used_length);
4069 }
4070
4071err:
4072 return ret;
4073}
4074
Junyan Hea4de8552018-07-18 15:48:00 +08004075bool ramblock_is_pmem(RAMBlock *rb)
4076{
4077 return rb->flags & RAM_PMEM;
4078}
4079
Peter Maydellec3f8c92013-06-27 20:53:38 +01004080#endif
Yang Zhonga0be0c52017-07-03 18:12:13 +08004081
4082void page_size_init(void)
4083{
4084 /* NOTE: we can always suppose that qemu_host_page_size >=
4085 TARGET_PAGE_SIZE */
Yang Zhonga0be0c52017-07-03 18:12:13 +08004086 if (qemu_host_page_size == 0) {
4087 qemu_host_page_size = qemu_real_host_page_size;
4088 }
4089 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
4090 qemu_host_page_size = TARGET_PAGE_SIZE;
4091 }
4092 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
4093}
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004094
4095#if !defined(CONFIG_USER_ONLY)
4096
4097static void mtree_print_phys_entries(fprintf_function mon, void *f,
4098 int start, int end, int skip, int ptr)
4099{
4100 if (start == end - 1) {
4101 mon(f, "\t%3d ", start);
4102 } else {
4103 mon(f, "\t%3d..%-3d ", start, end - 1);
4104 }
4105 mon(f, " skip=%d ", skip);
4106 if (ptr == PHYS_MAP_NODE_NIL) {
4107 mon(f, " ptr=NIL");
4108 } else if (!skip) {
4109 mon(f, " ptr=#%d", ptr);
4110 } else {
4111 mon(f, " ptr=[%d]", ptr);
4112 }
4113 mon(f, "\n");
4114}
4115
4116#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
4117 int128_sub((size), int128_one())) : 0)
4118
4119void mtree_print_dispatch(fprintf_function mon, void *f,
4120 AddressSpaceDispatch *d, MemoryRegion *root)
4121{
4122 int i;
4123
4124 mon(f, " Dispatch\n");
4125 mon(f, " Physical sections\n");
4126
4127 for (i = 0; i < d->map.sections_nb; ++i) {
4128 MemoryRegionSection *s = d->map.sections + i;
4129 const char *names[] = { " [unassigned]", " [not dirty]",
4130 " [ROM]", " [watch]" };
4131
4132 mon(f, " #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx " %s%s%s%s%s",
4133 i,
4134 s->offset_within_address_space,
4135 s->offset_within_address_space + MR_SIZE(s->mr->size),
4136 s->mr->name ? s->mr->name : "(noname)",
4137 i < ARRAY_SIZE(names) ? names[i] : "",
4138 s->mr == root ? " [ROOT]" : "",
4139 s == d->mru_section ? " [MRU]" : "",
4140 s->mr->is_iommu ? " [iommu]" : "");
4141
4142 if (s->mr->alias) {
4143 mon(f, " alias=%s", s->mr->alias->name ?
4144 s->mr->alias->name : "noname");
4145 }
4146 mon(f, "\n");
4147 }
4148
4149 mon(f, " Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
4150 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
4151 for (i = 0; i < d->map.nodes_nb; ++i) {
4152 int j, jprev;
4153 PhysPageEntry prev;
4154 Node *n = d->map.nodes + i;
4155
4156 mon(f, " [%d]\n", i);
4157
4158 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
4159 PhysPageEntry *pe = *n + j;
4160
4161 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
4162 continue;
4163 }
4164
4165 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4166
4167 jprev = j;
4168 prev = *pe;
4169 }
4170
4171 if (jprev != ARRAY_SIZE(*n)) {
4172 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4173 }
4174 }
4175}
4176
4177#endif