blob: ebadc0e302ad8da3235d4371577f80b6f01ba8ed [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
bellard54936002003-05-13 00:25:15 +000021
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020022#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000023#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010024#include "exec/exec-all.h"
Juan Quintela51180422017-04-24 20:50:19 +020025#include "exec/target_page.h"
bellardb67d9a52008-05-23 09:57:34 +000026#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020027#include "hw/qdev-core.h"
Fam Zhengc7e002c2017-07-14 10:15:08 +080028#include "hw/qdev-properties.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010031#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010032#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020039#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010040#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020041#include "hw/hw.h"
42#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010043#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020044#include "sysemu/dma.h"
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +110045#include "sysemu/numa.h"
Christian Borntraeger79ca7a12017-03-07 15:19:08 +010046#include "sysemu/hw_accel.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020047#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010048#include "sysemu/xen-mapcache.h"
Daniel P. Berrange0ab8ed12017-01-25 16:14:15 +000049#include "trace-root.h"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +000050
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000051#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000052#include <linux/falloc.h>
53#endif
54
pbrook53a59602006-03-25 19:31:22 +000055#endif
Mike Day0dc3f442013-09-05 14:41:35 -040056#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020057#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000058#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030059#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000060
Paolo Bonzini022c62c2012-12-17 18:19:49 +010061#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020062#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030063#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020064
Bharata B Rao9dfeca72016-05-12 09:18:12 +053065#include "migration/vmstate.h"
66
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020067#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030068#ifndef _WIN32
69#include "qemu/mmap-alloc.h"
70#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020071
Peter Xube9b23c2017-05-12 12:17:41 +080072#include "monitor/monitor.h"
73
blueswir1db7b5422007-05-26 17:36:03 +000074//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000075
pbrook99773bd2006-04-16 15:14:59 +000076#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040077/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
78 * are protected by the ramlist lock.
79 */
Mike Day0d53d9f2015-01-21 13:45:24 +010080RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030081
82static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030083static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030084
Avi Kivityf6790af2012-10-02 20:13:51 +020085AddressSpace address_space_io;
86AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020087
Paolo Bonzini0844e002013-05-24 14:37:28 +020088MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020089static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020090
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080091/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
92#define RAM_PREALLOC (1 << 0)
93
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080094/* RAM is mmap-ed with MAP_SHARED */
95#define RAM_SHARED (1 << 1)
96
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020097/* Only a portion of RAM (used_length) is actually used, and migrated.
98 * This used_length size can change across reboots.
99 */
100#define RAM_RESIZEABLE (1 << 2)
101
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +0000102/* UFFDIO_ZEROPAGE is available on this RAMBlock to atomically
103 * zero the page and wake waiting processes.
104 * (Set during postcopy)
105 */
106#define RAM_UF_ZEROPAGE (1 << 3)
Cédric Le Goaterb895de52018-05-14 08:57:00 +0200107
108/* RAM can be migrated */
109#define RAM_MIGRATABLE (1 << 4)
pbrooke2eef172008-06-08 01:09:01 +0000110#endif
bellard9fa3e852004-01-04 18:06:42 +0000111
Peter Maydell20bccb82016-10-24 16:26:49 +0100112#ifdef TARGET_PAGE_BITS_VARY
113int target_page_bits;
114bool target_page_bits_decided;
115#endif
116
Andreas Färberbdc44642013-06-24 23:50:24 +0200117struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +0000118/* current CPU in the current thread. It is only valid inside
119 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200120__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000121/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000122 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000123 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100124int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000125
Yang Zhonga0be0c52017-07-03 18:12:13 +0800126uintptr_t qemu_host_page_size;
127intptr_t qemu_host_page_mask;
Yang Zhonga0be0c52017-07-03 18:12:13 +0800128
Peter Maydell20bccb82016-10-24 16:26:49 +0100129bool set_preferred_target_page_bits(int bits)
130{
131 /* The target page size is the lowest common denominator for all
132 * the CPUs in the system, so we can only make it smaller, never
133 * larger. And we can't make it smaller once we've committed to
134 * a particular size.
135 */
136#ifdef TARGET_PAGE_BITS_VARY
137 assert(bits >= TARGET_PAGE_BITS_MIN);
138 if (target_page_bits == 0 || target_page_bits > bits) {
139 if (target_page_bits_decided) {
140 return false;
141 }
142 target_page_bits = bits;
143 }
144#endif
145 return true;
146}
147
pbrooke2eef172008-06-08 01:09:01 +0000148#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200149
Peter Maydell20bccb82016-10-24 16:26:49 +0100150static void finalize_target_page_bits(void)
151{
152#ifdef TARGET_PAGE_BITS_VARY
153 if (target_page_bits == 0) {
154 target_page_bits = TARGET_PAGE_BITS_MIN;
155 }
156 target_page_bits_decided = true;
157#endif
158}
159
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200160typedef struct PhysPageEntry PhysPageEntry;
161
162struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200163 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200164 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200165 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200166 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200167};
168
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200169#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
170
Paolo Bonzini03f49952013-11-07 17:14:36 +0100171/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100172#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100173
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200174#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100175#define P_L2_SIZE (1 << P_L2_BITS)
176
177#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
178
179typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200180
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200181typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100182 struct rcu_head rcu;
183
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200184 unsigned sections_nb;
185 unsigned sections_nb_alloc;
186 unsigned nodes_nb;
187 unsigned nodes_nb_alloc;
188 Node *nodes;
189 MemoryRegionSection *sections;
190} PhysPageMap;
191
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200192struct AddressSpaceDispatch {
Fam Zheng729633c2016-03-01 14:18:24 +0800193 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200194 /* This is a multi-level map on the physical address space.
195 * The bottom level has pointers to MemoryRegionSections.
196 */
197 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200198 PhysPageMap map;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200199};
200
Jan Kiszka90260c62013-05-26 21:46:51 +0200201#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
202typedef struct subpage_t {
203 MemoryRegion iomem;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000204 FlatView *fv;
Jan Kiszka90260c62013-05-26 21:46:51 +0200205 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100206 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200207} subpage_t;
208
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200209#define PHYS_SECTION_UNASSIGNED 0
210#define PHYS_SECTION_NOTDIRTY 1
211#define PHYS_SECTION_ROM 2
212#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200213
pbrooke2eef172008-06-08 01:09:01 +0000214static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300215static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000216static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000217
Avi Kivity1ec9b902012-01-02 12:47:48 +0200218static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100219
220/**
221 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
222 * @cpu: the CPU whose AddressSpace this is
223 * @as: the AddressSpace itself
224 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
225 * @tcg_as_listener: listener for tracking changes to the AddressSpace
226 */
227struct CPUAddressSpace {
228 CPUState *cpu;
229 AddressSpace *as;
230 struct AddressSpaceDispatch *memory_dispatch;
231 MemoryListener tcg_as_listener;
232};
233
Gerd Hoffmann8deaf122017-04-21 11:16:25 +0200234struct DirtyBitmapSnapshot {
235 ram_addr_t start;
236 ram_addr_t end;
237 unsigned long dirty[];
238};
239
pbrook6658ffb2007-03-16 23:58:11 +0000240#endif
bellard54936002003-05-13 00:25:15 +0000241
Paul Brook6d9a1302010-02-28 23:55:53 +0000242#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200243
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200244static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200245{
Peter Lieven101420b2016-07-15 12:03:50 +0200246 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200247 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200248 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200249 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
250 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200251 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200252 }
253}
254
Paolo Bonzinidb946042015-05-21 15:12:29 +0200255static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200256{
257 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200258 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200259 PhysPageEntry e;
260 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200261
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200262 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200263 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200264 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200265 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200266
267 e.skip = leaf ? 0 : 1;
268 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100269 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200270 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200271 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200272 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200273}
274
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200275static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
276 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200277 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200278{
279 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100280 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200281
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200282 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200283 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200284 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200285 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100286 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200287
Paolo Bonzini03f49952013-11-07 17:14:36 +0100288 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200289 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200290 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200291 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200292 *index += step;
293 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200294 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200295 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200296 }
297 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200298 }
299}
300
Avi Kivityac1970f2012-10-03 16:22:53 +0200301static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200302 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200303 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000304{
Avi Kivity29990972012-02-13 20:21:20 +0200305 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200306 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000307
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200308 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000309}
310
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200311/* Compact a non leaf page entry. Simply detect that the entry has a single child,
312 * and update our entry so we can skip it and go directly to the destination.
313 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400314static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200315{
316 unsigned valid_ptr = P_L2_SIZE;
317 int valid = 0;
318 PhysPageEntry *p;
319 int i;
320
321 if (lp->ptr == PHYS_MAP_NODE_NIL) {
322 return;
323 }
324
325 p = nodes[lp->ptr];
326 for (i = 0; i < P_L2_SIZE; i++) {
327 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
328 continue;
329 }
330
331 valid_ptr = i;
332 valid++;
333 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400334 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200335 }
336 }
337
338 /* We can only compress if there's only one child. */
339 if (valid != 1) {
340 return;
341 }
342
343 assert(valid_ptr < P_L2_SIZE);
344
345 /* Don't compress if it won't fit in the # of bits we have. */
346 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
347 return;
348 }
349
350 lp->ptr = p[valid_ptr].ptr;
351 if (!p[valid_ptr].skip) {
352 /* If our only child is a leaf, make this a leaf. */
353 /* By design, we should have made this node a leaf to begin with so we
354 * should never reach here.
355 * But since it's so simple to handle this, let's do it just in case we
356 * change this rule.
357 */
358 lp->skip = 0;
359 } else {
360 lp->skip += p[valid_ptr].skip;
361 }
362}
363
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +1000364void address_space_dispatch_compact(AddressSpaceDispatch *d)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200365{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200366 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400367 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200368 }
369}
370
Fam Zheng29cb5332016-03-01 14:18:23 +0800371static inline bool section_covers_addr(const MemoryRegionSection *section,
372 hwaddr addr)
373{
374 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
375 * the section must cover the entire address space.
376 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700377 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800378 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700379 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800380}
381
Peter Xu003a0cf2017-05-15 16:50:57 +0800382static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
bellard92e873b2004-05-21 14:52:29 +0000383{
Peter Xu003a0cf2017-05-15 16:50:57 +0800384 PhysPageEntry lp = d->phys_map, *p;
385 Node *nodes = d->map.nodes;
386 MemoryRegionSection *sections = d->map.sections;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200387 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200388 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200389
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200390 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200391 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200392 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200393 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200394 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100395 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200396 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200397
Fam Zheng29cb5332016-03-01 14:18:23 +0800398 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200399 return &sections[lp.ptr];
400 } else {
401 return &sections[PHYS_SECTION_UNASSIGNED];
402 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200403}
404
Blue Swirle5548612012-04-21 13:08:33 +0000405bool memory_region_is_unassigned(MemoryRegion *mr)
406{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200407 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000408 && mr != &io_mem_watch;
409}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200410
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100411/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200412static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200413 hwaddr addr,
414 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200415{
Fam Zheng729633c2016-03-01 14:18:24 +0800416 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200417 subpage_t *subpage;
418
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100419 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
420 !section_covers_addr(section, addr)) {
Peter Xu003a0cf2017-05-15 16:50:57 +0800421 section = phys_page_find(d, addr);
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100422 atomic_set(&d->mru_section, section);
Fam Zheng729633c2016-03-01 14:18:24 +0800423 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200424 if (resolve_subpage && section->mr->subpage) {
425 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200426 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200427 }
428 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200429}
430
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100431/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200432static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200433address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200434 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200435{
436 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200437 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100438 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200439
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200440 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200441 /* Compute offset within MemoryRegionSection */
442 addr -= section->offset_within_address_space;
443
444 /* Compute offset within MemoryRegion */
445 *xlat = addr + section->offset_within_region;
446
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200447 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200448
449 /* MMIO registers can be expected to perform full-width accesses based only
450 * on their address, without considering adjacent registers that could
451 * decode to completely different MemoryRegions. When such registers
452 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
453 * regions overlap wildly. For this reason we cannot clamp the accesses
454 * here.
455 *
456 * If the length is small (as is the case for address_space_ldl/stl),
457 * everything works fine. If the incoming length is large, however,
458 * the caller really has to do the clamping through memory_access_size.
459 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200460 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200461 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200462 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
463 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200464 return section;
465}
Jan Kiszka90260c62013-05-26 21:46:51 +0200466
Peter Xud5e5faf2017-10-10 11:42:45 +0200467/**
Paolo Bonzinia411c842018-03-03 17:24:04 +0100468 * address_space_translate_iommu - translate an address through an IOMMU
469 * memory region and then through the target address space.
470 *
471 * @iommu_mr: the IOMMU memory region that we start the translation from
472 * @addr: the address to be translated through the MMU
473 * @xlat: the translated address offset within the destination memory region.
474 * It cannot be %NULL.
475 * @plen_out: valid read/write length of the translated address. It
476 * cannot be %NULL.
477 * @page_mask_out: page mask for the translated address. This
478 * should only be meaningful for IOMMU translated
479 * addresses, since there may be huge pages that this bit
480 * would tell. It can be %NULL if we don't care about it.
481 * @is_write: whether the translation operation is for write
482 * @is_mmio: whether this can be MMIO, set true if it can
483 * @target_as: the address space targeted by the IOMMU
Peter Maydell2f7b0092018-05-31 14:50:53 +0100484 * @attrs: transaction attributes
Paolo Bonzinia411c842018-03-03 17:24:04 +0100485 *
486 * This function is called from RCU critical section. It is the common
487 * part of flatview_do_translate and address_space_translate_cached.
488 */
489static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr,
490 hwaddr *xlat,
491 hwaddr *plen_out,
492 hwaddr *page_mask_out,
493 bool is_write,
494 bool is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100495 AddressSpace **target_as,
496 MemTxAttrs attrs)
Paolo Bonzinia411c842018-03-03 17:24:04 +0100497{
498 MemoryRegionSection *section;
499 hwaddr page_mask = (hwaddr)-1;
500
501 do {
502 hwaddr addr = *xlat;
503 IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
Peter Maydell2c91bcf2018-06-15 14:57:16 +0100504 int iommu_idx = 0;
505 IOMMUTLBEntry iotlb;
506
507 if (imrc->attrs_to_index) {
508 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
509 }
510
511 iotlb = imrc->translate(iommu_mr, addr, is_write ?
512 IOMMU_WO : IOMMU_RO, iommu_idx);
Paolo Bonzinia411c842018-03-03 17:24:04 +0100513
514 if (!(iotlb.perm & (1 << is_write))) {
515 goto unassigned;
516 }
517
518 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
519 | (addr & iotlb.addr_mask));
520 page_mask &= iotlb.addr_mask;
521 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
522 *target_as = iotlb.target_as;
523
524 section = address_space_translate_internal(
525 address_space_to_dispatch(iotlb.target_as), addr, xlat,
526 plen_out, is_mmio);
527
528 iommu_mr = memory_region_get_iommu(section->mr);
529 } while (unlikely(iommu_mr));
530
531 if (page_mask_out) {
532 *page_mask_out = page_mask;
533 }
534 return *section;
535
536unassigned:
537 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
538}
539
540/**
Peter Xud5e5faf2017-10-10 11:42:45 +0200541 * flatview_do_translate - translate an address in FlatView
542 *
543 * @fv: the flat view that we want to translate on
544 * @addr: the address to be translated in above address space
545 * @xlat: the translated address offset within memory region. It
546 * cannot be @NULL.
547 * @plen_out: valid read/write length of the translated address. It
548 * can be @NULL when we don't care about it.
549 * @page_mask_out: page mask for the translated address. This
550 * should only be meaningful for IOMMU translated
551 * addresses, since there may be huge pages that this bit
552 * would tell. It can be @NULL if we don't care about it.
553 * @is_write: whether the translation operation is for write
554 * @is_mmio: whether this can be MMIO, set true if it can
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200555 * @target_as: the address space targeted by the IOMMU
Peter Maydell49e14aa2018-05-31 14:50:53 +0100556 * @attrs: memory transaction attributes
Peter Xud5e5faf2017-10-10 11:42:45 +0200557 *
558 * This function is called from RCU critical section
559 */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000560static MemoryRegionSection flatview_do_translate(FlatView *fv,
561 hwaddr addr,
562 hwaddr *xlat,
Peter Xud5e5faf2017-10-10 11:42:45 +0200563 hwaddr *plen_out,
564 hwaddr *page_mask_out,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000565 bool is_write,
566 bool is_mmio,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100567 AddressSpace **target_as,
568 MemTxAttrs attrs)
Jan Kiszka90260c62013-05-26 21:46:51 +0200569{
Avi Kivity30951152012-10-30 13:47:46 +0200570 MemoryRegionSection *section;
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000571 IOMMUMemoryRegion *iommu_mr;
Peter Xud5e5faf2017-10-10 11:42:45 +0200572 hwaddr plen = (hwaddr)(-1);
573
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200574 if (!plen_out) {
575 plen_out = &plen;
Peter Xud5e5faf2017-10-10 11:42:45 +0200576 }
Avi Kivity30951152012-10-30 13:47:46 +0200577
Paolo Bonzinia411c842018-03-03 17:24:04 +0100578 section = address_space_translate_internal(
579 flatview_to_dispatch(fv), addr, xlat,
580 plen_out, is_mmio);
Avi Kivity30951152012-10-30 13:47:46 +0200581
Paolo Bonzinia411c842018-03-03 17:24:04 +0100582 iommu_mr = memory_region_get_iommu(section->mr);
583 if (unlikely(iommu_mr)) {
584 return address_space_translate_iommu(iommu_mr, xlat,
585 plen_out, page_mask_out,
586 is_write, is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100587 target_as, attrs);
Avi Kivity30951152012-10-30 13:47:46 +0200588 }
Peter Xud5e5faf2017-10-10 11:42:45 +0200589 if (page_mask_out) {
Paolo Bonzinia411c842018-03-03 17:24:04 +0100590 /* Not behind an IOMMU, use default page size. */
591 *page_mask_out = ~TARGET_PAGE_MASK;
Peter Xud5e5faf2017-10-10 11:42:45 +0200592 }
593
Peter Xua7640402017-05-17 16:57:42 +0800594 return *section;
Peter Xua7640402017-05-17 16:57:42 +0800595}
596
597/* Called from RCU critical section */
598IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
Peter Maydell7446eb02018-05-31 14:50:53 +0100599 bool is_write, MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800600{
601 MemoryRegionSection section;
Peter Xu076a93d2017-10-10 11:42:46 +0200602 hwaddr xlat, page_mask;
Peter Xua7640402017-05-17 16:57:42 +0800603
Peter Xu076a93d2017-10-10 11:42:46 +0200604 /*
605 * This can never be MMIO, and we don't really care about plen,
606 * but page mask.
607 */
608 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100609 NULL, &page_mask, is_write, false, &as,
610 attrs);
Peter Xua7640402017-05-17 16:57:42 +0800611
612 /* Illegal translation */
613 if (section.mr == &io_mem_unassigned) {
614 goto iotlb_fail;
615 }
616
617 /* Convert memory region offset into address space offset */
618 xlat += section.offset_within_address_space -
619 section.offset_within_region;
620
Peter Xua7640402017-05-17 16:57:42 +0800621 return (IOMMUTLBEntry) {
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000622 .target_as = as,
Peter Xu076a93d2017-10-10 11:42:46 +0200623 .iova = addr & ~page_mask,
624 .translated_addr = xlat & ~page_mask,
625 .addr_mask = page_mask,
Peter Xua7640402017-05-17 16:57:42 +0800626 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
627 .perm = IOMMU_RW,
628 };
629
630iotlb_fail:
631 return (IOMMUTLBEntry) {0};
632}
633
634/* Called from RCU critical section */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000635MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +0100636 hwaddr *plen, bool is_write,
637 MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800638{
639 MemoryRegion *mr;
640 MemoryRegionSection section;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000641 AddressSpace *as = NULL;
Peter Xua7640402017-05-17 16:57:42 +0800642
643 /* This can be MMIO, so setup MMIO bit. */
Peter Xud5e5faf2017-10-10 11:42:45 +0200644 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100645 is_write, true, &as, attrs);
Peter Xua7640402017-05-17 16:57:42 +0800646 mr = section.mr;
647
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000648 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100649 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700650 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100651 }
652
Avi Kivity30951152012-10-30 13:47:46 +0200653 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200654}
655
Peter Maydell1f871c52018-06-15 14:57:16 +0100656typedef struct TCGIOMMUNotifier {
657 IOMMUNotifier n;
658 MemoryRegion *mr;
659 CPUState *cpu;
660 int iommu_idx;
661 bool active;
662} TCGIOMMUNotifier;
663
664static void tcg_iommu_unmap_notify(IOMMUNotifier *n, IOMMUTLBEntry *iotlb)
665{
666 TCGIOMMUNotifier *notifier = container_of(n, TCGIOMMUNotifier, n);
667
668 if (!notifier->active) {
669 return;
670 }
671 tlb_flush(notifier->cpu);
672 notifier->active = false;
673 /* We leave the notifier struct on the list to avoid reallocating it later.
674 * Generally the number of IOMMUs a CPU deals with will be small.
675 * In any case we can't unregister the iommu notifier from a notify
676 * callback.
677 */
678}
679
680static void tcg_register_iommu_notifier(CPUState *cpu,
681 IOMMUMemoryRegion *iommu_mr,
682 int iommu_idx)
683{
684 /* Make sure this CPU has an IOMMU notifier registered for this
685 * IOMMU/IOMMU index combination, so that we can flush its TLB
686 * when the IOMMU tells us the mappings we've cached have changed.
687 */
688 MemoryRegion *mr = MEMORY_REGION(iommu_mr);
689 TCGIOMMUNotifier *notifier;
690 int i;
691
692 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
693 notifier = &g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier, i);
694 if (notifier->mr == mr && notifier->iommu_idx == iommu_idx) {
695 break;
696 }
697 }
698 if (i == cpu->iommu_notifiers->len) {
699 /* Not found, add a new entry at the end of the array */
700 cpu->iommu_notifiers = g_array_set_size(cpu->iommu_notifiers, i + 1);
701 notifier = &g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier, i);
702
703 notifier->mr = mr;
704 notifier->iommu_idx = iommu_idx;
705 notifier->cpu = cpu;
706 /* Rather than trying to register interest in the specific part
707 * of the iommu's address space that we've accessed and then
708 * expand it later as subsequent accesses touch more of it, we
709 * just register interest in the whole thing, on the assumption
710 * that iommu reconfiguration will be rare.
711 */
712 iommu_notifier_init(&notifier->n,
713 tcg_iommu_unmap_notify,
714 IOMMU_NOTIFIER_UNMAP,
715 0,
716 HWADDR_MAX,
717 iommu_idx);
718 memory_region_register_iommu_notifier(notifier->mr, &notifier->n);
719 }
720
721 if (!notifier->active) {
722 notifier->active = true;
723 }
724}
725
726static void tcg_iommu_free_notifier_list(CPUState *cpu)
727{
728 /* Destroy the CPU's notifier list */
729 int i;
730 TCGIOMMUNotifier *notifier;
731
732 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
733 notifier = &g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier, i);
734 memory_region_unregister_iommu_notifier(notifier->mr, &notifier->n);
735 }
736 g_array_free(cpu->iommu_notifiers, true);
737}
738
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100739/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200740MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000741address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Peter Maydell1f871c52018-06-15 14:57:16 +0100742 hwaddr *xlat, hwaddr *plen,
743 MemTxAttrs attrs, int *prot)
Jan Kiszka90260c62013-05-26 21:46:51 +0200744{
Avi Kivity30951152012-10-30 13:47:46 +0200745 MemoryRegionSection *section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100746 IOMMUMemoryRegion *iommu_mr;
747 IOMMUMemoryRegionClass *imrc;
748 IOMMUTLBEntry iotlb;
749 int iommu_idx;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100750 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000751
Peter Maydell1f871c52018-06-15 14:57:16 +0100752 for (;;) {
753 section = address_space_translate_internal(d, addr, &addr, plen, false);
754
755 iommu_mr = memory_region_get_iommu(section->mr);
756 if (!iommu_mr) {
757 break;
758 }
759
760 imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
761
762 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
763 tcg_register_iommu_notifier(cpu, iommu_mr, iommu_idx);
764 /* We need all the permissions, so pass IOMMU_NONE so the IOMMU
765 * doesn't short-cut its translation table walk.
766 */
767 iotlb = imrc->translate(iommu_mr, addr, IOMMU_NONE, iommu_idx);
768 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
769 | (addr & iotlb.addr_mask));
770 /* Update the caller's prot bits to remove permissions the IOMMU
771 * is giving us a failure response for. If we get down to no
772 * permissions left at all we can give up now.
773 */
774 if (!(iotlb.perm & IOMMU_RO)) {
775 *prot &= ~(PAGE_READ | PAGE_EXEC);
776 }
777 if (!(iotlb.perm & IOMMU_WO)) {
778 *prot &= ~PAGE_WRITE;
779 }
780
781 if (!*prot) {
782 goto translate_fail;
783 }
784
785 d = flatview_to_dispatch(address_space_to_flatview(iotlb.target_as));
786 }
Avi Kivity30951152012-10-30 13:47:46 +0200787
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000788 assert(!memory_region_is_iommu(section->mr));
Peter Maydell1f871c52018-06-15 14:57:16 +0100789 *xlat = addr;
Avi Kivity30951152012-10-30 13:47:46 +0200790 return section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100791
792translate_fail:
793 return &d->map.sections[PHYS_SECTION_UNASSIGNED];
Jan Kiszka90260c62013-05-26 21:46:51 +0200794}
bellard9fa3e852004-01-04 18:06:42 +0000795#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000796
Andreas Färberb170fce2013-01-20 20:23:22 +0100797#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000798
Juan Quintelae59fb372009-09-29 22:48:21 +0200799static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200800{
Andreas Färber259186a2013-01-17 18:51:17 +0100801 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200802
aurel323098dba2009-03-07 21:28:24 +0000803 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
804 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100805 cpu->interrupt_request &= ~0x01;
Alex Bennéed10eb082016-11-14 14:17:28 +0000806 tlb_flush(cpu);
pbrook9656f322008-07-01 20:01:19 +0000807
Pavel Dovgalyuk15a356c2018-01-10 16:48:46 +0300808 /* loadvm has just updated the content of RAM, bypassing the
809 * usual mechanisms that ensure we flush TBs for writes to
810 * memory we've translated code from. So we must flush all TBs,
811 * which will now be stale.
812 */
813 tb_flush(cpu);
814
pbrook9656f322008-07-01 20:01:19 +0000815 return 0;
816}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200817
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400818static int cpu_common_pre_load(void *opaque)
819{
820 CPUState *cpu = opaque;
821
Paolo Bonziniadee6422014-12-19 12:53:14 +0100822 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400823
824 return 0;
825}
826
827static bool cpu_common_exception_index_needed(void *opaque)
828{
829 CPUState *cpu = opaque;
830
Paolo Bonziniadee6422014-12-19 12:53:14 +0100831 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400832}
833
834static const VMStateDescription vmstate_cpu_common_exception_index = {
835 .name = "cpu_common/exception_index",
836 .version_id = 1,
837 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200838 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400839 .fields = (VMStateField[]) {
840 VMSTATE_INT32(exception_index, CPUState),
841 VMSTATE_END_OF_LIST()
842 }
843};
844
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300845static bool cpu_common_crash_occurred_needed(void *opaque)
846{
847 CPUState *cpu = opaque;
848
849 return cpu->crash_occurred;
850}
851
852static const VMStateDescription vmstate_cpu_common_crash_occurred = {
853 .name = "cpu_common/crash_occurred",
854 .version_id = 1,
855 .minimum_version_id = 1,
856 .needed = cpu_common_crash_occurred_needed,
857 .fields = (VMStateField[]) {
858 VMSTATE_BOOL(crash_occurred, CPUState),
859 VMSTATE_END_OF_LIST()
860 }
861};
862
Andreas Färber1a1562f2013-06-17 04:09:11 +0200863const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200864 .name = "cpu_common",
865 .version_id = 1,
866 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400867 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200868 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200869 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100870 VMSTATE_UINT32(halted, CPUState),
871 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200872 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400873 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200874 .subsections = (const VMStateDescription*[]) {
875 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300876 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200877 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200878 }
879};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200880
pbrook9656f322008-07-01 20:01:19 +0000881#endif
882
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100883CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400884{
Andreas Färberbdc44642013-06-24 23:50:24 +0200885 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400886
Andreas Färberbdc44642013-06-24 23:50:24 +0200887 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100888 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200889 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100890 }
Glauber Costa950f1472009-06-09 12:15:18 -0400891 }
892
Andreas Färberbdc44642013-06-24 23:50:24 +0200893 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400894}
895
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000896#if !defined(CONFIG_USER_ONLY)
Peter Xu80ceb072017-11-23 17:23:32 +0800897void cpu_address_space_init(CPUState *cpu, int asidx,
898 const char *prefix, MemoryRegion *mr)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000899{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000900 CPUAddressSpace *newas;
Peter Xu80ceb072017-11-23 17:23:32 +0800901 AddressSpace *as = g_new0(AddressSpace, 1);
Peter Xu87a621d2017-11-23 17:23:33 +0800902 char *as_name;
Peter Xu80ceb072017-11-23 17:23:32 +0800903
904 assert(mr);
Peter Xu87a621d2017-11-23 17:23:33 +0800905 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
906 address_space_init(as, mr, as_name);
907 g_free(as_name);
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000908
909 /* Target code should have set num_ases before calling us */
910 assert(asidx < cpu->num_ases);
911
Peter Maydell56943e82016-01-21 14:15:04 +0000912 if (asidx == 0) {
913 /* address space 0 gets the convenience alias */
914 cpu->as = as;
915 }
916
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000917 /* KVM cannot currently support multiple address spaces. */
918 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000919
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000920 if (!cpu->cpu_ases) {
921 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000922 }
Peter Maydell32857f42015-10-01 15:29:50 +0100923
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000924 newas = &cpu->cpu_ases[asidx];
925 newas->cpu = cpu;
926 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000927 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000928 newas->tcg_as_listener.commit = tcg_commit;
929 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000930 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000931}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000932
933AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
934{
935 /* Return the AddressSpace corresponding to the specified index */
936 return cpu->cpu_ases[asidx].as;
937}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000938#endif
939
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200940void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530941{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530942 CPUClass *cc = CPU_GET_CLASS(cpu);
943
Paolo Bonzini267f6852016-08-28 03:45:14 +0200944 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530945
946 if (cc->vmsd != NULL) {
947 vmstate_unregister(NULL, cc->vmsd, cpu);
948 }
949 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
950 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
951 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100952#ifndef CONFIG_USER_ONLY
953 tcg_iommu_free_notifier_list(cpu);
954#endif
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530955}
956
Fam Zhengc7e002c2017-07-14 10:15:08 +0800957Property cpu_common_props[] = {
958#ifndef CONFIG_USER_ONLY
959 /* Create a memory property for softmmu CPU object,
960 * so users can wire up its memory. (This can't go in qom/cpu.c
961 * because that file is compiled only once for both user-mode
962 * and system builds.) The default if no link is set up is to use
963 * the system address space.
964 */
965 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
966 MemoryRegion *),
967#endif
968 DEFINE_PROP_END_OF_LIST(),
969};
970
Laurent Vivier39e329e2016-10-20 13:26:02 +0200971void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000972{
Peter Maydell56943e82016-01-21 14:15:04 +0000973 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000974 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000975
Eduardo Habkost291135b2015-04-27 17:00:33 -0300976#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300977 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000978 cpu->memory = system_memory;
979 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300980#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200981}
982
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200983void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200984{
Richard Henderson55c3cee2017-10-15 19:02:42 -0700985 CPUClass *cc = CPU_GET_CLASS(cpu);
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000986 static bool tcg_target_initialized;
Eduardo Habkost291135b2015-04-27 17:00:33 -0300987
Paolo Bonzini267f6852016-08-28 03:45:14 +0200988 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200989
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000990 if (tcg_enabled() && !tcg_target_initialized) {
991 tcg_target_initialized = true;
Richard Henderson55c3cee2017-10-15 19:02:42 -0700992 cc->tcg_initialize();
993 }
994
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200995#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200996 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200997 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200998 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100999 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +02001000 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +01001001 }
Peter Maydell1f871c52018-06-15 14:57:16 +01001002
1003 cpu->iommu_notifiers = g_array_new(false, true, sizeof(TCGIOMMUNotifier));
Paolo Bonzini741da0d2014-06-27 08:40:04 +02001004#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001005}
1006
Igor Mammedov2278b932018-02-07 11:40:26 +01001007const char *parse_cpu_model(const char *cpu_model)
1008{
1009 ObjectClass *oc;
1010 CPUClass *cc;
1011 gchar **model_pieces;
1012 const char *cpu_type;
1013
1014 model_pieces = g_strsplit(cpu_model, ",", 2);
1015
1016 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
1017 if (oc == NULL) {
1018 error_report("unable to find CPU model '%s'", model_pieces[0]);
1019 g_strfreev(model_pieces);
1020 exit(EXIT_FAILURE);
1021 }
1022
1023 cpu_type = object_class_get_name(oc);
1024 cc = CPU_CLASS(oc);
1025 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
1026 g_strfreev(model_pieces);
1027 return cpu_type;
1028}
1029
Pranith Kumar406bc332017-07-12 17:51:42 -04001030#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +02001031static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +00001032{
Pranith Kumar406bc332017-07-12 17:51:42 -04001033 mmap_lock();
1034 tb_lock();
1035 tb_invalidate_phys_page_range(pc, pc + 1, 0);
1036 tb_unlock();
1037 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +00001038}
Pranith Kumar406bc332017-07-12 17:51:42 -04001039#else
1040static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1041{
1042 MemTxAttrs attrs;
1043 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
1044 int asidx = cpu_asidx_from_attrs(cpu, attrs);
1045 if (phys != -1) {
1046 /* Locks grabbed by tb_invalidate_phys_addr */
1047 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Peter Maydellc874dc42018-05-31 14:50:52 +01001048 phys | (pc & ~TARGET_PAGE_MASK), attrs);
Pranith Kumar406bc332017-07-12 17:51:42 -04001049 }
1050}
1051#endif
bellardd720b932004-04-25 17:57:43 +00001052
Paul Brookc527ee82010-03-01 03:31:14 +00001053#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +02001054void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +00001055
1056{
1057}
1058
Peter Maydell3ee887e2014-09-12 14:06:48 +01001059int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
1060 int flags)
1061{
1062 return -ENOSYS;
1063}
1064
1065void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
1066{
1067}
1068
Andreas Färber75a34032013-09-02 16:57:02 +02001069int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +00001070 int flags, CPUWatchpoint **watchpoint)
1071{
1072 return -ENOSYS;
1073}
1074#else
pbrook6658ffb2007-03-16 23:58:11 +00001075/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001076int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001077 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001078{
aliguoric0ce9982008-11-25 22:13:57 +00001079 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001080
Peter Maydell05068c02014-09-12 14:06:48 +01001081 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -07001082 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +02001083 error_report("tried to set invalid watchpoint at %"
1084 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +00001085 return -EINVAL;
1086 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001087 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001088
aliguoria1d1bb32008-11-18 20:07:32 +00001089 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +01001090 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +00001091 wp->flags = flags;
1092
aliguori2dc9f412008-11-18 20:56:59 +00001093 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +02001094 if (flags & BP_GDB) {
1095 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
1096 } else {
1097 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
1098 }
aliguoria1d1bb32008-11-18 20:07:32 +00001099
Andreas Färber31b030d2013-09-04 01:29:02 +02001100 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001101
1102 if (watchpoint)
1103 *watchpoint = wp;
1104 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001105}
1106
aliguoria1d1bb32008-11-18 20:07:32 +00001107/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001108int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001109 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001110{
aliguoria1d1bb32008-11-18 20:07:32 +00001111 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001112
Andreas Färberff4700b2013-08-26 18:23:18 +02001113 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001114 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +00001115 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +02001116 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001117 return 0;
1118 }
1119 }
aliguoria1d1bb32008-11-18 20:07:32 +00001120 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001121}
1122
aliguoria1d1bb32008-11-18 20:07:32 +00001123/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +02001124void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +00001125{
Andreas Färberff4700b2013-08-26 18:23:18 +02001126 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001127
Andreas Färber31b030d2013-09-04 01:29:02 +02001128 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +00001129
Anthony Liguori7267c092011-08-20 22:09:37 -05001130 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001131}
1132
aliguoria1d1bb32008-11-18 20:07:32 +00001133/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +02001134void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001135{
aliguoric0ce9982008-11-25 22:13:57 +00001136 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001137
Andreas Färberff4700b2013-08-26 18:23:18 +02001138 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +02001139 if (wp->flags & mask) {
1140 cpu_watchpoint_remove_by_ref(cpu, wp);
1141 }
aliguoric0ce9982008-11-25 22:13:57 +00001142 }
aliguoria1d1bb32008-11-18 20:07:32 +00001143}
Peter Maydell05068c02014-09-12 14:06:48 +01001144
1145/* Return true if this watchpoint address matches the specified
1146 * access (ie the address range covered by the watchpoint overlaps
1147 * partially or completely with the address range covered by the
1148 * access).
1149 */
1150static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
1151 vaddr addr,
1152 vaddr len)
1153{
1154 /* We know the lengths are non-zero, but a little caution is
1155 * required to avoid errors in the case where the range ends
1156 * exactly at the top of the address space and so addr + len
1157 * wraps round to zero.
1158 */
1159 vaddr wpend = wp->vaddr + wp->len - 1;
1160 vaddr addrend = addr + len - 1;
1161
1162 return !(addr > wpend || wp->vaddr > addrend);
1163}
1164
Paul Brookc527ee82010-03-01 03:31:14 +00001165#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001166
1167/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001168int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001169 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001170{
aliguoric0ce9982008-11-25 22:13:57 +00001171 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001172
Anthony Liguori7267c092011-08-20 22:09:37 -05001173 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001174
1175 bp->pc = pc;
1176 bp->flags = flags;
1177
aliguori2dc9f412008-11-18 20:56:59 +00001178 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +02001179 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001180 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001181 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001182 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001183 }
aliguoria1d1bb32008-11-18 20:07:32 +00001184
Andreas Färberf0c3c502013-08-26 21:22:53 +02001185 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001186
Andreas Färber00b941e2013-06-29 18:55:54 +02001187 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +00001188 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +02001189 }
aliguoria1d1bb32008-11-18 20:07:32 +00001190 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001191}
1192
1193/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001194int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001195{
aliguoria1d1bb32008-11-18 20:07:32 +00001196 CPUBreakpoint *bp;
1197
Andreas Färberf0c3c502013-08-26 21:22:53 +02001198 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001199 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001200 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001201 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001202 }
bellard4c3a88a2003-07-26 12:06:08 +00001203 }
aliguoria1d1bb32008-11-18 20:07:32 +00001204 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001205}
1206
aliguoria1d1bb32008-11-18 20:07:32 +00001207/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001208void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001209{
Andreas Färberf0c3c502013-08-26 21:22:53 +02001210 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1211
1212 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001213
Anthony Liguori7267c092011-08-20 22:09:37 -05001214 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001215}
1216
1217/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001218void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001219{
aliguoric0ce9982008-11-25 22:13:57 +00001220 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001221
Andreas Färberf0c3c502013-08-26 21:22:53 +02001222 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001223 if (bp->flags & mask) {
1224 cpu_breakpoint_remove_by_ref(cpu, bp);
1225 }
aliguoric0ce9982008-11-25 22:13:57 +00001226 }
bellard4c3a88a2003-07-26 12:06:08 +00001227}
1228
bellardc33a3462003-07-29 20:50:33 +00001229/* enable or disable single step mode. EXCP_DEBUG is returned by the
1230 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +02001231void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001232{
Andreas Färbered2803d2013-06-21 20:20:45 +02001233 if (cpu->singlestep_enabled != enabled) {
1234 cpu->singlestep_enabled = enabled;
1235 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +02001236 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +02001237 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001238 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001239 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -07001240 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +00001241 }
bellardc33a3462003-07-29 20:50:33 +00001242 }
bellardc33a3462003-07-29 20:50:33 +00001243}
1244
Andreas Färbera47dddd2013-09-03 17:38:47 +02001245void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001246{
1247 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001248 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001249
1250 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001251 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001252 fprintf(stderr, "qemu: fatal: ");
1253 vfprintf(stderr, fmt, ap);
1254 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +02001255 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +01001256 if (qemu_log_separate()) {
Richard Henderson1ee73212016-09-22 15:17:10 -07001257 qemu_log_lock();
aliguori93fcfe32009-01-15 22:34:14 +00001258 qemu_log("qemu: fatal: ");
1259 qemu_log_vprintf(fmt, ap2);
1260 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +02001261 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001262 qemu_log_flush();
Richard Henderson1ee73212016-09-22 15:17:10 -07001263 qemu_log_unlock();
aliguori93fcfe32009-01-15 22:34:14 +00001264 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001265 }
pbrook493ae1f2007-11-23 16:53:59 +00001266 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001267 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +03001268 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +02001269#if defined(CONFIG_USER_ONLY)
1270 {
1271 struct sigaction act;
1272 sigfillset(&act.sa_mask);
1273 act.sa_handler = SIG_DFL;
Peter Maydell8347c182018-05-15 19:27:00 +01001274 act.sa_flags = 0;
Riku Voipiofd052bf2010-01-25 14:30:49 +02001275 sigaction(SIGABRT, &act, NULL);
1276 }
1277#endif
bellard75012672003-06-21 13:11:07 +00001278 abort();
1279}
1280
bellard01243112004-01-04 15:48:17 +00001281#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -04001282/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001283static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1284{
1285 RAMBlock *block;
1286
Paolo Bonzini43771532013-09-09 17:58:40 +02001287 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001288 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +02001289 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001290 }
Peter Xu99e15582017-05-12 12:17:39 +08001291 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001292 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +02001293 goto found;
1294 }
1295 }
1296
1297 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1298 abort();
1299
1300found:
Paolo Bonzini43771532013-09-09 17:58:40 +02001301 /* It is safe to write mru_block outside the iothread lock. This
1302 * is what happens:
1303 *
1304 * mru_block = xxx
1305 * rcu_read_unlock()
1306 * xxx removed from list
1307 * rcu_read_lock()
1308 * read mru_block
1309 * mru_block = NULL;
1310 * call_rcu(reclaim_ramblock, xxx);
1311 * rcu_read_unlock()
1312 *
1313 * atomic_rcu_set is not needed here. The block was already published
1314 * when it was placed into the list. Here we're just making an extra
1315 * copy of the pointer.
1316 */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001317 ram_list.mru_block = block;
1318 return block;
1319}
1320
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001321static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001322{
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001323 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001324 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001325 RAMBlock *block;
1326 ram_addr_t end;
1327
1328 end = TARGET_PAGE_ALIGN(start + length);
1329 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +00001330
Mike Day0dc3f442013-09-05 14:41:35 -04001331 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +02001332 block = qemu_get_ram_block(start);
1333 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001334 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001335 CPU_FOREACH(cpu) {
1336 tlb_reset_dirty(cpu, start1, length);
1337 }
Mike Day0dc3f442013-09-05 14:41:35 -04001338 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +02001339}
1340
1341/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001342bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1343 ram_addr_t length,
1344 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001345{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001346 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001347 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001348 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001349
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001350 if (length == 0) {
1351 return false;
1352 }
1353
1354 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1355 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001356
1357 rcu_read_lock();
1358
1359 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1360
1361 while (page < end) {
1362 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1363 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1364 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1365
1366 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1367 offset, num);
1368 page += num;
1369 }
1370
1371 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001372
1373 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001374 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001375 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001376
1377 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001378}
1379
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001380DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
1381 (ram_addr_t start, ram_addr_t length, unsigned client)
1382{
1383 DirtyMemoryBlocks *blocks;
1384 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1385 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1386 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1387 DirtyBitmapSnapshot *snap;
1388 unsigned long page, end, dest;
1389
1390 snap = g_malloc0(sizeof(*snap) +
1391 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1392 snap->start = first;
1393 snap->end = last;
1394
1395 page = first >> TARGET_PAGE_BITS;
1396 end = last >> TARGET_PAGE_BITS;
1397 dest = 0;
1398
1399 rcu_read_lock();
1400
1401 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1402
1403 while (page < end) {
1404 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1405 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1406 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1407
1408 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1409 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1410 offset >>= BITS_PER_LEVEL;
1411
1412 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1413 blocks->blocks[idx] + offset,
1414 num);
1415 page += num;
1416 dest += num >> BITS_PER_LEVEL;
1417 }
1418
1419 rcu_read_unlock();
1420
1421 if (tcg_enabled()) {
1422 tlb_reset_dirty_range_all(start, length);
1423 }
1424
1425 return snap;
1426}
1427
1428bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1429 ram_addr_t start,
1430 ram_addr_t length)
1431{
1432 unsigned long page, end;
1433
1434 assert(start >= snap->start);
1435 assert(start + length <= snap->end);
1436
1437 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1438 page = (start - snap->start) >> TARGET_PAGE_BITS;
1439
1440 while (page < end) {
1441 if (test_bit(page, snap->dirty)) {
1442 return true;
1443 }
1444 page++;
1445 }
1446 return false;
1447}
1448
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001449/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001450hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001451 MemoryRegionSection *section,
1452 target_ulong vaddr,
1453 hwaddr paddr, hwaddr xlat,
1454 int prot,
1455 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001456{
Avi Kivitya8170e52012-10-23 12:30:10 +02001457 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001458 CPUWatchpoint *wp;
1459
Blue Swirlcc5bea62012-04-14 14:56:48 +00001460 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001461 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001462 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001463 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001464 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001465 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001466 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001467 }
1468 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001469 AddressSpaceDispatch *d;
1470
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001471 d = flatview_to_dispatch(section->fv);
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001472 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001473 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001474 }
1475
1476 /* Make accesses to pages with watchpoints go via the
1477 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001478 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001479 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001480 /* Avoid trapping reads of pages with a write breakpoint. */
1481 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001482 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001483 *address |= TLB_MMIO;
1484 break;
1485 }
1486 }
1487 }
1488
1489 return iotlb;
1490}
bellard9fa3e852004-01-04 18:06:42 +00001491#endif /* defined(CONFIG_USER_ONLY) */
1492
pbrooke2eef172008-06-08 01:09:01 +00001493#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001494
Anthony Liguoric227f092009-10-01 16:12:16 -05001495static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001496 uint16_t section);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001497static subpage_t *subpage_init(FlatView *fv, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001498
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001499static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
Igor Mammedova2b257d2014-10-31 16:38:37 +00001500 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001501
1502/*
1503 * Set a custom physical guest memory alloator.
1504 * Accelerators with unusual needs may need this. Hopefully, we can
1505 * get rid of it eventually.
1506 */
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001507void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
Markus Armbruster91138032013-07-31 15:11:08 +02001508{
1509 phys_mem_alloc = alloc;
1510}
1511
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001512static uint16_t phys_section_add(PhysPageMap *map,
1513 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001514{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001515 /* The physical section number is ORed with a page-aligned
1516 * pointer to produce the iotlb entries. Thus it should
1517 * never overflow into the page-aligned value.
1518 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001519 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001520
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001521 if (map->sections_nb == map->sections_nb_alloc) {
1522 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1523 map->sections = g_renew(MemoryRegionSection, map->sections,
1524 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001525 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001526 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001527 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001528 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001529}
1530
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001531static void phys_section_destroy(MemoryRegion *mr)
1532{
Don Slutz55b4e802015-11-30 17:11:04 -05001533 bool have_sub_page = mr->subpage;
1534
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001535 memory_region_unref(mr);
1536
Don Slutz55b4e802015-11-30 17:11:04 -05001537 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001538 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001539 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001540 g_free(subpage);
1541 }
1542}
1543
Paolo Bonzini60926662013-05-29 12:30:26 +02001544static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001545{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001546 while (map->sections_nb > 0) {
1547 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001548 phys_section_destroy(section->mr);
1549 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001550 g_free(map->sections);
1551 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001552}
1553
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001554static void register_subpage(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001555{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001556 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001557 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001558 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001559 & TARGET_PAGE_MASK;
Peter Xu003a0cf2017-05-15 16:50:57 +08001560 MemoryRegionSection *existing = phys_page_find(d, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001561 MemoryRegionSection subsection = {
1562 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001563 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001564 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001565 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001566
Avi Kivityf3705d52012-03-08 16:16:34 +02001567 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001568
Avi Kivityf3705d52012-03-08 16:16:34 +02001569 if (!(existing->mr->subpage)) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001570 subpage = subpage_init(fv, base);
1571 subsection.fv = fv;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001572 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001573 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001574 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001575 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001576 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001577 }
1578 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001579 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001580 subpage_register(subpage, start, end,
1581 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001582}
1583
1584
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001585static void register_multipage(FlatView *fv,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001586 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001587{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001588 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivitya8170e52012-10-23 12:30:10 +02001589 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001590 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001591 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1592 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001593
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001594 assert(num_pages);
1595 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001596}
1597
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10001598void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001599{
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001600 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001601 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001602
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001603 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1604 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1605 - now.offset_within_address_space;
1606
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001607 now.size = int128_min(int128_make64(left), now.size);
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001608 register_subpage(fv, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001609 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001610 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001611 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001612 while (int128_ne(remain.size, now.size)) {
1613 remain.size = int128_sub(remain.size, now.size);
1614 remain.offset_within_address_space += int128_get64(now.size);
1615 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001616 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001617 if (int128_lt(remain.size, page_size)) {
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001618 register_subpage(fv, &now);
Hu Tao88266242013-08-29 18:21:16 +08001619 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001620 now.size = page_size;
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001621 register_subpage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001622 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001623 now.size = int128_and(now.size, int128_neg(page_size));
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001624 register_multipage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001625 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001626 }
1627}
1628
Sheng Yang62a27442010-01-26 19:21:16 +08001629void qemu_flush_coalesced_mmio_buffer(void)
1630{
1631 if (kvm_enabled())
1632 kvm_flush_coalesced_mmio_buffer();
1633}
1634
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001635void qemu_mutex_lock_ramlist(void)
1636{
1637 qemu_mutex_lock(&ram_list.mutex);
1638}
1639
1640void qemu_mutex_unlock_ramlist(void)
1641{
1642 qemu_mutex_unlock(&ram_list.mutex);
1643}
1644
Peter Xube9b23c2017-05-12 12:17:41 +08001645void ram_block_dump(Monitor *mon)
1646{
1647 RAMBlock *block;
1648 char *psize;
1649
1650 rcu_read_lock();
1651 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1652 "Block Name", "PSize", "Offset", "Used", "Total");
1653 RAMBLOCK_FOREACH(block) {
1654 psize = size_to_str(block->page_size);
1655 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1656 " 0x%016" PRIx64 "\n", block->idstr, psize,
1657 (uint64_t)block->offset,
1658 (uint64_t)block->used_length,
1659 (uint64_t)block->max_length);
1660 g_free(psize);
1661 }
1662 rcu_read_unlock();
1663}
1664
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001665#ifdef __linux__
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001666/*
1667 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1668 * may or may not name the same files / on the same filesystem now as
1669 * when we actually open and map them. Iterate over the file
1670 * descriptors instead, and use qemu_fd_getpagesize().
1671 */
1672static int find_max_supported_pagesize(Object *obj, void *opaque)
1673{
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001674 long *hpsize_min = opaque;
1675
1676 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
David Gibson2b108082018-04-03 15:05:45 +10001677 long hpsize = host_memory_backend_pagesize(MEMORY_BACKEND(obj));
1678
David Gibson0de6e2a2018-04-03 14:55:11 +10001679 if (hpsize < *hpsize_min) {
1680 *hpsize_min = hpsize;
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001681 }
1682 }
1683
1684 return 0;
1685}
1686
1687long qemu_getrampagesize(void)
1688{
1689 long hpsize = LONG_MAX;
1690 long mainrampagesize;
1691 Object *memdev_root;
1692
David Gibson0de6e2a2018-04-03 14:55:11 +10001693 mainrampagesize = qemu_mempath_getpagesize(mem_path);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001694
1695 /* it's possible we have memory-backend objects with
1696 * hugepage-backed RAM. these may get mapped into system
1697 * address space via -numa parameters or memory hotplug
1698 * hooks. we want to take these into account, but we
1699 * also want to make sure these supported hugepage
1700 * sizes are applicable across the entire range of memory
1701 * we may boot from, so we take the min across all
1702 * backends, and assume normal pages in cases where a
1703 * backend isn't backed by hugepages.
1704 */
1705 memdev_root = object_resolve_path("/objects", NULL);
1706 if (memdev_root) {
1707 object_child_foreach(memdev_root, find_max_supported_pagesize, &hpsize);
1708 }
1709 if (hpsize == LONG_MAX) {
1710 /* No additional memory regions found ==> Report main RAM page size */
1711 return mainrampagesize;
1712 }
1713
1714 /* If NUMA is disabled or the NUMA nodes are not backed with a
1715 * memory-backend, then there is at least one node using "normal" RAM,
1716 * so if its page size is smaller we have got to report that size instead.
1717 */
1718 if (hpsize > mainrampagesize &&
1719 (nb_numa_nodes == 0 || numa_info[0].node_memdev == NULL)) {
1720 static bool warned;
1721 if (!warned) {
1722 error_report("Huge page support disabled (n/a for main memory).");
1723 warned = true;
1724 }
1725 return mainrampagesize;
1726 }
1727
1728 return hpsize;
1729}
1730#else
1731long qemu_getrampagesize(void)
1732{
1733 return getpagesize();
1734}
1735#endif
1736
1737#ifdef __linux__
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001738static int64_t get_file_size(int fd)
1739{
1740 int64_t size = lseek(fd, 0, SEEK_END);
1741 if (size < 0) {
1742 return -errno;
1743 }
1744 return size;
1745}
1746
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001747static int file_ram_open(const char *path,
1748 const char *region_name,
1749 bool *created,
1750 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001751{
1752 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001753 char *sanitized_name;
1754 char *c;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001755 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001756
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001757 *created = false;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001758 for (;;) {
1759 fd = open(path, O_RDWR);
1760 if (fd >= 0) {
1761 /* @path names an existing file, use it */
1762 break;
1763 }
1764 if (errno == ENOENT) {
1765 /* @path names a file that doesn't exist, create it */
1766 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1767 if (fd >= 0) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001768 *created = true;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001769 break;
1770 }
1771 } else if (errno == EISDIR) {
1772 /* @path names a directory, create a file there */
1773 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001774 sanitized_name = g_strdup(region_name);
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001775 for (c = sanitized_name; *c != '\0'; c++) {
1776 if (*c == '/') {
1777 *c = '_';
1778 }
1779 }
1780
1781 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1782 sanitized_name);
1783 g_free(sanitized_name);
1784
1785 fd = mkstemp(filename);
1786 if (fd >= 0) {
1787 unlink(filename);
1788 g_free(filename);
1789 break;
1790 }
1791 g_free(filename);
1792 }
1793 if (errno != EEXIST && errno != EINTR) {
1794 error_setg_errno(errp, errno,
1795 "can't open backing store %s for guest RAM",
1796 path);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001797 return -1;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001798 }
1799 /*
1800 * Try again on EINTR and EEXIST. The latter happens when
1801 * something else creates the file between our two open().
1802 */
1803 }
1804
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001805 return fd;
1806}
1807
1808static void *file_ram_alloc(RAMBlock *block,
1809 ram_addr_t memory,
1810 int fd,
1811 bool truncate,
1812 Error **errp)
1813{
1814 void *area;
1815
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001816 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang98376842017-12-11 15:28:04 +08001817 if (block->mr->align % block->page_size) {
1818 error_setg(errp, "alignment 0x%" PRIx64
1819 " must be multiples of page size 0x%zx",
1820 block->mr->align, block->page_size);
1821 return NULL;
1822 }
1823 block->mr->align = MAX(block->page_size, block->mr->align);
Haozhong Zhang83606682016-10-24 20:49:37 +08001824#if defined(__s390x__)
1825 if (kvm_enabled()) {
1826 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1827 }
1828#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001829
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001830 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001831 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001832 "or larger than page size 0x%zx",
1833 memory, block->page_size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001834 return NULL;
Haozhong Zhang1775f112016-11-02 09:05:51 +08001835 }
1836
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001837 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001838
1839 /*
1840 * ftruncate is not supported by hugetlbfs in older
1841 * hosts, so don't bother bailing out on errors.
1842 * If anything goes wrong with it under other filesystems,
1843 * mmap will fail.
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001844 *
1845 * Do not truncate the non-empty backend file to avoid corrupting
1846 * the existing data in the file. Disabling shrinking is not
1847 * enough. For example, the current vNVDIMM implementation stores
1848 * the guest NVDIMM labels at the end of the backend file. If the
1849 * backend file is later extended, QEMU will not be able to find
1850 * those labels. Therefore, extending the non-empty backend file
1851 * is disabled as well.
Marcelo Tosattic9027602010-03-01 20:25:08 -03001852 */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001853 if (truncate && ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001854 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001855 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001856
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001857 area = qemu_ram_mmap(fd, memory, block->mr->align,
1858 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001859 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001860 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001861 "unable to map backing store for guest RAM");
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001862 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001863 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001864
1865 if (mem_prealloc) {
Jitendra Kolhe1e356fc2017-02-24 09:01:43 +05301866 os_mem_prealloc(fd, area, memory, smp_cpus, errp);
Igor Mammedov056b68a2016-07-20 11:54:03 +02001867 if (errp && *errp) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001868 qemu_ram_munmap(area, memory);
1869 return NULL;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001870 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001871 }
1872
Alex Williamson04b16652010-07-02 11:13:17 -06001873 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001874 return area;
1875}
1876#endif
1877
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001878/* Allocate space within the ram_addr_t space that governs the
1879 * dirty bitmaps.
1880 * Called with the ramlist lock held.
1881 */
Alex Williamsond17b5282010-06-25 11:08:38 -06001882static ram_addr_t find_ram_offset(ram_addr_t size)
1883{
Alex Williamson04b16652010-07-02 11:13:17 -06001884 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001885 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001886
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001887 assert(size != 0); /* it would hand out same offset multiple times */
1888
Mike Day0dc3f442013-09-05 14:41:35 -04001889 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001890 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001891 }
Alex Williamson04b16652010-07-02 11:13:17 -06001892
Peter Xu99e15582017-05-12 12:17:39 +08001893 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001894 ram_addr_t candidate, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001895
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001896 /* Align blocks to start on a 'long' in the bitmap
1897 * which makes the bitmap sync'ing take the fast path.
1898 */
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001899 candidate = block->offset + block->max_length;
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001900 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
Alex Williamson04b16652010-07-02 11:13:17 -06001901
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001902 /* Search for the closest following block
1903 * and find the gap.
1904 */
Peter Xu99e15582017-05-12 12:17:39 +08001905 RAMBLOCK_FOREACH(next_block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001906 if (next_block->offset >= candidate) {
Alex Williamson04b16652010-07-02 11:13:17 -06001907 next = MIN(next, next_block->offset);
1908 }
1909 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001910
1911 /* If it fits remember our place and remember the size
1912 * of gap, but keep going so that we might find a smaller
1913 * gap to fill so avoiding fragmentation.
1914 */
1915 if (next - candidate >= size && next - candidate < mingap) {
1916 offset = candidate;
1917 mingap = next - candidate;
Alex Williamson04b16652010-07-02 11:13:17 -06001918 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001919
1920 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
Alex Williamson04b16652010-07-02 11:13:17 -06001921 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001922
1923 if (offset == RAM_ADDR_MAX) {
1924 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1925 (uint64_t)size);
1926 abort();
1927 }
1928
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001929 trace_find_ram_offset(size, offset);
1930
Alex Williamson04b16652010-07-02 11:13:17 -06001931 return offset;
1932}
1933
Juan Quintelab8c48992017-03-21 17:44:30 +01001934unsigned long last_ram_page(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001935{
Alex Williamsond17b5282010-06-25 11:08:38 -06001936 RAMBlock *block;
1937 ram_addr_t last = 0;
1938
Mike Day0dc3f442013-09-05 14:41:35 -04001939 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08001940 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001941 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001942 }
Mike Day0dc3f442013-09-05 14:41:35 -04001943 rcu_read_unlock();
Juan Quintelab8c48992017-03-21 17:44:30 +01001944 return last >> TARGET_PAGE_BITS;
Alex Williamsond17b5282010-06-25 11:08:38 -06001945}
1946
Jason Baronddb97f12012-08-02 15:44:16 -04001947static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1948{
1949 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001950
1951 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001952 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001953 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1954 if (ret) {
1955 perror("qemu_madvise");
1956 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1957 "but dump_guest_core=off specified\n");
1958 }
1959 }
1960}
1961
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001962const char *qemu_ram_get_idstr(RAMBlock *rb)
1963{
1964 return rb->idstr;
1965}
1966
Dr. David Alan Gilbert463a4ac2017-03-07 18:36:36 +00001967bool qemu_ram_is_shared(RAMBlock *rb)
1968{
1969 return rb->flags & RAM_SHARED;
1970}
1971
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +00001972/* Note: Only set at the start of postcopy */
1973bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
1974{
1975 return rb->flags & RAM_UF_ZEROPAGE;
1976}
1977
1978void qemu_ram_set_uf_zeroable(RAMBlock *rb)
1979{
1980 rb->flags |= RAM_UF_ZEROPAGE;
1981}
1982
Cédric Le Goaterb895de52018-05-14 08:57:00 +02001983bool qemu_ram_is_migratable(RAMBlock *rb)
1984{
1985 return rb->flags & RAM_MIGRATABLE;
1986}
1987
1988void qemu_ram_set_migratable(RAMBlock *rb)
1989{
1990 rb->flags |= RAM_MIGRATABLE;
1991}
1992
1993void qemu_ram_unset_migratable(RAMBlock *rb)
1994{
1995 rb->flags &= ~RAM_MIGRATABLE;
1996}
1997
Mike Dayae3a7042013-09-05 14:41:35 -04001998/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001999void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08002000{
Gongleifa53a0e2016-05-10 10:04:59 +08002001 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08002002
Avi Kivityc5705a72011-12-20 15:59:12 +02002003 assert(new_block);
2004 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002005
Anthony Liguori09e5ab62012-02-03 12:28:43 -06002006 if (dev) {
2007 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002008 if (id) {
2009 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05002010 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002011 }
2012 }
2013 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2014
Gongleiab0a9952016-05-10 10:05:00 +08002015 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08002016 RAMBLOCK_FOREACH(block) {
Gongleifa53a0e2016-05-10 10:04:59 +08002017 if (block != new_block &&
2018 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06002019 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2020 new_block->idstr);
2021 abort();
2022 }
2023 }
Mike Day0dc3f442013-09-05 14:41:35 -04002024 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02002025}
2026
Mike Dayae3a7042013-09-05 14:41:35 -04002027/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002028void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08002029{
Mike Dayae3a7042013-09-05 14:41:35 -04002030 /* FIXME: arch_init.c assumes that this is not called throughout
2031 * migration. Ignore the problem since hot-unplug during migration
2032 * does not work anyway.
2033 */
Hu Tao20cfe882014-04-02 15:13:26 +08002034 if (block) {
2035 memset(block->idstr, 0, sizeof(block->idstr));
2036 }
2037}
2038
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002039size_t qemu_ram_pagesize(RAMBlock *rb)
2040{
2041 return rb->page_size;
2042}
2043
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002044/* Returns the largest size of page in use */
2045size_t qemu_ram_pagesize_largest(void)
2046{
2047 RAMBlock *block;
2048 size_t largest = 0;
2049
Peter Xu99e15582017-05-12 12:17:39 +08002050 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002051 largest = MAX(largest, qemu_ram_pagesize(block));
2052 }
2053
2054 return largest;
2055}
2056
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002057static int memory_try_enable_merging(void *addr, size_t len)
2058{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02002059 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002060 /* disabled by the user */
2061 return 0;
2062 }
2063
2064 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
2065}
2066
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002067/* Only legal before guest might have detected the memory size: e.g. on
2068 * incoming migration, or right after reset.
2069 *
2070 * As memory core doesn't know how is memory accessed, it is up to
2071 * resize callback to update device state and/or add assertions to detect
2072 * misuse, if necessary.
2073 */
Gongleifa53a0e2016-05-10 10:04:59 +08002074int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002075{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002076 assert(block);
2077
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002078 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01002079
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002080 if (block->used_length == newsize) {
2081 return 0;
2082 }
2083
2084 if (!(block->flags & RAM_RESIZEABLE)) {
2085 error_setg_errno(errp, EINVAL,
2086 "Length mismatch: %s: 0x" RAM_ADDR_FMT
2087 " in != 0x" RAM_ADDR_FMT, block->idstr,
2088 newsize, block->used_length);
2089 return -EINVAL;
2090 }
2091
2092 if (block->max_length < newsize) {
2093 error_setg_errno(errp, EINVAL,
2094 "Length too large: %s: 0x" RAM_ADDR_FMT
2095 " > 0x" RAM_ADDR_FMT, block->idstr,
2096 newsize, block->max_length);
2097 return -EINVAL;
2098 }
2099
2100 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
2101 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01002102 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
2103 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002104 memory_region_set_size(block->mr, newsize);
2105 if (block->resized) {
2106 block->resized(block->idstr, newsize, block->host);
2107 }
2108 return 0;
2109}
2110
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002111/* Called with ram_list.mutex held */
2112static void dirty_memory_extend(ram_addr_t old_ram_size,
2113 ram_addr_t new_ram_size)
2114{
2115 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
2116 DIRTY_MEMORY_BLOCK_SIZE);
2117 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
2118 DIRTY_MEMORY_BLOCK_SIZE);
2119 int i;
2120
2121 /* Only need to extend if block count increased */
2122 if (new_num_blocks <= old_num_blocks) {
2123 return;
2124 }
2125
2126 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
2127 DirtyMemoryBlocks *old_blocks;
2128 DirtyMemoryBlocks *new_blocks;
2129 int j;
2130
2131 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
2132 new_blocks = g_malloc(sizeof(*new_blocks) +
2133 sizeof(new_blocks->blocks[0]) * new_num_blocks);
2134
2135 if (old_num_blocks) {
2136 memcpy(new_blocks->blocks, old_blocks->blocks,
2137 old_num_blocks * sizeof(old_blocks->blocks[0]));
2138 }
2139
2140 for (j = old_num_blocks; j < new_num_blocks; j++) {
2141 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
2142 }
2143
2144 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
2145
2146 if (old_blocks) {
2147 g_free_rcu(old_blocks, rcu);
2148 }
2149 }
2150}
2151
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002152static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
Avi Kivityc5705a72011-12-20 15:59:12 +02002153{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002154 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01002155 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002156 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002157 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002158
Juan Quintelab8c48992017-03-21 17:44:30 +01002159 old_ram_size = last_ram_page();
Avi Kivityc5705a72011-12-20 15:59:12 +02002160
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002161 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002162 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002163
2164 if (!new_block->host) {
2165 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002166 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002167 new_block->mr, &err);
2168 if (err) {
2169 error_propagate(errp, err);
2170 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002171 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002172 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002173 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002174 new_block->host = phys_mem_alloc(new_block->max_length,
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002175 &new_block->mr->align, shared);
Markus Armbruster39228252013-07-31 15:11:11 +02002176 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08002177 error_setg_errno(errp, errno,
2178 "cannot set up guest memory '%s'",
2179 memory_region_name(new_block->mr));
2180 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002181 return;
Markus Armbruster39228252013-07-31 15:11:11 +02002182 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002183 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002184 }
2185 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002186
Li Zhijiandd631692015-07-02 20:18:06 +08002187 new_ram_size = MAX(old_ram_size,
2188 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
2189 if (new_ram_size > old_ram_size) {
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002190 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08002191 }
Mike Day0d53d9f2015-01-21 13:45:24 +01002192 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
2193 * QLIST (which has an RCU-friendly variant) does not have insertion at
2194 * tail, so save the last element in last_block.
2195 */
Peter Xu99e15582017-05-12 12:17:39 +08002196 RAMBLOCK_FOREACH(block) {
Mike Day0d53d9f2015-01-21 13:45:24 +01002197 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002198 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002199 break;
2200 }
2201 }
2202 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002203 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002204 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002205 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002206 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04002207 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002208 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002209 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06002210
Mike Day0dc3f442013-09-05 14:41:35 -04002211 /* Write list before version */
2212 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002213 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002214 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002215
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002216 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01002217 new_block->used_length,
2218 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002219
Paolo Bonzinia904c912015-01-21 16:18:35 +01002220 if (new_block->host) {
2221 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2222 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08002223 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01002224 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzini0987d732016-12-21 00:31:36 +08002225 ram_block_notify_add(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002226 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002227}
2228
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002229#ifdef __linux__
Marc-André Lureau38b33622017-06-02 18:12:23 +04002230RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
2231 bool share, int fd,
2232 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002233{
2234 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002235 Error *local_err = NULL;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002236 int64_t file_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002237
2238 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002239 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08002240 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002241 }
2242
Marc-André Lureaue45e7ae2017-06-02 18:12:21 +04002243 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2244 error_setg(errp,
2245 "host lacks kvm mmu notifiers, -mem-path unsupported");
2246 return NULL;
2247 }
2248
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002249 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2250 /*
2251 * file_ram_alloc() needs to allocate just like
2252 * phys_mem_alloc, but we haven't bothered to provide
2253 * a hook there.
2254 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002255 error_setg(errp,
2256 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08002257 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002258 }
2259
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002260 size = HOST_PAGE_ALIGN(size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002261 file_size = get_file_size(fd);
2262 if (file_size > 0 && file_size < size) {
2263 error_setg(errp, "backing store %s size 0x%" PRIx64
2264 " does not match 'size' option 0x" RAM_ADDR_FMT,
2265 mem_path, file_size, size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002266 return NULL;
2267 }
2268
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002269 new_block = g_malloc0(sizeof(*new_block));
2270 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002271 new_block->used_length = size;
2272 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002273 new_block->flags = share ? RAM_SHARED : 0;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002274 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002275 if (!new_block->host) {
2276 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08002277 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002278 }
2279
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002280 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002281 if (local_err) {
2282 g_free(new_block);
2283 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002284 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002285 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002286 return new_block;
Marc-André Lureau38b33622017-06-02 18:12:23 +04002287
2288}
2289
2290
2291RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
2292 bool share, const char *mem_path,
2293 Error **errp)
2294{
2295 int fd;
2296 bool created;
2297 RAMBlock *block;
2298
2299 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2300 if (fd < 0) {
2301 return NULL;
2302 }
2303
2304 block = qemu_ram_alloc_from_fd(size, mr, share, fd, errp);
2305 if (!block) {
2306 if (created) {
2307 unlink(mem_path);
2308 }
2309 close(fd);
2310 return NULL;
2311 }
2312
2313 return block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002314}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002315#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002316
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002317static
Fam Zheng528f46a2016-03-01 14:18:18 +08002318RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2319 void (*resized)(const char*,
2320 uint64_t length,
2321 void *host),
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002322 void *host, bool resizeable, bool share,
Fam Zheng528f46a2016-03-01 14:18:18 +08002323 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002324{
2325 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002326 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002327
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002328 size = HOST_PAGE_ALIGN(size);
2329 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002330 new_block = g_malloc0(sizeof(*new_block));
2331 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002332 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002333 new_block->used_length = size;
2334 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002335 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002336 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002337 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002338 new_block->host = host;
2339 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002340 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002341 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002342 if (resizeable) {
2343 new_block->flags |= RAM_RESIZEABLE;
2344 }
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002345 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002346 if (local_err) {
2347 g_free(new_block);
2348 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002349 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002350 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002351 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002352}
2353
Fam Zheng528f46a2016-03-01 14:18:18 +08002354RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002355 MemoryRegion *mr, Error **errp)
2356{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002357 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2358 false, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002359}
2360
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002361RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2362 MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00002363{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002364 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2365 share, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002366}
2367
Fam Zheng528f46a2016-03-01 14:18:18 +08002368RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002369 void (*resized)(const char*,
2370 uint64_t length,
2371 void *host),
2372 MemoryRegion *mr, Error **errp)
2373{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002374 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2375 false, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00002376}
bellarde9a1ab12007-02-08 23:08:38 +00002377
Paolo Bonzini43771532013-09-09 17:58:40 +02002378static void reclaim_ramblock(RAMBlock *block)
2379{
2380 if (block->flags & RAM_PREALLOC) {
2381 ;
2382 } else if (xen_enabled()) {
2383 xen_invalidate_map_cache_entry(block->host);
2384#ifndef _WIN32
2385 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02002386 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02002387 close(block->fd);
2388#endif
2389 } else {
2390 qemu_anon_ram_free(block->host, block->max_length);
2391 }
2392 g_free(block);
2393}
2394
Fam Zhengf1060c52016-03-01 14:18:22 +08002395void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00002396{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02002397 if (!block) {
2398 return;
2399 }
2400
Paolo Bonzini0987d732016-12-21 00:31:36 +08002401 if (block->host) {
2402 ram_block_notify_remove(block->host, block->max_length);
2403 }
2404
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002405 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08002406 QLIST_REMOVE_RCU(block, next);
2407 ram_list.mru_block = NULL;
2408 /* Write list before version */
2409 smp_wmb();
2410 ram_list.version++;
2411 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002412 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00002413}
2414
Huang Yingcd19cfa2011-03-02 08:56:19 +01002415#ifndef _WIN32
2416void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2417{
2418 RAMBlock *block;
2419 ram_addr_t offset;
2420 int flags;
2421 void *area, *vaddr;
2422
Peter Xu99e15582017-05-12 12:17:39 +08002423 RAMBLOCK_FOREACH(block) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002424 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002425 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02002426 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002427 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002428 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02002429 } else if (xen_enabled()) {
2430 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002431 } else {
2432 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02002433 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002434 flags |= (block->flags & RAM_SHARED ?
2435 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02002436 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2437 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002438 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02002439 /*
2440 * Remap needs to match alloc. Accelerators that
2441 * set phys_mem_alloc never remap. If they did,
2442 * we'd need a remap hook here.
2443 */
2444 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2445
Huang Yingcd19cfa2011-03-02 08:56:19 +01002446 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2447 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2448 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002449 }
2450 if (area != vaddr) {
Alistair Francis493d89b2018-02-03 09:43:14 +01002451 error_report("Could not remap addr: "
2452 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2453 length, addr);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002454 exit(1);
2455 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002456 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002457 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002458 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01002459 }
2460 }
2461}
2462#endif /* !_WIN32 */
2463
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002464/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04002465 * This should not be used for general purpose DMA. Use address_space_map
2466 * or address_space_rw instead. For local memory (e.g. video ram) that the
2467 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04002468 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002469 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002470 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002471void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002472{
Gonglei3655cb92016-02-20 10:35:20 +08002473 RAMBlock *block = ram_block;
2474
2475 if (block == NULL) {
2476 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002477 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002478 }
Mike Dayae3a7042013-09-05 14:41:35 -04002479
2480 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002481 /* We need to check if the requested address is in the RAM
2482 * because we don't want to map the entire memory in QEMU.
2483 * In that case just map until the end of the page.
2484 */
2485 if (block->offset == 0) {
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002486 return xen_map_cache(addr, 0, 0, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002487 }
Mike Dayae3a7042013-09-05 14:41:35 -04002488
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002489 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002490 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002491 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00002492}
2493
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002494/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04002495 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04002496 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002497 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04002498 */
Gonglei3655cb92016-02-20 10:35:20 +08002499static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002500 hwaddr *size, bool lock)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002501{
Gonglei3655cb92016-02-20 10:35:20 +08002502 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002503 if (*size == 0) {
2504 return NULL;
2505 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002506
Gonglei3655cb92016-02-20 10:35:20 +08002507 if (block == NULL) {
2508 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002509 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002510 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002511 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002512
2513 if (xen_enabled() && block->host == NULL) {
2514 /* We need to check if the requested address is in the RAM
2515 * because we don't want to map the entire memory in QEMU.
2516 * In that case just map the requested area.
2517 */
2518 if (block->offset == 0) {
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002519 return xen_map_cache(addr, *size, lock, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002520 }
2521
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002522 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002523 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002524
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002525 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002526}
2527
Dr. David Alan Gilbertf90bb712018-03-12 17:20:57 +00002528/* Return the offset of a hostpointer within a ramblock */
2529ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2530{
2531 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2532 assert((uintptr_t)host >= (uintptr_t)rb->host);
2533 assert(res < rb->max_length);
2534
2535 return res;
2536}
2537
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002538/*
2539 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2540 * in that RAMBlock.
2541 *
2542 * ptr: Host pointer to look up
2543 * round_offset: If true round the result offset down to a page boundary
2544 * *ram_addr: set to result ram_addr
2545 * *offset: set to result offset within the RAMBlock
2546 *
2547 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04002548 *
2549 * By the time this function returns, the returned pointer is not protected
2550 * by RCU anymore. If the caller is not within an RCU critical section and
2551 * does not hold the iothread lock, it must have other means of protecting the
2552 * pointer, such as a reference to the region that includes the incoming
2553 * ram_addr_t.
2554 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002555RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002556 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00002557{
pbrook94a6b542009-04-11 17:15:54 +00002558 RAMBlock *block;
2559 uint8_t *host = ptr;
2560
Jan Kiszka868bb332011-06-21 22:59:09 +02002561 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02002562 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04002563 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02002564 ram_addr = xen_ram_addr_from_mapcache(ptr);
2565 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002566 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01002567 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002568 }
Mike Day0dc3f442013-09-05 14:41:35 -04002569 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002570 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002571 }
2572
Mike Day0dc3f442013-09-05 14:41:35 -04002573 rcu_read_lock();
2574 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002575 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002576 goto found;
2577 }
2578
Peter Xu99e15582017-05-12 12:17:39 +08002579 RAMBLOCK_FOREACH(block) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002580 /* This case append when the block is not mapped. */
2581 if (block->host == NULL) {
2582 continue;
2583 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002584 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002585 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06002586 }
pbrook94a6b542009-04-11 17:15:54 +00002587 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002588
Mike Day0dc3f442013-09-05 14:41:35 -04002589 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002590 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02002591
2592found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002593 *offset = (host - block->host);
2594 if (round_offset) {
2595 *offset &= TARGET_PAGE_MASK;
2596 }
Mike Day0dc3f442013-09-05 14:41:35 -04002597 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002598 return block;
2599}
2600
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002601/*
2602 * Finds the named RAMBlock
2603 *
2604 * name: The name of RAMBlock to find
2605 *
2606 * Returns: RAMBlock (or NULL if not found)
2607 */
2608RAMBlock *qemu_ram_block_by_name(const char *name)
2609{
2610 RAMBlock *block;
2611
Peter Xu99e15582017-05-12 12:17:39 +08002612 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002613 if (!strcmp(name, block->idstr)) {
2614 return block;
2615 }
2616 }
2617
2618 return NULL;
2619}
2620
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002621/* Some of the softmmu routines need to translate from a host pointer
2622 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002623ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002624{
2625 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02002626 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002627
Paolo Bonzinif615f392016-05-26 10:07:50 +02002628 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002629 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002630 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002631 }
2632
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002633 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002634}
Alex Williamsonf471a172010-06-11 11:11:42 -06002635
Peter Maydell27266272017-11-20 18:08:27 +00002636/* Called within RCU critical section. */
2637void memory_notdirty_write_prepare(NotDirtyInfo *ndi,
2638 CPUState *cpu,
2639 vaddr mem_vaddr,
2640 ram_addr_t ram_addr,
2641 unsigned size)
2642{
2643 ndi->cpu = cpu;
2644 ndi->ram_addr = ram_addr;
2645 ndi->mem_vaddr = mem_vaddr;
2646 ndi->size = size;
2647 ndi->locked = false;
2648
2649 assert(tcg_enabled());
2650 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
2651 ndi->locked = true;
2652 tb_lock();
2653 tb_invalidate_phys_page_fast(ram_addr, size);
2654 }
2655}
2656
2657/* Called within RCU critical section. */
2658void memory_notdirty_write_complete(NotDirtyInfo *ndi)
2659{
2660 if (ndi->locked) {
2661 tb_unlock();
2662 }
2663
2664 /* Set both VGA and migration bits for simplicity and to remove
2665 * the notdirty callback faster.
2666 */
2667 cpu_physical_memory_set_dirty_range(ndi->ram_addr, ndi->size,
2668 DIRTY_CLIENTS_NOCODE);
2669 /* we remove the notdirty callback only if the code has been
2670 flushed */
2671 if (!cpu_physical_memory_is_clean(ndi->ram_addr)) {
2672 tlb_set_dirty(ndi->cpu, ndi->mem_vaddr);
2673 }
2674}
2675
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002676/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002677static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002678 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002679{
Peter Maydell27266272017-11-20 18:08:27 +00002680 NotDirtyInfo ndi;
Alex Bennéeba051fb2016-10-27 16:10:16 +01002681
Peter Maydell27266272017-11-20 18:08:27 +00002682 memory_notdirty_write_prepare(&ndi, current_cpu, current_cpu->mem_io_vaddr,
2683 ram_addr, size);
2684
Peter Maydell6d3ede52018-06-15 14:57:14 +01002685 stn_p(qemu_map_ram_ptr(NULL, ram_addr), size, val);
Peter Maydell27266272017-11-20 18:08:27 +00002686 memory_notdirty_write_complete(&ndi);
bellard1ccde1c2004-02-06 19:46:14 +00002687}
2688
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002689static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002690 unsigned size, bool is_write,
2691 MemTxAttrs attrs)
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002692{
2693 return is_write;
2694}
2695
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002696static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002697 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002698 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002699 .endianness = DEVICE_NATIVE_ENDIAN,
Andrew Baumannad528782017-10-13 11:19:13 -07002700 .valid = {
2701 .min_access_size = 1,
2702 .max_access_size = 8,
2703 .unaligned = false,
2704 },
2705 .impl = {
2706 .min_access_size = 1,
2707 .max_access_size = 8,
2708 .unaligned = false,
2709 },
bellard1ccde1c2004-02-06 19:46:14 +00002710};
2711
pbrook0f459d12008-06-09 00:20:13 +00002712/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002713static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002714{
Andreas Färber93afead2013-08-26 03:41:01 +02002715 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002716 CPUClass *cc = CPU_GET_CLASS(cpu);
pbrook0f459d12008-06-09 00:20:13 +00002717 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002718 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002719
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002720 assert(tcg_enabled());
Andreas Färberff4700b2013-08-26 18:23:18 +02002721 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002722 /* We re-entered the check after replacing the TB. Now raise
2723 * the debug interrupt so that is will trigger after the
2724 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002725 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002726 return;
2727 }
Andreas Färber93afead2013-08-26 03:41:01 +02002728 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Julian Brown40612002017-02-07 18:29:59 +00002729 vaddr = cc->adjust_watchpoint_address(cpu, vaddr, len);
Andreas Färberff4700b2013-08-26 18:23:18 +02002730 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002731 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2732 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002733 if (flags == BP_MEM_READ) {
2734 wp->flags |= BP_WATCHPOINT_HIT_READ;
2735 } else {
2736 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2737 }
2738 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002739 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002740 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002741 if (wp->flags & BP_CPU &&
2742 !cc->debug_check_watchpoint(cpu, wp)) {
2743 wp->flags &= ~BP_WATCHPOINT_HIT;
2744 continue;
2745 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002746 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002747
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002748 /* Both tb_lock and iothread_mutex will be reset when
2749 * cpu_loop_exit or cpu_loop_exit_noexc longjmp
2750 * back into the cpu_exec main loop.
KONRAD Frederica5e99822016-10-27 16:10:06 +01002751 */
2752 tb_lock();
Andreas Färber239c51a2013-09-01 17:12:23 +02002753 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002754 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002755 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002756 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002757 } else {
Richard Henderson9b990ee2017-10-13 10:50:02 -07002758 /* Force execution of one insn next time. */
2759 cpu->cflags_next_tb = 1 | curr_cflags();
Peter Maydell6886b982016-05-17 15:18:04 +01002760 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002761 }
aliguori06d55cc2008-11-18 20:24:06 +00002762 }
aliguori6e140f22008-11-18 20:37:55 +00002763 } else {
2764 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002765 }
2766 }
2767}
2768
pbrook6658ffb2007-03-16 23:58:11 +00002769/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2770 so these check for a hit then pass through to the normal out-of-line
2771 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002772static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2773 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002774{
Peter Maydell66b9b432015-04-26 16:49:24 +01002775 MemTxResult res;
2776 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002777 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2778 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002779
Peter Maydell66b9b432015-04-26 16:49:24 +01002780 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002781 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002782 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002783 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002784 break;
2785 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002786 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002787 break;
2788 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002789 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002790 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002791 case 8:
2792 data = address_space_ldq(as, addr, attrs, &res);
2793 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002794 default: abort();
2795 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002796 *pdata = data;
2797 return res;
2798}
2799
2800static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2801 uint64_t val, unsigned size,
2802 MemTxAttrs attrs)
2803{
2804 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002805 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2806 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002807
2808 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2809 switch (size) {
2810 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002811 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002812 break;
2813 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002814 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002815 break;
2816 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002817 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002818 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002819 case 8:
2820 address_space_stq(as, addr, val, attrs, &res);
2821 break;
Peter Maydell66b9b432015-04-26 16:49:24 +01002822 default: abort();
2823 }
2824 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002825}
2826
Avi Kivity1ec9b902012-01-02 12:47:48 +02002827static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002828 .read_with_attrs = watch_mem_read,
2829 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002830 .endianness = DEVICE_NATIVE_ENDIAN,
Paolo Bonzini306526b2017-10-17 14:16:05 +02002831 .valid = {
2832 .min_access_size = 1,
2833 .max_access_size = 8,
2834 .unaligned = false,
2835 },
2836 .impl = {
2837 .min_access_size = 1,
2838 .max_access_size = 8,
2839 .unaligned = false,
2840 },
pbrook6658ffb2007-03-16 23:58:11 +00002841};
pbrook6658ffb2007-03-16 23:58:11 +00002842
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01002843static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
2844 MemTxAttrs attrs, uint8_t *buf, int len);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002845static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
2846 const uint8_t *buf, int len);
2847static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
Peter Maydelleace72b2018-05-31 14:50:52 +01002848 bool is_write, MemTxAttrs attrs);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002849
Peter Maydellf25a49e2015-04-26 16:49:24 +01002850static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2851 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002852{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002853 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002854 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002855 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002856
blueswir1db7b5422007-05-26 17:36:03 +00002857#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002858 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002859 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002860#endif
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002861 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
Peter Maydell5c9eb022015-04-26 16:49:24 +01002862 if (res) {
2863 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002864 }
Peter Maydell6d3ede52018-06-15 14:57:14 +01002865 *data = ldn_p(buf, len);
2866 return MEMTX_OK;
blueswir1db7b5422007-05-26 17:36:03 +00002867}
2868
Peter Maydellf25a49e2015-04-26 16:49:24 +01002869static MemTxResult subpage_write(void *opaque, hwaddr addr,
2870 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002871{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002872 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002873 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002874
blueswir1db7b5422007-05-26 17:36:03 +00002875#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002876 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002877 " value %"PRIx64"\n",
2878 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002879#endif
Peter Maydell6d3ede52018-06-15 14:57:14 +01002880 stn_p(buf, len, value);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002881 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002882}
2883
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002884static bool subpage_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002885 unsigned len, bool is_write,
2886 MemTxAttrs attrs)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002887{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002888 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002889#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002890 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002891 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002892#endif
2893
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002894 return flatview_access_valid(subpage->fv, addr + subpage->base,
Peter Maydelleace72b2018-05-31 14:50:52 +01002895 len, is_write, attrs);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002896}
2897
Avi Kivity70c68e42012-01-02 12:32:48 +02002898static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002899 .read_with_attrs = subpage_read,
2900 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002901 .impl.min_access_size = 1,
2902 .impl.max_access_size = 8,
2903 .valid.min_access_size = 1,
2904 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002905 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002906 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002907};
2908
Anthony Liguoric227f092009-10-01 16:12:16 -05002909static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002910 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002911{
2912 int idx, eidx;
2913
2914 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2915 return -1;
2916 idx = SUBPAGE_IDX(start);
2917 eidx = SUBPAGE_IDX(end);
2918#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002919 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2920 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002921#endif
blueswir1db7b5422007-05-26 17:36:03 +00002922 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002923 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002924 }
2925
2926 return 0;
2927}
2928
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002929static subpage_t *subpage_init(FlatView *fv, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002930{
Anthony Liguoric227f092009-10-01 16:12:16 -05002931 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002932
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01002933 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002934 mmio->fv = fv;
aliguori1eec6142009-02-05 22:06:18 +00002935 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002936 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002937 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002938 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002939#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002940 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2941 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002942#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002943 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002944
2945 return mmio;
2946}
2947
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002948static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002949{
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002950 assert(fv);
Avi Kivity5312bd82012-02-12 18:32:55 +02002951 MemoryRegionSection section = {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002952 .fv = fv,
Avi Kivity5312bd82012-02-12 18:32:55 +02002953 .mr = mr,
2954 .offset_within_address_space = 0,
2955 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002956 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002957 };
2958
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002959 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002960}
2961
Peter Maydell8af36742017-12-13 17:52:28 +00002962static void readonly_mem_write(void *opaque, hwaddr addr,
2963 uint64_t val, unsigned size)
2964{
2965 /* Ignore any write to ROM. */
2966}
2967
2968static bool readonly_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002969 unsigned size, bool is_write,
2970 MemTxAttrs attrs)
Peter Maydell8af36742017-12-13 17:52:28 +00002971{
2972 return is_write;
2973}
2974
2975/* This will only be used for writes, because reads are special cased
2976 * to directly access the underlying host ram.
2977 */
2978static const MemoryRegionOps readonly_mem_ops = {
2979 .write = readonly_mem_write,
2980 .valid.accepts = readonly_mem_accepts,
2981 .endianness = DEVICE_NATIVE_ENDIAN,
2982 .valid = {
2983 .min_access_size = 1,
2984 .max_access_size = 8,
2985 .unaligned = false,
2986 },
2987 .impl = {
2988 .min_access_size = 1,
2989 .max_access_size = 8,
2990 .unaligned = false,
2991 },
2992};
2993
Peter Maydell2d54f192018-06-15 14:57:14 +01002994MemoryRegionSection *iotlb_to_section(CPUState *cpu,
2995 hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002996{
Peter Maydella54c87b2016-01-21 14:15:05 +00002997 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2998 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002999 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01003000 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02003001
Peter Maydell2d54f192018-06-15 14:57:14 +01003002 return &sections[index & ~TARGET_PAGE_MASK];
Avi Kivityaa102232012-03-08 17:06:55 +02003003}
3004
Avi Kivitye9179ce2009-06-14 11:38:52 +03003005static void io_mem_init(void)
3006{
Peter Maydell8af36742017-12-13 17:52:28 +00003007 memory_region_init_io(&io_mem_rom, NULL, &readonly_mem_ops,
3008 NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003009 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003010 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00003011
3012 /* io_mem_notdirty calls tb_invalidate_phys_page_fast,
3013 * which can be called without the iothread mutex.
3014 */
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003015 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003016 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00003017 memory_region_clear_global_locking(&io_mem_notdirty);
3018
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003019 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003020 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003021}
3022
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10003023AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
Avi Kivityac1970f2012-10-03 16:22:53 +02003024{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003025 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
3026 uint16_t n;
3027
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003028 n = dummy_section(&d->map, fv, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003029 assert(n == PHYS_SECTION_UNASSIGNED);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003030 n = dummy_section(&d->map, fv, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003031 assert(n == PHYS_SECTION_NOTDIRTY);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003032 n = dummy_section(&d->map, fv, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003033 assert(n == PHYS_SECTION_ROM);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003034 n = dummy_section(&d->map, fv, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003035 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02003036
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02003037 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003038
3039 return d;
Paolo Bonzini00752702013-05-29 12:13:54 +02003040}
3041
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003042void address_space_dispatch_free(AddressSpaceDispatch *d)
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01003043{
3044 phys_sections_free(&d->map);
3045 g_free(d);
3046}
3047
Avi Kivity1d711482012-10-02 18:54:45 +02003048static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02003049{
Peter Maydell32857f42015-10-01 15:29:50 +01003050 CPUAddressSpace *cpuas;
3051 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02003052
3053 /* since each CPU stores ram addresses in its TLB cache, we must
3054 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01003055 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
3056 cpu_reloading_memory_map();
3057 /* The CPU and TLB are protected by the iothread lock.
3058 * We reload the dispatch pointer now because cpu_reloading_memory_map()
3059 * may have split the RCU critical section.
3060 */
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003061 d = address_space_to_dispatch(cpuas->as);
Alex Bennéef35e44e2016-10-21 16:34:18 +01003062 atomic_rcu_set(&cpuas->memory_dispatch, d);
Alex Bennéed10eb082016-11-14 14:17:28 +00003063 tlb_flush(cpuas->cpu);
Avi Kivity50c1e142012-02-08 21:36:02 +02003064}
3065
Avi Kivity62152b82011-07-26 14:26:14 +03003066static void memory_map_init(void)
3067{
Anthony Liguori7267c092011-08-20 22:09:37 -05003068 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01003069
Paolo Bonzini57271d62013-11-07 17:14:37 +01003070 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003071 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03003072
Anthony Liguori7267c092011-08-20 22:09:37 -05003073 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02003074 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
3075 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003076 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03003077}
3078
3079MemoryRegion *get_system_memory(void)
3080{
3081 return system_memory;
3082}
3083
Avi Kivity309cb472011-08-08 16:09:03 +03003084MemoryRegion *get_system_io(void)
3085{
3086 return system_io;
3087}
3088
pbrooke2eef172008-06-08 01:09:01 +00003089#endif /* !defined(CONFIG_USER_ONLY) */
3090
bellard13eb76e2004-01-24 15:23:36 +00003091/* physical memory access (slow version, mainly for debug) */
3092#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02003093int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00003094 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003095{
3096 int l, flags;
3097 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003098 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003099
3100 while (len > 0) {
3101 page = addr & TARGET_PAGE_MASK;
3102 l = (page + TARGET_PAGE_SIZE) - addr;
3103 if (l > len)
3104 l = len;
3105 flags = page_get_flags(page);
3106 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003107 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003108 if (is_write) {
3109 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003110 return -1;
bellard579a97f2007-11-11 14:26:47 +00003111 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003112 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003113 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003114 memcpy(p, buf, l);
3115 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003116 } else {
3117 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003118 return -1;
bellard579a97f2007-11-11 14:26:47 +00003119 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003120 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003121 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003122 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003123 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003124 }
3125 len -= l;
3126 buf += l;
3127 addr += l;
3128 }
Paul Brooka68fe892010-03-01 00:08:59 +00003129 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003130}
bellard8df1cd02005-01-28 22:37:22 +00003131
bellard13eb76e2004-01-24 15:23:36 +00003132#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003133
Paolo Bonzini845b6212015-03-23 11:45:53 +01003134static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02003135 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003136{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003137 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003138 addr += memory_region_get_ram_addr(mr);
3139
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003140 /* No early return if dirty_log_mask is or becomes 0, because
3141 * cpu_physical_memory_set_dirty_range will still call
3142 * xen_modified_memory.
3143 */
3144 if (dirty_log_mask) {
3145 dirty_log_mask =
3146 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003147 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003148 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02003149 assert(tcg_enabled());
Alex Bennéeba051fb2016-10-27 16:10:16 +01003150 tb_lock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003151 tb_invalidate_phys_range(addr, addr + length);
Alex Bennéeba051fb2016-10-27 16:10:16 +01003152 tb_unlock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003153 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
3154 }
3155 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003156}
3157
Richard Henderson23326162013-07-08 14:55:59 -07003158static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02003159{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02003160 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07003161
3162 /* Regions are assumed to support 1-4 byte accesses unless
3163 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07003164 if (access_size_max == 0) {
3165 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003166 }
Richard Henderson23326162013-07-08 14:55:59 -07003167
3168 /* Bound the maximum access by the alignment of the address. */
3169 if (!mr->ops->impl.unaligned) {
3170 unsigned align_size_max = addr & -addr;
3171 if (align_size_max != 0 && align_size_max < access_size_max) {
3172 access_size_max = align_size_max;
3173 }
3174 }
3175
3176 /* Don't attempt accesses larger than the maximum. */
3177 if (l > access_size_max) {
3178 l = access_size_max;
3179 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01003180 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07003181
3182 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003183}
3184
Jan Kiszka4840f102015-06-18 18:47:22 +02003185static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02003186{
Jan Kiszka4840f102015-06-18 18:47:22 +02003187 bool unlocked = !qemu_mutex_iothread_locked();
3188 bool release_lock = false;
3189
3190 if (unlocked && mr->global_locking) {
3191 qemu_mutex_lock_iothread();
3192 unlocked = false;
3193 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003194 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003195 if (mr->flush_coalesced_mmio) {
3196 if (unlocked) {
3197 qemu_mutex_lock_iothread();
3198 }
3199 qemu_flush_coalesced_mmio_buffer();
3200 if (unlocked) {
3201 qemu_mutex_unlock_iothread();
3202 }
3203 }
3204
3205 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003206}
3207
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003208/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003209static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3210 MemTxAttrs attrs,
3211 const uint8_t *buf,
3212 int len, hwaddr addr1,
3213 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00003214{
bellard13eb76e2004-01-24 15:23:36 +00003215 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003216 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01003217 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02003218 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00003219
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003220 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003221 if (!memory_access_is_direct(mr, true)) {
3222 release_lock |= prepare_mmio_access(mr);
3223 l = memory_access_size(mr, l, addr1);
3224 /* XXX: could force current_cpu to NULL to avoid
3225 potential bugs */
Peter Maydell6d3ede52018-06-15 14:57:14 +01003226 val = ldn_p(buf, l);
3227 result |= memory_region_dispatch_write(mr, addr1, val, l, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003228 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003229 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003230 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003231 memcpy(ptr, buf, l);
3232 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00003233 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003234
3235 if (release_lock) {
3236 qemu_mutex_unlock_iothread();
3237 release_lock = false;
3238 }
3239
bellard13eb76e2004-01-24 15:23:36 +00003240 len -= l;
3241 buf += l;
3242 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003243
3244 if (!len) {
3245 break;
3246 }
3247
3248 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003249 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003250 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02003251
Peter Maydell3b643492015-04-26 16:49:23 +01003252 return result;
bellard13eb76e2004-01-24 15:23:36 +00003253}
bellard8df1cd02005-01-28 22:37:22 +00003254
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003255/* Called from RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003256static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
3257 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003258{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003259 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003260 hwaddr addr1;
3261 MemoryRegion *mr;
3262 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003263
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003264 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003265 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003266 result = flatview_write_continue(fv, addr, attrs, buf, len,
3267 addr1, l, mr);
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003268
3269 return result;
3270}
3271
3272/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003273MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
3274 MemTxAttrs attrs, uint8_t *buf,
3275 int len, hwaddr addr1, hwaddr l,
3276 MemoryRegion *mr)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003277{
3278 uint8_t *ptr;
3279 uint64_t val;
3280 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003281 bool release_lock = false;
3282
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003283 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003284 if (!memory_access_is_direct(mr, false)) {
3285 /* I/O case */
3286 release_lock |= prepare_mmio_access(mr);
3287 l = memory_access_size(mr, l, addr1);
Peter Maydell6d3ede52018-06-15 14:57:14 +01003288 result |= memory_region_dispatch_read(mr, addr1, &val, l, attrs);
3289 stn_p(buf, l, val);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003290 } else {
3291 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003292 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003293 memcpy(buf, ptr, l);
3294 }
3295
3296 if (release_lock) {
3297 qemu_mutex_unlock_iothread();
3298 release_lock = false;
3299 }
3300
3301 len -= l;
3302 buf += l;
3303 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003304
3305 if (!len) {
3306 break;
3307 }
3308
3309 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003310 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003311 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003312
3313 return result;
3314}
3315
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003316/* Called from RCU critical section. */
3317static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
3318 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003319{
3320 hwaddr l;
3321 hwaddr addr1;
3322 MemoryRegion *mr;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003323
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003324 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003325 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003326 return flatview_read_continue(fv, addr, attrs, buf, len,
3327 addr1, l, mr);
Avi Kivityac1970f2012-10-03 16:22:53 +02003328}
3329
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003330MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
3331 MemTxAttrs attrs, uint8_t *buf, int len)
3332{
3333 MemTxResult result = MEMTX_OK;
3334 FlatView *fv;
3335
3336 if (len > 0) {
3337 rcu_read_lock();
3338 fv = address_space_to_flatview(as);
3339 result = flatview_read(fv, addr, attrs, buf, len);
3340 rcu_read_unlock();
3341 }
3342
3343 return result;
3344}
3345
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003346MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3347 MemTxAttrs attrs,
3348 const uint8_t *buf, int len)
3349{
3350 MemTxResult result = MEMTX_OK;
3351 FlatView *fv;
3352
3353 if (len > 0) {
3354 rcu_read_lock();
3355 fv = address_space_to_flatview(as);
3356 result = flatview_write(fv, addr, attrs, buf, len);
3357 rcu_read_unlock();
3358 }
3359
3360 return result;
3361}
3362
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003363MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
3364 uint8_t *buf, int len, bool is_write)
3365{
3366 if (is_write) {
3367 return address_space_write(as, addr, attrs, buf, len);
3368 } else {
3369 return address_space_read_full(as, addr, attrs, buf, len);
3370 }
3371}
3372
Avi Kivitya8170e52012-10-23 12:30:10 +02003373void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02003374 int len, int is_write)
3375{
Peter Maydell5c9eb022015-04-26 16:49:24 +01003376 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3377 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02003378}
3379
Alexander Graf582b55a2013-12-11 14:17:44 +01003380enum write_rom_type {
3381 WRITE_DATA,
3382 FLUSH_CACHE,
3383};
3384
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003385static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01003386 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00003387{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003388 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00003389 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003390 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003391 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00003392
Paolo Bonzini41063e12015-03-18 14:21:43 +01003393 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00003394 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003395 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003396 mr = address_space_translate(as, addr, &addr1, &l, true,
3397 MEMTXATTRS_UNSPECIFIED);
ths3b46e622007-09-17 08:09:54 +00003398
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003399 if (!(memory_region_is_ram(mr) ||
3400 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02003401 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003402 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00003403 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003404 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01003405 switch (type) {
3406 case WRITE_DATA:
3407 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01003408 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003409 break;
3410 case FLUSH_CACHE:
3411 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
3412 break;
3413 }
bellardd0ecd2a2006-04-23 17:14:48 +00003414 }
3415 len -= l;
3416 buf += l;
3417 addr += l;
3418 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003419 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00003420}
3421
Alexander Graf582b55a2013-12-11 14:17:44 +01003422/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003423void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01003424 const uint8_t *buf, int len)
3425{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003426 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01003427}
3428
3429void cpu_flush_icache_range(hwaddr start, int len)
3430{
3431 /*
3432 * This function should do the same thing as an icache flush that was
3433 * triggered from within the guest. For TCG we are always cache coherent,
3434 * so there is no need to flush anything. For KVM / Xen we need to flush
3435 * the host's instruction cache at least.
3436 */
3437 if (tcg_enabled()) {
3438 return;
3439 }
3440
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003441 cpu_physical_memory_write_rom_internal(&address_space_memory,
3442 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01003443}
3444
aliguori6d16c2f2009-01-22 16:59:11 +00003445typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003446 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00003447 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003448 hwaddr addr;
3449 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003450 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00003451} BounceBuffer;
3452
3453static BounceBuffer bounce;
3454
aliguoriba223c22009-01-22 16:59:16 +00003455typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08003456 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003457 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003458} MapClient;
3459
Fam Zheng38e047b2015-03-16 17:03:35 +08003460QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003461static QLIST_HEAD(map_client_list, MapClient) map_client_list
3462 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003463
Fam Zhenge95205e2015-03-16 17:03:37 +08003464static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00003465{
Blue Swirl72cf2d42009-09-12 07:36:22 +00003466 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003467 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003468}
3469
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003470static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00003471{
3472 MapClient *client;
3473
Blue Swirl72cf2d42009-09-12 07:36:22 +00003474 while (!QLIST_EMPTY(&map_client_list)) {
3475 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08003476 qemu_bh_schedule(client->bh);
3477 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00003478 }
3479}
3480
Fam Zhenge95205e2015-03-16 17:03:37 +08003481void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003482{
3483 MapClient *client = g_malloc(sizeof(*client));
3484
Fam Zheng38e047b2015-03-16 17:03:35 +08003485 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08003486 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00003487 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003488 if (!atomic_read(&bounce.in_use)) {
3489 cpu_notify_map_clients_locked();
3490 }
Fam Zheng38e047b2015-03-16 17:03:35 +08003491 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003492}
3493
Fam Zheng38e047b2015-03-16 17:03:35 +08003494void cpu_exec_init_all(void)
3495{
3496 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01003497 /* The data structures we set up here depend on knowing the page size,
3498 * so no more changes can be made after this point.
3499 * In an ideal world, nothing we did before we had finished the
3500 * machine setup would care about the target page size, and we could
3501 * do this much later, rather than requiring board models to state
3502 * up front what their requirements are.
3503 */
3504 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08003505 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01003506 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08003507 qemu_mutex_init(&map_client_list_lock);
3508}
3509
Fam Zhenge95205e2015-03-16 17:03:37 +08003510void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003511{
Fam Zhenge95205e2015-03-16 17:03:37 +08003512 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00003513
Fam Zhenge95205e2015-03-16 17:03:37 +08003514 qemu_mutex_lock(&map_client_list_lock);
3515 QLIST_FOREACH(client, &map_client_list, link) {
3516 if (client->bh == bh) {
3517 cpu_unregister_map_client_do(client);
3518 break;
3519 }
3520 }
3521 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003522}
3523
3524static void cpu_notify_map_clients(void)
3525{
Fam Zheng38e047b2015-03-16 17:03:35 +08003526 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003527 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08003528 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00003529}
3530
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003531static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
Peter Maydelleace72b2018-05-31 14:50:52 +01003532 bool is_write, MemTxAttrs attrs)
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003533{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003534 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003535 hwaddr l, xlat;
3536
3537 while (len > 0) {
3538 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003539 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003540 if (!memory_access_is_direct(mr, is_write)) {
3541 l = memory_access_size(mr, l, addr);
Peter Maydelleace72b2018-05-31 14:50:52 +01003542 if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003543 return false;
3544 }
3545 }
3546
3547 len -= l;
3548 addr += l;
3549 }
3550 return true;
3551}
3552
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003553bool address_space_access_valid(AddressSpace *as, hwaddr addr,
Peter Maydellfddffa42018-05-31 14:50:52 +01003554 int len, bool is_write,
3555 MemTxAttrs attrs)
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003556{
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003557 FlatView *fv;
3558 bool result;
3559
3560 rcu_read_lock();
3561 fv = address_space_to_flatview(as);
Peter Maydelleace72b2018-05-31 14:50:52 +01003562 result = flatview_access_valid(fv, addr, len, is_write, attrs);
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003563 rcu_read_unlock();
3564 return result;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003565}
3566
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003567static hwaddr
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003568flatview_extend_translation(FlatView *fv, hwaddr addr,
Peter Maydell53d07902018-05-31 14:50:52 +01003569 hwaddr target_len,
3570 MemoryRegion *mr, hwaddr base, hwaddr len,
3571 bool is_write, MemTxAttrs attrs)
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003572{
3573 hwaddr done = 0;
3574 hwaddr xlat;
3575 MemoryRegion *this_mr;
3576
3577 for (;;) {
3578 target_len -= len;
3579 addr += len;
3580 done += len;
3581 if (target_len == 0) {
3582 return done;
3583 }
3584
3585 len = target_len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003586 this_mr = flatview_translate(fv, addr, &xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +01003587 &len, is_write, attrs);
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003588 if (this_mr != mr || xlat != base + done) {
3589 return done;
3590 }
3591 }
3592}
3593
aliguori6d16c2f2009-01-22 16:59:11 +00003594/* Map a physical memory region into a host virtual address.
3595 * May map a subset of the requested range, given by and returned in *plen.
3596 * May return NULL if resources needed to perform the mapping are exhausted.
3597 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003598 * Use cpu_register_map_client() to know when retrying the map operation is
3599 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003600 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003601void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003602 hwaddr addr,
3603 hwaddr *plen,
Peter Maydellf26404f2018-05-31 14:50:52 +01003604 bool is_write,
3605 MemTxAttrs attrs)
aliguori6d16c2f2009-01-22 16:59:11 +00003606{
Avi Kivitya8170e52012-10-23 12:30:10 +02003607 hwaddr len = *plen;
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003608 hwaddr l, xlat;
3609 MemoryRegion *mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003610 void *ptr;
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003611 FlatView *fv;
aliguori6d16c2f2009-01-22 16:59:11 +00003612
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003613 if (len == 0) {
3614 return NULL;
3615 }
aliguori6d16c2f2009-01-22 16:59:11 +00003616
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003617 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003618 rcu_read_lock();
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003619 fv = address_space_to_flatview(as);
Peter Maydellefa99a22018-05-31 14:50:52 +01003620 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini41063e12015-03-18 14:21:43 +01003621
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003622 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003623 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01003624 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003625 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00003626 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02003627 /* Avoid unbounded allocations */
3628 l = MIN(l, TARGET_PAGE_SIZE);
3629 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003630 bounce.addr = addr;
3631 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003632
3633 memory_region_ref(mr);
3634 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003635 if (!is_write) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003636 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003637 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003638 }
aliguori6d16c2f2009-01-22 16:59:11 +00003639
Paolo Bonzini41063e12015-03-18 14:21:43 +01003640 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003641 *plen = l;
3642 return bounce.buffer;
3643 }
3644
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003645
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003646 memory_region_ref(mr);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003647 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
Peter Maydell53d07902018-05-31 14:50:52 +01003648 l, is_write, attrs);
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003649 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003650 rcu_read_unlock();
3651
3652 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003653}
3654
Avi Kivityac1970f2012-10-03 16:22:53 +02003655/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003656 * Will also mark the memory as dirty if is_write == 1. access_len gives
3657 * the amount of memory that was actually read or written by the caller.
3658 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003659void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3660 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003661{
3662 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003663 MemoryRegion *mr;
3664 ram_addr_t addr1;
3665
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003666 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003667 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003668 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003669 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003670 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003671 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003672 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003673 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003674 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003675 return;
3676 }
3677 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003678 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3679 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003680 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003681 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003682 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003683 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003684 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003685 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003686}
bellardd0ecd2a2006-04-23 17:14:48 +00003687
Avi Kivitya8170e52012-10-23 12:30:10 +02003688void *cpu_physical_memory_map(hwaddr addr,
3689 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003690 int is_write)
3691{
Peter Maydellf26404f2018-05-31 14:50:52 +01003692 return address_space_map(&address_space_memory, addr, plen, is_write,
3693 MEMTXATTRS_UNSPECIFIED);
Avi Kivityac1970f2012-10-03 16:22:53 +02003694}
3695
Avi Kivitya8170e52012-10-23 12:30:10 +02003696void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3697 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003698{
3699 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3700}
3701
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003702#define ARG1_DECL AddressSpace *as
3703#define ARG1 as
3704#define SUFFIX
3705#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
3706#define IS_DIRECT(mr, is_write) memory_access_is_direct(mr, is_write)
3707#define MAP_RAM(mr, ofs) qemu_map_ram_ptr((mr)->ram_block, ofs)
3708#define INVALIDATE(mr, ofs, len) invalidate_and_set_dirty(mr, ofs, len)
3709#define RCU_READ_LOCK(...) rcu_read_lock()
3710#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3711#include "memory_ldst.inc.c"
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003712
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003713int64_t address_space_cache_init(MemoryRegionCache *cache,
3714 AddressSpace *as,
3715 hwaddr addr,
3716 hwaddr len,
3717 bool is_write)
3718{
Paolo Bonzini48564042018-03-18 18:26:36 +01003719 AddressSpaceDispatch *d;
3720 hwaddr l;
3721 MemoryRegion *mr;
3722
3723 assert(len > 0);
3724
3725 l = len;
3726 cache->fv = address_space_get_flatview(as);
3727 d = flatview_to_dispatch(cache->fv);
3728 cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true);
3729
3730 mr = cache->mrs.mr;
3731 memory_region_ref(mr);
3732 if (memory_access_is_direct(mr, is_write)) {
Peter Maydell53d07902018-05-31 14:50:52 +01003733 /* We don't care about the memory attributes here as we're only
3734 * doing this if we found actual RAM, which behaves the same
3735 * regardless of attributes; so UNSPECIFIED is fine.
3736 */
Paolo Bonzini48564042018-03-18 18:26:36 +01003737 l = flatview_extend_translation(cache->fv, addr, len, mr,
Peter Maydell53d07902018-05-31 14:50:52 +01003738 cache->xlat, l, is_write,
3739 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003740 cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
3741 } else {
3742 cache->ptr = NULL;
3743 }
3744
3745 cache->len = l;
3746 cache->is_write = is_write;
3747 return l;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003748}
3749
3750void address_space_cache_invalidate(MemoryRegionCache *cache,
3751 hwaddr addr,
3752 hwaddr access_len)
3753{
Paolo Bonzini48564042018-03-18 18:26:36 +01003754 assert(cache->is_write);
3755 if (likely(cache->ptr)) {
3756 invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len);
3757 }
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003758}
3759
3760void address_space_cache_destroy(MemoryRegionCache *cache)
3761{
Paolo Bonzini48564042018-03-18 18:26:36 +01003762 if (!cache->mrs.mr) {
3763 return;
3764 }
3765
3766 if (xen_enabled()) {
3767 xen_invalidate_map_cache_entry(cache->ptr);
3768 }
3769 memory_region_unref(cache->mrs.mr);
3770 flatview_unref(cache->fv);
3771 cache->mrs.mr = NULL;
3772 cache->fv = NULL;
3773}
3774
3775/* Called from RCU critical section. This function has the same
3776 * semantics as address_space_translate, but it only works on a
3777 * predefined range of a MemoryRegion that was mapped with
3778 * address_space_cache_init.
3779 */
3780static inline MemoryRegion *address_space_translate_cached(
3781 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003782 hwaddr *plen, bool is_write, MemTxAttrs attrs)
Paolo Bonzini48564042018-03-18 18:26:36 +01003783{
3784 MemoryRegionSection section;
3785 MemoryRegion *mr;
3786 IOMMUMemoryRegion *iommu_mr;
3787 AddressSpace *target_as;
3788
3789 assert(!cache->ptr);
3790 *xlat = addr + cache->xlat;
3791
3792 mr = cache->mrs.mr;
3793 iommu_mr = memory_region_get_iommu(mr);
3794 if (!iommu_mr) {
3795 /* MMIO region. */
3796 return mr;
3797 }
3798
3799 section = address_space_translate_iommu(iommu_mr, xlat, plen,
3800 NULL, is_write, true,
Peter Maydell2f7b0092018-05-31 14:50:53 +01003801 &target_as, attrs);
Paolo Bonzini48564042018-03-18 18:26:36 +01003802 return section.mr;
3803}
3804
3805/* Called from RCU critical section. address_space_read_cached uses this
3806 * out of line function when the target is an MMIO or IOMMU region.
3807 */
3808void
3809address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3810 void *buf, int len)
3811{
3812 hwaddr addr1, l;
3813 MemoryRegion *mr;
3814
3815 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003816 mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
3817 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003818 flatview_read_continue(cache->fv,
3819 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3820 addr1, l, mr);
3821}
3822
3823/* Called from RCU critical section. address_space_write_cached uses this
3824 * out of line function when the target is an MMIO or IOMMU region.
3825 */
3826void
3827address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3828 const void *buf, int len)
3829{
3830 hwaddr addr1, l;
3831 MemoryRegion *mr;
3832
3833 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003834 mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
3835 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003836 flatview_write_continue(cache->fv,
3837 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3838 addr1, l, mr);
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003839}
3840
3841#define ARG1_DECL MemoryRegionCache *cache
3842#define ARG1 cache
Paolo Bonzini48564042018-03-18 18:26:36 +01003843#define SUFFIX _cached_slow
3844#define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
3845#define IS_DIRECT(mr, is_write) memory_access_is_direct(mr, is_write)
3846#define MAP_RAM(mr, ofs) (cache->ptr + (ofs - cache->xlat))
Paolo Bonzini90c4fe52017-04-03 13:41:28 +02003847#define INVALIDATE(mr, ofs, len) invalidate_and_set_dirty(mr, ofs, len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003848#define RCU_READ_LOCK() ((void)0)
3849#define RCU_READ_UNLOCK() ((void)0)
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003850#include "memory_ldst.inc.c"
3851
aliguori5e2972f2009-03-28 17:51:36 +00003852/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003853int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003854 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003855{
3856 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003857 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003858 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003859
Christian Borntraeger79ca7a12017-03-07 15:19:08 +01003860 cpu_synchronize_state(cpu);
bellard13eb76e2004-01-24 15:23:36 +00003861 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003862 int asidx;
3863 MemTxAttrs attrs;
3864
bellard13eb76e2004-01-24 15:23:36 +00003865 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003866 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3867 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003868 /* if no physical page mapped, return an error */
3869 if (phys_addr == -1)
3870 return -1;
3871 l = (page + TARGET_PAGE_SIZE) - addr;
3872 if (l > len)
3873 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003874 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003875 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003876 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3877 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003878 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003879 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3880 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003881 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003882 }
bellard13eb76e2004-01-24 15:23:36 +00003883 len -= l;
3884 buf += l;
3885 addr += l;
3886 }
3887 return 0;
3888}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003889
3890/*
3891 * Allows code that needs to deal with migration bitmaps etc to still be built
3892 * target independent.
3893 */
Juan Quintela20afaed2017-03-21 09:09:14 +01003894size_t qemu_target_page_size(void)
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003895{
Juan Quintela20afaed2017-03-21 09:09:14 +01003896 return TARGET_PAGE_SIZE;
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003897}
3898
Juan Quintela46d702b2017-04-24 21:03:48 +02003899int qemu_target_page_bits(void)
3900{
3901 return TARGET_PAGE_BITS;
3902}
3903
3904int qemu_target_page_bits_min(void)
3905{
3906 return TARGET_PAGE_BITS_MIN;
3907}
Paul Brooka68fe892010-03-01 00:08:59 +00003908#endif
bellard13eb76e2004-01-24 15:23:36 +00003909
Blue Swirl8e4a4242013-01-06 18:30:17 +00003910/*
3911 * A helper function for the _utterly broken_ virtio device model to find out if
3912 * it's running on a big endian machine. Don't do this at home kids!
3913 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003914bool target_words_bigendian(void);
3915bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003916{
3917#if defined(TARGET_WORDS_BIGENDIAN)
3918 return true;
3919#else
3920 return false;
3921#endif
3922}
3923
Wen Congyang76f35532012-05-07 12:04:18 +08003924#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003925bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003926{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003927 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003928 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003929 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003930
Paolo Bonzini41063e12015-03-18 14:21:43 +01003931 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003932 mr = address_space_translate(&address_space_memory,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003933 phys_addr, &phys_addr, &l, false,
3934 MEMTXATTRS_UNSPECIFIED);
Wen Congyang76f35532012-05-07 12:04:18 +08003935
Paolo Bonzini41063e12015-03-18 14:21:43 +01003936 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3937 rcu_read_unlock();
3938 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003939}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003940
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003941int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003942{
3943 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003944 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003945
Mike Day0dc3f442013-09-05 14:41:35 -04003946 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08003947 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003948 ret = func(block->idstr, block->host, block->offset,
3949 block->used_length, opaque);
3950 if (ret) {
3951 break;
3952 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003953 }
Mike Day0dc3f442013-09-05 14:41:35 -04003954 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003955 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003956}
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003957
Cédric Le Goaterb895de52018-05-14 08:57:00 +02003958int qemu_ram_foreach_migratable_block(RAMBlockIterFunc func, void *opaque)
3959{
3960 RAMBlock *block;
3961 int ret = 0;
3962
3963 rcu_read_lock();
3964 RAMBLOCK_FOREACH(block) {
3965 if (!qemu_ram_is_migratable(block)) {
3966 continue;
3967 }
3968 ret = func(block->idstr, block->host, block->offset,
3969 block->used_length, opaque);
3970 if (ret) {
3971 break;
3972 }
3973 }
3974 rcu_read_unlock();
3975 return ret;
3976}
3977
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003978/*
3979 * Unmap pages of memory from start to start+length such that
3980 * they a) read as 0, b) Trigger whatever fault mechanism
3981 * the OS provides for postcopy.
3982 * The pages must be unmapped by the end of the function.
3983 * Returns: 0 on success, none-0 on failure
3984 *
3985 */
3986int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
3987{
3988 int ret = -1;
3989
3990 uint8_t *host_startaddr = rb->host + start;
3991
3992 if ((uintptr_t)host_startaddr & (rb->page_size - 1)) {
3993 error_report("ram_block_discard_range: Unaligned start address: %p",
3994 host_startaddr);
3995 goto err;
3996 }
3997
3998 if ((start + length) <= rb->used_length) {
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003999 bool need_madvise, need_fallocate;
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004000 uint8_t *host_endaddr = host_startaddr + length;
4001 if ((uintptr_t)host_endaddr & (rb->page_size - 1)) {
4002 error_report("ram_block_discard_range: Unaligned end address: %p",
4003 host_endaddr);
4004 goto err;
4005 }
4006
4007 errno = ENOTSUP; /* If we are missing MADVISE etc */
4008
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004009 /* The logic here is messy;
4010 * madvise DONTNEED fails for hugepages
4011 * fallocate works on hugepages and shmem
4012 */
4013 need_madvise = (rb->page_size == qemu_host_page_size);
4014 need_fallocate = rb->fd != -1;
4015 if (need_fallocate) {
4016 /* For a file, this causes the area of the file to be zero'd
4017 * if read, and for hugetlbfs also causes it to be unmapped
4018 * so a userfault will trigger.
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00004019 */
4020#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
4021 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
4022 start, length);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004023 if (ret) {
4024 ret = -errno;
4025 error_report("ram_block_discard_range: Failed to fallocate "
4026 "%s:%" PRIx64 " +%zx (%d)",
4027 rb->idstr, start, length, ret);
4028 goto err;
4029 }
4030#else
4031 ret = -ENOSYS;
4032 error_report("ram_block_discard_range: fallocate not available/file"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004033 "%s:%" PRIx64 " +%zx (%d)",
4034 rb->idstr, start, length, ret);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004035 goto err;
4036#endif
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004037 }
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004038 if (need_madvise) {
4039 /* For normal RAM this causes it to be unmapped,
4040 * for shared memory it causes the local mapping to disappear
4041 * and to fall back on the file contents (which we just
4042 * fallocate'd away).
4043 */
4044#if defined(CONFIG_MADVISE)
4045 ret = madvise(host_startaddr, length, MADV_DONTNEED);
4046 if (ret) {
4047 ret = -errno;
4048 error_report("ram_block_discard_range: Failed to discard range "
4049 "%s:%" PRIx64 " +%zx (%d)",
4050 rb->idstr, start, length, ret);
4051 goto err;
4052 }
4053#else
4054 ret = -ENOSYS;
4055 error_report("ram_block_discard_range: MADVISE not available"
4056 "%s:%" PRIx64 " +%zx (%d)",
4057 rb->idstr, start, length, ret);
4058 goto err;
4059#endif
4060 }
4061 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
4062 need_madvise, need_fallocate, ret);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004063 } else {
4064 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
4065 "/%zx/" RAM_ADDR_FMT")",
4066 rb->idstr, start, length, rb->used_length);
4067 }
4068
4069err:
4070 return ret;
4071}
4072
Peter Maydellec3f8c92013-06-27 20:53:38 +01004073#endif
Yang Zhonga0be0c52017-07-03 18:12:13 +08004074
4075void page_size_init(void)
4076{
4077 /* NOTE: we can always suppose that qemu_host_page_size >=
4078 TARGET_PAGE_SIZE */
Yang Zhonga0be0c52017-07-03 18:12:13 +08004079 if (qemu_host_page_size == 0) {
4080 qemu_host_page_size = qemu_real_host_page_size;
4081 }
4082 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
4083 qemu_host_page_size = TARGET_PAGE_SIZE;
4084 }
4085 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
4086}
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004087
4088#if !defined(CONFIG_USER_ONLY)
4089
4090static void mtree_print_phys_entries(fprintf_function mon, void *f,
4091 int start, int end, int skip, int ptr)
4092{
4093 if (start == end - 1) {
4094 mon(f, "\t%3d ", start);
4095 } else {
4096 mon(f, "\t%3d..%-3d ", start, end - 1);
4097 }
4098 mon(f, " skip=%d ", skip);
4099 if (ptr == PHYS_MAP_NODE_NIL) {
4100 mon(f, " ptr=NIL");
4101 } else if (!skip) {
4102 mon(f, " ptr=#%d", ptr);
4103 } else {
4104 mon(f, " ptr=[%d]", ptr);
4105 }
4106 mon(f, "\n");
4107}
4108
4109#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
4110 int128_sub((size), int128_one())) : 0)
4111
4112void mtree_print_dispatch(fprintf_function mon, void *f,
4113 AddressSpaceDispatch *d, MemoryRegion *root)
4114{
4115 int i;
4116
4117 mon(f, " Dispatch\n");
4118 mon(f, " Physical sections\n");
4119
4120 for (i = 0; i < d->map.sections_nb; ++i) {
4121 MemoryRegionSection *s = d->map.sections + i;
4122 const char *names[] = { " [unassigned]", " [not dirty]",
4123 " [ROM]", " [watch]" };
4124
4125 mon(f, " #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx " %s%s%s%s%s",
4126 i,
4127 s->offset_within_address_space,
4128 s->offset_within_address_space + MR_SIZE(s->mr->size),
4129 s->mr->name ? s->mr->name : "(noname)",
4130 i < ARRAY_SIZE(names) ? names[i] : "",
4131 s->mr == root ? " [ROOT]" : "",
4132 s == d->mru_section ? " [MRU]" : "",
4133 s->mr->is_iommu ? " [iommu]" : "");
4134
4135 if (s->mr->alias) {
4136 mon(f, " alias=%s", s->mr->alias->name ?
4137 s->mr->alias->name : "noname");
4138 }
4139 mon(f, "\n");
4140 }
4141
4142 mon(f, " Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
4143 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
4144 for (i = 0; i < d->map.nodes_nb; ++i) {
4145 int j, jprev;
4146 PhysPageEntry prev;
4147 Node *n = d->map.nodes + i;
4148
4149 mon(f, " [%d]\n", i);
4150
4151 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
4152 PhysPageEntry *pe = *n + j;
4153
4154 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
4155 continue;
4156 }
4157
4158 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4159
4160 jprev = j;
4161 prev = *pe;
4162 }
4163
4164 if (jprev != ARRAY_SIZE(*n)) {
4165 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4166 }
4167 }
4168}
4169
4170#endif