blob: 3e78de3b8f8bb1914811a796537790bc4df8ad2f [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Markus Armbruster14a48c12019-05-23 16:35:05 +020019
Peter Maydell7b31bbc2016-01-26 18:16:56 +000020#include "qemu/osdep.h"
Markus Armbrustera8d25322019-05-23 16:35:08 +020021#include "qemu-common.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010022#include "qapi/error.h"
bellard54936002003-05-13 00:25:15 +000023
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020024#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000025#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010026#include "exec/exec-all.h"
Juan Quintela51180422017-04-24 20:50:19 +020027#include "exec/target_page.h"
bellardb67d9a52008-05-23 09:57:34 +000028#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020029#include "hw/qdev-core.h"
Fam Zhengc7e002c2017-07-14 10:15:08 +080030#include "hw/qdev-properties.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010031#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020032#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010033#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010034#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010035#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020036#include "sysemu/sysemu.h"
Markus Armbruster14a48c12019-05-23 16:35:05 +020037#include "sysemu/tcg.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010038#include "qemu/timer.h"
39#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020040#include "qemu/error-report.h"
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +020041#include "qemu/qemu-print.h"
pbrook53a59602006-03-25 19:31:22 +000042#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020043#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010044#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020045#include "hw/hw.h"
46#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010047#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020048#include "sysemu/dma.h"
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +110049#include "sysemu/numa.h"
Christian Borntraeger79ca7a12017-03-07 15:19:08 +010050#include "sysemu/hw_accel.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020051#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010052#include "sysemu/xen-mapcache.h"
Daniel P. Berrange0ab8ed12017-01-25 16:14:15 +000053#include "trace-root.h"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +000054
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000055#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000056#include <linux/falloc.h>
57#endif
58
pbrook53a59602006-03-25 19:31:22 +000059#endif
Mike Day0dc3f442013-09-05 14:41:35 -040060#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020061#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000062#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030063#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000064
Paolo Bonzini022c62c2012-12-17 18:19:49 +010065#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020066#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030067#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020068
Bharata B Rao9dfeca72016-05-12 09:18:12 +053069#include "migration/vmstate.h"
70
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020071#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030072#ifndef _WIN32
73#include "qemu/mmap-alloc.h"
74#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020075
Peter Xube9b23c2017-05-12 12:17:41 +080076#include "monitor/monitor.h"
77
blueswir1db7b5422007-05-26 17:36:03 +000078//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000079
pbrook99773bd2006-04-16 15:14:59 +000080#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040081/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
82 * are protected by the ramlist lock.
83 */
Mike Day0d53d9f2015-01-21 13:45:24 +010084RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030085
86static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030087static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030088
Avi Kivityf6790af2012-10-02 20:13:51 +020089AddressSpace address_space_io;
90AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020091
Paolo Bonzini0844e002013-05-24 14:37:28 +020092MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020093static MemoryRegion io_mem_unassigned;
pbrooke2eef172008-06-08 01:09:01 +000094#endif
bellard9fa3e852004-01-04 18:06:42 +000095
Peter Maydell20bccb82016-10-24 16:26:49 +010096#ifdef TARGET_PAGE_BITS_VARY
97int target_page_bits;
98bool target_page_bits_decided;
99#endif
100
Paolo Bonzinif481ee22018-12-06 11:56:15 +0100101CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
102
bellard6a00d602005-11-21 23:25:50 +0000103/* current CPU in the current thread. It is only valid inside
104 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200105__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000106/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000107 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000108 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100109int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000110
Yang Zhonga0be0c52017-07-03 18:12:13 +0800111uintptr_t qemu_host_page_size;
112intptr_t qemu_host_page_mask;
Yang Zhonga0be0c52017-07-03 18:12:13 +0800113
Peter Maydell20bccb82016-10-24 16:26:49 +0100114bool set_preferred_target_page_bits(int bits)
115{
116 /* The target page size is the lowest common denominator for all
117 * the CPUs in the system, so we can only make it smaller, never
118 * larger. And we can't make it smaller once we've committed to
119 * a particular size.
120 */
121#ifdef TARGET_PAGE_BITS_VARY
122 assert(bits >= TARGET_PAGE_BITS_MIN);
123 if (target_page_bits == 0 || target_page_bits > bits) {
124 if (target_page_bits_decided) {
125 return false;
126 }
127 target_page_bits = bits;
128 }
129#endif
130 return true;
131}
132
pbrooke2eef172008-06-08 01:09:01 +0000133#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200134
Peter Maydell20bccb82016-10-24 16:26:49 +0100135static void finalize_target_page_bits(void)
136{
137#ifdef TARGET_PAGE_BITS_VARY
138 if (target_page_bits == 0) {
139 target_page_bits = TARGET_PAGE_BITS_MIN;
140 }
141 target_page_bits_decided = true;
142#endif
143}
144
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200145typedef struct PhysPageEntry PhysPageEntry;
146
147struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200148 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200149 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200150 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200151 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200152};
153
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200154#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
155
Paolo Bonzini03f49952013-11-07 17:14:36 +0100156/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100157#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100158
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200159#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100160#define P_L2_SIZE (1 << P_L2_BITS)
161
162#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
163
164typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200165
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200166typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100167 struct rcu_head rcu;
168
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200169 unsigned sections_nb;
170 unsigned sections_nb_alloc;
171 unsigned nodes_nb;
172 unsigned nodes_nb_alloc;
173 Node *nodes;
174 MemoryRegionSection *sections;
175} PhysPageMap;
176
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200177struct AddressSpaceDispatch {
Fam Zheng729633c2016-03-01 14:18:24 +0800178 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200179 /* This is a multi-level map on the physical address space.
180 * The bottom level has pointers to MemoryRegionSections.
181 */
182 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200183 PhysPageMap map;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200184};
185
Jan Kiszka90260c62013-05-26 21:46:51 +0200186#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
187typedef struct subpage_t {
188 MemoryRegion iomem;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000189 FlatView *fv;
Jan Kiszka90260c62013-05-26 21:46:51 +0200190 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100191 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200192} subpage_t;
193
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200194#define PHYS_SECTION_UNASSIGNED 0
195#define PHYS_SECTION_NOTDIRTY 1
196#define PHYS_SECTION_ROM 2
197#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200198
pbrooke2eef172008-06-08 01:09:01 +0000199static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300200static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000201static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000202
Avi Kivity1ec9b902012-01-02 12:47:48 +0200203static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100204
205/**
206 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
207 * @cpu: the CPU whose AddressSpace this is
208 * @as: the AddressSpace itself
209 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
210 * @tcg_as_listener: listener for tracking changes to the AddressSpace
211 */
212struct CPUAddressSpace {
213 CPUState *cpu;
214 AddressSpace *as;
215 struct AddressSpaceDispatch *memory_dispatch;
216 MemoryListener tcg_as_listener;
217};
218
Gerd Hoffmann8deaf122017-04-21 11:16:25 +0200219struct DirtyBitmapSnapshot {
220 ram_addr_t start;
221 ram_addr_t end;
222 unsigned long dirty[];
223};
224
pbrook6658ffb2007-03-16 23:58:11 +0000225#endif
bellard54936002003-05-13 00:25:15 +0000226
Paul Brook6d9a1302010-02-28 23:55:53 +0000227#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200228
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200229static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200230{
Peter Lieven101420b2016-07-15 12:03:50 +0200231 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200232 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200233 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200234 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
235 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200236 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200237 }
238}
239
Paolo Bonzinidb946042015-05-21 15:12:29 +0200240static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200241{
242 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200243 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200244 PhysPageEntry e;
245 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200246
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200247 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200248 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200249 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200250 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200251
252 e.skip = leaf ? 0 : 1;
253 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100254 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200255 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200256 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200257 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200258}
259
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200260static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
261 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200262 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200263{
264 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100265 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200266
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200267 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200268 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200269 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200270 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100271 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200272
Paolo Bonzini03f49952013-11-07 17:14:36 +0100273 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200274 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200275 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200276 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200277 *index += step;
278 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200279 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200280 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200281 }
282 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200283 }
284}
285
Avi Kivityac1970f2012-10-03 16:22:53 +0200286static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200287 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200288 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000289{
Avi Kivity29990972012-02-13 20:21:20 +0200290 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200291 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000292
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200293 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000294}
295
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200296/* Compact a non leaf page entry. Simply detect that the entry has a single child,
297 * and update our entry so we can skip it and go directly to the destination.
298 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400299static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200300{
301 unsigned valid_ptr = P_L2_SIZE;
302 int valid = 0;
303 PhysPageEntry *p;
304 int i;
305
306 if (lp->ptr == PHYS_MAP_NODE_NIL) {
307 return;
308 }
309
310 p = nodes[lp->ptr];
311 for (i = 0; i < P_L2_SIZE; i++) {
312 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
313 continue;
314 }
315
316 valid_ptr = i;
317 valid++;
318 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400319 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200320 }
321 }
322
323 /* We can only compress if there's only one child. */
324 if (valid != 1) {
325 return;
326 }
327
328 assert(valid_ptr < P_L2_SIZE);
329
330 /* Don't compress if it won't fit in the # of bits we have. */
331 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
332 return;
333 }
334
335 lp->ptr = p[valid_ptr].ptr;
336 if (!p[valid_ptr].skip) {
337 /* If our only child is a leaf, make this a leaf. */
338 /* By design, we should have made this node a leaf to begin with so we
339 * should never reach here.
340 * But since it's so simple to handle this, let's do it just in case we
341 * change this rule.
342 */
343 lp->skip = 0;
344 } else {
345 lp->skip += p[valid_ptr].skip;
346 }
347}
348
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +1000349void address_space_dispatch_compact(AddressSpaceDispatch *d)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200350{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200351 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400352 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200353 }
354}
355
Fam Zheng29cb5332016-03-01 14:18:23 +0800356static inline bool section_covers_addr(const MemoryRegionSection *section,
357 hwaddr addr)
358{
359 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
360 * the section must cover the entire address space.
361 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700362 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800363 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700364 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800365}
366
Peter Xu003a0cf2017-05-15 16:50:57 +0800367static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
bellard92e873b2004-05-21 14:52:29 +0000368{
Peter Xu003a0cf2017-05-15 16:50:57 +0800369 PhysPageEntry lp = d->phys_map, *p;
370 Node *nodes = d->map.nodes;
371 MemoryRegionSection *sections = d->map.sections;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200372 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200373 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200374
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200375 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200376 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200377 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200378 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200379 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100380 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200381 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200382
Fam Zheng29cb5332016-03-01 14:18:23 +0800383 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200384 return &sections[lp.ptr];
385 } else {
386 return &sections[PHYS_SECTION_UNASSIGNED];
387 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200388}
389
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100390/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200391static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200392 hwaddr addr,
393 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200394{
Fam Zheng729633c2016-03-01 14:18:24 +0800395 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200396 subpage_t *subpage;
397
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100398 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
399 !section_covers_addr(section, addr)) {
Peter Xu003a0cf2017-05-15 16:50:57 +0800400 section = phys_page_find(d, addr);
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100401 atomic_set(&d->mru_section, section);
Fam Zheng729633c2016-03-01 14:18:24 +0800402 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200403 if (resolve_subpage && section->mr->subpage) {
404 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200405 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200406 }
407 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200408}
409
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100410/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200411static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200412address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200413 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200414{
415 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200416 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100417 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200418
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200419 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200420 /* Compute offset within MemoryRegionSection */
421 addr -= section->offset_within_address_space;
422
423 /* Compute offset within MemoryRegion */
424 *xlat = addr + section->offset_within_region;
425
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200426 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200427
428 /* MMIO registers can be expected to perform full-width accesses based only
429 * on their address, without considering adjacent registers that could
430 * decode to completely different MemoryRegions. When such registers
431 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
432 * regions overlap wildly. For this reason we cannot clamp the accesses
433 * here.
434 *
435 * If the length is small (as is the case for address_space_ldl/stl),
436 * everything works fine. If the incoming length is large, however,
437 * the caller really has to do the clamping through memory_access_size.
438 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200439 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200440 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200441 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
442 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200443 return section;
444}
Jan Kiszka90260c62013-05-26 21:46:51 +0200445
Peter Xud5e5faf2017-10-10 11:42:45 +0200446/**
Paolo Bonzinia411c842018-03-03 17:24:04 +0100447 * address_space_translate_iommu - translate an address through an IOMMU
448 * memory region and then through the target address space.
449 *
450 * @iommu_mr: the IOMMU memory region that we start the translation from
451 * @addr: the address to be translated through the MMU
452 * @xlat: the translated address offset within the destination memory region.
453 * It cannot be %NULL.
454 * @plen_out: valid read/write length of the translated address. It
455 * cannot be %NULL.
456 * @page_mask_out: page mask for the translated address. This
457 * should only be meaningful for IOMMU translated
458 * addresses, since there may be huge pages that this bit
459 * would tell. It can be %NULL if we don't care about it.
460 * @is_write: whether the translation operation is for write
461 * @is_mmio: whether this can be MMIO, set true if it can
462 * @target_as: the address space targeted by the IOMMU
Peter Maydell2f7b0092018-05-31 14:50:53 +0100463 * @attrs: transaction attributes
Paolo Bonzinia411c842018-03-03 17:24:04 +0100464 *
465 * This function is called from RCU critical section. It is the common
466 * part of flatview_do_translate and address_space_translate_cached.
467 */
468static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr,
469 hwaddr *xlat,
470 hwaddr *plen_out,
471 hwaddr *page_mask_out,
472 bool is_write,
473 bool is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100474 AddressSpace **target_as,
475 MemTxAttrs attrs)
Paolo Bonzinia411c842018-03-03 17:24:04 +0100476{
477 MemoryRegionSection *section;
478 hwaddr page_mask = (hwaddr)-1;
479
480 do {
481 hwaddr addr = *xlat;
482 IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
Peter Maydell2c91bcf2018-06-15 14:57:16 +0100483 int iommu_idx = 0;
484 IOMMUTLBEntry iotlb;
485
486 if (imrc->attrs_to_index) {
487 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
488 }
489
490 iotlb = imrc->translate(iommu_mr, addr, is_write ?
491 IOMMU_WO : IOMMU_RO, iommu_idx);
Paolo Bonzinia411c842018-03-03 17:24:04 +0100492
493 if (!(iotlb.perm & (1 << is_write))) {
494 goto unassigned;
495 }
496
497 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
498 | (addr & iotlb.addr_mask));
499 page_mask &= iotlb.addr_mask;
500 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
501 *target_as = iotlb.target_as;
502
503 section = address_space_translate_internal(
504 address_space_to_dispatch(iotlb.target_as), addr, xlat,
505 plen_out, is_mmio);
506
507 iommu_mr = memory_region_get_iommu(section->mr);
508 } while (unlikely(iommu_mr));
509
510 if (page_mask_out) {
511 *page_mask_out = page_mask;
512 }
513 return *section;
514
515unassigned:
516 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
517}
518
519/**
Peter Xud5e5faf2017-10-10 11:42:45 +0200520 * flatview_do_translate - translate an address in FlatView
521 *
522 * @fv: the flat view that we want to translate on
523 * @addr: the address to be translated in above address space
524 * @xlat: the translated address offset within memory region. It
525 * cannot be @NULL.
526 * @plen_out: valid read/write length of the translated address. It
527 * can be @NULL when we don't care about it.
528 * @page_mask_out: page mask for the translated address. This
529 * should only be meaningful for IOMMU translated
530 * addresses, since there may be huge pages that this bit
531 * would tell. It can be @NULL if we don't care about it.
532 * @is_write: whether the translation operation is for write
533 * @is_mmio: whether this can be MMIO, set true if it can
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200534 * @target_as: the address space targeted by the IOMMU
Peter Maydell49e14aa2018-05-31 14:50:53 +0100535 * @attrs: memory transaction attributes
Peter Xud5e5faf2017-10-10 11:42:45 +0200536 *
537 * This function is called from RCU critical section
538 */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000539static MemoryRegionSection flatview_do_translate(FlatView *fv,
540 hwaddr addr,
541 hwaddr *xlat,
Peter Xud5e5faf2017-10-10 11:42:45 +0200542 hwaddr *plen_out,
543 hwaddr *page_mask_out,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000544 bool is_write,
545 bool is_mmio,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100546 AddressSpace **target_as,
547 MemTxAttrs attrs)
Jan Kiszka90260c62013-05-26 21:46:51 +0200548{
Avi Kivity30951152012-10-30 13:47:46 +0200549 MemoryRegionSection *section;
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000550 IOMMUMemoryRegion *iommu_mr;
Peter Xud5e5faf2017-10-10 11:42:45 +0200551 hwaddr plen = (hwaddr)(-1);
552
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200553 if (!plen_out) {
554 plen_out = &plen;
Peter Xud5e5faf2017-10-10 11:42:45 +0200555 }
Avi Kivity30951152012-10-30 13:47:46 +0200556
Paolo Bonzinia411c842018-03-03 17:24:04 +0100557 section = address_space_translate_internal(
558 flatview_to_dispatch(fv), addr, xlat,
559 plen_out, is_mmio);
Avi Kivity30951152012-10-30 13:47:46 +0200560
Paolo Bonzinia411c842018-03-03 17:24:04 +0100561 iommu_mr = memory_region_get_iommu(section->mr);
562 if (unlikely(iommu_mr)) {
563 return address_space_translate_iommu(iommu_mr, xlat,
564 plen_out, page_mask_out,
565 is_write, is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100566 target_as, attrs);
Avi Kivity30951152012-10-30 13:47:46 +0200567 }
Peter Xud5e5faf2017-10-10 11:42:45 +0200568 if (page_mask_out) {
Paolo Bonzinia411c842018-03-03 17:24:04 +0100569 /* Not behind an IOMMU, use default page size. */
570 *page_mask_out = ~TARGET_PAGE_MASK;
Peter Xud5e5faf2017-10-10 11:42:45 +0200571 }
572
Peter Xua7640402017-05-17 16:57:42 +0800573 return *section;
Peter Xua7640402017-05-17 16:57:42 +0800574}
575
576/* Called from RCU critical section */
577IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
Peter Maydell7446eb02018-05-31 14:50:53 +0100578 bool is_write, MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800579{
580 MemoryRegionSection section;
Peter Xu076a93d2017-10-10 11:42:46 +0200581 hwaddr xlat, page_mask;
Peter Xua7640402017-05-17 16:57:42 +0800582
Peter Xu076a93d2017-10-10 11:42:46 +0200583 /*
584 * This can never be MMIO, and we don't really care about plen,
585 * but page mask.
586 */
587 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100588 NULL, &page_mask, is_write, false, &as,
589 attrs);
Peter Xua7640402017-05-17 16:57:42 +0800590
591 /* Illegal translation */
592 if (section.mr == &io_mem_unassigned) {
593 goto iotlb_fail;
594 }
595
596 /* Convert memory region offset into address space offset */
597 xlat += section.offset_within_address_space -
598 section.offset_within_region;
599
Peter Xua7640402017-05-17 16:57:42 +0800600 return (IOMMUTLBEntry) {
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000601 .target_as = as,
Peter Xu076a93d2017-10-10 11:42:46 +0200602 .iova = addr & ~page_mask,
603 .translated_addr = xlat & ~page_mask,
604 .addr_mask = page_mask,
Peter Xua7640402017-05-17 16:57:42 +0800605 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
606 .perm = IOMMU_RW,
607 };
608
609iotlb_fail:
610 return (IOMMUTLBEntry) {0};
611}
612
613/* Called from RCU critical section */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000614MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +0100615 hwaddr *plen, bool is_write,
616 MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800617{
618 MemoryRegion *mr;
619 MemoryRegionSection section;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000620 AddressSpace *as = NULL;
Peter Xua7640402017-05-17 16:57:42 +0800621
622 /* This can be MMIO, so setup MMIO bit. */
Peter Xud5e5faf2017-10-10 11:42:45 +0200623 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100624 is_write, true, &as, attrs);
Peter Xua7640402017-05-17 16:57:42 +0800625 mr = section.mr;
626
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000627 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100628 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700629 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100630 }
631
Avi Kivity30951152012-10-30 13:47:46 +0200632 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200633}
634
Peter Maydell1f871c52018-06-15 14:57:16 +0100635typedef struct TCGIOMMUNotifier {
636 IOMMUNotifier n;
637 MemoryRegion *mr;
638 CPUState *cpu;
639 int iommu_idx;
640 bool active;
641} TCGIOMMUNotifier;
642
643static void tcg_iommu_unmap_notify(IOMMUNotifier *n, IOMMUTLBEntry *iotlb)
644{
645 TCGIOMMUNotifier *notifier = container_of(n, TCGIOMMUNotifier, n);
646
647 if (!notifier->active) {
648 return;
649 }
650 tlb_flush(notifier->cpu);
651 notifier->active = false;
652 /* We leave the notifier struct on the list to avoid reallocating it later.
653 * Generally the number of IOMMUs a CPU deals with will be small.
654 * In any case we can't unregister the iommu notifier from a notify
655 * callback.
656 */
657}
658
659static void tcg_register_iommu_notifier(CPUState *cpu,
660 IOMMUMemoryRegion *iommu_mr,
661 int iommu_idx)
662{
663 /* Make sure this CPU has an IOMMU notifier registered for this
664 * IOMMU/IOMMU index combination, so that we can flush its TLB
665 * when the IOMMU tells us the mappings we've cached have changed.
666 */
667 MemoryRegion *mr = MEMORY_REGION(iommu_mr);
668 TCGIOMMUNotifier *notifier;
669 int i;
670
671 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
Peter Maydell5601be32019-02-01 14:55:45 +0000672 notifier = g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i);
Peter Maydell1f871c52018-06-15 14:57:16 +0100673 if (notifier->mr == mr && notifier->iommu_idx == iommu_idx) {
674 break;
675 }
676 }
677 if (i == cpu->iommu_notifiers->len) {
678 /* Not found, add a new entry at the end of the array */
679 cpu->iommu_notifiers = g_array_set_size(cpu->iommu_notifiers, i + 1);
Peter Maydell5601be32019-02-01 14:55:45 +0000680 notifier = g_new0(TCGIOMMUNotifier, 1);
681 g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i) = notifier;
Peter Maydell1f871c52018-06-15 14:57:16 +0100682
683 notifier->mr = mr;
684 notifier->iommu_idx = iommu_idx;
685 notifier->cpu = cpu;
686 /* Rather than trying to register interest in the specific part
687 * of the iommu's address space that we've accessed and then
688 * expand it later as subsequent accesses touch more of it, we
689 * just register interest in the whole thing, on the assumption
690 * that iommu reconfiguration will be rare.
691 */
692 iommu_notifier_init(&notifier->n,
693 tcg_iommu_unmap_notify,
694 IOMMU_NOTIFIER_UNMAP,
695 0,
696 HWADDR_MAX,
697 iommu_idx);
698 memory_region_register_iommu_notifier(notifier->mr, &notifier->n);
699 }
700
701 if (!notifier->active) {
702 notifier->active = true;
703 }
704}
705
706static void tcg_iommu_free_notifier_list(CPUState *cpu)
707{
708 /* Destroy the CPU's notifier list */
709 int i;
710 TCGIOMMUNotifier *notifier;
711
712 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
Peter Maydell5601be32019-02-01 14:55:45 +0000713 notifier = g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i);
Peter Maydell1f871c52018-06-15 14:57:16 +0100714 memory_region_unregister_iommu_notifier(notifier->mr, &notifier->n);
Peter Maydell5601be32019-02-01 14:55:45 +0000715 g_free(notifier);
Peter Maydell1f871c52018-06-15 14:57:16 +0100716 }
717 g_array_free(cpu->iommu_notifiers, true);
718}
719
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100720/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200721MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000722address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Peter Maydell1f871c52018-06-15 14:57:16 +0100723 hwaddr *xlat, hwaddr *plen,
724 MemTxAttrs attrs, int *prot)
Jan Kiszka90260c62013-05-26 21:46:51 +0200725{
Avi Kivity30951152012-10-30 13:47:46 +0200726 MemoryRegionSection *section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100727 IOMMUMemoryRegion *iommu_mr;
728 IOMMUMemoryRegionClass *imrc;
729 IOMMUTLBEntry iotlb;
730 int iommu_idx;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100731 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000732
Peter Maydell1f871c52018-06-15 14:57:16 +0100733 for (;;) {
734 section = address_space_translate_internal(d, addr, &addr, plen, false);
735
736 iommu_mr = memory_region_get_iommu(section->mr);
737 if (!iommu_mr) {
738 break;
739 }
740
741 imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
742
743 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
744 tcg_register_iommu_notifier(cpu, iommu_mr, iommu_idx);
745 /* We need all the permissions, so pass IOMMU_NONE so the IOMMU
746 * doesn't short-cut its translation table walk.
747 */
748 iotlb = imrc->translate(iommu_mr, addr, IOMMU_NONE, iommu_idx);
749 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
750 | (addr & iotlb.addr_mask));
751 /* Update the caller's prot bits to remove permissions the IOMMU
752 * is giving us a failure response for. If we get down to no
753 * permissions left at all we can give up now.
754 */
755 if (!(iotlb.perm & IOMMU_RO)) {
756 *prot &= ~(PAGE_READ | PAGE_EXEC);
757 }
758 if (!(iotlb.perm & IOMMU_WO)) {
759 *prot &= ~PAGE_WRITE;
760 }
761
762 if (!*prot) {
763 goto translate_fail;
764 }
765
766 d = flatview_to_dispatch(address_space_to_flatview(iotlb.target_as));
767 }
Avi Kivity30951152012-10-30 13:47:46 +0200768
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000769 assert(!memory_region_is_iommu(section->mr));
Peter Maydell1f871c52018-06-15 14:57:16 +0100770 *xlat = addr;
Avi Kivity30951152012-10-30 13:47:46 +0200771 return section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100772
773translate_fail:
774 return &d->map.sections[PHYS_SECTION_UNASSIGNED];
Jan Kiszka90260c62013-05-26 21:46:51 +0200775}
bellard9fa3e852004-01-04 18:06:42 +0000776#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000777
Andreas Färberb170fce2013-01-20 20:23:22 +0100778#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000779
Juan Quintelae59fb372009-09-29 22:48:21 +0200780static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200781{
Andreas Färber259186a2013-01-17 18:51:17 +0100782 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200783
aurel323098dba2009-03-07 21:28:24 +0000784 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
785 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100786 cpu->interrupt_request &= ~0x01;
Alex Bennéed10eb082016-11-14 14:17:28 +0000787 tlb_flush(cpu);
pbrook9656f322008-07-01 20:01:19 +0000788
Pavel Dovgalyuk15a356c2018-01-10 16:48:46 +0300789 /* loadvm has just updated the content of RAM, bypassing the
790 * usual mechanisms that ensure we flush TBs for writes to
791 * memory we've translated code from. So we must flush all TBs,
792 * which will now be stale.
793 */
794 tb_flush(cpu);
795
pbrook9656f322008-07-01 20:01:19 +0000796 return 0;
797}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200798
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400799static int cpu_common_pre_load(void *opaque)
800{
801 CPUState *cpu = opaque;
802
Paolo Bonziniadee6422014-12-19 12:53:14 +0100803 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400804
805 return 0;
806}
807
808static bool cpu_common_exception_index_needed(void *opaque)
809{
810 CPUState *cpu = opaque;
811
Paolo Bonziniadee6422014-12-19 12:53:14 +0100812 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400813}
814
815static const VMStateDescription vmstate_cpu_common_exception_index = {
816 .name = "cpu_common/exception_index",
817 .version_id = 1,
818 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200819 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400820 .fields = (VMStateField[]) {
821 VMSTATE_INT32(exception_index, CPUState),
822 VMSTATE_END_OF_LIST()
823 }
824};
825
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300826static bool cpu_common_crash_occurred_needed(void *opaque)
827{
828 CPUState *cpu = opaque;
829
830 return cpu->crash_occurred;
831}
832
833static const VMStateDescription vmstate_cpu_common_crash_occurred = {
834 .name = "cpu_common/crash_occurred",
835 .version_id = 1,
836 .minimum_version_id = 1,
837 .needed = cpu_common_crash_occurred_needed,
838 .fields = (VMStateField[]) {
839 VMSTATE_BOOL(crash_occurred, CPUState),
840 VMSTATE_END_OF_LIST()
841 }
842};
843
Andreas Färber1a1562f2013-06-17 04:09:11 +0200844const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200845 .name = "cpu_common",
846 .version_id = 1,
847 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400848 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200849 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200850 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100851 VMSTATE_UINT32(halted, CPUState),
852 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200853 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400854 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200855 .subsections = (const VMStateDescription*[]) {
856 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300857 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200858 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200859 }
860};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200861
pbrook9656f322008-07-01 20:01:19 +0000862#endif
863
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100864CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400865{
Andreas Färberbdc44642013-06-24 23:50:24 +0200866 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400867
Andreas Färberbdc44642013-06-24 23:50:24 +0200868 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100869 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200870 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100871 }
Glauber Costa950f1472009-06-09 12:15:18 -0400872 }
873
Andreas Färberbdc44642013-06-24 23:50:24 +0200874 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400875}
876
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000877#if !defined(CONFIG_USER_ONLY)
Peter Xu80ceb072017-11-23 17:23:32 +0800878void cpu_address_space_init(CPUState *cpu, int asidx,
879 const char *prefix, MemoryRegion *mr)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000880{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000881 CPUAddressSpace *newas;
Peter Xu80ceb072017-11-23 17:23:32 +0800882 AddressSpace *as = g_new0(AddressSpace, 1);
Peter Xu87a621d2017-11-23 17:23:33 +0800883 char *as_name;
Peter Xu80ceb072017-11-23 17:23:32 +0800884
885 assert(mr);
Peter Xu87a621d2017-11-23 17:23:33 +0800886 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
887 address_space_init(as, mr, as_name);
888 g_free(as_name);
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000889
890 /* Target code should have set num_ases before calling us */
891 assert(asidx < cpu->num_ases);
892
Peter Maydell56943e82016-01-21 14:15:04 +0000893 if (asidx == 0) {
894 /* address space 0 gets the convenience alias */
895 cpu->as = as;
896 }
897
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000898 /* KVM cannot currently support multiple address spaces. */
899 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000900
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000901 if (!cpu->cpu_ases) {
902 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000903 }
Peter Maydell32857f42015-10-01 15:29:50 +0100904
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000905 newas = &cpu->cpu_ases[asidx];
906 newas->cpu = cpu;
907 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000908 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000909 newas->tcg_as_listener.commit = tcg_commit;
910 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000911 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000912}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000913
914AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
915{
916 /* Return the AddressSpace corresponding to the specified index */
917 return cpu->cpu_ases[asidx].as;
918}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000919#endif
920
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200921void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530922{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530923 CPUClass *cc = CPU_GET_CLASS(cpu);
924
Paolo Bonzini267f6852016-08-28 03:45:14 +0200925 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530926
927 if (cc->vmsd != NULL) {
928 vmstate_unregister(NULL, cc->vmsd, cpu);
929 }
930 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
931 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
932 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100933#ifndef CONFIG_USER_ONLY
934 tcg_iommu_free_notifier_list(cpu);
935#endif
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530936}
937
Fam Zhengc7e002c2017-07-14 10:15:08 +0800938Property cpu_common_props[] = {
939#ifndef CONFIG_USER_ONLY
940 /* Create a memory property for softmmu CPU object,
941 * so users can wire up its memory. (This can't go in qom/cpu.c
942 * because that file is compiled only once for both user-mode
943 * and system builds.) The default if no link is set up is to use
944 * the system address space.
945 */
946 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
947 MemoryRegion *),
948#endif
949 DEFINE_PROP_END_OF_LIST(),
950};
951
Laurent Vivier39e329e2016-10-20 13:26:02 +0200952void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000953{
Peter Maydell56943e82016-01-21 14:15:04 +0000954 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000955 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000956
Eduardo Habkost291135b2015-04-27 17:00:33 -0300957#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300958 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000959 cpu->memory = system_memory;
960 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300961#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200962}
963
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200964void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200965{
Richard Henderson55c3cee2017-10-15 19:02:42 -0700966 CPUClass *cc = CPU_GET_CLASS(cpu);
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000967 static bool tcg_target_initialized;
Eduardo Habkost291135b2015-04-27 17:00:33 -0300968
Paolo Bonzini267f6852016-08-28 03:45:14 +0200969 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200970
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000971 if (tcg_enabled() && !tcg_target_initialized) {
972 tcg_target_initialized = true;
Richard Henderson55c3cee2017-10-15 19:02:42 -0700973 cc->tcg_initialize();
974 }
Emilio G. Cota5005e252018-10-09 13:45:54 -0400975 tlb_init(cpu);
Richard Henderson55c3cee2017-10-15 19:02:42 -0700976
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200977#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200978 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200979 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200980 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100981 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200982 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100983 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100984
Peter Maydell5601be32019-02-01 14:55:45 +0000985 cpu->iommu_notifiers = g_array_new(false, true, sizeof(TCGIOMMUNotifier *));
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200986#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000987}
988
Eduardo Habkostc1c8cfe2019-04-16 23:59:40 -0300989const char *parse_cpu_option(const char *cpu_option)
Igor Mammedov2278b932018-02-07 11:40:26 +0100990{
991 ObjectClass *oc;
992 CPUClass *cc;
993 gchar **model_pieces;
994 const char *cpu_type;
995
Eduardo Habkostc1c8cfe2019-04-16 23:59:40 -0300996 model_pieces = g_strsplit(cpu_option, ",", 2);
Eduardo Habkost5b863f32019-04-18 00:45:01 -0300997 if (!model_pieces[0]) {
998 error_report("-cpu option cannot be empty");
999 exit(1);
1000 }
Igor Mammedov2278b932018-02-07 11:40:26 +01001001
1002 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
1003 if (oc == NULL) {
1004 error_report("unable to find CPU model '%s'", model_pieces[0]);
1005 g_strfreev(model_pieces);
1006 exit(EXIT_FAILURE);
1007 }
1008
1009 cpu_type = object_class_get_name(oc);
1010 cc = CPU_CLASS(oc);
1011 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
1012 g_strfreev(model_pieces);
1013 return cpu_type;
1014}
1015
Paolo Bonzinic40d4792018-07-02 14:45:25 +02001016#if defined(CONFIG_USER_ONLY)
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001017void tb_invalidate_phys_addr(target_ulong addr)
Paul Brook94df27f2010-02-28 23:47:45 +00001018{
Pranith Kumar406bc332017-07-12 17:51:42 -04001019 mmap_lock();
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001020 tb_invalidate_phys_page_range(addr, addr + 1, 0);
Pranith Kumar406bc332017-07-12 17:51:42 -04001021 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +00001022}
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001023
1024static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1025{
1026 tb_invalidate_phys_addr(pc);
1027}
Pranith Kumar406bc332017-07-12 17:51:42 -04001028#else
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001029void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs)
1030{
1031 ram_addr_t ram_addr;
1032 MemoryRegion *mr;
1033 hwaddr l = 1;
1034
Paolo Bonzinic40d4792018-07-02 14:45:25 +02001035 if (!tcg_enabled()) {
1036 return;
1037 }
1038
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001039 rcu_read_lock();
1040 mr = address_space_translate(as, addr, &addr, &l, false, attrs);
1041 if (!(memory_region_is_ram(mr)
1042 || memory_region_is_romd(mr))) {
1043 rcu_read_unlock();
1044 return;
1045 }
1046 ram_addr = memory_region_get_ram_addr(mr) + addr;
1047 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
1048 rcu_read_unlock();
1049}
1050
Pranith Kumar406bc332017-07-12 17:51:42 -04001051static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1052{
1053 MemTxAttrs attrs;
1054 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
1055 int asidx = cpu_asidx_from_attrs(cpu, attrs);
1056 if (phys != -1) {
1057 /* Locks grabbed by tb_invalidate_phys_addr */
1058 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Peter Maydellc874dc42018-05-31 14:50:52 +01001059 phys | (pc & ~TARGET_PAGE_MASK), attrs);
Pranith Kumar406bc332017-07-12 17:51:42 -04001060 }
1061}
1062#endif
bellardd720b932004-04-25 17:57:43 +00001063
Paul Brookc527ee82010-03-01 03:31:14 +00001064#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +02001065void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +00001066
1067{
1068}
1069
Peter Maydell3ee887e2014-09-12 14:06:48 +01001070int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
1071 int flags)
1072{
1073 return -ENOSYS;
1074}
1075
1076void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
1077{
1078}
1079
Andreas Färber75a34032013-09-02 16:57:02 +02001080int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +00001081 int flags, CPUWatchpoint **watchpoint)
1082{
1083 return -ENOSYS;
1084}
1085#else
pbrook6658ffb2007-03-16 23:58:11 +00001086/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001087int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001088 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001089{
aliguoric0ce9982008-11-25 22:13:57 +00001090 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001091
Peter Maydell05068c02014-09-12 14:06:48 +01001092 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -07001093 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +02001094 error_report("tried to set invalid watchpoint at %"
1095 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +00001096 return -EINVAL;
1097 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001098 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001099
aliguoria1d1bb32008-11-18 20:07:32 +00001100 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +01001101 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +00001102 wp->flags = flags;
1103
aliguori2dc9f412008-11-18 20:56:59 +00001104 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +02001105 if (flags & BP_GDB) {
1106 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
1107 } else {
1108 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
1109 }
aliguoria1d1bb32008-11-18 20:07:32 +00001110
Andreas Färber31b030d2013-09-04 01:29:02 +02001111 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001112
1113 if (watchpoint)
1114 *watchpoint = wp;
1115 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001116}
1117
aliguoria1d1bb32008-11-18 20:07:32 +00001118/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001119int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001120 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001121{
aliguoria1d1bb32008-11-18 20:07:32 +00001122 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001123
Andreas Färberff4700b2013-08-26 18:23:18 +02001124 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001125 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +00001126 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +02001127 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001128 return 0;
1129 }
1130 }
aliguoria1d1bb32008-11-18 20:07:32 +00001131 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001132}
1133
aliguoria1d1bb32008-11-18 20:07:32 +00001134/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +02001135void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +00001136{
Andreas Färberff4700b2013-08-26 18:23:18 +02001137 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001138
Andreas Färber31b030d2013-09-04 01:29:02 +02001139 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +00001140
Anthony Liguori7267c092011-08-20 22:09:37 -05001141 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001142}
1143
aliguoria1d1bb32008-11-18 20:07:32 +00001144/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +02001145void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001146{
aliguoric0ce9982008-11-25 22:13:57 +00001147 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001148
Andreas Färberff4700b2013-08-26 18:23:18 +02001149 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +02001150 if (wp->flags & mask) {
1151 cpu_watchpoint_remove_by_ref(cpu, wp);
1152 }
aliguoric0ce9982008-11-25 22:13:57 +00001153 }
aliguoria1d1bb32008-11-18 20:07:32 +00001154}
Peter Maydell05068c02014-09-12 14:06:48 +01001155
1156/* Return true if this watchpoint address matches the specified
1157 * access (ie the address range covered by the watchpoint overlaps
1158 * partially or completely with the address range covered by the
1159 * access).
1160 */
1161static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
1162 vaddr addr,
1163 vaddr len)
1164{
1165 /* We know the lengths are non-zero, but a little caution is
1166 * required to avoid errors in the case where the range ends
1167 * exactly at the top of the address space and so addr + len
1168 * wraps round to zero.
1169 */
1170 vaddr wpend = wp->vaddr + wp->len - 1;
1171 vaddr addrend = addr + len - 1;
1172
1173 return !(addr > wpend || wp->vaddr > addrend);
1174}
1175
Paul Brookc527ee82010-03-01 03:31:14 +00001176#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001177
1178/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001179int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001180 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001181{
aliguoric0ce9982008-11-25 22:13:57 +00001182 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001183
Anthony Liguori7267c092011-08-20 22:09:37 -05001184 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001185
1186 bp->pc = pc;
1187 bp->flags = flags;
1188
aliguori2dc9f412008-11-18 20:56:59 +00001189 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +02001190 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001191 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001192 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001193 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001194 }
aliguoria1d1bb32008-11-18 20:07:32 +00001195
Andreas Färberf0c3c502013-08-26 21:22:53 +02001196 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001197
Andreas Färber00b941e2013-06-29 18:55:54 +02001198 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +00001199 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +02001200 }
aliguoria1d1bb32008-11-18 20:07:32 +00001201 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001202}
1203
1204/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001205int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001206{
aliguoria1d1bb32008-11-18 20:07:32 +00001207 CPUBreakpoint *bp;
1208
Andreas Färberf0c3c502013-08-26 21:22:53 +02001209 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001210 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001211 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001212 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001213 }
bellard4c3a88a2003-07-26 12:06:08 +00001214 }
aliguoria1d1bb32008-11-18 20:07:32 +00001215 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001216}
1217
aliguoria1d1bb32008-11-18 20:07:32 +00001218/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001219void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001220{
Andreas Färberf0c3c502013-08-26 21:22:53 +02001221 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1222
1223 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001224
Anthony Liguori7267c092011-08-20 22:09:37 -05001225 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001226}
1227
1228/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001229void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001230{
aliguoric0ce9982008-11-25 22:13:57 +00001231 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001232
Andreas Färberf0c3c502013-08-26 21:22:53 +02001233 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001234 if (bp->flags & mask) {
1235 cpu_breakpoint_remove_by_ref(cpu, bp);
1236 }
aliguoric0ce9982008-11-25 22:13:57 +00001237 }
bellard4c3a88a2003-07-26 12:06:08 +00001238}
1239
bellardc33a3462003-07-29 20:50:33 +00001240/* enable or disable single step mode. EXCP_DEBUG is returned by the
1241 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +02001242void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001243{
Andreas Färbered2803d2013-06-21 20:20:45 +02001244 if (cpu->singlestep_enabled != enabled) {
1245 cpu->singlestep_enabled = enabled;
1246 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +02001247 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +02001248 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001249 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001250 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -07001251 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +00001252 }
bellardc33a3462003-07-29 20:50:33 +00001253 }
bellardc33a3462003-07-29 20:50:33 +00001254}
1255
Andreas Färbera47dddd2013-09-03 17:38:47 +02001256void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001257{
1258 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001259 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001260
1261 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001262 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001263 fprintf(stderr, "qemu: fatal: ");
1264 vfprintf(stderr, fmt, ap);
1265 fprintf(stderr, "\n");
Markus Armbruster90c84c52019-04-17 21:18:02 +02001266 cpu_dump_state(cpu, stderr, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +01001267 if (qemu_log_separate()) {
Richard Henderson1ee73212016-09-22 15:17:10 -07001268 qemu_log_lock();
aliguori93fcfe32009-01-15 22:34:14 +00001269 qemu_log("qemu: fatal: ");
1270 qemu_log_vprintf(fmt, ap2);
1271 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +02001272 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001273 qemu_log_flush();
Richard Henderson1ee73212016-09-22 15:17:10 -07001274 qemu_log_unlock();
aliguori93fcfe32009-01-15 22:34:14 +00001275 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001276 }
pbrook493ae1f2007-11-23 16:53:59 +00001277 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001278 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +03001279 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +02001280#if defined(CONFIG_USER_ONLY)
1281 {
1282 struct sigaction act;
1283 sigfillset(&act.sa_mask);
1284 act.sa_handler = SIG_DFL;
Peter Maydell8347c182018-05-15 19:27:00 +01001285 act.sa_flags = 0;
Riku Voipiofd052bf2010-01-25 14:30:49 +02001286 sigaction(SIGABRT, &act, NULL);
1287 }
1288#endif
bellard75012672003-06-21 13:11:07 +00001289 abort();
1290}
1291
bellard01243112004-01-04 15:48:17 +00001292#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -04001293/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001294static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1295{
1296 RAMBlock *block;
1297
Paolo Bonzini43771532013-09-09 17:58:40 +02001298 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001299 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +02001300 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001301 }
Peter Xu99e15582017-05-12 12:17:39 +08001302 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001303 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +02001304 goto found;
1305 }
1306 }
1307
1308 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1309 abort();
1310
1311found:
Paolo Bonzini43771532013-09-09 17:58:40 +02001312 /* It is safe to write mru_block outside the iothread lock. This
1313 * is what happens:
1314 *
1315 * mru_block = xxx
1316 * rcu_read_unlock()
1317 * xxx removed from list
1318 * rcu_read_lock()
1319 * read mru_block
1320 * mru_block = NULL;
1321 * call_rcu(reclaim_ramblock, xxx);
1322 * rcu_read_unlock()
1323 *
1324 * atomic_rcu_set is not needed here. The block was already published
1325 * when it was placed into the list. Here we're just making an extra
1326 * copy of the pointer.
1327 */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001328 ram_list.mru_block = block;
1329 return block;
1330}
1331
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001332static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001333{
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001334 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001335 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001336 RAMBlock *block;
1337 ram_addr_t end;
1338
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04001339 assert(tcg_enabled());
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001340 end = TARGET_PAGE_ALIGN(start + length);
1341 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +00001342
Mike Day0dc3f442013-09-05 14:41:35 -04001343 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +02001344 block = qemu_get_ram_block(start);
1345 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001346 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001347 CPU_FOREACH(cpu) {
1348 tlb_reset_dirty(cpu, start1, length);
1349 }
Mike Day0dc3f442013-09-05 14:41:35 -04001350 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +02001351}
1352
1353/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001354bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1355 ram_addr_t length,
1356 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001357{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001358 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001359 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001360 bool dirty = false;
Peter Xu077874e2019-06-03 14:50:51 +08001361 RAMBlock *ramblock;
1362 uint64_t mr_offset, mr_size;
Juan Quintelad24981d2012-05-22 00:42:40 +02001363
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001364 if (length == 0) {
1365 return false;
1366 }
1367
1368 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1369 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001370
1371 rcu_read_lock();
1372
1373 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
Peter Xu077874e2019-06-03 14:50:51 +08001374 ramblock = qemu_get_ram_block(start);
1375 /* Range sanity check on the ramblock */
1376 assert(start >= ramblock->offset &&
1377 start + length <= ramblock->offset + ramblock->used_length);
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001378
1379 while (page < end) {
1380 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1381 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1382 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1383
1384 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1385 offset, num);
1386 page += num;
1387 }
1388
Peter Xu077874e2019-06-03 14:50:51 +08001389 mr_offset = (ram_addr_t)(page << TARGET_PAGE_BITS) - ramblock->offset;
1390 mr_size = (end - page) << TARGET_PAGE_BITS;
1391 memory_region_clear_dirty_bitmap(ramblock->mr, mr_offset, mr_size);
1392
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001393 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001394
1395 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001396 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001397 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001398
1399 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001400}
1401
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001402DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
Peter Xu5dea4072019-06-03 14:50:50 +08001403 (MemoryRegion *mr, hwaddr offset, hwaddr length, unsigned client)
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001404{
1405 DirtyMemoryBlocks *blocks;
Peter Xu5dea4072019-06-03 14:50:50 +08001406 ram_addr_t start = memory_region_get_ram_addr(mr) + offset;
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001407 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1408 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1409 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1410 DirtyBitmapSnapshot *snap;
1411 unsigned long page, end, dest;
1412
1413 snap = g_malloc0(sizeof(*snap) +
1414 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1415 snap->start = first;
1416 snap->end = last;
1417
1418 page = first >> TARGET_PAGE_BITS;
1419 end = last >> TARGET_PAGE_BITS;
1420 dest = 0;
1421
1422 rcu_read_lock();
1423
1424 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1425
1426 while (page < end) {
1427 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1428 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1429 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1430
1431 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1432 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1433 offset >>= BITS_PER_LEVEL;
1434
1435 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1436 blocks->blocks[idx] + offset,
1437 num);
1438 page += num;
1439 dest += num >> BITS_PER_LEVEL;
1440 }
1441
1442 rcu_read_unlock();
1443
1444 if (tcg_enabled()) {
1445 tlb_reset_dirty_range_all(start, length);
1446 }
1447
Peter Xu077874e2019-06-03 14:50:51 +08001448 memory_region_clear_dirty_bitmap(mr, offset, length);
1449
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001450 return snap;
1451}
1452
1453bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1454 ram_addr_t start,
1455 ram_addr_t length)
1456{
1457 unsigned long page, end;
1458
1459 assert(start >= snap->start);
1460 assert(start + length <= snap->end);
1461
1462 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1463 page = (start - snap->start) >> TARGET_PAGE_BITS;
1464
1465 while (page < end) {
1466 if (test_bit(page, snap->dirty)) {
1467 return true;
1468 }
1469 page++;
1470 }
1471 return false;
1472}
1473
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001474/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001475hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001476 MemoryRegionSection *section,
1477 target_ulong vaddr,
1478 hwaddr paddr, hwaddr xlat,
1479 int prot,
1480 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001481{
Avi Kivitya8170e52012-10-23 12:30:10 +02001482 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001483 CPUWatchpoint *wp;
1484
Blue Swirlcc5bea62012-04-14 14:56:48 +00001485 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001486 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001487 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001488 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001489 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001490 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001491 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001492 }
1493 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001494 AddressSpaceDispatch *d;
1495
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001496 d = flatview_to_dispatch(section->fv);
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001497 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001498 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001499 }
1500
1501 /* Make accesses to pages with watchpoints go via the
1502 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001503 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001504 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001505 /* Avoid trapping reads of pages with a write breakpoint. */
1506 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001507 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001508 *address |= TLB_MMIO;
1509 break;
1510 }
1511 }
1512 }
1513
1514 return iotlb;
1515}
bellard9fa3e852004-01-04 18:06:42 +00001516#endif /* defined(CONFIG_USER_ONLY) */
1517
pbrooke2eef172008-06-08 01:09:01 +00001518#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001519
Anthony Liguoric227f092009-10-01 16:12:16 -05001520static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001521 uint16_t section);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001522static subpage_t *subpage_init(FlatView *fv, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001523
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001524static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
Igor Mammedova2b257d2014-10-31 16:38:37 +00001525 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001526
1527/*
1528 * Set a custom physical guest memory alloator.
1529 * Accelerators with unusual needs may need this. Hopefully, we can
1530 * get rid of it eventually.
1531 */
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001532void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
Markus Armbruster91138032013-07-31 15:11:08 +02001533{
1534 phys_mem_alloc = alloc;
1535}
1536
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001537static uint16_t phys_section_add(PhysPageMap *map,
1538 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001539{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001540 /* The physical section number is ORed with a page-aligned
1541 * pointer to produce the iotlb entries. Thus it should
1542 * never overflow into the page-aligned value.
1543 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001544 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001545
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001546 if (map->sections_nb == map->sections_nb_alloc) {
1547 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1548 map->sections = g_renew(MemoryRegionSection, map->sections,
1549 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001550 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001551 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001552 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001553 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001554}
1555
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001556static void phys_section_destroy(MemoryRegion *mr)
1557{
Don Slutz55b4e802015-11-30 17:11:04 -05001558 bool have_sub_page = mr->subpage;
1559
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001560 memory_region_unref(mr);
1561
Don Slutz55b4e802015-11-30 17:11:04 -05001562 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001563 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001564 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001565 g_free(subpage);
1566 }
1567}
1568
Paolo Bonzini60926662013-05-29 12:30:26 +02001569static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001570{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001571 while (map->sections_nb > 0) {
1572 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001573 phys_section_destroy(section->mr);
1574 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001575 g_free(map->sections);
1576 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001577}
1578
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001579static void register_subpage(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001580{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001581 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001582 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001583 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001584 & TARGET_PAGE_MASK;
Peter Xu003a0cf2017-05-15 16:50:57 +08001585 MemoryRegionSection *existing = phys_page_find(d, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001586 MemoryRegionSection subsection = {
1587 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001588 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001589 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001590 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001591
Avi Kivityf3705d52012-03-08 16:16:34 +02001592 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001593
Avi Kivityf3705d52012-03-08 16:16:34 +02001594 if (!(existing->mr->subpage)) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001595 subpage = subpage_init(fv, base);
1596 subsection.fv = fv;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001597 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001598 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001599 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001600 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001601 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001602 }
1603 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001604 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001605 subpage_register(subpage, start, end,
1606 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001607}
1608
1609
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001610static void register_multipage(FlatView *fv,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001611 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001612{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001613 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivitya8170e52012-10-23 12:30:10 +02001614 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001615 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001616 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1617 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001618
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001619 assert(num_pages);
1620 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001621}
1622
Wei Yang494d1992019-03-11 13:42:52 +08001623/*
1624 * The range in *section* may look like this:
1625 *
1626 * |s|PPPPPPP|s|
1627 *
1628 * where s stands for subpage and P for page.
1629 */
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10001630void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001631{
Wei Yang494d1992019-03-11 13:42:52 +08001632 MemoryRegionSection remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001633 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001634
Wei Yang494d1992019-03-11 13:42:52 +08001635 /* register first subpage */
1636 if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
1637 uint64_t left = TARGET_PAGE_ALIGN(remain.offset_within_address_space)
1638 - remain.offset_within_address_space;
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001639
Wei Yang494d1992019-03-11 13:42:52 +08001640 MemoryRegionSection now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001641 now.size = int128_min(int128_make64(left), now.size);
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001642 register_subpage(fv, &now);
Wei Yang494d1992019-03-11 13:42:52 +08001643 if (int128_eq(remain.size, now.size)) {
1644 return;
1645 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001646 remain.size = int128_sub(remain.size, now.size);
1647 remain.offset_within_address_space += int128_get64(now.size);
1648 remain.offset_within_region += int128_get64(now.size);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001649 }
Wei Yang494d1992019-03-11 13:42:52 +08001650
1651 /* register whole pages */
1652 if (int128_ge(remain.size, page_size)) {
1653 MemoryRegionSection now = remain;
1654 now.size = int128_and(now.size, int128_neg(page_size));
1655 register_multipage(fv, &now);
1656 if (int128_eq(remain.size, now.size)) {
1657 return;
1658 }
1659 remain.size = int128_sub(remain.size, now.size);
1660 remain.offset_within_address_space += int128_get64(now.size);
1661 remain.offset_within_region += int128_get64(now.size);
1662 }
1663
1664 /* register last subpage */
1665 register_subpage(fv, &remain);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001666}
1667
Sheng Yang62a27442010-01-26 19:21:16 +08001668void qemu_flush_coalesced_mmio_buffer(void)
1669{
1670 if (kvm_enabled())
1671 kvm_flush_coalesced_mmio_buffer();
1672}
1673
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001674void qemu_mutex_lock_ramlist(void)
1675{
1676 qemu_mutex_lock(&ram_list.mutex);
1677}
1678
1679void qemu_mutex_unlock_ramlist(void)
1680{
1681 qemu_mutex_unlock(&ram_list.mutex);
1682}
1683
Peter Xube9b23c2017-05-12 12:17:41 +08001684void ram_block_dump(Monitor *mon)
1685{
1686 RAMBlock *block;
1687 char *psize;
1688
1689 rcu_read_lock();
1690 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1691 "Block Name", "PSize", "Offset", "Used", "Total");
1692 RAMBLOCK_FOREACH(block) {
1693 psize = size_to_str(block->page_size);
1694 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1695 " 0x%016" PRIx64 "\n", block->idstr, psize,
1696 (uint64_t)block->offset,
1697 (uint64_t)block->used_length,
1698 (uint64_t)block->max_length);
1699 g_free(psize);
1700 }
1701 rcu_read_unlock();
1702}
1703
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001704#ifdef __linux__
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001705/*
1706 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1707 * may or may not name the same files / on the same filesystem now as
1708 * when we actually open and map them. Iterate over the file
1709 * descriptors instead, and use qemu_fd_getpagesize().
1710 */
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001711static int find_min_backend_pagesize(Object *obj, void *opaque)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001712{
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001713 long *hpsize_min = opaque;
1714
1715 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
David Gibson7d5489e2019-03-26 14:33:33 +11001716 HostMemoryBackend *backend = MEMORY_BACKEND(obj);
1717 long hpsize = host_memory_backend_pagesize(backend);
David Gibson2b108082018-04-03 15:05:45 +10001718
David Gibson7d5489e2019-03-26 14:33:33 +11001719 if (host_memory_backend_is_mapped(backend) && (hpsize < *hpsize_min)) {
David Gibson0de6e2a2018-04-03 14:55:11 +10001720 *hpsize_min = hpsize;
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001721 }
1722 }
1723
1724 return 0;
1725}
1726
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001727static int find_max_backend_pagesize(Object *obj, void *opaque)
1728{
1729 long *hpsize_max = opaque;
1730
1731 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
1732 HostMemoryBackend *backend = MEMORY_BACKEND(obj);
1733 long hpsize = host_memory_backend_pagesize(backend);
1734
1735 if (host_memory_backend_is_mapped(backend) && (hpsize > *hpsize_max)) {
1736 *hpsize_max = hpsize;
1737 }
1738 }
1739
1740 return 0;
1741}
1742
1743/*
1744 * TODO: We assume right now that all mapped host memory backends are
1745 * used as RAM, however some might be used for different purposes.
1746 */
1747long qemu_minrampagesize(void)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001748{
1749 long hpsize = LONG_MAX;
1750 long mainrampagesize;
1751 Object *memdev_root;
1752
David Gibson0de6e2a2018-04-03 14:55:11 +10001753 mainrampagesize = qemu_mempath_getpagesize(mem_path);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001754
1755 /* it's possible we have memory-backend objects with
1756 * hugepage-backed RAM. these may get mapped into system
1757 * address space via -numa parameters or memory hotplug
1758 * hooks. we want to take these into account, but we
1759 * also want to make sure these supported hugepage
1760 * sizes are applicable across the entire range of memory
1761 * we may boot from, so we take the min across all
1762 * backends, and assume normal pages in cases where a
1763 * backend isn't backed by hugepages.
1764 */
1765 memdev_root = object_resolve_path("/objects", NULL);
1766 if (memdev_root) {
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001767 object_child_foreach(memdev_root, find_min_backend_pagesize, &hpsize);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001768 }
1769 if (hpsize == LONG_MAX) {
1770 /* No additional memory regions found ==> Report main RAM page size */
1771 return mainrampagesize;
1772 }
1773
1774 /* If NUMA is disabled or the NUMA nodes are not backed with a
1775 * memory-backend, then there is at least one node using "normal" RAM,
1776 * so if its page size is smaller we have got to report that size instead.
1777 */
1778 if (hpsize > mainrampagesize &&
1779 (nb_numa_nodes == 0 || numa_info[0].node_memdev == NULL)) {
1780 static bool warned;
1781 if (!warned) {
1782 error_report("Huge page support disabled (n/a for main memory).");
1783 warned = true;
1784 }
1785 return mainrampagesize;
1786 }
1787
1788 return hpsize;
1789}
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001790
1791long qemu_maxrampagesize(void)
1792{
1793 long pagesize = qemu_mempath_getpagesize(mem_path);
1794 Object *memdev_root = object_resolve_path("/objects", NULL);
1795
1796 if (memdev_root) {
1797 object_child_foreach(memdev_root, find_max_backend_pagesize,
1798 &pagesize);
1799 }
1800 return pagesize;
1801}
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001802#else
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001803long qemu_minrampagesize(void)
1804{
1805 return getpagesize();
1806}
1807long qemu_maxrampagesize(void)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001808{
1809 return getpagesize();
1810}
1811#endif
1812
Hikaru Nishidad5dbde42018-09-24 21:32:05 +09001813#ifdef CONFIG_POSIX
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001814static int64_t get_file_size(int fd)
1815{
1816 int64_t size = lseek(fd, 0, SEEK_END);
1817 if (size < 0) {
1818 return -errno;
1819 }
1820 return size;
1821}
1822
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001823static int file_ram_open(const char *path,
1824 const char *region_name,
1825 bool *created,
1826 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001827{
1828 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001829 char *sanitized_name;
1830 char *c;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001831 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001832
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001833 *created = false;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001834 for (;;) {
1835 fd = open(path, O_RDWR);
1836 if (fd >= 0) {
1837 /* @path names an existing file, use it */
1838 break;
1839 }
1840 if (errno == ENOENT) {
1841 /* @path names a file that doesn't exist, create it */
1842 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1843 if (fd >= 0) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001844 *created = true;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001845 break;
1846 }
1847 } else if (errno == EISDIR) {
1848 /* @path names a directory, create a file there */
1849 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001850 sanitized_name = g_strdup(region_name);
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001851 for (c = sanitized_name; *c != '\0'; c++) {
1852 if (*c == '/') {
1853 *c = '_';
1854 }
1855 }
1856
1857 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1858 sanitized_name);
1859 g_free(sanitized_name);
1860
1861 fd = mkstemp(filename);
1862 if (fd >= 0) {
1863 unlink(filename);
1864 g_free(filename);
1865 break;
1866 }
1867 g_free(filename);
1868 }
1869 if (errno != EEXIST && errno != EINTR) {
1870 error_setg_errno(errp, errno,
1871 "can't open backing store %s for guest RAM",
1872 path);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001873 return -1;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001874 }
1875 /*
1876 * Try again on EINTR and EEXIST. The latter happens when
1877 * something else creates the file between our two open().
1878 */
1879 }
1880
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001881 return fd;
1882}
1883
1884static void *file_ram_alloc(RAMBlock *block,
1885 ram_addr_t memory,
1886 int fd,
1887 bool truncate,
1888 Error **errp)
1889{
Like Xu5cc87672019-05-19 04:54:21 +08001890 MachineState *ms = MACHINE(qdev_get_machine());
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001891 void *area;
1892
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001893 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang98376842017-12-11 15:28:04 +08001894 if (block->mr->align % block->page_size) {
1895 error_setg(errp, "alignment 0x%" PRIx64
1896 " must be multiples of page size 0x%zx",
1897 block->mr->align, block->page_size);
1898 return NULL;
David Hildenbrand61362b72018-06-07 17:47:05 +02001899 } else if (block->mr->align && !is_power_of_2(block->mr->align)) {
1900 error_setg(errp, "alignment 0x%" PRIx64
1901 " must be a power of two", block->mr->align);
1902 return NULL;
Haozhong Zhang98376842017-12-11 15:28:04 +08001903 }
1904 block->mr->align = MAX(block->page_size, block->mr->align);
Haozhong Zhang83606682016-10-24 20:49:37 +08001905#if defined(__s390x__)
1906 if (kvm_enabled()) {
1907 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1908 }
1909#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001910
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001911 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001912 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001913 "or larger than page size 0x%zx",
1914 memory, block->page_size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001915 return NULL;
Haozhong Zhang1775f112016-11-02 09:05:51 +08001916 }
1917
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001918 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001919
1920 /*
1921 * ftruncate is not supported by hugetlbfs in older
1922 * hosts, so don't bother bailing out on errors.
1923 * If anything goes wrong with it under other filesystems,
1924 * mmap will fail.
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001925 *
1926 * Do not truncate the non-empty backend file to avoid corrupting
1927 * the existing data in the file. Disabling shrinking is not
1928 * enough. For example, the current vNVDIMM implementation stores
1929 * the guest NVDIMM labels at the end of the backend file. If the
1930 * backend file is later extended, QEMU will not be able to find
1931 * those labels. Therefore, extending the non-empty backend file
1932 * is disabled as well.
Marcelo Tosattic9027602010-03-01 20:25:08 -03001933 */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001934 if (truncate && ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001935 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001936 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001937
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001938 area = qemu_ram_mmap(fd, memory, block->mr->align,
Zhang Yi2ac0f162019-02-08 18:10:37 +08001939 block->flags & RAM_SHARED, block->flags & RAM_PMEM);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001940 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001941 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001942 "unable to map backing store for guest RAM");
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001943 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001944 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001945
1946 if (mem_prealloc) {
Like Xu5cc87672019-05-19 04:54:21 +08001947 os_mem_prealloc(fd, area, memory, ms->smp.cpus, errp);
Igor Mammedov056b68a2016-07-20 11:54:03 +02001948 if (errp && *errp) {
Murilo Opsfelder Araujo53adb9d2019-01-30 21:36:05 -02001949 qemu_ram_munmap(fd, area, memory);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001950 return NULL;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001951 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001952 }
1953
Alex Williamson04b16652010-07-02 11:13:17 -06001954 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001955 return area;
1956}
1957#endif
1958
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001959/* Allocate space within the ram_addr_t space that governs the
1960 * dirty bitmaps.
1961 * Called with the ramlist lock held.
1962 */
Alex Williamsond17b5282010-06-25 11:08:38 -06001963static ram_addr_t find_ram_offset(ram_addr_t size)
1964{
Alex Williamson04b16652010-07-02 11:13:17 -06001965 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001966 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001967
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001968 assert(size != 0); /* it would hand out same offset multiple times */
1969
Mike Day0dc3f442013-09-05 14:41:35 -04001970 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001971 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001972 }
Alex Williamson04b16652010-07-02 11:13:17 -06001973
Peter Xu99e15582017-05-12 12:17:39 +08001974 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001975 ram_addr_t candidate, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001976
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001977 /* Align blocks to start on a 'long' in the bitmap
1978 * which makes the bitmap sync'ing take the fast path.
1979 */
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001980 candidate = block->offset + block->max_length;
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001981 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
Alex Williamson04b16652010-07-02 11:13:17 -06001982
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001983 /* Search for the closest following block
1984 * and find the gap.
1985 */
Peter Xu99e15582017-05-12 12:17:39 +08001986 RAMBLOCK_FOREACH(next_block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001987 if (next_block->offset >= candidate) {
Alex Williamson04b16652010-07-02 11:13:17 -06001988 next = MIN(next, next_block->offset);
1989 }
1990 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001991
1992 /* If it fits remember our place and remember the size
1993 * of gap, but keep going so that we might find a smaller
1994 * gap to fill so avoiding fragmentation.
1995 */
1996 if (next - candidate >= size && next - candidate < mingap) {
1997 offset = candidate;
1998 mingap = next - candidate;
Alex Williamson04b16652010-07-02 11:13:17 -06001999 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00002000
2001 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
Alex Williamson04b16652010-07-02 11:13:17 -06002002 }
Alex Williamson3e837b22011-10-31 08:54:09 -06002003
2004 if (offset == RAM_ADDR_MAX) {
2005 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
2006 (uint64_t)size);
2007 abort();
2008 }
2009
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00002010 trace_find_ram_offset(size, offset);
2011
Alex Williamson04b16652010-07-02 11:13:17 -06002012 return offset;
2013}
2014
David Hildenbrandc1361802018-06-20 22:27:36 +02002015static unsigned long last_ram_page(void)
Alex Williamson04b16652010-07-02 11:13:17 -06002016{
Alex Williamsond17b5282010-06-25 11:08:38 -06002017 RAMBlock *block;
2018 ram_addr_t last = 0;
2019
Mike Day0dc3f442013-09-05 14:41:35 -04002020 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08002021 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002022 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01002023 }
Mike Day0dc3f442013-09-05 14:41:35 -04002024 rcu_read_unlock();
Juan Quintelab8c48992017-03-21 17:44:30 +01002025 return last >> TARGET_PAGE_BITS;
Alex Williamsond17b5282010-06-25 11:08:38 -06002026}
2027
Jason Baronddb97f12012-08-02 15:44:16 -04002028static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
2029{
2030 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04002031
2032 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02002033 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04002034 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
2035 if (ret) {
2036 perror("qemu_madvise");
2037 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
2038 "but dump_guest_core=off specified\n");
2039 }
2040 }
2041}
2042
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002043const char *qemu_ram_get_idstr(RAMBlock *rb)
2044{
2045 return rb->idstr;
2046}
2047
Yury Kotov754cb9c2019-02-15 20:45:44 +03002048void *qemu_ram_get_host_addr(RAMBlock *rb)
2049{
2050 return rb->host;
2051}
2052
2053ram_addr_t qemu_ram_get_offset(RAMBlock *rb)
2054{
2055 return rb->offset;
2056}
2057
2058ram_addr_t qemu_ram_get_used_length(RAMBlock *rb)
2059{
2060 return rb->used_length;
2061}
2062
Dr. David Alan Gilbert463a4ac2017-03-07 18:36:36 +00002063bool qemu_ram_is_shared(RAMBlock *rb)
2064{
2065 return rb->flags & RAM_SHARED;
2066}
2067
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +00002068/* Note: Only set at the start of postcopy */
2069bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
2070{
2071 return rb->flags & RAM_UF_ZEROPAGE;
2072}
2073
2074void qemu_ram_set_uf_zeroable(RAMBlock *rb)
2075{
2076 rb->flags |= RAM_UF_ZEROPAGE;
2077}
2078
Cédric Le Goaterb895de52018-05-14 08:57:00 +02002079bool qemu_ram_is_migratable(RAMBlock *rb)
2080{
2081 return rb->flags & RAM_MIGRATABLE;
2082}
2083
2084void qemu_ram_set_migratable(RAMBlock *rb)
2085{
2086 rb->flags |= RAM_MIGRATABLE;
2087}
2088
2089void qemu_ram_unset_migratable(RAMBlock *rb)
2090{
2091 rb->flags &= ~RAM_MIGRATABLE;
2092}
2093
Mike Dayae3a7042013-09-05 14:41:35 -04002094/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002095void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08002096{
Gongleifa53a0e2016-05-10 10:04:59 +08002097 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08002098
Avi Kivityc5705a72011-12-20 15:59:12 +02002099 assert(new_block);
2100 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002101
Anthony Liguori09e5ab62012-02-03 12:28:43 -06002102 if (dev) {
2103 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002104 if (id) {
2105 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05002106 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002107 }
2108 }
2109 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2110
Gongleiab0a9952016-05-10 10:05:00 +08002111 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08002112 RAMBLOCK_FOREACH(block) {
Gongleifa53a0e2016-05-10 10:04:59 +08002113 if (block != new_block &&
2114 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06002115 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2116 new_block->idstr);
2117 abort();
2118 }
2119 }
Mike Day0dc3f442013-09-05 14:41:35 -04002120 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02002121}
2122
Mike Dayae3a7042013-09-05 14:41:35 -04002123/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002124void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08002125{
Mike Dayae3a7042013-09-05 14:41:35 -04002126 /* FIXME: arch_init.c assumes that this is not called throughout
2127 * migration. Ignore the problem since hot-unplug during migration
2128 * does not work anyway.
2129 */
Hu Tao20cfe882014-04-02 15:13:26 +08002130 if (block) {
2131 memset(block->idstr, 0, sizeof(block->idstr));
2132 }
2133}
2134
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002135size_t qemu_ram_pagesize(RAMBlock *rb)
2136{
2137 return rb->page_size;
2138}
2139
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002140/* Returns the largest size of page in use */
2141size_t qemu_ram_pagesize_largest(void)
2142{
2143 RAMBlock *block;
2144 size_t largest = 0;
2145
Peter Xu99e15582017-05-12 12:17:39 +08002146 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002147 largest = MAX(largest, qemu_ram_pagesize(block));
2148 }
2149
2150 return largest;
2151}
2152
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002153static int memory_try_enable_merging(void *addr, size_t len)
2154{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02002155 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002156 /* disabled by the user */
2157 return 0;
2158 }
2159
2160 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
2161}
2162
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002163/* Only legal before guest might have detected the memory size: e.g. on
2164 * incoming migration, or right after reset.
2165 *
2166 * As memory core doesn't know how is memory accessed, it is up to
2167 * resize callback to update device state and/or add assertions to detect
2168 * misuse, if necessary.
2169 */
Gongleifa53a0e2016-05-10 10:04:59 +08002170int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002171{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002172 assert(block);
2173
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002174 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01002175
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002176 if (block->used_length == newsize) {
2177 return 0;
2178 }
2179
2180 if (!(block->flags & RAM_RESIZEABLE)) {
2181 error_setg_errno(errp, EINVAL,
2182 "Length mismatch: %s: 0x" RAM_ADDR_FMT
2183 " in != 0x" RAM_ADDR_FMT, block->idstr,
2184 newsize, block->used_length);
2185 return -EINVAL;
2186 }
2187
2188 if (block->max_length < newsize) {
2189 error_setg_errno(errp, EINVAL,
2190 "Length too large: %s: 0x" RAM_ADDR_FMT
2191 " > 0x" RAM_ADDR_FMT, block->idstr,
2192 newsize, block->max_length);
2193 return -EINVAL;
2194 }
2195
2196 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
2197 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01002198 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
2199 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002200 memory_region_set_size(block->mr, newsize);
2201 if (block->resized) {
2202 block->resized(block->idstr, newsize, block->host);
2203 }
2204 return 0;
2205}
2206
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002207/* Called with ram_list.mutex held */
2208static void dirty_memory_extend(ram_addr_t old_ram_size,
2209 ram_addr_t new_ram_size)
2210{
2211 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
2212 DIRTY_MEMORY_BLOCK_SIZE);
2213 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
2214 DIRTY_MEMORY_BLOCK_SIZE);
2215 int i;
2216
2217 /* Only need to extend if block count increased */
2218 if (new_num_blocks <= old_num_blocks) {
2219 return;
2220 }
2221
2222 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
2223 DirtyMemoryBlocks *old_blocks;
2224 DirtyMemoryBlocks *new_blocks;
2225 int j;
2226
2227 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
2228 new_blocks = g_malloc(sizeof(*new_blocks) +
2229 sizeof(new_blocks->blocks[0]) * new_num_blocks);
2230
2231 if (old_num_blocks) {
2232 memcpy(new_blocks->blocks, old_blocks->blocks,
2233 old_num_blocks * sizeof(old_blocks->blocks[0]));
2234 }
2235
2236 for (j = old_num_blocks; j < new_num_blocks; j++) {
2237 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
2238 }
2239
2240 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
2241
2242 if (old_blocks) {
2243 g_free_rcu(old_blocks, rcu);
2244 }
2245 }
2246}
2247
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002248static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
Avi Kivityc5705a72011-12-20 15:59:12 +02002249{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002250 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01002251 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002252 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002253 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002254
Juan Quintelab8c48992017-03-21 17:44:30 +01002255 old_ram_size = last_ram_page();
Avi Kivityc5705a72011-12-20 15:59:12 +02002256
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002257 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002258 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002259
2260 if (!new_block->host) {
2261 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002262 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002263 new_block->mr, &err);
2264 if (err) {
2265 error_propagate(errp, err);
2266 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002267 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002268 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002269 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002270 new_block->host = phys_mem_alloc(new_block->max_length,
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002271 &new_block->mr->align, shared);
Markus Armbruster39228252013-07-31 15:11:11 +02002272 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08002273 error_setg_errno(errp, errno,
2274 "cannot set up guest memory '%s'",
2275 memory_region_name(new_block->mr));
2276 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002277 return;
Markus Armbruster39228252013-07-31 15:11:11 +02002278 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002279 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002280 }
2281 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002282
Li Zhijiandd631692015-07-02 20:18:06 +08002283 new_ram_size = MAX(old_ram_size,
2284 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
2285 if (new_ram_size > old_ram_size) {
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002286 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08002287 }
Mike Day0d53d9f2015-01-21 13:45:24 +01002288 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
2289 * QLIST (which has an RCU-friendly variant) does not have insertion at
2290 * tail, so save the last element in last_block.
2291 */
Peter Xu99e15582017-05-12 12:17:39 +08002292 RAMBLOCK_FOREACH(block) {
Mike Day0d53d9f2015-01-21 13:45:24 +01002293 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002294 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002295 break;
2296 }
2297 }
2298 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002299 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002300 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002301 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002302 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04002303 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002304 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002305 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06002306
Mike Day0dc3f442013-09-05 14:41:35 -04002307 /* Write list before version */
2308 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002309 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002310 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002311
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002312 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01002313 new_block->used_length,
2314 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002315
Paolo Bonzinia904c912015-01-21 16:18:35 +01002316 if (new_block->host) {
2317 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2318 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08002319 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01002320 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzini0987d732016-12-21 00:31:36 +08002321 ram_block_notify_add(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002322 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002323}
2324
Hikaru Nishidad5dbde42018-09-24 21:32:05 +09002325#ifdef CONFIG_POSIX
Marc-André Lureau38b33622017-06-02 18:12:23 +04002326RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
Junyan Hecbfc0172018-07-18 15:47:58 +08002327 uint32_t ram_flags, int fd,
Marc-André Lureau38b33622017-06-02 18:12:23 +04002328 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002329{
2330 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002331 Error *local_err = NULL;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002332 int64_t file_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002333
Junyan Hea4de8552018-07-18 15:48:00 +08002334 /* Just support these ram flags by now. */
2335 assert((ram_flags & ~(RAM_SHARED | RAM_PMEM)) == 0);
2336
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002337 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002338 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08002339 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002340 }
2341
Marc-André Lureaue45e7ae2017-06-02 18:12:21 +04002342 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2343 error_setg(errp,
2344 "host lacks kvm mmu notifiers, -mem-path unsupported");
2345 return NULL;
2346 }
2347
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002348 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2349 /*
2350 * file_ram_alloc() needs to allocate just like
2351 * phys_mem_alloc, but we haven't bothered to provide
2352 * a hook there.
2353 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002354 error_setg(errp,
2355 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08002356 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002357 }
2358
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002359 size = HOST_PAGE_ALIGN(size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002360 file_size = get_file_size(fd);
2361 if (file_size > 0 && file_size < size) {
2362 error_setg(errp, "backing store %s size 0x%" PRIx64
2363 " does not match 'size' option 0x" RAM_ADDR_FMT,
2364 mem_path, file_size, size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002365 return NULL;
2366 }
2367
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002368 new_block = g_malloc0(sizeof(*new_block));
2369 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002370 new_block->used_length = size;
2371 new_block->max_length = size;
Junyan Hecbfc0172018-07-18 15:47:58 +08002372 new_block->flags = ram_flags;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002373 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002374 if (!new_block->host) {
2375 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08002376 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002377 }
2378
Junyan Hecbfc0172018-07-18 15:47:58 +08002379 ram_block_add(new_block, &local_err, ram_flags & RAM_SHARED);
Hu Taoef701d72014-09-09 13:27:54 +08002380 if (local_err) {
2381 g_free(new_block);
2382 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002383 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002384 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002385 return new_block;
Marc-André Lureau38b33622017-06-02 18:12:23 +04002386
2387}
2388
2389
2390RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Junyan Hecbfc0172018-07-18 15:47:58 +08002391 uint32_t ram_flags, const char *mem_path,
Marc-André Lureau38b33622017-06-02 18:12:23 +04002392 Error **errp)
2393{
2394 int fd;
2395 bool created;
2396 RAMBlock *block;
2397
2398 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2399 if (fd < 0) {
2400 return NULL;
2401 }
2402
Junyan Hecbfc0172018-07-18 15:47:58 +08002403 block = qemu_ram_alloc_from_fd(size, mr, ram_flags, fd, errp);
Marc-André Lureau38b33622017-06-02 18:12:23 +04002404 if (!block) {
2405 if (created) {
2406 unlink(mem_path);
2407 }
2408 close(fd);
2409 return NULL;
2410 }
2411
2412 return block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002413}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002414#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002415
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002416static
Fam Zheng528f46a2016-03-01 14:18:18 +08002417RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2418 void (*resized)(const char*,
2419 uint64_t length,
2420 void *host),
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002421 void *host, bool resizeable, bool share,
Fam Zheng528f46a2016-03-01 14:18:18 +08002422 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002423{
2424 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002425 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002426
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002427 size = HOST_PAGE_ALIGN(size);
2428 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002429 new_block = g_malloc0(sizeof(*new_block));
2430 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002431 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002432 new_block->used_length = size;
2433 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002434 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002435 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002436 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002437 new_block->host = host;
2438 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002439 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002440 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002441 if (resizeable) {
2442 new_block->flags |= RAM_RESIZEABLE;
2443 }
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002444 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002445 if (local_err) {
2446 g_free(new_block);
2447 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002448 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002449 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002450 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002451}
2452
Fam Zheng528f46a2016-03-01 14:18:18 +08002453RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002454 MemoryRegion *mr, Error **errp)
2455{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002456 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2457 false, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002458}
2459
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002460RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2461 MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00002462{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002463 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2464 share, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002465}
2466
Fam Zheng528f46a2016-03-01 14:18:18 +08002467RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002468 void (*resized)(const char*,
2469 uint64_t length,
2470 void *host),
2471 MemoryRegion *mr, Error **errp)
2472{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002473 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2474 false, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00002475}
bellarde9a1ab12007-02-08 23:08:38 +00002476
Paolo Bonzini43771532013-09-09 17:58:40 +02002477static void reclaim_ramblock(RAMBlock *block)
2478{
2479 if (block->flags & RAM_PREALLOC) {
2480 ;
2481 } else if (xen_enabled()) {
2482 xen_invalidate_map_cache_entry(block->host);
2483#ifndef _WIN32
2484 } else if (block->fd >= 0) {
Murilo Opsfelder Araujo53adb9d2019-01-30 21:36:05 -02002485 qemu_ram_munmap(block->fd, block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02002486 close(block->fd);
2487#endif
2488 } else {
2489 qemu_anon_ram_free(block->host, block->max_length);
2490 }
2491 g_free(block);
2492}
2493
Fam Zhengf1060c52016-03-01 14:18:22 +08002494void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00002495{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02002496 if (!block) {
2497 return;
2498 }
2499
Paolo Bonzini0987d732016-12-21 00:31:36 +08002500 if (block->host) {
2501 ram_block_notify_remove(block->host, block->max_length);
2502 }
2503
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002504 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08002505 QLIST_REMOVE_RCU(block, next);
2506 ram_list.mru_block = NULL;
2507 /* Write list before version */
2508 smp_wmb();
2509 ram_list.version++;
2510 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002511 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00002512}
2513
Huang Yingcd19cfa2011-03-02 08:56:19 +01002514#ifndef _WIN32
2515void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2516{
2517 RAMBlock *block;
2518 ram_addr_t offset;
2519 int flags;
2520 void *area, *vaddr;
2521
Peter Xu99e15582017-05-12 12:17:39 +08002522 RAMBLOCK_FOREACH(block) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002523 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002524 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02002525 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002526 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002527 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02002528 } else if (xen_enabled()) {
2529 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002530 } else {
2531 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02002532 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002533 flags |= (block->flags & RAM_SHARED ?
2534 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02002535 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2536 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002537 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02002538 /*
2539 * Remap needs to match alloc. Accelerators that
2540 * set phys_mem_alloc never remap. If they did,
2541 * we'd need a remap hook here.
2542 */
2543 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2544
Huang Yingcd19cfa2011-03-02 08:56:19 +01002545 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2546 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2547 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002548 }
2549 if (area != vaddr) {
Alistair Francis493d89b2018-02-03 09:43:14 +01002550 error_report("Could not remap addr: "
2551 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2552 length, addr);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002553 exit(1);
2554 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002555 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002556 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002557 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01002558 }
2559 }
2560}
2561#endif /* !_WIN32 */
2562
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002563/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04002564 * This should not be used for general purpose DMA. Use address_space_map
2565 * or address_space_rw instead. For local memory (e.g. video ram) that the
2566 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04002567 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002568 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002569 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002570void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002571{
Gonglei3655cb92016-02-20 10:35:20 +08002572 RAMBlock *block = ram_block;
2573
2574 if (block == NULL) {
2575 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002576 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002577 }
Mike Dayae3a7042013-09-05 14:41:35 -04002578
2579 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002580 /* We need to check if the requested address is in the RAM
2581 * because we don't want to map the entire memory in QEMU.
2582 * In that case just map until the end of the page.
2583 */
2584 if (block->offset == 0) {
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002585 return xen_map_cache(addr, 0, 0, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002586 }
Mike Dayae3a7042013-09-05 14:41:35 -04002587
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002588 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002589 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002590 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00002591}
2592
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002593/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04002594 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04002595 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002596 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04002597 */
Gonglei3655cb92016-02-20 10:35:20 +08002598static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002599 hwaddr *size, bool lock)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002600{
Gonglei3655cb92016-02-20 10:35:20 +08002601 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002602 if (*size == 0) {
2603 return NULL;
2604 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002605
Gonglei3655cb92016-02-20 10:35:20 +08002606 if (block == NULL) {
2607 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002608 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002609 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002610 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002611
2612 if (xen_enabled() && block->host == NULL) {
2613 /* We need to check if the requested address is in the RAM
2614 * because we don't want to map the entire memory in QEMU.
2615 * In that case just map the requested area.
2616 */
2617 if (block->offset == 0) {
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002618 return xen_map_cache(addr, *size, lock, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002619 }
2620
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002621 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002622 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002623
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002624 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002625}
2626
Dr. David Alan Gilbertf90bb712018-03-12 17:20:57 +00002627/* Return the offset of a hostpointer within a ramblock */
2628ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2629{
2630 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2631 assert((uintptr_t)host >= (uintptr_t)rb->host);
2632 assert(res < rb->max_length);
2633
2634 return res;
2635}
2636
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002637/*
2638 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2639 * in that RAMBlock.
2640 *
2641 * ptr: Host pointer to look up
2642 * round_offset: If true round the result offset down to a page boundary
2643 * *ram_addr: set to result ram_addr
2644 * *offset: set to result offset within the RAMBlock
2645 *
2646 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04002647 *
2648 * By the time this function returns, the returned pointer is not protected
2649 * by RCU anymore. If the caller is not within an RCU critical section and
2650 * does not hold the iothread lock, it must have other means of protecting the
2651 * pointer, such as a reference to the region that includes the incoming
2652 * ram_addr_t.
2653 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002654RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002655 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00002656{
pbrook94a6b542009-04-11 17:15:54 +00002657 RAMBlock *block;
2658 uint8_t *host = ptr;
2659
Jan Kiszka868bb332011-06-21 22:59:09 +02002660 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02002661 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04002662 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02002663 ram_addr = xen_ram_addr_from_mapcache(ptr);
2664 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002665 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01002666 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002667 }
Mike Day0dc3f442013-09-05 14:41:35 -04002668 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002669 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002670 }
2671
Mike Day0dc3f442013-09-05 14:41:35 -04002672 rcu_read_lock();
2673 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002674 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002675 goto found;
2676 }
2677
Peter Xu99e15582017-05-12 12:17:39 +08002678 RAMBLOCK_FOREACH(block) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002679 /* This case append when the block is not mapped. */
2680 if (block->host == NULL) {
2681 continue;
2682 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002683 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002684 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06002685 }
pbrook94a6b542009-04-11 17:15:54 +00002686 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002687
Mike Day0dc3f442013-09-05 14:41:35 -04002688 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002689 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02002690
2691found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002692 *offset = (host - block->host);
2693 if (round_offset) {
2694 *offset &= TARGET_PAGE_MASK;
2695 }
Mike Day0dc3f442013-09-05 14:41:35 -04002696 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002697 return block;
2698}
2699
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002700/*
2701 * Finds the named RAMBlock
2702 *
2703 * name: The name of RAMBlock to find
2704 *
2705 * Returns: RAMBlock (or NULL if not found)
2706 */
2707RAMBlock *qemu_ram_block_by_name(const char *name)
2708{
2709 RAMBlock *block;
2710
Peter Xu99e15582017-05-12 12:17:39 +08002711 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002712 if (!strcmp(name, block->idstr)) {
2713 return block;
2714 }
2715 }
2716
2717 return NULL;
2718}
2719
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002720/* Some of the softmmu routines need to translate from a host pointer
2721 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002722ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002723{
2724 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02002725 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002726
Paolo Bonzinif615f392016-05-26 10:07:50 +02002727 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002728 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002729 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002730 }
2731
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002732 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002733}
Alex Williamsonf471a172010-06-11 11:11:42 -06002734
Peter Maydell27266272017-11-20 18:08:27 +00002735/* Called within RCU critical section. */
2736void memory_notdirty_write_prepare(NotDirtyInfo *ndi,
2737 CPUState *cpu,
2738 vaddr mem_vaddr,
2739 ram_addr_t ram_addr,
2740 unsigned size)
2741{
2742 ndi->cpu = cpu;
2743 ndi->ram_addr = ram_addr;
2744 ndi->mem_vaddr = mem_vaddr;
2745 ndi->size = size;
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002746 ndi->pages = NULL;
Peter Maydell27266272017-11-20 18:08:27 +00002747
2748 assert(tcg_enabled());
2749 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002750 ndi->pages = page_collection_lock(ram_addr, ram_addr + size);
2751 tb_invalidate_phys_page_fast(ndi->pages, ram_addr, size);
Peter Maydell27266272017-11-20 18:08:27 +00002752 }
2753}
2754
2755/* Called within RCU critical section. */
2756void memory_notdirty_write_complete(NotDirtyInfo *ndi)
2757{
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002758 if (ndi->pages) {
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04002759 assert(tcg_enabled());
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002760 page_collection_unlock(ndi->pages);
2761 ndi->pages = NULL;
Peter Maydell27266272017-11-20 18:08:27 +00002762 }
2763
2764 /* Set both VGA and migration bits for simplicity and to remove
2765 * the notdirty callback faster.
2766 */
2767 cpu_physical_memory_set_dirty_range(ndi->ram_addr, ndi->size,
2768 DIRTY_CLIENTS_NOCODE);
2769 /* we remove the notdirty callback only if the code has been
2770 flushed */
2771 if (!cpu_physical_memory_is_clean(ndi->ram_addr)) {
2772 tlb_set_dirty(ndi->cpu, ndi->mem_vaddr);
2773 }
2774}
2775
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002776/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002777static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002778 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002779{
Peter Maydell27266272017-11-20 18:08:27 +00002780 NotDirtyInfo ndi;
Alex Bennéeba051fb2016-10-27 16:10:16 +01002781
Peter Maydell27266272017-11-20 18:08:27 +00002782 memory_notdirty_write_prepare(&ndi, current_cpu, current_cpu->mem_io_vaddr,
2783 ram_addr, size);
2784
Peter Maydell6d3ede52018-06-15 14:57:14 +01002785 stn_p(qemu_map_ram_ptr(NULL, ram_addr), size, val);
Peter Maydell27266272017-11-20 18:08:27 +00002786 memory_notdirty_write_complete(&ndi);
bellard1ccde1c2004-02-06 19:46:14 +00002787}
2788
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002789static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002790 unsigned size, bool is_write,
2791 MemTxAttrs attrs)
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002792{
2793 return is_write;
2794}
2795
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002796static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002797 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002798 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002799 .endianness = DEVICE_NATIVE_ENDIAN,
Andrew Baumannad528782017-10-13 11:19:13 -07002800 .valid = {
2801 .min_access_size = 1,
2802 .max_access_size = 8,
2803 .unaligned = false,
2804 },
2805 .impl = {
2806 .min_access_size = 1,
2807 .max_access_size = 8,
2808 .unaligned = false,
2809 },
bellard1ccde1c2004-02-06 19:46:14 +00002810};
2811
pbrook0f459d12008-06-09 00:20:13 +00002812/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002813static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002814{
Andreas Färber93afead2013-08-26 03:41:01 +02002815 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002816 CPUClass *cc = CPU_GET_CLASS(cpu);
pbrook0f459d12008-06-09 00:20:13 +00002817 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002818 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002819
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002820 assert(tcg_enabled());
Andreas Färberff4700b2013-08-26 18:23:18 +02002821 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002822 /* We re-entered the check after replacing the TB. Now raise
2823 * the debug interrupt so that is will trigger after the
2824 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002825 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002826 return;
2827 }
Andreas Färber93afead2013-08-26 03:41:01 +02002828 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Julian Brown40612002017-02-07 18:29:59 +00002829 vaddr = cc->adjust_watchpoint_address(cpu, vaddr, len);
Andreas Färberff4700b2013-08-26 18:23:18 +02002830 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002831 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2832 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002833 if (flags == BP_MEM_READ) {
2834 wp->flags |= BP_WATCHPOINT_HIT_READ;
2835 } else {
2836 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2837 }
2838 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002839 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002840 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002841 if (wp->flags & BP_CPU &&
2842 !cc->debug_check_watchpoint(cpu, wp)) {
2843 wp->flags &= ~BP_WATCHPOINT_HIT;
2844 continue;
2845 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002846 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002847
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002848 mmap_lock();
Andreas Färber239c51a2013-09-01 17:12:23 +02002849 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002850 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002851 cpu->exception_index = EXCP_DEBUG;
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002852 mmap_unlock();
Andreas Färber5638d182013-08-27 17:52:12 +02002853 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002854 } else {
Richard Henderson9b990ee2017-10-13 10:50:02 -07002855 /* Force execution of one insn next time. */
2856 cpu->cflags_next_tb = 1 | curr_cflags();
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002857 mmap_unlock();
Peter Maydell6886b982016-05-17 15:18:04 +01002858 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002859 }
aliguori06d55cc2008-11-18 20:24:06 +00002860 }
aliguori6e140f22008-11-18 20:37:55 +00002861 } else {
2862 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002863 }
2864 }
2865}
2866
pbrook6658ffb2007-03-16 23:58:11 +00002867/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2868 so these check for a hit then pass through to the normal out-of-line
2869 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002870static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2871 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002872{
Peter Maydell66b9b432015-04-26 16:49:24 +01002873 MemTxResult res;
2874 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002875 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2876 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002877
Peter Maydell66b9b432015-04-26 16:49:24 +01002878 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002879 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002880 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002881 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002882 break;
2883 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002884 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002885 break;
2886 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002887 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002888 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002889 case 8:
2890 data = address_space_ldq(as, addr, attrs, &res);
2891 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002892 default: abort();
2893 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002894 *pdata = data;
2895 return res;
2896}
2897
2898static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2899 uint64_t val, unsigned size,
2900 MemTxAttrs attrs)
2901{
2902 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002903 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2904 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002905
2906 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2907 switch (size) {
2908 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002909 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002910 break;
2911 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002912 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002913 break;
2914 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002915 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002916 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002917 case 8:
2918 address_space_stq(as, addr, val, attrs, &res);
2919 break;
Peter Maydell66b9b432015-04-26 16:49:24 +01002920 default: abort();
2921 }
2922 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002923}
2924
Avi Kivity1ec9b902012-01-02 12:47:48 +02002925static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002926 .read_with_attrs = watch_mem_read,
2927 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002928 .endianness = DEVICE_NATIVE_ENDIAN,
Paolo Bonzini306526b2017-10-17 14:16:05 +02002929 .valid = {
2930 .min_access_size = 1,
2931 .max_access_size = 8,
2932 .unaligned = false,
2933 },
2934 .impl = {
2935 .min_access_size = 1,
2936 .max_access_size = 8,
2937 .unaligned = false,
2938 },
pbrook6658ffb2007-03-16 23:58:11 +00002939};
pbrook6658ffb2007-03-16 23:58:11 +00002940
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01002941static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08002942 MemTxAttrs attrs, uint8_t *buf, hwaddr len);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002943static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08002944 const uint8_t *buf, hwaddr len);
2945static bool flatview_access_valid(FlatView *fv, hwaddr addr, hwaddr len,
Peter Maydelleace72b2018-05-31 14:50:52 +01002946 bool is_write, MemTxAttrs attrs);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002947
Peter Maydellf25a49e2015-04-26 16:49:24 +01002948static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2949 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002950{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002951 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002952 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002953 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002954
blueswir1db7b5422007-05-26 17:36:03 +00002955#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002956 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002957 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002958#endif
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002959 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
Peter Maydell5c9eb022015-04-26 16:49:24 +01002960 if (res) {
2961 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002962 }
Peter Maydell6d3ede52018-06-15 14:57:14 +01002963 *data = ldn_p(buf, len);
2964 return MEMTX_OK;
blueswir1db7b5422007-05-26 17:36:03 +00002965}
2966
Peter Maydellf25a49e2015-04-26 16:49:24 +01002967static MemTxResult subpage_write(void *opaque, hwaddr addr,
2968 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002969{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002970 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002971 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002972
blueswir1db7b5422007-05-26 17:36:03 +00002973#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002974 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002975 " value %"PRIx64"\n",
2976 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002977#endif
Peter Maydell6d3ede52018-06-15 14:57:14 +01002978 stn_p(buf, len, value);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002979 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002980}
2981
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002982static bool subpage_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002983 unsigned len, bool is_write,
2984 MemTxAttrs attrs)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002985{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002986 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002987#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002988 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002989 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002990#endif
2991
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002992 return flatview_access_valid(subpage->fv, addr + subpage->base,
Peter Maydelleace72b2018-05-31 14:50:52 +01002993 len, is_write, attrs);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002994}
2995
Avi Kivity70c68e42012-01-02 12:32:48 +02002996static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002997 .read_with_attrs = subpage_read,
2998 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002999 .impl.min_access_size = 1,
3000 .impl.max_access_size = 8,
3001 .valid.min_access_size = 1,
3002 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02003003 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02003004 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00003005};
3006
Anthony Liguoric227f092009-10-01 16:12:16 -05003007static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02003008 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00003009{
3010 int idx, eidx;
3011
3012 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
3013 return -1;
3014 idx = SUBPAGE_IDX(start);
3015 eidx = SUBPAGE_IDX(end);
3016#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08003017 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
3018 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00003019#endif
blueswir1db7b5422007-05-26 17:36:03 +00003020 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02003021 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00003022 }
3023
3024 return 0;
3025}
3026
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003027static subpage_t *subpage_init(FlatView *fv, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00003028{
Anthony Liguoric227f092009-10-01 16:12:16 -05003029 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003030
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01003031 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003032 mmio->fv = fv;
aliguori1eec6142009-02-05 22:06:18 +00003033 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003034 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07003035 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02003036 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00003037#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08003038 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
3039 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00003040#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02003041 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00003042
3043 return mmio;
3044}
3045
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003046static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02003047{
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003048 assert(fv);
Avi Kivity5312bd82012-02-12 18:32:55 +02003049 MemoryRegionSection section = {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003050 .fv = fv,
Avi Kivity5312bd82012-02-12 18:32:55 +02003051 .mr = mr,
3052 .offset_within_address_space = 0,
3053 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02003054 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02003055 };
3056
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003057 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02003058}
3059
Peter Maydell8af36742017-12-13 17:52:28 +00003060static void readonly_mem_write(void *opaque, hwaddr addr,
3061 uint64_t val, unsigned size)
3062{
3063 /* Ignore any write to ROM. */
3064}
3065
3066static bool readonly_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01003067 unsigned size, bool is_write,
3068 MemTxAttrs attrs)
Peter Maydell8af36742017-12-13 17:52:28 +00003069{
3070 return is_write;
3071}
3072
3073/* This will only be used for writes, because reads are special cased
3074 * to directly access the underlying host ram.
3075 */
3076static const MemoryRegionOps readonly_mem_ops = {
3077 .write = readonly_mem_write,
3078 .valid.accepts = readonly_mem_accepts,
3079 .endianness = DEVICE_NATIVE_ENDIAN,
3080 .valid = {
3081 .min_access_size = 1,
3082 .max_access_size = 8,
3083 .unaligned = false,
3084 },
3085 .impl = {
3086 .min_access_size = 1,
3087 .max_access_size = 8,
3088 .unaligned = false,
3089 },
3090};
3091
Peter Maydell2d54f192018-06-15 14:57:14 +01003092MemoryRegionSection *iotlb_to_section(CPUState *cpu,
3093 hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02003094{
Peter Maydella54c87b2016-01-21 14:15:05 +00003095 int asidx = cpu_asidx_from_attrs(cpu, attrs);
3096 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01003097 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01003098 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02003099
Peter Maydell2d54f192018-06-15 14:57:14 +01003100 return &sections[index & ~TARGET_PAGE_MASK];
Avi Kivityaa102232012-03-08 17:06:55 +02003101}
3102
Avi Kivitye9179ce2009-06-14 11:38:52 +03003103static void io_mem_init(void)
3104{
Peter Maydell8af36742017-12-13 17:52:28 +00003105 memory_region_init_io(&io_mem_rom, NULL, &readonly_mem_ops,
3106 NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003107 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003108 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00003109
3110 /* io_mem_notdirty calls tb_invalidate_phys_page_fast,
3111 * which can be called without the iothread mutex.
3112 */
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003113 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003114 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00003115 memory_region_clear_global_locking(&io_mem_notdirty);
3116
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003117 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003118 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003119}
3120
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10003121AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
Avi Kivityac1970f2012-10-03 16:22:53 +02003122{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003123 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
3124 uint16_t n;
3125
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003126 n = dummy_section(&d->map, fv, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003127 assert(n == PHYS_SECTION_UNASSIGNED);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003128 n = dummy_section(&d->map, fv, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003129 assert(n == PHYS_SECTION_NOTDIRTY);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003130 n = dummy_section(&d->map, fv, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003131 assert(n == PHYS_SECTION_ROM);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003132 n = dummy_section(&d->map, fv, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003133 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02003134
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02003135 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003136
3137 return d;
Paolo Bonzini00752702013-05-29 12:13:54 +02003138}
3139
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003140void address_space_dispatch_free(AddressSpaceDispatch *d)
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01003141{
3142 phys_sections_free(&d->map);
3143 g_free(d);
3144}
3145
Avi Kivity1d711482012-10-02 18:54:45 +02003146static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02003147{
Peter Maydell32857f42015-10-01 15:29:50 +01003148 CPUAddressSpace *cpuas;
3149 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02003150
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04003151 assert(tcg_enabled());
Avi Kivity117712c2012-02-12 21:23:17 +02003152 /* since each CPU stores ram addresses in its TLB cache, we must
3153 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01003154 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
3155 cpu_reloading_memory_map();
3156 /* The CPU and TLB are protected by the iothread lock.
3157 * We reload the dispatch pointer now because cpu_reloading_memory_map()
3158 * may have split the RCU critical section.
3159 */
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003160 d = address_space_to_dispatch(cpuas->as);
Alex Bennéef35e44e2016-10-21 16:34:18 +01003161 atomic_rcu_set(&cpuas->memory_dispatch, d);
Alex Bennéed10eb082016-11-14 14:17:28 +00003162 tlb_flush(cpuas->cpu);
Avi Kivity50c1e142012-02-08 21:36:02 +02003163}
3164
Avi Kivity62152b82011-07-26 14:26:14 +03003165static void memory_map_init(void)
3166{
Anthony Liguori7267c092011-08-20 22:09:37 -05003167 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01003168
Paolo Bonzini57271d62013-11-07 17:14:37 +01003169 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003170 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03003171
Anthony Liguori7267c092011-08-20 22:09:37 -05003172 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02003173 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
3174 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003175 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03003176}
3177
3178MemoryRegion *get_system_memory(void)
3179{
3180 return system_memory;
3181}
3182
Avi Kivity309cb472011-08-08 16:09:03 +03003183MemoryRegion *get_system_io(void)
3184{
3185 return system_io;
3186}
3187
pbrooke2eef172008-06-08 01:09:01 +00003188#endif /* !defined(CONFIG_USER_ONLY) */
3189
bellard13eb76e2004-01-24 15:23:36 +00003190/* physical memory access (slow version, mainly for debug) */
3191#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02003192int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003193 uint8_t *buf, target_ulong len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003194{
Li Zhijian0c249ff2019-01-17 20:49:01 +08003195 int flags;
3196 target_ulong l, page;
pbrook53a59602006-03-25 19:31:22 +00003197 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003198
3199 while (len > 0) {
3200 page = addr & TARGET_PAGE_MASK;
3201 l = (page + TARGET_PAGE_SIZE) - addr;
3202 if (l > len)
3203 l = len;
3204 flags = page_get_flags(page);
3205 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003206 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003207 if (is_write) {
3208 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003209 return -1;
bellard579a97f2007-11-11 14:26:47 +00003210 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003211 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003212 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003213 memcpy(p, buf, l);
3214 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003215 } else {
3216 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003217 return -1;
bellard579a97f2007-11-11 14:26:47 +00003218 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003219 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003220 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003221 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003222 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003223 }
3224 len -= l;
3225 buf += l;
3226 addr += l;
3227 }
Paul Brooka68fe892010-03-01 00:08:59 +00003228 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003229}
bellard8df1cd02005-01-28 22:37:22 +00003230
bellard13eb76e2004-01-24 15:23:36 +00003231#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003232
Paolo Bonzini845b6212015-03-23 11:45:53 +01003233static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02003234 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003235{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003236 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003237 addr += memory_region_get_ram_addr(mr);
3238
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003239 /* No early return if dirty_log_mask is or becomes 0, because
3240 * cpu_physical_memory_set_dirty_range will still call
3241 * xen_modified_memory.
3242 */
3243 if (dirty_log_mask) {
3244 dirty_log_mask =
3245 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003246 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003247 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02003248 assert(tcg_enabled());
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003249 tb_invalidate_phys_range(addr, addr + length);
3250 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
3251 }
3252 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003253}
3254
Stefan Hajnoczi047be4e2019-01-29 11:46:04 +00003255void memory_region_flush_rom_device(MemoryRegion *mr, hwaddr addr, hwaddr size)
3256{
3257 /*
3258 * In principle this function would work on other memory region types too,
3259 * but the ROM device use case is the only one where this operation is
3260 * necessary. Other memory regions should use the
3261 * address_space_read/write() APIs.
3262 */
3263 assert(memory_region_is_romd(mr));
3264
3265 invalidate_and_set_dirty(mr, addr, size);
3266}
3267
Richard Henderson23326162013-07-08 14:55:59 -07003268static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02003269{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02003270 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07003271
3272 /* Regions are assumed to support 1-4 byte accesses unless
3273 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07003274 if (access_size_max == 0) {
3275 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003276 }
Richard Henderson23326162013-07-08 14:55:59 -07003277
3278 /* Bound the maximum access by the alignment of the address. */
3279 if (!mr->ops->impl.unaligned) {
3280 unsigned align_size_max = addr & -addr;
3281 if (align_size_max != 0 && align_size_max < access_size_max) {
3282 access_size_max = align_size_max;
3283 }
3284 }
3285
3286 /* Don't attempt accesses larger than the maximum. */
3287 if (l > access_size_max) {
3288 l = access_size_max;
3289 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01003290 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07003291
3292 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003293}
3294
Jan Kiszka4840f102015-06-18 18:47:22 +02003295static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02003296{
Jan Kiszka4840f102015-06-18 18:47:22 +02003297 bool unlocked = !qemu_mutex_iothread_locked();
3298 bool release_lock = false;
3299
3300 if (unlocked && mr->global_locking) {
3301 qemu_mutex_lock_iothread();
3302 unlocked = false;
3303 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003304 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003305 if (mr->flush_coalesced_mmio) {
3306 if (unlocked) {
3307 qemu_mutex_lock_iothread();
3308 }
3309 qemu_flush_coalesced_mmio_buffer();
3310 if (unlocked) {
3311 qemu_mutex_unlock_iothread();
3312 }
3313 }
3314
3315 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003316}
3317
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003318/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003319static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3320 MemTxAttrs attrs,
3321 const uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003322 hwaddr len, hwaddr addr1,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003323 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00003324{
bellard13eb76e2004-01-24 15:23:36 +00003325 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003326 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01003327 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02003328 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00003329
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003330 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003331 if (!memory_access_is_direct(mr, true)) {
3332 release_lock |= prepare_mmio_access(mr);
3333 l = memory_access_size(mr, l, addr1);
3334 /* XXX: could force current_cpu to NULL to avoid
3335 potential bugs */
Peter Maydell6d3ede52018-06-15 14:57:14 +01003336 val = ldn_p(buf, l);
3337 result |= memory_region_dispatch_write(mr, addr1, val, l, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003338 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003339 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003340 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003341 memcpy(ptr, buf, l);
3342 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00003343 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003344
3345 if (release_lock) {
3346 qemu_mutex_unlock_iothread();
3347 release_lock = false;
3348 }
3349
bellard13eb76e2004-01-24 15:23:36 +00003350 len -= l;
3351 buf += l;
3352 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003353
3354 if (!len) {
3355 break;
3356 }
3357
3358 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003359 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003360 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02003361
Peter Maydell3b643492015-04-26 16:49:23 +01003362 return result;
bellard13eb76e2004-01-24 15:23:36 +00003363}
bellard8df1cd02005-01-28 22:37:22 +00003364
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003365/* Called from RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003366static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003367 const uint8_t *buf, hwaddr len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003368{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003369 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003370 hwaddr addr1;
3371 MemoryRegion *mr;
3372 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003373
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003374 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003375 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003376 result = flatview_write_continue(fv, addr, attrs, buf, len,
3377 addr1, l, mr);
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003378
3379 return result;
3380}
3381
3382/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003383MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
3384 MemTxAttrs attrs, uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003385 hwaddr len, hwaddr addr1, hwaddr l,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003386 MemoryRegion *mr)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003387{
3388 uint8_t *ptr;
3389 uint64_t val;
3390 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003391 bool release_lock = false;
3392
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003393 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003394 if (!memory_access_is_direct(mr, false)) {
3395 /* I/O case */
3396 release_lock |= prepare_mmio_access(mr);
3397 l = memory_access_size(mr, l, addr1);
Peter Maydell6d3ede52018-06-15 14:57:14 +01003398 result |= memory_region_dispatch_read(mr, addr1, &val, l, attrs);
3399 stn_p(buf, l, val);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003400 } else {
3401 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003402 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003403 memcpy(buf, ptr, l);
3404 }
3405
3406 if (release_lock) {
3407 qemu_mutex_unlock_iothread();
3408 release_lock = false;
3409 }
3410
3411 len -= l;
3412 buf += l;
3413 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003414
3415 if (!len) {
3416 break;
3417 }
3418
3419 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003420 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003421 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003422
3423 return result;
3424}
3425
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003426/* Called from RCU critical section. */
3427static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003428 MemTxAttrs attrs, uint8_t *buf, hwaddr len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003429{
3430 hwaddr l;
3431 hwaddr addr1;
3432 MemoryRegion *mr;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003433
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003434 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003435 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003436 return flatview_read_continue(fv, addr, attrs, buf, len,
3437 addr1, l, mr);
Avi Kivityac1970f2012-10-03 16:22:53 +02003438}
3439
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003440MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003441 MemTxAttrs attrs, uint8_t *buf, hwaddr len)
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003442{
3443 MemTxResult result = MEMTX_OK;
3444 FlatView *fv;
3445
3446 if (len > 0) {
3447 rcu_read_lock();
3448 fv = address_space_to_flatview(as);
3449 result = flatview_read(fv, addr, attrs, buf, len);
3450 rcu_read_unlock();
3451 }
3452
3453 return result;
3454}
3455
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003456MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3457 MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003458 const uint8_t *buf, hwaddr len)
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003459{
3460 MemTxResult result = MEMTX_OK;
3461 FlatView *fv;
3462
3463 if (len > 0) {
3464 rcu_read_lock();
3465 fv = address_space_to_flatview(as);
3466 result = flatview_write(fv, addr, attrs, buf, len);
3467 rcu_read_unlock();
3468 }
3469
3470 return result;
3471}
3472
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003473MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003474 uint8_t *buf, hwaddr len, bool is_write)
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003475{
3476 if (is_write) {
3477 return address_space_write(as, addr, attrs, buf, len);
3478 } else {
3479 return address_space_read_full(as, addr, attrs, buf, len);
3480 }
3481}
3482
Avi Kivitya8170e52012-10-23 12:30:10 +02003483void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003484 hwaddr len, int is_write)
Avi Kivityac1970f2012-10-03 16:22:53 +02003485{
Peter Maydell5c9eb022015-04-26 16:49:24 +01003486 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3487 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02003488}
3489
Alexander Graf582b55a2013-12-11 14:17:44 +01003490enum write_rom_type {
3491 WRITE_DATA,
3492 FLUSH_CACHE,
3493};
3494
Peter Maydell75693e12018-12-14 13:30:48 +00003495static inline MemTxResult address_space_write_rom_internal(AddressSpace *as,
3496 hwaddr addr,
3497 MemTxAttrs attrs,
3498 const uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003499 hwaddr len,
Peter Maydell75693e12018-12-14 13:30:48 +00003500 enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00003501{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003502 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00003503 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003504 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003505 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00003506
Paolo Bonzini41063e12015-03-18 14:21:43 +01003507 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00003508 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003509 l = len;
Peter Maydell75693e12018-12-14 13:30:48 +00003510 mr = address_space_translate(as, addr, &addr1, &l, true, attrs);
ths3b46e622007-09-17 08:09:54 +00003511
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003512 if (!(memory_region_is_ram(mr) ||
3513 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02003514 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003515 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00003516 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003517 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01003518 switch (type) {
3519 case WRITE_DATA:
3520 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01003521 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003522 break;
3523 case FLUSH_CACHE:
3524 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
3525 break;
3526 }
bellardd0ecd2a2006-04-23 17:14:48 +00003527 }
3528 len -= l;
3529 buf += l;
3530 addr += l;
3531 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003532 rcu_read_unlock();
Peter Maydell75693e12018-12-14 13:30:48 +00003533 return MEMTX_OK;
bellardd0ecd2a2006-04-23 17:14:48 +00003534}
3535
Alexander Graf582b55a2013-12-11 14:17:44 +01003536/* used for ROM loading : can write in RAM and ROM */
Peter Maydell3c8133f2018-12-14 13:30:48 +00003537MemTxResult address_space_write_rom(AddressSpace *as, hwaddr addr,
3538 MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003539 const uint8_t *buf, hwaddr len)
Alexander Graf582b55a2013-12-11 14:17:44 +01003540{
Peter Maydell3c8133f2018-12-14 13:30:48 +00003541 return address_space_write_rom_internal(as, addr, attrs,
3542 buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01003543}
3544
Li Zhijian0c249ff2019-01-17 20:49:01 +08003545void cpu_flush_icache_range(hwaddr start, hwaddr len)
Alexander Graf582b55a2013-12-11 14:17:44 +01003546{
3547 /*
3548 * This function should do the same thing as an icache flush that was
3549 * triggered from within the guest. For TCG we are always cache coherent,
3550 * so there is no need to flush anything. For KVM / Xen we need to flush
3551 * the host's instruction cache at least.
3552 */
3553 if (tcg_enabled()) {
3554 return;
3555 }
3556
Peter Maydell75693e12018-12-14 13:30:48 +00003557 address_space_write_rom_internal(&address_space_memory,
3558 start, MEMTXATTRS_UNSPECIFIED,
3559 NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01003560}
3561
aliguori6d16c2f2009-01-22 16:59:11 +00003562typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003563 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00003564 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003565 hwaddr addr;
3566 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003567 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00003568} BounceBuffer;
3569
3570static BounceBuffer bounce;
3571
aliguoriba223c22009-01-22 16:59:16 +00003572typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08003573 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003574 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003575} MapClient;
3576
Fam Zheng38e047b2015-03-16 17:03:35 +08003577QemuMutex map_client_list_lock;
Paolo Bonzinib58deb32018-12-06 11:58:10 +01003578static QLIST_HEAD(, MapClient) map_client_list
Blue Swirl72cf2d42009-09-12 07:36:22 +00003579 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003580
Fam Zhenge95205e2015-03-16 17:03:37 +08003581static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00003582{
Blue Swirl72cf2d42009-09-12 07:36:22 +00003583 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003584 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003585}
3586
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003587static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00003588{
3589 MapClient *client;
3590
Blue Swirl72cf2d42009-09-12 07:36:22 +00003591 while (!QLIST_EMPTY(&map_client_list)) {
3592 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08003593 qemu_bh_schedule(client->bh);
3594 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00003595 }
3596}
3597
Fam Zhenge95205e2015-03-16 17:03:37 +08003598void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003599{
3600 MapClient *client = g_malloc(sizeof(*client));
3601
Fam Zheng38e047b2015-03-16 17:03:35 +08003602 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08003603 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00003604 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003605 if (!atomic_read(&bounce.in_use)) {
3606 cpu_notify_map_clients_locked();
3607 }
Fam Zheng38e047b2015-03-16 17:03:35 +08003608 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003609}
3610
Fam Zheng38e047b2015-03-16 17:03:35 +08003611void cpu_exec_init_all(void)
3612{
3613 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01003614 /* The data structures we set up here depend on knowing the page size,
3615 * so no more changes can be made after this point.
3616 * In an ideal world, nothing we did before we had finished the
3617 * machine setup would care about the target page size, and we could
3618 * do this much later, rather than requiring board models to state
3619 * up front what their requirements are.
3620 */
3621 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08003622 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01003623 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08003624 qemu_mutex_init(&map_client_list_lock);
3625}
3626
Fam Zhenge95205e2015-03-16 17:03:37 +08003627void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003628{
Fam Zhenge95205e2015-03-16 17:03:37 +08003629 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00003630
Fam Zhenge95205e2015-03-16 17:03:37 +08003631 qemu_mutex_lock(&map_client_list_lock);
3632 QLIST_FOREACH(client, &map_client_list, link) {
3633 if (client->bh == bh) {
3634 cpu_unregister_map_client_do(client);
3635 break;
3636 }
3637 }
3638 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003639}
3640
3641static void cpu_notify_map_clients(void)
3642{
Fam Zheng38e047b2015-03-16 17:03:35 +08003643 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003644 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08003645 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00003646}
3647
Li Zhijian0c249ff2019-01-17 20:49:01 +08003648static bool flatview_access_valid(FlatView *fv, hwaddr addr, hwaddr len,
Peter Maydelleace72b2018-05-31 14:50:52 +01003649 bool is_write, MemTxAttrs attrs)
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003650{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003651 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003652 hwaddr l, xlat;
3653
3654 while (len > 0) {
3655 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003656 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003657 if (!memory_access_is_direct(mr, is_write)) {
3658 l = memory_access_size(mr, l, addr);
Peter Maydelleace72b2018-05-31 14:50:52 +01003659 if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003660 return false;
3661 }
3662 }
3663
3664 len -= l;
3665 addr += l;
3666 }
3667 return true;
3668}
3669
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003670bool address_space_access_valid(AddressSpace *as, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003671 hwaddr len, bool is_write,
Peter Maydellfddffa42018-05-31 14:50:52 +01003672 MemTxAttrs attrs)
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003673{
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003674 FlatView *fv;
3675 bool result;
3676
3677 rcu_read_lock();
3678 fv = address_space_to_flatview(as);
Peter Maydelleace72b2018-05-31 14:50:52 +01003679 result = flatview_access_valid(fv, addr, len, is_write, attrs);
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003680 rcu_read_unlock();
3681 return result;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003682}
3683
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003684static hwaddr
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003685flatview_extend_translation(FlatView *fv, hwaddr addr,
Peter Maydell53d07902018-05-31 14:50:52 +01003686 hwaddr target_len,
3687 MemoryRegion *mr, hwaddr base, hwaddr len,
3688 bool is_write, MemTxAttrs attrs)
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003689{
3690 hwaddr done = 0;
3691 hwaddr xlat;
3692 MemoryRegion *this_mr;
3693
3694 for (;;) {
3695 target_len -= len;
3696 addr += len;
3697 done += len;
3698 if (target_len == 0) {
3699 return done;
3700 }
3701
3702 len = target_len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003703 this_mr = flatview_translate(fv, addr, &xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +01003704 &len, is_write, attrs);
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003705 if (this_mr != mr || xlat != base + done) {
3706 return done;
3707 }
3708 }
3709}
3710
aliguori6d16c2f2009-01-22 16:59:11 +00003711/* Map a physical memory region into a host virtual address.
3712 * May map a subset of the requested range, given by and returned in *plen.
3713 * May return NULL if resources needed to perform the mapping are exhausted.
3714 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003715 * Use cpu_register_map_client() to know when retrying the map operation is
3716 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003717 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003718void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003719 hwaddr addr,
3720 hwaddr *plen,
Peter Maydellf26404f2018-05-31 14:50:52 +01003721 bool is_write,
3722 MemTxAttrs attrs)
aliguori6d16c2f2009-01-22 16:59:11 +00003723{
Avi Kivitya8170e52012-10-23 12:30:10 +02003724 hwaddr len = *plen;
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003725 hwaddr l, xlat;
3726 MemoryRegion *mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003727 void *ptr;
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003728 FlatView *fv;
aliguori6d16c2f2009-01-22 16:59:11 +00003729
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003730 if (len == 0) {
3731 return NULL;
3732 }
aliguori6d16c2f2009-01-22 16:59:11 +00003733
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003734 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003735 rcu_read_lock();
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003736 fv = address_space_to_flatview(as);
Peter Maydellefa99a22018-05-31 14:50:52 +01003737 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini41063e12015-03-18 14:21:43 +01003738
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003739 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003740 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01003741 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003742 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00003743 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02003744 /* Avoid unbounded allocations */
3745 l = MIN(l, TARGET_PAGE_SIZE);
3746 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003747 bounce.addr = addr;
3748 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003749
3750 memory_region_ref(mr);
3751 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003752 if (!is_write) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003753 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003754 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003755 }
aliguori6d16c2f2009-01-22 16:59:11 +00003756
Paolo Bonzini41063e12015-03-18 14:21:43 +01003757 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003758 *plen = l;
3759 return bounce.buffer;
3760 }
3761
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003762
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003763 memory_region_ref(mr);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003764 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
Peter Maydell53d07902018-05-31 14:50:52 +01003765 l, is_write, attrs);
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003766 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003767 rcu_read_unlock();
3768
3769 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003770}
3771
Avi Kivityac1970f2012-10-03 16:22:53 +02003772/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003773 * Will also mark the memory as dirty if is_write == 1. access_len gives
3774 * the amount of memory that was actually read or written by the caller.
3775 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003776void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3777 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003778{
3779 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003780 MemoryRegion *mr;
3781 ram_addr_t addr1;
3782
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003783 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003784 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003785 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003786 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003787 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003788 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003789 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003790 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003791 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003792 return;
3793 }
3794 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003795 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3796 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003797 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003798 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003799 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003800 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003801 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003802 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003803}
bellardd0ecd2a2006-04-23 17:14:48 +00003804
Avi Kivitya8170e52012-10-23 12:30:10 +02003805void *cpu_physical_memory_map(hwaddr addr,
3806 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003807 int is_write)
3808{
Peter Maydellf26404f2018-05-31 14:50:52 +01003809 return address_space_map(&address_space_memory, addr, plen, is_write,
3810 MEMTXATTRS_UNSPECIFIED);
Avi Kivityac1970f2012-10-03 16:22:53 +02003811}
3812
Avi Kivitya8170e52012-10-23 12:30:10 +02003813void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3814 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003815{
3816 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3817}
3818
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003819#define ARG1_DECL AddressSpace *as
3820#define ARG1 as
3821#define SUFFIX
3822#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003823#define RCU_READ_LOCK(...) rcu_read_lock()
3824#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3825#include "memory_ldst.inc.c"
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003826
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003827int64_t address_space_cache_init(MemoryRegionCache *cache,
3828 AddressSpace *as,
3829 hwaddr addr,
3830 hwaddr len,
3831 bool is_write)
3832{
Paolo Bonzini48564042018-03-18 18:26:36 +01003833 AddressSpaceDispatch *d;
3834 hwaddr l;
3835 MemoryRegion *mr;
3836
3837 assert(len > 0);
3838
3839 l = len;
3840 cache->fv = address_space_get_flatview(as);
3841 d = flatview_to_dispatch(cache->fv);
3842 cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true);
3843
3844 mr = cache->mrs.mr;
3845 memory_region_ref(mr);
3846 if (memory_access_is_direct(mr, is_write)) {
Peter Maydell53d07902018-05-31 14:50:52 +01003847 /* We don't care about the memory attributes here as we're only
3848 * doing this if we found actual RAM, which behaves the same
3849 * regardless of attributes; so UNSPECIFIED is fine.
3850 */
Paolo Bonzini48564042018-03-18 18:26:36 +01003851 l = flatview_extend_translation(cache->fv, addr, len, mr,
Peter Maydell53d07902018-05-31 14:50:52 +01003852 cache->xlat, l, is_write,
3853 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003854 cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
3855 } else {
3856 cache->ptr = NULL;
3857 }
3858
3859 cache->len = l;
3860 cache->is_write = is_write;
3861 return l;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003862}
3863
3864void address_space_cache_invalidate(MemoryRegionCache *cache,
3865 hwaddr addr,
3866 hwaddr access_len)
3867{
Paolo Bonzini48564042018-03-18 18:26:36 +01003868 assert(cache->is_write);
3869 if (likely(cache->ptr)) {
3870 invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len);
3871 }
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003872}
3873
3874void address_space_cache_destroy(MemoryRegionCache *cache)
3875{
Paolo Bonzini48564042018-03-18 18:26:36 +01003876 if (!cache->mrs.mr) {
3877 return;
3878 }
3879
3880 if (xen_enabled()) {
3881 xen_invalidate_map_cache_entry(cache->ptr);
3882 }
3883 memory_region_unref(cache->mrs.mr);
3884 flatview_unref(cache->fv);
3885 cache->mrs.mr = NULL;
3886 cache->fv = NULL;
3887}
3888
3889/* Called from RCU critical section. This function has the same
3890 * semantics as address_space_translate, but it only works on a
3891 * predefined range of a MemoryRegion that was mapped with
3892 * address_space_cache_init.
3893 */
3894static inline MemoryRegion *address_space_translate_cached(
3895 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003896 hwaddr *plen, bool is_write, MemTxAttrs attrs)
Paolo Bonzini48564042018-03-18 18:26:36 +01003897{
3898 MemoryRegionSection section;
3899 MemoryRegion *mr;
3900 IOMMUMemoryRegion *iommu_mr;
3901 AddressSpace *target_as;
3902
3903 assert(!cache->ptr);
3904 *xlat = addr + cache->xlat;
3905
3906 mr = cache->mrs.mr;
3907 iommu_mr = memory_region_get_iommu(mr);
3908 if (!iommu_mr) {
3909 /* MMIO region. */
3910 return mr;
3911 }
3912
3913 section = address_space_translate_iommu(iommu_mr, xlat, plen,
3914 NULL, is_write, true,
Peter Maydell2f7b0092018-05-31 14:50:53 +01003915 &target_as, attrs);
Paolo Bonzini48564042018-03-18 18:26:36 +01003916 return section.mr;
3917}
3918
3919/* Called from RCU critical section. address_space_read_cached uses this
3920 * out of line function when the target is an MMIO or IOMMU region.
3921 */
3922void
3923address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003924 void *buf, hwaddr len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003925{
3926 hwaddr addr1, l;
3927 MemoryRegion *mr;
3928
3929 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003930 mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
3931 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003932 flatview_read_continue(cache->fv,
3933 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3934 addr1, l, mr);
3935}
3936
3937/* Called from RCU critical section. address_space_write_cached uses this
3938 * out of line function when the target is an MMIO or IOMMU region.
3939 */
3940void
3941address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003942 const void *buf, hwaddr len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003943{
3944 hwaddr addr1, l;
3945 MemoryRegion *mr;
3946
3947 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003948 mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
3949 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003950 flatview_write_continue(cache->fv,
3951 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3952 addr1, l, mr);
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003953}
3954
3955#define ARG1_DECL MemoryRegionCache *cache
3956#define ARG1 cache
Paolo Bonzini48564042018-03-18 18:26:36 +01003957#define SUFFIX _cached_slow
3958#define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
Paolo Bonzini48564042018-03-18 18:26:36 +01003959#define RCU_READ_LOCK() ((void)0)
3960#define RCU_READ_UNLOCK() ((void)0)
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003961#include "memory_ldst.inc.c"
3962
aliguori5e2972f2009-03-28 17:51:36 +00003963/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003964int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003965 uint8_t *buf, target_ulong len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003966{
Avi Kivitya8170e52012-10-23 12:30:10 +02003967 hwaddr phys_addr;
Li Zhijian0c249ff2019-01-17 20:49:01 +08003968 target_ulong l, page;
bellard13eb76e2004-01-24 15:23:36 +00003969
Christian Borntraeger79ca7a12017-03-07 15:19:08 +01003970 cpu_synchronize_state(cpu);
bellard13eb76e2004-01-24 15:23:36 +00003971 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003972 int asidx;
3973 MemTxAttrs attrs;
3974
bellard13eb76e2004-01-24 15:23:36 +00003975 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003976 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3977 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003978 /* if no physical page mapped, return an error */
3979 if (phys_addr == -1)
3980 return -1;
3981 l = (page + TARGET_PAGE_SIZE) - addr;
3982 if (l > len)
3983 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003984 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003985 if (is_write) {
Peter Maydell3c8133f2018-12-14 13:30:48 +00003986 address_space_write_rom(cpu->cpu_ases[asidx].as, phys_addr,
Peter Maydellea7a5332019-01-29 11:46:04 +00003987 attrs, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003988 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003989 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
Peter Maydellea7a5332019-01-29 11:46:04 +00003990 attrs, buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003991 }
bellard13eb76e2004-01-24 15:23:36 +00003992 len -= l;
3993 buf += l;
3994 addr += l;
3995 }
3996 return 0;
3997}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003998
3999/*
4000 * Allows code that needs to deal with migration bitmaps etc to still be built
4001 * target independent.
4002 */
Juan Quintela20afaed2017-03-21 09:09:14 +01004003size_t qemu_target_page_size(void)
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00004004{
Juan Quintela20afaed2017-03-21 09:09:14 +01004005 return TARGET_PAGE_SIZE;
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00004006}
4007
Juan Quintela46d702b2017-04-24 21:03:48 +02004008int qemu_target_page_bits(void)
4009{
4010 return TARGET_PAGE_BITS;
4011}
4012
4013int qemu_target_page_bits_min(void)
4014{
4015 return TARGET_PAGE_BITS_MIN;
4016}
Paul Brooka68fe892010-03-01 00:08:59 +00004017#endif
bellard13eb76e2004-01-24 15:23:36 +00004018
Greg Kurz98ed8ec2014-06-24 19:26:29 +02004019bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00004020{
4021#if defined(TARGET_WORDS_BIGENDIAN)
4022 return true;
4023#else
4024 return false;
4025#endif
4026}
4027
Wen Congyang76f35532012-05-07 12:04:18 +08004028#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02004029bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08004030{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02004031 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02004032 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01004033 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08004034
Paolo Bonzini41063e12015-03-18 14:21:43 +01004035 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02004036 mr = address_space_translate(&address_space_memory,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01004037 phys_addr, &phys_addr, &l, false,
4038 MEMTXATTRS_UNSPECIFIED);
Wen Congyang76f35532012-05-07 12:04:18 +08004039
Paolo Bonzini41063e12015-03-18 14:21:43 +01004040 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
4041 rcu_read_unlock();
4042 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08004043}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004044
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01004045int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004046{
4047 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01004048 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004049
Mike Day0dc3f442013-09-05 14:41:35 -04004050 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08004051 RAMBLOCK_FOREACH(block) {
Yury Kotov754cb9c2019-02-15 20:45:44 +03004052 ret = func(block, opaque);
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01004053 if (ret) {
4054 break;
4055 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004056 }
Mike Day0dc3f442013-09-05 14:41:35 -04004057 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01004058 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004059}
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004060
4061/*
4062 * Unmap pages of memory from start to start+length such that
4063 * they a) read as 0, b) Trigger whatever fault mechanism
4064 * the OS provides for postcopy.
4065 * The pages must be unmapped by the end of the function.
4066 * Returns: 0 on success, none-0 on failure
4067 *
4068 */
4069int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
4070{
4071 int ret = -1;
4072
4073 uint8_t *host_startaddr = rb->host + start;
4074
4075 if ((uintptr_t)host_startaddr & (rb->page_size - 1)) {
4076 error_report("ram_block_discard_range: Unaligned start address: %p",
4077 host_startaddr);
4078 goto err;
4079 }
4080
4081 if ((start + length) <= rb->used_length) {
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004082 bool need_madvise, need_fallocate;
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004083 uint8_t *host_endaddr = host_startaddr + length;
4084 if ((uintptr_t)host_endaddr & (rb->page_size - 1)) {
4085 error_report("ram_block_discard_range: Unaligned end address: %p",
4086 host_endaddr);
4087 goto err;
4088 }
4089
4090 errno = ENOTSUP; /* If we are missing MADVISE etc */
4091
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004092 /* The logic here is messy;
4093 * madvise DONTNEED fails for hugepages
4094 * fallocate works on hugepages and shmem
4095 */
4096 need_madvise = (rb->page_size == qemu_host_page_size);
4097 need_fallocate = rb->fd != -1;
4098 if (need_fallocate) {
4099 /* For a file, this causes the area of the file to be zero'd
4100 * if read, and for hugetlbfs also causes it to be unmapped
4101 * so a userfault will trigger.
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00004102 */
4103#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
4104 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
4105 start, length);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004106 if (ret) {
4107 ret = -errno;
4108 error_report("ram_block_discard_range: Failed to fallocate "
4109 "%s:%" PRIx64 " +%zx (%d)",
4110 rb->idstr, start, length, ret);
4111 goto err;
4112 }
4113#else
4114 ret = -ENOSYS;
4115 error_report("ram_block_discard_range: fallocate not available/file"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004116 "%s:%" PRIx64 " +%zx (%d)",
4117 rb->idstr, start, length, ret);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004118 goto err;
4119#endif
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004120 }
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004121 if (need_madvise) {
4122 /* For normal RAM this causes it to be unmapped,
4123 * for shared memory it causes the local mapping to disappear
4124 * and to fall back on the file contents (which we just
4125 * fallocate'd away).
4126 */
4127#if defined(CONFIG_MADVISE)
4128 ret = madvise(host_startaddr, length, MADV_DONTNEED);
4129 if (ret) {
4130 ret = -errno;
4131 error_report("ram_block_discard_range: Failed to discard range "
4132 "%s:%" PRIx64 " +%zx (%d)",
4133 rb->idstr, start, length, ret);
4134 goto err;
4135 }
4136#else
4137 ret = -ENOSYS;
4138 error_report("ram_block_discard_range: MADVISE not available"
4139 "%s:%" PRIx64 " +%zx (%d)",
4140 rb->idstr, start, length, ret);
4141 goto err;
4142#endif
4143 }
4144 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
4145 need_madvise, need_fallocate, ret);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004146 } else {
4147 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
4148 "/%zx/" RAM_ADDR_FMT")",
4149 rb->idstr, start, length, rb->used_length);
4150 }
4151
4152err:
4153 return ret;
4154}
4155
Junyan Hea4de8552018-07-18 15:48:00 +08004156bool ramblock_is_pmem(RAMBlock *rb)
4157{
4158 return rb->flags & RAM_PMEM;
4159}
4160
Peter Maydellec3f8c92013-06-27 20:53:38 +01004161#endif
Yang Zhonga0be0c52017-07-03 18:12:13 +08004162
4163void page_size_init(void)
4164{
4165 /* NOTE: we can always suppose that qemu_host_page_size >=
4166 TARGET_PAGE_SIZE */
Yang Zhonga0be0c52017-07-03 18:12:13 +08004167 if (qemu_host_page_size == 0) {
4168 qemu_host_page_size = qemu_real_host_page_size;
4169 }
4170 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
4171 qemu_host_page_size = TARGET_PAGE_SIZE;
4172 }
4173 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
4174}
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004175
4176#if !defined(CONFIG_USER_ONLY)
4177
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004178static void mtree_print_phys_entries(int start, int end, int skip, int ptr)
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004179{
4180 if (start == end - 1) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004181 qemu_printf("\t%3d ", start);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004182 } else {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004183 qemu_printf("\t%3d..%-3d ", start, end - 1);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004184 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004185 qemu_printf(" skip=%d ", skip);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004186 if (ptr == PHYS_MAP_NODE_NIL) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004187 qemu_printf(" ptr=NIL");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004188 } else if (!skip) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004189 qemu_printf(" ptr=#%d", ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004190 } else {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004191 qemu_printf(" ptr=[%d]", ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004192 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004193 qemu_printf("\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004194}
4195
4196#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
4197 int128_sub((size), int128_one())) : 0)
4198
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004199void mtree_print_dispatch(AddressSpaceDispatch *d, MemoryRegion *root)
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004200{
4201 int i;
4202
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004203 qemu_printf(" Dispatch\n");
4204 qemu_printf(" Physical sections\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004205
4206 for (i = 0; i < d->map.sections_nb; ++i) {
4207 MemoryRegionSection *s = d->map.sections + i;
4208 const char *names[] = { " [unassigned]", " [not dirty]",
4209 " [ROM]", " [watch]" };
4210
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004211 qemu_printf(" #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx
4212 " %s%s%s%s%s",
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004213 i,
4214 s->offset_within_address_space,
4215 s->offset_within_address_space + MR_SIZE(s->mr->size),
4216 s->mr->name ? s->mr->name : "(noname)",
4217 i < ARRAY_SIZE(names) ? names[i] : "",
4218 s->mr == root ? " [ROOT]" : "",
4219 s == d->mru_section ? " [MRU]" : "",
4220 s->mr->is_iommu ? " [iommu]" : "");
4221
4222 if (s->mr->alias) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004223 qemu_printf(" alias=%s", s->mr->alias->name ?
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004224 s->mr->alias->name : "noname");
4225 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004226 qemu_printf("\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004227 }
4228
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004229 qemu_printf(" Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004230 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
4231 for (i = 0; i < d->map.nodes_nb; ++i) {
4232 int j, jprev;
4233 PhysPageEntry prev;
4234 Node *n = d->map.nodes + i;
4235
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004236 qemu_printf(" [%d]\n", i);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004237
4238 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
4239 PhysPageEntry *pe = *n + j;
4240
4241 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
4242 continue;
4243 }
4244
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004245 mtree_print_phys_entries(jprev, j, prev.skip, prev.ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004246
4247 jprev = j;
4248 prev = *pe;
4249 }
4250
4251 if (jprev != ARRAY_SIZE(*n)) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004252 mtree_print_phys_entries(jprev, j, prev.skip, prev.ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004253 }
4254 }
4255}
4256
4257#endif