blob: 3a00698cc0abe5f23446c01fc6eb17037316e929 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Markus Armbruster14a48c12019-05-23 16:35:05 +020019
Peter Maydell7b31bbc2016-01-26 18:16:56 +000020#include "qemu/osdep.h"
Markus Armbrustera8d25322019-05-23 16:35:08 +020021#include "qemu-common.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010022#include "qapi/error.h"
bellard54936002003-05-13 00:25:15 +000023
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020024#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000025#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010026#include "exec/exec-all.h"
Juan Quintela51180422017-04-24 20:50:19 +020027#include "exec/target_page.h"
bellardb67d9a52008-05-23 09:57:34 +000028#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020029#include "hw/qdev-core.h"
Fam Zhengc7e002c2017-07-14 10:15:08 +080030#include "hw/qdev-properties.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010031#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020032#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010033#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010034#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010035#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020036#include "sysemu/sysemu.h"
Markus Armbruster14a48c12019-05-23 16:35:05 +020037#include "sysemu/tcg.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010038#include "qemu/timer.h"
39#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020040#include "qemu/error-report.h"
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +020041#include "qemu/qemu-print.h"
pbrook53a59602006-03-25 19:31:22 +000042#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020043#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010044#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020045#include "hw/hw.h"
46#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010047#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020048#include "sysemu/dma.h"
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +110049#include "sysemu/numa.h"
Christian Borntraeger79ca7a12017-03-07 15:19:08 +010050#include "sysemu/hw_accel.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020051#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010052#include "sysemu/xen-mapcache.h"
Daniel P. Berrange0ab8ed12017-01-25 16:14:15 +000053#include "trace-root.h"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +000054
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000055#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000056#include <linux/falloc.h>
57#endif
58
pbrook53a59602006-03-25 19:31:22 +000059#endif
Mike Day0dc3f442013-09-05 14:41:35 -040060#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020061#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000062#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030063#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000064
Paolo Bonzini022c62c2012-12-17 18:19:49 +010065#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020066#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030067#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020068
Bharata B Rao9dfeca72016-05-12 09:18:12 +053069#include "migration/vmstate.h"
70
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020071#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030072#ifndef _WIN32
73#include "qemu/mmap-alloc.h"
74#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020075
Peter Xube9b23c2017-05-12 12:17:41 +080076#include "monitor/monitor.h"
77
blueswir1db7b5422007-05-26 17:36:03 +000078//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000079
pbrook99773bd2006-04-16 15:14:59 +000080#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040081/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
82 * are protected by the ramlist lock.
83 */
Mike Day0d53d9f2015-01-21 13:45:24 +010084RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030085
86static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030087static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030088
Avi Kivityf6790af2012-10-02 20:13:51 +020089AddressSpace address_space_io;
90AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020091
Paolo Bonzini0844e002013-05-24 14:37:28 +020092MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020093static MemoryRegion io_mem_unassigned;
pbrooke2eef172008-06-08 01:09:01 +000094#endif
bellard9fa3e852004-01-04 18:06:42 +000095
Peter Maydell20bccb82016-10-24 16:26:49 +010096#ifdef TARGET_PAGE_BITS_VARY
97int target_page_bits;
98bool target_page_bits_decided;
99#endif
100
Paolo Bonzinif481ee22018-12-06 11:56:15 +0100101CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
102
bellard6a00d602005-11-21 23:25:50 +0000103/* current CPU in the current thread. It is only valid inside
104 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200105__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000106/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000107 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000108 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100109int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000110
Yang Zhonga0be0c52017-07-03 18:12:13 +0800111uintptr_t qemu_host_page_size;
112intptr_t qemu_host_page_mask;
Yang Zhonga0be0c52017-07-03 18:12:13 +0800113
Peter Maydell20bccb82016-10-24 16:26:49 +0100114bool set_preferred_target_page_bits(int bits)
115{
116 /* The target page size is the lowest common denominator for all
117 * the CPUs in the system, so we can only make it smaller, never
118 * larger. And we can't make it smaller once we've committed to
119 * a particular size.
120 */
121#ifdef TARGET_PAGE_BITS_VARY
122 assert(bits >= TARGET_PAGE_BITS_MIN);
123 if (target_page_bits == 0 || target_page_bits > bits) {
124 if (target_page_bits_decided) {
125 return false;
126 }
127 target_page_bits = bits;
128 }
129#endif
130 return true;
131}
132
pbrooke2eef172008-06-08 01:09:01 +0000133#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200134
Peter Maydell20bccb82016-10-24 16:26:49 +0100135static void finalize_target_page_bits(void)
136{
137#ifdef TARGET_PAGE_BITS_VARY
138 if (target_page_bits == 0) {
139 target_page_bits = TARGET_PAGE_BITS_MIN;
140 }
141 target_page_bits_decided = true;
142#endif
143}
144
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200145typedef struct PhysPageEntry PhysPageEntry;
146
147struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200148 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200149 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200150 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200151 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200152};
153
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200154#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
155
Paolo Bonzini03f49952013-11-07 17:14:36 +0100156/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100157#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100158
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200159#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100160#define P_L2_SIZE (1 << P_L2_BITS)
161
162#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
163
164typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200165
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200166typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100167 struct rcu_head rcu;
168
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200169 unsigned sections_nb;
170 unsigned sections_nb_alloc;
171 unsigned nodes_nb;
172 unsigned nodes_nb_alloc;
173 Node *nodes;
174 MemoryRegionSection *sections;
175} PhysPageMap;
176
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200177struct AddressSpaceDispatch {
Fam Zheng729633c2016-03-01 14:18:24 +0800178 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200179 /* This is a multi-level map on the physical address space.
180 * The bottom level has pointers to MemoryRegionSections.
181 */
182 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200183 PhysPageMap map;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200184};
185
Jan Kiszka90260c62013-05-26 21:46:51 +0200186#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
187typedef struct subpage_t {
188 MemoryRegion iomem;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000189 FlatView *fv;
Jan Kiszka90260c62013-05-26 21:46:51 +0200190 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100191 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200192} subpage_t;
193
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200194#define PHYS_SECTION_UNASSIGNED 0
195#define PHYS_SECTION_NOTDIRTY 1
196#define PHYS_SECTION_ROM 2
197#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200198
pbrooke2eef172008-06-08 01:09:01 +0000199static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300200static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000201static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000202
Avi Kivity1ec9b902012-01-02 12:47:48 +0200203static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100204
205/**
206 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
207 * @cpu: the CPU whose AddressSpace this is
208 * @as: the AddressSpace itself
209 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
210 * @tcg_as_listener: listener for tracking changes to the AddressSpace
211 */
212struct CPUAddressSpace {
213 CPUState *cpu;
214 AddressSpace *as;
215 struct AddressSpaceDispatch *memory_dispatch;
216 MemoryListener tcg_as_listener;
217};
218
Gerd Hoffmann8deaf122017-04-21 11:16:25 +0200219struct DirtyBitmapSnapshot {
220 ram_addr_t start;
221 ram_addr_t end;
222 unsigned long dirty[];
223};
224
pbrook6658ffb2007-03-16 23:58:11 +0000225#endif
bellard54936002003-05-13 00:25:15 +0000226
Paul Brook6d9a1302010-02-28 23:55:53 +0000227#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200228
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200229static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200230{
Peter Lieven101420b2016-07-15 12:03:50 +0200231 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200232 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200233 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200234 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
235 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200236 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200237 }
238}
239
Paolo Bonzinidb946042015-05-21 15:12:29 +0200240static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200241{
242 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200243 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200244 PhysPageEntry e;
245 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200246
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200247 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200248 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200249 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200250 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200251
252 e.skip = leaf ? 0 : 1;
253 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100254 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200255 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200256 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200257 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200258}
259
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200260static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
261 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200262 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200263{
264 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100265 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200266
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200267 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200268 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200269 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200270 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100271 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200272
Paolo Bonzini03f49952013-11-07 17:14:36 +0100273 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200274 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200275 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200276 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200277 *index += step;
278 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200279 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200280 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200281 }
282 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200283 }
284}
285
Avi Kivityac1970f2012-10-03 16:22:53 +0200286static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200287 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200288 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000289{
Avi Kivity29990972012-02-13 20:21:20 +0200290 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200291 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000292
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200293 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000294}
295
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200296/* Compact a non leaf page entry. Simply detect that the entry has a single child,
297 * and update our entry so we can skip it and go directly to the destination.
298 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400299static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200300{
301 unsigned valid_ptr = P_L2_SIZE;
302 int valid = 0;
303 PhysPageEntry *p;
304 int i;
305
306 if (lp->ptr == PHYS_MAP_NODE_NIL) {
307 return;
308 }
309
310 p = nodes[lp->ptr];
311 for (i = 0; i < P_L2_SIZE; i++) {
312 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
313 continue;
314 }
315
316 valid_ptr = i;
317 valid++;
318 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400319 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200320 }
321 }
322
323 /* We can only compress if there's only one child. */
324 if (valid != 1) {
325 return;
326 }
327
328 assert(valid_ptr < P_L2_SIZE);
329
330 /* Don't compress if it won't fit in the # of bits we have. */
331 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
332 return;
333 }
334
335 lp->ptr = p[valid_ptr].ptr;
336 if (!p[valid_ptr].skip) {
337 /* If our only child is a leaf, make this a leaf. */
338 /* By design, we should have made this node a leaf to begin with so we
339 * should never reach here.
340 * But since it's so simple to handle this, let's do it just in case we
341 * change this rule.
342 */
343 lp->skip = 0;
344 } else {
345 lp->skip += p[valid_ptr].skip;
346 }
347}
348
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +1000349void address_space_dispatch_compact(AddressSpaceDispatch *d)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200350{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200351 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400352 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200353 }
354}
355
Fam Zheng29cb5332016-03-01 14:18:23 +0800356static inline bool section_covers_addr(const MemoryRegionSection *section,
357 hwaddr addr)
358{
359 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
360 * the section must cover the entire address space.
361 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700362 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800363 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700364 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800365}
366
Peter Xu003a0cf2017-05-15 16:50:57 +0800367static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
bellard92e873b2004-05-21 14:52:29 +0000368{
Peter Xu003a0cf2017-05-15 16:50:57 +0800369 PhysPageEntry lp = d->phys_map, *p;
370 Node *nodes = d->map.nodes;
371 MemoryRegionSection *sections = d->map.sections;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200372 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200373 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200374
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200375 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200376 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200377 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200378 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200379 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100380 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200381 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200382
Fam Zheng29cb5332016-03-01 14:18:23 +0800383 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200384 return &sections[lp.ptr];
385 } else {
386 return &sections[PHYS_SECTION_UNASSIGNED];
387 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200388}
389
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100390/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200391static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200392 hwaddr addr,
393 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200394{
Fam Zheng729633c2016-03-01 14:18:24 +0800395 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200396 subpage_t *subpage;
397
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100398 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
399 !section_covers_addr(section, addr)) {
Peter Xu003a0cf2017-05-15 16:50:57 +0800400 section = phys_page_find(d, addr);
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100401 atomic_set(&d->mru_section, section);
Fam Zheng729633c2016-03-01 14:18:24 +0800402 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200403 if (resolve_subpage && section->mr->subpage) {
404 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200405 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200406 }
407 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200408}
409
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100410/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200411static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200412address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200413 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200414{
415 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200416 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100417 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200418
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200419 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200420 /* Compute offset within MemoryRegionSection */
421 addr -= section->offset_within_address_space;
422
423 /* Compute offset within MemoryRegion */
424 *xlat = addr + section->offset_within_region;
425
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200426 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200427
428 /* MMIO registers can be expected to perform full-width accesses based only
429 * on their address, without considering adjacent registers that could
430 * decode to completely different MemoryRegions. When such registers
431 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
432 * regions overlap wildly. For this reason we cannot clamp the accesses
433 * here.
434 *
435 * If the length is small (as is the case for address_space_ldl/stl),
436 * everything works fine. If the incoming length is large, however,
437 * the caller really has to do the clamping through memory_access_size.
438 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200439 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200440 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200441 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
442 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200443 return section;
444}
Jan Kiszka90260c62013-05-26 21:46:51 +0200445
Peter Xud5e5faf2017-10-10 11:42:45 +0200446/**
Paolo Bonzinia411c842018-03-03 17:24:04 +0100447 * address_space_translate_iommu - translate an address through an IOMMU
448 * memory region and then through the target address space.
449 *
450 * @iommu_mr: the IOMMU memory region that we start the translation from
451 * @addr: the address to be translated through the MMU
452 * @xlat: the translated address offset within the destination memory region.
453 * It cannot be %NULL.
454 * @plen_out: valid read/write length of the translated address. It
455 * cannot be %NULL.
456 * @page_mask_out: page mask for the translated address. This
457 * should only be meaningful for IOMMU translated
458 * addresses, since there may be huge pages that this bit
459 * would tell. It can be %NULL if we don't care about it.
460 * @is_write: whether the translation operation is for write
461 * @is_mmio: whether this can be MMIO, set true if it can
462 * @target_as: the address space targeted by the IOMMU
Peter Maydell2f7b0092018-05-31 14:50:53 +0100463 * @attrs: transaction attributes
Paolo Bonzinia411c842018-03-03 17:24:04 +0100464 *
465 * This function is called from RCU critical section. It is the common
466 * part of flatview_do_translate and address_space_translate_cached.
467 */
468static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr,
469 hwaddr *xlat,
470 hwaddr *plen_out,
471 hwaddr *page_mask_out,
472 bool is_write,
473 bool is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100474 AddressSpace **target_as,
475 MemTxAttrs attrs)
Paolo Bonzinia411c842018-03-03 17:24:04 +0100476{
477 MemoryRegionSection *section;
478 hwaddr page_mask = (hwaddr)-1;
479
480 do {
481 hwaddr addr = *xlat;
482 IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
Peter Maydell2c91bcf2018-06-15 14:57:16 +0100483 int iommu_idx = 0;
484 IOMMUTLBEntry iotlb;
485
486 if (imrc->attrs_to_index) {
487 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
488 }
489
490 iotlb = imrc->translate(iommu_mr, addr, is_write ?
491 IOMMU_WO : IOMMU_RO, iommu_idx);
Paolo Bonzinia411c842018-03-03 17:24:04 +0100492
493 if (!(iotlb.perm & (1 << is_write))) {
494 goto unassigned;
495 }
496
497 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
498 | (addr & iotlb.addr_mask));
499 page_mask &= iotlb.addr_mask;
500 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
501 *target_as = iotlb.target_as;
502
503 section = address_space_translate_internal(
504 address_space_to_dispatch(iotlb.target_as), addr, xlat,
505 plen_out, is_mmio);
506
507 iommu_mr = memory_region_get_iommu(section->mr);
508 } while (unlikely(iommu_mr));
509
510 if (page_mask_out) {
511 *page_mask_out = page_mask;
512 }
513 return *section;
514
515unassigned:
516 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
517}
518
519/**
Peter Xud5e5faf2017-10-10 11:42:45 +0200520 * flatview_do_translate - translate an address in FlatView
521 *
522 * @fv: the flat view that we want to translate on
523 * @addr: the address to be translated in above address space
524 * @xlat: the translated address offset within memory region. It
525 * cannot be @NULL.
526 * @plen_out: valid read/write length of the translated address. It
527 * can be @NULL when we don't care about it.
528 * @page_mask_out: page mask for the translated address. This
529 * should only be meaningful for IOMMU translated
530 * addresses, since there may be huge pages that this bit
531 * would tell. It can be @NULL if we don't care about it.
532 * @is_write: whether the translation operation is for write
533 * @is_mmio: whether this can be MMIO, set true if it can
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200534 * @target_as: the address space targeted by the IOMMU
Peter Maydell49e14aa2018-05-31 14:50:53 +0100535 * @attrs: memory transaction attributes
Peter Xud5e5faf2017-10-10 11:42:45 +0200536 *
537 * This function is called from RCU critical section
538 */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000539static MemoryRegionSection flatview_do_translate(FlatView *fv,
540 hwaddr addr,
541 hwaddr *xlat,
Peter Xud5e5faf2017-10-10 11:42:45 +0200542 hwaddr *plen_out,
543 hwaddr *page_mask_out,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000544 bool is_write,
545 bool is_mmio,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100546 AddressSpace **target_as,
547 MemTxAttrs attrs)
Jan Kiszka90260c62013-05-26 21:46:51 +0200548{
Avi Kivity30951152012-10-30 13:47:46 +0200549 MemoryRegionSection *section;
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000550 IOMMUMemoryRegion *iommu_mr;
Peter Xud5e5faf2017-10-10 11:42:45 +0200551 hwaddr plen = (hwaddr)(-1);
552
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200553 if (!plen_out) {
554 plen_out = &plen;
Peter Xud5e5faf2017-10-10 11:42:45 +0200555 }
Avi Kivity30951152012-10-30 13:47:46 +0200556
Paolo Bonzinia411c842018-03-03 17:24:04 +0100557 section = address_space_translate_internal(
558 flatview_to_dispatch(fv), addr, xlat,
559 plen_out, is_mmio);
Avi Kivity30951152012-10-30 13:47:46 +0200560
Paolo Bonzinia411c842018-03-03 17:24:04 +0100561 iommu_mr = memory_region_get_iommu(section->mr);
562 if (unlikely(iommu_mr)) {
563 return address_space_translate_iommu(iommu_mr, xlat,
564 plen_out, page_mask_out,
565 is_write, is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100566 target_as, attrs);
Avi Kivity30951152012-10-30 13:47:46 +0200567 }
Peter Xud5e5faf2017-10-10 11:42:45 +0200568 if (page_mask_out) {
Paolo Bonzinia411c842018-03-03 17:24:04 +0100569 /* Not behind an IOMMU, use default page size. */
570 *page_mask_out = ~TARGET_PAGE_MASK;
Peter Xud5e5faf2017-10-10 11:42:45 +0200571 }
572
Peter Xua7640402017-05-17 16:57:42 +0800573 return *section;
Peter Xua7640402017-05-17 16:57:42 +0800574}
575
576/* Called from RCU critical section */
577IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
Peter Maydell7446eb02018-05-31 14:50:53 +0100578 bool is_write, MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800579{
580 MemoryRegionSection section;
Peter Xu076a93d2017-10-10 11:42:46 +0200581 hwaddr xlat, page_mask;
Peter Xua7640402017-05-17 16:57:42 +0800582
Peter Xu076a93d2017-10-10 11:42:46 +0200583 /*
584 * This can never be MMIO, and we don't really care about plen,
585 * but page mask.
586 */
587 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100588 NULL, &page_mask, is_write, false, &as,
589 attrs);
Peter Xua7640402017-05-17 16:57:42 +0800590
591 /* Illegal translation */
592 if (section.mr == &io_mem_unassigned) {
593 goto iotlb_fail;
594 }
595
596 /* Convert memory region offset into address space offset */
597 xlat += section.offset_within_address_space -
598 section.offset_within_region;
599
Peter Xua7640402017-05-17 16:57:42 +0800600 return (IOMMUTLBEntry) {
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000601 .target_as = as,
Peter Xu076a93d2017-10-10 11:42:46 +0200602 .iova = addr & ~page_mask,
603 .translated_addr = xlat & ~page_mask,
604 .addr_mask = page_mask,
Peter Xua7640402017-05-17 16:57:42 +0800605 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
606 .perm = IOMMU_RW,
607 };
608
609iotlb_fail:
610 return (IOMMUTLBEntry) {0};
611}
612
613/* Called from RCU critical section */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000614MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +0100615 hwaddr *plen, bool is_write,
616 MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800617{
618 MemoryRegion *mr;
619 MemoryRegionSection section;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000620 AddressSpace *as = NULL;
Peter Xua7640402017-05-17 16:57:42 +0800621
622 /* This can be MMIO, so setup MMIO bit. */
Peter Xud5e5faf2017-10-10 11:42:45 +0200623 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100624 is_write, true, &as, attrs);
Peter Xua7640402017-05-17 16:57:42 +0800625 mr = section.mr;
626
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000627 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100628 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700629 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100630 }
631
Avi Kivity30951152012-10-30 13:47:46 +0200632 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200633}
634
Peter Maydell1f871c52018-06-15 14:57:16 +0100635typedef struct TCGIOMMUNotifier {
636 IOMMUNotifier n;
637 MemoryRegion *mr;
638 CPUState *cpu;
639 int iommu_idx;
640 bool active;
641} TCGIOMMUNotifier;
642
643static void tcg_iommu_unmap_notify(IOMMUNotifier *n, IOMMUTLBEntry *iotlb)
644{
645 TCGIOMMUNotifier *notifier = container_of(n, TCGIOMMUNotifier, n);
646
647 if (!notifier->active) {
648 return;
649 }
650 tlb_flush(notifier->cpu);
651 notifier->active = false;
652 /* We leave the notifier struct on the list to avoid reallocating it later.
653 * Generally the number of IOMMUs a CPU deals with will be small.
654 * In any case we can't unregister the iommu notifier from a notify
655 * callback.
656 */
657}
658
659static void tcg_register_iommu_notifier(CPUState *cpu,
660 IOMMUMemoryRegion *iommu_mr,
661 int iommu_idx)
662{
663 /* Make sure this CPU has an IOMMU notifier registered for this
664 * IOMMU/IOMMU index combination, so that we can flush its TLB
665 * when the IOMMU tells us the mappings we've cached have changed.
666 */
667 MemoryRegion *mr = MEMORY_REGION(iommu_mr);
668 TCGIOMMUNotifier *notifier;
669 int i;
670
671 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
Peter Maydell5601be32019-02-01 14:55:45 +0000672 notifier = g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i);
Peter Maydell1f871c52018-06-15 14:57:16 +0100673 if (notifier->mr == mr && notifier->iommu_idx == iommu_idx) {
674 break;
675 }
676 }
677 if (i == cpu->iommu_notifiers->len) {
678 /* Not found, add a new entry at the end of the array */
679 cpu->iommu_notifiers = g_array_set_size(cpu->iommu_notifiers, i + 1);
Peter Maydell5601be32019-02-01 14:55:45 +0000680 notifier = g_new0(TCGIOMMUNotifier, 1);
681 g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i) = notifier;
Peter Maydell1f871c52018-06-15 14:57:16 +0100682
683 notifier->mr = mr;
684 notifier->iommu_idx = iommu_idx;
685 notifier->cpu = cpu;
686 /* Rather than trying to register interest in the specific part
687 * of the iommu's address space that we've accessed and then
688 * expand it later as subsequent accesses touch more of it, we
689 * just register interest in the whole thing, on the assumption
690 * that iommu reconfiguration will be rare.
691 */
692 iommu_notifier_init(&notifier->n,
693 tcg_iommu_unmap_notify,
694 IOMMU_NOTIFIER_UNMAP,
695 0,
696 HWADDR_MAX,
697 iommu_idx);
698 memory_region_register_iommu_notifier(notifier->mr, &notifier->n);
699 }
700
701 if (!notifier->active) {
702 notifier->active = true;
703 }
704}
705
706static void tcg_iommu_free_notifier_list(CPUState *cpu)
707{
708 /* Destroy the CPU's notifier list */
709 int i;
710 TCGIOMMUNotifier *notifier;
711
712 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
Peter Maydell5601be32019-02-01 14:55:45 +0000713 notifier = g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i);
Peter Maydell1f871c52018-06-15 14:57:16 +0100714 memory_region_unregister_iommu_notifier(notifier->mr, &notifier->n);
Peter Maydell5601be32019-02-01 14:55:45 +0000715 g_free(notifier);
Peter Maydell1f871c52018-06-15 14:57:16 +0100716 }
717 g_array_free(cpu->iommu_notifiers, true);
718}
719
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100720/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200721MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000722address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Peter Maydell1f871c52018-06-15 14:57:16 +0100723 hwaddr *xlat, hwaddr *plen,
724 MemTxAttrs attrs, int *prot)
Jan Kiszka90260c62013-05-26 21:46:51 +0200725{
Avi Kivity30951152012-10-30 13:47:46 +0200726 MemoryRegionSection *section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100727 IOMMUMemoryRegion *iommu_mr;
728 IOMMUMemoryRegionClass *imrc;
729 IOMMUTLBEntry iotlb;
730 int iommu_idx;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100731 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000732
Peter Maydell1f871c52018-06-15 14:57:16 +0100733 for (;;) {
734 section = address_space_translate_internal(d, addr, &addr, plen, false);
735
736 iommu_mr = memory_region_get_iommu(section->mr);
737 if (!iommu_mr) {
738 break;
739 }
740
741 imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
742
743 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
744 tcg_register_iommu_notifier(cpu, iommu_mr, iommu_idx);
745 /* We need all the permissions, so pass IOMMU_NONE so the IOMMU
746 * doesn't short-cut its translation table walk.
747 */
748 iotlb = imrc->translate(iommu_mr, addr, IOMMU_NONE, iommu_idx);
749 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
750 | (addr & iotlb.addr_mask));
751 /* Update the caller's prot bits to remove permissions the IOMMU
752 * is giving us a failure response for. If we get down to no
753 * permissions left at all we can give up now.
754 */
755 if (!(iotlb.perm & IOMMU_RO)) {
756 *prot &= ~(PAGE_READ | PAGE_EXEC);
757 }
758 if (!(iotlb.perm & IOMMU_WO)) {
759 *prot &= ~PAGE_WRITE;
760 }
761
762 if (!*prot) {
763 goto translate_fail;
764 }
765
766 d = flatview_to_dispatch(address_space_to_flatview(iotlb.target_as));
767 }
Avi Kivity30951152012-10-30 13:47:46 +0200768
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000769 assert(!memory_region_is_iommu(section->mr));
Peter Maydell1f871c52018-06-15 14:57:16 +0100770 *xlat = addr;
Avi Kivity30951152012-10-30 13:47:46 +0200771 return section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100772
773translate_fail:
774 return &d->map.sections[PHYS_SECTION_UNASSIGNED];
Jan Kiszka90260c62013-05-26 21:46:51 +0200775}
bellard9fa3e852004-01-04 18:06:42 +0000776#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000777
Andreas Färberb170fce2013-01-20 20:23:22 +0100778#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000779
Juan Quintelae59fb372009-09-29 22:48:21 +0200780static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200781{
Andreas Färber259186a2013-01-17 18:51:17 +0100782 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200783
aurel323098dba2009-03-07 21:28:24 +0000784 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
785 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100786 cpu->interrupt_request &= ~0x01;
Alex Bennéed10eb082016-11-14 14:17:28 +0000787 tlb_flush(cpu);
pbrook9656f322008-07-01 20:01:19 +0000788
Pavel Dovgalyuk15a356c2018-01-10 16:48:46 +0300789 /* loadvm has just updated the content of RAM, bypassing the
790 * usual mechanisms that ensure we flush TBs for writes to
791 * memory we've translated code from. So we must flush all TBs,
792 * which will now be stale.
793 */
794 tb_flush(cpu);
795
pbrook9656f322008-07-01 20:01:19 +0000796 return 0;
797}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200798
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400799static int cpu_common_pre_load(void *opaque)
800{
801 CPUState *cpu = opaque;
802
Paolo Bonziniadee6422014-12-19 12:53:14 +0100803 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400804
805 return 0;
806}
807
808static bool cpu_common_exception_index_needed(void *opaque)
809{
810 CPUState *cpu = opaque;
811
Paolo Bonziniadee6422014-12-19 12:53:14 +0100812 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400813}
814
815static const VMStateDescription vmstate_cpu_common_exception_index = {
816 .name = "cpu_common/exception_index",
817 .version_id = 1,
818 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200819 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400820 .fields = (VMStateField[]) {
821 VMSTATE_INT32(exception_index, CPUState),
822 VMSTATE_END_OF_LIST()
823 }
824};
825
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300826static bool cpu_common_crash_occurred_needed(void *opaque)
827{
828 CPUState *cpu = opaque;
829
830 return cpu->crash_occurred;
831}
832
833static const VMStateDescription vmstate_cpu_common_crash_occurred = {
834 .name = "cpu_common/crash_occurred",
835 .version_id = 1,
836 .minimum_version_id = 1,
837 .needed = cpu_common_crash_occurred_needed,
838 .fields = (VMStateField[]) {
839 VMSTATE_BOOL(crash_occurred, CPUState),
840 VMSTATE_END_OF_LIST()
841 }
842};
843
Andreas Färber1a1562f2013-06-17 04:09:11 +0200844const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200845 .name = "cpu_common",
846 .version_id = 1,
847 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400848 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200849 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200850 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100851 VMSTATE_UINT32(halted, CPUState),
852 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200853 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400854 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200855 .subsections = (const VMStateDescription*[]) {
856 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300857 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200858 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200859 }
860};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200861
pbrook9656f322008-07-01 20:01:19 +0000862#endif
863
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100864CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400865{
Andreas Färberbdc44642013-06-24 23:50:24 +0200866 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400867
Andreas Färberbdc44642013-06-24 23:50:24 +0200868 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100869 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200870 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100871 }
Glauber Costa950f1472009-06-09 12:15:18 -0400872 }
873
Andreas Färberbdc44642013-06-24 23:50:24 +0200874 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400875}
876
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000877#if !defined(CONFIG_USER_ONLY)
Peter Xu80ceb072017-11-23 17:23:32 +0800878void cpu_address_space_init(CPUState *cpu, int asidx,
879 const char *prefix, MemoryRegion *mr)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000880{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000881 CPUAddressSpace *newas;
Peter Xu80ceb072017-11-23 17:23:32 +0800882 AddressSpace *as = g_new0(AddressSpace, 1);
Peter Xu87a621d2017-11-23 17:23:33 +0800883 char *as_name;
Peter Xu80ceb072017-11-23 17:23:32 +0800884
885 assert(mr);
Peter Xu87a621d2017-11-23 17:23:33 +0800886 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
887 address_space_init(as, mr, as_name);
888 g_free(as_name);
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000889
890 /* Target code should have set num_ases before calling us */
891 assert(asidx < cpu->num_ases);
892
Peter Maydell56943e82016-01-21 14:15:04 +0000893 if (asidx == 0) {
894 /* address space 0 gets the convenience alias */
895 cpu->as = as;
896 }
897
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000898 /* KVM cannot currently support multiple address spaces. */
899 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000900
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000901 if (!cpu->cpu_ases) {
902 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000903 }
Peter Maydell32857f42015-10-01 15:29:50 +0100904
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000905 newas = &cpu->cpu_ases[asidx];
906 newas->cpu = cpu;
907 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000908 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000909 newas->tcg_as_listener.commit = tcg_commit;
910 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000911 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000912}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000913
914AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
915{
916 /* Return the AddressSpace corresponding to the specified index */
917 return cpu->cpu_ases[asidx].as;
918}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000919#endif
920
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200921void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530922{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530923 CPUClass *cc = CPU_GET_CLASS(cpu);
924
Paolo Bonzini267f6852016-08-28 03:45:14 +0200925 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530926
927 if (cc->vmsd != NULL) {
928 vmstate_unregister(NULL, cc->vmsd, cpu);
929 }
930 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
931 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
932 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100933#ifndef CONFIG_USER_ONLY
934 tcg_iommu_free_notifier_list(cpu);
935#endif
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530936}
937
Fam Zhengc7e002c2017-07-14 10:15:08 +0800938Property cpu_common_props[] = {
939#ifndef CONFIG_USER_ONLY
940 /* Create a memory property for softmmu CPU object,
941 * so users can wire up its memory. (This can't go in qom/cpu.c
942 * because that file is compiled only once for both user-mode
943 * and system builds.) The default if no link is set up is to use
944 * the system address space.
945 */
946 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
947 MemoryRegion *),
948#endif
949 DEFINE_PROP_END_OF_LIST(),
950};
951
Laurent Vivier39e329e2016-10-20 13:26:02 +0200952void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000953{
Peter Maydell56943e82016-01-21 14:15:04 +0000954 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000955 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000956
Eduardo Habkost291135b2015-04-27 17:00:33 -0300957#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300958 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000959 cpu->memory = system_memory;
960 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300961#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200962}
963
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200964void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200965{
Richard Henderson55c3cee2017-10-15 19:02:42 -0700966 CPUClass *cc = CPU_GET_CLASS(cpu);
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000967 static bool tcg_target_initialized;
Eduardo Habkost291135b2015-04-27 17:00:33 -0300968
Paolo Bonzini267f6852016-08-28 03:45:14 +0200969 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200970
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000971 if (tcg_enabled() && !tcg_target_initialized) {
972 tcg_target_initialized = true;
Richard Henderson55c3cee2017-10-15 19:02:42 -0700973 cc->tcg_initialize();
974 }
Emilio G. Cota5005e252018-10-09 13:45:54 -0400975 tlb_init(cpu);
Richard Henderson55c3cee2017-10-15 19:02:42 -0700976
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200977#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200978 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200979 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200980 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100981 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200982 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100983 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100984
Peter Maydell5601be32019-02-01 14:55:45 +0000985 cpu->iommu_notifiers = g_array_new(false, true, sizeof(TCGIOMMUNotifier *));
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200986#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000987}
988
Eduardo Habkostc1c8cfe2019-04-16 23:59:40 -0300989const char *parse_cpu_option(const char *cpu_option)
Igor Mammedov2278b932018-02-07 11:40:26 +0100990{
991 ObjectClass *oc;
992 CPUClass *cc;
993 gchar **model_pieces;
994 const char *cpu_type;
995
Eduardo Habkostc1c8cfe2019-04-16 23:59:40 -0300996 model_pieces = g_strsplit(cpu_option, ",", 2);
Eduardo Habkost5b863f32019-04-18 00:45:01 -0300997 if (!model_pieces[0]) {
998 error_report("-cpu option cannot be empty");
999 exit(1);
1000 }
Igor Mammedov2278b932018-02-07 11:40:26 +01001001
1002 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
1003 if (oc == NULL) {
1004 error_report("unable to find CPU model '%s'", model_pieces[0]);
1005 g_strfreev(model_pieces);
1006 exit(EXIT_FAILURE);
1007 }
1008
1009 cpu_type = object_class_get_name(oc);
1010 cc = CPU_CLASS(oc);
1011 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
1012 g_strfreev(model_pieces);
1013 return cpu_type;
1014}
1015
Paolo Bonzinic40d4792018-07-02 14:45:25 +02001016#if defined(CONFIG_USER_ONLY)
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001017void tb_invalidate_phys_addr(target_ulong addr)
Paul Brook94df27f2010-02-28 23:47:45 +00001018{
Pranith Kumar406bc332017-07-12 17:51:42 -04001019 mmap_lock();
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001020 tb_invalidate_phys_page_range(addr, addr + 1, 0);
Pranith Kumar406bc332017-07-12 17:51:42 -04001021 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +00001022}
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001023
1024static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1025{
1026 tb_invalidate_phys_addr(pc);
1027}
Pranith Kumar406bc332017-07-12 17:51:42 -04001028#else
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001029void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs)
1030{
1031 ram_addr_t ram_addr;
1032 MemoryRegion *mr;
1033 hwaddr l = 1;
1034
Paolo Bonzinic40d4792018-07-02 14:45:25 +02001035 if (!tcg_enabled()) {
1036 return;
1037 }
1038
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001039 rcu_read_lock();
1040 mr = address_space_translate(as, addr, &addr, &l, false, attrs);
1041 if (!(memory_region_is_ram(mr)
1042 || memory_region_is_romd(mr))) {
1043 rcu_read_unlock();
1044 return;
1045 }
1046 ram_addr = memory_region_get_ram_addr(mr) + addr;
1047 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
1048 rcu_read_unlock();
1049}
1050
Pranith Kumar406bc332017-07-12 17:51:42 -04001051static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1052{
1053 MemTxAttrs attrs;
1054 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
1055 int asidx = cpu_asidx_from_attrs(cpu, attrs);
1056 if (phys != -1) {
1057 /* Locks grabbed by tb_invalidate_phys_addr */
1058 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Peter Maydellc874dc42018-05-31 14:50:52 +01001059 phys | (pc & ~TARGET_PAGE_MASK), attrs);
Pranith Kumar406bc332017-07-12 17:51:42 -04001060 }
1061}
1062#endif
bellardd720b932004-04-25 17:57:43 +00001063
Paul Brookc527ee82010-03-01 03:31:14 +00001064#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +02001065void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +00001066
1067{
1068}
1069
Peter Maydell3ee887e2014-09-12 14:06:48 +01001070int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
1071 int flags)
1072{
1073 return -ENOSYS;
1074}
1075
1076void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
1077{
1078}
1079
Andreas Färber75a34032013-09-02 16:57:02 +02001080int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +00001081 int flags, CPUWatchpoint **watchpoint)
1082{
1083 return -ENOSYS;
1084}
1085#else
pbrook6658ffb2007-03-16 23:58:11 +00001086/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001087int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001088 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001089{
aliguoric0ce9982008-11-25 22:13:57 +00001090 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001091
Peter Maydell05068c02014-09-12 14:06:48 +01001092 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -07001093 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +02001094 error_report("tried to set invalid watchpoint at %"
1095 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +00001096 return -EINVAL;
1097 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001098 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001099
aliguoria1d1bb32008-11-18 20:07:32 +00001100 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +01001101 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +00001102 wp->flags = flags;
1103
aliguori2dc9f412008-11-18 20:56:59 +00001104 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +02001105 if (flags & BP_GDB) {
1106 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
1107 } else {
1108 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
1109 }
aliguoria1d1bb32008-11-18 20:07:32 +00001110
Andreas Färber31b030d2013-09-04 01:29:02 +02001111 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001112
1113 if (watchpoint)
1114 *watchpoint = wp;
1115 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001116}
1117
aliguoria1d1bb32008-11-18 20:07:32 +00001118/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001119int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001120 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001121{
aliguoria1d1bb32008-11-18 20:07:32 +00001122 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001123
Andreas Färberff4700b2013-08-26 18:23:18 +02001124 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001125 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +00001126 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +02001127 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001128 return 0;
1129 }
1130 }
aliguoria1d1bb32008-11-18 20:07:32 +00001131 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001132}
1133
aliguoria1d1bb32008-11-18 20:07:32 +00001134/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +02001135void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +00001136{
Andreas Färberff4700b2013-08-26 18:23:18 +02001137 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001138
Andreas Färber31b030d2013-09-04 01:29:02 +02001139 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +00001140
Anthony Liguori7267c092011-08-20 22:09:37 -05001141 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001142}
1143
aliguoria1d1bb32008-11-18 20:07:32 +00001144/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +02001145void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001146{
aliguoric0ce9982008-11-25 22:13:57 +00001147 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001148
Andreas Färberff4700b2013-08-26 18:23:18 +02001149 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +02001150 if (wp->flags & mask) {
1151 cpu_watchpoint_remove_by_ref(cpu, wp);
1152 }
aliguoric0ce9982008-11-25 22:13:57 +00001153 }
aliguoria1d1bb32008-11-18 20:07:32 +00001154}
Peter Maydell05068c02014-09-12 14:06:48 +01001155
1156/* Return true if this watchpoint address matches the specified
1157 * access (ie the address range covered by the watchpoint overlaps
1158 * partially or completely with the address range covered by the
1159 * access).
1160 */
1161static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
1162 vaddr addr,
1163 vaddr len)
1164{
1165 /* We know the lengths are non-zero, but a little caution is
1166 * required to avoid errors in the case where the range ends
1167 * exactly at the top of the address space and so addr + len
1168 * wraps round to zero.
1169 */
1170 vaddr wpend = wp->vaddr + wp->len - 1;
1171 vaddr addrend = addr + len - 1;
1172
1173 return !(addr > wpend || wp->vaddr > addrend);
1174}
1175
Paul Brookc527ee82010-03-01 03:31:14 +00001176#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001177
1178/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001179int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001180 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001181{
aliguoric0ce9982008-11-25 22:13:57 +00001182 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001183
Anthony Liguori7267c092011-08-20 22:09:37 -05001184 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001185
1186 bp->pc = pc;
1187 bp->flags = flags;
1188
aliguori2dc9f412008-11-18 20:56:59 +00001189 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +02001190 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001191 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001192 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001193 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001194 }
aliguoria1d1bb32008-11-18 20:07:32 +00001195
Andreas Färberf0c3c502013-08-26 21:22:53 +02001196 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001197
Andreas Färber00b941e2013-06-29 18:55:54 +02001198 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +00001199 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +02001200 }
aliguoria1d1bb32008-11-18 20:07:32 +00001201 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001202}
1203
1204/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001205int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001206{
aliguoria1d1bb32008-11-18 20:07:32 +00001207 CPUBreakpoint *bp;
1208
Andreas Färberf0c3c502013-08-26 21:22:53 +02001209 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001210 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001211 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001212 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001213 }
bellard4c3a88a2003-07-26 12:06:08 +00001214 }
aliguoria1d1bb32008-11-18 20:07:32 +00001215 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001216}
1217
aliguoria1d1bb32008-11-18 20:07:32 +00001218/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001219void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001220{
Andreas Färberf0c3c502013-08-26 21:22:53 +02001221 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1222
1223 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001224
Anthony Liguori7267c092011-08-20 22:09:37 -05001225 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001226}
1227
1228/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001229void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001230{
aliguoric0ce9982008-11-25 22:13:57 +00001231 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001232
Andreas Färberf0c3c502013-08-26 21:22:53 +02001233 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001234 if (bp->flags & mask) {
1235 cpu_breakpoint_remove_by_ref(cpu, bp);
1236 }
aliguoric0ce9982008-11-25 22:13:57 +00001237 }
bellard4c3a88a2003-07-26 12:06:08 +00001238}
1239
bellardc33a3462003-07-29 20:50:33 +00001240/* enable or disable single step mode. EXCP_DEBUG is returned by the
1241 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +02001242void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001243{
Andreas Färbered2803d2013-06-21 20:20:45 +02001244 if (cpu->singlestep_enabled != enabled) {
1245 cpu->singlestep_enabled = enabled;
1246 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +02001247 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +02001248 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001249 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001250 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -07001251 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +00001252 }
bellardc33a3462003-07-29 20:50:33 +00001253 }
bellardc33a3462003-07-29 20:50:33 +00001254}
1255
Andreas Färbera47dddd2013-09-03 17:38:47 +02001256void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001257{
1258 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001259 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001260
1261 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001262 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001263 fprintf(stderr, "qemu: fatal: ");
1264 vfprintf(stderr, fmt, ap);
1265 fprintf(stderr, "\n");
Markus Armbruster90c84c52019-04-17 21:18:02 +02001266 cpu_dump_state(cpu, stderr, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +01001267 if (qemu_log_separate()) {
Richard Henderson1ee73212016-09-22 15:17:10 -07001268 qemu_log_lock();
aliguori93fcfe32009-01-15 22:34:14 +00001269 qemu_log("qemu: fatal: ");
1270 qemu_log_vprintf(fmt, ap2);
1271 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +02001272 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001273 qemu_log_flush();
Richard Henderson1ee73212016-09-22 15:17:10 -07001274 qemu_log_unlock();
aliguori93fcfe32009-01-15 22:34:14 +00001275 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001276 }
pbrook493ae1f2007-11-23 16:53:59 +00001277 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001278 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +03001279 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +02001280#if defined(CONFIG_USER_ONLY)
1281 {
1282 struct sigaction act;
1283 sigfillset(&act.sa_mask);
1284 act.sa_handler = SIG_DFL;
Peter Maydell8347c182018-05-15 19:27:00 +01001285 act.sa_flags = 0;
Riku Voipiofd052bf2010-01-25 14:30:49 +02001286 sigaction(SIGABRT, &act, NULL);
1287 }
1288#endif
bellard75012672003-06-21 13:11:07 +00001289 abort();
1290}
1291
bellard01243112004-01-04 15:48:17 +00001292#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -04001293/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001294static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1295{
1296 RAMBlock *block;
1297
Paolo Bonzini43771532013-09-09 17:58:40 +02001298 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001299 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +02001300 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001301 }
Peter Xu99e15582017-05-12 12:17:39 +08001302 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001303 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +02001304 goto found;
1305 }
1306 }
1307
1308 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1309 abort();
1310
1311found:
Paolo Bonzini43771532013-09-09 17:58:40 +02001312 /* It is safe to write mru_block outside the iothread lock. This
1313 * is what happens:
1314 *
1315 * mru_block = xxx
1316 * rcu_read_unlock()
1317 * xxx removed from list
1318 * rcu_read_lock()
1319 * read mru_block
1320 * mru_block = NULL;
1321 * call_rcu(reclaim_ramblock, xxx);
1322 * rcu_read_unlock()
1323 *
1324 * atomic_rcu_set is not needed here. The block was already published
1325 * when it was placed into the list. Here we're just making an extra
1326 * copy of the pointer.
1327 */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001328 ram_list.mru_block = block;
1329 return block;
1330}
1331
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001332static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001333{
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001334 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001335 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001336 RAMBlock *block;
1337 ram_addr_t end;
1338
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04001339 assert(tcg_enabled());
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001340 end = TARGET_PAGE_ALIGN(start + length);
1341 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +00001342
Mike Day0dc3f442013-09-05 14:41:35 -04001343 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +02001344 block = qemu_get_ram_block(start);
1345 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001346 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001347 CPU_FOREACH(cpu) {
1348 tlb_reset_dirty(cpu, start1, length);
1349 }
Mike Day0dc3f442013-09-05 14:41:35 -04001350 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +02001351}
1352
1353/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001354bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1355 ram_addr_t length,
1356 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001357{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001358 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001359 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001360 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001361
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001362 if (length == 0) {
1363 return false;
1364 }
1365
1366 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1367 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001368
1369 rcu_read_lock();
1370
1371 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1372
1373 while (page < end) {
1374 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1375 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1376 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1377
1378 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1379 offset, num);
1380 page += num;
1381 }
1382
1383 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001384
1385 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001386 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001387 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001388
1389 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001390}
1391
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001392DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
Peter Xu5dea4072019-06-03 14:50:50 +08001393 (MemoryRegion *mr, hwaddr offset, hwaddr length, unsigned client)
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001394{
1395 DirtyMemoryBlocks *blocks;
Peter Xu5dea4072019-06-03 14:50:50 +08001396 ram_addr_t start = memory_region_get_ram_addr(mr) + offset;
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001397 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1398 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1399 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1400 DirtyBitmapSnapshot *snap;
1401 unsigned long page, end, dest;
1402
1403 snap = g_malloc0(sizeof(*snap) +
1404 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1405 snap->start = first;
1406 snap->end = last;
1407
1408 page = first >> TARGET_PAGE_BITS;
1409 end = last >> TARGET_PAGE_BITS;
1410 dest = 0;
1411
1412 rcu_read_lock();
1413
1414 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1415
1416 while (page < end) {
1417 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1418 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1419 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1420
1421 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1422 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1423 offset >>= BITS_PER_LEVEL;
1424
1425 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1426 blocks->blocks[idx] + offset,
1427 num);
1428 page += num;
1429 dest += num >> BITS_PER_LEVEL;
1430 }
1431
1432 rcu_read_unlock();
1433
1434 if (tcg_enabled()) {
1435 tlb_reset_dirty_range_all(start, length);
1436 }
1437
1438 return snap;
1439}
1440
1441bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1442 ram_addr_t start,
1443 ram_addr_t length)
1444{
1445 unsigned long page, end;
1446
1447 assert(start >= snap->start);
1448 assert(start + length <= snap->end);
1449
1450 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1451 page = (start - snap->start) >> TARGET_PAGE_BITS;
1452
1453 while (page < end) {
1454 if (test_bit(page, snap->dirty)) {
1455 return true;
1456 }
1457 page++;
1458 }
1459 return false;
1460}
1461
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001462/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001463hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001464 MemoryRegionSection *section,
1465 target_ulong vaddr,
1466 hwaddr paddr, hwaddr xlat,
1467 int prot,
1468 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001469{
Avi Kivitya8170e52012-10-23 12:30:10 +02001470 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001471 CPUWatchpoint *wp;
1472
Blue Swirlcc5bea62012-04-14 14:56:48 +00001473 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001474 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001475 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001476 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001477 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001478 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001479 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001480 }
1481 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001482 AddressSpaceDispatch *d;
1483
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001484 d = flatview_to_dispatch(section->fv);
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001485 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001486 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001487 }
1488
1489 /* Make accesses to pages with watchpoints go via the
1490 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001491 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001492 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001493 /* Avoid trapping reads of pages with a write breakpoint. */
1494 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001495 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001496 *address |= TLB_MMIO;
1497 break;
1498 }
1499 }
1500 }
1501
1502 return iotlb;
1503}
bellard9fa3e852004-01-04 18:06:42 +00001504#endif /* defined(CONFIG_USER_ONLY) */
1505
pbrooke2eef172008-06-08 01:09:01 +00001506#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001507
Anthony Liguoric227f092009-10-01 16:12:16 -05001508static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001509 uint16_t section);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001510static subpage_t *subpage_init(FlatView *fv, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001511
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001512static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
Igor Mammedova2b257d2014-10-31 16:38:37 +00001513 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001514
1515/*
1516 * Set a custom physical guest memory alloator.
1517 * Accelerators with unusual needs may need this. Hopefully, we can
1518 * get rid of it eventually.
1519 */
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001520void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
Markus Armbruster91138032013-07-31 15:11:08 +02001521{
1522 phys_mem_alloc = alloc;
1523}
1524
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001525static uint16_t phys_section_add(PhysPageMap *map,
1526 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001527{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001528 /* The physical section number is ORed with a page-aligned
1529 * pointer to produce the iotlb entries. Thus it should
1530 * never overflow into the page-aligned value.
1531 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001532 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001533
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001534 if (map->sections_nb == map->sections_nb_alloc) {
1535 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1536 map->sections = g_renew(MemoryRegionSection, map->sections,
1537 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001538 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001539 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001540 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001541 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001542}
1543
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001544static void phys_section_destroy(MemoryRegion *mr)
1545{
Don Slutz55b4e802015-11-30 17:11:04 -05001546 bool have_sub_page = mr->subpage;
1547
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001548 memory_region_unref(mr);
1549
Don Slutz55b4e802015-11-30 17:11:04 -05001550 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001551 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001552 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001553 g_free(subpage);
1554 }
1555}
1556
Paolo Bonzini60926662013-05-29 12:30:26 +02001557static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001558{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001559 while (map->sections_nb > 0) {
1560 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001561 phys_section_destroy(section->mr);
1562 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001563 g_free(map->sections);
1564 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001565}
1566
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001567static void register_subpage(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001568{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001569 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001570 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001571 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001572 & TARGET_PAGE_MASK;
Peter Xu003a0cf2017-05-15 16:50:57 +08001573 MemoryRegionSection *existing = phys_page_find(d, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001574 MemoryRegionSection subsection = {
1575 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001576 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001577 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001578 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001579
Avi Kivityf3705d52012-03-08 16:16:34 +02001580 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001581
Avi Kivityf3705d52012-03-08 16:16:34 +02001582 if (!(existing->mr->subpage)) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001583 subpage = subpage_init(fv, base);
1584 subsection.fv = fv;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001585 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001586 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001587 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001588 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001589 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001590 }
1591 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001592 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001593 subpage_register(subpage, start, end,
1594 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001595}
1596
1597
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001598static void register_multipage(FlatView *fv,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001599 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001600{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001601 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivitya8170e52012-10-23 12:30:10 +02001602 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001603 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001604 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1605 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001606
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001607 assert(num_pages);
1608 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001609}
1610
Wei Yang494d1992019-03-11 13:42:52 +08001611/*
1612 * The range in *section* may look like this:
1613 *
1614 * |s|PPPPPPP|s|
1615 *
1616 * where s stands for subpage and P for page.
1617 */
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10001618void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001619{
Wei Yang494d1992019-03-11 13:42:52 +08001620 MemoryRegionSection remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001621 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001622
Wei Yang494d1992019-03-11 13:42:52 +08001623 /* register first subpage */
1624 if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
1625 uint64_t left = TARGET_PAGE_ALIGN(remain.offset_within_address_space)
1626 - remain.offset_within_address_space;
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001627
Wei Yang494d1992019-03-11 13:42:52 +08001628 MemoryRegionSection now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001629 now.size = int128_min(int128_make64(left), now.size);
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001630 register_subpage(fv, &now);
Wei Yang494d1992019-03-11 13:42:52 +08001631 if (int128_eq(remain.size, now.size)) {
1632 return;
1633 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001634 remain.size = int128_sub(remain.size, now.size);
1635 remain.offset_within_address_space += int128_get64(now.size);
1636 remain.offset_within_region += int128_get64(now.size);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001637 }
Wei Yang494d1992019-03-11 13:42:52 +08001638
1639 /* register whole pages */
1640 if (int128_ge(remain.size, page_size)) {
1641 MemoryRegionSection now = remain;
1642 now.size = int128_and(now.size, int128_neg(page_size));
1643 register_multipage(fv, &now);
1644 if (int128_eq(remain.size, now.size)) {
1645 return;
1646 }
1647 remain.size = int128_sub(remain.size, now.size);
1648 remain.offset_within_address_space += int128_get64(now.size);
1649 remain.offset_within_region += int128_get64(now.size);
1650 }
1651
1652 /* register last subpage */
1653 register_subpage(fv, &remain);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001654}
1655
Sheng Yang62a27442010-01-26 19:21:16 +08001656void qemu_flush_coalesced_mmio_buffer(void)
1657{
1658 if (kvm_enabled())
1659 kvm_flush_coalesced_mmio_buffer();
1660}
1661
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001662void qemu_mutex_lock_ramlist(void)
1663{
1664 qemu_mutex_lock(&ram_list.mutex);
1665}
1666
1667void qemu_mutex_unlock_ramlist(void)
1668{
1669 qemu_mutex_unlock(&ram_list.mutex);
1670}
1671
Peter Xube9b23c2017-05-12 12:17:41 +08001672void ram_block_dump(Monitor *mon)
1673{
1674 RAMBlock *block;
1675 char *psize;
1676
1677 rcu_read_lock();
1678 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1679 "Block Name", "PSize", "Offset", "Used", "Total");
1680 RAMBLOCK_FOREACH(block) {
1681 psize = size_to_str(block->page_size);
1682 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1683 " 0x%016" PRIx64 "\n", block->idstr, psize,
1684 (uint64_t)block->offset,
1685 (uint64_t)block->used_length,
1686 (uint64_t)block->max_length);
1687 g_free(psize);
1688 }
1689 rcu_read_unlock();
1690}
1691
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001692#ifdef __linux__
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001693/*
1694 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1695 * may or may not name the same files / on the same filesystem now as
1696 * when we actually open and map them. Iterate over the file
1697 * descriptors instead, and use qemu_fd_getpagesize().
1698 */
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001699static int find_min_backend_pagesize(Object *obj, void *opaque)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001700{
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001701 long *hpsize_min = opaque;
1702
1703 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
David Gibson7d5489e2019-03-26 14:33:33 +11001704 HostMemoryBackend *backend = MEMORY_BACKEND(obj);
1705 long hpsize = host_memory_backend_pagesize(backend);
David Gibson2b108082018-04-03 15:05:45 +10001706
David Gibson7d5489e2019-03-26 14:33:33 +11001707 if (host_memory_backend_is_mapped(backend) && (hpsize < *hpsize_min)) {
David Gibson0de6e2a2018-04-03 14:55:11 +10001708 *hpsize_min = hpsize;
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001709 }
1710 }
1711
1712 return 0;
1713}
1714
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001715static int find_max_backend_pagesize(Object *obj, void *opaque)
1716{
1717 long *hpsize_max = opaque;
1718
1719 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
1720 HostMemoryBackend *backend = MEMORY_BACKEND(obj);
1721 long hpsize = host_memory_backend_pagesize(backend);
1722
1723 if (host_memory_backend_is_mapped(backend) && (hpsize > *hpsize_max)) {
1724 *hpsize_max = hpsize;
1725 }
1726 }
1727
1728 return 0;
1729}
1730
1731/*
1732 * TODO: We assume right now that all mapped host memory backends are
1733 * used as RAM, however some might be used for different purposes.
1734 */
1735long qemu_minrampagesize(void)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001736{
1737 long hpsize = LONG_MAX;
1738 long mainrampagesize;
1739 Object *memdev_root;
1740
David Gibson0de6e2a2018-04-03 14:55:11 +10001741 mainrampagesize = qemu_mempath_getpagesize(mem_path);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001742
1743 /* it's possible we have memory-backend objects with
1744 * hugepage-backed RAM. these may get mapped into system
1745 * address space via -numa parameters or memory hotplug
1746 * hooks. we want to take these into account, but we
1747 * also want to make sure these supported hugepage
1748 * sizes are applicable across the entire range of memory
1749 * we may boot from, so we take the min across all
1750 * backends, and assume normal pages in cases where a
1751 * backend isn't backed by hugepages.
1752 */
1753 memdev_root = object_resolve_path("/objects", NULL);
1754 if (memdev_root) {
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001755 object_child_foreach(memdev_root, find_min_backend_pagesize, &hpsize);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001756 }
1757 if (hpsize == LONG_MAX) {
1758 /* No additional memory regions found ==> Report main RAM page size */
1759 return mainrampagesize;
1760 }
1761
1762 /* If NUMA is disabled or the NUMA nodes are not backed with a
1763 * memory-backend, then there is at least one node using "normal" RAM,
1764 * so if its page size is smaller we have got to report that size instead.
1765 */
1766 if (hpsize > mainrampagesize &&
1767 (nb_numa_nodes == 0 || numa_info[0].node_memdev == NULL)) {
1768 static bool warned;
1769 if (!warned) {
1770 error_report("Huge page support disabled (n/a for main memory).");
1771 warned = true;
1772 }
1773 return mainrampagesize;
1774 }
1775
1776 return hpsize;
1777}
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001778
1779long qemu_maxrampagesize(void)
1780{
1781 long pagesize = qemu_mempath_getpagesize(mem_path);
1782 Object *memdev_root = object_resolve_path("/objects", NULL);
1783
1784 if (memdev_root) {
1785 object_child_foreach(memdev_root, find_max_backend_pagesize,
1786 &pagesize);
1787 }
1788 return pagesize;
1789}
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001790#else
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001791long qemu_minrampagesize(void)
1792{
1793 return getpagesize();
1794}
1795long qemu_maxrampagesize(void)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001796{
1797 return getpagesize();
1798}
1799#endif
1800
Hikaru Nishidad5dbde42018-09-24 21:32:05 +09001801#ifdef CONFIG_POSIX
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001802static int64_t get_file_size(int fd)
1803{
1804 int64_t size = lseek(fd, 0, SEEK_END);
1805 if (size < 0) {
1806 return -errno;
1807 }
1808 return size;
1809}
1810
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001811static int file_ram_open(const char *path,
1812 const char *region_name,
1813 bool *created,
1814 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001815{
1816 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001817 char *sanitized_name;
1818 char *c;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001819 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001820
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001821 *created = false;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001822 for (;;) {
1823 fd = open(path, O_RDWR);
1824 if (fd >= 0) {
1825 /* @path names an existing file, use it */
1826 break;
1827 }
1828 if (errno == ENOENT) {
1829 /* @path names a file that doesn't exist, create it */
1830 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1831 if (fd >= 0) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001832 *created = true;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001833 break;
1834 }
1835 } else if (errno == EISDIR) {
1836 /* @path names a directory, create a file there */
1837 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001838 sanitized_name = g_strdup(region_name);
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001839 for (c = sanitized_name; *c != '\0'; c++) {
1840 if (*c == '/') {
1841 *c = '_';
1842 }
1843 }
1844
1845 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1846 sanitized_name);
1847 g_free(sanitized_name);
1848
1849 fd = mkstemp(filename);
1850 if (fd >= 0) {
1851 unlink(filename);
1852 g_free(filename);
1853 break;
1854 }
1855 g_free(filename);
1856 }
1857 if (errno != EEXIST && errno != EINTR) {
1858 error_setg_errno(errp, errno,
1859 "can't open backing store %s for guest RAM",
1860 path);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001861 return -1;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001862 }
1863 /*
1864 * Try again on EINTR and EEXIST. The latter happens when
1865 * something else creates the file between our two open().
1866 */
1867 }
1868
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001869 return fd;
1870}
1871
1872static void *file_ram_alloc(RAMBlock *block,
1873 ram_addr_t memory,
1874 int fd,
1875 bool truncate,
1876 Error **errp)
1877{
Like Xu5cc87672019-05-19 04:54:21 +08001878 MachineState *ms = MACHINE(qdev_get_machine());
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001879 void *area;
1880
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001881 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang98376842017-12-11 15:28:04 +08001882 if (block->mr->align % block->page_size) {
1883 error_setg(errp, "alignment 0x%" PRIx64
1884 " must be multiples of page size 0x%zx",
1885 block->mr->align, block->page_size);
1886 return NULL;
David Hildenbrand61362b72018-06-07 17:47:05 +02001887 } else if (block->mr->align && !is_power_of_2(block->mr->align)) {
1888 error_setg(errp, "alignment 0x%" PRIx64
1889 " must be a power of two", block->mr->align);
1890 return NULL;
Haozhong Zhang98376842017-12-11 15:28:04 +08001891 }
1892 block->mr->align = MAX(block->page_size, block->mr->align);
Haozhong Zhang83606682016-10-24 20:49:37 +08001893#if defined(__s390x__)
1894 if (kvm_enabled()) {
1895 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1896 }
1897#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001898
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001899 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001900 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001901 "or larger than page size 0x%zx",
1902 memory, block->page_size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001903 return NULL;
Haozhong Zhang1775f112016-11-02 09:05:51 +08001904 }
1905
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001906 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001907
1908 /*
1909 * ftruncate is not supported by hugetlbfs in older
1910 * hosts, so don't bother bailing out on errors.
1911 * If anything goes wrong with it under other filesystems,
1912 * mmap will fail.
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001913 *
1914 * Do not truncate the non-empty backend file to avoid corrupting
1915 * the existing data in the file. Disabling shrinking is not
1916 * enough. For example, the current vNVDIMM implementation stores
1917 * the guest NVDIMM labels at the end of the backend file. If the
1918 * backend file is later extended, QEMU will not be able to find
1919 * those labels. Therefore, extending the non-empty backend file
1920 * is disabled as well.
Marcelo Tosattic9027602010-03-01 20:25:08 -03001921 */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001922 if (truncate && ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001923 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001924 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001925
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001926 area = qemu_ram_mmap(fd, memory, block->mr->align,
Zhang Yi2ac0f162019-02-08 18:10:37 +08001927 block->flags & RAM_SHARED, block->flags & RAM_PMEM);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001928 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001929 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001930 "unable to map backing store for guest RAM");
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001931 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001932 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001933
1934 if (mem_prealloc) {
Like Xu5cc87672019-05-19 04:54:21 +08001935 os_mem_prealloc(fd, area, memory, ms->smp.cpus, errp);
Igor Mammedov056b68a2016-07-20 11:54:03 +02001936 if (errp && *errp) {
Murilo Opsfelder Araujo53adb9d2019-01-30 21:36:05 -02001937 qemu_ram_munmap(fd, area, memory);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001938 return NULL;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001939 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001940 }
1941
Alex Williamson04b16652010-07-02 11:13:17 -06001942 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001943 return area;
1944}
1945#endif
1946
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001947/* Allocate space within the ram_addr_t space that governs the
1948 * dirty bitmaps.
1949 * Called with the ramlist lock held.
1950 */
Alex Williamsond17b5282010-06-25 11:08:38 -06001951static ram_addr_t find_ram_offset(ram_addr_t size)
1952{
Alex Williamson04b16652010-07-02 11:13:17 -06001953 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001954 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001955
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001956 assert(size != 0); /* it would hand out same offset multiple times */
1957
Mike Day0dc3f442013-09-05 14:41:35 -04001958 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001959 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001960 }
Alex Williamson04b16652010-07-02 11:13:17 -06001961
Peter Xu99e15582017-05-12 12:17:39 +08001962 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001963 ram_addr_t candidate, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001964
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001965 /* Align blocks to start on a 'long' in the bitmap
1966 * which makes the bitmap sync'ing take the fast path.
1967 */
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001968 candidate = block->offset + block->max_length;
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001969 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
Alex Williamson04b16652010-07-02 11:13:17 -06001970
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001971 /* Search for the closest following block
1972 * and find the gap.
1973 */
Peter Xu99e15582017-05-12 12:17:39 +08001974 RAMBLOCK_FOREACH(next_block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001975 if (next_block->offset >= candidate) {
Alex Williamson04b16652010-07-02 11:13:17 -06001976 next = MIN(next, next_block->offset);
1977 }
1978 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001979
1980 /* If it fits remember our place and remember the size
1981 * of gap, but keep going so that we might find a smaller
1982 * gap to fill so avoiding fragmentation.
1983 */
1984 if (next - candidate >= size && next - candidate < mingap) {
1985 offset = candidate;
1986 mingap = next - candidate;
Alex Williamson04b16652010-07-02 11:13:17 -06001987 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001988
1989 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
Alex Williamson04b16652010-07-02 11:13:17 -06001990 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001991
1992 if (offset == RAM_ADDR_MAX) {
1993 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1994 (uint64_t)size);
1995 abort();
1996 }
1997
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001998 trace_find_ram_offset(size, offset);
1999
Alex Williamson04b16652010-07-02 11:13:17 -06002000 return offset;
2001}
2002
David Hildenbrandc1361802018-06-20 22:27:36 +02002003static unsigned long last_ram_page(void)
Alex Williamson04b16652010-07-02 11:13:17 -06002004{
Alex Williamsond17b5282010-06-25 11:08:38 -06002005 RAMBlock *block;
2006 ram_addr_t last = 0;
2007
Mike Day0dc3f442013-09-05 14:41:35 -04002008 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08002009 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002010 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01002011 }
Mike Day0dc3f442013-09-05 14:41:35 -04002012 rcu_read_unlock();
Juan Quintelab8c48992017-03-21 17:44:30 +01002013 return last >> TARGET_PAGE_BITS;
Alex Williamsond17b5282010-06-25 11:08:38 -06002014}
2015
Jason Baronddb97f12012-08-02 15:44:16 -04002016static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
2017{
2018 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04002019
2020 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02002021 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04002022 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
2023 if (ret) {
2024 perror("qemu_madvise");
2025 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
2026 "but dump_guest_core=off specified\n");
2027 }
2028 }
2029}
2030
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002031const char *qemu_ram_get_idstr(RAMBlock *rb)
2032{
2033 return rb->idstr;
2034}
2035
Yury Kotov754cb9c2019-02-15 20:45:44 +03002036void *qemu_ram_get_host_addr(RAMBlock *rb)
2037{
2038 return rb->host;
2039}
2040
2041ram_addr_t qemu_ram_get_offset(RAMBlock *rb)
2042{
2043 return rb->offset;
2044}
2045
2046ram_addr_t qemu_ram_get_used_length(RAMBlock *rb)
2047{
2048 return rb->used_length;
2049}
2050
Dr. David Alan Gilbert463a4ac2017-03-07 18:36:36 +00002051bool qemu_ram_is_shared(RAMBlock *rb)
2052{
2053 return rb->flags & RAM_SHARED;
2054}
2055
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +00002056/* Note: Only set at the start of postcopy */
2057bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
2058{
2059 return rb->flags & RAM_UF_ZEROPAGE;
2060}
2061
2062void qemu_ram_set_uf_zeroable(RAMBlock *rb)
2063{
2064 rb->flags |= RAM_UF_ZEROPAGE;
2065}
2066
Cédric Le Goaterb895de52018-05-14 08:57:00 +02002067bool qemu_ram_is_migratable(RAMBlock *rb)
2068{
2069 return rb->flags & RAM_MIGRATABLE;
2070}
2071
2072void qemu_ram_set_migratable(RAMBlock *rb)
2073{
2074 rb->flags |= RAM_MIGRATABLE;
2075}
2076
2077void qemu_ram_unset_migratable(RAMBlock *rb)
2078{
2079 rb->flags &= ~RAM_MIGRATABLE;
2080}
2081
Mike Dayae3a7042013-09-05 14:41:35 -04002082/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002083void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08002084{
Gongleifa53a0e2016-05-10 10:04:59 +08002085 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08002086
Avi Kivityc5705a72011-12-20 15:59:12 +02002087 assert(new_block);
2088 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002089
Anthony Liguori09e5ab62012-02-03 12:28:43 -06002090 if (dev) {
2091 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002092 if (id) {
2093 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05002094 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002095 }
2096 }
2097 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2098
Gongleiab0a9952016-05-10 10:05:00 +08002099 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08002100 RAMBLOCK_FOREACH(block) {
Gongleifa53a0e2016-05-10 10:04:59 +08002101 if (block != new_block &&
2102 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06002103 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2104 new_block->idstr);
2105 abort();
2106 }
2107 }
Mike Day0dc3f442013-09-05 14:41:35 -04002108 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02002109}
2110
Mike Dayae3a7042013-09-05 14:41:35 -04002111/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002112void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08002113{
Mike Dayae3a7042013-09-05 14:41:35 -04002114 /* FIXME: arch_init.c assumes that this is not called throughout
2115 * migration. Ignore the problem since hot-unplug during migration
2116 * does not work anyway.
2117 */
Hu Tao20cfe882014-04-02 15:13:26 +08002118 if (block) {
2119 memset(block->idstr, 0, sizeof(block->idstr));
2120 }
2121}
2122
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002123size_t qemu_ram_pagesize(RAMBlock *rb)
2124{
2125 return rb->page_size;
2126}
2127
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002128/* Returns the largest size of page in use */
2129size_t qemu_ram_pagesize_largest(void)
2130{
2131 RAMBlock *block;
2132 size_t largest = 0;
2133
Peter Xu99e15582017-05-12 12:17:39 +08002134 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002135 largest = MAX(largest, qemu_ram_pagesize(block));
2136 }
2137
2138 return largest;
2139}
2140
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002141static int memory_try_enable_merging(void *addr, size_t len)
2142{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02002143 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002144 /* disabled by the user */
2145 return 0;
2146 }
2147
2148 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
2149}
2150
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002151/* Only legal before guest might have detected the memory size: e.g. on
2152 * incoming migration, or right after reset.
2153 *
2154 * As memory core doesn't know how is memory accessed, it is up to
2155 * resize callback to update device state and/or add assertions to detect
2156 * misuse, if necessary.
2157 */
Gongleifa53a0e2016-05-10 10:04:59 +08002158int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002159{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002160 assert(block);
2161
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002162 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01002163
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002164 if (block->used_length == newsize) {
2165 return 0;
2166 }
2167
2168 if (!(block->flags & RAM_RESIZEABLE)) {
2169 error_setg_errno(errp, EINVAL,
2170 "Length mismatch: %s: 0x" RAM_ADDR_FMT
2171 " in != 0x" RAM_ADDR_FMT, block->idstr,
2172 newsize, block->used_length);
2173 return -EINVAL;
2174 }
2175
2176 if (block->max_length < newsize) {
2177 error_setg_errno(errp, EINVAL,
2178 "Length too large: %s: 0x" RAM_ADDR_FMT
2179 " > 0x" RAM_ADDR_FMT, block->idstr,
2180 newsize, block->max_length);
2181 return -EINVAL;
2182 }
2183
2184 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
2185 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01002186 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
2187 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002188 memory_region_set_size(block->mr, newsize);
2189 if (block->resized) {
2190 block->resized(block->idstr, newsize, block->host);
2191 }
2192 return 0;
2193}
2194
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002195/* Called with ram_list.mutex held */
2196static void dirty_memory_extend(ram_addr_t old_ram_size,
2197 ram_addr_t new_ram_size)
2198{
2199 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
2200 DIRTY_MEMORY_BLOCK_SIZE);
2201 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
2202 DIRTY_MEMORY_BLOCK_SIZE);
2203 int i;
2204
2205 /* Only need to extend if block count increased */
2206 if (new_num_blocks <= old_num_blocks) {
2207 return;
2208 }
2209
2210 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
2211 DirtyMemoryBlocks *old_blocks;
2212 DirtyMemoryBlocks *new_blocks;
2213 int j;
2214
2215 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
2216 new_blocks = g_malloc(sizeof(*new_blocks) +
2217 sizeof(new_blocks->blocks[0]) * new_num_blocks);
2218
2219 if (old_num_blocks) {
2220 memcpy(new_blocks->blocks, old_blocks->blocks,
2221 old_num_blocks * sizeof(old_blocks->blocks[0]));
2222 }
2223
2224 for (j = old_num_blocks; j < new_num_blocks; j++) {
2225 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
2226 }
2227
2228 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
2229
2230 if (old_blocks) {
2231 g_free_rcu(old_blocks, rcu);
2232 }
2233 }
2234}
2235
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002236static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
Avi Kivityc5705a72011-12-20 15:59:12 +02002237{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002238 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01002239 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002240 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002241 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002242
Juan Quintelab8c48992017-03-21 17:44:30 +01002243 old_ram_size = last_ram_page();
Avi Kivityc5705a72011-12-20 15:59:12 +02002244
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002245 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002246 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002247
2248 if (!new_block->host) {
2249 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002250 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002251 new_block->mr, &err);
2252 if (err) {
2253 error_propagate(errp, err);
2254 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002255 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002256 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002257 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002258 new_block->host = phys_mem_alloc(new_block->max_length,
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002259 &new_block->mr->align, shared);
Markus Armbruster39228252013-07-31 15:11:11 +02002260 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08002261 error_setg_errno(errp, errno,
2262 "cannot set up guest memory '%s'",
2263 memory_region_name(new_block->mr));
2264 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002265 return;
Markus Armbruster39228252013-07-31 15:11:11 +02002266 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002267 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002268 }
2269 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002270
Li Zhijiandd631692015-07-02 20:18:06 +08002271 new_ram_size = MAX(old_ram_size,
2272 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
2273 if (new_ram_size > old_ram_size) {
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002274 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08002275 }
Mike Day0d53d9f2015-01-21 13:45:24 +01002276 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
2277 * QLIST (which has an RCU-friendly variant) does not have insertion at
2278 * tail, so save the last element in last_block.
2279 */
Peter Xu99e15582017-05-12 12:17:39 +08002280 RAMBLOCK_FOREACH(block) {
Mike Day0d53d9f2015-01-21 13:45:24 +01002281 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002282 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002283 break;
2284 }
2285 }
2286 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002287 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002288 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002289 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002290 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04002291 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002292 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002293 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06002294
Mike Day0dc3f442013-09-05 14:41:35 -04002295 /* Write list before version */
2296 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002297 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002298 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002299
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002300 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01002301 new_block->used_length,
2302 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002303
Paolo Bonzinia904c912015-01-21 16:18:35 +01002304 if (new_block->host) {
2305 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2306 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08002307 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01002308 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzini0987d732016-12-21 00:31:36 +08002309 ram_block_notify_add(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002310 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002311}
2312
Hikaru Nishidad5dbde42018-09-24 21:32:05 +09002313#ifdef CONFIG_POSIX
Marc-André Lureau38b33622017-06-02 18:12:23 +04002314RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
Junyan Hecbfc0172018-07-18 15:47:58 +08002315 uint32_t ram_flags, int fd,
Marc-André Lureau38b33622017-06-02 18:12:23 +04002316 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002317{
2318 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002319 Error *local_err = NULL;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002320 int64_t file_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002321
Junyan Hea4de8552018-07-18 15:48:00 +08002322 /* Just support these ram flags by now. */
2323 assert((ram_flags & ~(RAM_SHARED | RAM_PMEM)) == 0);
2324
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002325 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002326 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08002327 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002328 }
2329
Marc-André Lureaue45e7ae2017-06-02 18:12:21 +04002330 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2331 error_setg(errp,
2332 "host lacks kvm mmu notifiers, -mem-path unsupported");
2333 return NULL;
2334 }
2335
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002336 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2337 /*
2338 * file_ram_alloc() needs to allocate just like
2339 * phys_mem_alloc, but we haven't bothered to provide
2340 * a hook there.
2341 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002342 error_setg(errp,
2343 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08002344 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002345 }
2346
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002347 size = HOST_PAGE_ALIGN(size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002348 file_size = get_file_size(fd);
2349 if (file_size > 0 && file_size < size) {
2350 error_setg(errp, "backing store %s size 0x%" PRIx64
2351 " does not match 'size' option 0x" RAM_ADDR_FMT,
2352 mem_path, file_size, size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002353 return NULL;
2354 }
2355
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002356 new_block = g_malloc0(sizeof(*new_block));
2357 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002358 new_block->used_length = size;
2359 new_block->max_length = size;
Junyan Hecbfc0172018-07-18 15:47:58 +08002360 new_block->flags = ram_flags;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002361 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002362 if (!new_block->host) {
2363 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08002364 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002365 }
2366
Junyan Hecbfc0172018-07-18 15:47:58 +08002367 ram_block_add(new_block, &local_err, ram_flags & RAM_SHARED);
Hu Taoef701d72014-09-09 13:27:54 +08002368 if (local_err) {
2369 g_free(new_block);
2370 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002371 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002372 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002373 return new_block;
Marc-André Lureau38b33622017-06-02 18:12:23 +04002374
2375}
2376
2377
2378RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Junyan Hecbfc0172018-07-18 15:47:58 +08002379 uint32_t ram_flags, const char *mem_path,
Marc-André Lureau38b33622017-06-02 18:12:23 +04002380 Error **errp)
2381{
2382 int fd;
2383 bool created;
2384 RAMBlock *block;
2385
2386 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2387 if (fd < 0) {
2388 return NULL;
2389 }
2390
Junyan Hecbfc0172018-07-18 15:47:58 +08002391 block = qemu_ram_alloc_from_fd(size, mr, ram_flags, fd, errp);
Marc-André Lureau38b33622017-06-02 18:12:23 +04002392 if (!block) {
2393 if (created) {
2394 unlink(mem_path);
2395 }
2396 close(fd);
2397 return NULL;
2398 }
2399
2400 return block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002401}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002402#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002403
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002404static
Fam Zheng528f46a2016-03-01 14:18:18 +08002405RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2406 void (*resized)(const char*,
2407 uint64_t length,
2408 void *host),
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002409 void *host, bool resizeable, bool share,
Fam Zheng528f46a2016-03-01 14:18:18 +08002410 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002411{
2412 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002413 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002414
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002415 size = HOST_PAGE_ALIGN(size);
2416 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002417 new_block = g_malloc0(sizeof(*new_block));
2418 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002419 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002420 new_block->used_length = size;
2421 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002422 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002423 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002424 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002425 new_block->host = host;
2426 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002427 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002428 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002429 if (resizeable) {
2430 new_block->flags |= RAM_RESIZEABLE;
2431 }
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002432 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002433 if (local_err) {
2434 g_free(new_block);
2435 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002436 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002437 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002438 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002439}
2440
Fam Zheng528f46a2016-03-01 14:18:18 +08002441RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002442 MemoryRegion *mr, Error **errp)
2443{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002444 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2445 false, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002446}
2447
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002448RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2449 MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00002450{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002451 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2452 share, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002453}
2454
Fam Zheng528f46a2016-03-01 14:18:18 +08002455RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002456 void (*resized)(const char*,
2457 uint64_t length,
2458 void *host),
2459 MemoryRegion *mr, Error **errp)
2460{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002461 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2462 false, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00002463}
bellarde9a1ab12007-02-08 23:08:38 +00002464
Paolo Bonzini43771532013-09-09 17:58:40 +02002465static void reclaim_ramblock(RAMBlock *block)
2466{
2467 if (block->flags & RAM_PREALLOC) {
2468 ;
2469 } else if (xen_enabled()) {
2470 xen_invalidate_map_cache_entry(block->host);
2471#ifndef _WIN32
2472 } else if (block->fd >= 0) {
Murilo Opsfelder Araujo53adb9d2019-01-30 21:36:05 -02002473 qemu_ram_munmap(block->fd, block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02002474 close(block->fd);
2475#endif
2476 } else {
2477 qemu_anon_ram_free(block->host, block->max_length);
2478 }
2479 g_free(block);
2480}
2481
Fam Zhengf1060c52016-03-01 14:18:22 +08002482void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00002483{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02002484 if (!block) {
2485 return;
2486 }
2487
Paolo Bonzini0987d732016-12-21 00:31:36 +08002488 if (block->host) {
2489 ram_block_notify_remove(block->host, block->max_length);
2490 }
2491
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002492 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08002493 QLIST_REMOVE_RCU(block, next);
2494 ram_list.mru_block = NULL;
2495 /* Write list before version */
2496 smp_wmb();
2497 ram_list.version++;
2498 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002499 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00002500}
2501
Huang Yingcd19cfa2011-03-02 08:56:19 +01002502#ifndef _WIN32
2503void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2504{
2505 RAMBlock *block;
2506 ram_addr_t offset;
2507 int flags;
2508 void *area, *vaddr;
2509
Peter Xu99e15582017-05-12 12:17:39 +08002510 RAMBLOCK_FOREACH(block) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002511 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002512 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02002513 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002514 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002515 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02002516 } else if (xen_enabled()) {
2517 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002518 } else {
2519 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02002520 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002521 flags |= (block->flags & RAM_SHARED ?
2522 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02002523 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2524 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002525 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02002526 /*
2527 * Remap needs to match alloc. Accelerators that
2528 * set phys_mem_alloc never remap. If they did,
2529 * we'd need a remap hook here.
2530 */
2531 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2532
Huang Yingcd19cfa2011-03-02 08:56:19 +01002533 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2534 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2535 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002536 }
2537 if (area != vaddr) {
Alistair Francis493d89b2018-02-03 09:43:14 +01002538 error_report("Could not remap addr: "
2539 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2540 length, addr);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002541 exit(1);
2542 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002543 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002544 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002545 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01002546 }
2547 }
2548}
2549#endif /* !_WIN32 */
2550
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002551/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04002552 * This should not be used for general purpose DMA. Use address_space_map
2553 * or address_space_rw instead. For local memory (e.g. video ram) that the
2554 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04002555 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002556 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002557 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002558void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002559{
Gonglei3655cb92016-02-20 10:35:20 +08002560 RAMBlock *block = ram_block;
2561
2562 if (block == NULL) {
2563 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002564 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002565 }
Mike Dayae3a7042013-09-05 14:41:35 -04002566
2567 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002568 /* We need to check if the requested address is in the RAM
2569 * because we don't want to map the entire memory in QEMU.
2570 * In that case just map until the end of the page.
2571 */
2572 if (block->offset == 0) {
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002573 return xen_map_cache(addr, 0, 0, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002574 }
Mike Dayae3a7042013-09-05 14:41:35 -04002575
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002576 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002577 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002578 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00002579}
2580
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002581/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04002582 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04002583 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002584 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04002585 */
Gonglei3655cb92016-02-20 10:35:20 +08002586static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002587 hwaddr *size, bool lock)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002588{
Gonglei3655cb92016-02-20 10:35:20 +08002589 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002590 if (*size == 0) {
2591 return NULL;
2592 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002593
Gonglei3655cb92016-02-20 10:35:20 +08002594 if (block == NULL) {
2595 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002596 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002597 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002598 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002599
2600 if (xen_enabled() && block->host == NULL) {
2601 /* We need to check if the requested address is in the RAM
2602 * because we don't want to map the entire memory in QEMU.
2603 * In that case just map the requested area.
2604 */
2605 if (block->offset == 0) {
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002606 return xen_map_cache(addr, *size, lock, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002607 }
2608
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002609 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002610 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002611
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002612 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002613}
2614
Dr. David Alan Gilbertf90bb712018-03-12 17:20:57 +00002615/* Return the offset of a hostpointer within a ramblock */
2616ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2617{
2618 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2619 assert((uintptr_t)host >= (uintptr_t)rb->host);
2620 assert(res < rb->max_length);
2621
2622 return res;
2623}
2624
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002625/*
2626 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2627 * in that RAMBlock.
2628 *
2629 * ptr: Host pointer to look up
2630 * round_offset: If true round the result offset down to a page boundary
2631 * *ram_addr: set to result ram_addr
2632 * *offset: set to result offset within the RAMBlock
2633 *
2634 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04002635 *
2636 * By the time this function returns, the returned pointer is not protected
2637 * by RCU anymore. If the caller is not within an RCU critical section and
2638 * does not hold the iothread lock, it must have other means of protecting the
2639 * pointer, such as a reference to the region that includes the incoming
2640 * ram_addr_t.
2641 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002642RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002643 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00002644{
pbrook94a6b542009-04-11 17:15:54 +00002645 RAMBlock *block;
2646 uint8_t *host = ptr;
2647
Jan Kiszka868bb332011-06-21 22:59:09 +02002648 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02002649 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04002650 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02002651 ram_addr = xen_ram_addr_from_mapcache(ptr);
2652 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002653 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01002654 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002655 }
Mike Day0dc3f442013-09-05 14:41:35 -04002656 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002657 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002658 }
2659
Mike Day0dc3f442013-09-05 14:41:35 -04002660 rcu_read_lock();
2661 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002662 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002663 goto found;
2664 }
2665
Peter Xu99e15582017-05-12 12:17:39 +08002666 RAMBLOCK_FOREACH(block) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002667 /* This case append when the block is not mapped. */
2668 if (block->host == NULL) {
2669 continue;
2670 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002671 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002672 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06002673 }
pbrook94a6b542009-04-11 17:15:54 +00002674 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002675
Mike Day0dc3f442013-09-05 14:41:35 -04002676 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002677 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02002678
2679found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002680 *offset = (host - block->host);
2681 if (round_offset) {
2682 *offset &= TARGET_PAGE_MASK;
2683 }
Mike Day0dc3f442013-09-05 14:41:35 -04002684 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002685 return block;
2686}
2687
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002688/*
2689 * Finds the named RAMBlock
2690 *
2691 * name: The name of RAMBlock to find
2692 *
2693 * Returns: RAMBlock (or NULL if not found)
2694 */
2695RAMBlock *qemu_ram_block_by_name(const char *name)
2696{
2697 RAMBlock *block;
2698
Peter Xu99e15582017-05-12 12:17:39 +08002699 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002700 if (!strcmp(name, block->idstr)) {
2701 return block;
2702 }
2703 }
2704
2705 return NULL;
2706}
2707
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002708/* Some of the softmmu routines need to translate from a host pointer
2709 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002710ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002711{
2712 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02002713 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002714
Paolo Bonzinif615f392016-05-26 10:07:50 +02002715 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002716 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002717 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002718 }
2719
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002720 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002721}
Alex Williamsonf471a172010-06-11 11:11:42 -06002722
Peter Maydell27266272017-11-20 18:08:27 +00002723/* Called within RCU critical section. */
2724void memory_notdirty_write_prepare(NotDirtyInfo *ndi,
2725 CPUState *cpu,
2726 vaddr mem_vaddr,
2727 ram_addr_t ram_addr,
2728 unsigned size)
2729{
2730 ndi->cpu = cpu;
2731 ndi->ram_addr = ram_addr;
2732 ndi->mem_vaddr = mem_vaddr;
2733 ndi->size = size;
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002734 ndi->pages = NULL;
Peter Maydell27266272017-11-20 18:08:27 +00002735
2736 assert(tcg_enabled());
2737 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002738 ndi->pages = page_collection_lock(ram_addr, ram_addr + size);
2739 tb_invalidate_phys_page_fast(ndi->pages, ram_addr, size);
Peter Maydell27266272017-11-20 18:08:27 +00002740 }
2741}
2742
2743/* Called within RCU critical section. */
2744void memory_notdirty_write_complete(NotDirtyInfo *ndi)
2745{
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002746 if (ndi->pages) {
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04002747 assert(tcg_enabled());
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002748 page_collection_unlock(ndi->pages);
2749 ndi->pages = NULL;
Peter Maydell27266272017-11-20 18:08:27 +00002750 }
2751
2752 /* Set both VGA and migration bits for simplicity and to remove
2753 * the notdirty callback faster.
2754 */
2755 cpu_physical_memory_set_dirty_range(ndi->ram_addr, ndi->size,
2756 DIRTY_CLIENTS_NOCODE);
2757 /* we remove the notdirty callback only if the code has been
2758 flushed */
2759 if (!cpu_physical_memory_is_clean(ndi->ram_addr)) {
2760 tlb_set_dirty(ndi->cpu, ndi->mem_vaddr);
2761 }
2762}
2763
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002764/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002765static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002766 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002767{
Peter Maydell27266272017-11-20 18:08:27 +00002768 NotDirtyInfo ndi;
Alex Bennéeba051fb2016-10-27 16:10:16 +01002769
Peter Maydell27266272017-11-20 18:08:27 +00002770 memory_notdirty_write_prepare(&ndi, current_cpu, current_cpu->mem_io_vaddr,
2771 ram_addr, size);
2772
Peter Maydell6d3ede52018-06-15 14:57:14 +01002773 stn_p(qemu_map_ram_ptr(NULL, ram_addr), size, val);
Peter Maydell27266272017-11-20 18:08:27 +00002774 memory_notdirty_write_complete(&ndi);
bellard1ccde1c2004-02-06 19:46:14 +00002775}
2776
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002777static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002778 unsigned size, bool is_write,
2779 MemTxAttrs attrs)
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002780{
2781 return is_write;
2782}
2783
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002784static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002785 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002786 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002787 .endianness = DEVICE_NATIVE_ENDIAN,
Andrew Baumannad528782017-10-13 11:19:13 -07002788 .valid = {
2789 .min_access_size = 1,
2790 .max_access_size = 8,
2791 .unaligned = false,
2792 },
2793 .impl = {
2794 .min_access_size = 1,
2795 .max_access_size = 8,
2796 .unaligned = false,
2797 },
bellard1ccde1c2004-02-06 19:46:14 +00002798};
2799
pbrook0f459d12008-06-09 00:20:13 +00002800/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002801static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002802{
Andreas Färber93afead2013-08-26 03:41:01 +02002803 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002804 CPUClass *cc = CPU_GET_CLASS(cpu);
pbrook0f459d12008-06-09 00:20:13 +00002805 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002806 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002807
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002808 assert(tcg_enabled());
Andreas Färberff4700b2013-08-26 18:23:18 +02002809 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002810 /* We re-entered the check after replacing the TB. Now raise
2811 * the debug interrupt so that is will trigger after the
2812 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002813 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002814 return;
2815 }
Andreas Färber93afead2013-08-26 03:41:01 +02002816 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Julian Brown40612002017-02-07 18:29:59 +00002817 vaddr = cc->adjust_watchpoint_address(cpu, vaddr, len);
Andreas Färberff4700b2013-08-26 18:23:18 +02002818 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002819 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2820 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002821 if (flags == BP_MEM_READ) {
2822 wp->flags |= BP_WATCHPOINT_HIT_READ;
2823 } else {
2824 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2825 }
2826 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002827 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002828 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002829 if (wp->flags & BP_CPU &&
2830 !cc->debug_check_watchpoint(cpu, wp)) {
2831 wp->flags &= ~BP_WATCHPOINT_HIT;
2832 continue;
2833 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002834 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002835
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002836 mmap_lock();
Andreas Färber239c51a2013-09-01 17:12:23 +02002837 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002838 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002839 cpu->exception_index = EXCP_DEBUG;
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002840 mmap_unlock();
Andreas Färber5638d182013-08-27 17:52:12 +02002841 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002842 } else {
Richard Henderson9b990ee2017-10-13 10:50:02 -07002843 /* Force execution of one insn next time. */
2844 cpu->cflags_next_tb = 1 | curr_cflags();
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002845 mmap_unlock();
Peter Maydell6886b982016-05-17 15:18:04 +01002846 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002847 }
aliguori06d55cc2008-11-18 20:24:06 +00002848 }
aliguori6e140f22008-11-18 20:37:55 +00002849 } else {
2850 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002851 }
2852 }
2853}
2854
pbrook6658ffb2007-03-16 23:58:11 +00002855/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2856 so these check for a hit then pass through to the normal out-of-line
2857 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002858static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2859 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002860{
Peter Maydell66b9b432015-04-26 16:49:24 +01002861 MemTxResult res;
2862 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002863 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2864 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002865
Peter Maydell66b9b432015-04-26 16:49:24 +01002866 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002867 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002868 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002869 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002870 break;
2871 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002872 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002873 break;
2874 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002875 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002876 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002877 case 8:
2878 data = address_space_ldq(as, addr, attrs, &res);
2879 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002880 default: abort();
2881 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002882 *pdata = data;
2883 return res;
2884}
2885
2886static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2887 uint64_t val, unsigned size,
2888 MemTxAttrs attrs)
2889{
2890 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002891 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2892 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002893
2894 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2895 switch (size) {
2896 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002897 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002898 break;
2899 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002900 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002901 break;
2902 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002903 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002904 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002905 case 8:
2906 address_space_stq(as, addr, val, attrs, &res);
2907 break;
Peter Maydell66b9b432015-04-26 16:49:24 +01002908 default: abort();
2909 }
2910 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002911}
2912
Avi Kivity1ec9b902012-01-02 12:47:48 +02002913static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002914 .read_with_attrs = watch_mem_read,
2915 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002916 .endianness = DEVICE_NATIVE_ENDIAN,
Paolo Bonzini306526b2017-10-17 14:16:05 +02002917 .valid = {
2918 .min_access_size = 1,
2919 .max_access_size = 8,
2920 .unaligned = false,
2921 },
2922 .impl = {
2923 .min_access_size = 1,
2924 .max_access_size = 8,
2925 .unaligned = false,
2926 },
pbrook6658ffb2007-03-16 23:58:11 +00002927};
pbrook6658ffb2007-03-16 23:58:11 +00002928
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01002929static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08002930 MemTxAttrs attrs, uint8_t *buf, hwaddr len);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002931static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08002932 const uint8_t *buf, hwaddr len);
2933static bool flatview_access_valid(FlatView *fv, hwaddr addr, hwaddr len,
Peter Maydelleace72b2018-05-31 14:50:52 +01002934 bool is_write, MemTxAttrs attrs);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002935
Peter Maydellf25a49e2015-04-26 16:49:24 +01002936static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2937 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002938{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002939 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002940 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002941 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002942
blueswir1db7b5422007-05-26 17:36:03 +00002943#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002944 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002945 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002946#endif
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002947 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
Peter Maydell5c9eb022015-04-26 16:49:24 +01002948 if (res) {
2949 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002950 }
Peter Maydell6d3ede52018-06-15 14:57:14 +01002951 *data = ldn_p(buf, len);
2952 return MEMTX_OK;
blueswir1db7b5422007-05-26 17:36:03 +00002953}
2954
Peter Maydellf25a49e2015-04-26 16:49:24 +01002955static MemTxResult subpage_write(void *opaque, hwaddr addr,
2956 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002957{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002958 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002959 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002960
blueswir1db7b5422007-05-26 17:36:03 +00002961#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002962 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002963 " value %"PRIx64"\n",
2964 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002965#endif
Peter Maydell6d3ede52018-06-15 14:57:14 +01002966 stn_p(buf, len, value);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002967 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002968}
2969
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002970static bool subpage_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002971 unsigned len, bool is_write,
2972 MemTxAttrs attrs)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002973{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002974 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002975#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002976 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002977 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002978#endif
2979
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002980 return flatview_access_valid(subpage->fv, addr + subpage->base,
Peter Maydelleace72b2018-05-31 14:50:52 +01002981 len, is_write, attrs);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002982}
2983
Avi Kivity70c68e42012-01-02 12:32:48 +02002984static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002985 .read_with_attrs = subpage_read,
2986 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002987 .impl.min_access_size = 1,
2988 .impl.max_access_size = 8,
2989 .valid.min_access_size = 1,
2990 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002991 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002992 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002993};
2994
Anthony Liguoric227f092009-10-01 16:12:16 -05002995static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002996 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002997{
2998 int idx, eidx;
2999
3000 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
3001 return -1;
3002 idx = SUBPAGE_IDX(start);
3003 eidx = SUBPAGE_IDX(end);
3004#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08003005 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
3006 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00003007#endif
blueswir1db7b5422007-05-26 17:36:03 +00003008 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02003009 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00003010 }
3011
3012 return 0;
3013}
3014
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003015static subpage_t *subpage_init(FlatView *fv, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00003016{
Anthony Liguoric227f092009-10-01 16:12:16 -05003017 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003018
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01003019 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003020 mmio->fv = fv;
aliguori1eec6142009-02-05 22:06:18 +00003021 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003022 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07003023 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02003024 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00003025#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08003026 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
3027 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00003028#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02003029 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00003030
3031 return mmio;
3032}
3033
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003034static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02003035{
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003036 assert(fv);
Avi Kivity5312bd82012-02-12 18:32:55 +02003037 MemoryRegionSection section = {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003038 .fv = fv,
Avi Kivity5312bd82012-02-12 18:32:55 +02003039 .mr = mr,
3040 .offset_within_address_space = 0,
3041 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02003042 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02003043 };
3044
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003045 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02003046}
3047
Peter Maydell8af36742017-12-13 17:52:28 +00003048static void readonly_mem_write(void *opaque, hwaddr addr,
3049 uint64_t val, unsigned size)
3050{
3051 /* Ignore any write to ROM. */
3052}
3053
3054static bool readonly_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01003055 unsigned size, bool is_write,
3056 MemTxAttrs attrs)
Peter Maydell8af36742017-12-13 17:52:28 +00003057{
3058 return is_write;
3059}
3060
3061/* This will only be used for writes, because reads are special cased
3062 * to directly access the underlying host ram.
3063 */
3064static const MemoryRegionOps readonly_mem_ops = {
3065 .write = readonly_mem_write,
3066 .valid.accepts = readonly_mem_accepts,
3067 .endianness = DEVICE_NATIVE_ENDIAN,
3068 .valid = {
3069 .min_access_size = 1,
3070 .max_access_size = 8,
3071 .unaligned = false,
3072 },
3073 .impl = {
3074 .min_access_size = 1,
3075 .max_access_size = 8,
3076 .unaligned = false,
3077 },
3078};
3079
Peter Maydell2d54f192018-06-15 14:57:14 +01003080MemoryRegionSection *iotlb_to_section(CPUState *cpu,
3081 hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02003082{
Peter Maydella54c87b2016-01-21 14:15:05 +00003083 int asidx = cpu_asidx_from_attrs(cpu, attrs);
3084 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01003085 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01003086 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02003087
Peter Maydell2d54f192018-06-15 14:57:14 +01003088 return &sections[index & ~TARGET_PAGE_MASK];
Avi Kivityaa102232012-03-08 17:06:55 +02003089}
3090
Avi Kivitye9179ce2009-06-14 11:38:52 +03003091static void io_mem_init(void)
3092{
Peter Maydell8af36742017-12-13 17:52:28 +00003093 memory_region_init_io(&io_mem_rom, NULL, &readonly_mem_ops,
3094 NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003095 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003096 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00003097
3098 /* io_mem_notdirty calls tb_invalidate_phys_page_fast,
3099 * which can be called without the iothread mutex.
3100 */
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003101 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003102 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00003103 memory_region_clear_global_locking(&io_mem_notdirty);
3104
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003105 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003106 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003107}
3108
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10003109AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
Avi Kivityac1970f2012-10-03 16:22:53 +02003110{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003111 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
3112 uint16_t n;
3113
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003114 n = dummy_section(&d->map, fv, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003115 assert(n == PHYS_SECTION_UNASSIGNED);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003116 n = dummy_section(&d->map, fv, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003117 assert(n == PHYS_SECTION_NOTDIRTY);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003118 n = dummy_section(&d->map, fv, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003119 assert(n == PHYS_SECTION_ROM);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003120 n = dummy_section(&d->map, fv, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003121 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02003122
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02003123 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003124
3125 return d;
Paolo Bonzini00752702013-05-29 12:13:54 +02003126}
3127
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003128void address_space_dispatch_free(AddressSpaceDispatch *d)
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01003129{
3130 phys_sections_free(&d->map);
3131 g_free(d);
3132}
3133
Avi Kivity1d711482012-10-02 18:54:45 +02003134static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02003135{
Peter Maydell32857f42015-10-01 15:29:50 +01003136 CPUAddressSpace *cpuas;
3137 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02003138
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04003139 assert(tcg_enabled());
Avi Kivity117712c2012-02-12 21:23:17 +02003140 /* since each CPU stores ram addresses in its TLB cache, we must
3141 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01003142 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
3143 cpu_reloading_memory_map();
3144 /* The CPU and TLB are protected by the iothread lock.
3145 * We reload the dispatch pointer now because cpu_reloading_memory_map()
3146 * may have split the RCU critical section.
3147 */
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003148 d = address_space_to_dispatch(cpuas->as);
Alex Bennéef35e44e2016-10-21 16:34:18 +01003149 atomic_rcu_set(&cpuas->memory_dispatch, d);
Alex Bennéed10eb082016-11-14 14:17:28 +00003150 tlb_flush(cpuas->cpu);
Avi Kivity50c1e142012-02-08 21:36:02 +02003151}
3152
Avi Kivity62152b82011-07-26 14:26:14 +03003153static void memory_map_init(void)
3154{
Anthony Liguori7267c092011-08-20 22:09:37 -05003155 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01003156
Paolo Bonzini57271d62013-11-07 17:14:37 +01003157 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003158 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03003159
Anthony Liguori7267c092011-08-20 22:09:37 -05003160 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02003161 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
3162 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003163 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03003164}
3165
3166MemoryRegion *get_system_memory(void)
3167{
3168 return system_memory;
3169}
3170
Avi Kivity309cb472011-08-08 16:09:03 +03003171MemoryRegion *get_system_io(void)
3172{
3173 return system_io;
3174}
3175
pbrooke2eef172008-06-08 01:09:01 +00003176#endif /* !defined(CONFIG_USER_ONLY) */
3177
bellard13eb76e2004-01-24 15:23:36 +00003178/* physical memory access (slow version, mainly for debug) */
3179#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02003180int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003181 uint8_t *buf, target_ulong len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003182{
Li Zhijian0c249ff2019-01-17 20:49:01 +08003183 int flags;
3184 target_ulong l, page;
pbrook53a59602006-03-25 19:31:22 +00003185 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003186
3187 while (len > 0) {
3188 page = addr & TARGET_PAGE_MASK;
3189 l = (page + TARGET_PAGE_SIZE) - addr;
3190 if (l > len)
3191 l = len;
3192 flags = page_get_flags(page);
3193 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003194 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003195 if (is_write) {
3196 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003197 return -1;
bellard579a97f2007-11-11 14:26:47 +00003198 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003199 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003200 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003201 memcpy(p, buf, l);
3202 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003203 } else {
3204 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003205 return -1;
bellard579a97f2007-11-11 14:26:47 +00003206 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003207 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003208 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003209 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003210 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003211 }
3212 len -= l;
3213 buf += l;
3214 addr += l;
3215 }
Paul Brooka68fe892010-03-01 00:08:59 +00003216 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003217}
bellard8df1cd02005-01-28 22:37:22 +00003218
bellard13eb76e2004-01-24 15:23:36 +00003219#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003220
Paolo Bonzini845b6212015-03-23 11:45:53 +01003221static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02003222 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003223{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003224 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003225 addr += memory_region_get_ram_addr(mr);
3226
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003227 /* No early return if dirty_log_mask is or becomes 0, because
3228 * cpu_physical_memory_set_dirty_range will still call
3229 * xen_modified_memory.
3230 */
3231 if (dirty_log_mask) {
3232 dirty_log_mask =
3233 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003234 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003235 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02003236 assert(tcg_enabled());
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003237 tb_invalidate_phys_range(addr, addr + length);
3238 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
3239 }
3240 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003241}
3242
Stefan Hajnoczi047be4e2019-01-29 11:46:04 +00003243void memory_region_flush_rom_device(MemoryRegion *mr, hwaddr addr, hwaddr size)
3244{
3245 /*
3246 * In principle this function would work on other memory region types too,
3247 * but the ROM device use case is the only one where this operation is
3248 * necessary. Other memory regions should use the
3249 * address_space_read/write() APIs.
3250 */
3251 assert(memory_region_is_romd(mr));
3252
3253 invalidate_and_set_dirty(mr, addr, size);
3254}
3255
Richard Henderson23326162013-07-08 14:55:59 -07003256static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02003257{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02003258 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07003259
3260 /* Regions are assumed to support 1-4 byte accesses unless
3261 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07003262 if (access_size_max == 0) {
3263 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003264 }
Richard Henderson23326162013-07-08 14:55:59 -07003265
3266 /* Bound the maximum access by the alignment of the address. */
3267 if (!mr->ops->impl.unaligned) {
3268 unsigned align_size_max = addr & -addr;
3269 if (align_size_max != 0 && align_size_max < access_size_max) {
3270 access_size_max = align_size_max;
3271 }
3272 }
3273
3274 /* Don't attempt accesses larger than the maximum. */
3275 if (l > access_size_max) {
3276 l = access_size_max;
3277 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01003278 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07003279
3280 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003281}
3282
Jan Kiszka4840f102015-06-18 18:47:22 +02003283static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02003284{
Jan Kiszka4840f102015-06-18 18:47:22 +02003285 bool unlocked = !qemu_mutex_iothread_locked();
3286 bool release_lock = false;
3287
3288 if (unlocked && mr->global_locking) {
3289 qemu_mutex_lock_iothread();
3290 unlocked = false;
3291 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003292 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003293 if (mr->flush_coalesced_mmio) {
3294 if (unlocked) {
3295 qemu_mutex_lock_iothread();
3296 }
3297 qemu_flush_coalesced_mmio_buffer();
3298 if (unlocked) {
3299 qemu_mutex_unlock_iothread();
3300 }
3301 }
3302
3303 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003304}
3305
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003306/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003307static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3308 MemTxAttrs attrs,
3309 const uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003310 hwaddr len, hwaddr addr1,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003311 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00003312{
bellard13eb76e2004-01-24 15:23:36 +00003313 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003314 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01003315 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02003316 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00003317
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003318 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003319 if (!memory_access_is_direct(mr, true)) {
3320 release_lock |= prepare_mmio_access(mr);
3321 l = memory_access_size(mr, l, addr1);
3322 /* XXX: could force current_cpu to NULL to avoid
3323 potential bugs */
Peter Maydell6d3ede52018-06-15 14:57:14 +01003324 val = ldn_p(buf, l);
3325 result |= memory_region_dispatch_write(mr, addr1, val, l, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003326 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003327 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003328 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003329 memcpy(ptr, buf, l);
3330 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00003331 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003332
3333 if (release_lock) {
3334 qemu_mutex_unlock_iothread();
3335 release_lock = false;
3336 }
3337
bellard13eb76e2004-01-24 15:23:36 +00003338 len -= l;
3339 buf += l;
3340 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003341
3342 if (!len) {
3343 break;
3344 }
3345
3346 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003347 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003348 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02003349
Peter Maydell3b643492015-04-26 16:49:23 +01003350 return result;
bellard13eb76e2004-01-24 15:23:36 +00003351}
bellard8df1cd02005-01-28 22:37:22 +00003352
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003353/* Called from RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003354static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003355 const uint8_t *buf, hwaddr len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003356{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003357 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003358 hwaddr addr1;
3359 MemoryRegion *mr;
3360 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003361
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003362 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003363 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003364 result = flatview_write_continue(fv, addr, attrs, buf, len,
3365 addr1, l, mr);
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003366
3367 return result;
3368}
3369
3370/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003371MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
3372 MemTxAttrs attrs, uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003373 hwaddr len, hwaddr addr1, hwaddr l,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003374 MemoryRegion *mr)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003375{
3376 uint8_t *ptr;
3377 uint64_t val;
3378 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003379 bool release_lock = false;
3380
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003381 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003382 if (!memory_access_is_direct(mr, false)) {
3383 /* I/O case */
3384 release_lock |= prepare_mmio_access(mr);
3385 l = memory_access_size(mr, l, addr1);
Peter Maydell6d3ede52018-06-15 14:57:14 +01003386 result |= memory_region_dispatch_read(mr, addr1, &val, l, attrs);
3387 stn_p(buf, l, val);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003388 } else {
3389 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003390 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003391 memcpy(buf, ptr, l);
3392 }
3393
3394 if (release_lock) {
3395 qemu_mutex_unlock_iothread();
3396 release_lock = false;
3397 }
3398
3399 len -= l;
3400 buf += l;
3401 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003402
3403 if (!len) {
3404 break;
3405 }
3406
3407 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003408 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003409 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003410
3411 return result;
3412}
3413
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003414/* Called from RCU critical section. */
3415static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003416 MemTxAttrs attrs, uint8_t *buf, hwaddr len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003417{
3418 hwaddr l;
3419 hwaddr addr1;
3420 MemoryRegion *mr;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003421
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003422 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003423 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003424 return flatview_read_continue(fv, addr, attrs, buf, len,
3425 addr1, l, mr);
Avi Kivityac1970f2012-10-03 16:22:53 +02003426}
3427
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003428MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003429 MemTxAttrs attrs, uint8_t *buf, hwaddr len)
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003430{
3431 MemTxResult result = MEMTX_OK;
3432 FlatView *fv;
3433
3434 if (len > 0) {
3435 rcu_read_lock();
3436 fv = address_space_to_flatview(as);
3437 result = flatview_read(fv, addr, attrs, buf, len);
3438 rcu_read_unlock();
3439 }
3440
3441 return result;
3442}
3443
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003444MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3445 MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003446 const uint8_t *buf, hwaddr len)
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003447{
3448 MemTxResult result = MEMTX_OK;
3449 FlatView *fv;
3450
3451 if (len > 0) {
3452 rcu_read_lock();
3453 fv = address_space_to_flatview(as);
3454 result = flatview_write(fv, addr, attrs, buf, len);
3455 rcu_read_unlock();
3456 }
3457
3458 return result;
3459}
3460
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003461MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003462 uint8_t *buf, hwaddr len, bool is_write)
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003463{
3464 if (is_write) {
3465 return address_space_write(as, addr, attrs, buf, len);
3466 } else {
3467 return address_space_read_full(as, addr, attrs, buf, len);
3468 }
3469}
3470
Avi Kivitya8170e52012-10-23 12:30:10 +02003471void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003472 hwaddr len, int is_write)
Avi Kivityac1970f2012-10-03 16:22:53 +02003473{
Peter Maydell5c9eb022015-04-26 16:49:24 +01003474 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3475 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02003476}
3477
Alexander Graf582b55a2013-12-11 14:17:44 +01003478enum write_rom_type {
3479 WRITE_DATA,
3480 FLUSH_CACHE,
3481};
3482
Peter Maydell75693e12018-12-14 13:30:48 +00003483static inline MemTxResult address_space_write_rom_internal(AddressSpace *as,
3484 hwaddr addr,
3485 MemTxAttrs attrs,
3486 const uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003487 hwaddr len,
Peter Maydell75693e12018-12-14 13:30:48 +00003488 enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00003489{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003490 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00003491 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003492 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003493 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00003494
Paolo Bonzini41063e12015-03-18 14:21:43 +01003495 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00003496 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003497 l = len;
Peter Maydell75693e12018-12-14 13:30:48 +00003498 mr = address_space_translate(as, addr, &addr1, &l, true, attrs);
ths3b46e622007-09-17 08:09:54 +00003499
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003500 if (!(memory_region_is_ram(mr) ||
3501 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02003502 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003503 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00003504 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003505 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01003506 switch (type) {
3507 case WRITE_DATA:
3508 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01003509 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003510 break;
3511 case FLUSH_CACHE:
3512 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
3513 break;
3514 }
bellardd0ecd2a2006-04-23 17:14:48 +00003515 }
3516 len -= l;
3517 buf += l;
3518 addr += l;
3519 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003520 rcu_read_unlock();
Peter Maydell75693e12018-12-14 13:30:48 +00003521 return MEMTX_OK;
bellardd0ecd2a2006-04-23 17:14:48 +00003522}
3523
Alexander Graf582b55a2013-12-11 14:17:44 +01003524/* used for ROM loading : can write in RAM and ROM */
Peter Maydell3c8133f2018-12-14 13:30:48 +00003525MemTxResult address_space_write_rom(AddressSpace *as, hwaddr addr,
3526 MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003527 const uint8_t *buf, hwaddr len)
Alexander Graf582b55a2013-12-11 14:17:44 +01003528{
Peter Maydell3c8133f2018-12-14 13:30:48 +00003529 return address_space_write_rom_internal(as, addr, attrs,
3530 buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01003531}
3532
Li Zhijian0c249ff2019-01-17 20:49:01 +08003533void cpu_flush_icache_range(hwaddr start, hwaddr len)
Alexander Graf582b55a2013-12-11 14:17:44 +01003534{
3535 /*
3536 * This function should do the same thing as an icache flush that was
3537 * triggered from within the guest. For TCG we are always cache coherent,
3538 * so there is no need to flush anything. For KVM / Xen we need to flush
3539 * the host's instruction cache at least.
3540 */
3541 if (tcg_enabled()) {
3542 return;
3543 }
3544
Peter Maydell75693e12018-12-14 13:30:48 +00003545 address_space_write_rom_internal(&address_space_memory,
3546 start, MEMTXATTRS_UNSPECIFIED,
3547 NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01003548}
3549
aliguori6d16c2f2009-01-22 16:59:11 +00003550typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003551 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00003552 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003553 hwaddr addr;
3554 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003555 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00003556} BounceBuffer;
3557
3558static BounceBuffer bounce;
3559
aliguoriba223c22009-01-22 16:59:16 +00003560typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08003561 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003562 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003563} MapClient;
3564
Fam Zheng38e047b2015-03-16 17:03:35 +08003565QemuMutex map_client_list_lock;
Paolo Bonzinib58deb32018-12-06 11:58:10 +01003566static QLIST_HEAD(, MapClient) map_client_list
Blue Swirl72cf2d42009-09-12 07:36:22 +00003567 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003568
Fam Zhenge95205e2015-03-16 17:03:37 +08003569static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00003570{
Blue Swirl72cf2d42009-09-12 07:36:22 +00003571 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003572 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003573}
3574
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003575static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00003576{
3577 MapClient *client;
3578
Blue Swirl72cf2d42009-09-12 07:36:22 +00003579 while (!QLIST_EMPTY(&map_client_list)) {
3580 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08003581 qemu_bh_schedule(client->bh);
3582 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00003583 }
3584}
3585
Fam Zhenge95205e2015-03-16 17:03:37 +08003586void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003587{
3588 MapClient *client = g_malloc(sizeof(*client));
3589
Fam Zheng38e047b2015-03-16 17:03:35 +08003590 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08003591 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00003592 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003593 if (!atomic_read(&bounce.in_use)) {
3594 cpu_notify_map_clients_locked();
3595 }
Fam Zheng38e047b2015-03-16 17:03:35 +08003596 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003597}
3598
Fam Zheng38e047b2015-03-16 17:03:35 +08003599void cpu_exec_init_all(void)
3600{
3601 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01003602 /* The data structures we set up here depend on knowing the page size,
3603 * so no more changes can be made after this point.
3604 * In an ideal world, nothing we did before we had finished the
3605 * machine setup would care about the target page size, and we could
3606 * do this much later, rather than requiring board models to state
3607 * up front what their requirements are.
3608 */
3609 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08003610 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01003611 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08003612 qemu_mutex_init(&map_client_list_lock);
3613}
3614
Fam Zhenge95205e2015-03-16 17:03:37 +08003615void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003616{
Fam Zhenge95205e2015-03-16 17:03:37 +08003617 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00003618
Fam Zhenge95205e2015-03-16 17:03:37 +08003619 qemu_mutex_lock(&map_client_list_lock);
3620 QLIST_FOREACH(client, &map_client_list, link) {
3621 if (client->bh == bh) {
3622 cpu_unregister_map_client_do(client);
3623 break;
3624 }
3625 }
3626 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003627}
3628
3629static void cpu_notify_map_clients(void)
3630{
Fam Zheng38e047b2015-03-16 17:03:35 +08003631 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003632 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08003633 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00003634}
3635
Li Zhijian0c249ff2019-01-17 20:49:01 +08003636static bool flatview_access_valid(FlatView *fv, hwaddr addr, hwaddr len,
Peter Maydelleace72b2018-05-31 14:50:52 +01003637 bool is_write, MemTxAttrs attrs)
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003638{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003639 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003640 hwaddr l, xlat;
3641
3642 while (len > 0) {
3643 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003644 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003645 if (!memory_access_is_direct(mr, is_write)) {
3646 l = memory_access_size(mr, l, addr);
Peter Maydelleace72b2018-05-31 14:50:52 +01003647 if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003648 return false;
3649 }
3650 }
3651
3652 len -= l;
3653 addr += l;
3654 }
3655 return true;
3656}
3657
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003658bool address_space_access_valid(AddressSpace *as, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003659 hwaddr len, bool is_write,
Peter Maydellfddffa42018-05-31 14:50:52 +01003660 MemTxAttrs attrs)
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003661{
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003662 FlatView *fv;
3663 bool result;
3664
3665 rcu_read_lock();
3666 fv = address_space_to_flatview(as);
Peter Maydelleace72b2018-05-31 14:50:52 +01003667 result = flatview_access_valid(fv, addr, len, is_write, attrs);
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003668 rcu_read_unlock();
3669 return result;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003670}
3671
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003672static hwaddr
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003673flatview_extend_translation(FlatView *fv, hwaddr addr,
Peter Maydell53d07902018-05-31 14:50:52 +01003674 hwaddr target_len,
3675 MemoryRegion *mr, hwaddr base, hwaddr len,
3676 bool is_write, MemTxAttrs attrs)
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003677{
3678 hwaddr done = 0;
3679 hwaddr xlat;
3680 MemoryRegion *this_mr;
3681
3682 for (;;) {
3683 target_len -= len;
3684 addr += len;
3685 done += len;
3686 if (target_len == 0) {
3687 return done;
3688 }
3689
3690 len = target_len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003691 this_mr = flatview_translate(fv, addr, &xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +01003692 &len, is_write, attrs);
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003693 if (this_mr != mr || xlat != base + done) {
3694 return done;
3695 }
3696 }
3697}
3698
aliguori6d16c2f2009-01-22 16:59:11 +00003699/* Map a physical memory region into a host virtual address.
3700 * May map a subset of the requested range, given by and returned in *plen.
3701 * May return NULL if resources needed to perform the mapping are exhausted.
3702 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003703 * Use cpu_register_map_client() to know when retrying the map operation is
3704 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003705 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003706void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003707 hwaddr addr,
3708 hwaddr *plen,
Peter Maydellf26404f2018-05-31 14:50:52 +01003709 bool is_write,
3710 MemTxAttrs attrs)
aliguori6d16c2f2009-01-22 16:59:11 +00003711{
Avi Kivitya8170e52012-10-23 12:30:10 +02003712 hwaddr len = *plen;
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003713 hwaddr l, xlat;
3714 MemoryRegion *mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003715 void *ptr;
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003716 FlatView *fv;
aliguori6d16c2f2009-01-22 16:59:11 +00003717
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003718 if (len == 0) {
3719 return NULL;
3720 }
aliguori6d16c2f2009-01-22 16:59:11 +00003721
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003722 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003723 rcu_read_lock();
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003724 fv = address_space_to_flatview(as);
Peter Maydellefa99a22018-05-31 14:50:52 +01003725 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini41063e12015-03-18 14:21:43 +01003726
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003727 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003728 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01003729 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003730 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00003731 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02003732 /* Avoid unbounded allocations */
3733 l = MIN(l, TARGET_PAGE_SIZE);
3734 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003735 bounce.addr = addr;
3736 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003737
3738 memory_region_ref(mr);
3739 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003740 if (!is_write) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003741 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003742 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003743 }
aliguori6d16c2f2009-01-22 16:59:11 +00003744
Paolo Bonzini41063e12015-03-18 14:21:43 +01003745 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003746 *plen = l;
3747 return bounce.buffer;
3748 }
3749
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003750
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003751 memory_region_ref(mr);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003752 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
Peter Maydell53d07902018-05-31 14:50:52 +01003753 l, is_write, attrs);
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003754 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003755 rcu_read_unlock();
3756
3757 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003758}
3759
Avi Kivityac1970f2012-10-03 16:22:53 +02003760/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003761 * Will also mark the memory as dirty if is_write == 1. access_len gives
3762 * the amount of memory that was actually read or written by the caller.
3763 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003764void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3765 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003766{
3767 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003768 MemoryRegion *mr;
3769 ram_addr_t addr1;
3770
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003771 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003772 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003773 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003774 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003775 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003776 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003777 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003778 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003779 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003780 return;
3781 }
3782 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003783 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3784 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003785 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003786 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003787 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003788 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003789 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003790 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003791}
bellardd0ecd2a2006-04-23 17:14:48 +00003792
Avi Kivitya8170e52012-10-23 12:30:10 +02003793void *cpu_physical_memory_map(hwaddr addr,
3794 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003795 int is_write)
3796{
Peter Maydellf26404f2018-05-31 14:50:52 +01003797 return address_space_map(&address_space_memory, addr, plen, is_write,
3798 MEMTXATTRS_UNSPECIFIED);
Avi Kivityac1970f2012-10-03 16:22:53 +02003799}
3800
Avi Kivitya8170e52012-10-23 12:30:10 +02003801void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3802 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003803{
3804 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3805}
3806
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003807#define ARG1_DECL AddressSpace *as
3808#define ARG1 as
3809#define SUFFIX
3810#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003811#define RCU_READ_LOCK(...) rcu_read_lock()
3812#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3813#include "memory_ldst.inc.c"
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003814
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003815int64_t address_space_cache_init(MemoryRegionCache *cache,
3816 AddressSpace *as,
3817 hwaddr addr,
3818 hwaddr len,
3819 bool is_write)
3820{
Paolo Bonzini48564042018-03-18 18:26:36 +01003821 AddressSpaceDispatch *d;
3822 hwaddr l;
3823 MemoryRegion *mr;
3824
3825 assert(len > 0);
3826
3827 l = len;
3828 cache->fv = address_space_get_flatview(as);
3829 d = flatview_to_dispatch(cache->fv);
3830 cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true);
3831
3832 mr = cache->mrs.mr;
3833 memory_region_ref(mr);
3834 if (memory_access_is_direct(mr, is_write)) {
Peter Maydell53d07902018-05-31 14:50:52 +01003835 /* We don't care about the memory attributes here as we're only
3836 * doing this if we found actual RAM, which behaves the same
3837 * regardless of attributes; so UNSPECIFIED is fine.
3838 */
Paolo Bonzini48564042018-03-18 18:26:36 +01003839 l = flatview_extend_translation(cache->fv, addr, len, mr,
Peter Maydell53d07902018-05-31 14:50:52 +01003840 cache->xlat, l, is_write,
3841 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003842 cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
3843 } else {
3844 cache->ptr = NULL;
3845 }
3846
3847 cache->len = l;
3848 cache->is_write = is_write;
3849 return l;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003850}
3851
3852void address_space_cache_invalidate(MemoryRegionCache *cache,
3853 hwaddr addr,
3854 hwaddr access_len)
3855{
Paolo Bonzini48564042018-03-18 18:26:36 +01003856 assert(cache->is_write);
3857 if (likely(cache->ptr)) {
3858 invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len);
3859 }
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003860}
3861
3862void address_space_cache_destroy(MemoryRegionCache *cache)
3863{
Paolo Bonzini48564042018-03-18 18:26:36 +01003864 if (!cache->mrs.mr) {
3865 return;
3866 }
3867
3868 if (xen_enabled()) {
3869 xen_invalidate_map_cache_entry(cache->ptr);
3870 }
3871 memory_region_unref(cache->mrs.mr);
3872 flatview_unref(cache->fv);
3873 cache->mrs.mr = NULL;
3874 cache->fv = NULL;
3875}
3876
3877/* Called from RCU critical section. This function has the same
3878 * semantics as address_space_translate, but it only works on a
3879 * predefined range of a MemoryRegion that was mapped with
3880 * address_space_cache_init.
3881 */
3882static inline MemoryRegion *address_space_translate_cached(
3883 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003884 hwaddr *plen, bool is_write, MemTxAttrs attrs)
Paolo Bonzini48564042018-03-18 18:26:36 +01003885{
3886 MemoryRegionSection section;
3887 MemoryRegion *mr;
3888 IOMMUMemoryRegion *iommu_mr;
3889 AddressSpace *target_as;
3890
3891 assert(!cache->ptr);
3892 *xlat = addr + cache->xlat;
3893
3894 mr = cache->mrs.mr;
3895 iommu_mr = memory_region_get_iommu(mr);
3896 if (!iommu_mr) {
3897 /* MMIO region. */
3898 return mr;
3899 }
3900
3901 section = address_space_translate_iommu(iommu_mr, xlat, plen,
3902 NULL, is_write, true,
Peter Maydell2f7b0092018-05-31 14:50:53 +01003903 &target_as, attrs);
Paolo Bonzini48564042018-03-18 18:26:36 +01003904 return section.mr;
3905}
3906
3907/* Called from RCU critical section. address_space_read_cached uses this
3908 * out of line function when the target is an MMIO or IOMMU region.
3909 */
3910void
3911address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003912 void *buf, hwaddr len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003913{
3914 hwaddr addr1, l;
3915 MemoryRegion *mr;
3916
3917 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003918 mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
3919 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003920 flatview_read_continue(cache->fv,
3921 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3922 addr1, l, mr);
3923}
3924
3925/* Called from RCU critical section. address_space_write_cached uses this
3926 * out of line function when the target is an MMIO or IOMMU region.
3927 */
3928void
3929address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003930 const void *buf, hwaddr len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003931{
3932 hwaddr addr1, l;
3933 MemoryRegion *mr;
3934
3935 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003936 mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
3937 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003938 flatview_write_continue(cache->fv,
3939 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3940 addr1, l, mr);
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003941}
3942
3943#define ARG1_DECL MemoryRegionCache *cache
3944#define ARG1 cache
Paolo Bonzini48564042018-03-18 18:26:36 +01003945#define SUFFIX _cached_slow
3946#define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
Paolo Bonzini48564042018-03-18 18:26:36 +01003947#define RCU_READ_LOCK() ((void)0)
3948#define RCU_READ_UNLOCK() ((void)0)
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003949#include "memory_ldst.inc.c"
3950
aliguori5e2972f2009-03-28 17:51:36 +00003951/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003952int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003953 uint8_t *buf, target_ulong len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003954{
Avi Kivitya8170e52012-10-23 12:30:10 +02003955 hwaddr phys_addr;
Li Zhijian0c249ff2019-01-17 20:49:01 +08003956 target_ulong l, page;
bellard13eb76e2004-01-24 15:23:36 +00003957
Christian Borntraeger79ca7a12017-03-07 15:19:08 +01003958 cpu_synchronize_state(cpu);
bellard13eb76e2004-01-24 15:23:36 +00003959 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003960 int asidx;
3961 MemTxAttrs attrs;
3962
bellard13eb76e2004-01-24 15:23:36 +00003963 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003964 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3965 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003966 /* if no physical page mapped, return an error */
3967 if (phys_addr == -1)
3968 return -1;
3969 l = (page + TARGET_PAGE_SIZE) - addr;
3970 if (l > len)
3971 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003972 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003973 if (is_write) {
Peter Maydell3c8133f2018-12-14 13:30:48 +00003974 address_space_write_rom(cpu->cpu_ases[asidx].as, phys_addr,
Peter Maydellea7a5332019-01-29 11:46:04 +00003975 attrs, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003976 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003977 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
Peter Maydellea7a5332019-01-29 11:46:04 +00003978 attrs, buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003979 }
bellard13eb76e2004-01-24 15:23:36 +00003980 len -= l;
3981 buf += l;
3982 addr += l;
3983 }
3984 return 0;
3985}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003986
3987/*
3988 * Allows code that needs to deal with migration bitmaps etc to still be built
3989 * target independent.
3990 */
Juan Quintela20afaed2017-03-21 09:09:14 +01003991size_t qemu_target_page_size(void)
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003992{
Juan Quintela20afaed2017-03-21 09:09:14 +01003993 return TARGET_PAGE_SIZE;
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003994}
3995
Juan Quintela46d702b2017-04-24 21:03:48 +02003996int qemu_target_page_bits(void)
3997{
3998 return TARGET_PAGE_BITS;
3999}
4000
4001int qemu_target_page_bits_min(void)
4002{
4003 return TARGET_PAGE_BITS_MIN;
4004}
Paul Brooka68fe892010-03-01 00:08:59 +00004005#endif
bellard13eb76e2004-01-24 15:23:36 +00004006
Greg Kurz98ed8ec2014-06-24 19:26:29 +02004007bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00004008{
4009#if defined(TARGET_WORDS_BIGENDIAN)
4010 return true;
4011#else
4012 return false;
4013#endif
4014}
4015
Wen Congyang76f35532012-05-07 12:04:18 +08004016#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02004017bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08004018{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02004019 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02004020 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01004021 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08004022
Paolo Bonzini41063e12015-03-18 14:21:43 +01004023 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02004024 mr = address_space_translate(&address_space_memory,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01004025 phys_addr, &phys_addr, &l, false,
4026 MEMTXATTRS_UNSPECIFIED);
Wen Congyang76f35532012-05-07 12:04:18 +08004027
Paolo Bonzini41063e12015-03-18 14:21:43 +01004028 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
4029 rcu_read_unlock();
4030 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08004031}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004032
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01004033int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004034{
4035 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01004036 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004037
Mike Day0dc3f442013-09-05 14:41:35 -04004038 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08004039 RAMBLOCK_FOREACH(block) {
Yury Kotov754cb9c2019-02-15 20:45:44 +03004040 ret = func(block, opaque);
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01004041 if (ret) {
4042 break;
4043 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004044 }
Mike Day0dc3f442013-09-05 14:41:35 -04004045 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01004046 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004047}
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004048
4049/*
4050 * Unmap pages of memory from start to start+length such that
4051 * they a) read as 0, b) Trigger whatever fault mechanism
4052 * the OS provides for postcopy.
4053 * The pages must be unmapped by the end of the function.
4054 * Returns: 0 on success, none-0 on failure
4055 *
4056 */
4057int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
4058{
4059 int ret = -1;
4060
4061 uint8_t *host_startaddr = rb->host + start;
4062
4063 if ((uintptr_t)host_startaddr & (rb->page_size - 1)) {
4064 error_report("ram_block_discard_range: Unaligned start address: %p",
4065 host_startaddr);
4066 goto err;
4067 }
4068
4069 if ((start + length) <= rb->used_length) {
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004070 bool need_madvise, need_fallocate;
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004071 uint8_t *host_endaddr = host_startaddr + length;
4072 if ((uintptr_t)host_endaddr & (rb->page_size - 1)) {
4073 error_report("ram_block_discard_range: Unaligned end address: %p",
4074 host_endaddr);
4075 goto err;
4076 }
4077
4078 errno = ENOTSUP; /* If we are missing MADVISE etc */
4079
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004080 /* The logic here is messy;
4081 * madvise DONTNEED fails for hugepages
4082 * fallocate works on hugepages and shmem
4083 */
4084 need_madvise = (rb->page_size == qemu_host_page_size);
4085 need_fallocate = rb->fd != -1;
4086 if (need_fallocate) {
4087 /* For a file, this causes the area of the file to be zero'd
4088 * if read, and for hugetlbfs also causes it to be unmapped
4089 * so a userfault will trigger.
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00004090 */
4091#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
4092 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
4093 start, length);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004094 if (ret) {
4095 ret = -errno;
4096 error_report("ram_block_discard_range: Failed to fallocate "
4097 "%s:%" PRIx64 " +%zx (%d)",
4098 rb->idstr, start, length, ret);
4099 goto err;
4100 }
4101#else
4102 ret = -ENOSYS;
4103 error_report("ram_block_discard_range: fallocate not available/file"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004104 "%s:%" PRIx64 " +%zx (%d)",
4105 rb->idstr, start, length, ret);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004106 goto err;
4107#endif
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004108 }
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004109 if (need_madvise) {
4110 /* For normal RAM this causes it to be unmapped,
4111 * for shared memory it causes the local mapping to disappear
4112 * and to fall back on the file contents (which we just
4113 * fallocate'd away).
4114 */
4115#if defined(CONFIG_MADVISE)
4116 ret = madvise(host_startaddr, length, MADV_DONTNEED);
4117 if (ret) {
4118 ret = -errno;
4119 error_report("ram_block_discard_range: Failed to discard range "
4120 "%s:%" PRIx64 " +%zx (%d)",
4121 rb->idstr, start, length, ret);
4122 goto err;
4123 }
4124#else
4125 ret = -ENOSYS;
4126 error_report("ram_block_discard_range: MADVISE not available"
4127 "%s:%" PRIx64 " +%zx (%d)",
4128 rb->idstr, start, length, ret);
4129 goto err;
4130#endif
4131 }
4132 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
4133 need_madvise, need_fallocate, ret);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004134 } else {
4135 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
4136 "/%zx/" RAM_ADDR_FMT")",
4137 rb->idstr, start, length, rb->used_length);
4138 }
4139
4140err:
4141 return ret;
4142}
4143
Junyan Hea4de8552018-07-18 15:48:00 +08004144bool ramblock_is_pmem(RAMBlock *rb)
4145{
4146 return rb->flags & RAM_PMEM;
4147}
4148
Peter Maydellec3f8c92013-06-27 20:53:38 +01004149#endif
Yang Zhonga0be0c52017-07-03 18:12:13 +08004150
4151void page_size_init(void)
4152{
4153 /* NOTE: we can always suppose that qemu_host_page_size >=
4154 TARGET_PAGE_SIZE */
Yang Zhonga0be0c52017-07-03 18:12:13 +08004155 if (qemu_host_page_size == 0) {
4156 qemu_host_page_size = qemu_real_host_page_size;
4157 }
4158 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
4159 qemu_host_page_size = TARGET_PAGE_SIZE;
4160 }
4161 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
4162}
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004163
4164#if !defined(CONFIG_USER_ONLY)
4165
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004166static void mtree_print_phys_entries(int start, int end, int skip, int ptr)
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004167{
4168 if (start == end - 1) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004169 qemu_printf("\t%3d ", start);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004170 } else {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004171 qemu_printf("\t%3d..%-3d ", start, end - 1);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004172 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004173 qemu_printf(" skip=%d ", skip);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004174 if (ptr == PHYS_MAP_NODE_NIL) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004175 qemu_printf(" ptr=NIL");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004176 } else if (!skip) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004177 qemu_printf(" ptr=#%d", ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004178 } else {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004179 qemu_printf(" ptr=[%d]", ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004180 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004181 qemu_printf("\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004182}
4183
4184#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
4185 int128_sub((size), int128_one())) : 0)
4186
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004187void mtree_print_dispatch(AddressSpaceDispatch *d, MemoryRegion *root)
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004188{
4189 int i;
4190
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004191 qemu_printf(" Dispatch\n");
4192 qemu_printf(" Physical sections\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004193
4194 for (i = 0; i < d->map.sections_nb; ++i) {
4195 MemoryRegionSection *s = d->map.sections + i;
4196 const char *names[] = { " [unassigned]", " [not dirty]",
4197 " [ROM]", " [watch]" };
4198
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004199 qemu_printf(" #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx
4200 " %s%s%s%s%s",
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004201 i,
4202 s->offset_within_address_space,
4203 s->offset_within_address_space + MR_SIZE(s->mr->size),
4204 s->mr->name ? s->mr->name : "(noname)",
4205 i < ARRAY_SIZE(names) ? names[i] : "",
4206 s->mr == root ? " [ROOT]" : "",
4207 s == d->mru_section ? " [MRU]" : "",
4208 s->mr->is_iommu ? " [iommu]" : "");
4209
4210 if (s->mr->alias) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004211 qemu_printf(" alias=%s", s->mr->alias->name ?
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004212 s->mr->alias->name : "noname");
4213 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004214 qemu_printf("\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004215 }
4216
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004217 qemu_printf(" Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004218 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
4219 for (i = 0; i < d->map.nodes_nb; ++i) {
4220 int j, jprev;
4221 PhysPageEntry prev;
4222 Node *n = d->map.nodes + i;
4223
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004224 qemu_printf(" [%d]\n", i);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004225
4226 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
4227 PhysPageEntry *pe = *n + j;
4228
4229 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
4230 continue;
4231 }
4232
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004233 mtree_print_phys_entries(jprev, j, prev.skip, prev.ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004234
4235 jprev = j;
4236 prev = *pe;
4237 }
4238
4239 if (jprev != ARRAY_SIZE(*n)) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004240 mtree_print_phys_entries(jprev, j, prev.skip, prev.ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004241 }
4242 }
4243}
4244
4245#endif