bellard | 5493600 | 2003-05-13 00:25:15 +0000 | [diff] [blame] | 1 | /* |
Blue Swirl | 5b6dd86 | 2012-12-02 16:04:43 +0000 | [diff] [blame] | 2 | * Virtual page mapping |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 3 | * |
bellard | 5493600 | 2003-05-13 00:25:15 +0000 | [diff] [blame] | 4 | * Copyright (c) 2003 Fabrice Bellard |
| 5 | * |
| 6 | * This library is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU Lesser General Public |
| 8 | * License as published by the Free Software Foundation; either |
| 9 | * version 2 of the License, or (at your option) any later version. |
| 10 | * |
| 11 | * This library is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 14 | * Lesser General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU Lesser General Public |
Blue Swirl | 8167ee8 | 2009-07-16 20:47:01 +0000 | [diff] [blame] | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
bellard | 5493600 | 2003-05-13 00:25:15 +0000 | [diff] [blame] | 18 | */ |
Markus Armbruster | 14a48c1 | 2019-05-23 16:35:05 +0200 | [diff] [blame] | 19 | |
Peter Maydell | 7b31bbc | 2016-01-26 18:16:56 +0000 | [diff] [blame] | 20 | #include "qemu/osdep.h" |
Markus Armbruster | a8d2532 | 2019-05-23 16:35:08 +0200 | [diff] [blame] | 21 | #include "qemu-common.h" |
Markus Armbruster | da34e65 | 2016-03-14 09:01:28 +0100 | [diff] [blame] | 22 | #include "qapi/error.h" |
bellard | 5493600 | 2003-05-13 00:25:15 +0000 | [diff] [blame] | 23 | |
Veronia Bahaa | f348b6d | 2016-03-20 19:16:19 +0200 | [diff] [blame] | 24 | #include "qemu/cutils.h" |
bellard | 6180a18 | 2003-09-30 21:04:53 +0000 | [diff] [blame] | 25 | #include "cpu.h" |
Paolo Bonzini | 63c9155 | 2016-03-15 13:18:37 +0100 | [diff] [blame] | 26 | #include "exec/exec-all.h" |
Juan Quintela | 5118042 | 2017-04-24 20:50:19 +0200 | [diff] [blame] | 27 | #include "exec/target_page.h" |
bellard | b67d9a5 | 2008-05-23 09:57:34 +0000 | [diff] [blame] | 28 | #include "tcg.h" |
Paolo Bonzini | 741da0d | 2014-06-27 08:40:04 +0200 | [diff] [blame] | 29 | #include "hw/qdev-core.h" |
Fam Zheng | c7e002c | 2017-07-14 10:15:08 +0800 | [diff] [blame] | 30 | #include "hw/qdev-properties.h" |
Michael S. Tsirkin | 4485bd2 | 2015-03-11 07:56:34 +0100 | [diff] [blame] | 31 | #if !defined(CONFIG_USER_ONLY) |
Marcel Apfelbaum | 47c8ca5 | 2015-02-04 17:43:54 +0200 | [diff] [blame] | 32 | #include "hw/boards.h" |
Paolo Bonzini | 33c1187 | 2016-03-15 16:58:45 +0100 | [diff] [blame] | 33 | #include "hw/xen/xen.h" |
Michael S. Tsirkin | 4485bd2 | 2015-03-11 07:56:34 +0100 | [diff] [blame] | 34 | #endif |
Paolo Bonzini | 9c17d61 | 2012-12-17 18:20:04 +0100 | [diff] [blame] | 35 | #include "sysemu/kvm.h" |
Markus Armbruster | 2ff3de6 | 2013-07-04 15:09:22 +0200 | [diff] [blame] | 36 | #include "sysemu/sysemu.h" |
Markus Armbruster | 14a48c1 | 2019-05-23 16:35:05 +0200 | [diff] [blame] | 37 | #include "sysemu/tcg.h" |
Paolo Bonzini | 1de7afc | 2012-12-17 18:20:00 +0100 | [diff] [blame] | 38 | #include "qemu/timer.h" |
| 39 | #include "qemu/config-file.h" |
Andreas Färber | 75a3403 | 2013-09-02 16:57:02 +0200 | [diff] [blame] | 40 | #include "qemu/error-report.h" |
Markus Armbruster | b6b71cb | 2019-04-17 21:17:56 +0200 | [diff] [blame] | 41 | #include "qemu/qemu-print.h" |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 42 | #if defined(CONFIG_USER_ONLY) |
Markus Armbruster | a9c9427 | 2016-06-22 19:11:19 +0200 | [diff] [blame] | 43 | #include "qemu.h" |
Jun Nakajima | 432d268 | 2010-08-31 16:41:25 +0100 | [diff] [blame] | 44 | #else /* !CONFIG_USER_ONLY */ |
Paolo Bonzini | 741da0d | 2014-06-27 08:40:04 +0200 | [diff] [blame] | 45 | #include "exec/memory.h" |
Paolo Bonzini | df43d49 | 2016-03-16 10:24:54 +0100 | [diff] [blame] | 46 | #include "exec/ioport.h" |
Paolo Bonzini | 741da0d | 2014-06-27 08:40:04 +0200 | [diff] [blame] | 47 | #include "sysemu/dma.h" |
Markus Armbruster | b58c5c2 | 2019-08-12 07:23:55 +0200 | [diff] [blame] | 48 | #include "sysemu/hostmem.h" |
Christian Borntraeger | 79ca7a1 | 2017-03-07 15:19:08 +0100 | [diff] [blame] | 49 | #include "sysemu/hw_accel.h" |
Paolo Bonzini | 741da0d | 2014-06-27 08:40:04 +0200 | [diff] [blame] | 50 | #include "exec/address-spaces.h" |
Paolo Bonzini | 9c17d61 | 2012-12-17 18:20:04 +0100 | [diff] [blame] | 51 | #include "sysemu/xen-mapcache.h" |
Daniel P. Berrange | 0ab8ed1 | 2017-01-25 16:14:15 +0000 | [diff] [blame] | 52 | #include "trace-root.h" |
Dr. David Alan Gilbert | d3a5038 | 2017-02-24 18:28:32 +0000 | [diff] [blame] | 53 | |
Dr. David Alan Gilbert | e2fa71f | 2017-02-24 18:28:33 +0000 | [diff] [blame] | 54 | #ifdef CONFIG_FALLOCATE_PUNCH_HOLE |
Dr. David Alan Gilbert | e2fa71f | 2017-02-24 18:28:33 +0000 | [diff] [blame] | 55 | #include <linux/falloc.h> |
| 56 | #endif |
| 57 | |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 58 | #endif |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 59 | #include "qemu/rcu_queue.h" |
Jan Kiszka | 4840f10 | 2015-06-18 18:47:22 +0200 | [diff] [blame] | 60 | #include "qemu/main-loop.h" |
Blue Swirl | 5b6dd86 | 2012-12-02 16:04:43 +0000 | [diff] [blame] | 61 | #include "translate-all.h" |
Pavel Dovgalyuk | 7615936 | 2015-09-17 19:25:07 +0300 | [diff] [blame] | 62 | #include "sysemu/replay.h" |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 63 | |
Paolo Bonzini | 022c62c | 2012-12-17 18:19:49 +0100 | [diff] [blame] | 64 | #include "exec/memory-internal.h" |
Juan Quintela | 220c3eb | 2013-10-14 17:13:59 +0200 | [diff] [blame] | 65 | #include "exec/ram_addr.h" |
Paolo Bonzini | 508127e | 2016-01-07 16:55:28 +0300 | [diff] [blame] | 66 | #include "exec/log.h" |
Avi Kivity | 67d95c1 | 2011-12-15 15:25:22 +0200 | [diff] [blame] | 67 | |
Bharata B Rao | 9dfeca7 | 2016-05-12 09:18:12 +0530 | [diff] [blame] | 68 | #include "migration/vmstate.h" |
| 69 | |
Michael S. Tsirkin | b35ba30 | 2013-11-11 17:52:07 +0200 | [diff] [blame] | 70 | #include "qemu/range.h" |
Michael S. Tsirkin | 794e8f3 | 2015-09-24 14:41:17 +0300 | [diff] [blame] | 71 | #ifndef _WIN32 |
| 72 | #include "qemu/mmap-alloc.h" |
| 73 | #endif |
Michael S. Tsirkin | b35ba30 | 2013-11-11 17:52:07 +0200 | [diff] [blame] | 74 | |
Peter Xu | be9b23c | 2017-05-12 12:17:41 +0800 | [diff] [blame] | 75 | #include "monitor/monitor.h" |
| 76 | |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 77 | //#define DEBUG_SUBPAGE |
ths | 1196be3 | 2007-03-17 15:17:58 +0000 | [diff] [blame] | 78 | |
pbrook | 99773bd | 2006-04-16 15:14:59 +0000 | [diff] [blame] | 79 | #if !defined(CONFIG_USER_ONLY) |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 80 | /* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes |
| 81 | * are protected by the ramlist lock. |
| 82 | */ |
Mike Day | 0d53d9f | 2015-01-21 13:45:24 +0100 | [diff] [blame] | 83 | RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) }; |
Avi Kivity | 62152b8 | 2011-07-26 14:26:14 +0300 | [diff] [blame] | 84 | |
| 85 | static MemoryRegion *system_memory; |
Avi Kivity | 309cb47 | 2011-08-08 16:09:03 +0300 | [diff] [blame] | 86 | static MemoryRegion *system_io; |
Avi Kivity | 62152b8 | 2011-07-26 14:26:14 +0300 | [diff] [blame] | 87 | |
Avi Kivity | f6790af | 2012-10-02 20:13:51 +0200 | [diff] [blame] | 88 | AddressSpace address_space_io; |
| 89 | AddressSpace address_space_memory; |
Avi Kivity | 2673a5d | 2012-10-02 18:49:28 +0200 | [diff] [blame] | 90 | |
Paolo Bonzini | 0844e00 | 2013-05-24 14:37:28 +0200 | [diff] [blame] | 91 | MemoryRegion io_mem_rom, io_mem_notdirty; |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 92 | static MemoryRegion io_mem_unassigned; |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 93 | #endif |
bellard | 9fa3e85 | 2004-01-04 18:06:42 +0000 | [diff] [blame] | 94 | |
Peter Maydell | 20bccb8 | 2016-10-24 16:26:49 +0100 | [diff] [blame] | 95 | #ifdef TARGET_PAGE_BITS_VARY |
| 96 | int target_page_bits; |
| 97 | bool target_page_bits_decided; |
| 98 | #endif |
| 99 | |
Paolo Bonzini | f481ee2 | 2018-12-06 11:56:15 +0100 | [diff] [blame] | 100 | CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus); |
| 101 | |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 102 | /* current CPU in the current thread. It is only valid inside |
| 103 | cpu_exec() */ |
Paolo Bonzini | f240eb6 | 2015-08-26 00:17:58 +0200 | [diff] [blame] | 104 | __thread CPUState *current_cpu; |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 105 | /* 0 = Do not count executed instructions. |
ths | bf20dc0 | 2008-06-30 17:22:19 +0000 | [diff] [blame] | 106 | 1 = Precise instruction counting. |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 107 | 2 = Adaptive rate instruction counting. */ |
Paolo Bonzini | 5708fc6 | 2012-11-26 15:36:40 +0100 | [diff] [blame] | 108 | int use_icount; |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 109 | |
Yang Zhong | a0be0c5 | 2017-07-03 18:12:13 +0800 | [diff] [blame] | 110 | uintptr_t qemu_host_page_size; |
| 111 | intptr_t qemu_host_page_mask; |
Yang Zhong | a0be0c5 | 2017-07-03 18:12:13 +0800 | [diff] [blame] | 112 | |
Peter Maydell | 20bccb8 | 2016-10-24 16:26:49 +0100 | [diff] [blame] | 113 | bool set_preferred_target_page_bits(int bits) |
| 114 | { |
| 115 | /* The target page size is the lowest common denominator for all |
| 116 | * the CPUs in the system, so we can only make it smaller, never |
| 117 | * larger. And we can't make it smaller once we've committed to |
| 118 | * a particular size. |
| 119 | */ |
| 120 | #ifdef TARGET_PAGE_BITS_VARY |
| 121 | assert(bits >= TARGET_PAGE_BITS_MIN); |
| 122 | if (target_page_bits == 0 || target_page_bits > bits) { |
| 123 | if (target_page_bits_decided) { |
| 124 | return false; |
| 125 | } |
| 126 | target_page_bits = bits; |
| 127 | } |
| 128 | #endif |
| 129 | return true; |
| 130 | } |
| 131 | |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 132 | #if !defined(CONFIG_USER_ONLY) |
Avi Kivity | 4346ae3 | 2012-02-10 17:00:01 +0200 | [diff] [blame] | 133 | |
Peter Maydell | 20bccb8 | 2016-10-24 16:26:49 +0100 | [diff] [blame] | 134 | static void finalize_target_page_bits(void) |
| 135 | { |
| 136 | #ifdef TARGET_PAGE_BITS_VARY |
| 137 | if (target_page_bits == 0) { |
| 138 | target_page_bits = TARGET_PAGE_BITS_MIN; |
| 139 | } |
| 140 | target_page_bits_decided = true; |
| 141 | #endif |
| 142 | } |
| 143 | |
Paolo Bonzini | 1db8abb | 2013-05-21 12:07:21 +0200 | [diff] [blame] | 144 | typedef struct PhysPageEntry PhysPageEntry; |
| 145 | |
| 146 | struct PhysPageEntry { |
Michael S. Tsirkin | 9736e55 | 2013-11-11 14:42:43 +0200 | [diff] [blame] | 147 | /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */ |
Michael S. Tsirkin | 8b79576 | 2013-11-11 14:51:56 +0200 | [diff] [blame] | 148 | uint32_t skip : 6; |
Michael S. Tsirkin | 9736e55 | 2013-11-11 14:42:43 +0200 | [diff] [blame] | 149 | /* index into phys_sections (!skip) or phys_map_nodes (skip) */ |
Michael S. Tsirkin | 8b79576 | 2013-11-11 14:51:56 +0200 | [diff] [blame] | 150 | uint32_t ptr : 26; |
Paolo Bonzini | 1db8abb | 2013-05-21 12:07:21 +0200 | [diff] [blame] | 151 | }; |
| 152 | |
Michael S. Tsirkin | 8b79576 | 2013-11-11 14:51:56 +0200 | [diff] [blame] | 153 | #define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6) |
| 154 | |
Paolo Bonzini | 03f4995 | 2013-11-07 17:14:36 +0100 | [diff] [blame] | 155 | /* Size of the L2 (and L3, etc) page tables. */ |
Paolo Bonzini | 57271d6 | 2013-11-07 17:14:37 +0100 | [diff] [blame] | 156 | #define ADDR_SPACE_BITS 64 |
Paolo Bonzini | 03f4995 | 2013-11-07 17:14:36 +0100 | [diff] [blame] | 157 | |
Michael S. Tsirkin | 026736c | 2013-11-13 20:13:03 +0200 | [diff] [blame] | 158 | #define P_L2_BITS 9 |
Paolo Bonzini | 03f4995 | 2013-11-07 17:14:36 +0100 | [diff] [blame] | 159 | #define P_L2_SIZE (1 << P_L2_BITS) |
| 160 | |
| 161 | #define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1) |
| 162 | |
| 163 | typedef PhysPageEntry Node[P_L2_SIZE]; |
Paolo Bonzini | 0475d94 | 2013-05-29 12:28:21 +0200 | [diff] [blame] | 164 | |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 165 | typedef struct PhysPageMap { |
Paolo Bonzini | 79e2b9a | 2015-01-21 12:09:14 +0100 | [diff] [blame] | 166 | struct rcu_head rcu; |
| 167 | |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 168 | unsigned sections_nb; |
| 169 | unsigned sections_nb_alloc; |
| 170 | unsigned nodes_nb; |
| 171 | unsigned nodes_nb_alloc; |
| 172 | Node *nodes; |
| 173 | MemoryRegionSection *sections; |
| 174 | } PhysPageMap; |
| 175 | |
Paolo Bonzini | 1db8abb | 2013-05-21 12:07:21 +0200 | [diff] [blame] | 176 | struct AddressSpaceDispatch { |
Fam Zheng | 729633c | 2016-03-01 14:18:24 +0800 | [diff] [blame] | 177 | MemoryRegionSection *mru_section; |
Paolo Bonzini | 1db8abb | 2013-05-21 12:07:21 +0200 | [diff] [blame] | 178 | /* This is a multi-level map on the physical address space. |
| 179 | * The bottom level has pointers to MemoryRegionSections. |
| 180 | */ |
| 181 | PhysPageEntry phys_map; |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 182 | PhysPageMap map; |
Paolo Bonzini | 1db8abb | 2013-05-21 12:07:21 +0200 | [diff] [blame] | 183 | }; |
| 184 | |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 185 | #define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK) |
| 186 | typedef struct subpage_t { |
| 187 | MemoryRegion iomem; |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 188 | FlatView *fv; |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 189 | hwaddr base; |
Vijaya Kumar K | 2615fab | 2016-10-24 16:26:49 +0100 | [diff] [blame] | 190 | uint16_t sub_section[]; |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 191 | } subpage_t; |
| 192 | |
Liu Ping Fan | b41aac4 | 2013-05-29 11:09:17 +0200 | [diff] [blame] | 193 | #define PHYS_SECTION_UNASSIGNED 0 |
| 194 | #define PHYS_SECTION_NOTDIRTY 1 |
| 195 | #define PHYS_SECTION_ROM 2 |
| 196 | #define PHYS_SECTION_WATCH 3 |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 197 | |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 198 | static void io_mem_init(void); |
Avi Kivity | 62152b8 | 2011-07-26 14:26:14 +0300 | [diff] [blame] | 199 | static void memory_map_init(void); |
Paolo Bonzini | 9458a9a | 2018-02-06 18:37:39 +0100 | [diff] [blame^] | 200 | static void tcg_log_global_after_sync(MemoryListener *listener); |
Edgar E. Iglesias | 09daed8 | 2013-12-17 13:06:51 +1000 | [diff] [blame] | 201 | static void tcg_commit(MemoryListener *listener); |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 202 | |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 203 | static MemoryRegion io_mem_watch; |
Peter Maydell | 32857f4 | 2015-10-01 15:29:50 +0100 | [diff] [blame] | 204 | |
| 205 | /** |
| 206 | * CPUAddressSpace: all the information a CPU needs about an AddressSpace |
| 207 | * @cpu: the CPU whose AddressSpace this is |
| 208 | * @as: the AddressSpace itself |
| 209 | * @memory_dispatch: its dispatch pointer (cached, RCU protected) |
| 210 | * @tcg_as_listener: listener for tracking changes to the AddressSpace |
| 211 | */ |
| 212 | struct CPUAddressSpace { |
| 213 | CPUState *cpu; |
| 214 | AddressSpace *as; |
| 215 | struct AddressSpaceDispatch *memory_dispatch; |
| 216 | MemoryListener tcg_as_listener; |
| 217 | }; |
| 218 | |
Gerd Hoffmann | 8deaf12 | 2017-04-21 11:16:25 +0200 | [diff] [blame] | 219 | struct DirtyBitmapSnapshot { |
| 220 | ram_addr_t start; |
| 221 | ram_addr_t end; |
| 222 | unsigned long dirty[]; |
| 223 | }; |
| 224 | |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 225 | #endif |
bellard | 5493600 | 2003-05-13 00:25:15 +0000 | [diff] [blame] | 226 | |
Paul Brook | 6d9a130 | 2010-02-28 23:55:53 +0000 | [diff] [blame] | 227 | #if !defined(CONFIG_USER_ONLY) |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 228 | |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 229 | static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes) |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 230 | { |
Peter Lieven | 101420b | 2016-07-15 12:03:50 +0200 | [diff] [blame] | 231 | static unsigned alloc_hint = 16; |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 232 | if (map->nodes_nb + nodes > map->nodes_nb_alloc) { |
Peter Lieven | 101420b | 2016-07-15 12:03:50 +0200 | [diff] [blame] | 233 | map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint); |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 234 | map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes); |
| 235 | map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc); |
Peter Lieven | 101420b | 2016-07-15 12:03:50 +0200 | [diff] [blame] | 236 | alloc_hint = map->nodes_nb_alloc; |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 237 | } |
| 238 | } |
| 239 | |
Paolo Bonzini | db94604 | 2015-05-21 15:12:29 +0200 | [diff] [blame] | 240 | static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf) |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 241 | { |
| 242 | unsigned i; |
Michael S. Tsirkin | 8b79576 | 2013-11-11 14:51:56 +0200 | [diff] [blame] | 243 | uint32_t ret; |
Paolo Bonzini | db94604 | 2015-05-21 15:12:29 +0200 | [diff] [blame] | 244 | PhysPageEntry e; |
| 245 | PhysPageEntry *p; |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 246 | |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 247 | ret = map->nodes_nb++; |
Paolo Bonzini | db94604 | 2015-05-21 15:12:29 +0200 | [diff] [blame] | 248 | p = map->nodes[ret]; |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 249 | assert(ret != PHYS_MAP_NODE_NIL); |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 250 | assert(ret != map->nodes_nb_alloc); |
Paolo Bonzini | db94604 | 2015-05-21 15:12:29 +0200 | [diff] [blame] | 251 | |
| 252 | e.skip = leaf ? 0 : 1; |
| 253 | e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL; |
Paolo Bonzini | 03f4995 | 2013-11-07 17:14:36 +0100 | [diff] [blame] | 254 | for (i = 0; i < P_L2_SIZE; ++i) { |
Paolo Bonzini | db94604 | 2015-05-21 15:12:29 +0200 | [diff] [blame] | 255 | memcpy(&p[i], &e, sizeof(e)); |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 256 | } |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 257 | return ret; |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 258 | } |
| 259 | |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 260 | static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp, |
| 261 | hwaddr *index, hwaddr *nb, uint16_t leaf, |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 262 | int level) |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 263 | { |
| 264 | PhysPageEntry *p; |
Paolo Bonzini | 03f4995 | 2013-11-07 17:14:36 +0100 | [diff] [blame] | 265 | hwaddr step = (hwaddr)1 << (level * P_L2_BITS); |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 266 | |
Michael S. Tsirkin | 9736e55 | 2013-11-11 14:42:43 +0200 | [diff] [blame] | 267 | if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) { |
Paolo Bonzini | db94604 | 2015-05-21 15:12:29 +0200 | [diff] [blame] | 268 | lp->ptr = phys_map_node_alloc(map, level == 0); |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 269 | } |
Paolo Bonzini | db94604 | 2015-05-21 15:12:29 +0200 | [diff] [blame] | 270 | p = map->nodes[lp->ptr]; |
Paolo Bonzini | 03f4995 | 2013-11-07 17:14:36 +0100 | [diff] [blame] | 271 | lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)]; |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 272 | |
Paolo Bonzini | 03f4995 | 2013-11-07 17:14:36 +0100 | [diff] [blame] | 273 | while (*nb && lp < &p[P_L2_SIZE]) { |
Avi Kivity | 07f07b3 | 2012-02-13 20:45:32 +0200 | [diff] [blame] | 274 | if ((*index & (step - 1)) == 0 && *nb >= step) { |
Michael S. Tsirkin | 9736e55 | 2013-11-11 14:42:43 +0200 | [diff] [blame] | 275 | lp->skip = 0; |
Avi Kivity | c19e880 | 2012-02-13 20:25:31 +0200 | [diff] [blame] | 276 | lp->ptr = leaf; |
Avi Kivity | 07f07b3 | 2012-02-13 20:45:32 +0200 | [diff] [blame] | 277 | *index += step; |
| 278 | *nb -= step; |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 279 | } else { |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 280 | phys_page_set_level(map, lp, index, nb, leaf, level - 1); |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 281 | } |
| 282 | ++lp; |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 283 | } |
| 284 | } |
| 285 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 286 | static void phys_page_set(AddressSpaceDispatch *d, |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 287 | hwaddr index, hwaddr nb, |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 288 | uint16_t leaf) |
bellard | 92e873b | 2004-05-21 14:52:29 +0000 | [diff] [blame] | 289 | { |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 290 | /* Wildly overreserve - it doesn't matter much. */ |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 291 | phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS); |
bellard | 92e873b | 2004-05-21 14:52:29 +0000 | [diff] [blame] | 292 | |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 293 | phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1); |
bellard | 92e873b | 2004-05-21 14:52:29 +0000 | [diff] [blame] | 294 | } |
| 295 | |
Michael S. Tsirkin | b35ba30 | 2013-11-11 17:52:07 +0200 | [diff] [blame] | 296 | /* Compact a non leaf page entry. Simply detect that the entry has a single child, |
| 297 | * and update our entry so we can skip it and go directly to the destination. |
| 298 | */ |
Marc-André Lureau | efee678 | 2016-09-28 16:37:20 +0400 | [diff] [blame] | 299 | static void phys_page_compact(PhysPageEntry *lp, Node *nodes) |
Michael S. Tsirkin | b35ba30 | 2013-11-11 17:52:07 +0200 | [diff] [blame] | 300 | { |
| 301 | unsigned valid_ptr = P_L2_SIZE; |
| 302 | int valid = 0; |
| 303 | PhysPageEntry *p; |
| 304 | int i; |
| 305 | |
| 306 | if (lp->ptr == PHYS_MAP_NODE_NIL) { |
| 307 | return; |
| 308 | } |
| 309 | |
| 310 | p = nodes[lp->ptr]; |
| 311 | for (i = 0; i < P_L2_SIZE; i++) { |
| 312 | if (p[i].ptr == PHYS_MAP_NODE_NIL) { |
| 313 | continue; |
| 314 | } |
| 315 | |
| 316 | valid_ptr = i; |
| 317 | valid++; |
| 318 | if (p[i].skip) { |
Marc-André Lureau | efee678 | 2016-09-28 16:37:20 +0400 | [diff] [blame] | 319 | phys_page_compact(&p[i], nodes); |
Michael S. Tsirkin | b35ba30 | 2013-11-11 17:52:07 +0200 | [diff] [blame] | 320 | } |
| 321 | } |
| 322 | |
| 323 | /* We can only compress if there's only one child. */ |
| 324 | if (valid != 1) { |
| 325 | return; |
| 326 | } |
| 327 | |
| 328 | assert(valid_ptr < P_L2_SIZE); |
| 329 | |
| 330 | /* Don't compress if it won't fit in the # of bits we have. */ |
| 331 | if (lp->skip + p[valid_ptr].skip >= (1 << 3)) { |
| 332 | return; |
| 333 | } |
| 334 | |
| 335 | lp->ptr = p[valid_ptr].ptr; |
| 336 | if (!p[valid_ptr].skip) { |
| 337 | /* If our only child is a leaf, make this a leaf. */ |
| 338 | /* By design, we should have made this node a leaf to begin with so we |
| 339 | * should never reach here. |
| 340 | * But since it's so simple to handle this, let's do it just in case we |
| 341 | * change this rule. |
| 342 | */ |
| 343 | lp->skip = 0; |
| 344 | } else { |
| 345 | lp->skip += p[valid_ptr].skip; |
| 346 | } |
| 347 | } |
| 348 | |
Alexey Kardashevskiy | 8629d3f | 2017-09-21 18:51:00 +1000 | [diff] [blame] | 349 | void address_space_dispatch_compact(AddressSpaceDispatch *d) |
Michael S. Tsirkin | b35ba30 | 2013-11-11 17:52:07 +0200 | [diff] [blame] | 350 | { |
Michael S. Tsirkin | b35ba30 | 2013-11-11 17:52:07 +0200 | [diff] [blame] | 351 | if (d->phys_map.skip) { |
Marc-André Lureau | efee678 | 2016-09-28 16:37:20 +0400 | [diff] [blame] | 352 | phys_page_compact(&d->phys_map, d->map.nodes); |
Michael S. Tsirkin | b35ba30 | 2013-11-11 17:52:07 +0200 | [diff] [blame] | 353 | } |
| 354 | } |
| 355 | |
Fam Zheng | 29cb533 | 2016-03-01 14:18:23 +0800 | [diff] [blame] | 356 | static inline bool section_covers_addr(const MemoryRegionSection *section, |
| 357 | hwaddr addr) |
| 358 | { |
| 359 | /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means |
| 360 | * the section must cover the entire address space. |
| 361 | */ |
Richard Henderson | 258dfaa | 2016-06-29 15:48:03 -0700 | [diff] [blame] | 362 | return int128_gethi(section->size) || |
Fam Zheng | 29cb533 | 2016-03-01 14:18:23 +0800 | [diff] [blame] | 363 | range_covers_byte(section->offset_within_address_space, |
Richard Henderson | 258dfaa | 2016-06-29 15:48:03 -0700 | [diff] [blame] | 364 | int128_getlo(section->size), addr); |
Fam Zheng | 29cb533 | 2016-03-01 14:18:23 +0800 | [diff] [blame] | 365 | } |
| 366 | |
Peter Xu | 003a0cf | 2017-05-15 16:50:57 +0800 | [diff] [blame] | 367 | static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr) |
bellard | 92e873b | 2004-05-21 14:52:29 +0000 | [diff] [blame] | 368 | { |
Peter Xu | 003a0cf | 2017-05-15 16:50:57 +0800 | [diff] [blame] | 369 | PhysPageEntry lp = d->phys_map, *p; |
| 370 | Node *nodes = d->map.nodes; |
| 371 | MemoryRegionSection *sections = d->map.sections; |
Michael S. Tsirkin | 97115a8 | 2013-11-13 20:08:19 +0200 | [diff] [blame] | 372 | hwaddr index = addr >> TARGET_PAGE_BITS; |
Avi Kivity | 31ab2b4 | 2012-02-13 16:44:19 +0200 | [diff] [blame] | 373 | int i; |
Avi Kivity | f1f6e3b | 2011-11-20 17:52:22 +0200 | [diff] [blame] | 374 | |
Michael S. Tsirkin | 9736e55 | 2013-11-11 14:42:43 +0200 | [diff] [blame] | 375 | for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) { |
Avi Kivity | c19e880 | 2012-02-13 20:25:31 +0200 | [diff] [blame] | 376 | if (lp.ptr == PHYS_MAP_NODE_NIL) { |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 377 | return §ions[PHYS_SECTION_UNASSIGNED]; |
Avi Kivity | 31ab2b4 | 2012-02-13 16:44:19 +0200 | [diff] [blame] | 378 | } |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 379 | p = nodes[lp.ptr]; |
Paolo Bonzini | 03f4995 | 2013-11-07 17:14:36 +0100 | [diff] [blame] | 380 | lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)]; |
Avi Kivity | f1f6e3b | 2011-11-20 17:52:22 +0200 | [diff] [blame] | 381 | } |
Michael S. Tsirkin | b35ba30 | 2013-11-11 17:52:07 +0200 | [diff] [blame] | 382 | |
Fam Zheng | 29cb533 | 2016-03-01 14:18:23 +0800 | [diff] [blame] | 383 | if (section_covers_addr(§ions[lp.ptr], addr)) { |
Michael S. Tsirkin | b35ba30 | 2013-11-11 17:52:07 +0200 | [diff] [blame] | 384 | return §ions[lp.ptr]; |
| 385 | } else { |
| 386 | return §ions[PHYS_SECTION_UNASSIGNED]; |
| 387 | } |
Avi Kivity | f3705d5 | 2012-03-08 16:16:34 +0200 | [diff] [blame] | 388 | } |
| 389 | |
Paolo Bonzini | 79e2b9a | 2015-01-21 12:09:14 +0100 | [diff] [blame] | 390 | /* Called from RCU critical section */ |
Paolo Bonzini | c7086b4 | 2013-06-02 15:27:39 +0200 | [diff] [blame] | 391 | static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d, |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 392 | hwaddr addr, |
| 393 | bool resolve_subpage) |
Jan Kiszka | 9f02960 | 2013-05-06 16:48:02 +0200 | [diff] [blame] | 394 | { |
Fam Zheng | 729633c | 2016-03-01 14:18:24 +0800 | [diff] [blame] | 395 | MemoryRegionSection *section = atomic_read(&d->mru_section); |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 396 | subpage_t *subpage; |
| 397 | |
Paolo Bonzini | 07c114b | 2017-11-15 15:11:03 +0100 | [diff] [blame] | 398 | if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] || |
| 399 | !section_covers_addr(section, addr)) { |
Peter Xu | 003a0cf | 2017-05-15 16:50:57 +0800 | [diff] [blame] | 400 | section = phys_page_find(d, addr); |
Paolo Bonzini | 07c114b | 2017-11-15 15:11:03 +0100 | [diff] [blame] | 401 | atomic_set(&d->mru_section, section); |
Fam Zheng | 729633c | 2016-03-01 14:18:24 +0800 | [diff] [blame] | 402 | } |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 403 | if (resolve_subpage && section->mr->subpage) { |
| 404 | subpage = container_of(section->mr, subpage_t, iomem); |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 405 | section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]]; |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 406 | } |
| 407 | return section; |
Jan Kiszka | 9f02960 | 2013-05-06 16:48:02 +0200 | [diff] [blame] | 408 | } |
| 409 | |
Paolo Bonzini | 79e2b9a | 2015-01-21 12:09:14 +0100 | [diff] [blame] | 410 | /* Called from RCU critical section */ |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 411 | static MemoryRegionSection * |
Paolo Bonzini | c7086b4 | 2013-06-02 15:27:39 +0200 | [diff] [blame] | 412 | address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat, |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 413 | hwaddr *plen, bool resolve_subpage) |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 414 | { |
| 415 | MemoryRegionSection *section; |
Paolo Bonzini | 965eb2f | 2015-06-17 10:40:27 +0200 | [diff] [blame] | 416 | MemoryRegion *mr; |
Paolo Bonzini | a87f395 | 2014-02-07 15:47:46 +0100 | [diff] [blame] | 417 | Int128 diff; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 418 | |
Paolo Bonzini | c7086b4 | 2013-06-02 15:27:39 +0200 | [diff] [blame] | 419 | section = address_space_lookup_region(d, addr, resolve_subpage); |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 420 | /* Compute offset within MemoryRegionSection */ |
| 421 | addr -= section->offset_within_address_space; |
| 422 | |
| 423 | /* Compute offset within MemoryRegion */ |
| 424 | *xlat = addr + section->offset_within_region; |
| 425 | |
Paolo Bonzini | 965eb2f | 2015-06-17 10:40:27 +0200 | [diff] [blame] | 426 | mr = section->mr; |
Paolo Bonzini | b242e0e | 2015-07-04 00:24:51 +0200 | [diff] [blame] | 427 | |
| 428 | /* MMIO registers can be expected to perform full-width accesses based only |
| 429 | * on their address, without considering adjacent registers that could |
| 430 | * decode to completely different MemoryRegions. When such registers |
| 431 | * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO |
| 432 | * regions overlap wildly. For this reason we cannot clamp the accesses |
| 433 | * here. |
| 434 | * |
| 435 | * If the length is small (as is the case for address_space_ldl/stl), |
| 436 | * everything works fine. If the incoming length is large, however, |
| 437 | * the caller really has to do the clamping through memory_access_size. |
| 438 | */ |
Paolo Bonzini | 965eb2f | 2015-06-17 10:40:27 +0200 | [diff] [blame] | 439 | if (memory_region_is_ram(mr)) { |
Paolo Bonzini | e4a511f | 2015-06-17 10:36:54 +0200 | [diff] [blame] | 440 | diff = int128_sub(section->size, int128_make64(addr)); |
Paolo Bonzini | 965eb2f | 2015-06-17 10:40:27 +0200 | [diff] [blame] | 441 | *plen = int128_get64(int128_min(diff, int128_make64(*plen))); |
| 442 | } |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 443 | return section; |
| 444 | } |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 445 | |
Peter Xu | d5e5faf | 2017-10-10 11:42:45 +0200 | [diff] [blame] | 446 | /** |
Paolo Bonzini | a411c84 | 2018-03-03 17:24:04 +0100 | [diff] [blame] | 447 | * address_space_translate_iommu - translate an address through an IOMMU |
| 448 | * memory region and then through the target address space. |
| 449 | * |
| 450 | * @iommu_mr: the IOMMU memory region that we start the translation from |
| 451 | * @addr: the address to be translated through the MMU |
| 452 | * @xlat: the translated address offset within the destination memory region. |
| 453 | * It cannot be %NULL. |
| 454 | * @plen_out: valid read/write length of the translated address. It |
| 455 | * cannot be %NULL. |
| 456 | * @page_mask_out: page mask for the translated address. This |
| 457 | * should only be meaningful for IOMMU translated |
| 458 | * addresses, since there may be huge pages that this bit |
| 459 | * would tell. It can be %NULL if we don't care about it. |
| 460 | * @is_write: whether the translation operation is for write |
| 461 | * @is_mmio: whether this can be MMIO, set true if it can |
| 462 | * @target_as: the address space targeted by the IOMMU |
Peter Maydell | 2f7b009 | 2018-05-31 14:50:53 +0100 | [diff] [blame] | 463 | * @attrs: transaction attributes |
Paolo Bonzini | a411c84 | 2018-03-03 17:24:04 +0100 | [diff] [blame] | 464 | * |
| 465 | * This function is called from RCU critical section. It is the common |
| 466 | * part of flatview_do_translate and address_space_translate_cached. |
| 467 | */ |
| 468 | static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr, |
| 469 | hwaddr *xlat, |
| 470 | hwaddr *plen_out, |
| 471 | hwaddr *page_mask_out, |
| 472 | bool is_write, |
| 473 | bool is_mmio, |
Peter Maydell | 2f7b009 | 2018-05-31 14:50:53 +0100 | [diff] [blame] | 474 | AddressSpace **target_as, |
| 475 | MemTxAttrs attrs) |
Paolo Bonzini | a411c84 | 2018-03-03 17:24:04 +0100 | [diff] [blame] | 476 | { |
| 477 | MemoryRegionSection *section; |
| 478 | hwaddr page_mask = (hwaddr)-1; |
| 479 | |
| 480 | do { |
| 481 | hwaddr addr = *xlat; |
| 482 | IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr); |
Peter Maydell | 2c91bcf | 2018-06-15 14:57:16 +0100 | [diff] [blame] | 483 | int iommu_idx = 0; |
| 484 | IOMMUTLBEntry iotlb; |
| 485 | |
| 486 | if (imrc->attrs_to_index) { |
| 487 | iommu_idx = imrc->attrs_to_index(iommu_mr, attrs); |
| 488 | } |
| 489 | |
| 490 | iotlb = imrc->translate(iommu_mr, addr, is_write ? |
| 491 | IOMMU_WO : IOMMU_RO, iommu_idx); |
Paolo Bonzini | a411c84 | 2018-03-03 17:24:04 +0100 | [diff] [blame] | 492 | |
| 493 | if (!(iotlb.perm & (1 << is_write))) { |
| 494 | goto unassigned; |
| 495 | } |
| 496 | |
| 497 | addr = ((iotlb.translated_addr & ~iotlb.addr_mask) |
| 498 | | (addr & iotlb.addr_mask)); |
| 499 | page_mask &= iotlb.addr_mask; |
| 500 | *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1); |
| 501 | *target_as = iotlb.target_as; |
| 502 | |
| 503 | section = address_space_translate_internal( |
| 504 | address_space_to_dispatch(iotlb.target_as), addr, xlat, |
| 505 | plen_out, is_mmio); |
| 506 | |
| 507 | iommu_mr = memory_region_get_iommu(section->mr); |
| 508 | } while (unlikely(iommu_mr)); |
| 509 | |
| 510 | if (page_mask_out) { |
| 511 | *page_mask_out = page_mask; |
| 512 | } |
| 513 | return *section; |
| 514 | |
| 515 | unassigned: |
| 516 | return (MemoryRegionSection) { .mr = &io_mem_unassigned }; |
| 517 | } |
| 518 | |
| 519 | /** |
Peter Xu | d5e5faf | 2017-10-10 11:42:45 +0200 | [diff] [blame] | 520 | * flatview_do_translate - translate an address in FlatView |
| 521 | * |
| 522 | * @fv: the flat view that we want to translate on |
| 523 | * @addr: the address to be translated in above address space |
| 524 | * @xlat: the translated address offset within memory region. It |
| 525 | * cannot be @NULL. |
| 526 | * @plen_out: valid read/write length of the translated address. It |
| 527 | * can be @NULL when we don't care about it. |
| 528 | * @page_mask_out: page mask for the translated address. This |
| 529 | * should only be meaningful for IOMMU translated |
| 530 | * addresses, since there may be huge pages that this bit |
| 531 | * would tell. It can be @NULL if we don't care about it. |
| 532 | * @is_write: whether the translation operation is for write |
| 533 | * @is_mmio: whether this can be MMIO, set true if it can |
Paolo Bonzini | ad2804d | 2018-04-17 11:39:35 +0200 | [diff] [blame] | 534 | * @target_as: the address space targeted by the IOMMU |
Peter Maydell | 49e14aa | 2018-05-31 14:50:53 +0100 | [diff] [blame] | 535 | * @attrs: memory transaction attributes |
Peter Xu | d5e5faf | 2017-10-10 11:42:45 +0200 | [diff] [blame] | 536 | * |
| 537 | * This function is called from RCU critical section |
| 538 | */ |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 539 | static MemoryRegionSection flatview_do_translate(FlatView *fv, |
| 540 | hwaddr addr, |
| 541 | hwaddr *xlat, |
Peter Xu | d5e5faf | 2017-10-10 11:42:45 +0200 | [diff] [blame] | 542 | hwaddr *plen_out, |
| 543 | hwaddr *page_mask_out, |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 544 | bool is_write, |
| 545 | bool is_mmio, |
Peter Maydell | 49e14aa | 2018-05-31 14:50:53 +0100 | [diff] [blame] | 546 | AddressSpace **target_as, |
| 547 | MemTxAttrs attrs) |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 548 | { |
Avi Kivity | 3095115 | 2012-10-30 13:47:46 +0200 | [diff] [blame] | 549 | MemoryRegionSection *section; |
Alexey Kardashevskiy | 3df9d74 | 2017-07-11 13:56:19 +1000 | [diff] [blame] | 550 | IOMMUMemoryRegion *iommu_mr; |
Peter Xu | d5e5faf | 2017-10-10 11:42:45 +0200 | [diff] [blame] | 551 | hwaddr plen = (hwaddr)(-1); |
| 552 | |
Paolo Bonzini | ad2804d | 2018-04-17 11:39:35 +0200 | [diff] [blame] | 553 | if (!plen_out) { |
| 554 | plen_out = &plen; |
Peter Xu | d5e5faf | 2017-10-10 11:42:45 +0200 | [diff] [blame] | 555 | } |
Avi Kivity | 3095115 | 2012-10-30 13:47:46 +0200 | [diff] [blame] | 556 | |
Paolo Bonzini | a411c84 | 2018-03-03 17:24:04 +0100 | [diff] [blame] | 557 | section = address_space_translate_internal( |
| 558 | flatview_to_dispatch(fv), addr, xlat, |
| 559 | plen_out, is_mmio); |
Avi Kivity | 3095115 | 2012-10-30 13:47:46 +0200 | [diff] [blame] | 560 | |
Paolo Bonzini | a411c84 | 2018-03-03 17:24:04 +0100 | [diff] [blame] | 561 | iommu_mr = memory_region_get_iommu(section->mr); |
| 562 | if (unlikely(iommu_mr)) { |
| 563 | return address_space_translate_iommu(iommu_mr, xlat, |
| 564 | plen_out, page_mask_out, |
| 565 | is_write, is_mmio, |
Peter Maydell | 2f7b009 | 2018-05-31 14:50:53 +0100 | [diff] [blame] | 566 | target_as, attrs); |
Avi Kivity | 3095115 | 2012-10-30 13:47:46 +0200 | [diff] [blame] | 567 | } |
Peter Xu | d5e5faf | 2017-10-10 11:42:45 +0200 | [diff] [blame] | 568 | if (page_mask_out) { |
Paolo Bonzini | a411c84 | 2018-03-03 17:24:04 +0100 | [diff] [blame] | 569 | /* Not behind an IOMMU, use default page size. */ |
| 570 | *page_mask_out = ~TARGET_PAGE_MASK; |
Peter Xu | d5e5faf | 2017-10-10 11:42:45 +0200 | [diff] [blame] | 571 | } |
| 572 | |
Peter Xu | a764040 | 2017-05-17 16:57:42 +0800 | [diff] [blame] | 573 | return *section; |
Peter Xu | a764040 | 2017-05-17 16:57:42 +0800 | [diff] [blame] | 574 | } |
| 575 | |
| 576 | /* Called from RCU critical section */ |
| 577 | IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr, |
Peter Maydell | 7446eb0 | 2018-05-31 14:50:53 +0100 | [diff] [blame] | 578 | bool is_write, MemTxAttrs attrs) |
Peter Xu | a764040 | 2017-05-17 16:57:42 +0800 | [diff] [blame] | 579 | { |
| 580 | MemoryRegionSection section; |
Peter Xu | 076a93d | 2017-10-10 11:42:46 +0200 | [diff] [blame] | 581 | hwaddr xlat, page_mask; |
Peter Xu | a764040 | 2017-05-17 16:57:42 +0800 | [diff] [blame] | 582 | |
Peter Xu | 076a93d | 2017-10-10 11:42:46 +0200 | [diff] [blame] | 583 | /* |
| 584 | * This can never be MMIO, and we don't really care about plen, |
| 585 | * but page mask. |
| 586 | */ |
| 587 | section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat, |
Peter Maydell | 49e14aa | 2018-05-31 14:50:53 +0100 | [diff] [blame] | 588 | NULL, &page_mask, is_write, false, &as, |
| 589 | attrs); |
Peter Xu | a764040 | 2017-05-17 16:57:42 +0800 | [diff] [blame] | 590 | |
| 591 | /* Illegal translation */ |
| 592 | if (section.mr == &io_mem_unassigned) { |
| 593 | goto iotlb_fail; |
| 594 | } |
| 595 | |
| 596 | /* Convert memory region offset into address space offset */ |
| 597 | xlat += section.offset_within_address_space - |
| 598 | section.offset_within_region; |
| 599 | |
Peter Xu | a764040 | 2017-05-17 16:57:42 +0800 | [diff] [blame] | 600 | return (IOMMUTLBEntry) { |
Alexey Kardashevskiy | e76bb18 | 2017-09-21 18:50:53 +1000 | [diff] [blame] | 601 | .target_as = as, |
Peter Xu | 076a93d | 2017-10-10 11:42:46 +0200 | [diff] [blame] | 602 | .iova = addr & ~page_mask, |
| 603 | .translated_addr = xlat & ~page_mask, |
| 604 | .addr_mask = page_mask, |
Peter Xu | a764040 | 2017-05-17 16:57:42 +0800 | [diff] [blame] | 605 | /* IOTLBs are for DMAs, and DMA only allows on RAMs. */ |
| 606 | .perm = IOMMU_RW, |
| 607 | }; |
| 608 | |
| 609 | iotlb_fail: |
| 610 | return (IOMMUTLBEntry) {0}; |
| 611 | } |
| 612 | |
| 613 | /* Called from RCU critical section */ |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 614 | MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat, |
Peter Maydell | efa99a2 | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 615 | hwaddr *plen, bool is_write, |
| 616 | MemTxAttrs attrs) |
Peter Xu | a764040 | 2017-05-17 16:57:42 +0800 | [diff] [blame] | 617 | { |
| 618 | MemoryRegion *mr; |
| 619 | MemoryRegionSection section; |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 620 | AddressSpace *as = NULL; |
Peter Xu | a764040 | 2017-05-17 16:57:42 +0800 | [diff] [blame] | 621 | |
| 622 | /* This can be MMIO, so setup MMIO bit. */ |
Peter Xu | d5e5faf | 2017-10-10 11:42:45 +0200 | [diff] [blame] | 623 | section = flatview_do_translate(fv, addr, xlat, plen, NULL, |
Peter Maydell | 49e14aa | 2018-05-31 14:50:53 +0100 | [diff] [blame] | 624 | is_write, true, &as, attrs); |
Peter Xu | a764040 | 2017-05-17 16:57:42 +0800 | [diff] [blame] | 625 | mr = section.mr; |
| 626 | |
Alexey Kardashevskiy | fe680d0 | 2014-05-07 13:40:39 +0000 | [diff] [blame] | 627 | if (xen_enabled() && memory_access_is_direct(mr, is_write)) { |
Paolo Bonzini | a87f395 | 2014-02-07 15:47:46 +0100 | [diff] [blame] | 628 | hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr; |
Peter Crosthwaite | 23820db | 2015-03-16 22:35:54 -0700 | [diff] [blame] | 629 | *plen = MIN(page, *plen); |
Paolo Bonzini | a87f395 | 2014-02-07 15:47:46 +0100 | [diff] [blame] | 630 | } |
| 631 | |
Avi Kivity | 3095115 | 2012-10-30 13:47:46 +0200 | [diff] [blame] | 632 | return mr; |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 633 | } |
| 634 | |
Peter Maydell | 1f871c5 | 2018-06-15 14:57:16 +0100 | [diff] [blame] | 635 | typedef struct TCGIOMMUNotifier { |
| 636 | IOMMUNotifier n; |
| 637 | MemoryRegion *mr; |
| 638 | CPUState *cpu; |
| 639 | int iommu_idx; |
| 640 | bool active; |
| 641 | } TCGIOMMUNotifier; |
| 642 | |
| 643 | static void tcg_iommu_unmap_notify(IOMMUNotifier *n, IOMMUTLBEntry *iotlb) |
| 644 | { |
| 645 | TCGIOMMUNotifier *notifier = container_of(n, TCGIOMMUNotifier, n); |
| 646 | |
| 647 | if (!notifier->active) { |
| 648 | return; |
| 649 | } |
| 650 | tlb_flush(notifier->cpu); |
| 651 | notifier->active = false; |
| 652 | /* We leave the notifier struct on the list to avoid reallocating it later. |
| 653 | * Generally the number of IOMMUs a CPU deals with will be small. |
| 654 | * In any case we can't unregister the iommu notifier from a notify |
| 655 | * callback. |
| 656 | */ |
| 657 | } |
| 658 | |
| 659 | static void tcg_register_iommu_notifier(CPUState *cpu, |
| 660 | IOMMUMemoryRegion *iommu_mr, |
| 661 | int iommu_idx) |
| 662 | { |
| 663 | /* Make sure this CPU has an IOMMU notifier registered for this |
| 664 | * IOMMU/IOMMU index combination, so that we can flush its TLB |
| 665 | * when the IOMMU tells us the mappings we've cached have changed. |
| 666 | */ |
| 667 | MemoryRegion *mr = MEMORY_REGION(iommu_mr); |
| 668 | TCGIOMMUNotifier *notifier; |
| 669 | int i; |
| 670 | |
| 671 | for (i = 0; i < cpu->iommu_notifiers->len; i++) { |
Peter Maydell | 5601be3 | 2019-02-01 14:55:45 +0000 | [diff] [blame] | 672 | notifier = g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i); |
Peter Maydell | 1f871c5 | 2018-06-15 14:57:16 +0100 | [diff] [blame] | 673 | if (notifier->mr == mr && notifier->iommu_idx == iommu_idx) { |
| 674 | break; |
| 675 | } |
| 676 | } |
| 677 | if (i == cpu->iommu_notifiers->len) { |
| 678 | /* Not found, add a new entry at the end of the array */ |
| 679 | cpu->iommu_notifiers = g_array_set_size(cpu->iommu_notifiers, i + 1); |
Peter Maydell | 5601be3 | 2019-02-01 14:55:45 +0000 | [diff] [blame] | 680 | notifier = g_new0(TCGIOMMUNotifier, 1); |
| 681 | g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i) = notifier; |
Peter Maydell | 1f871c5 | 2018-06-15 14:57:16 +0100 | [diff] [blame] | 682 | |
| 683 | notifier->mr = mr; |
| 684 | notifier->iommu_idx = iommu_idx; |
| 685 | notifier->cpu = cpu; |
| 686 | /* Rather than trying to register interest in the specific part |
| 687 | * of the iommu's address space that we've accessed and then |
| 688 | * expand it later as subsequent accesses touch more of it, we |
| 689 | * just register interest in the whole thing, on the assumption |
| 690 | * that iommu reconfiguration will be rare. |
| 691 | */ |
| 692 | iommu_notifier_init(¬ifier->n, |
| 693 | tcg_iommu_unmap_notify, |
| 694 | IOMMU_NOTIFIER_UNMAP, |
| 695 | 0, |
| 696 | HWADDR_MAX, |
| 697 | iommu_idx); |
| 698 | memory_region_register_iommu_notifier(notifier->mr, ¬ifier->n); |
| 699 | } |
| 700 | |
| 701 | if (!notifier->active) { |
| 702 | notifier->active = true; |
| 703 | } |
| 704 | } |
| 705 | |
| 706 | static void tcg_iommu_free_notifier_list(CPUState *cpu) |
| 707 | { |
| 708 | /* Destroy the CPU's notifier list */ |
| 709 | int i; |
| 710 | TCGIOMMUNotifier *notifier; |
| 711 | |
| 712 | for (i = 0; i < cpu->iommu_notifiers->len; i++) { |
Peter Maydell | 5601be3 | 2019-02-01 14:55:45 +0000 | [diff] [blame] | 713 | notifier = g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i); |
Peter Maydell | 1f871c5 | 2018-06-15 14:57:16 +0100 | [diff] [blame] | 714 | memory_region_unregister_iommu_notifier(notifier->mr, ¬ifier->n); |
Peter Maydell | 5601be3 | 2019-02-01 14:55:45 +0000 | [diff] [blame] | 715 | g_free(notifier); |
Peter Maydell | 1f871c5 | 2018-06-15 14:57:16 +0100 | [diff] [blame] | 716 | } |
| 717 | g_array_free(cpu->iommu_notifiers, true); |
| 718 | } |
| 719 | |
Paolo Bonzini | 79e2b9a | 2015-01-21 12:09:14 +0100 | [diff] [blame] | 720 | /* Called from RCU critical section */ |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 721 | MemoryRegionSection * |
Peter Maydell | d7898cd | 2016-01-21 14:15:05 +0000 | [diff] [blame] | 722 | address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr, |
Peter Maydell | 1f871c5 | 2018-06-15 14:57:16 +0100 | [diff] [blame] | 723 | hwaddr *xlat, hwaddr *plen, |
| 724 | MemTxAttrs attrs, int *prot) |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 725 | { |
Avi Kivity | 3095115 | 2012-10-30 13:47:46 +0200 | [diff] [blame] | 726 | MemoryRegionSection *section; |
Peter Maydell | 1f871c5 | 2018-06-15 14:57:16 +0100 | [diff] [blame] | 727 | IOMMUMemoryRegion *iommu_mr; |
| 728 | IOMMUMemoryRegionClass *imrc; |
| 729 | IOMMUTLBEntry iotlb; |
| 730 | int iommu_idx; |
Alex Bennée | f35e44e | 2016-10-21 16:34:18 +0100 | [diff] [blame] | 731 | AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch); |
Peter Maydell | d7898cd | 2016-01-21 14:15:05 +0000 | [diff] [blame] | 732 | |
Peter Maydell | 1f871c5 | 2018-06-15 14:57:16 +0100 | [diff] [blame] | 733 | for (;;) { |
| 734 | section = address_space_translate_internal(d, addr, &addr, plen, false); |
| 735 | |
| 736 | iommu_mr = memory_region_get_iommu(section->mr); |
| 737 | if (!iommu_mr) { |
| 738 | break; |
| 739 | } |
| 740 | |
| 741 | imrc = memory_region_get_iommu_class_nocheck(iommu_mr); |
| 742 | |
| 743 | iommu_idx = imrc->attrs_to_index(iommu_mr, attrs); |
| 744 | tcg_register_iommu_notifier(cpu, iommu_mr, iommu_idx); |
| 745 | /* We need all the permissions, so pass IOMMU_NONE so the IOMMU |
| 746 | * doesn't short-cut its translation table walk. |
| 747 | */ |
| 748 | iotlb = imrc->translate(iommu_mr, addr, IOMMU_NONE, iommu_idx); |
| 749 | addr = ((iotlb.translated_addr & ~iotlb.addr_mask) |
| 750 | | (addr & iotlb.addr_mask)); |
| 751 | /* Update the caller's prot bits to remove permissions the IOMMU |
| 752 | * is giving us a failure response for. If we get down to no |
| 753 | * permissions left at all we can give up now. |
| 754 | */ |
| 755 | if (!(iotlb.perm & IOMMU_RO)) { |
| 756 | *prot &= ~(PAGE_READ | PAGE_EXEC); |
| 757 | } |
| 758 | if (!(iotlb.perm & IOMMU_WO)) { |
| 759 | *prot &= ~PAGE_WRITE; |
| 760 | } |
| 761 | |
| 762 | if (!*prot) { |
| 763 | goto translate_fail; |
| 764 | } |
| 765 | |
| 766 | d = flatview_to_dispatch(address_space_to_flatview(iotlb.target_as)); |
| 767 | } |
Avi Kivity | 3095115 | 2012-10-30 13:47:46 +0200 | [diff] [blame] | 768 | |
Alexey Kardashevskiy | 3df9d74 | 2017-07-11 13:56:19 +1000 | [diff] [blame] | 769 | assert(!memory_region_is_iommu(section->mr)); |
Peter Maydell | 1f871c5 | 2018-06-15 14:57:16 +0100 | [diff] [blame] | 770 | *xlat = addr; |
Avi Kivity | 3095115 | 2012-10-30 13:47:46 +0200 | [diff] [blame] | 771 | return section; |
Peter Maydell | 1f871c5 | 2018-06-15 14:57:16 +0100 | [diff] [blame] | 772 | |
| 773 | translate_fail: |
| 774 | return &d->map.sections[PHYS_SECTION_UNASSIGNED]; |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 775 | } |
bellard | 9fa3e85 | 2004-01-04 18:06:42 +0000 | [diff] [blame] | 776 | #endif |
bellard | fd6ce8f | 2003-05-14 19:00:11 +0000 | [diff] [blame] | 777 | |
Andreas Färber | b170fce | 2013-01-20 20:23:22 +0100 | [diff] [blame] | 778 | #if !defined(CONFIG_USER_ONLY) |
pbrook | 9656f32 | 2008-07-01 20:01:19 +0000 | [diff] [blame] | 779 | |
Juan Quintela | e59fb37 | 2009-09-29 22:48:21 +0200 | [diff] [blame] | 780 | static int cpu_common_post_load(void *opaque, int version_id) |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 781 | { |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 782 | CPUState *cpu = opaque; |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 783 | |
aurel32 | 3098dba | 2009-03-07 21:28:24 +0000 | [diff] [blame] | 784 | /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the |
| 785 | version_id is increased. */ |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 786 | cpu->interrupt_request &= ~0x01; |
Alex Bennée | d10eb08 | 2016-11-14 14:17:28 +0000 | [diff] [blame] | 787 | tlb_flush(cpu); |
pbrook | 9656f32 | 2008-07-01 20:01:19 +0000 | [diff] [blame] | 788 | |
Pavel Dovgalyuk | 15a356c | 2018-01-10 16:48:46 +0300 | [diff] [blame] | 789 | /* loadvm has just updated the content of RAM, bypassing the |
| 790 | * usual mechanisms that ensure we flush TBs for writes to |
| 791 | * memory we've translated code from. So we must flush all TBs, |
| 792 | * which will now be stale. |
| 793 | */ |
| 794 | tb_flush(cpu); |
| 795 | |
pbrook | 9656f32 | 2008-07-01 20:01:19 +0000 | [diff] [blame] | 796 | return 0; |
| 797 | } |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 798 | |
Pavel Dovgaluk | 6c3bff0 | 2014-07-31 09:41:17 +0400 | [diff] [blame] | 799 | static int cpu_common_pre_load(void *opaque) |
| 800 | { |
| 801 | CPUState *cpu = opaque; |
| 802 | |
Paolo Bonzini | adee642 | 2014-12-19 12:53:14 +0100 | [diff] [blame] | 803 | cpu->exception_index = -1; |
Pavel Dovgaluk | 6c3bff0 | 2014-07-31 09:41:17 +0400 | [diff] [blame] | 804 | |
| 805 | return 0; |
| 806 | } |
| 807 | |
| 808 | static bool cpu_common_exception_index_needed(void *opaque) |
| 809 | { |
| 810 | CPUState *cpu = opaque; |
| 811 | |
Paolo Bonzini | adee642 | 2014-12-19 12:53:14 +0100 | [diff] [blame] | 812 | return tcg_enabled() && cpu->exception_index != -1; |
Pavel Dovgaluk | 6c3bff0 | 2014-07-31 09:41:17 +0400 | [diff] [blame] | 813 | } |
| 814 | |
| 815 | static const VMStateDescription vmstate_cpu_common_exception_index = { |
| 816 | .name = "cpu_common/exception_index", |
| 817 | .version_id = 1, |
| 818 | .minimum_version_id = 1, |
Juan Quintela | 5cd8cad | 2014-09-23 14:09:54 +0200 | [diff] [blame] | 819 | .needed = cpu_common_exception_index_needed, |
Pavel Dovgaluk | 6c3bff0 | 2014-07-31 09:41:17 +0400 | [diff] [blame] | 820 | .fields = (VMStateField[]) { |
| 821 | VMSTATE_INT32(exception_index, CPUState), |
| 822 | VMSTATE_END_OF_LIST() |
| 823 | } |
| 824 | }; |
| 825 | |
Andrey Smetanin | bac05aa | 2015-07-03 15:01:44 +0300 | [diff] [blame] | 826 | static bool cpu_common_crash_occurred_needed(void *opaque) |
| 827 | { |
| 828 | CPUState *cpu = opaque; |
| 829 | |
| 830 | return cpu->crash_occurred; |
| 831 | } |
| 832 | |
| 833 | static const VMStateDescription vmstate_cpu_common_crash_occurred = { |
| 834 | .name = "cpu_common/crash_occurred", |
| 835 | .version_id = 1, |
| 836 | .minimum_version_id = 1, |
| 837 | .needed = cpu_common_crash_occurred_needed, |
| 838 | .fields = (VMStateField[]) { |
| 839 | VMSTATE_BOOL(crash_occurred, CPUState), |
| 840 | VMSTATE_END_OF_LIST() |
| 841 | } |
| 842 | }; |
| 843 | |
Andreas Färber | 1a1562f | 2013-06-17 04:09:11 +0200 | [diff] [blame] | 844 | const VMStateDescription vmstate_cpu_common = { |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 845 | .name = "cpu_common", |
| 846 | .version_id = 1, |
| 847 | .minimum_version_id = 1, |
Pavel Dovgaluk | 6c3bff0 | 2014-07-31 09:41:17 +0400 | [diff] [blame] | 848 | .pre_load = cpu_common_pre_load, |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 849 | .post_load = cpu_common_post_load, |
Juan Quintela | 35d0845 | 2014-04-16 16:01:33 +0200 | [diff] [blame] | 850 | .fields = (VMStateField[]) { |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 851 | VMSTATE_UINT32(halted, CPUState), |
| 852 | VMSTATE_UINT32(interrupt_request, CPUState), |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 853 | VMSTATE_END_OF_LIST() |
Pavel Dovgaluk | 6c3bff0 | 2014-07-31 09:41:17 +0400 | [diff] [blame] | 854 | }, |
Juan Quintela | 5cd8cad | 2014-09-23 14:09:54 +0200 | [diff] [blame] | 855 | .subsections = (const VMStateDescription*[]) { |
| 856 | &vmstate_cpu_common_exception_index, |
Andrey Smetanin | bac05aa | 2015-07-03 15:01:44 +0300 | [diff] [blame] | 857 | &vmstate_cpu_common_crash_occurred, |
Juan Quintela | 5cd8cad | 2014-09-23 14:09:54 +0200 | [diff] [blame] | 858 | NULL |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 859 | } |
| 860 | }; |
Andreas Färber | 1a1562f | 2013-06-17 04:09:11 +0200 | [diff] [blame] | 861 | |
pbrook | 9656f32 | 2008-07-01 20:01:19 +0000 | [diff] [blame] | 862 | #endif |
| 863 | |
Andreas Färber | 38d8f5c | 2012-12-17 19:47:15 +0100 | [diff] [blame] | 864 | CPUState *qemu_get_cpu(int index) |
Glauber Costa | 950f147 | 2009-06-09 12:15:18 -0400 | [diff] [blame] | 865 | { |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 866 | CPUState *cpu; |
Glauber Costa | 950f147 | 2009-06-09 12:15:18 -0400 | [diff] [blame] | 867 | |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 868 | CPU_FOREACH(cpu) { |
Andreas Färber | 55e5c28 | 2012-12-17 06:18:02 +0100 | [diff] [blame] | 869 | if (cpu->cpu_index == index) { |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 870 | return cpu; |
Andreas Färber | 55e5c28 | 2012-12-17 06:18:02 +0100 | [diff] [blame] | 871 | } |
Glauber Costa | 950f147 | 2009-06-09 12:15:18 -0400 | [diff] [blame] | 872 | } |
| 873 | |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 874 | return NULL; |
Glauber Costa | 950f147 | 2009-06-09 12:15:18 -0400 | [diff] [blame] | 875 | } |
| 876 | |
Edgar E. Iglesias | 09daed8 | 2013-12-17 13:06:51 +1000 | [diff] [blame] | 877 | #if !defined(CONFIG_USER_ONLY) |
Peter Xu | 80ceb07 | 2017-11-23 17:23:32 +0800 | [diff] [blame] | 878 | void cpu_address_space_init(CPUState *cpu, int asidx, |
| 879 | const char *prefix, MemoryRegion *mr) |
Edgar E. Iglesias | 09daed8 | 2013-12-17 13:06:51 +1000 | [diff] [blame] | 880 | { |
Peter Maydell | 12ebc9a | 2016-01-21 14:15:04 +0000 | [diff] [blame] | 881 | CPUAddressSpace *newas; |
Peter Xu | 80ceb07 | 2017-11-23 17:23:32 +0800 | [diff] [blame] | 882 | AddressSpace *as = g_new0(AddressSpace, 1); |
Peter Xu | 87a621d | 2017-11-23 17:23:33 +0800 | [diff] [blame] | 883 | char *as_name; |
Peter Xu | 80ceb07 | 2017-11-23 17:23:32 +0800 | [diff] [blame] | 884 | |
| 885 | assert(mr); |
Peter Xu | 87a621d | 2017-11-23 17:23:33 +0800 | [diff] [blame] | 886 | as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index); |
| 887 | address_space_init(as, mr, as_name); |
| 888 | g_free(as_name); |
Peter Maydell | 12ebc9a | 2016-01-21 14:15:04 +0000 | [diff] [blame] | 889 | |
| 890 | /* Target code should have set num_ases before calling us */ |
| 891 | assert(asidx < cpu->num_ases); |
| 892 | |
Peter Maydell | 56943e8 | 2016-01-21 14:15:04 +0000 | [diff] [blame] | 893 | if (asidx == 0) { |
| 894 | /* address space 0 gets the convenience alias */ |
| 895 | cpu->as = as; |
| 896 | } |
| 897 | |
Peter Maydell | 12ebc9a | 2016-01-21 14:15:04 +0000 | [diff] [blame] | 898 | /* KVM cannot currently support multiple address spaces. */ |
| 899 | assert(asidx == 0 || !kvm_enabled()); |
Edgar E. Iglesias | 09daed8 | 2013-12-17 13:06:51 +1000 | [diff] [blame] | 900 | |
Peter Maydell | 12ebc9a | 2016-01-21 14:15:04 +0000 | [diff] [blame] | 901 | if (!cpu->cpu_ases) { |
| 902 | cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases); |
Edgar E. Iglesias | 09daed8 | 2013-12-17 13:06:51 +1000 | [diff] [blame] | 903 | } |
Peter Maydell | 32857f4 | 2015-10-01 15:29:50 +0100 | [diff] [blame] | 904 | |
Peter Maydell | 12ebc9a | 2016-01-21 14:15:04 +0000 | [diff] [blame] | 905 | newas = &cpu->cpu_ases[asidx]; |
| 906 | newas->cpu = cpu; |
| 907 | newas->as = as; |
Peter Maydell | 56943e8 | 2016-01-21 14:15:04 +0000 | [diff] [blame] | 908 | if (tcg_enabled()) { |
Paolo Bonzini | 9458a9a | 2018-02-06 18:37:39 +0100 | [diff] [blame^] | 909 | newas->tcg_as_listener.log_global_after_sync = tcg_log_global_after_sync; |
Peter Maydell | 12ebc9a | 2016-01-21 14:15:04 +0000 | [diff] [blame] | 910 | newas->tcg_as_listener.commit = tcg_commit; |
| 911 | memory_listener_register(&newas->tcg_as_listener, as); |
Peter Maydell | 56943e8 | 2016-01-21 14:15:04 +0000 | [diff] [blame] | 912 | } |
Edgar E. Iglesias | 09daed8 | 2013-12-17 13:06:51 +1000 | [diff] [blame] | 913 | } |
Peter Maydell | 651a5bc | 2016-01-21 14:15:05 +0000 | [diff] [blame] | 914 | |
| 915 | AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx) |
| 916 | { |
| 917 | /* Return the AddressSpace corresponding to the specified index */ |
| 918 | return cpu->cpu_ases[asidx].as; |
| 919 | } |
Edgar E. Iglesias | 09daed8 | 2013-12-17 13:06:51 +1000 | [diff] [blame] | 920 | #endif |
| 921 | |
Laurent Vivier | 7bbc124 | 2016-10-20 13:26:04 +0200 | [diff] [blame] | 922 | void cpu_exec_unrealizefn(CPUState *cpu) |
Bharata B Rao | 1c59eb3 | 2016-05-12 09:18:11 +0530 | [diff] [blame] | 923 | { |
Bharata B Rao | 9dfeca7 | 2016-05-12 09:18:12 +0530 | [diff] [blame] | 924 | CPUClass *cc = CPU_GET_CLASS(cpu); |
| 925 | |
Paolo Bonzini | 267f685 | 2016-08-28 03:45:14 +0200 | [diff] [blame] | 926 | cpu_list_remove(cpu); |
Bharata B Rao | 9dfeca7 | 2016-05-12 09:18:12 +0530 | [diff] [blame] | 927 | |
| 928 | if (cc->vmsd != NULL) { |
| 929 | vmstate_unregister(NULL, cc->vmsd, cpu); |
| 930 | } |
| 931 | if (qdev_get_vmsd(DEVICE(cpu)) == NULL) { |
| 932 | vmstate_unregister(NULL, &vmstate_cpu_common, cpu); |
| 933 | } |
Peter Maydell | 1f871c5 | 2018-06-15 14:57:16 +0100 | [diff] [blame] | 934 | #ifndef CONFIG_USER_ONLY |
| 935 | tcg_iommu_free_notifier_list(cpu); |
| 936 | #endif |
Bharata B Rao | 1c59eb3 | 2016-05-12 09:18:11 +0530 | [diff] [blame] | 937 | } |
| 938 | |
Fam Zheng | c7e002c | 2017-07-14 10:15:08 +0800 | [diff] [blame] | 939 | Property cpu_common_props[] = { |
| 940 | #ifndef CONFIG_USER_ONLY |
| 941 | /* Create a memory property for softmmu CPU object, |
| 942 | * so users can wire up its memory. (This can't go in qom/cpu.c |
| 943 | * because that file is compiled only once for both user-mode |
| 944 | * and system builds.) The default if no link is set up is to use |
| 945 | * the system address space. |
| 946 | */ |
| 947 | DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION, |
| 948 | MemoryRegion *), |
| 949 | #endif |
| 950 | DEFINE_PROP_END_OF_LIST(), |
| 951 | }; |
| 952 | |
Laurent Vivier | 39e329e | 2016-10-20 13:26:02 +0200 | [diff] [blame] | 953 | void cpu_exec_initfn(CPUState *cpu) |
bellard | fd6ce8f | 2003-05-14 19:00:11 +0000 | [diff] [blame] | 954 | { |
Peter Maydell | 56943e8 | 2016-01-21 14:15:04 +0000 | [diff] [blame] | 955 | cpu->as = NULL; |
Peter Maydell | 12ebc9a | 2016-01-21 14:15:04 +0000 | [diff] [blame] | 956 | cpu->num_ases = 0; |
Peter Maydell | 56943e8 | 2016-01-21 14:15:04 +0000 | [diff] [blame] | 957 | |
Eduardo Habkost | 291135b | 2015-04-27 17:00:33 -0300 | [diff] [blame] | 958 | #ifndef CONFIG_USER_ONLY |
Eduardo Habkost | 291135b | 2015-04-27 17:00:33 -0300 | [diff] [blame] | 959 | cpu->thread_id = qemu_get_thread_id(); |
Peter Crosthwaite | 6731d86 | 2016-01-21 14:15:06 +0000 | [diff] [blame] | 960 | cpu->memory = system_memory; |
| 961 | object_ref(OBJECT(cpu->memory)); |
Eduardo Habkost | 291135b | 2015-04-27 17:00:33 -0300 | [diff] [blame] | 962 | #endif |
Laurent Vivier | 39e329e | 2016-10-20 13:26:02 +0200 | [diff] [blame] | 963 | } |
| 964 | |
Laurent Vivier | ce5b1bb | 2016-10-20 13:26:03 +0200 | [diff] [blame] | 965 | void cpu_exec_realizefn(CPUState *cpu, Error **errp) |
Laurent Vivier | 39e329e | 2016-10-20 13:26:02 +0200 | [diff] [blame] | 966 | { |
Richard Henderson | 55c3cee | 2017-10-15 19:02:42 -0700 | [diff] [blame] | 967 | CPUClass *cc = CPU_GET_CLASS(cpu); |
Emilio G. Cota | 2dda635 | 2017-11-13 13:55:25 +0000 | [diff] [blame] | 968 | static bool tcg_target_initialized; |
Eduardo Habkost | 291135b | 2015-04-27 17:00:33 -0300 | [diff] [blame] | 969 | |
Paolo Bonzini | 267f685 | 2016-08-28 03:45:14 +0200 | [diff] [blame] | 970 | cpu_list_add(cpu); |
Igor Mammedov | 1bc7e52 | 2016-07-25 11:59:19 +0200 | [diff] [blame] | 971 | |
Emilio G. Cota | 2dda635 | 2017-11-13 13:55:25 +0000 | [diff] [blame] | 972 | if (tcg_enabled() && !tcg_target_initialized) { |
| 973 | tcg_target_initialized = true; |
Richard Henderson | 55c3cee | 2017-10-15 19:02:42 -0700 | [diff] [blame] | 974 | cc->tcg_initialize(); |
| 975 | } |
Emilio G. Cota | 5005e25 | 2018-10-09 13:45:54 -0400 | [diff] [blame] | 976 | tlb_init(cpu); |
Richard Henderson | 55c3cee | 2017-10-15 19:02:42 -0700 | [diff] [blame] | 977 | |
Igor Mammedov | 1bc7e52 | 2016-07-25 11:59:19 +0200 | [diff] [blame] | 978 | #ifndef CONFIG_USER_ONLY |
Andreas Färber | e0d4794 | 2013-07-29 04:07:50 +0200 | [diff] [blame] | 979 | if (qdev_get_vmsd(DEVICE(cpu)) == NULL) { |
Paolo Bonzini | 741da0d | 2014-06-27 08:40:04 +0200 | [diff] [blame] | 980 | vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu); |
Andreas Färber | e0d4794 | 2013-07-29 04:07:50 +0200 | [diff] [blame] | 981 | } |
Andreas Färber | b170fce | 2013-01-20 20:23:22 +0100 | [diff] [blame] | 982 | if (cc->vmsd != NULL) { |
Paolo Bonzini | 741da0d | 2014-06-27 08:40:04 +0200 | [diff] [blame] | 983 | vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu); |
Andreas Färber | b170fce | 2013-01-20 20:23:22 +0100 | [diff] [blame] | 984 | } |
Peter Maydell | 1f871c5 | 2018-06-15 14:57:16 +0100 | [diff] [blame] | 985 | |
Peter Maydell | 5601be3 | 2019-02-01 14:55:45 +0000 | [diff] [blame] | 986 | cpu->iommu_notifiers = g_array_new(false, true, sizeof(TCGIOMMUNotifier *)); |
Paolo Bonzini | 741da0d | 2014-06-27 08:40:04 +0200 | [diff] [blame] | 987 | #endif |
bellard | fd6ce8f | 2003-05-14 19:00:11 +0000 | [diff] [blame] | 988 | } |
| 989 | |
Eduardo Habkost | c1c8cfe | 2019-04-16 23:59:40 -0300 | [diff] [blame] | 990 | const char *parse_cpu_option(const char *cpu_option) |
Igor Mammedov | 2278b93 | 2018-02-07 11:40:26 +0100 | [diff] [blame] | 991 | { |
| 992 | ObjectClass *oc; |
| 993 | CPUClass *cc; |
| 994 | gchar **model_pieces; |
| 995 | const char *cpu_type; |
| 996 | |
Eduardo Habkost | c1c8cfe | 2019-04-16 23:59:40 -0300 | [diff] [blame] | 997 | model_pieces = g_strsplit(cpu_option, ",", 2); |
Eduardo Habkost | 5b863f3 | 2019-04-18 00:45:01 -0300 | [diff] [blame] | 998 | if (!model_pieces[0]) { |
| 999 | error_report("-cpu option cannot be empty"); |
| 1000 | exit(1); |
| 1001 | } |
Igor Mammedov | 2278b93 | 2018-02-07 11:40:26 +0100 | [diff] [blame] | 1002 | |
| 1003 | oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]); |
| 1004 | if (oc == NULL) { |
| 1005 | error_report("unable to find CPU model '%s'", model_pieces[0]); |
| 1006 | g_strfreev(model_pieces); |
| 1007 | exit(EXIT_FAILURE); |
| 1008 | } |
| 1009 | |
| 1010 | cpu_type = object_class_get_name(oc); |
| 1011 | cc = CPU_CLASS(oc); |
| 1012 | cc->parse_features(cpu_type, model_pieces[1], &error_fatal); |
| 1013 | g_strfreev(model_pieces); |
| 1014 | return cpu_type; |
| 1015 | } |
| 1016 | |
Paolo Bonzini | c40d479 | 2018-07-02 14:45:25 +0200 | [diff] [blame] | 1017 | #if defined(CONFIG_USER_ONLY) |
Paolo Bonzini | 8bca9a0 | 2018-05-30 11:58:36 +0200 | [diff] [blame] | 1018 | void tb_invalidate_phys_addr(target_ulong addr) |
Paul Brook | 94df27f | 2010-02-28 23:47:45 +0000 | [diff] [blame] | 1019 | { |
Pranith Kumar | 406bc33 | 2017-07-12 17:51:42 -0400 | [diff] [blame] | 1020 | mmap_lock(); |
Paolo Bonzini | 8bca9a0 | 2018-05-30 11:58:36 +0200 | [diff] [blame] | 1021 | tb_invalidate_phys_page_range(addr, addr + 1, 0); |
Pranith Kumar | 406bc33 | 2017-07-12 17:51:42 -0400 | [diff] [blame] | 1022 | mmap_unlock(); |
Paul Brook | 94df27f | 2010-02-28 23:47:45 +0000 | [diff] [blame] | 1023 | } |
Paolo Bonzini | 8bca9a0 | 2018-05-30 11:58:36 +0200 | [diff] [blame] | 1024 | |
| 1025 | static void breakpoint_invalidate(CPUState *cpu, target_ulong pc) |
| 1026 | { |
| 1027 | tb_invalidate_phys_addr(pc); |
| 1028 | } |
Pranith Kumar | 406bc33 | 2017-07-12 17:51:42 -0400 | [diff] [blame] | 1029 | #else |
Paolo Bonzini | 8bca9a0 | 2018-05-30 11:58:36 +0200 | [diff] [blame] | 1030 | void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs) |
| 1031 | { |
| 1032 | ram_addr_t ram_addr; |
| 1033 | MemoryRegion *mr; |
| 1034 | hwaddr l = 1; |
| 1035 | |
Paolo Bonzini | c40d479 | 2018-07-02 14:45:25 +0200 | [diff] [blame] | 1036 | if (!tcg_enabled()) { |
| 1037 | return; |
| 1038 | } |
| 1039 | |
Paolo Bonzini | 8bca9a0 | 2018-05-30 11:58:36 +0200 | [diff] [blame] | 1040 | rcu_read_lock(); |
| 1041 | mr = address_space_translate(as, addr, &addr, &l, false, attrs); |
| 1042 | if (!(memory_region_is_ram(mr) |
| 1043 | || memory_region_is_romd(mr))) { |
| 1044 | rcu_read_unlock(); |
| 1045 | return; |
| 1046 | } |
| 1047 | ram_addr = memory_region_get_ram_addr(mr) + addr; |
| 1048 | tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0); |
| 1049 | rcu_read_unlock(); |
| 1050 | } |
| 1051 | |
Pranith Kumar | 406bc33 | 2017-07-12 17:51:42 -0400 | [diff] [blame] | 1052 | static void breakpoint_invalidate(CPUState *cpu, target_ulong pc) |
| 1053 | { |
| 1054 | MemTxAttrs attrs; |
| 1055 | hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs); |
| 1056 | int asidx = cpu_asidx_from_attrs(cpu, attrs); |
| 1057 | if (phys != -1) { |
| 1058 | /* Locks grabbed by tb_invalidate_phys_addr */ |
| 1059 | tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as, |
Peter Maydell | c874dc4 | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 1060 | phys | (pc & ~TARGET_PAGE_MASK), attrs); |
Pranith Kumar | 406bc33 | 2017-07-12 17:51:42 -0400 | [diff] [blame] | 1061 | } |
| 1062 | } |
| 1063 | #endif |
bellard | d720b93 | 2004-04-25 17:57:43 +0000 | [diff] [blame] | 1064 | |
Paul Brook | c527ee8 | 2010-03-01 03:31:14 +0000 | [diff] [blame] | 1065 | #if defined(CONFIG_USER_ONLY) |
Andreas Färber | 75a3403 | 2013-09-02 16:57:02 +0200 | [diff] [blame] | 1066 | void cpu_watchpoint_remove_all(CPUState *cpu, int mask) |
Paul Brook | c527ee8 | 2010-03-01 03:31:14 +0000 | [diff] [blame] | 1067 | |
| 1068 | { |
| 1069 | } |
| 1070 | |
Peter Maydell | 3ee887e | 2014-09-12 14:06:48 +0100 | [diff] [blame] | 1071 | int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len, |
| 1072 | int flags) |
| 1073 | { |
| 1074 | return -ENOSYS; |
| 1075 | } |
| 1076 | |
| 1077 | void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint) |
| 1078 | { |
| 1079 | } |
| 1080 | |
Andreas Färber | 75a3403 | 2013-09-02 16:57:02 +0200 | [diff] [blame] | 1081 | int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len, |
Paul Brook | c527ee8 | 2010-03-01 03:31:14 +0000 | [diff] [blame] | 1082 | int flags, CPUWatchpoint **watchpoint) |
| 1083 | { |
| 1084 | return -ENOSYS; |
| 1085 | } |
| 1086 | #else |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1087 | /* Add a watchpoint. */ |
Andreas Färber | 75a3403 | 2013-09-02 16:57:02 +0200 | [diff] [blame] | 1088 | int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len, |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1089 | int flags, CPUWatchpoint **watchpoint) |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1090 | { |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 1091 | CPUWatchpoint *wp; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1092 | |
Peter Maydell | 05068c0 | 2014-09-12 14:06:48 +0100 | [diff] [blame] | 1093 | /* forbid ranges which are empty or run off the end of the address space */ |
Max Filippov | 07e2863 | 2014-09-17 22:03:36 -0700 | [diff] [blame] | 1094 | if (len == 0 || (addr + len - 1) < addr) { |
Andreas Färber | 75a3403 | 2013-09-02 16:57:02 +0200 | [diff] [blame] | 1095 | error_report("tried to set invalid watchpoint at %" |
| 1096 | VADDR_PRIx ", len=%" VADDR_PRIu, addr, len); |
aliguori | b405133 | 2008-11-18 20:14:20 +0000 | [diff] [blame] | 1097 | return -EINVAL; |
| 1098 | } |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 1099 | wp = g_malloc(sizeof(*wp)); |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1100 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1101 | wp->vaddr = addr; |
Peter Maydell | 05068c0 | 2014-09-12 14:06:48 +0100 | [diff] [blame] | 1102 | wp->len = len; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1103 | wp->flags = flags; |
| 1104 | |
aliguori | 2dc9f41 | 2008-11-18 20:56:59 +0000 | [diff] [blame] | 1105 | /* keep all GDB-injected watchpoints in front */ |
Andreas Färber | ff4700b | 2013-08-26 18:23:18 +0200 | [diff] [blame] | 1106 | if (flags & BP_GDB) { |
| 1107 | QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry); |
| 1108 | } else { |
| 1109 | QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry); |
| 1110 | } |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1111 | |
Andreas Färber | 31b030d | 2013-09-04 01:29:02 +0200 | [diff] [blame] | 1112 | tlb_flush_page(cpu, addr); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1113 | |
| 1114 | if (watchpoint) |
| 1115 | *watchpoint = wp; |
| 1116 | return 0; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1117 | } |
| 1118 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1119 | /* Remove a specific watchpoint. */ |
Andreas Färber | 75a3403 | 2013-09-02 16:57:02 +0200 | [diff] [blame] | 1120 | int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len, |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1121 | int flags) |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1122 | { |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1123 | CPUWatchpoint *wp; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1124 | |
Andreas Färber | ff4700b | 2013-08-26 18:23:18 +0200 | [diff] [blame] | 1125 | QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) { |
Peter Maydell | 05068c0 | 2014-09-12 14:06:48 +0100 | [diff] [blame] | 1126 | if (addr == wp->vaddr && len == wp->len |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 1127 | && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) { |
Andreas Färber | 75a3403 | 2013-09-02 16:57:02 +0200 | [diff] [blame] | 1128 | cpu_watchpoint_remove_by_ref(cpu, wp); |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1129 | return 0; |
| 1130 | } |
| 1131 | } |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1132 | return -ENOENT; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1133 | } |
| 1134 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1135 | /* Remove a specific watchpoint by reference. */ |
Andreas Färber | 75a3403 | 2013-09-02 16:57:02 +0200 | [diff] [blame] | 1136 | void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint) |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1137 | { |
Andreas Färber | ff4700b | 2013-08-26 18:23:18 +0200 | [diff] [blame] | 1138 | QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry); |
edgar_igl | 7d03f82 | 2008-05-17 18:58:29 +0000 | [diff] [blame] | 1139 | |
Andreas Färber | 31b030d | 2013-09-04 01:29:02 +0200 | [diff] [blame] | 1140 | tlb_flush_page(cpu, watchpoint->vaddr); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1141 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 1142 | g_free(watchpoint); |
edgar_igl | 7d03f82 | 2008-05-17 18:58:29 +0000 | [diff] [blame] | 1143 | } |
| 1144 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1145 | /* Remove all matching watchpoints. */ |
Andreas Färber | 75a3403 | 2013-09-02 16:57:02 +0200 | [diff] [blame] | 1146 | void cpu_watchpoint_remove_all(CPUState *cpu, int mask) |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1147 | { |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 1148 | CPUWatchpoint *wp, *next; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1149 | |
Andreas Färber | ff4700b | 2013-08-26 18:23:18 +0200 | [diff] [blame] | 1150 | QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) { |
Andreas Färber | 75a3403 | 2013-09-02 16:57:02 +0200 | [diff] [blame] | 1151 | if (wp->flags & mask) { |
| 1152 | cpu_watchpoint_remove_by_ref(cpu, wp); |
| 1153 | } |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 1154 | } |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1155 | } |
Peter Maydell | 05068c0 | 2014-09-12 14:06:48 +0100 | [diff] [blame] | 1156 | |
| 1157 | /* Return true if this watchpoint address matches the specified |
| 1158 | * access (ie the address range covered by the watchpoint overlaps |
| 1159 | * partially or completely with the address range covered by the |
| 1160 | * access). |
| 1161 | */ |
| 1162 | static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp, |
| 1163 | vaddr addr, |
| 1164 | vaddr len) |
| 1165 | { |
| 1166 | /* We know the lengths are non-zero, but a little caution is |
| 1167 | * required to avoid errors in the case where the range ends |
| 1168 | * exactly at the top of the address space and so addr + len |
| 1169 | * wraps round to zero. |
| 1170 | */ |
| 1171 | vaddr wpend = wp->vaddr + wp->len - 1; |
| 1172 | vaddr addrend = addr + len - 1; |
| 1173 | |
| 1174 | return !(addr > wpend || wp->vaddr > addrend); |
| 1175 | } |
| 1176 | |
Paul Brook | c527ee8 | 2010-03-01 03:31:14 +0000 | [diff] [blame] | 1177 | #endif |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1178 | |
| 1179 | /* Add a breakpoint. */ |
Andreas Färber | b3310ab | 2013-09-02 17:26:20 +0200 | [diff] [blame] | 1180 | int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags, |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1181 | CPUBreakpoint **breakpoint) |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 1182 | { |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 1183 | CPUBreakpoint *bp; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1184 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 1185 | bp = g_malloc(sizeof(*bp)); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1186 | |
| 1187 | bp->pc = pc; |
| 1188 | bp->flags = flags; |
| 1189 | |
aliguori | 2dc9f41 | 2008-11-18 20:56:59 +0000 | [diff] [blame] | 1190 | /* keep all GDB-injected breakpoints in front */ |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 1191 | if (flags & BP_GDB) { |
Andreas Färber | f0c3c50 | 2013-08-26 21:22:53 +0200 | [diff] [blame] | 1192 | QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry); |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 1193 | } else { |
Andreas Färber | f0c3c50 | 2013-08-26 21:22:53 +0200 | [diff] [blame] | 1194 | QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry); |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 1195 | } |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1196 | |
Andreas Färber | f0c3c50 | 2013-08-26 21:22:53 +0200 | [diff] [blame] | 1197 | breakpoint_invalidate(cpu, pc); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1198 | |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 1199 | if (breakpoint) { |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1200 | *breakpoint = bp; |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 1201 | } |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1202 | return 0; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1203 | } |
| 1204 | |
| 1205 | /* Remove a specific breakpoint. */ |
Andreas Färber | b3310ab | 2013-09-02 17:26:20 +0200 | [diff] [blame] | 1206 | int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags) |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1207 | { |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1208 | CPUBreakpoint *bp; |
| 1209 | |
Andreas Färber | f0c3c50 | 2013-08-26 21:22:53 +0200 | [diff] [blame] | 1210 | QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) { |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1211 | if (bp->pc == pc && bp->flags == flags) { |
Andreas Färber | b3310ab | 2013-09-02 17:26:20 +0200 | [diff] [blame] | 1212 | cpu_breakpoint_remove_by_ref(cpu, bp); |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 1213 | return 0; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1214 | } |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 1215 | } |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1216 | return -ENOENT; |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 1217 | } |
| 1218 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1219 | /* Remove a specific breakpoint by reference. */ |
Andreas Färber | b3310ab | 2013-09-02 17:26:20 +0200 | [diff] [blame] | 1220 | void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint) |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 1221 | { |
Andreas Färber | f0c3c50 | 2013-08-26 21:22:53 +0200 | [diff] [blame] | 1222 | QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry); |
| 1223 | |
| 1224 | breakpoint_invalidate(cpu, breakpoint->pc); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1225 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 1226 | g_free(breakpoint); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1227 | } |
| 1228 | |
| 1229 | /* Remove all matching breakpoints. */ |
Andreas Färber | b3310ab | 2013-09-02 17:26:20 +0200 | [diff] [blame] | 1230 | void cpu_breakpoint_remove_all(CPUState *cpu, int mask) |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1231 | { |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 1232 | CPUBreakpoint *bp, *next; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1233 | |
Andreas Färber | f0c3c50 | 2013-08-26 21:22:53 +0200 | [diff] [blame] | 1234 | QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) { |
Andreas Färber | b3310ab | 2013-09-02 17:26:20 +0200 | [diff] [blame] | 1235 | if (bp->flags & mask) { |
| 1236 | cpu_breakpoint_remove_by_ref(cpu, bp); |
| 1237 | } |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 1238 | } |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 1239 | } |
| 1240 | |
bellard | c33a346 | 2003-07-29 20:50:33 +0000 | [diff] [blame] | 1241 | /* enable or disable single step mode. EXCP_DEBUG is returned by the |
| 1242 | CPU loop after each instruction */ |
Andreas Färber | 3825b28 | 2013-06-24 18:41:06 +0200 | [diff] [blame] | 1243 | void cpu_single_step(CPUState *cpu, int enabled) |
bellard | c33a346 | 2003-07-29 20:50:33 +0000 | [diff] [blame] | 1244 | { |
Andreas Färber | ed2803d | 2013-06-21 20:20:45 +0200 | [diff] [blame] | 1245 | if (cpu->singlestep_enabled != enabled) { |
| 1246 | cpu->singlestep_enabled = enabled; |
| 1247 | if (kvm_enabled()) { |
Stefan Weil | 38e478e | 2013-07-25 20:50:21 +0200 | [diff] [blame] | 1248 | kvm_update_guest_debug(cpu, 0); |
Andreas Färber | ed2803d | 2013-06-21 20:20:45 +0200 | [diff] [blame] | 1249 | } else { |
Stuart Brady | ccbb4d4 | 2009-05-03 12:15:06 +0100 | [diff] [blame] | 1250 | /* must flush all the translated code to avoid inconsistencies */ |
aliguori | e22a25c | 2009-03-12 20:12:48 +0000 | [diff] [blame] | 1251 | /* XXX: only flush what is necessary */ |
Peter Crosthwaite | bbd77c1 | 2015-06-23 19:31:15 -0700 | [diff] [blame] | 1252 | tb_flush(cpu); |
aliguori | e22a25c | 2009-03-12 20:12:48 +0000 | [diff] [blame] | 1253 | } |
bellard | c33a346 | 2003-07-29 20:50:33 +0000 | [diff] [blame] | 1254 | } |
bellard | c33a346 | 2003-07-29 20:50:33 +0000 | [diff] [blame] | 1255 | } |
| 1256 | |
Andreas Färber | a47dddd | 2013-09-03 17:38:47 +0200 | [diff] [blame] | 1257 | void cpu_abort(CPUState *cpu, const char *fmt, ...) |
bellard | 7501267 | 2003-06-21 13:11:07 +0000 | [diff] [blame] | 1258 | { |
| 1259 | va_list ap; |
pbrook | 493ae1f | 2007-11-23 16:53:59 +0000 | [diff] [blame] | 1260 | va_list ap2; |
bellard | 7501267 | 2003-06-21 13:11:07 +0000 | [diff] [blame] | 1261 | |
| 1262 | va_start(ap, fmt); |
pbrook | 493ae1f | 2007-11-23 16:53:59 +0000 | [diff] [blame] | 1263 | va_copy(ap2, ap); |
bellard | 7501267 | 2003-06-21 13:11:07 +0000 | [diff] [blame] | 1264 | fprintf(stderr, "qemu: fatal: "); |
| 1265 | vfprintf(stderr, fmt, ap); |
| 1266 | fprintf(stderr, "\n"); |
Markus Armbruster | 90c84c5 | 2019-04-17 21:18:02 +0200 | [diff] [blame] | 1267 | cpu_dump_state(cpu, stderr, CPU_DUMP_FPU | CPU_DUMP_CCOP); |
Paolo Bonzini | 013a294 | 2015-11-13 13:16:27 +0100 | [diff] [blame] | 1268 | if (qemu_log_separate()) { |
Richard Henderson | 1ee7321 | 2016-09-22 15:17:10 -0700 | [diff] [blame] | 1269 | qemu_log_lock(); |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 1270 | qemu_log("qemu: fatal: "); |
| 1271 | qemu_log_vprintf(fmt, ap2); |
| 1272 | qemu_log("\n"); |
Andreas Färber | a076285 | 2013-06-16 07:28:50 +0200 | [diff] [blame] | 1273 | log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP); |
aliguori | 31b1a7b | 2009-01-15 22:35:09 +0000 | [diff] [blame] | 1274 | qemu_log_flush(); |
Richard Henderson | 1ee7321 | 2016-09-22 15:17:10 -0700 | [diff] [blame] | 1275 | qemu_log_unlock(); |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 1276 | qemu_log_close(); |
balrog | 924edca | 2007-06-10 14:07:13 +0000 | [diff] [blame] | 1277 | } |
pbrook | 493ae1f | 2007-11-23 16:53:59 +0000 | [diff] [blame] | 1278 | va_end(ap2); |
j_mayer | f937329 | 2007-09-29 12:18:20 +0000 | [diff] [blame] | 1279 | va_end(ap); |
Pavel Dovgalyuk | 7615936 | 2015-09-17 19:25:07 +0300 | [diff] [blame] | 1280 | replay_finish(); |
Riku Voipio | fd052bf | 2010-01-25 14:30:49 +0200 | [diff] [blame] | 1281 | #if defined(CONFIG_USER_ONLY) |
| 1282 | { |
| 1283 | struct sigaction act; |
| 1284 | sigfillset(&act.sa_mask); |
| 1285 | act.sa_handler = SIG_DFL; |
Peter Maydell | 8347c18 | 2018-05-15 19:27:00 +0100 | [diff] [blame] | 1286 | act.sa_flags = 0; |
Riku Voipio | fd052bf | 2010-01-25 14:30:49 +0200 | [diff] [blame] | 1287 | sigaction(SIGABRT, &act, NULL); |
| 1288 | } |
| 1289 | #endif |
bellard | 7501267 | 2003-06-21 13:11:07 +0000 | [diff] [blame] | 1290 | abort(); |
| 1291 | } |
| 1292 | |
bellard | 0124311 | 2004-01-04 15:48:17 +0000 | [diff] [blame] | 1293 | #if !defined(CONFIG_USER_ONLY) |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1294 | /* Called from RCU critical section */ |
Paolo Bonzini | 041603f | 2013-09-09 17:49:45 +0200 | [diff] [blame] | 1295 | static RAMBlock *qemu_get_ram_block(ram_addr_t addr) |
| 1296 | { |
| 1297 | RAMBlock *block; |
| 1298 | |
Paolo Bonzini | 4377153 | 2013-09-09 17:58:40 +0200 | [diff] [blame] | 1299 | block = atomic_rcu_read(&ram_list.mru_block); |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 1300 | if (block && addr - block->offset < block->max_length) { |
Paolo Bonzini | 68851b9 | 2015-10-22 13:51:30 +0200 | [diff] [blame] | 1301 | return block; |
Paolo Bonzini | 041603f | 2013-09-09 17:49:45 +0200 | [diff] [blame] | 1302 | } |
Peter Xu | 99e1558 | 2017-05-12 12:17:39 +0800 | [diff] [blame] | 1303 | RAMBLOCK_FOREACH(block) { |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 1304 | if (addr - block->offset < block->max_length) { |
Paolo Bonzini | 041603f | 2013-09-09 17:49:45 +0200 | [diff] [blame] | 1305 | goto found; |
| 1306 | } |
| 1307 | } |
| 1308 | |
| 1309 | fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr); |
| 1310 | abort(); |
| 1311 | |
| 1312 | found: |
Paolo Bonzini | 4377153 | 2013-09-09 17:58:40 +0200 | [diff] [blame] | 1313 | /* It is safe to write mru_block outside the iothread lock. This |
| 1314 | * is what happens: |
| 1315 | * |
| 1316 | * mru_block = xxx |
| 1317 | * rcu_read_unlock() |
| 1318 | * xxx removed from list |
| 1319 | * rcu_read_lock() |
| 1320 | * read mru_block |
| 1321 | * mru_block = NULL; |
| 1322 | * call_rcu(reclaim_ramblock, xxx); |
| 1323 | * rcu_read_unlock() |
| 1324 | * |
| 1325 | * atomic_rcu_set is not needed here. The block was already published |
| 1326 | * when it was placed into the list. Here we're just making an extra |
| 1327 | * copy of the pointer. |
| 1328 | */ |
Paolo Bonzini | 041603f | 2013-09-09 17:49:45 +0200 | [diff] [blame] | 1329 | ram_list.mru_block = block; |
| 1330 | return block; |
| 1331 | } |
| 1332 | |
Juan Quintela | a2f4d5b | 2013-10-10 11:49:53 +0200 | [diff] [blame] | 1333 | static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length) |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 1334 | { |
Peter Crosthwaite | 9a13565 | 2015-09-10 22:39:41 -0700 | [diff] [blame] | 1335 | CPUState *cpu; |
Paolo Bonzini | 041603f | 2013-09-09 17:49:45 +0200 | [diff] [blame] | 1336 | ram_addr_t start1; |
Juan Quintela | a2f4d5b | 2013-10-10 11:49:53 +0200 | [diff] [blame] | 1337 | RAMBlock *block; |
| 1338 | ram_addr_t end; |
| 1339 | |
Emilio G. Cota | f28d0df | 2018-06-22 13:45:31 -0400 | [diff] [blame] | 1340 | assert(tcg_enabled()); |
Juan Quintela | a2f4d5b | 2013-10-10 11:49:53 +0200 | [diff] [blame] | 1341 | end = TARGET_PAGE_ALIGN(start + length); |
| 1342 | start &= TARGET_PAGE_MASK; |
bellard | f23db16 | 2005-08-21 19:12:28 +0000 | [diff] [blame] | 1343 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1344 | rcu_read_lock(); |
Paolo Bonzini | 041603f | 2013-09-09 17:49:45 +0200 | [diff] [blame] | 1345 | block = qemu_get_ram_block(start); |
| 1346 | assert(block == qemu_get_ram_block(end - 1)); |
Michael S. Tsirkin | 1240be2 | 2014-11-12 11:44:41 +0200 | [diff] [blame] | 1347 | start1 = (uintptr_t)ramblock_ptr(block, start - block->offset); |
Peter Crosthwaite | 9a13565 | 2015-09-10 22:39:41 -0700 | [diff] [blame] | 1348 | CPU_FOREACH(cpu) { |
| 1349 | tlb_reset_dirty(cpu, start1, length); |
| 1350 | } |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1351 | rcu_read_unlock(); |
Juan Quintela | d24981d | 2012-05-22 00:42:40 +0200 | [diff] [blame] | 1352 | } |
| 1353 | |
| 1354 | /* Note: start and end must be within the same ram block. */ |
Stefan Hajnoczi | 03eebc9 | 2014-12-02 11:23:18 +0000 | [diff] [blame] | 1355 | bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start, |
| 1356 | ram_addr_t length, |
| 1357 | unsigned client) |
Juan Quintela | d24981d | 2012-05-22 00:42:40 +0200 | [diff] [blame] | 1358 | { |
Stefan Hajnoczi | 5b82b70 | 2016-01-25 13:33:20 +0000 | [diff] [blame] | 1359 | DirtyMemoryBlocks *blocks; |
Stefan Hajnoczi | 03eebc9 | 2014-12-02 11:23:18 +0000 | [diff] [blame] | 1360 | unsigned long end, page; |
Stefan Hajnoczi | 5b82b70 | 2016-01-25 13:33:20 +0000 | [diff] [blame] | 1361 | bool dirty = false; |
Peter Xu | 077874e | 2019-06-03 14:50:51 +0800 | [diff] [blame] | 1362 | RAMBlock *ramblock; |
| 1363 | uint64_t mr_offset, mr_size; |
Juan Quintela | d24981d | 2012-05-22 00:42:40 +0200 | [diff] [blame] | 1364 | |
Stefan Hajnoczi | 03eebc9 | 2014-12-02 11:23:18 +0000 | [diff] [blame] | 1365 | if (length == 0) { |
| 1366 | return false; |
| 1367 | } |
| 1368 | |
| 1369 | end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS; |
| 1370 | page = start >> TARGET_PAGE_BITS; |
Stefan Hajnoczi | 5b82b70 | 2016-01-25 13:33:20 +0000 | [diff] [blame] | 1371 | |
| 1372 | rcu_read_lock(); |
| 1373 | |
| 1374 | blocks = atomic_rcu_read(&ram_list.dirty_memory[client]); |
Peter Xu | 077874e | 2019-06-03 14:50:51 +0800 | [diff] [blame] | 1375 | ramblock = qemu_get_ram_block(start); |
| 1376 | /* Range sanity check on the ramblock */ |
| 1377 | assert(start >= ramblock->offset && |
| 1378 | start + length <= ramblock->offset + ramblock->used_length); |
Stefan Hajnoczi | 5b82b70 | 2016-01-25 13:33:20 +0000 | [diff] [blame] | 1379 | |
| 1380 | while (page < end) { |
| 1381 | unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE; |
| 1382 | unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE; |
| 1383 | unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset); |
| 1384 | |
| 1385 | dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx], |
| 1386 | offset, num); |
| 1387 | page += num; |
| 1388 | } |
| 1389 | |
Peter Xu | 077874e | 2019-06-03 14:50:51 +0800 | [diff] [blame] | 1390 | mr_offset = (ram_addr_t)(page << TARGET_PAGE_BITS) - ramblock->offset; |
| 1391 | mr_size = (end - page) << TARGET_PAGE_BITS; |
| 1392 | memory_region_clear_dirty_bitmap(ramblock->mr, mr_offset, mr_size); |
| 1393 | |
Stefan Hajnoczi | 5b82b70 | 2016-01-25 13:33:20 +0000 | [diff] [blame] | 1394 | rcu_read_unlock(); |
Stefan Hajnoczi | 03eebc9 | 2014-12-02 11:23:18 +0000 | [diff] [blame] | 1395 | |
| 1396 | if (dirty && tcg_enabled()) { |
Juan Quintela | a2f4d5b | 2013-10-10 11:49:53 +0200 | [diff] [blame] | 1397 | tlb_reset_dirty_range_all(start, length); |
Juan Quintela | d24981d | 2012-05-22 00:42:40 +0200 | [diff] [blame] | 1398 | } |
Stefan Hajnoczi | 03eebc9 | 2014-12-02 11:23:18 +0000 | [diff] [blame] | 1399 | |
| 1400 | return dirty; |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 1401 | } |
| 1402 | |
Gerd Hoffmann | 8deaf12 | 2017-04-21 11:16:25 +0200 | [diff] [blame] | 1403 | DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty |
Peter Xu | 5dea407 | 2019-06-03 14:50:50 +0800 | [diff] [blame] | 1404 | (MemoryRegion *mr, hwaddr offset, hwaddr length, unsigned client) |
Gerd Hoffmann | 8deaf12 | 2017-04-21 11:16:25 +0200 | [diff] [blame] | 1405 | { |
| 1406 | DirtyMemoryBlocks *blocks; |
Peter Xu | 5dea407 | 2019-06-03 14:50:50 +0800 | [diff] [blame] | 1407 | ram_addr_t start = memory_region_get_ram_addr(mr) + offset; |
Gerd Hoffmann | 8deaf12 | 2017-04-21 11:16:25 +0200 | [diff] [blame] | 1408 | unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL); |
| 1409 | ram_addr_t first = QEMU_ALIGN_DOWN(start, align); |
| 1410 | ram_addr_t last = QEMU_ALIGN_UP(start + length, align); |
| 1411 | DirtyBitmapSnapshot *snap; |
| 1412 | unsigned long page, end, dest; |
| 1413 | |
| 1414 | snap = g_malloc0(sizeof(*snap) + |
| 1415 | ((last - first) >> (TARGET_PAGE_BITS + 3))); |
| 1416 | snap->start = first; |
| 1417 | snap->end = last; |
| 1418 | |
| 1419 | page = first >> TARGET_PAGE_BITS; |
| 1420 | end = last >> TARGET_PAGE_BITS; |
| 1421 | dest = 0; |
| 1422 | |
| 1423 | rcu_read_lock(); |
| 1424 | |
| 1425 | blocks = atomic_rcu_read(&ram_list.dirty_memory[client]); |
| 1426 | |
| 1427 | while (page < end) { |
| 1428 | unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE; |
| 1429 | unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE; |
| 1430 | unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset); |
| 1431 | |
| 1432 | assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL))); |
| 1433 | assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL))); |
| 1434 | offset >>= BITS_PER_LEVEL; |
| 1435 | |
| 1436 | bitmap_copy_and_clear_atomic(snap->dirty + dest, |
| 1437 | blocks->blocks[idx] + offset, |
| 1438 | num); |
| 1439 | page += num; |
| 1440 | dest += num >> BITS_PER_LEVEL; |
| 1441 | } |
| 1442 | |
| 1443 | rcu_read_unlock(); |
| 1444 | |
| 1445 | if (tcg_enabled()) { |
| 1446 | tlb_reset_dirty_range_all(start, length); |
| 1447 | } |
| 1448 | |
Peter Xu | 077874e | 2019-06-03 14:50:51 +0800 | [diff] [blame] | 1449 | memory_region_clear_dirty_bitmap(mr, offset, length); |
| 1450 | |
Gerd Hoffmann | 8deaf12 | 2017-04-21 11:16:25 +0200 | [diff] [blame] | 1451 | return snap; |
| 1452 | } |
| 1453 | |
| 1454 | bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap, |
| 1455 | ram_addr_t start, |
| 1456 | ram_addr_t length) |
| 1457 | { |
| 1458 | unsigned long page, end; |
| 1459 | |
| 1460 | assert(start >= snap->start); |
| 1461 | assert(start + length <= snap->end); |
| 1462 | |
| 1463 | end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS; |
| 1464 | page = (start - snap->start) >> TARGET_PAGE_BITS; |
| 1465 | |
| 1466 | while (page < end) { |
| 1467 | if (test_bit(page, snap->dirty)) { |
| 1468 | return true; |
| 1469 | } |
| 1470 | page++; |
| 1471 | } |
| 1472 | return false; |
| 1473 | } |
| 1474 | |
Paolo Bonzini | 79e2b9a | 2015-01-21 12:09:14 +0100 | [diff] [blame] | 1475 | /* Called from RCU critical section */ |
Andreas Färber | bb0e627 | 2013-09-03 13:32:01 +0200 | [diff] [blame] | 1476 | hwaddr memory_region_section_get_iotlb(CPUState *cpu, |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 1477 | MemoryRegionSection *section, |
| 1478 | target_ulong vaddr, |
| 1479 | hwaddr paddr, hwaddr xlat, |
| 1480 | int prot, |
| 1481 | target_ulong *address) |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 1482 | { |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1483 | hwaddr iotlb; |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 1484 | CPUWatchpoint *wp; |
| 1485 | |
Blue Swirl | cc5bea6 | 2012-04-14 14:56:48 +0000 | [diff] [blame] | 1486 | if (memory_region_is_ram(section->mr)) { |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 1487 | /* Normal RAM. */ |
Paolo Bonzini | e4e6979 | 2016-03-01 10:44:50 +0100 | [diff] [blame] | 1488 | iotlb = memory_region_get_ram_addr(section->mr) + xlat; |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 1489 | if (!section->readonly) { |
Liu Ping Fan | b41aac4 | 2013-05-29 11:09:17 +0200 | [diff] [blame] | 1490 | iotlb |= PHYS_SECTION_NOTDIRTY; |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 1491 | } else { |
Liu Ping Fan | b41aac4 | 2013-05-29 11:09:17 +0200 | [diff] [blame] | 1492 | iotlb |= PHYS_SECTION_ROM; |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 1493 | } |
| 1494 | } else { |
Peter Maydell | 0b8e2c1 | 2015-07-20 12:27:16 +0100 | [diff] [blame] | 1495 | AddressSpaceDispatch *d; |
| 1496 | |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 1497 | d = flatview_to_dispatch(section->fv); |
Peter Maydell | 0b8e2c1 | 2015-07-20 12:27:16 +0100 | [diff] [blame] | 1498 | iotlb = section - d->map.sections; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 1499 | iotlb += xlat; |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 1500 | } |
| 1501 | |
| 1502 | /* Make accesses to pages with watchpoints go via the |
| 1503 | watchpoint trap routines. */ |
Andreas Färber | ff4700b | 2013-08-26 18:23:18 +0200 | [diff] [blame] | 1504 | QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) { |
Peter Maydell | 05068c0 | 2014-09-12 14:06:48 +0100 | [diff] [blame] | 1505 | if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) { |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 1506 | /* Avoid trapping reads of pages with a write breakpoint. */ |
| 1507 | if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) { |
Liu Ping Fan | b41aac4 | 2013-05-29 11:09:17 +0200 | [diff] [blame] | 1508 | iotlb = PHYS_SECTION_WATCH + paddr; |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 1509 | *address |= TLB_MMIO; |
| 1510 | break; |
| 1511 | } |
| 1512 | } |
| 1513 | } |
| 1514 | |
| 1515 | return iotlb; |
| 1516 | } |
bellard | 9fa3e85 | 2004-01-04 18:06:42 +0000 | [diff] [blame] | 1517 | #endif /* defined(CONFIG_USER_ONLY) */ |
| 1518 | |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 1519 | #if !defined(CONFIG_USER_ONLY) |
pbrook | 8da3ff1 | 2008-12-01 18:59:50 +0000 | [diff] [blame] | 1520 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1521 | static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end, |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 1522 | uint16_t section); |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 1523 | static subpage_t *subpage_init(FlatView *fv, hwaddr base); |
Avi Kivity | 54688b1 | 2012-02-09 17:34:32 +0200 | [diff] [blame] | 1524 | |
Marcel Apfelbaum | 06329cc | 2017-12-13 16:37:37 +0200 | [diff] [blame] | 1525 | static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) = |
Igor Mammedov | a2b257d | 2014-10-31 16:38:37 +0000 | [diff] [blame] | 1526 | qemu_anon_ram_alloc; |
Markus Armbruster | 9113803 | 2013-07-31 15:11:08 +0200 | [diff] [blame] | 1527 | |
| 1528 | /* |
| 1529 | * Set a custom physical guest memory alloator. |
| 1530 | * Accelerators with unusual needs may need this. Hopefully, we can |
| 1531 | * get rid of it eventually. |
| 1532 | */ |
Marcel Apfelbaum | 06329cc | 2017-12-13 16:37:37 +0200 | [diff] [blame] | 1533 | void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared)) |
Markus Armbruster | 9113803 | 2013-07-31 15:11:08 +0200 | [diff] [blame] | 1534 | { |
| 1535 | phys_mem_alloc = alloc; |
| 1536 | } |
| 1537 | |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 1538 | static uint16_t phys_section_add(PhysPageMap *map, |
| 1539 | MemoryRegionSection *section) |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 1540 | { |
Paolo Bonzini | 68f3f65 | 2013-05-07 11:30:23 +0200 | [diff] [blame] | 1541 | /* The physical section number is ORed with a page-aligned |
| 1542 | * pointer to produce the iotlb entries. Thus it should |
| 1543 | * never overflow into the page-aligned value. |
| 1544 | */ |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 1545 | assert(map->sections_nb < TARGET_PAGE_SIZE); |
Paolo Bonzini | 68f3f65 | 2013-05-07 11:30:23 +0200 | [diff] [blame] | 1546 | |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 1547 | if (map->sections_nb == map->sections_nb_alloc) { |
| 1548 | map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16); |
| 1549 | map->sections = g_renew(MemoryRegionSection, map->sections, |
| 1550 | map->sections_nb_alloc); |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 1551 | } |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 1552 | map->sections[map->sections_nb] = *section; |
Paolo Bonzini | dfde4e6 | 2013-05-06 10:46:11 +0200 | [diff] [blame] | 1553 | memory_region_ref(section->mr); |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 1554 | return map->sections_nb++; |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 1555 | } |
| 1556 | |
Paolo Bonzini | 058bc4b | 2013-06-25 09:30:48 +0200 | [diff] [blame] | 1557 | static void phys_section_destroy(MemoryRegion *mr) |
| 1558 | { |
Don Slutz | 55b4e80 | 2015-11-30 17:11:04 -0500 | [diff] [blame] | 1559 | bool have_sub_page = mr->subpage; |
| 1560 | |
Paolo Bonzini | dfde4e6 | 2013-05-06 10:46:11 +0200 | [diff] [blame] | 1561 | memory_region_unref(mr); |
| 1562 | |
Don Slutz | 55b4e80 | 2015-11-30 17:11:04 -0500 | [diff] [blame] | 1563 | if (have_sub_page) { |
Paolo Bonzini | 058bc4b | 2013-06-25 09:30:48 +0200 | [diff] [blame] | 1564 | subpage_t *subpage = container_of(mr, subpage_t, iomem); |
Peter Crosthwaite | b4fefef | 2014-06-05 23:15:52 -0700 | [diff] [blame] | 1565 | object_unref(OBJECT(&subpage->iomem)); |
Paolo Bonzini | 058bc4b | 2013-06-25 09:30:48 +0200 | [diff] [blame] | 1566 | g_free(subpage); |
| 1567 | } |
| 1568 | } |
| 1569 | |
Paolo Bonzini | 6092666 | 2013-05-29 12:30:26 +0200 | [diff] [blame] | 1570 | static void phys_sections_free(PhysPageMap *map) |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 1571 | { |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 1572 | while (map->sections_nb > 0) { |
| 1573 | MemoryRegionSection *section = &map->sections[--map->sections_nb]; |
Paolo Bonzini | 058bc4b | 2013-06-25 09:30:48 +0200 | [diff] [blame] | 1574 | phys_section_destroy(section->mr); |
| 1575 | } |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 1576 | g_free(map->sections); |
| 1577 | g_free(map->nodes); |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 1578 | } |
| 1579 | |
Alexey Kardashevskiy | 9950322 | 2017-09-21 18:50:59 +1000 | [diff] [blame] | 1580 | static void register_subpage(FlatView *fv, MemoryRegionSection *section) |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 1581 | { |
Alexey Kardashevskiy | 9950322 | 2017-09-21 18:50:59 +1000 | [diff] [blame] | 1582 | AddressSpaceDispatch *d = flatview_to_dispatch(fv); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 1583 | subpage_t *subpage; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1584 | hwaddr base = section->offset_within_address_space |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 1585 | & TARGET_PAGE_MASK; |
Peter Xu | 003a0cf | 2017-05-15 16:50:57 +0800 | [diff] [blame] | 1586 | MemoryRegionSection *existing = phys_page_find(d, base); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 1587 | MemoryRegionSection subsection = { |
| 1588 | .offset_within_address_space = base, |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 1589 | .size = int128_make64(TARGET_PAGE_SIZE), |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 1590 | }; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1591 | hwaddr start, end; |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 1592 | |
Avi Kivity | f3705d5 | 2012-03-08 16:16:34 +0200 | [diff] [blame] | 1593 | assert(existing->mr->subpage || existing->mr == &io_mem_unassigned); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 1594 | |
Avi Kivity | f3705d5 | 2012-03-08 16:16:34 +0200 | [diff] [blame] | 1595 | if (!(existing->mr->subpage)) { |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 1596 | subpage = subpage_init(fv, base); |
| 1597 | subsection.fv = fv; |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 1598 | subsection.mr = &subpage->iomem; |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1599 | phys_page_set(d, base >> TARGET_PAGE_BITS, 1, |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 1600 | phys_section_add(&d->map, &subsection)); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 1601 | } else { |
Avi Kivity | f3705d5 | 2012-03-08 16:16:34 +0200 | [diff] [blame] | 1602 | subpage = container_of(existing->mr, subpage_t, iomem); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 1603 | } |
| 1604 | start = section->offset_within_address_space & ~TARGET_PAGE_MASK; |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 1605 | end = start + int128_get64(section->size) - 1; |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 1606 | subpage_register(subpage, start, end, |
| 1607 | phys_section_add(&d->map, section)); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 1608 | } |
| 1609 | |
| 1610 | |
Alexey Kardashevskiy | 9950322 | 2017-09-21 18:50:59 +1000 | [diff] [blame] | 1611 | static void register_multipage(FlatView *fv, |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 1612 | MemoryRegionSection *section) |
bellard | 33417e7 | 2003-08-10 21:47:01 +0000 | [diff] [blame] | 1613 | { |
Alexey Kardashevskiy | 9950322 | 2017-09-21 18:50:59 +1000 | [diff] [blame] | 1614 | AddressSpaceDispatch *d = flatview_to_dispatch(fv); |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1615 | hwaddr start_addr = section->offset_within_address_space; |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 1616 | uint16_t section_index = phys_section_add(&d->map, section); |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 1617 | uint64_t num_pages = int128_get64(int128_rshift(section->size, |
| 1618 | TARGET_PAGE_BITS)); |
Avi Kivity | dd81124 | 2012-01-02 12:17:03 +0200 | [diff] [blame] | 1619 | |
Paolo Bonzini | 733d5ef | 2013-05-27 10:47:10 +0200 | [diff] [blame] | 1620 | assert(num_pages); |
| 1621 | phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index); |
bellard | 33417e7 | 2003-08-10 21:47:01 +0000 | [diff] [blame] | 1622 | } |
| 1623 | |
Wei Yang | 494d199 | 2019-03-11 13:42:52 +0800 | [diff] [blame] | 1624 | /* |
| 1625 | * The range in *section* may look like this: |
| 1626 | * |
| 1627 | * |s|PPPPPPP|s| |
| 1628 | * |
| 1629 | * where s stands for subpage and P for page. |
| 1630 | */ |
Alexey Kardashevskiy | 8629d3f | 2017-09-21 18:51:00 +1000 | [diff] [blame] | 1631 | void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section) |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 1632 | { |
Wei Yang | 494d199 | 2019-03-11 13:42:52 +0800 | [diff] [blame] | 1633 | MemoryRegionSection remain = *section; |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 1634 | Int128 page_size = int128_make64(TARGET_PAGE_SIZE); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 1635 | |
Wei Yang | 494d199 | 2019-03-11 13:42:52 +0800 | [diff] [blame] | 1636 | /* register first subpage */ |
| 1637 | if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) { |
| 1638 | uint64_t left = TARGET_PAGE_ALIGN(remain.offset_within_address_space) |
| 1639 | - remain.offset_within_address_space; |
Paolo Bonzini | 733d5ef | 2013-05-27 10:47:10 +0200 | [diff] [blame] | 1640 | |
Wei Yang | 494d199 | 2019-03-11 13:42:52 +0800 | [diff] [blame] | 1641 | MemoryRegionSection now = remain; |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 1642 | now.size = int128_min(int128_make64(left), now.size); |
Alexey Kardashevskiy | 9950322 | 2017-09-21 18:50:59 +1000 | [diff] [blame] | 1643 | register_subpage(fv, &now); |
Wei Yang | 494d199 | 2019-03-11 13:42:52 +0800 | [diff] [blame] | 1644 | if (int128_eq(remain.size, now.size)) { |
| 1645 | return; |
| 1646 | } |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 1647 | remain.size = int128_sub(remain.size, now.size); |
| 1648 | remain.offset_within_address_space += int128_get64(now.size); |
| 1649 | remain.offset_within_region += int128_get64(now.size); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 1650 | } |
Wei Yang | 494d199 | 2019-03-11 13:42:52 +0800 | [diff] [blame] | 1651 | |
| 1652 | /* register whole pages */ |
| 1653 | if (int128_ge(remain.size, page_size)) { |
| 1654 | MemoryRegionSection now = remain; |
| 1655 | now.size = int128_and(now.size, int128_neg(page_size)); |
| 1656 | register_multipage(fv, &now); |
| 1657 | if (int128_eq(remain.size, now.size)) { |
| 1658 | return; |
| 1659 | } |
| 1660 | remain.size = int128_sub(remain.size, now.size); |
| 1661 | remain.offset_within_address_space += int128_get64(now.size); |
| 1662 | remain.offset_within_region += int128_get64(now.size); |
| 1663 | } |
| 1664 | |
| 1665 | /* register last subpage */ |
| 1666 | register_subpage(fv, &remain); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 1667 | } |
| 1668 | |
Sheng Yang | 62a2744 | 2010-01-26 19:21:16 +0800 | [diff] [blame] | 1669 | void qemu_flush_coalesced_mmio_buffer(void) |
| 1670 | { |
| 1671 | if (kvm_enabled()) |
| 1672 | kvm_flush_coalesced_mmio_buffer(); |
| 1673 | } |
| 1674 | |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1675 | void qemu_mutex_lock_ramlist(void) |
| 1676 | { |
| 1677 | qemu_mutex_lock(&ram_list.mutex); |
| 1678 | } |
| 1679 | |
| 1680 | void qemu_mutex_unlock_ramlist(void) |
| 1681 | { |
| 1682 | qemu_mutex_unlock(&ram_list.mutex); |
| 1683 | } |
| 1684 | |
Peter Xu | be9b23c | 2017-05-12 12:17:41 +0800 | [diff] [blame] | 1685 | void ram_block_dump(Monitor *mon) |
| 1686 | { |
| 1687 | RAMBlock *block; |
| 1688 | char *psize; |
| 1689 | |
| 1690 | rcu_read_lock(); |
| 1691 | monitor_printf(mon, "%24s %8s %18s %18s %18s\n", |
| 1692 | "Block Name", "PSize", "Offset", "Used", "Total"); |
| 1693 | RAMBLOCK_FOREACH(block) { |
| 1694 | psize = size_to_str(block->page_size); |
| 1695 | monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64 |
| 1696 | " 0x%016" PRIx64 "\n", block->idstr, psize, |
| 1697 | (uint64_t)block->offset, |
| 1698 | (uint64_t)block->used_length, |
| 1699 | (uint64_t)block->max_length); |
| 1700 | g_free(psize); |
| 1701 | } |
| 1702 | rcu_read_unlock(); |
| 1703 | } |
| 1704 | |
Markus Armbruster | e1e84ba | 2013-07-31 15:11:10 +0200 | [diff] [blame] | 1705 | #ifdef __linux__ |
Alexey Kardashevskiy | 9c60766 | 2017-03-02 13:36:11 +1100 | [diff] [blame] | 1706 | /* |
| 1707 | * FIXME TOCTTOU: this iterates over memory backends' mem-path, which |
| 1708 | * may or may not name the same files / on the same filesystem now as |
| 1709 | * when we actually open and map them. Iterate over the file |
| 1710 | * descriptors instead, and use qemu_fd_getpagesize(). |
| 1711 | */ |
David Hildenbrand | 905b7ee | 2019-04-17 13:31:43 +0200 | [diff] [blame] | 1712 | static int find_min_backend_pagesize(Object *obj, void *opaque) |
Alexey Kardashevskiy | 9c60766 | 2017-03-02 13:36:11 +1100 | [diff] [blame] | 1713 | { |
Alexey Kardashevskiy | 9c60766 | 2017-03-02 13:36:11 +1100 | [diff] [blame] | 1714 | long *hpsize_min = opaque; |
| 1715 | |
| 1716 | if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) { |
David Gibson | 7d5489e | 2019-03-26 14:33:33 +1100 | [diff] [blame] | 1717 | HostMemoryBackend *backend = MEMORY_BACKEND(obj); |
| 1718 | long hpsize = host_memory_backend_pagesize(backend); |
David Gibson | 2b10808 | 2018-04-03 15:05:45 +1000 | [diff] [blame] | 1719 | |
David Gibson | 7d5489e | 2019-03-26 14:33:33 +1100 | [diff] [blame] | 1720 | if (host_memory_backend_is_mapped(backend) && (hpsize < *hpsize_min)) { |
David Gibson | 0de6e2a | 2018-04-03 14:55:11 +1000 | [diff] [blame] | 1721 | *hpsize_min = hpsize; |
Alexey Kardashevskiy | 9c60766 | 2017-03-02 13:36:11 +1100 | [diff] [blame] | 1722 | } |
| 1723 | } |
| 1724 | |
| 1725 | return 0; |
| 1726 | } |
| 1727 | |
David Hildenbrand | 905b7ee | 2019-04-17 13:31:43 +0200 | [diff] [blame] | 1728 | static int find_max_backend_pagesize(Object *obj, void *opaque) |
| 1729 | { |
| 1730 | long *hpsize_max = opaque; |
| 1731 | |
| 1732 | if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) { |
| 1733 | HostMemoryBackend *backend = MEMORY_BACKEND(obj); |
| 1734 | long hpsize = host_memory_backend_pagesize(backend); |
| 1735 | |
| 1736 | if (host_memory_backend_is_mapped(backend) && (hpsize > *hpsize_max)) { |
| 1737 | *hpsize_max = hpsize; |
| 1738 | } |
| 1739 | } |
| 1740 | |
| 1741 | return 0; |
| 1742 | } |
| 1743 | |
| 1744 | /* |
| 1745 | * TODO: We assume right now that all mapped host memory backends are |
| 1746 | * used as RAM, however some might be used for different purposes. |
| 1747 | */ |
| 1748 | long qemu_minrampagesize(void) |
Alexey Kardashevskiy | 9c60766 | 2017-03-02 13:36:11 +1100 | [diff] [blame] | 1749 | { |
| 1750 | long hpsize = LONG_MAX; |
| 1751 | long mainrampagesize; |
| 1752 | Object *memdev_root; |
| 1753 | |
David Gibson | 0de6e2a | 2018-04-03 14:55:11 +1000 | [diff] [blame] | 1754 | mainrampagesize = qemu_mempath_getpagesize(mem_path); |
Alexey Kardashevskiy | 9c60766 | 2017-03-02 13:36:11 +1100 | [diff] [blame] | 1755 | |
| 1756 | /* it's possible we have memory-backend objects with |
| 1757 | * hugepage-backed RAM. these may get mapped into system |
| 1758 | * address space via -numa parameters or memory hotplug |
| 1759 | * hooks. we want to take these into account, but we |
| 1760 | * also want to make sure these supported hugepage |
| 1761 | * sizes are applicable across the entire range of memory |
| 1762 | * we may boot from, so we take the min across all |
| 1763 | * backends, and assume normal pages in cases where a |
| 1764 | * backend isn't backed by hugepages. |
| 1765 | */ |
| 1766 | memdev_root = object_resolve_path("/objects", NULL); |
| 1767 | if (memdev_root) { |
David Hildenbrand | 905b7ee | 2019-04-17 13:31:43 +0200 | [diff] [blame] | 1768 | object_child_foreach(memdev_root, find_min_backend_pagesize, &hpsize); |
Alexey Kardashevskiy | 9c60766 | 2017-03-02 13:36:11 +1100 | [diff] [blame] | 1769 | } |
| 1770 | if (hpsize == LONG_MAX) { |
| 1771 | /* No additional memory regions found ==> Report main RAM page size */ |
| 1772 | return mainrampagesize; |
| 1773 | } |
| 1774 | |
| 1775 | /* If NUMA is disabled or the NUMA nodes are not backed with a |
| 1776 | * memory-backend, then there is at least one node using "normal" RAM, |
| 1777 | * so if its page size is smaller we have got to report that size instead. |
| 1778 | */ |
| 1779 | if (hpsize > mainrampagesize && |
| 1780 | (nb_numa_nodes == 0 || numa_info[0].node_memdev == NULL)) { |
| 1781 | static bool warned; |
| 1782 | if (!warned) { |
| 1783 | error_report("Huge page support disabled (n/a for main memory)."); |
| 1784 | warned = true; |
| 1785 | } |
| 1786 | return mainrampagesize; |
| 1787 | } |
| 1788 | |
| 1789 | return hpsize; |
| 1790 | } |
David Hildenbrand | 905b7ee | 2019-04-17 13:31:43 +0200 | [diff] [blame] | 1791 | |
| 1792 | long qemu_maxrampagesize(void) |
| 1793 | { |
| 1794 | long pagesize = qemu_mempath_getpagesize(mem_path); |
| 1795 | Object *memdev_root = object_resolve_path("/objects", NULL); |
| 1796 | |
| 1797 | if (memdev_root) { |
| 1798 | object_child_foreach(memdev_root, find_max_backend_pagesize, |
| 1799 | &pagesize); |
| 1800 | } |
| 1801 | return pagesize; |
| 1802 | } |
Alexey Kardashevskiy | 9c60766 | 2017-03-02 13:36:11 +1100 | [diff] [blame] | 1803 | #else |
David Hildenbrand | 905b7ee | 2019-04-17 13:31:43 +0200 | [diff] [blame] | 1804 | long qemu_minrampagesize(void) |
| 1805 | { |
| 1806 | return getpagesize(); |
| 1807 | } |
| 1808 | long qemu_maxrampagesize(void) |
Alexey Kardashevskiy | 9c60766 | 2017-03-02 13:36:11 +1100 | [diff] [blame] | 1809 | { |
| 1810 | return getpagesize(); |
| 1811 | } |
| 1812 | #endif |
| 1813 | |
Hikaru Nishida | d5dbde4 | 2018-09-24 21:32:05 +0900 | [diff] [blame] | 1814 | #ifdef CONFIG_POSIX |
Haozhong Zhang | d6af99c | 2016-10-27 12:22:58 +0800 | [diff] [blame] | 1815 | static int64_t get_file_size(int fd) |
| 1816 | { |
| 1817 | int64_t size = lseek(fd, 0, SEEK_END); |
| 1818 | if (size < 0) { |
| 1819 | return -errno; |
| 1820 | } |
| 1821 | return size; |
| 1822 | } |
| 1823 | |
Marc-André Lureau | 8d37b03 | 2017-06-02 18:12:22 +0400 | [diff] [blame] | 1824 | static int file_ram_open(const char *path, |
| 1825 | const char *region_name, |
| 1826 | bool *created, |
| 1827 | Error **errp) |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1828 | { |
| 1829 | char *filename; |
Peter Feiner | 8ca761f | 2013-03-04 13:54:25 -0500 | [diff] [blame] | 1830 | char *sanitized_name; |
| 1831 | char *c; |
Paolo Bonzini | 5c3ece7 | 2016-03-17 15:53:13 +0100 | [diff] [blame] | 1832 | int fd = -1; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1833 | |
Marc-André Lureau | 8d37b03 | 2017-06-02 18:12:22 +0400 | [diff] [blame] | 1834 | *created = false; |
Markus Armbruster | fd97fd4 | 2016-03-07 20:25:13 +0100 | [diff] [blame] | 1835 | for (;;) { |
| 1836 | fd = open(path, O_RDWR); |
| 1837 | if (fd >= 0) { |
| 1838 | /* @path names an existing file, use it */ |
| 1839 | break; |
| 1840 | } |
| 1841 | if (errno == ENOENT) { |
| 1842 | /* @path names a file that doesn't exist, create it */ |
| 1843 | fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644); |
| 1844 | if (fd >= 0) { |
Marc-André Lureau | 8d37b03 | 2017-06-02 18:12:22 +0400 | [diff] [blame] | 1845 | *created = true; |
Markus Armbruster | fd97fd4 | 2016-03-07 20:25:13 +0100 | [diff] [blame] | 1846 | break; |
| 1847 | } |
| 1848 | } else if (errno == EISDIR) { |
| 1849 | /* @path names a directory, create a file there */ |
| 1850 | /* Make name safe to use with mkstemp by replacing '/' with '_'. */ |
Marc-André Lureau | 8d37b03 | 2017-06-02 18:12:22 +0400 | [diff] [blame] | 1851 | sanitized_name = g_strdup(region_name); |
Markus Armbruster | fd97fd4 | 2016-03-07 20:25:13 +0100 | [diff] [blame] | 1852 | for (c = sanitized_name; *c != '\0'; c++) { |
| 1853 | if (*c == '/') { |
| 1854 | *c = '_'; |
| 1855 | } |
| 1856 | } |
| 1857 | |
| 1858 | filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path, |
| 1859 | sanitized_name); |
| 1860 | g_free(sanitized_name); |
| 1861 | |
| 1862 | fd = mkstemp(filename); |
| 1863 | if (fd >= 0) { |
| 1864 | unlink(filename); |
| 1865 | g_free(filename); |
| 1866 | break; |
| 1867 | } |
| 1868 | g_free(filename); |
| 1869 | } |
| 1870 | if (errno != EEXIST && errno != EINTR) { |
| 1871 | error_setg_errno(errp, errno, |
| 1872 | "can't open backing store %s for guest RAM", |
| 1873 | path); |
Marc-André Lureau | 8d37b03 | 2017-06-02 18:12:22 +0400 | [diff] [blame] | 1874 | return -1; |
Markus Armbruster | fd97fd4 | 2016-03-07 20:25:13 +0100 | [diff] [blame] | 1875 | } |
| 1876 | /* |
| 1877 | * Try again on EINTR and EEXIST. The latter happens when |
| 1878 | * something else creates the file between our two open(). |
| 1879 | */ |
| 1880 | } |
| 1881 | |
Marc-André Lureau | 8d37b03 | 2017-06-02 18:12:22 +0400 | [diff] [blame] | 1882 | return fd; |
| 1883 | } |
| 1884 | |
| 1885 | static void *file_ram_alloc(RAMBlock *block, |
| 1886 | ram_addr_t memory, |
| 1887 | int fd, |
| 1888 | bool truncate, |
| 1889 | Error **errp) |
| 1890 | { |
Like Xu | 5cc8767 | 2019-05-19 04:54:21 +0800 | [diff] [blame] | 1891 | MachineState *ms = MACHINE(qdev_get_machine()); |
Marc-André Lureau | 8d37b03 | 2017-06-02 18:12:22 +0400 | [diff] [blame] | 1892 | void *area; |
| 1893 | |
Dr. David Alan Gilbert | 863e962 | 2016-09-29 20:09:37 +0100 | [diff] [blame] | 1894 | block->page_size = qemu_fd_getpagesize(fd); |
Haozhong Zhang | 9837684 | 2017-12-11 15:28:04 +0800 | [diff] [blame] | 1895 | if (block->mr->align % block->page_size) { |
| 1896 | error_setg(errp, "alignment 0x%" PRIx64 |
| 1897 | " must be multiples of page size 0x%zx", |
| 1898 | block->mr->align, block->page_size); |
| 1899 | return NULL; |
David Hildenbrand | 61362b7 | 2018-06-07 17:47:05 +0200 | [diff] [blame] | 1900 | } else if (block->mr->align && !is_power_of_2(block->mr->align)) { |
| 1901 | error_setg(errp, "alignment 0x%" PRIx64 |
| 1902 | " must be a power of two", block->mr->align); |
| 1903 | return NULL; |
Haozhong Zhang | 9837684 | 2017-12-11 15:28:04 +0800 | [diff] [blame] | 1904 | } |
| 1905 | block->mr->align = MAX(block->page_size, block->mr->align); |
Haozhong Zhang | 8360668 | 2016-10-24 20:49:37 +0800 | [diff] [blame] | 1906 | #if defined(__s390x__) |
| 1907 | if (kvm_enabled()) { |
| 1908 | block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN); |
| 1909 | } |
| 1910 | #endif |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1911 | |
Dr. David Alan Gilbert | 863e962 | 2016-09-29 20:09:37 +0100 | [diff] [blame] | 1912 | if (memory < block->page_size) { |
Hu Tao | 557529d | 2014-09-09 13:28:00 +0800 | [diff] [blame] | 1913 | error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to " |
Dr. David Alan Gilbert | 863e962 | 2016-09-29 20:09:37 +0100 | [diff] [blame] | 1914 | "or larger than page size 0x%zx", |
| 1915 | memory, block->page_size); |
Marc-André Lureau | 8d37b03 | 2017-06-02 18:12:22 +0400 | [diff] [blame] | 1916 | return NULL; |
Haozhong Zhang | 1775f11 | 2016-11-02 09:05:51 +0800 | [diff] [blame] | 1917 | } |
| 1918 | |
Dr. David Alan Gilbert | 863e962 | 2016-09-29 20:09:37 +0100 | [diff] [blame] | 1919 | memory = ROUND_UP(memory, block->page_size); |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1920 | |
| 1921 | /* |
| 1922 | * ftruncate is not supported by hugetlbfs in older |
| 1923 | * hosts, so don't bother bailing out on errors. |
| 1924 | * If anything goes wrong with it under other filesystems, |
| 1925 | * mmap will fail. |
Haozhong Zhang | d6af99c | 2016-10-27 12:22:58 +0800 | [diff] [blame] | 1926 | * |
| 1927 | * Do not truncate the non-empty backend file to avoid corrupting |
| 1928 | * the existing data in the file. Disabling shrinking is not |
| 1929 | * enough. For example, the current vNVDIMM implementation stores |
| 1930 | * the guest NVDIMM labels at the end of the backend file. If the |
| 1931 | * backend file is later extended, QEMU will not be able to find |
| 1932 | * those labels. Therefore, extending the non-empty backend file |
| 1933 | * is disabled as well. |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1934 | */ |
Marc-André Lureau | 8d37b03 | 2017-06-02 18:12:22 +0400 | [diff] [blame] | 1935 | if (truncate && ftruncate(fd, memory)) { |
Yoshiaki Tamura | 9742bf2 | 2010-08-18 13:30:13 +0900 | [diff] [blame] | 1936 | perror("ftruncate"); |
Paolo Bonzini | 7f56e74 | 2014-05-14 17:43:20 +0800 | [diff] [blame] | 1937 | } |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1938 | |
Dominik Dingel | d2f39ad | 2016-04-25 13:55:38 +0200 | [diff] [blame] | 1939 | area = qemu_ram_mmap(fd, memory, block->mr->align, |
Zhang Yi | 2ac0f16 | 2019-02-08 18:10:37 +0800 | [diff] [blame] | 1940 | block->flags & RAM_SHARED, block->flags & RAM_PMEM); |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1941 | if (area == MAP_FAILED) { |
Paolo Bonzini | 7f56e74 | 2014-05-14 17:43:20 +0800 | [diff] [blame] | 1942 | error_setg_errno(errp, errno, |
Markus Armbruster | fd97fd4 | 2016-03-07 20:25:13 +0100 | [diff] [blame] | 1943 | "unable to map backing store for guest RAM"); |
Marc-André Lureau | 8d37b03 | 2017-06-02 18:12:22 +0400 | [diff] [blame] | 1944 | return NULL; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1945 | } |
Marcelo Tosatti | ef36fa1 | 2013-10-28 18:51:46 -0200 | [diff] [blame] | 1946 | |
| 1947 | if (mem_prealloc) { |
Like Xu | 5cc8767 | 2019-05-19 04:54:21 +0800 | [diff] [blame] | 1948 | os_mem_prealloc(fd, area, memory, ms->smp.cpus, errp); |
Igor Mammedov | 056b68a | 2016-07-20 11:54:03 +0200 | [diff] [blame] | 1949 | if (errp && *errp) { |
Murilo Opsfelder Araujo | 53adb9d | 2019-01-30 21:36:05 -0200 | [diff] [blame] | 1950 | qemu_ram_munmap(fd, area, memory); |
Marc-André Lureau | 8d37b03 | 2017-06-02 18:12:22 +0400 | [diff] [blame] | 1951 | return NULL; |
Igor Mammedov | 056b68a | 2016-07-20 11:54:03 +0200 | [diff] [blame] | 1952 | } |
Marcelo Tosatti | ef36fa1 | 2013-10-28 18:51:46 -0200 | [diff] [blame] | 1953 | } |
| 1954 | |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1955 | block->fd = fd; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1956 | return area; |
| 1957 | } |
| 1958 | #endif |
| 1959 | |
Dr. David Alan Gilbert | 154cc9e | 2018-01-05 17:01:37 +0000 | [diff] [blame] | 1960 | /* Allocate space within the ram_addr_t space that governs the |
| 1961 | * dirty bitmaps. |
| 1962 | * Called with the ramlist lock held. |
| 1963 | */ |
Alex Williamson | d17b528 | 2010-06-25 11:08:38 -0600 | [diff] [blame] | 1964 | static ram_addr_t find_ram_offset(ram_addr_t size) |
| 1965 | { |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1966 | RAMBlock *block, *next_block; |
Alex Williamson | 3e837b2 | 2011-10-31 08:54:09 -0600 | [diff] [blame] | 1967 | ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX; |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1968 | |
Stefan Hajnoczi | 49cd9ac | 2013-03-11 10:20:21 +0100 | [diff] [blame] | 1969 | assert(size != 0); /* it would hand out same offset multiple times */ |
| 1970 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1971 | if (QLIST_EMPTY_RCU(&ram_list.blocks)) { |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1972 | return 0; |
Mike Day | 0d53d9f | 2015-01-21 13:45:24 +0100 | [diff] [blame] | 1973 | } |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1974 | |
Peter Xu | 99e1558 | 2017-05-12 12:17:39 +0800 | [diff] [blame] | 1975 | RAMBLOCK_FOREACH(block) { |
Dr. David Alan Gilbert | 154cc9e | 2018-01-05 17:01:37 +0000 | [diff] [blame] | 1976 | ram_addr_t candidate, next = RAM_ADDR_MAX; |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1977 | |
Dr. David Alan Gilbert | 801110a | 2018-01-05 17:01:38 +0000 | [diff] [blame] | 1978 | /* Align blocks to start on a 'long' in the bitmap |
| 1979 | * which makes the bitmap sync'ing take the fast path. |
| 1980 | */ |
Dr. David Alan Gilbert | 154cc9e | 2018-01-05 17:01:37 +0000 | [diff] [blame] | 1981 | candidate = block->offset + block->max_length; |
Dr. David Alan Gilbert | 801110a | 2018-01-05 17:01:38 +0000 | [diff] [blame] | 1982 | candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS); |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1983 | |
Dr. David Alan Gilbert | 154cc9e | 2018-01-05 17:01:37 +0000 | [diff] [blame] | 1984 | /* Search for the closest following block |
| 1985 | * and find the gap. |
| 1986 | */ |
Peter Xu | 99e1558 | 2017-05-12 12:17:39 +0800 | [diff] [blame] | 1987 | RAMBLOCK_FOREACH(next_block) { |
Dr. David Alan Gilbert | 154cc9e | 2018-01-05 17:01:37 +0000 | [diff] [blame] | 1988 | if (next_block->offset >= candidate) { |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1989 | next = MIN(next, next_block->offset); |
| 1990 | } |
| 1991 | } |
Dr. David Alan Gilbert | 154cc9e | 2018-01-05 17:01:37 +0000 | [diff] [blame] | 1992 | |
| 1993 | /* If it fits remember our place and remember the size |
| 1994 | * of gap, but keep going so that we might find a smaller |
| 1995 | * gap to fill so avoiding fragmentation. |
| 1996 | */ |
| 1997 | if (next - candidate >= size && next - candidate < mingap) { |
| 1998 | offset = candidate; |
| 1999 | mingap = next - candidate; |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 2000 | } |
Dr. David Alan Gilbert | 154cc9e | 2018-01-05 17:01:37 +0000 | [diff] [blame] | 2001 | |
| 2002 | trace_find_ram_offset_loop(size, candidate, offset, next, mingap); |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 2003 | } |
Alex Williamson | 3e837b2 | 2011-10-31 08:54:09 -0600 | [diff] [blame] | 2004 | |
| 2005 | if (offset == RAM_ADDR_MAX) { |
| 2006 | fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n", |
| 2007 | (uint64_t)size); |
| 2008 | abort(); |
| 2009 | } |
| 2010 | |
Dr. David Alan Gilbert | 154cc9e | 2018-01-05 17:01:37 +0000 | [diff] [blame] | 2011 | trace_find_ram_offset(size, offset); |
| 2012 | |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 2013 | return offset; |
| 2014 | } |
| 2015 | |
David Hildenbrand | c136180 | 2018-06-20 22:27:36 +0200 | [diff] [blame] | 2016 | static unsigned long last_ram_page(void) |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 2017 | { |
Alex Williamson | d17b528 | 2010-06-25 11:08:38 -0600 | [diff] [blame] | 2018 | RAMBlock *block; |
| 2019 | ram_addr_t last = 0; |
| 2020 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2021 | rcu_read_lock(); |
Peter Xu | 99e1558 | 2017-05-12 12:17:39 +0800 | [diff] [blame] | 2022 | RAMBLOCK_FOREACH(block) { |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 2023 | last = MAX(last, block->offset + block->max_length); |
Mike Day | 0d53d9f | 2015-01-21 13:45:24 +0100 | [diff] [blame] | 2024 | } |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2025 | rcu_read_unlock(); |
Juan Quintela | b8c4899 | 2017-03-21 17:44:30 +0100 | [diff] [blame] | 2026 | return last >> TARGET_PAGE_BITS; |
Alex Williamson | d17b528 | 2010-06-25 11:08:38 -0600 | [diff] [blame] | 2027 | } |
| 2028 | |
Jason Baron | ddb97f1 | 2012-08-02 15:44:16 -0400 | [diff] [blame] | 2029 | static void qemu_ram_setup_dump(void *addr, ram_addr_t size) |
| 2030 | { |
| 2031 | int ret; |
Jason Baron | ddb97f1 | 2012-08-02 15:44:16 -0400 | [diff] [blame] | 2032 | |
| 2033 | /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */ |
Marcel Apfelbaum | 47c8ca5 | 2015-02-04 17:43:54 +0200 | [diff] [blame] | 2034 | if (!machine_dump_guest_core(current_machine)) { |
Jason Baron | ddb97f1 | 2012-08-02 15:44:16 -0400 | [diff] [blame] | 2035 | ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP); |
| 2036 | if (ret) { |
| 2037 | perror("qemu_madvise"); |
| 2038 | fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, " |
| 2039 | "but dump_guest_core=off specified\n"); |
| 2040 | } |
| 2041 | } |
| 2042 | } |
| 2043 | |
Dr. David Alan Gilbert | 422148d | 2015-11-05 18:10:32 +0000 | [diff] [blame] | 2044 | const char *qemu_ram_get_idstr(RAMBlock *rb) |
| 2045 | { |
| 2046 | return rb->idstr; |
| 2047 | } |
| 2048 | |
Yury Kotov | 754cb9c | 2019-02-15 20:45:44 +0300 | [diff] [blame] | 2049 | void *qemu_ram_get_host_addr(RAMBlock *rb) |
| 2050 | { |
| 2051 | return rb->host; |
| 2052 | } |
| 2053 | |
| 2054 | ram_addr_t qemu_ram_get_offset(RAMBlock *rb) |
| 2055 | { |
| 2056 | return rb->offset; |
| 2057 | } |
| 2058 | |
| 2059 | ram_addr_t qemu_ram_get_used_length(RAMBlock *rb) |
| 2060 | { |
| 2061 | return rb->used_length; |
| 2062 | } |
| 2063 | |
Dr. David Alan Gilbert | 463a4ac | 2017-03-07 18:36:36 +0000 | [diff] [blame] | 2064 | bool qemu_ram_is_shared(RAMBlock *rb) |
| 2065 | { |
| 2066 | return rb->flags & RAM_SHARED; |
| 2067 | } |
| 2068 | |
Dr. David Alan Gilbert | 2ce1664 | 2018-03-12 17:20:58 +0000 | [diff] [blame] | 2069 | /* Note: Only set at the start of postcopy */ |
| 2070 | bool qemu_ram_is_uf_zeroable(RAMBlock *rb) |
| 2071 | { |
| 2072 | return rb->flags & RAM_UF_ZEROPAGE; |
| 2073 | } |
| 2074 | |
| 2075 | void qemu_ram_set_uf_zeroable(RAMBlock *rb) |
| 2076 | { |
| 2077 | rb->flags |= RAM_UF_ZEROPAGE; |
| 2078 | } |
| 2079 | |
Cédric Le Goater | b895de5 | 2018-05-14 08:57:00 +0200 | [diff] [blame] | 2080 | bool qemu_ram_is_migratable(RAMBlock *rb) |
| 2081 | { |
| 2082 | return rb->flags & RAM_MIGRATABLE; |
| 2083 | } |
| 2084 | |
| 2085 | void qemu_ram_set_migratable(RAMBlock *rb) |
| 2086 | { |
| 2087 | rb->flags |= RAM_MIGRATABLE; |
| 2088 | } |
| 2089 | |
| 2090 | void qemu_ram_unset_migratable(RAMBlock *rb) |
| 2091 | { |
| 2092 | rb->flags &= ~RAM_MIGRATABLE; |
| 2093 | } |
| 2094 | |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2095 | /* Called with iothread lock held. */ |
Gonglei | fa53a0e | 2016-05-10 10:04:59 +0800 | [diff] [blame] | 2096 | void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev) |
Hu Tao | 20cfe88 | 2014-04-02 15:13:26 +0800 | [diff] [blame] | 2097 | { |
Gonglei | fa53a0e | 2016-05-10 10:04:59 +0800 | [diff] [blame] | 2098 | RAMBlock *block; |
Hu Tao | 20cfe88 | 2014-04-02 15:13:26 +0800 | [diff] [blame] | 2099 | |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 2100 | assert(new_block); |
| 2101 | assert(!new_block->idstr[0]); |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 2102 | |
Anthony Liguori | 09e5ab6 | 2012-02-03 12:28:43 -0600 | [diff] [blame] | 2103 | if (dev) { |
| 2104 | char *id = qdev_get_dev_path(dev); |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 2105 | if (id) { |
| 2106 | snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id); |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 2107 | g_free(id); |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 2108 | } |
| 2109 | } |
| 2110 | pstrcat(new_block->idstr, sizeof(new_block->idstr), name); |
| 2111 | |
Gonglei | ab0a995 | 2016-05-10 10:05:00 +0800 | [diff] [blame] | 2112 | rcu_read_lock(); |
Peter Xu | 99e1558 | 2017-05-12 12:17:39 +0800 | [diff] [blame] | 2113 | RAMBLOCK_FOREACH(block) { |
Gonglei | fa53a0e | 2016-05-10 10:04:59 +0800 | [diff] [blame] | 2114 | if (block != new_block && |
| 2115 | !strcmp(block->idstr, new_block->idstr)) { |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 2116 | fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n", |
| 2117 | new_block->idstr); |
| 2118 | abort(); |
| 2119 | } |
| 2120 | } |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2121 | rcu_read_unlock(); |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 2122 | } |
| 2123 | |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2124 | /* Called with iothread lock held. */ |
Gonglei | fa53a0e | 2016-05-10 10:04:59 +0800 | [diff] [blame] | 2125 | void qemu_ram_unset_idstr(RAMBlock *block) |
Hu Tao | 20cfe88 | 2014-04-02 15:13:26 +0800 | [diff] [blame] | 2126 | { |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2127 | /* FIXME: arch_init.c assumes that this is not called throughout |
| 2128 | * migration. Ignore the problem since hot-unplug during migration |
| 2129 | * does not work anyway. |
| 2130 | */ |
Hu Tao | 20cfe88 | 2014-04-02 15:13:26 +0800 | [diff] [blame] | 2131 | if (block) { |
| 2132 | memset(block->idstr, 0, sizeof(block->idstr)); |
| 2133 | } |
| 2134 | } |
| 2135 | |
Dr. David Alan Gilbert | 863e962 | 2016-09-29 20:09:37 +0100 | [diff] [blame] | 2136 | size_t qemu_ram_pagesize(RAMBlock *rb) |
| 2137 | { |
| 2138 | return rb->page_size; |
| 2139 | } |
| 2140 | |
Dr. David Alan Gilbert | 67f11b5 | 2017-02-24 18:28:34 +0000 | [diff] [blame] | 2141 | /* Returns the largest size of page in use */ |
| 2142 | size_t qemu_ram_pagesize_largest(void) |
| 2143 | { |
| 2144 | RAMBlock *block; |
| 2145 | size_t largest = 0; |
| 2146 | |
Peter Xu | 99e1558 | 2017-05-12 12:17:39 +0800 | [diff] [blame] | 2147 | RAMBLOCK_FOREACH(block) { |
Dr. David Alan Gilbert | 67f11b5 | 2017-02-24 18:28:34 +0000 | [diff] [blame] | 2148 | largest = MAX(largest, qemu_ram_pagesize(block)); |
| 2149 | } |
| 2150 | |
| 2151 | return largest; |
| 2152 | } |
| 2153 | |
Luiz Capitulino | 8490fc7 | 2012-09-05 16:50:16 -0300 | [diff] [blame] | 2154 | static int memory_try_enable_merging(void *addr, size_t len) |
| 2155 | { |
Marcel Apfelbaum | 75cc7f0 | 2015-02-04 17:43:55 +0200 | [diff] [blame] | 2156 | if (!machine_mem_merge(current_machine)) { |
Luiz Capitulino | 8490fc7 | 2012-09-05 16:50:16 -0300 | [diff] [blame] | 2157 | /* disabled by the user */ |
| 2158 | return 0; |
| 2159 | } |
| 2160 | |
| 2161 | return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE); |
| 2162 | } |
| 2163 | |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 2164 | /* Only legal before guest might have detected the memory size: e.g. on |
| 2165 | * incoming migration, or right after reset. |
| 2166 | * |
| 2167 | * As memory core doesn't know how is memory accessed, it is up to |
| 2168 | * resize callback to update device state and/or add assertions to detect |
| 2169 | * misuse, if necessary. |
| 2170 | */ |
Gonglei | fa53a0e | 2016-05-10 10:04:59 +0800 | [diff] [blame] | 2171 | int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp) |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 2172 | { |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 2173 | assert(block); |
| 2174 | |
Dr. David Alan Gilbert | 4ed023c | 2015-11-05 18:11:16 +0000 | [diff] [blame] | 2175 | newsize = HOST_PAGE_ALIGN(newsize); |
Michael S. Tsirkin | 129ddaf | 2015-02-17 10:15:30 +0100 | [diff] [blame] | 2176 | |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 2177 | if (block->used_length == newsize) { |
| 2178 | return 0; |
| 2179 | } |
| 2180 | |
| 2181 | if (!(block->flags & RAM_RESIZEABLE)) { |
| 2182 | error_setg_errno(errp, EINVAL, |
| 2183 | "Length mismatch: %s: 0x" RAM_ADDR_FMT |
| 2184 | " in != 0x" RAM_ADDR_FMT, block->idstr, |
| 2185 | newsize, block->used_length); |
| 2186 | return -EINVAL; |
| 2187 | } |
| 2188 | |
| 2189 | if (block->max_length < newsize) { |
| 2190 | error_setg_errno(errp, EINVAL, |
| 2191 | "Length too large: %s: 0x" RAM_ADDR_FMT |
| 2192 | " > 0x" RAM_ADDR_FMT, block->idstr, |
| 2193 | newsize, block->max_length); |
| 2194 | return -EINVAL; |
| 2195 | } |
| 2196 | |
| 2197 | cpu_physical_memory_clear_dirty_range(block->offset, block->used_length); |
| 2198 | block->used_length = newsize; |
Paolo Bonzini | 58d2707 | 2015-03-23 11:56:01 +0100 | [diff] [blame] | 2199 | cpu_physical_memory_set_dirty_range(block->offset, block->used_length, |
| 2200 | DIRTY_CLIENTS_ALL); |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 2201 | memory_region_set_size(block->mr, newsize); |
| 2202 | if (block->resized) { |
| 2203 | block->resized(block->idstr, newsize, block->host); |
| 2204 | } |
| 2205 | return 0; |
| 2206 | } |
| 2207 | |
Stefan Hajnoczi | 5b82b70 | 2016-01-25 13:33:20 +0000 | [diff] [blame] | 2208 | /* Called with ram_list.mutex held */ |
| 2209 | static void dirty_memory_extend(ram_addr_t old_ram_size, |
| 2210 | ram_addr_t new_ram_size) |
| 2211 | { |
| 2212 | ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size, |
| 2213 | DIRTY_MEMORY_BLOCK_SIZE); |
| 2214 | ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size, |
| 2215 | DIRTY_MEMORY_BLOCK_SIZE); |
| 2216 | int i; |
| 2217 | |
| 2218 | /* Only need to extend if block count increased */ |
| 2219 | if (new_num_blocks <= old_num_blocks) { |
| 2220 | return; |
| 2221 | } |
| 2222 | |
| 2223 | for (i = 0; i < DIRTY_MEMORY_NUM; i++) { |
| 2224 | DirtyMemoryBlocks *old_blocks; |
| 2225 | DirtyMemoryBlocks *new_blocks; |
| 2226 | int j; |
| 2227 | |
| 2228 | old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]); |
| 2229 | new_blocks = g_malloc(sizeof(*new_blocks) + |
| 2230 | sizeof(new_blocks->blocks[0]) * new_num_blocks); |
| 2231 | |
| 2232 | if (old_num_blocks) { |
| 2233 | memcpy(new_blocks->blocks, old_blocks->blocks, |
| 2234 | old_num_blocks * sizeof(old_blocks->blocks[0])); |
| 2235 | } |
| 2236 | |
| 2237 | for (j = old_num_blocks; j < new_num_blocks; j++) { |
| 2238 | new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE); |
| 2239 | } |
| 2240 | |
| 2241 | atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks); |
| 2242 | |
| 2243 | if (old_blocks) { |
| 2244 | g_free_rcu(old_blocks, rcu); |
| 2245 | } |
| 2246 | } |
| 2247 | } |
| 2248 | |
Marcel Apfelbaum | 06329cc | 2017-12-13 16:37:37 +0200 | [diff] [blame] | 2249 | static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared) |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 2250 | { |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 2251 | RAMBlock *block; |
Mike Day | 0d53d9f | 2015-01-21 13:45:24 +0100 | [diff] [blame] | 2252 | RAMBlock *last_block = NULL; |
Juan Quintela | 2152f5c | 2013-10-08 13:52:02 +0200 | [diff] [blame] | 2253 | ram_addr_t old_ram_size, new_ram_size; |
Markus Armbruster | 37aa7a0 | 2016-01-14 16:09:39 +0100 | [diff] [blame] | 2254 | Error *err = NULL; |
Juan Quintela | 2152f5c | 2013-10-08 13:52:02 +0200 | [diff] [blame] | 2255 | |
Juan Quintela | b8c4899 | 2017-03-21 17:44:30 +0100 | [diff] [blame] | 2256 | old_ram_size = last_ram_page(); |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 2257 | |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 2258 | qemu_mutex_lock_ramlist(); |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 2259 | new_block->offset = find_ram_offset(new_block->max_length); |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 2260 | |
| 2261 | if (!new_block->host) { |
| 2262 | if (xen_enabled()) { |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 2263 | xen_ram_alloc(new_block->offset, new_block->max_length, |
Markus Armbruster | 37aa7a0 | 2016-01-14 16:09:39 +0100 | [diff] [blame] | 2264 | new_block->mr, &err); |
| 2265 | if (err) { |
| 2266 | error_propagate(errp, err); |
| 2267 | qemu_mutex_unlock_ramlist(); |
Paolo Bonzini | 39c350e | 2016-03-09 18:14:01 +0100 | [diff] [blame] | 2268 | return; |
Markus Armbruster | 37aa7a0 | 2016-01-14 16:09:39 +0100 | [diff] [blame] | 2269 | } |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 2270 | } else { |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 2271 | new_block->host = phys_mem_alloc(new_block->max_length, |
Marcel Apfelbaum | 06329cc | 2017-12-13 16:37:37 +0200 | [diff] [blame] | 2272 | &new_block->mr->align, shared); |
Markus Armbruster | 3922825 | 2013-07-31 15:11:11 +0200 | [diff] [blame] | 2273 | if (!new_block->host) { |
Hu Tao | ef701d7 | 2014-09-09 13:27:54 +0800 | [diff] [blame] | 2274 | error_setg_errno(errp, errno, |
| 2275 | "cannot set up guest memory '%s'", |
| 2276 | memory_region_name(new_block->mr)); |
| 2277 | qemu_mutex_unlock_ramlist(); |
Paolo Bonzini | 39c350e | 2016-03-09 18:14:01 +0100 | [diff] [blame] | 2278 | return; |
Markus Armbruster | 3922825 | 2013-07-31 15:11:11 +0200 | [diff] [blame] | 2279 | } |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 2280 | memory_try_enable_merging(new_block->host, new_block->max_length); |
Yoshiaki Tamura | 6977dfe | 2010-08-18 15:41:49 +0900 | [diff] [blame] | 2281 | } |
| 2282 | } |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 2283 | |
Li Zhijian | dd63169 | 2015-07-02 20:18:06 +0800 | [diff] [blame] | 2284 | new_ram_size = MAX(old_ram_size, |
| 2285 | (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS); |
| 2286 | if (new_ram_size > old_ram_size) { |
Stefan Hajnoczi | 5b82b70 | 2016-01-25 13:33:20 +0000 | [diff] [blame] | 2287 | dirty_memory_extend(old_ram_size, new_ram_size); |
Li Zhijian | dd63169 | 2015-07-02 20:18:06 +0800 | [diff] [blame] | 2288 | } |
Mike Day | 0d53d9f | 2015-01-21 13:45:24 +0100 | [diff] [blame] | 2289 | /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ, |
| 2290 | * QLIST (which has an RCU-friendly variant) does not have insertion at |
| 2291 | * tail, so save the last element in last_block. |
| 2292 | */ |
Peter Xu | 99e1558 | 2017-05-12 12:17:39 +0800 | [diff] [blame] | 2293 | RAMBLOCK_FOREACH(block) { |
Mike Day | 0d53d9f | 2015-01-21 13:45:24 +0100 | [diff] [blame] | 2294 | last_block = block; |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 2295 | if (block->max_length < new_block->max_length) { |
Paolo Bonzini | abb26d6 | 2012-11-14 16:00:51 +0100 | [diff] [blame] | 2296 | break; |
| 2297 | } |
| 2298 | } |
| 2299 | if (block) { |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2300 | QLIST_INSERT_BEFORE_RCU(block, new_block, next); |
Mike Day | 0d53d9f | 2015-01-21 13:45:24 +0100 | [diff] [blame] | 2301 | } else if (last_block) { |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2302 | QLIST_INSERT_AFTER_RCU(last_block, new_block, next); |
Mike Day | 0d53d9f | 2015-01-21 13:45:24 +0100 | [diff] [blame] | 2303 | } else { /* list is empty */ |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2304 | QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next); |
Paolo Bonzini | abb26d6 | 2012-11-14 16:00:51 +0100 | [diff] [blame] | 2305 | } |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 2306 | ram_list.mru_block = NULL; |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 2307 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2308 | /* Write list before version */ |
| 2309 | smp_wmb(); |
Umesh Deshpande | f798b07 | 2011-08-18 11:41:17 -0700 | [diff] [blame] | 2310 | ram_list.version++; |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 2311 | qemu_mutex_unlock_ramlist(); |
Umesh Deshpande | f798b07 | 2011-08-18 11:41:17 -0700 | [diff] [blame] | 2312 | |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 2313 | cpu_physical_memory_set_dirty_range(new_block->offset, |
Paolo Bonzini | 58d2707 | 2015-03-23 11:56:01 +0100 | [diff] [blame] | 2314 | new_block->used_length, |
| 2315 | DIRTY_CLIENTS_ALL); |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 2316 | |
Paolo Bonzini | a904c91 | 2015-01-21 16:18:35 +0100 | [diff] [blame] | 2317 | if (new_block->host) { |
| 2318 | qemu_ram_setup_dump(new_block->host, new_block->max_length); |
| 2319 | qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE); |
Cao jin | c2cd627 | 2016-09-12 14:34:56 +0800 | [diff] [blame] | 2320 | /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */ |
Paolo Bonzini | a904c91 | 2015-01-21 16:18:35 +0100 | [diff] [blame] | 2321 | qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK); |
Paolo Bonzini | 0987d73 | 2016-12-21 00:31:36 +0800 | [diff] [blame] | 2322 | ram_block_notify_add(new_block->host, new_block->max_length); |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 2323 | } |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 2324 | } |
| 2325 | |
Hikaru Nishida | d5dbde4 | 2018-09-24 21:32:05 +0900 | [diff] [blame] | 2326 | #ifdef CONFIG_POSIX |
Marc-André Lureau | 38b3362 | 2017-06-02 18:12:23 +0400 | [diff] [blame] | 2327 | RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr, |
Junyan He | cbfc017 | 2018-07-18 15:47:58 +0800 | [diff] [blame] | 2328 | uint32_t ram_flags, int fd, |
Marc-André Lureau | 38b3362 | 2017-06-02 18:12:23 +0400 | [diff] [blame] | 2329 | Error **errp) |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 2330 | { |
| 2331 | RAMBlock *new_block; |
Hu Tao | ef701d7 | 2014-09-09 13:27:54 +0800 | [diff] [blame] | 2332 | Error *local_err = NULL; |
Marc-André Lureau | 8d37b03 | 2017-06-02 18:12:22 +0400 | [diff] [blame] | 2333 | int64_t file_size; |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 2334 | |
Junyan He | a4de855 | 2018-07-18 15:48:00 +0800 | [diff] [blame] | 2335 | /* Just support these ram flags by now. */ |
| 2336 | assert((ram_flags & ~(RAM_SHARED | RAM_PMEM)) == 0); |
| 2337 | |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 2338 | if (xen_enabled()) { |
Paolo Bonzini | 7f56e74 | 2014-05-14 17:43:20 +0800 | [diff] [blame] | 2339 | error_setg(errp, "-mem-path not supported with Xen"); |
Fam Zheng | 528f46a | 2016-03-01 14:18:18 +0800 | [diff] [blame] | 2340 | return NULL; |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 2341 | } |
| 2342 | |
Marc-André Lureau | e45e7ae | 2017-06-02 18:12:21 +0400 | [diff] [blame] | 2343 | if (kvm_enabled() && !kvm_has_sync_mmu()) { |
| 2344 | error_setg(errp, |
| 2345 | "host lacks kvm mmu notifiers, -mem-path unsupported"); |
| 2346 | return NULL; |
| 2347 | } |
| 2348 | |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 2349 | if (phys_mem_alloc != qemu_anon_ram_alloc) { |
| 2350 | /* |
| 2351 | * file_ram_alloc() needs to allocate just like |
| 2352 | * phys_mem_alloc, but we haven't bothered to provide |
| 2353 | * a hook there. |
| 2354 | */ |
Paolo Bonzini | 7f56e74 | 2014-05-14 17:43:20 +0800 | [diff] [blame] | 2355 | error_setg(errp, |
| 2356 | "-mem-path not supported with this accelerator"); |
Fam Zheng | 528f46a | 2016-03-01 14:18:18 +0800 | [diff] [blame] | 2357 | return NULL; |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 2358 | } |
| 2359 | |
Dr. David Alan Gilbert | 4ed023c | 2015-11-05 18:11:16 +0000 | [diff] [blame] | 2360 | size = HOST_PAGE_ALIGN(size); |
Marc-André Lureau | 8d37b03 | 2017-06-02 18:12:22 +0400 | [diff] [blame] | 2361 | file_size = get_file_size(fd); |
| 2362 | if (file_size > 0 && file_size < size) { |
| 2363 | error_setg(errp, "backing store %s size 0x%" PRIx64 |
| 2364 | " does not match 'size' option 0x" RAM_ADDR_FMT, |
| 2365 | mem_path, file_size, size); |
Marc-André Lureau | 8d37b03 | 2017-06-02 18:12:22 +0400 | [diff] [blame] | 2366 | return NULL; |
| 2367 | } |
| 2368 | |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 2369 | new_block = g_malloc0(sizeof(*new_block)); |
| 2370 | new_block->mr = mr; |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 2371 | new_block->used_length = size; |
| 2372 | new_block->max_length = size; |
Junyan He | cbfc017 | 2018-07-18 15:47:58 +0800 | [diff] [blame] | 2373 | new_block->flags = ram_flags; |
Marc-André Lureau | 8d37b03 | 2017-06-02 18:12:22 +0400 | [diff] [blame] | 2374 | new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp); |
Paolo Bonzini | 7f56e74 | 2014-05-14 17:43:20 +0800 | [diff] [blame] | 2375 | if (!new_block->host) { |
| 2376 | g_free(new_block); |
Fam Zheng | 528f46a | 2016-03-01 14:18:18 +0800 | [diff] [blame] | 2377 | return NULL; |
Paolo Bonzini | 7f56e74 | 2014-05-14 17:43:20 +0800 | [diff] [blame] | 2378 | } |
| 2379 | |
Junyan He | cbfc017 | 2018-07-18 15:47:58 +0800 | [diff] [blame] | 2380 | ram_block_add(new_block, &local_err, ram_flags & RAM_SHARED); |
Hu Tao | ef701d7 | 2014-09-09 13:27:54 +0800 | [diff] [blame] | 2381 | if (local_err) { |
| 2382 | g_free(new_block); |
| 2383 | error_propagate(errp, local_err); |
Fam Zheng | 528f46a | 2016-03-01 14:18:18 +0800 | [diff] [blame] | 2384 | return NULL; |
Hu Tao | ef701d7 | 2014-09-09 13:27:54 +0800 | [diff] [blame] | 2385 | } |
Fam Zheng | 528f46a | 2016-03-01 14:18:18 +0800 | [diff] [blame] | 2386 | return new_block; |
Marc-André Lureau | 38b3362 | 2017-06-02 18:12:23 +0400 | [diff] [blame] | 2387 | |
| 2388 | } |
| 2389 | |
| 2390 | |
| 2391 | RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr, |
Junyan He | cbfc017 | 2018-07-18 15:47:58 +0800 | [diff] [blame] | 2392 | uint32_t ram_flags, const char *mem_path, |
Marc-André Lureau | 38b3362 | 2017-06-02 18:12:23 +0400 | [diff] [blame] | 2393 | Error **errp) |
| 2394 | { |
| 2395 | int fd; |
| 2396 | bool created; |
| 2397 | RAMBlock *block; |
| 2398 | |
| 2399 | fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp); |
| 2400 | if (fd < 0) { |
| 2401 | return NULL; |
| 2402 | } |
| 2403 | |
Junyan He | cbfc017 | 2018-07-18 15:47:58 +0800 | [diff] [blame] | 2404 | block = qemu_ram_alloc_from_fd(size, mr, ram_flags, fd, errp); |
Marc-André Lureau | 38b3362 | 2017-06-02 18:12:23 +0400 | [diff] [blame] | 2405 | if (!block) { |
| 2406 | if (created) { |
| 2407 | unlink(mem_path); |
| 2408 | } |
| 2409 | close(fd); |
| 2410 | return NULL; |
| 2411 | } |
| 2412 | |
| 2413 | return block; |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 2414 | } |
Paolo Bonzini | 0b183fc | 2014-05-14 17:43:19 +0800 | [diff] [blame] | 2415 | #endif |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 2416 | |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 2417 | static |
Fam Zheng | 528f46a | 2016-03-01 14:18:18 +0800 | [diff] [blame] | 2418 | RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size, |
| 2419 | void (*resized)(const char*, |
| 2420 | uint64_t length, |
| 2421 | void *host), |
Marcel Apfelbaum | 06329cc | 2017-12-13 16:37:37 +0200 | [diff] [blame] | 2422 | void *host, bool resizeable, bool share, |
Fam Zheng | 528f46a | 2016-03-01 14:18:18 +0800 | [diff] [blame] | 2423 | MemoryRegion *mr, Error **errp) |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 2424 | { |
| 2425 | RAMBlock *new_block; |
Hu Tao | ef701d7 | 2014-09-09 13:27:54 +0800 | [diff] [blame] | 2426 | Error *local_err = NULL; |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 2427 | |
Dr. David Alan Gilbert | 4ed023c | 2015-11-05 18:11:16 +0000 | [diff] [blame] | 2428 | size = HOST_PAGE_ALIGN(size); |
| 2429 | max_size = HOST_PAGE_ALIGN(max_size); |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 2430 | new_block = g_malloc0(sizeof(*new_block)); |
| 2431 | new_block->mr = mr; |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 2432 | new_block->resized = resized; |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 2433 | new_block->used_length = size; |
| 2434 | new_block->max_length = max_size; |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 2435 | assert(max_size >= size); |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 2436 | new_block->fd = -1; |
Dr. David Alan Gilbert | 863e962 | 2016-09-29 20:09:37 +0100 | [diff] [blame] | 2437 | new_block->page_size = getpagesize(); |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 2438 | new_block->host = host; |
| 2439 | if (host) { |
Paolo Bonzini | 7bd4f43 | 2014-05-14 17:43:22 +0800 | [diff] [blame] | 2440 | new_block->flags |= RAM_PREALLOC; |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 2441 | } |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 2442 | if (resizeable) { |
| 2443 | new_block->flags |= RAM_RESIZEABLE; |
| 2444 | } |
Marcel Apfelbaum | 06329cc | 2017-12-13 16:37:37 +0200 | [diff] [blame] | 2445 | ram_block_add(new_block, &local_err, share); |
Hu Tao | ef701d7 | 2014-09-09 13:27:54 +0800 | [diff] [blame] | 2446 | if (local_err) { |
| 2447 | g_free(new_block); |
| 2448 | error_propagate(errp, local_err); |
Fam Zheng | 528f46a | 2016-03-01 14:18:18 +0800 | [diff] [blame] | 2449 | return NULL; |
Hu Tao | ef701d7 | 2014-09-09 13:27:54 +0800 | [diff] [blame] | 2450 | } |
Fam Zheng | 528f46a | 2016-03-01 14:18:18 +0800 | [diff] [blame] | 2451 | return new_block; |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 2452 | } |
| 2453 | |
Fam Zheng | 528f46a | 2016-03-01 14:18:18 +0800 | [diff] [blame] | 2454 | RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host, |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 2455 | MemoryRegion *mr, Error **errp) |
| 2456 | { |
Marcel Apfelbaum | 06329cc | 2017-12-13 16:37:37 +0200 | [diff] [blame] | 2457 | return qemu_ram_alloc_internal(size, size, NULL, host, false, |
| 2458 | false, mr, errp); |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 2459 | } |
| 2460 | |
Marcel Apfelbaum | 06329cc | 2017-12-13 16:37:37 +0200 | [diff] [blame] | 2461 | RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share, |
| 2462 | MemoryRegion *mr, Error **errp) |
pbrook | 94a6b54 | 2009-04-11 17:15:54 +0000 | [diff] [blame] | 2463 | { |
Marcel Apfelbaum | 06329cc | 2017-12-13 16:37:37 +0200 | [diff] [blame] | 2464 | return qemu_ram_alloc_internal(size, size, NULL, NULL, false, |
| 2465 | share, mr, errp); |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 2466 | } |
| 2467 | |
Fam Zheng | 528f46a | 2016-03-01 14:18:18 +0800 | [diff] [blame] | 2468 | RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz, |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 2469 | void (*resized)(const char*, |
| 2470 | uint64_t length, |
| 2471 | void *host), |
| 2472 | MemoryRegion *mr, Error **errp) |
| 2473 | { |
Marcel Apfelbaum | 06329cc | 2017-12-13 16:37:37 +0200 | [diff] [blame] | 2474 | return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, |
| 2475 | false, mr, errp); |
pbrook | 94a6b54 | 2009-04-11 17:15:54 +0000 | [diff] [blame] | 2476 | } |
bellard | e9a1ab1 | 2007-02-08 23:08:38 +0000 | [diff] [blame] | 2477 | |
Paolo Bonzini | 4377153 | 2013-09-09 17:58:40 +0200 | [diff] [blame] | 2478 | static void reclaim_ramblock(RAMBlock *block) |
| 2479 | { |
| 2480 | if (block->flags & RAM_PREALLOC) { |
| 2481 | ; |
| 2482 | } else if (xen_enabled()) { |
| 2483 | xen_invalidate_map_cache_entry(block->host); |
| 2484 | #ifndef _WIN32 |
| 2485 | } else if (block->fd >= 0) { |
Murilo Opsfelder Araujo | 53adb9d | 2019-01-30 21:36:05 -0200 | [diff] [blame] | 2486 | qemu_ram_munmap(block->fd, block->host, block->max_length); |
Paolo Bonzini | 4377153 | 2013-09-09 17:58:40 +0200 | [diff] [blame] | 2487 | close(block->fd); |
| 2488 | #endif |
| 2489 | } else { |
| 2490 | qemu_anon_ram_free(block->host, block->max_length); |
| 2491 | } |
| 2492 | g_free(block); |
| 2493 | } |
| 2494 | |
Fam Zheng | f1060c5 | 2016-03-01 14:18:22 +0800 | [diff] [blame] | 2495 | void qemu_ram_free(RAMBlock *block) |
bellard | e9a1ab1 | 2007-02-08 23:08:38 +0000 | [diff] [blame] | 2496 | { |
Marc-André Lureau | 85bc2a1 | 2016-03-29 13:20:51 +0200 | [diff] [blame] | 2497 | if (!block) { |
| 2498 | return; |
| 2499 | } |
| 2500 | |
Paolo Bonzini | 0987d73 | 2016-12-21 00:31:36 +0800 | [diff] [blame] | 2501 | if (block->host) { |
| 2502 | ram_block_notify_remove(block->host, block->max_length); |
| 2503 | } |
| 2504 | |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 2505 | qemu_mutex_lock_ramlist(); |
Fam Zheng | f1060c5 | 2016-03-01 14:18:22 +0800 | [diff] [blame] | 2506 | QLIST_REMOVE_RCU(block, next); |
| 2507 | ram_list.mru_block = NULL; |
| 2508 | /* Write list before version */ |
| 2509 | smp_wmb(); |
| 2510 | ram_list.version++; |
| 2511 | call_rcu(block, reclaim_ramblock, rcu); |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 2512 | qemu_mutex_unlock_ramlist(); |
bellard | e9a1ab1 | 2007-02-08 23:08:38 +0000 | [diff] [blame] | 2513 | } |
| 2514 | |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 2515 | #ifndef _WIN32 |
| 2516 | void qemu_ram_remap(ram_addr_t addr, ram_addr_t length) |
| 2517 | { |
| 2518 | RAMBlock *block; |
| 2519 | ram_addr_t offset; |
| 2520 | int flags; |
| 2521 | void *area, *vaddr; |
| 2522 | |
Peter Xu | 99e1558 | 2017-05-12 12:17:39 +0800 | [diff] [blame] | 2523 | RAMBLOCK_FOREACH(block) { |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 2524 | offset = addr - block->offset; |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 2525 | if (offset < block->max_length) { |
Michael S. Tsirkin | 1240be2 | 2014-11-12 11:44:41 +0200 | [diff] [blame] | 2526 | vaddr = ramblock_ptr(block, offset); |
Paolo Bonzini | 7bd4f43 | 2014-05-14 17:43:22 +0800 | [diff] [blame] | 2527 | if (block->flags & RAM_PREALLOC) { |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 2528 | ; |
Markus Armbruster | dfeaf2a | 2013-07-31 15:11:05 +0200 | [diff] [blame] | 2529 | } else if (xen_enabled()) { |
| 2530 | abort(); |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 2531 | } else { |
| 2532 | flags = MAP_FIXED; |
Markus Armbruster | 3435f39 | 2013-07-31 15:11:07 +0200 | [diff] [blame] | 2533 | if (block->fd >= 0) { |
Paolo Bonzini | dbcb898 | 2014-06-10 19:15:24 +0800 | [diff] [blame] | 2534 | flags |= (block->flags & RAM_SHARED ? |
| 2535 | MAP_SHARED : MAP_PRIVATE); |
Markus Armbruster | 3435f39 | 2013-07-31 15:11:07 +0200 | [diff] [blame] | 2536 | area = mmap(vaddr, length, PROT_READ | PROT_WRITE, |
| 2537 | flags, block->fd, offset); |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 2538 | } else { |
Markus Armbruster | 2eb9fba | 2013-07-31 15:11:09 +0200 | [diff] [blame] | 2539 | /* |
| 2540 | * Remap needs to match alloc. Accelerators that |
| 2541 | * set phys_mem_alloc never remap. If they did, |
| 2542 | * we'd need a remap hook here. |
| 2543 | */ |
| 2544 | assert(phys_mem_alloc == qemu_anon_ram_alloc); |
| 2545 | |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 2546 | flags |= MAP_PRIVATE | MAP_ANONYMOUS; |
| 2547 | area = mmap(vaddr, length, PROT_READ | PROT_WRITE, |
| 2548 | flags, -1, 0); |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 2549 | } |
| 2550 | if (area != vaddr) { |
Alistair Francis | 493d89b | 2018-02-03 09:43:14 +0100 | [diff] [blame] | 2551 | error_report("Could not remap addr: " |
| 2552 | RAM_ADDR_FMT "@" RAM_ADDR_FMT "", |
| 2553 | length, addr); |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 2554 | exit(1); |
| 2555 | } |
Luiz Capitulino | 8490fc7 | 2012-09-05 16:50:16 -0300 | [diff] [blame] | 2556 | memory_try_enable_merging(vaddr, length); |
Jason Baron | ddb97f1 | 2012-08-02 15:44:16 -0400 | [diff] [blame] | 2557 | qemu_ram_setup_dump(vaddr, length); |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 2558 | } |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 2559 | } |
| 2560 | } |
| 2561 | } |
| 2562 | #endif /* !_WIN32 */ |
| 2563 | |
Paolo Bonzini | 1b5ec23 | 2013-05-06 14:36:15 +0200 | [diff] [blame] | 2564 | /* Return a host pointer to ram allocated with qemu_ram_alloc. |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2565 | * This should not be used for general purpose DMA. Use address_space_map |
| 2566 | * or address_space_rw instead. For local memory (e.g. video ram) that the |
| 2567 | * device owns, use memory_region_get_ram_ptr. |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2568 | * |
Paolo Bonzini | 49b24af | 2015-12-16 10:30:47 +0100 | [diff] [blame] | 2569 | * Called within RCU critical section. |
Paolo Bonzini | 1b5ec23 | 2013-05-06 14:36:15 +0200 | [diff] [blame] | 2570 | */ |
Paolo Bonzini | 0878d0e | 2016-02-22 11:02:12 +0100 | [diff] [blame] | 2571 | void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr) |
Paolo Bonzini | 1b5ec23 | 2013-05-06 14:36:15 +0200 | [diff] [blame] | 2572 | { |
Gonglei | 3655cb9 | 2016-02-20 10:35:20 +0800 | [diff] [blame] | 2573 | RAMBlock *block = ram_block; |
| 2574 | |
| 2575 | if (block == NULL) { |
| 2576 | block = qemu_get_ram_block(addr); |
Paolo Bonzini | 0878d0e | 2016-02-22 11:02:12 +0100 | [diff] [blame] | 2577 | addr -= block->offset; |
Gonglei | 3655cb9 | 2016-02-20 10:35:20 +0800 | [diff] [blame] | 2578 | } |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2579 | |
| 2580 | if (xen_enabled() && block->host == NULL) { |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 2581 | /* We need to check if the requested address is in the RAM |
| 2582 | * because we don't want to map the entire memory in QEMU. |
| 2583 | * In that case just map until the end of the page. |
| 2584 | */ |
| 2585 | if (block->offset == 0) { |
Stefano Stabellini | 1ff7c59 | 2017-05-03 14:00:35 -0700 | [diff] [blame] | 2586 | return xen_map_cache(addr, 0, 0, false); |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 2587 | } |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2588 | |
Stefano Stabellini | 1ff7c59 | 2017-05-03 14:00:35 -0700 | [diff] [blame] | 2589 | block->host = xen_map_cache(block->offset, block->max_length, 1, false); |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 2590 | } |
Paolo Bonzini | 0878d0e | 2016-02-22 11:02:12 +0100 | [diff] [blame] | 2591 | return ramblock_ptr(block, addr); |
pbrook | dc828ca | 2009-04-09 22:21:07 +0000 | [diff] [blame] | 2592 | } |
| 2593 | |
Paolo Bonzini | 0878d0e | 2016-02-22 11:02:12 +0100 | [diff] [blame] | 2594 | /* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2595 | * but takes a size argument. |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2596 | * |
Paolo Bonzini | e81bcda | 2015-12-16 10:31:26 +0100 | [diff] [blame] | 2597 | * Called within RCU critical section. |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2598 | */ |
Gonglei | 3655cb9 | 2016-02-20 10:35:20 +0800 | [diff] [blame] | 2599 | static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr, |
Anthony PERARD | f5aa69b | 2017-07-26 17:53:26 +0100 | [diff] [blame] | 2600 | hwaddr *size, bool lock) |
Stefano Stabellini | 38bee5d | 2011-05-19 18:35:45 +0100 | [diff] [blame] | 2601 | { |
Gonglei | 3655cb9 | 2016-02-20 10:35:20 +0800 | [diff] [blame] | 2602 | RAMBlock *block = ram_block; |
Stefano Stabellini | 8ab934f | 2011-06-27 18:26:06 +0100 | [diff] [blame] | 2603 | if (*size == 0) { |
| 2604 | return NULL; |
| 2605 | } |
Paolo Bonzini | e81bcda | 2015-12-16 10:31:26 +0100 | [diff] [blame] | 2606 | |
Gonglei | 3655cb9 | 2016-02-20 10:35:20 +0800 | [diff] [blame] | 2607 | if (block == NULL) { |
| 2608 | block = qemu_get_ram_block(addr); |
Paolo Bonzini | 0878d0e | 2016-02-22 11:02:12 +0100 | [diff] [blame] | 2609 | addr -= block->offset; |
Gonglei | 3655cb9 | 2016-02-20 10:35:20 +0800 | [diff] [blame] | 2610 | } |
Paolo Bonzini | 0878d0e | 2016-02-22 11:02:12 +0100 | [diff] [blame] | 2611 | *size = MIN(*size, block->max_length - addr); |
Paolo Bonzini | e81bcda | 2015-12-16 10:31:26 +0100 | [diff] [blame] | 2612 | |
| 2613 | if (xen_enabled() && block->host == NULL) { |
| 2614 | /* We need to check if the requested address is in the RAM |
| 2615 | * because we don't want to map the entire memory in QEMU. |
| 2616 | * In that case just map the requested area. |
| 2617 | */ |
| 2618 | if (block->offset == 0) { |
Anthony PERARD | f5aa69b | 2017-07-26 17:53:26 +0100 | [diff] [blame] | 2619 | return xen_map_cache(addr, *size, lock, lock); |
Stefano Stabellini | 38bee5d | 2011-05-19 18:35:45 +0100 | [diff] [blame] | 2620 | } |
| 2621 | |
Anthony PERARD | f5aa69b | 2017-07-26 17:53:26 +0100 | [diff] [blame] | 2622 | block->host = xen_map_cache(block->offset, block->max_length, 1, lock); |
Stefano Stabellini | 38bee5d | 2011-05-19 18:35:45 +0100 | [diff] [blame] | 2623 | } |
Paolo Bonzini | e81bcda | 2015-12-16 10:31:26 +0100 | [diff] [blame] | 2624 | |
Paolo Bonzini | 0878d0e | 2016-02-22 11:02:12 +0100 | [diff] [blame] | 2625 | return ramblock_ptr(block, addr); |
Stefano Stabellini | 38bee5d | 2011-05-19 18:35:45 +0100 | [diff] [blame] | 2626 | } |
| 2627 | |
Dr. David Alan Gilbert | f90bb71 | 2018-03-12 17:20:57 +0000 | [diff] [blame] | 2628 | /* Return the offset of a hostpointer within a ramblock */ |
| 2629 | ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host) |
| 2630 | { |
| 2631 | ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host; |
| 2632 | assert((uintptr_t)host >= (uintptr_t)rb->host); |
| 2633 | assert(res < rb->max_length); |
| 2634 | |
| 2635 | return res; |
| 2636 | } |
| 2637 | |
Dr. David Alan Gilbert | 422148d | 2015-11-05 18:10:32 +0000 | [diff] [blame] | 2638 | /* |
| 2639 | * Translates a host ptr back to a RAMBlock, a ram_addr and an offset |
| 2640 | * in that RAMBlock. |
| 2641 | * |
| 2642 | * ptr: Host pointer to look up |
| 2643 | * round_offset: If true round the result offset down to a page boundary |
| 2644 | * *ram_addr: set to result ram_addr |
| 2645 | * *offset: set to result offset within the RAMBlock |
| 2646 | * |
| 2647 | * Returns: RAMBlock (or NULL if not found) |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2648 | * |
| 2649 | * By the time this function returns, the returned pointer is not protected |
| 2650 | * by RCU anymore. If the caller is not within an RCU critical section and |
| 2651 | * does not hold the iothread lock, it must have other means of protecting the |
| 2652 | * pointer, such as a reference to the region that includes the incoming |
| 2653 | * ram_addr_t. |
| 2654 | */ |
Dr. David Alan Gilbert | 422148d | 2015-11-05 18:10:32 +0000 | [diff] [blame] | 2655 | RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset, |
Dr. David Alan Gilbert | 422148d | 2015-11-05 18:10:32 +0000 | [diff] [blame] | 2656 | ram_addr_t *offset) |
pbrook | 5579c7f | 2009-04-11 14:47:08 +0000 | [diff] [blame] | 2657 | { |
pbrook | 94a6b54 | 2009-04-11 17:15:54 +0000 | [diff] [blame] | 2658 | RAMBlock *block; |
| 2659 | uint8_t *host = ptr; |
| 2660 | |
Jan Kiszka | 868bb33 | 2011-06-21 22:59:09 +0200 | [diff] [blame] | 2661 | if (xen_enabled()) { |
Paolo Bonzini | f615f39 | 2016-05-26 10:07:50 +0200 | [diff] [blame] | 2662 | ram_addr_t ram_addr; |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2663 | rcu_read_lock(); |
Paolo Bonzini | f615f39 | 2016-05-26 10:07:50 +0200 | [diff] [blame] | 2664 | ram_addr = xen_ram_addr_from_mapcache(ptr); |
| 2665 | block = qemu_get_ram_block(ram_addr); |
Dr. David Alan Gilbert | 422148d | 2015-11-05 18:10:32 +0000 | [diff] [blame] | 2666 | if (block) { |
Anthony PERARD | d6b6aec | 2016-06-09 16:56:17 +0100 | [diff] [blame] | 2667 | *offset = ram_addr - block->offset; |
Dr. David Alan Gilbert | 422148d | 2015-11-05 18:10:32 +0000 | [diff] [blame] | 2668 | } |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2669 | rcu_read_unlock(); |
Dr. David Alan Gilbert | 422148d | 2015-11-05 18:10:32 +0000 | [diff] [blame] | 2670 | return block; |
Stefano Stabellini | 712c2b4 | 2011-05-19 18:35:46 +0100 | [diff] [blame] | 2671 | } |
| 2672 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2673 | rcu_read_lock(); |
| 2674 | block = atomic_rcu_read(&ram_list.mru_block); |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 2675 | if (block && block->host && host - block->host < block->max_length) { |
Paolo Bonzini | 23887b7 | 2013-05-06 14:28:39 +0200 | [diff] [blame] | 2676 | goto found; |
| 2677 | } |
| 2678 | |
Peter Xu | 99e1558 | 2017-05-12 12:17:39 +0800 | [diff] [blame] | 2679 | RAMBLOCK_FOREACH(block) { |
Jun Nakajima | 432d268 | 2010-08-31 16:41:25 +0100 | [diff] [blame] | 2680 | /* This case append when the block is not mapped. */ |
| 2681 | if (block->host == NULL) { |
| 2682 | continue; |
| 2683 | } |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 2684 | if (host - block->host < block->max_length) { |
Paolo Bonzini | 23887b7 | 2013-05-06 14:28:39 +0200 | [diff] [blame] | 2685 | goto found; |
Alex Williamson | f471a17 | 2010-06-11 11:11:42 -0600 | [diff] [blame] | 2686 | } |
pbrook | 94a6b54 | 2009-04-11 17:15:54 +0000 | [diff] [blame] | 2687 | } |
Jun Nakajima | 432d268 | 2010-08-31 16:41:25 +0100 | [diff] [blame] | 2688 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2689 | rcu_read_unlock(); |
Paolo Bonzini | 1b5ec23 | 2013-05-06 14:36:15 +0200 | [diff] [blame] | 2690 | return NULL; |
Paolo Bonzini | 23887b7 | 2013-05-06 14:28:39 +0200 | [diff] [blame] | 2691 | |
| 2692 | found: |
Dr. David Alan Gilbert | 422148d | 2015-11-05 18:10:32 +0000 | [diff] [blame] | 2693 | *offset = (host - block->host); |
| 2694 | if (round_offset) { |
| 2695 | *offset &= TARGET_PAGE_MASK; |
| 2696 | } |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 2697 | rcu_read_unlock(); |
Dr. David Alan Gilbert | 422148d | 2015-11-05 18:10:32 +0000 | [diff] [blame] | 2698 | return block; |
| 2699 | } |
| 2700 | |
Dr. David Alan Gilbert | e3dd749 | 2015-11-05 18:10:33 +0000 | [diff] [blame] | 2701 | /* |
| 2702 | * Finds the named RAMBlock |
| 2703 | * |
| 2704 | * name: The name of RAMBlock to find |
| 2705 | * |
| 2706 | * Returns: RAMBlock (or NULL if not found) |
| 2707 | */ |
| 2708 | RAMBlock *qemu_ram_block_by_name(const char *name) |
| 2709 | { |
| 2710 | RAMBlock *block; |
| 2711 | |
Peter Xu | 99e1558 | 2017-05-12 12:17:39 +0800 | [diff] [blame] | 2712 | RAMBLOCK_FOREACH(block) { |
Dr. David Alan Gilbert | e3dd749 | 2015-11-05 18:10:33 +0000 | [diff] [blame] | 2713 | if (!strcmp(name, block->idstr)) { |
| 2714 | return block; |
| 2715 | } |
| 2716 | } |
| 2717 | |
| 2718 | return NULL; |
| 2719 | } |
| 2720 | |
Dr. David Alan Gilbert | 422148d | 2015-11-05 18:10:32 +0000 | [diff] [blame] | 2721 | /* Some of the softmmu routines need to translate from a host pointer |
| 2722 | (typically a TLB entry) back to a ram offset. */ |
Paolo Bonzini | 07bdaa4 | 2016-03-25 12:55:08 +0100 | [diff] [blame] | 2723 | ram_addr_t qemu_ram_addr_from_host(void *ptr) |
Dr. David Alan Gilbert | 422148d | 2015-11-05 18:10:32 +0000 | [diff] [blame] | 2724 | { |
| 2725 | RAMBlock *block; |
Paolo Bonzini | f615f39 | 2016-05-26 10:07:50 +0200 | [diff] [blame] | 2726 | ram_addr_t offset; |
Dr. David Alan Gilbert | 422148d | 2015-11-05 18:10:32 +0000 | [diff] [blame] | 2727 | |
Paolo Bonzini | f615f39 | 2016-05-26 10:07:50 +0200 | [diff] [blame] | 2728 | block = qemu_ram_block_from_host(ptr, false, &offset); |
Dr. David Alan Gilbert | 422148d | 2015-11-05 18:10:32 +0000 | [diff] [blame] | 2729 | if (!block) { |
Paolo Bonzini | 07bdaa4 | 2016-03-25 12:55:08 +0100 | [diff] [blame] | 2730 | return RAM_ADDR_INVALID; |
Dr. David Alan Gilbert | 422148d | 2015-11-05 18:10:32 +0000 | [diff] [blame] | 2731 | } |
| 2732 | |
Paolo Bonzini | 07bdaa4 | 2016-03-25 12:55:08 +0100 | [diff] [blame] | 2733 | return block->offset + offset; |
Marcelo Tosatti | e890261 | 2010-10-11 15:31:19 -0300 | [diff] [blame] | 2734 | } |
Alex Williamson | f471a17 | 2010-06-11 11:11:42 -0600 | [diff] [blame] | 2735 | |
Peter Maydell | 2726627 | 2017-11-20 18:08:27 +0000 | [diff] [blame] | 2736 | /* Called within RCU critical section. */ |
| 2737 | void memory_notdirty_write_prepare(NotDirtyInfo *ndi, |
| 2738 | CPUState *cpu, |
| 2739 | vaddr mem_vaddr, |
| 2740 | ram_addr_t ram_addr, |
| 2741 | unsigned size) |
| 2742 | { |
| 2743 | ndi->cpu = cpu; |
| 2744 | ndi->ram_addr = ram_addr; |
| 2745 | ndi->mem_vaddr = mem_vaddr; |
| 2746 | ndi->size = size; |
Emilio G. Cota | 0ac2031 | 2017-08-04 23:46:31 -0400 | [diff] [blame] | 2747 | ndi->pages = NULL; |
Peter Maydell | 2726627 | 2017-11-20 18:08:27 +0000 | [diff] [blame] | 2748 | |
| 2749 | assert(tcg_enabled()); |
| 2750 | if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) { |
Emilio G. Cota | 0ac2031 | 2017-08-04 23:46:31 -0400 | [diff] [blame] | 2751 | ndi->pages = page_collection_lock(ram_addr, ram_addr + size); |
| 2752 | tb_invalidate_phys_page_fast(ndi->pages, ram_addr, size); |
Peter Maydell | 2726627 | 2017-11-20 18:08:27 +0000 | [diff] [blame] | 2753 | } |
| 2754 | } |
| 2755 | |
| 2756 | /* Called within RCU critical section. */ |
| 2757 | void memory_notdirty_write_complete(NotDirtyInfo *ndi) |
| 2758 | { |
Emilio G. Cota | 0ac2031 | 2017-08-04 23:46:31 -0400 | [diff] [blame] | 2759 | if (ndi->pages) { |
Emilio G. Cota | f28d0df | 2018-06-22 13:45:31 -0400 | [diff] [blame] | 2760 | assert(tcg_enabled()); |
Emilio G. Cota | 0ac2031 | 2017-08-04 23:46:31 -0400 | [diff] [blame] | 2761 | page_collection_unlock(ndi->pages); |
| 2762 | ndi->pages = NULL; |
Peter Maydell | 2726627 | 2017-11-20 18:08:27 +0000 | [diff] [blame] | 2763 | } |
| 2764 | |
| 2765 | /* Set both VGA and migration bits for simplicity and to remove |
| 2766 | * the notdirty callback faster. |
| 2767 | */ |
| 2768 | cpu_physical_memory_set_dirty_range(ndi->ram_addr, ndi->size, |
| 2769 | DIRTY_CLIENTS_NOCODE); |
| 2770 | /* we remove the notdirty callback only if the code has been |
| 2771 | flushed */ |
| 2772 | if (!cpu_physical_memory_is_clean(ndi->ram_addr)) { |
| 2773 | tlb_set_dirty(ndi->cpu, ndi->mem_vaddr); |
| 2774 | } |
| 2775 | } |
| 2776 | |
Paolo Bonzini | 49b24af | 2015-12-16 10:30:47 +0100 | [diff] [blame] | 2777 | /* Called within RCU critical section. */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2778 | static void notdirty_mem_write(void *opaque, hwaddr ram_addr, |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 2779 | uint64_t val, unsigned size) |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 2780 | { |
Peter Maydell | 2726627 | 2017-11-20 18:08:27 +0000 | [diff] [blame] | 2781 | NotDirtyInfo ndi; |
Alex Bennée | ba051fb | 2016-10-27 16:10:16 +0100 | [diff] [blame] | 2782 | |
Peter Maydell | 2726627 | 2017-11-20 18:08:27 +0000 | [diff] [blame] | 2783 | memory_notdirty_write_prepare(&ndi, current_cpu, current_cpu->mem_io_vaddr, |
| 2784 | ram_addr, size); |
| 2785 | |
Peter Maydell | 6d3ede5 | 2018-06-15 14:57:14 +0100 | [diff] [blame] | 2786 | stn_p(qemu_map_ram_ptr(NULL, ram_addr), size, val); |
Peter Maydell | 2726627 | 2017-11-20 18:08:27 +0000 | [diff] [blame] | 2787 | memory_notdirty_write_complete(&ndi); |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 2788 | } |
| 2789 | |
Paolo Bonzini | b018ddf | 2013-05-24 14:48:38 +0200 | [diff] [blame] | 2790 | static bool notdirty_mem_accepts(void *opaque, hwaddr addr, |
Peter Maydell | 8372d38 | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 2791 | unsigned size, bool is_write, |
| 2792 | MemTxAttrs attrs) |
Paolo Bonzini | b018ddf | 2013-05-24 14:48:38 +0200 | [diff] [blame] | 2793 | { |
| 2794 | return is_write; |
| 2795 | } |
| 2796 | |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 2797 | static const MemoryRegionOps notdirty_mem_ops = { |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 2798 | .write = notdirty_mem_write, |
Paolo Bonzini | b018ddf | 2013-05-24 14:48:38 +0200 | [diff] [blame] | 2799 | .valid.accepts = notdirty_mem_accepts, |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 2800 | .endianness = DEVICE_NATIVE_ENDIAN, |
Andrew Baumann | ad52878 | 2017-10-13 11:19:13 -0700 | [diff] [blame] | 2801 | .valid = { |
| 2802 | .min_access_size = 1, |
| 2803 | .max_access_size = 8, |
| 2804 | .unaligned = false, |
| 2805 | }, |
| 2806 | .impl = { |
| 2807 | .min_access_size = 1, |
| 2808 | .max_access_size = 8, |
| 2809 | .unaligned = false, |
| 2810 | }, |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 2811 | }; |
| 2812 | |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 2813 | /* Generate a debug exception if a watchpoint has been hit. */ |
Peter Maydell | 66b9b43 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2814 | static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags) |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 2815 | { |
Andreas Färber | 93afead | 2013-08-26 03:41:01 +0200 | [diff] [blame] | 2816 | CPUState *cpu = current_cpu; |
Sergey Fedorov | 568496c | 2016-02-11 11:17:32 +0000 | [diff] [blame] | 2817 | CPUClass *cc = CPU_GET_CLASS(cpu); |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 2818 | target_ulong vaddr; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 2819 | CPUWatchpoint *wp; |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 2820 | |
Paolo Bonzini | 5aa1ef7 | 2017-07-03 17:50:40 +0200 | [diff] [blame] | 2821 | assert(tcg_enabled()); |
Andreas Färber | ff4700b | 2013-08-26 18:23:18 +0200 | [diff] [blame] | 2822 | if (cpu->watchpoint_hit) { |
aliguori | 06d55cc | 2008-11-18 20:24:06 +0000 | [diff] [blame] | 2823 | /* We re-entered the check after replacing the TB. Now raise |
| 2824 | * the debug interrupt so that is will trigger after the |
| 2825 | * current instruction. */ |
Andreas Färber | 93afead | 2013-08-26 03:41:01 +0200 | [diff] [blame] | 2826 | cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG); |
aliguori | 06d55cc | 2008-11-18 20:24:06 +0000 | [diff] [blame] | 2827 | return; |
| 2828 | } |
Andreas Färber | 93afead | 2013-08-26 03:41:01 +0200 | [diff] [blame] | 2829 | vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset; |
Julian Brown | 4061200 | 2017-02-07 18:29:59 +0000 | [diff] [blame] | 2830 | vaddr = cc->adjust_watchpoint_address(cpu, vaddr, len); |
Andreas Färber | ff4700b | 2013-08-26 18:23:18 +0200 | [diff] [blame] | 2831 | QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) { |
Peter Maydell | 05068c0 | 2014-09-12 14:06:48 +0100 | [diff] [blame] | 2832 | if (cpu_watchpoint_address_matches(wp, vaddr, len) |
| 2833 | && (wp->flags & flags)) { |
Peter Maydell | 0822567 | 2014-09-12 14:06:48 +0100 | [diff] [blame] | 2834 | if (flags == BP_MEM_READ) { |
| 2835 | wp->flags |= BP_WATCHPOINT_HIT_READ; |
| 2836 | } else { |
| 2837 | wp->flags |= BP_WATCHPOINT_HIT_WRITE; |
| 2838 | } |
| 2839 | wp->hitaddr = vaddr; |
Peter Maydell | 66b9b43 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2840 | wp->hitattrs = attrs; |
Andreas Färber | ff4700b | 2013-08-26 18:23:18 +0200 | [diff] [blame] | 2841 | if (!cpu->watchpoint_hit) { |
Sergey Fedorov | 568496c | 2016-02-11 11:17:32 +0000 | [diff] [blame] | 2842 | if (wp->flags & BP_CPU && |
| 2843 | !cc->debug_check_watchpoint(cpu, wp)) { |
| 2844 | wp->flags &= ~BP_WATCHPOINT_HIT; |
| 2845 | continue; |
| 2846 | } |
Andreas Färber | ff4700b | 2013-08-26 18:23:18 +0200 | [diff] [blame] | 2847 | cpu->watchpoint_hit = wp; |
KONRAD Frederic | a5e9982 | 2016-10-27 16:10:06 +0100 | [diff] [blame] | 2848 | |
Emilio G. Cota | 0ac2031 | 2017-08-04 23:46:31 -0400 | [diff] [blame] | 2849 | mmap_lock(); |
Andreas Färber | 239c51a | 2013-09-01 17:12:23 +0200 | [diff] [blame] | 2850 | tb_check_watchpoint(cpu); |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 2851 | if (wp->flags & BP_STOP_BEFORE_ACCESS) { |
Andreas Färber | 2710342 | 2013-08-26 08:31:06 +0200 | [diff] [blame] | 2852 | cpu->exception_index = EXCP_DEBUG; |
Emilio G. Cota | 0ac2031 | 2017-08-04 23:46:31 -0400 | [diff] [blame] | 2853 | mmap_unlock(); |
Andreas Färber | 5638d18 | 2013-08-27 17:52:12 +0200 | [diff] [blame] | 2854 | cpu_loop_exit(cpu); |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 2855 | } else { |
Richard Henderson | 9b990ee | 2017-10-13 10:50:02 -0700 | [diff] [blame] | 2856 | /* Force execution of one insn next time. */ |
| 2857 | cpu->cflags_next_tb = 1 | curr_cflags(); |
Emilio G. Cota | 0ac2031 | 2017-08-04 23:46:31 -0400 | [diff] [blame] | 2858 | mmap_unlock(); |
Peter Maydell | 6886b98 | 2016-05-17 15:18:04 +0100 | [diff] [blame] | 2859 | cpu_loop_exit_noexc(cpu); |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 2860 | } |
aliguori | 06d55cc | 2008-11-18 20:24:06 +0000 | [diff] [blame] | 2861 | } |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 2862 | } else { |
| 2863 | wp->flags &= ~BP_WATCHPOINT_HIT; |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 2864 | } |
| 2865 | } |
| 2866 | } |
| 2867 | |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 2868 | /* Watchpoint access routines. Watchpoints are inserted using TLB tricks, |
| 2869 | so these check for a hit then pass through to the normal out-of-line |
| 2870 | phys routines. */ |
Peter Maydell | 66b9b43 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2871 | static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata, |
| 2872 | unsigned size, MemTxAttrs attrs) |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 2873 | { |
Peter Maydell | 66b9b43 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2874 | MemTxResult res; |
| 2875 | uint64_t data; |
Peter Maydell | 79ed041 | 2016-01-21 14:15:06 +0000 | [diff] [blame] | 2876 | int asidx = cpu_asidx_from_attrs(current_cpu, attrs); |
| 2877 | AddressSpace *as = current_cpu->cpu_ases[asidx].as; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 2878 | |
Peter Maydell | 66b9b43 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2879 | check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ); |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 2880 | switch (size) { |
Max Filippov | 6736415 | 2012-01-29 00:01:40 +0400 | [diff] [blame] | 2881 | case 1: |
Peter Maydell | 79ed041 | 2016-01-21 14:15:06 +0000 | [diff] [blame] | 2882 | data = address_space_ldub(as, addr, attrs, &res); |
Max Filippov | 6736415 | 2012-01-29 00:01:40 +0400 | [diff] [blame] | 2883 | break; |
| 2884 | case 2: |
Peter Maydell | 79ed041 | 2016-01-21 14:15:06 +0000 | [diff] [blame] | 2885 | data = address_space_lduw(as, addr, attrs, &res); |
Max Filippov | 6736415 | 2012-01-29 00:01:40 +0400 | [diff] [blame] | 2886 | break; |
| 2887 | case 4: |
Peter Maydell | 79ed041 | 2016-01-21 14:15:06 +0000 | [diff] [blame] | 2888 | data = address_space_ldl(as, addr, attrs, &res); |
Max Filippov | 6736415 | 2012-01-29 00:01:40 +0400 | [diff] [blame] | 2889 | break; |
Paolo Bonzini | 306526b | 2017-10-17 14:16:05 +0200 | [diff] [blame] | 2890 | case 8: |
| 2891 | data = address_space_ldq(as, addr, attrs, &res); |
| 2892 | break; |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 2893 | default: abort(); |
| 2894 | } |
Peter Maydell | 66b9b43 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2895 | *pdata = data; |
| 2896 | return res; |
| 2897 | } |
| 2898 | |
| 2899 | static MemTxResult watch_mem_write(void *opaque, hwaddr addr, |
| 2900 | uint64_t val, unsigned size, |
| 2901 | MemTxAttrs attrs) |
| 2902 | { |
| 2903 | MemTxResult res; |
Peter Maydell | 79ed041 | 2016-01-21 14:15:06 +0000 | [diff] [blame] | 2904 | int asidx = cpu_asidx_from_attrs(current_cpu, attrs); |
| 2905 | AddressSpace *as = current_cpu->cpu_ases[asidx].as; |
Peter Maydell | 66b9b43 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2906 | |
| 2907 | check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE); |
| 2908 | switch (size) { |
| 2909 | case 1: |
Peter Maydell | 79ed041 | 2016-01-21 14:15:06 +0000 | [diff] [blame] | 2910 | address_space_stb(as, addr, val, attrs, &res); |
Peter Maydell | 66b9b43 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2911 | break; |
| 2912 | case 2: |
Peter Maydell | 79ed041 | 2016-01-21 14:15:06 +0000 | [diff] [blame] | 2913 | address_space_stw(as, addr, val, attrs, &res); |
Peter Maydell | 66b9b43 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2914 | break; |
| 2915 | case 4: |
Peter Maydell | 79ed041 | 2016-01-21 14:15:06 +0000 | [diff] [blame] | 2916 | address_space_stl(as, addr, val, attrs, &res); |
Peter Maydell | 66b9b43 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2917 | break; |
Paolo Bonzini | 306526b | 2017-10-17 14:16:05 +0200 | [diff] [blame] | 2918 | case 8: |
| 2919 | address_space_stq(as, addr, val, attrs, &res); |
| 2920 | break; |
Peter Maydell | 66b9b43 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2921 | default: abort(); |
| 2922 | } |
| 2923 | return res; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 2924 | } |
| 2925 | |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 2926 | static const MemoryRegionOps watch_mem_ops = { |
Peter Maydell | 66b9b43 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2927 | .read_with_attrs = watch_mem_read, |
| 2928 | .write_with_attrs = watch_mem_write, |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 2929 | .endianness = DEVICE_NATIVE_ENDIAN, |
Paolo Bonzini | 306526b | 2017-10-17 14:16:05 +0200 | [diff] [blame] | 2930 | .valid = { |
| 2931 | .min_access_size = 1, |
| 2932 | .max_access_size = 8, |
| 2933 | .unaligned = false, |
| 2934 | }, |
| 2935 | .impl = { |
| 2936 | .min_access_size = 1, |
| 2937 | .max_access_size = 8, |
| 2938 | .unaligned = false, |
| 2939 | }, |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 2940 | }; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 2941 | |
Paolo Bonzini | b2a44fc | 2018-03-05 00:19:49 +0100 | [diff] [blame] | 2942 | static MemTxResult flatview_read(FlatView *fv, hwaddr addr, |
Li Zhijian | 0c249ff | 2019-01-17 20:49:01 +0800 | [diff] [blame] | 2943 | MemTxAttrs attrs, uint8_t *buf, hwaddr len); |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 2944 | static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs, |
Li Zhijian | 0c249ff | 2019-01-17 20:49:01 +0800 | [diff] [blame] | 2945 | const uint8_t *buf, hwaddr len); |
| 2946 | static bool flatview_access_valid(FlatView *fv, hwaddr addr, hwaddr len, |
Peter Maydell | eace72b | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 2947 | bool is_write, MemTxAttrs attrs); |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 2948 | |
Peter Maydell | f25a49e | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2949 | static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data, |
| 2950 | unsigned len, MemTxAttrs attrs) |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 2951 | { |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 2952 | subpage_t *subpage = opaque; |
Paolo Bonzini | ff6cff7 | 2014-12-22 13:11:39 +0100 | [diff] [blame] | 2953 | uint8_t buf[8]; |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2954 | MemTxResult res; |
Paolo Bonzini | 791af8c | 2013-05-24 16:10:39 +0200 | [diff] [blame] | 2955 | |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 2956 | #if defined(DEBUG_SUBPAGE) |
Amos Kong | 016e9d6 | 2013-09-27 09:25:38 +0800 | [diff] [blame] | 2957 | printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__, |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 2958 | subpage, len, addr); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 2959 | #endif |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 2960 | res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len); |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2961 | if (res) { |
| 2962 | return res; |
Peter Maydell | f25a49e | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2963 | } |
Peter Maydell | 6d3ede5 | 2018-06-15 14:57:14 +0100 | [diff] [blame] | 2964 | *data = ldn_p(buf, len); |
| 2965 | return MEMTX_OK; |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 2966 | } |
| 2967 | |
Peter Maydell | f25a49e | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2968 | static MemTxResult subpage_write(void *opaque, hwaddr addr, |
| 2969 | uint64_t value, unsigned len, MemTxAttrs attrs) |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 2970 | { |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 2971 | subpage_t *subpage = opaque; |
Paolo Bonzini | ff6cff7 | 2014-12-22 13:11:39 +0100 | [diff] [blame] | 2972 | uint8_t buf[8]; |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 2973 | |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 2974 | #if defined(DEBUG_SUBPAGE) |
Amos Kong | 016e9d6 | 2013-09-27 09:25:38 +0800 | [diff] [blame] | 2975 | printf("%s: subpage %p len %u addr " TARGET_FMT_plx |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 2976 | " value %"PRIx64"\n", |
| 2977 | __func__, subpage, len, addr, value); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 2978 | #endif |
Peter Maydell | 6d3ede5 | 2018-06-15 14:57:14 +0100 | [diff] [blame] | 2979 | stn_p(buf, len, value); |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 2980 | return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 2981 | } |
| 2982 | |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 2983 | static bool subpage_accepts(void *opaque, hwaddr addr, |
Peter Maydell | 8372d38 | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 2984 | unsigned len, bool is_write, |
| 2985 | MemTxAttrs attrs) |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 2986 | { |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 2987 | subpage_t *subpage = opaque; |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 2988 | #if defined(DEBUG_SUBPAGE) |
Amos Kong | 016e9d6 | 2013-09-27 09:25:38 +0800 | [diff] [blame] | 2989 | printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n", |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 2990 | __func__, subpage, is_write ? 'w' : 'r', len, addr); |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 2991 | #endif |
| 2992 | |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 2993 | return flatview_access_valid(subpage->fv, addr + subpage->base, |
Peter Maydell | eace72b | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 2994 | len, is_write, attrs); |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 2995 | } |
| 2996 | |
Avi Kivity | 70c68e4 | 2012-01-02 12:32:48 +0200 | [diff] [blame] | 2997 | static const MemoryRegionOps subpage_ops = { |
Peter Maydell | f25a49e | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2998 | .read_with_attrs = subpage_read, |
| 2999 | .write_with_attrs = subpage_write, |
Paolo Bonzini | ff6cff7 | 2014-12-22 13:11:39 +0100 | [diff] [blame] | 3000 | .impl.min_access_size = 1, |
| 3001 | .impl.max_access_size = 8, |
| 3002 | .valid.min_access_size = 1, |
| 3003 | .valid.max_access_size = 8, |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 3004 | .valid.accepts = subpage_accepts, |
Avi Kivity | 70c68e4 | 2012-01-02 12:32:48 +0200 | [diff] [blame] | 3005 | .endianness = DEVICE_NATIVE_ENDIAN, |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 3006 | }; |
| 3007 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 3008 | static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end, |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 3009 | uint16_t section) |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 3010 | { |
| 3011 | int idx, eidx; |
| 3012 | |
| 3013 | if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE) |
| 3014 | return -1; |
| 3015 | idx = SUBPAGE_IDX(start); |
| 3016 | eidx = SUBPAGE_IDX(end); |
| 3017 | #if defined(DEBUG_SUBPAGE) |
Amos Kong | 016e9d6 | 2013-09-27 09:25:38 +0800 | [diff] [blame] | 3018 | printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n", |
| 3019 | __func__, mmio, start, end, idx, eidx, section); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 3020 | #endif |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 3021 | for (; idx <= eidx; idx++) { |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 3022 | mmio->sub_section[idx] = section; |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 3023 | } |
| 3024 | |
| 3025 | return 0; |
| 3026 | } |
| 3027 | |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 3028 | static subpage_t *subpage_init(FlatView *fv, hwaddr base) |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 3029 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 3030 | subpage_t *mmio; |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 3031 | |
Vijaya Kumar K | 2615fab | 2016-10-24 16:26:49 +0100 | [diff] [blame] | 3032 | mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t)); |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 3033 | mmio->fv = fv; |
aliguori | 1eec614 | 2009-02-05 22:06:18 +0000 | [diff] [blame] | 3034 | mmio->base = base; |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 3035 | memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio, |
Peter Crosthwaite | b4fefef | 2014-06-05 23:15:52 -0700 | [diff] [blame] | 3036 | NULL, TARGET_PAGE_SIZE); |
Avi Kivity | b3b00c7 | 2012-01-02 13:20:11 +0200 | [diff] [blame] | 3037 | mmio->iomem.subpage = true; |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 3038 | #if defined(DEBUG_SUBPAGE) |
Amos Kong | 016e9d6 | 2013-09-27 09:25:38 +0800 | [diff] [blame] | 3039 | printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__, |
| 3040 | mmio, base, TARGET_PAGE_SIZE); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 3041 | #endif |
Liu Ping Fan | b41aac4 | 2013-05-29 11:09:17 +0200 | [diff] [blame] | 3042 | subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 3043 | |
| 3044 | return mmio; |
| 3045 | } |
| 3046 | |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 3047 | static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr) |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 3048 | { |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 3049 | assert(fv); |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 3050 | MemoryRegionSection section = { |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 3051 | .fv = fv, |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 3052 | .mr = mr, |
| 3053 | .offset_within_address_space = 0, |
| 3054 | .offset_within_region = 0, |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 3055 | .size = int128_2_64(), |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 3056 | }; |
| 3057 | |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 3058 | return phys_section_add(map, §ion); |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 3059 | } |
| 3060 | |
Peter Maydell | 8af3674 | 2017-12-13 17:52:28 +0000 | [diff] [blame] | 3061 | static void readonly_mem_write(void *opaque, hwaddr addr, |
| 3062 | uint64_t val, unsigned size) |
| 3063 | { |
| 3064 | /* Ignore any write to ROM. */ |
| 3065 | } |
| 3066 | |
| 3067 | static bool readonly_mem_accepts(void *opaque, hwaddr addr, |
Peter Maydell | 8372d38 | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 3068 | unsigned size, bool is_write, |
| 3069 | MemTxAttrs attrs) |
Peter Maydell | 8af3674 | 2017-12-13 17:52:28 +0000 | [diff] [blame] | 3070 | { |
| 3071 | return is_write; |
| 3072 | } |
| 3073 | |
| 3074 | /* This will only be used for writes, because reads are special cased |
| 3075 | * to directly access the underlying host ram. |
| 3076 | */ |
| 3077 | static const MemoryRegionOps readonly_mem_ops = { |
| 3078 | .write = readonly_mem_write, |
| 3079 | .valid.accepts = readonly_mem_accepts, |
| 3080 | .endianness = DEVICE_NATIVE_ENDIAN, |
| 3081 | .valid = { |
| 3082 | .min_access_size = 1, |
| 3083 | .max_access_size = 8, |
| 3084 | .unaligned = false, |
| 3085 | }, |
| 3086 | .impl = { |
| 3087 | .min_access_size = 1, |
| 3088 | .max_access_size = 8, |
| 3089 | .unaligned = false, |
| 3090 | }, |
| 3091 | }; |
| 3092 | |
Peter Maydell | 2d54f19 | 2018-06-15 14:57:14 +0100 | [diff] [blame] | 3093 | MemoryRegionSection *iotlb_to_section(CPUState *cpu, |
| 3094 | hwaddr index, MemTxAttrs attrs) |
Avi Kivity | aa10223 | 2012-03-08 17:06:55 +0200 | [diff] [blame] | 3095 | { |
Peter Maydell | a54c87b | 2016-01-21 14:15:05 +0000 | [diff] [blame] | 3096 | int asidx = cpu_asidx_from_attrs(cpu, attrs); |
| 3097 | CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx]; |
Peter Maydell | 32857f4 | 2015-10-01 15:29:50 +0100 | [diff] [blame] | 3098 | AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch); |
Paolo Bonzini | 79e2b9a | 2015-01-21 12:09:14 +0100 | [diff] [blame] | 3099 | MemoryRegionSection *sections = d->map.sections; |
Paolo Bonzini | 9d82b5a | 2013-08-16 08:26:30 +0200 | [diff] [blame] | 3100 | |
Peter Maydell | 2d54f19 | 2018-06-15 14:57:14 +0100 | [diff] [blame] | 3101 | return §ions[index & ~TARGET_PAGE_MASK]; |
Avi Kivity | aa10223 | 2012-03-08 17:06:55 +0200 | [diff] [blame] | 3102 | } |
| 3103 | |
Avi Kivity | e9179ce | 2009-06-14 11:38:52 +0300 | [diff] [blame] | 3104 | static void io_mem_init(void) |
| 3105 | { |
Peter Maydell | 8af3674 | 2017-12-13 17:52:28 +0000 | [diff] [blame] | 3106 | memory_region_init_io(&io_mem_rom, NULL, &readonly_mem_ops, |
| 3107 | NULL, NULL, UINT64_MAX); |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 3108 | memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL, |
Paolo Bonzini | 1f6245e | 2014-06-13 10:48:06 +0200 | [diff] [blame] | 3109 | NULL, UINT64_MAX); |
Jan Kiszka | 8d04fb5 | 2017-02-23 18:29:11 +0000 | [diff] [blame] | 3110 | |
| 3111 | /* io_mem_notdirty calls tb_invalidate_phys_page_fast, |
| 3112 | * which can be called without the iothread mutex. |
| 3113 | */ |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 3114 | memory_region_init_io(&io_mem_notdirty, NULL, ¬dirty_mem_ops, NULL, |
Paolo Bonzini | 1f6245e | 2014-06-13 10:48:06 +0200 | [diff] [blame] | 3115 | NULL, UINT64_MAX); |
Jan Kiszka | 8d04fb5 | 2017-02-23 18:29:11 +0000 | [diff] [blame] | 3116 | memory_region_clear_global_locking(&io_mem_notdirty); |
| 3117 | |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 3118 | memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL, |
Paolo Bonzini | 1f6245e | 2014-06-13 10:48:06 +0200 | [diff] [blame] | 3119 | NULL, UINT64_MAX); |
Avi Kivity | e9179ce | 2009-06-14 11:38:52 +0300 | [diff] [blame] | 3120 | } |
| 3121 | |
Alexey Kardashevskiy | 8629d3f | 2017-09-21 18:51:00 +1000 | [diff] [blame] | 3122 | AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv) |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 3123 | { |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 3124 | AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1); |
| 3125 | uint16_t n; |
| 3126 | |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 3127 | n = dummy_section(&d->map, fv, &io_mem_unassigned); |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 3128 | assert(n == PHYS_SECTION_UNASSIGNED); |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 3129 | n = dummy_section(&d->map, fv, &io_mem_notdirty); |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 3130 | assert(n == PHYS_SECTION_NOTDIRTY); |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 3131 | n = dummy_section(&d->map, fv, &io_mem_rom); |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 3132 | assert(n == PHYS_SECTION_ROM); |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 3133 | n = dummy_section(&d->map, fv, &io_mem_watch); |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 3134 | assert(n == PHYS_SECTION_WATCH); |
Paolo Bonzini | 0075270 | 2013-05-29 12:13:54 +0200 | [diff] [blame] | 3135 | |
Michael S. Tsirkin | 9736e55 | 2013-11-11 14:42:43 +0200 | [diff] [blame] | 3136 | d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 }; |
Alexey Kardashevskiy | 66a6df1 | 2017-09-21 18:50:56 +1000 | [diff] [blame] | 3137 | |
| 3138 | return d; |
Paolo Bonzini | 0075270 | 2013-05-29 12:13:54 +0200 | [diff] [blame] | 3139 | } |
| 3140 | |
Alexey Kardashevskiy | 66a6df1 | 2017-09-21 18:50:56 +1000 | [diff] [blame] | 3141 | void address_space_dispatch_free(AddressSpaceDispatch *d) |
Paolo Bonzini | 79e2b9a | 2015-01-21 12:09:14 +0100 | [diff] [blame] | 3142 | { |
| 3143 | phys_sections_free(&d->map); |
| 3144 | g_free(d); |
| 3145 | } |
| 3146 | |
Paolo Bonzini | 9458a9a | 2018-02-06 18:37:39 +0100 | [diff] [blame^] | 3147 | static void do_nothing(CPUState *cpu, run_on_cpu_data d) |
| 3148 | { |
| 3149 | } |
| 3150 | |
| 3151 | static void tcg_log_global_after_sync(MemoryListener *listener) |
| 3152 | { |
| 3153 | CPUAddressSpace *cpuas; |
| 3154 | |
| 3155 | /* Wait for the CPU to end the current TB. This avoids the following |
| 3156 | * incorrect race: |
| 3157 | * |
| 3158 | * vCPU migration |
| 3159 | * ---------------------- ------------------------- |
| 3160 | * TLB check -> slow path |
| 3161 | * notdirty_mem_write |
| 3162 | * write to RAM |
| 3163 | * mark dirty |
| 3164 | * clear dirty flag |
| 3165 | * TLB check -> fast path |
| 3166 | * read memory |
| 3167 | * write to RAM |
| 3168 | * |
| 3169 | * by pushing the migration thread's memory read after the vCPU thread has |
| 3170 | * written the memory. |
| 3171 | */ |
| 3172 | cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener); |
| 3173 | run_on_cpu(cpuas->cpu, do_nothing, RUN_ON_CPU_NULL); |
| 3174 | } |
| 3175 | |
Avi Kivity | 1d71148 | 2012-10-02 18:54:45 +0200 | [diff] [blame] | 3176 | static void tcg_commit(MemoryListener *listener) |
Avi Kivity | 50c1e14 | 2012-02-08 21:36:02 +0200 | [diff] [blame] | 3177 | { |
Peter Maydell | 32857f4 | 2015-10-01 15:29:50 +0100 | [diff] [blame] | 3178 | CPUAddressSpace *cpuas; |
| 3179 | AddressSpaceDispatch *d; |
Avi Kivity | 117712c | 2012-02-12 21:23:17 +0200 | [diff] [blame] | 3180 | |
Emilio G. Cota | f28d0df | 2018-06-22 13:45:31 -0400 | [diff] [blame] | 3181 | assert(tcg_enabled()); |
Avi Kivity | 117712c | 2012-02-12 21:23:17 +0200 | [diff] [blame] | 3182 | /* since each CPU stores ram addresses in its TLB cache, we must |
| 3183 | reset the modified entries */ |
Peter Maydell | 32857f4 | 2015-10-01 15:29:50 +0100 | [diff] [blame] | 3184 | cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener); |
| 3185 | cpu_reloading_memory_map(); |
| 3186 | /* The CPU and TLB are protected by the iothread lock. |
| 3187 | * We reload the dispatch pointer now because cpu_reloading_memory_map() |
| 3188 | * may have split the RCU critical section. |
| 3189 | */ |
Alexey Kardashevskiy | 66a6df1 | 2017-09-21 18:50:56 +1000 | [diff] [blame] | 3190 | d = address_space_to_dispatch(cpuas->as); |
Alex Bennée | f35e44e | 2016-10-21 16:34:18 +0100 | [diff] [blame] | 3191 | atomic_rcu_set(&cpuas->memory_dispatch, d); |
Alex Bennée | d10eb08 | 2016-11-14 14:17:28 +0000 | [diff] [blame] | 3192 | tlb_flush(cpuas->cpu); |
Avi Kivity | 50c1e14 | 2012-02-08 21:36:02 +0200 | [diff] [blame] | 3193 | } |
| 3194 | |
Avi Kivity | 62152b8 | 2011-07-26 14:26:14 +0300 | [diff] [blame] | 3195 | static void memory_map_init(void) |
| 3196 | { |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 3197 | system_memory = g_malloc(sizeof(*system_memory)); |
Paolo Bonzini | 03f4995 | 2013-11-07 17:14:36 +0100 | [diff] [blame] | 3198 | |
Paolo Bonzini | 57271d6 | 2013-11-07 17:14:37 +0100 | [diff] [blame] | 3199 | memory_region_init(system_memory, NULL, "system", UINT64_MAX); |
Alexey Kardashevskiy | 7dca804 | 2013-04-29 16:25:51 +0000 | [diff] [blame] | 3200 | address_space_init(&address_space_memory, system_memory, "memory"); |
Avi Kivity | 309cb47 | 2011-08-08 16:09:03 +0300 | [diff] [blame] | 3201 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 3202 | system_io = g_malloc(sizeof(*system_io)); |
Jan Kiszka | 3bb28b7 | 2013-09-02 18:43:30 +0200 | [diff] [blame] | 3203 | memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io", |
| 3204 | 65536); |
Alexey Kardashevskiy | 7dca804 | 2013-04-29 16:25:51 +0000 | [diff] [blame] | 3205 | address_space_init(&address_space_io, system_io, "I/O"); |
Avi Kivity | 62152b8 | 2011-07-26 14:26:14 +0300 | [diff] [blame] | 3206 | } |
| 3207 | |
| 3208 | MemoryRegion *get_system_memory(void) |
| 3209 | { |
| 3210 | return system_memory; |
| 3211 | } |
| 3212 | |
Avi Kivity | 309cb47 | 2011-08-08 16:09:03 +0300 | [diff] [blame] | 3213 | MemoryRegion *get_system_io(void) |
| 3214 | { |
| 3215 | return system_io; |
| 3216 | } |
| 3217 | |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 3218 | #endif /* !defined(CONFIG_USER_ONLY) */ |
| 3219 | |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 3220 | /* physical memory access (slow version, mainly for debug) */ |
| 3221 | #if defined(CONFIG_USER_ONLY) |
Andreas Färber | f17ec44 | 2013-06-29 19:40:58 +0200 | [diff] [blame] | 3222 | int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr, |
Li Zhijian | 0c249ff | 2019-01-17 20:49:01 +0800 | [diff] [blame] | 3223 | uint8_t *buf, target_ulong len, int is_write) |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 3224 | { |
Li Zhijian | 0c249ff | 2019-01-17 20:49:01 +0800 | [diff] [blame] | 3225 | int flags; |
| 3226 | target_ulong l, page; |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 3227 | void * p; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 3228 | |
| 3229 | while (len > 0) { |
| 3230 | page = addr & TARGET_PAGE_MASK; |
| 3231 | l = (page + TARGET_PAGE_SIZE) - addr; |
| 3232 | if (l > len) |
| 3233 | l = len; |
| 3234 | flags = page_get_flags(page); |
| 3235 | if (!(flags & PAGE_VALID)) |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 3236 | return -1; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 3237 | if (is_write) { |
| 3238 | if (!(flags & PAGE_WRITE)) |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 3239 | return -1; |
bellard | 579a97f | 2007-11-11 14:26:47 +0000 | [diff] [blame] | 3240 | /* XXX: this code should not depend on lock_user */ |
aurel32 | 72fb7da | 2008-04-27 23:53:45 +0000 | [diff] [blame] | 3241 | if (!(p = lock_user(VERIFY_WRITE, addr, l, 0))) |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 3242 | return -1; |
aurel32 | 72fb7da | 2008-04-27 23:53:45 +0000 | [diff] [blame] | 3243 | memcpy(p, buf, l); |
| 3244 | unlock_user(p, addr, l); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 3245 | } else { |
| 3246 | if (!(flags & PAGE_READ)) |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 3247 | return -1; |
bellard | 579a97f | 2007-11-11 14:26:47 +0000 | [diff] [blame] | 3248 | /* XXX: this code should not depend on lock_user */ |
aurel32 | 72fb7da | 2008-04-27 23:53:45 +0000 | [diff] [blame] | 3249 | if (!(p = lock_user(VERIFY_READ, addr, l, 1))) |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 3250 | return -1; |
aurel32 | 72fb7da | 2008-04-27 23:53:45 +0000 | [diff] [blame] | 3251 | memcpy(buf, p, l); |
aurel32 | 5b25757 | 2008-04-28 08:54:59 +0000 | [diff] [blame] | 3252 | unlock_user(p, addr, 0); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 3253 | } |
| 3254 | len -= l; |
| 3255 | buf += l; |
| 3256 | addr += l; |
| 3257 | } |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 3258 | return 0; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 3259 | } |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 3260 | |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 3261 | #else |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 3262 | |
Paolo Bonzini | 845b621 | 2015-03-23 11:45:53 +0100 | [diff] [blame] | 3263 | static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr, |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 3264 | hwaddr length) |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 3265 | { |
Paolo Bonzini | e87f777 | 2015-03-25 15:21:39 +0100 | [diff] [blame] | 3266 | uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr); |
Paolo Bonzini | 0878d0e | 2016-02-22 11:02:12 +0100 | [diff] [blame] | 3267 | addr += memory_region_get_ram_addr(mr); |
| 3268 | |
Paolo Bonzini | e87f777 | 2015-03-25 15:21:39 +0100 | [diff] [blame] | 3269 | /* No early return if dirty_log_mask is or becomes 0, because |
| 3270 | * cpu_physical_memory_set_dirty_range will still call |
| 3271 | * xen_modified_memory. |
| 3272 | */ |
| 3273 | if (dirty_log_mask) { |
| 3274 | dirty_log_mask = |
| 3275 | cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask); |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 3276 | } |
Paolo Bonzini | e87f777 | 2015-03-25 15:21:39 +0100 | [diff] [blame] | 3277 | if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) { |
Paolo Bonzini | 5aa1ef7 | 2017-07-03 17:50:40 +0200 | [diff] [blame] | 3278 | assert(tcg_enabled()); |
Paolo Bonzini | e87f777 | 2015-03-25 15:21:39 +0100 | [diff] [blame] | 3279 | tb_invalidate_phys_range(addr, addr + length); |
| 3280 | dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE); |
| 3281 | } |
| 3282 | cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask); |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 3283 | } |
| 3284 | |
Stefan Hajnoczi | 047be4e | 2019-01-29 11:46:04 +0000 | [diff] [blame] | 3285 | void memory_region_flush_rom_device(MemoryRegion *mr, hwaddr addr, hwaddr size) |
| 3286 | { |
| 3287 | /* |
| 3288 | * In principle this function would work on other memory region types too, |
| 3289 | * but the ROM device use case is the only one where this operation is |
| 3290 | * necessary. Other memory regions should use the |
| 3291 | * address_space_read/write() APIs. |
| 3292 | */ |
| 3293 | assert(memory_region_is_romd(mr)); |
| 3294 | |
| 3295 | invalidate_and_set_dirty(mr, addr, size); |
| 3296 | } |
| 3297 | |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 3298 | static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr) |
Paolo Bonzini | 82f2563 | 2013-05-24 11:59:43 +0200 | [diff] [blame] | 3299 | { |
Paolo Bonzini | e1622f4 | 2013-07-17 13:17:41 +0200 | [diff] [blame] | 3300 | unsigned access_size_max = mr->ops->valid.max_access_size; |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 3301 | |
| 3302 | /* Regions are assumed to support 1-4 byte accesses unless |
| 3303 | otherwise specified. */ |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 3304 | if (access_size_max == 0) { |
| 3305 | access_size_max = 4; |
Paolo Bonzini | 82f2563 | 2013-05-24 11:59:43 +0200 | [diff] [blame] | 3306 | } |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 3307 | |
| 3308 | /* Bound the maximum access by the alignment of the address. */ |
| 3309 | if (!mr->ops->impl.unaligned) { |
| 3310 | unsigned align_size_max = addr & -addr; |
| 3311 | if (align_size_max != 0 && align_size_max < access_size_max) { |
| 3312 | access_size_max = align_size_max; |
| 3313 | } |
| 3314 | } |
| 3315 | |
| 3316 | /* Don't attempt accesses larger than the maximum. */ |
| 3317 | if (l > access_size_max) { |
| 3318 | l = access_size_max; |
| 3319 | } |
Peter Maydell | 6554f5c | 2015-07-24 13:33:10 +0100 | [diff] [blame] | 3320 | l = pow2floor(l); |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 3321 | |
| 3322 | return l; |
Paolo Bonzini | 82f2563 | 2013-05-24 11:59:43 +0200 | [diff] [blame] | 3323 | } |
| 3324 | |
Jan Kiszka | 4840f10 | 2015-06-18 18:47:22 +0200 | [diff] [blame] | 3325 | static bool prepare_mmio_access(MemoryRegion *mr) |
Paolo Bonzini | 125b380 | 2015-06-18 18:47:21 +0200 | [diff] [blame] | 3326 | { |
Jan Kiszka | 4840f10 | 2015-06-18 18:47:22 +0200 | [diff] [blame] | 3327 | bool unlocked = !qemu_mutex_iothread_locked(); |
| 3328 | bool release_lock = false; |
| 3329 | |
| 3330 | if (unlocked && mr->global_locking) { |
| 3331 | qemu_mutex_lock_iothread(); |
| 3332 | unlocked = false; |
| 3333 | release_lock = true; |
Paolo Bonzini | 125b380 | 2015-06-18 18:47:21 +0200 | [diff] [blame] | 3334 | } |
Jan Kiszka | 4840f10 | 2015-06-18 18:47:22 +0200 | [diff] [blame] | 3335 | if (mr->flush_coalesced_mmio) { |
| 3336 | if (unlocked) { |
| 3337 | qemu_mutex_lock_iothread(); |
| 3338 | } |
| 3339 | qemu_flush_coalesced_mmio_buffer(); |
| 3340 | if (unlocked) { |
| 3341 | qemu_mutex_unlock_iothread(); |
| 3342 | } |
| 3343 | } |
| 3344 | |
| 3345 | return release_lock; |
Paolo Bonzini | 125b380 | 2015-06-18 18:47:21 +0200 | [diff] [blame] | 3346 | } |
| 3347 | |
Paolo Bonzini | a203ac7 | 2015-12-09 10:18:57 +0100 | [diff] [blame] | 3348 | /* Called within RCU critical section. */ |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 3349 | static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr, |
| 3350 | MemTxAttrs attrs, |
| 3351 | const uint8_t *buf, |
Li Zhijian | 0c249ff | 2019-01-17 20:49:01 +0800 | [diff] [blame] | 3352 | hwaddr len, hwaddr addr1, |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 3353 | hwaddr l, MemoryRegion *mr) |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 3354 | { |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 3355 | uint8_t *ptr; |
Paolo Bonzini | 791af8c | 2013-05-24 16:10:39 +0200 | [diff] [blame] | 3356 | uint64_t val; |
Peter Maydell | 3b64349 | 2015-04-26 16:49:23 +0100 | [diff] [blame] | 3357 | MemTxResult result = MEMTX_OK; |
Jan Kiszka | 4840f10 | 2015-06-18 18:47:22 +0200 | [diff] [blame] | 3358 | bool release_lock = false; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 3359 | |
Paolo Bonzini | a203ac7 | 2015-12-09 10:18:57 +0100 | [diff] [blame] | 3360 | for (;;) { |
Paolo Bonzini | eb7eeb8 | 2015-12-09 10:06:31 +0100 | [diff] [blame] | 3361 | if (!memory_access_is_direct(mr, true)) { |
| 3362 | release_lock |= prepare_mmio_access(mr); |
| 3363 | l = memory_access_size(mr, l, addr1); |
| 3364 | /* XXX: could force current_cpu to NULL to avoid |
| 3365 | potential bugs */ |
Peter Maydell | 6d3ede5 | 2018-06-15 14:57:14 +0100 | [diff] [blame] | 3366 | val = ldn_p(buf, l); |
| 3367 | result |= memory_region_dispatch_write(mr, addr1, val, l, attrs); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 3368 | } else { |
Paolo Bonzini | eb7eeb8 | 2015-12-09 10:06:31 +0100 | [diff] [blame] | 3369 | /* RAM case */ |
Anthony PERARD | f5aa69b | 2017-07-26 17:53:26 +0100 | [diff] [blame] | 3370 | ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false); |
Paolo Bonzini | eb7eeb8 | 2015-12-09 10:06:31 +0100 | [diff] [blame] | 3371 | memcpy(ptr, buf, l); |
| 3372 | invalidate_and_set_dirty(mr, addr1, l); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 3373 | } |
Jan Kiszka | 4840f10 | 2015-06-18 18:47:22 +0200 | [diff] [blame] | 3374 | |
| 3375 | if (release_lock) { |
| 3376 | qemu_mutex_unlock_iothread(); |
| 3377 | release_lock = false; |
| 3378 | } |
| 3379 | |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 3380 | len -= l; |
| 3381 | buf += l; |
| 3382 | addr += l; |
Paolo Bonzini | a203ac7 | 2015-12-09 10:18:57 +0100 | [diff] [blame] | 3383 | |
| 3384 | if (!len) { |
| 3385 | break; |
| 3386 | } |
| 3387 | |
| 3388 | l = len; |
Peter Maydell | efa99a2 | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 3389 | mr = flatview_translate(fv, addr, &addr1, &l, true, attrs); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 3390 | } |
Paolo Bonzini | fd8aaa7 | 2013-05-21 09:56:55 +0200 | [diff] [blame] | 3391 | |
Peter Maydell | 3b64349 | 2015-04-26 16:49:23 +0100 | [diff] [blame] | 3392 | return result; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 3393 | } |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 3394 | |
Paolo Bonzini | 4c6ebbb | 2018-03-05 09:23:56 +0100 | [diff] [blame] | 3395 | /* Called from RCU critical section. */ |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 3396 | static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs, |
Li Zhijian | 0c249ff | 2019-01-17 20:49:01 +0800 | [diff] [blame] | 3397 | const uint8_t *buf, hwaddr len) |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 3398 | { |
Paolo Bonzini | eb7eeb8 | 2015-12-09 10:06:31 +0100 | [diff] [blame] | 3399 | hwaddr l; |
Paolo Bonzini | eb7eeb8 | 2015-12-09 10:06:31 +0100 | [diff] [blame] | 3400 | hwaddr addr1; |
| 3401 | MemoryRegion *mr; |
| 3402 | MemTxResult result = MEMTX_OK; |
Paolo Bonzini | a203ac7 | 2015-12-09 10:18:57 +0100 | [diff] [blame] | 3403 | |
Paolo Bonzini | 4c6ebbb | 2018-03-05 09:23:56 +0100 | [diff] [blame] | 3404 | l = len; |
Peter Maydell | efa99a2 | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 3405 | mr = flatview_translate(fv, addr, &addr1, &l, true, attrs); |
Paolo Bonzini | 4c6ebbb | 2018-03-05 09:23:56 +0100 | [diff] [blame] | 3406 | result = flatview_write_continue(fv, addr, attrs, buf, len, |
| 3407 | addr1, l, mr); |
Paolo Bonzini | a203ac7 | 2015-12-09 10:18:57 +0100 | [diff] [blame] | 3408 | |
| 3409 | return result; |
| 3410 | } |
| 3411 | |
| 3412 | /* Called within RCU critical section. */ |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 3413 | MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr, |
| 3414 | MemTxAttrs attrs, uint8_t *buf, |
Li Zhijian | 0c249ff | 2019-01-17 20:49:01 +0800 | [diff] [blame] | 3415 | hwaddr len, hwaddr addr1, hwaddr l, |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 3416 | MemoryRegion *mr) |
Paolo Bonzini | a203ac7 | 2015-12-09 10:18:57 +0100 | [diff] [blame] | 3417 | { |
| 3418 | uint8_t *ptr; |
| 3419 | uint64_t val; |
| 3420 | MemTxResult result = MEMTX_OK; |
Paolo Bonzini | eb7eeb8 | 2015-12-09 10:06:31 +0100 | [diff] [blame] | 3421 | bool release_lock = false; |
| 3422 | |
Paolo Bonzini | a203ac7 | 2015-12-09 10:18:57 +0100 | [diff] [blame] | 3423 | for (;;) { |
Paolo Bonzini | eb7eeb8 | 2015-12-09 10:06:31 +0100 | [diff] [blame] | 3424 | if (!memory_access_is_direct(mr, false)) { |
| 3425 | /* I/O case */ |
| 3426 | release_lock |= prepare_mmio_access(mr); |
| 3427 | l = memory_access_size(mr, l, addr1); |
Peter Maydell | 6d3ede5 | 2018-06-15 14:57:14 +0100 | [diff] [blame] | 3428 | result |= memory_region_dispatch_read(mr, addr1, &val, l, attrs); |
| 3429 | stn_p(buf, l, val); |
Paolo Bonzini | eb7eeb8 | 2015-12-09 10:06:31 +0100 | [diff] [blame] | 3430 | } else { |
| 3431 | /* RAM case */ |
Anthony PERARD | f5aa69b | 2017-07-26 17:53:26 +0100 | [diff] [blame] | 3432 | ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false); |
Paolo Bonzini | eb7eeb8 | 2015-12-09 10:06:31 +0100 | [diff] [blame] | 3433 | memcpy(buf, ptr, l); |
| 3434 | } |
| 3435 | |
| 3436 | if (release_lock) { |
| 3437 | qemu_mutex_unlock_iothread(); |
| 3438 | release_lock = false; |
| 3439 | } |
| 3440 | |
| 3441 | len -= l; |
| 3442 | buf += l; |
| 3443 | addr += l; |
Paolo Bonzini | a203ac7 | 2015-12-09 10:18:57 +0100 | [diff] [blame] | 3444 | |
| 3445 | if (!len) { |
| 3446 | break; |
| 3447 | } |
| 3448 | |
| 3449 | l = len; |
Peter Maydell | efa99a2 | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 3450 | mr = flatview_translate(fv, addr, &addr1, &l, false, attrs); |
Paolo Bonzini | eb7eeb8 | 2015-12-09 10:06:31 +0100 | [diff] [blame] | 3451 | } |
Paolo Bonzini | a203ac7 | 2015-12-09 10:18:57 +0100 | [diff] [blame] | 3452 | |
| 3453 | return result; |
| 3454 | } |
| 3455 | |
Paolo Bonzini | b2a44fc | 2018-03-05 00:19:49 +0100 | [diff] [blame] | 3456 | /* Called from RCU critical section. */ |
| 3457 | static MemTxResult flatview_read(FlatView *fv, hwaddr addr, |
Li Zhijian | 0c249ff | 2019-01-17 20:49:01 +0800 | [diff] [blame] | 3458 | MemTxAttrs attrs, uint8_t *buf, hwaddr len) |
Paolo Bonzini | a203ac7 | 2015-12-09 10:18:57 +0100 | [diff] [blame] | 3459 | { |
| 3460 | hwaddr l; |
| 3461 | hwaddr addr1; |
| 3462 | MemoryRegion *mr; |
Paolo Bonzini | a203ac7 | 2015-12-09 10:18:57 +0100 | [diff] [blame] | 3463 | |
Paolo Bonzini | b2a44fc | 2018-03-05 00:19:49 +0100 | [diff] [blame] | 3464 | l = len; |
Peter Maydell | efa99a2 | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 3465 | mr = flatview_translate(fv, addr, &addr1, &l, false, attrs); |
Paolo Bonzini | b2a44fc | 2018-03-05 00:19:49 +0100 | [diff] [blame] | 3466 | return flatview_read_continue(fv, addr, attrs, buf, len, |
| 3467 | addr1, l, mr); |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 3468 | } |
| 3469 | |
Paolo Bonzini | b2a44fc | 2018-03-05 00:19:49 +0100 | [diff] [blame] | 3470 | MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr, |
Li Zhijian | 0c249ff | 2019-01-17 20:49:01 +0800 | [diff] [blame] | 3471 | MemTxAttrs attrs, uint8_t *buf, hwaddr len) |
Paolo Bonzini | b2a44fc | 2018-03-05 00:19:49 +0100 | [diff] [blame] | 3472 | { |
| 3473 | MemTxResult result = MEMTX_OK; |
| 3474 | FlatView *fv; |
| 3475 | |
| 3476 | if (len > 0) { |
| 3477 | rcu_read_lock(); |
| 3478 | fv = address_space_to_flatview(as); |
| 3479 | result = flatview_read(fv, addr, attrs, buf, len); |
| 3480 | rcu_read_unlock(); |
| 3481 | } |
| 3482 | |
| 3483 | return result; |
| 3484 | } |
| 3485 | |
Paolo Bonzini | 4c6ebbb | 2018-03-05 09:23:56 +0100 | [diff] [blame] | 3486 | MemTxResult address_space_write(AddressSpace *as, hwaddr addr, |
| 3487 | MemTxAttrs attrs, |
Li Zhijian | 0c249ff | 2019-01-17 20:49:01 +0800 | [diff] [blame] | 3488 | const uint8_t *buf, hwaddr len) |
Paolo Bonzini | 4c6ebbb | 2018-03-05 09:23:56 +0100 | [diff] [blame] | 3489 | { |
| 3490 | MemTxResult result = MEMTX_OK; |
| 3491 | FlatView *fv; |
| 3492 | |
| 3493 | if (len > 0) { |
| 3494 | rcu_read_lock(); |
| 3495 | fv = address_space_to_flatview(as); |
| 3496 | result = flatview_write(fv, addr, attrs, buf, len); |
| 3497 | rcu_read_unlock(); |
| 3498 | } |
| 3499 | |
| 3500 | return result; |
| 3501 | } |
| 3502 | |
Paolo Bonzini | db84fd9 | 2018-03-05 09:29:04 +0100 | [diff] [blame] | 3503 | MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs, |
Li Zhijian | 0c249ff | 2019-01-17 20:49:01 +0800 | [diff] [blame] | 3504 | uint8_t *buf, hwaddr len, bool is_write) |
Paolo Bonzini | db84fd9 | 2018-03-05 09:29:04 +0100 | [diff] [blame] | 3505 | { |
| 3506 | if (is_write) { |
| 3507 | return address_space_write(as, addr, attrs, buf, len); |
| 3508 | } else { |
| 3509 | return address_space_read_full(as, addr, attrs, buf, len); |
| 3510 | } |
| 3511 | } |
| 3512 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 3513 | void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf, |
Li Zhijian | 0c249ff | 2019-01-17 20:49:01 +0800 | [diff] [blame] | 3514 | hwaddr len, int is_write) |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 3515 | { |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3516 | address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED, |
| 3517 | buf, len, is_write); |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 3518 | } |
| 3519 | |
Alexander Graf | 582b55a | 2013-12-11 14:17:44 +0100 | [diff] [blame] | 3520 | enum write_rom_type { |
| 3521 | WRITE_DATA, |
| 3522 | FLUSH_CACHE, |
| 3523 | }; |
| 3524 | |
Peter Maydell | 75693e1 | 2018-12-14 13:30:48 +0000 | [diff] [blame] | 3525 | static inline MemTxResult address_space_write_rom_internal(AddressSpace *as, |
| 3526 | hwaddr addr, |
| 3527 | MemTxAttrs attrs, |
| 3528 | const uint8_t *buf, |
Li Zhijian | 0c249ff | 2019-01-17 20:49:01 +0800 | [diff] [blame] | 3529 | hwaddr len, |
Peter Maydell | 75693e1 | 2018-12-14 13:30:48 +0000 | [diff] [blame] | 3530 | enum write_rom_type type) |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 3531 | { |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 3532 | hwaddr l; |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 3533 | uint8_t *ptr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 3534 | hwaddr addr1; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 3535 | MemoryRegion *mr; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 3536 | |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 3537 | rcu_read_lock(); |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 3538 | while (len > 0) { |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 3539 | l = len; |
Peter Maydell | 75693e1 | 2018-12-14 13:30:48 +0000 | [diff] [blame] | 3540 | mr = address_space_translate(as, addr, &addr1, &l, true, attrs); |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 3541 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 3542 | if (!(memory_region_is_ram(mr) || |
| 3543 | memory_region_is_romd(mr))) { |
Paolo Bonzini | b242e0e | 2015-07-04 00:24:51 +0200 | [diff] [blame] | 3544 | l = memory_access_size(mr, l, addr1); |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 3545 | } else { |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 3546 | /* ROM/RAM case */ |
Paolo Bonzini | 0878d0e | 2016-02-22 11:02:12 +0100 | [diff] [blame] | 3547 | ptr = qemu_map_ram_ptr(mr->ram_block, addr1); |
Alexander Graf | 582b55a | 2013-12-11 14:17:44 +0100 | [diff] [blame] | 3548 | switch (type) { |
| 3549 | case WRITE_DATA: |
| 3550 | memcpy(ptr, buf, l); |
Paolo Bonzini | 845b621 | 2015-03-23 11:45:53 +0100 | [diff] [blame] | 3551 | invalidate_and_set_dirty(mr, addr1, l); |
Alexander Graf | 582b55a | 2013-12-11 14:17:44 +0100 | [diff] [blame] | 3552 | break; |
| 3553 | case FLUSH_CACHE: |
| 3554 | flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l); |
| 3555 | break; |
| 3556 | } |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 3557 | } |
| 3558 | len -= l; |
| 3559 | buf += l; |
| 3560 | addr += l; |
| 3561 | } |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 3562 | rcu_read_unlock(); |
Peter Maydell | 75693e1 | 2018-12-14 13:30:48 +0000 | [diff] [blame] | 3563 | return MEMTX_OK; |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 3564 | } |
| 3565 | |
Alexander Graf | 582b55a | 2013-12-11 14:17:44 +0100 | [diff] [blame] | 3566 | /* used for ROM loading : can write in RAM and ROM */ |
Peter Maydell | 3c8133f | 2018-12-14 13:30:48 +0000 | [diff] [blame] | 3567 | MemTxResult address_space_write_rom(AddressSpace *as, hwaddr addr, |
| 3568 | MemTxAttrs attrs, |
Li Zhijian | 0c249ff | 2019-01-17 20:49:01 +0800 | [diff] [blame] | 3569 | const uint8_t *buf, hwaddr len) |
Alexander Graf | 582b55a | 2013-12-11 14:17:44 +0100 | [diff] [blame] | 3570 | { |
Peter Maydell | 3c8133f | 2018-12-14 13:30:48 +0000 | [diff] [blame] | 3571 | return address_space_write_rom_internal(as, addr, attrs, |
| 3572 | buf, len, WRITE_DATA); |
Alexander Graf | 582b55a | 2013-12-11 14:17:44 +0100 | [diff] [blame] | 3573 | } |
| 3574 | |
Li Zhijian | 0c249ff | 2019-01-17 20:49:01 +0800 | [diff] [blame] | 3575 | void cpu_flush_icache_range(hwaddr start, hwaddr len) |
Alexander Graf | 582b55a | 2013-12-11 14:17:44 +0100 | [diff] [blame] | 3576 | { |
| 3577 | /* |
| 3578 | * This function should do the same thing as an icache flush that was |
| 3579 | * triggered from within the guest. For TCG we are always cache coherent, |
| 3580 | * so there is no need to flush anything. For KVM / Xen we need to flush |
| 3581 | * the host's instruction cache at least. |
| 3582 | */ |
| 3583 | if (tcg_enabled()) { |
| 3584 | return; |
| 3585 | } |
| 3586 | |
Peter Maydell | 75693e1 | 2018-12-14 13:30:48 +0000 | [diff] [blame] | 3587 | address_space_write_rom_internal(&address_space_memory, |
| 3588 | start, MEMTXATTRS_UNSPECIFIED, |
| 3589 | NULL, len, FLUSH_CACHE); |
Alexander Graf | 582b55a | 2013-12-11 14:17:44 +0100 | [diff] [blame] | 3590 | } |
| 3591 | |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 3592 | typedef struct { |
Paolo Bonzini | d3e7155 | 2013-06-28 17:33:29 +0200 | [diff] [blame] | 3593 | MemoryRegion *mr; |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 3594 | void *buffer; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 3595 | hwaddr addr; |
| 3596 | hwaddr len; |
Fam Zheng | c2cba0f | 2015-03-16 17:03:33 +0800 | [diff] [blame] | 3597 | bool in_use; |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 3598 | } BounceBuffer; |
| 3599 | |
| 3600 | static BounceBuffer bounce; |
| 3601 | |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 3602 | typedef struct MapClient { |
Fam Zheng | e95205e | 2015-03-16 17:03:37 +0800 | [diff] [blame] | 3603 | QEMUBH *bh; |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 3604 | QLIST_ENTRY(MapClient) link; |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 3605 | } MapClient; |
| 3606 | |
Fam Zheng | 38e047b | 2015-03-16 17:03:35 +0800 | [diff] [blame] | 3607 | QemuMutex map_client_list_lock; |
Paolo Bonzini | b58deb3 | 2018-12-06 11:58:10 +0100 | [diff] [blame] | 3608 | static QLIST_HEAD(, MapClient) map_client_list |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 3609 | = QLIST_HEAD_INITIALIZER(map_client_list); |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 3610 | |
Fam Zheng | e95205e | 2015-03-16 17:03:37 +0800 | [diff] [blame] | 3611 | static void cpu_unregister_map_client_do(MapClient *client) |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 3612 | { |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 3613 | QLIST_REMOVE(client, link); |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 3614 | g_free(client); |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 3615 | } |
| 3616 | |
Fam Zheng | 33b6c2e | 2015-03-16 17:03:36 +0800 | [diff] [blame] | 3617 | static void cpu_notify_map_clients_locked(void) |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 3618 | { |
| 3619 | MapClient *client; |
| 3620 | |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 3621 | while (!QLIST_EMPTY(&map_client_list)) { |
| 3622 | client = QLIST_FIRST(&map_client_list); |
Fam Zheng | e95205e | 2015-03-16 17:03:37 +0800 | [diff] [blame] | 3623 | qemu_bh_schedule(client->bh); |
| 3624 | cpu_unregister_map_client_do(client); |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 3625 | } |
| 3626 | } |
| 3627 | |
Fam Zheng | e95205e | 2015-03-16 17:03:37 +0800 | [diff] [blame] | 3628 | void cpu_register_map_client(QEMUBH *bh) |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 3629 | { |
| 3630 | MapClient *client = g_malloc(sizeof(*client)); |
| 3631 | |
Fam Zheng | 38e047b | 2015-03-16 17:03:35 +0800 | [diff] [blame] | 3632 | qemu_mutex_lock(&map_client_list_lock); |
Fam Zheng | e95205e | 2015-03-16 17:03:37 +0800 | [diff] [blame] | 3633 | client->bh = bh; |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 3634 | QLIST_INSERT_HEAD(&map_client_list, client, link); |
Fam Zheng | 33b6c2e | 2015-03-16 17:03:36 +0800 | [diff] [blame] | 3635 | if (!atomic_read(&bounce.in_use)) { |
| 3636 | cpu_notify_map_clients_locked(); |
| 3637 | } |
Fam Zheng | 38e047b | 2015-03-16 17:03:35 +0800 | [diff] [blame] | 3638 | qemu_mutex_unlock(&map_client_list_lock); |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 3639 | } |
| 3640 | |
Fam Zheng | 38e047b | 2015-03-16 17:03:35 +0800 | [diff] [blame] | 3641 | void cpu_exec_init_all(void) |
| 3642 | { |
| 3643 | qemu_mutex_init(&ram_list.mutex); |
Peter Maydell | 20bccb8 | 2016-10-24 16:26:49 +0100 | [diff] [blame] | 3644 | /* The data structures we set up here depend on knowing the page size, |
| 3645 | * so no more changes can be made after this point. |
| 3646 | * In an ideal world, nothing we did before we had finished the |
| 3647 | * machine setup would care about the target page size, and we could |
| 3648 | * do this much later, rather than requiring board models to state |
| 3649 | * up front what their requirements are. |
| 3650 | */ |
| 3651 | finalize_target_page_bits(); |
Fam Zheng | 38e047b | 2015-03-16 17:03:35 +0800 | [diff] [blame] | 3652 | io_mem_init(); |
Paolo Bonzini | 680a478 | 2015-11-02 09:23:52 +0100 | [diff] [blame] | 3653 | memory_map_init(); |
Fam Zheng | 38e047b | 2015-03-16 17:03:35 +0800 | [diff] [blame] | 3654 | qemu_mutex_init(&map_client_list_lock); |
| 3655 | } |
| 3656 | |
Fam Zheng | e95205e | 2015-03-16 17:03:37 +0800 | [diff] [blame] | 3657 | void cpu_unregister_map_client(QEMUBH *bh) |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 3658 | { |
Fam Zheng | e95205e | 2015-03-16 17:03:37 +0800 | [diff] [blame] | 3659 | MapClient *client; |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 3660 | |
Fam Zheng | e95205e | 2015-03-16 17:03:37 +0800 | [diff] [blame] | 3661 | qemu_mutex_lock(&map_client_list_lock); |
| 3662 | QLIST_FOREACH(client, &map_client_list, link) { |
| 3663 | if (client->bh == bh) { |
| 3664 | cpu_unregister_map_client_do(client); |
| 3665 | break; |
| 3666 | } |
| 3667 | } |
| 3668 | qemu_mutex_unlock(&map_client_list_lock); |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 3669 | } |
| 3670 | |
| 3671 | static void cpu_notify_map_clients(void) |
| 3672 | { |
Fam Zheng | 38e047b | 2015-03-16 17:03:35 +0800 | [diff] [blame] | 3673 | qemu_mutex_lock(&map_client_list_lock); |
Fam Zheng | 33b6c2e | 2015-03-16 17:03:36 +0800 | [diff] [blame] | 3674 | cpu_notify_map_clients_locked(); |
Fam Zheng | 38e047b | 2015-03-16 17:03:35 +0800 | [diff] [blame] | 3675 | qemu_mutex_unlock(&map_client_list_lock); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 3676 | } |
| 3677 | |
Li Zhijian | 0c249ff | 2019-01-17 20:49:01 +0800 | [diff] [blame] | 3678 | static bool flatview_access_valid(FlatView *fv, hwaddr addr, hwaddr len, |
Peter Maydell | eace72b | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 3679 | bool is_write, MemTxAttrs attrs) |
Paolo Bonzini | 51644ab | 2013-04-11 15:40:59 +0200 | [diff] [blame] | 3680 | { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 3681 | MemoryRegion *mr; |
Paolo Bonzini | 51644ab | 2013-04-11 15:40:59 +0200 | [diff] [blame] | 3682 | hwaddr l, xlat; |
| 3683 | |
| 3684 | while (len > 0) { |
| 3685 | l = len; |
Peter Maydell | efa99a2 | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 3686 | mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs); |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 3687 | if (!memory_access_is_direct(mr, is_write)) { |
| 3688 | l = memory_access_size(mr, l, addr); |
Peter Maydell | eace72b | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 3689 | if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) { |
Paolo Bonzini | 51644ab | 2013-04-11 15:40:59 +0200 | [diff] [blame] | 3690 | return false; |
| 3691 | } |
| 3692 | } |
| 3693 | |
| 3694 | len -= l; |
| 3695 | addr += l; |
| 3696 | } |
| 3697 | return true; |
| 3698 | } |
| 3699 | |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 3700 | bool address_space_access_valid(AddressSpace *as, hwaddr addr, |
Li Zhijian | 0c249ff | 2019-01-17 20:49:01 +0800 | [diff] [blame] | 3701 | hwaddr len, bool is_write, |
Peter Maydell | fddffa4 | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 3702 | MemTxAttrs attrs) |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 3703 | { |
Paolo Bonzini | 11e732a | 2018-03-05 00:23:26 +0100 | [diff] [blame] | 3704 | FlatView *fv; |
| 3705 | bool result; |
| 3706 | |
| 3707 | rcu_read_lock(); |
| 3708 | fv = address_space_to_flatview(as); |
Peter Maydell | eace72b | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 3709 | result = flatview_access_valid(fv, addr, len, is_write, attrs); |
Paolo Bonzini | 11e732a | 2018-03-05 00:23:26 +0100 | [diff] [blame] | 3710 | rcu_read_unlock(); |
| 3711 | return result; |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 3712 | } |
| 3713 | |
Paolo Bonzini | 715c31e | 2016-11-22 12:04:31 +0100 | [diff] [blame] | 3714 | static hwaddr |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 3715 | flatview_extend_translation(FlatView *fv, hwaddr addr, |
Peter Maydell | 53d0790 | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 3716 | hwaddr target_len, |
| 3717 | MemoryRegion *mr, hwaddr base, hwaddr len, |
| 3718 | bool is_write, MemTxAttrs attrs) |
Paolo Bonzini | 715c31e | 2016-11-22 12:04:31 +0100 | [diff] [blame] | 3719 | { |
| 3720 | hwaddr done = 0; |
| 3721 | hwaddr xlat; |
| 3722 | MemoryRegion *this_mr; |
| 3723 | |
| 3724 | for (;;) { |
| 3725 | target_len -= len; |
| 3726 | addr += len; |
| 3727 | done += len; |
| 3728 | if (target_len == 0) { |
| 3729 | return done; |
| 3730 | } |
| 3731 | |
| 3732 | len = target_len; |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 3733 | this_mr = flatview_translate(fv, addr, &xlat, |
Peter Maydell | efa99a2 | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 3734 | &len, is_write, attrs); |
Paolo Bonzini | 715c31e | 2016-11-22 12:04:31 +0100 | [diff] [blame] | 3735 | if (this_mr != mr || xlat != base + done) { |
| 3736 | return done; |
| 3737 | } |
| 3738 | } |
| 3739 | } |
| 3740 | |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 3741 | /* Map a physical memory region into a host virtual address. |
| 3742 | * May map a subset of the requested range, given by and returned in *plen. |
| 3743 | * May return NULL if resources needed to perform the mapping are exhausted. |
| 3744 | * Use only for reads OR writes - not for read-modify-write operations. |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 3745 | * Use cpu_register_map_client() to know when retrying the map operation is |
| 3746 | * likely to succeed. |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 3747 | */ |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 3748 | void *address_space_map(AddressSpace *as, |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 3749 | hwaddr addr, |
| 3750 | hwaddr *plen, |
Peter Maydell | f26404f | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 3751 | bool is_write, |
| 3752 | MemTxAttrs attrs) |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 3753 | { |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 3754 | hwaddr len = *plen; |
Paolo Bonzini | 715c31e | 2016-11-22 12:04:31 +0100 | [diff] [blame] | 3755 | hwaddr l, xlat; |
| 3756 | MemoryRegion *mr; |
Paolo Bonzini | e81bcda | 2015-12-16 10:31:26 +0100 | [diff] [blame] | 3757 | void *ptr; |
Paolo Bonzini | ad0c60f | 2018-03-05 00:23:26 +0100 | [diff] [blame] | 3758 | FlatView *fv; |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 3759 | |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 3760 | if (len == 0) { |
| 3761 | return NULL; |
| 3762 | } |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 3763 | |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 3764 | l = len; |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 3765 | rcu_read_lock(); |
Paolo Bonzini | ad0c60f | 2018-03-05 00:23:26 +0100 | [diff] [blame] | 3766 | fv = address_space_to_flatview(as); |
Peter Maydell | efa99a2 | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 3767 | mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs); |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 3768 | |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 3769 | if (!memory_access_is_direct(mr, is_write)) { |
Fam Zheng | c2cba0f | 2015-03-16 17:03:33 +0800 | [diff] [blame] | 3770 | if (atomic_xchg(&bounce.in_use, true)) { |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 3771 | rcu_read_unlock(); |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 3772 | return NULL; |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 3773 | } |
Kevin Wolf | e85d9db | 2013-07-22 14:30:23 +0200 | [diff] [blame] | 3774 | /* Avoid unbounded allocations */ |
| 3775 | l = MIN(l, TARGET_PAGE_SIZE); |
| 3776 | bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l); |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 3777 | bounce.addr = addr; |
| 3778 | bounce.len = l; |
Paolo Bonzini | d3e7155 | 2013-06-28 17:33:29 +0200 | [diff] [blame] | 3779 | |
| 3780 | memory_region_ref(mr); |
| 3781 | bounce.mr = mr; |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 3782 | if (!is_write) { |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 3783 | flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED, |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3784 | bounce.buffer, l); |
Stefano Stabellini | 8ab934f | 2011-06-27 18:26:06 +0100 | [diff] [blame] | 3785 | } |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 3786 | |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 3787 | rcu_read_unlock(); |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 3788 | *plen = l; |
| 3789 | return bounce.buffer; |
| 3790 | } |
| 3791 | |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 3792 | |
Paolo Bonzini | d3e7155 | 2013-06-28 17:33:29 +0200 | [diff] [blame] | 3793 | memory_region_ref(mr); |
Alexey Kardashevskiy | 1662068 | 2017-09-21 18:50:58 +1000 | [diff] [blame] | 3794 | *plen = flatview_extend_translation(fv, addr, len, mr, xlat, |
Peter Maydell | 53d0790 | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 3795 | l, is_write, attrs); |
Anthony PERARD | f5aa69b | 2017-07-26 17:53:26 +0100 | [diff] [blame] | 3796 | ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true); |
Paolo Bonzini | e81bcda | 2015-12-16 10:31:26 +0100 | [diff] [blame] | 3797 | rcu_read_unlock(); |
| 3798 | |
| 3799 | return ptr; |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 3800 | } |
| 3801 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 3802 | /* Unmaps a memory region previously mapped by address_space_map(). |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 3803 | * Will also mark the memory as dirty if is_write == 1. access_len gives |
| 3804 | * the amount of memory that was actually read or written by the caller. |
| 3805 | */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 3806 | void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len, |
| 3807 | int is_write, hwaddr access_len) |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 3808 | { |
| 3809 | if (buffer != bounce.buffer) { |
Paolo Bonzini | d3e7155 | 2013-06-28 17:33:29 +0200 | [diff] [blame] | 3810 | MemoryRegion *mr; |
| 3811 | ram_addr_t addr1; |
| 3812 | |
Paolo Bonzini | 07bdaa4 | 2016-03-25 12:55:08 +0100 | [diff] [blame] | 3813 | mr = memory_region_from_host(buffer, &addr1); |
Paolo Bonzini | d3e7155 | 2013-06-28 17:33:29 +0200 | [diff] [blame] | 3814 | assert(mr != NULL); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 3815 | if (is_write) { |
Paolo Bonzini | 845b621 | 2015-03-23 11:45:53 +0100 | [diff] [blame] | 3816 | invalidate_and_set_dirty(mr, addr1, access_len); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 3817 | } |
Jan Kiszka | 868bb33 | 2011-06-21 22:59:09 +0200 | [diff] [blame] | 3818 | if (xen_enabled()) { |
Jan Kiszka | e41d7c6 | 2011-06-21 22:59:08 +0200 | [diff] [blame] | 3819 | xen_invalidate_map_cache_entry(buffer); |
Anthony PERARD | 050a0dd | 2010-09-16 13:57:49 +0100 | [diff] [blame] | 3820 | } |
Paolo Bonzini | d3e7155 | 2013-06-28 17:33:29 +0200 | [diff] [blame] | 3821 | memory_region_unref(mr); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 3822 | return; |
| 3823 | } |
| 3824 | if (is_write) { |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3825 | address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED, |
| 3826 | bounce.buffer, access_len); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 3827 | } |
Herve Poussineau | f8a8324 | 2010-01-24 21:23:56 +0000 | [diff] [blame] | 3828 | qemu_vfree(bounce.buffer); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 3829 | bounce.buffer = NULL; |
Paolo Bonzini | d3e7155 | 2013-06-28 17:33:29 +0200 | [diff] [blame] | 3830 | memory_region_unref(bounce.mr); |
Fam Zheng | c2cba0f | 2015-03-16 17:03:33 +0800 | [diff] [blame] | 3831 | atomic_mb_set(&bounce.in_use, false); |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 3832 | cpu_notify_map_clients(); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 3833 | } |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 3834 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 3835 | void *cpu_physical_memory_map(hwaddr addr, |
| 3836 | hwaddr *plen, |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 3837 | int is_write) |
| 3838 | { |
Peter Maydell | f26404f | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 3839 | return address_space_map(&address_space_memory, addr, plen, is_write, |
| 3840 | MEMTXATTRS_UNSPECIFIED); |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 3841 | } |
| 3842 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 3843 | void cpu_physical_memory_unmap(void *buffer, hwaddr len, |
| 3844 | int is_write, hwaddr access_len) |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 3845 | { |
| 3846 | return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len); |
| 3847 | } |
| 3848 | |
Paolo Bonzini | 0ce265f | 2016-11-22 11:34:02 +0100 | [diff] [blame] | 3849 | #define ARG1_DECL AddressSpace *as |
| 3850 | #define ARG1 as |
| 3851 | #define SUFFIX |
| 3852 | #define TRANSLATE(...) address_space_translate(as, __VA_ARGS__) |
Paolo Bonzini | 0ce265f | 2016-11-22 11:34:02 +0100 | [diff] [blame] | 3853 | #define RCU_READ_LOCK(...) rcu_read_lock() |
| 3854 | #define RCU_READ_UNLOCK(...) rcu_read_unlock() |
| 3855 | #include "memory_ldst.inc.c" |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 3856 | |
Paolo Bonzini | 1f4e496 | 2016-11-22 12:04:52 +0100 | [diff] [blame] | 3857 | int64_t address_space_cache_init(MemoryRegionCache *cache, |
| 3858 | AddressSpace *as, |
| 3859 | hwaddr addr, |
| 3860 | hwaddr len, |
| 3861 | bool is_write) |
| 3862 | { |
Paolo Bonzini | 4856404 | 2018-03-18 18:26:36 +0100 | [diff] [blame] | 3863 | AddressSpaceDispatch *d; |
| 3864 | hwaddr l; |
| 3865 | MemoryRegion *mr; |
| 3866 | |
| 3867 | assert(len > 0); |
| 3868 | |
| 3869 | l = len; |
| 3870 | cache->fv = address_space_get_flatview(as); |
| 3871 | d = flatview_to_dispatch(cache->fv); |
| 3872 | cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true); |
| 3873 | |
| 3874 | mr = cache->mrs.mr; |
| 3875 | memory_region_ref(mr); |
| 3876 | if (memory_access_is_direct(mr, is_write)) { |
Peter Maydell | 53d0790 | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 3877 | /* We don't care about the memory attributes here as we're only |
| 3878 | * doing this if we found actual RAM, which behaves the same |
| 3879 | * regardless of attributes; so UNSPECIFIED is fine. |
| 3880 | */ |
Paolo Bonzini | 4856404 | 2018-03-18 18:26:36 +0100 | [diff] [blame] | 3881 | l = flatview_extend_translation(cache->fv, addr, len, mr, |
Peter Maydell | 53d0790 | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 3882 | cache->xlat, l, is_write, |
| 3883 | MEMTXATTRS_UNSPECIFIED); |
Paolo Bonzini | 4856404 | 2018-03-18 18:26:36 +0100 | [diff] [blame] | 3884 | cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true); |
| 3885 | } else { |
| 3886 | cache->ptr = NULL; |
| 3887 | } |
| 3888 | |
| 3889 | cache->len = l; |
| 3890 | cache->is_write = is_write; |
| 3891 | return l; |
Paolo Bonzini | 1f4e496 | 2016-11-22 12:04:52 +0100 | [diff] [blame] | 3892 | } |
| 3893 | |
| 3894 | void address_space_cache_invalidate(MemoryRegionCache *cache, |
| 3895 | hwaddr addr, |
| 3896 | hwaddr access_len) |
| 3897 | { |
Paolo Bonzini | 4856404 | 2018-03-18 18:26:36 +0100 | [diff] [blame] | 3898 | assert(cache->is_write); |
| 3899 | if (likely(cache->ptr)) { |
| 3900 | invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len); |
| 3901 | } |
Paolo Bonzini | 1f4e496 | 2016-11-22 12:04:52 +0100 | [diff] [blame] | 3902 | } |
| 3903 | |
| 3904 | void address_space_cache_destroy(MemoryRegionCache *cache) |
| 3905 | { |
Paolo Bonzini | 4856404 | 2018-03-18 18:26:36 +0100 | [diff] [blame] | 3906 | if (!cache->mrs.mr) { |
| 3907 | return; |
| 3908 | } |
| 3909 | |
| 3910 | if (xen_enabled()) { |
| 3911 | xen_invalidate_map_cache_entry(cache->ptr); |
| 3912 | } |
| 3913 | memory_region_unref(cache->mrs.mr); |
| 3914 | flatview_unref(cache->fv); |
| 3915 | cache->mrs.mr = NULL; |
| 3916 | cache->fv = NULL; |
| 3917 | } |
| 3918 | |
| 3919 | /* Called from RCU critical section. This function has the same |
| 3920 | * semantics as address_space_translate, but it only works on a |
| 3921 | * predefined range of a MemoryRegion that was mapped with |
| 3922 | * address_space_cache_init. |
| 3923 | */ |
| 3924 | static inline MemoryRegion *address_space_translate_cached( |
| 3925 | MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat, |
Peter Maydell | bc6b1ce | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 3926 | hwaddr *plen, bool is_write, MemTxAttrs attrs) |
Paolo Bonzini | 4856404 | 2018-03-18 18:26:36 +0100 | [diff] [blame] | 3927 | { |
| 3928 | MemoryRegionSection section; |
| 3929 | MemoryRegion *mr; |
| 3930 | IOMMUMemoryRegion *iommu_mr; |
| 3931 | AddressSpace *target_as; |
| 3932 | |
| 3933 | assert(!cache->ptr); |
| 3934 | *xlat = addr + cache->xlat; |
| 3935 | |
| 3936 | mr = cache->mrs.mr; |
| 3937 | iommu_mr = memory_region_get_iommu(mr); |
| 3938 | if (!iommu_mr) { |
| 3939 | /* MMIO region. */ |
| 3940 | return mr; |
| 3941 | } |
| 3942 | |
| 3943 | section = address_space_translate_iommu(iommu_mr, xlat, plen, |
| 3944 | NULL, is_write, true, |
Peter Maydell | 2f7b009 | 2018-05-31 14:50:53 +0100 | [diff] [blame] | 3945 | &target_as, attrs); |
Paolo Bonzini | 4856404 | 2018-03-18 18:26:36 +0100 | [diff] [blame] | 3946 | return section.mr; |
| 3947 | } |
| 3948 | |
| 3949 | /* Called from RCU critical section. address_space_read_cached uses this |
| 3950 | * out of line function when the target is an MMIO or IOMMU region. |
| 3951 | */ |
| 3952 | void |
| 3953 | address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr, |
Li Zhijian | 0c249ff | 2019-01-17 20:49:01 +0800 | [diff] [blame] | 3954 | void *buf, hwaddr len) |
Paolo Bonzini | 4856404 | 2018-03-18 18:26:36 +0100 | [diff] [blame] | 3955 | { |
| 3956 | hwaddr addr1, l; |
| 3957 | MemoryRegion *mr; |
| 3958 | |
| 3959 | l = len; |
Peter Maydell | bc6b1ce | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 3960 | mr = address_space_translate_cached(cache, addr, &addr1, &l, false, |
| 3961 | MEMTXATTRS_UNSPECIFIED); |
Paolo Bonzini | 4856404 | 2018-03-18 18:26:36 +0100 | [diff] [blame] | 3962 | flatview_read_continue(cache->fv, |
| 3963 | addr, MEMTXATTRS_UNSPECIFIED, buf, len, |
| 3964 | addr1, l, mr); |
| 3965 | } |
| 3966 | |
| 3967 | /* Called from RCU critical section. address_space_write_cached uses this |
| 3968 | * out of line function when the target is an MMIO or IOMMU region. |
| 3969 | */ |
| 3970 | void |
| 3971 | address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr, |
Li Zhijian | 0c249ff | 2019-01-17 20:49:01 +0800 | [diff] [blame] | 3972 | const void *buf, hwaddr len) |
Paolo Bonzini | 4856404 | 2018-03-18 18:26:36 +0100 | [diff] [blame] | 3973 | { |
| 3974 | hwaddr addr1, l; |
| 3975 | MemoryRegion *mr; |
| 3976 | |
| 3977 | l = len; |
Peter Maydell | bc6b1ce | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 3978 | mr = address_space_translate_cached(cache, addr, &addr1, &l, true, |
| 3979 | MEMTXATTRS_UNSPECIFIED); |
Paolo Bonzini | 4856404 | 2018-03-18 18:26:36 +0100 | [diff] [blame] | 3980 | flatview_write_continue(cache->fv, |
| 3981 | addr, MEMTXATTRS_UNSPECIFIED, buf, len, |
| 3982 | addr1, l, mr); |
Paolo Bonzini | 1f4e496 | 2016-11-22 12:04:52 +0100 | [diff] [blame] | 3983 | } |
| 3984 | |
| 3985 | #define ARG1_DECL MemoryRegionCache *cache |
| 3986 | #define ARG1 cache |
Paolo Bonzini | 4856404 | 2018-03-18 18:26:36 +0100 | [diff] [blame] | 3987 | #define SUFFIX _cached_slow |
| 3988 | #define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__) |
Paolo Bonzini | 4856404 | 2018-03-18 18:26:36 +0100 | [diff] [blame] | 3989 | #define RCU_READ_LOCK() ((void)0) |
| 3990 | #define RCU_READ_UNLOCK() ((void)0) |
Paolo Bonzini | 1f4e496 | 2016-11-22 12:04:52 +0100 | [diff] [blame] | 3991 | #include "memory_ldst.inc.c" |
| 3992 | |
aliguori | 5e2972f | 2009-03-28 17:51:36 +0000 | [diff] [blame] | 3993 | /* virtual memory access for debug (includes writing to ROM) */ |
Andreas Färber | f17ec44 | 2013-06-29 19:40:58 +0200 | [diff] [blame] | 3994 | int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr, |
Li Zhijian | 0c249ff | 2019-01-17 20:49:01 +0800 | [diff] [blame] | 3995 | uint8_t *buf, target_ulong len, int is_write) |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 3996 | { |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 3997 | hwaddr phys_addr; |
Li Zhijian | 0c249ff | 2019-01-17 20:49:01 +0800 | [diff] [blame] | 3998 | target_ulong l, page; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 3999 | |
Christian Borntraeger | 79ca7a1 | 2017-03-07 15:19:08 +0100 | [diff] [blame] | 4000 | cpu_synchronize_state(cpu); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 4001 | while (len > 0) { |
Peter Maydell | 5232e4c | 2016-01-21 14:15:06 +0000 | [diff] [blame] | 4002 | int asidx; |
| 4003 | MemTxAttrs attrs; |
| 4004 | |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 4005 | page = addr & TARGET_PAGE_MASK; |
Peter Maydell | 5232e4c | 2016-01-21 14:15:06 +0000 | [diff] [blame] | 4006 | phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs); |
| 4007 | asidx = cpu_asidx_from_attrs(cpu, attrs); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 4008 | /* if no physical page mapped, return an error */ |
| 4009 | if (phys_addr == -1) |
| 4010 | return -1; |
| 4011 | l = (page + TARGET_PAGE_SIZE) - addr; |
| 4012 | if (l > len) |
| 4013 | l = len; |
aliguori | 5e2972f | 2009-03-28 17:51:36 +0000 | [diff] [blame] | 4014 | phys_addr += (addr & ~TARGET_PAGE_MASK); |
Edgar E. Iglesias | 2e38847 | 2013-12-13 16:31:02 +1000 | [diff] [blame] | 4015 | if (is_write) { |
Peter Maydell | 3c8133f | 2018-12-14 13:30:48 +0000 | [diff] [blame] | 4016 | address_space_write_rom(cpu->cpu_ases[asidx].as, phys_addr, |
Peter Maydell | ea7a533 | 2019-01-29 11:46:04 +0000 | [diff] [blame] | 4017 | attrs, buf, l); |
Edgar E. Iglesias | 2e38847 | 2013-12-13 16:31:02 +1000 | [diff] [blame] | 4018 | } else { |
Peter Maydell | 5232e4c | 2016-01-21 14:15:06 +0000 | [diff] [blame] | 4019 | address_space_rw(cpu->cpu_ases[asidx].as, phys_addr, |
Peter Maydell | ea7a533 | 2019-01-29 11:46:04 +0000 | [diff] [blame] | 4020 | attrs, buf, l, 0); |
Edgar E. Iglesias | 2e38847 | 2013-12-13 16:31:02 +1000 | [diff] [blame] | 4021 | } |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 4022 | len -= l; |
| 4023 | buf += l; |
| 4024 | addr += l; |
| 4025 | } |
| 4026 | return 0; |
| 4027 | } |
Dr. David Alan Gilbert | 038629a | 2015-11-05 18:10:29 +0000 | [diff] [blame] | 4028 | |
| 4029 | /* |
| 4030 | * Allows code that needs to deal with migration bitmaps etc to still be built |
| 4031 | * target independent. |
| 4032 | */ |
Juan Quintela | 20afaed | 2017-03-21 09:09:14 +0100 | [diff] [blame] | 4033 | size_t qemu_target_page_size(void) |
Dr. David Alan Gilbert | 038629a | 2015-11-05 18:10:29 +0000 | [diff] [blame] | 4034 | { |
Juan Quintela | 20afaed | 2017-03-21 09:09:14 +0100 | [diff] [blame] | 4035 | return TARGET_PAGE_SIZE; |
Dr. David Alan Gilbert | 038629a | 2015-11-05 18:10:29 +0000 | [diff] [blame] | 4036 | } |
| 4037 | |
Juan Quintela | 46d702b | 2017-04-24 21:03:48 +0200 | [diff] [blame] | 4038 | int qemu_target_page_bits(void) |
| 4039 | { |
| 4040 | return TARGET_PAGE_BITS; |
| 4041 | } |
| 4042 | |
| 4043 | int qemu_target_page_bits_min(void) |
| 4044 | { |
| 4045 | return TARGET_PAGE_BITS_MIN; |
| 4046 | } |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 4047 | #endif |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 4048 | |
Greg Kurz | 98ed8ec | 2014-06-24 19:26:29 +0200 | [diff] [blame] | 4049 | bool target_words_bigendian(void) |
Blue Swirl | 8e4a424 | 2013-01-06 18:30:17 +0000 | [diff] [blame] | 4050 | { |
| 4051 | #if defined(TARGET_WORDS_BIGENDIAN) |
| 4052 | return true; |
| 4053 | #else |
| 4054 | return false; |
| 4055 | #endif |
| 4056 | } |
| 4057 | |
Wen Congyang | 76f3553 | 2012-05-07 12:04:18 +0800 | [diff] [blame] | 4058 | #ifndef CONFIG_USER_ONLY |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 4059 | bool cpu_physical_memory_is_io(hwaddr phys_addr) |
Wen Congyang | 76f3553 | 2012-05-07 12:04:18 +0800 | [diff] [blame] | 4060 | { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 4061 | MemoryRegion*mr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 4062 | hwaddr l = 1; |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 4063 | bool res; |
Wen Congyang | 76f3553 | 2012-05-07 12:04:18 +0800 | [diff] [blame] | 4064 | |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 4065 | rcu_read_lock(); |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 4066 | mr = address_space_translate(&address_space_memory, |
Peter Maydell | bc6b1ce | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 4067 | phys_addr, &phys_addr, &l, false, |
| 4068 | MEMTXATTRS_UNSPECIFIED); |
Wen Congyang | 76f3553 | 2012-05-07 12:04:18 +0800 | [diff] [blame] | 4069 | |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 4070 | res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr)); |
| 4071 | rcu_read_unlock(); |
| 4072 | return res; |
Wen Congyang | 76f3553 | 2012-05-07 12:04:18 +0800 | [diff] [blame] | 4073 | } |
Michael R. Hines | bd2fa51 | 2013-06-25 21:35:34 -0400 | [diff] [blame] | 4074 | |
Dr. David Alan Gilbert | e380705 | 2015-05-21 13:24:13 +0100 | [diff] [blame] | 4075 | int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque) |
Michael R. Hines | bd2fa51 | 2013-06-25 21:35:34 -0400 | [diff] [blame] | 4076 | { |
| 4077 | RAMBlock *block; |
Dr. David Alan Gilbert | e380705 | 2015-05-21 13:24:13 +0100 | [diff] [blame] | 4078 | int ret = 0; |
Michael R. Hines | bd2fa51 | 2013-06-25 21:35:34 -0400 | [diff] [blame] | 4079 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 4080 | rcu_read_lock(); |
Peter Xu | 99e1558 | 2017-05-12 12:17:39 +0800 | [diff] [blame] | 4081 | RAMBLOCK_FOREACH(block) { |
Yury Kotov | 754cb9c | 2019-02-15 20:45:44 +0300 | [diff] [blame] | 4082 | ret = func(block, opaque); |
Dr. David Alan Gilbert | e380705 | 2015-05-21 13:24:13 +0100 | [diff] [blame] | 4083 | if (ret) { |
| 4084 | break; |
| 4085 | } |
Michael R. Hines | bd2fa51 | 2013-06-25 21:35:34 -0400 | [diff] [blame] | 4086 | } |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 4087 | rcu_read_unlock(); |
Dr. David Alan Gilbert | e380705 | 2015-05-21 13:24:13 +0100 | [diff] [blame] | 4088 | return ret; |
Michael R. Hines | bd2fa51 | 2013-06-25 21:35:34 -0400 | [diff] [blame] | 4089 | } |
Dr. David Alan Gilbert | d3a5038 | 2017-02-24 18:28:32 +0000 | [diff] [blame] | 4090 | |
| 4091 | /* |
| 4092 | * Unmap pages of memory from start to start+length such that |
| 4093 | * they a) read as 0, b) Trigger whatever fault mechanism |
| 4094 | * the OS provides for postcopy. |
| 4095 | * The pages must be unmapped by the end of the function. |
| 4096 | * Returns: 0 on success, none-0 on failure |
| 4097 | * |
| 4098 | */ |
| 4099 | int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length) |
| 4100 | { |
| 4101 | int ret = -1; |
| 4102 | |
| 4103 | uint8_t *host_startaddr = rb->host + start; |
| 4104 | |
| 4105 | if ((uintptr_t)host_startaddr & (rb->page_size - 1)) { |
| 4106 | error_report("ram_block_discard_range: Unaligned start address: %p", |
| 4107 | host_startaddr); |
| 4108 | goto err; |
| 4109 | } |
| 4110 | |
| 4111 | if ((start + length) <= rb->used_length) { |
Dr. David Alan Gilbert | db144f7 | 2018-03-12 17:20:56 +0000 | [diff] [blame] | 4112 | bool need_madvise, need_fallocate; |
Dr. David Alan Gilbert | d3a5038 | 2017-02-24 18:28:32 +0000 | [diff] [blame] | 4113 | uint8_t *host_endaddr = host_startaddr + length; |
| 4114 | if ((uintptr_t)host_endaddr & (rb->page_size - 1)) { |
| 4115 | error_report("ram_block_discard_range: Unaligned end address: %p", |
| 4116 | host_endaddr); |
| 4117 | goto err; |
| 4118 | } |
| 4119 | |
| 4120 | errno = ENOTSUP; /* If we are missing MADVISE etc */ |
| 4121 | |
Dr. David Alan Gilbert | db144f7 | 2018-03-12 17:20:56 +0000 | [diff] [blame] | 4122 | /* The logic here is messy; |
| 4123 | * madvise DONTNEED fails for hugepages |
| 4124 | * fallocate works on hugepages and shmem |
| 4125 | */ |
| 4126 | need_madvise = (rb->page_size == qemu_host_page_size); |
| 4127 | need_fallocate = rb->fd != -1; |
| 4128 | if (need_fallocate) { |
| 4129 | /* For a file, this causes the area of the file to be zero'd |
| 4130 | * if read, and for hugetlbfs also causes it to be unmapped |
| 4131 | * so a userfault will trigger. |
Dr. David Alan Gilbert | e2fa71f | 2017-02-24 18:28:33 +0000 | [diff] [blame] | 4132 | */ |
| 4133 | #ifdef CONFIG_FALLOCATE_PUNCH_HOLE |
| 4134 | ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE, |
| 4135 | start, length); |
Dr. David Alan Gilbert | db144f7 | 2018-03-12 17:20:56 +0000 | [diff] [blame] | 4136 | if (ret) { |
| 4137 | ret = -errno; |
| 4138 | error_report("ram_block_discard_range: Failed to fallocate " |
| 4139 | "%s:%" PRIx64 " +%zx (%d)", |
| 4140 | rb->idstr, start, length, ret); |
| 4141 | goto err; |
| 4142 | } |
| 4143 | #else |
| 4144 | ret = -ENOSYS; |
| 4145 | error_report("ram_block_discard_range: fallocate not available/file" |
Dr. David Alan Gilbert | d3a5038 | 2017-02-24 18:28:32 +0000 | [diff] [blame] | 4146 | "%s:%" PRIx64 " +%zx (%d)", |
| 4147 | rb->idstr, start, length, ret); |
Dr. David Alan Gilbert | db144f7 | 2018-03-12 17:20:56 +0000 | [diff] [blame] | 4148 | goto err; |
| 4149 | #endif |
Dr. David Alan Gilbert | d3a5038 | 2017-02-24 18:28:32 +0000 | [diff] [blame] | 4150 | } |
Dr. David Alan Gilbert | db144f7 | 2018-03-12 17:20:56 +0000 | [diff] [blame] | 4151 | if (need_madvise) { |
| 4152 | /* For normal RAM this causes it to be unmapped, |
| 4153 | * for shared memory it causes the local mapping to disappear |
| 4154 | * and to fall back on the file contents (which we just |
| 4155 | * fallocate'd away). |
| 4156 | */ |
| 4157 | #if defined(CONFIG_MADVISE) |
| 4158 | ret = madvise(host_startaddr, length, MADV_DONTNEED); |
| 4159 | if (ret) { |
| 4160 | ret = -errno; |
| 4161 | error_report("ram_block_discard_range: Failed to discard range " |
| 4162 | "%s:%" PRIx64 " +%zx (%d)", |
| 4163 | rb->idstr, start, length, ret); |
| 4164 | goto err; |
| 4165 | } |
| 4166 | #else |
| 4167 | ret = -ENOSYS; |
| 4168 | error_report("ram_block_discard_range: MADVISE not available" |
| 4169 | "%s:%" PRIx64 " +%zx (%d)", |
| 4170 | rb->idstr, start, length, ret); |
| 4171 | goto err; |
| 4172 | #endif |
| 4173 | } |
| 4174 | trace_ram_block_discard_range(rb->idstr, host_startaddr, length, |
| 4175 | need_madvise, need_fallocate, ret); |
Dr. David Alan Gilbert | d3a5038 | 2017-02-24 18:28:32 +0000 | [diff] [blame] | 4176 | } else { |
| 4177 | error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64 |
| 4178 | "/%zx/" RAM_ADDR_FMT")", |
| 4179 | rb->idstr, start, length, rb->used_length); |
| 4180 | } |
| 4181 | |
| 4182 | err: |
| 4183 | return ret; |
| 4184 | } |
| 4185 | |
Junyan He | a4de855 | 2018-07-18 15:48:00 +0800 | [diff] [blame] | 4186 | bool ramblock_is_pmem(RAMBlock *rb) |
| 4187 | { |
| 4188 | return rb->flags & RAM_PMEM; |
| 4189 | } |
| 4190 | |
Peter Maydell | ec3f8c9 | 2013-06-27 20:53:38 +0100 | [diff] [blame] | 4191 | #endif |
Yang Zhong | a0be0c5 | 2017-07-03 18:12:13 +0800 | [diff] [blame] | 4192 | |
| 4193 | void page_size_init(void) |
| 4194 | { |
| 4195 | /* NOTE: we can always suppose that qemu_host_page_size >= |
| 4196 | TARGET_PAGE_SIZE */ |
Yang Zhong | a0be0c5 | 2017-07-03 18:12:13 +0800 | [diff] [blame] | 4197 | if (qemu_host_page_size == 0) { |
| 4198 | qemu_host_page_size = qemu_real_host_page_size; |
| 4199 | } |
| 4200 | if (qemu_host_page_size < TARGET_PAGE_SIZE) { |
| 4201 | qemu_host_page_size = TARGET_PAGE_SIZE; |
| 4202 | } |
| 4203 | qemu_host_page_mask = -(intptr_t)qemu_host_page_size; |
| 4204 | } |
Alexey Kardashevskiy | 5e8fd94 | 2017-09-21 18:51:06 +1000 | [diff] [blame] | 4205 | |
| 4206 | #if !defined(CONFIG_USER_ONLY) |
| 4207 | |
Markus Armbruster | b6b71cb | 2019-04-17 21:17:56 +0200 | [diff] [blame] | 4208 | static void mtree_print_phys_entries(int start, int end, int skip, int ptr) |
Alexey Kardashevskiy | 5e8fd94 | 2017-09-21 18:51:06 +1000 | [diff] [blame] | 4209 | { |
| 4210 | if (start == end - 1) { |
Markus Armbruster | b6b71cb | 2019-04-17 21:17:56 +0200 | [diff] [blame] | 4211 | qemu_printf("\t%3d ", start); |
Alexey Kardashevskiy | 5e8fd94 | 2017-09-21 18:51:06 +1000 | [diff] [blame] | 4212 | } else { |
Markus Armbruster | b6b71cb | 2019-04-17 21:17:56 +0200 | [diff] [blame] | 4213 | qemu_printf("\t%3d..%-3d ", start, end - 1); |
Alexey Kardashevskiy | 5e8fd94 | 2017-09-21 18:51:06 +1000 | [diff] [blame] | 4214 | } |
Markus Armbruster | b6b71cb | 2019-04-17 21:17:56 +0200 | [diff] [blame] | 4215 | qemu_printf(" skip=%d ", skip); |
Alexey Kardashevskiy | 5e8fd94 | 2017-09-21 18:51:06 +1000 | [diff] [blame] | 4216 | if (ptr == PHYS_MAP_NODE_NIL) { |
Markus Armbruster | b6b71cb | 2019-04-17 21:17:56 +0200 | [diff] [blame] | 4217 | qemu_printf(" ptr=NIL"); |
Alexey Kardashevskiy | 5e8fd94 | 2017-09-21 18:51:06 +1000 | [diff] [blame] | 4218 | } else if (!skip) { |
Markus Armbruster | b6b71cb | 2019-04-17 21:17:56 +0200 | [diff] [blame] | 4219 | qemu_printf(" ptr=#%d", ptr); |
Alexey Kardashevskiy | 5e8fd94 | 2017-09-21 18:51:06 +1000 | [diff] [blame] | 4220 | } else { |
Markus Armbruster | b6b71cb | 2019-04-17 21:17:56 +0200 | [diff] [blame] | 4221 | qemu_printf(" ptr=[%d]", ptr); |
Alexey Kardashevskiy | 5e8fd94 | 2017-09-21 18:51:06 +1000 | [diff] [blame] | 4222 | } |
Markus Armbruster | b6b71cb | 2019-04-17 21:17:56 +0200 | [diff] [blame] | 4223 | qemu_printf("\n"); |
Alexey Kardashevskiy | 5e8fd94 | 2017-09-21 18:51:06 +1000 | [diff] [blame] | 4224 | } |
| 4225 | |
| 4226 | #define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \ |
| 4227 | int128_sub((size), int128_one())) : 0) |
| 4228 | |
Markus Armbruster | b6b71cb | 2019-04-17 21:17:56 +0200 | [diff] [blame] | 4229 | void mtree_print_dispatch(AddressSpaceDispatch *d, MemoryRegion *root) |
Alexey Kardashevskiy | 5e8fd94 | 2017-09-21 18:51:06 +1000 | [diff] [blame] | 4230 | { |
| 4231 | int i; |
| 4232 | |
Markus Armbruster | b6b71cb | 2019-04-17 21:17:56 +0200 | [diff] [blame] | 4233 | qemu_printf(" Dispatch\n"); |
| 4234 | qemu_printf(" Physical sections\n"); |
Alexey Kardashevskiy | 5e8fd94 | 2017-09-21 18:51:06 +1000 | [diff] [blame] | 4235 | |
| 4236 | for (i = 0; i < d->map.sections_nb; ++i) { |
| 4237 | MemoryRegionSection *s = d->map.sections + i; |
| 4238 | const char *names[] = { " [unassigned]", " [not dirty]", |
| 4239 | " [ROM]", " [watch]" }; |
| 4240 | |
Markus Armbruster | b6b71cb | 2019-04-17 21:17:56 +0200 | [diff] [blame] | 4241 | qemu_printf(" #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx |
| 4242 | " %s%s%s%s%s", |
Alexey Kardashevskiy | 5e8fd94 | 2017-09-21 18:51:06 +1000 | [diff] [blame] | 4243 | i, |
| 4244 | s->offset_within_address_space, |
| 4245 | s->offset_within_address_space + MR_SIZE(s->mr->size), |
| 4246 | s->mr->name ? s->mr->name : "(noname)", |
| 4247 | i < ARRAY_SIZE(names) ? names[i] : "", |
| 4248 | s->mr == root ? " [ROOT]" : "", |
| 4249 | s == d->mru_section ? " [MRU]" : "", |
| 4250 | s->mr->is_iommu ? " [iommu]" : ""); |
| 4251 | |
| 4252 | if (s->mr->alias) { |
Markus Armbruster | b6b71cb | 2019-04-17 21:17:56 +0200 | [diff] [blame] | 4253 | qemu_printf(" alias=%s", s->mr->alias->name ? |
Alexey Kardashevskiy | 5e8fd94 | 2017-09-21 18:51:06 +1000 | [diff] [blame] | 4254 | s->mr->alias->name : "noname"); |
| 4255 | } |
Markus Armbruster | b6b71cb | 2019-04-17 21:17:56 +0200 | [diff] [blame] | 4256 | qemu_printf("\n"); |
Alexey Kardashevskiy | 5e8fd94 | 2017-09-21 18:51:06 +1000 | [diff] [blame] | 4257 | } |
| 4258 | |
Markus Armbruster | b6b71cb | 2019-04-17 21:17:56 +0200 | [diff] [blame] | 4259 | qemu_printf(" Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n", |
Alexey Kardashevskiy | 5e8fd94 | 2017-09-21 18:51:06 +1000 | [diff] [blame] | 4260 | P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip); |
| 4261 | for (i = 0; i < d->map.nodes_nb; ++i) { |
| 4262 | int j, jprev; |
| 4263 | PhysPageEntry prev; |
| 4264 | Node *n = d->map.nodes + i; |
| 4265 | |
Markus Armbruster | b6b71cb | 2019-04-17 21:17:56 +0200 | [diff] [blame] | 4266 | qemu_printf(" [%d]\n", i); |
Alexey Kardashevskiy | 5e8fd94 | 2017-09-21 18:51:06 +1000 | [diff] [blame] | 4267 | |
| 4268 | for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) { |
| 4269 | PhysPageEntry *pe = *n + j; |
| 4270 | |
| 4271 | if (pe->ptr == prev.ptr && pe->skip == prev.skip) { |
| 4272 | continue; |
| 4273 | } |
| 4274 | |
Markus Armbruster | b6b71cb | 2019-04-17 21:17:56 +0200 | [diff] [blame] | 4275 | mtree_print_phys_entries(jprev, j, prev.skip, prev.ptr); |
Alexey Kardashevskiy | 5e8fd94 | 2017-09-21 18:51:06 +1000 | [diff] [blame] | 4276 | |
| 4277 | jprev = j; |
| 4278 | prev = *pe; |
| 4279 | } |
| 4280 | |
| 4281 | if (jprev != ARRAY_SIZE(*n)) { |
Markus Armbruster | b6b71cb | 2019-04-17 21:17:56 +0200 | [diff] [blame] | 4282 | mtree_print_phys_entries(jprev, j, prev.skip, prev.ptr); |
Alexey Kardashevskiy | 5e8fd94 | 2017-09-21 18:51:06 +1000 | [diff] [blame] | 4283 | } |
| 4284 | } |
| 4285 | } |
| 4286 | |
| 4287 | #endif |