blob: 3d6ee06c41f3ea4860f1eb72a15d9462a0ec9be1 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Markus Armbruster14a48c12019-05-23 16:35:05 +020019
Peter Maydell7b31bbc2016-01-26 18:16:56 +000020#include "qemu/osdep.h"
Markus Armbrustera8d25322019-05-23 16:35:08 +020021#include "qemu-common.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010022#include "qapi/error.h"
bellard54936002003-05-13 00:25:15 +000023
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020024#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000025#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010026#include "exec/exec-all.h"
Juan Quintela51180422017-04-24 20:50:19 +020027#include "exec/target_page.h"
Philippe Mathieu-Daudédcb32f12020-01-01 12:23:00 +010028#include "tcg/tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020029#include "hw/qdev-core.h"
Fam Zhengc7e002c2017-07-14 10:15:08 +080030#include "hw/qdev-properties.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010031#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020032#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010033#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010034#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010035#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020036#include "sysemu/sysemu.h"
Markus Armbruster14a48c12019-05-23 16:35:05 +020037#include "sysemu/tcg.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010038#include "qemu/timer.h"
39#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020040#include "qemu/error-report.h"
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +020041#include "qemu/qemu-print.h"
pbrook53a59602006-03-25 19:31:22 +000042#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020043#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010044#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020045#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010046#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020047#include "sysemu/dma.h"
Markus Armbrusterb58c5c22019-08-12 07:23:55 +020048#include "sysemu/hostmem.h"
Christian Borntraeger79ca7a12017-03-07 15:19:08 +010049#include "sysemu/hw_accel.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020050#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010051#include "sysemu/xen-mapcache.h"
Daniel P. Berrange0ab8ed12017-01-25 16:14:15 +000052#include "trace-root.h"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +000053
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000054#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000055#include <linux/falloc.h>
56#endif
57
pbrook53a59602006-03-25 19:31:22 +000058#endif
Mike Day0dc3f442013-09-05 14:41:35 -040059#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020060#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000061#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030062#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000063
Paolo Bonzini022c62c2012-12-17 18:19:49 +010064#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020065#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030066#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020067
Beata Michalska61c490e2019-11-21 00:08:41 +000068#include "qemu/pmem.h"
69
Bharata B Rao9dfeca72016-05-12 09:18:12 +053070#include "migration/vmstate.h"
71
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020072#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030073#ifndef _WIN32
74#include "qemu/mmap-alloc.h"
75#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020076
Peter Xube9b23c2017-05-12 12:17:41 +080077#include "monitor/monitor.h"
78
blueswir1db7b5422007-05-26 17:36:03 +000079//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000080
pbrook99773bd2006-04-16 15:14:59 +000081#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040082/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
83 * are protected by the ramlist lock.
84 */
Mike Day0d53d9f2015-01-21 13:45:24 +010085RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030086
87static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030088static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030089
Avi Kivityf6790af2012-10-02 20:13:51 +020090AddressSpace address_space_io;
91AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020092
Jan Kiszkaacc9d802013-05-26 21:55:37 +020093static MemoryRegion io_mem_unassigned;
pbrooke2eef172008-06-08 01:09:01 +000094#endif
bellard9fa3e852004-01-04 18:06:42 +000095
Paolo Bonzinif481ee22018-12-06 11:56:15 +010096CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
97
bellard6a00d602005-11-21 23:25:50 +000098/* current CPU in the current thread. It is only valid inside
99 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200100__thread CPUState *current_cpu;
bellard6a00d602005-11-21 23:25:50 +0000101
Yang Zhonga0be0c52017-07-03 18:12:13 +0800102uintptr_t qemu_host_page_size;
103intptr_t qemu_host_page_mask;
Yang Zhonga0be0c52017-07-03 18:12:13 +0800104
pbrooke2eef172008-06-08 01:09:01 +0000105#if !defined(CONFIG_USER_ONLY)
Paolo Bonzinife3dada2020-02-04 17:10:36 +0100106/* 0 = Do not count executed instructions.
107 1 = Precise instruction counting.
108 2 = Adaptive rate instruction counting. */
109int use_icount;
Avi Kivity4346ae32012-02-10 17:00:01 +0200110
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200111typedef struct PhysPageEntry PhysPageEntry;
112
113struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200114 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200115 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200116 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200117 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200118};
119
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200120#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
121
Paolo Bonzini03f49952013-11-07 17:14:36 +0100122/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100123#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100124
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200125#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100126#define P_L2_SIZE (1 << P_L2_BITS)
127
128#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
129
130typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200131
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200132typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100133 struct rcu_head rcu;
134
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200135 unsigned sections_nb;
136 unsigned sections_nb_alloc;
137 unsigned nodes_nb;
138 unsigned nodes_nb_alloc;
139 Node *nodes;
140 MemoryRegionSection *sections;
141} PhysPageMap;
142
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200143struct AddressSpaceDispatch {
Fam Zheng729633c2016-03-01 14:18:24 +0800144 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200145 /* This is a multi-level map on the physical address space.
146 * The bottom level has pointers to MemoryRegionSections.
147 */
148 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200149 PhysPageMap map;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200150};
151
Jan Kiszka90260c62013-05-26 21:46:51 +0200152#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
153typedef struct subpage_t {
154 MemoryRegion iomem;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000155 FlatView *fv;
Jan Kiszka90260c62013-05-26 21:46:51 +0200156 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100157 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200158} subpage_t;
159
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200160#define PHYS_SECTION_UNASSIGNED 0
Avi Kivity5312bd82012-02-12 18:32:55 +0200161
pbrooke2eef172008-06-08 01:09:01 +0000162static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300163static void memory_map_init(void);
Paolo Bonzini9458a9a2018-02-06 18:37:39 +0100164static void tcg_log_global_after_sync(MemoryListener *listener);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000165static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000166
Peter Maydell32857f42015-10-01 15:29:50 +0100167/**
168 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
169 * @cpu: the CPU whose AddressSpace this is
170 * @as: the AddressSpace itself
171 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
172 * @tcg_as_listener: listener for tracking changes to the AddressSpace
173 */
174struct CPUAddressSpace {
175 CPUState *cpu;
176 AddressSpace *as;
177 struct AddressSpaceDispatch *memory_dispatch;
178 MemoryListener tcg_as_listener;
179};
180
Gerd Hoffmann8deaf122017-04-21 11:16:25 +0200181struct DirtyBitmapSnapshot {
182 ram_addr_t start;
183 ram_addr_t end;
184 unsigned long dirty[];
185};
186
pbrook6658ffb2007-03-16 23:58:11 +0000187#endif
bellard54936002003-05-13 00:25:15 +0000188
Paul Brook6d9a1302010-02-28 23:55:53 +0000189#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200190
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200191static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200192{
Peter Lieven101420b2016-07-15 12:03:50 +0200193 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200194 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Wei Yangc95cfd02019-03-21 16:25:52 +0800195 map->nodes_nb_alloc = MAX(alloc_hint, map->nodes_nb + nodes);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200196 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200197 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200198 }
199}
200
Paolo Bonzinidb946042015-05-21 15:12:29 +0200201static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200202{
203 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200204 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200205 PhysPageEntry e;
206 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200207
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200208 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200209 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200210 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200211 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200212
213 e.skip = leaf ? 0 : 1;
214 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100215 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200216 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200217 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200218 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200219}
220
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200221static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
Wei Yang56b15072019-03-21 16:25:50 +0800222 hwaddr *index, uint64_t *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200223 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200224{
225 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100226 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200227
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200228 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200229 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200230 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200231 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100232 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200233
Paolo Bonzini03f49952013-11-07 17:14:36 +0100234 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200235 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200236 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200237 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200238 *index += step;
239 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200240 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200241 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200242 }
243 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200244 }
245}
246
Avi Kivityac1970f2012-10-03 16:22:53 +0200247static void phys_page_set(AddressSpaceDispatch *d,
Wei Yang56b15072019-03-21 16:25:50 +0800248 hwaddr index, uint64_t nb,
Avi Kivity29990972012-02-13 20:21:20 +0200249 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000250{
Avi Kivity29990972012-02-13 20:21:20 +0200251 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200252 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000253
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200254 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000255}
256
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200257/* Compact a non leaf page entry. Simply detect that the entry has a single child,
258 * and update our entry so we can skip it and go directly to the destination.
259 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400260static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200261{
262 unsigned valid_ptr = P_L2_SIZE;
263 int valid = 0;
264 PhysPageEntry *p;
265 int i;
266
267 if (lp->ptr == PHYS_MAP_NODE_NIL) {
268 return;
269 }
270
271 p = nodes[lp->ptr];
272 for (i = 0; i < P_L2_SIZE; i++) {
273 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
274 continue;
275 }
276
277 valid_ptr = i;
278 valid++;
279 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400280 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200281 }
282 }
283
284 /* We can only compress if there's only one child. */
285 if (valid != 1) {
286 return;
287 }
288
289 assert(valid_ptr < P_L2_SIZE);
290
291 /* Don't compress if it won't fit in the # of bits we have. */
Wei Yang526ca232019-03-21 16:25:55 +0800292 if (P_L2_LEVELS >= (1 << 6) &&
293 lp->skip + p[valid_ptr].skip >= (1 << 6)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200294 return;
295 }
296
297 lp->ptr = p[valid_ptr].ptr;
298 if (!p[valid_ptr].skip) {
299 /* If our only child is a leaf, make this a leaf. */
300 /* By design, we should have made this node a leaf to begin with so we
301 * should never reach here.
302 * But since it's so simple to handle this, let's do it just in case we
303 * change this rule.
304 */
305 lp->skip = 0;
306 } else {
307 lp->skip += p[valid_ptr].skip;
308 }
309}
310
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +1000311void address_space_dispatch_compact(AddressSpaceDispatch *d)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200312{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200313 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400314 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200315 }
316}
317
Fam Zheng29cb5332016-03-01 14:18:23 +0800318static inline bool section_covers_addr(const MemoryRegionSection *section,
319 hwaddr addr)
320{
321 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
322 * the section must cover the entire address space.
323 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700324 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800325 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700326 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800327}
328
Peter Xu003a0cf2017-05-15 16:50:57 +0800329static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
bellard92e873b2004-05-21 14:52:29 +0000330{
Peter Xu003a0cf2017-05-15 16:50:57 +0800331 PhysPageEntry lp = d->phys_map, *p;
332 Node *nodes = d->map.nodes;
333 MemoryRegionSection *sections = d->map.sections;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200334 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200335 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200336
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200337 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200338 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200339 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200340 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200341 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100342 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200343 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200344
Fam Zheng29cb5332016-03-01 14:18:23 +0800345 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200346 return &sections[lp.ptr];
347 } else {
348 return &sections[PHYS_SECTION_UNASSIGNED];
349 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200350}
351
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100352/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200353static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200354 hwaddr addr,
355 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200356{
Fam Zheng729633c2016-03-01 14:18:24 +0800357 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200358 subpage_t *subpage;
359
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100360 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
361 !section_covers_addr(section, addr)) {
Peter Xu003a0cf2017-05-15 16:50:57 +0800362 section = phys_page_find(d, addr);
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100363 atomic_set(&d->mru_section, section);
Fam Zheng729633c2016-03-01 14:18:24 +0800364 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200365 if (resolve_subpage && section->mr->subpage) {
366 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200367 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200368 }
369 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200370}
371
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100372/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200373static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200374address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200375 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200376{
377 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200378 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100379 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200380
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200381 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200382 /* Compute offset within MemoryRegionSection */
383 addr -= section->offset_within_address_space;
384
385 /* Compute offset within MemoryRegion */
386 *xlat = addr + section->offset_within_region;
387
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200388 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200389
390 /* MMIO registers can be expected to perform full-width accesses based only
391 * on their address, without considering adjacent registers that could
392 * decode to completely different MemoryRegions. When such registers
393 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
394 * regions overlap wildly. For this reason we cannot clamp the accesses
395 * here.
396 *
397 * If the length is small (as is the case for address_space_ldl/stl),
398 * everything works fine. If the incoming length is large, however,
399 * the caller really has to do the clamping through memory_access_size.
400 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200401 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200402 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200403 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
404 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200405 return section;
406}
Jan Kiszka90260c62013-05-26 21:46:51 +0200407
Peter Xud5e5faf2017-10-10 11:42:45 +0200408/**
Paolo Bonzinia411c842018-03-03 17:24:04 +0100409 * address_space_translate_iommu - translate an address through an IOMMU
410 * memory region and then through the target address space.
411 *
412 * @iommu_mr: the IOMMU memory region that we start the translation from
413 * @addr: the address to be translated through the MMU
414 * @xlat: the translated address offset within the destination memory region.
415 * It cannot be %NULL.
416 * @plen_out: valid read/write length of the translated address. It
417 * cannot be %NULL.
418 * @page_mask_out: page mask for the translated address. This
419 * should only be meaningful for IOMMU translated
420 * addresses, since there may be huge pages that this bit
421 * would tell. It can be %NULL if we don't care about it.
422 * @is_write: whether the translation operation is for write
423 * @is_mmio: whether this can be MMIO, set true if it can
424 * @target_as: the address space targeted by the IOMMU
Peter Maydell2f7b0092018-05-31 14:50:53 +0100425 * @attrs: transaction attributes
Paolo Bonzinia411c842018-03-03 17:24:04 +0100426 *
427 * This function is called from RCU critical section. It is the common
428 * part of flatview_do_translate and address_space_translate_cached.
429 */
430static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr,
431 hwaddr *xlat,
432 hwaddr *plen_out,
433 hwaddr *page_mask_out,
434 bool is_write,
435 bool is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100436 AddressSpace **target_as,
437 MemTxAttrs attrs)
Paolo Bonzinia411c842018-03-03 17:24:04 +0100438{
439 MemoryRegionSection *section;
440 hwaddr page_mask = (hwaddr)-1;
441
442 do {
443 hwaddr addr = *xlat;
444 IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
Peter Maydell2c91bcf2018-06-15 14:57:16 +0100445 int iommu_idx = 0;
446 IOMMUTLBEntry iotlb;
447
448 if (imrc->attrs_to_index) {
449 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
450 }
451
452 iotlb = imrc->translate(iommu_mr, addr, is_write ?
453 IOMMU_WO : IOMMU_RO, iommu_idx);
Paolo Bonzinia411c842018-03-03 17:24:04 +0100454
455 if (!(iotlb.perm & (1 << is_write))) {
456 goto unassigned;
457 }
458
459 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
460 | (addr & iotlb.addr_mask));
461 page_mask &= iotlb.addr_mask;
462 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
463 *target_as = iotlb.target_as;
464
465 section = address_space_translate_internal(
466 address_space_to_dispatch(iotlb.target_as), addr, xlat,
467 plen_out, is_mmio);
468
469 iommu_mr = memory_region_get_iommu(section->mr);
470 } while (unlikely(iommu_mr));
471
472 if (page_mask_out) {
473 *page_mask_out = page_mask;
474 }
475 return *section;
476
477unassigned:
478 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
479}
480
481/**
Peter Xud5e5faf2017-10-10 11:42:45 +0200482 * flatview_do_translate - translate an address in FlatView
483 *
484 * @fv: the flat view that we want to translate on
485 * @addr: the address to be translated in above address space
486 * @xlat: the translated address offset within memory region. It
487 * cannot be @NULL.
488 * @plen_out: valid read/write length of the translated address. It
489 * can be @NULL when we don't care about it.
490 * @page_mask_out: page mask for the translated address. This
491 * should only be meaningful for IOMMU translated
492 * addresses, since there may be huge pages that this bit
493 * would tell. It can be @NULL if we don't care about it.
494 * @is_write: whether the translation operation is for write
495 * @is_mmio: whether this can be MMIO, set true if it can
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200496 * @target_as: the address space targeted by the IOMMU
Peter Maydell49e14aa2018-05-31 14:50:53 +0100497 * @attrs: memory transaction attributes
Peter Xud5e5faf2017-10-10 11:42:45 +0200498 *
499 * This function is called from RCU critical section
500 */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000501static MemoryRegionSection flatview_do_translate(FlatView *fv,
502 hwaddr addr,
503 hwaddr *xlat,
Peter Xud5e5faf2017-10-10 11:42:45 +0200504 hwaddr *plen_out,
505 hwaddr *page_mask_out,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000506 bool is_write,
507 bool is_mmio,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100508 AddressSpace **target_as,
509 MemTxAttrs attrs)
Jan Kiszka90260c62013-05-26 21:46:51 +0200510{
Avi Kivity30951152012-10-30 13:47:46 +0200511 MemoryRegionSection *section;
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000512 IOMMUMemoryRegion *iommu_mr;
Peter Xud5e5faf2017-10-10 11:42:45 +0200513 hwaddr plen = (hwaddr)(-1);
514
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200515 if (!plen_out) {
516 plen_out = &plen;
Peter Xud5e5faf2017-10-10 11:42:45 +0200517 }
Avi Kivity30951152012-10-30 13:47:46 +0200518
Paolo Bonzinia411c842018-03-03 17:24:04 +0100519 section = address_space_translate_internal(
520 flatview_to_dispatch(fv), addr, xlat,
521 plen_out, is_mmio);
Avi Kivity30951152012-10-30 13:47:46 +0200522
Paolo Bonzinia411c842018-03-03 17:24:04 +0100523 iommu_mr = memory_region_get_iommu(section->mr);
524 if (unlikely(iommu_mr)) {
525 return address_space_translate_iommu(iommu_mr, xlat,
526 plen_out, page_mask_out,
527 is_write, is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100528 target_as, attrs);
Avi Kivity30951152012-10-30 13:47:46 +0200529 }
Peter Xud5e5faf2017-10-10 11:42:45 +0200530 if (page_mask_out) {
Paolo Bonzinia411c842018-03-03 17:24:04 +0100531 /* Not behind an IOMMU, use default page size. */
532 *page_mask_out = ~TARGET_PAGE_MASK;
Peter Xud5e5faf2017-10-10 11:42:45 +0200533 }
534
Peter Xua7640402017-05-17 16:57:42 +0800535 return *section;
Peter Xua7640402017-05-17 16:57:42 +0800536}
537
538/* Called from RCU critical section */
539IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
Peter Maydell7446eb02018-05-31 14:50:53 +0100540 bool is_write, MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800541{
542 MemoryRegionSection section;
Peter Xu076a93d2017-10-10 11:42:46 +0200543 hwaddr xlat, page_mask;
Peter Xua7640402017-05-17 16:57:42 +0800544
Peter Xu076a93d2017-10-10 11:42:46 +0200545 /*
546 * This can never be MMIO, and we don't really care about plen,
547 * but page mask.
548 */
549 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100550 NULL, &page_mask, is_write, false, &as,
551 attrs);
Peter Xua7640402017-05-17 16:57:42 +0800552
553 /* Illegal translation */
554 if (section.mr == &io_mem_unassigned) {
555 goto iotlb_fail;
556 }
557
558 /* Convert memory region offset into address space offset */
559 xlat += section.offset_within_address_space -
560 section.offset_within_region;
561
Peter Xua7640402017-05-17 16:57:42 +0800562 return (IOMMUTLBEntry) {
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000563 .target_as = as,
Peter Xu076a93d2017-10-10 11:42:46 +0200564 .iova = addr & ~page_mask,
565 .translated_addr = xlat & ~page_mask,
566 .addr_mask = page_mask,
Peter Xua7640402017-05-17 16:57:42 +0800567 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
568 .perm = IOMMU_RW,
569 };
570
571iotlb_fail:
572 return (IOMMUTLBEntry) {0};
573}
574
575/* Called from RCU critical section */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000576MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +0100577 hwaddr *plen, bool is_write,
578 MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800579{
580 MemoryRegion *mr;
581 MemoryRegionSection section;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000582 AddressSpace *as = NULL;
Peter Xua7640402017-05-17 16:57:42 +0800583
584 /* This can be MMIO, so setup MMIO bit. */
Peter Xud5e5faf2017-10-10 11:42:45 +0200585 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100586 is_write, true, &as, attrs);
Peter Xua7640402017-05-17 16:57:42 +0800587 mr = section.mr;
588
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000589 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100590 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700591 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100592 }
593
Avi Kivity30951152012-10-30 13:47:46 +0200594 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200595}
596
Peter Maydell1f871c52018-06-15 14:57:16 +0100597typedef struct TCGIOMMUNotifier {
598 IOMMUNotifier n;
599 MemoryRegion *mr;
600 CPUState *cpu;
601 int iommu_idx;
602 bool active;
603} TCGIOMMUNotifier;
604
605static void tcg_iommu_unmap_notify(IOMMUNotifier *n, IOMMUTLBEntry *iotlb)
606{
607 TCGIOMMUNotifier *notifier = container_of(n, TCGIOMMUNotifier, n);
608
609 if (!notifier->active) {
610 return;
611 }
612 tlb_flush(notifier->cpu);
613 notifier->active = false;
614 /* We leave the notifier struct on the list to avoid reallocating it later.
615 * Generally the number of IOMMUs a CPU deals with will be small.
616 * In any case we can't unregister the iommu notifier from a notify
617 * callback.
618 */
619}
620
621static void tcg_register_iommu_notifier(CPUState *cpu,
622 IOMMUMemoryRegion *iommu_mr,
623 int iommu_idx)
624{
625 /* Make sure this CPU has an IOMMU notifier registered for this
626 * IOMMU/IOMMU index combination, so that we can flush its TLB
627 * when the IOMMU tells us the mappings we've cached have changed.
628 */
629 MemoryRegion *mr = MEMORY_REGION(iommu_mr);
630 TCGIOMMUNotifier *notifier;
Eric Auger549d40052019-09-24 10:25:17 +0200631 Error *err = NULL;
632 int i, ret;
Peter Maydell1f871c52018-06-15 14:57:16 +0100633
634 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
Peter Maydell5601be32019-02-01 14:55:45 +0000635 notifier = g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i);
Peter Maydell1f871c52018-06-15 14:57:16 +0100636 if (notifier->mr == mr && notifier->iommu_idx == iommu_idx) {
637 break;
638 }
639 }
640 if (i == cpu->iommu_notifiers->len) {
641 /* Not found, add a new entry at the end of the array */
642 cpu->iommu_notifiers = g_array_set_size(cpu->iommu_notifiers, i + 1);
Peter Maydell5601be32019-02-01 14:55:45 +0000643 notifier = g_new0(TCGIOMMUNotifier, 1);
644 g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i) = notifier;
Peter Maydell1f871c52018-06-15 14:57:16 +0100645
646 notifier->mr = mr;
647 notifier->iommu_idx = iommu_idx;
648 notifier->cpu = cpu;
649 /* Rather than trying to register interest in the specific part
650 * of the iommu's address space that we've accessed and then
651 * expand it later as subsequent accesses touch more of it, we
652 * just register interest in the whole thing, on the assumption
653 * that iommu reconfiguration will be rare.
654 */
655 iommu_notifier_init(&notifier->n,
656 tcg_iommu_unmap_notify,
657 IOMMU_NOTIFIER_UNMAP,
658 0,
659 HWADDR_MAX,
660 iommu_idx);
Eric Auger549d40052019-09-24 10:25:17 +0200661 ret = memory_region_register_iommu_notifier(notifier->mr, &notifier->n,
662 &err);
663 if (ret) {
664 error_report_err(err);
665 exit(1);
666 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100667 }
668
669 if (!notifier->active) {
670 notifier->active = true;
671 }
672}
673
674static void tcg_iommu_free_notifier_list(CPUState *cpu)
675{
676 /* Destroy the CPU's notifier list */
677 int i;
678 TCGIOMMUNotifier *notifier;
679
680 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
Peter Maydell5601be32019-02-01 14:55:45 +0000681 notifier = g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i);
Peter Maydell1f871c52018-06-15 14:57:16 +0100682 memory_region_unregister_iommu_notifier(notifier->mr, &notifier->n);
Peter Maydell5601be32019-02-01 14:55:45 +0000683 g_free(notifier);
Peter Maydell1f871c52018-06-15 14:57:16 +0100684 }
685 g_array_free(cpu->iommu_notifiers, true);
686}
687
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100688/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200689MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000690address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Peter Maydell1f871c52018-06-15 14:57:16 +0100691 hwaddr *xlat, hwaddr *plen,
692 MemTxAttrs attrs, int *prot)
Jan Kiszka90260c62013-05-26 21:46:51 +0200693{
Avi Kivity30951152012-10-30 13:47:46 +0200694 MemoryRegionSection *section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100695 IOMMUMemoryRegion *iommu_mr;
696 IOMMUMemoryRegionClass *imrc;
697 IOMMUTLBEntry iotlb;
698 int iommu_idx;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100699 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000700
Peter Maydell1f871c52018-06-15 14:57:16 +0100701 for (;;) {
702 section = address_space_translate_internal(d, addr, &addr, plen, false);
703
704 iommu_mr = memory_region_get_iommu(section->mr);
705 if (!iommu_mr) {
706 break;
707 }
708
709 imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
710
711 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
712 tcg_register_iommu_notifier(cpu, iommu_mr, iommu_idx);
713 /* We need all the permissions, so pass IOMMU_NONE so the IOMMU
714 * doesn't short-cut its translation table walk.
715 */
716 iotlb = imrc->translate(iommu_mr, addr, IOMMU_NONE, iommu_idx);
717 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
718 | (addr & iotlb.addr_mask));
719 /* Update the caller's prot bits to remove permissions the IOMMU
720 * is giving us a failure response for. If we get down to no
721 * permissions left at all we can give up now.
722 */
723 if (!(iotlb.perm & IOMMU_RO)) {
724 *prot &= ~(PAGE_READ | PAGE_EXEC);
725 }
726 if (!(iotlb.perm & IOMMU_WO)) {
727 *prot &= ~PAGE_WRITE;
728 }
729
730 if (!*prot) {
731 goto translate_fail;
732 }
733
734 d = flatview_to_dispatch(address_space_to_flatview(iotlb.target_as));
735 }
Avi Kivity30951152012-10-30 13:47:46 +0200736
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000737 assert(!memory_region_is_iommu(section->mr));
Peter Maydell1f871c52018-06-15 14:57:16 +0100738 *xlat = addr;
Avi Kivity30951152012-10-30 13:47:46 +0200739 return section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100740
741translate_fail:
742 return &d->map.sections[PHYS_SECTION_UNASSIGNED];
Jan Kiszka90260c62013-05-26 21:46:51 +0200743}
bellard9fa3e852004-01-04 18:06:42 +0000744#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000745
Andreas Färberb170fce2013-01-20 20:23:22 +0100746#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000747
Juan Quintelae59fb372009-09-29 22:48:21 +0200748static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200749{
Andreas Färber259186a2013-01-17 18:51:17 +0100750 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200751
aurel323098dba2009-03-07 21:28:24 +0000752 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
753 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100754 cpu->interrupt_request &= ~0x01;
Alex Bennéed10eb082016-11-14 14:17:28 +0000755 tlb_flush(cpu);
pbrook9656f322008-07-01 20:01:19 +0000756
Pavel Dovgalyuk15a356c2018-01-10 16:48:46 +0300757 /* loadvm has just updated the content of RAM, bypassing the
758 * usual mechanisms that ensure we flush TBs for writes to
759 * memory we've translated code from. So we must flush all TBs,
760 * which will now be stale.
761 */
762 tb_flush(cpu);
763
pbrook9656f322008-07-01 20:01:19 +0000764 return 0;
765}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200766
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400767static int cpu_common_pre_load(void *opaque)
768{
769 CPUState *cpu = opaque;
770
Paolo Bonziniadee6422014-12-19 12:53:14 +0100771 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400772
773 return 0;
774}
775
776static bool cpu_common_exception_index_needed(void *opaque)
777{
778 CPUState *cpu = opaque;
779
Paolo Bonziniadee6422014-12-19 12:53:14 +0100780 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400781}
782
783static const VMStateDescription vmstate_cpu_common_exception_index = {
784 .name = "cpu_common/exception_index",
785 .version_id = 1,
786 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200787 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400788 .fields = (VMStateField[]) {
789 VMSTATE_INT32(exception_index, CPUState),
790 VMSTATE_END_OF_LIST()
791 }
792};
793
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300794static bool cpu_common_crash_occurred_needed(void *opaque)
795{
796 CPUState *cpu = opaque;
797
798 return cpu->crash_occurred;
799}
800
801static const VMStateDescription vmstate_cpu_common_crash_occurred = {
802 .name = "cpu_common/crash_occurred",
803 .version_id = 1,
804 .minimum_version_id = 1,
805 .needed = cpu_common_crash_occurred_needed,
806 .fields = (VMStateField[]) {
807 VMSTATE_BOOL(crash_occurred, CPUState),
808 VMSTATE_END_OF_LIST()
809 }
810};
811
Andreas Färber1a1562f2013-06-17 04:09:11 +0200812const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200813 .name = "cpu_common",
814 .version_id = 1,
815 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400816 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200817 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200818 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100819 VMSTATE_UINT32(halted, CPUState),
820 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200821 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400822 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200823 .subsections = (const VMStateDescription*[]) {
824 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300825 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200826 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200827 }
828};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200829
pbrook9656f322008-07-01 20:01:19 +0000830#endif
831
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100832CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400833{
Andreas Färberbdc44642013-06-24 23:50:24 +0200834 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400835
Andreas Färberbdc44642013-06-24 23:50:24 +0200836 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100837 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200838 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100839 }
Glauber Costa950f1472009-06-09 12:15:18 -0400840 }
841
Andreas Färberbdc44642013-06-24 23:50:24 +0200842 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400843}
844
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000845#if !defined(CONFIG_USER_ONLY)
Peter Xu80ceb072017-11-23 17:23:32 +0800846void cpu_address_space_init(CPUState *cpu, int asidx,
847 const char *prefix, MemoryRegion *mr)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000848{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000849 CPUAddressSpace *newas;
Peter Xu80ceb072017-11-23 17:23:32 +0800850 AddressSpace *as = g_new0(AddressSpace, 1);
Peter Xu87a621d2017-11-23 17:23:33 +0800851 char *as_name;
Peter Xu80ceb072017-11-23 17:23:32 +0800852
853 assert(mr);
Peter Xu87a621d2017-11-23 17:23:33 +0800854 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
855 address_space_init(as, mr, as_name);
856 g_free(as_name);
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000857
858 /* Target code should have set num_ases before calling us */
859 assert(asidx < cpu->num_ases);
860
Peter Maydell56943e82016-01-21 14:15:04 +0000861 if (asidx == 0) {
862 /* address space 0 gets the convenience alias */
863 cpu->as = as;
864 }
865
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000866 /* KVM cannot currently support multiple address spaces. */
867 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000868
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000869 if (!cpu->cpu_ases) {
870 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000871 }
Peter Maydell32857f42015-10-01 15:29:50 +0100872
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000873 newas = &cpu->cpu_ases[asidx];
874 newas->cpu = cpu;
875 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000876 if (tcg_enabled()) {
Paolo Bonzini9458a9a2018-02-06 18:37:39 +0100877 newas->tcg_as_listener.log_global_after_sync = tcg_log_global_after_sync;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000878 newas->tcg_as_listener.commit = tcg_commit;
879 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000880 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000881}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000882
883AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
884{
885 /* Return the AddressSpace corresponding to the specified index */
886 return cpu->cpu_ases[asidx].as;
887}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000888#endif
889
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200890void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530891{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530892 CPUClass *cc = CPU_GET_CLASS(cpu);
893
Paolo Bonzini267f6852016-08-28 03:45:14 +0200894 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530895
896 if (cc->vmsd != NULL) {
897 vmstate_unregister(NULL, cc->vmsd, cpu);
898 }
899 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
900 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
901 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100902#ifndef CONFIG_USER_ONLY
903 tcg_iommu_free_notifier_list(cpu);
904#endif
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530905}
906
Fam Zhengc7e002c2017-07-14 10:15:08 +0800907Property cpu_common_props[] = {
908#ifndef CONFIG_USER_ONLY
909 /* Create a memory property for softmmu CPU object,
Markus Armbruster2e5b09f2019-07-09 17:20:52 +0200910 * so users can wire up its memory. (This can't go in hw/core/cpu.c
Fam Zhengc7e002c2017-07-14 10:15:08 +0800911 * because that file is compiled only once for both user-mode
912 * and system builds.) The default if no link is set up is to use
913 * the system address space.
914 */
915 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
916 MemoryRegion *),
917#endif
918 DEFINE_PROP_END_OF_LIST(),
919};
920
Laurent Vivier39e329e2016-10-20 13:26:02 +0200921void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000922{
Peter Maydell56943e82016-01-21 14:15:04 +0000923 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000924 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000925
Eduardo Habkost291135b2015-04-27 17:00:33 -0300926#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300927 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000928 cpu->memory = system_memory;
929 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300930#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200931}
932
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200933void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200934{
Richard Henderson55c3cee2017-10-15 19:02:42 -0700935 CPUClass *cc = CPU_GET_CLASS(cpu);
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000936 static bool tcg_target_initialized;
Eduardo Habkost291135b2015-04-27 17:00:33 -0300937
Paolo Bonzini267f6852016-08-28 03:45:14 +0200938 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200939
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000940 if (tcg_enabled() && !tcg_target_initialized) {
941 tcg_target_initialized = true;
Richard Henderson55c3cee2017-10-15 19:02:42 -0700942 cc->tcg_initialize();
943 }
Emilio G. Cota5005e252018-10-09 13:45:54 -0400944 tlb_init(cpu);
Richard Henderson55c3cee2017-10-15 19:02:42 -0700945
Emilio G. Cota30865f32018-10-21 13:30:35 -0400946 qemu_plugin_vcpu_init_hook(cpu);
947
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200948#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200949 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200950 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200951 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100952 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200953 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100954 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100955
Peter Maydell5601be32019-02-01 14:55:45 +0000956 cpu->iommu_notifiers = g_array_new(false, true, sizeof(TCGIOMMUNotifier *));
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200957#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000958}
959
Eduardo Habkostc1c8cfe2019-04-16 23:59:40 -0300960const char *parse_cpu_option(const char *cpu_option)
Igor Mammedov2278b932018-02-07 11:40:26 +0100961{
962 ObjectClass *oc;
963 CPUClass *cc;
964 gchar **model_pieces;
965 const char *cpu_type;
966
Eduardo Habkostc1c8cfe2019-04-16 23:59:40 -0300967 model_pieces = g_strsplit(cpu_option, ",", 2);
Eduardo Habkost5b863f32019-04-18 00:45:01 -0300968 if (!model_pieces[0]) {
969 error_report("-cpu option cannot be empty");
970 exit(1);
971 }
Igor Mammedov2278b932018-02-07 11:40:26 +0100972
973 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
974 if (oc == NULL) {
975 error_report("unable to find CPU model '%s'", model_pieces[0]);
976 g_strfreev(model_pieces);
977 exit(EXIT_FAILURE);
978 }
979
980 cpu_type = object_class_get_name(oc);
981 cc = CPU_CLASS(oc);
982 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
983 g_strfreev(model_pieces);
984 return cpu_type;
985}
986
Paolo Bonzinic40d4792018-07-02 14:45:25 +0200987#if defined(CONFIG_USER_ONLY)
Paolo Bonzini8bca9a02018-05-30 11:58:36 +0200988void tb_invalidate_phys_addr(target_ulong addr)
Paul Brook94df27f2010-02-28 23:47:45 +0000989{
Pranith Kumar406bc332017-07-12 17:51:42 -0400990 mmap_lock();
Richard Hendersonce9f5e22019-09-21 20:03:36 -0700991 tb_invalidate_phys_page_range(addr, addr + 1);
Pranith Kumar406bc332017-07-12 17:51:42 -0400992 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +0000993}
Paolo Bonzini8bca9a02018-05-30 11:58:36 +0200994
995static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
996{
997 tb_invalidate_phys_addr(pc);
998}
Pranith Kumar406bc332017-07-12 17:51:42 -0400999#else
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001000void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs)
1001{
1002 ram_addr_t ram_addr;
1003 MemoryRegion *mr;
1004 hwaddr l = 1;
1005
Paolo Bonzinic40d4792018-07-02 14:45:25 +02001006 if (!tcg_enabled()) {
1007 return;
1008 }
1009
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001010 RCU_READ_LOCK_GUARD();
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001011 mr = address_space_translate(as, addr, &addr, &l, false, attrs);
1012 if (!(memory_region_is_ram(mr)
1013 || memory_region_is_romd(mr))) {
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001014 return;
1015 }
1016 ram_addr = memory_region_get_ram_addr(mr) + addr;
Richard Hendersonce9f5e22019-09-21 20:03:36 -07001017 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1);
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001018}
1019
Pranith Kumar406bc332017-07-12 17:51:42 -04001020static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1021{
Max Filippovb55f54b2019-11-27 14:06:01 -08001022 /*
1023 * There may not be a virtual to physical translation for the pc
1024 * right now, but there may exist cached TB for this pc.
1025 * Flush the whole TB cache to force re-translation of such TBs.
1026 * This is heavyweight, but we're debugging anyway.
1027 */
1028 tb_flush(cpu);
Pranith Kumar406bc332017-07-12 17:51:42 -04001029}
1030#endif
bellardd720b932004-04-25 17:57:43 +00001031
Richard Henderson74841f02019-08-24 13:31:58 -07001032#ifndef CONFIG_USER_ONLY
pbrook6658ffb2007-03-16 23:58:11 +00001033/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001034int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001035 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001036{
aliguoric0ce9982008-11-25 22:13:57 +00001037 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001038
Peter Maydell05068c02014-09-12 14:06:48 +01001039 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -07001040 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +02001041 error_report("tried to set invalid watchpoint at %"
1042 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +00001043 return -EINVAL;
1044 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001045 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001046
aliguoria1d1bb32008-11-18 20:07:32 +00001047 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +01001048 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +00001049 wp->flags = flags;
1050
aliguori2dc9f412008-11-18 20:56:59 +00001051 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +02001052 if (flags & BP_GDB) {
1053 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
1054 } else {
1055 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
1056 }
aliguoria1d1bb32008-11-18 20:07:32 +00001057
Andreas Färber31b030d2013-09-04 01:29:02 +02001058 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001059
1060 if (watchpoint)
1061 *watchpoint = wp;
1062 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001063}
1064
aliguoria1d1bb32008-11-18 20:07:32 +00001065/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001066int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001067 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001068{
aliguoria1d1bb32008-11-18 20:07:32 +00001069 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001070
Andreas Färberff4700b2013-08-26 18:23:18 +02001071 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001072 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +00001073 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +02001074 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001075 return 0;
1076 }
1077 }
aliguoria1d1bb32008-11-18 20:07:32 +00001078 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001079}
1080
aliguoria1d1bb32008-11-18 20:07:32 +00001081/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +02001082void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +00001083{
Andreas Färberff4700b2013-08-26 18:23:18 +02001084 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001085
Andreas Färber31b030d2013-09-04 01:29:02 +02001086 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +00001087
Anthony Liguori7267c092011-08-20 22:09:37 -05001088 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001089}
1090
aliguoria1d1bb32008-11-18 20:07:32 +00001091/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +02001092void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001093{
aliguoric0ce9982008-11-25 22:13:57 +00001094 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001095
Andreas Färberff4700b2013-08-26 18:23:18 +02001096 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +02001097 if (wp->flags & mask) {
1098 cpu_watchpoint_remove_by_ref(cpu, wp);
1099 }
aliguoric0ce9982008-11-25 22:13:57 +00001100 }
aliguoria1d1bb32008-11-18 20:07:32 +00001101}
Peter Maydell05068c02014-09-12 14:06:48 +01001102
1103/* Return true if this watchpoint address matches the specified
1104 * access (ie the address range covered by the watchpoint overlaps
1105 * partially or completely with the address range covered by the
1106 * access).
1107 */
Richard Henderson56ad8b02019-08-24 08:21:34 -07001108static inline bool watchpoint_address_matches(CPUWatchpoint *wp,
1109 vaddr addr, vaddr len)
Peter Maydell05068c02014-09-12 14:06:48 +01001110{
1111 /* We know the lengths are non-zero, but a little caution is
1112 * required to avoid errors in the case where the range ends
1113 * exactly at the top of the address space and so addr + len
1114 * wraps round to zero.
1115 */
1116 vaddr wpend = wp->vaddr + wp->len - 1;
1117 vaddr addrend = addr + len - 1;
1118
1119 return !(addr > wpend || wp->vaddr > addrend);
1120}
1121
Richard Henderson56ad8b02019-08-24 08:21:34 -07001122/* Return flags for watchpoints that match addr + prot. */
1123int cpu_watchpoint_address_matches(CPUState *cpu, vaddr addr, vaddr len)
1124{
1125 CPUWatchpoint *wp;
1126 int ret = 0;
1127
1128 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
1129 if (watchpoint_address_matches(wp, addr, TARGET_PAGE_SIZE)) {
1130 ret |= wp->flags;
1131 }
1132 }
1133 return ret;
1134}
Richard Henderson74841f02019-08-24 13:31:58 -07001135#endif /* !CONFIG_USER_ONLY */
aliguoria1d1bb32008-11-18 20:07:32 +00001136
1137/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001138int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001139 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001140{
aliguoric0ce9982008-11-25 22:13:57 +00001141 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001142
Anthony Liguori7267c092011-08-20 22:09:37 -05001143 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001144
1145 bp->pc = pc;
1146 bp->flags = flags;
1147
aliguori2dc9f412008-11-18 20:56:59 +00001148 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +02001149 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001150 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001151 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001152 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001153 }
aliguoria1d1bb32008-11-18 20:07:32 +00001154
Andreas Färberf0c3c502013-08-26 21:22:53 +02001155 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001156
Andreas Färber00b941e2013-06-29 18:55:54 +02001157 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +00001158 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +02001159 }
aliguoria1d1bb32008-11-18 20:07:32 +00001160 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001161}
1162
1163/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001164int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001165{
aliguoria1d1bb32008-11-18 20:07:32 +00001166 CPUBreakpoint *bp;
1167
Andreas Färberf0c3c502013-08-26 21:22:53 +02001168 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001169 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001170 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001171 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001172 }
bellard4c3a88a2003-07-26 12:06:08 +00001173 }
aliguoria1d1bb32008-11-18 20:07:32 +00001174 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001175}
1176
aliguoria1d1bb32008-11-18 20:07:32 +00001177/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001178void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001179{
Andreas Färberf0c3c502013-08-26 21:22:53 +02001180 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1181
1182 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001183
Anthony Liguori7267c092011-08-20 22:09:37 -05001184 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001185}
1186
1187/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001188void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001189{
aliguoric0ce9982008-11-25 22:13:57 +00001190 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001191
Andreas Färberf0c3c502013-08-26 21:22:53 +02001192 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001193 if (bp->flags & mask) {
1194 cpu_breakpoint_remove_by_ref(cpu, bp);
1195 }
aliguoric0ce9982008-11-25 22:13:57 +00001196 }
bellard4c3a88a2003-07-26 12:06:08 +00001197}
1198
bellardc33a3462003-07-29 20:50:33 +00001199/* enable or disable single step mode. EXCP_DEBUG is returned by the
1200 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +02001201void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001202{
Andreas Färbered2803d2013-06-21 20:20:45 +02001203 if (cpu->singlestep_enabled != enabled) {
1204 cpu->singlestep_enabled = enabled;
1205 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +02001206 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +02001207 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001208 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001209 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -07001210 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +00001211 }
bellardc33a3462003-07-29 20:50:33 +00001212 }
bellardc33a3462003-07-29 20:50:33 +00001213}
1214
Andreas Färbera47dddd2013-09-03 17:38:47 +02001215void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001216{
1217 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001218 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001219
1220 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001221 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001222 fprintf(stderr, "qemu: fatal: ");
1223 vfprintf(stderr, fmt, ap);
1224 fprintf(stderr, "\n");
Markus Armbruster90c84c52019-04-17 21:18:02 +02001225 cpu_dump_state(cpu, stderr, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +01001226 if (qemu_log_separate()) {
Robert Foleyfc59d2d2019-11-18 16:15:26 -05001227 FILE *logfile = qemu_log_lock();
aliguori93fcfe32009-01-15 22:34:14 +00001228 qemu_log("qemu: fatal: ");
1229 qemu_log_vprintf(fmt, ap2);
1230 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +02001231 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001232 qemu_log_flush();
Robert Foleyfc59d2d2019-11-18 16:15:26 -05001233 qemu_log_unlock(logfile);
aliguori93fcfe32009-01-15 22:34:14 +00001234 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001235 }
pbrook493ae1f2007-11-23 16:53:59 +00001236 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001237 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +03001238 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +02001239#if defined(CONFIG_USER_ONLY)
1240 {
1241 struct sigaction act;
1242 sigfillset(&act.sa_mask);
1243 act.sa_handler = SIG_DFL;
Peter Maydell8347c182018-05-15 19:27:00 +01001244 act.sa_flags = 0;
Riku Voipiofd052bf2010-01-25 14:30:49 +02001245 sigaction(SIGABRT, &act, NULL);
1246 }
1247#endif
bellard75012672003-06-21 13:11:07 +00001248 abort();
1249}
1250
bellard01243112004-01-04 15:48:17 +00001251#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -04001252/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001253static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1254{
1255 RAMBlock *block;
1256
Paolo Bonzini43771532013-09-09 17:58:40 +02001257 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001258 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +02001259 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001260 }
Peter Xu99e15582017-05-12 12:17:39 +08001261 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001262 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +02001263 goto found;
1264 }
1265 }
1266
1267 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1268 abort();
1269
1270found:
Paolo Bonzini43771532013-09-09 17:58:40 +02001271 /* It is safe to write mru_block outside the iothread lock. This
1272 * is what happens:
1273 *
1274 * mru_block = xxx
1275 * rcu_read_unlock()
1276 * xxx removed from list
1277 * rcu_read_lock()
1278 * read mru_block
1279 * mru_block = NULL;
1280 * call_rcu(reclaim_ramblock, xxx);
1281 * rcu_read_unlock()
1282 *
1283 * atomic_rcu_set is not needed here. The block was already published
1284 * when it was placed into the list. Here we're just making an extra
1285 * copy of the pointer.
1286 */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001287 ram_list.mru_block = block;
1288 return block;
1289}
1290
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001291static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001292{
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001293 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001294 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001295 RAMBlock *block;
1296 ram_addr_t end;
1297
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04001298 assert(tcg_enabled());
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001299 end = TARGET_PAGE_ALIGN(start + length);
1300 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +00001301
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001302 RCU_READ_LOCK_GUARD();
Paolo Bonzini041603f2013-09-09 17:49:45 +02001303 block = qemu_get_ram_block(start);
1304 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001305 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001306 CPU_FOREACH(cpu) {
1307 tlb_reset_dirty(cpu, start1, length);
1308 }
Juan Quintelad24981d2012-05-22 00:42:40 +02001309}
1310
1311/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001312bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1313 ram_addr_t length,
1314 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001315{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001316 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001317 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001318 bool dirty = false;
Peter Xu077874e2019-06-03 14:50:51 +08001319 RAMBlock *ramblock;
1320 uint64_t mr_offset, mr_size;
Juan Quintelad24981d2012-05-22 00:42:40 +02001321
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001322 if (length == 0) {
1323 return false;
1324 }
1325
1326 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1327 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001328
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001329 WITH_RCU_READ_LOCK_GUARD() {
1330 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1331 ramblock = qemu_get_ram_block(start);
1332 /* Range sanity check on the ramblock */
1333 assert(start >= ramblock->offset &&
1334 start + length <= ramblock->offset + ramblock->used_length);
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001335
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001336 while (page < end) {
1337 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1338 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1339 unsigned long num = MIN(end - page,
1340 DIRTY_MEMORY_BLOCK_SIZE - offset);
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001341
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001342 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1343 offset, num);
1344 page += num;
1345 }
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001346
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001347 mr_offset = (ram_addr_t)(page << TARGET_PAGE_BITS) - ramblock->offset;
1348 mr_size = (end - page) << TARGET_PAGE_BITS;
1349 memory_region_clear_dirty_bitmap(ramblock->mr, mr_offset, mr_size);
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001350 }
1351
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001352 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001353 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001354 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001355
1356 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001357}
1358
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001359DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
Peter Xu5dea4072019-06-03 14:50:50 +08001360 (MemoryRegion *mr, hwaddr offset, hwaddr length, unsigned client)
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001361{
1362 DirtyMemoryBlocks *blocks;
Peter Xu5dea4072019-06-03 14:50:50 +08001363 ram_addr_t start = memory_region_get_ram_addr(mr) + offset;
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001364 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1365 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1366 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1367 DirtyBitmapSnapshot *snap;
1368 unsigned long page, end, dest;
1369
1370 snap = g_malloc0(sizeof(*snap) +
1371 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1372 snap->start = first;
1373 snap->end = last;
1374
1375 page = first >> TARGET_PAGE_BITS;
1376 end = last >> TARGET_PAGE_BITS;
1377 dest = 0;
1378
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001379 WITH_RCU_READ_LOCK_GUARD() {
1380 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001381
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001382 while (page < end) {
1383 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1384 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1385 unsigned long num = MIN(end - page,
1386 DIRTY_MEMORY_BLOCK_SIZE - offset);
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001387
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001388 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1389 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1390 offset >>= BITS_PER_LEVEL;
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001391
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001392 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1393 blocks->blocks[idx] + offset,
1394 num);
1395 page += num;
1396 dest += num >> BITS_PER_LEVEL;
1397 }
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001398 }
1399
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001400 if (tcg_enabled()) {
1401 tlb_reset_dirty_range_all(start, length);
1402 }
1403
Peter Xu077874e2019-06-03 14:50:51 +08001404 memory_region_clear_dirty_bitmap(mr, offset, length);
1405
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001406 return snap;
1407}
1408
1409bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1410 ram_addr_t start,
1411 ram_addr_t length)
1412{
1413 unsigned long page, end;
1414
1415 assert(start >= snap->start);
1416 assert(start + length <= snap->end);
1417
1418 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1419 page = (start - snap->start) >> TARGET_PAGE_BITS;
1420
1421 while (page < end) {
1422 if (test_bit(page, snap->dirty)) {
1423 return true;
1424 }
1425 page++;
1426 }
1427 return false;
1428}
1429
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001430/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001431hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Richard Henderson8f5db642019-09-19 21:09:58 -07001432 MemoryRegionSection *section)
Blue Swirle5548612012-04-21 13:08:33 +00001433{
Richard Henderson8f5db642019-09-19 21:09:58 -07001434 AddressSpaceDispatch *d = flatview_to_dispatch(section->fv);
1435 return section - d->map.sections;
Blue Swirle5548612012-04-21 13:08:33 +00001436}
bellard9fa3e852004-01-04 18:06:42 +00001437#endif /* defined(CONFIG_USER_ONLY) */
1438
pbrooke2eef172008-06-08 01:09:01 +00001439#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001440
Wei Yangb797ab12019-03-21 16:25:53 +08001441static int subpage_register(subpage_t *mmio, uint32_t start, uint32_t end,
1442 uint16_t section);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001443static subpage_t *subpage_init(FlatView *fv, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001444
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001445static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
Igor Mammedova2b257d2014-10-31 16:38:37 +00001446 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001447
1448/*
1449 * Set a custom physical guest memory alloator.
1450 * Accelerators with unusual needs may need this. Hopefully, we can
1451 * get rid of it eventually.
1452 */
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001453void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
Markus Armbruster91138032013-07-31 15:11:08 +02001454{
1455 phys_mem_alloc = alloc;
1456}
1457
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001458static uint16_t phys_section_add(PhysPageMap *map,
1459 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001460{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001461 /* The physical section number is ORed with a page-aligned
1462 * pointer to produce the iotlb entries. Thus it should
1463 * never overflow into the page-aligned value.
1464 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001465 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001466
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001467 if (map->sections_nb == map->sections_nb_alloc) {
1468 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1469 map->sections = g_renew(MemoryRegionSection, map->sections,
1470 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001471 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001472 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001473 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001474 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001475}
1476
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001477static void phys_section_destroy(MemoryRegion *mr)
1478{
Don Slutz55b4e802015-11-30 17:11:04 -05001479 bool have_sub_page = mr->subpage;
1480
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001481 memory_region_unref(mr);
1482
Don Slutz55b4e802015-11-30 17:11:04 -05001483 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001484 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001485 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001486 g_free(subpage);
1487 }
1488}
1489
Paolo Bonzini60926662013-05-29 12:30:26 +02001490static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001491{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001492 while (map->sections_nb > 0) {
1493 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001494 phys_section_destroy(section->mr);
1495 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001496 g_free(map->sections);
1497 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001498}
1499
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001500static void register_subpage(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001501{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001502 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001503 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001504 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001505 & TARGET_PAGE_MASK;
Peter Xu003a0cf2017-05-15 16:50:57 +08001506 MemoryRegionSection *existing = phys_page_find(d, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001507 MemoryRegionSection subsection = {
1508 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001509 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001510 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001511 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001512
Avi Kivityf3705d52012-03-08 16:16:34 +02001513 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001514
Avi Kivityf3705d52012-03-08 16:16:34 +02001515 if (!(existing->mr->subpage)) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001516 subpage = subpage_init(fv, base);
1517 subsection.fv = fv;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001518 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001519 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001520 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001521 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001522 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001523 }
1524 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001525 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001526 subpage_register(subpage, start, end,
1527 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001528}
1529
1530
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001531static void register_multipage(FlatView *fv,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001532 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001533{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001534 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivitya8170e52012-10-23 12:30:10 +02001535 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001536 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001537 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1538 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001539
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001540 assert(num_pages);
1541 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001542}
1543
Wei Yang494d1992019-03-11 13:42:52 +08001544/*
1545 * The range in *section* may look like this:
1546 *
1547 * |s|PPPPPPP|s|
1548 *
1549 * where s stands for subpage and P for page.
1550 */
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10001551void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001552{
Wei Yang494d1992019-03-11 13:42:52 +08001553 MemoryRegionSection remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001554 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001555
Wei Yang494d1992019-03-11 13:42:52 +08001556 /* register first subpage */
1557 if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
1558 uint64_t left = TARGET_PAGE_ALIGN(remain.offset_within_address_space)
1559 - remain.offset_within_address_space;
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001560
Wei Yang494d1992019-03-11 13:42:52 +08001561 MemoryRegionSection now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001562 now.size = int128_min(int128_make64(left), now.size);
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001563 register_subpage(fv, &now);
Wei Yang494d1992019-03-11 13:42:52 +08001564 if (int128_eq(remain.size, now.size)) {
1565 return;
1566 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001567 remain.size = int128_sub(remain.size, now.size);
1568 remain.offset_within_address_space += int128_get64(now.size);
1569 remain.offset_within_region += int128_get64(now.size);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001570 }
Wei Yang494d1992019-03-11 13:42:52 +08001571
1572 /* register whole pages */
1573 if (int128_ge(remain.size, page_size)) {
1574 MemoryRegionSection now = remain;
1575 now.size = int128_and(now.size, int128_neg(page_size));
1576 register_multipage(fv, &now);
1577 if (int128_eq(remain.size, now.size)) {
1578 return;
1579 }
1580 remain.size = int128_sub(remain.size, now.size);
1581 remain.offset_within_address_space += int128_get64(now.size);
1582 remain.offset_within_region += int128_get64(now.size);
1583 }
1584
1585 /* register last subpage */
1586 register_subpage(fv, &remain);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001587}
1588
Sheng Yang62a27442010-01-26 19:21:16 +08001589void qemu_flush_coalesced_mmio_buffer(void)
1590{
1591 if (kvm_enabled())
1592 kvm_flush_coalesced_mmio_buffer();
1593}
1594
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001595void qemu_mutex_lock_ramlist(void)
1596{
1597 qemu_mutex_lock(&ram_list.mutex);
1598}
1599
1600void qemu_mutex_unlock_ramlist(void)
1601{
1602 qemu_mutex_unlock(&ram_list.mutex);
1603}
1604
Peter Xube9b23c2017-05-12 12:17:41 +08001605void ram_block_dump(Monitor *mon)
1606{
1607 RAMBlock *block;
1608 char *psize;
1609
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001610 RCU_READ_LOCK_GUARD();
Peter Xube9b23c2017-05-12 12:17:41 +08001611 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1612 "Block Name", "PSize", "Offset", "Used", "Total");
1613 RAMBLOCK_FOREACH(block) {
1614 psize = size_to_str(block->page_size);
1615 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1616 " 0x%016" PRIx64 "\n", block->idstr, psize,
1617 (uint64_t)block->offset,
1618 (uint64_t)block->used_length,
1619 (uint64_t)block->max_length);
1620 g_free(psize);
1621 }
Peter Xube9b23c2017-05-12 12:17:41 +08001622}
1623
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001624#ifdef __linux__
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001625/*
1626 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1627 * may or may not name the same files / on the same filesystem now as
1628 * when we actually open and map them. Iterate over the file
1629 * descriptors instead, and use qemu_fd_getpagesize().
1630 */
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001631static int find_min_backend_pagesize(Object *obj, void *opaque)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001632{
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001633 long *hpsize_min = opaque;
1634
1635 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
David Gibson7d5489e2019-03-26 14:33:33 +11001636 HostMemoryBackend *backend = MEMORY_BACKEND(obj);
1637 long hpsize = host_memory_backend_pagesize(backend);
David Gibson2b108082018-04-03 15:05:45 +10001638
David Gibson7d5489e2019-03-26 14:33:33 +11001639 if (host_memory_backend_is_mapped(backend) && (hpsize < *hpsize_min)) {
David Gibson0de6e2a2018-04-03 14:55:11 +10001640 *hpsize_min = hpsize;
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001641 }
1642 }
1643
1644 return 0;
1645}
1646
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001647static int find_max_backend_pagesize(Object *obj, void *opaque)
1648{
1649 long *hpsize_max = opaque;
1650
1651 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
1652 HostMemoryBackend *backend = MEMORY_BACKEND(obj);
1653 long hpsize = host_memory_backend_pagesize(backend);
1654
1655 if (host_memory_backend_is_mapped(backend) && (hpsize > *hpsize_max)) {
1656 *hpsize_max = hpsize;
1657 }
1658 }
1659
1660 return 0;
1661}
1662
1663/*
1664 * TODO: We assume right now that all mapped host memory backends are
1665 * used as RAM, however some might be used for different purposes.
1666 */
1667long qemu_minrampagesize(void)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001668{
1669 long hpsize = LONG_MAX;
1670 long mainrampagesize;
1671 Object *memdev_root;
Tao Xuaa570202019-08-09 14:57:22 +08001672 MachineState *ms = MACHINE(qdev_get_machine());
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001673
David Gibson0de6e2a2018-04-03 14:55:11 +10001674 mainrampagesize = qemu_mempath_getpagesize(mem_path);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001675
1676 /* it's possible we have memory-backend objects with
1677 * hugepage-backed RAM. these may get mapped into system
1678 * address space via -numa parameters or memory hotplug
1679 * hooks. we want to take these into account, but we
1680 * also want to make sure these supported hugepage
1681 * sizes are applicable across the entire range of memory
1682 * we may boot from, so we take the min across all
1683 * backends, and assume normal pages in cases where a
1684 * backend isn't backed by hugepages.
1685 */
1686 memdev_root = object_resolve_path("/objects", NULL);
1687 if (memdev_root) {
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001688 object_child_foreach(memdev_root, find_min_backend_pagesize, &hpsize);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001689 }
1690 if (hpsize == LONG_MAX) {
1691 /* No additional memory regions found ==> Report main RAM page size */
1692 return mainrampagesize;
1693 }
1694
1695 /* If NUMA is disabled or the NUMA nodes are not backed with a
1696 * memory-backend, then there is at least one node using "normal" RAM,
1697 * so if its page size is smaller we have got to report that size instead.
1698 */
1699 if (hpsize > mainrampagesize &&
Tao Xuaa570202019-08-09 14:57:22 +08001700 (ms->numa_state == NULL ||
1701 ms->numa_state->num_nodes == 0 ||
Tao Xu7e721e72019-08-09 14:57:24 +08001702 ms->numa_state->nodes[0].node_memdev == NULL)) {
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001703 static bool warned;
1704 if (!warned) {
1705 error_report("Huge page support disabled (n/a for main memory).");
1706 warned = true;
1707 }
1708 return mainrampagesize;
1709 }
1710
1711 return hpsize;
1712}
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001713
1714long qemu_maxrampagesize(void)
1715{
1716 long pagesize = qemu_mempath_getpagesize(mem_path);
1717 Object *memdev_root = object_resolve_path("/objects", NULL);
1718
1719 if (memdev_root) {
1720 object_child_foreach(memdev_root, find_max_backend_pagesize,
1721 &pagesize);
1722 }
1723 return pagesize;
1724}
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001725#else
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001726long qemu_minrampagesize(void)
1727{
Wei Yang038adc22019-10-13 10:11:45 +08001728 return qemu_real_host_page_size;
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001729}
1730long qemu_maxrampagesize(void)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001731{
Wei Yang038adc22019-10-13 10:11:45 +08001732 return qemu_real_host_page_size;
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001733}
1734#endif
1735
Hikaru Nishidad5dbde42018-09-24 21:32:05 +09001736#ifdef CONFIG_POSIX
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001737static int64_t get_file_size(int fd)
1738{
Stefan Hajnoczi72d41eb2019-08-30 10:30:56 +01001739 int64_t size;
1740#if defined(__linux__)
1741 struct stat st;
1742
1743 if (fstat(fd, &st) < 0) {
1744 return -errno;
1745 }
1746
1747 /* Special handling for devdax character devices */
1748 if (S_ISCHR(st.st_mode)) {
1749 g_autofree char *subsystem_path = NULL;
1750 g_autofree char *subsystem = NULL;
1751
1752 subsystem_path = g_strdup_printf("/sys/dev/char/%d:%d/subsystem",
1753 major(st.st_rdev), minor(st.st_rdev));
1754 subsystem = g_file_read_link(subsystem_path, NULL);
1755
1756 if (subsystem && g_str_has_suffix(subsystem, "/dax")) {
1757 g_autofree char *size_path = NULL;
1758 g_autofree char *size_str = NULL;
1759
1760 size_path = g_strdup_printf("/sys/dev/char/%d:%d/size",
1761 major(st.st_rdev), minor(st.st_rdev));
1762
1763 if (g_file_get_contents(size_path, &size_str, NULL, NULL)) {
1764 return g_ascii_strtoll(size_str, NULL, 0);
1765 }
1766 }
1767 }
1768#endif /* defined(__linux__) */
1769
1770 /* st.st_size may be zero for special files yet lseek(2) works */
1771 size = lseek(fd, 0, SEEK_END);
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001772 if (size < 0) {
1773 return -errno;
1774 }
1775 return size;
1776}
1777
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001778static int file_ram_open(const char *path,
1779 const char *region_name,
1780 bool *created,
1781 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001782{
1783 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001784 char *sanitized_name;
1785 char *c;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001786 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001787
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001788 *created = false;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001789 for (;;) {
1790 fd = open(path, O_RDWR);
1791 if (fd >= 0) {
1792 /* @path names an existing file, use it */
1793 break;
1794 }
1795 if (errno == ENOENT) {
1796 /* @path names a file that doesn't exist, create it */
1797 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1798 if (fd >= 0) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001799 *created = true;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001800 break;
1801 }
1802 } else if (errno == EISDIR) {
1803 /* @path names a directory, create a file there */
1804 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001805 sanitized_name = g_strdup(region_name);
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001806 for (c = sanitized_name; *c != '\0'; c++) {
1807 if (*c == '/') {
1808 *c = '_';
1809 }
1810 }
1811
1812 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1813 sanitized_name);
1814 g_free(sanitized_name);
1815
1816 fd = mkstemp(filename);
1817 if (fd >= 0) {
1818 unlink(filename);
1819 g_free(filename);
1820 break;
1821 }
1822 g_free(filename);
1823 }
1824 if (errno != EEXIST && errno != EINTR) {
1825 error_setg_errno(errp, errno,
1826 "can't open backing store %s for guest RAM",
1827 path);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001828 return -1;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001829 }
1830 /*
1831 * Try again on EINTR and EEXIST. The latter happens when
1832 * something else creates the file between our two open().
1833 */
1834 }
1835
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001836 return fd;
1837}
1838
1839static void *file_ram_alloc(RAMBlock *block,
1840 ram_addr_t memory,
1841 int fd,
1842 bool truncate,
1843 Error **errp)
1844{
Markus Armbruster56e477a2019-12-04 10:36:12 +01001845 Error *err = NULL;
Like Xu5cc87672019-05-19 04:54:21 +08001846 MachineState *ms = MACHINE(qdev_get_machine());
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001847 void *area;
1848
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001849 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang98376842017-12-11 15:28:04 +08001850 if (block->mr->align % block->page_size) {
1851 error_setg(errp, "alignment 0x%" PRIx64
1852 " must be multiples of page size 0x%zx",
1853 block->mr->align, block->page_size);
1854 return NULL;
David Hildenbrand61362b72018-06-07 17:47:05 +02001855 } else if (block->mr->align && !is_power_of_2(block->mr->align)) {
1856 error_setg(errp, "alignment 0x%" PRIx64
1857 " must be a power of two", block->mr->align);
1858 return NULL;
Haozhong Zhang98376842017-12-11 15:28:04 +08001859 }
1860 block->mr->align = MAX(block->page_size, block->mr->align);
Haozhong Zhang83606682016-10-24 20:49:37 +08001861#if defined(__s390x__)
1862 if (kvm_enabled()) {
1863 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1864 }
1865#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001866
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001867 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001868 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001869 "or larger than page size 0x%zx",
1870 memory, block->page_size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001871 return NULL;
Haozhong Zhang1775f112016-11-02 09:05:51 +08001872 }
1873
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001874 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001875
1876 /*
1877 * ftruncate is not supported by hugetlbfs in older
1878 * hosts, so don't bother bailing out on errors.
1879 * If anything goes wrong with it under other filesystems,
1880 * mmap will fail.
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001881 *
1882 * Do not truncate the non-empty backend file to avoid corrupting
1883 * the existing data in the file. Disabling shrinking is not
1884 * enough. For example, the current vNVDIMM implementation stores
1885 * the guest NVDIMM labels at the end of the backend file. If the
1886 * backend file is later extended, QEMU will not be able to find
1887 * those labels. Therefore, extending the non-empty backend file
1888 * is disabled as well.
Marcelo Tosattic9027602010-03-01 20:25:08 -03001889 */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001890 if (truncate && ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001891 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001892 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001893
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001894 area = qemu_ram_mmap(fd, memory, block->mr->align,
Zhang Yi2ac0f162019-02-08 18:10:37 +08001895 block->flags & RAM_SHARED, block->flags & RAM_PMEM);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001896 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001897 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001898 "unable to map backing store for guest RAM");
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001899 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001900 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001901
1902 if (mem_prealloc) {
Markus Armbruster56e477a2019-12-04 10:36:12 +01001903 os_mem_prealloc(fd, area, memory, ms->smp.cpus, &err);
1904 if (err) {
1905 error_propagate(errp, err);
Murilo Opsfelder Araujo53adb9d2019-01-30 21:36:05 -02001906 qemu_ram_munmap(fd, area, memory);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001907 return NULL;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001908 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001909 }
1910
Alex Williamson04b16652010-07-02 11:13:17 -06001911 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001912 return area;
1913}
1914#endif
1915
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001916/* Allocate space within the ram_addr_t space that governs the
1917 * dirty bitmaps.
1918 * Called with the ramlist lock held.
1919 */
Alex Williamsond17b5282010-06-25 11:08:38 -06001920static ram_addr_t find_ram_offset(ram_addr_t size)
1921{
Alex Williamson04b16652010-07-02 11:13:17 -06001922 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001923 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001924
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001925 assert(size != 0); /* it would hand out same offset multiple times */
1926
Mike Day0dc3f442013-09-05 14:41:35 -04001927 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001928 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001929 }
Alex Williamson04b16652010-07-02 11:13:17 -06001930
Peter Xu99e15582017-05-12 12:17:39 +08001931 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001932 ram_addr_t candidate, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001933
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001934 /* Align blocks to start on a 'long' in the bitmap
1935 * which makes the bitmap sync'ing take the fast path.
1936 */
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001937 candidate = block->offset + block->max_length;
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001938 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
Alex Williamson04b16652010-07-02 11:13:17 -06001939
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001940 /* Search for the closest following block
1941 * and find the gap.
1942 */
Peter Xu99e15582017-05-12 12:17:39 +08001943 RAMBLOCK_FOREACH(next_block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001944 if (next_block->offset >= candidate) {
Alex Williamson04b16652010-07-02 11:13:17 -06001945 next = MIN(next, next_block->offset);
1946 }
1947 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001948
1949 /* If it fits remember our place and remember the size
1950 * of gap, but keep going so that we might find a smaller
1951 * gap to fill so avoiding fragmentation.
1952 */
1953 if (next - candidate >= size && next - candidate < mingap) {
1954 offset = candidate;
1955 mingap = next - candidate;
Alex Williamson04b16652010-07-02 11:13:17 -06001956 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001957
1958 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
Alex Williamson04b16652010-07-02 11:13:17 -06001959 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001960
1961 if (offset == RAM_ADDR_MAX) {
1962 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1963 (uint64_t)size);
1964 abort();
1965 }
1966
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001967 trace_find_ram_offset(size, offset);
1968
Alex Williamson04b16652010-07-02 11:13:17 -06001969 return offset;
1970}
1971
David Hildenbrandc1361802018-06-20 22:27:36 +02001972static unsigned long last_ram_page(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001973{
Alex Williamsond17b5282010-06-25 11:08:38 -06001974 RAMBlock *block;
1975 ram_addr_t last = 0;
1976
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01001977 RCU_READ_LOCK_GUARD();
Peter Xu99e15582017-05-12 12:17:39 +08001978 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001979 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001980 }
Juan Quintelab8c48992017-03-21 17:44:30 +01001981 return last >> TARGET_PAGE_BITS;
Alex Williamsond17b5282010-06-25 11:08:38 -06001982}
1983
Jason Baronddb97f12012-08-02 15:44:16 -04001984static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1985{
1986 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001987
1988 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001989 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001990 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1991 if (ret) {
1992 perror("qemu_madvise");
1993 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1994 "but dump_guest_core=off specified\n");
1995 }
1996 }
1997}
1998
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001999const char *qemu_ram_get_idstr(RAMBlock *rb)
2000{
2001 return rb->idstr;
2002}
2003
Yury Kotov754cb9c2019-02-15 20:45:44 +03002004void *qemu_ram_get_host_addr(RAMBlock *rb)
2005{
2006 return rb->host;
2007}
2008
2009ram_addr_t qemu_ram_get_offset(RAMBlock *rb)
2010{
2011 return rb->offset;
2012}
2013
2014ram_addr_t qemu_ram_get_used_length(RAMBlock *rb)
2015{
2016 return rb->used_length;
2017}
2018
Dr. David Alan Gilbert463a4ac2017-03-07 18:36:36 +00002019bool qemu_ram_is_shared(RAMBlock *rb)
2020{
2021 return rb->flags & RAM_SHARED;
2022}
2023
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +00002024/* Note: Only set at the start of postcopy */
2025bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
2026{
2027 return rb->flags & RAM_UF_ZEROPAGE;
2028}
2029
2030void qemu_ram_set_uf_zeroable(RAMBlock *rb)
2031{
2032 rb->flags |= RAM_UF_ZEROPAGE;
2033}
2034
Cédric Le Goaterb895de52018-05-14 08:57:00 +02002035bool qemu_ram_is_migratable(RAMBlock *rb)
2036{
2037 return rb->flags & RAM_MIGRATABLE;
2038}
2039
2040void qemu_ram_set_migratable(RAMBlock *rb)
2041{
2042 rb->flags |= RAM_MIGRATABLE;
2043}
2044
2045void qemu_ram_unset_migratable(RAMBlock *rb)
2046{
2047 rb->flags &= ~RAM_MIGRATABLE;
2048}
2049
Mike Dayae3a7042013-09-05 14:41:35 -04002050/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002051void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08002052{
Gongleifa53a0e2016-05-10 10:04:59 +08002053 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08002054
Avi Kivityc5705a72011-12-20 15:59:12 +02002055 assert(new_block);
2056 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002057
Anthony Liguori09e5ab62012-02-03 12:28:43 -06002058 if (dev) {
2059 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002060 if (id) {
2061 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05002062 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002063 }
2064 }
2065 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2066
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01002067 RCU_READ_LOCK_GUARD();
Peter Xu99e15582017-05-12 12:17:39 +08002068 RAMBLOCK_FOREACH(block) {
Gongleifa53a0e2016-05-10 10:04:59 +08002069 if (block != new_block &&
2070 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06002071 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2072 new_block->idstr);
2073 abort();
2074 }
2075 }
Avi Kivityc5705a72011-12-20 15:59:12 +02002076}
2077
Mike Dayae3a7042013-09-05 14:41:35 -04002078/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002079void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08002080{
Mike Dayae3a7042013-09-05 14:41:35 -04002081 /* FIXME: arch_init.c assumes that this is not called throughout
2082 * migration. Ignore the problem since hot-unplug during migration
2083 * does not work anyway.
2084 */
Hu Tao20cfe882014-04-02 15:13:26 +08002085 if (block) {
2086 memset(block->idstr, 0, sizeof(block->idstr));
2087 }
2088}
2089
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002090size_t qemu_ram_pagesize(RAMBlock *rb)
2091{
2092 return rb->page_size;
2093}
2094
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002095/* Returns the largest size of page in use */
2096size_t qemu_ram_pagesize_largest(void)
2097{
2098 RAMBlock *block;
2099 size_t largest = 0;
2100
Peter Xu99e15582017-05-12 12:17:39 +08002101 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002102 largest = MAX(largest, qemu_ram_pagesize(block));
2103 }
2104
2105 return largest;
2106}
2107
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002108static int memory_try_enable_merging(void *addr, size_t len)
2109{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02002110 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002111 /* disabled by the user */
2112 return 0;
2113 }
2114
2115 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
2116}
2117
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002118/* Only legal before guest might have detected the memory size: e.g. on
2119 * incoming migration, or right after reset.
2120 *
2121 * As memory core doesn't know how is memory accessed, it is up to
2122 * resize callback to update device state and/or add assertions to detect
2123 * misuse, if necessary.
2124 */
Gongleifa53a0e2016-05-10 10:04:59 +08002125int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002126{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002127 assert(block);
2128
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002129 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01002130
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002131 if (block->used_length == newsize) {
2132 return 0;
2133 }
2134
2135 if (!(block->flags & RAM_RESIZEABLE)) {
2136 error_setg_errno(errp, EINVAL,
2137 "Length mismatch: %s: 0x" RAM_ADDR_FMT
2138 " in != 0x" RAM_ADDR_FMT, block->idstr,
2139 newsize, block->used_length);
2140 return -EINVAL;
2141 }
2142
2143 if (block->max_length < newsize) {
2144 error_setg_errno(errp, EINVAL,
2145 "Length too large: %s: 0x" RAM_ADDR_FMT
2146 " > 0x" RAM_ADDR_FMT, block->idstr,
2147 newsize, block->max_length);
2148 return -EINVAL;
2149 }
2150
2151 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
2152 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01002153 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
2154 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002155 memory_region_set_size(block->mr, newsize);
2156 if (block->resized) {
2157 block->resized(block->idstr, newsize, block->host);
2158 }
2159 return 0;
2160}
2161
Beata Michalska61c490e2019-11-21 00:08:41 +00002162/*
2163 * Trigger sync on the given ram block for range [start, start + length]
2164 * with the backing store if one is available.
2165 * Otherwise no-op.
2166 * @Note: this is supposed to be a synchronous op.
2167 */
2168void qemu_ram_writeback(RAMBlock *block, ram_addr_t start, ram_addr_t length)
2169{
2170 void *addr = ramblock_ptr(block, start);
2171
2172 /* The requested range should fit in within the block range */
2173 g_assert((start + length) <= block->used_length);
2174
2175#ifdef CONFIG_LIBPMEM
2176 /* The lack of support for pmem should not block the sync */
2177 if (ramblock_is_pmem(block)) {
2178 pmem_persist(addr, length);
2179 return;
2180 }
2181#endif
2182 if (block->fd >= 0) {
2183 /**
2184 * Case there is no support for PMEM or the memory has not been
2185 * specified as persistent (or is not one) - use the msync.
2186 * Less optimal but still achieves the same goal
2187 */
2188 if (qemu_msync(addr, length, block->fd)) {
2189 warn_report("%s: failed to sync memory range: start: "
2190 RAM_ADDR_FMT " length: " RAM_ADDR_FMT,
2191 __func__, start, length);
2192 }
2193 }
2194}
2195
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002196/* Called with ram_list.mutex held */
2197static void dirty_memory_extend(ram_addr_t old_ram_size,
2198 ram_addr_t new_ram_size)
2199{
2200 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
2201 DIRTY_MEMORY_BLOCK_SIZE);
2202 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
2203 DIRTY_MEMORY_BLOCK_SIZE);
2204 int i;
2205
2206 /* Only need to extend if block count increased */
2207 if (new_num_blocks <= old_num_blocks) {
2208 return;
2209 }
2210
2211 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
2212 DirtyMemoryBlocks *old_blocks;
2213 DirtyMemoryBlocks *new_blocks;
2214 int j;
2215
2216 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
2217 new_blocks = g_malloc(sizeof(*new_blocks) +
2218 sizeof(new_blocks->blocks[0]) * new_num_blocks);
2219
2220 if (old_num_blocks) {
2221 memcpy(new_blocks->blocks, old_blocks->blocks,
2222 old_num_blocks * sizeof(old_blocks->blocks[0]));
2223 }
2224
2225 for (j = old_num_blocks; j < new_num_blocks; j++) {
2226 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
2227 }
2228
2229 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
2230
2231 if (old_blocks) {
2232 g_free_rcu(old_blocks, rcu);
2233 }
2234 }
2235}
2236
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002237static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
Avi Kivityc5705a72011-12-20 15:59:12 +02002238{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002239 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01002240 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002241 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002242 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002243
Juan Quintelab8c48992017-03-21 17:44:30 +01002244 old_ram_size = last_ram_page();
Avi Kivityc5705a72011-12-20 15:59:12 +02002245
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002246 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002247 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002248
2249 if (!new_block->host) {
2250 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002251 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002252 new_block->mr, &err);
2253 if (err) {
2254 error_propagate(errp, err);
2255 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002256 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002257 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002258 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002259 new_block->host = phys_mem_alloc(new_block->max_length,
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002260 &new_block->mr->align, shared);
Markus Armbruster39228252013-07-31 15:11:11 +02002261 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08002262 error_setg_errno(errp, errno,
2263 "cannot set up guest memory '%s'",
2264 memory_region_name(new_block->mr));
2265 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002266 return;
Markus Armbruster39228252013-07-31 15:11:11 +02002267 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002268 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002269 }
2270 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002271
Li Zhijiandd631692015-07-02 20:18:06 +08002272 new_ram_size = MAX(old_ram_size,
2273 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
2274 if (new_ram_size > old_ram_size) {
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002275 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08002276 }
Mike Day0d53d9f2015-01-21 13:45:24 +01002277 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
2278 * QLIST (which has an RCU-friendly variant) does not have insertion at
2279 * tail, so save the last element in last_block.
2280 */
Peter Xu99e15582017-05-12 12:17:39 +08002281 RAMBLOCK_FOREACH(block) {
Mike Day0d53d9f2015-01-21 13:45:24 +01002282 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002283 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002284 break;
2285 }
2286 }
2287 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002288 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002289 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002290 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002291 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04002292 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002293 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002294 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06002295
Mike Day0dc3f442013-09-05 14:41:35 -04002296 /* Write list before version */
2297 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002298 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002299 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002300
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002301 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01002302 new_block->used_length,
2303 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002304
Paolo Bonzinia904c912015-01-21 16:18:35 +01002305 if (new_block->host) {
2306 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2307 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08002308 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01002309 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzini0987d732016-12-21 00:31:36 +08002310 ram_block_notify_add(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002311 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002312}
2313
Hikaru Nishidad5dbde42018-09-24 21:32:05 +09002314#ifdef CONFIG_POSIX
Marc-André Lureau38b33622017-06-02 18:12:23 +04002315RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
Junyan Hecbfc0172018-07-18 15:47:58 +08002316 uint32_t ram_flags, int fd,
Marc-André Lureau38b33622017-06-02 18:12:23 +04002317 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002318{
2319 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002320 Error *local_err = NULL;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002321 int64_t file_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002322
Junyan Hea4de8552018-07-18 15:48:00 +08002323 /* Just support these ram flags by now. */
2324 assert((ram_flags & ~(RAM_SHARED | RAM_PMEM)) == 0);
2325
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002326 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002327 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08002328 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002329 }
2330
Marc-André Lureaue45e7ae2017-06-02 18:12:21 +04002331 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2332 error_setg(errp,
2333 "host lacks kvm mmu notifiers, -mem-path unsupported");
2334 return NULL;
2335 }
2336
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002337 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2338 /*
2339 * file_ram_alloc() needs to allocate just like
2340 * phys_mem_alloc, but we haven't bothered to provide
2341 * a hook there.
2342 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002343 error_setg(errp,
2344 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08002345 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002346 }
2347
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002348 size = HOST_PAGE_ALIGN(size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002349 file_size = get_file_size(fd);
2350 if (file_size > 0 && file_size < size) {
2351 error_setg(errp, "backing store %s size 0x%" PRIx64
2352 " does not match 'size' option 0x" RAM_ADDR_FMT,
2353 mem_path, file_size, size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002354 return NULL;
2355 }
2356
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002357 new_block = g_malloc0(sizeof(*new_block));
2358 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002359 new_block->used_length = size;
2360 new_block->max_length = size;
Junyan Hecbfc0172018-07-18 15:47:58 +08002361 new_block->flags = ram_flags;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002362 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002363 if (!new_block->host) {
2364 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08002365 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002366 }
2367
Junyan Hecbfc0172018-07-18 15:47:58 +08002368 ram_block_add(new_block, &local_err, ram_flags & RAM_SHARED);
Hu Taoef701d72014-09-09 13:27:54 +08002369 if (local_err) {
2370 g_free(new_block);
2371 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002372 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002373 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002374 return new_block;
Marc-André Lureau38b33622017-06-02 18:12:23 +04002375
2376}
2377
2378
2379RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Junyan Hecbfc0172018-07-18 15:47:58 +08002380 uint32_t ram_flags, const char *mem_path,
Marc-André Lureau38b33622017-06-02 18:12:23 +04002381 Error **errp)
2382{
2383 int fd;
2384 bool created;
2385 RAMBlock *block;
2386
2387 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2388 if (fd < 0) {
2389 return NULL;
2390 }
2391
Junyan Hecbfc0172018-07-18 15:47:58 +08002392 block = qemu_ram_alloc_from_fd(size, mr, ram_flags, fd, errp);
Marc-André Lureau38b33622017-06-02 18:12:23 +04002393 if (!block) {
2394 if (created) {
2395 unlink(mem_path);
2396 }
2397 close(fd);
2398 return NULL;
2399 }
2400
2401 return block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002402}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002403#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002404
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002405static
Fam Zheng528f46a2016-03-01 14:18:18 +08002406RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2407 void (*resized)(const char*,
2408 uint64_t length,
2409 void *host),
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002410 void *host, bool resizeable, bool share,
Fam Zheng528f46a2016-03-01 14:18:18 +08002411 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002412{
2413 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002414 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002415
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002416 size = HOST_PAGE_ALIGN(size);
2417 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002418 new_block = g_malloc0(sizeof(*new_block));
2419 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002420 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002421 new_block->used_length = size;
2422 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002423 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002424 new_block->fd = -1;
Wei Yang038adc22019-10-13 10:11:45 +08002425 new_block->page_size = qemu_real_host_page_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002426 new_block->host = host;
2427 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002428 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002429 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002430 if (resizeable) {
2431 new_block->flags |= RAM_RESIZEABLE;
2432 }
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002433 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002434 if (local_err) {
2435 g_free(new_block);
2436 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002437 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002438 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002439 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002440}
2441
Fam Zheng528f46a2016-03-01 14:18:18 +08002442RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002443 MemoryRegion *mr, Error **errp)
2444{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002445 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2446 false, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002447}
2448
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002449RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2450 MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00002451{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002452 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2453 share, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002454}
2455
Fam Zheng528f46a2016-03-01 14:18:18 +08002456RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002457 void (*resized)(const char*,
2458 uint64_t length,
2459 void *host),
2460 MemoryRegion *mr, Error **errp)
2461{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002462 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2463 false, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00002464}
bellarde9a1ab12007-02-08 23:08:38 +00002465
Paolo Bonzini43771532013-09-09 17:58:40 +02002466static void reclaim_ramblock(RAMBlock *block)
2467{
2468 if (block->flags & RAM_PREALLOC) {
2469 ;
2470 } else if (xen_enabled()) {
2471 xen_invalidate_map_cache_entry(block->host);
2472#ifndef _WIN32
2473 } else if (block->fd >= 0) {
Murilo Opsfelder Araujo53adb9d2019-01-30 21:36:05 -02002474 qemu_ram_munmap(block->fd, block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02002475 close(block->fd);
2476#endif
2477 } else {
2478 qemu_anon_ram_free(block->host, block->max_length);
2479 }
2480 g_free(block);
2481}
2482
Fam Zhengf1060c52016-03-01 14:18:22 +08002483void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00002484{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02002485 if (!block) {
2486 return;
2487 }
2488
Paolo Bonzini0987d732016-12-21 00:31:36 +08002489 if (block->host) {
2490 ram_block_notify_remove(block->host, block->max_length);
2491 }
2492
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002493 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08002494 QLIST_REMOVE_RCU(block, next);
2495 ram_list.mru_block = NULL;
2496 /* Write list before version */
2497 smp_wmb();
2498 ram_list.version++;
2499 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002500 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00002501}
2502
Huang Yingcd19cfa2011-03-02 08:56:19 +01002503#ifndef _WIN32
2504void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2505{
2506 RAMBlock *block;
2507 ram_addr_t offset;
2508 int flags;
2509 void *area, *vaddr;
2510
Peter Xu99e15582017-05-12 12:17:39 +08002511 RAMBLOCK_FOREACH(block) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002512 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002513 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02002514 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002515 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002516 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02002517 } else if (xen_enabled()) {
2518 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002519 } else {
2520 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02002521 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002522 flags |= (block->flags & RAM_SHARED ?
2523 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02002524 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2525 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002526 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02002527 /*
2528 * Remap needs to match alloc. Accelerators that
2529 * set phys_mem_alloc never remap. If they did,
2530 * we'd need a remap hook here.
2531 */
2532 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2533
Huang Yingcd19cfa2011-03-02 08:56:19 +01002534 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2535 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2536 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002537 }
2538 if (area != vaddr) {
Alistair Francis493d89b2018-02-03 09:43:14 +01002539 error_report("Could not remap addr: "
2540 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2541 length, addr);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002542 exit(1);
2543 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002544 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002545 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002546 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01002547 }
2548 }
2549}
2550#endif /* !_WIN32 */
2551
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002552/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04002553 * This should not be used for general purpose DMA. Use address_space_map
2554 * or address_space_rw instead. For local memory (e.g. video ram) that the
2555 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04002556 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002557 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002558 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002559void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002560{
Gonglei3655cb92016-02-20 10:35:20 +08002561 RAMBlock *block = ram_block;
2562
2563 if (block == NULL) {
2564 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002565 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002566 }
Mike Dayae3a7042013-09-05 14:41:35 -04002567
2568 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002569 /* We need to check if the requested address is in the RAM
2570 * because we don't want to map the entire memory in QEMU.
2571 * In that case just map until the end of the page.
2572 */
2573 if (block->offset == 0) {
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002574 return xen_map_cache(addr, 0, 0, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002575 }
Mike Dayae3a7042013-09-05 14:41:35 -04002576
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002577 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002578 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002579 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00002580}
2581
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002582/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04002583 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04002584 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002585 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04002586 */
Gonglei3655cb92016-02-20 10:35:20 +08002587static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002588 hwaddr *size, bool lock)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002589{
Gonglei3655cb92016-02-20 10:35:20 +08002590 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002591 if (*size == 0) {
2592 return NULL;
2593 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002594
Gonglei3655cb92016-02-20 10:35:20 +08002595 if (block == NULL) {
2596 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002597 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002598 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002599 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002600
2601 if (xen_enabled() && block->host == NULL) {
2602 /* We need to check if the requested address is in the RAM
2603 * because we don't want to map the entire memory in QEMU.
2604 * In that case just map the requested area.
2605 */
2606 if (block->offset == 0) {
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002607 return xen_map_cache(addr, *size, lock, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002608 }
2609
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002610 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002611 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002612
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002613 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002614}
2615
Dr. David Alan Gilbertf90bb712018-03-12 17:20:57 +00002616/* Return the offset of a hostpointer within a ramblock */
2617ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2618{
2619 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2620 assert((uintptr_t)host >= (uintptr_t)rb->host);
2621 assert(res < rb->max_length);
2622
2623 return res;
2624}
2625
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002626/*
2627 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2628 * in that RAMBlock.
2629 *
2630 * ptr: Host pointer to look up
2631 * round_offset: If true round the result offset down to a page boundary
2632 * *ram_addr: set to result ram_addr
2633 * *offset: set to result offset within the RAMBlock
2634 *
2635 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04002636 *
2637 * By the time this function returns, the returned pointer is not protected
2638 * by RCU anymore. If the caller is not within an RCU critical section and
2639 * does not hold the iothread lock, it must have other means of protecting the
2640 * pointer, such as a reference to the region that includes the incoming
2641 * ram_addr_t.
2642 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002643RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002644 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00002645{
pbrook94a6b542009-04-11 17:15:54 +00002646 RAMBlock *block;
2647 uint8_t *host = ptr;
2648
Jan Kiszka868bb332011-06-21 22:59:09 +02002649 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02002650 ram_addr_t ram_addr;
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01002651 RCU_READ_LOCK_GUARD();
Paolo Bonzinif615f392016-05-26 10:07:50 +02002652 ram_addr = xen_ram_addr_from_mapcache(ptr);
2653 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002654 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01002655 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002656 }
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002657 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002658 }
2659
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01002660 RCU_READ_LOCK_GUARD();
Mike Day0dc3f442013-09-05 14:41:35 -04002661 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002662 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002663 goto found;
2664 }
2665
Peter Xu99e15582017-05-12 12:17:39 +08002666 RAMBLOCK_FOREACH(block) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002667 /* This case append when the block is not mapped. */
2668 if (block->host == NULL) {
2669 continue;
2670 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002671 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002672 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06002673 }
pbrook94a6b542009-04-11 17:15:54 +00002674 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002675
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002676 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02002677
2678found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002679 *offset = (host - block->host);
2680 if (round_offset) {
2681 *offset &= TARGET_PAGE_MASK;
2682 }
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002683 return block;
2684}
2685
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002686/*
2687 * Finds the named RAMBlock
2688 *
2689 * name: The name of RAMBlock to find
2690 *
2691 * Returns: RAMBlock (or NULL if not found)
2692 */
2693RAMBlock *qemu_ram_block_by_name(const char *name)
2694{
2695 RAMBlock *block;
2696
Peter Xu99e15582017-05-12 12:17:39 +08002697 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002698 if (!strcmp(name, block->idstr)) {
2699 return block;
2700 }
2701 }
2702
2703 return NULL;
2704}
2705
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002706/* Some of the softmmu routines need to translate from a host pointer
2707 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002708ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002709{
2710 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02002711 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002712
Paolo Bonzinif615f392016-05-26 10:07:50 +02002713 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002714 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002715 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002716 }
2717
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002718 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002719}
Alex Williamsonf471a172010-06-11 11:11:42 -06002720
pbrook0f459d12008-06-09 00:20:13 +00002721/* Generate a debug exception if a watchpoint has been hit. */
David Hildenbrand00263482019-08-23 12:07:40 +02002722void cpu_check_watchpoint(CPUState *cpu, vaddr addr, vaddr len,
2723 MemTxAttrs attrs, int flags, uintptr_t ra)
pbrook0f459d12008-06-09 00:20:13 +00002724{
Sergey Fedorov568496c2016-02-11 11:17:32 +00002725 CPUClass *cc = CPU_GET_CLASS(cpu);
aliguoria1d1bb32008-11-18 20:07:32 +00002726 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002727
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002728 assert(tcg_enabled());
Andreas Färberff4700b2013-08-26 18:23:18 +02002729 if (cpu->watchpoint_hit) {
Richard Henderson50b107c2019-08-24 09:51:09 -07002730 /*
2731 * We re-entered the check after replacing the TB.
2732 * Now raise the debug interrupt so that it will
2733 * trigger after the current instruction.
2734 */
2735 qemu_mutex_lock_iothread();
Andreas Färber93afead2013-08-26 03:41:01 +02002736 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
Richard Henderson50b107c2019-08-24 09:51:09 -07002737 qemu_mutex_unlock_iothread();
aliguori06d55cc2008-11-18 20:24:06 +00002738 return;
2739 }
David Hildenbrand00263482019-08-23 12:07:40 +02002740
2741 addr = cc->adjust_watchpoint_address(cpu, addr, len);
Andreas Färberff4700b2013-08-26 18:23:18 +02002742 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Richard Henderson56ad8b02019-08-24 08:21:34 -07002743 if (watchpoint_address_matches(wp, addr, len)
Peter Maydell05068c02014-09-12 14:06:48 +01002744 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002745 if (flags == BP_MEM_READ) {
2746 wp->flags |= BP_WATCHPOINT_HIT_READ;
2747 } else {
2748 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2749 }
David Hildenbrand00263482019-08-23 12:07:40 +02002750 wp->hitaddr = MAX(addr, wp->vaddr);
Peter Maydell66b9b432015-04-26 16:49:24 +01002751 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002752 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002753 if (wp->flags & BP_CPU &&
2754 !cc->debug_check_watchpoint(cpu, wp)) {
2755 wp->flags &= ~BP_WATCHPOINT_HIT;
2756 continue;
2757 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002758 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002759
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002760 mmap_lock();
Richard Hendersonae57db62019-09-21 20:24:12 -07002761 tb_check_watchpoint(cpu, ra);
aliguori6e140f22008-11-18 20:37:55 +00002762 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002763 cpu->exception_index = EXCP_DEBUG;
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002764 mmap_unlock();
David Hildenbrand00263482019-08-23 12:07:40 +02002765 cpu_loop_exit_restore(cpu, ra);
aliguori6e140f22008-11-18 20:37:55 +00002766 } else {
Richard Henderson9b990ee2017-10-13 10:50:02 -07002767 /* Force execution of one insn next time. */
2768 cpu->cflags_next_tb = 1 | curr_cflags();
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002769 mmap_unlock();
David Hildenbrand00263482019-08-23 12:07:40 +02002770 if (ra) {
2771 cpu_restore_state(cpu, ra, true);
2772 }
Peter Maydell6886b982016-05-17 15:18:04 +01002773 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002774 }
aliguori06d55cc2008-11-18 20:24:06 +00002775 }
aliguori6e140f22008-11-18 20:37:55 +00002776 } else {
2777 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002778 }
2779 }
2780}
2781
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01002782static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
Philippe Mathieu-Daudéa152be42020-02-19 19:52:44 +01002783 MemTxAttrs attrs, void *buf, hwaddr len);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002784static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
Philippe Mathieu-Daudéa152be42020-02-19 19:52:44 +01002785 const void *buf, hwaddr len);
Li Zhijian0c249ff2019-01-17 20:49:01 +08002786static bool flatview_access_valid(FlatView *fv, hwaddr addr, hwaddr len,
Peter Maydelleace72b2018-05-31 14:50:52 +01002787 bool is_write, MemTxAttrs attrs);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002788
Peter Maydellf25a49e2015-04-26 16:49:24 +01002789static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2790 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002791{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002792 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002793 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002794 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002795
blueswir1db7b5422007-05-26 17:36:03 +00002796#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002797 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002798 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002799#endif
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002800 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
Peter Maydell5c9eb022015-04-26 16:49:24 +01002801 if (res) {
2802 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002803 }
Peter Maydell6d3ede52018-06-15 14:57:14 +01002804 *data = ldn_p(buf, len);
2805 return MEMTX_OK;
blueswir1db7b5422007-05-26 17:36:03 +00002806}
2807
Peter Maydellf25a49e2015-04-26 16:49:24 +01002808static MemTxResult subpage_write(void *opaque, hwaddr addr,
2809 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002810{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002811 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002812 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002813
blueswir1db7b5422007-05-26 17:36:03 +00002814#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002815 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002816 " value %"PRIx64"\n",
2817 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002818#endif
Peter Maydell6d3ede52018-06-15 14:57:14 +01002819 stn_p(buf, len, value);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002820 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002821}
2822
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002823static bool subpage_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002824 unsigned len, bool is_write,
2825 MemTxAttrs attrs)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002826{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002827 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002828#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002829 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002830 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002831#endif
2832
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002833 return flatview_access_valid(subpage->fv, addr + subpage->base,
Peter Maydelleace72b2018-05-31 14:50:52 +01002834 len, is_write, attrs);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002835}
2836
Avi Kivity70c68e42012-01-02 12:32:48 +02002837static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002838 .read_with_attrs = subpage_read,
2839 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002840 .impl.min_access_size = 1,
2841 .impl.max_access_size = 8,
2842 .valid.min_access_size = 1,
2843 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002844 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002845 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002846};
2847
Wei Yangb797ab12019-03-21 16:25:53 +08002848static int subpage_register(subpage_t *mmio, uint32_t start, uint32_t end,
2849 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002850{
2851 int idx, eidx;
2852
2853 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2854 return -1;
2855 idx = SUBPAGE_IDX(start);
2856 eidx = SUBPAGE_IDX(end);
2857#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002858 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2859 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002860#endif
blueswir1db7b5422007-05-26 17:36:03 +00002861 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002862 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002863 }
2864
2865 return 0;
2866}
2867
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002868static subpage_t *subpage_init(FlatView *fv, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002869{
Anthony Liguoric227f092009-10-01 16:12:16 -05002870 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002871
Wei Yangb797ab12019-03-21 16:25:53 +08002872 /* mmio->sub_section is set to PHYS_SECTION_UNASSIGNED with g_malloc0 */
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01002873 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002874 mmio->fv = fv;
aliguori1eec6142009-02-05 22:06:18 +00002875 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002876 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002877 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002878 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002879#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002880 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2881 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002882#endif
blueswir1db7b5422007-05-26 17:36:03 +00002883
2884 return mmio;
2885}
2886
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002887static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002888{
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002889 assert(fv);
Avi Kivity5312bd82012-02-12 18:32:55 +02002890 MemoryRegionSection section = {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002891 .fv = fv,
Avi Kivity5312bd82012-02-12 18:32:55 +02002892 .mr = mr,
2893 .offset_within_address_space = 0,
2894 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002895 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002896 };
2897
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002898 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002899}
2900
Peter Maydell2d54f192018-06-15 14:57:14 +01002901MemoryRegionSection *iotlb_to_section(CPUState *cpu,
2902 hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002903{
Peter Maydella54c87b2016-01-21 14:15:05 +00002904 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2905 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002906 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002907 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002908
Peter Maydell2d54f192018-06-15 14:57:14 +01002909 return &sections[index & ~TARGET_PAGE_MASK];
Avi Kivityaa102232012-03-08 17:06:55 +02002910}
2911
Avi Kivitye9179ce2009-06-14 11:38:52 +03002912static void io_mem_init(void)
2913{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002914 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002915 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002916}
2917
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10002918AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
Avi Kivityac1970f2012-10-03 16:22:53 +02002919{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002920 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2921 uint16_t n;
2922
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002923 n = dummy_section(&d->map, fv, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002924 assert(n == PHYS_SECTION_UNASSIGNED);
Paolo Bonzini00752702013-05-29 12:13:54 +02002925
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002926 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002927
2928 return d;
Paolo Bonzini00752702013-05-29 12:13:54 +02002929}
2930
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002931void address_space_dispatch_free(AddressSpaceDispatch *d)
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002932{
2933 phys_sections_free(&d->map);
2934 g_free(d);
2935}
2936
Paolo Bonzini9458a9a2018-02-06 18:37:39 +01002937static void do_nothing(CPUState *cpu, run_on_cpu_data d)
2938{
2939}
2940
2941static void tcg_log_global_after_sync(MemoryListener *listener)
2942{
2943 CPUAddressSpace *cpuas;
2944
2945 /* Wait for the CPU to end the current TB. This avoids the following
2946 * incorrect race:
2947 *
2948 * vCPU migration
2949 * ---------------------- -------------------------
2950 * TLB check -> slow path
2951 * notdirty_mem_write
2952 * write to RAM
2953 * mark dirty
2954 * clear dirty flag
2955 * TLB check -> fast path
2956 * read memory
2957 * write to RAM
2958 *
2959 * by pushing the migration thread's memory read after the vCPU thread has
2960 * written the memory.
2961 */
Pavel Dovgalyuk86cf9e12019-09-17 12:54:06 +03002962 if (replay_mode == REPLAY_MODE_NONE) {
2963 /*
2964 * VGA can make calls to this function while updating the screen.
2965 * In record/replay mode this causes a deadlock, because
2966 * run_on_cpu waits for rr mutex. Therefore no races are possible
2967 * in this case and no need for making run_on_cpu when
2968 * record/replay is not enabled.
2969 */
2970 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2971 run_on_cpu(cpuas->cpu, do_nothing, RUN_ON_CPU_NULL);
2972 }
Paolo Bonzini9458a9a2018-02-06 18:37:39 +01002973}
2974
Avi Kivity1d711482012-10-02 18:54:45 +02002975static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002976{
Peter Maydell32857f42015-10-01 15:29:50 +01002977 CPUAddressSpace *cpuas;
2978 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002979
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04002980 assert(tcg_enabled());
Avi Kivity117712c2012-02-12 21:23:17 +02002981 /* since each CPU stores ram addresses in its TLB cache, we must
2982 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002983 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2984 cpu_reloading_memory_map();
2985 /* The CPU and TLB are protected by the iothread lock.
2986 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2987 * may have split the RCU critical section.
2988 */
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002989 d = address_space_to_dispatch(cpuas->as);
Alex Bennéef35e44e2016-10-21 16:34:18 +01002990 atomic_rcu_set(&cpuas->memory_dispatch, d);
Alex Bennéed10eb082016-11-14 14:17:28 +00002991 tlb_flush(cpuas->cpu);
Avi Kivity50c1e142012-02-08 21:36:02 +02002992}
2993
Avi Kivity62152b82011-07-26 14:26:14 +03002994static void memory_map_init(void)
2995{
Anthony Liguori7267c092011-08-20 22:09:37 -05002996 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002997
Paolo Bonzini57271d62013-11-07 17:14:37 +01002998 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002999 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03003000
Anthony Liguori7267c092011-08-20 22:09:37 -05003001 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02003002 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
3003 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003004 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03003005}
3006
3007MemoryRegion *get_system_memory(void)
3008{
3009 return system_memory;
3010}
3011
Avi Kivity309cb472011-08-08 16:09:03 +03003012MemoryRegion *get_system_io(void)
3013{
3014 return system_io;
3015}
3016
pbrooke2eef172008-06-08 01:09:01 +00003017#endif /* !defined(CONFIG_USER_ONLY) */
3018
bellard13eb76e2004-01-24 15:23:36 +00003019/* physical memory access (slow version, mainly for debug) */
3020#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02003021int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003022 uint8_t *buf, target_ulong len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003023{
Li Zhijian0c249ff2019-01-17 20:49:01 +08003024 int flags;
3025 target_ulong l, page;
pbrook53a59602006-03-25 19:31:22 +00003026 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003027
3028 while (len > 0) {
3029 page = addr & TARGET_PAGE_MASK;
3030 l = (page + TARGET_PAGE_SIZE) - addr;
3031 if (l > len)
3032 l = len;
3033 flags = page_get_flags(page);
3034 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003035 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003036 if (is_write) {
3037 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003038 return -1;
bellard579a97f2007-11-11 14:26:47 +00003039 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003040 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003041 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003042 memcpy(p, buf, l);
3043 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003044 } else {
3045 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003046 return -1;
bellard579a97f2007-11-11 14:26:47 +00003047 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003048 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003049 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003050 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003051 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003052 }
3053 len -= l;
3054 buf += l;
3055 addr += l;
3056 }
Paul Brooka68fe892010-03-01 00:08:59 +00003057 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003058}
bellard8df1cd02005-01-28 22:37:22 +00003059
bellard13eb76e2004-01-24 15:23:36 +00003060#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003061
Paolo Bonzini845b6212015-03-23 11:45:53 +01003062static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02003063 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003064{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003065 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003066 addr += memory_region_get_ram_addr(mr);
3067
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003068 /* No early return if dirty_log_mask is or becomes 0, because
3069 * cpu_physical_memory_set_dirty_range will still call
3070 * xen_modified_memory.
3071 */
3072 if (dirty_log_mask) {
3073 dirty_log_mask =
3074 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003075 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003076 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02003077 assert(tcg_enabled());
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003078 tb_invalidate_phys_range(addr, addr + length);
3079 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
3080 }
3081 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003082}
3083
Stefan Hajnoczi047be4e2019-01-29 11:46:04 +00003084void memory_region_flush_rom_device(MemoryRegion *mr, hwaddr addr, hwaddr size)
3085{
3086 /*
3087 * In principle this function would work on other memory region types too,
3088 * but the ROM device use case is the only one where this operation is
3089 * necessary. Other memory regions should use the
3090 * address_space_read/write() APIs.
3091 */
3092 assert(memory_region_is_romd(mr));
3093
3094 invalidate_and_set_dirty(mr, addr, size);
3095}
3096
Richard Henderson23326162013-07-08 14:55:59 -07003097static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02003098{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02003099 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07003100
3101 /* Regions are assumed to support 1-4 byte accesses unless
3102 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07003103 if (access_size_max == 0) {
3104 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003105 }
Richard Henderson23326162013-07-08 14:55:59 -07003106
3107 /* Bound the maximum access by the alignment of the address. */
3108 if (!mr->ops->impl.unaligned) {
3109 unsigned align_size_max = addr & -addr;
3110 if (align_size_max != 0 && align_size_max < access_size_max) {
3111 access_size_max = align_size_max;
3112 }
3113 }
3114
3115 /* Don't attempt accesses larger than the maximum. */
3116 if (l > access_size_max) {
3117 l = access_size_max;
3118 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01003119 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07003120
3121 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003122}
3123
Jan Kiszka4840f102015-06-18 18:47:22 +02003124static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02003125{
Jan Kiszka4840f102015-06-18 18:47:22 +02003126 bool unlocked = !qemu_mutex_iothread_locked();
3127 bool release_lock = false;
3128
3129 if (unlocked && mr->global_locking) {
3130 qemu_mutex_lock_iothread();
3131 unlocked = false;
3132 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003133 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003134 if (mr->flush_coalesced_mmio) {
3135 if (unlocked) {
3136 qemu_mutex_lock_iothread();
3137 }
3138 qemu_flush_coalesced_mmio_buffer();
3139 if (unlocked) {
3140 qemu_mutex_unlock_iothread();
3141 }
3142 }
3143
3144 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003145}
3146
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003147/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003148static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3149 MemTxAttrs attrs,
Philippe Mathieu-Daudéa152be42020-02-19 19:52:44 +01003150 const void *ptr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003151 hwaddr len, hwaddr addr1,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003152 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00003153{
Philippe Mathieu-Daudé20804672020-02-19 18:01:32 +01003154 uint8_t *ram_ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003155 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01003156 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02003157 bool release_lock = false;
Philippe Mathieu-Daudéa152be42020-02-19 19:52:44 +01003158 const uint8_t *buf = ptr;
ths3b46e622007-09-17 08:09:54 +00003159
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003160 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003161 if (!memory_access_is_direct(mr, true)) {
3162 release_lock |= prepare_mmio_access(mr);
3163 l = memory_access_size(mr, l, addr1);
3164 /* XXX: could force current_cpu to NULL to avoid
3165 potential bugs */
Tony Nguyen9bf825b2019-08-24 04:36:54 +10003166 val = ldn_he_p(buf, l);
Tony Nguyen3d9e7c32019-08-24 04:36:46 +10003167 result |= memory_region_dispatch_write(mr, addr1, val,
Tony Nguyen9bf825b2019-08-24 04:36:54 +10003168 size_memop(l), attrs);
bellard13eb76e2004-01-24 15:23:36 +00003169 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003170 /* RAM case */
Philippe Mathieu-Daudé20804672020-02-19 18:01:32 +01003171 ram_ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
3172 memcpy(ram_ptr, buf, l);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003173 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00003174 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003175
3176 if (release_lock) {
3177 qemu_mutex_unlock_iothread();
3178 release_lock = false;
3179 }
3180
bellard13eb76e2004-01-24 15:23:36 +00003181 len -= l;
3182 buf += l;
3183 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003184
3185 if (!len) {
3186 break;
3187 }
3188
3189 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003190 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003191 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02003192
Peter Maydell3b643492015-04-26 16:49:23 +01003193 return result;
bellard13eb76e2004-01-24 15:23:36 +00003194}
bellard8df1cd02005-01-28 22:37:22 +00003195
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003196/* Called from RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003197static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
Philippe Mathieu-Daudéa152be42020-02-19 19:52:44 +01003198 const void *buf, hwaddr len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003199{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003200 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003201 hwaddr addr1;
3202 MemoryRegion *mr;
3203 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003204
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003205 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003206 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003207 result = flatview_write_continue(fv, addr, attrs, buf, len,
3208 addr1, l, mr);
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003209
3210 return result;
3211}
3212
3213/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003214MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
Philippe Mathieu-Daudéa152be42020-02-19 19:52:44 +01003215 MemTxAttrs attrs, void *ptr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003216 hwaddr len, hwaddr addr1, hwaddr l,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003217 MemoryRegion *mr)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003218{
Philippe Mathieu-Daudé20804672020-02-19 18:01:32 +01003219 uint8_t *ram_ptr;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003220 uint64_t val;
3221 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003222 bool release_lock = false;
Philippe Mathieu-Daudéa152be42020-02-19 19:52:44 +01003223 uint8_t *buf = ptr;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003224
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003225 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003226 if (!memory_access_is_direct(mr, false)) {
3227 /* I/O case */
3228 release_lock |= prepare_mmio_access(mr);
3229 l = memory_access_size(mr, l, addr1);
Tony Nguyen3d9e7c32019-08-24 04:36:46 +10003230 result |= memory_region_dispatch_read(mr, addr1, &val,
Tony Nguyen9bf825b2019-08-24 04:36:54 +10003231 size_memop(l), attrs);
3232 stn_he_p(buf, l, val);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003233 } else {
3234 /* RAM case */
Philippe Mathieu-Daudé20804672020-02-19 18:01:32 +01003235 ram_ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
3236 memcpy(buf, ram_ptr, l);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003237 }
3238
3239 if (release_lock) {
3240 qemu_mutex_unlock_iothread();
3241 release_lock = false;
3242 }
3243
3244 len -= l;
3245 buf += l;
3246 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003247
3248 if (!len) {
3249 break;
3250 }
3251
3252 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003253 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003254 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003255
3256 return result;
3257}
3258
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003259/* Called from RCU critical section. */
3260static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
Philippe Mathieu-Daudéa152be42020-02-19 19:52:44 +01003261 MemTxAttrs attrs, void *buf, hwaddr len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003262{
3263 hwaddr l;
3264 hwaddr addr1;
3265 MemoryRegion *mr;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003266
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003267 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003268 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003269 return flatview_read_continue(fv, addr, attrs, buf, len,
3270 addr1, l, mr);
Avi Kivityac1970f2012-10-03 16:22:53 +02003271}
3272
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003273MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
Philippe Mathieu-Daudédaa3dda2020-02-19 19:54:35 +01003274 MemTxAttrs attrs, void *buf, hwaddr len)
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003275{
3276 MemTxResult result = MEMTX_OK;
3277 FlatView *fv;
3278
3279 if (len > 0) {
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01003280 RCU_READ_LOCK_GUARD();
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003281 fv = address_space_to_flatview(as);
3282 result = flatview_read(fv, addr, attrs, buf, len);
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003283 }
3284
3285 return result;
3286}
3287
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003288MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3289 MemTxAttrs attrs,
Philippe Mathieu-Daudédaa3dda2020-02-19 19:54:35 +01003290 const void *buf, hwaddr len)
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003291{
3292 MemTxResult result = MEMTX_OK;
3293 FlatView *fv;
3294
3295 if (len > 0) {
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01003296 RCU_READ_LOCK_GUARD();
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003297 fv = address_space_to_flatview(as);
3298 result = flatview_write(fv, addr, attrs, buf, len);
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003299 }
3300
3301 return result;
3302}
3303
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003304MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
Philippe Mathieu-Daudédaa3dda2020-02-19 19:54:35 +01003305 void *buf, hwaddr len, bool is_write)
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003306{
3307 if (is_write) {
3308 return address_space_write(as, addr, attrs, buf, len);
3309 } else {
3310 return address_space_read_full(as, addr, attrs, buf, len);
3311 }
3312}
3313
Avi Kivitya8170e52012-10-23 12:30:10 +02003314void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003315 hwaddr len, int is_write)
Avi Kivityac1970f2012-10-03 16:22:53 +02003316{
Peter Maydell5c9eb022015-04-26 16:49:24 +01003317 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3318 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02003319}
3320
Alexander Graf582b55a2013-12-11 14:17:44 +01003321enum write_rom_type {
3322 WRITE_DATA,
3323 FLUSH_CACHE,
3324};
3325
Peter Maydell75693e12018-12-14 13:30:48 +00003326static inline MemTxResult address_space_write_rom_internal(AddressSpace *as,
3327 hwaddr addr,
3328 MemTxAttrs attrs,
Philippe Mathieu-Daudédaa3dda2020-02-19 19:54:35 +01003329 const void *ptr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003330 hwaddr len,
Peter Maydell75693e12018-12-14 13:30:48 +00003331 enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00003332{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003333 hwaddr l;
Philippe Mathieu-Daudé20804672020-02-19 18:01:32 +01003334 uint8_t *ram_ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003335 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003336 MemoryRegion *mr;
Philippe Mathieu-Daudédaa3dda2020-02-19 19:54:35 +01003337 const uint8_t *buf = ptr;
ths3b46e622007-09-17 08:09:54 +00003338
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01003339 RCU_READ_LOCK_GUARD();
bellardd0ecd2a2006-04-23 17:14:48 +00003340 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003341 l = len;
Peter Maydell75693e12018-12-14 13:30:48 +00003342 mr = address_space_translate(as, addr, &addr1, &l, true, attrs);
ths3b46e622007-09-17 08:09:54 +00003343
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003344 if (!(memory_region_is_ram(mr) ||
3345 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02003346 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003347 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00003348 /* ROM/RAM case */
Philippe Mathieu-Daudé20804672020-02-19 18:01:32 +01003349 ram_ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01003350 switch (type) {
3351 case WRITE_DATA:
Philippe Mathieu-Daudé20804672020-02-19 18:01:32 +01003352 memcpy(ram_ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01003353 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003354 break;
3355 case FLUSH_CACHE:
Philippe Mathieu-Daudé20804672020-02-19 18:01:32 +01003356 flush_icache_range((uintptr_t)ram_ptr, (uintptr_t)ram_ptr + l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003357 break;
3358 }
bellardd0ecd2a2006-04-23 17:14:48 +00003359 }
3360 len -= l;
3361 buf += l;
3362 addr += l;
3363 }
Peter Maydell75693e12018-12-14 13:30:48 +00003364 return MEMTX_OK;
bellardd0ecd2a2006-04-23 17:14:48 +00003365}
3366
Alexander Graf582b55a2013-12-11 14:17:44 +01003367/* used for ROM loading : can write in RAM and ROM */
Peter Maydell3c8133f2018-12-14 13:30:48 +00003368MemTxResult address_space_write_rom(AddressSpace *as, hwaddr addr,
3369 MemTxAttrs attrs,
Philippe Mathieu-Daudédaa3dda2020-02-19 19:54:35 +01003370 const void *buf, hwaddr len)
Alexander Graf582b55a2013-12-11 14:17:44 +01003371{
Peter Maydell3c8133f2018-12-14 13:30:48 +00003372 return address_space_write_rom_internal(as, addr, attrs,
3373 buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01003374}
3375
Li Zhijian0c249ff2019-01-17 20:49:01 +08003376void cpu_flush_icache_range(hwaddr start, hwaddr len)
Alexander Graf582b55a2013-12-11 14:17:44 +01003377{
3378 /*
3379 * This function should do the same thing as an icache flush that was
3380 * triggered from within the guest. For TCG we are always cache coherent,
3381 * so there is no need to flush anything. For KVM / Xen we need to flush
3382 * the host's instruction cache at least.
3383 */
3384 if (tcg_enabled()) {
3385 return;
3386 }
3387
Peter Maydell75693e12018-12-14 13:30:48 +00003388 address_space_write_rom_internal(&address_space_memory,
3389 start, MEMTXATTRS_UNSPECIFIED,
3390 NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01003391}
3392
aliguori6d16c2f2009-01-22 16:59:11 +00003393typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003394 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00003395 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003396 hwaddr addr;
3397 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003398 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00003399} BounceBuffer;
3400
3401static BounceBuffer bounce;
3402
aliguoriba223c22009-01-22 16:59:16 +00003403typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08003404 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003405 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003406} MapClient;
3407
Fam Zheng38e047b2015-03-16 17:03:35 +08003408QemuMutex map_client_list_lock;
Paolo Bonzinib58deb32018-12-06 11:58:10 +01003409static QLIST_HEAD(, MapClient) map_client_list
Blue Swirl72cf2d42009-09-12 07:36:22 +00003410 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003411
Fam Zhenge95205e2015-03-16 17:03:37 +08003412static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00003413{
Blue Swirl72cf2d42009-09-12 07:36:22 +00003414 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003415 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003416}
3417
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003418static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00003419{
3420 MapClient *client;
3421
Blue Swirl72cf2d42009-09-12 07:36:22 +00003422 while (!QLIST_EMPTY(&map_client_list)) {
3423 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08003424 qemu_bh_schedule(client->bh);
3425 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00003426 }
3427}
3428
Fam Zhenge95205e2015-03-16 17:03:37 +08003429void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003430{
3431 MapClient *client = g_malloc(sizeof(*client));
3432
Fam Zheng38e047b2015-03-16 17:03:35 +08003433 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08003434 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00003435 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003436 if (!atomic_read(&bounce.in_use)) {
3437 cpu_notify_map_clients_locked();
3438 }
Fam Zheng38e047b2015-03-16 17:03:35 +08003439 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003440}
3441
Fam Zheng38e047b2015-03-16 17:03:35 +08003442void cpu_exec_init_all(void)
3443{
3444 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01003445 /* The data structures we set up here depend on knowing the page size,
3446 * so no more changes can be made after this point.
3447 * In an ideal world, nothing we did before we had finished the
3448 * machine setup would care about the target page size, and we could
3449 * do this much later, rather than requiring board models to state
3450 * up front what their requirements are.
3451 */
3452 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08003453 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01003454 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08003455 qemu_mutex_init(&map_client_list_lock);
3456}
3457
Fam Zhenge95205e2015-03-16 17:03:37 +08003458void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003459{
Fam Zhenge95205e2015-03-16 17:03:37 +08003460 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00003461
Fam Zhenge95205e2015-03-16 17:03:37 +08003462 qemu_mutex_lock(&map_client_list_lock);
3463 QLIST_FOREACH(client, &map_client_list, link) {
3464 if (client->bh == bh) {
3465 cpu_unregister_map_client_do(client);
3466 break;
3467 }
3468 }
3469 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003470}
3471
3472static void cpu_notify_map_clients(void)
3473{
Fam Zheng38e047b2015-03-16 17:03:35 +08003474 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003475 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08003476 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00003477}
3478
Li Zhijian0c249ff2019-01-17 20:49:01 +08003479static bool flatview_access_valid(FlatView *fv, hwaddr addr, hwaddr len,
Peter Maydelleace72b2018-05-31 14:50:52 +01003480 bool is_write, MemTxAttrs attrs)
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003481{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003482 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003483 hwaddr l, xlat;
3484
3485 while (len > 0) {
3486 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003487 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003488 if (!memory_access_is_direct(mr, is_write)) {
3489 l = memory_access_size(mr, l, addr);
Peter Maydelleace72b2018-05-31 14:50:52 +01003490 if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003491 return false;
3492 }
3493 }
3494
3495 len -= l;
3496 addr += l;
3497 }
3498 return true;
3499}
3500
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003501bool address_space_access_valid(AddressSpace *as, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003502 hwaddr len, bool is_write,
Peter Maydellfddffa42018-05-31 14:50:52 +01003503 MemTxAttrs attrs)
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003504{
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003505 FlatView *fv;
3506 bool result;
3507
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01003508 RCU_READ_LOCK_GUARD();
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003509 fv = address_space_to_flatview(as);
Peter Maydelleace72b2018-05-31 14:50:52 +01003510 result = flatview_access_valid(fv, addr, len, is_write, attrs);
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003511 return result;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003512}
3513
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003514static hwaddr
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003515flatview_extend_translation(FlatView *fv, hwaddr addr,
Peter Maydell53d07902018-05-31 14:50:52 +01003516 hwaddr target_len,
3517 MemoryRegion *mr, hwaddr base, hwaddr len,
3518 bool is_write, MemTxAttrs attrs)
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003519{
3520 hwaddr done = 0;
3521 hwaddr xlat;
3522 MemoryRegion *this_mr;
3523
3524 for (;;) {
3525 target_len -= len;
3526 addr += len;
3527 done += len;
3528 if (target_len == 0) {
3529 return done;
3530 }
3531
3532 len = target_len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003533 this_mr = flatview_translate(fv, addr, &xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +01003534 &len, is_write, attrs);
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003535 if (this_mr != mr || xlat != base + done) {
3536 return done;
3537 }
3538 }
3539}
3540
aliguori6d16c2f2009-01-22 16:59:11 +00003541/* Map a physical memory region into a host virtual address.
3542 * May map a subset of the requested range, given by and returned in *plen.
3543 * May return NULL if resources needed to perform the mapping are exhausted.
3544 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003545 * Use cpu_register_map_client() to know when retrying the map operation is
3546 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003547 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003548void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003549 hwaddr addr,
3550 hwaddr *plen,
Peter Maydellf26404f2018-05-31 14:50:52 +01003551 bool is_write,
3552 MemTxAttrs attrs)
aliguori6d16c2f2009-01-22 16:59:11 +00003553{
Avi Kivitya8170e52012-10-23 12:30:10 +02003554 hwaddr len = *plen;
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003555 hwaddr l, xlat;
3556 MemoryRegion *mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003557 void *ptr;
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003558 FlatView *fv;
aliguori6d16c2f2009-01-22 16:59:11 +00003559
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003560 if (len == 0) {
3561 return NULL;
3562 }
aliguori6d16c2f2009-01-22 16:59:11 +00003563
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003564 l = len;
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01003565 RCU_READ_LOCK_GUARD();
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003566 fv = address_space_to_flatview(as);
Peter Maydellefa99a22018-05-31 14:50:52 +01003567 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini41063e12015-03-18 14:21:43 +01003568
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003569 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003570 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003571 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00003572 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02003573 /* Avoid unbounded allocations */
3574 l = MIN(l, TARGET_PAGE_SIZE);
3575 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003576 bounce.addr = addr;
3577 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003578
3579 memory_region_ref(mr);
3580 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003581 if (!is_write) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003582 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003583 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003584 }
aliguori6d16c2f2009-01-22 16:59:11 +00003585
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003586 *plen = l;
3587 return bounce.buffer;
3588 }
3589
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003590
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003591 memory_region_ref(mr);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003592 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
Peter Maydell53d07902018-05-31 14:50:52 +01003593 l, is_write, attrs);
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003594 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003595
3596 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003597}
3598
Avi Kivityac1970f2012-10-03 16:22:53 +02003599/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003600 * Will also mark the memory as dirty if is_write == 1. access_len gives
3601 * the amount of memory that was actually read or written by the caller.
3602 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003603void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3604 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003605{
3606 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003607 MemoryRegion *mr;
3608 ram_addr_t addr1;
3609
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003610 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003611 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003612 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003613 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003614 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003615 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003616 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003617 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003618 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003619 return;
3620 }
3621 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003622 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3623 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003624 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003625 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003626 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003627 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003628 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003629 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003630}
bellardd0ecd2a2006-04-23 17:14:48 +00003631
Avi Kivitya8170e52012-10-23 12:30:10 +02003632void *cpu_physical_memory_map(hwaddr addr,
3633 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003634 int is_write)
3635{
Peter Maydellf26404f2018-05-31 14:50:52 +01003636 return address_space_map(&address_space_memory, addr, plen, is_write,
3637 MEMTXATTRS_UNSPECIFIED);
Avi Kivityac1970f2012-10-03 16:22:53 +02003638}
3639
Avi Kivitya8170e52012-10-23 12:30:10 +02003640void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3641 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003642{
3643 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3644}
3645
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003646#define ARG1_DECL AddressSpace *as
3647#define ARG1 as
3648#define SUFFIX
3649#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003650#define RCU_READ_LOCK(...) rcu_read_lock()
3651#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3652#include "memory_ldst.inc.c"
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003653
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003654int64_t address_space_cache_init(MemoryRegionCache *cache,
3655 AddressSpace *as,
3656 hwaddr addr,
3657 hwaddr len,
3658 bool is_write)
3659{
Paolo Bonzini48564042018-03-18 18:26:36 +01003660 AddressSpaceDispatch *d;
3661 hwaddr l;
3662 MemoryRegion *mr;
3663
3664 assert(len > 0);
3665
3666 l = len;
3667 cache->fv = address_space_get_flatview(as);
3668 d = flatview_to_dispatch(cache->fv);
3669 cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true);
3670
3671 mr = cache->mrs.mr;
3672 memory_region_ref(mr);
3673 if (memory_access_is_direct(mr, is_write)) {
Peter Maydell53d07902018-05-31 14:50:52 +01003674 /* We don't care about the memory attributes here as we're only
3675 * doing this if we found actual RAM, which behaves the same
3676 * regardless of attributes; so UNSPECIFIED is fine.
3677 */
Paolo Bonzini48564042018-03-18 18:26:36 +01003678 l = flatview_extend_translation(cache->fv, addr, len, mr,
Peter Maydell53d07902018-05-31 14:50:52 +01003679 cache->xlat, l, is_write,
3680 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003681 cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
3682 } else {
3683 cache->ptr = NULL;
3684 }
3685
3686 cache->len = l;
3687 cache->is_write = is_write;
3688 return l;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003689}
3690
3691void address_space_cache_invalidate(MemoryRegionCache *cache,
3692 hwaddr addr,
3693 hwaddr access_len)
3694{
Paolo Bonzini48564042018-03-18 18:26:36 +01003695 assert(cache->is_write);
3696 if (likely(cache->ptr)) {
3697 invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len);
3698 }
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003699}
3700
3701void address_space_cache_destroy(MemoryRegionCache *cache)
3702{
Paolo Bonzini48564042018-03-18 18:26:36 +01003703 if (!cache->mrs.mr) {
3704 return;
3705 }
3706
3707 if (xen_enabled()) {
3708 xen_invalidate_map_cache_entry(cache->ptr);
3709 }
3710 memory_region_unref(cache->mrs.mr);
3711 flatview_unref(cache->fv);
3712 cache->mrs.mr = NULL;
3713 cache->fv = NULL;
3714}
3715
3716/* Called from RCU critical section. This function has the same
3717 * semantics as address_space_translate, but it only works on a
3718 * predefined range of a MemoryRegion that was mapped with
3719 * address_space_cache_init.
3720 */
3721static inline MemoryRegion *address_space_translate_cached(
3722 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003723 hwaddr *plen, bool is_write, MemTxAttrs attrs)
Paolo Bonzini48564042018-03-18 18:26:36 +01003724{
3725 MemoryRegionSection section;
3726 MemoryRegion *mr;
3727 IOMMUMemoryRegion *iommu_mr;
3728 AddressSpace *target_as;
3729
3730 assert(!cache->ptr);
3731 *xlat = addr + cache->xlat;
3732
3733 mr = cache->mrs.mr;
3734 iommu_mr = memory_region_get_iommu(mr);
3735 if (!iommu_mr) {
3736 /* MMIO region. */
3737 return mr;
3738 }
3739
3740 section = address_space_translate_iommu(iommu_mr, xlat, plen,
3741 NULL, is_write, true,
Peter Maydell2f7b0092018-05-31 14:50:53 +01003742 &target_as, attrs);
Paolo Bonzini48564042018-03-18 18:26:36 +01003743 return section.mr;
3744}
3745
3746/* Called from RCU critical section. address_space_read_cached uses this
3747 * out of line function when the target is an MMIO or IOMMU region.
3748 */
3749void
3750address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003751 void *buf, hwaddr len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003752{
3753 hwaddr addr1, l;
3754 MemoryRegion *mr;
3755
3756 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003757 mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
3758 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003759 flatview_read_continue(cache->fv,
3760 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3761 addr1, l, mr);
3762}
3763
3764/* Called from RCU critical section. address_space_write_cached uses this
3765 * out of line function when the target is an MMIO or IOMMU region.
3766 */
3767void
3768address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003769 const void *buf, hwaddr len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003770{
3771 hwaddr addr1, l;
3772 MemoryRegion *mr;
3773
3774 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003775 mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
3776 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003777 flatview_write_continue(cache->fv,
3778 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3779 addr1, l, mr);
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003780}
3781
3782#define ARG1_DECL MemoryRegionCache *cache
3783#define ARG1 cache
Paolo Bonzini48564042018-03-18 18:26:36 +01003784#define SUFFIX _cached_slow
3785#define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
Paolo Bonzini48564042018-03-18 18:26:36 +01003786#define RCU_READ_LOCK() ((void)0)
3787#define RCU_READ_UNLOCK() ((void)0)
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003788#include "memory_ldst.inc.c"
3789
aliguori5e2972f2009-03-28 17:51:36 +00003790/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003791int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003792 uint8_t *buf, target_ulong len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003793{
Avi Kivitya8170e52012-10-23 12:30:10 +02003794 hwaddr phys_addr;
Li Zhijian0c249ff2019-01-17 20:49:01 +08003795 target_ulong l, page;
bellard13eb76e2004-01-24 15:23:36 +00003796
Christian Borntraeger79ca7a12017-03-07 15:19:08 +01003797 cpu_synchronize_state(cpu);
bellard13eb76e2004-01-24 15:23:36 +00003798 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003799 int asidx;
3800 MemTxAttrs attrs;
3801
bellard13eb76e2004-01-24 15:23:36 +00003802 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003803 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3804 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003805 /* if no physical page mapped, return an error */
3806 if (phys_addr == -1)
3807 return -1;
3808 l = (page + TARGET_PAGE_SIZE) - addr;
3809 if (l > len)
3810 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003811 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003812 if (is_write) {
Peter Maydell3c8133f2018-12-14 13:30:48 +00003813 address_space_write_rom(cpu->cpu_ases[asidx].as, phys_addr,
Peter Maydellea7a5332019-01-29 11:46:04 +00003814 attrs, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003815 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003816 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
Peter Maydellea7a5332019-01-29 11:46:04 +00003817 attrs, buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003818 }
bellard13eb76e2004-01-24 15:23:36 +00003819 len -= l;
3820 buf += l;
3821 addr += l;
3822 }
3823 return 0;
3824}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003825
3826/*
3827 * Allows code that needs to deal with migration bitmaps etc to still be built
3828 * target independent.
3829 */
Juan Quintela20afaed2017-03-21 09:09:14 +01003830size_t qemu_target_page_size(void)
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003831{
Juan Quintela20afaed2017-03-21 09:09:14 +01003832 return TARGET_PAGE_SIZE;
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003833}
3834
Juan Quintela46d702b2017-04-24 21:03:48 +02003835int qemu_target_page_bits(void)
3836{
3837 return TARGET_PAGE_BITS;
3838}
3839
3840int qemu_target_page_bits_min(void)
3841{
3842 return TARGET_PAGE_BITS_MIN;
3843}
Paul Brooka68fe892010-03-01 00:08:59 +00003844#endif
bellard13eb76e2004-01-24 15:23:36 +00003845
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003846bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003847{
3848#if defined(TARGET_WORDS_BIGENDIAN)
3849 return true;
3850#else
3851 return false;
3852#endif
3853}
3854
Wen Congyang76f35532012-05-07 12:04:18 +08003855#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003856bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003857{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003858 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003859 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003860 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003861
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01003862 RCU_READ_LOCK_GUARD();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003863 mr = address_space_translate(&address_space_memory,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003864 phys_addr, &phys_addr, &l, false,
3865 MEMTXATTRS_UNSPECIFIED);
Wen Congyang76f35532012-05-07 12:04:18 +08003866
Paolo Bonzini41063e12015-03-18 14:21:43 +01003867 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
Paolo Bonzini41063e12015-03-18 14:21:43 +01003868 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003869}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003870
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003871int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003872{
3873 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003874 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003875
Dr. David Alan Gilbert694ea272019-10-07 15:36:41 +01003876 RCU_READ_LOCK_GUARD();
Peter Xu99e15582017-05-12 12:17:39 +08003877 RAMBLOCK_FOREACH(block) {
Yury Kotov754cb9c2019-02-15 20:45:44 +03003878 ret = func(block, opaque);
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003879 if (ret) {
3880 break;
3881 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003882 }
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003883 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003884}
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003885
3886/*
3887 * Unmap pages of memory from start to start+length such that
3888 * they a) read as 0, b) Trigger whatever fault mechanism
3889 * the OS provides for postcopy.
3890 * The pages must be unmapped by the end of the function.
3891 * Returns: 0 on success, none-0 on failure
3892 *
3893 */
3894int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
3895{
3896 int ret = -1;
3897
3898 uint8_t *host_startaddr = rb->host + start;
3899
Marc-André Lureau619bd312020-01-03 11:39:58 +04003900 if (!QEMU_PTR_IS_ALIGNED(host_startaddr, rb->page_size)) {
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003901 error_report("ram_block_discard_range: Unaligned start address: %p",
3902 host_startaddr);
3903 goto err;
3904 }
3905
3906 if ((start + length) <= rb->used_length) {
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003907 bool need_madvise, need_fallocate;
Marc-André Lureau619bd312020-01-03 11:39:58 +04003908 if (!QEMU_IS_ALIGNED(length, rb->page_size)) {
Wei Yang72821d92019-07-12 11:27:04 +08003909 error_report("ram_block_discard_range: Unaligned length: %zx",
3910 length);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003911 goto err;
3912 }
3913
3914 errno = ENOTSUP; /* If we are missing MADVISE etc */
3915
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003916 /* The logic here is messy;
3917 * madvise DONTNEED fails for hugepages
3918 * fallocate works on hugepages and shmem
3919 */
3920 need_madvise = (rb->page_size == qemu_host_page_size);
3921 need_fallocate = rb->fd != -1;
3922 if (need_fallocate) {
3923 /* For a file, this causes the area of the file to be zero'd
3924 * if read, and for hugetlbfs also causes it to be unmapped
3925 * so a userfault will trigger.
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00003926 */
3927#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
3928 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
3929 start, length);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003930 if (ret) {
3931 ret = -errno;
3932 error_report("ram_block_discard_range: Failed to fallocate "
3933 "%s:%" PRIx64 " +%zx (%d)",
3934 rb->idstr, start, length, ret);
3935 goto err;
3936 }
3937#else
3938 ret = -ENOSYS;
3939 error_report("ram_block_discard_range: fallocate not available/file"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003940 "%s:%" PRIx64 " +%zx (%d)",
3941 rb->idstr, start, length, ret);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003942 goto err;
3943#endif
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003944 }
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003945 if (need_madvise) {
3946 /* For normal RAM this causes it to be unmapped,
3947 * for shared memory it causes the local mapping to disappear
3948 * and to fall back on the file contents (which we just
3949 * fallocate'd away).
3950 */
3951#if defined(CONFIG_MADVISE)
3952 ret = madvise(host_startaddr, length, MADV_DONTNEED);
3953 if (ret) {
3954 ret = -errno;
3955 error_report("ram_block_discard_range: Failed to discard range "
3956 "%s:%" PRIx64 " +%zx (%d)",
3957 rb->idstr, start, length, ret);
3958 goto err;
3959 }
3960#else
3961 ret = -ENOSYS;
3962 error_report("ram_block_discard_range: MADVISE not available"
3963 "%s:%" PRIx64 " +%zx (%d)",
3964 rb->idstr, start, length, ret);
3965 goto err;
3966#endif
3967 }
3968 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
3969 need_madvise, need_fallocate, ret);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003970 } else {
3971 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
3972 "/%zx/" RAM_ADDR_FMT")",
3973 rb->idstr, start, length, rb->used_length);
3974 }
3975
3976err:
3977 return ret;
3978}
3979
Junyan Hea4de8552018-07-18 15:48:00 +08003980bool ramblock_is_pmem(RAMBlock *rb)
3981{
3982 return rb->flags & RAM_PMEM;
3983}
3984
Peter Maydellec3f8c92013-06-27 20:53:38 +01003985#endif
Yang Zhonga0be0c52017-07-03 18:12:13 +08003986
3987void page_size_init(void)
3988{
3989 /* NOTE: we can always suppose that qemu_host_page_size >=
3990 TARGET_PAGE_SIZE */
Yang Zhonga0be0c52017-07-03 18:12:13 +08003991 if (qemu_host_page_size == 0) {
3992 qemu_host_page_size = qemu_real_host_page_size;
3993 }
3994 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
3995 qemu_host_page_size = TARGET_PAGE_SIZE;
3996 }
3997 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
3998}
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10003999
4000#if !defined(CONFIG_USER_ONLY)
4001
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004002static void mtree_print_phys_entries(int start, int end, int skip, int ptr)
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004003{
4004 if (start == end - 1) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004005 qemu_printf("\t%3d ", start);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004006 } else {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004007 qemu_printf("\t%3d..%-3d ", start, end - 1);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004008 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004009 qemu_printf(" skip=%d ", skip);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004010 if (ptr == PHYS_MAP_NODE_NIL) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004011 qemu_printf(" ptr=NIL");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004012 } else if (!skip) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004013 qemu_printf(" ptr=#%d", ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004014 } else {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004015 qemu_printf(" ptr=[%d]", ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004016 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004017 qemu_printf("\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004018}
4019
4020#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
4021 int128_sub((size), int128_one())) : 0)
4022
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004023void mtree_print_dispatch(AddressSpaceDispatch *d, MemoryRegion *root)
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004024{
4025 int i;
4026
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004027 qemu_printf(" Dispatch\n");
4028 qemu_printf(" Physical sections\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004029
4030 for (i = 0; i < d->map.sections_nb; ++i) {
4031 MemoryRegionSection *s = d->map.sections + i;
4032 const char *names[] = { " [unassigned]", " [not dirty]",
4033 " [ROM]", " [watch]" };
4034
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004035 qemu_printf(" #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx
4036 " %s%s%s%s%s",
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004037 i,
4038 s->offset_within_address_space,
4039 s->offset_within_address_space + MR_SIZE(s->mr->size),
4040 s->mr->name ? s->mr->name : "(noname)",
4041 i < ARRAY_SIZE(names) ? names[i] : "",
4042 s->mr == root ? " [ROOT]" : "",
4043 s == d->mru_section ? " [MRU]" : "",
4044 s->mr->is_iommu ? " [iommu]" : "");
4045
4046 if (s->mr->alias) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004047 qemu_printf(" alias=%s", s->mr->alias->name ?
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004048 s->mr->alias->name : "noname");
4049 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004050 qemu_printf("\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004051 }
4052
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004053 qemu_printf(" Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004054 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
4055 for (i = 0; i < d->map.nodes_nb; ++i) {
4056 int j, jprev;
4057 PhysPageEntry prev;
4058 Node *n = d->map.nodes + i;
4059
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004060 qemu_printf(" [%d]\n", i);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004061
4062 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
4063 PhysPageEntry *pe = *n + j;
4064
4065 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
4066 continue;
4067 }
4068
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004069 mtree_print_phys_entries(jprev, j, prev.skip, prev.ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004070
4071 jprev = j;
4072 prev = *pe;
4073 }
4074
4075 if (jprev != ARRAY_SIZE(*n)) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004076 mtree_print_phys_entries(jprev, j, prev.skip, prev.ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004077 }
4078 }
4079}
4080
4081#endif