blob: ff3cb3e25b8264d8934ac0661d28b06b13ccbbb6 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Markus Armbruster14a48c12019-05-23 16:35:05 +020019
Peter Maydell7b31bbc2016-01-26 18:16:56 +000020#include "qemu/osdep.h"
Markus Armbrustera8d25322019-05-23 16:35:08 +020021#include "qemu-common.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010022#include "qapi/error.h"
bellard54936002003-05-13 00:25:15 +000023
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020024#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000025#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010026#include "exec/exec-all.h"
Juan Quintela51180422017-04-24 20:50:19 +020027#include "exec/target_page.h"
bellardb67d9a52008-05-23 09:57:34 +000028#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020029#include "hw/qdev-core.h"
Fam Zhengc7e002c2017-07-14 10:15:08 +080030#include "hw/qdev-properties.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010031#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020032#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010033#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010034#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010035#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020036#include "sysemu/sysemu.h"
Markus Armbruster14a48c12019-05-23 16:35:05 +020037#include "sysemu/tcg.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010038#include "qemu/timer.h"
39#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020040#include "qemu/error-report.h"
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +020041#include "qemu/qemu-print.h"
pbrook53a59602006-03-25 19:31:22 +000042#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020043#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010044#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020045#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010046#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020047#include "sysemu/dma.h"
Markus Armbrusterb58c5c22019-08-12 07:23:55 +020048#include "sysemu/hostmem.h"
Christian Borntraeger79ca7a12017-03-07 15:19:08 +010049#include "sysemu/hw_accel.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020050#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010051#include "sysemu/xen-mapcache.h"
Daniel P. Berrange0ab8ed12017-01-25 16:14:15 +000052#include "trace-root.h"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +000053
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000054#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000055#include <linux/falloc.h>
56#endif
57
pbrook53a59602006-03-25 19:31:22 +000058#endif
Mike Day0dc3f442013-09-05 14:41:35 -040059#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020060#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000061#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030062#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000063
Paolo Bonzini022c62c2012-12-17 18:19:49 +010064#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020065#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030066#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020067
Bharata B Rao9dfeca72016-05-12 09:18:12 +053068#include "migration/vmstate.h"
69
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020070#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030071#ifndef _WIN32
72#include "qemu/mmap-alloc.h"
73#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020074
Peter Xube9b23c2017-05-12 12:17:41 +080075#include "monitor/monitor.h"
76
blueswir1db7b5422007-05-26 17:36:03 +000077//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000078
pbrook99773bd2006-04-16 15:14:59 +000079#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040080/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
81 * are protected by the ramlist lock.
82 */
Mike Day0d53d9f2015-01-21 13:45:24 +010083RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030084
85static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030086static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030087
Avi Kivityf6790af2012-10-02 20:13:51 +020088AddressSpace address_space_io;
89AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020090
Paolo Bonzini0844e002013-05-24 14:37:28 +020091MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020092static MemoryRegion io_mem_unassigned;
pbrooke2eef172008-06-08 01:09:01 +000093#endif
bellard9fa3e852004-01-04 18:06:42 +000094
Peter Maydell20bccb82016-10-24 16:26:49 +010095#ifdef TARGET_PAGE_BITS_VARY
96int target_page_bits;
97bool target_page_bits_decided;
98#endif
99
Paolo Bonzinif481ee22018-12-06 11:56:15 +0100100CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
101
bellard6a00d602005-11-21 23:25:50 +0000102/* current CPU in the current thread. It is only valid inside
103 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200104__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000105/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000106 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000107 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100108int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000109
Yang Zhonga0be0c52017-07-03 18:12:13 +0800110uintptr_t qemu_host_page_size;
111intptr_t qemu_host_page_mask;
Yang Zhonga0be0c52017-07-03 18:12:13 +0800112
Peter Maydell20bccb82016-10-24 16:26:49 +0100113bool set_preferred_target_page_bits(int bits)
114{
115 /* The target page size is the lowest common denominator for all
116 * the CPUs in the system, so we can only make it smaller, never
117 * larger. And we can't make it smaller once we've committed to
118 * a particular size.
119 */
120#ifdef TARGET_PAGE_BITS_VARY
121 assert(bits >= TARGET_PAGE_BITS_MIN);
122 if (target_page_bits == 0 || target_page_bits > bits) {
123 if (target_page_bits_decided) {
124 return false;
125 }
126 target_page_bits = bits;
127 }
128#endif
129 return true;
130}
131
pbrooke2eef172008-06-08 01:09:01 +0000132#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200133
Peter Maydell20bccb82016-10-24 16:26:49 +0100134static void finalize_target_page_bits(void)
135{
136#ifdef TARGET_PAGE_BITS_VARY
137 if (target_page_bits == 0) {
138 target_page_bits = TARGET_PAGE_BITS_MIN;
139 }
140 target_page_bits_decided = true;
141#endif
142}
143
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200144typedef struct PhysPageEntry PhysPageEntry;
145
146struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200147 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200148 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200149 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200150 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200151};
152
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200153#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
154
Paolo Bonzini03f49952013-11-07 17:14:36 +0100155/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100156#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100157
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200158#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100159#define P_L2_SIZE (1 << P_L2_BITS)
160
161#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
162
163typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200164
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200165typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100166 struct rcu_head rcu;
167
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200168 unsigned sections_nb;
169 unsigned sections_nb_alloc;
170 unsigned nodes_nb;
171 unsigned nodes_nb_alloc;
172 Node *nodes;
173 MemoryRegionSection *sections;
174} PhysPageMap;
175
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200176struct AddressSpaceDispatch {
Fam Zheng729633c2016-03-01 14:18:24 +0800177 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200178 /* This is a multi-level map on the physical address space.
179 * The bottom level has pointers to MemoryRegionSections.
180 */
181 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200182 PhysPageMap map;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200183};
184
Jan Kiszka90260c62013-05-26 21:46:51 +0200185#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
186typedef struct subpage_t {
187 MemoryRegion iomem;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000188 FlatView *fv;
Jan Kiszka90260c62013-05-26 21:46:51 +0200189 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100190 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200191} subpage_t;
192
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200193#define PHYS_SECTION_UNASSIGNED 0
194#define PHYS_SECTION_NOTDIRTY 1
195#define PHYS_SECTION_ROM 2
Avi Kivity5312bd82012-02-12 18:32:55 +0200196
pbrooke2eef172008-06-08 01:09:01 +0000197static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300198static void memory_map_init(void);
Paolo Bonzini9458a9a2018-02-06 18:37:39 +0100199static void tcg_log_global_after_sync(MemoryListener *listener);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000200static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000201
Peter Maydell32857f42015-10-01 15:29:50 +0100202/**
203 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
204 * @cpu: the CPU whose AddressSpace this is
205 * @as: the AddressSpace itself
206 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
207 * @tcg_as_listener: listener for tracking changes to the AddressSpace
208 */
209struct CPUAddressSpace {
210 CPUState *cpu;
211 AddressSpace *as;
212 struct AddressSpaceDispatch *memory_dispatch;
213 MemoryListener tcg_as_listener;
214};
215
Gerd Hoffmann8deaf122017-04-21 11:16:25 +0200216struct DirtyBitmapSnapshot {
217 ram_addr_t start;
218 ram_addr_t end;
219 unsigned long dirty[];
220};
221
pbrook6658ffb2007-03-16 23:58:11 +0000222#endif
bellard54936002003-05-13 00:25:15 +0000223
Paul Brook6d9a1302010-02-28 23:55:53 +0000224#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200225
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200226static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200227{
Peter Lieven101420b2016-07-15 12:03:50 +0200228 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200229 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Wei Yangc95cfd02019-03-21 16:25:52 +0800230 map->nodes_nb_alloc = MAX(alloc_hint, map->nodes_nb + nodes);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200231 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200232 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200233 }
234}
235
Paolo Bonzinidb946042015-05-21 15:12:29 +0200236static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200237{
238 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200239 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200240 PhysPageEntry e;
241 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200242
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200243 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200244 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200245 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200246 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200247
248 e.skip = leaf ? 0 : 1;
249 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100250 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200251 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200252 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200253 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200254}
255
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200256static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
Wei Yang56b15072019-03-21 16:25:50 +0800257 hwaddr *index, uint64_t *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200258 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200259{
260 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100261 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200262
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200263 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200264 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200265 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200266 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100267 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200268
Paolo Bonzini03f49952013-11-07 17:14:36 +0100269 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200270 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200271 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200272 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200273 *index += step;
274 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200275 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200276 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200277 }
278 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200279 }
280}
281
Avi Kivityac1970f2012-10-03 16:22:53 +0200282static void phys_page_set(AddressSpaceDispatch *d,
Wei Yang56b15072019-03-21 16:25:50 +0800283 hwaddr index, uint64_t nb,
Avi Kivity29990972012-02-13 20:21:20 +0200284 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000285{
Avi Kivity29990972012-02-13 20:21:20 +0200286 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200287 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000288
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200289 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000290}
291
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200292/* Compact a non leaf page entry. Simply detect that the entry has a single child,
293 * and update our entry so we can skip it and go directly to the destination.
294 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400295static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200296{
297 unsigned valid_ptr = P_L2_SIZE;
298 int valid = 0;
299 PhysPageEntry *p;
300 int i;
301
302 if (lp->ptr == PHYS_MAP_NODE_NIL) {
303 return;
304 }
305
306 p = nodes[lp->ptr];
307 for (i = 0; i < P_L2_SIZE; i++) {
308 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
309 continue;
310 }
311
312 valid_ptr = i;
313 valid++;
314 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400315 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200316 }
317 }
318
319 /* We can only compress if there's only one child. */
320 if (valid != 1) {
321 return;
322 }
323
324 assert(valid_ptr < P_L2_SIZE);
325
326 /* Don't compress if it won't fit in the # of bits we have. */
327 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
328 return;
329 }
330
331 lp->ptr = p[valid_ptr].ptr;
332 if (!p[valid_ptr].skip) {
333 /* If our only child is a leaf, make this a leaf. */
334 /* By design, we should have made this node a leaf to begin with so we
335 * should never reach here.
336 * But since it's so simple to handle this, let's do it just in case we
337 * change this rule.
338 */
339 lp->skip = 0;
340 } else {
341 lp->skip += p[valid_ptr].skip;
342 }
343}
344
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +1000345void address_space_dispatch_compact(AddressSpaceDispatch *d)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200346{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200347 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400348 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200349 }
350}
351
Fam Zheng29cb5332016-03-01 14:18:23 +0800352static inline bool section_covers_addr(const MemoryRegionSection *section,
353 hwaddr addr)
354{
355 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
356 * the section must cover the entire address space.
357 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700358 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800359 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700360 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800361}
362
Peter Xu003a0cf2017-05-15 16:50:57 +0800363static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
bellard92e873b2004-05-21 14:52:29 +0000364{
Peter Xu003a0cf2017-05-15 16:50:57 +0800365 PhysPageEntry lp = d->phys_map, *p;
366 Node *nodes = d->map.nodes;
367 MemoryRegionSection *sections = d->map.sections;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200368 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200369 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200370
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200371 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200372 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200373 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200374 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200375 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100376 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200377 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200378
Fam Zheng29cb5332016-03-01 14:18:23 +0800379 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200380 return &sections[lp.ptr];
381 } else {
382 return &sections[PHYS_SECTION_UNASSIGNED];
383 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200384}
385
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100386/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200387static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200388 hwaddr addr,
389 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200390{
Fam Zheng729633c2016-03-01 14:18:24 +0800391 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200392 subpage_t *subpage;
393
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100394 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
395 !section_covers_addr(section, addr)) {
Peter Xu003a0cf2017-05-15 16:50:57 +0800396 section = phys_page_find(d, addr);
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100397 atomic_set(&d->mru_section, section);
Fam Zheng729633c2016-03-01 14:18:24 +0800398 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200399 if (resolve_subpage && section->mr->subpage) {
400 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200401 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200402 }
403 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200404}
405
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100406/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200407static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200408address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200409 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200410{
411 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200412 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100413 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200414
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200415 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200416 /* Compute offset within MemoryRegionSection */
417 addr -= section->offset_within_address_space;
418
419 /* Compute offset within MemoryRegion */
420 *xlat = addr + section->offset_within_region;
421
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200422 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200423
424 /* MMIO registers can be expected to perform full-width accesses based only
425 * on their address, without considering adjacent registers that could
426 * decode to completely different MemoryRegions. When such registers
427 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
428 * regions overlap wildly. For this reason we cannot clamp the accesses
429 * here.
430 *
431 * If the length is small (as is the case for address_space_ldl/stl),
432 * everything works fine. If the incoming length is large, however,
433 * the caller really has to do the clamping through memory_access_size.
434 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200435 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200436 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200437 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
438 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200439 return section;
440}
Jan Kiszka90260c62013-05-26 21:46:51 +0200441
Peter Xud5e5faf2017-10-10 11:42:45 +0200442/**
Paolo Bonzinia411c842018-03-03 17:24:04 +0100443 * address_space_translate_iommu - translate an address through an IOMMU
444 * memory region and then through the target address space.
445 *
446 * @iommu_mr: the IOMMU memory region that we start the translation from
447 * @addr: the address to be translated through the MMU
448 * @xlat: the translated address offset within the destination memory region.
449 * It cannot be %NULL.
450 * @plen_out: valid read/write length of the translated address. It
451 * cannot be %NULL.
452 * @page_mask_out: page mask for the translated address. This
453 * should only be meaningful for IOMMU translated
454 * addresses, since there may be huge pages that this bit
455 * would tell. It can be %NULL if we don't care about it.
456 * @is_write: whether the translation operation is for write
457 * @is_mmio: whether this can be MMIO, set true if it can
458 * @target_as: the address space targeted by the IOMMU
Peter Maydell2f7b0092018-05-31 14:50:53 +0100459 * @attrs: transaction attributes
Paolo Bonzinia411c842018-03-03 17:24:04 +0100460 *
461 * This function is called from RCU critical section. It is the common
462 * part of flatview_do_translate and address_space_translate_cached.
463 */
464static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr,
465 hwaddr *xlat,
466 hwaddr *plen_out,
467 hwaddr *page_mask_out,
468 bool is_write,
469 bool is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100470 AddressSpace **target_as,
471 MemTxAttrs attrs)
Paolo Bonzinia411c842018-03-03 17:24:04 +0100472{
473 MemoryRegionSection *section;
474 hwaddr page_mask = (hwaddr)-1;
475
476 do {
477 hwaddr addr = *xlat;
478 IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
Peter Maydell2c91bcf2018-06-15 14:57:16 +0100479 int iommu_idx = 0;
480 IOMMUTLBEntry iotlb;
481
482 if (imrc->attrs_to_index) {
483 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
484 }
485
486 iotlb = imrc->translate(iommu_mr, addr, is_write ?
487 IOMMU_WO : IOMMU_RO, iommu_idx);
Paolo Bonzinia411c842018-03-03 17:24:04 +0100488
489 if (!(iotlb.perm & (1 << is_write))) {
490 goto unassigned;
491 }
492
493 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
494 | (addr & iotlb.addr_mask));
495 page_mask &= iotlb.addr_mask;
496 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
497 *target_as = iotlb.target_as;
498
499 section = address_space_translate_internal(
500 address_space_to_dispatch(iotlb.target_as), addr, xlat,
501 plen_out, is_mmio);
502
503 iommu_mr = memory_region_get_iommu(section->mr);
504 } while (unlikely(iommu_mr));
505
506 if (page_mask_out) {
507 *page_mask_out = page_mask;
508 }
509 return *section;
510
511unassigned:
512 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
513}
514
515/**
Peter Xud5e5faf2017-10-10 11:42:45 +0200516 * flatview_do_translate - translate an address in FlatView
517 *
518 * @fv: the flat view that we want to translate on
519 * @addr: the address to be translated in above address space
520 * @xlat: the translated address offset within memory region. It
521 * cannot be @NULL.
522 * @plen_out: valid read/write length of the translated address. It
523 * can be @NULL when we don't care about it.
524 * @page_mask_out: page mask for the translated address. This
525 * should only be meaningful for IOMMU translated
526 * addresses, since there may be huge pages that this bit
527 * would tell. It can be @NULL if we don't care about it.
528 * @is_write: whether the translation operation is for write
529 * @is_mmio: whether this can be MMIO, set true if it can
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200530 * @target_as: the address space targeted by the IOMMU
Peter Maydell49e14aa2018-05-31 14:50:53 +0100531 * @attrs: memory transaction attributes
Peter Xud5e5faf2017-10-10 11:42:45 +0200532 *
533 * This function is called from RCU critical section
534 */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000535static MemoryRegionSection flatview_do_translate(FlatView *fv,
536 hwaddr addr,
537 hwaddr *xlat,
Peter Xud5e5faf2017-10-10 11:42:45 +0200538 hwaddr *plen_out,
539 hwaddr *page_mask_out,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000540 bool is_write,
541 bool is_mmio,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100542 AddressSpace **target_as,
543 MemTxAttrs attrs)
Jan Kiszka90260c62013-05-26 21:46:51 +0200544{
Avi Kivity30951152012-10-30 13:47:46 +0200545 MemoryRegionSection *section;
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000546 IOMMUMemoryRegion *iommu_mr;
Peter Xud5e5faf2017-10-10 11:42:45 +0200547 hwaddr plen = (hwaddr)(-1);
548
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200549 if (!plen_out) {
550 plen_out = &plen;
Peter Xud5e5faf2017-10-10 11:42:45 +0200551 }
Avi Kivity30951152012-10-30 13:47:46 +0200552
Paolo Bonzinia411c842018-03-03 17:24:04 +0100553 section = address_space_translate_internal(
554 flatview_to_dispatch(fv), addr, xlat,
555 plen_out, is_mmio);
Avi Kivity30951152012-10-30 13:47:46 +0200556
Paolo Bonzinia411c842018-03-03 17:24:04 +0100557 iommu_mr = memory_region_get_iommu(section->mr);
558 if (unlikely(iommu_mr)) {
559 return address_space_translate_iommu(iommu_mr, xlat,
560 plen_out, page_mask_out,
561 is_write, is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100562 target_as, attrs);
Avi Kivity30951152012-10-30 13:47:46 +0200563 }
Peter Xud5e5faf2017-10-10 11:42:45 +0200564 if (page_mask_out) {
Paolo Bonzinia411c842018-03-03 17:24:04 +0100565 /* Not behind an IOMMU, use default page size. */
566 *page_mask_out = ~TARGET_PAGE_MASK;
Peter Xud5e5faf2017-10-10 11:42:45 +0200567 }
568
Peter Xua7640402017-05-17 16:57:42 +0800569 return *section;
Peter Xua7640402017-05-17 16:57:42 +0800570}
571
572/* Called from RCU critical section */
573IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
Peter Maydell7446eb02018-05-31 14:50:53 +0100574 bool is_write, MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800575{
576 MemoryRegionSection section;
Peter Xu076a93d2017-10-10 11:42:46 +0200577 hwaddr xlat, page_mask;
Peter Xua7640402017-05-17 16:57:42 +0800578
Peter Xu076a93d2017-10-10 11:42:46 +0200579 /*
580 * This can never be MMIO, and we don't really care about plen,
581 * but page mask.
582 */
583 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100584 NULL, &page_mask, is_write, false, &as,
585 attrs);
Peter Xua7640402017-05-17 16:57:42 +0800586
587 /* Illegal translation */
588 if (section.mr == &io_mem_unassigned) {
589 goto iotlb_fail;
590 }
591
592 /* Convert memory region offset into address space offset */
593 xlat += section.offset_within_address_space -
594 section.offset_within_region;
595
Peter Xua7640402017-05-17 16:57:42 +0800596 return (IOMMUTLBEntry) {
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000597 .target_as = as,
Peter Xu076a93d2017-10-10 11:42:46 +0200598 .iova = addr & ~page_mask,
599 .translated_addr = xlat & ~page_mask,
600 .addr_mask = page_mask,
Peter Xua7640402017-05-17 16:57:42 +0800601 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
602 .perm = IOMMU_RW,
603 };
604
605iotlb_fail:
606 return (IOMMUTLBEntry) {0};
607}
608
609/* Called from RCU critical section */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000610MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +0100611 hwaddr *plen, bool is_write,
612 MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800613{
614 MemoryRegion *mr;
615 MemoryRegionSection section;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000616 AddressSpace *as = NULL;
Peter Xua7640402017-05-17 16:57:42 +0800617
618 /* This can be MMIO, so setup MMIO bit. */
Peter Xud5e5faf2017-10-10 11:42:45 +0200619 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100620 is_write, true, &as, attrs);
Peter Xua7640402017-05-17 16:57:42 +0800621 mr = section.mr;
622
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000623 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100624 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700625 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100626 }
627
Avi Kivity30951152012-10-30 13:47:46 +0200628 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200629}
630
Peter Maydell1f871c52018-06-15 14:57:16 +0100631typedef struct TCGIOMMUNotifier {
632 IOMMUNotifier n;
633 MemoryRegion *mr;
634 CPUState *cpu;
635 int iommu_idx;
636 bool active;
637} TCGIOMMUNotifier;
638
639static void tcg_iommu_unmap_notify(IOMMUNotifier *n, IOMMUTLBEntry *iotlb)
640{
641 TCGIOMMUNotifier *notifier = container_of(n, TCGIOMMUNotifier, n);
642
643 if (!notifier->active) {
644 return;
645 }
646 tlb_flush(notifier->cpu);
647 notifier->active = false;
648 /* We leave the notifier struct on the list to avoid reallocating it later.
649 * Generally the number of IOMMUs a CPU deals with will be small.
650 * In any case we can't unregister the iommu notifier from a notify
651 * callback.
652 */
653}
654
655static void tcg_register_iommu_notifier(CPUState *cpu,
656 IOMMUMemoryRegion *iommu_mr,
657 int iommu_idx)
658{
659 /* Make sure this CPU has an IOMMU notifier registered for this
660 * IOMMU/IOMMU index combination, so that we can flush its TLB
661 * when the IOMMU tells us the mappings we've cached have changed.
662 */
663 MemoryRegion *mr = MEMORY_REGION(iommu_mr);
664 TCGIOMMUNotifier *notifier;
665 int i;
666
667 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
Peter Maydell5601be32019-02-01 14:55:45 +0000668 notifier = g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i);
Peter Maydell1f871c52018-06-15 14:57:16 +0100669 if (notifier->mr == mr && notifier->iommu_idx == iommu_idx) {
670 break;
671 }
672 }
673 if (i == cpu->iommu_notifiers->len) {
674 /* Not found, add a new entry at the end of the array */
675 cpu->iommu_notifiers = g_array_set_size(cpu->iommu_notifiers, i + 1);
Peter Maydell5601be32019-02-01 14:55:45 +0000676 notifier = g_new0(TCGIOMMUNotifier, 1);
677 g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i) = notifier;
Peter Maydell1f871c52018-06-15 14:57:16 +0100678
679 notifier->mr = mr;
680 notifier->iommu_idx = iommu_idx;
681 notifier->cpu = cpu;
682 /* Rather than trying to register interest in the specific part
683 * of the iommu's address space that we've accessed and then
684 * expand it later as subsequent accesses touch more of it, we
685 * just register interest in the whole thing, on the assumption
686 * that iommu reconfiguration will be rare.
687 */
688 iommu_notifier_init(&notifier->n,
689 tcg_iommu_unmap_notify,
690 IOMMU_NOTIFIER_UNMAP,
691 0,
692 HWADDR_MAX,
693 iommu_idx);
694 memory_region_register_iommu_notifier(notifier->mr, &notifier->n);
695 }
696
697 if (!notifier->active) {
698 notifier->active = true;
699 }
700}
701
702static void tcg_iommu_free_notifier_list(CPUState *cpu)
703{
704 /* Destroy the CPU's notifier list */
705 int i;
706 TCGIOMMUNotifier *notifier;
707
708 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
Peter Maydell5601be32019-02-01 14:55:45 +0000709 notifier = g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i);
Peter Maydell1f871c52018-06-15 14:57:16 +0100710 memory_region_unregister_iommu_notifier(notifier->mr, &notifier->n);
Peter Maydell5601be32019-02-01 14:55:45 +0000711 g_free(notifier);
Peter Maydell1f871c52018-06-15 14:57:16 +0100712 }
713 g_array_free(cpu->iommu_notifiers, true);
714}
715
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100716/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200717MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000718address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Peter Maydell1f871c52018-06-15 14:57:16 +0100719 hwaddr *xlat, hwaddr *plen,
720 MemTxAttrs attrs, int *prot)
Jan Kiszka90260c62013-05-26 21:46:51 +0200721{
Avi Kivity30951152012-10-30 13:47:46 +0200722 MemoryRegionSection *section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100723 IOMMUMemoryRegion *iommu_mr;
724 IOMMUMemoryRegionClass *imrc;
725 IOMMUTLBEntry iotlb;
726 int iommu_idx;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100727 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000728
Peter Maydell1f871c52018-06-15 14:57:16 +0100729 for (;;) {
730 section = address_space_translate_internal(d, addr, &addr, plen, false);
731
732 iommu_mr = memory_region_get_iommu(section->mr);
733 if (!iommu_mr) {
734 break;
735 }
736
737 imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
738
739 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
740 tcg_register_iommu_notifier(cpu, iommu_mr, iommu_idx);
741 /* We need all the permissions, so pass IOMMU_NONE so the IOMMU
742 * doesn't short-cut its translation table walk.
743 */
744 iotlb = imrc->translate(iommu_mr, addr, IOMMU_NONE, iommu_idx);
745 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
746 | (addr & iotlb.addr_mask));
747 /* Update the caller's prot bits to remove permissions the IOMMU
748 * is giving us a failure response for. If we get down to no
749 * permissions left at all we can give up now.
750 */
751 if (!(iotlb.perm & IOMMU_RO)) {
752 *prot &= ~(PAGE_READ | PAGE_EXEC);
753 }
754 if (!(iotlb.perm & IOMMU_WO)) {
755 *prot &= ~PAGE_WRITE;
756 }
757
758 if (!*prot) {
759 goto translate_fail;
760 }
761
762 d = flatview_to_dispatch(address_space_to_flatview(iotlb.target_as));
763 }
Avi Kivity30951152012-10-30 13:47:46 +0200764
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000765 assert(!memory_region_is_iommu(section->mr));
Peter Maydell1f871c52018-06-15 14:57:16 +0100766 *xlat = addr;
Avi Kivity30951152012-10-30 13:47:46 +0200767 return section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100768
769translate_fail:
770 return &d->map.sections[PHYS_SECTION_UNASSIGNED];
Jan Kiszka90260c62013-05-26 21:46:51 +0200771}
bellard9fa3e852004-01-04 18:06:42 +0000772#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000773
Andreas Färberb170fce2013-01-20 20:23:22 +0100774#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000775
Juan Quintelae59fb372009-09-29 22:48:21 +0200776static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200777{
Andreas Färber259186a2013-01-17 18:51:17 +0100778 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200779
aurel323098dba2009-03-07 21:28:24 +0000780 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
781 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100782 cpu->interrupt_request &= ~0x01;
Alex Bennéed10eb082016-11-14 14:17:28 +0000783 tlb_flush(cpu);
pbrook9656f322008-07-01 20:01:19 +0000784
Pavel Dovgalyuk15a356c2018-01-10 16:48:46 +0300785 /* loadvm has just updated the content of RAM, bypassing the
786 * usual mechanisms that ensure we flush TBs for writes to
787 * memory we've translated code from. So we must flush all TBs,
788 * which will now be stale.
789 */
790 tb_flush(cpu);
791
pbrook9656f322008-07-01 20:01:19 +0000792 return 0;
793}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200794
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400795static int cpu_common_pre_load(void *opaque)
796{
797 CPUState *cpu = opaque;
798
Paolo Bonziniadee6422014-12-19 12:53:14 +0100799 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400800
801 return 0;
802}
803
804static bool cpu_common_exception_index_needed(void *opaque)
805{
806 CPUState *cpu = opaque;
807
Paolo Bonziniadee6422014-12-19 12:53:14 +0100808 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400809}
810
811static const VMStateDescription vmstate_cpu_common_exception_index = {
812 .name = "cpu_common/exception_index",
813 .version_id = 1,
814 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200815 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400816 .fields = (VMStateField[]) {
817 VMSTATE_INT32(exception_index, CPUState),
818 VMSTATE_END_OF_LIST()
819 }
820};
821
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300822static bool cpu_common_crash_occurred_needed(void *opaque)
823{
824 CPUState *cpu = opaque;
825
826 return cpu->crash_occurred;
827}
828
829static const VMStateDescription vmstate_cpu_common_crash_occurred = {
830 .name = "cpu_common/crash_occurred",
831 .version_id = 1,
832 .minimum_version_id = 1,
833 .needed = cpu_common_crash_occurred_needed,
834 .fields = (VMStateField[]) {
835 VMSTATE_BOOL(crash_occurred, CPUState),
836 VMSTATE_END_OF_LIST()
837 }
838};
839
Andreas Färber1a1562f2013-06-17 04:09:11 +0200840const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200841 .name = "cpu_common",
842 .version_id = 1,
843 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400844 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200845 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200846 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100847 VMSTATE_UINT32(halted, CPUState),
848 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200849 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400850 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200851 .subsections = (const VMStateDescription*[]) {
852 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300853 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200854 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200855 }
856};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200857
pbrook9656f322008-07-01 20:01:19 +0000858#endif
859
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100860CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400861{
Andreas Färberbdc44642013-06-24 23:50:24 +0200862 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400863
Andreas Färberbdc44642013-06-24 23:50:24 +0200864 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100865 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200866 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100867 }
Glauber Costa950f1472009-06-09 12:15:18 -0400868 }
869
Andreas Färberbdc44642013-06-24 23:50:24 +0200870 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400871}
872
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000873#if !defined(CONFIG_USER_ONLY)
Peter Xu80ceb072017-11-23 17:23:32 +0800874void cpu_address_space_init(CPUState *cpu, int asidx,
875 const char *prefix, MemoryRegion *mr)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000876{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000877 CPUAddressSpace *newas;
Peter Xu80ceb072017-11-23 17:23:32 +0800878 AddressSpace *as = g_new0(AddressSpace, 1);
Peter Xu87a621d2017-11-23 17:23:33 +0800879 char *as_name;
Peter Xu80ceb072017-11-23 17:23:32 +0800880
881 assert(mr);
Peter Xu87a621d2017-11-23 17:23:33 +0800882 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
883 address_space_init(as, mr, as_name);
884 g_free(as_name);
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000885
886 /* Target code should have set num_ases before calling us */
887 assert(asidx < cpu->num_ases);
888
Peter Maydell56943e82016-01-21 14:15:04 +0000889 if (asidx == 0) {
890 /* address space 0 gets the convenience alias */
891 cpu->as = as;
892 }
893
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000894 /* KVM cannot currently support multiple address spaces. */
895 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000896
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000897 if (!cpu->cpu_ases) {
898 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000899 }
Peter Maydell32857f42015-10-01 15:29:50 +0100900
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000901 newas = &cpu->cpu_ases[asidx];
902 newas->cpu = cpu;
903 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000904 if (tcg_enabled()) {
Paolo Bonzini9458a9a2018-02-06 18:37:39 +0100905 newas->tcg_as_listener.log_global_after_sync = tcg_log_global_after_sync;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000906 newas->tcg_as_listener.commit = tcg_commit;
907 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000908 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000909}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000910
911AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
912{
913 /* Return the AddressSpace corresponding to the specified index */
914 return cpu->cpu_ases[asidx].as;
915}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000916#endif
917
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200918void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530919{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530920 CPUClass *cc = CPU_GET_CLASS(cpu);
921
Paolo Bonzini267f6852016-08-28 03:45:14 +0200922 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530923
924 if (cc->vmsd != NULL) {
925 vmstate_unregister(NULL, cc->vmsd, cpu);
926 }
927 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
928 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
929 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100930#ifndef CONFIG_USER_ONLY
931 tcg_iommu_free_notifier_list(cpu);
932#endif
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530933}
934
Fam Zhengc7e002c2017-07-14 10:15:08 +0800935Property cpu_common_props[] = {
936#ifndef CONFIG_USER_ONLY
937 /* Create a memory property for softmmu CPU object,
Markus Armbruster2e5b09f2019-07-09 17:20:52 +0200938 * so users can wire up its memory. (This can't go in hw/core/cpu.c
Fam Zhengc7e002c2017-07-14 10:15:08 +0800939 * because that file is compiled only once for both user-mode
940 * and system builds.) The default if no link is set up is to use
941 * the system address space.
942 */
943 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
944 MemoryRegion *),
945#endif
946 DEFINE_PROP_END_OF_LIST(),
947};
948
Laurent Vivier39e329e2016-10-20 13:26:02 +0200949void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000950{
Peter Maydell56943e82016-01-21 14:15:04 +0000951 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000952 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000953
Eduardo Habkost291135b2015-04-27 17:00:33 -0300954#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300955 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000956 cpu->memory = system_memory;
957 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300958#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200959}
960
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200961void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200962{
Richard Henderson55c3cee2017-10-15 19:02:42 -0700963 CPUClass *cc = CPU_GET_CLASS(cpu);
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000964 static bool tcg_target_initialized;
Eduardo Habkost291135b2015-04-27 17:00:33 -0300965
Paolo Bonzini267f6852016-08-28 03:45:14 +0200966 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200967
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000968 if (tcg_enabled() && !tcg_target_initialized) {
969 tcg_target_initialized = true;
Richard Henderson55c3cee2017-10-15 19:02:42 -0700970 cc->tcg_initialize();
971 }
Emilio G. Cota5005e252018-10-09 13:45:54 -0400972 tlb_init(cpu);
Richard Henderson55c3cee2017-10-15 19:02:42 -0700973
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200974#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200975 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200976 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200977 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100978 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200979 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100980 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100981
Peter Maydell5601be32019-02-01 14:55:45 +0000982 cpu->iommu_notifiers = g_array_new(false, true, sizeof(TCGIOMMUNotifier *));
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200983#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000984}
985
Eduardo Habkostc1c8cfe2019-04-16 23:59:40 -0300986const char *parse_cpu_option(const char *cpu_option)
Igor Mammedov2278b932018-02-07 11:40:26 +0100987{
988 ObjectClass *oc;
989 CPUClass *cc;
990 gchar **model_pieces;
991 const char *cpu_type;
992
Eduardo Habkostc1c8cfe2019-04-16 23:59:40 -0300993 model_pieces = g_strsplit(cpu_option, ",", 2);
Eduardo Habkost5b863f32019-04-18 00:45:01 -0300994 if (!model_pieces[0]) {
995 error_report("-cpu option cannot be empty");
996 exit(1);
997 }
Igor Mammedov2278b932018-02-07 11:40:26 +0100998
999 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
1000 if (oc == NULL) {
1001 error_report("unable to find CPU model '%s'", model_pieces[0]);
1002 g_strfreev(model_pieces);
1003 exit(EXIT_FAILURE);
1004 }
1005
1006 cpu_type = object_class_get_name(oc);
1007 cc = CPU_CLASS(oc);
1008 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
1009 g_strfreev(model_pieces);
1010 return cpu_type;
1011}
1012
Paolo Bonzinic40d4792018-07-02 14:45:25 +02001013#if defined(CONFIG_USER_ONLY)
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001014void tb_invalidate_phys_addr(target_ulong addr)
Paul Brook94df27f2010-02-28 23:47:45 +00001015{
Pranith Kumar406bc332017-07-12 17:51:42 -04001016 mmap_lock();
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001017 tb_invalidate_phys_page_range(addr, addr + 1, 0);
Pranith Kumar406bc332017-07-12 17:51:42 -04001018 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +00001019}
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001020
1021static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1022{
1023 tb_invalidate_phys_addr(pc);
1024}
Pranith Kumar406bc332017-07-12 17:51:42 -04001025#else
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001026void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs)
1027{
1028 ram_addr_t ram_addr;
1029 MemoryRegion *mr;
1030 hwaddr l = 1;
1031
Paolo Bonzinic40d4792018-07-02 14:45:25 +02001032 if (!tcg_enabled()) {
1033 return;
1034 }
1035
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001036 rcu_read_lock();
1037 mr = address_space_translate(as, addr, &addr, &l, false, attrs);
1038 if (!(memory_region_is_ram(mr)
1039 || memory_region_is_romd(mr))) {
1040 rcu_read_unlock();
1041 return;
1042 }
1043 ram_addr = memory_region_get_ram_addr(mr) + addr;
1044 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
1045 rcu_read_unlock();
1046}
1047
Pranith Kumar406bc332017-07-12 17:51:42 -04001048static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1049{
1050 MemTxAttrs attrs;
1051 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
1052 int asidx = cpu_asidx_from_attrs(cpu, attrs);
1053 if (phys != -1) {
1054 /* Locks grabbed by tb_invalidate_phys_addr */
1055 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Peter Maydellc874dc42018-05-31 14:50:52 +01001056 phys | (pc & ~TARGET_PAGE_MASK), attrs);
Pranith Kumar406bc332017-07-12 17:51:42 -04001057 }
1058}
1059#endif
bellardd720b932004-04-25 17:57:43 +00001060
Richard Henderson74841f02019-08-24 13:31:58 -07001061#ifndef CONFIG_USER_ONLY
pbrook6658ffb2007-03-16 23:58:11 +00001062/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001063int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001064 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001065{
aliguoric0ce9982008-11-25 22:13:57 +00001066 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001067
Peter Maydell05068c02014-09-12 14:06:48 +01001068 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -07001069 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +02001070 error_report("tried to set invalid watchpoint at %"
1071 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +00001072 return -EINVAL;
1073 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001074 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001075
aliguoria1d1bb32008-11-18 20:07:32 +00001076 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +01001077 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +00001078 wp->flags = flags;
1079
aliguori2dc9f412008-11-18 20:56:59 +00001080 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +02001081 if (flags & BP_GDB) {
1082 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
1083 } else {
1084 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
1085 }
aliguoria1d1bb32008-11-18 20:07:32 +00001086
Andreas Färber31b030d2013-09-04 01:29:02 +02001087 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001088
1089 if (watchpoint)
1090 *watchpoint = wp;
1091 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001092}
1093
aliguoria1d1bb32008-11-18 20:07:32 +00001094/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001095int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001096 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001097{
aliguoria1d1bb32008-11-18 20:07:32 +00001098 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001099
Andreas Färberff4700b2013-08-26 18:23:18 +02001100 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001101 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +00001102 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +02001103 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001104 return 0;
1105 }
1106 }
aliguoria1d1bb32008-11-18 20:07:32 +00001107 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001108}
1109
aliguoria1d1bb32008-11-18 20:07:32 +00001110/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +02001111void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +00001112{
Andreas Färberff4700b2013-08-26 18:23:18 +02001113 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001114
Andreas Färber31b030d2013-09-04 01:29:02 +02001115 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +00001116
Anthony Liguori7267c092011-08-20 22:09:37 -05001117 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001118}
1119
aliguoria1d1bb32008-11-18 20:07:32 +00001120/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +02001121void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001122{
aliguoric0ce9982008-11-25 22:13:57 +00001123 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001124
Andreas Färberff4700b2013-08-26 18:23:18 +02001125 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +02001126 if (wp->flags & mask) {
1127 cpu_watchpoint_remove_by_ref(cpu, wp);
1128 }
aliguoric0ce9982008-11-25 22:13:57 +00001129 }
aliguoria1d1bb32008-11-18 20:07:32 +00001130}
Peter Maydell05068c02014-09-12 14:06:48 +01001131
1132/* Return true if this watchpoint address matches the specified
1133 * access (ie the address range covered by the watchpoint overlaps
1134 * partially or completely with the address range covered by the
1135 * access).
1136 */
Richard Henderson56ad8b02019-08-24 08:21:34 -07001137static inline bool watchpoint_address_matches(CPUWatchpoint *wp,
1138 vaddr addr, vaddr len)
Peter Maydell05068c02014-09-12 14:06:48 +01001139{
1140 /* We know the lengths are non-zero, but a little caution is
1141 * required to avoid errors in the case where the range ends
1142 * exactly at the top of the address space and so addr + len
1143 * wraps round to zero.
1144 */
1145 vaddr wpend = wp->vaddr + wp->len - 1;
1146 vaddr addrend = addr + len - 1;
1147
1148 return !(addr > wpend || wp->vaddr > addrend);
1149}
1150
Richard Henderson56ad8b02019-08-24 08:21:34 -07001151/* Return flags for watchpoints that match addr + prot. */
1152int cpu_watchpoint_address_matches(CPUState *cpu, vaddr addr, vaddr len)
1153{
1154 CPUWatchpoint *wp;
1155 int ret = 0;
1156
1157 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
1158 if (watchpoint_address_matches(wp, addr, TARGET_PAGE_SIZE)) {
1159 ret |= wp->flags;
1160 }
1161 }
1162 return ret;
1163}
Richard Henderson74841f02019-08-24 13:31:58 -07001164#endif /* !CONFIG_USER_ONLY */
aliguoria1d1bb32008-11-18 20:07:32 +00001165
1166/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001167int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001168 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001169{
aliguoric0ce9982008-11-25 22:13:57 +00001170 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001171
Anthony Liguori7267c092011-08-20 22:09:37 -05001172 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001173
1174 bp->pc = pc;
1175 bp->flags = flags;
1176
aliguori2dc9f412008-11-18 20:56:59 +00001177 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +02001178 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001179 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001180 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001181 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001182 }
aliguoria1d1bb32008-11-18 20:07:32 +00001183
Andreas Färberf0c3c502013-08-26 21:22:53 +02001184 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001185
Andreas Färber00b941e2013-06-29 18:55:54 +02001186 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +00001187 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +02001188 }
aliguoria1d1bb32008-11-18 20:07:32 +00001189 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001190}
1191
1192/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001193int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001194{
aliguoria1d1bb32008-11-18 20:07:32 +00001195 CPUBreakpoint *bp;
1196
Andreas Färberf0c3c502013-08-26 21:22:53 +02001197 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001198 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001199 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001200 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001201 }
bellard4c3a88a2003-07-26 12:06:08 +00001202 }
aliguoria1d1bb32008-11-18 20:07:32 +00001203 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001204}
1205
aliguoria1d1bb32008-11-18 20:07:32 +00001206/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001207void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001208{
Andreas Färberf0c3c502013-08-26 21:22:53 +02001209 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1210
1211 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001212
Anthony Liguori7267c092011-08-20 22:09:37 -05001213 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001214}
1215
1216/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001217void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001218{
aliguoric0ce9982008-11-25 22:13:57 +00001219 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001220
Andreas Färberf0c3c502013-08-26 21:22:53 +02001221 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001222 if (bp->flags & mask) {
1223 cpu_breakpoint_remove_by_ref(cpu, bp);
1224 }
aliguoric0ce9982008-11-25 22:13:57 +00001225 }
bellard4c3a88a2003-07-26 12:06:08 +00001226}
1227
bellardc33a3462003-07-29 20:50:33 +00001228/* enable or disable single step mode. EXCP_DEBUG is returned by the
1229 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +02001230void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001231{
Andreas Färbered2803d2013-06-21 20:20:45 +02001232 if (cpu->singlestep_enabled != enabled) {
1233 cpu->singlestep_enabled = enabled;
1234 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +02001235 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +02001236 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001237 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001238 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -07001239 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +00001240 }
bellardc33a3462003-07-29 20:50:33 +00001241 }
bellardc33a3462003-07-29 20:50:33 +00001242}
1243
Andreas Färbera47dddd2013-09-03 17:38:47 +02001244void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001245{
1246 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001247 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001248
1249 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001250 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001251 fprintf(stderr, "qemu: fatal: ");
1252 vfprintf(stderr, fmt, ap);
1253 fprintf(stderr, "\n");
Markus Armbruster90c84c52019-04-17 21:18:02 +02001254 cpu_dump_state(cpu, stderr, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +01001255 if (qemu_log_separate()) {
Richard Henderson1ee73212016-09-22 15:17:10 -07001256 qemu_log_lock();
aliguori93fcfe32009-01-15 22:34:14 +00001257 qemu_log("qemu: fatal: ");
1258 qemu_log_vprintf(fmt, ap2);
1259 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +02001260 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001261 qemu_log_flush();
Richard Henderson1ee73212016-09-22 15:17:10 -07001262 qemu_log_unlock();
aliguori93fcfe32009-01-15 22:34:14 +00001263 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001264 }
pbrook493ae1f2007-11-23 16:53:59 +00001265 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001266 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +03001267 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +02001268#if defined(CONFIG_USER_ONLY)
1269 {
1270 struct sigaction act;
1271 sigfillset(&act.sa_mask);
1272 act.sa_handler = SIG_DFL;
Peter Maydell8347c182018-05-15 19:27:00 +01001273 act.sa_flags = 0;
Riku Voipiofd052bf2010-01-25 14:30:49 +02001274 sigaction(SIGABRT, &act, NULL);
1275 }
1276#endif
bellard75012672003-06-21 13:11:07 +00001277 abort();
1278}
1279
bellard01243112004-01-04 15:48:17 +00001280#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -04001281/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001282static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1283{
1284 RAMBlock *block;
1285
Paolo Bonzini43771532013-09-09 17:58:40 +02001286 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001287 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +02001288 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001289 }
Peter Xu99e15582017-05-12 12:17:39 +08001290 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001291 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +02001292 goto found;
1293 }
1294 }
1295
1296 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1297 abort();
1298
1299found:
Paolo Bonzini43771532013-09-09 17:58:40 +02001300 /* It is safe to write mru_block outside the iothread lock. This
1301 * is what happens:
1302 *
1303 * mru_block = xxx
1304 * rcu_read_unlock()
1305 * xxx removed from list
1306 * rcu_read_lock()
1307 * read mru_block
1308 * mru_block = NULL;
1309 * call_rcu(reclaim_ramblock, xxx);
1310 * rcu_read_unlock()
1311 *
1312 * atomic_rcu_set is not needed here. The block was already published
1313 * when it was placed into the list. Here we're just making an extra
1314 * copy of the pointer.
1315 */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001316 ram_list.mru_block = block;
1317 return block;
1318}
1319
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001320static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001321{
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001322 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001323 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001324 RAMBlock *block;
1325 ram_addr_t end;
1326
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04001327 assert(tcg_enabled());
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001328 end = TARGET_PAGE_ALIGN(start + length);
1329 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +00001330
Mike Day0dc3f442013-09-05 14:41:35 -04001331 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +02001332 block = qemu_get_ram_block(start);
1333 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001334 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001335 CPU_FOREACH(cpu) {
1336 tlb_reset_dirty(cpu, start1, length);
1337 }
Mike Day0dc3f442013-09-05 14:41:35 -04001338 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +02001339}
1340
1341/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001342bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1343 ram_addr_t length,
1344 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001345{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001346 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001347 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001348 bool dirty = false;
Peter Xu077874e2019-06-03 14:50:51 +08001349 RAMBlock *ramblock;
1350 uint64_t mr_offset, mr_size;
Juan Quintelad24981d2012-05-22 00:42:40 +02001351
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001352 if (length == 0) {
1353 return false;
1354 }
1355
1356 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1357 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001358
1359 rcu_read_lock();
1360
1361 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
Peter Xu077874e2019-06-03 14:50:51 +08001362 ramblock = qemu_get_ram_block(start);
1363 /* Range sanity check on the ramblock */
1364 assert(start >= ramblock->offset &&
1365 start + length <= ramblock->offset + ramblock->used_length);
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001366
1367 while (page < end) {
1368 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1369 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1370 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1371
1372 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1373 offset, num);
1374 page += num;
1375 }
1376
Peter Xu077874e2019-06-03 14:50:51 +08001377 mr_offset = (ram_addr_t)(page << TARGET_PAGE_BITS) - ramblock->offset;
1378 mr_size = (end - page) << TARGET_PAGE_BITS;
1379 memory_region_clear_dirty_bitmap(ramblock->mr, mr_offset, mr_size);
1380
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001381 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001382
1383 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001384 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001385 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001386
1387 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001388}
1389
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001390DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
Peter Xu5dea4072019-06-03 14:50:50 +08001391 (MemoryRegion *mr, hwaddr offset, hwaddr length, unsigned client)
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001392{
1393 DirtyMemoryBlocks *blocks;
Peter Xu5dea4072019-06-03 14:50:50 +08001394 ram_addr_t start = memory_region_get_ram_addr(mr) + offset;
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001395 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1396 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1397 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1398 DirtyBitmapSnapshot *snap;
1399 unsigned long page, end, dest;
1400
1401 snap = g_malloc0(sizeof(*snap) +
1402 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1403 snap->start = first;
1404 snap->end = last;
1405
1406 page = first >> TARGET_PAGE_BITS;
1407 end = last >> TARGET_PAGE_BITS;
1408 dest = 0;
1409
1410 rcu_read_lock();
1411
1412 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1413
1414 while (page < end) {
1415 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1416 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1417 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1418
1419 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1420 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1421 offset >>= BITS_PER_LEVEL;
1422
1423 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1424 blocks->blocks[idx] + offset,
1425 num);
1426 page += num;
1427 dest += num >> BITS_PER_LEVEL;
1428 }
1429
1430 rcu_read_unlock();
1431
1432 if (tcg_enabled()) {
1433 tlb_reset_dirty_range_all(start, length);
1434 }
1435
Peter Xu077874e2019-06-03 14:50:51 +08001436 memory_region_clear_dirty_bitmap(mr, offset, length);
1437
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001438 return snap;
1439}
1440
1441bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1442 ram_addr_t start,
1443 ram_addr_t length)
1444{
1445 unsigned long page, end;
1446
1447 assert(start >= snap->start);
1448 assert(start + length <= snap->end);
1449
1450 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1451 page = (start - snap->start) >> TARGET_PAGE_BITS;
1452
1453 while (page < end) {
1454 if (test_bit(page, snap->dirty)) {
1455 return true;
1456 }
1457 page++;
1458 }
1459 return false;
1460}
1461
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001462/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001463hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001464 MemoryRegionSection *section,
1465 target_ulong vaddr,
1466 hwaddr paddr, hwaddr xlat,
1467 int prot,
1468 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001469{
Avi Kivitya8170e52012-10-23 12:30:10 +02001470 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001471
Blue Swirlcc5bea62012-04-14 14:56:48 +00001472 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001473 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001474 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001475 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001476 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001477 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001478 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001479 }
1480 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001481 AddressSpaceDispatch *d;
1482
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001483 d = flatview_to_dispatch(section->fv);
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001484 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001485 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001486 }
1487
Blue Swirle5548612012-04-21 13:08:33 +00001488 return iotlb;
1489}
bellard9fa3e852004-01-04 18:06:42 +00001490#endif /* defined(CONFIG_USER_ONLY) */
1491
pbrooke2eef172008-06-08 01:09:01 +00001492#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001493
Anthony Liguoric227f092009-10-01 16:12:16 -05001494static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001495 uint16_t section);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001496static subpage_t *subpage_init(FlatView *fv, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001497
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001498static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
Igor Mammedova2b257d2014-10-31 16:38:37 +00001499 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001500
1501/*
1502 * Set a custom physical guest memory alloator.
1503 * Accelerators with unusual needs may need this. Hopefully, we can
1504 * get rid of it eventually.
1505 */
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001506void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
Markus Armbruster91138032013-07-31 15:11:08 +02001507{
1508 phys_mem_alloc = alloc;
1509}
1510
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001511static uint16_t phys_section_add(PhysPageMap *map,
1512 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001513{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001514 /* The physical section number is ORed with a page-aligned
1515 * pointer to produce the iotlb entries. Thus it should
1516 * never overflow into the page-aligned value.
1517 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001518 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001519
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001520 if (map->sections_nb == map->sections_nb_alloc) {
1521 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1522 map->sections = g_renew(MemoryRegionSection, map->sections,
1523 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001524 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001525 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001526 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001527 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001528}
1529
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001530static void phys_section_destroy(MemoryRegion *mr)
1531{
Don Slutz55b4e802015-11-30 17:11:04 -05001532 bool have_sub_page = mr->subpage;
1533
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001534 memory_region_unref(mr);
1535
Don Slutz55b4e802015-11-30 17:11:04 -05001536 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001537 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001538 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001539 g_free(subpage);
1540 }
1541}
1542
Paolo Bonzini60926662013-05-29 12:30:26 +02001543static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001544{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001545 while (map->sections_nb > 0) {
1546 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001547 phys_section_destroy(section->mr);
1548 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001549 g_free(map->sections);
1550 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001551}
1552
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001553static void register_subpage(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001554{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001555 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001556 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001557 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001558 & TARGET_PAGE_MASK;
Peter Xu003a0cf2017-05-15 16:50:57 +08001559 MemoryRegionSection *existing = phys_page_find(d, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001560 MemoryRegionSection subsection = {
1561 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001562 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001563 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001564 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001565
Avi Kivityf3705d52012-03-08 16:16:34 +02001566 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001567
Avi Kivityf3705d52012-03-08 16:16:34 +02001568 if (!(existing->mr->subpage)) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001569 subpage = subpage_init(fv, base);
1570 subsection.fv = fv;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001571 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001572 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001573 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001574 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001575 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001576 }
1577 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001578 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001579 subpage_register(subpage, start, end,
1580 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001581}
1582
1583
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001584static void register_multipage(FlatView *fv,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001585 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001586{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001587 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivitya8170e52012-10-23 12:30:10 +02001588 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001589 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001590 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1591 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001592
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001593 assert(num_pages);
1594 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001595}
1596
Wei Yang494d1992019-03-11 13:42:52 +08001597/*
1598 * The range in *section* may look like this:
1599 *
1600 * |s|PPPPPPP|s|
1601 *
1602 * where s stands for subpage and P for page.
1603 */
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10001604void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001605{
Wei Yang494d1992019-03-11 13:42:52 +08001606 MemoryRegionSection remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001607 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001608
Wei Yang494d1992019-03-11 13:42:52 +08001609 /* register first subpage */
1610 if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
1611 uint64_t left = TARGET_PAGE_ALIGN(remain.offset_within_address_space)
1612 - remain.offset_within_address_space;
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001613
Wei Yang494d1992019-03-11 13:42:52 +08001614 MemoryRegionSection now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001615 now.size = int128_min(int128_make64(left), now.size);
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001616 register_subpage(fv, &now);
Wei Yang494d1992019-03-11 13:42:52 +08001617 if (int128_eq(remain.size, now.size)) {
1618 return;
1619 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001620 remain.size = int128_sub(remain.size, now.size);
1621 remain.offset_within_address_space += int128_get64(now.size);
1622 remain.offset_within_region += int128_get64(now.size);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001623 }
Wei Yang494d1992019-03-11 13:42:52 +08001624
1625 /* register whole pages */
1626 if (int128_ge(remain.size, page_size)) {
1627 MemoryRegionSection now = remain;
1628 now.size = int128_and(now.size, int128_neg(page_size));
1629 register_multipage(fv, &now);
1630 if (int128_eq(remain.size, now.size)) {
1631 return;
1632 }
1633 remain.size = int128_sub(remain.size, now.size);
1634 remain.offset_within_address_space += int128_get64(now.size);
1635 remain.offset_within_region += int128_get64(now.size);
1636 }
1637
1638 /* register last subpage */
1639 register_subpage(fv, &remain);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001640}
1641
Sheng Yang62a27442010-01-26 19:21:16 +08001642void qemu_flush_coalesced_mmio_buffer(void)
1643{
1644 if (kvm_enabled())
1645 kvm_flush_coalesced_mmio_buffer();
1646}
1647
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001648void qemu_mutex_lock_ramlist(void)
1649{
1650 qemu_mutex_lock(&ram_list.mutex);
1651}
1652
1653void qemu_mutex_unlock_ramlist(void)
1654{
1655 qemu_mutex_unlock(&ram_list.mutex);
1656}
1657
Peter Xube9b23c2017-05-12 12:17:41 +08001658void ram_block_dump(Monitor *mon)
1659{
1660 RAMBlock *block;
1661 char *psize;
1662
1663 rcu_read_lock();
1664 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1665 "Block Name", "PSize", "Offset", "Used", "Total");
1666 RAMBLOCK_FOREACH(block) {
1667 psize = size_to_str(block->page_size);
1668 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1669 " 0x%016" PRIx64 "\n", block->idstr, psize,
1670 (uint64_t)block->offset,
1671 (uint64_t)block->used_length,
1672 (uint64_t)block->max_length);
1673 g_free(psize);
1674 }
1675 rcu_read_unlock();
1676}
1677
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001678#ifdef __linux__
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001679/*
1680 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1681 * may or may not name the same files / on the same filesystem now as
1682 * when we actually open and map them. Iterate over the file
1683 * descriptors instead, and use qemu_fd_getpagesize().
1684 */
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001685static int find_min_backend_pagesize(Object *obj, void *opaque)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001686{
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001687 long *hpsize_min = opaque;
1688
1689 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
David Gibson7d5489e2019-03-26 14:33:33 +11001690 HostMemoryBackend *backend = MEMORY_BACKEND(obj);
1691 long hpsize = host_memory_backend_pagesize(backend);
David Gibson2b108082018-04-03 15:05:45 +10001692
David Gibson7d5489e2019-03-26 14:33:33 +11001693 if (host_memory_backend_is_mapped(backend) && (hpsize < *hpsize_min)) {
David Gibson0de6e2a2018-04-03 14:55:11 +10001694 *hpsize_min = hpsize;
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001695 }
1696 }
1697
1698 return 0;
1699}
1700
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001701static int find_max_backend_pagesize(Object *obj, void *opaque)
1702{
1703 long *hpsize_max = opaque;
1704
1705 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
1706 HostMemoryBackend *backend = MEMORY_BACKEND(obj);
1707 long hpsize = host_memory_backend_pagesize(backend);
1708
1709 if (host_memory_backend_is_mapped(backend) && (hpsize > *hpsize_max)) {
1710 *hpsize_max = hpsize;
1711 }
1712 }
1713
1714 return 0;
1715}
1716
1717/*
1718 * TODO: We assume right now that all mapped host memory backends are
1719 * used as RAM, however some might be used for different purposes.
1720 */
1721long qemu_minrampagesize(void)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001722{
1723 long hpsize = LONG_MAX;
1724 long mainrampagesize;
1725 Object *memdev_root;
Tao Xuaa570202019-08-09 14:57:22 +08001726 MachineState *ms = MACHINE(qdev_get_machine());
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001727
David Gibson0de6e2a2018-04-03 14:55:11 +10001728 mainrampagesize = qemu_mempath_getpagesize(mem_path);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001729
1730 /* it's possible we have memory-backend objects with
1731 * hugepage-backed RAM. these may get mapped into system
1732 * address space via -numa parameters or memory hotplug
1733 * hooks. we want to take these into account, but we
1734 * also want to make sure these supported hugepage
1735 * sizes are applicable across the entire range of memory
1736 * we may boot from, so we take the min across all
1737 * backends, and assume normal pages in cases where a
1738 * backend isn't backed by hugepages.
1739 */
1740 memdev_root = object_resolve_path("/objects", NULL);
1741 if (memdev_root) {
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001742 object_child_foreach(memdev_root, find_min_backend_pagesize, &hpsize);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001743 }
1744 if (hpsize == LONG_MAX) {
1745 /* No additional memory regions found ==> Report main RAM page size */
1746 return mainrampagesize;
1747 }
1748
1749 /* If NUMA is disabled or the NUMA nodes are not backed with a
1750 * memory-backend, then there is at least one node using "normal" RAM,
1751 * so if its page size is smaller we have got to report that size instead.
1752 */
1753 if (hpsize > mainrampagesize &&
Tao Xuaa570202019-08-09 14:57:22 +08001754 (ms->numa_state == NULL ||
1755 ms->numa_state->num_nodes == 0 ||
Tao Xu7e721e72019-08-09 14:57:24 +08001756 ms->numa_state->nodes[0].node_memdev == NULL)) {
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001757 static bool warned;
1758 if (!warned) {
1759 error_report("Huge page support disabled (n/a for main memory).");
1760 warned = true;
1761 }
1762 return mainrampagesize;
1763 }
1764
1765 return hpsize;
1766}
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001767
1768long qemu_maxrampagesize(void)
1769{
1770 long pagesize = qemu_mempath_getpagesize(mem_path);
1771 Object *memdev_root = object_resolve_path("/objects", NULL);
1772
1773 if (memdev_root) {
1774 object_child_foreach(memdev_root, find_max_backend_pagesize,
1775 &pagesize);
1776 }
1777 return pagesize;
1778}
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001779#else
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001780long qemu_minrampagesize(void)
1781{
1782 return getpagesize();
1783}
1784long qemu_maxrampagesize(void)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001785{
1786 return getpagesize();
1787}
1788#endif
1789
Hikaru Nishidad5dbde42018-09-24 21:32:05 +09001790#ifdef CONFIG_POSIX
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001791static int64_t get_file_size(int fd)
1792{
1793 int64_t size = lseek(fd, 0, SEEK_END);
1794 if (size < 0) {
1795 return -errno;
1796 }
1797 return size;
1798}
1799
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001800static int file_ram_open(const char *path,
1801 const char *region_name,
1802 bool *created,
1803 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001804{
1805 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001806 char *sanitized_name;
1807 char *c;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001808 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001809
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001810 *created = false;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001811 for (;;) {
1812 fd = open(path, O_RDWR);
1813 if (fd >= 0) {
1814 /* @path names an existing file, use it */
1815 break;
1816 }
1817 if (errno == ENOENT) {
1818 /* @path names a file that doesn't exist, create it */
1819 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1820 if (fd >= 0) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001821 *created = true;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001822 break;
1823 }
1824 } else if (errno == EISDIR) {
1825 /* @path names a directory, create a file there */
1826 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001827 sanitized_name = g_strdup(region_name);
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001828 for (c = sanitized_name; *c != '\0'; c++) {
1829 if (*c == '/') {
1830 *c = '_';
1831 }
1832 }
1833
1834 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1835 sanitized_name);
1836 g_free(sanitized_name);
1837
1838 fd = mkstemp(filename);
1839 if (fd >= 0) {
1840 unlink(filename);
1841 g_free(filename);
1842 break;
1843 }
1844 g_free(filename);
1845 }
1846 if (errno != EEXIST && errno != EINTR) {
1847 error_setg_errno(errp, errno,
1848 "can't open backing store %s for guest RAM",
1849 path);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001850 return -1;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001851 }
1852 /*
1853 * Try again on EINTR and EEXIST. The latter happens when
1854 * something else creates the file between our two open().
1855 */
1856 }
1857
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001858 return fd;
1859}
1860
1861static void *file_ram_alloc(RAMBlock *block,
1862 ram_addr_t memory,
1863 int fd,
1864 bool truncate,
1865 Error **errp)
1866{
Like Xu5cc87672019-05-19 04:54:21 +08001867 MachineState *ms = MACHINE(qdev_get_machine());
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001868 void *area;
1869
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001870 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang98376842017-12-11 15:28:04 +08001871 if (block->mr->align % block->page_size) {
1872 error_setg(errp, "alignment 0x%" PRIx64
1873 " must be multiples of page size 0x%zx",
1874 block->mr->align, block->page_size);
1875 return NULL;
David Hildenbrand61362b72018-06-07 17:47:05 +02001876 } else if (block->mr->align && !is_power_of_2(block->mr->align)) {
1877 error_setg(errp, "alignment 0x%" PRIx64
1878 " must be a power of two", block->mr->align);
1879 return NULL;
Haozhong Zhang98376842017-12-11 15:28:04 +08001880 }
1881 block->mr->align = MAX(block->page_size, block->mr->align);
Haozhong Zhang83606682016-10-24 20:49:37 +08001882#if defined(__s390x__)
1883 if (kvm_enabled()) {
1884 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1885 }
1886#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001887
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001888 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001889 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001890 "or larger than page size 0x%zx",
1891 memory, block->page_size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001892 return NULL;
Haozhong Zhang1775f112016-11-02 09:05:51 +08001893 }
1894
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001895 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001896
1897 /*
1898 * ftruncate is not supported by hugetlbfs in older
1899 * hosts, so don't bother bailing out on errors.
1900 * If anything goes wrong with it under other filesystems,
1901 * mmap will fail.
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001902 *
1903 * Do not truncate the non-empty backend file to avoid corrupting
1904 * the existing data in the file. Disabling shrinking is not
1905 * enough. For example, the current vNVDIMM implementation stores
1906 * the guest NVDIMM labels at the end of the backend file. If the
1907 * backend file is later extended, QEMU will not be able to find
1908 * those labels. Therefore, extending the non-empty backend file
1909 * is disabled as well.
Marcelo Tosattic9027602010-03-01 20:25:08 -03001910 */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001911 if (truncate && ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001912 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001913 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001914
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001915 area = qemu_ram_mmap(fd, memory, block->mr->align,
Zhang Yi2ac0f162019-02-08 18:10:37 +08001916 block->flags & RAM_SHARED, block->flags & RAM_PMEM);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001917 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001918 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001919 "unable to map backing store for guest RAM");
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001920 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001921 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001922
1923 if (mem_prealloc) {
Like Xu5cc87672019-05-19 04:54:21 +08001924 os_mem_prealloc(fd, area, memory, ms->smp.cpus, errp);
Igor Mammedov056b68a2016-07-20 11:54:03 +02001925 if (errp && *errp) {
Murilo Opsfelder Araujo53adb9d2019-01-30 21:36:05 -02001926 qemu_ram_munmap(fd, area, memory);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001927 return NULL;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001928 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001929 }
1930
Alex Williamson04b16652010-07-02 11:13:17 -06001931 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001932 return area;
1933}
1934#endif
1935
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001936/* Allocate space within the ram_addr_t space that governs the
1937 * dirty bitmaps.
1938 * Called with the ramlist lock held.
1939 */
Alex Williamsond17b5282010-06-25 11:08:38 -06001940static ram_addr_t find_ram_offset(ram_addr_t size)
1941{
Alex Williamson04b16652010-07-02 11:13:17 -06001942 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001943 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001944
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001945 assert(size != 0); /* it would hand out same offset multiple times */
1946
Mike Day0dc3f442013-09-05 14:41:35 -04001947 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001948 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001949 }
Alex Williamson04b16652010-07-02 11:13:17 -06001950
Peter Xu99e15582017-05-12 12:17:39 +08001951 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001952 ram_addr_t candidate, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001953
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001954 /* Align blocks to start on a 'long' in the bitmap
1955 * which makes the bitmap sync'ing take the fast path.
1956 */
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001957 candidate = block->offset + block->max_length;
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001958 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
Alex Williamson04b16652010-07-02 11:13:17 -06001959
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001960 /* Search for the closest following block
1961 * and find the gap.
1962 */
Peter Xu99e15582017-05-12 12:17:39 +08001963 RAMBLOCK_FOREACH(next_block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001964 if (next_block->offset >= candidate) {
Alex Williamson04b16652010-07-02 11:13:17 -06001965 next = MIN(next, next_block->offset);
1966 }
1967 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001968
1969 /* If it fits remember our place and remember the size
1970 * of gap, but keep going so that we might find a smaller
1971 * gap to fill so avoiding fragmentation.
1972 */
1973 if (next - candidate >= size && next - candidate < mingap) {
1974 offset = candidate;
1975 mingap = next - candidate;
Alex Williamson04b16652010-07-02 11:13:17 -06001976 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001977
1978 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
Alex Williamson04b16652010-07-02 11:13:17 -06001979 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001980
1981 if (offset == RAM_ADDR_MAX) {
1982 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1983 (uint64_t)size);
1984 abort();
1985 }
1986
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001987 trace_find_ram_offset(size, offset);
1988
Alex Williamson04b16652010-07-02 11:13:17 -06001989 return offset;
1990}
1991
David Hildenbrandc1361802018-06-20 22:27:36 +02001992static unsigned long last_ram_page(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001993{
Alex Williamsond17b5282010-06-25 11:08:38 -06001994 RAMBlock *block;
1995 ram_addr_t last = 0;
1996
Mike Day0dc3f442013-09-05 14:41:35 -04001997 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08001998 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001999 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01002000 }
Mike Day0dc3f442013-09-05 14:41:35 -04002001 rcu_read_unlock();
Juan Quintelab8c48992017-03-21 17:44:30 +01002002 return last >> TARGET_PAGE_BITS;
Alex Williamsond17b5282010-06-25 11:08:38 -06002003}
2004
Jason Baronddb97f12012-08-02 15:44:16 -04002005static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
2006{
2007 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04002008
2009 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02002010 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04002011 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
2012 if (ret) {
2013 perror("qemu_madvise");
2014 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
2015 "but dump_guest_core=off specified\n");
2016 }
2017 }
2018}
2019
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002020const char *qemu_ram_get_idstr(RAMBlock *rb)
2021{
2022 return rb->idstr;
2023}
2024
Yury Kotov754cb9c2019-02-15 20:45:44 +03002025void *qemu_ram_get_host_addr(RAMBlock *rb)
2026{
2027 return rb->host;
2028}
2029
2030ram_addr_t qemu_ram_get_offset(RAMBlock *rb)
2031{
2032 return rb->offset;
2033}
2034
2035ram_addr_t qemu_ram_get_used_length(RAMBlock *rb)
2036{
2037 return rb->used_length;
2038}
2039
Dr. David Alan Gilbert463a4ac2017-03-07 18:36:36 +00002040bool qemu_ram_is_shared(RAMBlock *rb)
2041{
2042 return rb->flags & RAM_SHARED;
2043}
2044
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +00002045/* Note: Only set at the start of postcopy */
2046bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
2047{
2048 return rb->flags & RAM_UF_ZEROPAGE;
2049}
2050
2051void qemu_ram_set_uf_zeroable(RAMBlock *rb)
2052{
2053 rb->flags |= RAM_UF_ZEROPAGE;
2054}
2055
Cédric Le Goaterb895de52018-05-14 08:57:00 +02002056bool qemu_ram_is_migratable(RAMBlock *rb)
2057{
2058 return rb->flags & RAM_MIGRATABLE;
2059}
2060
2061void qemu_ram_set_migratable(RAMBlock *rb)
2062{
2063 rb->flags |= RAM_MIGRATABLE;
2064}
2065
2066void qemu_ram_unset_migratable(RAMBlock *rb)
2067{
2068 rb->flags &= ~RAM_MIGRATABLE;
2069}
2070
Mike Dayae3a7042013-09-05 14:41:35 -04002071/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002072void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08002073{
Gongleifa53a0e2016-05-10 10:04:59 +08002074 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08002075
Avi Kivityc5705a72011-12-20 15:59:12 +02002076 assert(new_block);
2077 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002078
Anthony Liguori09e5ab62012-02-03 12:28:43 -06002079 if (dev) {
2080 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002081 if (id) {
2082 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05002083 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002084 }
2085 }
2086 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2087
Gongleiab0a9952016-05-10 10:05:00 +08002088 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08002089 RAMBLOCK_FOREACH(block) {
Gongleifa53a0e2016-05-10 10:04:59 +08002090 if (block != new_block &&
2091 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06002092 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2093 new_block->idstr);
2094 abort();
2095 }
2096 }
Mike Day0dc3f442013-09-05 14:41:35 -04002097 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02002098}
2099
Mike Dayae3a7042013-09-05 14:41:35 -04002100/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002101void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08002102{
Mike Dayae3a7042013-09-05 14:41:35 -04002103 /* FIXME: arch_init.c assumes that this is not called throughout
2104 * migration. Ignore the problem since hot-unplug during migration
2105 * does not work anyway.
2106 */
Hu Tao20cfe882014-04-02 15:13:26 +08002107 if (block) {
2108 memset(block->idstr, 0, sizeof(block->idstr));
2109 }
2110}
2111
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002112size_t qemu_ram_pagesize(RAMBlock *rb)
2113{
2114 return rb->page_size;
2115}
2116
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002117/* Returns the largest size of page in use */
2118size_t qemu_ram_pagesize_largest(void)
2119{
2120 RAMBlock *block;
2121 size_t largest = 0;
2122
Peter Xu99e15582017-05-12 12:17:39 +08002123 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002124 largest = MAX(largest, qemu_ram_pagesize(block));
2125 }
2126
2127 return largest;
2128}
2129
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002130static int memory_try_enable_merging(void *addr, size_t len)
2131{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02002132 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002133 /* disabled by the user */
2134 return 0;
2135 }
2136
2137 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
2138}
2139
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002140/* Only legal before guest might have detected the memory size: e.g. on
2141 * incoming migration, or right after reset.
2142 *
2143 * As memory core doesn't know how is memory accessed, it is up to
2144 * resize callback to update device state and/or add assertions to detect
2145 * misuse, if necessary.
2146 */
Gongleifa53a0e2016-05-10 10:04:59 +08002147int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002148{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002149 assert(block);
2150
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002151 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01002152
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002153 if (block->used_length == newsize) {
2154 return 0;
2155 }
2156
2157 if (!(block->flags & RAM_RESIZEABLE)) {
2158 error_setg_errno(errp, EINVAL,
2159 "Length mismatch: %s: 0x" RAM_ADDR_FMT
2160 " in != 0x" RAM_ADDR_FMT, block->idstr,
2161 newsize, block->used_length);
2162 return -EINVAL;
2163 }
2164
2165 if (block->max_length < newsize) {
2166 error_setg_errno(errp, EINVAL,
2167 "Length too large: %s: 0x" RAM_ADDR_FMT
2168 " > 0x" RAM_ADDR_FMT, block->idstr,
2169 newsize, block->max_length);
2170 return -EINVAL;
2171 }
2172
2173 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
2174 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01002175 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
2176 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002177 memory_region_set_size(block->mr, newsize);
2178 if (block->resized) {
2179 block->resized(block->idstr, newsize, block->host);
2180 }
2181 return 0;
2182}
2183
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002184/* Called with ram_list.mutex held */
2185static void dirty_memory_extend(ram_addr_t old_ram_size,
2186 ram_addr_t new_ram_size)
2187{
2188 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
2189 DIRTY_MEMORY_BLOCK_SIZE);
2190 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
2191 DIRTY_MEMORY_BLOCK_SIZE);
2192 int i;
2193
2194 /* Only need to extend if block count increased */
2195 if (new_num_blocks <= old_num_blocks) {
2196 return;
2197 }
2198
2199 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
2200 DirtyMemoryBlocks *old_blocks;
2201 DirtyMemoryBlocks *new_blocks;
2202 int j;
2203
2204 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
2205 new_blocks = g_malloc(sizeof(*new_blocks) +
2206 sizeof(new_blocks->blocks[0]) * new_num_blocks);
2207
2208 if (old_num_blocks) {
2209 memcpy(new_blocks->blocks, old_blocks->blocks,
2210 old_num_blocks * sizeof(old_blocks->blocks[0]));
2211 }
2212
2213 for (j = old_num_blocks; j < new_num_blocks; j++) {
2214 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
2215 }
2216
2217 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
2218
2219 if (old_blocks) {
2220 g_free_rcu(old_blocks, rcu);
2221 }
2222 }
2223}
2224
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002225static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
Avi Kivityc5705a72011-12-20 15:59:12 +02002226{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002227 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01002228 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002229 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002230 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002231
Juan Quintelab8c48992017-03-21 17:44:30 +01002232 old_ram_size = last_ram_page();
Avi Kivityc5705a72011-12-20 15:59:12 +02002233
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002234 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002235 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002236
2237 if (!new_block->host) {
2238 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002239 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002240 new_block->mr, &err);
2241 if (err) {
2242 error_propagate(errp, err);
2243 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002244 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002245 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002246 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002247 new_block->host = phys_mem_alloc(new_block->max_length,
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002248 &new_block->mr->align, shared);
Markus Armbruster39228252013-07-31 15:11:11 +02002249 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08002250 error_setg_errno(errp, errno,
2251 "cannot set up guest memory '%s'",
2252 memory_region_name(new_block->mr));
2253 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002254 return;
Markus Armbruster39228252013-07-31 15:11:11 +02002255 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002256 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002257 }
2258 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002259
Li Zhijiandd631692015-07-02 20:18:06 +08002260 new_ram_size = MAX(old_ram_size,
2261 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
2262 if (new_ram_size > old_ram_size) {
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002263 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08002264 }
Mike Day0d53d9f2015-01-21 13:45:24 +01002265 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
2266 * QLIST (which has an RCU-friendly variant) does not have insertion at
2267 * tail, so save the last element in last_block.
2268 */
Peter Xu99e15582017-05-12 12:17:39 +08002269 RAMBLOCK_FOREACH(block) {
Mike Day0d53d9f2015-01-21 13:45:24 +01002270 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002271 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002272 break;
2273 }
2274 }
2275 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002276 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002277 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002278 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002279 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04002280 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002281 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002282 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06002283
Mike Day0dc3f442013-09-05 14:41:35 -04002284 /* Write list before version */
2285 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002286 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002287 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002288
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002289 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01002290 new_block->used_length,
2291 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002292
Paolo Bonzinia904c912015-01-21 16:18:35 +01002293 if (new_block->host) {
2294 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2295 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08002296 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01002297 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzini0987d732016-12-21 00:31:36 +08002298 ram_block_notify_add(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002299 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002300}
2301
Hikaru Nishidad5dbde42018-09-24 21:32:05 +09002302#ifdef CONFIG_POSIX
Marc-André Lureau38b33622017-06-02 18:12:23 +04002303RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
Junyan Hecbfc0172018-07-18 15:47:58 +08002304 uint32_t ram_flags, int fd,
Marc-André Lureau38b33622017-06-02 18:12:23 +04002305 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002306{
2307 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002308 Error *local_err = NULL;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002309 int64_t file_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002310
Junyan Hea4de8552018-07-18 15:48:00 +08002311 /* Just support these ram flags by now. */
2312 assert((ram_flags & ~(RAM_SHARED | RAM_PMEM)) == 0);
2313
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002314 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002315 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08002316 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002317 }
2318
Marc-André Lureaue45e7ae2017-06-02 18:12:21 +04002319 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2320 error_setg(errp,
2321 "host lacks kvm mmu notifiers, -mem-path unsupported");
2322 return NULL;
2323 }
2324
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002325 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2326 /*
2327 * file_ram_alloc() needs to allocate just like
2328 * phys_mem_alloc, but we haven't bothered to provide
2329 * a hook there.
2330 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002331 error_setg(errp,
2332 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08002333 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002334 }
2335
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002336 size = HOST_PAGE_ALIGN(size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002337 file_size = get_file_size(fd);
2338 if (file_size > 0 && file_size < size) {
2339 error_setg(errp, "backing store %s size 0x%" PRIx64
2340 " does not match 'size' option 0x" RAM_ADDR_FMT,
2341 mem_path, file_size, size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002342 return NULL;
2343 }
2344
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002345 new_block = g_malloc0(sizeof(*new_block));
2346 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002347 new_block->used_length = size;
2348 new_block->max_length = size;
Junyan Hecbfc0172018-07-18 15:47:58 +08002349 new_block->flags = ram_flags;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002350 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002351 if (!new_block->host) {
2352 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08002353 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002354 }
2355
Junyan Hecbfc0172018-07-18 15:47:58 +08002356 ram_block_add(new_block, &local_err, ram_flags & RAM_SHARED);
Hu Taoef701d72014-09-09 13:27:54 +08002357 if (local_err) {
2358 g_free(new_block);
2359 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002360 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002361 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002362 return new_block;
Marc-André Lureau38b33622017-06-02 18:12:23 +04002363
2364}
2365
2366
2367RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Junyan Hecbfc0172018-07-18 15:47:58 +08002368 uint32_t ram_flags, const char *mem_path,
Marc-André Lureau38b33622017-06-02 18:12:23 +04002369 Error **errp)
2370{
2371 int fd;
2372 bool created;
2373 RAMBlock *block;
2374
2375 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2376 if (fd < 0) {
2377 return NULL;
2378 }
2379
Junyan Hecbfc0172018-07-18 15:47:58 +08002380 block = qemu_ram_alloc_from_fd(size, mr, ram_flags, fd, errp);
Marc-André Lureau38b33622017-06-02 18:12:23 +04002381 if (!block) {
2382 if (created) {
2383 unlink(mem_path);
2384 }
2385 close(fd);
2386 return NULL;
2387 }
2388
2389 return block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002390}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002391#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002392
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002393static
Fam Zheng528f46a2016-03-01 14:18:18 +08002394RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2395 void (*resized)(const char*,
2396 uint64_t length,
2397 void *host),
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002398 void *host, bool resizeable, bool share,
Fam Zheng528f46a2016-03-01 14:18:18 +08002399 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002400{
2401 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002402 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002403
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002404 size = HOST_PAGE_ALIGN(size);
2405 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002406 new_block = g_malloc0(sizeof(*new_block));
2407 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002408 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002409 new_block->used_length = size;
2410 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002411 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002412 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002413 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002414 new_block->host = host;
2415 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002416 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002417 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002418 if (resizeable) {
2419 new_block->flags |= RAM_RESIZEABLE;
2420 }
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002421 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002422 if (local_err) {
2423 g_free(new_block);
2424 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002425 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002426 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002427 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002428}
2429
Fam Zheng528f46a2016-03-01 14:18:18 +08002430RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002431 MemoryRegion *mr, Error **errp)
2432{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002433 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2434 false, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002435}
2436
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002437RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2438 MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00002439{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002440 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2441 share, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002442}
2443
Fam Zheng528f46a2016-03-01 14:18:18 +08002444RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002445 void (*resized)(const char*,
2446 uint64_t length,
2447 void *host),
2448 MemoryRegion *mr, Error **errp)
2449{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002450 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2451 false, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00002452}
bellarde9a1ab12007-02-08 23:08:38 +00002453
Paolo Bonzini43771532013-09-09 17:58:40 +02002454static void reclaim_ramblock(RAMBlock *block)
2455{
2456 if (block->flags & RAM_PREALLOC) {
2457 ;
2458 } else if (xen_enabled()) {
2459 xen_invalidate_map_cache_entry(block->host);
2460#ifndef _WIN32
2461 } else if (block->fd >= 0) {
Murilo Opsfelder Araujo53adb9d2019-01-30 21:36:05 -02002462 qemu_ram_munmap(block->fd, block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02002463 close(block->fd);
2464#endif
2465 } else {
2466 qemu_anon_ram_free(block->host, block->max_length);
2467 }
2468 g_free(block);
2469}
2470
Fam Zhengf1060c52016-03-01 14:18:22 +08002471void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00002472{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02002473 if (!block) {
2474 return;
2475 }
2476
Paolo Bonzini0987d732016-12-21 00:31:36 +08002477 if (block->host) {
2478 ram_block_notify_remove(block->host, block->max_length);
2479 }
2480
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002481 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08002482 QLIST_REMOVE_RCU(block, next);
2483 ram_list.mru_block = NULL;
2484 /* Write list before version */
2485 smp_wmb();
2486 ram_list.version++;
2487 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002488 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00002489}
2490
Huang Yingcd19cfa2011-03-02 08:56:19 +01002491#ifndef _WIN32
2492void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2493{
2494 RAMBlock *block;
2495 ram_addr_t offset;
2496 int flags;
2497 void *area, *vaddr;
2498
Peter Xu99e15582017-05-12 12:17:39 +08002499 RAMBLOCK_FOREACH(block) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002500 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002501 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02002502 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002503 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002504 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02002505 } else if (xen_enabled()) {
2506 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002507 } else {
2508 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02002509 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002510 flags |= (block->flags & RAM_SHARED ?
2511 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02002512 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2513 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002514 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02002515 /*
2516 * Remap needs to match alloc. Accelerators that
2517 * set phys_mem_alloc never remap. If they did,
2518 * we'd need a remap hook here.
2519 */
2520 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2521
Huang Yingcd19cfa2011-03-02 08:56:19 +01002522 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2523 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2524 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002525 }
2526 if (area != vaddr) {
Alistair Francis493d89b2018-02-03 09:43:14 +01002527 error_report("Could not remap addr: "
2528 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2529 length, addr);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002530 exit(1);
2531 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002532 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002533 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002534 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01002535 }
2536 }
2537}
2538#endif /* !_WIN32 */
2539
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002540/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04002541 * This should not be used for general purpose DMA. Use address_space_map
2542 * or address_space_rw instead. For local memory (e.g. video ram) that the
2543 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04002544 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002545 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002546 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002547void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002548{
Gonglei3655cb92016-02-20 10:35:20 +08002549 RAMBlock *block = ram_block;
2550
2551 if (block == NULL) {
2552 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002553 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002554 }
Mike Dayae3a7042013-09-05 14:41:35 -04002555
2556 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002557 /* We need to check if the requested address is in the RAM
2558 * because we don't want to map the entire memory in QEMU.
2559 * In that case just map until the end of the page.
2560 */
2561 if (block->offset == 0) {
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002562 return xen_map_cache(addr, 0, 0, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002563 }
Mike Dayae3a7042013-09-05 14:41:35 -04002564
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002565 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002566 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002567 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00002568}
2569
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002570/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04002571 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04002572 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002573 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04002574 */
Gonglei3655cb92016-02-20 10:35:20 +08002575static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002576 hwaddr *size, bool lock)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002577{
Gonglei3655cb92016-02-20 10:35:20 +08002578 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002579 if (*size == 0) {
2580 return NULL;
2581 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002582
Gonglei3655cb92016-02-20 10:35:20 +08002583 if (block == NULL) {
2584 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002585 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002586 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002587 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002588
2589 if (xen_enabled() && block->host == NULL) {
2590 /* We need to check if the requested address is in the RAM
2591 * because we don't want to map the entire memory in QEMU.
2592 * In that case just map the requested area.
2593 */
2594 if (block->offset == 0) {
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002595 return xen_map_cache(addr, *size, lock, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002596 }
2597
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002598 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002599 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002600
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002601 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002602}
2603
Dr. David Alan Gilbertf90bb712018-03-12 17:20:57 +00002604/* Return the offset of a hostpointer within a ramblock */
2605ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2606{
2607 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2608 assert((uintptr_t)host >= (uintptr_t)rb->host);
2609 assert(res < rb->max_length);
2610
2611 return res;
2612}
2613
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002614/*
2615 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2616 * in that RAMBlock.
2617 *
2618 * ptr: Host pointer to look up
2619 * round_offset: If true round the result offset down to a page boundary
2620 * *ram_addr: set to result ram_addr
2621 * *offset: set to result offset within the RAMBlock
2622 *
2623 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04002624 *
2625 * By the time this function returns, the returned pointer is not protected
2626 * by RCU anymore. If the caller is not within an RCU critical section and
2627 * does not hold the iothread lock, it must have other means of protecting the
2628 * pointer, such as a reference to the region that includes the incoming
2629 * ram_addr_t.
2630 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002631RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002632 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00002633{
pbrook94a6b542009-04-11 17:15:54 +00002634 RAMBlock *block;
2635 uint8_t *host = ptr;
2636
Jan Kiszka868bb332011-06-21 22:59:09 +02002637 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02002638 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04002639 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02002640 ram_addr = xen_ram_addr_from_mapcache(ptr);
2641 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002642 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01002643 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002644 }
Mike Day0dc3f442013-09-05 14:41:35 -04002645 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002646 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002647 }
2648
Mike Day0dc3f442013-09-05 14:41:35 -04002649 rcu_read_lock();
2650 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002651 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002652 goto found;
2653 }
2654
Peter Xu99e15582017-05-12 12:17:39 +08002655 RAMBLOCK_FOREACH(block) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002656 /* This case append when the block is not mapped. */
2657 if (block->host == NULL) {
2658 continue;
2659 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002660 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002661 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06002662 }
pbrook94a6b542009-04-11 17:15:54 +00002663 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002664
Mike Day0dc3f442013-09-05 14:41:35 -04002665 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002666 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02002667
2668found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002669 *offset = (host - block->host);
2670 if (round_offset) {
2671 *offset &= TARGET_PAGE_MASK;
2672 }
Mike Day0dc3f442013-09-05 14:41:35 -04002673 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002674 return block;
2675}
2676
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002677/*
2678 * Finds the named RAMBlock
2679 *
2680 * name: The name of RAMBlock to find
2681 *
2682 * Returns: RAMBlock (or NULL if not found)
2683 */
2684RAMBlock *qemu_ram_block_by_name(const char *name)
2685{
2686 RAMBlock *block;
2687
Peter Xu99e15582017-05-12 12:17:39 +08002688 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002689 if (!strcmp(name, block->idstr)) {
2690 return block;
2691 }
2692 }
2693
2694 return NULL;
2695}
2696
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002697/* Some of the softmmu routines need to translate from a host pointer
2698 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002699ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002700{
2701 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02002702 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002703
Paolo Bonzinif615f392016-05-26 10:07:50 +02002704 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002705 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002706 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002707 }
2708
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002709 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002710}
Alex Williamsonf471a172010-06-11 11:11:42 -06002711
Peter Maydell27266272017-11-20 18:08:27 +00002712/* Called within RCU critical section. */
2713void memory_notdirty_write_prepare(NotDirtyInfo *ndi,
2714 CPUState *cpu,
2715 vaddr mem_vaddr,
2716 ram_addr_t ram_addr,
2717 unsigned size)
2718{
2719 ndi->cpu = cpu;
2720 ndi->ram_addr = ram_addr;
2721 ndi->mem_vaddr = mem_vaddr;
2722 ndi->size = size;
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002723 ndi->pages = NULL;
Peter Maydell27266272017-11-20 18:08:27 +00002724
2725 assert(tcg_enabled());
2726 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002727 ndi->pages = page_collection_lock(ram_addr, ram_addr + size);
2728 tb_invalidate_phys_page_fast(ndi->pages, ram_addr, size);
Peter Maydell27266272017-11-20 18:08:27 +00002729 }
2730}
2731
2732/* Called within RCU critical section. */
2733void memory_notdirty_write_complete(NotDirtyInfo *ndi)
2734{
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002735 if (ndi->pages) {
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04002736 assert(tcg_enabled());
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002737 page_collection_unlock(ndi->pages);
2738 ndi->pages = NULL;
Peter Maydell27266272017-11-20 18:08:27 +00002739 }
2740
2741 /* Set both VGA and migration bits for simplicity and to remove
2742 * the notdirty callback faster.
2743 */
2744 cpu_physical_memory_set_dirty_range(ndi->ram_addr, ndi->size,
2745 DIRTY_CLIENTS_NOCODE);
2746 /* we remove the notdirty callback only if the code has been
2747 flushed */
2748 if (!cpu_physical_memory_is_clean(ndi->ram_addr)) {
2749 tlb_set_dirty(ndi->cpu, ndi->mem_vaddr);
2750 }
2751}
2752
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002753/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002754static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002755 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002756{
Peter Maydell27266272017-11-20 18:08:27 +00002757 NotDirtyInfo ndi;
Alex Bennéeba051fb2016-10-27 16:10:16 +01002758
Peter Maydell27266272017-11-20 18:08:27 +00002759 memory_notdirty_write_prepare(&ndi, current_cpu, current_cpu->mem_io_vaddr,
2760 ram_addr, size);
2761
Peter Maydell6d3ede52018-06-15 14:57:14 +01002762 stn_p(qemu_map_ram_ptr(NULL, ram_addr), size, val);
Peter Maydell27266272017-11-20 18:08:27 +00002763 memory_notdirty_write_complete(&ndi);
bellard1ccde1c2004-02-06 19:46:14 +00002764}
2765
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002766static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002767 unsigned size, bool is_write,
2768 MemTxAttrs attrs)
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002769{
2770 return is_write;
2771}
2772
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002773static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002774 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002775 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002776 .endianness = DEVICE_NATIVE_ENDIAN,
Andrew Baumannad528782017-10-13 11:19:13 -07002777 .valid = {
2778 .min_access_size = 1,
2779 .max_access_size = 8,
2780 .unaligned = false,
2781 },
2782 .impl = {
2783 .min_access_size = 1,
2784 .max_access_size = 8,
2785 .unaligned = false,
2786 },
bellard1ccde1c2004-02-06 19:46:14 +00002787};
2788
pbrook0f459d12008-06-09 00:20:13 +00002789/* Generate a debug exception if a watchpoint has been hit. */
David Hildenbrand00263482019-08-23 12:07:40 +02002790void cpu_check_watchpoint(CPUState *cpu, vaddr addr, vaddr len,
2791 MemTxAttrs attrs, int flags, uintptr_t ra)
pbrook0f459d12008-06-09 00:20:13 +00002792{
Sergey Fedorov568496c2016-02-11 11:17:32 +00002793 CPUClass *cc = CPU_GET_CLASS(cpu);
aliguoria1d1bb32008-11-18 20:07:32 +00002794 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002795
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002796 assert(tcg_enabled());
Andreas Färberff4700b2013-08-26 18:23:18 +02002797 if (cpu->watchpoint_hit) {
Richard Henderson50b107c2019-08-24 09:51:09 -07002798 /*
2799 * We re-entered the check after replacing the TB.
2800 * Now raise the debug interrupt so that it will
2801 * trigger after the current instruction.
2802 */
2803 qemu_mutex_lock_iothread();
Andreas Färber93afead2013-08-26 03:41:01 +02002804 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
Richard Henderson50b107c2019-08-24 09:51:09 -07002805 qemu_mutex_unlock_iothread();
aliguori06d55cc2008-11-18 20:24:06 +00002806 return;
2807 }
David Hildenbrand00263482019-08-23 12:07:40 +02002808
2809 addr = cc->adjust_watchpoint_address(cpu, addr, len);
Andreas Färberff4700b2013-08-26 18:23:18 +02002810 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Richard Henderson56ad8b02019-08-24 08:21:34 -07002811 if (watchpoint_address_matches(wp, addr, len)
Peter Maydell05068c02014-09-12 14:06:48 +01002812 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002813 if (flags == BP_MEM_READ) {
2814 wp->flags |= BP_WATCHPOINT_HIT_READ;
2815 } else {
2816 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2817 }
David Hildenbrand00263482019-08-23 12:07:40 +02002818 wp->hitaddr = MAX(addr, wp->vaddr);
Peter Maydell66b9b432015-04-26 16:49:24 +01002819 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002820 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002821 if (wp->flags & BP_CPU &&
2822 !cc->debug_check_watchpoint(cpu, wp)) {
2823 wp->flags &= ~BP_WATCHPOINT_HIT;
2824 continue;
2825 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002826 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002827
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002828 mmap_lock();
Andreas Färber239c51a2013-09-01 17:12:23 +02002829 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002830 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002831 cpu->exception_index = EXCP_DEBUG;
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002832 mmap_unlock();
David Hildenbrand00263482019-08-23 12:07:40 +02002833 cpu_loop_exit_restore(cpu, ra);
aliguori6e140f22008-11-18 20:37:55 +00002834 } else {
Richard Henderson9b990ee2017-10-13 10:50:02 -07002835 /* Force execution of one insn next time. */
2836 cpu->cflags_next_tb = 1 | curr_cflags();
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002837 mmap_unlock();
David Hildenbrand00263482019-08-23 12:07:40 +02002838 if (ra) {
2839 cpu_restore_state(cpu, ra, true);
2840 }
Peter Maydell6886b982016-05-17 15:18:04 +01002841 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002842 }
aliguori06d55cc2008-11-18 20:24:06 +00002843 }
aliguori6e140f22008-11-18 20:37:55 +00002844 } else {
2845 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002846 }
2847 }
2848}
2849
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01002850static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08002851 MemTxAttrs attrs, uint8_t *buf, hwaddr len);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002852static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08002853 const uint8_t *buf, hwaddr len);
2854static bool flatview_access_valid(FlatView *fv, hwaddr addr, hwaddr len,
Peter Maydelleace72b2018-05-31 14:50:52 +01002855 bool is_write, MemTxAttrs attrs);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002856
Peter Maydellf25a49e2015-04-26 16:49:24 +01002857static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2858 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002859{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002860 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002861 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002862 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002863
blueswir1db7b5422007-05-26 17:36:03 +00002864#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002865 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002866 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002867#endif
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002868 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
Peter Maydell5c9eb022015-04-26 16:49:24 +01002869 if (res) {
2870 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002871 }
Peter Maydell6d3ede52018-06-15 14:57:14 +01002872 *data = ldn_p(buf, len);
2873 return MEMTX_OK;
blueswir1db7b5422007-05-26 17:36:03 +00002874}
2875
Peter Maydellf25a49e2015-04-26 16:49:24 +01002876static MemTxResult subpage_write(void *opaque, hwaddr addr,
2877 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002878{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002879 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002880 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002881
blueswir1db7b5422007-05-26 17:36:03 +00002882#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002883 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002884 " value %"PRIx64"\n",
2885 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002886#endif
Peter Maydell6d3ede52018-06-15 14:57:14 +01002887 stn_p(buf, len, value);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002888 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002889}
2890
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002891static bool subpage_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002892 unsigned len, bool is_write,
2893 MemTxAttrs attrs)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002894{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002895 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002896#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002897 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002898 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002899#endif
2900
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002901 return flatview_access_valid(subpage->fv, addr + subpage->base,
Peter Maydelleace72b2018-05-31 14:50:52 +01002902 len, is_write, attrs);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002903}
2904
Avi Kivity70c68e42012-01-02 12:32:48 +02002905static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002906 .read_with_attrs = subpage_read,
2907 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002908 .impl.min_access_size = 1,
2909 .impl.max_access_size = 8,
2910 .valid.min_access_size = 1,
2911 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002912 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002913 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002914};
2915
Anthony Liguoric227f092009-10-01 16:12:16 -05002916static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002917 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002918{
2919 int idx, eidx;
2920
2921 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2922 return -1;
2923 idx = SUBPAGE_IDX(start);
2924 eidx = SUBPAGE_IDX(end);
2925#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002926 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2927 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002928#endif
blueswir1db7b5422007-05-26 17:36:03 +00002929 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002930 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002931 }
2932
2933 return 0;
2934}
2935
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002936static subpage_t *subpage_init(FlatView *fv, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002937{
Anthony Liguoric227f092009-10-01 16:12:16 -05002938 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002939
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01002940 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002941 mmio->fv = fv;
aliguori1eec6142009-02-05 22:06:18 +00002942 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002943 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002944 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002945 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002946#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002947 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2948 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002949#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002950 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002951
2952 return mmio;
2953}
2954
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002955static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002956{
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002957 assert(fv);
Avi Kivity5312bd82012-02-12 18:32:55 +02002958 MemoryRegionSection section = {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002959 .fv = fv,
Avi Kivity5312bd82012-02-12 18:32:55 +02002960 .mr = mr,
2961 .offset_within_address_space = 0,
2962 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002963 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002964 };
2965
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002966 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002967}
2968
Peter Maydell8af36742017-12-13 17:52:28 +00002969static void readonly_mem_write(void *opaque, hwaddr addr,
2970 uint64_t val, unsigned size)
2971{
2972 /* Ignore any write to ROM. */
2973}
2974
2975static bool readonly_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002976 unsigned size, bool is_write,
2977 MemTxAttrs attrs)
Peter Maydell8af36742017-12-13 17:52:28 +00002978{
2979 return is_write;
2980}
2981
2982/* This will only be used for writes, because reads are special cased
2983 * to directly access the underlying host ram.
2984 */
2985static const MemoryRegionOps readonly_mem_ops = {
2986 .write = readonly_mem_write,
2987 .valid.accepts = readonly_mem_accepts,
2988 .endianness = DEVICE_NATIVE_ENDIAN,
2989 .valid = {
2990 .min_access_size = 1,
2991 .max_access_size = 8,
2992 .unaligned = false,
2993 },
2994 .impl = {
2995 .min_access_size = 1,
2996 .max_access_size = 8,
2997 .unaligned = false,
2998 },
2999};
3000
Peter Maydell2d54f192018-06-15 14:57:14 +01003001MemoryRegionSection *iotlb_to_section(CPUState *cpu,
3002 hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02003003{
Peter Maydella54c87b2016-01-21 14:15:05 +00003004 int asidx = cpu_asidx_from_attrs(cpu, attrs);
3005 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01003006 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01003007 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02003008
Peter Maydell2d54f192018-06-15 14:57:14 +01003009 return &sections[index & ~TARGET_PAGE_MASK];
Avi Kivityaa102232012-03-08 17:06:55 +02003010}
3011
Avi Kivitye9179ce2009-06-14 11:38:52 +03003012static void io_mem_init(void)
3013{
Peter Maydell8af36742017-12-13 17:52:28 +00003014 memory_region_init_io(&io_mem_rom, NULL, &readonly_mem_ops,
3015 NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003016 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003017 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00003018
3019 /* io_mem_notdirty calls tb_invalidate_phys_page_fast,
3020 * which can be called without the iothread mutex.
3021 */
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003022 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003023 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00003024 memory_region_clear_global_locking(&io_mem_notdirty);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003025}
3026
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10003027AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
Avi Kivityac1970f2012-10-03 16:22:53 +02003028{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003029 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
3030 uint16_t n;
3031
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003032 n = dummy_section(&d->map, fv, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003033 assert(n == PHYS_SECTION_UNASSIGNED);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003034 n = dummy_section(&d->map, fv, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003035 assert(n == PHYS_SECTION_NOTDIRTY);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003036 n = dummy_section(&d->map, fv, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003037 assert(n == PHYS_SECTION_ROM);
Paolo Bonzini00752702013-05-29 12:13:54 +02003038
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02003039 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003040
3041 return d;
Paolo Bonzini00752702013-05-29 12:13:54 +02003042}
3043
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003044void address_space_dispatch_free(AddressSpaceDispatch *d)
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01003045{
3046 phys_sections_free(&d->map);
3047 g_free(d);
3048}
3049
Paolo Bonzini9458a9a2018-02-06 18:37:39 +01003050static void do_nothing(CPUState *cpu, run_on_cpu_data d)
3051{
3052}
3053
3054static void tcg_log_global_after_sync(MemoryListener *listener)
3055{
3056 CPUAddressSpace *cpuas;
3057
3058 /* Wait for the CPU to end the current TB. This avoids the following
3059 * incorrect race:
3060 *
3061 * vCPU migration
3062 * ---------------------- -------------------------
3063 * TLB check -> slow path
3064 * notdirty_mem_write
3065 * write to RAM
3066 * mark dirty
3067 * clear dirty flag
3068 * TLB check -> fast path
3069 * read memory
3070 * write to RAM
3071 *
3072 * by pushing the migration thread's memory read after the vCPU thread has
3073 * written the memory.
3074 */
3075 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
3076 run_on_cpu(cpuas->cpu, do_nothing, RUN_ON_CPU_NULL);
3077}
3078
Avi Kivity1d711482012-10-02 18:54:45 +02003079static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02003080{
Peter Maydell32857f42015-10-01 15:29:50 +01003081 CPUAddressSpace *cpuas;
3082 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02003083
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04003084 assert(tcg_enabled());
Avi Kivity117712c2012-02-12 21:23:17 +02003085 /* since each CPU stores ram addresses in its TLB cache, we must
3086 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01003087 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
3088 cpu_reloading_memory_map();
3089 /* The CPU and TLB are protected by the iothread lock.
3090 * We reload the dispatch pointer now because cpu_reloading_memory_map()
3091 * may have split the RCU critical section.
3092 */
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003093 d = address_space_to_dispatch(cpuas->as);
Alex Bennéef35e44e2016-10-21 16:34:18 +01003094 atomic_rcu_set(&cpuas->memory_dispatch, d);
Alex Bennéed10eb082016-11-14 14:17:28 +00003095 tlb_flush(cpuas->cpu);
Avi Kivity50c1e142012-02-08 21:36:02 +02003096}
3097
Avi Kivity62152b82011-07-26 14:26:14 +03003098static void memory_map_init(void)
3099{
Anthony Liguori7267c092011-08-20 22:09:37 -05003100 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01003101
Paolo Bonzini57271d62013-11-07 17:14:37 +01003102 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003103 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03003104
Anthony Liguori7267c092011-08-20 22:09:37 -05003105 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02003106 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
3107 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003108 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03003109}
3110
3111MemoryRegion *get_system_memory(void)
3112{
3113 return system_memory;
3114}
3115
Avi Kivity309cb472011-08-08 16:09:03 +03003116MemoryRegion *get_system_io(void)
3117{
3118 return system_io;
3119}
3120
pbrooke2eef172008-06-08 01:09:01 +00003121#endif /* !defined(CONFIG_USER_ONLY) */
3122
bellard13eb76e2004-01-24 15:23:36 +00003123/* physical memory access (slow version, mainly for debug) */
3124#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02003125int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003126 uint8_t *buf, target_ulong len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003127{
Li Zhijian0c249ff2019-01-17 20:49:01 +08003128 int flags;
3129 target_ulong l, page;
pbrook53a59602006-03-25 19:31:22 +00003130 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003131
3132 while (len > 0) {
3133 page = addr & TARGET_PAGE_MASK;
3134 l = (page + TARGET_PAGE_SIZE) - addr;
3135 if (l > len)
3136 l = len;
3137 flags = page_get_flags(page);
3138 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003139 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003140 if (is_write) {
3141 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003142 return -1;
bellard579a97f2007-11-11 14:26:47 +00003143 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003144 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003145 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003146 memcpy(p, buf, l);
3147 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003148 } else {
3149 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003150 return -1;
bellard579a97f2007-11-11 14:26:47 +00003151 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003152 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003153 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003154 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003155 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003156 }
3157 len -= l;
3158 buf += l;
3159 addr += l;
3160 }
Paul Brooka68fe892010-03-01 00:08:59 +00003161 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003162}
bellard8df1cd02005-01-28 22:37:22 +00003163
bellard13eb76e2004-01-24 15:23:36 +00003164#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003165
Paolo Bonzini845b6212015-03-23 11:45:53 +01003166static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02003167 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003168{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003169 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003170 addr += memory_region_get_ram_addr(mr);
3171
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003172 /* No early return if dirty_log_mask is or becomes 0, because
3173 * cpu_physical_memory_set_dirty_range will still call
3174 * xen_modified_memory.
3175 */
3176 if (dirty_log_mask) {
3177 dirty_log_mask =
3178 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003179 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003180 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02003181 assert(tcg_enabled());
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003182 tb_invalidate_phys_range(addr, addr + length);
3183 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
3184 }
3185 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003186}
3187
Stefan Hajnoczi047be4e2019-01-29 11:46:04 +00003188void memory_region_flush_rom_device(MemoryRegion *mr, hwaddr addr, hwaddr size)
3189{
3190 /*
3191 * In principle this function would work on other memory region types too,
3192 * but the ROM device use case is the only one where this operation is
3193 * necessary. Other memory regions should use the
3194 * address_space_read/write() APIs.
3195 */
3196 assert(memory_region_is_romd(mr));
3197
3198 invalidate_and_set_dirty(mr, addr, size);
3199}
3200
Richard Henderson23326162013-07-08 14:55:59 -07003201static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02003202{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02003203 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07003204
3205 /* Regions are assumed to support 1-4 byte accesses unless
3206 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07003207 if (access_size_max == 0) {
3208 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003209 }
Richard Henderson23326162013-07-08 14:55:59 -07003210
3211 /* Bound the maximum access by the alignment of the address. */
3212 if (!mr->ops->impl.unaligned) {
3213 unsigned align_size_max = addr & -addr;
3214 if (align_size_max != 0 && align_size_max < access_size_max) {
3215 access_size_max = align_size_max;
3216 }
3217 }
3218
3219 /* Don't attempt accesses larger than the maximum. */
3220 if (l > access_size_max) {
3221 l = access_size_max;
3222 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01003223 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07003224
3225 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003226}
3227
Jan Kiszka4840f102015-06-18 18:47:22 +02003228static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02003229{
Jan Kiszka4840f102015-06-18 18:47:22 +02003230 bool unlocked = !qemu_mutex_iothread_locked();
3231 bool release_lock = false;
3232
3233 if (unlocked && mr->global_locking) {
3234 qemu_mutex_lock_iothread();
3235 unlocked = false;
3236 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003237 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003238 if (mr->flush_coalesced_mmio) {
3239 if (unlocked) {
3240 qemu_mutex_lock_iothread();
3241 }
3242 qemu_flush_coalesced_mmio_buffer();
3243 if (unlocked) {
3244 qemu_mutex_unlock_iothread();
3245 }
3246 }
3247
3248 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003249}
3250
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003251/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003252static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3253 MemTxAttrs attrs,
3254 const uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003255 hwaddr len, hwaddr addr1,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003256 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00003257{
bellard13eb76e2004-01-24 15:23:36 +00003258 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003259 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01003260 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02003261 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00003262
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003263 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003264 if (!memory_access_is_direct(mr, true)) {
3265 release_lock |= prepare_mmio_access(mr);
3266 l = memory_access_size(mr, l, addr1);
3267 /* XXX: could force current_cpu to NULL to avoid
3268 potential bugs */
Tony Nguyen9bf825b2019-08-24 04:36:54 +10003269 val = ldn_he_p(buf, l);
Tony Nguyen3d9e7c32019-08-24 04:36:46 +10003270 result |= memory_region_dispatch_write(mr, addr1, val,
Tony Nguyen9bf825b2019-08-24 04:36:54 +10003271 size_memop(l), attrs);
bellard13eb76e2004-01-24 15:23:36 +00003272 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003273 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003274 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003275 memcpy(ptr, buf, l);
3276 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00003277 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003278
3279 if (release_lock) {
3280 qemu_mutex_unlock_iothread();
3281 release_lock = false;
3282 }
3283
bellard13eb76e2004-01-24 15:23:36 +00003284 len -= l;
3285 buf += l;
3286 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003287
3288 if (!len) {
3289 break;
3290 }
3291
3292 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003293 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003294 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02003295
Peter Maydell3b643492015-04-26 16:49:23 +01003296 return result;
bellard13eb76e2004-01-24 15:23:36 +00003297}
bellard8df1cd02005-01-28 22:37:22 +00003298
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003299/* Called from RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003300static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003301 const uint8_t *buf, hwaddr len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003302{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003303 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003304 hwaddr addr1;
3305 MemoryRegion *mr;
3306 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003307
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003308 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003309 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003310 result = flatview_write_continue(fv, addr, attrs, buf, len,
3311 addr1, l, mr);
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003312
3313 return result;
3314}
3315
3316/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003317MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
3318 MemTxAttrs attrs, uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003319 hwaddr len, hwaddr addr1, hwaddr l,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003320 MemoryRegion *mr)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003321{
3322 uint8_t *ptr;
3323 uint64_t val;
3324 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003325 bool release_lock = false;
3326
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003327 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003328 if (!memory_access_is_direct(mr, false)) {
3329 /* I/O case */
3330 release_lock |= prepare_mmio_access(mr);
3331 l = memory_access_size(mr, l, addr1);
Tony Nguyen3d9e7c32019-08-24 04:36:46 +10003332 result |= memory_region_dispatch_read(mr, addr1, &val,
Tony Nguyen9bf825b2019-08-24 04:36:54 +10003333 size_memop(l), attrs);
3334 stn_he_p(buf, l, val);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003335 } else {
3336 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003337 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003338 memcpy(buf, ptr, l);
3339 }
3340
3341 if (release_lock) {
3342 qemu_mutex_unlock_iothread();
3343 release_lock = false;
3344 }
3345
3346 len -= l;
3347 buf += l;
3348 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003349
3350 if (!len) {
3351 break;
3352 }
3353
3354 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003355 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003356 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003357
3358 return result;
3359}
3360
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003361/* Called from RCU critical section. */
3362static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003363 MemTxAttrs attrs, uint8_t *buf, hwaddr len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003364{
3365 hwaddr l;
3366 hwaddr addr1;
3367 MemoryRegion *mr;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003368
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003369 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003370 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003371 return flatview_read_continue(fv, addr, attrs, buf, len,
3372 addr1, l, mr);
Avi Kivityac1970f2012-10-03 16:22:53 +02003373}
3374
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003375MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003376 MemTxAttrs attrs, uint8_t *buf, hwaddr len)
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003377{
3378 MemTxResult result = MEMTX_OK;
3379 FlatView *fv;
3380
3381 if (len > 0) {
3382 rcu_read_lock();
3383 fv = address_space_to_flatview(as);
3384 result = flatview_read(fv, addr, attrs, buf, len);
3385 rcu_read_unlock();
3386 }
3387
3388 return result;
3389}
3390
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003391MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3392 MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003393 const uint8_t *buf, hwaddr len)
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003394{
3395 MemTxResult result = MEMTX_OK;
3396 FlatView *fv;
3397
3398 if (len > 0) {
3399 rcu_read_lock();
3400 fv = address_space_to_flatview(as);
3401 result = flatview_write(fv, addr, attrs, buf, len);
3402 rcu_read_unlock();
3403 }
3404
3405 return result;
3406}
3407
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003408MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003409 uint8_t *buf, hwaddr len, bool is_write)
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003410{
3411 if (is_write) {
3412 return address_space_write(as, addr, attrs, buf, len);
3413 } else {
3414 return address_space_read_full(as, addr, attrs, buf, len);
3415 }
3416}
3417
Avi Kivitya8170e52012-10-23 12:30:10 +02003418void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003419 hwaddr len, int is_write)
Avi Kivityac1970f2012-10-03 16:22:53 +02003420{
Peter Maydell5c9eb022015-04-26 16:49:24 +01003421 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3422 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02003423}
3424
Alexander Graf582b55a2013-12-11 14:17:44 +01003425enum write_rom_type {
3426 WRITE_DATA,
3427 FLUSH_CACHE,
3428};
3429
Peter Maydell75693e12018-12-14 13:30:48 +00003430static inline MemTxResult address_space_write_rom_internal(AddressSpace *as,
3431 hwaddr addr,
3432 MemTxAttrs attrs,
3433 const uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003434 hwaddr len,
Peter Maydell75693e12018-12-14 13:30:48 +00003435 enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00003436{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003437 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00003438 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003439 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003440 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00003441
Paolo Bonzini41063e12015-03-18 14:21:43 +01003442 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00003443 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003444 l = len;
Peter Maydell75693e12018-12-14 13:30:48 +00003445 mr = address_space_translate(as, addr, &addr1, &l, true, attrs);
ths3b46e622007-09-17 08:09:54 +00003446
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003447 if (!(memory_region_is_ram(mr) ||
3448 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02003449 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003450 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00003451 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003452 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01003453 switch (type) {
3454 case WRITE_DATA:
3455 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01003456 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003457 break;
3458 case FLUSH_CACHE:
3459 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
3460 break;
3461 }
bellardd0ecd2a2006-04-23 17:14:48 +00003462 }
3463 len -= l;
3464 buf += l;
3465 addr += l;
3466 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003467 rcu_read_unlock();
Peter Maydell75693e12018-12-14 13:30:48 +00003468 return MEMTX_OK;
bellardd0ecd2a2006-04-23 17:14:48 +00003469}
3470
Alexander Graf582b55a2013-12-11 14:17:44 +01003471/* used for ROM loading : can write in RAM and ROM */
Peter Maydell3c8133f2018-12-14 13:30:48 +00003472MemTxResult address_space_write_rom(AddressSpace *as, hwaddr addr,
3473 MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003474 const uint8_t *buf, hwaddr len)
Alexander Graf582b55a2013-12-11 14:17:44 +01003475{
Peter Maydell3c8133f2018-12-14 13:30:48 +00003476 return address_space_write_rom_internal(as, addr, attrs,
3477 buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01003478}
3479
Li Zhijian0c249ff2019-01-17 20:49:01 +08003480void cpu_flush_icache_range(hwaddr start, hwaddr len)
Alexander Graf582b55a2013-12-11 14:17:44 +01003481{
3482 /*
3483 * This function should do the same thing as an icache flush that was
3484 * triggered from within the guest. For TCG we are always cache coherent,
3485 * so there is no need to flush anything. For KVM / Xen we need to flush
3486 * the host's instruction cache at least.
3487 */
3488 if (tcg_enabled()) {
3489 return;
3490 }
3491
Peter Maydell75693e12018-12-14 13:30:48 +00003492 address_space_write_rom_internal(&address_space_memory,
3493 start, MEMTXATTRS_UNSPECIFIED,
3494 NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01003495}
3496
aliguori6d16c2f2009-01-22 16:59:11 +00003497typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003498 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00003499 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003500 hwaddr addr;
3501 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003502 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00003503} BounceBuffer;
3504
3505static BounceBuffer bounce;
3506
aliguoriba223c22009-01-22 16:59:16 +00003507typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08003508 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003509 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003510} MapClient;
3511
Fam Zheng38e047b2015-03-16 17:03:35 +08003512QemuMutex map_client_list_lock;
Paolo Bonzinib58deb32018-12-06 11:58:10 +01003513static QLIST_HEAD(, MapClient) map_client_list
Blue Swirl72cf2d42009-09-12 07:36:22 +00003514 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003515
Fam Zhenge95205e2015-03-16 17:03:37 +08003516static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00003517{
Blue Swirl72cf2d42009-09-12 07:36:22 +00003518 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003519 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003520}
3521
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003522static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00003523{
3524 MapClient *client;
3525
Blue Swirl72cf2d42009-09-12 07:36:22 +00003526 while (!QLIST_EMPTY(&map_client_list)) {
3527 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08003528 qemu_bh_schedule(client->bh);
3529 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00003530 }
3531}
3532
Fam Zhenge95205e2015-03-16 17:03:37 +08003533void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003534{
3535 MapClient *client = g_malloc(sizeof(*client));
3536
Fam Zheng38e047b2015-03-16 17:03:35 +08003537 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08003538 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00003539 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003540 if (!atomic_read(&bounce.in_use)) {
3541 cpu_notify_map_clients_locked();
3542 }
Fam Zheng38e047b2015-03-16 17:03:35 +08003543 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003544}
3545
Fam Zheng38e047b2015-03-16 17:03:35 +08003546void cpu_exec_init_all(void)
3547{
3548 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01003549 /* The data structures we set up here depend on knowing the page size,
3550 * so no more changes can be made after this point.
3551 * In an ideal world, nothing we did before we had finished the
3552 * machine setup would care about the target page size, and we could
3553 * do this much later, rather than requiring board models to state
3554 * up front what their requirements are.
3555 */
3556 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08003557 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01003558 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08003559 qemu_mutex_init(&map_client_list_lock);
3560}
3561
Fam Zhenge95205e2015-03-16 17:03:37 +08003562void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003563{
Fam Zhenge95205e2015-03-16 17:03:37 +08003564 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00003565
Fam Zhenge95205e2015-03-16 17:03:37 +08003566 qemu_mutex_lock(&map_client_list_lock);
3567 QLIST_FOREACH(client, &map_client_list, link) {
3568 if (client->bh == bh) {
3569 cpu_unregister_map_client_do(client);
3570 break;
3571 }
3572 }
3573 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003574}
3575
3576static void cpu_notify_map_clients(void)
3577{
Fam Zheng38e047b2015-03-16 17:03:35 +08003578 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003579 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08003580 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00003581}
3582
Li Zhijian0c249ff2019-01-17 20:49:01 +08003583static bool flatview_access_valid(FlatView *fv, hwaddr addr, hwaddr len,
Peter Maydelleace72b2018-05-31 14:50:52 +01003584 bool is_write, MemTxAttrs attrs)
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003585{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003586 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003587 hwaddr l, xlat;
3588
3589 while (len > 0) {
3590 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003591 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003592 if (!memory_access_is_direct(mr, is_write)) {
3593 l = memory_access_size(mr, l, addr);
Peter Maydelleace72b2018-05-31 14:50:52 +01003594 if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003595 return false;
3596 }
3597 }
3598
3599 len -= l;
3600 addr += l;
3601 }
3602 return true;
3603}
3604
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003605bool address_space_access_valid(AddressSpace *as, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003606 hwaddr len, bool is_write,
Peter Maydellfddffa42018-05-31 14:50:52 +01003607 MemTxAttrs attrs)
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003608{
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003609 FlatView *fv;
3610 bool result;
3611
3612 rcu_read_lock();
3613 fv = address_space_to_flatview(as);
Peter Maydelleace72b2018-05-31 14:50:52 +01003614 result = flatview_access_valid(fv, addr, len, is_write, attrs);
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003615 rcu_read_unlock();
3616 return result;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003617}
3618
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003619static hwaddr
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003620flatview_extend_translation(FlatView *fv, hwaddr addr,
Peter Maydell53d07902018-05-31 14:50:52 +01003621 hwaddr target_len,
3622 MemoryRegion *mr, hwaddr base, hwaddr len,
3623 bool is_write, MemTxAttrs attrs)
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003624{
3625 hwaddr done = 0;
3626 hwaddr xlat;
3627 MemoryRegion *this_mr;
3628
3629 for (;;) {
3630 target_len -= len;
3631 addr += len;
3632 done += len;
3633 if (target_len == 0) {
3634 return done;
3635 }
3636
3637 len = target_len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003638 this_mr = flatview_translate(fv, addr, &xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +01003639 &len, is_write, attrs);
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003640 if (this_mr != mr || xlat != base + done) {
3641 return done;
3642 }
3643 }
3644}
3645
aliguori6d16c2f2009-01-22 16:59:11 +00003646/* Map a physical memory region into a host virtual address.
3647 * May map a subset of the requested range, given by and returned in *plen.
3648 * May return NULL if resources needed to perform the mapping are exhausted.
3649 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003650 * Use cpu_register_map_client() to know when retrying the map operation is
3651 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003652 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003653void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003654 hwaddr addr,
3655 hwaddr *plen,
Peter Maydellf26404f2018-05-31 14:50:52 +01003656 bool is_write,
3657 MemTxAttrs attrs)
aliguori6d16c2f2009-01-22 16:59:11 +00003658{
Avi Kivitya8170e52012-10-23 12:30:10 +02003659 hwaddr len = *plen;
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003660 hwaddr l, xlat;
3661 MemoryRegion *mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003662 void *ptr;
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003663 FlatView *fv;
aliguori6d16c2f2009-01-22 16:59:11 +00003664
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003665 if (len == 0) {
3666 return NULL;
3667 }
aliguori6d16c2f2009-01-22 16:59:11 +00003668
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003669 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003670 rcu_read_lock();
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003671 fv = address_space_to_flatview(as);
Peter Maydellefa99a22018-05-31 14:50:52 +01003672 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini41063e12015-03-18 14:21:43 +01003673
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003674 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003675 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01003676 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003677 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00003678 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02003679 /* Avoid unbounded allocations */
3680 l = MIN(l, TARGET_PAGE_SIZE);
3681 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003682 bounce.addr = addr;
3683 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003684
3685 memory_region_ref(mr);
3686 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003687 if (!is_write) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003688 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003689 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003690 }
aliguori6d16c2f2009-01-22 16:59:11 +00003691
Paolo Bonzini41063e12015-03-18 14:21:43 +01003692 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003693 *plen = l;
3694 return bounce.buffer;
3695 }
3696
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003697
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003698 memory_region_ref(mr);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003699 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
Peter Maydell53d07902018-05-31 14:50:52 +01003700 l, is_write, attrs);
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003701 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003702 rcu_read_unlock();
3703
3704 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003705}
3706
Avi Kivityac1970f2012-10-03 16:22:53 +02003707/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003708 * Will also mark the memory as dirty if is_write == 1. access_len gives
3709 * the amount of memory that was actually read or written by the caller.
3710 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003711void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3712 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003713{
3714 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003715 MemoryRegion *mr;
3716 ram_addr_t addr1;
3717
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003718 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003719 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003720 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003721 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003722 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003723 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003724 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003725 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003726 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003727 return;
3728 }
3729 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003730 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3731 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003732 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003733 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003734 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003735 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003736 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003737 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003738}
bellardd0ecd2a2006-04-23 17:14:48 +00003739
Avi Kivitya8170e52012-10-23 12:30:10 +02003740void *cpu_physical_memory_map(hwaddr addr,
3741 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003742 int is_write)
3743{
Peter Maydellf26404f2018-05-31 14:50:52 +01003744 return address_space_map(&address_space_memory, addr, plen, is_write,
3745 MEMTXATTRS_UNSPECIFIED);
Avi Kivityac1970f2012-10-03 16:22:53 +02003746}
3747
Avi Kivitya8170e52012-10-23 12:30:10 +02003748void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3749 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003750{
3751 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3752}
3753
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003754#define ARG1_DECL AddressSpace *as
3755#define ARG1 as
3756#define SUFFIX
3757#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003758#define RCU_READ_LOCK(...) rcu_read_lock()
3759#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3760#include "memory_ldst.inc.c"
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003761
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003762int64_t address_space_cache_init(MemoryRegionCache *cache,
3763 AddressSpace *as,
3764 hwaddr addr,
3765 hwaddr len,
3766 bool is_write)
3767{
Paolo Bonzini48564042018-03-18 18:26:36 +01003768 AddressSpaceDispatch *d;
3769 hwaddr l;
3770 MemoryRegion *mr;
3771
3772 assert(len > 0);
3773
3774 l = len;
3775 cache->fv = address_space_get_flatview(as);
3776 d = flatview_to_dispatch(cache->fv);
3777 cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true);
3778
3779 mr = cache->mrs.mr;
3780 memory_region_ref(mr);
3781 if (memory_access_is_direct(mr, is_write)) {
Peter Maydell53d07902018-05-31 14:50:52 +01003782 /* We don't care about the memory attributes here as we're only
3783 * doing this if we found actual RAM, which behaves the same
3784 * regardless of attributes; so UNSPECIFIED is fine.
3785 */
Paolo Bonzini48564042018-03-18 18:26:36 +01003786 l = flatview_extend_translation(cache->fv, addr, len, mr,
Peter Maydell53d07902018-05-31 14:50:52 +01003787 cache->xlat, l, is_write,
3788 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003789 cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
3790 } else {
3791 cache->ptr = NULL;
3792 }
3793
3794 cache->len = l;
3795 cache->is_write = is_write;
3796 return l;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003797}
3798
3799void address_space_cache_invalidate(MemoryRegionCache *cache,
3800 hwaddr addr,
3801 hwaddr access_len)
3802{
Paolo Bonzini48564042018-03-18 18:26:36 +01003803 assert(cache->is_write);
3804 if (likely(cache->ptr)) {
3805 invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len);
3806 }
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003807}
3808
3809void address_space_cache_destroy(MemoryRegionCache *cache)
3810{
Paolo Bonzini48564042018-03-18 18:26:36 +01003811 if (!cache->mrs.mr) {
3812 return;
3813 }
3814
3815 if (xen_enabled()) {
3816 xen_invalidate_map_cache_entry(cache->ptr);
3817 }
3818 memory_region_unref(cache->mrs.mr);
3819 flatview_unref(cache->fv);
3820 cache->mrs.mr = NULL;
3821 cache->fv = NULL;
3822}
3823
3824/* Called from RCU critical section. This function has the same
3825 * semantics as address_space_translate, but it only works on a
3826 * predefined range of a MemoryRegion that was mapped with
3827 * address_space_cache_init.
3828 */
3829static inline MemoryRegion *address_space_translate_cached(
3830 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003831 hwaddr *plen, bool is_write, MemTxAttrs attrs)
Paolo Bonzini48564042018-03-18 18:26:36 +01003832{
3833 MemoryRegionSection section;
3834 MemoryRegion *mr;
3835 IOMMUMemoryRegion *iommu_mr;
3836 AddressSpace *target_as;
3837
3838 assert(!cache->ptr);
3839 *xlat = addr + cache->xlat;
3840
3841 mr = cache->mrs.mr;
3842 iommu_mr = memory_region_get_iommu(mr);
3843 if (!iommu_mr) {
3844 /* MMIO region. */
3845 return mr;
3846 }
3847
3848 section = address_space_translate_iommu(iommu_mr, xlat, plen,
3849 NULL, is_write, true,
Peter Maydell2f7b0092018-05-31 14:50:53 +01003850 &target_as, attrs);
Paolo Bonzini48564042018-03-18 18:26:36 +01003851 return section.mr;
3852}
3853
3854/* Called from RCU critical section. address_space_read_cached uses this
3855 * out of line function when the target is an MMIO or IOMMU region.
3856 */
3857void
3858address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003859 void *buf, hwaddr len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003860{
3861 hwaddr addr1, l;
3862 MemoryRegion *mr;
3863
3864 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003865 mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
3866 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003867 flatview_read_continue(cache->fv,
3868 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3869 addr1, l, mr);
3870}
3871
3872/* Called from RCU critical section. address_space_write_cached uses this
3873 * out of line function when the target is an MMIO or IOMMU region.
3874 */
3875void
3876address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003877 const void *buf, hwaddr len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003878{
3879 hwaddr addr1, l;
3880 MemoryRegion *mr;
3881
3882 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003883 mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
3884 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003885 flatview_write_continue(cache->fv,
3886 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3887 addr1, l, mr);
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003888}
3889
3890#define ARG1_DECL MemoryRegionCache *cache
3891#define ARG1 cache
Paolo Bonzini48564042018-03-18 18:26:36 +01003892#define SUFFIX _cached_slow
3893#define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
Paolo Bonzini48564042018-03-18 18:26:36 +01003894#define RCU_READ_LOCK() ((void)0)
3895#define RCU_READ_UNLOCK() ((void)0)
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003896#include "memory_ldst.inc.c"
3897
aliguori5e2972f2009-03-28 17:51:36 +00003898/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003899int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003900 uint8_t *buf, target_ulong len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003901{
Avi Kivitya8170e52012-10-23 12:30:10 +02003902 hwaddr phys_addr;
Li Zhijian0c249ff2019-01-17 20:49:01 +08003903 target_ulong l, page;
bellard13eb76e2004-01-24 15:23:36 +00003904
Christian Borntraeger79ca7a12017-03-07 15:19:08 +01003905 cpu_synchronize_state(cpu);
bellard13eb76e2004-01-24 15:23:36 +00003906 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003907 int asidx;
3908 MemTxAttrs attrs;
3909
bellard13eb76e2004-01-24 15:23:36 +00003910 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003911 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3912 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003913 /* if no physical page mapped, return an error */
3914 if (phys_addr == -1)
3915 return -1;
3916 l = (page + TARGET_PAGE_SIZE) - addr;
3917 if (l > len)
3918 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003919 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003920 if (is_write) {
Peter Maydell3c8133f2018-12-14 13:30:48 +00003921 address_space_write_rom(cpu->cpu_ases[asidx].as, phys_addr,
Peter Maydellea7a5332019-01-29 11:46:04 +00003922 attrs, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003923 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003924 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
Peter Maydellea7a5332019-01-29 11:46:04 +00003925 attrs, buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003926 }
bellard13eb76e2004-01-24 15:23:36 +00003927 len -= l;
3928 buf += l;
3929 addr += l;
3930 }
3931 return 0;
3932}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003933
3934/*
3935 * Allows code that needs to deal with migration bitmaps etc to still be built
3936 * target independent.
3937 */
Juan Quintela20afaed2017-03-21 09:09:14 +01003938size_t qemu_target_page_size(void)
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003939{
Juan Quintela20afaed2017-03-21 09:09:14 +01003940 return TARGET_PAGE_SIZE;
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003941}
3942
Juan Quintela46d702b2017-04-24 21:03:48 +02003943int qemu_target_page_bits(void)
3944{
3945 return TARGET_PAGE_BITS;
3946}
3947
3948int qemu_target_page_bits_min(void)
3949{
3950 return TARGET_PAGE_BITS_MIN;
3951}
Paul Brooka68fe892010-03-01 00:08:59 +00003952#endif
bellard13eb76e2004-01-24 15:23:36 +00003953
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003954bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003955{
3956#if defined(TARGET_WORDS_BIGENDIAN)
3957 return true;
3958#else
3959 return false;
3960#endif
3961}
3962
Wen Congyang76f35532012-05-07 12:04:18 +08003963#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003964bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003965{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003966 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003967 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003968 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003969
Paolo Bonzini41063e12015-03-18 14:21:43 +01003970 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003971 mr = address_space_translate(&address_space_memory,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003972 phys_addr, &phys_addr, &l, false,
3973 MEMTXATTRS_UNSPECIFIED);
Wen Congyang76f35532012-05-07 12:04:18 +08003974
Paolo Bonzini41063e12015-03-18 14:21:43 +01003975 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3976 rcu_read_unlock();
3977 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003978}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003979
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003980int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003981{
3982 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003983 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003984
Mike Day0dc3f442013-09-05 14:41:35 -04003985 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08003986 RAMBLOCK_FOREACH(block) {
Yury Kotov754cb9c2019-02-15 20:45:44 +03003987 ret = func(block, opaque);
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003988 if (ret) {
3989 break;
3990 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003991 }
Mike Day0dc3f442013-09-05 14:41:35 -04003992 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003993 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003994}
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003995
3996/*
3997 * Unmap pages of memory from start to start+length such that
3998 * they a) read as 0, b) Trigger whatever fault mechanism
3999 * the OS provides for postcopy.
4000 * The pages must be unmapped by the end of the function.
4001 * Returns: 0 on success, none-0 on failure
4002 *
4003 */
4004int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
4005{
4006 int ret = -1;
4007
4008 uint8_t *host_startaddr = rb->host + start;
4009
4010 if ((uintptr_t)host_startaddr & (rb->page_size - 1)) {
4011 error_report("ram_block_discard_range: Unaligned start address: %p",
4012 host_startaddr);
4013 goto err;
4014 }
4015
4016 if ((start + length) <= rb->used_length) {
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004017 bool need_madvise, need_fallocate;
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004018 uint8_t *host_endaddr = host_startaddr + length;
4019 if ((uintptr_t)host_endaddr & (rb->page_size - 1)) {
4020 error_report("ram_block_discard_range: Unaligned end address: %p",
4021 host_endaddr);
4022 goto err;
4023 }
4024
4025 errno = ENOTSUP; /* If we are missing MADVISE etc */
4026
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004027 /* The logic here is messy;
4028 * madvise DONTNEED fails for hugepages
4029 * fallocate works on hugepages and shmem
4030 */
4031 need_madvise = (rb->page_size == qemu_host_page_size);
4032 need_fallocate = rb->fd != -1;
4033 if (need_fallocate) {
4034 /* For a file, this causes the area of the file to be zero'd
4035 * if read, and for hugetlbfs also causes it to be unmapped
4036 * so a userfault will trigger.
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00004037 */
4038#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
4039 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
4040 start, length);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004041 if (ret) {
4042 ret = -errno;
4043 error_report("ram_block_discard_range: Failed to fallocate "
4044 "%s:%" PRIx64 " +%zx (%d)",
4045 rb->idstr, start, length, ret);
4046 goto err;
4047 }
4048#else
4049 ret = -ENOSYS;
4050 error_report("ram_block_discard_range: fallocate not available/file"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004051 "%s:%" PRIx64 " +%zx (%d)",
4052 rb->idstr, start, length, ret);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004053 goto err;
4054#endif
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004055 }
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004056 if (need_madvise) {
4057 /* For normal RAM this causes it to be unmapped,
4058 * for shared memory it causes the local mapping to disappear
4059 * and to fall back on the file contents (which we just
4060 * fallocate'd away).
4061 */
4062#if defined(CONFIG_MADVISE)
4063 ret = madvise(host_startaddr, length, MADV_DONTNEED);
4064 if (ret) {
4065 ret = -errno;
4066 error_report("ram_block_discard_range: Failed to discard range "
4067 "%s:%" PRIx64 " +%zx (%d)",
4068 rb->idstr, start, length, ret);
4069 goto err;
4070 }
4071#else
4072 ret = -ENOSYS;
4073 error_report("ram_block_discard_range: MADVISE not available"
4074 "%s:%" PRIx64 " +%zx (%d)",
4075 rb->idstr, start, length, ret);
4076 goto err;
4077#endif
4078 }
4079 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
4080 need_madvise, need_fallocate, ret);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004081 } else {
4082 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
4083 "/%zx/" RAM_ADDR_FMT")",
4084 rb->idstr, start, length, rb->used_length);
4085 }
4086
4087err:
4088 return ret;
4089}
4090
Junyan Hea4de8552018-07-18 15:48:00 +08004091bool ramblock_is_pmem(RAMBlock *rb)
4092{
4093 return rb->flags & RAM_PMEM;
4094}
4095
Peter Maydellec3f8c92013-06-27 20:53:38 +01004096#endif
Yang Zhonga0be0c52017-07-03 18:12:13 +08004097
4098void page_size_init(void)
4099{
4100 /* NOTE: we can always suppose that qemu_host_page_size >=
4101 TARGET_PAGE_SIZE */
Yang Zhonga0be0c52017-07-03 18:12:13 +08004102 if (qemu_host_page_size == 0) {
4103 qemu_host_page_size = qemu_real_host_page_size;
4104 }
4105 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
4106 qemu_host_page_size = TARGET_PAGE_SIZE;
4107 }
4108 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
4109}
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004110
4111#if !defined(CONFIG_USER_ONLY)
4112
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004113static void mtree_print_phys_entries(int start, int end, int skip, int ptr)
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004114{
4115 if (start == end - 1) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004116 qemu_printf("\t%3d ", start);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004117 } else {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004118 qemu_printf("\t%3d..%-3d ", start, end - 1);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004119 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004120 qemu_printf(" skip=%d ", skip);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004121 if (ptr == PHYS_MAP_NODE_NIL) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004122 qemu_printf(" ptr=NIL");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004123 } else if (!skip) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004124 qemu_printf(" ptr=#%d", ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004125 } else {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004126 qemu_printf(" ptr=[%d]", ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004127 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004128 qemu_printf("\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004129}
4130
4131#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
4132 int128_sub((size), int128_one())) : 0)
4133
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004134void mtree_print_dispatch(AddressSpaceDispatch *d, MemoryRegion *root)
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004135{
4136 int i;
4137
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004138 qemu_printf(" Dispatch\n");
4139 qemu_printf(" Physical sections\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004140
4141 for (i = 0; i < d->map.sections_nb; ++i) {
4142 MemoryRegionSection *s = d->map.sections + i;
4143 const char *names[] = { " [unassigned]", " [not dirty]",
4144 " [ROM]", " [watch]" };
4145
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004146 qemu_printf(" #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx
4147 " %s%s%s%s%s",
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004148 i,
4149 s->offset_within_address_space,
4150 s->offset_within_address_space + MR_SIZE(s->mr->size),
4151 s->mr->name ? s->mr->name : "(noname)",
4152 i < ARRAY_SIZE(names) ? names[i] : "",
4153 s->mr == root ? " [ROOT]" : "",
4154 s == d->mru_section ? " [MRU]" : "",
4155 s->mr->is_iommu ? " [iommu]" : "");
4156
4157 if (s->mr->alias) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004158 qemu_printf(" alias=%s", s->mr->alias->name ?
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004159 s->mr->alias->name : "noname");
4160 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004161 qemu_printf("\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004162 }
4163
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004164 qemu_printf(" Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004165 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
4166 for (i = 0; i < d->map.nodes_nb; ++i) {
4167 int j, jprev;
4168 PhysPageEntry prev;
4169 Node *n = d->map.nodes + i;
4170
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004171 qemu_printf(" [%d]\n", i);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004172
4173 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
4174 PhysPageEntry *pe = *n + j;
4175
4176 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
4177 continue;
4178 }
4179
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004180 mtree_print_phys_entries(jprev, j, prev.skip, prev.ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004181
4182 jprev = j;
4183 prev = *pe;
4184 }
4185
4186 if (jprev != ARRAY_SIZE(*n)) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004187 mtree_print_phys_entries(jprev, j, prev.skip, prev.ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004188 }
4189 }
4190}
4191
4192#endif