blob: cc042dcefdd98e43be3292940925e9dd9169bed4 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
bellard54936002003-05-13 00:25:15 +000021
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020022#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000023#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010024#include "exec/exec-all.h"
Juan Quintela51180422017-04-24 20:50:19 +020025#include "exec/target_page.h"
bellardb67d9a52008-05-23 09:57:34 +000026#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020027#include "hw/qdev-core.h"
Fam Zhengc7e002c2017-07-14 10:15:08 +080028#include "hw/qdev-properties.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010031#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010032#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020039#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010040#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020041#include "hw/hw.h"
42#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010043#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020044#include "sysemu/dma.h"
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +110045#include "sysemu/numa.h"
Christian Borntraeger79ca7a12017-03-07 15:19:08 +010046#include "sysemu/hw_accel.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020047#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010048#include "sysemu/xen-mapcache.h"
Daniel P. Berrange0ab8ed12017-01-25 16:14:15 +000049#include "trace-root.h"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +000050
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000051#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000052#include <linux/falloc.h>
53#endif
54
pbrook53a59602006-03-25 19:31:22 +000055#endif
Mike Day0dc3f442013-09-05 14:41:35 -040056#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020057#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000058#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030059#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000060
Paolo Bonzini022c62c2012-12-17 18:19:49 +010061#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020062#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030063#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020064
Bharata B Rao9dfeca72016-05-12 09:18:12 +053065#include "migration/vmstate.h"
66
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020067#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030068#ifndef _WIN32
69#include "qemu/mmap-alloc.h"
70#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020071
Peter Xube9b23c2017-05-12 12:17:41 +080072#include "monitor/monitor.h"
73
blueswir1db7b5422007-05-26 17:36:03 +000074//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000075
pbrook99773bd2006-04-16 15:14:59 +000076#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040077/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
78 * are protected by the ramlist lock.
79 */
Mike Day0d53d9f2015-01-21 13:45:24 +010080RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030081
82static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030083static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030084
Avi Kivityf6790af2012-10-02 20:13:51 +020085AddressSpace address_space_io;
86AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020087
Paolo Bonzini0844e002013-05-24 14:37:28 +020088MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020089static MemoryRegion io_mem_unassigned;
pbrooke2eef172008-06-08 01:09:01 +000090#endif
bellard9fa3e852004-01-04 18:06:42 +000091
Peter Maydell20bccb82016-10-24 16:26:49 +010092#ifdef TARGET_PAGE_BITS_VARY
93int target_page_bits;
94bool target_page_bits_decided;
95#endif
96
Andreas Färberbdc44642013-06-24 23:50:24 +020097struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000098/* current CPU in the current thread. It is only valid inside
99 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200100__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000101/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000102 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000103 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100104int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000105
Yang Zhonga0be0c52017-07-03 18:12:13 +0800106uintptr_t qemu_host_page_size;
107intptr_t qemu_host_page_mask;
Yang Zhonga0be0c52017-07-03 18:12:13 +0800108
Peter Maydell20bccb82016-10-24 16:26:49 +0100109bool set_preferred_target_page_bits(int bits)
110{
111 /* The target page size is the lowest common denominator for all
112 * the CPUs in the system, so we can only make it smaller, never
113 * larger. And we can't make it smaller once we've committed to
114 * a particular size.
115 */
116#ifdef TARGET_PAGE_BITS_VARY
117 assert(bits >= TARGET_PAGE_BITS_MIN);
118 if (target_page_bits == 0 || target_page_bits > bits) {
119 if (target_page_bits_decided) {
120 return false;
121 }
122 target_page_bits = bits;
123 }
124#endif
125 return true;
126}
127
pbrooke2eef172008-06-08 01:09:01 +0000128#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200129
Peter Maydell20bccb82016-10-24 16:26:49 +0100130static void finalize_target_page_bits(void)
131{
132#ifdef TARGET_PAGE_BITS_VARY
133 if (target_page_bits == 0) {
134 target_page_bits = TARGET_PAGE_BITS_MIN;
135 }
136 target_page_bits_decided = true;
137#endif
138}
139
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200140typedef struct PhysPageEntry PhysPageEntry;
141
142struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200143 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200144 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200145 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200146 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200147};
148
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200149#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
150
Paolo Bonzini03f49952013-11-07 17:14:36 +0100151/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100152#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100153
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200154#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100155#define P_L2_SIZE (1 << P_L2_BITS)
156
157#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
158
159typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200160
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200161typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100162 struct rcu_head rcu;
163
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200164 unsigned sections_nb;
165 unsigned sections_nb_alloc;
166 unsigned nodes_nb;
167 unsigned nodes_nb_alloc;
168 Node *nodes;
169 MemoryRegionSection *sections;
170} PhysPageMap;
171
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200172struct AddressSpaceDispatch {
Fam Zheng729633c2016-03-01 14:18:24 +0800173 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200174 /* This is a multi-level map on the physical address space.
175 * The bottom level has pointers to MemoryRegionSections.
176 */
177 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200178 PhysPageMap map;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200179};
180
Jan Kiszka90260c62013-05-26 21:46:51 +0200181#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
182typedef struct subpage_t {
183 MemoryRegion iomem;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000184 FlatView *fv;
Jan Kiszka90260c62013-05-26 21:46:51 +0200185 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100186 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200187} subpage_t;
188
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200189#define PHYS_SECTION_UNASSIGNED 0
190#define PHYS_SECTION_NOTDIRTY 1
191#define PHYS_SECTION_ROM 2
192#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200193
pbrooke2eef172008-06-08 01:09:01 +0000194static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300195static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000196static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000197
Avi Kivity1ec9b902012-01-02 12:47:48 +0200198static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100199
200/**
201 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
202 * @cpu: the CPU whose AddressSpace this is
203 * @as: the AddressSpace itself
204 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
205 * @tcg_as_listener: listener for tracking changes to the AddressSpace
206 */
207struct CPUAddressSpace {
208 CPUState *cpu;
209 AddressSpace *as;
210 struct AddressSpaceDispatch *memory_dispatch;
211 MemoryListener tcg_as_listener;
212};
213
Gerd Hoffmann8deaf122017-04-21 11:16:25 +0200214struct DirtyBitmapSnapshot {
215 ram_addr_t start;
216 ram_addr_t end;
217 unsigned long dirty[];
218};
219
pbrook6658ffb2007-03-16 23:58:11 +0000220#endif
bellard54936002003-05-13 00:25:15 +0000221
Paul Brook6d9a1302010-02-28 23:55:53 +0000222#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200223
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200224static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200225{
Peter Lieven101420b2016-07-15 12:03:50 +0200226 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200227 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200228 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200229 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
230 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200231 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200232 }
233}
234
Paolo Bonzinidb946042015-05-21 15:12:29 +0200235static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200236{
237 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200238 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200239 PhysPageEntry e;
240 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200241
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200242 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200243 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200244 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200245 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200246
247 e.skip = leaf ? 0 : 1;
248 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100249 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200250 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200251 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200252 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200253}
254
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200255static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
256 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200257 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200258{
259 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100260 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200261
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200262 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200263 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200264 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200265 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100266 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200267
Paolo Bonzini03f49952013-11-07 17:14:36 +0100268 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200269 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200270 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200271 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200272 *index += step;
273 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200274 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200275 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200276 }
277 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200278 }
279}
280
Avi Kivityac1970f2012-10-03 16:22:53 +0200281static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200282 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200283 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000284{
Avi Kivity29990972012-02-13 20:21:20 +0200285 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200286 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000287
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200288 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000289}
290
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200291/* Compact a non leaf page entry. Simply detect that the entry has a single child,
292 * and update our entry so we can skip it and go directly to the destination.
293 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400294static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200295{
296 unsigned valid_ptr = P_L2_SIZE;
297 int valid = 0;
298 PhysPageEntry *p;
299 int i;
300
301 if (lp->ptr == PHYS_MAP_NODE_NIL) {
302 return;
303 }
304
305 p = nodes[lp->ptr];
306 for (i = 0; i < P_L2_SIZE; i++) {
307 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
308 continue;
309 }
310
311 valid_ptr = i;
312 valid++;
313 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400314 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200315 }
316 }
317
318 /* We can only compress if there's only one child. */
319 if (valid != 1) {
320 return;
321 }
322
323 assert(valid_ptr < P_L2_SIZE);
324
325 /* Don't compress if it won't fit in the # of bits we have. */
326 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
327 return;
328 }
329
330 lp->ptr = p[valid_ptr].ptr;
331 if (!p[valid_ptr].skip) {
332 /* If our only child is a leaf, make this a leaf. */
333 /* By design, we should have made this node a leaf to begin with so we
334 * should never reach here.
335 * But since it's so simple to handle this, let's do it just in case we
336 * change this rule.
337 */
338 lp->skip = 0;
339 } else {
340 lp->skip += p[valid_ptr].skip;
341 }
342}
343
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +1000344void address_space_dispatch_compact(AddressSpaceDispatch *d)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200345{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200346 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400347 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200348 }
349}
350
Fam Zheng29cb5332016-03-01 14:18:23 +0800351static inline bool section_covers_addr(const MemoryRegionSection *section,
352 hwaddr addr)
353{
354 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
355 * the section must cover the entire address space.
356 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700357 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800358 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700359 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800360}
361
Peter Xu003a0cf2017-05-15 16:50:57 +0800362static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
bellard92e873b2004-05-21 14:52:29 +0000363{
Peter Xu003a0cf2017-05-15 16:50:57 +0800364 PhysPageEntry lp = d->phys_map, *p;
365 Node *nodes = d->map.nodes;
366 MemoryRegionSection *sections = d->map.sections;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200367 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200368 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200369
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200370 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200371 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200372 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200373 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200374 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100375 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200376 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200377
Fam Zheng29cb5332016-03-01 14:18:23 +0800378 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200379 return &sections[lp.ptr];
380 } else {
381 return &sections[PHYS_SECTION_UNASSIGNED];
382 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200383}
384
Blue Swirle5548612012-04-21 13:08:33 +0000385bool memory_region_is_unassigned(MemoryRegion *mr)
386{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200387 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000388 && mr != &io_mem_watch;
389}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200390
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100391/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200392static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200393 hwaddr addr,
394 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200395{
Fam Zheng729633c2016-03-01 14:18:24 +0800396 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200397 subpage_t *subpage;
398
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100399 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
400 !section_covers_addr(section, addr)) {
Peter Xu003a0cf2017-05-15 16:50:57 +0800401 section = phys_page_find(d, addr);
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100402 atomic_set(&d->mru_section, section);
Fam Zheng729633c2016-03-01 14:18:24 +0800403 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200404 if (resolve_subpage && section->mr->subpage) {
405 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200406 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200407 }
408 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200409}
410
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100411/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200412static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200413address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200414 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200415{
416 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200417 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100418 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200419
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200420 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200421 /* Compute offset within MemoryRegionSection */
422 addr -= section->offset_within_address_space;
423
424 /* Compute offset within MemoryRegion */
425 *xlat = addr + section->offset_within_region;
426
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200427 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200428
429 /* MMIO registers can be expected to perform full-width accesses based only
430 * on their address, without considering adjacent registers that could
431 * decode to completely different MemoryRegions. When such registers
432 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
433 * regions overlap wildly. For this reason we cannot clamp the accesses
434 * here.
435 *
436 * If the length is small (as is the case for address_space_ldl/stl),
437 * everything works fine. If the incoming length is large, however,
438 * the caller really has to do the clamping through memory_access_size.
439 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200440 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200441 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200442 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
443 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200444 return section;
445}
Jan Kiszka90260c62013-05-26 21:46:51 +0200446
Peter Xud5e5faf2017-10-10 11:42:45 +0200447/**
Paolo Bonzinia411c842018-03-03 17:24:04 +0100448 * address_space_translate_iommu - translate an address through an IOMMU
449 * memory region and then through the target address space.
450 *
451 * @iommu_mr: the IOMMU memory region that we start the translation from
452 * @addr: the address to be translated through the MMU
453 * @xlat: the translated address offset within the destination memory region.
454 * It cannot be %NULL.
455 * @plen_out: valid read/write length of the translated address. It
456 * cannot be %NULL.
457 * @page_mask_out: page mask for the translated address. This
458 * should only be meaningful for IOMMU translated
459 * addresses, since there may be huge pages that this bit
460 * would tell. It can be %NULL if we don't care about it.
461 * @is_write: whether the translation operation is for write
462 * @is_mmio: whether this can be MMIO, set true if it can
463 * @target_as: the address space targeted by the IOMMU
Peter Maydell2f7b0092018-05-31 14:50:53 +0100464 * @attrs: transaction attributes
Paolo Bonzinia411c842018-03-03 17:24:04 +0100465 *
466 * This function is called from RCU critical section. It is the common
467 * part of flatview_do_translate and address_space_translate_cached.
468 */
469static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr,
470 hwaddr *xlat,
471 hwaddr *plen_out,
472 hwaddr *page_mask_out,
473 bool is_write,
474 bool is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100475 AddressSpace **target_as,
476 MemTxAttrs attrs)
Paolo Bonzinia411c842018-03-03 17:24:04 +0100477{
478 MemoryRegionSection *section;
479 hwaddr page_mask = (hwaddr)-1;
480
481 do {
482 hwaddr addr = *xlat;
483 IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
Peter Maydell2c91bcf2018-06-15 14:57:16 +0100484 int iommu_idx = 0;
485 IOMMUTLBEntry iotlb;
486
487 if (imrc->attrs_to_index) {
488 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
489 }
490
491 iotlb = imrc->translate(iommu_mr, addr, is_write ?
492 IOMMU_WO : IOMMU_RO, iommu_idx);
Paolo Bonzinia411c842018-03-03 17:24:04 +0100493
494 if (!(iotlb.perm & (1 << is_write))) {
495 goto unassigned;
496 }
497
498 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
499 | (addr & iotlb.addr_mask));
500 page_mask &= iotlb.addr_mask;
501 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
502 *target_as = iotlb.target_as;
503
504 section = address_space_translate_internal(
505 address_space_to_dispatch(iotlb.target_as), addr, xlat,
506 plen_out, is_mmio);
507
508 iommu_mr = memory_region_get_iommu(section->mr);
509 } while (unlikely(iommu_mr));
510
511 if (page_mask_out) {
512 *page_mask_out = page_mask;
513 }
514 return *section;
515
516unassigned:
517 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
518}
519
520/**
Peter Xud5e5faf2017-10-10 11:42:45 +0200521 * flatview_do_translate - translate an address in FlatView
522 *
523 * @fv: the flat view that we want to translate on
524 * @addr: the address to be translated in above address space
525 * @xlat: the translated address offset within memory region. It
526 * cannot be @NULL.
527 * @plen_out: valid read/write length of the translated address. It
528 * can be @NULL when we don't care about it.
529 * @page_mask_out: page mask for the translated address. This
530 * should only be meaningful for IOMMU translated
531 * addresses, since there may be huge pages that this bit
532 * would tell. It can be @NULL if we don't care about it.
533 * @is_write: whether the translation operation is for write
534 * @is_mmio: whether this can be MMIO, set true if it can
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200535 * @target_as: the address space targeted by the IOMMU
Peter Maydell49e14aa2018-05-31 14:50:53 +0100536 * @attrs: memory transaction attributes
Peter Xud5e5faf2017-10-10 11:42:45 +0200537 *
538 * This function is called from RCU critical section
539 */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000540static MemoryRegionSection flatview_do_translate(FlatView *fv,
541 hwaddr addr,
542 hwaddr *xlat,
Peter Xud5e5faf2017-10-10 11:42:45 +0200543 hwaddr *plen_out,
544 hwaddr *page_mask_out,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000545 bool is_write,
546 bool is_mmio,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100547 AddressSpace **target_as,
548 MemTxAttrs attrs)
Jan Kiszka90260c62013-05-26 21:46:51 +0200549{
Avi Kivity30951152012-10-30 13:47:46 +0200550 MemoryRegionSection *section;
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000551 IOMMUMemoryRegion *iommu_mr;
Peter Xud5e5faf2017-10-10 11:42:45 +0200552 hwaddr plen = (hwaddr)(-1);
553
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200554 if (!plen_out) {
555 plen_out = &plen;
Peter Xud5e5faf2017-10-10 11:42:45 +0200556 }
Avi Kivity30951152012-10-30 13:47:46 +0200557
Paolo Bonzinia411c842018-03-03 17:24:04 +0100558 section = address_space_translate_internal(
559 flatview_to_dispatch(fv), addr, xlat,
560 plen_out, is_mmio);
Avi Kivity30951152012-10-30 13:47:46 +0200561
Paolo Bonzinia411c842018-03-03 17:24:04 +0100562 iommu_mr = memory_region_get_iommu(section->mr);
563 if (unlikely(iommu_mr)) {
564 return address_space_translate_iommu(iommu_mr, xlat,
565 plen_out, page_mask_out,
566 is_write, is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100567 target_as, attrs);
Avi Kivity30951152012-10-30 13:47:46 +0200568 }
Peter Xud5e5faf2017-10-10 11:42:45 +0200569 if (page_mask_out) {
Paolo Bonzinia411c842018-03-03 17:24:04 +0100570 /* Not behind an IOMMU, use default page size. */
571 *page_mask_out = ~TARGET_PAGE_MASK;
Peter Xud5e5faf2017-10-10 11:42:45 +0200572 }
573
Peter Xua7640402017-05-17 16:57:42 +0800574 return *section;
Peter Xua7640402017-05-17 16:57:42 +0800575}
576
577/* Called from RCU critical section */
578IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
Peter Maydell7446eb02018-05-31 14:50:53 +0100579 bool is_write, MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800580{
581 MemoryRegionSection section;
Peter Xu076a93d2017-10-10 11:42:46 +0200582 hwaddr xlat, page_mask;
Peter Xua7640402017-05-17 16:57:42 +0800583
Peter Xu076a93d2017-10-10 11:42:46 +0200584 /*
585 * This can never be MMIO, and we don't really care about plen,
586 * but page mask.
587 */
588 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100589 NULL, &page_mask, is_write, false, &as,
590 attrs);
Peter Xua7640402017-05-17 16:57:42 +0800591
592 /* Illegal translation */
593 if (section.mr == &io_mem_unassigned) {
594 goto iotlb_fail;
595 }
596
597 /* Convert memory region offset into address space offset */
598 xlat += section.offset_within_address_space -
599 section.offset_within_region;
600
Peter Xua7640402017-05-17 16:57:42 +0800601 return (IOMMUTLBEntry) {
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000602 .target_as = as,
Peter Xu076a93d2017-10-10 11:42:46 +0200603 .iova = addr & ~page_mask,
604 .translated_addr = xlat & ~page_mask,
605 .addr_mask = page_mask,
Peter Xua7640402017-05-17 16:57:42 +0800606 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
607 .perm = IOMMU_RW,
608 };
609
610iotlb_fail:
611 return (IOMMUTLBEntry) {0};
612}
613
614/* Called from RCU critical section */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000615MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +0100616 hwaddr *plen, bool is_write,
617 MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800618{
619 MemoryRegion *mr;
620 MemoryRegionSection section;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000621 AddressSpace *as = NULL;
Peter Xua7640402017-05-17 16:57:42 +0800622
623 /* This can be MMIO, so setup MMIO bit. */
Peter Xud5e5faf2017-10-10 11:42:45 +0200624 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100625 is_write, true, &as, attrs);
Peter Xua7640402017-05-17 16:57:42 +0800626 mr = section.mr;
627
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000628 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100629 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700630 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100631 }
632
Avi Kivity30951152012-10-30 13:47:46 +0200633 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200634}
635
Peter Maydell1f871c52018-06-15 14:57:16 +0100636typedef struct TCGIOMMUNotifier {
637 IOMMUNotifier n;
638 MemoryRegion *mr;
639 CPUState *cpu;
640 int iommu_idx;
641 bool active;
642} TCGIOMMUNotifier;
643
644static void tcg_iommu_unmap_notify(IOMMUNotifier *n, IOMMUTLBEntry *iotlb)
645{
646 TCGIOMMUNotifier *notifier = container_of(n, TCGIOMMUNotifier, n);
647
648 if (!notifier->active) {
649 return;
650 }
651 tlb_flush(notifier->cpu);
652 notifier->active = false;
653 /* We leave the notifier struct on the list to avoid reallocating it later.
654 * Generally the number of IOMMUs a CPU deals with will be small.
655 * In any case we can't unregister the iommu notifier from a notify
656 * callback.
657 */
658}
659
660static void tcg_register_iommu_notifier(CPUState *cpu,
661 IOMMUMemoryRegion *iommu_mr,
662 int iommu_idx)
663{
664 /* Make sure this CPU has an IOMMU notifier registered for this
665 * IOMMU/IOMMU index combination, so that we can flush its TLB
666 * when the IOMMU tells us the mappings we've cached have changed.
667 */
668 MemoryRegion *mr = MEMORY_REGION(iommu_mr);
669 TCGIOMMUNotifier *notifier;
670 int i;
671
672 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
673 notifier = &g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier, i);
674 if (notifier->mr == mr && notifier->iommu_idx == iommu_idx) {
675 break;
676 }
677 }
678 if (i == cpu->iommu_notifiers->len) {
679 /* Not found, add a new entry at the end of the array */
680 cpu->iommu_notifiers = g_array_set_size(cpu->iommu_notifiers, i + 1);
681 notifier = &g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier, i);
682
683 notifier->mr = mr;
684 notifier->iommu_idx = iommu_idx;
685 notifier->cpu = cpu;
686 /* Rather than trying to register interest in the specific part
687 * of the iommu's address space that we've accessed and then
688 * expand it later as subsequent accesses touch more of it, we
689 * just register interest in the whole thing, on the assumption
690 * that iommu reconfiguration will be rare.
691 */
692 iommu_notifier_init(&notifier->n,
693 tcg_iommu_unmap_notify,
694 IOMMU_NOTIFIER_UNMAP,
695 0,
696 HWADDR_MAX,
697 iommu_idx);
698 memory_region_register_iommu_notifier(notifier->mr, &notifier->n);
699 }
700
701 if (!notifier->active) {
702 notifier->active = true;
703 }
704}
705
706static void tcg_iommu_free_notifier_list(CPUState *cpu)
707{
708 /* Destroy the CPU's notifier list */
709 int i;
710 TCGIOMMUNotifier *notifier;
711
712 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
713 notifier = &g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier, i);
714 memory_region_unregister_iommu_notifier(notifier->mr, &notifier->n);
715 }
716 g_array_free(cpu->iommu_notifiers, true);
717}
718
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100719/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200720MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000721address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Peter Maydell1f871c52018-06-15 14:57:16 +0100722 hwaddr *xlat, hwaddr *plen,
723 MemTxAttrs attrs, int *prot)
Jan Kiszka90260c62013-05-26 21:46:51 +0200724{
Avi Kivity30951152012-10-30 13:47:46 +0200725 MemoryRegionSection *section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100726 IOMMUMemoryRegion *iommu_mr;
727 IOMMUMemoryRegionClass *imrc;
728 IOMMUTLBEntry iotlb;
729 int iommu_idx;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100730 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000731
Peter Maydell1f871c52018-06-15 14:57:16 +0100732 for (;;) {
733 section = address_space_translate_internal(d, addr, &addr, plen, false);
734
735 iommu_mr = memory_region_get_iommu(section->mr);
736 if (!iommu_mr) {
737 break;
738 }
739
740 imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
741
742 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
743 tcg_register_iommu_notifier(cpu, iommu_mr, iommu_idx);
744 /* We need all the permissions, so pass IOMMU_NONE so the IOMMU
745 * doesn't short-cut its translation table walk.
746 */
747 iotlb = imrc->translate(iommu_mr, addr, IOMMU_NONE, iommu_idx);
748 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
749 | (addr & iotlb.addr_mask));
750 /* Update the caller's prot bits to remove permissions the IOMMU
751 * is giving us a failure response for. If we get down to no
752 * permissions left at all we can give up now.
753 */
754 if (!(iotlb.perm & IOMMU_RO)) {
755 *prot &= ~(PAGE_READ | PAGE_EXEC);
756 }
757 if (!(iotlb.perm & IOMMU_WO)) {
758 *prot &= ~PAGE_WRITE;
759 }
760
761 if (!*prot) {
762 goto translate_fail;
763 }
764
765 d = flatview_to_dispatch(address_space_to_flatview(iotlb.target_as));
766 }
Avi Kivity30951152012-10-30 13:47:46 +0200767
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000768 assert(!memory_region_is_iommu(section->mr));
Peter Maydell1f871c52018-06-15 14:57:16 +0100769 *xlat = addr;
Avi Kivity30951152012-10-30 13:47:46 +0200770 return section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100771
772translate_fail:
773 return &d->map.sections[PHYS_SECTION_UNASSIGNED];
Jan Kiszka90260c62013-05-26 21:46:51 +0200774}
bellard9fa3e852004-01-04 18:06:42 +0000775#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000776
Andreas Färberb170fce2013-01-20 20:23:22 +0100777#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000778
Juan Quintelae59fb372009-09-29 22:48:21 +0200779static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200780{
Andreas Färber259186a2013-01-17 18:51:17 +0100781 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200782
aurel323098dba2009-03-07 21:28:24 +0000783 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
784 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100785 cpu->interrupt_request &= ~0x01;
Alex Bennéed10eb082016-11-14 14:17:28 +0000786 tlb_flush(cpu);
pbrook9656f322008-07-01 20:01:19 +0000787
Pavel Dovgalyuk15a356c2018-01-10 16:48:46 +0300788 /* loadvm has just updated the content of RAM, bypassing the
789 * usual mechanisms that ensure we flush TBs for writes to
790 * memory we've translated code from. So we must flush all TBs,
791 * which will now be stale.
792 */
793 tb_flush(cpu);
794
pbrook9656f322008-07-01 20:01:19 +0000795 return 0;
796}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200797
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400798static int cpu_common_pre_load(void *opaque)
799{
800 CPUState *cpu = opaque;
801
Paolo Bonziniadee6422014-12-19 12:53:14 +0100802 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400803
804 return 0;
805}
806
807static bool cpu_common_exception_index_needed(void *opaque)
808{
809 CPUState *cpu = opaque;
810
Paolo Bonziniadee6422014-12-19 12:53:14 +0100811 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400812}
813
814static const VMStateDescription vmstate_cpu_common_exception_index = {
815 .name = "cpu_common/exception_index",
816 .version_id = 1,
817 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200818 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400819 .fields = (VMStateField[]) {
820 VMSTATE_INT32(exception_index, CPUState),
821 VMSTATE_END_OF_LIST()
822 }
823};
824
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300825static bool cpu_common_crash_occurred_needed(void *opaque)
826{
827 CPUState *cpu = opaque;
828
829 return cpu->crash_occurred;
830}
831
832static const VMStateDescription vmstate_cpu_common_crash_occurred = {
833 .name = "cpu_common/crash_occurred",
834 .version_id = 1,
835 .minimum_version_id = 1,
836 .needed = cpu_common_crash_occurred_needed,
837 .fields = (VMStateField[]) {
838 VMSTATE_BOOL(crash_occurred, CPUState),
839 VMSTATE_END_OF_LIST()
840 }
841};
842
Andreas Färber1a1562f2013-06-17 04:09:11 +0200843const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200844 .name = "cpu_common",
845 .version_id = 1,
846 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400847 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200848 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200849 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100850 VMSTATE_UINT32(halted, CPUState),
851 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200852 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400853 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200854 .subsections = (const VMStateDescription*[]) {
855 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300856 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200857 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200858 }
859};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200860
pbrook9656f322008-07-01 20:01:19 +0000861#endif
862
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100863CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400864{
Andreas Färberbdc44642013-06-24 23:50:24 +0200865 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400866
Andreas Färberbdc44642013-06-24 23:50:24 +0200867 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100868 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200869 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100870 }
Glauber Costa950f1472009-06-09 12:15:18 -0400871 }
872
Andreas Färberbdc44642013-06-24 23:50:24 +0200873 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400874}
875
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000876#if !defined(CONFIG_USER_ONLY)
Peter Xu80ceb072017-11-23 17:23:32 +0800877void cpu_address_space_init(CPUState *cpu, int asidx,
878 const char *prefix, MemoryRegion *mr)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000879{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000880 CPUAddressSpace *newas;
Peter Xu80ceb072017-11-23 17:23:32 +0800881 AddressSpace *as = g_new0(AddressSpace, 1);
Peter Xu87a621d2017-11-23 17:23:33 +0800882 char *as_name;
Peter Xu80ceb072017-11-23 17:23:32 +0800883
884 assert(mr);
Peter Xu87a621d2017-11-23 17:23:33 +0800885 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
886 address_space_init(as, mr, as_name);
887 g_free(as_name);
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000888
889 /* Target code should have set num_ases before calling us */
890 assert(asidx < cpu->num_ases);
891
Peter Maydell56943e82016-01-21 14:15:04 +0000892 if (asidx == 0) {
893 /* address space 0 gets the convenience alias */
894 cpu->as = as;
895 }
896
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000897 /* KVM cannot currently support multiple address spaces. */
898 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000899
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000900 if (!cpu->cpu_ases) {
901 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000902 }
Peter Maydell32857f42015-10-01 15:29:50 +0100903
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000904 newas = &cpu->cpu_ases[asidx];
905 newas->cpu = cpu;
906 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000907 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000908 newas->tcg_as_listener.commit = tcg_commit;
909 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000910 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000911}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000912
913AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
914{
915 /* Return the AddressSpace corresponding to the specified index */
916 return cpu->cpu_ases[asidx].as;
917}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000918#endif
919
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200920void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530921{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530922 CPUClass *cc = CPU_GET_CLASS(cpu);
923
Paolo Bonzini267f6852016-08-28 03:45:14 +0200924 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530925
926 if (cc->vmsd != NULL) {
927 vmstate_unregister(NULL, cc->vmsd, cpu);
928 }
929 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
930 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
931 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100932#ifndef CONFIG_USER_ONLY
933 tcg_iommu_free_notifier_list(cpu);
934#endif
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530935}
936
Fam Zhengc7e002c2017-07-14 10:15:08 +0800937Property cpu_common_props[] = {
938#ifndef CONFIG_USER_ONLY
939 /* Create a memory property for softmmu CPU object,
940 * so users can wire up its memory. (This can't go in qom/cpu.c
941 * because that file is compiled only once for both user-mode
942 * and system builds.) The default if no link is set up is to use
943 * the system address space.
944 */
945 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
946 MemoryRegion *),
947#endif
948 DEFINE_PROP_END_OF_LIST(),
949};
950
Laurent Vivier39e329e2016-10-20 13:26:02 +0200951void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000952{
Peter Maydell56943e82016-01-21 14:15:04 +0000953 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000954 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000955
Eduardo Habkost291135b2015-04-27 17:00:33 -0300956#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300957 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000958 cpu->memory = system_memory;
959 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300960#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200961}
962
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200963void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200964{
Richard Henderson55c3cee2017-10-15 19:02:42 -0700965 CPUClass *cc = CPU_GET_CLASS(cpu);
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000966 static bool tcg_target_initialized;
Eduardo Habkost291135b2015-04-27 17:00:33 -0300967
Paolo Bonzini267f6852016-08-28 03:45:14 +0200968 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200969
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000970 if (tcg_enabled() && !tcg_target_initialized) {
971 tcg_target_initialized = true;
Richard Henderson55c3cee2017-10-15 19:02:42 -0700972 cc->tcg_initialize();
973 }
974
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200975#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200976 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200977 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200978 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100979 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200980 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100981 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100982
983 cpu->iommu_notifiers = g_array_new(false, true, sizeof(TCGIOMMUNotifier));
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200984#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000985}
986
Igor Mammedov2278b932018-02-07 11:40:26 +0100987const char *parse_cpu_model(const char *cpu_model)
988{
989 ObjectClass *oc;
990 CPUClass *cc;
991 gchar **model_pieces;
992 const char *cpu_type;
993
994 model_pieces = g_strsplit(cpu_model, ",", 2);
995
996 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
997 if (oc == NULL) {
998 error_report("unable to find CPU model '%s'", model_pieces[0]);
999 g_strfreev(model_pieces);
1000 exit(EXIT_FAILURE);
1001 }
1002
1003 cpu_type = object_class_get_name(oc);
1004 cc = CPU_CLASS(oc);
1005 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
1006 g_strfreev(model_pieces);
1007 return cpu_type;
1008}
1009
Paolo Bonzinic40d4792018-07-02 14:45:25 +02001010#if defined(CONFIG_USER_ONLY)
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001011void tb_invalidate_phys_addr(target_ulong addr)
Paul Brook94df27f2010-02-28 23:47:45 +00001012{
Pranith Kumar406bc332017-07-12 17:51:42 -04001013 mmap_lock();
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001014 tb_invalidate_phys_page_range(addr, addr + 1, 0);
Pranith Kumar406bc332017-07-12 17:51:42 -04001015 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +00001016}
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001017
1018static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1019{
1020 tb_invalidate_phys_addr(pc);
1021}
Pranith Kumar406bc332017-07-12 17:51:42 -04001022#else
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001023void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs)
1024{
1025 ram_addr_t ram_addr;
1026 MemoryRegion *mr;
1027 hwaddr l = 1;
1028
Paolo Bonzinic40d4792018-07-02 14:45:25 +02001029 if (!tcg_enabled()) {
1030 return;
1031 }
1032
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001033 rcu_read_lock();
1034 mr = address_space_translate(as, addr, &addr, &l, false, attrs);
1035 if (!(memory_region_is_ram(mr)
1036 || memory_region_is_romd(mr))) {
1037 rcu_read_unlock();
1038 return;
1039 }
1040 ram_addr = memory_region_get_ram_addr(mr) + addr;
1041 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
1042 rcu_read_unlock();
1043}
1044
Pranith Kumar406bc332017-07-12 17:51:42 -04001045static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1046{
1047 MemTxAttrs attrs;
1048 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
1049 int asidx = cpu_asidx_from_attrs(cpu, attrs);
1050 if (phys != -1) {
1051 /* Locks grabbed by tb_invalidate_phys_addr */
1052 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Peter Maydellc874dc42018-05-31 14:50:52 +01001053 phys | (pc & ~TARGET_PAGE_MASK), attrs);
Pranith Kumar406bc332017-07-12 17:51:42 -04001054 }
1055}
1056#endif
bellardd720b932004-04-25 17:57:43 +00001057
Paul Brookc527ee82010-03-01 03:31:14 +00001058#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +02001059void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +00001060
1061{
1062}
1063
Peter Maydell3ee887e2014-09-12 14:06:48 +01001064int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
1065 int flags)
1066{
1067 return -ENOSYS;
1068}
1069
1070void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
1071{
1072}
1073
Andreas Färber75a34032013-09-02 16:57:02 +02001074int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +00001075 int flags, CPUWatchpoint **watchpoint)
1076{
1077 return -ENOSYS;
1078}
1079#else
pbrook6658ffb2007-03-16 23:58:11 +00001080/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001081int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001082 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001083{
aliguoric0ce9982008-11-25 22:13:57 +00001084 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001085
Peter Maydell05068c02014-09-12 14:06:48 +01001086 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -07001087 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +02001088 error_report("tried to set invalid watchpoint at %"
1089 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +00001090 return -EINVAL;
1091 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001092 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001093
aliguoria1d1bb32008-11-18 20:07:32 +00001094 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +01001095 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +00001096 wp->flags = flags;
1097
aliguori2dc9f412008-11-18 20:56:59 +00001098 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +02001099 if (flags & BP_GDB) {
1100 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
1101 } else {
1102 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
1103 }
aliguoria1d1bb32008-11-18 20:07:32 +00001104
Andreas Färber31b030d2013-09-04 01:29:02 +02001105 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001106
1107 if (watchpoint)
1108 *watchpoint = wp;
1109 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001110}
1111
aliguoria1d1bb32008-11-18 20:07:32 +00001112/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001113int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001114 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001115{
aliguoria1d1bb32008-11-18 20:07:32 +00001116 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001117
Andreas Färberff4700b2013-08-26 18:23:18 +02001118 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001119 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +00001120 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +02001121 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001122 return 0;
1123 }
1124 }
aliguoria1d1bb32008-11-18 20:07:32 +00001125 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001126}
1127
aliguoria1d1bb32008-11-18 20:07:32 +00001128/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +02001129void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +00001130{
Andreas Färberff4700b2013-08-26 18:23:18 +02001131 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001132
Andreas Färber31b030d2013-09-04 01:29:02 +02001133 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +00001134
Anthony Liguori7267c092011-08-20 22:09:37 -05001135 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001136}
1137
aliguoria1d1bb32008-11-18 20:07:32 +00001138/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +02001139void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001140{
aliguoric0ce9982008-11-25 22:13:57 +00001141 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001142
Andreas Färberff4700b2013-08-26 18:23:18 +02001143 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +02001144 if (wp->flags & mask) {
1145 cpu_watchpoint_remove_by_ref(cpu, wp);
1146 }
aliguoric0ce9982008-11-25 22:13:57 +00001147 }
aliguoria1d1bb32008-11-18 20:07:32 +00001148}
Peter Maydell05068c02014-09-12 14:06:48 +01001149
1150/* Return true if this watchpoint address matches the specified
1151 * access (ie the address range covered by the watchpoint overlaps
1152 * partially or completely with the address range covered by the
1153 * access).
1154 */
1155static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
1156 vaddr addr,
1157 vaddr len)
1158{
1159 /* We know the lengths are non-zero, but a little caution is
1160 * required to avoid errors in the case where the range ends
1161 * exactly at the top of the address space and so addr + len
1162 * wraps round to zero.
1163 */
1164 vaddr wpend = wp->vaddr + wp->len - 1;
1165 vaddr addrend = addr + len - 1;
1166
1167 return !(addr > wpend || wp->vaddr > addrend);
1168}
1169
Paul Brookc527ee82010-03-01 03:31:14 +00001170#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001171
1172/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001173int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001174 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001175{
aliguoric0ce9982008-11-25 22:13:57 +00001176 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001177
Anthony Liguori7267c092011-08-20 22:09:37 -05001178 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001179
1180 bp->pc = pc;
1181 bp->flags = flags;
1182
aliguori2dc9f412008-11-18 20:56:59 +00001183 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +02001184 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001185 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001186 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001187 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001188 }
aliguoria1d1bb32008-11-18 20:07:32 +00001189
Andreas Färberf0c3c502013-08-26 21:22:53 +02001190 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001191
Andreas Färber00b941e2013-06-29 18:55:54 +02001192 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +00001193 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +02001194 }
aliguoria1d1bb32008-11-18 20:07:32 +00001195 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001196}
1197
1198/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001199int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001200{
aliguoria1d1bb32008-11-18 20:07:32 +00001201 CPUBreakpoint *bp;
1202
Andreas Färberf0c3c502013-08-26 21:22:53 +02001203 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001204 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001205 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001206 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001207 }
bellard4c3a88a2003-07-26 12:06:08 +00001208 }
aliguoria1d1bb32008-11-18 20:07:32 +00001209 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001210}
1211
aliguoria1d1bb32008-11-18 20:07:32 +00001212/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001213void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001214{
Andreas Färberf0c3c502013-08-26 21:22:53 +02001215 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1216
1217 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001218
Anthony Liguori7267c092011-08-20 22:09:37 -05001219 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001220}
1221
1222/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001223void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001224{
aliguoric0ce9982008-11-25 22:13:57 +00001225 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001226
Andreas Färberf0c3c502013-08-26 21:22:53 +02001227 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001228 if (bp->flags & mask) {
1229 cpu_breakpoint_remove_by_ref(cpu, bp);
1230 }
aliguoric0ce9982008-11-25 22:13:57 +00001231 }
bellard4c3a88a2003-07-26 12:06:08 +00001232}
1233
bellardc33a3462003-07-29 20:50:33 +00001234/* enable or disable single step mode. EXCP_DEBUG is returned by the
1235 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +02001236void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001237{
Andreas Färbered2803d2013-06-21 20:20:45 +02001238 if (cpu->singlestep_enabled != enabled) {
1239 cpu->singlestep_enabled = enabled;
1240 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +02001241 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +02001242 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001243 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001244 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -07001245 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +00001246 }
bellardc33a3462003-07-29 20:50:33 +00001247 }
bellardc33a3462003-07-29 20:50:33 +00001248}
1249
Andreas Färbera47dddd2013-09-03 17:38:47 +02001250void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001251{
1252 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001253 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001254
1255 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001256 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001257 fprintf(stderr, "qemu: fatal: ");
1258 vfprintf(stderr, fmt, ap);
1259 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +02001260 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +01001261 if (qemu_log_separate()) {
Richard Henderson1ee73212016-09-22 15:17:10 -07001262 qemu_log_lock();
aliguori93fcfe32009-01-15 22:34:14 +00001263 qemu_log("qemu: fatal: ");
1264 qemu_log_vprintf(fmt, ap2);
1265 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +02001266 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001267 qemu_log_flush();
Richard Henderson1ee73212016-09-22 15:17:10 -07001268 qemu_log_unlock();
aliguori93fcfe32009-01-15 22:34:14 +00001269 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001270 }
pbrook493ae1f2007-11-23 16:53:59 +00001271 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001272 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +03001273 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +02001274#if defined(CONFIG_USER_ONLY)
1275 {
1276 struct sigaction act;
1277 sigfillset(&act.sa_mask);
1278 act.sa_handler = SIG_DFL;
Peter Maydell8347c182018-05-15 19:27:00 +01001279 act.sa_flags = 0;
Riku Voipiofd052bf2010-01-25 14:30:49 +02001280 sigaction(SIGABRT, &act, NULL);
1281 }
1282#endif
bellard75012672003-06-21 13:11:07 +00001283 abort();
1284}
1285
bellard01243112004-01-04 15:48:17 +00001286#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -04001287/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001288static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1289{
1290 RAMBlock *block;
1291
Paolo Bonzini43771532013-09-09 17:58:40 +02001292 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001293 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +02001294 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001295 }
Peter Xu99e15582017-05-12 12:17:39 +08001296 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001297 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +02001298 goto found;
1299 }
1300 }
1301
1302 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1303 abort();
1304
1305found:
Paolo Bonzini43771532013-09-09 17:58:40 +02001306 /* It is safe to write mru_block outside the iothread lock. This
1307 * is what happens:
1308 *
1309 * mru_block = xxx
1310 * rcu_read_unlock()
1311 * xxx removed from list
1312 * rcu_read_lock()
1313 * read mru_block
1314 * mru_block = NULL;
1315 * call_rcu(reclaim_ramblock, xxx);
1316 * rcu_read_unlock()
1317 *
1318 * atomic_rcu_set is not needed here. The block was already published
1319 * when it was placed into the list. Here we're just making an extra
1320 * copy of the pointer.
1321 */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001322 ram_list.mru_block = block;
1323 return block;
1324}
1325
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001326static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001327{
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001328 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001329 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001330 RAMBlock *block;
1331 ram_addr_t end;
1332
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04001333 assert(tcg_enabled());
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001334 end = TARGET_PAGE_ALIGN(start + length);
1335 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +00001336
Mike Day0dc3f442013-09-05 14:41:35 -04001337 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +02001338 block = qemu_get_ram_block(start);
1339 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001340 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001341 CPU_FOREACH(cpu) {
1342 tlb_reset_dirty(cpu, start1, length);
1343 }
Mike Day0dc3f442013-09-05 14:41:35 -04001344 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +02001345}
1346
1347/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001348bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1349 ram_addr_t length,
1350 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001351{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001352 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001353 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001354 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001355
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001356 if (length == 0) {
1357 return false;
1358 }
1359
1360 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1361 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001362
1363 rcu_read_lock();
1364
1365 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1366
1367 while (page < end) {
1368 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1369 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1370 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1371
1372 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1373 offset, num);
1374 page += num;
1375 }
1376
1377 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001378
1379 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001380 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001381 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001382
1383 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001384}
1385
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001386DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
1387 (ram_addr_t start, ram_addr_t length, unsigned client)
1388{
1389 DirtyMemoryBlocks *blocks;
1390 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1391 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1392 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1393 DirtyBitmapSnapshot *snap;
1394 unsigned long page, end, dest;
1395
1396 snap = g_malloc0(sizeof(*snap) +
1397 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1398 snap->start = first;
1399 snap->end = last;
1400
1401 page = first >> TARGET_PAGE_BITS;
1402 end = last >> TARGET_PAGE_BITS;
1403 dest = 0;
1404
1405 rcu_read_lock();
1406
1407 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1408
1409 while (page < end) {
1410 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1411 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1412 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1413
1414 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1415 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1416 offset >>= BITS_PER_LEVEL;
1417
1418 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1419 blocks->blocks[idx] + offset,
1420 num);
1421 page += num;
1422 dest += num >> BITS_PER_LEVEL;
1423 }
1424
1425 rcu_read_unlock();
1426
1427 if (tcg_enabled()) {
1428 tlb_reset_dirty_range_all(start, length);
1429 }
1430
1431 return snap;
1432}
1433
1434bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1435 ram_addr_t start,
1436 ram_addr_t length)
1437{
1438 unsigned long page, end;
1439
1440 assert(start >= snap->start);
1441 assert(start + length <= snap->end);
1442
1443 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1444 page = (start - snap->start) >> TARGET_PAGE_BITS;
1445
1446 while (page < end) {
1447 if (test_bit(page, snap->dirty)) {
1448 return true;
1449 }
1450 page++;
1451 }
1452 return false;
1453}
1454
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001455/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001456hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001457 MemoryRegionSection *section,
1458 target_ulong vaddr,
1459 hwaddr paddr, hwaddr xlat,
1460 int prot,
1461 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001462{
Avi Kivitya8170e52012-10-23 12:30:10 +02001463 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001464 CPUWatchpoint *wp;
1465
Blue Swirlcc5bea62012-04-14 14:56:48 +00001466 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001467 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001468 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001469 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001470 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001471 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001472 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001473 }
1474 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001475 AddressSpaceDispatch *d;
1476
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001477 d = flatview_to_dispatch(section->fv);
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001478 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001479 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001480 }
1481
1482 /* Make accesses to pages with watchpoints go via the
1483 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001484 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001485 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001486 /* Avoid trapping reads of pages with a write breakpoint. */
1487 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001488 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001489 *address |= TLB_MMIO;
1490 break;
1491 }
1492 }
1493 }
1494
1495 return iotlb;
1496}
bellard9fa3e852004-01-04 18:06:42 +00001497#endif /* defined(CONFIG_USER_ONLY) */
1498
pbrooke2eef172008-06-08 01:09:01 +00001499#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001500
Anthony Liguoric227f092009-10-01 16:12:16 -05001501static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001502 uint16_t section);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001503static subpage_t *subpage_init(FlatView *fv, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001504
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001505static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
Igor Mammedova2b257d2014-10-31 16:38:37 +00001506 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001507
1508/*
1509 * Set a custom physical guest memory alloator.
1510 * Accelerators with unusual needs may need this. Hopefully, we can
1511 * get rid of it eventually.
1512 */
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001513void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
Markus Armbruster91138032013-07-31 15:11:08 +02001514{
1515 phys_mem_alloc = alloc;
1516}
1517
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001518static uint16_t phys_section_add(PhysPageMap *map,
1519 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001520{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001521 /* The physical section number is ORed with a page-aligned
1522 * pointer to produce the iotlb entries. Thus it should
1523 * never overflow into the page-aligned value.
1524 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001525 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001526
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001527 if (map->sections_nb == map->sections_nb_alloc) {
1528 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1529 map->sections = g_renew(MemoryRegionSection, map->sections,
1530 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001531 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001532 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001533 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001534 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001535}
1536
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001537static void phys_section_destroy(MemoryRegion *mr)
1538{
Don Slutz55b4e802015-11-30 17:11:04 -05001539 bool have_sub_page = mr->subpage;
1540
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001541 memory_region_unref(mr);
1542
Don Slutz55b4e802015-11-30 17:11:04 -05001543 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001544 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001545 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001546 g_free(subpage);
1547 }
1548}
1549
Paolo Bonzini60926662013-05-29 12:30:26 +02001550static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001551{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001552 while (map->sections_nb > 0) {
1553 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001554 phys_section_destroy(section->mr);
1555 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001556 g_free(map->sections);
1557 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001558}
1559
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001560static void register_subpage(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001561{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001562 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001563 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001564 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001565 & TARGET_PAGE_MASK;
Peter Xu003a0cf2017-05-15 16:50:57 +08001566 MemoryRegionSection *existing = phys_page_find(d, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001567 MemoryRegionSection subsection = {
1568 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001569 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001570 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001571 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001572
Avi Kivityf3705d52012-03-08 16:16:34 +02001573 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001574
Avi Kivityf3705d52012-03-08 16:16:34 +02001575 if (!(existing->mr->subpage)) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001576 subpage = subpage_init(fv, base);
1577 subsection.fv = fv;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001578 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001579 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001580 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001581 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001582 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001583 }
1584 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001585 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001586 subpage_register(subpage, start, end,
1587 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001588}
1589
1590
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001591static void register_multipage(FlatView *fv,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001592 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001593{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001594 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivitya8170e52012-10-23 12:30:10 +02001595 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001596 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001597 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1598 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001599
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001600 assert(num_pages);
1601 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001602}
1603
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10001604void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001605{
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001606 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001607 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001608
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001609 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1610 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1611 - now.offset_within_address_space;
1612
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001613 now.size = int128_min(int128_make64(left), now.size);
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001614 register_subpage(fv, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001615 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001616 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001617 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001618 while (int128_ne(remain.size, now.size)) {
1619 remain.size = int128_sub(remain.size, now.size);
1620 remain.offset_within_address_space += int128_get64(now.size);
1621 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001622 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001623 if (int128_lt(remain.size, page_size)) {
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001624 register_subpage(fv, &now);
Hu Tao88266242013-08-29 18:21:16 +08001625 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001626 now.size = page_size;
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001627 register_subpage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001628 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001629 now.size = int128_and(now.size, int128_neg(page_size));
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001630 register_multipage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001631 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001632 }
1633}
1634
Sheng Yang62a27442010-01-26 19:21:16 +08001635void qemu_flush_coalesced_mmio_buffer(void)
1636{
1637 if (kvm_enabled())
1638 kvm_flush_coalesced_mmio_buffer();
1639}
1640
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001641void qemu_mutex_lock_ramlist(void)
1642{
1643 qemu_mutex_lock(&ram_list.mutex);
1644}
1645
1646void qemu_mutex_unlock_ramlist(void)
1647{
1648 qemu_mutex_unlock(&ram_list.mutex);
1649}
1650
Peter Xube9b23c2017-05-12 12:17:41 +08001651void ram_block_dump(Monitor *mon)
1652{
1653 RAMBlock *block;
1654 char *psize;
1655
1656 rcu_read_lock();
1657 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1658 "Block Name", "PSize", "Offset", "Used", "Total");
1659 RAMBLOCK_FOREACH(block) {
1660 psize = size_to_str(block->page_size);
1661 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1662 " 0x%016" PRIx64 "\n", block->idstr, psize,
1663 (uint64_t)block->offset,
1664 (uint64_t)block->used_length,
1665 (uint64_t)block->max_length);
1666 g_free(psize);
1667 }
1668 rcu_read_unlock();
1669}
1670
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001671#ifdef __linux__
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001672/*
1673 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1674 * may or may not name the same files / on the same filesystem now as
1675 * when we actually open and map them. Iterate over the file
1676 * descriptors instead, and use qemu_fd_getpagesize().
1677 */
1678static int find_max_supported_pagesize(Object *obj, void *opaque)
1679{
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001680 long *hpsize_min = opaque;
1681
1682 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
David Gibson2b108082018-04-03 15:05:45 +10001683 long hpsize = host_memory_backend_pagesize(MEMORY_BACKEND(obj));
1684
David Gibson0de6e2a2018-04-03 14:55:11 +10001685 if (hpsize < *hpsize_min) {
1686 *hpsize_min = hpsize;
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001687 }
1688 }
1689
1690 return 0;
1691}
1692
1693long qemu_getrampagesize(void)
1694{
1695 long hpsize = LONG_MAX;
1696 long mainrampagesize;
1697 Object *memdev_root;
1698
David Gibson0de6e2a2018-04-03 14:55:11 +10001699 mainrampagesize = qemu_mempath_getpagesize(mem_path);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001700
1701 /* it's possible we have memory-backend objects with
1702 * hugepage-backed RAM. these may get mapped into system
1703 * address space via -numa parameters or memory hotplug
1704 * hooks. we want to take these into account, but we
1705 * also want to make sure these supported hugepage
1706 * sizes are applicable across the entire range of memory
1707 * we may boot from, so we take the min across all
1708 * backends, and assume normal pages in cases where a
1709 * backend isn't backed by hugepages.
1710 */
1711 memdev_root = object_resolve_path("/objects", NULL);
1712 if (memdev_root) {
1713 object_child_foreach(memdev_root, find_max_supported_pagesize, &hpsize);
1714 }
1715 if (hpsize == LONG_MAX) {
1716 /* No additional memory regions found ==> Report main RAM page size */
1717 return mainrampagesize;
1718 }
1719
1720 /* If NUMA is disabled or the NUMA nodes are not backed with a
1721 * memory-backend, then there is at least one node using "normal" RAM,
1722 * so if its page size is smaller we have got to report that size instead.
1723 */
1724 if (hpsize > mainrampagesize &&
1725 (nb_numa_nodes == 0 || numa_info[0].node_memdev == NULL)) {
1726 static bool warned;
1727 if (!warned) {
1728 error_report("Huge page support disabled (n/a for main memory).");
1729 warned = true;
1730 }
1731 return mainrampagesize;
1732 }
1733
1734 return hpsize;
1735}
1736#else
1737long qemu_getrampagesize(void)
1738{
1739 return getpagesize();
1740}
1741#endif
1742
1743#ifdef __linux__
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001744static int64_t get_file_size(int fd)
1745{
1746 int64_t size = lseek(fd, 0, SEEK_END);
1747 if (size < 0) {
1748 return -errno;
1749 }
1750 return size;
1751}
1752
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001753static int file_ram_open(const char *path,
1754 const char *region_name,
1755 bool *created,
1756 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001757{
1758 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001759 char *sanitized_name;
1760 char *c;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001761 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001762
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001763 *created = false;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001764 for (;;) {
1765 fd = open(path, O_RDWR);
1766 if (fd >= 0) {
1767 /* @path names an existing file, use it */
1768 break;
1769 }
1770 if (errno == ENOENT) {
1771 /* @path names a file that doesn't exist, create it */
1772 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1773 if (fd >= 0) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001774 *created = true;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001775 break;
1776 }
1777 } else if (errno == EISDIR) {
1778 /* @path names a directory, create a file there */
1779 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001780 sanitized_name = g_strdup(region_name);
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001781 for (c = sanitized_name; *c != '\0'; c++) {
1782 if (*c == '/') {
1783 *c = '_';
1784 }
1785 }
1786
1787 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1788 sanitized_name);
1789 g_free(sanitized_name);
1790
1791 fd = mkstemp(filename);
1792 if (fd >= 0) {
1793 unlink(filename);
1794 g_free(filename);
1795 break;
1796 }
1797 g_free(filename);
1798 }
1799 if (errno != EEXIST && errno != EINTR) {
1800 error_setg_errno(errp, errno,
1801 "can't open backing store %s for guest RAM",
1802 path);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001803 return -1;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001804 }
1805 /*
1806 * Try again on EINTR and EEXIST. The latter happens when
1807 * something else creates the file between our two open().
1808 */
1809 }
1810
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001811 return fd;
1812}
1813
1814static void *file_ram_alloc(RAMBlock *block,
1815 ram_addr_t memory,
1816 int fd,
1817 bool truncate,
1818 Error **errp)
1819{
1820 void *area;
1821
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001822 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang98376842017-12-11 15:28:04 +08001823 if (block->mr->align % block->page_size) {
1824 error_setg(errp, "alignment 0x%" PRIx64
1825 " must be multiples of page size 0x%zx",
1826 block->mr->align, block->page_size);
1827 return NULL;
David Hildenbrand61362b72018-06-07 17:47:05 +02001828 } else if (block->mr->align && !is_power_of_2(block->mr->align)) {
1829 error_setg(errp, "alignment 0x%" PRIx64
1830 " must be a power of two", block->mr->align);
1831 return NULL;
Haozhong Zhang98376842017-12-11 15:28:04 +08001832 }
1833 block->mr->align = MAX(block->page_size, block->mr->align);
Haozhong Zhang83606682016-10-24 20:49:37 +08001834#if defined(__s390x__)
1835 if (kvm_enabled()) {
1836 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1837 }
1838#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001839
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001840 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001841 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001842 "or larger than page size 0x%zx",
1843 memory, block->page_size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001844 return NULL;
Haozhong Zhang1775f112016-11-02 09:05:51 +08001845 }
1846
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001847 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001848
1849 /*
1850 * ftruncate is not supported by hugetlbfs in older
1851 * hosts, so don't bother bailing out on errors.
1852 * If anything goes wrong with it under other filesystems,
1853 * mmap will fail.
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001854 *
1855 * Do not truncate the non-empty backend file to avoid corrupting
1856 * the existing data in the file. Disabling shrinking is not
1857 * enough. For example, the current vNVDIMM implementation stores
1858 * the guest NVDIMM labels at the end of the backend file. If the
1859 * backend file is later extended, QEMU will not be able to find
1860 * those labels. Therefore, extending the non-empty backend file
1861 * is disabled as well.
Marcelo Tosattic9027602010-03-01 20:25:08 -03001862 */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001863 if (truncate && ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001864 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001865 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001866
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001867 area = qemu_ram_mmap(fd, memory, block->mr->align,
1868 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001869 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001870 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001871 "unable to map backing store for guest RAM");
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001872 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001873 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001874
1875 if (mem_prealloc) {
Jitendra Kolhe1e356fc2017-02-24 09:01:43 +05301876 os_mem_prealloc(fd, area, memory, smp_cpus, errp);
Igor Mammedov056b68a2016-07-20 11:54:03 +02001877 if (errp && *errp) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001878 qemu_ram_munmap(area, memory);
1879 return NULL;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001880 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001881 }
1882
Alex Williamson04b16652010-07-02 11:13:17 -06001883 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001884 return area;
1885}
1886#endif
1887
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001888/* Allocate space within the ram_addr_t space that governs the
1889 * dirty bitmaps.
1890 * Called with the ramlist lock held.
1891 */
Alex Williamsond17b5282010-06-25 11:08:38 -06001892static ram_addr_t find_ram_offset(ram_addr_t size)
1893{
Alex Williamson04b16652010-07-02 11:13:17 -06001894 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001895 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001896
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001897 assert(size != 0); /* it would hand out same offset multiple times */
1898
Mike Day0dc3f442013-09-05 14:41:35 -04001899 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001900 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001901 }
Alex Williamson04b16652010-07-02 11:13:17 -06001902
Peter Xu99e15582017-05-12 12:17:39 +08001903 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001904 ram_addr_t candidate, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001905
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001906 /* Align blocks to start on a 'long' in the bitmap
1907 * which makes the bitmap sync'ing take the fast path.
1908 */
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001909 candidate = block->offset + block->max_length;
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001910 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
Alex Williamson04b16652010-07-02 11:13:17 -06001911
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001912 /* Search for the closest following block
1913 * and find the gap.
1914 */
Peter Xu99e15582017-05-12 12:17:39 +08001915 RAMBLOCK_FOREACH(next_block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001916 if (next_block->offset >= candidate) {
Alex Williamson04b16652010-07-02 11:13:17 -06001917 next = MIN(next, next_block->offset);
1918 }
1919 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001920
1921 /* If it fits remember our place and remember the size
1922 * of gap, but keep going so that we might find a smaller
1923 * gap to fill so avoiding fragmentation.
1924 */
1925 if (next - candidate >= size && next - candidate < mingap) {
1926 offset = candidate;
1927 mingap = next - candidate;
Alex Williamson04b16652010-07-02 11:13:17 -06001928 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001929
1930 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
Alex Williamson04b16652010-07-02 11:13:17 -06001931 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001932
1933 if (offset == RAM_ADDR_MAX) {
1934 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1935 (uint64_t)size);
1936 abort();
1937 }
1938
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001939 trace_find_ram_offset(size, offset);
1940
Alex Williamson04b16652010-07-02 11:13:17 -06001941 return offset;
1942}
1943
David Hildenbrandc1361802018-06-20 22:27:36 +02001944static unsigned long last_ram_page(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001945{
Alex Williamsond17b5282010-06-25 11:08:38 -06001946 RAMBlock *block;
1947 ram_addr_t last = 0;
1948
Mike Day0dc3f442013-09-05 14:41:35 -04001949 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08001950 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001951 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001952 }
Mike Day0dc3f442013-09-05 14:41:35 -04001953 rcu_read_unlock();
Juan Quintelab8c48992017-03-21 17:44:30 +01001954 return last >> TARGET_PAGE_BITS;
Alex Williamsond17b5282010-06-25 11:08:38 -06001955}
1956
Jason Baronddb97f12012-08-02 15:44:16 -04001957static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1958{
1959 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001960
1961 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001962 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001963 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1964 if (ret) {
1965 perror("qemu_madvise");
1966 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1967 "but dump_guest_core=off specified\n");
1968 }
1969 }
1970}
1971
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001972const char *qemu_ram_get_idstr(RAMBlock *rb)
1973{
1974 return rb->idstr;
1975}
1976
Dr. David Alan Gilbert463a4ac2017-03-07 18:36:36 +00001977bool qemu_ram_is_shared(RAMBlock *rb)
1978{
1979 return rb->flags & RAM_SHARED;
1980}
1981
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +00001982/* Note: Only set at the start of postcopy */
1983bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
1984{
1985 return rb->flags & RAM_UF_ZEROPAGE;
1986}
1987
1988void qemu_ram_set_uf_zeroable(RAMBlock *rb)
1989{
1990 rb->flags |= RAM_UF_ZEROPAGE;
1991}
1992
Cédric Le Goaterb895de52018-05-14 08:57:00 +02001993bool qemu_ram_is_migratable(RAMBlock *rb)
1994{
1995 return rb->flags & RAM_MIGRATABLE;
1996}
1997
1998void qemu_ram_set_migratable(RAMBlock *rb)
1999{
2000 rb->flags |= RAM_MIGRATABLE;
2001}
2002
2003void qemu_ram_unset_migratable(RAMBlock *rb)
2004{
2005 rb->flags &= ~RAM_MIGRATABLE;
2006}
2007
Mike Dayae3a7042013-09-05 14:41:35 -04002008/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002009void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08002010{
Gongleifa53a0e2016-05-10 10:04:59 +08002011 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08002012
Avi Kivityc5705a72011-12-20 15:59:12 +02002013 assert(new_block);
2014 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002015
Anthony Liguori09e5ab62012-02-03 12:28:43 -06002016 if (dev) {
2017 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002018 if (id) {
2019 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05002020 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002021 }
2022 }
2023 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2024
Gongleiab0a9952016-05-10 10:05:00 +08002025 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08002026 RAMBLOCK_FOREACH(block) {
Gongleifa53a0e2016-05-10 10:04:59 +08002027 if (block != new_block &&
2028 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06002029 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2030 new_block->idstr);
2031 abort();
2032 }
2033 }
Mike Day0dc3f442013-09-05 14:41:35 -04002034 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02002035}
2036
Mike Dayae3a7042013-09-05 14:41:35 -04002037/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002038void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08002039{
Mike Dayae3a7042013-09-05 14:41:35 -04002040 /* FIXME: arch_init.c assumes that this is not called throughout
2041 * migration. Ignore the problem since hot-unplug during migration
2042 * does not work anyway.
2043 */
Hu Tao20cfe882014-04-02 15:13:26 +08002044 if (block) {
2045 memset(block->idstr, 0, sizeof(block->idstr));
2046 }
2047}
2048
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002049size_t qemu_ram_pagesize(RAMBlock *rb)
2050{
2051 return rb->page_size;
2052}
2053
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002054/* Returns the largest size of page in use */
2055size_t qemu_ram_pagesize_largest(void)
2056{
2057 RAMBlock *block;
2058 size_t largest = 0;
2059
Peter Xu99e15582017-05-12 12:17:39 +08002060 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002061 largest = MAX(largest, qemu_ram_pagesize(block));
2062 }
2063
2064 return largest;
2065}
2066
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002067static int memory_try_enable_merging(void *addr, size_t len)
2068{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02002069 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002070 /* disabled by the user */
2071 return 0;
2072 }
2073
2074 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
2075}
2076
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002077/* Only legal before guest might have detected the memory size: e.g. on
2078 * incoming migration, or right after reset.
2079 *
2080 * As memory core doesn't know how is memory accessed, it is up to
2081 * resize callback to update device state and/or add assertions to detect
2082 * misuse, if necessary.
2083 */
Gongleifa53a0e2016-05-10 10:04:59 +08002084int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002085{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002086 assert(block);
2087
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002088 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01002089
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002090 if (block->used_length == newsize) {
2091 return 0;
2092 }
2093
2094 if (!(block->flags & RAM_RESIZEABLE)) {
2095 error_setg_errno(errp, EINVAL,
2096 "Length mismatch: %s: 0x" RAM_ADDR_FMT
2097 " in != 0x" RAM_ADDR_FMT, block->idstr,
2098 newsize, block->used_length);
2099 return -EINVAL;
2100 }
2101
2102 if (block->max_length < newsize) {
2103 error_setg_errno(errp, EINVAL,
2104 "Length too large: %s: 0x" RAM_ADDR_FMT
2105 " > 0x" RAM_ADDR_FMT, block->idstr,
2106 newsize, block->max_length);
2107 return -EINVAL;
2108 }
2109
2110 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
2111 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01002112 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
2113 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002114 memory_region_set_size(block->mr, newsize);
2115 if (block->resized) {
2116 block->resized(block->idstr, newsize, block->host);
2117 }
2118 return 0;
2119}
2120
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002121/* Called with ram_list.mutex held */
2122static void dirty_memory_extend(ram_addr_t old_ram_size,
2123 ram_addr_t new_ram_size)
2124{
2125 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
2126 DIRTY_MEMORY_BLOCK_SIZE);
2127 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
2128 DIRTY_MEMORY_BLOCK_SIZE);
2129 int i;
2130
2131 /* Only need to extend if block count increased */
2132 if (new_num_blocks <= old_num_blocks) {
2133 return;
2134 }
2135
2136 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
2137 DirtyMemoryBlocks *old_blocks;
2138 DirtyMemoryBlocks *new_blocks;
2139 int j;
2140
2141 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
2142 new_blocks = g_malloc(sizeof(*new_blocks) +
2143 sizeof(new_blocks->blocks[0]) * new_num_blocks);
2144
2145 if (old_num_blocks) {
2146 memcpy(new_blocks->blocks, old_blocks->blocks,
2147 old_num_blocks * sizeof(old_blocks->blocks[0]));
2148 }
2149
2150 for (j = old_num_blocks; j < new_num_blocks; j++) {
2151 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
2152 }
2153
2154 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
2155
2156 if (old_blocks) {
2157 g_free_rcu(old_blocks, rcu);
2158 }
2159 }
2160}
2161
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002162static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
Avi Kivityc5705a72011-12-20 15:59:12 +02002163{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002164 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01002165 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002166 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002167 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002168
Juan Quintelab8c48992017-03-21 17:44:30 +01002169 old_ram_size = last_ram_page();
Avi Kivityc5705a72011-12-20 15:59:12 +02002170
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002171 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002172 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002173
2174 if (!new_block->host) {
2175 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002176 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002177 new_block->mr, &err);
2178 if (err) {
2179 error_propagate(errp, err);
2180 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002181 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002182 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002183 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002184 new_block->host = phys_mem_alloc(new_block->max_length,
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002185 &new_block->mr->align, shared);
Markus Armbruster39228252013-07-31 15:11:11 +02002186 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08002187 error_setg_errno(errp, errno,
2188 "cannot set up guest memory '%s'",
2189 memory_region_name(new_block->mr));
2190 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002191 return;
Markus Armbruster39228252013-07-31 15:11:11 +02002192 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002193 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002194 }
2195 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002196
Li Zhijiandd631692015-07-02 20:18:06 +08002197 new_ram_size = MAX(old_ram_size,
2198 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
2199 if (new_ram_size > old_ram_size) {
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002200 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08002201 }
Mike Day0d53d9f2015-01-21 13:45:24 +01002202 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
2203 * QLIST (which has an RCU-friendly variant) does not have insertion at
2204 * tail, so save the last element in last_block.
2205 */
Peter Xu99e15582017-05-12 12:17:39 +08002206 RAMBLOCK_FOREACH(block) {
Mike Day0d53d9f2015-01-21 13:45:24 +01002207 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002208 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002209 break;
2210 }
2211 }
2212 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002213 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002214 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002215 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002216 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04002217 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002218 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002219 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06002220
Mike Day0dc3f442013-09-05 14:41:35 -04002221 /* Write list before version */
2222 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002223 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002224 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002225
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002226 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01002227 new_block->used_length,
2228 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002229
Paolo Bonzinia904c912015-01-21 16:18:35 +01002230 if (new_block->host) {
2231 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2232 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08002233 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01002234 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzini0987d732016-12-21 00:31:36 +08002235 ram_block_notify_add(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002236 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002237}
2238
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002239#ifdef __linux__
Marc-André Lureau38b33622017-06-02 18:12:23 +04002240RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
2241 bool share, int fd,
2242 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002243{
2244 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002245 Error *local_err = NULL;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002246 int64_t file_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002247
2248 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002249 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08002250 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002251 }
2252
Marc-André Lureaue45e7ae2017-06-02 18:12:21 +04002253 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2254 error_setg(errp,
2255 "host lacks kvm mmu notifiers, -mem-path unsupported");
2256 return NULL;
2257 }
2258
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002259 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2260 /*
2261 * file_ram_alloc() needs to allocate just like
2262 * phys_mem_alloc, but we haven't bothered to provide
2263 * a hook there.
2264 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002265 error_setg(errp,
2266 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08002267 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002268 }
2269
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002270 size = HOST_PAGE_ALIGN(size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002271 file_size = get_file_size(fd);
2272 if (file_size > 0 && file_size < size) {
2273 error_setg(errp, "backing store %s size 0x%" PRIx64
2274 " does not match 'size' option 0x" RAM_ADDR_FMT,
2275 mem_path, file_size, size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002276 return NULL;
2277 }
2278
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002279 new_block = g_malloc0(sizeof(*new_block));
2280 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002281 new_block->used_length = size;
2282 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002283 new_block->flags = share ? RAM_SHARED : 0;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002284 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002285 if (!new_block->host) {
2286 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08002287 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002288 }
2289
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002290 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002291 if (local_err) {
2292 g_free(new_block);
2293 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002294 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002295 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002296 return new_block;
Marc-André Lureau38b33622017-06-02 18:12:23 +04002297
2298}
2299
2300
2301RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
2302 bool share, const char *mem_path,
2303 Error **errp)
2304{
2305 int fd;
2306 bool created;
2307 RAMBlock *block;
2308
2309 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2310 if (fd < 0) {
2311 return NULL;
2312 }
2313
2314 block = qemu_ram_alloc_from_fd(size, mr, share, fd, errp);
2315 if (!block) {
2316 if (created) {
2317 unlink(mem_path);
2318 }
2319 close(fd);
2320 return NULL;
2321 }
2322
2323 return block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002324}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002325#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002326
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002327static
Fam Zheng528f46a2016-03-01 14:18:18 +08002328RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2329 void (*resized)(const char*,
2330 uint64_t length,
2331 void *host),
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002332 void *host, bool resizeable, bool share,
Fam Zheng528f46a2016-03-01 14:18:18 +08002333 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002334{
2335 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002336 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002337
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002338 size = HOST_PAGE_ALIGN(size);
2339 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002340 new_block = g_malloc0(sizeof(*new_block));
2341 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002342 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002343 new_block->used_length = size;
2344 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002345 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002346 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002347 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002348 new_block->host = host;
2349 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002350 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002351 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002352 if (resizeable) {
2353 new_block->flags |= RAM_RESIZEABLE;
2354 }
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002355 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002356 if (local_err) {
2357 g_free(new_block);
2358 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002359 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002360 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002361 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002362}
2363
Fam Zheng528f46a2016-03-01 14:18:18 +08002364RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002365 MemoryRegion *mr, Error **errp)
2366{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002367 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2368 false, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002369}
2370
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002371RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2372 MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00002373{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002374 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2375 share, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002376}
2377
Fam Zheng528f46a2016-03-01 14:18:18 +08002378RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002379 void (*resized)(const char*,
2380 uint64_t length,
2381 void *host),
2382 MemoryRegion *mr, Error **errp)
2383{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002384 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2385 false, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00002386}
bellarde9a1ab12007-02-08 23:08:38 +00002387
Paolo Bonzini43771532013-09-09 17:58:40 +02002388static void reclaim_ramblock(RAMBlock *block)
2389{
2390 if (block->flags & RAM_PREALLOC) {
2391 ;
2392 } else if (xen_enabled()) {
2393 xen_invalidate_map_cache_entry(block->host);
2394#ifndef _WIN32
2395 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02002396 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02002397 close(block->fd);
2398#endif
2399 } else {
2400 qemu_anon_ram_free(block->host, block->max_length);
2401 }
2402 g_free(block);
2403}
2404
Fam Zhengf1060c52016-03-01 14:18:22 +08002405void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00002406{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02002407 if (!block) {
2408 return;
2409 }
2410
Paolo Bonzini0987d732016-12-21 00:31:36 +08002411 if (block->host) {
2412 ram_block_notify_remove(block->host, block->max_length);
2413 }
2414
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002415 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08002416 QLIST_REMOVE_RCU(block, next);
2417 ram_list.mru_block = NULL;
2418 /* Write list before version */
2419 smp_wmb();
2420 ram_list.version++;
2421 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002422 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00002423}
2424
Huang Yingcd19cfa2011-03-02 08:56:19 +01002425#ifndef _WIN32
2426void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2427{
2428 RAMBlock *block;
2429 ram_addr_t offset;
2430 int flags;
2431 void *area, *vaddr;
2432
Peter Xu99e15582017-05-12 12:17:39 +08002433 RAMBLOCK_FOREACH(block) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002434 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002435 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02002436 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002437 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002438 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02002439 } else if (xen_enabled()) {
2440 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002441 } else {
2442 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02002443 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002444 flags |= (block->flags & RAM_SHARED ?
2445 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02002446 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2447 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002448 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02002449 /*
2450 * Remap needs to match alloc. Accelerators that
2451 * set phys_mem_alloc never remap. If they did,
2452 * we'd need a remap hook here.
2453 */
2454 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2455
Huang Yingcd19cfa2011-03-02 08:56:19 +01002456 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2457 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2458 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002459 }
2460 if (area != vaddr) {
Alistair Francis493d89b2018-02-03 09:43:14 +01002461 error_report("Could not remap addr: "
2462 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2463 length, addr);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002464 exit(1);
2465 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002466 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002467 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002468 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01002469 }
2470 }
2471}
2472#endif /* !_WIN32 */
2473
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002474/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04002475 * This should not be used for general purpose DMA. Use address_space_map
2476 * or address_space_rw instead. For local memory (e.g. video ram) that the
2477 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04002478 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002479 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002480 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002481void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002482{
Gonglei3655cb92016-02-20 10:35:20 +08002483 RAMBlock *block = ram_block;
2484
2485 if (block == NULL) {
2486 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002487 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002488 }
Mike Dayae3a7042013-09-05 14:41:35 -04002489
2490 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002491 /* We need to check if the requested address is in the RAM
2492 * because we don't want to map the entire memory in QEMU.
2493 * In that case just map until the end of the page.
2494 */
2495 if (block->offset == 0) {
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002496 return xen_map_cache(addr, 0, 0, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002497 }
Mike Dayae3a7042013-09-05 14:41:35 -04002498
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002499 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002500 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002501 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00002502}
2503
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002504/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04002505 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04002506 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002507 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04002508 */
Gonglei3655cb92016-02-20 10:35:20 +08002509static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002510 hwaddr *size, bool lock)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002511{
Gonglei3655cb92016-02-20 10:35:20 +08002512 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002513 if (*size == 0) {
2514 return NULL;
2515 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002516
Gonglei3655cb92016-02-20 10:35:20 +08002517 if (block == NULL) {
2518 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002519 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002520 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002521 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002522
2523 if (xen_enabled() && block->host == NULL) {
2524 /* We need to check if the requested address is in the RAM
2525 * because we don't want to map the entire memory in QEMU.
2526 * In that case just map the requested area.
2527 */
2528 if (block->offset == 0) {
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002529 return xen_map_cache(addr, *size, lock, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002530 }
2531
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002532 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002533 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002534
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002535 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002536}
2537
Dr. David Alan Gilbertf90bb712018-03-12 17:20:57 +00002538/* Return the offset of a hostpointer within a ramblock */
2539ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2540{
2541 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2542 assert((uintptr_t)host >= (uintptr_t)rb->host);
2543 assert(res < rb->max_length);
2544
2545 return res;
2546}
2547
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002548/*
2549 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2550 * in that RAMBlock.
2551 *
2552 * ptr: Host pointer to look up
2553 * round_offset: If true round the result offset down to a page boundary
2554 * *ram_addr: set to result ram_addr
2555 * *offset: set to result offset within the RAMBlock
2556 *
2557 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04002558 *
2559 * By the time this function returns, the returned pointer is not protected
2560 * by RCU anymore. If the caller is not within an RCU critical section and
2561 * does not hold the iothread lock, it must have other means of protecting the
2562 * pointer, such as a reference to the region that includes the incoming
2563 * ram_addr_t.
2564 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002565RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002566 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00002567{
pbrook94a6b542009-04-11 17:15:54 +00002568 RAMBlock *block;
2569 uint8_t *host = ptr;
2570
Jan Kiszka868bb332011-06-21 22:59:09 +02002571 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02002572 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04002573 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02002574 ram_addr = xen_ram_addr_from_mapcache(ptr);
2575 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002576 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01002577 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002578 }
Mike Day0dc3f442013-09-05 14:41:35 -04002579 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002580 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002581 }
2582
Mike Day0dc3f442013-09-05 14:41:35 -04002583 rcu_read_lock();
2584 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002585 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002586 goto found;
2587 }
2588
Peter Xu99e15582017-05-12 12:17:39 +08002589 RAMBLOCK_FOREACH(block) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002590 /* This case append when the block is not mapped. */
2591 if (block->host == NULL) {
2592 continue;
2593 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002594 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002595 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06002596 }
pbrook94a6b542009-04-11 17:15:54 +00002597 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002598
Mike Day0dc3f442013-09-05 14:41:35 -04002599 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002600 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02002601
2602found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002603 *offset = (host - block->host);
2604 if (round_offset) {
2605 *offset &= TARGET_PAGE_MASK;
2606 }
Mike Day0dc3f442013-09-05 14:41:35 -04002607 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002608 return block;
2609}
2610
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002611/*
2612 * Finds the named RAMBlock
2613 *
2614 * name: The name of RAMBlock to find
2615 *
2616 * Returns: RAMBlock (or NULL if not found)
2617 */
2618RAMBlock *qemu_ram_block_by_name(const char *name)
2619{
2620 RAMBlock *block;
2621
Peter Xu99e15582017-05-12 12:17:39 +08002622 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002623 if (!strcmp(name, block->idstr)) {
2624 return block;
2625 }
2626 }
2627
2628 return NULL;
2629}
2630
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002631/* Some of the softmmu routines need to translate from a host pointer
2632 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002633ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002634{
2635 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02002636 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002637
Paolo Bonzinif615f392016-05-26 10:07:50 +02002638 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002639 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002640 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002641 }
2642
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002643 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002644}
Alex Williamsonf471a172010-06-11 11:11:42 -06002645
Peter Maydell27266272017-11-20 18:08:27 +00002646/* Called within RCU critical section. */
2647void memory_notdirty_write_prepare(NotDirtyInfo *ndi,
2648 CPUState *cpu,
2649 vaddr mem_vaddr,
2650 ram_addr_t ram_addr,
2651 unsigned size)
2652{
2653 ndi->cpu = cpu;
2654 ndi->ram_addr = ram_addr;
2655 ndi->mem_vaddr = mem_vaddr;
2656 ndi->size = size;
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002657 ndi->pages = NULL;
Peter Maydell27266272017-11-20 18:08:27 +00002658
2659 assert(tcg_enabled());
2660 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002661 ndi->pages = page_collection_lock(ram_addr, ram_addr + size);
2662 tb_invalidate_phys_page_fast(ndi->pages, ram_addr, size);
Peter Maydell27266272017-11-20 18:08:27 +00002663 }
2664}
2665
2666/* Called within RCU critical section. */
2667void memory_notdirty_write_complete(NotDirtyInfo *ndi)
2668{
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002669 if (ndi->pages) {
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04002670 assert(tcg_enabled());
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002671 page_collection_unlock(ndi->pages);
2672 ndi->pages = NULL;
Peter Maydell27266272017-11-20 18:08:27 +00002673 }
2674
2675 /* Set both VGA and migration bits for simplicity and to remove
2676 * the notdirty callback faster.
2677 */
2678 cpu_physical_memory_set_dirty_range(ndi->ram_addr, ndi->size,
2679 DIRTY_CLIENTS_NOCODE);
2680 /* we remove the notdirty callback only if the code has been
2681 flushed */
2682 if (!cpu_physical_memory_is_clean(ndi->ram_addr)) {
2683 tlb_set_dirty(ndi->cpu, ndi->mem_vaddr);
2684 }
2685}
2686
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002687/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002688static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002689 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002690{
Peter Maydell27266272017-11-20 18:08:27 +00002691 NotDirtyInfo ndi;
Alex Bennéeba051fb2016-10-27 16:10:16 +01002692
Peter Maydell27266272017-11-20 18:08:27 +00002693 memory_notdirty_write_prepare(&ndi, current_cpu, current_cpu->mem_io_vaddr,
2694 ram_addr, size);
2695
Peter Maydell6d3ede52018-06-15 14:57:14 +01002696 stn_p(qemu_map_ram_ptr(NULL, ram_addr), size, val);
Peter Maydell27266272017-11-20 18:08:27 +00002697 memory_notdirty_write_complete(&ndi);
bellard1ccde1c2004-02-06 19:46:14 +00002698}
2699
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002700static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002701 unsigned size, bool is_write,
2702 MemTxAttrs attrs)
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002703{
2704 return is_write;
2705}
2706
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002707static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002708 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002709 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002710 .endianness = DEVICE_NATIVE_ENDIAN,
Andrew Baumannad528782017-10-13 11:19:13 -07002711 .valid = {
2712 .min_access_size = 1,
2713 .max_access_size = 8,
2714 .unaligned = false,
2715 },
2716 .impl = {
2717 .min_access_size = 1,
2718 .max_access_size = 8,
2719 .unaligned = false,
2720 },
bellard1ccde1c2004-02-06 19:46:14 +00002721};
2722
pbrook0f459d12008-06-09 00:20:13 +00002723/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002724static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002725{
Andreas Färber93afead2013-08-26 03:41:01 +02002726 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002727 CPUClass *cc = CPU_GET_CLASS(cpu);
pbrook0f459d12008-06-09 00:20:13 +00002728 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002729 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002730
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002731 assert(tcg_enabled());
Andreas Färberff4700b2013-08-26 18:23:18 +02002732 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002733 /* We re-entered the check after replacing the TB. Now raise
2734 * the debug interrupt so that is will trigger after the
2735 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002736 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002737 return;
2738 }
Andreas Färber93afead2013-08-26 03:41:01 +02002739 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Julian Brown40612002017-02-07 18:29:59 +00002740 vaddr = cc->adjust_watchpoint_address(cpu, vaddr, len);
Andreas Färberff4700b2013-08-26 18:23:18 +02002741 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002742 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2743 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002744 if (flags == BP_MEM_READ) {
2745 wp->flags |= BP_WATCHPOINT_HIT_READ;
2746 } else {
2747 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2748 }
2749 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002750 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002751 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002752 if (wp->flags & BP_CPU &&
2753 !cc->debug_check_watchpoint(cpu, wp)) {
2754 wp->flags &= ~BP_WATCHPOINT_HIT;
2755 continue;
2756 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002757 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002758
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002759 mmap_lock();
Andreas Färber239c51a2013-09-01 17:12:23 +02002760 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002761 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002762 cpu->exception_index = EXCP_DEBUG;
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002763 mmap_unlock();
Andreas Färber5638d182013-08-27 17:52:12 +02002764 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002765 } else {
Richard Henderson9b990ee2017-10-13 10:50:02 -07002766 /* Force execution of one insn next time. */
2767 cpu->cflags_next_tb = 1 | curr_cflags();
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002768 mmap_unlock();
Peter Maydell6886b982016-05-17 15:18:04 +01002769 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002770 }
aliguori06d55cc2008-11-18 20:24:06 +00002771 }
aliguori6e140f22008-11-18 20:37:55 +00002772 } else {
2773 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002774 }
2775 }
2776}
2777
pbrook6658ffb2007-03-16 23:58:11 +00002778/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2779 so these check for a hit then pass through to the normal out-of-line
2780 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002781static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2782 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002783{
Peter Maydell66b9b432015-04-26 16:49:24 +01002784 MemTxResult res;
2785 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002786 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2787 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002788
Peter Maydell66b9b432015-04-26 16:49:24 +01002789 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002790 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002791 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002792 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002793 break;
2794 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002795 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002796 break;
2797 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002798 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002799 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002800 case 8:
2801 data = address_space_ldq(as, addr, attrs, &res);
2802 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002803 default: abort();
2804 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002805 *pdata = data;
2806 return res;
2807}
2808
2809static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2810 uint64_t val, unsigned size,
2811 MemTxAttrs attrs)
2812{
2813 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002814 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2815 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002816
2817 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2818 switch (size) {
2819 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002820 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002821 break;
2822 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002823 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002824 break;
2825 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002826 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002827 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002828 case 8:
2829 address_space_stq(as, addr, val, attrs, &res);
2830 break;
Peter Maydell66b9b432015-04-26 16:49:24 +01002831 default: abort();
2832 }
2833 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002834}
2835
Avi Kivity1ec9b902012-01-02 12:47:48 +02002836static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002837 .read_with_attrs = watch_mem_read,
2838 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002839 .endianness = DEVICE_NATIVE_ENDIAN,
Paolo Bonzini306526b2017-10-17 14:16:05 +02002840 .valid = {
2841 .min_access_size = 1,
2842 .max_access_size = 8,
2843 .unaligned = false,
2844 },
2845 .impl = {
2846 .min_access_size = 1,
2847 .max_access_size = 8,
2848 .unaligned = false,
2849 },
pbrook6658ffb2007-03-16 23:58:11 +00002850};
pbrook6658ffb2007-03-16 23:58:11 +00002851
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01002852static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
2853 MemTxAttrs attrs, uint8_t *buf, int len);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002854static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
2855 const uint8_t *buf, int len);
2856static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
Peter Maydelleace72b2018-05-31 14:50:52 +01002857 bool is_write, MemTxAttrs attrs);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002858
Peter Maydellf25a49e2015-04-26 16:49:24 +01002859static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2860 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002861{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002862 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002863 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002864 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002865
blueswir1db7b5422007-05-26 17:36:03 +00002866#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002867 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002868 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002869#endif
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002870 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
Peter Maydell5c9eb022015-04-26 16:49:24 +01002871 if (res) {
2872 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002873 }
Peter Maydell6d3ede52018-06-15 14:57:14 +01002874 *data = ldn_p(buf, len);
2875 return MEMTX_OK;
blueswir1db7b5422007-05-26 17:36:03 +00002876}
2877
Peter Maydellf25a49e2015-04-26 16:49:24 +01002878static MemTxResult subpage_write(void *opaque, hwaddr addr,
2879 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002880{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002881 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002882 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002883
blueswir1db7b5422007-05-26 17:36:03 +00002884#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002885 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002886 " value %"PRIx64"\n",
2887 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002888#endif
Peter Maydell6d3ede52018-06-15 14:57:14 +01002889 stn_p(buf, len, value);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002890 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002891}
2892
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002893static bool subpage_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002894 unsigned len, bool is_write,
2895 MemTxAttrs attrs)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002896{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002897 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002898#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002899 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002900 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002901#endif
2902
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002903 return flatview_access_valid(subpage->fv, addr + subpage->base,
Peter Maydelleace72b2018-05-31 14:50:52 +01002904 len, is_write, attrs);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002905}
2906
Avi Kivity70c68e42012-01-02 12:32:48 +02002907static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002908 .read_with_attrs = subpage_read,
2909 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002910 .impl.min_access_size = 1,
2911 .impl.max_access_size = 8,
2912 .valid.min_access_size = 1,
2913 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002914 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002915 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002916};
2917
Anthony Liguoric227f092009-10-01 16:12:16 -05002918static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002919 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002920{
2921 int idx, eidx;
2922
2923 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2924 return -1;
2925 idx = SUBPAGE_IDX(start);
2926 eidx = SUBPAGE_IDX(end);
2927#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002928 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2929 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002930#endif
blueswir1db7b5422007-05-26 17:36:03 +00002931 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002932 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002933 }
2934
2935 return 0;
2936}
2937
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002938static subpage_t *subpage_init(FlatView *fv, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002939{
Anthony Liguoric227f092009-10-01 16:12:16 -05002940 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002941
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01002942 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002943 mmio->fv = fv;
aliguori1eec6142009-02-05 22:06:18 +00002944 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002945 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002946 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002947 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002948#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002949 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2950 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002951#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002952 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002953
2954 return mmio;
2955}
2956
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002957static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002958{
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002959 assert(fv);
Avi Kivity5312bd82012-02-12 18:32:55 +02002960 MemoryRegionSection section = {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002961 .fv = fv,
Avi Kivity5312bd82012-02-12 18:32:55 +02002962 .mr = mr,
2963 .offset_within_address_space = 0,
2964 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002965 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002966 };
2967
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002968 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002969}
2970
Peter Maydell8af36742017-12-13 17:52:28 +00002971static void readonly_mem_write(void *opaque, hwaddr addr,
2972 uint64_t val, unsigned size)
2973{
2974 /* Ignore any write to ROM. */
2975}
2976
2977static bool readonly_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002978 unsigned size, bool is_write,
2979 MemTxAttrs attrs)
Peter Maydell8af36742017-12-13 17:52:28 +00002980{
2981 return is_write;
2982}
2983
2984/* This will only be used for writes, because reads are special cased
2985 * to directly access the underlying host ram.
2986 */
2987static const MemoryRegionOps readonly_mem_ops = {
2988 .write = readonly_mem_write,
2989 .valid.accepts = readonly_mem_accepts,
2990 .endianness = DEVICE_NATIVE_ENDIAN,
2991 .valid = {
2992 .min_access_size = 1,
2993 .max_access_size = 8,
2994 .unaligned = false,
2995 },
2996 .impl = {
2997 .min_access_size = 1,
2998 .max_access_size = 8,
2999 .unaligned = false,
3000 },
3001};
3002
Peter Maydell2d54f192018-06-15 14:57:14 +01003003MemoryRegionSection *iotlb_to_section(CPUState *cpu,
3004 hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02003005{
Peter Maydella54c87b2016-01-21 14:15:05 +00003006 int asidx = cpu_asidx_from_attrs(cpu, attrs);
3007 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01003008 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01003009 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02003010
Peter Maydell2d54f192018-06-15 14:57:14 +01003011 return &sections[index & ~TARGET_PAGE_MASK];
Avi Kivityaa102232012-03-08 17:06:55 +02003012}
3013
Avi Kivitye9179ce2009-06-14 11:38:52 +03003014static void io_mem_init(void)
3015{
Peter Maydell8af36742017-12-13 17:52:28 +00003016 memory_region_init_io(&io_mem_rom, NULL, &readonly_mem_ops,
3017 NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003018 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003019 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00003020
3021 /* io_mem_notdirty calls tb_invalidate_phys_page_fast,
3022 * which can be called without the iothread mutex.
3023 */
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003024 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003025 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00003026 memory_region_clear_global_locking(&io_mem_notdirty);
3027
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003028 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003029 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003030}
3031
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10003032AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
Avi Kivityac1970f2012-10-03 16:22:53 +02003033{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003034 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
3035 uint16_t n;
3036
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003037 n = dummy_section(&d->map, fv, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003038 assert(n == PHYS_SECTION_UNASSIGNED);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003039 n = dummy_section(&d->map, fv, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003040 assert(n == PHYS_SECTION_NOTDIRTY);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003041 n = dummy_section(&d->map, fv, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003042 assert(n == PHYS_SECTION_ROM);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003043 n = dummy_section(&d->map, fv, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003044 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02003045
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02003046 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003047
3048 return d;
Paolo Bonzini00752702013-05-29 12:13:54 +02003049}
3050
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003051void address_space_dispatch_free(AddressSpaceDispatch *d)
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01003052{
3053 phys_sections_free(&d->map);
3054 g_free(d);
3055}
3056
Avi Kivity1d711482012-10-02 18:54:45 +02003057static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02003058{
Peter Maydell32857f42015-10-01 15:29:50 +01003059 CPUAddressSpace *cpuas;
3060 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02003061
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04003062 assert(tcg_enabled());
Avi Kivity117712c2012-02-12 21:23:17 +02003063 /* since each CPU stores ram addresses in its TLB cache, we must
3064 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01003065 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
3066 cpu_reloading_memory_map();
3067 /* The CPU and TLB are protected by the iothread lock.
3068 * We reload the dispatch pointer now because cpu_reloading_memory_map()
3069 * may have split the RCU critical section.
3070 */
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003071 d = address_space_to_dispatch(cpuas->as);
Alex Bennéef35e44e2016-10-21 16:34:18 +01003072 atomic_rcu_set(&cpuas->memory_dispatch, d);
Alex Bennéed10eb082016-11-14 14:17:28 +00003073 tlb_flush(cpuas->cpu);
Avi Kivity50c1e142012-02-08 21:36:02 +02003074}
3075
Avi Kivity62152b82011-07-26 14:26:14 +03003076static void memory_map_init(void)
3077{
Anthony Liguori7267c092011-08-20 22:09:37 -05003078 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01003079
Paolo Bonzini57271d62013-11-07 17:14:37 +01003080 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003081 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03003082
Anthony Liguori7267c092011-08-20 22:09:37 -05003083 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02003084 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
3085 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003086 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03003087}
3088
3089MemoryRegion *get_system_memory(void)
3090{
3091 return system_memory;
3092}
3093
Avi Kivity309cb472011-08-08 16:09:03 +03003094MemoryRegion *get_system_io(void)
3095{
3096 return system_io;
3097}
3098
pbrooke2eef172008-06-08 01:09:01 +00003099#endif /* !defined(CONFIG_USER_ONLY) */
3100
bellard13eb76e2004-01-24 15:23:36 +00003101/* physical memory access (slow version, mainly for debug) */
3102#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02003103int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00003104 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003105{
3106 int l, flags;
3107 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003108 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003109
3110 while (len > 0) {
3111 page = addr & TARGET_PAGE_MASK;
3112 l = (page + TARGET_PAGE_SIZE) - addr;
3113 if (l > len)
3114 l = len;
3115 flags = page_get_flags(page);
3116 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003117 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003118 if (is_write) {
3119 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003120 return -1;
bellard579a97f2007-11-11 14:26:47 +00003121 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003122 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003123 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003124 memcpy(p, buf, l);
3125 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003126 } else {
3127 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003128 return -1;
bellard579a97f2007-11-11 14:26:47 +00003129 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003130 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003131 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003132 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003133 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003134 }
3135 len -= l;
3136 buf += l;
3137 addr += l;
3138 }
Paul Brooka68fe892010-03-01 00:08:59 +00003139 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003140}
bellard8df1cd02005-01-28 22:37:22 +00003141
bellard13eb76e2004-01-24 15:23:36 +00003142#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003143
Paolo Bonzini845b6212015-03-23 11:45:53 +01003144static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02003145 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003146{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003147 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003148 addr += memory_region_get_ram_addr(mr);
3149
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003150 /* No early return if dirty_log_mask is or becomes 0, because
3151 * cpu_physical_memory_set_dirty_range will still call
3152 * xen_modified_memory.
3153 */
3154 if (dirty_log_mask) {
3155 dirty_log_mask =
3156 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003157 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003158 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02003159 assert(tcg_enabled());
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003160 tb_invalidate_phys_range(addr, addr + length);
3161 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
3162 }
3163 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003164}
3165
Richard Henderson23326162013-07-08 14:55:59 -07003166static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02003167{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02003168 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07003169
3170 /* Regions are assumed to support 1-4 byte accesses unless
3171 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07003172 if (access_size_max == 0) {
3173 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003174 }
Richard Henderson23326162013-07-08 14:55:59 -07003175
3176 /* Bound the maximum access by the alignment of the address. */
3177 if (!mr->ops->impl.unaligned) {
3178 unsigned align_size_max = addr & -addr;
3179 if (align_size_max != 0 && align_size_max < access_size_max) {
3180 access_size_max = align_size_max;
3181 }
3182 }
3183
3184 /* Don't attempt accesses larger than the maximum. */
3185 if (l > access_size_max) {
3186 l = access_size_max;
3187 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01003188 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07003189
3190 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003191}
3192
Jan Kiszka4840f102015-06-18 18:47:22 +02003193static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02003194{
Jan Kiszka4840f102015-06-18 18:47:22 +02003195 bool unlocked = !qemu_mutex_iothread_locked();
3196 bool release_lock = false;
3197
3198 if (unlocked && mr->global_locking) {
3199 qemu_mutex_lock_iothread();
3200 unlocked = false;
3201 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003202 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003203 if (mr->flush_coalesced_mmio) {
3204 if (unlocked) {
3205 qemu_mutex_lock_iothread();
3206 }
3207 qemu_flush_coalesced_mmio_buffer();
3208 if (unlocked) {
3209 qemu_mutex_unlock_iothread();
3210 }
3211 }
3212
3213 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003214}
3215
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003216/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003217static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3218 MemTxAttrs attrs,
3219 const uint8_t *buf,
3220 int len, hwaddr addr1,
3221 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00003222{
bellard13eb76e2004-01-24 15:23:36 +00003223 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003224 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01003225 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02003226 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00003227
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003228 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003229 if (!memory_access_is_direct(mr, true)) {
3230 release_lock |= prepare_mmio_access(mr);
3231 l = memory_access_size(mr, l, addr1);
3232 /* XXX: could force current_cpu to NULL to avoid
3233 potential bugs */
Peter Maydell6d3ede52018-06-15 14:57:14 +01003234 val = ldn_p(buf, l);
3235 result |= memory_region_dispatch_write(mr, addr1, val, l, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003236 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003237 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003238 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003239 memcpy(ptr, buf, l);
3240 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00003241 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003242
3243 if (release_lock) {
3244 qemu_mutex_unlock_iothread();
3245 release_lock = false;
3246 }
3247
bellard13eb76e2004-01-24 15:23:36 +00003248 len -= l;
3249 buf += l;
3250 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003251
3252 if (!len) {
3253 break;
3254 }
3255
3256 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003257 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003258 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02003259
Peter Maydell3b643492015-04-26 16:49:23 +01003260 return result;
bellard13eb76e2004-01-24 15:23:36 +00003261}
bellard8df1cd02005-01-28 22:37:22 +00003262
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003263/* Called from RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003264static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
3265 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003266{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003267 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003268 hwaddr addr1;
3269 MemoryRegion *mr;
3270 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003271
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003272 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003273 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003274 result = flatview_write_continue(fv, addr, attrs, buf, len,
3275 addr1, l, mr);
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003276
3277 return result;
3278}
3279
3280/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003281MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
3282 MemTxAttrs attrs, uint8_t *buf,
3283 int len, hwaddr addr1, hwaddr l,
3284 MemoryRegion *mr)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003285{
3286 uint8_t *ptr;
3287 uint64_t val;
3288 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003289 bool release_lock = false;
3290
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003291 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003292 if (!memory_access_is_direct(mr, false)) {
3293 /* I/O case */
3294 release_lock |= prepare_mmio_access(mr);
3295 l = memory_access_size(mr, l, addr1);
Peter Maydell6d3ede52018-06-15 14:57:14 +01003296 result |= memory_region_dispatch_read(mr, addr1, &val, l, attrs);
3297 stn_p(buf, l, val);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003298 } else {
3299 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003300 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003301 memcpy(buf, ptr, l);
3302 }
3303
3304 if (release_lock) {
3305 qemu_mutex_unlock_iothread();
3306 release_lock = false;
3307 }
3308
3309 len -= l;
3310 buf += l;
3311 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003312
3313 if (!len) {
3314 break;
3315 }
3316
3317 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003318 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003319 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003320
3321 return result;
3322}
3323
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003324/* Called from RCU critical section. */
3325static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
3326 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003327{
3328 hwaddr l;
3329 hwaddr addr1;
3330 MemoryRegion *mr;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003331
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003332 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003333 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003334 return flatview_read_continue(fv, addr, attrs, buf, len,
3335 addr1, l, mr);
Avi Kivityac1970f2012-10-03 16:22:53 +02003336}
3337
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003338MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
3339 MemTxAttrs attrs, uint8_t *buf, int len)
3340{
3341 MemTxResult result = MEMTX_OK;
3342 FlatView *fv;
3343
3344 if (len > 0) {
3345 rcu_read_lock();
3346 fv = address_space_to_flatview(as);
3347 result = flatview_read(fv, addr, attrs, buf, len);
3348 rcu_read_unlock();
3349 }
3350
3351 return result;
3352}
3353
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003354MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3355 MemTxAttrs attrs,
3356 const uint8_t *buf, int len)
3357{
3358 MemTxResult result = MEMTX_OK;
3359 FlatView *fv;
3360
3361 if (len > 0) {
3362 rcu_read_lock();
3363 fv = address_space_to_flatview(as);
3364 result = flatview_write(fv, addr, attrs, buf, len);
3365 rcu_read_unlock();
3366 }
3367
3368 return result;
3369}
3370
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003371MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
3372 uint8_t *buf, int len, bool is_write)
3373{
3374 if (is_write) {
3375 return address_space_write(as, addr, attrs, buf, len);
3376 } else {
3377 return address_space_read_full(as, addr, attrs, buf, len);
3378 }
3379}
3380
Avi Kivitya8170e52012-10-23 12:30:10 +02003381void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02003382 int len, int is_write)
3383{
Peter Maydell5c9eb022015-04-26 16:49:24 +01003384 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3385 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02003386}
3387
Alexander Graf582b55a2013-12-11 14:17:44 +01003388enum write_rom_type {
3389 WRITE_DATA,
3390 FLUSH_CACHE,
3391};
3392
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003393static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01003394 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00003395{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003396 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00003397 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003398 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003399 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00003400
Paolo Bonzini41063e12015-03-18 14:21:43 +01003401 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00003402 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003403 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003404 mr = address_space_translate(as, addr, &addr1, &l, true,
3405 MEMTXATTRS_UNSPECIFIED);
ths3b46e622007-09-17 08:09:54 +00003406
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003407 if (!(memory_region_is_ram(mr) ||
3408 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02003409 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003410 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00003411 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003412 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01003413 switch (type) {
3414 case WRITE_DATA:
3415 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01003416 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003417 break;
3418 case FLUSH_CACHE:
3419 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
3420 break;
3421 }
bellardd0ecd2a2006-04-23 17:14:48 +00003422 }
3423 len -= l;
3424 buf += l;
3425 addr += l;
3426 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003427 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00003428}
3429
Alexander Graf582b55a2013-12-11 14:17:44 +01003430/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003431void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01003432 const uint8_t *buf, int len)
3433{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003434 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01003435}
3436
3437void cpu_flush_icache_range(hwaddr start, int len)
3438{
3439 /*
3440 * This function should do the same thing as an icache flush that was
3441 * triggered from within the guest. For TCG we are always cache coherent,
3442 * so there is no need to flush anything. For KVM / Xen we need to flush
3443 * the host's instruction cache at least.
3444 */
3445 if (tcg_enabled()) {
3446 return;
3447 }
3448
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003449 cpu_physical_memory_write_rom_internal(&address_space_memory,
3450 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01003451}
3452
aliguori6d16c2f2009-01-22 16:59:11 +00003453typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003454 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00003455 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003456 hwaddr addr;
3457 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003458 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00003459} BounceBuffer;
3460
3461static BounceBuffer bounce;
3462
aliguoriba223c22009-01-22 16:59:16 +00003463typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08003464 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003465 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003466} MapClient;
3467
Fam Zheng38e047b2015-03-16 17:03:35 +08003468QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003469static QLIST_HEAD(map_client_list, MapClient) map_client_list
3470 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003471
Fam Zhenge95205e2015-03-16 17:03:37 +08003472static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00003473{
Blue Swirl72cf2d42009-09-12 07:36:22 +00003474 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003475 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003476}
3477
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003478static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00003479{
3480 MapClient *client;
3481
Blue Swirl72cf2d42009-09-12 07:36:22 +00003482 while (!QLIST_EMPTY(&map_client_list)) {
3483 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08003484 qemu_bh_schedule(client->bh);
3485 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00003486 }
3487}
3488
Fam Zhenge95205e2015-03-16 17:03:37 +08003489void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003490{
3491 MapClient *client = g_malloc(sizeof(*client));
3492
Fam Zheng38e047b2015-03-16 17:03:35 +08003493 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08003494 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00003495 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003496 if (!atomic_read(&bounce.in_use)) {
3497 cpu_notify_map_clients_locked();
3498 }
Fam Zheng38e047b2015-03-16 17:03:35 +08003499 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003500}
3501
Fam Zheng38e047b2015-03-16 17:03:35 +08003502void cpu_exec_init_all(void)
3503{
3504 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01003505 /* The data structures we set up here depend on knowing the page size,
3506 * so no more changes can be made after this point.
3507 * In an ideal world, nothing we did before we had finished the
3508 * machine setup would care about the target page size, and we could
3509 * do this much later, rather than requiring board models to state
3510 * up front what their requirements are.
3511 */
3512 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08003513 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01003514 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08003515 qemu_mutex_init(&map_client_list_lock);
3516}
3517
Fam Zhenge95205e2015-03-16 17:03:37 +08003518void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003519{
Fam Zhenge95205e2015-03-16 17:03:37 +08003520 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00003521
Fam Zhenge95205e2015-03-16 17:03:37 +08003522 qemu_mutex_lock(&map_client_list_lock);
3523 QLIST_FOREACH(client, &map_client_list, link) {
3524 if (client->bh == bh) {
3525 cpu_unregister_map_client_do(client);
3526 break;
3527 }
3528 }
3529 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003530}
3531
3532static void cpu_notify_map_clients(void)
3533{
Fam Zheng38e047b2015-03-16 17:03:35 +08003534 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003535 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08003536 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00003537}
3538
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003539static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
Peter Maydelleace72b2018-05-31 14:50:52 +01003540 bool is_write, MemTxAttrs attrs)
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003541{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003542 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003543 hwaddr l, xlat;
3544
3545 while (len > 0) {
3546 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003547 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003548 if (!memory_access_is_direct(mr, is_write)) {
3549 l = memory_access_size(mr, l, addr);
Peter Maydelleace72b2018-05-31 14:50:52 +01003550 if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003551 return false;
3552 }
3553 }
3554
3555 len -= l;
3556 addr += l;
3557 }
3558 return true;
3559}
3560
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003561bool address_space_access_valid(AddressSpace *as, hwaddr addr,
Peter Maydellfddffa42018-05-31 14:50:52 +01003562 int len, bool is_write,
3563 MemTxAttrs attrs)
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003564{
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003565 FlatView *fv;
3566 bool result;
3567
3568 rcu_read_lock();
3569 fv = address_space_to_flatview(as);
Peter Maydelleace72b2018-05-31 14:50:52 +01003570 result = flatview_access_valid(fv, addr, len, is_write, attrs);
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003571 rcu_read_unlock();
3572 return result;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003573}
3574
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003575static hwaddr
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003576flatview_extend_translation(FlatView *fv, hwaddr addr,
Peter Maydell53d07902018-05-31 14:50:52 +01003577 hwaddr target_len,
3578 MemoryRegion *mr, hwaddr base, hwaddr len,
3579 bool is_write, MemTxAttrs attrs)
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003580{
3581 hwaddr done = 0;
3582 hwaddr xlat;
3583 MemoryRegion *this_mr;
3584
3585 for (;;) {
3586 target_len -= len;
3587 addr += len;
3588 done += len;
3589 if (target_len == 0) {
3590 return done;
3591 }
3592
3593 len = target_len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003594 this_mr = flatview_translate(fv, addr, &xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +01003595 &len, is_write, attrs);
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003596 if (this_mr != mr || xlat != base + done) {
3597 return done;
3598 }
3599 }
3600}
3601
aliguori6d16c2f2009-01-22 16:59:11 +00003602/* Map a physical memory region into a host virtual address.
3603 * May map a subset of the requested range, given by and returned in *plen.
3604 * May return NULL if resources needed to perform the mapping are exhausted.
3605 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003606 * Use cpu_register_map_client() to know when retrying the map operation is
3607 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003608 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003609void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003610 hwaddr addr,
3611 hwaddr *plen,
Peter Maydellf26404f2018-05-31 14:50:52 +01003612 bool is_write,
3613 MemTxAttrs attrs)
aliguori6d16c2f2009-01-22 16:59:11 +00003614{
Avi Kivitya8170e52012-10-23 12:30:10 +02003615 hwaddr len = *plen;
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003616 hwaddr l, xlat;
3617 MemoryRegion *mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003618 void *ptr;
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003619 FlatView *fv;
aliguori6d16c2f2009-01-22 16:59:11 +00003620
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003621 if (len == 0) {
3622 return NULL;
3623 }
aliguori6d16c2f2009-01-22 16:59:11 +00003624
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003625 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003626 rcu_read_lock();
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003627 fv = address_space_to_flatview(as);
Peter Maydellefa99a22018-05-31 14:50:52 +01003628 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini41063e12015-03-18 14:21:43 +01003629
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003630 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003631 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01003632 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003633 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00003634 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02003635 /* Avoid unbounded allocations */
3636 l = MIN(l, TARGET_PAGE_SIZE);
3637 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003638 bounce.addr = addr;
3639 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003640
3641 memory_region_ref(mr);
3642 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003643 if (!is_write) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003644 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003645 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003646 }
aliguori6d16c2f2009-01-22 16:59:11 +00003647
Paolo Bonzini41063e12015-03-18 14:21:43 +01003648 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003649 *plen = l;
3650 return bounce.buffer;
3651 }
3652
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003653
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003654 memory_region_ref(mr);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003655 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
Peter Maydell53d07902018-05-31 14:50:52 +01003656 l, is_write, attrs);
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003657 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003658 rcu_read_unlock();
3659
3660 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003661}
3662
Avi Kivityac1970f2012-10-03 16:22:53 +02003663/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003664 * Will also mark the memory as dirty if is_write == 1. access_len gives
3665 * the amount of memory that was actually read or written by the caller.
3666 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003667void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3668 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003669{
3670 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003671 MemoryRegion *mr;
3672 ram_addr_t addr1;
3673
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003674 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003675 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003676 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003677 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003678 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003679 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003680 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003681 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003682 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003683 return;
3684 }
3685 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003686 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3687 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003688 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003689 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003690 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003691 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003692 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003693 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003694}
bellardd0ecd2a2006-04-23 17:14:48 +00003695
Avi Kivitya8170e52012-10-23 12:30:10 +02003696void *cpu_physical_memory_map(hwaddr addr,
3697 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003698 int is_write)
3699{
Peter Maydellf26404f2018-05-31 14:50:52 +01003700 return address_space_map(&address_space_memory, addr, plen, is_write,
3701 MEMTXATTRS_UNSPECIFIED);
Avi Kivityac1970f2012-10-03 16:22:53 +02003702}
3703
Avi Kivitya8170e52012-10-23 12:30:10 +02003704void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3705 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003706{
3707 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3708}
3709
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003710#define ARG1_DECL AddressSpace *as
3711#define ARG1 as
3712#define SUFFIX
3713#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003714#define RCU_READ_LOCK(...) rcu_read_lock()
3715#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3716#include "memory_ldst.inc.c"
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003717
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003718int64_t address_space_cache_init(MemoryRegionCache *cache,
3719 AddressSpace *as,
3720 hwaddr addr,
3721 hwaddr len,
3722 bool is_write)
3723{
Paolo Bonzini48564042018-03-18 18:26:36 +01003724 AddressSpaceDispatch *d;
3725 hwaddr l;
3726 MemoryRegion *mr;
3727
3728 assert(len > 0);
3729
3730 l = len;
3731 cache->fv = address_space_get_flatview(as);
3732 d = flatview_to_dispatch(cache->fv);
3733 cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true);
3734
3735 mr = cache->mrs.mr;
3736 memory_region_ref(mr);
3737 if (memory_access_is_direct(mr, is_write)) {
Peter Maydell53d07902018-05-31 14:50:52 +01003738 /* We don't care about the memory attributes here as we're only
3739 * doing this if we found actual RAM, which behaves the same
3740 * regardless of attributes; so UNSPECIFIED is fine.
3741 */
Paolo Bonzini48564042018-03-18 18:26:36 +01003742 l = flatview_extend_translation(cache->fv, addr, len, mr,
Peter Maydell53d07902018-05-31 14:50:52 +01003743 cache->xlat, l, is_write,
3744 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003745 cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
3746 } else {
3747 cache->ptr = NULL;
3748 }
3749
3750 cache->len = l;
3751 cache->is_write = is_write;
3752 return l;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003753}
3754
3755void address_space_cache_invalidate(MemoryRegionCache *cache,
3756 hwaddr addr,
3757 hwaddr access_len)
3758{
Paolo Bonzini48564042018-03-18 18:26:36 +01003759 assert(cache->is_write);
3760 if (likely(cache->ptr)) {
3761 invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len);
3762 }
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003763}
3764
3765void address_space_cache_destroy(MemoryRegionCache *cache)
3766{
Paolo Bonzini48564042018-03-18 18:26:36 +01003767 if (!cache->mrs.mr) {
3768 return;
3769 }
3770
3771 if (xen_enabled()) {
3772 xen_invalidate_map_cache_entry(cache->ptr);
3773 }
3774 memory_region_unref(cache->mrs.mr);
3775 flatview_unref(cache->fv);
3776 cache->mrs.mr = NULL;
3777 cache->fv = NULL;
3778}
3779
3780/* Called from RCU critical section. This function has the same
3781 * semantics as address_space_translate, but it only works on a
3782 * predefined range of a MemoryRegion that was mapped with
3783 * address_space_cache_init.
3784 */
3785static inline MemoryRegion *address_space_translate_cached(
3786 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003787 hwaddr *plen, bool is_write, MemTxAttrs attrs)
Paolo Bonzini48564042018-03-18 18:26:36 +01003788{
3789 MemoryRegionSection section;
3790 MemoryRegion *mr;
3791 IOMMUMemoryRegion *iommu_mr;
3792 AddressSpace *target_as;
3793
3794 assert(!cache->ptr);
3795 *xlat = addr + cache->xlat;
3796
3797 mr = cache->mrs.mr;
3798 iommu_mr = memory_region_get_iommu(mr);
3799 if (!iommu_mr) {
3800 /* MMIO region. */
3801 return mr;
3802 }
3803
3804 section = address_space_translate_iommu(iommu_mr, xlat, plen,
3805 NULL, is_write, true,
Peter Maydell2f7b0092018-05-31 14:50:53 +01003806 &target_as, attrs);
Paolo Bonzini48564042018-03-18 18:26:36 +01003807 return section.mr;
3808}
3809
3810/* Called from RCU critical section. address_space_read_cached uses this
3811 * out of line function when the target is an MMIO or IOMMU region.
3812 */
3813void
3814address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3815 void *buf, int len)
3816{
3817 hwaddr addr1, l;
3818 MemoryRegion *mr;
3819
3820 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003821 mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
3822 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003823 flatview_read_continue(cache->fv,
3824 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3825 addr1, l, mr);
3826}
3827
3828/* Called from RCU critical section. address_space_write_cached uses this
3829 * out of line function when the target is an MMIO or IOMMU region.
3830 */
3831void
3832address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3833 const void *buf, int len)
3834{
3835 hwaddr addr1, l;
3836 MemoryRegion *mr;
3837
3838 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003839 mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
3840 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003841 flatview_write_continue(cache->fv,
3842 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3843 addr1, l, mr);
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003844}
3845
3846#define ARG1_DECL MemoryRegionCache *cache
3847#define ARG1 cache
Paolo Bonzini48564042018-03-18 18:26:36 +01003848#define SUFFIX _cached_slow
3849#define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
Paolo Bonzini48564042018-03-18 18:26:36 +01003850#define RCU_READ_LOCK() ((void)0)
3851#define RCU_READ_UNLOCK() ((void)0)
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003852#include "memory_ldst.inc.c"
3853
aliguori5e2972f2009-03-28 17:51:36 +00003854/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003855int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003856 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003857{
3858 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003859 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003860 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003861
Christian Borntraeger79ca7a12017-03-07 15:19:08 +01003862 cpu_synchronize_state(cpu);
bellard13eb76e2004-01-24 15:23:36 +00003863 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003864 int asidx;
3865 MemTxAttrs attrs;
3866
bellard13eb76e2004-01-24 15:23:36 +00003867 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003868 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3869 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003870 /* if no physical page mapped, return an error */
3871 if (phys_addr == -1)
3872 return -1;
3873 l = (page + TARGET_PAGE_SIZE) - addr;
3874 if (l > len)
3875 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003876 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003877 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003878 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3879 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003880 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003881 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3882 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003883 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003884 }
bellard13eb76e2004-01-24 15:23:36 +00003885 len -= l;
3886 buf += l;
3887 addr += l;
3888 }
3889 return 0;
3890}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003891
3892/*
3893 * Allows code that needs to deal with migration bitmaps etc to still be built
3894 * target independent.
3895 */
Juan Quintela20afaed2017-03-21 09:09:14 +01003896size_t qemu_target_page_size(void)
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003897{
Juan Quintela20afaed2017-03-21 09:09:14 +01003898 return TARGET_PAGE_SIZE;
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003899}
3900
Juan Quintela46d702b2017-04-24 21:03:48 +02003901int qemu_target_page_bits(void)
3902{
3903 return TARGET_PAGE_BITS;
3904}
3905
3906int qemu_target_page_bits_min(void)
3907{
3908 return TARGET_PAGE_BITS_MIN;
3909}
Paul Brooka68fe892010-03-01 00:08:59 +00003910#endif
bellard13eb76e2004-01-24 15:23:36 +00003911
Blue Swirl8e4a4242013-01-06 18:30:17 +00003912/*
3913 * A helper function for the _utterly broken_ virtio device model to find out if
3914 * it's running on a big endian machine. Don't do this at home kids!
3915 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003916bool target_words_bigendian(void);
3917bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003918{
3919#if defined(TARGET_WORDS_BIGENDIAN)
3920 return true;
3921#else
3922 return false;
3923#endif
3924}
3925
Wen Congyang76f35532012-05-07 12:04:18 +08003926#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003927bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003928{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003929 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003930 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003931 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003932
Paolo Bonzini41063e12015-03-18 14:21:43 +01003933 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003934 mr = address_space_translate(&address_space_memory,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003935 phys_addr, &phys_addr, &l, false,
3936 MEMTXATTRS_UNSPECIFIED);
Wen Congyang76f35532012-05-07 12:04:18 +08003937
Paolo Bonzini41063e12015-03-18 14:21:43 +01003938 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3939 rcu_read_unlock();
3940 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003941}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003942
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003943int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003944{
3945 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003946 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003947
Mike Day0dc3f442013-09-05 14:41:35 -04003948 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08003949 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003950 ret = func(block->idstr, block->host, block->offset,
3951 block->used_length, opaque);
3952 if (ret) {
3953 break;
3954 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003955 }
Mike Day0dc3f442013-09-05 14:41:35 -04003956 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003957 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003958}
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003959
Cédric Le Goaterb895de52018-05-14 08:57:00 +02003960int qemu_ram_foreach_migratable_block(RAMBlockIterFunc func, void *opaque)
3961{
3962 RAMBlock *block;
3963 int ret = 0;
3964
3965 rcu_read_lock();
3966 RAMBLOCK_FOREACH(block) {
3967 if (!qemu_ram_is_migratable(block)) {
3968 continue;
3969 }
3970 ret = func(block->idstr, block->host, block->offset,
3971 block->used_length, opaque);
3972 if (ret) {
3973 break;
3974 }
3975 }
3976 rcu_read_unlock();
3977 return ret;
3978}
3979
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003980/*
3981 * Unmap pages of memory from start to start+length such that
3982 * they a) read as 0, b) Trigger whatever fault mechanism
3983 * the OS provides for postcopy.
3984 * The pages must be unmapped by the end of the function.
3985 * Returns: 0 on success, none-0 on failure
3986 *
3987 */
3988int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
3989{
3990 int ret = -1;
3991
3992 uint8_t *host_startaddr = rb->host + start;
3993
3994 if ((uintptr_t)host_startaddr & (rb->page_size - 1)) {
3995 error_report("ram_block_discard_range: Unaligned start address: %p",
3996 host_startaddr);
3997 goto err;
3998 }
3999
4000 if ((start + length) <= rb->used_length) {
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004001 bool need_madvise, need_fallocate;
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004002 uint8_t *host_endaddr = host_startaddr + length;
4003 if ((uintptr_t)host_endaddr & (rb->page_size - 1)) {
4004 error_report("ram_block_discard_range: Unaligned end address: %p",
4005 host_endaddr);
4006 goto err;
4007 }
4008
4009 errno = ENOTSUP; /* If we are missing MADVISE etc */
4010
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004011 /* The logic here is messy;
4012 * madvise DONTNEED fails for hugepages
4013 * fallocate works on hugepages and shmem
4014 */
4015 need_madvise = (rb->page_size == qemu_host_page_size);
4016 need_fallocate = rb->fd != -1;
4017 if (need_fallocate) {
4018 /* For a file, this causes the area of the file to be zero'd
4019 * if read, and for hugetlbfs also causes it to be unmapped
4020 * so a userfault will trigger.
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00004021 */
4022#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
4023 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
4024 start, length);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004025 if (ret) {
4026 ret = -errno;
4027 error_report("ram_block_discard_range: Failed to fallocate "
4028 "%s:%" PRIx64 " +%zx (%d)",
4029 rb->idstr, start, length, ret);
4030 goto err;
4031 }
4032#else
4033 ret = -ENOSYS;
4034 error_report("ram_block_discard_range: fallocate not available/file"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004035 "%s:%" PRIx64 " +%zx (%d)",
4036 rb->idstr, start, length, ret);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004037 goto err;
4038#endif
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004039 }
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004040 if (need_madvise) {
4041 /* For normal RAM this causes it to be unmapped,
4042 * for shared memory it causes the local mapping to disappear
4043 * and to fall back on the file contents (which we just
4044 * fallocate'd away).
4045 */
4046#if defined(CONFIG_MADVISE)
4047 ret = madvise(host_startaddr, length, MADV_DONTNEED);
4048 if (ret) {
4049 ret = -errno;
4050 error_report("ram_block_discard_range: Failed to discard range "
4051 "%s:%" PRIx64 " +%zx (%d)",
4052 rb->idstr, start, length, ret);
4053 goto err;
4054 }
4055#else
4056 ret = -ENOSYS;
4057 error_report("ram_block_discard_range: MADVISE not available"
4058 "%s:%" PRIx64 " +%zx (%d)",
4059 rb->idstr, start, length, ret);
4060 goto err;
4061#endif
4062 }
4063 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
4064 need_madvise, need_fallocate, ret);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004065 } else {
4066 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
4067 "/%zx/" RAM_ADDR_FMT")",
4068 rb->idstr, start, length, rb->used_length);
4069 }
4070
4071err:
4072 return ret;
4073}
4074
Peter Maydellec3f8c92013-06-27 20:53:38 +01004075#endif
Yang Zhonga0be0c52017-07-03 18:12:13 +08004076
4077void page_size_init(void)
4078{
4079 /* NOTE: we can always suppose that qemu_host_page_size >=
4080 TARGET_PAGE_SIZE */
Yang Zhonga0be0c52017-07-03 18:12:13 +08004081 if (qemu_host_page_size == 0) {
4082 qemu_host_page_size = qemu_real_host_page_size;
4083 }
4084 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
4085 qemu_host_page_size = TARGET_PAGE_SIZE;
4086 }
4087 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
4088}
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004089
4090#if !defined(CONFIG_USER_ONLY)
4091
4092static void mtree_print_phys_entries(fprintf_function mon, void *f,
4093 int start, int end, int skip, int ptr)
4094{
4095 if (start == end - 1) {
4096 mon(f, "\t%3d ", start);
4097 } else {
4098 mon(f, "\t%3d..%-3d ", start, end - 1);
4099 }
4100 mon(f, " skip=%d ", skip);
4101 if (ptr == PHYS_MAP_NODE_NIL) {
4102 mon(f, " ptr=NIL");
4103 } else if (!skip) {
4104 mon(f, " ptr=#%d", ptr);
4105 } else {
4106 mon(f, " ptr=[%d]", ptr);
4107 }
4108 mon(f, "\n");
4109}
4110
4111#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
4112 int128_sub((size), int128_one())) : 0)
4113
4114void mtree_print_dispatch(fprintf_function mon, void *f,
4115 AddressSpaceDispatch *d, MemoryRegion *root)
4116{
4117 int i;
4118
4119 mon(f, " Dispatch\n");
4120 mon(f, " Physical sections\n");
4121
4122 for (i = 0; i < d->map.sections_nb; ++i) {
4123 MemoryRegionSection *s = d->map.sections + i;
4124 const char *names[] = { " [unassigned]", " [not dirty]",
4125 " [ROM]", " [watch]" };
4126
4127 mon(f, " #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx " %s%s%s%s%s",
4128 i,
4129 s->offset_within_address_space,
4130 s->offset_within_address_space + MR_SIZE(s->mr->size),
4131 s->mr->name ? s->mr->name : "(noname)",
4132 i < ARRAY_SIZE(names) ? names[i] : "",
4133 s->mr == root ? " [ROOT]" : "",
4134 s == d->mru_section ? " [MRU]" : "",
4135 s->mr->is_iommu ? " [iommu]" : "");
4136
4137 if (s->mr->alias) {
4138 mon(f, " alias=%s", s->mr->alias->name ?
4139 s->mr->alias->name : "noname");
4140 }
4141 mon(f, "\n");
4142 }
4143
4144 mon(f, " Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
4145 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
4146 for (i = 0; i < d->map.nodes_nb; ++i) {
4147 int j, jprev;
4148 PhysPageEntry prev;
4149 Node *n = d->map.nodes + i;
4150
4151 mon(f, " [%d]\n", i);
4152
4153 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
4154 PhysPageEntry *pe = *n + j;
4155
4156 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
4157 continue;
4158 }
4159
4160 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4161
4162 jprev = j;
4163 prev = *pe;
4164 }
4165
4166 if (jprev != ARRAY_SIZE(*n)) {
4167 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4168 }
4169 }
4170}
4171
4172#endif