blob: 0bc59e9a30d1024b3109ae542a80a4b618a39c92 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Markus Armbruster14a48c12019-05-23 16:35:05 +020019
Peter Maydell7b31bbc2016-01-26 18:16:56 +000020#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010021#include "qapi/error.h"
bellard54936002003-05-13 00:25:15 +000022
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020023#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000024#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010025#include "exec/exec-all.h"
Juan Quintela51180422017-04-24 20:50:19 +020026#include "exec/target_page.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020028#include "hw/qdev-core.h"
Fam Zhengc7e002c2017-07-14 10:15:08 +080029#include "hw/qdev-properties.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010030#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020031#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010032#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010033#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010034#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020035#include "sysemu/sysemu.h"
Markus Armbruster14a48c12019-05-23 16:35:05 +020036#include "sysemu/tcg.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010037#include "qemu/timer.h"
38#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020039#include "qemu/error-report.h"
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +020040#include "qemu/qemu-print.h"
pbrook53a59602006-03-25 19:31:22 +000041#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020042#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010043#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020044#include "hw/hw.h"
45#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010046#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020047#include "sysemu/dma.h"
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +110048#include "sysemu/numa.h"
Christian Borntraeger79ca7a12017-03-07 15:19:08 +010049#include "sysemu/hw_accel.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020050#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010051#include "sysemu/xen-mapcache.h"
Daniel P. Berrange0ab8ed12017-01-25 16:14:15 +000052#include "trace-root.h"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +000053
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000054#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000055#include <linux/falloc.h>
56#endif
57
pbrook53a59602006-03-25 19:31:22 +000058#endif
Mike Day0dc3f442013-09-05 14:41:35 -040059#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020060#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000061#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030062#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000063
Paolo Bonzini022c62c2012-12-17 18:19:49 +010064#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020065#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030066#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020067
Bharata B Rao9dfeca72016-05-12 09:18:12 +053068#include "migration/vmstate.h"
69
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020070#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030071#ifndef _WIN32
72#include "qemu/mmap-alloc.h"
73#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020074
Peter Xube9b23c2017-05-12 12:17:41 +080075#include "monitor/monitor.h"
76
blueswir1db7b5422007-05-26 17:36:03 +000077//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000078
pbrook99773bd2006-04-16 15:14:59 +000079#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040080/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
81 * are protected by the ramlist lock.
82 */
Mike Day0d53d9f2015-01-21 13:45:24 +010083RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030084
85static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030086static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030087
Avi Kivityf6790af2012-10-02 20:13:51 +020088AddressSpace address_space_io;
89AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020090
Paolo Bonzini0844e002013-05-24 14:37:28 +020091MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020092static MemoryRegion io_mem_unassigned;
pbrooke2eef172008-06-08 01:09:01 +000093#endif
bellard9fa3e852004-01-04 18:06:42 +000094
Peter Maydell20bccb82016-10-24 16:26:49 +010095#ifdef TARGET_PAGE_BITS_VARY
96int target_page_bits;
97bool target_page_bits_decided;
98#endif
99
Paolo Bonzinif481ee22018-12-06 11:56:15 +0100100CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
101
bellard6a00d602005-11-21 23:25:50 +0000102/* current CPU in the current thread. It is only valid inside
103 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200104__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000105/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000106 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000107 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100108int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000109
Yang Zhonga0be0c52017-07-03 18:12:13 +0800110uintptr_t qemu_host_page_size;
111intptr_t qemu_host_page_mask;
Yang Zhonga0be0c52017-07-03 18:12:13 +0800112
Peter Maydell20bccb82016-10-24 16:26:49 +0100113bool set_preferred_target_page_bits(int bits)
114{
115 /* The target page size is the lowest common denominator for all
116 * the CPUs in the system, so we can only make it smaller, never
117 * larger. And we can't make it smaller once we've committed to
118 * a particular size.
119 */
120#ifdef TARGET_PAGE_BITS_VARY
121 assert(bits >= TARGET_PAGE_BITS_MIN);
122 if (target_page_bits == 0 || target_page_bits > bits) {
123 if (target_page_bits_decided) {
124 return false;
125 }
126 target_page_bits = bits;
127 }
128#endif
129 return true;
130}
131
pbrooke2eef172008-06-08 01:09:01 +0000132#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200133
Peter Maydell20bccb82016-10-24 16:26:49 +0100134static void finalize_target_page_bits(void)
135{
136#ifdef TARGET_PAGE_BITS_VARY
137 if (target_page_bits == 0) {
138 target_page_bits = TARGET_PAGE_BITS_MIN;
139 }
140 target_page_bits_decided = true;
141#endif
142}
143
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200144typedef struct PhysPageEntry PhysPageEntry;
145
146struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200147 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200148 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200149 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200150 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200151};
152
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200153#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
154
Paolo Bonzini03f49952013-11-07 17:14:36 +0100155/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100156#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100157
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200158#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100159#define P_L2_SIZE (1 << P_L2_BITS)
160
161#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
162
163typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200164
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200165typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100166 struct rcu_head rcu;
167
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200168 unsigned sections_nb;
169 unsigned sections_nb_alloc;
170 unsigned nodes_nb;
171 unsigned nodes_nb_alloc;
172 Node *nodes;
173 MemoryRegionSection *sections;
174} PhysPageMap;
175
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200176struct AddressSpaceDispatch {
Fam Zheng729633c2016-03-01 14:18:24 +0800177 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200178 /* This is a multi-level map on the physical address space.
179 * The bottom level has pointers to MemoryRegionSections.
180 */
181 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200182 PhysPageMap map;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200183};
184
Jan Kiszka90260c62013-05-26 21:46:51 +0200185#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
186typedef struct subpage_t {
187 MemoryRegion iomem;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000188 FlatView *fv;
Jan Kiszka90260c62013-05-26 21:46:51 +0200189 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100190 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200191} subpage_t;
192
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200193#define PHYS_SECTION_UNASSIGNED 0
194#define PHYS_SECTION_NOTDIRTY 1
195#define PHYS_SECTION_ROM 2
196#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200197
pbrooke2eef172008-06-08 01:09:01 +0000198static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300199static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000200static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000201
Avi Kivity1ec9b902012-01-02 12:47:48 +0200202static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100203
204/**
205 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
206 * @cpu: the CPU whose AddressSpace this is
207 * @as: the AddressSpace itself
208 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
209 * @tcg_as_listener: listener for tracking changes to the AddressSpace
210 */
211struct CPUAddressSpace {
212 CPUState *cpu;
213 AddressSpace *as;
214 struct AddressSpaceDispatch *memory_dispatch;
215 MemoryListener tcg_as_listener;
216};
217
Gerd Hoffmann8deaf122017-04-21 11:16:25 +0200218struct DirtyBitmapSnapshot {
219 ram_addr_t start;
220 ram_addr_t end;
221 unsigned long dirty[];
222};
223
pbrook6658ffb2007-03-16 23:58:11 +0000224#endif
bellard54936002003-05-13 00:25:15 +0000225
Paul Brook6d9a1302010-02-28 23:55:53 +0000226#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200227
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200228static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200229{
Peter Lieven101420b2016-07-15 12:03:50 +0200230 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200231 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200232 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200233 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
234 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200235 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200236 }
237}
238
Paolo Bonzinidb946042015-05-21 15:12:29 +0200239static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200240{
241 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200242 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200243 PhysPageEntry e;
244 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200245
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200246 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200247 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200248 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200249 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200250
251 e.skip = leaf ? 0 : 1;
252 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100253 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200254 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200255 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200256 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200257}
258
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200259static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
260 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200261 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200262{
263 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100264 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200265
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200266 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200267 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200268 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200269 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100270 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200271
Paolo Bonzini03f49952013-11-07 17:14:36 +0100272 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200273 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200274 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200275 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200276 *index += step;
277 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200278 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200279 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200280 }
281 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200282 }
283}
284
Avi Kivityac1970f2012-10-03 16:22:53 +0200285static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200286 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200287 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000288{
Avi Kivity29990972012-02-13 20:21:20 +0200289 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200290 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000291
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200292 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000293}
294
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200295/* Compact a non leaf page entry. Simply detect that the entry has a single child,
296 * and update our entry so we can skip it and go directly to the destination.
297 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400298static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200299{
300 unsigned valid_ptr = P_L2_SIZE;
301 int valid = 0;
302 PhysPageEntry *p;
303 int i;
304
305 if (lp->ptr == PHYS_MAP_NODE_NIL) {
306 return;
307 }
308
309 p = nodes[lp->ptr];
310 for (i = 0; i < P_L2_SIZE; i++) {
311 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
312 continue;
313 }
314
315 valid_ptr = i;
316 valid++;
317 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400318 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200319 }
320 }
321
322 /* We can only compress if there's only one child. */
323 if (valid != 1) {
324 return;
325 }
326
327 assert(valid_ptr < P_L2_SIZE);
328
329 /* Don't compress if it won't fit in the # of bits we have. */
330 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
331 return;
332 }
333
334 lp->ptr = p[valid_ptr].ptr;
335 if (!p[valid_ptr].skip) {
336 /* If our only child is a leaf, make this a leaf. */
337 /* By design, we should have made this node a leaf to begin with so we
338 * should never reach here.
339 * But since it's so simple to handle this, let's do it just in case we
340 * change this rule.
341 */
342 lp->skip = 0;
343 } else {
344 lp->skip += p[valid_ptr].skip;
345 }
346}
347
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +1000348void address_space_dispatch_compact(AddressSpaceDispatch *d)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200349{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200350 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400351 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200352 }
353}
354
Fam Zheng29cb5332016-03-01 14:18:23 +0800355static inline bool section_covers_addr(const MemoryRegionSection *section,
356 hwaddr addr)
357{
358 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
359 * the section must cover the entire address space.
360 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700361 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800362 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700363 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800364}
365
Peter Xu003a0cf2017-05-15 16:50:57 +0800366static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
bellard92e873b2004-05-21 14:52:29 +0000367{
Peter Xu003a0cf2017-05-15 16:50:57 +0800368 PhysPageEntry lp = d->phys_map, *p;
369 Node *nodes = d->map.nodes;
370 MemoryRegionSection *sections = d->map.sections;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200371 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200372 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200373
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200374 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200375 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200376 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200377 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200378 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100379 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200380 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200381
Fam Zheng29cb5332016-03-01 14:18:23 +0800382 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200383 return &sections[lp.ptr];
384 } else {
385 return &sections[PHYS_SECTION_UNASSIGNED];
386 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200387}
388
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100389/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200390static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200391 hwaddr addr,
392 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200393{
Fam Zheng729633c2016-03-01 14:18:24 +0800394 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200395 subpage_t *subpage;
396
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100397 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
398 !section_covers_addr(section, addr)) {
Peter Xu003a0cf2017-05-15 16:50:57 +0800399 section = phys_page_find(d, addr);
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100400 atomic_set(&d->mru_section, section);
Fam Zheng729633c2016-03-01 14:18:24 +0800401 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200402 if (resolve_subpage && section->mr->subpage) {
403 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200404 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200405 }
406 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200407}
408
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100409/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200410static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200411address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200412 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200413{
414 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200415 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100416 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200417
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200418 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200419 /* Compute offset within MemoryRegionSection */
420 addr -= section->offset_within_address_space;
421
422 /* Compute offset within MemoryRegion */
423 *xlat = addr + section->offset_within_region;
424
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200425 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200426
427 /* MMIO registers can be expected to perform full-width accesses based only
428 * on their address, without considering adjacent registers that could
429 * decode to completely different MemoryRegions. When such registers
430 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
431 * regions overlap wildly. For this reason we cannot clamp the accesses
432 * here.
433 *
434 * If the length is small (as is the case for address_space_ldl/stl),
435 * everything works fine. If the incoming length is large, however,
436 * the caller really has to do the clamping through memory_access_size.
437 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200438 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200439 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200440 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
441 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200442 return section;
443}
Jan Kiszka90260c62013-05-26 21:46:51 +0200444
Peter Xud5e5faf2017-10-10 11:42:45 +0200445/**
Paolo Bonzinia411c842018-03-03 17:24:04 +0100446 * address_space_translate_iommu - translate an address through an IOMMU
447 * memory region and then through the target address space.
448 *
449 * @iommu_mr: the IOMMU memory region that we start the translation from
450 * @addr: the address to be translated through the MMU
451 * @xlat: the translated address offset within the destination memory region.
452 * It cannot be %NULL.
453 * @plen_out: valid read/write length of the translated address. It
454 * cannot be %NULL.
455 * @page_mask_out: page mask for the translated address. This
456 * should only be meaningful for IOMMU translated
457 * addresses, since there may be huge pages that this bit
458 * would tell. It can be %NULL if we don't care about it.
459 * @is_write: whether the translation operation is for write
460 * @is_mmio: whether this can be MMIO, set true if it can
461 * @target_as: the address space targeted by the IOMMU
Peter Maydell2f7b0092018-05-31 14:50:53 +0100462 * @attrs: transaction attributes
Paolo Bonzinia411c842018-03-03 17:24:04 +0100463 *
464 * This function is called from RCU critical section. It is the common
465 * part of flatview_do_translate and address_space_translate_cached.
466 */
467static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr,
468 hwaddr *xlat,
469 hwaddr *plen_out,
470 hwaddr *page_mask_out,
471 bool is_write,
472 bool is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100473 AddressSpace **target_as,
474 MemTxAttrs attrs)
Paolo Bonzinia411c842018-03-03 17:24:04 +0100475{
476 MemoryRegionSection *section;
477 hwaddr page_mask = (hwaddr)-1;
478
479 do {
480 hwaddr addr = *xlat;
481 IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
Peter Maydell2c91bcf2018-06-15 14:57:16 +0100482 int iommu_idx = 0;
483 IOMMUTLBEntry iotlb;
484
485 if (imrc->attrs_to_index) {
486 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
487 }
488
489 iotlb = imrc->translate(iommu_mr, addr, is_write ?
490 IOMMU_WO : IOMMU_RO, iommu_idx);
Paolo Bonzinia411c842018-03-03 17:24:04 +0100491
492 if (!(iotlb.perm & (1 << is_write))) {
493 goto unassigned;
494 }
495
496 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
497 | (addr & iotlb.addr_mask));
498 page_mask &= iotlb.addr_mask;
499 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
500 *target_as = iotlb.target_as;
501
502 section = address_space_translate_internal(
503 address_space_to_dispatch(iotlb.target_as), addr, xlat,
504 plen_out, is_mmio);
505
506 iommu_mr = memory_region_get_iommu(section->mr);
507 } while (unlikely(iommu_mr));
508
509 if (page_mask_out) {
510 *page_mask_out = page_mask;
511 }
512 return *section;
513
514unassigned:
515 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
516}
517
518/**
Peter Xud5e5faf2017-10-10 11:42:45 +0200519 * flatview_do_translate - translate an address in FlatView
520 *
521 * @fv: the flat view that we want to translate on
522 * @addr: the address to be translated in above address space
523 * @xlat: the translated address offset within memory region. It
524 * cannot be @NULL.
525 * @plen_out: valid read/write length of the translated address. It
526 * can be @NULL when we don't care about it.
527 * @page_mask_out: page mask for the translated address. This
528 * should only be meaningful for IOMMU translated
529 * addresses, since there may be huge pages that this bit
530 * would tell. It can be @NULL if we don't care about it.
531 * @is_write: whether the translation operation is for write
532 * @is_mmio: whether this can be MMIO, set true if it can
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200533 * @target_as: the address space targeted by the IOMMU
Peter Maydell49e14aa2018-05-31 14:50:53 +0100534 * @attrs: memory transaction attributes
Peter Xud5e5faf2017-10-10 11:42:45 +0200535 *
536 * This function is called from RCU critical section
537 */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000538static MemoryRegionSection flatview_do_translate(FlatView *fv,
539 hwaddr addr,
540 hwaddr *xlat,
Peter Xud5e5faf2017-10-10 11:42:45 +0200541 hwaddr *plen_out,
542 hwaddr *page_mask_out,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000543 bool is_write,
544 bool is_mmio,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100545 AddressSpace **target_as,
546 MemTxAttrs attrs)
Jan Kiszka90260c62013-05-26 21:46:51 +0200547{
Avi Kivity30951152012-10-30 13:47:46 +0200548 MemoryRegionSection *section;
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000549 IOMMUMemoryRegion *iommu_mr;
Peter Xud5e5faf2017-10-10 11:42:45 +0200550 hwaddr plen = (hwaddr)(-1);
551
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200552 if (!plen_out) {
553 plen_out = &plen;
Peter Xud5e5faf2017-10-10 11:42:45 +0200554 }
Avi Kivity30951152012-10-30 13:47:46 +0200555
Paolo Bonzinia411c842018-03-03 17:24:04 +0100556 section = address_space_translate_internal(
557 flatview_to_dispatch(fv), addr, xlat,
558 plen_out, is_mmio);
Avi Kivity30951152012-10-30 13:47:46 +0200559
Paolo Bonzinia411c842018-03-03 17:24:04 +0100560 iommu_mr = memory_region_get_iommu(section->mr);
561 if (unlikely(iommu_mr)) {
562 return address_space_translate_iommu(iommu_mr, xlat,
563 plen_out, page_mask_out,
564 is_write, is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100565 target_as, attrs);
Avi Kivity30951152012-10-30 13:47:46 +0200566 }
Peter Xud5e5faf2017-10-10 11:42:45 +0200567 if (page_mask_out) {
Paolo Bonzinia411c842018-03-03 17:24:04 +0100568 /* Not behind an IOMMU, use default page size. */
569 *page_mask_out = ~TARGET_PAGE_MASK;
Peter Xud5e5faf2017-10-10 11:42:45 +0200570 }
571
Peter Xua7640402017-05-17 16:57:42 +0800572 return *section;
Peter Xua7640402017-05-17 16:57:42 +0800573}
574
575/* Called from RCU critical section */
576IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
Peter Maydell7446eb02018-05-31 14:50:53 +0100577 bool is_write, MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800578{
579 MemoryRegionSection section;
Peter Xu076a93d2017-10-10 11:42:46 +0200580 hwaddr xlat, page_mask;
Peter Xua7640402017-05-17 16:57:42 +0800581
Peter Xu076a93d2017-10-10 11:42:46 +0200582 /*
583 * This can never be MMIO, and we don't really care about plen,
584 * but page mask.
585 */
586 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100587 NULL, &page_mask, is_write, false, &as,
588 attrs);
Peter Xua7640402017-05-17 16:57:42 +0800589
590 /* Illegal translation */
591 if (section.mr == &io_mem_unassigned) {
592 goto iotlb_fail;
593 }
594
595 /* Convert memory region offset into address space offset */
596 xlat += section.offset_within_address_space -
597 section.offset_within_region;
598
Peter Xua7640402017-05-17 16:57:42 +0800599 return (IOMMUTLBEntry) {
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000600 .target_as = as,
Peter Xu076a93d2017-10-10 11:42:46 +0200601 .iova = addr & ~page_mask,
602 .translated_addr = xlat & ~page_mask,
603 .addr_mask = page_mask,
Peter Xua7640402017-05-17 16:57:42 +0800604 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
605 .perm = IOMMU_RW,
606 };
607
608iotlb_fail:
609 return (IOMMUTLBEntry) {0};
610}
611
612/* Called from RCU critical section */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000613MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +0100614 hwaddr *plen, bool is_write,
615 MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800616{
617 MemoryRegion *mr;
618 MemoryRegionSection section;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000619 AddressSpace *as = NULL;
Peter Xua7640402017-05-17 16:57:42 +0800620
621 /* This can be MMIO, so setup MMIO bit. */
Peter Xud5e5faf2017-10-10 11:42:45 +0200622 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100623 is_write, true, &as, attrs);
Peter Xua7640402017-05-17 16:57:42 +0800624 mr = section.mr;
625
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000626 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100627 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700628 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100629 }
630
Avi Kivity30951152012-10-30 13:47:46 +0200631 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200632}
633
Peter Maydell1f871c52018-06-15 14:57:16 +0100634typedef struct TCGIOMMUNotifier {
635 IOMMUNotifier n;
636 MemoryRegion *mr;
637 CPUState *cpu;
638 int iommu_idx;
639 bool active;
640} TCGIOMMUNotifier;
641
642static void tcg_iommu_unmap_notify(IOMMUNotifier *n, IOMMUTLBEntry *iotlb)
643{
644 TCGIOMMUNotifier *notifier = container_of(n, TCGIOMMUNotifier, n);
645
646 if (!notifier->active) {
647 return;
648 }
649 tlb_flush(notifier->cpu);
650 notifier->active = false;
651 /* We leave the notifier struct on the list to avoid reallocating it later.
652 * Generally the number of IOMMUs a CPU deals with will be small.
653 * In any case we can't unregister the iommu notifier from a notify
654 * callback.
655 */
656}
657
658static void tcg_register_iommu_notifier(CPUState *cpu,
659 IOMMUMemoryRegion *iommu_mr,
660 int iommu_idx)
661{
662 /* Make sure this CPU has an IOMMU notifier registered for this
663 * IOMMU/IOMMU index combination, so that we can flush its TLB
664 * when the IOMMU tells us the mappings we've cached have changed.
665 */
666 MemoryRegion *mr = MEMORY_REGION(iommu_mr);
667 TCGIOMMUNotifier *notifier;
668 int i;
669
670 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
Peter Maydell5601be32019-02-01 14:55:45 +0000671 notifier = g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i);
Peter Maydell1f871c52018-06-15 14:57:16 +0100672 if (notifier->mr == mr && notifier->iommu_idx == iommu_idx) {
673 break;
674 }
675 }
676 if (i == cpu->iommu_notifiers->len) {
677 /* Not found, add a new entry at the end of the array */
678 cpu->iommu_notifiers = g_array_set_size(cpu->iommu_notifiers, i + 1);
Peter Maydell5601be32019-02-01 14:55:45 +0000679 notifier = g_new0(TCGIOMMUNotifier, 1);
680 g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i) = notifier;
Peter Maydell1f871c52018-06-15 14:57:16 +0100681
682 notifier->mr = mr;
683 notifier->iommu_idx = iommu_idx;
684 notifier->cpu = cpu;
685 /* Rather than trying to register interest in the specific part
686 * of the iommu's address space that we've accessed and then
687 * expand it later as subsequent accesses touch more of it, we
688 * just register interest in the whole thing, on the assumption
689 * that iommu reconfiguration will be rare.
690 */
691 iommu_notifier_init(&notifier->n,
692 tcg_iommu_unmap_notify,
693 IOMMU_NOTIFIER_UNMAP,
694 0,
695 HWADDR_MAX,
696 iommu_idx);
697 memory_region_register_iommu_notifier(notifier->mr, &notifier->n);
698 }
699
700 if (!notifier->active) {
701 notifier->active = true;
702 }
703}
704
705static void tcg_iommu_free_notifier_list(CPUState *cpu)
706{
707 /* Destroy the CPU's notifier list */
708 int i;
709 TCGIOMMUNotifier *notifier;
710
711 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
Peter Maydell5601be32019-02-01 14:55:45 +0000712 notifier = g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i);
Peter Maydell1f871c52018-06-15 14:57:16 +0100713 memory_region_unregister_iommu_notifier(notifier->mr, &notifier->n);
Peter Maydell5601be32019-02-01 14:55:45 +0000714 g_free(notifier);
Peter Maydell1f871c52018-06-15 14:57:16 +0100715 }
716 g_array_free(cpu->iommu_notifiers, true);
717}
718
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100719/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200720MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000721address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Peter Maydell1f871c52018-06-15 14:57:16 +0100722 hwaddr *xlat, hwaddr *plen,
723 MemTxAttrs attrs, int *prot)
Jan Kiszka90260c62013-05-26 21:46:51 +0200724{
Avi Kivity30951152012-10-30 13:47:46 +0200725 MemoryRegionSection *section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100726 IOMMUMemoryRegion *iommu_mr;
727 IOMMUMemoryRegionClass *imrc;
728 IOMMUTLBEntry iotlb;
729 int iommu_idx;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100730 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000731
Peter Maydell1f871c52018-06-15 14:57:16 +0100732 for (;;) {
733 section = address_space_translate_internal(d, addr, &addr, plen, false);
734
735 iommu_mr = memory_region_get_iommu(section->mr);
736 if (!iommu_mr) {
737 break;
738 }
739
740 imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
741
742 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
743 tcg_register_iommu_notifier(cpu, iommu_mr, iommu_idx);
744 /* We need all the permissions, so pass IOMMU_NONE so the IOMMU
745 * doesn't short-cut its translation table walk.
746 */
747 iotlb = imrc->translate(iommu_mr, addr, IOMMU_NONE, iommu_idx);
748 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
749 | (addr & iotlb.addr_mask));
750 /* Update the caller's prot bits to remove permissions the IOMMU
751 * is giving us a failure response for. If we get down to no
752 * permissions left at all we can give up now.
753 */
754 if (!(iotlb.perm & IOMMU_RO)) {
755 *prot &= ~(PAGE_READ | PAGE_EXEC);
756 }
757 if (!(iotlb.perm & IOMMU_WO)) {
758 *prot &= ~PAGE_WRITE;
759 }
760
761 if (!*prot) {
762 goto translate_fail;
763 }
764
765 d = flatview_to_dispatch(address_space_to_flatview(iotlb.target_as));
766 }
Avi Kivity30951152012-10-30 13:47:46 +0200767
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000768 assert(!memory_region_is_iommu(section->mr));
Peter Maydell1f871c52018-06-15 14:57:16 +0100769 *xlat = addr;
Avi Kivity30951152012-10-30 13:47:46 +0200770 return section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100771
772translate_fail:
773 return &d->map.sections[PHYS_SECTION_UNASSIGNED];
Jan Kiszka90260c62013-05-26 21:46:51 +0200774}
bellard9fa3e852004-01-04 18:06:42 +0000775#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000776
Andreas Färberb170fce2013-01-20 20:23:22 +0100777#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000778
Juan Quintelae59fb372009-09-29 22:48:21 +0200779static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200780{
Andreas Färber259186a2013-01-17 18:51:17 +0100781 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200782
aurel323098dba2009-03-07 21:28:24 +0000783 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
784 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100785 cpu->interrupt_request &= ~0x01;
Alex Bennéed10eb082016-11-14 14:17:28 +0000786 tlb_flush(cpu);
pbrook9656f322008-07-01 20:01:19 +0000787
Pavel Dovgalyuk15a356c2018-01-10 16:48:46 +0300788 /* loadvm has just updated the content of RAM, bypassing the
789 * usual mechanisms that ensure we flush TBs for writes to
790 * memory we've translated code from. So we must flush all TBs,
791 * which will now be stale.
792 */
793 tb_flush(cpu);
794
pbrook9656f322008-07-01 20:01:19 +0000795 return 0;
796}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200797
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400798static int cpu_common_pre_load(void *opaque)
799{
800 CPUState *cpu = opaque;
801
Paolo Bonziniadee6422014-12-19 12:53:14 +0100802 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400803
804 return 0;
805}
806
807static bool cpu_common_exception_index_needed(void *opaque)
808{
809 CPUState *cpu = opaque;
810
Paolo Bonziniadee6422014-12-19 12:53:14 +0100811 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400812}
813
814static const VMStateDescription vmstate_cpu_common_exception_index = {
815 .name = "cpu_common/exception_index",
816 .version_id = 1,
817 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200818 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400819 .fields = (VMStateField[]) {
820 VMSTATE_INT32(exception_index, CPUState),
821 VMSTATE_END_OF_LIST()
822 }
823};
824
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300825static bool cpu_common_crash_occurred_needed(void *opaque)
826{
827 CPUState *cpu = opaque;
828
829 return cpu->crash_occurred;
830}
831
832static const VMStateDescription vmstate_cpu_common_crash_occurred = {
833 .name = "cpu_common/crash_occurred",
834 .version_id = 1,
835 .minimum_version_id = 1,
836 .needed = cpu_common_crash_occurred_needed,
837 .fields = (VMStateField[]) {
838 VMSTATE_BOOL(crash_occurred, CPUState),
839 VMSTATE_END_OF_LIST()
840 }
841};
842
Andreas Färber1a1562f2013-06-17 04:09:11 +0200843const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200844 .name = "cpu_common",
845 .version_id = 1,
846 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400847 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200848 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200849 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100850 VMSTATE_UINT32(halted, CPUState),
851 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200852 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400853 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200854 .subsections = (const VMStateDescription*[]) {
855 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300856 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200857 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200858 }
859};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200860
pbrook9656f322008-07-01 20:01:19 +0000861#endif
862
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100863CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400864{
Andreas Färberbdc44642013-06-24 23:50:24 +0200865 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400866
Andreas Färberbdc44642013-06-24 23:50:24 +0200867 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100868 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200869 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100870 }
Glauber Costa950f1472009-06-09 12:15:18 -0400871 }
872
Andreas Färberbdc44642013-06-24 23:50:24 +0200873 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400874}
875
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000876#if !defined(CONFIG_USER_ONLY)
Peter Xu80ceb072017-11-23 17:23:32 +0800877void cpu_address_space_init(CPUState *cpu, int asidx,
878 const char *prefix, MemoryRegion *mr)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000879{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000880 CPUAddressSpace *newas;
Peter Xu80ceb072017-11-23 17:23:32 +0800881 AddressSpace *as = g_new0(AddressSpace, 1);
Peter Xu87a621d2017-11-23 17:23:33 +0800882 char *as_name;
Peter Xu80ceb072017-11-23 17:23:32 +0800883
884 assert(mr);
Peter Xu87a621d2017-11-23 17:23:33 +0800885 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
886 address_space_init(as, mr, as_name);
887 g_free(as_name);
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000888
889 /* Target code should have set num_ases before calling us */
890 assert(asidx < cpu->num_ases);
891
Peter Maydell56943e82016-01-21 14:15:04 +0000892 if (asidx == 0) {
893 /* address space 0 gets the convenience alias */
894 cpu->as = as;
895 }
896
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000897 /* KVM cannot currently support multiple address spaces. */
898 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000899
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000900 if (!cpu->cpu_ases) {
901 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000902 }
Peter Maydell32857f42015-10-01 15:29:50 +0100903
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000904 newas = &cpu->cpu_ases[asidx];
905 newas->cpu = cpu;
906 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000907 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000908 newas->tcg_as_listener.commit = tcg_commit;
909 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000910 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000911}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000912
913AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
914{
915 /* Return the AddressSpace corresponding to the specified index */
916 return cpu->cpu_ases[asidx].as;
917}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000918#endif
919
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200920void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530921{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530922 CPUClass *cc = CPU_GET_CLASS(cpu);
923
Paolo Bonzini267f6852016-08-28 03:45:14 +0200924 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530925
926 if (cc->vmsd != NULL) {
927 vmstate_unregister(NULL, cc->vmsd, cpu);
928 }
929 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
930 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
931 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100932#ifndef CONFIG_USER_ONLY
933 tcg_iommu_free_notifier_list(cpu);
934#endif
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530935}
936
Fam Zhengc7e002c2017-07-14 10:15:08 +0800937Property cpu_common_props[] = {
938#ifndef CONFIG_USER_ONLY
939 /* Create a memory property for softmmu CPU object,
940 * so users can wire up its memory. (This can't go in qom/cpu.c
941 * because that file is compiled only once for both user-mode
942 * and system builds.) The default if no link is set up is to use
943 * the system address space.
944 */
945 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
946 MemoryRegion *),
947#endif
948 DEFINE_PROP_END_OF_LIST(),
949};
950
Laurent Vivier39e329e2016-10-20 13:26:02 +0200951void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000952{
Peter Maydell56943e82016-01-21 14:15:04 +0000953 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000954 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000955
Eduardo Habkost291135b2015-04-27 17:00:33 -0300956#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300957 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000958 cpu->memory = system_memory;
959 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300960#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200961}
962
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200963void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200964{
Richard Henderson55c3cee2017-10-15 19:02:42 -0700965 CPUClass *cc = CPU_GET_CLASS(cpu);
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000966 static bool tcg_target_initialized;
Eduardo Habkost291135b2015-04-27 17:00:33 -0300967
Paolo Bonzini267f6852016-08-28 03:45:14 +0200968 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200969
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000970 if (tcg_enabled() && !tcg_target_initialized) {
971 tcg_target_initialized = true;
Richard Henderson55c3cee2017-10-15 19:02:42 -0700972 cc->tcg_initialize();
973 }
Emilio G. Cota5005e252018-10-09 13:45:54 -0400974 tlb_init(cpu);
Richard Henderson55c3cee2017-10-15 19:02:42 -0700975
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200976#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200977 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200978 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200979 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100980 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200981 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100982 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100983
Peter Maydell5601be32019-02-01 14:55:45 +0000984 cpu->iommu_notifiers = g_array_new(false, true, sizeof(TCGIOMMUNotifier *));
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200985#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000986}
987
Eduardo Habkostc1c8cfe2019-04-16 23:59:40 -0300988const char *parse_cpu_option(const char *cpu_option)
Igor Mammedov2278b932018-02-07 11:40:26 +0100989{
990 ObjectClass *oc;
991 CPUClass *cc;
992 gchar **model_pieces;
993 const char *cpu_type;
994
Eduardo Habkostc1c8cfe2019-04-16 23:59:40 -0300995 model_pieces = g_strsplit(cpu_option, ",", 2);
Eduardo Habkost5b863f32019-04-18 00:45:01 -0300996 if (!model_pieces[0]) {
997 error_report("-cpu option cannot be empty");
998 exit(1);
999 }
Igor Mammedov2278b932018-02-07 11:40:26 +01001000
1001 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
1002 if (oc == NULL) {
1003 error_report("unable to find CPU model '%s'", model_pieces[0]);
1004 g_strfreev(model_pieces);
1005 exit(EXIT_FAILURE);
1006 }
1007
1008 cpu_type = object_class_get_name(oc);
1009 cc = CPU_CLASS(oc);
1010 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
1011 g_strfreev(model_pieces);
1012 return cpu_type;
1013}
1014
Paolo Bonzinic40d4792018-07-02 14:45:25 +02001015#if defined(CONFIG_USER_ONLY)
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001016void tb_invalidate_phys_addr(target_ulong addr)
Paul Brook94df27f2010-02-28 23:47:45 +00001017{
Pranith Kumar406bc332017-07-12 17:51:42 -04001018 mmap_lock();
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001019 tb_invalidate_phys_page_range(addr, addr + 1, 0);
Pranith Kumar406bc332017-07-12 17:51:42 -04001020 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +00001021}
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001022
1023static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1024{
1025 tb_invalidate_phys_addr(pc);
1026}
Pranith Kumar406bc332017-07-12 17:51:42 -04001027#else
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001028void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs)
1029{
1030 ram_addr_t ram_addr;
1031 MemoryRegion *mr;
1032 hwaddr l = 1;
1033
Paolo Bonzinic40d4792018-07-02 14:45:25 +02001034 if (!tcg_enabled()) {
1035 return;
1036 }
1037
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001038 rcu_read_lock();
1039 mr = address_space_translate(as, addr, &addr, &l, false, attrs);
1040 if (!(memory_region_is_ram(mr)
1041 || memory_region_is_romd(mr))) {
1042 rcu_read_unlock();
1043 return;
1044 }
1045 ram_addr = memory_region_get_ram_addr(mr) + addr;
1046 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
1047 rcu_read_unlock();
1048}
1049
Pranith Kumar406bc332017-07-12 17:51:42 -04001050static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1051{
1052 MemTxAttrs attrs;
1053 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
1054 int asidx = cpu_asidx_from_attrs(cpu, attrs);
1055 if (phys != -1) {
1056 /* Locks grabbed by tb_invalidate_phys_addr */
1057 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Peter Maydellc874dc42018-05-31 14:50:52 +01001058 phys | (pc & ~TARGET_PAGE_MASK), attrs);
Pranith Kumar406bc332017-07-12 17:51:42 -04001059 }
1060}
1061#endif
bellardd720b932004-04-25 17:57:43 +00001062
Paul Brookc527ee82010-03-01 03:31:14 +00001063#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +02001064void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +00001065
1066{
1067}
1068
Peter Maydell3ee887e2014-09-12 14:06:48 +01001069int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
1070 int flags)
1071{
1072 return -ENOSYS;
1073}
1074
1075void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
1076{
1077}
1078
Andreas Färber75a34032013-09-02 16:57:02 +02001079int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +00001080 int flags, CPUWatchpoint **watchpoint)
1081{
1082 return -ENOSYS;
1083}
1084#else
pbrook6658ffb2007-03-16 23:58:11 +00001085/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001086int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001087 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001088{
aliguoric0ce9982008-11-25 22:13:57 +00001089 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001090
Peter Maydell05068c02014-09-12 14:06:48 +01001091 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -07001092 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +02001093 error_report("tried to set invalid watchpoint at %"
1094 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +00001095 return -EINVAL;
1096 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001097 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001098
aliguoria1d1bb32008-11-18 20:07:32 +00001099 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +01001100 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +00001101 wp->flags = flags;
1102
aliguori2dc9f412008-11-18 20:56:59 +00001103 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +02001104 if (flags & BP_GDB) {
1105 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
1106 } else {
1107 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
1108 }
aliguoria1d1bb32008-11-18 20:07:32 +00001109
Andreas Färber31b030d2013-09-04 01:29:02 +02001110 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001111
1112 if (watchpoint)
1113 *watchpoint = wp;
1114 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001115}
1116
aliguoria1d1bb32008-11-18 20:07:32 +00001117/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001118int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001119 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001120{
aliguoria1d1bb32008-11-18 20:07:32 +00001121 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001122
Andreas Färberff4700b2013-08-26 18:23:18 +02001123 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001124 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +00001125 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +02001126 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001127 return 0;
1128 }
1129 }
aliguoria1d1bb32008-11-18 20:07:32 +00001130 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001131}
1132
aliguoria1d1bb32008-11-18 20:07:32 +00001133/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +02001134void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +00001135{
Andreas Färberff4700b2013-08-26 18:23:18 +02001136 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001137
Andreas Färber31b030d2013-09-04 01:29:02 +02001138 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +00001139
Anthony Liguori7267c092011-08-20 22:09:37 -05001140 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001141}
1142
aliguoria1d1bb32008-11-18 20:07:32 +00001143/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +02001144void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001145{
aliguoric0ce9982008-11-25 22:13:57 +00001146 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001147
Andreas Färberff4700b2013-08-26 18:23:18 +02001148 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +02001149 if (wp->flags & mask) {
1150 cpu_watchpoint_remove_by_ref(cpu, wp);
1151 }
aliguoric0ce9982008-11-25 22:13:57 +00001152 }
aliguoria1d1bb32008-11-18 20:07:32 +00001153}
Peter Maydell05068c02014-09-12 14:06:48 +01001154
1155/* Return true if this watchpoint address matches the specified
1156 * access (ie the address range covered by the watchpoint overlaps
1157 * partially or completely with the address range covered by the
1158 * access).
1159 */
1160static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
1161 vaddr addr,
1162 vaddr len)
1163{
1164 /* We know the lengths are non-zero, but a little caution is
1165 * required to avoid errors in the case where the range ends
1166 * exactly at the top of the address space and so addr + len
1167 * wraps round to zero.
1168 */
1169 vaddr wpend = wp->vaddr + wp->len - 1;
1170 vaddr addrend = addr + len - 1;
1171
1172 return !(addr > wpend || wp->vaddr > addrend);
1173}
1174
Paul Brookc527ee82010-03-01 03:31:14 +00001175#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001176
1177/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001178int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001179 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001180{
aliguoric0ce9982008-11-25 22:13:57 +00001181 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001182
Anthony Liguori7267c092011-08-20 22:09:37 -05001183 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001184
1185 bp->pc = pc;
1186 bp->flags = flags;
1187
aliguori2dc9f412008-11-18 20:56:59 +00001188 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +02001189 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001190 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001191 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001192 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001193 }
aliguoria1d1bb32008-11-18 20:07:32 +00001194
Andreas Färberf0c3c502013-08-26 21:22:53 +02001195 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001196
Andreas Färber00b941e2013-06-29 18:55:54 +02001197 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +00001198 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +02001199 }
aliguoria1d1bb32008-11-18 20:07:32 +00001200 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001201}
1202
1203/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001204int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001205{
aliguoria1d1bb32008-11-18 20:07:32 +00001206 CPUBreakpoint *bp;
1207
Andreas Färberf0c3c502013-08-26 21:22:53 +02001208 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001209 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001210 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001211 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001212 }
bellard4c3a88a2003-07-26 12:06:08 +00001213 }
aliguoria1d1bb32008-11-18 20:07:32 +00001214 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001215}
1216
aliguoria1d1bb32008-11-18 20:07:32 +00001217/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001218void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001219{
Andreas Färberf0c3c502013-08-26 21:22:53 +02001220 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1221
1222 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001223
Anthony Liguori7267c092011-08-20 22:09:37 -05001224 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001225}
1226
1227/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001228void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001229{
aliguoric0ce9982008-11-25 22:13:57 +00001230 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001231
Andreas Färberf0c3c502013-08-26 21:22:53 +02001232 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001233 if (bp->flags & mask) {
1234 cpu_breakpoint_remove_by_ref(cpu, bp);
1235 }
aliguoric0ce9982008-11-25 22:13:57 +00001236 }
bellard4c3a88a2003-07-26 12:06:08 +00001237}
1238
bellardc33a3462003-07-29 20:50:33 +00001239/* enable or disable single step mode. EXCP_DEBUG is returned by the
1240 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +02001241void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001242{
Andreas Färbered2803d2013-06-21 20:20:45 +02001243 if (cpu->singlestep_enabled != enabled) {
1244 cpu->singlestep_enabled = enabled;
1245 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +02001246 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +02001247 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001248 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001249 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -07001250 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +00001251 }
bellardc33a3462003-07-29 20:50:33 +00001252 }
bellardc33a3462003-07-29 20:50:33 +00001253}
1254
Andreas Färbera47dddd2013-09-03 17:38:47 +02001255void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001256{
1257 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001258 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001259
1260 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001261 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001262 fprintf(stderr, "qemu: fatal: ");
1263 vfprintf(stderr, fmt, ap);
1264 fprintf(stderr, "\n");
Markus Armbruster90c84c52019-04-17 21:18:02 +02001265 cpu_dump_state(cpu, stderr, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +01001266 if (qemu_log_separate()) {
Richard Henderson1ee73212016-09-22 15:17:10 -07001267 qemu_log_lock();
aliguori93fcfe32009-01-15 22:34:14 +00001268 qemu_log("qemu: fatal: ");
1269 qemu_log_vprintf(fmt, ap2);
1270 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +02001271 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001272 qemu_log_flush();
Richard Henderson1ee73212016-09-22 15:17:10 -07001273 qemu_log_unlock();
aliguori93fcfe32009-01-15 22:34:14 +00001274 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001275 }
pbrook493ae1f2007-11-23 16:53:59 +00001276 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001277 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +03001278 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +02001279#if defined(CONFIG_USER_ONLY)
1280 {
1281 struct sigaction act;
1282 sigfillset(&act.sa_mask);
1283 act.sa_handler = SIG_DFL;
Peter Maydell8347c182018-05-15 19:27:00 +01001284 act.sa_flags = 0;
Riku Voipiofd052bf2010-01-25 14:30:49 +02001285 sigaction(SIGABRT, &act, NULL);
1286 }
1287#endif
bellard75012672003-06-21 13:11:07 +00001288 abort();
1289}
1290
bellard01243112004-01-04 15:48:17 +00001291#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -04001292/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001293static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1294{
1295 RAMBlock *block;
1296
Paolo Bonzini43771532013-09-09 17:58:40 +02001297 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001298 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +02001299 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001300 }
Peter Xu99e15582017-05-12 12:17:39 +08001301 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001302 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +02001303 goto found;
1304 }
1305 }
1306
1307 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1308 abort();
1309
1310found:
Paolo Bonzini43771532013-09-09 17:58:40 +02001311 /* It is safe to write mru_block outside the iothread lock. This
1312 * is what happens:
1313 *
1314 * mru_block = xxx
1315 * rcu_read_unlock()
1316 * xxx removed from list
1317 * rcu_read_lock()
1318 * read mru_block
1319 * mru_block = NULL;
1320 * call_rcu(reclaim_ramblock, xxx);
1321 * rcu_read_unlock()
1322 *
1323 * atomic_rcu_set is not needed here. The block was already published
1324 * when it was placed into the list. Here we're just making an extra
1325 * copy of the pointer.
1326 */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001327 ram_list.mru_block = block;
1328 return block;
1329}
1330
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001331static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001332{
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001333 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001334 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001335 RAMBlock *block;
1336 ram_addr_t end;
1337
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04001338 assert(tcg_enabled());
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001339 end = TARGET_PAGE_ALIGN(start + length);
1340 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +00001341
Mike Day0dc3f442013-09-05 14:41:35 -04001342 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +02001343 block = qemu_get_ram_block(start);
1344 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001345 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001346 CPU_FOREACH(cpu) {
1347 tlb_reset_dirty(cpu, start1, length);
1348 }
Mike Day0dc3f442013-09-05 14:41:35 -04001349 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +02001350}
1351
1352/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001353bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1354 ram_addr_t length,
1355 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001356{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001357 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001358 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001359 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001360
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001361 if (length == 0) {
1362 return false;
1363 }
1364
1365 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1366 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001367
1368 rcu_read_lock();
1369
1370 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1371
1372 while (page < end) {
1373 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1374 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1375 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1376
1377 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1378 offset, num);
1379 page += num;
1380 }
1381
1382 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001383
1384 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001385 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001386 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001387
1388 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001389}
1390
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001391DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
1392 (ram_addr_t start, ram_addr_t length, unsigned client)
1393{
1394 DirtyMemoryBlocks *blocks;
1395 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1396 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1397 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1398 DirtyBitmapSnapshot *snap;
1399 unsigned long page, end, dest;
1400
1401 snap = g_malloc0(sizeof(*snap) +
1402 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1403 snap->start = first;
1404 snap->end = last;
1405
1406 page = first >> TARGET_PAGE_BITS;
1407 end = last >> TARGET_PAGE_BITS;
1408 dest = 0;
1409
1410 rcu_read_lock();
1411
1412 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1413
1414 while (page < end) {
1415 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1416 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1417 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1418
1419 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1420 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1421 offset >>= BITS_PER_LEVEL;
1422
1423 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1424 blocks->blocks[idx] + offset,
1425 num);
1426 page += num;
1427 dest += num >> BITS_PER_LEVEL;
1428 }
1429
1430 rcu_read_unlock();
1431
1432 if (tcg_enabled()) {
1433 tlb_reset_dirty_range_all(start, length);
1434 }
1435
1436 return snap;
1437}
1438
1439bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1440 ram_addr_t start,
1441 ram_addr_t length)
1442{
1443 unsigned long page, end;
1444
1445 assert(start >= snap->start);
1446 assert(start + length <= snap->end);
1447
1448 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1449 page = (start - snap->start) >> TARGET_PAGE_BITS;
1450
1451 while (page < end) {
1452 if (test_bit(page, snap->dirty)) {
1453 return true;
1454 }
1455 page++;
1456 }
1457 return false;
1458}
1459
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001460/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001461hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001462 MemoryRegionSection *section,
1463 target_ulong vaddr,
1464 hwaddr paddr, hwaddr xlat,
1465 int prot,
1466 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001467{
Avi Kivitya8170e52012-10-23 12:30:10 +02001468 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001469 CPUWatchpoint *wp;
1470
Blue Swirlcc5bea62012-04-14 14:56:48 +00001471 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001472 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001473 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001474 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001475 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001476 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001477 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001478 }
1479 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001480 AddressSpaceDispatch *d;
1481
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001482 d = flatview_to_dispatch(section->fv);
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001483 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001484 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001485 }
1486
1487 /* Make accesses to pages with watchpoints go via the
1488 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001489 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001490 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001491 /* Avoid trapping reads of pages with a write breakpoint. */
1492 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001493 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001494 *address |= TLB_MMIO;
1495 break;
1496 }
1497 }
1498 }
1499
1500 return iotlb;
1501}
bellard9fa3e852004-01-04 18:06:42 +00001502#endif /* defined(CONFIG_USER_ONLY) */
1503
pbrooke2eef172008-06-08 01:09:01 +00001504#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001505
Anthony Liguoric227f092009-10-01 16:12:16 -05001506static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001507 uint16_t section);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001508static subpage_t *subpage_init(FlatView *fv, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001509
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001510static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
Igor Mammedova2b257d2014-10-31 16:38:37 +00001511 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001512
1513/*
1514 * Set a custom physical guest memory alloator.
1515 * Accelerators with unusual needs may need this. Hopefully, we can
1516 * get rid of it eventually.
1517 */
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001518void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
Markus Armbruster91138032013-07-31 15:11:08 +02001519{
1520 phys_mem_alloc = alloc;
1521}
1522
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001523static uint16_t phys_section_add(PhysPageMap *map,
1524 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001525{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001526 /* The physical section number is ORed with a page-aligned
1527 * pointer to produce the iotlb entries. Thus it should
1528 * never overflow into the page-aligned value.
1529 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001530 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001531
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001532 if (map->sections_nb == map->sections_nb_alloc) {
1533 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1534 map->sections = g_renew(MemoryRegionSection, map->sections,
1535 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001536 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001537 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001538 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001539 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001540}
1541
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001542static void phys_section_destroy(MemoryRegion *mr)
1543{
Don Slutz55b4e802015-11-30 17:11:04 -05001544 bool have_sub_page = mr->subpage;
1545
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001546 memory_region_unref(mr);
1547
Don Slutz55b4e802015-11-30 17:11:04 -05001548 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001549 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001550 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001551 g_free(subpage);
1552 }
1553}
1554
Paolo Bonzini60926662013-05-29 12:30:26 +02001555static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001556{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001557 while (map->sections_nb > 0) {
1558 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001559 phys_section_destroy(section->mr);
1560 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001561 g_free(map->sections);
1562 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001563}
1564
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001565static void register_subpage(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001566{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001567 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001568 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001569 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001570 & TARGET_PAGE_MASK;
Peter Xu003a0cf2017-05-15 16:50:57 +08001571 MemoryRegionSection *existing = phys_page_find(d, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001572 MemoryRegionSection subsection = {
1573 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001574 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001575 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001576 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001577
Avi Kivityf3705d52012-03-08 16:16:34 +02001578 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001579
Avi Kivityf3705d52012-03-08 16:16:34 +02001580 if (!(existing->mr->subpage)) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001581 subpage = subpage_init(fv, base);
1582 subsection.fv = fv;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001583 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001584 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001585 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001586 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001587 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001588 }
1589 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001590 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001591 subpage_register(subpage, start, end,
1592 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001593}
1594
1595
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001596static void register_multipage(FlatView *fv,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001597 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001598{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001599 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivitya8170e52012-10-23 12:30:10 +02001600 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001601 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001602 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1603 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001604
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001605 assert(num_pages);
1606 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001607}
1608
Wei Yang494d1992019-03-11 13:42:52 +08001609/*
1610 * The range in *section* may look like this:
1611 *
1612 * |s|PPPPPPP|s|
1613 *
1614 * where s stands for subpage and P for page.
1615 */
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10001616void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001617{
Wei Yang494d1992019-03-11 13:42:52 +08001618 MemoryRegionSection remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001619 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001620
Wei Yang494d1992019-03-11 13:42:52 +08001621 /* register first subpage */
1622 if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
1623 uint64_t left = TARGET_PAGE_ALIGN(remain.offset_within_address_space)
1624 - remain.offset_within_address_space;
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001625
Wei Yang494d1992019-03-11 13:42:52 +08001626 MemoryRegionSection now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001627 now.size = int128_min(int128_make64(left), now.size);
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001628 register_subpage(fv, &now);
Wei Yang494d1992019-03-11 13:42:52 +08001629 if (int128_eq(remain.size, now.size)) {
1630 return;
1631 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001632 remain.size = int128_sub(remain.size, now.size);
1633 remain.offset_within_address_space += int128_get64(now.size);
1634 remain.offset_within_region += int128_get64(now.size);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001635 }
Wei Yang494d1992019-03-11 13:42:52 +08001636
1637 /* register whole pages */
1638 if (int128_ge(remain.size, page_size)) {
1639 MemoryRegionSection now = remain;
1640 now.size = int128_and(now.size, int128_neg(page_size));
1641 register_multipage(fv, &now);
1642 if (int128_eq(remain.size, now.size)) {
1643 return;
1644 }
1645 remain.size = int128_sub(remain.size, now.size);
1646 remain.offset_within_address_space += int128_get64(now.size);
1647 remain.offset_within_region += int128_get64(now.size);
1648 }
1649
1650 /* register last subpage */
1651 register_subpage(fv, &remain);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001652}
1653
Sheng Yang62a27442010-01-26 19:21:16 +08001654void qemu_flush_coalesced_mmio_buffer(void)
1655{
1656 if (kvm_enabled())
1657 kvm_flush_coalesced_mmio_buffer();
1658}
1659
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001660void qemu_mutex_lock_ramlist(void)
1661{
1662 qemu_mutex_lock(&ram_list.mutex);
1663}
1664
1665void qemu_mutex_unlock_ramlist(void)
1666{
1667 qemu_mutex_unlock(&ram_list.mutex);
1668}
1669
Peter Xube9b23c2017-05-12 12:17:41 +08001670void ram_block_dump(Monitor *mon)
1671{
1672 RAMBlock *block;
1673 char *psize;
1674
1675 rcu_read_lock();
1676 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1677 "Block Name", "PSize", "Offset", "Used", "Total");
1678 RAMBLOCK_FOREACH(block) {
1679 psize = size_to_str(block->page_size);
1680 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1681 " 0x%016" PRIx64 "\n", block->idstr, psize,
1682 (uint64_t)block->offset,
1683 (uint64_t)block->used_length,
1684 (uint64_t)block->max_length);
1685 g_free(psize);
1686 }
1687 rcu_read_unlock();
1688}
1689
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001690#ifdef __linux__
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001691/*
1692 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1693 * may or may not name the same files / on the same filesystem now as
1694 * when we actually open and map them. Iterate over the file
1695 * descriptors instead, and use qemu_fd_getpagesize().
1696 */
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001697static int find_min_backend_pagesize(Object *obj, void *opaque)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001698{
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001699 long *hpsize_min = opaque;
1700
1701 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
David Gibson7d5489e2019-03-26 14:33:33 +11001702 HostMemoryBackend *backend = MEMORY_BACKEND(obj);
1703 long hpsize = host_memory_backend_pagesize(backend);
David Gibson2b108082018-04-03 15:05:45 +10001704
David Gibson7d5489e2019-03-26 14:33:33 +11001705 if (host_memory_backend_is_mapped(backend) && (hpsize < *hpsize_min)) {
David Gibson0de6e2a2018-04-03 14:55:11 +10001706 *hpsize_min = hpsize;
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001707 }
1708 }
1709
1710 return 0;
1711}
1712
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001713static int find_max_backend_pagesize(Object *obj, void *opaque)
1714{
1715 long *hpsize_max = opaque;
1716
1717 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
1718 HostMemoryBackend *backend = MEMORY_BACKEND(obj);
1719 long hpsize = host_memory_backend_pagesize(backend);
1720
1721 if (host_memory_backend_is_mapped(backend) && (hpsize > *hpsize_max)) {
1722 *hpsize_max = hpsize;
1723 }
1724 }
1725
1726 return 0;
1727}
1728
1729/*
1730 * TODO: We assume right now that all mapped host memory backends are
1731 * used as RAM, however some might be used for different purposes.
1732 */
1733long qemu_minrampagesize(void)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001734{
1735 long hpsize = LONG_MAX;
1736 long mainrampagesize;
1737 Object *memdev_root;
1738
David Gibson0de6e2a2018-04-03 14:55:11 +10001739 mainrampagesize = qemu_mempath_getpagesize(mem_path);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001740
1741 /* it's possible we have memory-backend objects with
1742 * hugepage-backed RAM. these may get mapped into system
1743 * address space via -numa parameters or memory hotplug
1744 * hooks. we want to take these into account, but we
1745 * also want to make sure these supported hugepage
1746 * sizes are applicable across the entire range of memory
1747 * we may boot from, so we take the min across all
1748 * backends, and assume normal pages in cases where a
1749 * backend isn't backed by hugepages.
1750 */
1751 memdev_root = object_resolve_path("/objects", NULL);
1752 if (memdev_root) {
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001753 object_child_foreach(memdev_root, find_min_backend_pagesize, &hpsize);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001754 }
1755 if (hpsize == LONG_MAX) {
1756 /* No additional memory regions found ==> Report main RAM page size */
1757 return mainrampagesize;
1758 }
1759
1760 /* If NUMA is disabled or the NUMA nodes are not backed with a
1761 * memory-backend, then there is at least one node using "normal" RAM,
1762 * so if its page size is smaller we have got to report that size instead.
1763 */
1764 if (hpsize > mainrampagesize &&
1765 (nb_numa_nodes == 0 || numa_info[0].node_memdev == NULL)) {
1766 static bool warned;
1767 if (!warned) {
1768 error_report("Huge page support disabled (n/a for main memory).");
1769 warned = true;
1770 }
1771 return mainrampagesize;
1772 }
1773
1774 return hpsize;
1775}
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001776
1777long qemu_maxrampagesize(void)
1778{
1779 long pagesize = qemu_mempath_getpagesize(mem_path);
1780 Object *memdev_root = object_resolve_path("/objects", NULL);
1781
1782 if (memdev_root) {
1783 object_child_foreach(memdev_root, find_max_backend_pagesize,
1784 &pagesize);
1785 }
1786 return pagesize;
1787}
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001788#else
David Hildenbrand905b7ee2019-04-17 13:31:43 +02001789long qemu_minrampagesize(void)
1790{
1791 return getpagesize();
1792}
1793long qemu_maxrampagesize(void)
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001794{
1795 return getpagesize();
1796}
1797#endif
1798
Hikaru Nishidad5dbde42018-09-24 21:32:05 +09001799#ifdef CONFIG_POSIX
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001800static int64_t get_file_size(int fd)
1801{
1802 int64_t size = lseek(fd, 0, SEEK_END);
1803 if (size < 0) {
1804 return -errno;
1805 }
1806 return size;
1807}
1808
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001809static int file_ram_open(const char *path,
1810 const char *region_name,
1811 bool *created,
1812 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001813{
1814 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001815 char *sanitized_name;
1816 char *c;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001817 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001818
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001819 *created = false;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001820 for (;;) {
1821 fd = open(path, O_RDWR);
1822 if (fd >= 0) {
1823 /* @path names an existing file, use it */
1824 break;
1825 }
1826 if (errno == ENOENT) {
1827 /* @path names a file that doesn't exist, create it */
1828 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1829 if (fd >= 0) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001830 *created = true;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001831 break;
1832 }
1833 } else if (errno == EISDIR) {
1834 /* @path names a directory, create a file there */
1835 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001836 sanitized_name = g_strdup(region_name);
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001837 for (c = sanitized_name; *c != '\0'; c++) {
1838 if (*c == '/') {
1839 *c = '_';
1840 }
1841 }
1842
1843 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1844 sanitized_name);
1845 g_free(sanitized_name);
1846
1847 fd = mkstemp(filename);
1848 if (fd >= 0) {
1849 unlink(filename);
1850 g_free(filename);
1851 break;
1852 }
1853 g_free(filename);
1854 }
1855 if (errno != EEXIST && errno != EINTR) {
1856 error_setg_errno(errp, errno,
1857 "can't open backing store %s for guest RAM",
1858 path);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001859 return -1;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001860 }
1861 /*
1862 * Try again on EINTR and EEXIST. The latter happens when
1863 * something else creates the file between our two open().
1864 */
1865 }
1866
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001867 return fd;
1868}
1869
1870static void *file_ram_alloc(RAMBlock *block,
1871 ram_addr_t memory,
1872 int fd,
1873 bool truncate,
1874 Error **errp)
1875{
1876 void *area;
1877
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001878 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang98376842017-12-11 15:28:04 +08001879 if (block->mr->align % block->page_size) {
1880 error_setg(errp, "alignment 0x%" PRIx64
1881 " must be multiples of page size 0x%zx",
1882 block->mr->align, block->page_size);
1883 return NULL;
David Hildenbrand61362b72018-06-07 17:47:05 +02001884 } else if (block->mr->align && !is_power_of_2(block->mr->align)) {
1885 error_setg(errp, "alignment 0x%" PRIx64
1886 " must be a power of two", block->mr->align);
1887 return NULL;
Haozhong Zhang98376842017-12-11 15:28:04 +08001888 }
1889 block->mr->align = MAX(block->page_size, block->mr->align);
Haozhong Zhang83606682016-10-24 20:49:37 +08001890#if defined(__s390x__)
1891 if (kvm_enabled()) {
1892 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1893 }
1894#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001895
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001896 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001897 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001898 "or larger than page size 0x%zx",
1899 memory, block->page_size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001900 return NULL;
Haozhong Zhang1775f112016-11-02 09:05:51 +08001901 }
1902
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001903 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001904
1905 /*
1906 * ftruncate is not supported by hugetlbfs in older
1907 * hosts, so don't bother bailing out on errors.
1908 * If anything goes wrong with it under other filesystems,
1909 * mmap will fail.
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001910 *
1911 * Do not truncate the non-empty backend file to avoid corrupting
1912 * the existing data in the file. Disabling shrinking is not
1913 * enough. For example, the current vNVDIMM implementation stores
1914 * the guest NVDIMM labels at the end of the backend file. If the
1915 * backend file is later extended, QEMU will not be able to find
1916 * those labels. Therefore, extending the non-empty backend file
1917 * is disabled as well.
Marcelo Tosattic9027602010-03-01 20:25:08 -03001918 */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001919 if (truncate && ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001920 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001921 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001922
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001923 area = qemu_ram_mmap(fd, memory, block->mr->align,
Zhang Yi2ac0f162019-02-08 18:10:37 +08001924 block->flags & RAM_SHARED, block->flags & RAM_PMEM);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001925 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001926 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001927 "unable to map backing store for guest RAM");
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001928 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001929 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001930
1931 if (mem_prealloc) {
Jitendra Kolhe1e356fc2017-02-24 09:01:43 +05301932 os_mem_prealloc(fd, area, memory, smp_cpus, errp);
Igor Mammedov056b68a2016-07-20 11:54:03 +02001933 if (errp && *errp) {
Murilo Opsfelder Araujo53adb9d2019-01-30 21:36:05 -02001934 qemu_ram_munmap(fd, area, memory);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001935 return NULL;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001936 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001937 }
1938
Alex Williamson04b16652010-07-02 11:13:17 -06001939 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001940 return area;
1941}
1942#endif
1943
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001944/* Allocate space within the ram_addr_t space that governs the
1945 * dirty bitmaps.
1946 * Called with the ramlist lock held.
1947 */
Alex Williamsond17b5282010-06-25 11:08:38 -06001948static ram_addr_t find_ram_offset(ram_addr_t size)
1949{
Alex Williamson04b16652010-07-02 11:13:17 -06001950 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001951 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001952
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001953 assert(size != 0); /* it would hand out same offset multiple times */
1954
Mike Day0dc3f442013-09-05 14:41:35 -04001955 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001956 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001957 }
Alex Williamson04b16652010-07-02 11:13:17 -06001958
Peter Xu99e15582017-05-12 12:17:39 +08001959 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001960 ram_addr_t candidate, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001961
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001962 /* Align blocks to start on a 'long' in the bitmap
1963 * which makes the bitmap sync'ing take the fast path.
1964 */
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001965 candidate = block->offset + block->max_length;
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001966 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
Alex Williamson04b16652010-07-02 11:13:17 -06001967
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001968 /* Search for the closest following block
1969 * and find the gap.
1970 */
Peter Xu99e15582017-05-12 12:17:39 +08001971 RAMBLOCK_FOREACH(next_block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001972 if (next_block->offset >= candidate) {
Alex Williamson04b16652010-07-02 11:13:17 -06001973 next = MIN(next, next_block->offset);
1974 }
1975 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001976
1977 /* If it fits remember our place and remember the size
1978 * of gap, but keep going so that we might find a smaller
1979 * gap to fill so avoiding fragmentation.
1980 */
1981 if (next - candidate >= size && next - candidate < mingap) {
1982 offset = candidate;
1983 mingap = next - candidate;
Alex Williamson04b16652010-07-02 11:13:17 -06001984 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001985
1986 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
Alex Williamson04b16652010-07-02 11:13:17 -06001987 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001988
1989 if (offset == RAM_ADDR_MAX) {
1990 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1991 (uint64_t)size);
1992 abort();
1993 }
1994
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001995 trace_find_ram_offset(size, offset);
1996
Alex Williamson04b16652010-07-02 11:13:17 -06001997 return offset;
1998}
1999
David Hildenbrandc1361802018-06-20 22:27:36 +02002000static unsigned long last_ram_page(void)
Alex Williamson04b16652010-07-02 11:13:17 -06002001{
Alex Williamsond17b5282010-06-25 11:08:38 -06002002 RAMBlock *block;
2003 ram_addr_t last = 0;
2004
Mike Day0dc3f442013-09-05 14:41:35 -04002005 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08002006 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002007 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01002008 }
Mike Day0dc3f442013-09-05 14:41:35 -04002009 rcu_read_unlock();
Juan Quintelab8c48992017-03-21 17:44:30 +01002010 return last >> TARGET_PAGE_BITS;
Alex Williamsond17b5282010-06-25 11:08:38 -06002011}
2012
Jason Baronddb97f12012-08-02 15:44:16 -04002013static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
2014{
2015 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04002016
2017 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02002018 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04002019 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
2020 if (ret) {
2021 perror("qemu_madvise");
2022 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
2023 "but dump_guest_core=off specified\n");
2024 }
2025 }
2026}
2027
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002028const char *qemu_ram_get_idstr(RAMBlock *rb)
2029{
2030 return rb->idstr;
2031}
2032
Yury Kotov754cb9c2019-02-15 20:45:44 +03002033void *qemu_ram_get_host_addr(RAMBlock *rb)
2034{
2035 return rb->host;
2036}
2037
2038ram_addr_t qemu_ram_get_offset(RAMBlock *rb)
2039{
2040 return rb->offset;
2041}
2042
2043ram_addr_t qemu_ram_get_used_length(RAMBlock *rb)
2044{
2045 return rb->used_length;
2046}
2047
Dr. David Alan Gilbert463a4ac2017-03-07 18:36:36 +00002048bool qemu_ram_is_shared(RAMBlock *rb)
2049{
2050 return rb->flags & RAM_SHARED;
2051}
2052
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +00002053/* Note: Only set at the start of postcopy */
2054bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
2055{
2056 return rb->flags & RAM_UF_ZEROPAGE;
2057}
2058
2059void qemu_ram_set_uf_zeroable(RAMBlock *rb)
2060{
2061 rb->flags |= RAM_UF_ZEROPAGE;
2062}
2063
Cédric Le Goaterb895de52018-05-14 08:57:00 +02002064bool qemu_ram_is_migratable(RAMBlock *rb)
2065{
2066 return rb->flags & RAM_MIGRATABLE;
2067}
2068
2069void qemu_ram_set_migratable(RAMBlock *rb)
2070{
2071 rb->flags |= RAM_MIGRATABLE;
2072}
2073
2074void qemu_ram_unset_migratable(RAMBlock *rb)
2075{
2076 rb->flags &= ~RAM_MIGRATABLE;
2077}
2078
Mike Dayae3a7042013-09-05 14:41:35 -04002079/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002080void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08002081{
Gongleifa53a0e2016-05-10 10:04:59 +08002082 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08002083
Avi Kivityc5705a72011-12-20 15:59:12 +02002084 assert(new_block);
2085 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002086
Anthony Liguori09e5ab62012-02-03 12:28:43 -06002087 if (dev) {
2088 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002089 if (id) {
2090 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05002091 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002092 }
2093 }
2094 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2095
Gongleiab0a9952016-05-10 10:05:00 +08002096 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08002097 RAMBLOCK_FOREACH(block) {
Gongleifa53a0e2016-05-10 10:04:59 +08002098 if (block != new_block &&
2099 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06002100 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2101 new_block->idstr);
2102 abort();
2103 }
2104 }
Mike Day0dc3f442013-09-05 14:41:35 -04002105 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02002106}
2107
Mike Dayae3a7042013-09-05 14:41:35 -04002108/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002109void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08002110{
Mike Dayae3a7042013-09-05 14:41:35 -04002111 /* FIXME: arch_init.c assumes that this is not called throughout
2112 * migration. Ignore the problem since hot-unplug during migration
2113 * does not work anyway.
2114 */
Hu Tao20cfe882014-04-02 15:13:26 +08002115 if (block) {
2116 memset(block->idstr, 0, sizeof(block->idstr));
2117 }
2118}
2119
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002120size_t qemu_ram_pagesize(RAMBlock *rb)
2121{
2122 return rb->page_size;
2123}
2124
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002125/* Returns the largest size of page in use */
2126size_t qemu_ram_pagesize_largest(void)
2127{
2128 RAMBlock *block;
2129 size_t largest = 0;
2130
Peter Xu99e15582017-05-12 12:17:39 +08002131 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002132 largest = MAX(largest, qemu_ram_pagesize(block));
2133 }
2134
2135 return largest;
2136}
2137
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002138static int memory_try_enable_merging(void *addr, size_t len)
2139{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02002140 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002141 /* disabled by the user */
2142 return 0;
2143 }
2144
2145 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
2146}
2147
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002148/* Only legal before guest might have detected the memory size: e.g. on
2149 * incoming migration, or right after reset.
2150 *
2151 * As memory core doesn't know how is memory accessed, it is up to
2152 * resize callback to update device state and/or add assertions to detect
2153 * misuse, if necessary.
2154 */
Gongleifa53a0e2016-05-10 10:04:59 +08002155int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002156{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002157 assert(block);
2158
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002159 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01002160
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002161 if (block->used_length == newsize) {
2162 return 0;
2163 }
2164
2165 if (!(block->flags & RAM_RESIZEABLE)) {
2166 error_setg_errno(errp, EINVAL,
2167 "Length mismatch: %s: 0x" RAM_ADDR_FMT
2168 " in != 0x" RAM_ADDR_FMT, block->idstr,
2169 newsize, block->used_length);
2170 return -EINVAL;
2171 }
2172
2173 if (block->max_length < newsize) {
2174 error_setg_errno(errp, EINVAL,
2175 "Length too large: %s: 0x" RAM_ADDR_FMT
2176 " > 0x" RAM_ADDR_FMT, block->idstr,
2177 newsize, block->max_length);
2178 return -EINVAL;
2179 }
2180
2181 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
2182 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01002183 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
2184 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002185 memory_region_set_size(block->mr, newsize);
2186 if (block->resized) {
2187 block->resized(block->idstr, newsize, block->host);
2188 }
2189 return 0;
2190}
2191
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002192/* Called with ram_list.mutex held */
2193static void dirty_memory_extend(ram_addr_t old_ram_size,
2194 ram_addr_t new_ram_size)
2195{
2196 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
2197 DIRTY_MEMORY_BLOCK_SIZE);
2198 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
2199 DIRTY_MEMORY_BLOCK_SIZE);
2200 int i;
2201
2202 /* Only need to extend if block count increased */
2203 if (new_num_blocks <= old_num_blocks) {
2204 return;
2205 }
2206
2207 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
2208 DirtyMemoryBlocks *old_blocks;
2209 DirtyMemoryBlocks *new_blocks;
2210 int j;
2211
2212 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
2213 new_blocks = g_malloc(sizeof(*new_blocks) +
2214 sizeof(new_blocks->blocks[0]) * new_num_blocks);
2215
2216 if (old_num_blocks) {
2217 memcpy(new_blocks->blocks, old_blocks->blocks,
2218 old_num_blocks * sizeof(old_blocks->blocks[0]));
2219 }
2220
2221 for (j = old_num_blocks; j < new_num_blocks; j++) {
2222 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
2223 }
2224
2225 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
2226
2227 if (old_blocks) {
2228 g_free_rcu(old_blocks, rcu);
2229 }
2230 }
2231}
2232
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002233static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
Avi Kivityc5705a72011-12-20 15:59:12 +02002234{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002235 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01002236 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002237 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002238 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002239
Juan Quintelab8c48992017-03-21 17:44:30 +01002240 old_ram_size = last_ram_page();
Avi Kivityc5705a72011-12-20 15:59:12 +02002241
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002242 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002243 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002244
2245 if (!new_block->host) {
2246 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002247 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002248 new_block->mr, &err);
2249 if (err) {
2250 error_propagate(errp, err);
2251 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002252 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002253 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002254 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002255 new_block->host = phys_mem_alloc(new_block->max_length,
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002256 &new_block->mr->align, shared);
Markus Armbruster39228252013-07-31 15:11:11 +02002257 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08002258 error_setg_errno(errp, errno,
2259 "cannot set up guest memory '%s'",
2260 memory_region_name(new_block->mr));
2261 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002262 return;
Markus Armbruster39228252013-07-31 15:11:11 +02002263 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002264 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002265 }
2266 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002267
Li Zhijiandd631692015-07-02 20:18:06 +08002268 new_ram_size = MAX(old_ram_size,
2269 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
2270 if (new_ram_size > old_ram_size) {
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002271 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08002272 }
Mike Day0d53d9f2015-01-21 13:45:24 +01002273 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
2274 * QLIST (which has an RCU-friendly variant) does not have insertion at
2275 * tail, so save the last element in last_block.
2276 */
Peter Xu99e15582017-05-12 12:17:39 +08002277 RAMBLOCK_FOREACH(block) {
Mike Day0d53d9f2015-01-21 13:45:24 +01002278 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002279 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002280 break;
2281 }
2282 }
2283 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002284 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002285 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002286 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002287 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04002288 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002289 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002290 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06002291
Mike Day0dc3f442013-09-05 14:41:35 -04002292 /* Write list before version */
2293 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002294 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002295 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002296
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002297 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01002298 new_block->used_length,
2299 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002300
Paolo Bonzinia904c912015-01-21 16:18:35 +01002301 if (new_block->host) {
2302 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2303 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08002304 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01002305 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzini0987d732016-12-21 00:31:36 +08002306 ram_block_notify_add(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002307 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002308}
2309
Hikaru Nishidad5dbde42018-09-24 21:32:05 +09002310#ifdef CONFIG_POSIX
Marc-André Lureau38b33622017-06-02 18:12:23 +04002311RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
Junyan Hecbfc0172018-07-18 15:47:58 +08002312 uint32_t ram_flags, int fd,
Marc-André Lureau38b33622017-06-02 18:12:23 +04002313 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002314{
2315 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002316 Error *local_err = NULL;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002317 int64_t file_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002318
Junyan Hea4de8552018-07-18 15:48:00 +08002319 /* Just support these ram flags by now. */
2320 assert((ram_flags & ~(RAM_SHARED | RAM_PMEM)) == 0);
2321
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002322 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002323 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08002324 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002325 }
2326
Marc-André Lureaue45e7ae2017-06-02 18:12:21 +04002327 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2328 error_setg(errp,
2329 "host lacks kvm mmu notifiers, -mem-path unsupported");
2330 return NULL;
2331 }
2332
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002333 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2334 /*
2335 * file_ram_alloc() needs to allocate just like
2336 * phys_mem_alloc, but we haven't bothered to provide
2337 * a hook there.
2338 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002339 error_setg(errp,
2340 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08002341 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002342 }
2343
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002344 size = HOST_PAGE_ALIGN(size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002345 file_size = get_file_size(fd);
2346 if (file_size > 0 && file_size < size) {
2347 error_setg(errp, "backing store %s size 0x%" PRIx64
2348 " does not match 'size' option 0x" RAM_ADDR_FMT,
2349 mem_path, file_size, size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002350 return NULL;
2351 }
2352
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002353 new_block = g_malloc0(sizeof(*new_block));
2354 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002355 new_block->used_length = size;
2356 new_block->max_length = size;
Junyan Hecbfc0172018-07-18 15:47:58 +08002357 new_block->flags = ram_flags;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002358 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002359 if (!new_block->host) {
2360 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08002361 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002362 }
2363
Junyan Hecbfc0172018-07-18 15:47:58 +08002364 ram_block_add(new_block, &local_err, ram_flags & RAM_SHARED);
Hu Taoef701d72014-09-09 13:27:54 +08002365 if (local_err) {
2366 g_free(new_block);
2367 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002368 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002369 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002370 return new_block;
Marc-André Lureau38b33622017-06-02 18:12:23 +04002371
2372}
2373
2374
2375RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Junyan Hecbfc0172018-07-18 15:47:58 +08002376 uint32_t ram_flags, const char *mem_path,
Marc-André Lureau38b33622017-06-02 18:12:23 +04002377 Error **errp)
2378{
2379 int fd;
2380 bool created;
2381 RAMBlock *block;
2382
2383 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2384 if (fd < 0) {
2385 return NULL;
2386 }
2387
Junyan Hecbfc0172018-07-18 15:47:58 +08002388 block = qemu_ram_alloc_from_fd(size, mr, ram_flags, fd, errp);
Marc-André Lureau38b33622017-06-02 18:12:23 +04002389 if (!block) {
2390 if (created) {
2391 unlink(mem_path);
2392 }
2393 close(fd);
2394 return NULL;
2395 }
2396
2397 return block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002398}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002399#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002400
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002401static
Fam Zheng528f46a2016-03-01 14:18:18 +08002402RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2403 void (*resized)(const char*,
2404 uint64_t length,
2405 void *host),
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002406 void *host, bool resizeable, bool share,
Fam Zheng528f46a2016-03-01 14:18:18 +08002407 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002408{
2409 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002410 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002411
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002412 size = HOST_PAGE_ALIGN(size);
2413 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002414 new_block = g_malloc0(sizeof(*new_block));
2415 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002416 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002417 new_block->used_length = size;
2418 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002419 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002420 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002421 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002422 new_block->host = host;
2423 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002424 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002425 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002426 if (resizeable) {
2427 new_block->flags |= RAM_RESIZEABLE;
2428 }
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002429 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002430 if (local_err) {
2431 g_free(new_block);
2432 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002433 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002434 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002435 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002436}
2437
Fam Zheng528f46a2016-03-01 14:18:18 +08002438RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002439 MemoryRegion *mr, Error **errp)
2440{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002441 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2442 false, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002443}
2444
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002445RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2446 MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00002447{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002448 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2449 share, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002450}
2451
Fam Zheng528f46a2016-03-01 14:18:18 +08002452RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002453 void (*resized)(const char*,
2454 uint64_t length,
2455 void *host),
2456 MemoryRegion *mr, Error **errp)
2457{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002458 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2459 false, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00002460}
bellarde9a1ab12007-02-08 23:08:38 +00002461
Paolo Bonzini43771532013-09-09 17:58:40 +02002462static void reclaim_ramblock(RAMBlock *block)
2463{
2464 if (block->flags & RAM_PREALLOC) {
2465 ;
2466 } else if (xen_enabled()) {
2467 xen_invalidate_map_cache_entry(block->host);
2468#ifndef _WIN32
2469 } else if (block->fd >= 0) {
Murilo Opsfelder Araujo53adb9d2019-01-30 21:36:05 -02002470 qemu_ram_munmap(block->fd, block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02002471 close(block->fd);
2472#endif
2473 } else {
2474 qemu_anon_ram_free(block->host, block->max_length);
2475 }
2476 g_free(block);
2477}
2478
Fam Zhengf1060c52016-03-01 14:18:22 +08002479void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00002480{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02002481 if (!block) {
2482 return;
2483 }
2484
Paolo Bonzini0987d732016-12-21 00:31:36 +08002485 if (block->host) {
2486 ram_block_notify_remove(block->host, block->max_length);
2487 }
2488
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002489 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08002490 QLIST_REMOVE_RCU(block, next);
2491 ram_list.mru_block = NULL;
2492 /* Write list before version */
2493 smp_wmb();
2494 ram_list.version++;
2495 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002496 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00002497}
2498
Huang Yingcd19cfa2011-03-02 08:56:19 +01002499#ifndef _WIN32
2500void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2501{
2502 RAMBlock *block;
2503 ram_addr_t offset;
2504 int flags;
2505 void *area, *vaddr;
2506
Peter Xu99e15582017-05-12 12:17:39 +08002507 RAMBLOCK_FOREACH(block) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002508 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002509 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02002510 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002511 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002512 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02002513 } else if (xen_enabled()) {
2514 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002515 } else {
2516 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02002517 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002518 flags |= (block->flags & RAM_SHARED ?
2519 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02002520 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2521 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002522 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02002523 /*
2524 * Remap needs to match alloc. Accelerators that
2525 * set phys_mem_alloc never remap. If they did,
2526 * we'd need a remap hook here.
2527 */
2528 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2529
Huang Yingcd19cfa2011-03-02 08:56:19 +01002530 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2531 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2532 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002533 }
2534 if (area != vaddr) {
Alistair Francis493d89b2018-02-03 09:43:14 +01002535 error_report("Could not remap addr: "
2536 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2537 length, addr);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002538 exit(1);
2539 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002540 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002541 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002542 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01002543 }
2544 }
2545}
2546#endif /* !_WIN32 */
2547
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002548/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04002549 * This should not be used for general purpose DMA. Use address_space_map
2550 * or address_space_rw instead. For local memory (e.g. video ram) that the
2551 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04002552 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002553 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002554 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002555void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002556{
Gonglei3655cb92016-02-20 10:35:20 +08002557 RAMBlock *block = ram_block;
2558
2559 if (block == NULL) {
2560 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002561 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002562 }
Mike Dayae3a7042013-09-05 14:41:35 -04002563
2564 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002565 /* We need to check if the requested address is in the RAM
2566 * because we don't want to map the entire memory in QEMU.
2567 * In that case just map until the end of the page.
2568 */
2569 if (block->offset == 0) {
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002570 return xen_map_cache(addr, 0, 0, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002571 }
Mike Dayae3a7042013-09-05 14:41:35 -04002572
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002573 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002574 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002575 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00002576}
2577
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002578/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04002579 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04002580 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002581 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04002582 */
Gonglei3655cb92016-02-20 10:35:20 +08002583static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002584 hwaddr *size, bool lock)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002585{
Gonglei3655cb92016-02-20 10:35:20 +08002586 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002587 if (*size == 0) {
2588 return NULL;
2589 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002590
Gonglei3655cb92016-02-20 10:35:20 +08002591 if (block == NULL) {
2592 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002593 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002594 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002595 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002596
2597 if (xen_enabled() && block->host == NULL) {
2598 /* We need to check if the requested address is in the RAM
2599 * because we don't want to map the entire memory in QEMU.
2600 * In that case just map the requested area.
2601 */
2602 if (block->offset == 0) {
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002603 return xen_map_cache(addr, *size, lock, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002604 }
2605
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002606 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002607 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002608
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002609 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002610}
2611
Dr. David Alan Gilbertf90bb712018-03-12 17:20:57 +00002612/* Return the offset of a hostpointer within a ramblock */
2613ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2614{
2615 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2616 assert((uintptr_t)host >= (uintptr_t)rb->host);
2617 assert(res < rb->max_length);
2618
2619 return res;
2620}
2621
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002622/*
2623 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2624 * in that RAMBlock.
2625 *
2626 * ptr: Host pointer to look up
2627 * round_offset: If true round the result offset down to a page boundary
2628 * *ram_addr: set to result ram_addr
2629 * *offset: set to result offset within the RAMBlock
2630 *
2631 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04002632 *
2633 * By the time this function returns, the returned pointer is not protected
2634 * by RCU anymore. If the caller is not within an RCU critical section and
2635 * does not hold the iothread lock, it must have other means of protecting the
2636 * pointer, such as a reference to the region that includes the incoming
2637 * ram_addr_t.
2638 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002639RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002640 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00002641{
pbrook94a6b542009-04-11 17:15:54 +00002642 RAMBlock *block;
2643 uint8_t *host = ptr;
2644
Jan Kiszka868bb332011-06-21 22:59:09 +02002645 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02002646 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04002647 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02002648 ram_addr = xen_ram_addr_from_mapcache(ptr);
2649 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002650 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01002651 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002652 }
Mike Day0dc3f442013-09-05 14:41:35 -04002653 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002654 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002655 }
2656
Mike Day0dc3f442013-09-05 14:41:35 -04002657 rcu_read_lock();
2658 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002659 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002660 goto found;
2661 }
2662
Peter Xu99e15582017-05-12 12:17:39 +08002663 RAMBLOCK_FOREACH(block) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002664 /* This case append when the block is not mapped. */
2665 if (block->host == NULL) {
2666 continue;
2667 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002668 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002669 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06002670 }
pbrook94a6b542009-04-11 17:15:54 +00002671 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002672
Mike Day0dc3f442013-09-05 14:41:35 -04002673 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002674 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02002675
2676found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002677 *offset = (host - block->host);
2678 if (round_offset) {
2679 *offset &= TARGET_PAGE_MASK;
2680 }
Mike Day0dc3f442013-09-05 14:41:35 -04002681 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002682 return block;
2683}
2684
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002685/*
2686 * Finds the named RAMBlock
2687 *
2688 * name: The name of RAMBlock to find
2689 *
2690 * Returns: RAMBlock (or NULL if not found)
2691 */
2692RAMBlock *qemu_ram_block_by_name(const char *name)
2693{
2694 RAMBlock *block;
2695
Peter Xu99e15582017-05-12 12:17:39 +08002696 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002697 if (!strcmp(name, block->idstr)) {
2698 return block;
2699 }
2700 }
2701
2702 return NULL;
2703}
2704
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002705/* Some of the softmmu routines need to translate from a host pointer
2706 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002707ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002708{
2709 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02002710 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002711
Paolo Bonzinif615f392016-05-26 10:07:50 +02002712 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002713 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002714 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002715 }
2716
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002717 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002718}
Alex Williamsonf471a172010-06-11 11:11:42 -06002719
Peter Maydell27266272017-11-20 18:08:27 +00002720/* Called within RCU critical section. */
2721void memory_notdirty_write_prepare(NotDirtyInfo *ndi,
2722 CPUState *cpu,
2723 vaddr mem_vaddr,
2724 ram_addr_t ram_addr,
2725 unsigned size)
2726{
2727 ndi->cpu = cpu;
2728 ndi->ram_addr = ram_addr;
2729 ndi->mem_vaddr = mem_vaddr;
2730 ndi->size = size;
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002731 ndi->pages = NULL;
Peter Maydell27266272017-11-20 18:08:27 +00002732
2733 assert(tcg_enabled());
2734 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002735 ndi->pages = page_collection_lock(ram_addr, ram_addr + size);
2736 tb_invalidate_phys_page_fast(ndi->pages, ram_addr, size);
Peter Maydell27266272017-11-20 18:08:27 +00002737 }
2738}
2739
2740/* Called within RCU critical section. */
2741void memory_notdirty_write_complete(NotDirtyInfo *ndi)
2742{
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002743 if (ndi->pages) {
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04002744 assert(tcg_enabled());
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002745 page_collection_unlock(ndi->pages);
2746 ndi->pages = NULL;
Peter Maydell27266272017-11-20 18:08:27 +00002747 }
2748
2749 /* Set both VGA and migration bits for simplicity and to remove
2750 * the notdirty callback faster.
2751 */
2752 cpu_physical_memory_set_dirty_range(ndi->ram_addr, ndi->size,
2753 DIRTY_CLIENTS_NOCODE);
2754 /* we remove the notdirty callback only if the code has been
2755 flushed */
2756 if (!cpu_physical_memory_is_clean(ndi->ram_addr)) {
2757 tlb_set_dirty(ndi->cpu, ndi->mem_vaddr);
2758 }
2759}
2760
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002761/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002762static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002763 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002764{
Peter Maydell27266272017-11-20 18:08:27 +00002765 NotDirtyInfo ndi;
Alex Bennéeba051fb2016-10-27 16:10:16 +01002766
Peter Maydell27266272017-11-20 18:08:27 +00002767 memory_notdirty_write_prepare(&ndi, current_cpu, current_cpu->mem_io_vaddr,
2768 ram_addr, size);
2769
Peter Maydell6d3ede52018-06-15 14:57:14 +01002770 stn_p(qemu_map_ram_ptr(NULL, ram_addr), size, val);
Peter Maydell27266272017-11-20 18:08:27 +00002771 memory_notdirty_write_complete(&ndi);
bellard1ccde1c2004-02-06 19:46:14 +00002772}
2773
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002774static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002775 unsigned size, bool is_write,
2776 MemTxAttrs attrs)
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002777{
2778 return is_write;
2779}
2780
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002781static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002782 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002783 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002784 .endianness = DEVICE_NATIVE_ENDIAN,
Andrew Baumannad528782017-10-13 11:19:13 -07002785 .valid = {
2786 .min_access_size = 1,
2787 .max_access_size = 8,
2788 .unaligned = false,
2789 },
2790 .impl = {
2791 .min_access_size = 1,
2792 .max_access_size = 8,
2793 .unaligned = false,
2794 },
bellard1ccde1c2004-02-06 19:46:14 +00002795};
2796
pbrook0f459d12008-06-09 00:20:13 +00002797/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002798static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002799{
Andreas Färber93afead2013-08-26 03:41:01 +02002800 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002801 CPUClass *cc = CPU_GET_CLASS(cpu);
pbrook0f459d12008-06-09 00:20:13 +00002802 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002803 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002804
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002805 assert(tcg_enabled());
Andreas Färberff4700b2013-08-26 18:23:18 +02002806 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002807 /* We re-entered the check after replacing the TB. Now raise
2808 * the debug interrupt so that is will trigger after the
2809 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002810 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002811 return;
2812 }
Andreas Färber93afead2013-08-26 03:41:01 +02002813 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Julian Brown40612002017-02-07 18:29:59 +00002814 vaddr = cc->adjust_watchpoint_address(cpu, vaddr, len);
Andreas Färberff4700b2013-08-26 18:23:18 +02002815 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002816 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2817 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002818 if (flags == BP_MEM_READ) {
2819 wp->flags |= BP_WATCHPOINT_HIT_READ;
2820 } else {
2821 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2822 }
2823 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002824 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002825 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002826 if (wp->flags & BP_CPU &&
2827 !cc->debug_check_watchpoint(cpu, wp)) {
2828 wp->flags &= ~BP_WATCHPOINT_HIT;
2829 continue;
2830 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002831 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002832
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002833 mmap_lock();
Andreas Färber239c51a2013-09-01 17:12:23 +02002834 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002835 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002836 cpu->exception_index = EXCP_DEBUG;
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002837 mmap_unlock();
Andreas Färber5638d182013-08-27 17:52:12 +02002838 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002839 } else {
Richard Henderson9b990ee2017-10-13 10:50:02 -07002840 /* Force execution of one insn next time. */
2841 cpu->cflags_next_tb = 1 | curr_cflags();
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002842 mmap_unlock();
Peter Maydell6886b982016-05-17 15:18:04 +01002843 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002844 }
aliguori06d55cc2008-11-18 20:24:06 +00002845 }
aliguori6e140f22008-11-18 20:37:55 +00002846 } else {
2847 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002848 }
2849 }
2850}
2851
pbrook6658ffb2007-03-16 23:58:11 +00002852/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2853 so these check for a hit then pass through to the normal out-of-line
2854 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002855static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2856 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002857{
Peter Maydell66b9b432015-04-26 16:49:24 +01002858 MemTxResult res;
2859 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002860 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2861 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002862
Peter Maydell66b9b432015-04-26 16:49:24 +01002863 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002864 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002865 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002866 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002867 break;
2868 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002869 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002870 break;
2871 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002872 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002873 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002874 case 8:
2875 data = address_space_ldq(as, addr, attrs, &res);
2876 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002877 default: abort();
2878 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002879 *pdata = data;
2880 return res;
2881}
2882
2883static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2884 uint64_t val, unsigned size,
2885 MemTxAttrs attrs)
2886{
2887 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002888 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2889 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002890
2891 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2892 switch (size) {
2893 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002894 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002895 break;
2896 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002897 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002898 break;
2899 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002900 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002901 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002902 case 8:
2903 address_space_stq(as, addr, val, attrs, &res);
2904 break;
Peter Maydell66b9b432015-04-26 16:49:24 +01002905 default: abort();
2906 }
2907 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002908}
2909
Avi Kivity1ec9b902012-01-02 12:47:48 +02002910static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002911 .read_with_attrs = watch_mem_read,
2912 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002913 .endianness = DEVICE_NATIVE_ENDIAN,
Paolo Bonzini306526b2017-10-17 14:16:05 +02002914 .valid = {
2915 .min_access_size = 1,
2916 .max_access_size = 8,
2917 .unaligned = false,
2918 },
2919 .impl = {
2920 .min_access_size = 1,
2921 .max_access_size = 8,
2922 .unaligned = false,
2923 },
pbrook6658ffb2007-03-16 23:58:11 +00002924};
pbrook6658ffb2007-03-16 23:58:11 +00002925
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01002926static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08002927 MemTxAttrs attrs, uint8_t *buf, hwaddr len);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002928static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08002929 const uint8_t *buf, hwaddr len);
2930static bool flatview_access_valid(FlatView *fv, hwaddr addr, hwaddr len,
Peter Maydelleace72b2018-05-31 14:50:52 +01002931 bool is_write, MemTxAttrs attrs);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002932
Peter Maydellf25a49e2015-04-26 16:49:24 +01002933static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2934 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002935{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002936 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002937 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002938 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002939
blueswir1db7b5422007-05-26 17:36:03 +00002940#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002941 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002942 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002943#endif
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002944 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
Peter Maydell5c9eb022015-04-26 16:49:24 +01002945 if (res) {
2946 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002947 }
Peter Maydell6d3ede52018-06-15 14:57:14 +01002948 *data = ldn_p(buf, len);
2949 return MEMTX_OK;
blueswir1db7b5422007-05-26 17:36:03 +00002950}
2951
Peter Maydellf25a49e2015-04-26 16:49:24 +01002952static MemTxResult subpage_write(void *opaque, hwaddr addr,
2953 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002954{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002955 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002956 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002957
blueswir1db7b5422007-05-26 17:36:03 +00002958#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002959 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002960 " value %"PRIx64"\n",
2961 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002962#endif
Peter Maydell6d3ede52018-06-15 14:57:14 +01002963 stn_p(buf, len, value);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002964 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002965}
2966
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002967static bool subpage_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002968 unsigned len, bool is_write,
2969 MemTxAttrs attrs)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002970{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002971 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002972#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002973 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002974 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002975#endif
2976
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002977 return flatview_access_valid(subpage->fv, addr + subpage->base,
Peter Maydelleace72b2018-05-31 14:50:52 +01002978 len, is_write, attrs);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002979}
2980
Avi Kivity70c68e42012-01-02 12:32:48 +02002981static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002982 .read_with_attrs = subpage_read,
2983 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002984 .impl.min_access_size = 1,
2985 .impl.max_access_size = 8,
2986 .valid.min_access_size = 1,
2987 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002988 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002989 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002990};
2991
Anthony Liguoric227f092009-10-01 16:12:16 -05002992static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002993 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002994{
2995 int idx, eidx;
2996
2997 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2998 return -1;
2999 idx = SUBPAGE_IDX(start);
3000 eidx = SUBPAGE_IDX(end);
3001#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08003002 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
3003 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00003004#endif
blueswir1db7b5422007-05-26 17:36:03 +00003005 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02003006 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00003007 }
3008
3009 return 0;
3010}
3011
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003012static subpage_t *subpage_init(FlatView *fv, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00003013{
Anthony Liguoric227f092009-10-01 16:12:16 -05003014 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003015
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01003016 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003017 mmio->fv = fv;
aliguori1eec6142009-02-05 22:06:18 +00003018 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003019 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07003020 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02003021 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00003022#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08003023 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
3024 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00003025#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02003026 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00003027
3028 return mmio;
3029}
3030
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003031static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02003032{
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003033 assert(fv);
Avi Kivity5312bd82012-02-12 18:32:55 +02003034 MemoryRegionSection section = {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003035 .fv = fv,
Avi Kivity5312bd82012-02-12 18:32:55 +02003036 .mr = mr,
3037 .offset_within_address_space = 0,
3038 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02003039 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02003040 };
3041
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003042 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02003043}
3044
Peter Maydell8af36742017-12-13 17:52:28 +00003045static void readonly_mem_write(void *opaque, hwaddr addr,
3046 uint64_t val, unsigned size)
3047{
3048 /* Ignore any write to ROM. */
3049}
3050
3051static bool readonly_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01003052 unsigned size, bool is_write,
3053 MemTxAttrs attrs)
Peter Maydell8af36742017-12-13 17:52:28 +00003054{
3055 return is_write;
3056}
3057
3058/* This will only be used for writes, because reads are special cased
3059 * to directly access the underlying host ram.
3060 */
3061static const MemoryRegionOps readonly_mem_ops = {
3062 .write = readonly_mem_write,
3063 .valid.accepts = readonly_mem_accepts,
3064 .endianness = DEVICE_NATIVE_ENDIAN,
3065 .valid = {
3066 .min_access_size = 1,
3067 .max_access_size = 8,
3068 .unaligned = false,
3069 },
3070 .impl = {
3071 .min_access_size = 1,
3072 .max_access_size = 8,
3073 .unaligned = false,
3074 },
3075};
3076
Peter Maydell2d54f192018-06-15 14:57:14 +01003077MemoryRegionSection *iotlb_to_section(CPUState *cpu,
3078 hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02003079{
Peter Maydella54c87b2016-01-21 14:15:05 +00003080 int asidx = cpu_asidx_from_attrs(cpu, attrs);
3081 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01003082 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01003083 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02003084
Peter Maydell2d54f192018-06-15 14:57:14 +01003085 return &sections[index & ~TARGET_PAGE_MASK];
Avi Kivityaa102232012-03-08 17:06:55 +02003086}
3087
Avi Kivitye9179ce2009-06-14 11:38:52 +03003088static void io_mem_init(void)
3089{
Peter Maydell8af36742017-12-13 17:52:28 +00003090 memory_region_init_io(&io_mem_rom, NULL, &readonly_mem_ops,
3091 NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003092 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003093 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00003094
3095 /* io_mem_notdirty calls tb_invalidate_phys_page_fast,
3096 * which can be called without the iothread mutex.
3097 */
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003098 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003099 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00003100 memory_region_clear_global_locking(&io_mem_notdirty);
3101
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003102 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003103 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003104}
3105
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10003106AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
Avi Kivityac1970f2012-10-03 16:22:53 +02003107{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003108 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
3109 uint16_t n;
3110
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003111 n = dummy_section(&d->map, fv, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003112 assert(n == PHYS_SECTION_UNASSIGNED);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003113 n = dummy_section(&d->map, fv, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003114 assert(n == PHYS_SECTION_NOTDIRTY);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003115 n = dummy_section(&d->map, fv, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003116 assert(n == PHYS_SECTION_ROM);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003117 n = dummy_section(&d->map, fv, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003118 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02003119
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02003120 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003121
3122 return d;
Paolo Bonzini00752702013-05-29 12:13:54 +02003123}
3124
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003125void address_space_dispatch_free(AddressSpaceDispatch *d)
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01003126{
3127 phys_sections_free(&d->map);
3128 g_free(d);
3129}
3130
Avi Kivity1d711482012-10-02 18:54:45 +02003131static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02003132{
Peter Maydell32857f42015-10-01 15:29:50 +01003133 CPUAddressSpace *cpuas;
3134 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02003135
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04003136 assert(tcg_enabled());
Avi Kivity117712c2012-02-12 21:23:17 +02003137 /* since each CPU stores ram addresses in its TLB cache, we must
3138 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01003139 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
3140 cpu_reloading_memory_map();
3141 /* The CPU and TLB are protected by the iothread lock.
3142 * We reload the dispatch pointer now because cpu_reloading_memory_map()
3143 * may have split the RCU critical section.
3144 */
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003145 d = address_space_to_dispatch(cpuas->as);
Alex Bennéef35e44e2016-10-21 16:34:18 +01003146 atomic_rcu_set(&cpuas->memory_dispatch, d);
Alex Bennéed10eb082016-11-14 14:17:28 +00003147 tlb_flush(cpuas->cpu);
Avi Kivity50c1e142012-02-08 21:36:02 +02003148}
3149
Avi Kivity62152b82011-07-26 14:26:14 +03003150static void memory_map_init(void)
3151{
Anthony Liguori7267c092011-08-20 22:09:37 -05003152 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01003153
Paolo Bonzini57271d62013-11-07 17:14:37 +01003154 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003155 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03003156
Anthony Liguori7267c092011-08-20 22:09:37 -05003157 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02003158 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
3159 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003160 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03003161}
3162
3163MemoryRegion *get_system_memory(void)
3164{
3165 return system_memory;
3166}
3167
Avi Kivity309cb472011-08-08 16:09:03 +03003168MemoryRegion *get_system_io(void)
3169{
3170 return system_io;
3171}
3172
pbrooke2eef172008-06-08 01:09:01 +00003173#endif /* !defined(CONFIG_USER_ONLY) */
3174
bellard13eb76e2004-01-24 15:23:36 +00003175/* physical memory access (slow version, mainly for debug) */
3176#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02003177int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003178 uint8_t *buf, target_ulong len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003179{
Li Zhijian0c249ff2019-01-17 20:49:01 +08003180 int flags;
3181 target_ulong l, page;
pbrook53a59602006-03-25 19:31:22 +00003182 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003183
3184 while (len > 0) {
3185 page = addr & TARGET_PAGE_MASK;
3186 l = (page + TARGET_PAGE_SIZE) - addr;
3187 if (l > len)
3188 l = len;
3189 flags = page_get_flags(page);
3190 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003191 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003192 if (is_write) {
3193 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003194 return -1;
bellard579a97f2007-11-11 14:26:47 +00003195 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003196 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003197 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003198 memcpy(p, buf, l);
3199 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003200 } else {
3201 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003202 return -1;
bellard579a97f2007-11-11 14:26:47 +00003203 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003204 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003205 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003206 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003207 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003208 }
3209 len -= l;
3210 buf += l;
3211 addr += l;
3212 }
Paul Brooka68fe892010-03-01 00:08:59 +00003213 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003214}
bellard8df1cd02005-01-28 22:37:22 +00003215
bellard13eb76e2004-01-24 15:23:36 +00003216#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003217
Paolo Bonzini845b6212015-03-23 11:45:53 +01003218static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02003219 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003220{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003221 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003222 addr += memory_region_get_ram_addr(mr);
3223
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003224 /* No early return if dirty_log_mask is or becomes 0, because
3225 * cpu_physical_memory_set_dirty_range will still call
3226 * xen_modified_memory.
3227 */
3228 if (dirty_log_mask) {
3229 dirty_log_mask =
3230 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003231 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003232 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02003233 assert(tcg_enabled());
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003234 tb_invalidate_phys_range(addr, addr + length);
3235 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
3236 }
3237 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003238}
3239
Stefan Hajnoczi047be4e2019-01-29 11:46:04 +00003240void memory_region_flush_rom_device(MemoryRegion *mr, hwaddr addr, hwaddr size)
3241{
3242 /*
3243 * In principle this function would work on other memory region types too,
3244 * but the ROM device use case is the only one where this operation is
3245 * necessary. Other memory regions should use the
3246 * address_space_read/write() APIs.
3247 */
3248 assert(memory_region_is_romd(mr));
3249
3250 invalidate_and_set_dirty(mr, addr, size);
3251}
3252
Richard Henderson23326162013-07-08 14:55:59 -07003253static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02003254{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02003255 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07003256
3257 /* Regions are assumed to support 1-4 byte accesses unless
3258 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07003259 if (access_size_max == 0) {
3260 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003261 }
Richard Henderson23326162013-07-08 14:55:59 -07003262
3263 /* Bound the maximum access by the alignment of the address. */
3264 if (!mr->ops->impl.unaligned) {
3265 unsigned align_size_max = addr & -addr;
3266 if (align_size_max != 0 && align_size_max < access_size_max) {
3267 access_size_max = align_size_max;
3268 }
3269 }
3270
3271 /* Don't attempt accesses larger than the maximum. */
3272 if (l > access_size_max) {
3273 l = access_size_max;
3274 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01003275 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07003276
3277 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003278}
3279
Jan Kiszka4840f102015-06-18 18:47:22 +02003280static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02003281{
Jan Kiszka4840f102015-06-18 18:47:22 +02003282 bool unlocked = !qemu_mutex_iothread_locked();
3283 bool release_lock = false;
3284
3285 if (unlocked && mr->global_locking) {
3286 qemu_mutex_lock_iothread();
3287 unlocked = false;
3288 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003289 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003290 if (mr->flush_coalesced_mmio) {
3291 if (unlocked) {
3292 qemu_mutex_lock_iothread();
3293 }
3294 qemu_flush_coalesced_mmio_buffer();
3295 if (unlocked) {
3296 qemu_mutex_unlock_iothread();
3297 }
3298 }
3299
3300 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003301}
3302
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003303/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003304static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3305 MemTxAttrs attrs,
3306 const uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003307 hwaddr len, hwaddr addr1,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003308 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00003309{
bellard13eb76e2004-01-24 15:23:36 +00003310 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003311 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01003312 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02003313 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00003314
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003315 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003316 if (!memory_access_is_direct(mr, true)) {
3317 release_lock |= prepare_mmio_access(mr);
3318 l = memory_access_size(mr, l, addr1);
3319 /* XXX: could force current_cpu to NULL to avoid
3320 potential bugs */
Peter Maydell6d3ede52018-06-15 14:57:14 +01003321 val = ldn_p(buf, l);
3322 result |= memory_region_dispatch_write(mr, addr1, val, l, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003323 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003324 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003325 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003326 memcpy(ptr, buf, l);
3327 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00003328 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003329
3330 if (release_lock) {
3331 qemu_mutex_unlock_iothread();
3332 release_lock = false;
3333 }
3334
bellard13eb76e2004-01-24 15:23:36 +00003335 len -= l;
3336 buf += l;
3337 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003338
3339 if (!len) {
3340 break;
3341 }
3342
3343 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003344 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003345 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02003346
Peter Maydell3b643492015-04-26 16:49:23 +01003347 return result;
bellard13eb76e2004-01-24 15:23:36 +00003348}
bellard8df1cd02005-01-28 22:37:22 +00003349
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003350/* Called from RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003351static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003352 const uint8_t *buf, hwaddr len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003353{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003354 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003355 hwaddr addr1;
3356 MemoryRegion *mr;
3357 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003358
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003359 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003360 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003361 result = flatview_write_continue(fv, addr, attrs, buf, len,
3362 addr1, l, mr);
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003363
3364 return result;
3365}
3366
3367/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003368MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
3369 MemTxAttrs attrs, uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003370 hwaddr len, hwaddr addr1, hwaddr l,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003371 MemoryRegion *mr)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003372{
3373 uint8_t *ptr;
3374 uint64_t val;
3375 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003376 bool release_lock = false;
3377
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003378 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003379 if (!memory_access_is_direct(mr, false)) {
3380 /* I/O case */
3381 release_lock |= prepare_mmio_access(mr);
3382 l = memory_access_size(mr, l, addr1);
Peter Maydell6d3ede52018-06-15 14:57:14 +01003383 result |= memory_region_dispatch_read(mr, addr1, &val, l, attrs);
3384 stn_p(buf, l, val);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003385 } else {
3386 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003387 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003388 memcpy(buf, ptr, l);
3389 }
3390
3391 if (release_lock) {
3392 qemu_mutex_unlock_iothread();
3393 release_lock = false;
3394 }
3395
3396 len -= l;
3397 buf += l;
3398 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003399
3400 if (!len) {
3401 break;
3402 }
3403
3404 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003405 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003406 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003407
3408 return result;
3409}
3410
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003411/* Called from RCU critical section. */
3412static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003413 MemTxAttrs attrs, uint8_t *buf, hwaddr len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003414{
3415 hwaddr l;
3416 hwaddr addr1;
3417 MemoryRegion *mr;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003418
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003419 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003420 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003421 return flatview_read_continue(fv, addr, attrs, buf, len,
3422 addr1, l, mr);
Avi Kivityac1970f2012-10-03 16:22:53 +02003423}
3424
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003425MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003426 MemTxAttrs attrs, uint8_t *buf, hwaddr len)
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003427{
3428 MemTxResult result = MEMTX_OK;
3429 FlatView *fv;
3430
3431 if (len > 0) {
3432 rcu_read_lock();
3433 fv = address_space_to_flatview(as);
3434 result = flatview_read(fv, addr, attrs, buf, len);
3435 rcu_read_unlock();
3436 }
3437
3438 return result;
3439}
3440
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003441MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3442 MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003443 const uint8_t *buf, hwaddr len)
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003444{
3445 MemTxResult result = MEMTX_OK;
3446 FlatView *fv;
3447
3448 if (len > 0) {
3449 rcu_read_lock();
3450 fv = address_space_to_flatview(as);
3451 result = flatview_write(fv, addr, attrs, buf, len);
3452 rcu_read_unlock();
3453 }
3454
3455 return result;
3456}
3457
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003458MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003459 uint8_t *buf, hwaddr len, bool is_write)
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003460{
3461 if (is_write) {
3462 return address_space_write(as, addr, attrs, buf, len);
3463 } else {
3464 return address_space_read_full(as, addr, attrs, buf, len);
3465 }
3466}
3467
Avi Kivitya8170e52012-10-23 12:30:10 +02003468void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003469 hwaddr len, int is_write)
Avi Kivityac1970f2012-10-03 16:22:53 +02003470{
Peter Maydell5c9eb022015-04-26 16:49:24 +01003471 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3472 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02003473}
3474
Alexander Graf582b55a2013-12-11 14:17:44 +01003475enum write_rom_type {
3476 WRITE_DATA,
3477 FLUSH_CACHE,
3478};
3479
Peter Maydell75693e12018-12-14 13:30:48 +00003480static inline MemTxResult address_space_write_rom_internal(AddressSpace *as,
3481 hwaddr addr,
3482 MemTxAttrs attrs,
3483 const uint8_t *buf,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003484 hwaddr len,
Peter Maydell75693e12018-12-14 13:30:48 +00003485 enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00003486{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003487 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00003488 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003489 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003490 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00003491
Paolo Bonzini41063e12015-03-18 14:21:43 +01003492 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00003493 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003494 l = len;
Peter Maydell75693e12018-12-14 13:30:48 +00003495 mr = address_space_translate(as, addr, &addr1, &l, true, attrs);
ths3b46e622007-09-17 08:09:54 +00003496
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003497 if (!(memory_region_is_ram(mr) ||
3498 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02003499 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003500 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00003501 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003502 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01003503 switch (type) {
3504 case WRITE_DATA:
3505 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01003506 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003507 break;
3508 case FLUSH_CACHE:
3509 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
3510 break;
3511 }
bellardd0ecd2a2006-04-23 17:14:48 +00003512 }
3513 len -= l;
3514 buf += l;
3515 addr += l;
3516 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003517 rcu_read_unlock();
Peter Maydell75693e12018-12-14 13:30:48 +00003518 return MEMTX_OK;
bellardd0ecd2a2006-04-23 17:14:48 +00003519}
3520
Alexander Graf582b55a2013-12-11 14:17:44 +01003521/* used for ROM loading : can write in RAM and ROM */
Peter Maydell3c8133f2018-12-14 13:30:48 +00003522MemTxResult address_space_write_rom(AddressSpace *as, hwaddr addr,
3523 MemTxAttrs attrs,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003524 const uint8_t *buf, hwaddr len)
Alexander Graf582b55a2013-12-11 14:17:44 +01003525{
Peter Maydell3c8133f2018-12-14 13:30:48 +00003526 return address_space_write_rom_internal(as, addr, attrs,
3527 buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01003528}
3529
Li Zhijian0c249ff2019-01-17 20:49:01 +08003530void cpu_flush_icache_range(hwaddr start, hwaddr len)
Alexander Graf582b55a2013-12-11 14:17:44 +01003531{
3532 /*
3533 * This function should do the same thing as an icache flush that was
3534 * triggered from within the guest. For TCG we are always cache coherent,
3535 * so there is no need to flush anything. For KVM / Xen we need to flush
3536 * the host's instruction cache at least.
3537 */
3538 if (tcg_enabled()) {
3539 return;
3540 }
3541
Peter Maydell75693e12018-12-14 13:30:48 +00003542 address_space_write_rom_internal(&address_space_memory,
3543 start, MEMTXATTRS_UNSPECIFIED,
3544 NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01003545}
3546
aliguori6d16c2f2009-01-22 16:59:11 +00003547typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003548 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00003549 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003550 hwaddr addr;
3551 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003552 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00003553} BounceBuffer;
3554
3555static BounceBuffer bounce;
3556
aliguoriba223c22009-01-22 16:59:16 +00003557typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08003558 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003559 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003560} MapClient;
3561
Fam Zheng38e047b2015-03-16 17:03:35 +08003562QemuMutex map_client_list_lock;
Paolo Bonzinib58deb32018-12-06 11:58:10 +01003563static QLIST_HEAD(, MapClient) map_client_list
Blue Swirl72cf2d42009-09-12 07:36:22 +00003564 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003565
Fam Zhenge95205e2015-03-16 17:03:37 +08003566static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00003567{
Blue Swirl72cf2d42009-09-12 07:36:22 +00003568 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003569 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003570}
3571
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003572static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00003573{
3574 MapClient *client;
3575
Blue Swirl72cf2d42009-09-12 07:36:22 +00003576 while (!QLIST_EMPTY(&map_client_list)) {
3577 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08003578 qemu_bh_schedule(client->bh);
3579 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00003580 }
3581}
3582
Fam Zhenge95205e2015-03-16 17:03:37 +08003583void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003584{
3585 MapClient *client = g_malloc(sizeof(*client));
3586
Fam Zheng38e047b2015-03-16 17:03:35 +08003587 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08003588 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00003589 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003590 if (!atomic_read(&bounce.in_use)) {
3591 cpu_notify_map_clients_locked();
3592 }
Fam Zheng38e047b2015-03-16 17:03:35 +08003593 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003594}
3595
Fam Zheng38e047b2015-03-16 17:03:35 +08003596void cpu_exec_init_all(void)
3597{
3598 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01003599 /* The data structures we set up here depend on knowing the page size,
3600 * so no more changes can be made after this point.
3601 * In an ideal world, nothing we did before we had finished the
3602 * machine setup would care about the target page size, and we could
3603 * do this much later, rather than requiring board models to state
3604 * up front what their requirements are.
3605 */
3606 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08003607 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01003608 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08003609 qemu_mutex_init(&map_client_list_lock);
3610}
3611
Fam Zhenge95205e2015-03-16 17:03:37 +08003612void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003613{
Fam Zhenge95205e2015-03-16 17:03:37 +08003614 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00003615
Fam Zhenge95205e2015-03-16 17:03:37 +08003616 qemu_mutex_lock(&map_client_list_lock);
3617 QLIST_FOREACH(client, &map_client_list, link) {
3618 if (client->bh == bh) {
3619 cpu_unregister_map_client_do(client);
3620 break;
3621 }
3622 }
3623 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003624}
3625
3626static void cpu_notify_map_clients(void)
3627{
Fam Zheng38e047b2015-03-16 17:03:35 +08003628 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003629 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08003630 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00003631}
3632
Li Zhijian0c249ff2019-01-17 20:49:01 +08003633static bool flatview_access_valid(FlatView *fv, hwaddr addr, hwaddr len,
Peter Maydelleace72b2018-05-31 14:50:52 +01003634 bool is_write, MemTxAttrs attrs)
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003635{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003636 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003637 hwaddr l, xlat;
3638
3639 while (len > 0) {
3640 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003641 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003642 if (!memory_access_is_direct(mr, is_write)) {
3643 l = memory_access_size(mr, l, addr);
Peter Maydelleace72b2018-05-31 14:50:52 +01003644 if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003645 return false;
3646 }
3647 }
3648
3649 len -= l;
3650 addr += l;
3651 }
3652 return true;
3653}
3654
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003655bool address_space_access_valid(AddressSpace *as, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003656 hwaddr len, bool is_write,
Peter Maydellfddffa42018-05-31 14:50:52 +01003657 MemTxAttrs attrs)
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003658{
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003659 FlatView *fv;
3660 bool result;
3661
3662 rcu_read_lock();
3663 fv = address_space_to_flatview(as);
Peter Maydelleace72b2018-05-31 14:50:52 +01003664 result = flatview_access_valid(fv, addr, len, is_write, attrs);
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003665 rcu_read_unlock();
3666 return result;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003667}
3668
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003669static hwaddr
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003670flatview_extend_translation(FlatView *fv, hwaddr addr,
Peter Maydell53d07902018-05-31 14:50:52 +01003671 hwaddr target_len,
3672 MemoryRegion *mr, hwaddr base, hwaddr len,
3673 bool is_write, MemTxAttrs attrs)
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003674{
3675 hwaddr done = 0;
3676 hwaddr xlat;
3677 MemoryRegion *this_mr;
3678
3679 for (;;) {
3680 target_len -= len;
3681 addr += len;
3682 done += len;
3683 if (target_len == 0) {
3684 return done;
3685 }
3686
3687 len = target_len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003688 this_mr = flatview_translate(fv, addr, &xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +01003689 &len, is_write, attrs);
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003690 if (this_mr != mr || xlat != base + done) {
3691 return done;
3692 }
3693 }
3694}
3695
aliguori6d16c2f2009-01-22 16:59:11 +00003696/* Map a physical memory region into a host virtual address.
3697 * May map a subset of the requested range, given by and returned in *plen.
3698 * May return NULL if resources needed to perform the mapping are exhausted.
3699 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003700 * Use cpu_register_map_client() to know when retrying the map operation is
3701 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003702 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003703void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003704 hwaddr addr,
3705 hwaddr *plen,
Peter Maydellf26404f2018-05-31 14:50:52 +01003706 bool is_write,
3707 MemTxAttrs attrs)
aliguori6d16c2f2009-01-22 16:59:11 +00003708{
Avi Kivitya8170e52012-10-23 12:30:10 +02003709 hwaddr len = *plen;
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003710 hwaddr l, xlat;
3711 MemoryRegion *mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003712 void *ptr;
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003713 FlatView *fv;
aliguori6d16c2f2009-01-22 16:59:11 +00003714
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003715 if (len == 0) {
3716 return NULL;
3717 }
aliguori6d16c2f2009-01-22 16:59:11 +00003718
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003719 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003720 rcu_read_lock();
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003721 fv = address_space_to_flatview(as);
Peter Maydellefa99a22018-05-31 14:50:52 +01003722 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini41063e12015-03-18 14:21:43 +01003723
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003724 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003725 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01003726 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003727 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00003728 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02003729 /* Avoid unbounded allocations */
3730 l = MIN(l, TARGET_PAGE_SIZE);
3731 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003732 bounce.addr = addr;
3733 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003734
3735 memory_region_ref(mr);
3736 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003737 if (!is_write) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003738 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003739 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003740 }
aliguori6d16c2f2009-01-22 16:59:11 +00003741
Paolo Bonzini41063e12015-03-18 14:21:43 +01003742 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003743 *plen = l;
3744 return bounce.buffer;
3745 }
3746
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003747
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003748 memory_region_ref(mr);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003749 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
Peter Maydell53d07902018-05-31 14:50:52 +01003750 l, is_write, attrs);
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003751 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003752 rcu_read_unlock();
3753
3754 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003755}
3756
Avi Kivityac1970f2012-10-03 16:22:53 +02003757/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003758 * Will also mark the memory as dirty if is_write == 1. access_len gives
3759 * the amount of memory that was actually read or written by the caller.
3760 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003761void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3762 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003763{
3764 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003765 MemoryRegion *mr;
3766 ram_addr_t addr1;
3767
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003768 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003769 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003770 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003771 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003772 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003773 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003774 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003775 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003776 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003777 return;
3778 }
3779 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003780 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3781 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003782 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003783 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003784 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003785 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003786 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003787 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003788}
bellardd0ecd2a2006-04-23 17:14:48 +00003789
Avi Kivitya8170e52012-10-23 12:30:10 +02003790void *cpu_physical_memory_map(hwaddr addr,
3791 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003792 int is_write)
3793{
Peter Maydellf26404f2018-05-31 14:50:52 +01003794 return address_space_map(&address_space_memory, addr, plen, is_write,
3795 MEMTXATTRS_UNSPECIFIED);
Avi Kivityac1970f2012-10-03 16:22:53 +02003796}
3797
Avi Kivitya8170e52012-10-23 12:30:10 +02003798void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3799 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003800{
3801 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3802}
3803
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003804#define ARG1_DECL AddressSpace *as
3805#define ARG1 as
3806#define SUFFIX
3807#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003808#define RCU_READ_LOCK(...) rcu_read_lock()
3809#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3810#include "memory_ldst.inc.c"
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003811
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003812int64_t address_space_cache_init(MemoryRegionCache *cache,
3813 AddressSpace *as,
3814 hwaddr addr,
3815 hwaddr len,
3816 bool is_write)
3817{
Paolo Bonzini48564042018-03-18 18:26:36 +01003818 AddressSpaceDispatch *d;
3819 hwaddr l;
3820 MemoryRegion *mr;
3821
3822 assert(len > 0);
3823
3824 l = len;
3825 cache->fv = address_space_get_flatview(as);
3826 d = flatview_to_dispatch(cache->fv);
3827 cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true);
3828
3829 mr = cache->mrs.mr;
3830 memory_region_ref(mr);
3831 if (memory_access_is_direct(mr, is_write)) {
Peter Maydell53d07902018-05-31 14:50:52 +01003832 /* We don't care about the memory attributes here as we're only
3833 * doing this if we found actual RAM, which behaves the same
3834 * regardless of attributes; so UNSPECIFIED is fine.
3835 */
Paolo Bonzini48564042018-03-18 18:26:36 +01003836 l = flatview_extend_translation(cache->fv, addr, len, mr,
Peter Maydell53d07902018-05-31 14:50:52 +01003837 cache->xlat, l, is_write,
3838 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003839 cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
3840 } else {
3841 cache->ptr = NULL;
3842 }
3843
3844 cache->len = l;
3845 cache->is_write = is_write;
3846 return l;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003847}
3848
3849void address_space_cache_invalidate(MemoryRegionCache *cache,
3850 hwaddr addr,
3851 hwaddr access_len)
3852{
Paolo Bonzini48564042018-03-18 18:26:36 +01003853 assert(cache->is_write);
3854 if (likely(cache->ptr)) {
3855 invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len);
3856 }
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003857}
3858
3859void address_space_cache_destroy(MemoryRegionCache *cache)
3860{
Paolo Bonzini48564042018-03-18 18:26:36 +01003861 if (!cache->mrs.mr) {
3862 return;
3863 }
3864
3865 if (xen_enabled()) {
3866 xen_invalidate_map_cache_entry(cache->ptr);
3867 }
3868 memory_region_unref(cache->mrs.mr);
3869 flatview_unref(cache->fv);
3870 cache->mrs.mr = NULL;
3871 cache->fv = NULL;
3872}
3873
3874/* Called from RCU critical section. This function has the same
3875 * semantics as address_space_translate, but it only works on a
3876 * predefined range of a MemoryRegion that was mapped with
3877 * address_space_cache_init.
3878 */
3879static inline MemoryRegion *address_space_translate_cached(
3880 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003881 hwaddr *plen, bool is_write, MemTxAttrs attrs)
Paolo Bonzini48564042018-03-18 18:26:36 +01003882{
3883 MemoryRegionSection section;
3884 MemoryRegion *mr;
3885 IOMMUMemoryRegion *iommu_mr;
3886 AddressSpace *target_as;
3887
3888 assert(!cache->ptr);
3889 *xlat = addr + cache->xlat;
3890
3891 mr = cache->mrs.mr;
3892 iommu_mr = memory_region_get_iommu(mr);
3893 if (!iommu_mr) {
3894 /* MMIO region. */
3895 return mr;
3896 }
3897
3898 section = address_space_translate_iommu(iommu_mr, xlat, plen,
3899 NULL, is_write, true,
Peter Maydell2f7b0092018-05-31 14:50:53 +01003900 &target_as, attrs);
Paolo Bonzini48564042018-03-18 18:26:36 +01003901 return section.mr;
3902}
3903
3904/* Called from RCU critical section. address_space_read_cached uses this
3905 * out of line function when the target is an MMIO or IOMMU region.
3906 */
3907void
3908address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003909 void *buf, hwaddr len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003910{
3911 hwaddr addr1, l;
3912 MemoryRegion *mr;
3913
3914 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003915 mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
3916 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003917 flatview_read_continue(cache->fv,
3918 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3919 addr1, l, mr);
3920}
3921
3922/* Called from RCU critical section. address_space_write_cached uses this
3923 * out of line function when the target is an MMIO or IOMMU region.
3924 */
3925void
3926address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003927 const void *buf, hwaddr len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003928{
3929 hwaddr addr1, l;
3930 MemoryRegion *mr;
3931
3932 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003933 mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
3934 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003935 flatview_write_continue(cache->fv,
3936 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3937 addr1, l, mr);
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003938}
3939
3940#define ARG1_DECL MemoryRegionCache *cache
3941#define ARG1 cache
Paolo Bonzini48564042018-03-18 18:26:36 +01003942#define SUFFIX _cached_slow
3943#define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
Paolo Bonzini48564042018-03-18 18:26:36 +01003944#define RCU_READ_LOCK() ((void)0)
3945#define RCU_READ_UNLOCK() ((void)0)
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003946#include "memory_ldst.inc.c"
3947
aliguori5e2972f2009-03-28 17:51:36 +00003948/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003949int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Li Zhijian0c249ff2019-01-17 20:49:01 +08003950 uint8_t *buf, target_ulong len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003951{
Avi Kivitya8170e52012-10-23 12:30:10 +02003952 hwaddr phys_addr;
Li Zhijian0c249ff2019-01-17 20:49:01 +08003953 target_ulong l, page;
bellard13eb76e2004-01-24 15:23:36 +00003954
Christian Borntraeger79ca7a12017-03-07 15:19:08 +01003955 cpu_synchronize_state(cpu);
bellard13eb76e2004-01-24 15:23:36 +00003956 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003957 int asidx;
3958 MemTxAttrs attrs;
3959
bellard13eb76e2004-01-24 15:23:36 +00003960 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003961 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3962 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003963 /* if no physical page mapped, return an error */
3964 if (phys_addr == -1)
3965 return -1;
3966 l = (page + TARGET_PAGE_SIZE) - addr;
3967 if (l > len)
3968 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003969 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003970 if (is_write) {
Peter Maydell3c8133f2018-12-14 13:30:48 +00003971 address_space_write_rom(cpu->cpu_ases[asidx].as, phys_addr,
Peter Maydellea7a5332019-01-29 11:46:04 +00003972 attrs, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003973 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003974 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
Peter Maydellea7a5332019-01-29 11:46:04 +00003975 attrs, buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003976 }
bellard13eb76e2004-01-24 15:23:36 +00003977 len -= l;
3978 buf += l;
3979 addr += l;
3980 }
3981 return 0;
3982}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003983
3984/*
3985 * Allows code that needs to deal with migration bitmaps etc to still be built
3986 * target independent.
3987 */
Juan Quintela20afaed2017-03-21 09:09:14 +01003988size_t qemu_target_page_size(void)
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003989{
Juan Quintela20afaed2017-03-21 09:09:14 +01003990 return TARGET_PAGE_SIZE;
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003991}
3992
Juan Quintela46d702b2017-04-24 21:03:48 +02003993int qemu_target_page_bits(void)
3994{
3995 return TARGET_PAGE_BITS;
3996}
3997
3998int qemu_target_page_bits_min(void)
3999{
4000 return TARGET_PAGE_BITS_MIN;
4001}
Paul Brooka68fe892010-03-01 00:08:59 +00004002#endif
bellard13eb76e2004-01-24 15:23:36 +00004003
Greg Kurz98ed8ec2014-06-24 19:26:29 +02004004bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00004005{
4006#if defined(TARGET_WORDS_BIGENDIAN)
4007 return true;
4008#else
4009 return false;
4010#endif
4011}
4012
Wen Congyang76f35532012-05-07 12:04:18 +08004013#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02004014bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08004015{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02004016 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02004017 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01004018 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08004019
Paolo Bonzini41063e12015-03-18 14:21:43 +01004020 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02004021 mr = address_space_translate(&address_space_memory,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01004022 phys_addr, &phys_addr, &l, false,
4023 MEMTXATTRS_UNSPECIFIED);
Wen Congyang76f35532012-05-07 12:04:18 +08004024
Paolo Bonzini41063e12015-03-18 14:21:43 +01004025 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
4026 rcu_read_unlock();
4027 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08004028}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004029
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01004030int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004031{
4032 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01004033 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004034
Mike Day0dc3f442013-09-05 14:41:35 -04004035 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08004036 RAMBLOCK_FOREACH(block) {
Yury Kotov754cb9c2019-02-15 20:45:44 +03004037 ret = func(block, opaque);
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01004038 if (ret) {
4039 break;
4040 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004041 }
Mike Day0dc3f442013-09-05 14:41:35 -04004042 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01004043 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04004044}
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004045
4046/*
4047 * Unmap pages of memory from start to start+length such that
4048 * they a) read as 0, b) Trigger whatever fault mechanism
4049 * the OS provides for postcopy.
4050 * The pages must be unmapped by the end of the function.
4051 * Returns: 0 on success, none-0 on failure
4052 *
4053 */
4054int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
4055{
4056 int ret = -1;
4057
4058 uint8_t *host_startaddr = rb->host + start;
4059
4060 if ((uintptr_t)host_startaddr & (rb->page_size - 1)) {
4061 error_report("ram_block_discard_range: Unaligned start address: %p",
4062 host_startaddr);
4063 goto err;
4064 }
4065
4066 if ((start + length) <= rb->used_length) {
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004067 bool need_madvise, need_fallocate;
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004068 uint8_t *host_endaddr = host_startaddr + length;
4069 if ((uintptr_t)host_endaddr & (rb->page_size - 1)) {
4070 error_report("ram_block_discard_range: Unaligned end address: %p",
4071 host_endaddr);
4072 goto err;
4073 }
4074
4075 errno = ENOTSUP; /* If we are missing MADVISE etc */
4076
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004077 /* The logic here is messy;
4078 * madvise DONTNEED fails for hugepages
4079 * fallocate works on hugepages and shmem
4080 */
4081 need_madvise = (rb->page_size == qemu_host_page_size);
4082 need_fallocate = rb->fd != -1;
4083 if (need_fallocate) {
4084 /* For a file, this causes the area of the file to be zero'd
4085 * if read, and for hugetlbfs also causes it to be unmapped
4086 * so a userfault will trigger.
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00004087 */
4088#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
4089 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
4090 start, length);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004091 if (ret) {
4092 ret = -errno;
4093 error_report("ram_block_discard_range: Failed to fallocate "
4094 "%s:%" PRIx64 " +%zx (%d)",
4095 rb->idstr, start, length, ret);
4096 goto err;
4097 }
4098#else
4099 ret = -ENOSYS;
4100 error_report("ram_block_discard_range: fallocate not available/file"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004101 "%s:%" PRIx64 " +%zx (%d)",
4102 rb->idstr, start, length, ret);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004103 goto err;
4104#endif
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004105 }
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004106 if (need_madvise) {
4107 /* For normal RAM this causes it to be unmapped,
4108 * for shared memory it causes the local mapping to disappear
4109 * and to fall back on the file contents (which we just
4110 * fallocate'd away).
4111 */
4112#if defined(CONFIG_MADVISE)
4113 ret = madvise(host_startaddr, length, MADV_DONTNEED);
4114 if (ret) {
4115 ret = -errno;
4116 error_report("ram_block_discard_range: Failed to discard range "
4117 "%s:%" PRIx64 " +%zx (%d)",
4118 rb->idstr, start, length, ret);
4119 goto err;
4120 }
4121#else
4122 ret = -ENOSYS;
4123 error_report("ram_block_discard_range: MADVISE not available"
4124 "%s:%" PRIx64 " +%zx (%d)",
4125 rb->idstr, start, length, ret);
4126 goto err;
4127#endif
4128 }
4129 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
4130 need_madvise, need_fallocate, ret);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004131 } else {
4132 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
4133 "/%zx/" RAM_ADDR_FMT")",
4134 rb->idstr, start, length, rb->used_length);
4135 }
4136
4137err:
4138 return ret;
4139}
4140
Junyan Hea4de8552018-07-18 15:48:00 +08004141bool ramblock_is_pmem(RAMBlock *rb)
4142{
4143 return rb->flags & RAM_PMEM;
4144}
4145
Peter Maydellec3f8c92013-06-27 20:53:38 +01004146#endif
Yang Zhonga0be0c52017-07-03 18:12:13 +08004147
4148void page_size_init(void)
4149{
4150 /* NOTE: we can always suppose that qemu_host_page_size >=
4151 TARGET_PAGE_SIZE */
Yang Zhonga0be0c52017-07-03 18:12:13 +08004152 if (qemu_host_page_size == 0) {
4153 qemu_host_page_size = qemu_real_host_page_size;
4154 }
4155 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
4156 qemu_host_page_size = TARGET_PAGE_SIZE;
4157 }
4158 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
4159}
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004160
4161#if !defined(CONFIG_USER_ONLY)
4162
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004163static void mtree_print_phys_entries(int start, int end, int skip, int ptr)
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004164{
4165 if (start == end - 1) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004166 qemu_printf("\t%3d ", start);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004167 } else {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004168 qemu_printf("\t%3d..%-3d ", start, end - 1);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004169 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004170 qemu_printf(" skip=%d ", skip);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004171 if (ptr == PHYS_MAP_NODE_NIL) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004172 qemu_printf(" ptr=NIL");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004173 } else if (!skip) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004174 qemu_printf(" ptr=#%d", ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004175 } else {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004176 qemu_printf(" ptr=[%d]", ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004177 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004178 qemu_printf("\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004179}
4180
4181#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
4182 int128_sub((size), int128_one())) : 0)
4183
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004184void mtree_print_dispatch(AddressSpaceDispatch *d, MemoryRegion *root)
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004185{
4186 int i;
4187
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004188 qemu_printf(" Dispatch\n");
4189 qemu_printf(" Physical sections\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004190
4191 for (i = 0; i < d->map.sections_nb; ++i) {
4192 MemoryRegionSection *s = d->map.sections + i;
4193 const char *names[] = { " [unassigned]", " [not dirty]",
4194 " [ROM]", " [watch]" };
4195
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004196 qemu_printf(" #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx
4197 " %s%s%s%s%s",
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004198 i,
4199 s->offset_within_address_space,
4200 s->offset_within_address_space + MR_SIZE(s->mr->size),
4201 s->mr->name ? s->mr->name : "(noname)",
4202 i < ARRAY_SIZE(names) ? names[i] : "",
4203 s->mr == root ? " [ROOT]" : "",
4204 s == d->mru_section ? " [MRU]" : "",
4205 s->mr->is_iommu ? " [iommu]" : "");
4206
4207 if (s->mr->alias) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004208 qemu_printf(" alias=%s", s->mr->alias->name ?
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004209 s->mr->alias->name : "noname");
4210 }
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004211 qemu_printf("\n");
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004212 }
4213
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004214 qemu_printf(" Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004215 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
4216 for (i = 0; i < d->map.nodes_nb; ++i) {
4217 int j, jprev;
4218 PhysPageEntry prev;
4219 Node *n = d->map.nodes + i;
4220
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004221 qemu_printf(" [%d]\n", i);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004222
4223 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
4224 PhysPageEntry *pe = *n + j;
4225
4226 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
4227 continue;
4228 }
4229
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004230 mtree_print_phys_entries(jprev, j, prev.skip, prev.ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004231
4232 jprev = j;
4233 prev = *pe;
4234 }
4235
4236 if (jprev != ARRAY_SIZE(*n)) {
Markus Armbrusterb6b71cb2019-04-17 21:17:56 +02004237 mtree_print_phys_entries(jprev, j, prev.skip, prev.ptr);
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004238 }
4239 }
4240}
4241
4242#endif