blob: 6e875f0640ab88e3d1e3ca90f25b730aa9fe60b2 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
bellard54936002003-05-13 00:25:15 +000021
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020022#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000023#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010024#include "exec/exec-all.h"
Juan Quintela51180422017-04-24 20:50:19 +020025#include "exec/target_page.h"
bellardb67d9a52008-05-23 09:57:34 +000026#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020027#include "hw/qdev-core.h"
Fam Zhengc7e002c2017-07-14 10:15:08 +080028#include "hw/qdev-properties.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010031#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010032#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020039#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010040#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020041#include "hw/hw.h"
42#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010043#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020044#include "sysemu/dma.h"
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +110045#include "sysemu/numa.h"
Christian Borntraeger79ca7a12017-03-07 15:19:08 +010046#include "sysemu/hw_accel.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020047#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010048#include "sysemu/xen-mapcache.h"
Daniel P. Berrange0ab8ed12017-01-25 16:14:15 +000049#include "trace-root.h"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +000050
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000051#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000052#include <linux/falloc.h>
53#endif
54
pbrook53a59602006-03-25 19:31:22 +000055#endif
Mike Day0dc3f442013-09-05 14:41:35 -040056#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020057#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000058#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030059#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000060
Paolo Bonzini022c62c2012-12-17 18:19:49 +010061#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020062#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030063#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020064
Bharata B Rao9dfeca72016-05-12 09:18:12 +053065#include "migration/vmstate.h"
66
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020067#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030068#ifndef _WIN32
69#include "qemu/mmap-alloc.h"
70#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020071
Peter Xube9b23c2017-05-12 12:17:41 +080072#include "monitor/monitor.h"
73
blueswir1db7b5422007-05-26 17:36:03 +000074//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000075
pbrook99773bd2006-04-16 15:14:59 +000076#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040077/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
78 * are protected by the ramlist lock.
79 */
Mike Day0d53d9f2015-01-21 13:45:24 +010080RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030081
82static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030083static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030084
Avi Kivityf6790af2012-10-02 20:13:51 +020085AddressSpace address_space_io;
86AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020087
Paolo Bonzini0844e002013-05-24 14:37:28 +020088MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020089static MemoryRegion io_mem_unassigned;
pbrooke2eef172008-06-08 01:09:01 +000090#endif
bellard9fa3e852004-01-04 18:06:42 +000091
Peter Maydell20bccb82016-10-24 16:26:49 +010092#ifdef TARGET_PAGE_BITS_VARY
93int target_page_bits;
94bool target_page_bits_decided;
95#endif
96
Andreas Färberbdc44642013-06-24 23:50:24 +020097struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000098/* current CPU in the current thread. It is only valid inside
99 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200100__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000101/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000102 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000103 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100104int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000105
Yang Zhonga0be0c52017-07-03 18:12:13 +0800106uintptr_t qemu_host_page_size;
107intptr_t qemu_host_page_mask;
Yang Zhonga0be0c52017-07-03 18:12:13 +0800108
Peter Maydell20bccb82016-10-24 16:26:49 +0100109bool set_preferred_target_page_bits(int bits)
110{
111 /* The target page size is the lowest common denominator for all
112 * the CPUs in the system, so we can only make it smaller, never
113 * larger. And we can't make it smaller once we've committed to
114 * a particular size.
115 */
116#ifdef TARGET_PAGE_BITS_VARY
117 assert(bits >= TARGET_PAGE_BITS_MIN);
118 if (target_page_bits == 0 || target_page_bits > bits) {
119 if (target_page_bits_decided) {
120 return false;
121 }
122 target_page_bits = bits;
123 }
124#endif
125 return true;
126}
127
pbrooke2eef172008-06-08 01:09:01 +0000128#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200129
Peter Maydell20bccb82016-10-24 16:26:49 +0100130static void finalize_target_page_bits(void)
131{
132#ifdef TARGET_PAGE_BITS_VARY
133 if (target_page_bits == 0) {
134 target_page_bits = TARGET_PAGE_BITS_MIN;
135 }
136 target_page_bits_decided = true;
137#endif
138}
139
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200140typedef struct PhysPageEntry PhysPageEntry;
141
142struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200143 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200144 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200145 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200146 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200147};
148
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200149#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
150
Paolo Bonzini03f49952013-11-07 17:14:36 +0100151/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100152#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100153
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200154#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100155#define P_L2_SIZE (1 << P_L2_BITS)
156
157#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
158
159typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200160
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200161typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100162 struct rcu_head rcu;
163
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200164 unsigned sections_nb;
165 unsigned sections_nb_alloc;
166 unsigned nodes_nb;
167 unsigned nodes_nb_alloc;
168 Node *nodes;
169 MemoryRegionSection *sections;
170} PhysPageMap;
171
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200172struct AddressSpaceDispatch {
Fam Zheng729633c2016-03-01 14:18:24 +0800173 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200174 /* This is a multi-level map on the physical address space.
175 * The bottom level has pointers to MemoryRegionSections.
176 */
177 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200178 PhysPageMap map;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200179};
180
Jan Kiszka90260c62013-05-26 21:46:51 +0200181#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
182typedef struct subpage_t {
183 MemoryRegion iomem;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000184 FlatView *fv;
Jan Kiszka90260c62013-05-26 21:46:51 +0200185 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100186 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200187} subpage_t;
188
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200189#define PHYS_SECTION_UNASSIGNED 0
190#define PHYS_SECTION_NOTDIRTY 1
191#define PHYS_SECTION_ROM 2
192#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200193
pbrooke2eef172008-06-08 01:09:01 +0000194static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300195static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000196static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000197
Avi Kivity1ec9b902012-01-02 12:47:48 +0200198static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100199
200/**
201 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
202 * @cpu: the CPU whose AddressSpace this is
203 * @as: the AddressSpace itself
204 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
205 * @tcg_as_listener: listener for tracking changes to the AddressSpace
206 */
207struct CPUAddressSpace {
208 CPUState *cpu;
209 AddressSpace *as;
210 struct AddressSpaceDispatch *memory_dispatch;
211 MemoryListener tcg_as_listener;
212};
213
Gerd Hoffmann8deaf122017-04-21 11:16:25 +0200214struct DirtyBitmapSnapshot {
215 ram_addr_t start;
216 ram_addr_t end;
217 unsigned long dirty[];
218};
219
pbrook6658ffb2007-03-16 23:58:11 +0000220#endif
bellard54936002003-05-13 00:25:15 +0000221
Paul Brook6d9a1302010-02-28 23:55:53 +0000222#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200223
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200224static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200225{
Peter Lieven101420b2016-07-15 12:03:50 +0200226 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200227 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200228 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200229 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
230 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200231 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200232 }
233}
234
Paolo Bonzinidb946042015-05-21 15:12:29 +0200235static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200236{
237 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200238 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200239 PhysPageEntry e;
240 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200241
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200242 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200243 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200244 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200245 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200246
247 e.skip = leaf ? 0 : 1;
248 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100249 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200250 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200251 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200252 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200253}
254
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200255static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
256 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200257 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200258{
259 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100260 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200261
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200262 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200263 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200264 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200265 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100266 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200267
Paolo Bonzini03f49952013-11-07 17:14:36 +0100268 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200269 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200270 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200271 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200272 *index += step;
273 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200274 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200275 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200276 }
277 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200278 }
279}
280
Avi Kivityac1970f2012-10-03 16:22:53 +0200281static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200282 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200283 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000284{
Avi Kivity29990972012-02-13 20:21:20 +0200285 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200286 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000287
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200288 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000289}
290
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200291/* Compact a non leaf page entry. Simply detect that the entry has a single child,
292 * and update our entry so we can skip it and go directly to the destination.
293 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400294static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200295{
296 unsigned valid_ptr = P_L2_SIZE;
297 int valid = 0;
298 PhysPageEntry *p;
299 int i;
300
301 if (lp->ptr == PHYS_MAP_NODE_NIL) {
302 return;
303 }
304
305 p = nodes[lp->ptr];
306 for (i = 0; i < P_L2_SIZE; i++) {
307 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
308 continue;
309 }
310
311 valid_ptr = i;
312 valid++;
313 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400314 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200315 }
316 }
317
318 /* We can only compress if there's only one child. */
319 if (valid != 1) {
320 return;
321 }
322
323 assert(valid_ptr < P_L2_SIZE);
324
325 /* Don't compress if it won't fit in the # of bits we have. */
326 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
327 return;
328 }
329
330 lp->ptr = p[valid_ptr].ptr;
331 if (!p[valid_ptr].skip) {
332 /* If our only child is a leaf, make this a leaf. */
333 /* By design, we should have made this node a leaf to begin with so we
334 * should never reach here.
335 * But since it's so simple to handle this, let's do it just in case we
336 * change this rule.
337 */
338 lp->skip = 0;
339 } else {
340 lp->skip += p[valid_ptr].skip;
341 }
342}
343
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +1000344void address_space_dispatch_compact(AddressSpaceDispatch *d)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200345{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200346 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400347 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200348 }
349}
350
Fam Zheng29cb5332016-03-01 14:18:23 +0800351static inline bool section_covers_addr(const MemoryRegionSection *section,
352 hwaddr addr)
353{
354 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
355 * the section must cover the entire address space.
356 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700357 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800358 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700359 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800360}
361
Peter Xu003a0cf2017-05-15 16:50:57 +0800362static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
bellard92e873b2004-05-21 14:52:29 +0000363{
Peter Xu003a0cf2017-05-15 16:50:57 +0800364 PhysPageEntry lp = d->phys_map, *p;
365 Node *nodes = d->map.nodes;
366 MemoryRegionSection *sections = d->map.sections;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200367 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200368 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200369
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200370 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200371 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200372 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200373 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200374 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100375 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200376 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200377
Fam Zheng29cb5332016-03-01 14:18:23 +0800378 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200379 return &sections[lp.ptr];
380 } else {
381 return &sections[PHYS_SECTION_UNASSIGNED];
382 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200383}
384
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100385/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200386static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200387 hwaddr addr,
388 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200389{
Fam Zheng729633c2016-03-01 14:18:24 +0800390 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200391 subpage_t *subpage;
392
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100393 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
394 !section_covers_addr(section, addr)) {
Peter Xu003a0cf2017-05-15 16:50:57 +0800395 section = phys_page_find(d, addr);
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100396 atomic_set(&d->mru_section, section);
Fam Zheng729633c2016-03-01 14:18:24 +0800397 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200398 if (resolve_subpage && section->mr->subpage) {
399 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200400 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200401 }
402 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200403}
404
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100405/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200406static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200407address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200408 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200409{
410 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200411 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100412 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200413
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200414 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200415 /* Compute offset within MemoryRegionSection */
416 addr -= section->offset_within_address_space;
417
418 /* Compute offset within MemoryRegion */
419 *xlat = addr + section->offset_within_region;
420
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200421 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200422
423 /* MMIO registers can be expected to perform full-width accesses based only
424 * on their address, without considering adjacent registers that could
425 * decode to completely different MemoryRegions. When such registers
426 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
427 * regions overlap wildly. For this reason we cannot clamp the accesses
428 * here.
429 *
430 * If the length is small (as is the case for address_space_ldl/stl),
431 * everything works fine. If the incoming length is large, however,
432 * the caller really has to do the clamping through memory_access_size.
433 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200434 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200435 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200436 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
437 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200438 return section;
439}
Jan Kiszka90260c62013-05-26 21:46:51 +0200440
Peter Xud5e5faf2017-10-10 11:42:45 +0200441/**
Paolo Bonzinia411c842018-03-03 17:24:04 +0100442 * address_space_translate_iommu - translate an address through an IOMMU
443 * memory region and then through the target address space.
444 *
445 * @iommu_mr: the IOMMU memory region that we start the translation from
446 * @addr: the address to be translated through the MMU
447 * @xlat: the translated address offset within the destination memory region.
448 * It cannot be %NULL.
449 * @plen_out: valid read/write length of the translated address. It
450 * cannot be %NULL.
451 * @page_mask_out: page mask for the translated address. This
452 * should only be meaningful for IOMMU translated
453 * addresses, since there may be huge pages that this bit
454 * would tell. It can be %NULL if we don't care about it.
455 * @is_write: whether the translation operation is for write
456 * @is_mmio: whether this can be MMIO, set true if it can
457 * @target_as: the address space targeted by the IOMMU
Peter Maydell2f7b0092018-05-31 14:50:53 +0100458 * @attrs: transaction attributes
Paolo Bonzinia411c842018-03-03 17:24:04 +0100459 *
460 * This function is called from RCU critical section. It is the common
461 * part of flatview_do_translate and address_space_translate_cached.
462 */
463static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr,
464 hwaddr *xlat,
465 hwaddr *plen_out,
466 hwaddr *page_mask_out,
467 bool is_write,
468 bool is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100469 AddressSpace **target_as,
470 MemTxAttrs attrs)
Paolo Bonzinia411c842018-03-03 17:24:04 +0100471{
472 MemoryRegionSection *section;
473 hwaddr page_mask = (hwaddr)-1;
474
475 do {
476 hwaddr addr = *xlat;
477 IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
Peter Maydell2c91bcf2018-06-15 14:57:16 +0100478 int iommu_idx = 0;
479 IOMMUTLBEntry iotlb;
480
481 if (imrc->attrs_to_index) {
482 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
483 }
484
485 iotlb = imrc->translate(iommu_mr, addr, is_write ?
486 IOMMU_WO : IOMMU_RO, iommu_idx);
Paolo Bonzinia411c842018-03-03 17:24:04 +0100487
488 if (!(iotlb.perm & (1 << is_write))) {
489 goto unassigned;
490 }
491
492 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
493 | (addr & iotlb.addr_mask));
494 page_mask &= iotlb.addr_mask;
495 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
496 *target_as = iotlb.target_as;
497
498 section = address_space_translate_internal(
499 address_space_to_dispatch(iotlb.target_as), addr, xlat,
500 plen_out, is_mmio);
501
502 iommu_mr = memory_region_get_iommu(section->mr);
503 } while (unlikely(iommu_mr));
504
505 if (page_mask_out) {
506 *page_mask_out = page_mask;
507 }
508 return *section;
509
510unassigned:
511 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
512}
513
514/**
Peter Xud5e5faf2017-10-10 11:42:45 +0200515 * flatview_do_translate - translate an address in FlatView
516 *
517 * @fv: the flat view that we want to translate on
518 * @addr: the address to be translated in above address space
519 * @xlat: the translated address offset within memory region. It
520 * cannot be @NULL.
521 * @plen_out: valid read/write length of the translated address. It
522 * can be @NULL when we don't care about it.
523 * @page_mask_out: page mask for the translated address. This
524 * should only be meaningful for IOMMU translated
525 * addresses, since there may be huge pages that this bit
526 * would tell. It can be @NULL if we don't care about it.
527 * @is_write: whether the translation operation is for write
528 * @is_mmio: whether this can be MMIO, set true if it can
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200529 * @target_as: the address space targeted by the IOMMU
Peter Maydell49e14aa2018-05-31 14:50:53 +0100530 * @attrs: memory transaction attributes
Peter Xud5e5faf2017-10-10 11:42:45 +0200531 *
532 * This function is called from RCU critical section
533 */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000534static MemoryRegionSection flatview_do_translate(FlatView *fv,
535 hwaddr addr,
536 hwaddr *xlat,
Peter Xud5e5faf2017-10-10 11:42:45 +0200537 hwaddr *plen_out,
538 hwaddr *page_mask_out,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000539 bool is_write,
540 bool is_mmio,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100541 AddressSpace **target_as,
542 MemTxAttrs attrs)
Jan Kiszka90260c62013-05-26 21:46:51 +0200543{
Avi Kivity30951152012-10-30 13:47:46 +0200544 MemoryRegionSection *section;
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000545 IOMMUMemoryRegion *iommu_mr;
Peter Xud5e5faf2017-10-10 11:42:45 +0200546 hwaddr plen = (hwaddr)(-1);
547
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200548 if (!plen_out) {
549 plen_out = &plen;
Peter Xud5e5faf2017-10-10 11:42:45 +0200550 }
Avi Kivity30951152012-10-30 13:47:46 +0200551
Paolo Bonzinia411c842018-03-03 17:24:04 +0100552 section = address_space_translate_internal(
553 flatview_to_dispatch(fv), addr, xlat,
554 plen_out, is_mmio);
Avi Kivity30951152012-10-30 13:47:46 +0200555
Paolo Bonzinia411c842018-03-03 17:24:04 +0100556 iommu_mr = memory_region_get_iommu(section->mr);
557 if (unlikely(iommu_mr)) {
558 return address_space_translate_iommu(iommu_mr, xlat,
559 plen_out, page_mask_out,
560 is_write, is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100561 target_as, attrs);
Avi Kivity30951152012-10-30 13:47:46 +0200562 }
Peter Xud5e5faf2017-10-10 11:42:45 +0200563 if (page_mask_out) {
Paolo Bonzinia411c842018-03-03 17:24:04 +0100564 /* Not behind an IOMMU, use default page size. */
565 *page_mask_out = ~TARGET_PAGE_MASK;
Peter Xud5e5faf2017-10-10 11:42:45 +0200566 }
567
Peter Xua7640402017-05-17 16:57:42 +0800568 return *section;
Peter Xua7640402017-05-17 16:57:42 +0800569}
570
571/* Called from RCU critical section */
572IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
Peter Maydell7446eb02018-05-31 14:50:53 +0100573 bool is_write, MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800574{
575 MemoryRegionSection section;
Peter Xu076a93d2017-10-10 11:42:46 +0200576 hwaddr xlat, page_mask;
Peter Xua7640402017-05-17 16:57:42 +0800577
Peter Xu076a93d2017-10-10 11:42:46 +0200578 /*
579 * This can never be MMIO, and we don't really care about plen,
580 * but page mask.
581 */
582 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100583 NULL, &page_mask, is_write, false, &as,
584 attrs);
Peter Xua7640402017-05-17 16:57:42 +0800585
586 /* Illegal translation */
587 if (section.mr == &io_mem_unassigned) {
588 goto iotlb_fail;
589 }
590
591 /* Convert memory region offset into address space offset */
592 xlat += section.offset_within_address_space -
593 section.offset_within_region;
594
Peter Xua7640402017-05-17 16:57:42 +0800595 return (IOMMUTLBEntry) {
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000596 .target_as = as,
Peter Xu076a93d2017-10-10 11:42:46 +0200597 .iova = addr & ~page_mask,
598 .translated_addr = xlat & ~page_mask,
599 .addr_mask = page_mask,
Peter Xua7640402017-05-17 16:57:42 +0800600 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
601 .perm = IOMMU_RW,
602 };
603
604iotlb_fail:
605 return (IOMMUTLBEntry) {0};
606}
607
608/* Called from RCU critical section */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000609MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +0100610 hwaddr *plen, bool is_write,
611 MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800612{
613 MemoryRegion *mr;
614 MemoryRegionSection section;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000615 AddressSpace *as = NULL;
Peter Xua7640402017-05-17 16:57:42 +0800616
617 /* This can be MMIO, so setup MMIO bit. */
Peter Xud5e5faf2017-10-10 11:42:45 +0200618 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100619 is_write, true, &as, attrs);
Peter Xua7640402017-05-17 16:57:42 +0800620 mr = section.mr;
621
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000622 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100623 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700624 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100625 }
626
Avi Kivity30951152012-10-30 13:47:46 +0200627 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200628}
629
Peter Maydell1f871c52018-06-15 14:57:16 +0100630typedef struct TCGIOMMUNotifier {
631 IOMMUNotifier n;
632 MemoryRegion *mr;
633 CPUState *cpu;
634 int iommu_idx;
635 bool active;
636} TCGIOMMUNotifier;
637
638static void tcg_iommu_unmap_notify(IOMMUNotifier *n, IOMMUTLBEntry *iotlb)
639{
640 TCGIOMMUNotifier *notifier = container_of(n, TCGIOMMUNotifier, n);
641
642 if (!notifier->active) {
643 return;
644 }
645 tlb_flush(notifier->cpu);
646 notifier->active = false;
647 /* We leave the notifier struct on the list to avoid reallocating it later.
648 * Generally the number of IOMMUs a CPU deals with will be small.
649 * In any case we can't unregister the iommu notifier from a notify
650 * callback.
651 */
652}
653
654static void tcg_register_iommu_notifier(CPUState *cpu,
655 IOMMUMemoryRegion *iommu_mr,
656 int iommu_idx)
657{
658 /* Make sure this CPU has an IOMMU notifier registered for this
659 * IOMMU/IOMMU index combination, so that we can flush its TLB
660 * when the IOMMU tells us the mappings we've cached have changed.
661 */
662 MemoryRegion *mr = MEMORY_REGION(iommu_mr);
663 TCGIOMMUNotifier *notifier;
664 int i;
665
666 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
667 notifier = &g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier, i);
668 if (notifier->mr == mr && notifier->iommu_idx == iommu_idx) {
669 break;
670 }
671 }
672 if (i == cpu->iommu_notifiers->len) {
673 /* Not found, add a new entry at the end of the array */
674 cpu->iommu_notifiers = g_array_set_size(cpu->iommu_notifiers, i + 1);
675 notifier = &g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier, i);
676
677 notifier->mr = mr;
678 notifier->iommu_idx = iommu_idx;
679 notifier->cpu = cpu;
680 /* Rather than trying to register interest in the specific part
681 * of the iommu's address space that we've accessed and then
682 * expand it later as subsequent accesses touch more of it, we
683 * just register interest in the whole thing, on the assumption
684 * that iommu reconfiguration will be rare.
685 */
686 iommu_notifier_init(&notifier->n,
687 tcg_iommu_unmap_notify,
688 IOMMU_NOTIFIER_UNMAP,
689 0,
690 HWADDR_MAX,
691 iommu_idx);
692 memory_region_register_iommu_notifier(notifier->mr, &notifier->n);
693 }
694
695 if (!notifier->active) {
696 notifier->active = true;
697 }
698}
699
700static void tcg_iommu_free_notifier_list(CPUState *cpu)
701{
702 /* Destroy the CPU's notifier list */
703 int i;
704 TCGIOMMUNotifier *notifier;
705
706 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
707 notifier = &g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier, i);
708 memory_region_unregister_iommu_notifier(notifier->mr, &notifier->n);
709 }
710 g_array_free(cpu->iommu_notifiers, true);
711}
712
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100713/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200714MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000715address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Peter Maydell1f871c52018-06-15 14:57:16 +0100716 hwaddr *xlat, hwaddr *plen,
717 MemTxAttrs attrs, int *prot)
Jan Kiszka90260c62013-05-26 21:46:51 +0200718{
Avi Kivity30951152012-10-30 13:47:46 +0200719 MemoryRegionSection *section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100720 IOMMUMemoryRegion *iommu_mr;
721 IOMMUMemoryRegionClass *imrc;
722 IOMMUTLBEntry iotlb;
723 int iommu_idx;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100724 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000725
Peter Maydell1f871c52018-06-15 14:57:16 +0100726 for (;;) {
727 section = address_space_translate_internal(d, addr, &addr, plen, false);
728
729 iommu_mr = memory_region_get_iommu(section->mr);
730 if (!iommu_mr) {
731 break;
732 }
733
734 imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
735
736 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
737 tcg_register_iommu_notifier(cpu, iommu_mr, iommu_idx);
738 /* We need all the permissions, so pass IOMMU_NONE so the IOMMU
739 * doesn't short-cut its translation table walk.
740 */
741 iotlb = imrc->translate(iommu_mr, addr, IOMMU_NONE, iommu_idx);
742 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
743 | (addr & iotlb.addr_mask));
744 /* Update the caller's prot bits to remove permissions the IOMMU
745 * is giving us a failure response for. If we get down to no
746 * permissions left at all we can give up now.
747 */
748 if (!(iotlb.perm & IOMMU_RO)) {
749 *prot &= ~(PAGE_READ | PAGE_EXEC);
750 }
751 if (!(iotlb.perm & IOMMU_WO)) {
752 *prot &= ~PAGE_WRITE;
753 }
754
755 if (!*prot) {
756 goto translate_fail;
757 }
758
759 d = flatview_to_dispatch(address_space_to_flatview(iotlb.target_as));
760 }
Avi Kivity30951152012-10-30 13:47:46 +0200761
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000762 assert(!memory_region_is_iommu(section->mr));
Peter Maydell1f871c52018-06-15 14:57:16 +0100763 *xlat = addr;
Avi Kivity30951152012-10-30 13:47:46 +0200764 return section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100765
766translate_fail:
767 return &d->map.sections[PHYS_SECTION_UNASSIGNED];
Jan Kiszka90260c62013-05-26 21:46:51 +0200768}
bellard9fa3e852004-01-04 18:06:42 +0000769#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000770
Andreas Färberb170fce2013-01-20 20:23:22 +0100771#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000772
Juan Quintelae59fb372009-09-29 22:48:21 +0200773static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200774{
Andreas Färber259186a2013-01-17 18:51:17 +0100775 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200776
aurel323098dba2009-03-07 21:28:24 +0000777 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
778 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100779 cpu->interrupt_request &= ~0x01;
Alex Bennéed10eb082016-11-14 14:17:28 +0000780 tlb_flush(cpu);
pbrook9656f322008-07-01 20:01:19 +0000781
Pavel Dovgalyuk15a356c2018-01-10 16:48:46 +0300782 /* loadvm has just updated the content of RAM, bypassing the
783 * usual mechanisms that ensure we flush TBs for writes to
784 * memory we've translated code from. So we must flush all TBs,
785 * which will now be stale.
786 */
787 tb_flush(cpu);
788
pbrook9656f322008-07-01 20:01:19 +0000789 return 0;
790}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200791
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400792static int cpu_common_pre_load(void *opaque)
793{
794 CPUState *cpu = opaque;
795
Paolo Bonziniadee6422014-12-19 12:53:14 +0100796 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400797
798 return 0;
799}
800
801static bool cpu_common_exception_index_needed(void *opaque)
802{
803 CPUState *cpu = opaque;
804
Paolo Bonziniadee6422014-12-19 12:53:14 +0100805 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400806}
807
808static const VMStateDescription vmstate_cpu_common_exception_index = {
809 .name = "cpu_common/exception_index",
810 .version_id = 1,
811 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200812 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400813 .fields = (VMStateField[]) {
814 VMSTATE_INT32(exception_index, CPUState),
815 VMSTATE_END_OF_LIST()
816 }
817};
818
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300819static bool cpu_common_crash_occurred_needed(void *opaque)
820{
821 CPUState *cpu = opaque;
822
823 return cpu->crash_occurred;
824}
825
826static const VMStateDescription vmstate_cpu_common_crash_occurred = {
827 .name = "cpu_common/crash_occurred",
828 .version_id = 1,
829 .minimum_version_id = 1,
830 .needed = cpu_common_crash_occurred_needed,
831 .fields = (VMStateField[]) {
832 VMSTATE_BOOL(crash_occurred, CPUState),
833 VMSTATE_END_OF_LIST()
834 }
835};
836
Andreas Färber1a1562f2013-06-17 04:09:11 +0200837const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200838 .name = "cpu_common",
839 .version_id = 1,
840 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400841 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200842 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200843 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100844 VMSTATE_UINT32(halted, CPUState),
845 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200846 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400847 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200848 .subsections = (const VMStateDescription*[]) {
849 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300850 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200851 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200852 }
853};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200854
pbrook9656f322008-07-01 20:01:19 +0000855#endif
856
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100857CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400858{
Andreas Färberbdc44642013-06-24 23:50:24 +0200859 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400860
Andreas Färberbdc44642013-06-24 23:50:24 +0200861 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100862 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200863 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100864 }
Glauber Costa950f1472009-06-09 12:15:18 -0400865 }
866
Andreas Färberbdc44642013-06-24 23:50:24 +0200867 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400868}
869
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000870#if !defined(CONFIG_USER_ONLY)
Peter Xu80ceb072017-11-23 17:23:32 +0800871void cpu_address_space_init(CPUState *cpu, int asidx,
872 const char *prefix, MemoryRegion *mr)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000873{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000874 CPUAddressSpace *newas;
Peter Xu80ceb072017-11-23 17:23:32 +0800875 AddressSpace *as = g_new0(AddressSpace, 1);
Peter Xu87a621d2017-11-23 17:23:33 +0800876 char *as_name;
Peter Xu80ceb072017-11-23 17:23:32 +0800877
878 assert(mr);
Peter Xu87a621d2017-11-23 17:23:33 +0800879 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
880 address_space_init(as, mr, as_name);
881 g_free(as_name);
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000882
883 /* Target code should have set num_ases before calling us */
884 assert(asidx < cpu->num_ases);
885
Peter Maydell56943e82016-01-21 14:15:04 +0000886 if (asidx == 0) {
887 /* address space 0 gets the convenience alias */
888 cpu->as = as;
889 }
890
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000891 /* KVM cannot currently support multiple address spaces. */
892 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000893
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000894 if (!cpu->cpu_ases) {
895 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000896 }
Peter Maydell32857f42015-10-01 15:29:50 +0100897
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000898 newas = &cpu->cpu_ases[asidx];
899 newas->cpu = cpu;
900 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000901 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000902 newas->tcg_as_listener.commit = tcg_commit;
903 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000904 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000905}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000906
907AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
908{
909 /* Return the AddressSpace corresponding to the specified index */
910 return cpu->cpu_ases[asidx].as;
911}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000912#endif
913
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200914void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530915{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530916 CPUClass *cc = CPU_GET_CLASS(cpu);
917
Paolo Bonzini267f6852016-08-28 03:45:14 +0200918 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530919
920 if (cc->vmsd != NULL) {
921 vmstate_unregister(NULL, cc->vmsd, cpu);
922 }
923 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
924 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
925 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100926#ifndef CONFIG_USER_ONLY
927 tcg_iommu_free_notifier_list(cpu);
928#endif
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530929}
930
Fam Zhengc7e002c2017-07-14 10:15:08 +0800931Property cpu_common_props[] = {
932#ifndef CONFIG_USER_ONLY
933 /* Create a memory property for softmmu CPU object,
934 * so users can wire up its memory. (This can't go in qom/cpu.c
935 * because that file is compiled only once for both user-mode
936 * and system builds.) The default if no link is set up is to use
937 * the system address space.
938 */
939 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
940 MemoryRegion *),
941#endif
942 DEFINE_PROP_END_OF_LIST(),
943};
944
Laurent Vivier39e329e2016-10-20 13:26:02 +0200945void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000946{
Peter Maydell56943e82016-01-21 14:15:04 +0000947 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000948 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000949
Eduardo Habkost291135b2015-04-27 17:00:33 -0300950#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300951 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000952 cpu->memory = system_memory;
953 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300954#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200955}
956
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200957void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200958{
Richard Henderson55c3cee2017-10-15 19:02:42 -0700959 CPUClass *cc = CPU_GET_CLASS(cpu);
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000960 static bool tcg_target_initialized;
Eduardo Habkost291135b2015-04-27 17:00:33 -0300961
Paolo Bonzini267f6852016-08-28 03:45:14 +0200962 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200963
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000964 if (tcg_enabled() && !tcg_target_initialized) {
965 tcg_target_initialized = true;
Richard Henderson55c3cee2017-10-15 19:02:42 -0700966 cc->tcg_initialize();
967 }
Emilio G. Cota5005e252018-10-09 13:45:54 -0400968 tlb_init(cpu);
Richard Henderson55c3cee2017-10-15 19:02:42 -0700969
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200970#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200971 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200972 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200973 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100974 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200975 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100976 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100977
978 cpu->iommu_notifiers = g_array_new(false, true, sizeof(TCGIOMMUNotifier));
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200979#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000980}
981
Igor Mammedov2278b932018-02-07 11:40:26 +0100982const char *parse_cpu_model(const char *cpu_model)
983{
984 ObjectClass *oc;
985 CPUClass *cc;
986 gchar **model_pieces;
987 const char *cpu_type;
988
989 model_pieces = g_strsplit(cpu_model, ",", 2);
990
991 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
992 if (oc == NULL) {
993 error_report("unable to find CPU model '%s'", model_pieces[0]);
994 g_strfreev(model_pieces);
995 exit(EXIT_FAILURE);
996 }
997
998 cpu_type = object_class_get_name(oc);
999 cc = CPU_CLASS(oc);
1000 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
1001 g_strfreev(model_pieces);
1002 return cpu_type;
1003}
1004
Paolo Bonzinic40d4792018-07-02 14:45:25 +02001005#if defined(CONFIG_USER_ONLY)
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001006void tb_invalidate_phys_addr(target_ulong addr)
Paul Brook94df27f2010-02-28 23:47:45 +00001007{
Pranith Kumar406bc332017-07-12 17:51:42 -04001008 mmap_lock();
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001009 tb_invalidate_phys_page_range(addr, addr + 1, 0);
Pranith Kumar406bc332017-07-12 17:51:42 -04001010 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +00001011}
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001012
1013static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1014{
1015 tb_invalidate_phys_addr(pc);
1016}
Pranith Kumar406bc332017-07-12 17:51:42 -04001017#else
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001018void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs)
1019{
1020 ram_addr_t ram_addr;
1021 MemoryRegion *mr;
1022 hwaddr l = 1;
1023
Paolo Bonzinic40d4792018-07-02 14:45:25 +02001024 if (!tcg_enabled()) {
1025 return;
1026 }
1027
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001028 rcu_read_lock();
1029 mr = address_space_translate(as, addr, &addr, &l, false, attrs);
1030 if (!(memory_region_is_ram(mr)
1031 || memory_region_is_romd(mr))) {
1032 rcu_read_unlock();
1033 return;
1034 }
1035 ram_addr = memory_region_get_ram_addr(mr) + addr;
1036 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
1037 rcu_read_unlock();
1038}
1039
Pranith Kumar406bc332017-07-12 17:51:42 -04001040static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1041{
1042 MemTxAttrs attrs;
1043 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
1044 int asidx = cpu_asidx_from_attrs(cpu, attrs);
1045 if (phys != -1) {
1046 /* Locks grabbed by tb_invalidate_phys_addr */
1047 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Peter Maydellc874dc42018-05-31 14:50:52 +01001048 phys | (pc & ~TARGET_PAGE_MASK), attrs);
Pranith Kumar406bc332017-07-12 17:51:42 -04001049 }
1050}
1051#endif
bellardd720b932004-04-25 17:57:43 +00001052
Paul Brookc527ee82010-03-01 03:31:14 +00001053#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +02001054void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +00001055
1056{
1057}
1058
Peter Maydell3ee887e2014-09-12 14:06:48 +01001059int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
1060 int flags)
1061{
1062 return -ENOSYS;
1063}
1064
1065void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
1066{
1067}
1068
Andreas Färber75a34032013-09-02 16:57:02 +02001069int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +00001070 int flags, CPUWatchpoint **watchpoint)
1071{
1072 return -ENOSYS;
1073}
1074#else
pbrook6658ffb2007-03-16 23:58:11 +00001075/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001076int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001077 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001078{
aliguoric0ce9982008-11-25 22:13:57 +00001079 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001080
Peter Maydell05068c02014-09-12 14:06:48 +01001081 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -07001082 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +02001083 error_report("tried to set invalid watchpoint at %"
1084 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +00001085 return -EINVAL;
1086 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001087 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001088
aliguoria1d1bb32008-11-18 20:07:32 +00001089 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +01001090 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +00001091 wp->flags = flags;
1092
aliguori2dc9f412008-11-18 20:56:59 +00001093 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +02001094 if (flags & BP_GDB) {
1095 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
1096 } else {
1097 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
1098 }
aliguoria1d1bb32008-11-18 20:07:32 +00001099
Andreas Färber31b030d2013-09-04 01:29:02 +02001100 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001101
1102 if (watchpoint)
1103 *watchpoint = wp;
1104 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001105}
1106
aliguoria1d1bb32008-11-18 20:07:32 +00001107/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001108int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001109 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001110{
aliguoria1d1bb32008-11-18 20:07:32 +00001111 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001112
Andreas Färberff4700b2013-08-26 18:23:18 +02001113 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001114 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +00001115 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +02001116 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001117 return 0;
1118 }
1119 }
aliguoria1d1bb32008-11-18 20:07:32 +00001120 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001121}
1122
aliguoria1d1bb32008-11-18 20:07:32 +00001123/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +02001124void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +00001125{
Andreas Färberff4700b2013-08-26 18:23:18 +02001126 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001127
Andreas Färber31b030d2013-09-04 01:29:02 +02001128 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +00001129
Anthony Liguori7267c092011-08-20 22:09:37 -05001130 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001131}
1132
aliguoria1d1bb32008-11-18 20:07:32 +00001133/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +02001134void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001135{
aliguoric0ce9982008-11-25 22:13:57 +00001136 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001137
Andreas Färberff4700b2013-08-26 18:23:18 +02001138 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +02001139 if (wp->flags & mask) {
1140 cpu_watchpoint_remove_by_ref(cpu, wp);
1141 }
aliguoric0ce9982008-11-25 22:13:57 +00001142 }
aliguoria1d1bb32008-11-18 20:07:32 +00001143}
Peter Maydell05068c02014-09-12 14:06:48 +01001144
1145/* Return true if this watchpoint address matches the specified
1146 * access (ie the address range covered by the watchpoint overlaps
1147 * partially or completely with the address range covered by the
1148 * access).
1149 */
1150static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
1151 vaddr addr,
1152 vaddr len)
1153{
1154 /* We know the lengths are non-zero, but a little caution is
1155 * required to avoid errors in the case where the range ends
1156 * exactly at the top of the address space and so addr + len
1157 * wraps round to zero.
1158 */
1159 vaddr wpend = wp->vaddr + wp->len - 1;
1160 vaddr addrend = addr + len - 1;
1161
1162 return !(addr > wpend || wp->vaddr > addrend);
1163}
1164
Paul Brookc527ee82010-03-01 03:31:14 +00001165#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001166
1167/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001168int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001169 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001170{
aliguoric0ce9982008-11-25 22:13:57 +00001171 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001172
Anthony Liguori7267c092011-08-20 22:09:37 -05001173 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001174
1175 bp->pc = pc;
1176 bp->flags = flags;
1177
aliguori2dc9f412008-11-18 20:56:59 +00001178 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +02001179 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001180 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001181 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001182 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001183 }
aliguoria1d1bb32008-11-18 20:07:32 +00001184
Andreas Färberf0c3c502013-08-26 21:22:53 +02001185 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001186
Andreas Färber00b941e2013-06-29 18:55:54 +02001187 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +00001188 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +02001189 }
aliguoria1d1bb32008-11-18 20:07:32 +00001190 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001191}
1192
1193/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001194int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001195{
aliguoria1d1bb32008-11-18 20:07:32 +00001196 CPUBreakpoint *bp;
1197
Andreas Färberf0c3c502013-08-26 21:22:53 +02001198 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001199 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001200 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001201 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001202 }
bellard4c3a88a2003-07-26 12:06:08 +00001203 }
aliguoria1d1bb32008-11-18 20:07:32 +00001204 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001205}
1206
aliguoria1d1bb32008-11-18 20:07:32 +00001207/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001208void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001209{
Andreas Färberf0c3c502013-08-26 21:22:53 +02001210 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1211
1212 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001213
Anthony Liguori7267c092011-08-20 22:09:37 -05001214 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001215}
1216
1217/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001218void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001219{
aliguoric0ce9982008-11-25 22:13:57 +00001220 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001221
Andreas Färberf0c3c502013-08-26 21:22:53 +02001222 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001223 if (bp->flags & mask) {
1224 cpu_breakpoint_remove_by_ref(cpu, bp);
1225 }
aliguoric0ce9982008-11-25 22:13:57 +00001226 }
bellard4c3a88a2003-07-26 12:06:08 +00001227}
1228
bellardc33a3462003-07-29 20:50:33 +00001229/* enable or disable single step mode. EXCP_DEBUG is returned by the
1230 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +02001231void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001232{
Andreas Färbered2803d2013-06-21 20:20:45 +02001233 if (cpu->singlestep_enabled != enabled) {
1234 cpu->singlestep_enabled = enabled;
1235 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +02001236 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +02001237 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001238 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001239 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -07001240 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +00001241 }
bellardc33a3462003-07-29 20:50:33 +00001242 }
bellardc33a3462003-07-29 20:50:33 +00001243}
1244
Andreas Färbera47dddd2013-09-03 17:38:47 +02001245void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001246{
1247 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001248 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001249
1250 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001251 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001252 fprintf(stderr, "qemu: fatal: ");
1253 vfprintf(stderr, fmt, ap);
1254 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +02001255 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +01001256 if (qemu_log_separate()) {
Richard Henderson1ee73212016-09-22 15:17:10 -07001257 qemu_log_lock();
aliguori93fcfe32009-01-15 22:34:14 +00001258 qemu_log("qemu: fatal: ");
1259 qemu_log_vprintf(fmt, ap2);
1260 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +02001261 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001262 qemu_log_flush();
Richard Henderson1ee73212016-09-22 15:17:10 -07001263 qemu_log_unlock();
aliguori93fcfe32009-01-15 22:34:14 +00001264 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001265 }
pbrook493ae1f2007-11-23 16:53:59 +00001266 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001267 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +03001268 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +02001269#if defined(CONFIG_USER_ONLY)
1270 {
1271 struct sigaction act;
1272 sigfillset(&act.sa_mask);
1273 act.sa_handler = SIG_DFL;
Peter Maydell8347c182018-05-15 19:27:00 +01001274 act.sa_flags = 0;
Riku Voipiofd052bf2010-01-25 14:30:49 +02001275 sigaction(SIGABRT, &act, NULL);
1276 }
1277#endif
bellard75012672003-06-21 13:11:07 +00001278 abort();
1279}
1280
bellard01243112004-01-04 15:48:17 +00001281#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -04001282/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001283static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1284{
1285 RAMBlock *block;
1286
Paolo Bonzini43771532013-09-09 17:58:40 +02001287 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001288 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +02001289 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001290 }
Peter Xu99e15582017-05-12 12:17:39 +08001291 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001292 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +02001293 goto found;
1294 }
1295 }
1296
1297 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1298 abort();
1299
1300found:
Paolo Bonzini43771532013-09-09 17:58:40 +02001301 /* It is safe to write mru_block outside the iothread lock. This
1302 * is what happens:
1303 *
1304 * mru_block = xxx
1305 * rcu_read_unlock()
1306 * xxx removed from list
1307 * rcu_read_lock()
1308 * read mru_block
1309 * mru_block = NULL;
1310 * call_rcu(reclaim_ramblock, xxx);
1311 * rcu_read_unlock()
1312 *
1313 * atomic_rcu_set is not needed here. The block was already published
1314 * when it was placed into the list. Here we're just making an extra
1315 * copy of the pointer.
1316 */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001317 ram_list.mru_block = block;
1318 return block;
1319}
1320
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001321static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001322{
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001323 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001324 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001325 RAMBlock *block;
1326 ram_addr_t end;
1327
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04001328 assert(tcg_enabled());
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001329 end = TARGET_PAGE_ALIGN(start + length);
1330 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +00001331
Mike Day0dc3f442013-09-05 14:41:35 -04001332 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +02001333 block = qemu_get_ram_block(start);
1334 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001335 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001336 CPU_FOREACH(cpu) {
1337 tlb_reset_dirty(cpu, start1, length);
1338 }
Mike Day0dc3f442013-09-05 14:41:35 -04001339 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +02001340}
1341
1342/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001343bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1344 ram_addr_t length,
1345 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001346{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001347 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001348 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001349 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001350
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001351 if (length == 0) {
1352 return false;
1353 }
1354
1355 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1356 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001357
1358 rcu_read_lock();
1359
1360 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1361
1362 while (page < end) {
1363 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1364 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1365 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1366
1367 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1368 offset, num);
1369 page += num;
1370 }
1371
1372 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001373
1374 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001375 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001376 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001377
1378 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001379}
1380
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001381DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
1382 (ram_addr_t start, ram_addr_t length, unsigned client)
1383{
1384 DirtyMemoryBlocks *blocks;
1385 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1386 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1387 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1388 DirtyBitmapSnapshot *snap;
1389 unsigned long page, end, dest;
1390
1391 snap = g_malloc0(sizeof(*snap) +
1392 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1393 snap->start = first;
1394 snap->end = last;
1395
1396 page = first >> TARGET_PAGE_BITS;
1397 end = last >> TARGET_PAGE_BITS;
1398 dest = 0;
1399
1400 rcu_read_lock();
1401
1402 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1403
1404 while (page < end) {
1405 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1406 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1407 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1408
1409 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1410 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1411 offset >>= BITS_PER_LEVEL;
1412
1413 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1414 blocks->blocks[idx] + offset,
1415 num);
1416 page += num;
1417 dest += num >> BITS_PER_LEVEL;
1418 }
1419
1420 rcu_read_unlock();
1421
1422 if (tcg_enabled()) {
1423 tlb_reset_dirty_range_all(start, length);
1424 }
1425
1426 return snap;
1427}
1428
1429bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1430 ram_addr_t start,
1431 ram_addr_t length)
1432{
1433 unsigned long page, end;
1434
1435 assert(start >= snap->start);
1436 assert(start + length <= snap->end);
1437
1438 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1439 page = (start - snap->start) >> TARGET_PAGE_BITS;
1440
1441 while (page < end) {
1442 if (test_bit(page, snap->dirty)) {
1443 return true;
1444 }
1445 page++;
1446 }
1447 return false;
1448}
1449
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001450/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001451hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001452 MemoryRegionSection *section,
1453 target_ulong vaddr,
1454 hwaddr paddr, hwaddr xlat,
1455 int prot,
1456 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001457{
Avi Kivitya8170e52012-10-23 12:30:10 +02001458 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001459 CPUWatchpoint *wp;
1460
Blue Swirlcc5bea62012-04-14 14:56:48 +00001461 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001462 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001463 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001464 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001465 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001466 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001467 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001468 }
1469 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001470 AddressSpaceDispatch *d;
1471
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001472 d = flatview_to_dispatch(section->fv);
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001473 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001474 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001475 }
1476
1477 /* Make accesses to pages with watchpoints go via the
1478 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001479 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001480 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001481 /* Avoid trapping reads of pages with a write breakpoint. */
1482 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001483 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001484 *address |= TLB_MMIO;
1485 break;
1486 }
1487 }
1488 }
1489
1490 return iotlb;
1491}
bellard9fa3e852004-01-04 18:06:42 +00001492#endif /* defined(CONFIG_USER_ONLY) */
1493
pbrooke2eef172008-06-08 01:09:01 +00001494#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001495
Anthony Liguoric227f092009-10-01 16:12:16 -05001496static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001497 uint16_t section);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001498static subpage_t *subpage_init(FlatView *fv, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001499
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001500static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
Igor Mammedova2b257d2014-10-31 16:38:37 +00001501 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001502
1503/*
1504 * Set a custom physical guest memory alloator.
1505 * Accelerators with unusual needs may need this. Hopefully, we can
1506 * get rid of it eventually.
1507 */
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001508void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
Markus Armbruster91138032013-07-31 15:11:08 +02001509{
1510 phys_mem_alloc = alloc;
1511}
1512
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001513static uint16_t phys_section_add(PhysPageMap *map,
1514 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001515{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001516 /* The physical section number is ORed with a page-aligned
1517 * pointer to produce the iotlb entries. Thus it should
1518 * never overflow into the page-aligned value.
1519 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001520 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001521
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001522 if (map->sections_nb == map->sections_nb_alloc) {
1523 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1524 map->sections = g_renew(MemoryRegionSection, map->sections,
1525 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001526 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001527 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001528 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001529 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001530}
1531
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001532static void phys_section_destroy(MemoryRegion *mr)
1533{
Don Slutz55b4e802015-11-30 17:11:04 -05001534 bool have_sub_page = mr->subpage;
1535
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001536 memory_region_unref(mr);
1537
Don Slutz55b4e802015-11-30 17:11:04 -05001538 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001539 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001540 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001541 g_free(subpage);
1542 }
1543}
1544
Paolo Bonzini60926662013-05-29 12:30:26 +02001545static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001546{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001547 while (map->sections_nb > 0) {
1548 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001549 phys_section_destroy(section->mr);
1550 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001551 g_free(map->sections);
1552 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001553}
1554
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001555static void register_subpage(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001556{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001557 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001558 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001559 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001560 & TARGET_PAGE_MASK;
Peter Xu003a0cf2017-05-15 16:50:57 +08001561 MemoryRegionSection *existing = phys_page_find(d, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001562 MemoryRegionSection subsection = {
1563 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001564 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001565 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001566 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001567
Avi Kivityf3705d52012-03-08 16:16:34 +02001568 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001569
Avi Kivityf3705d52012-03-08 16:16:34 +02001570 if (!(existing->mr->subpage)) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001571 subpage = subpage_init(fv, base);
1572 subsection.fv = fv;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001573 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001574 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001575 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001576 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001577 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001578 }
1579 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001580 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001581 subpage_register(subpage, start, end,
1582 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001583}
1584
1585
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001586static void register_multipage(FlatView *fv,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001587 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001588{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001589 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivitya8170e52012-10-23 12:30:10 +02001590 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001591 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001592 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1593 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001594
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001595 assert(num_pages);
1596 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001597}
1598
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10001599void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001600{
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001601 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001602 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001603
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001604 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1605 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1606 - now.offset_within_address_space;
1607
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001608 now.size = int128_min(int128_make64(left), now.size);
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001609 register_subpage(fv, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001610 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001611 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001612 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001613 while (int128_ne(remain.size, now.size)) {
1614 remain.size = int128_sub(remain.size, now.size);
1615 remain.offset_within_address_space += int128_get64(now.size);
1616 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001617 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001618 if (int128_lt(remain.size, page_size)) {
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001619 register_subpage(fv, &now);
Hu Tao88266242013-08-29 18:21:16 +08001620 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001621 now.size = page_size;
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001622 register_subpage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001623 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001624 now.size = int128_and(now.size, int128_neg(page_size));
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001625 register_multipage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001626 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001627 }
1628}
1629
Sheng Yang62a27442010-01-26 19:21:16 +08001630void qemu_flush_coalesced_mmio_buffer(void)
1631{
1632 if (kvm_enabled())
1633 kvm_flush_coalesced_mmio_buffer();
1634}
1635
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001636void qemu_mutex_lock_ramlist(void)
1637{
1638 qemu_mutex_lock(&ram_list.mutex);
1639}
1640
1641void qemu_mutex_unlock_ramlist(void)
1642{
1643 qemu_mutex_unlock(&ram_list.mutex);
1644}
1645
Peter Xube9b23c2017-05-12 12:17:41 +08001646void ram_block_dump(Monitor *mon)
1647{
1648 RAMBlock *block;
1649 char *psize;
1650
1651 rcu_read_lock();
1652 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1653 "Block Name", "PSize", "Offset", "Used", "Total");
1654 RAMBLOCK_FOREACH(block) {
1655 psize = size_to_str(block->page_size);
1656 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1657 " 0x%016" PRIx64 "\n", block->idstr, psize,
1658 (uint64_t)block->offset,
1659 (uint64_t)block->used_length,
1660 (uint64_t)block->max_length);
1661 g_free(psize);
1662 }
1663 rcu_read_unlock();
1664}
1665
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001666#ifdef __linux__
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001667/*
1668 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1669 * may or may not name the same files / on the same filesystem now as
1670 * when we actually open and map them. Iterate over the file
1671 * descriptors instead, and use qemu_fd_getpagesize().
1672 */
1673static int find_max_supported_pagesize(Object *obj, void *opaque)
1674{
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001675 long *hpsize_min = opaque;
1676
1677 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
David Gibson2b108082018-04-03 15:05:45 +10001678 long hpsize = host_memory_backend_pagesize(MEMORY_BACKEND(obj));
1679
David Gibson0de6e2a2018-04-03 14:55:11 +10001680 if (hpsize < *hpsize_min) {
1681 *hpsize_min = hpsize;
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001682 }
1683 }
1684
1685 return 0;
1686}
1687
1688long qemu_getrampagesize(void)
1689{
1690 long hpsize = LONG_MAX;
1691 long mainrampagesize;
1692 Object *memdev_root;
1693
David Gibson0de6e2a2018-04-03 14:55:11 +10001694 mainrampagesize = qemu_mempath_getpagesize(mem_path);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001695
1696 /* it's possible we have memory-backend objects with
1697 * hugepage-backed RAM. these may get mapped into system
1698 * address space via -numa parameters or memory hotplug
1699 * hooks. we want to take these into account, but we
1700 * also want to make sure these supported hugepage
1701 * sizes are applicable across the entire range of memory
1702 * we may boot from, so we take the min across all
1703 * backends, and assume normal pages in cases where a
1704 * backend isn't backed by hugepages.
1705 */
1706 memdev_root = object_resolve_path("/objects", NULL);
1707 if (memdev_root) {
1708 object_child_foreach(memdev_root, find_max_supported_pagesize, &hpsize);
1709 }
1710 if (hpsize == LONG_MAX) {
1711 /* No additional memory regions found ==> Report main RAM page size */
1712 return mainrampagesize;
1713 }
1714
1715 /* If NUMA is disabled or the NUMA nodes are not backed with a
1716 * memory-backend, then there is at least one node using "normal" RAM,
1717 * so if its page size is smaller we have got to report that size instead.
1718 */
1719 if (hpsize > mainrampagesize &&
1720 (nb_numa_nodes == 0 || numa_info[0].node_memdev == NULL)) {
1721 static bool warned;
1722 if (!warned) {
1723 error_report("Huge page support disabled (n/a for main memory).");
1724 warned = true;
1725 }
1726 return mainrampagesize;
1727 }
1728
1729 return hpsize;
1730}
1731#else
1732long qemu_getrampagesize(void)
1733{
1734 return getpagesize();
1735}
1736#endif
1737
Hikaru Nishidad5dbde42018-09-24 21:32:05 +09001738#ifdef CONFIG_POSIX
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001739static int64_t get_file_size(int fd)
1740{
1741 int64_t size = lseek(fd, 0, SEEK_END);
1742 if (size < 0) {
1743 return -errno;
1744 }
1745 return size;
1746}
1747
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001748static int file_ram_open(const char *path,
1749 const char *region_name,
1750 bool *created,
1751 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001752{
1753 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001754 char *sanitized_name;
1755 char *c;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001756 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001757
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001758 *created = false;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001759 for (;;) {
1760 fd = open(path, O_RDWR);
1761 if (fd >= 0) {
1762 /* @path names an existing file, use it */
1763 break;
1764 }
1765 if (errno == ENOENT) {
1766 /* @path names a file that doesn't exist, create it */
1767 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1768 if (fd >= 0) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001769 *created = true;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001770 break;
1771 }
1772 } else if (errno == EISDIR) {
1773 /* @path names a directory, create a file there */
1774 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001775 sanitized_name = g_strdup(region_name);
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001776 for (c = sanitized_name; *c != '\0'; c++) {
1777 if (*c == '/') {
1778 *c = '_';
1779 }
1780 }
1781
1782 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1783 sanitized_name);
1784 g_free(sanitized_name);
1785
1786 fd = mkstemp(filename);
1787 if (fd >= 0) {
1788 unlink(filename);
1789 g_free(filename);
1790 break;
1791 }
1792 g_free(filename);
1793 }
1794 if (errno != EEXIST && errno != EINTR) {
1795 error_setg_errno(errp, errno,
1796 "can't open backing store %s for guest RAM",
1797 path);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001798 return -1;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001799 }
1800 /*
1801 * Try again on EINTR and EEXIST. The latter happens when
1802 * something else creates the file between our two open().
1803 */
1804 }
1805
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001806 return fd;
1807}
1808
1809static void *file_ram_alloc(RAMBlock *block,
1810 ram_addr_t memory,
1811 int fd,
1812 bool truncate,
1813 Error **errp)
1814{
1815 void *area;
1816
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001817 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang98376842017-12-11 15:28:04 +08001818 if (block->mr->align % block->page_size) {
1819 error_setg(errp, "alignment 0x%" PRIx64
1820 " must be multiples of page size 0x%zx",
1821 block->mr->align, block->page_size);
1822 return NULL;
David Hildenbrand61362b72018-06-07 17:47:05 +02001823 } else if (block->mr->align && !is_power_of_2(block->mr->align)) {
1824 error_setg(errp, "alignment 0x%" PRIx64
1825 " must be a power of two", block->mr->align);
1826 return NULL;
Haozhong Zhang98376842017-12-11 15:28:04 +08001827 }
1828 block->mr->align = MAX(block->page_size, block->mr->align);
Haozhong Zhang83606682016-10-24 20:49:37 +08001829#if defined(__s390x__)
1830 if (kvm_enabled()) {
1831 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1832 }
1833#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001834
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001835 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001836 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001837 "or larger than page size 0x%zx",
1838 memory, block->page_size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001839 return NULL;
Haozhong Zhang1775f112016-11-02 09:05:51 +08001840 }
1841
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001842 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001843
1844 /*
1845 * ftruncate is not supported by hugetlbfs in older
1846 * hosts, so don't bother bailing out on errors.
1847 * If anything goes wrong with it under other filesystems,
1848 * mmap will fail.
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001849 *
1850 * Do not truncate the non-empty backend file to avoid corrupting
1851 * the existing data in the file. Disabling shrinking is not
1852 * enough. For example, the current vNVDIMM implementation stores
1853 * the guest NVDIMM labels at the end of the backend file. If the
1854 * backend file is later extended, QEMU will not be able to find
1855 * those labels. Therefore, extending the non-empty backend file
1856 * is disabled as well.
Marcelo Tosattic9027602010-03-01 20:25:08 -03001857 */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001858 if (truncate && ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001859 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001860 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001861
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001862 area = qemu_ram_mmap(fd, memory, block->mr->align,
1863 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001864 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001865 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001866 "unable to map backing store for guest RAM");
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001867 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001868 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001869
1870 if (mem_prealloc) {
Jitendra Kolhe1e356fc2017-02-24 09:01:43 +05301871 os_mem_prealloc(fd, area, memory, smp_cpus, errp);
Igor Mammedov056b68a2016-07-20 11:54:03 +02001872 if (errp && *errp) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001873 qemu_ram_munmap(area, memory);
1874 return NULL;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001875 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001876 }
1877
Alex Williamson04b16652010-07-02 11:13:17 -06001878 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001879 return area;
1880}
1881#endif
1882
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001883/* Allocate space within the ram_addr_t space that governs the
1884 * dirty bitmaps.
1885 * Called with the ramlist lock held.
1886 */
Alex Williamsond17b5282010-06-25 11:08:38 -06001887static ram_addr_t find_ram_offset(ram_addr_t size)
1888{
Alex Williamson04b16652010-07-02 11:13:17 -06001889 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001890 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001891
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001892 assert(size != 0); /* it would hand out same offset multiple times */
1893
Mike Day0dc3f442013-09-05 14:41:35 -04001894 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001895 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001896 }
Alex Williamson04b16652010-07-02 11:13:17 -06001897
Peter Xu99e15582017-05-12 12:17:39 +08001898 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001899 ram_addr_t candidate, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001900
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001901 /* Align blocks to start on a 'long' in the bitmap
1902 * which makes the bitmap sync'ing take the fast path.
1903 */
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001904 candidate = block->offset + block->max_length;
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001905 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
Alex Williamson04b16652010-07-02 11:13:17 -06001906
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001907 /* Search for the closest following block
1908 * and find the gap.
1909 */
Peter Xu99e15582017-05-12 12:17:39 +08001910 RAMBLOCK_FOREACH(next_block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001911 if (next_block->offset >= candidate) {
Alex Williamson04b16652010-07-02 11:13:17 -06001912 next = MIN(next, next_block->offset);
1913 }
1914 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001915
1916 /* If it fits remember our place and remember the size
1917 * of gap, but keep going so that we might find a smaller
1918 * gap to fill so avoiding fragmentation.
1919 */
1920 if (next - candidate >= size && next - candidate < mingap) {
1921 offset = candidate;
1922 mingap = next - candidate;
Alex Williamson04b16652010-07-02 11:13:17 -06001923 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001924
1925 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
Alex Williamson04b16652010-07-02 11:13:17 -06001926 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001927
1928 if (offset == RAM_ADDR_MAX) {
1929 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1930 (uint64_t)size);
1931 abort();
1932 }
1933
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001934 trace_find_ram_offset(size, offset);
1935
Alex Williamson04b16652010-07-02 11:13:17 -06001936 return offset;
1937}
1938
David Hildenbrandc1361802018-06-20 22:27:36 +02001939static unsigned long last_ram_page(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001940{
Alex Williamsond17b5282010-06-25 11:08:38 -06001941 RAMBlock *block;
1942 ram_addr_t last = 0;
1943
Mike Day0dc3f442013-09-05 14:41:35 -04001944 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08001945 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001946 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001947 }
Mike Day0dc3f442013-09-05 14:41:35 -04001948 rcu_read_unlock();
Juan Quintelab8c48992017-03-21 17:44:30 +01001949 return last >> TARGET_PAGE_BITS;
Alex Williamsond17b5282010-06-25 11:08:38 -06001950}
1951
Jason Baronddb97f12012-08-02 15:44:16 -04001952static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1953{
1954 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001955
1956 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001957 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001958 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1959 if (ret) {
1960 perror("qemu_madvise");
1961 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1962 "but dump_guest_core=off specified\n");
1963 }
1964 }
1965}
1966
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001967const char *qemu_ram_get_idstr(RAMBlock *rb)
1968{
1969 return rb->idstr;
1970}
1971
Dr. David Alan Gilbert463a4ac2017-03-07 18:36:36 +00001972bool qemu_ram_is_shared(RAMBlock *rb)
1973{
1974 return rb->flags & RAM_SHARED;
1975}
1976
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +00001977/* Note: Only set at the start of postcopy */
1978bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
1979{
1980 return rb->flags & RAM_UF_ZEROPAGE;
1981}
1982
1983void qemu_ram_set_uf_zeroable(RAMBlock *rb)
1984{
1985 rb->flags |= RAM_UF_ZEROPAGE;
1986}
1987
Cédric Le Goaterb895de52018-05-14 08:57:00 +02001988bool qemu_ram_is_migratable(RAMBlock *rb)
1989{
1990 return rb->flags & RAM_MIGRATABLE;
1991}
1992
1993void qemu_ram_set_migratable(RAMBlock *rb)
1994{
1995 rb->flags |= RAM_MIGRATABLE;
1996}
1997
1998void qemu_ram_unset_migratable(RAMBlock *rb)
1999{
2000 rb->flags &= ~RAM_MIGRATABLE;
2001}
2002
Mike Dayae3a7042013-09-05 14:41:35 -04002003/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002004void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08002005{
Gongleifa53a0e2016-05-10 10:04:59 +08002006 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08002007
Avi Kivityc5705a72011-12-20 15:59:12 +02002008 assert(new_block);
2009 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002010
Anthony Liguori09e5ab62012-02-03 12:28:43 -06002011 if (dev) {
2012 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002013 if (id) {
2014 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05002015 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002016 }
2017 }
2018 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2019
Gongleiab0a9952016-05-10 10:05:00 +08002020 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08002021 RAMBLOCK_FOREACH(block) {
Gongleifa53a0e2016-05-10 10:04:59 +08002022 if (block != new_block &&
2023 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06002024 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2025 new_block->idstr);
2026 abort();
2027 }
2028 }
Mike Day0dc3f442013-09-05 14:41:35 -04002029 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02002030}
2031
Mike Dayae3a7042013-09-05 14:41:35 -04002032/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002033void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08002034{
Mike Dayae3a7042013-09-05 14:41:35 -04002035 /* FIXME: arch_init.c assumes that this is not called throughout
2036 * migration. Ignore the problem since hot-unplug during migration
2037 * does not work anyway.
2038 */
Hu Tao20cfe882014-04-02 15:13:26 +08002039 if (block) {
2040 memset(block->idstr, 0, sizeof(block->idstr));
2041 }
2042}
2043
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002044size_t qemu_ram_pagesize(RAMBlock *rb)
2045{
2046 return rb->page_size;
2047}
2048
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002049/* Returns the largest size of page in use */
2050size_t qemu_ram_pagesize_largest(void)
2051{
2052 RAMBlock *block;
2053 size_t largest = 0;
2054
Peter Xu99e15582017-05-12 12:17:39 +08002055 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002056 largest = MAX(largest, qemu_ram_pagesize(block));
2057 }
2058
2059 return largest;
2060}
2061
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002062static int memory_try_enable_merging(void *addr, size_t len)
2063{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02002064 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002065 /* disabled by the user */
2066 return 0;
2067 }
2068
2069 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
2070}
2071
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002072/* Only legal before guest might have detected the memory size: e.g. on
2073 * incoming migration, or right after reset.
2074 *
2075 * As memory core doesn't know how is memory accessed, it is up to
2076 * resize callback to update device state and/or add assertions to detect
2077 * misuse, if necessary.
2078 */
Gongleifa53a0e2016-05-10 10:04:59 +08002079int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002080{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002081 assert(block);
2082
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002083 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01002084
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002085 if (block->used_length == newsize) {
2086 return 0;
2087 }
2088
2089 if (!(block->flags & RAM_RESIZEABLE)) {
2090 error_setg_errno(errp, EINVAL,
2091 "Length mismatch: %s: 0x" RAM_ADDR_FMT
2092 " in != 0x" RAM_ADDR_FMT, block->idstr,
2093 newsize, block->used_length);
2094 return -EINVAL;
2095 }
2096
2097 if (block->max_length < newsize) {
2098 error_setg_errno(errp, EINVAL,
2099 "Length too large: %s: 0x" RAM_ADDR_FMT
2100 " > 0x" RAM_ADDR_FMT, block->idstr,
2101 newsize, block->max_length);
2102 return -EINVAL;
2103 }
2104
2105 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
2106 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01002107 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
2108 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002109 memory_region_set_size(block->mr, newsize);
2110 if (block->resized) {
2111 block->resized(block->idstr, newsize, block->host);
2112 }
2113 return 0;
2114}
2115
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002116/* Called with ram_list.mutex held */
2117static void dirty_memory_extend(ram_addr_t old_ram_size,
2118 ram_addr_t new_ram_size)
2119{
2120 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
2121 DIRTY_MEMORY_BLOCK_SIZE);
2122 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
2123 DIRTY_MEMORY_BLOCK_SIZE);
2124 int i;
2125
2126 /* Only need to extend if block count increased */
2127 if (new_num_blocks <= old_num_blocks) {
2128 return;
2129 }
2130
2131 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
2132 DirtyMemoryBlocks *old_blocks;
2133 DirtyMemoryBlocks *new_blocks;
2134 int j;
2135
2136 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
2137 new_blocks = g_malloc(sizeof(*new_blocks) +
2138 sizeof(new_blocks->blocks[0]) * new_num_blocks);
2139
2140 if (old_num_blocks) {
2141 memcpy(new_blocks->blocks, old_blocks->blocks,
2142 old_num_blocks * sizeof(old_blocks->blocks[0]));
2143 }
2144
2145 for (j = old_num_blocks; j < new_num_blocks; j++) {
2146 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
2147 }
2148
2149 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
2150
2151 if (old_blocks) {
2152 g_free_rcu(old_blocks, rcu);
2153 }
2154 }
2155}
2156
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002157static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
Avi Kivityc5705a72011-12-20 15:59:12 +02002158{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002159 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01002160 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002161 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002162 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002163
Juan Quintelab8c48992017-03-21 17:44:30 +01002164 old_ram_size = last_ram_page();
Avi Kivityc5705a72011-12-20 15:59:12 +02002165
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002166 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002167 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002168
2169 if (!new_block->host) {
2170 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002171 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002172 new_block->mr, &err);
2173 if (err) {
2174 error_propagate(errp, err);
2175 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002176 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002177 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002178 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002179 new_block->host = phys_mem_alloc(new_block->max_length,
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002180 &new_block->mr->align, shared);
Markus Armbruster39228252013-07-31 15:11:11 +02002181 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08002182 error_setg_errno(errp, errno,
2183 "cannot set up guest memory '%s'",
2184 memory_region_name(new_block->mr));
2185 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002186 return;
Markus Armbruster39228252013-07-31 15:11:11 +02002187 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002188 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002189 }
2190 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002191
Li Zhijiandd631692015-07-02 20:18:06 +08002192 new_ram_size = MAX(old_ram_size,
2193 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
2194 if (new_ram_size > old_ram_size) {
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002195 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08002196 }
Mike Day0d53d9f2015-01-21 13:45:24 +01002197 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
2198 * QLIST (which has an RCU-friendly variant) does not have insertion at
2199 * tail, so save the last element in last_block.
2200 */
Peter Xu99e15582017-05-12 12:17:39 +08002201 RAMBLOCK_FOREACH(block) {
Mike Day0d53d9f2015-01-21 13:45:24 +01002202 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002203 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002204 break;
2205 }
2206 }
2207 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002208 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002209 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002210 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002211 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04002212 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002213 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002214 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06002215
Mike Day0dc3f442013-09-05 14:41:35 -04002216 /* Write list before version */
2217 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002218 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002219 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002220
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002221 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01002222 new_block->used_length,
2223 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002224
Paolo Bonzinia904c912015-01-21 16:18:35 +01002225 if (new_block->host) {
2226 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2227 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08002228 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01002229 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzini0987d732016-12-21 00:31:36 +08002230 ram_block_notify_add(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002231 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002232}
2233
Hikaru Nishidad5dbde42018-09-24 21:32:05 +09002234#ifdef CONFIG_POSIX
Marc-André Lureau38b33622017-06-02 18:12:23 +04002235RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
Junyan Hecbfc0172018-07-18 15:47:58 +08002236 uint32_t ram_flags, int fd,
Marc-André Lureau38b33622017-06-02 18:12:23 +04002237 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002238{
2239 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002240 Error *local_err = NULL;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002241 int64_t file_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002242
Junyan Hea4de8552018-07-18 15:48:00 +08002243 /* Just support these ram flags by now. */
2244 assert((ram_flags & ~(RAM_SHARED | RAM_PMEM)) == 0);
2245
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002246 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002247 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08002248 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002249 }
2250
Marc-André Lureaue45e7ae2017-06-02 18:12:21 +04002251 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2252 error_setg(errp,
2253 "host lacks kvm mmu notifiers, -mem-path unsupported");
2254 return NULL;
2255 }
2256
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002257 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2258 /*
2259 * file_ram_alloc() needs to allocate just like
2260 * phys_mem_alloc, but we haven't bothered to provide
2261 * a hook there.
2262 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002263 error_setg(errp,
2264 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08002265 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002266 }
2267
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002268 size = HOST_PAGE_ALIGN(size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002269 file_size = get_file_size(fd);
2270 if (file_size > 0 && file_size < size) {
2271 error_setg(errp, "backing store %s size 0x%" PRIx64
2272 " does not match 'size' option 0x" RAM_ADDR_FMT,
2273 mem_path, file_size, size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002274 return NULL;
2275 }
2276
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002277 new_block = g_malloc0(sizeof(*new_block));
2278 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002279 new_block->used_length = size;
2280 new_block->max_length = size;
Junyan Hecbfc0172018-07-18 15:47:58 +08002281 new_block->flags = ram_flags;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002282 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002283 if (!new_block->host) {
2284 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08002285 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002286 }
2287
Junyan Hecbfc0172018-07-18 15:47:58 +08002288 ram_block_add(new_block, &local_err, ram_flags & RAM_SHARED);
Hu Taoef701d72014-09-09 13:27:54 +08002289 if (local_err) {
2290 g_free(new_block);
2291 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002292 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002293 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002294 return new_block;
Marc-André Lureau38b33622017-06-02 18:12:23 +04002295
2296}
2297
2298
2299RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Junyan Hecbfc0172018-07-18 15:47:58 +08002300 uint32_t ram_flags, const char *mem_path,
Marc-André Lureau38b33622017-06-02 18:12:23 +04002301 Error **errp)
2302{
2303 int fd;
2304 bool created;
2305 RAMBlock *block;
2306
2307 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2308 if (fd < 0) {
2309 return NULL;
2310 }
2311
Junyan Hecbfc0172018-07-18 15:47:58 +08002312 block = qemu_ram_alloc_from_fd(size, mr, ram_flags, fd, errp);
Marc-André Lureau38b33622017-06-02 18:12:23 +04002313 if (!block) {
2314 if (created) {
2315 unlink(mem_path);
2316 }
2317 close(fd);
2318 return NULL;
2319 }
2320
2321 return block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002322}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002323#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002324
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002325static
Fam Zheng528f46a2016-03-01 14:18:18 +08002326RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2327 void (*resized)(const char*,
2328 uint64_t length,
2329 void *host),
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002330 void *host, bool resizeable, bool share,
Fam Zheng528f46a2016-03-01 14:18:18 +08002331 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002332{
2333 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002334 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002335
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002336 size = HOST_PAGE_ALIGN(size);
2337 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002338 new_block = g_malloc0(sizeof(*new_block));
2339 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002340 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002341 new_block->used_length = size;
2342 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002343 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002344 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002345 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002346 new_block->host = host;
2347 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002348 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002349 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002350 if (resizeable) {
2351 new_block->flags |= RAM_RESIZEABLE;
2352 }
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002353 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002354 if (local_err) {
2355 g_free(new_block);
2356 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002357 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002358 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002359 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002360}
2361
Fam Zheng528f46a2016-03-01 14:18:18 +08002362RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002363 MemoryRegion *mr, Error **errp)
2364{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002365 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2366 false, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002367}
2368
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002369RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2370 MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00002371{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002372 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2373 share, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002374}
2375
Fam Zheng528f46a2016-03-01 14:18:18 +08002376RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002377 void (*resized)(const char*,
2378 uint64_t length,
2379 void *host),
2380 MemoryRegion *mr, Error **errp)
2381{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002382 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2383 false, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00002384}
bellarde9a1ab12007-02-08 23:08:38 +00002385
Paolo Bonzini43771532013-09-09 17:58:40 +02002386static void reclaim_ramblock(RAMBlock *block)
2387{
2388 if (block->flags & RAM_PREALLOC) {
2389 ;
2390 } else if (xen_enabled()) {
2391 xen_invalidate_map_cache_entry(block->host);
2392#ifndef _WIN32
2393 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02002394 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02002395 close(block->fd);
2396#endif
2397 } else {
2398 qemu_anon_ram_free(block->host, block->max_length);
2399 }
2400 g_free(block);
2401}
2402
Fam Zhengf1060c52016-03-01 14:18:22 +08002403void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00002404{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02002405 if (!block) {
2406 return;
2407 }
2408
Paolo Bonzini0987d732016-12-21 00:31:36 +08002409 if (block->host) {
2410 ram_block_notify_remove(block->host, block->max_length);
2411 }
2412
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002413 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08002414 QLIST_REMOVE_RCU(block, next);
2415 ram_list.mru_block = NULL;
2416 /* Write list before version */
2417 smp_wmb();
2418 ram_list.version++;
2419 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002420 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00002421}
2422
Huang Yingcd19cfa2011-03-02 08:56:19 +01002423#ifndef _WIN32
2424void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2425{
2426 RAMBlock *block;
2427 ram_addr_t offset;
2428 int flags;
2429 void *area, *vaddr;
2430
Peter Xu99e15582017-05-12 12:17:39 +08002431 RAMBLOCK_FOREACH(block) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002432 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002433 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02002434 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002435 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002436 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02002437 } else if (xen_enabled()) {
2438 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002439 } else {
2440 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02002441 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002442 flags |= (block->flags & RAM_SHARED ?
2443 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02002444 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2445 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002446 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02002447 /*
2448 * Remap needs to match alloc. Accelerators that
2449 * set phys_mem_alloc never remap. If they did,
2450 * we'd need a remap hook here.
2451 */
2452 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2453
Huang Yingcd19cfa2011-03-02 08:56:19 +01002454 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2455 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2456 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002457 }
2458 if (area != vaddr) {
Alistair Francis493d89b2018-02-03 09:43:14 +01002459 error_report("Could not remap addr: "
2460 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2461 length, addr);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002462 exit(1);
2463 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002464 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002465 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002466 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01002467 }
2468 }
2469}
2470#endif /* !_WIN32 */
2471
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002472/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04002473 * This should not be used for general purpose DMA. Use address_space_map
2474 * or address_space_rw instead. For local memory (e.g. video ram) that the
2475 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04002476 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002477 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002478 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002479void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002480{
Gonglei3655cb92016-02-20 10:35:20 +08002481 RAMBlock *block = ram_block;
2482
2483 if (block == NULL) {
2484 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002485 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002486 }
Mike Dayae3a7042013-09-05 14:41:35 -04002487
2488 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002489 /* We need to check if the requested address is in the RAM
2490 * because we don't want to map the entire memory in QEMU.
2491 * In that case just map until the end of the page.
2492 */
2493 if (block->offset == 0) {
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002494 return xen_map_cache(addr, 0, 0, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002495 }
Mike Dayae3a7042013-09-05 14:41:35 -04002496
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002497 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002498 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002499 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00002500}
2501
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002502/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04002503 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04002504 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002505 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04002506 */
Gonglei3655cb92016-02-20 10:35:20 +08002507static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002508 hwaddr *size, bool lock)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002509{
Gonglei3655cb92016-02-20 10:35:20 +08002510 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002511 if (*size == 0) {
2512 return NULL;
2513 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002514
Gonglei3655cb92016-02-20 10:35:20 +08002515 if (block == NULL) {
2516 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002517 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002518 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002519 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002520
2521 if (xen_enabled() && block->host == NULL) {
2522 /* We need to check if the requested address is in the RAM
2523 * because we don't want to map the entire memory in QEMU.
2524 * In that case just map the requested area.
2525 */
2526 if (block->offset == 0) {
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002527 return xen_map_cache(addr, *size, lock, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002528 }
2529
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002530 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002531 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002532
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002533 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002534}
2535
Dr. David Alan Gilbertf90bb712018-03-12 17:20:57 +00002536/* Return the offset of a hostpointer within a ramblock */
2537ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2538{
2539 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2540 assert((uintptr_t)host >= (uintptr_t)rb->host);
2541 assert(res < rb->max_length);
2542
2543 return res;
2544}
2545
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002546/*
2547 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2548 * in that RAMBlock.
2549 *
2550 * ptr: Host pointer to look up
2551 * round_offset: If true round the result offset down to a page boundary
2552 * *ram_addr: set to result ram_addr
2553 * *offset: set to result offset within the RAMBlock
2554 *
2555 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04002556 *
2557 * By the time this function returns, the returned pointer is not protected
2558 * by RCU anymore. If the caller is not within an RCU critical section and
2559 * does not hold the iothread lock, it must have other means of protecting the
2560 * pointer, such as a reference to the region that includes the incoming
2561 * ram_addr_t.
2562 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002563RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002564 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00002565{
pbrook94a6b542009-04-11 17:15:54 +00002566 RAMBlock *block;
2567 uint8_t *host = ptr;
2568
Jan Kiszka868bb332011-06-21 22:59:09 +02002569 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02002570 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04002571 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02002572 ram_addr = xen_ram_addr_from_mapcache(ptr);
2573 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002574 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01002575 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002576 }
Mike Day0dc3f442013-09-05 14:41:35 -04002577 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002578 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002579 }
2580
Mike Day0dc3f442013-09-05 14:41:35 -04002581 rcu_read_lock();
2582 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002583 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002584 goto found;
2585 }
2586
Peter Xu99e15582017-05-12 12:17:39 +08002587 RAMBLOCK_FOREACH(block) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002588 /* This case append when the block is not mapped. */
2589 if (block->host == NULL) {
2590 continue;
2591 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002592 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002593 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06002594 }
pbrook94a6b542009-04-11 17:15:54 +00002595 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002596
Mike Day0dc3f442013-09-05 14:41:35 -04002597 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002598 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02002599
2600found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002601 *offset = (host - block->host);
2602 if (round_offset) {
2603 *offset &= TARGET_PAGE_MASK;
2604 }
Mike Day0dc3f442013-09-05 14:41:35 -04002605 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002606 return block;
2607}
2608
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002609/*
2610 * Finds the named RAMBlock
2611 *
2612 * name: The name of RAMBlock to find
2613 *
2614 * Returns: RAMBlock (or NULL if not found)
2615 */
2616RAMBlock *qemu_ram_block_by_name(const char *name)
2617{
2618 RAMBlock *block;
2619
Peter Xu99e15582017-05-12 12:17:39 +08002620 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002621 if (!strcmp(name, block->idstr)) {
2622 return block;
2623 }
2624 }
2625
2626 return NULL;
2627}
2628
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002629/* Some of the softmmu routines need to translate from a host pointer
2630 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002631ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002632{
2633 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02002634 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002635
Paolo Bonzinif615f392016-05-26 10:07:50 +02002636 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002637 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002638 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002639 }
2640
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002641 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002642}
Alex Williamsonf471a172010-06-11 11:11:42 -06002643
Peter Maydell27266272017-11-20 18:08:27 +00002644/* Called within RCU critical section. */
2645void memory_notdirty_write_prepare(NotDirtyInfo *ndi,
2646 CPUState *cpu,
2647 vaddr mem_vaddr,
2648 ram_addr_t ram_addr,
2649 unsigned size)
2650{
2651 ndi->cpu = cpu;
2652 ndi->ram_addr = ram_addr;
2653 ndi->mem_vaddr = mem_vaddr;
2654 ndi->size = size;
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002655 ndi->pages = NULL;
Peter Maydell27266272017-11-20 18:08:27 +00002656
2657 assert(tcg_enabled());
2658 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002659 ndi->pages = page_collection_lock(ram_addr, ram_addr + size);
2660 tb_invalidate_phys_page_fast(ndi->pages, ram_addr, size);
Peter Maydell27266272017-11-20 18:08:27 +00002661 }
2662}
2663
2664/* Called within RCU critical section. */
2665void memory_notdirty_write_complete(NotDirtyInfo *ndi)
2666{
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002667 if (ndi->pages) {
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04002668 assert(tcg_enabled());
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002669 page_collection_unlock(ndi->pages);
2670 ndi->pages = NULL;
Peter Maydell27266272017-11-20 18:08:27 +00002671 }
2672
2673 /* Set both VGA and migration bits for simplicity and to remove
2674 * the notdirty callback faster.
2675 */
2676 cpu_physical_memory_set_dirty_range(ndi->ram_addr, ndi->size,
2677 DIRTY_CLIENTS_NOCODE);
2678 /* we remove the notdirty callback only if the code has been
2679 flushed */
2680 if (!cpu_physical_memory_is_clean(ndi->ram_addr)) {
2681 tlb_set_dirty(ndi->cpu, ndi->mem_vaddr);
2682 }
2683}
2684
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002685/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002686static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002687 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002688{
Peter Maydell27266272017-11-20 18:08:27 +00002689 NotDirtyInfo ndi;
Alex Bennéeba051fb2016-10-27 16:10:16 +01002690
Peter Maydell27266272017-11-20 18:08:27 +00002691 memory_notdirty_write_prepare(&ndi, current_cpu, current_cpu->mem_io_vaddr,
2692 ram_addr, size);
2693
Peter Maydell6d3ede52018-06-15 14:57:14 +01002694 stn_p(qemu_map_ram_ptr(NULL, ram_addr), size, val);
Peter Maydell27266272017-11-20 18:08:27 +00002695 memory_notdirty_write_complete(&ndi);
bellard1ccde1c2004-02-06 19:46:14 +00002696}
2697
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002698static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002699 unsigned size, bool is_write,
2700 MemTxAttrs attrs)
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002701{
2702 return is_write;
2703}
2704
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002705static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002706 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002707 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002708 .endianness = DEVICE_NATIVE_ENDIAN,
Andrew Baumannad528782017-10-13 11:19:13 -07002709 .valid = {
2710 .min_access_size = 1,
2711 .max_access_size = 8,
2712 .unaligned = false,
2713 },
2714 .impl = {
2715 .min_access_size = 1,
2716 .max_access_size = 8,
2717 .unaligned = false,
2718 },
bellard1ccde1c2004-02-06 19:46:14 +00002719};
2720
pbrook0f459d12008-06-09 00:20:13 +00002721/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002722static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002723{
Andreas Färber93afead2013-08-26 03:41:01 +02002724 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002725 CPUClass *cc = CPU_GET_CLASS(cpu);
pbrook0f459d12008-06-09 00:20:13 +00002726 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002727 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002728
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002729 assert(tcg_enabled());
Andreas Färberff4700b2013-08-26 18:23:18 +02002730 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002731 /* We re-entered the check after replacing the TB. Now raise
2732 * the debug interrupt so that is will trigger after the
2733 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002734 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002735 return;
2736 }
Andreas Färber93afead2013-08-26 03:41:01 +02002737 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Julian Brown40612002017-02-07 18:29:59 +00002738 vaddr = cc->adjust_watchpoint_address(cpu, vaddr, len);
Andreas Färberff4700b2013-08-26 18:23:18 +02002739 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002740 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2741 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002742 if (flags == BP_MEM_READ) {
2743 wp->flags |= BP_WATCHPOINT_HIT_READ;
2744 } else {
2745 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2746 }
2747 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002748 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002749 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002750 if (wp->flags & BP_CPU &&
2751 !cc->debug_check_watchpoint(cpu, wp)) {
2752 wp->flags &= ~BP_WATCHPOINT_HIT;
2753 continue;
2754 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002755 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002756
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002757 mmap_lock();
Andreas Färber239c51a2013-09-01 17:12:23 +02002758 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002759 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002760 cpu->exception_index = EXCP_DEBUG;
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002761 mmap_unlock();
Andreas Färber5638d182013-08-27 17:52:12 +02002762 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002763 } else {
Richard Henderson9b990ee2017-10-13 10:50:02 -07002764 /* Force execution of one insn next time. */
2765 cpu->cflags_next_tb = 1 | curr_cflags();
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002766 mmap_unlock();
Peter Maydell6886b982016-05-17 15:18:04 +01002767 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002768 }
aliguori06d55cc2008-11-18 20:24:06 +00002769 }
aliguori6e140f22008-11-18 20:37:55 +00002770 } else {
2771 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002772 }
2773 }
2774}
2775
pbrook6658ffb2007-03-16 23:58:11 +00002776/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2777 so these check for a hit then pass through to the normal out-of-line
2778 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002779static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2780 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002781{
Peter Maydell66b9b432015-04-26 16:49:24 +01002782 MemTxResult res;
2783 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002784 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2785 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002786
Peter Maydell66b9b432015-04-26 16:49:24 +01002787 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002788 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002789 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002790 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002791 break;
2792 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002793 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002794 break;
2795 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002796 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002797 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002798 case 8:
2799 data = address_space_ldq(as, addr, attrs, &res);
2800 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002801 default: abort();
2802 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002803 *pdata = data;
2804 return res;
2805}
2806
2807static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2808 uint64_t val, unsigned size,
2809 MemTxAttrs attrs)
2810{
2811 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002812 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2813 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002814
2815 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2816 switch (size) {
2817 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002818 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002819 break;
2820 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002821 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002822 break;
2823 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002824 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002825 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002826 case 8:
2827 address_space_stq(as, addr, val, attrs, &res);
2828 break;
Peter Maydell66b9b432015-04-26 16:49:24 +01002829 default: abort();
2830 }
2831 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002832}
2833
Avi Kivity1ec9b902012-01-02 12:47:48 +02002834static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002835 .read_with_attrs = watch_mem_read,
2836 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002837 .endianness = DEVICE_NATIVE_ENDIAN,
Paolo Bonzini306526b2017-10-17 14:16:05 +02002838 .valid = {
2839 .min_access_size = 1,
2840 .max_access_size = 8,
2841 .unaligned = false,
2842 },
2843 .impl = {
2844 .min_access_size = 1,
2845 .max_access_size = 8,
2846 .unaligned = false,
2847 },
pbrook6658ffb2007-03-16 23:58:11 +00002848};
pbrook6658ffb2007-03-16 23:58:11 +00002849
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01002850static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
2851 MemTxAttrs attrs, uint8_t *buf, int len);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002852static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
2853 const uint8_t *buf, int len);
2854static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
Peter Maydelleace72b2018-05-31 14:50:52 +01002855 bool is_write, MemTxAttrs attrs);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002856
Peter Maydellf25a49e2015-04-26 16:49:24 +01002857static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2858 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002859{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002860 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002861 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002862 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002863
blueswir1db7b5422007-05-26 17:36:03 +00002864#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002865 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002866 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002867#endif
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002868 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
Peter Maydell5c9eb022015-04-26 16:49:24 +01002869 if (res) {
2870 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002871 }
Peter Maydell6d3ede52018-06-15 14:57:14 +01002872 *data = ldn_p(buf, len);
2873 return MEMTX_OK;
blueswir1db7b5422007-05-26 17:36:03 +00002874}
2875
Peter Maydellf25a49e2015-04-26 16:49:24 +01002876static MemTxResult subpage_write(void *opaque, hwaddr addr,
2877 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002878{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002879 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002880 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002881
blueswir1db7b5422007-05-26 17:36:03 +00002882#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002883 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002884 " value %"PRIx64"\n",
2885 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002886#endif
Peter Maydell6d3ede52018-06-15 14:57:14 +01002887 stn_p(buf, len, value);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002888 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002889}
2890
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002891static bool subpage_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002892 unsigned len, bool is_write,
2893 MemTxAttrs attrs)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002894{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002895 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002896#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002897 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002898 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002899#endif
2900
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002901 return flatview_access_valid(subpage->fv, addr + subpage->base,
Peter Maydelleace72b2018-05-31 14:50:52 +01002902 len, is_write, attrs);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002903}
2904
Avi Kivity70c68e42012-01-02 12:32:48 +02002905static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002906 .read_with_attrs = subpage_read,
2907 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002908 .impl.min_access_size = 1,
2909 .impl.max_access_size = 8,
2910 .valid.min_access_size = 1,
2911 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002912 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002913 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002914};
2915
Anthony Liguoric227f092009-10-01 16:12:16 -05002916static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002917 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002918{
2919 int idx, eidx;
2920
2921 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2922 return -1;
2923 idx = SUBPAGE_IDX(start);
2924 eidx = SUBPAGE_IDX(end);
2925#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002926 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2927 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002928#endif
blueswir1db7b5422007-05-26 17:36:03 +00002929 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002930 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002931 }
2932
2933 return 0;
2934}
2935
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002936static subpage_t *subpage_init(FlatView *fv, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002937{
Anthony Liguoric227f092009-10-01 16:12:16 -05002938 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002939
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01002940 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002941 mmio->fv = fv;
aliguori1eec6142009-02-05 22:06:18 +00002942 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002943 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002944 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002945 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002946#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002947 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2948 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002949#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002950 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002951
2952 return mmio;
2953}
2954
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002955static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002956{
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002957 assert(fv);
Avi Kivity5312bd82012-02-12 18:32:55 +02002958 MemoryRegionSection section = {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002959 .fv = fv,
Avi Kivity5312bd82012-02-12 18:32:55 +02002960 .mr = mr,
2961 .offset_within_address_space = 0,
2962 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002963 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002964 };
2965
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002966 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002967}
2968
Peter Maydell8af36742017-12-13 17:52:28 +00002969static void readonly_mem_write(void *opaque, hwaddr addr,
2970 uint64_t val, unsigned size)
2971{
2972 /* Ignore any write to ROM. */
2973}
2974
2975static bool readonly_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002976 unsigned size, bool is_write,
2977 MemTxAttrs attrs)
Peter Maydell8af36742017-12-13 17:52:28 +00002978{
2979 return is_write;
2980}
2981
2982/* This will only be used for writes, because reads are special cased
2983 * to directly access the underlying host ram.
2984 */
2985static const MemoryRegionOps readonly_mem_ops = {
2986 .write = readonly_mem_write,
2987 .valid.accepts = readonly_mem_accepts,
2988 .endianness = DEVICE_NATIVE_ENDIAN,
2989 .valid = {
2990 .min_access_size = 1,
2991 .max_access_size = 8,
2992 .unaligned = false,
2993 },
2994 .impl = {
2995 .min_access_size = 1,
2996 .max_access_size = 8,
2997 .unaligned = false,
2998 },
2999};
3000
Peter Maydell2d54f192018-06-15 14:57:14 +01003001MemoryRegionSection *iotlb_to_section(CPUState *cpu,
3002 hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02003003{
Peter Maydella54c87b2016-01-21 14:15:05 +00003004 int asidx = cpu_asidx_from_attrs(cpu, attrs);
3005 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01003006 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01003007 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02003008
Peter Maydell2d54f192018-06-15 14:57:14 +01003009 return &sections[index & ~TARGET_PAGE_MASK];
Avi Kivityaa102232012-03-08 17:06:55 +02003010}
3011
Avi Kivitye9179ce2009-06-14 11:38:52 +03003012static void io_mem_init(void)
3013{
Peter Maydell8af36742017-12-13 17:52:28 +00003014 memory_region_init_io(&io_mem_rom, NULL, &readonly_mem_ops,
3015 NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003016 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003017 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00003018
3019 /* io_mem_notdirty calls tb_invalidate_phys_page_fast,
3020 * which can be called without the iothread mutex.
3021 */
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003022 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003023 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00003024 memory_region_clear_global_locking(&io_mem_notdirty);
3025
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003026 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003027 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003028}
3029
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10003030AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
Avi Kivityac1970f2012-10-03 16:22:53 +02003031{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003032 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
3033 uint16_t n;
3034
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003035 n = dummy_section(&d->map, fv, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003036 assert(n == PHYS_SECTION_UNASSIGNED);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003037 n = dummy_section(&d->map, fv, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003038 assert(n == PHYS_SECTION_NOTDIRTY);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003039 n = dummy_section(&d->map, fv, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003040 assert(n == PHYS_SECTION_ROM);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003041 n = dummy_section(&d->map, fv, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003042 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02003043
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02003044 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003045
3046 return d;
Paolo Bonzini00752702013-05-29 12:13:54 +02003047}
3048
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003049void address_space_dispatch_free(AddressSpaceDispatch *d)
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01003050{
3051 phys_sections_free(&d->map);
3052 g_free(d);
3053}
3054
Avi Kivity1d711482012-10-02 18:54:45 +02003055static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02003056{
Peter Maydell32857f42015-10-01 15:29:50 +01003057 CPUAddressSpace *cpuas;
3058 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02003059
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04003060 assert(tcg_enabled());
Avi Kivity117712c2012-02-12 21:23:17 +02003061 /* since each CPU stores ram addresses in its TLB cache, we must
3062 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01003063 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
3064 cpu_reloading_memory_map();
3065 /* The CPU and TLB are protected by the iothread lock.
3066 * We reload the dispatch pointer now because cpu_reloading_memory_map()
3067 * may have split the RCU critical section.
3068 */
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003069 d = address_space_to_dispatch(cpuas->as);
Alex Bennéef35e44e2016-10-21 16:34:18 +01003070 atomic_rcu_set(&cpuas->memory_dispatch, d);
Alex Bennéed10eb082016-11-14 14:17:28 +00003071 tlb_flush(cpuas->cpu);
Avi Kivity50c1e142012-02-08 21:36:02 +02003072}
3073
Avi Kivity62152b82011-07-26 14:26:14 +03003074static void memory_map_init(void)
3075{
Anthony Liguori7267c092011-08-20 22:09:37 -05003076 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01003077
Paolo Bonzini57271d62013-11-07 17:14:37 +01003078 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003079 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03003080
Anthony Liguori7267c092011-08-20 22:09:37 -05003081 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02003082 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
3083 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003084 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03003085}
3086
3087MemoryRegion *get_system_memory(void)
3088{
3089 return system_memory;
3090}
3091
Avi Kivity309cb472011-08-08 16:09:03 +03003092MemoryRegion *get_system_io(void)
3093{
3094 return system_io;
3095}
3096
pbrooke2eef172008-06-08 01:09:01 +00003097#endif /* !defined(CONFIG_USER_ONLY) */
3098
bellard13eb76e2004-01-24 15:23:36 +00003099/* physical memory access (slow version, mainly for debug) */
3100#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02003101int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00003102 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003103{
3104 int l, flags;
3105 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003106 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003107
3108 while (len > 0) {
3109 page = addr & TARGET_PAGE_MASK;
3110 l = (page + TARGET_PAGE_SIZE) - addr;
3111 if (l > len)
3112 l = len;
3113 flags = page_get_flags(page);
3114 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003115 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003116 if (is_write) {
3117 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003118 return -1;
bellard579a97f2007-11-11 14:26:47 +00003119 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003120 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003121 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003122 memcpy(p, buf, l);
3123 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003124 } else {
3125 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003126 return -1;
bellard579a97f2007-11-11 14:26:47 +00003127 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003128 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003129 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003130 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003131 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003132 }
3133 len -= l;
3134 buf += l;
3135 addr += l;
3136 }
Paul Brooka68fe892010-03-01 00:08:59 +00003137 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003138}
bellard8df1cd02005-01-28 22:37:22 +00003139
bellard13eb76e2004-01-24 15:23:36 +00003140#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003141
Paolo Bonzini845b6212015-03-23 11:45:53 +01003142static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02003143 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003144{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003145 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003146 addr += memory_region_get_ram_addr(mr);
3147
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003148 /* No early return if dirty_log_mask is or becomes 0, because
3149 * cpu_physical_memory_set_dirty_range will still call
3150 * xen_modified_memory.
3151 */
3152 if (dirty_log_mask) {
3153 dirty_log_mask =
3154 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003155 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003156 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02003157 assert(tcg_enabled());
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003158 tb_invalidate_phys_range(addr, addr + length);
3159 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
3160 }
3161 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003162}
3163
Richard Henderson23326162013-07-08 14:55:59 -07003164static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02003165{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02003166 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07003167
3168 /* Regions are assumed to support 1-4 byte accesses unless
3169 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07003170 if (access_size_max == 0) {
3171 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003172 }
Richard Henderson23326162013-07-08 14:55:59 -07003173
3174 /* Bound the maximum access by the alignment of the address. */
3175 if (!mr->ops->impl.unaligned) {
3176 unsigned align_size_max = addr & -addr;
3177 if (align_size_max != 0 && align_size_max < access_size_max) {
3178 access_size_max = align_size_max;
3179 }
3180 }
3181
3182 /* Don't attempt accesses larger than the maximum. */
3183 if (l > access_size_max) {
3184 l = access_size_max;
3185 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01003186 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07003187
3188 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003189}
3190
Jan Kiszka4840f102015-06-18 18:47:22 +02003191static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02003192{
Jan Kiszka4840f102015-06-18 18:47:22 +02003193 bool unlocked = !qemu_mutex_iothread_locked();
3194 bool release_lock = false;
3195
3196 if (unlocked && mr->global_locking) {
3197 qemu_mutex_lock_iothread();
3198 unlocked = false;
3199 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003200 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003201 if (mr->flush_coalesced_mmio) {
3202 if (unlocked) {
3203 qemu_mutex_lock_iothread();
3204 }
3205 qemu_flush_coalesced_mmio_buffer();
3206 if (unlocked) {
3207 qemu_mutex_unlock_iothread();
3208 }
3209 }
3210
3211 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003212}
3213
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003214/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003215static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3216 MemTxAttrs attrs,
3217 const uint8_t *buf,
3218 int len, hwaddr addr1,
3219 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00003220{
bellard13eb76e2004-01-24 15:23:36 +00003221 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003222 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01003223 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02003224 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00003225
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003226 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003227 if (!memory_access_is_direct(mr, true)) {
3228 release_lock |= prepare_mmio_access(mr);
3229 l = memory_access_size(mr, l, addr1);
3230 /* XXX: could force current_cpu to NULL to avoid
3231 potential bugs */
Peter Maydell6d3ede52018-06-15 14:57:14 +01003232 val = ldn_p(buf, l);
3233 result |= memory_region_dispatch_write(mr, addr1, val, l, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003234 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003235 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003236 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003237 memcpy(ptr, buf, l);
3238 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00003239 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003240
3241 if (release_lock) {
3242 qemu_mutex_unlock_iothread();
3243 release_lock = false;
3244 }
3245
bellard13eb76e2004-01-24 15:23:36 +00003246 len -= l;
3247 buf += l;
3248 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003249
3250 if (!len) {
3251 break;
3252 }
3253
3254 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003255 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003256 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02003257
Peter Maydell3b643492015-04-26 16:49:23 +01003258 return result;
bellard13eb76e2004-01-24 15:23:36 +00003259}
bellard8df1cd02005-01-28 22:37:22 +00003260
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003261/* Called from RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003262static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
3263 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003264{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003265 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003266 hwaddr addr1;
3267 MemoryRegion *mr;
3268 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003269
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003270 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003271 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003272 result = flatview_write_continue(fv, addr, attrs, buf, len,
3273 addr1, l, mr);
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003274
3275 return result;
3276}
3277
3278/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003279MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
3280 MemTxAttrs attrs, uint8_t *buf,
3281 int len, hwaddr addr1, hwaddr l,
3282 MemoryRegion *mr)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003283{
3284 uint8_t *ptr;
3285 uint64_t val;
3286 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003287 bool release_lock = false;
3288
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003289 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003290 if (!memory_access_is_direct(mr, false)) {
3291 /* I/O case */
3292 release_lock |= prepare_mmio_access(mr);
3293 l = memory_access_size(mr, l, addr1);
Peter Maydell6d3ede52018-06-15 14:57:14 +01003294 result |= memory_region_dispatch_read(mr, addr1, &val, l, attrs);
3295 stn_p(buf, l, val);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003296 } else {
3297 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003298 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003299 memcpy(buf, ptr, l);
3300 }
3301
3302 if (release_lock) {
3303 qemu_mutex_unlock_iothread();
3304 release_lock = false;
3305 }
3306
3307 len -= l;
3308 buf += l;
3309 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003310
3311 if (!len) {
3312 break;
3313 }
3314
3315 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003316 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003317 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003318
3319 return result;
3320}
3321
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003322/* Called from RCU critical section. */
3323static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
3324 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003325{
3326 hwaddr l;
3327 hwaddr addr1;
3328 MemoryRegion *mr;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003329
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003330 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003331 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003332 return flatview_read_continue(fv, addr, attrs, buf, len,
3333 addr1, l, mr);
Avi Kivityac1970f2012-10-03 16:22:53 +02003334}
3335
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003336MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
3337 MemTxAttrs attrs, uint8_t *buf, int len)
3338{
3339 MemTxResult result = MEMTX_OK;
3340 FlatView *fv;
3341
3342 if (len > 0) {
3343 rcu_read_lock();
3344 fv = address_space_to_flatview(as);
3345 result = flatview_read(fv, addr, attrs, buf, len);
3346 rcu_read_unlock();
3347 }
3348
3349 return result;
3350}
3351
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003352MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3353 MemTxAttrs attrs,
3354 const uint8_t *buf, int len)
3355{
3356 MemTxResult result = MEMTX_OK;
3357 FlatView *fv;
3358
3359 if (len > 0) {
3360 rcu_read_lock();
3361 fv = address_space_to_flatview(as);
3362 result = flatview_write(fv, addr, attrs, buf, len);
3363 rcu_read_unlock();
3364 }
3365
3366 return result;
3367}
3368
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003369MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
3370 uint8_t *buf, int len, bool is_write)
3371{
3372 if (is_write) {
3373 return address_space_write(as, addr, attrs, buf, len);
3374 } else {
3375 return address_space_read_full(as, addr, attrs, buf, len);
3376 }
3377}
3378
Avi Kivitya8170e52012-10-23 12:30:10 +02003379void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02003380 int len, int is_write)
3381{
Peter Maydell5c9eb022015-04-26 16:49:24 +01003382 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3383 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02003384}
3385
Alexander Graf582b55a2013-12-11 14:17:44 +01003386enum write_rom_type {
3387 WRITE_DATA,
3388 FLUSH_CACHE,
3389};
3390
Peter Maydell75693e12018-12-14 13:30:48 +00003391static inline MemTxResult address_space_write_rom_internal(AddressSpace *as,
3392 hwaddr addr,
3393 MemTxAttrs attrs,
3394 const uint8_t *buf,
3395 int len,
3396 enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00003397{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003398 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00003399 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003400 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003401 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00003402
Paolo Bonzini41063e12015-03-18 14:21:43 +01003403 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00003404 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003405 l = len;
Peter Maydell75693e12018-12-14 13:30:48 +00003406 mr = address_space_translate(as, addr, &addr1, &l, true, attrs);
ths3b46e622007-09-17 08:09:54 +00003407
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003408 if (!(memory_region_is_ram(mr) ||
3409 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02003410 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003411 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00003412 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003413 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01003414 switch (type) {
3415 case WRITE_DATA:
3416 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01003417 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003418 break;
3419 case FLUSH_CACHE:
3420 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
3421 break;
3422 }
bellardd0ecd2a2006-04-23 17:14:48 +00003423 }
3424 len -= l;
3425 buf += l;
3426 addr += l;
3427 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003428 rcu_read_unlock();
Peter Maydell75693e12018-12-14 13:30:48 +00003429 return MEMTX_OK;
bellardd0ecd2a2006-04-23 17:14:48 +00003430}
3431
Alexander Graf582b55a2013-12-11 14:17:44 +01003432/* used for ROM loading : can write in RAM and ROM */
Peter Maydell3c8133f2018-12-14 13:30:48 +00003433MemTxResult address_space_write_rom(AddressSpace *as, hwaddr addr,
3434 MemTxAttrs attrs,
3435 const uint8_t *buf, int len)
Alexander Graf582b55a2013-12-11 14:17:44 +01003436{
Peter Maydell3c8133f2018-12-14 13:30:48 +00003437 return address_space_write_rom_internal(as, addr, attrs,
3438 buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01003439}
3440
3441void cpu_flush_icache_range(hwaddr start, int len)
3442{
3443 /*
3444 * This function should do the same thing as an icache flush that was
3445 * triggered from within the guest. For TCG we are always cache coherent,
3446 * so there is no need to flush anything. For KVM / Xen we need to flush
3447 * the host's instruction cache at least.
3448 */
3449 if (tcg_enabled()) {
3450 return;
3451 }
3452
Peter Maydell75693e12018-12-14 13:30:48 +00003453 address_space_write_rom_internal(&address_space_memory,
3454 start, MEMTXATTRS_UNSPECIFIED,
3455 NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01003456}
3457
aliguori6d16c2f2009-01-22 16:59:11 +00003458typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003459 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00003460 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003461 hwaddr addr;
3462 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003463 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00003464} BounceBuffer;
3465
3466static BounceBuffer bounce;
3467
aliguoriba223c22009-01-22 16:59:16 +00003468typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08003469 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003470 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003471} MapClient;
3472
Fam Zheng38e047b2015-03-16 17:03:35 +08003473QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003474static QLIST_HEAD(map_client_list, MapClient) map_client_list
3475 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003476
Fam Zhenge95205e2015-03-16 17:03:37 +08003477static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00003478{
Blue Swirl72cf2d42009-09-12 07:36:22 +00003479 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003480 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003481}
3482
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003483static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00003484{
3485 MapClient *client;
3486
Blue Swirl72cf2d42009-09-12 07:36:22 +00003487 while (!QLIST_EMPTY(&map_client_list)) {
3488 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08003489 qemu_bh_schedule(client->bh);
3490 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00003491 }
3492}
3493
Fam Zhenge95205e2015-03-16 17:03:37 +08003494void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003495{
3496 MapClient *client = g_malloc(sizeof(*client));
3497
Fam Zheng38e047b2015-03-16 17:03:35 +08003498 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08003499 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00003500 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003501 if (!atomic_read(&bounce.in_use)) {
3502 cpu_notify_map_clients_locked();
3503 }
Fam Zheng38e047b2015-03-16 17:03:35 +08003504 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003505}
3506
Fam Zheng38e047b2015-03-16 17:03:35 +08003507void cpu_exec_init_all(void)
3508{
3509 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01003510 /* The data structures we set up here depend on knowing the page size,
3511 * so no more changes can be made after this point.
3512 * In an ideal world, nothing we did before we had finished the
3513 * machine setup would care about the target page size, and we could
3514 * do this much later, rather than requiring board models to state
3515 * up front what their requirements are.
3516 */
3517 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08003518 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01003519 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08003520 qemu_mutex_init(&map_client_list_lock);
3521}
3522
Fam Zhenge95205e2015-03-16 17:03:37 +08003523void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003524{
Fam Zhenge95205e2015-03-16 17:03:37 +08003525 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00003526
Fam Zhenge95205e2015-03-16 17:03:37 +08003527 qemu_mutex_lock(&map_client_list_lock);
3528 QLIST_FOREACH(client, &map_client_list, link) {
3529 if (client->bh == bh) {
3530 cpu_unregister_map_client_do(client);
3531 break;
3532 }
3533 }
3534 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003535}
3536
3537static void cpu_notify_map_clients(void)
3538{
Fam Zheng38e047b2015-03-16 17:03:35 +08003539 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003540 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08003541 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00003542}
3543
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003544static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
Peter Maydelleace72b2018-05-31 14:50:52 +01003545 bool is_write, MemTxAttrs attrs)
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003546{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003547 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003548 hwaddr l, xlat;
3549
3550 while (len > 0) {
3551 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003552 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003553 if (!memory_access_is_direct(mr, is_write)) {
3554 l = memory_access_size(mr, l, addr);
Peter Maydelleace72b2018-05-31 14:50:52 +01003555 if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003556 return false;
3557 }
3558 }
3559
3560 len -= l;
3561 addr += l;
3562 }
3563 return true;
3564}
3565
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003566bool address_space_access_valid(AddressSpace *as, hwaddr addr,
Peter Maydellfddffa42018-05-31 14:50:52 +01003567 int len, bool is_write,
3568 MemTxAttrs attrs)
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003569{
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003570 FlatView *fv;
3571 bool result;
3572
3573 rcu_read_lock();
3574 fv = address_space_to_flatview(as);
Peter Maydelleace72b2018-05-31 14:50:52 +01003575 result = flatview_access_valid(fv, addr, len, is_write, attrs);
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003576 rcu_read_unlock();
3577 return result;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003578}
3579
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003580static hwaddr
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003581flatview_extend_translation(FlatView *fv, hwaddr addr,
Peter Maydell53d07902018-05-31 14:50:52 +01003582 hwaddr target_len,
3583 MemoryRegion *mr, hwaddr base, hwaddr len,
3584 bool is_write, MemTxAttrs attrs)
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003585{
3586 hwaddr done = 0;
3587 hwaddr xlat;
3588 MemoryRegion *this_mr;
3589
3590 for (;;) {
3591 target_len -= len;
3592 addr += len;
3593 done += len;
3594 if (target_len == 0) {
3595 return done;
3596 }
3597
3598 len = target_len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003599 this_mr = flatview_translate(fv, addr, &xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +01003600 &len, is_write, attrs);
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003601 if (this_mr != mr || xlat != base + done) {
3602 return done;
3603 }
3604 }
3605}
3606
aliguori6d16c2f2009-01-22 16:59:11 +00003607/* Map a physical memory region into a host virtual address.
3608 * May map a subset of the requested range, given by and returned in *plen.
3609 * May return NULL if resources needed to perform the mapping are exhausted.
3610 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003611 * Use cpu_register_map_client() to know when retrying the map operation is
3612 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003613 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003614void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003615 hwaddr addr,
3616 hwaddr *plen,
Peter Maydellf26404f2018-05-31 14:50:52 +01003617 bool is_write,
3618 MemTxAttrs attrs)
aliguori6d16c2f2009-01-22 16:59:11 +00003619{
Avi Kivitya8170e52012-10-23 12:30:10 +02003620 hwaddr len = *plen;
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003621 hwaddr l, xlat;
3622 MemoryRegion *mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003623 void *ptr;
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003624 FlatView *fv;
aliguori6d16c2f2009-01-22 16:59:11 +00003625
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003626 if (len == 0) {
3627 return NULL;
3628 }
aliguori6d16c2f2009-01-22 16:59:11 +00003629
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003630 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003631 rcu_read_lock();
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003632 fv = address_space_to_flatview(as);
Peter Maydellefa99a22018-05-31 14:50:52 +01003633 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini41063e12015-03-18 14:21:43 +01003634
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003635 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003636 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01003637 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003638 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00003639 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02003640 /* Avoid unbounded allocations */
3641 l = MIN(l, TARGET_PAGE_SIZE);
3642 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003643 bounce.addr = addr;
3644 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003645
3646 memory_region_ref(mr);
3647 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003648 if (!is_write) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003649 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003650 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003651 }
aliguori6d16c2f2009-01-22 16:59:11 +00003652
Paolo Bonzini41063e12015-03-18 14:21:43 +01003653 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003654 *plen = l;
3655 return bounce.buffer;
3656 }
3657
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003658
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003659 memory_region_ref(mr);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003660 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
Peter Maydell53d07902018-05-31 14:50:52 +01003661 l, is_write, attrs);
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003662 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003663 rcu_read_unlock();
3664
3665 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003666}
3667
Avi Kivityac1970f2012-10-03 16:22:53 +02003668/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003669 * Will also mark the memory as dirty if is_write == 1. access_len gives
3670 * the amount of memory that was actually read or written by the caller.
3671 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003672void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3673 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003674{
3675 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003676 MemoryRegion *mr;
3677 ram_addr_t addr1;
3678
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003679 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003680 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003681 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003682 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003683 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003684 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003685 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003686 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003687 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003688 return;
3689 }
3690 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003691 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3692 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003693 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003694 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003695 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003696 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003697 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003698 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003699}
bellardd0ecd2a2006-04-23 17:14:48 +00003700
Avi Kivitya8170e52012-10-23 12:30:10 +02003701void *cpu_physical_memory_map(hwaddr addr,
3702 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003703 int is_write)
3704{
Peter Maydellf26404f2018-05-31 14:50:52 +01003705 return address_space_map(&address_space_memory, addr, plen, is_write,
3706 MEMTXATTRS_UNSPECIFIED);
Avi Kivityac1970f2012-10-03 16:22:53 +02003707}
3708
Avi Kivitya8170e52012-10-23 12:30:10 +02003709void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3710 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003711{
3712 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3713}
3714
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003715#define ARG1_DECL AddressSpace *as
3716#define ARG1 as
3717#define SUFFIX
3718#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003719#define RCU_READ_LOCK(...) rcu_read_lock()
3720#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3721#include "memory_ldst.inc.c"
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003722
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003723int64_t address_space_cache_init(MemoryRegionCache *cache,
3724 AddressSpace *as,
3725 hwaddr addr,
3726 hwaddr len,
3727 bool is_write)
3728{
Paolo Bonzini48564042018-03-18 18:26:36 +01003729 AddressSpaceDispatch *d;
3730 hwaddr l;
3731 MemoryRegion *mr;
3732
3733 assert(len > 0);
3734
3735 l = len;
3736 cache->fv = address_space_get_flatview(as);
3737 d = flatview_to_dispatch(cache->fv);
3738 cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true);
3739
3740 mr = cache->mrs.mr;
3741 memory_region_ref(mr);
3742 if (memory_access_is_direct(mr, is_write)) {
Peter Maydell53d07902018-05-31 14:50:52 +01003743 /* We don't care about the memory attributes here as we're only
3744 * doing this if we found actual RAM, which behaves the same
3745 * regardless of attributes; so UNSPECIFIED is fine.
3746 */
Paolo Bonzini48564042018-03-18 18:26:36 +01003747 l = flatview_extend_translation(cache->fv, addr, len, mr,
Peter Maydell53d07902018-05-31 14:50:52 +01003748 cache->xlat, l, is_write,
3749 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003750 cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
3751 } else {
3752 cache->ptr = NULL;
3753 }
3754
3755 cache->len = l;
3756 cache->is_write = is_write;
3757 return l;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003758}
3759
3760void address_space_cache_invalidate(MemoryRegionCache *cache,
3761 hwaddr addr,
3762 hwaddr access_len)
3763{
Paolo Bonzini48564042018-03-18 18:26:36 +01003764 assert(cache->is_write);
3765 if (likely(cache->ptr)) {
3766 invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len);
3767 }
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003768}
3769
3770void address_space_cache_destroy(MemoryRegionCache *cache)
3771{
Paolo Bonzini48564042018-03-18 18:26:36 +01003772 if (!cache->mrs.mr) {
3773 return;
3774 }
3775
3776 if (xen_enabled()) {
3777 xen_invalidate_map_cache_entry(cache->ptr);
3778 }
3779 memory_region_unref(cache->mrs.mr);
3780 flatview_unref(cache->fv);
3781 cache->mrs.mr = NULL;
3782 cache->fv = NULL;
3783}
3784
3785/* Called from RCU critical section. This function has the same
3786 * semantics as address_space_translate, but it only works on a
3787 * predefined range of a MemoryRegion that was mapped with
3788 * address_space_cache_init.
3789 */
3790static inline MemoryRegion *address_space_translate_cached(
3791 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003792 hwaddr *plen, bool is_write, MemTxAttrs attrs)
Paolo Bonzini48564042018-03-18 18:26:36 +01003793{
3794 MemoryRegionSection section;
3795 MemoryRegion *mr;
3796 IOMMUMemoryRegion *iommu_mr;
3797 AddressSpace *target_as;
3798
3799 assert(!cache->ptr);
3800 *xlat = addr + cache->xlat;
3801
3802 mr = cache->mrs.mr;
3803 iommu_mr = memory_region_get_iommu(mr);
3804 if (!iommu_mr) {
3805 /* MMIO region. */
3806 return mr;
3807 }
3808
3809 section = address_space_translate_iommu(iommu_mr, xlat, plen,
3810 NULL, is_write, true,
Peter Maydell2f7b0092018-05-31 14:50:53 +01003811 &target_as, attrs);
Paolo Bonzini48564042018-03-18 18:26:36 +01003812 return section.mr;
3813}
3814
3815/* Called from RCU critical section. address_space_read_cached uses this
3816 * out of line function when the target is an MMIO or IOMMU region.
3817 */
3818void
3819address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3820 void *buf, int len)
3821{
3822 hwaddr addr1, l;
3823 MemoryRegion *mr;
3824
3825 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003826 mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
3827 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003828 flatview_read_continue(cache->fv,
3829 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3830 addr1, l, mr);
3831}
3832
3833/* Called from RCU critical section. address_space_write_cached uses this
3834 * out of line function when the target is an MMIO or IOMMU region.
3835 */
3836void
3837address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3838 const void *buf, int len)
3839{
3840 hwaddr addr1, l;
3841 MemoryRegion *mr;
3842
3843 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003844 mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
3845 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003846 flatview_write_continue(cache->fv,
3847 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3848 addr1, l, mr);
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003849}
3850
3851#define ARG1_DECL MemoryRegionCache *cache
3852#define ARG1 cache
Paolo Bonzini48564042018-03-18 18:26:36 +01003853#define SUFFIX _cached_slow
3854#define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
Paolo Bonzini48564042018-03-18 18:26:36 +01003855#define RCU_READ_LOCK() ((void)0)
3856#define RCU_READ_UNLOCK() ((void)0)
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003857#include "memory_ldst.inc.c"
3858
aliguori5e2972f2009-03-28 17:51:36 +00003859/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003860int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003861 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003862{
3863 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003864 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003865 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003866
Christian Borntraeger79ca7a12017-03-07 15:19:08 +01003867 cpu_synchronize_state(cpu);
bellard13eb76e2004-01-24 15:23:36 +00003868 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003869 int asidx;
3870 MemTxAttrs attrs;
3871
bellard13eb76e2004-01-24 15:23:36 +00003872 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003873 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3874 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003875 /* if no physical page mapped, return an error */
3876 if (phys_addr == -1)
3877 return -1;
3878 l = (page + TARGET_PAGE_SIZE) - addr;
3879 if (l > len)
3880 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003881 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003882 if (is_write) {
Peter Maydell3c8133f2018-12-14 13:30:48 +00003883 address_space_write_rom(cpu->cpu_ases[asidx].as, phys_addr,
3884 MEMTXATTRS_UNSPECIFIED,
3885 buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003886 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003887 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3888 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003889 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003890 }
bellard13eb76e2004-01-24 15:23:36 +00003891 len -= l;
3892 buf += l;
3893 addr += l;
3894 }
3895 return 0;
3896}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003897
3898/*
3899 * Allows code that needs to deal with migration bitmaps etc to still be built
3900 * target independent.
3901 */
Juan Quintela20afaed2017-03-21 09:09:14 +01003902size_t qemu_target_page_size(void)
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003903{
Juan Quintela20afaed2017-03-21 09:09:14 +01003904 return TARGET_PAGE_SIZE;
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003905}
3906
Juan Quintela46d702b2017-04-24 21:03:48 +02003907int qemu_target_page_bits(void)
3908{
3909 return TARGET_PAGE_BITS;
3910}
3911
3912int qemu_target_page_bits_min(void)
3913{
3914 return TARGET_PAGE_BITS_MIN;
3915}
Paul Brooka68fe892010-03-01 00:08:59 +00003916#endif
bellard13eb76e2004-01-24 15:23:36 +00003917
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003918bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003919{
3920#if defined(TARGET_WORDS_BIGENDIAN)
3921 return true;
3922#else
3923 return false;
3924#endif
3925}
3926
Wen Congyang76f35532012-05-07 12:04:18 +08003927#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003928bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003929{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003930 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003931 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003932 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003933
Paolo Bonzini41063e12015-03-18 14:21:43 +01003934 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003935 mr = address_space_translate(&address_space_memory,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003936 phys_addr, &phys_addr, &l, false,
3937 MEMTXATTRS_UNSPECIFIED);
Wen Congyang76f35532012-05-07 12:04:18 +08003938
Paolo Bonzini41063e12015-03-18 14:21:43 +01003939 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3940 rcu_read_unlock();
3941 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003942}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003943
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003944int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003945{
3946 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003947 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003948
Mike Day0dc3f442013-09-05 14:41:35 -04003949 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08003950 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003951 ret = func(block->idstr, block->host, block->offset,
3952 block->used_length, opaque);
3953 if (ret) {
3954 break;
3955 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003956 }
Mike Day0dc3f442013-09-05 14:41:35 -04003957 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003958 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003959}
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003960
Cédric Le Goaterb895de52018-05-14 08:57:00 +02003961int qemu_ram_foreach_migratable_block(RAMBlockIterFunc func, void *opaque)
3962{
3963 RAMBlock *block;
3964 int ret = 0;
3965
3966 rcu_read_lock();
3967 RAMBLOCK_FOREACH(block) {
3968 if (!qemu_ram_is_migratable(block)) {
3969 continue;
3970 }
3971 ret = func(block->idstr, block->host, block->offset,
3972 block->used_length, opaque);
3973 if (ret) {
3974 break;
3975 }
3976 }
3977 rcu_read_unlock();
3978 return ret;
3979}
3980
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003981/*
3982 * Unmap pages of memory from start to start+length such that
3983 * they a) read as 0, b) Trigger whatever fault mechanism
3984 * the OS provides for postcopy.
3985 * The pages must be unmapped by the end of the function.
3986 * Returns: 0 on success, none-0 on failure
3987 *
3988 */
3989int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
3990{
3991 int ret = -1;
3992
3993 uint8_t *host_startaddr = rb->host + start;
3994
3995 if ((uintptr_t)host_startaddr & (rb->page_size - 1)) {
3996 error_report("ram_block_discard_range: Unaligned start address: %p",
3997 host_startaddr);
3998 goto err;
3999 }
4000
4001 if ((start + length) <= rb->used_length) {
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004002 bool need_madvise, need_fallocate;
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004003 uint8_t *host_endaddr = host_startaddr + length;
4004 if ((uintptr_t)host_endaddr & (rb->page_size - 1)) {
4005 error_report("ram_block_discard_range: Unaligned end address: %p",
4006 host_endaddr);
4007 goto err;
4008 }
4009
4010 errno = ENOTSUP; /* If we are missing MADVISE etc */
4011
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004012 /* The logic here is messy;
4013 * madvise DONTNEED fails for hugepages
4014 * fallocate works on hugepages and shmem
4015 */
4016 need_madvise = (rb->page_size == qemu_host_page_size);
4017 need_fallocate = rb->fd != -1;
4018 if (need_fallocate) {
4019 /* For a file, this causes the area of the file to be zero'd
4020 * if read, and for hugetlbfs also causes it to be unmapped
4021 * so a userfault will trigger.
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00004022 */
4023#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
4024 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
4025 start, length);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004026 if (ret) {
4027 ret = -errno;
4028 error_report("ram_block_discard_range: Failed to fallocate "
4029 "%s:%" PRIx64 " +%zx (%d)",
4030 rb->idstr, start, length, ret);
4031 goto err;
4032 }
4033#else
4034 ret = -ENOSYS;
4035 error_report("ram_block_discard_range: fallocate not available/file"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004036 "%s:%" PRIx64 " +%zx (%d)",
4037 rb->idstr, start, length, ret);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004038 goto err;
4039#endif
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004040 }
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004041 if (need_madvise) {
4042 /* For normal RAM this causes it to be unmapped,
4043 * for shared memory it causes the local mapping to disappear
4044 * and to fall back on the file contents (which we just
4045 * fallocate'd away).
4046 */
4047#if defined(CONFIG_MADVISE)
4048 ret = madvise(host_startaddr, length, MADV_DONTNEED);
4049 if (ret) {
4050 ret = -errno;
4051 error_report("ram_block_discard_range: Failed to discard range "
4052 "%s:%" PRIx64 " +%zx (%d)",
4053 rb->idstr, start, length, ret);
4054 goto err;
4055 }
4056#else
4057 ret = -ENOSYS;
4058 error_report("ram_block_discard_range: MADVISE not available"
4059 "%s:%" PRIx64 " +%zx (%d)",
4060 rb->idstr, start, length, ret);
4061 goto err;
4062#endif
4063 }
4064 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
4065 need_madvise, need_fallocate, ret);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004066 } else {
4067 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
4068 "/%zx/" RAM_ADDR_FMT")",
4069 rb->idstr, start, length, rb->used_length);
4070 }
4071
4072err:
4073 return ret;
4074}
4075
Junyan Hea4de8552018-07-18 15:48:00 +08004076bool ramblock_is_pmem(RAMBlock *rb)
4077{
4078 return rb->flags & RAM_PMEM;
4079}
4080
Peter Maydellec3f8c92013-06-27 20:53:38 +01004081#endif
Yang Zhonga0be0c52017-07-03 18:12:13 +08004082
4083void page_size_init(void)
4084{
4085 /* NOTE: we can always suppose that qemu_host_page_size >=
4086 TARGET_PAGE_SIZE */
Yang Zhonga0be0c52017-07-03 18:12:13 +08004087 if (qemu_host_page_size == 0) {
4088 qemu_host_page_size = qemu_real_host_page_size;
4089 }
4090 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
4091 qemu_host_page_size = TARGET_PAGE_SIZE;
4092 }
4093 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
4094}
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004095
4096#if !defined(CONFIG_USER_ONLY)
4097
4098static void mtree_print_phys_entries(fprintf_function mon, void *f,
4099 int start, int end, int skip, int ptr)
4100{
4101 if (start == end - 1) {
4102 mon(f, "\t%3d ", start);
4103 } else {
4104 mon(f, "\t%3d..%-3d ", start, end - 1);
4105 }
4106 mon(f, " skip=%d ", skip);
4107 if (ptr == PHYS_MAP_NODE_NIL) {
4108 mon(f, " ptr=NIL");
4109 } else if (!skip) {
4110 mon(f, " ptr=#%d", ptr);
4111 } else {
4112 mon(f, " ptr=[%d]", ptr);
4113 }
4114 mon(f, "\n");
4115}
4116
4117#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
4118 int128_sub((size), int128_one())) : 0)
4119
4120void mtree_print_dispatch(fprintf_function mon, void *f,
4121 AddressSpaceDispatch *d, MemoryRegion *root)
4122{
4123 int i;
4124
4125 mon(f, " Dispatch\n");
4126 mon(f, " Physical sections\n");
4127
4128 for (i = 0; i < d->map.sections_nb; ++i) {
4129 MemoryRegionSection *s = d->map.sections + i;
4130 const char *names[] = { " [unassigned]", " [not dirty]",
4131 " [ROM]", " [watch]" };
4132
4133 mon(f, " #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx " %s%s%s%s%s",
4134 i,
4135 s->offset_within_address_space,
4136 s->offset_within_address_space + MR_SIZE(s->mr->size),
4137 s->mr->name ? s->mr->name : "(noname)",
4138 i < ARRAY_SIZE(names) ? names[i] : "",
4139 s->mr == root ? " [ROOT]" : "",
4140 s == d->mru_section ? " [MRU]" : "",
4141 s->mr->is_iommu ? " [iommu]" : "");
4142
4143 if (s->mr->alias) {
4144 mon(f, " alias=%s", s->mr->alias->name ?
4145 s->mr->alias->name : "noname");
4146 }
4147 mon(f, "\n");
4148 }
4149
4150 mon(f, " Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
4151 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
4152 for (i = 0; i < d->map.nodes_nb; ++i) {
4153 int j, jprev;
4154 PhysPageEntry prev;
4155 Node *n = d->map.nodes + i;
4156
4157 mon(f, " [%d]\n", i);
4158
4159 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
4160 PhysPageEntry *pe = *n + j;
4161
4162 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
4163 continue;
4164 }
4165
4166 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4167
4168 jprev = j;
4169 prev = *pe;
4170 }
4171
4172 if (jprev != ARRAY_SIZE(*n)) {
4173 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4174 }
4175 }
4176}
4177
4178#endif