blob: 610d0c07467398e183c7d39395f7ff7f0b2a5642 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
bellard54936002003-05-13 00:25:15 +000021
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020022#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000023#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010024#include "exec/exec-all.h"
Juan Quintela51180422017-04-24 20:50:19 +020025#include "exec/target_page.h"
bellardb67d9a52008-05-23 09:57:34 +000026#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020027#include "hw/qdev-core.h"
Fam Zhengc7e002c2017-07-14 10:15:08 +080028#include "hw/qdev-properties.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010031#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010032#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020039#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010040#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020041#include "hw/hw.h"
42#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010043#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020044#include "sysemu/dma.h"
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +110045#include "sysemu/numa.h"
Christian Borntraeger79ca7a12017-03-07 15:19:08 +010046#include "sysemu/hw_accel.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020047#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010048#include "sysemu/xen-mapcache.h"
Daniel P. Berrange0ab8ed12017-01-25 16:14:15 +000049#include "trace-root.h"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +000050
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000051#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000052#include <linux/falloc.h>
53#endif
54
pbrook53a59602006-03-25 19:31:22 +000055#endif
Mike Day0dc3f442013-09-05 14:41:35 -040056#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020057#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000058#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030059#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000060
Paolo Bonzini022c62c2012-12-17 18:19:49 +010061#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020062#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030063#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020064
Bharata B Rao9dfeca72016-05-12 09:18:12 +053065#include "migration/vmstate.h"
66
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020067#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030068#ifndef _WIN32
69#include "qemu/mmap-alloc.h"
70#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020071
Peter Xube9b23c2017-05-12 12:17:41 +080072#include "monitor/monitor.h"
73
blueswir1db7b5422007-05-26 17:36:03 +000074//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000075
pbrook99773bd2006-04-16 15:14:59 +000076#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040077/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
78 * are protected by the ramlist lock.
79 */
Mike Day0d53d9f2015-01-21 13:45:24 +010080RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030081
82static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030083static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030084
Avi Kivityf6790af2012-10-02 20:13:51 +020085AddressSpace address_space_io;
86AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020087
Paolo Bonzini0844e002013-05-24 14:37:28 +020088MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020089static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020090
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080091/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
92#define RAM_PREALLOC (1 << 0)
93
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080094/* RAM is mmap-ed with MAP_SHARED */
95#define RAM_SHARED (1 << 1)
96
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020097/* Only a portion of RAM (used_length) is actually used, and migrated.
98 * This used_length size can change across reboots.
99 */
100#define RAM_RESIZEABLE (1 << 2)
101
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +0000102/* UFFDIO_ZEROPAGE is available on this RAMBlock to atomically
103 * zero the page and wake waiting processes.
104 * (Set during postcopy)
105 */
106#define RAM_UF_ZEROPAGE (1 << 3)
Cédric Le Goaterb895de52018-05-14 08:57:00 +0200107
108/* RAM can be migrated */
109#define RAM_MIGRATABLE (1 << 4)
pbrooke2eef172008-06-08 01:09:01 +0000110#endif
bellard9fa3e852004-01-04 18:06:42 +0000111
Peter Maydell20bccb82016-10-24 16:26:49 +0100112#ifdef TARGET_PAGE_BITS_VARY
113int target_page_bits;
114bool target_page_bits_decided;
115#endif
116
Andreas Färberbdc44642013-06-24 23:50:24 +0200117struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +0000118/* current CPU in the current thread. It is only valid inside
119 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200120__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000121/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000122 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000123 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100124int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000125
Yang Zhonga0be0c52017-07-03 18:12:13 +0800126uintptr_t qemu_host_page_size;
127intptr_t qemu_host_page_mask;
Yang Zhonga0be0c52017-07-03 18:12:13 +0800128
Peter Maydell20bccb82016-10-24 16:26:49 +0100129bool set_preferred_target_page_bits(int bits)
130{
131 /* The target page size is the lowest common denominator for all
132 * the CPUs in the system, so we can only make it smaller, never
133 * larger. And we can't make it smaller once we've committed to
134 * a particular size.
135 */
136#ifdef TARGET_PAGE_BITS_VARY
137 assert(bits >= TARGET_PAGE_BITS_MIN);
138 if (target_page_bits == 0 || target_page_bits > bits) {
139 if (target_page_bits_decided) {
140 return false;
141 }
142 target_page_bits = bits;
143 }
144#endif
145 return true;
146}
147
pbrooke2eef172008-06-08 01:09:01 +0000148#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200149
Peter Maydell20bccb82016-10-24 16:26:49 +0100150static void finalize_target_page_bits(void)
151{
152#ifdef TARGET_PAGE_BITS_VARY
153 if (target_page_bits == 0) {
154 target_page_bits = TARGET_PAGE_BITS_MIN;
155 }
156 target_page_bits_decided = true;
157#endif
158}
159
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200160typedef struct PhysPageEntry PhysPageEntry;
161
162struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200163 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200164 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200165 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200166 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200167};
168
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200169#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
170
Paolo Bonzini03f49952013-11-07 17:14:36 +0100171/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100172#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100173
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200174#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100175#define P_L2_SIZE (1 << P_L2_BITS)
176
177#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
178
179typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200180
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200181typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100182 struct rcu_head rcu;
183
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200184 unsigned sections_nb;
185 unsigned sections_nb_alloc;
186 unsigned nodes_nb;
187 unsigned nodes_nb_alloc;
188 Node *nodes;
189 MemoryRegionSection *sections;
190} PhysPageMap;
191
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200192struct AddressSpaceDispatch {
Fam Zheng729633c2016-03-01 14:18:24 +0800193 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200194 /* This is a multi-level map on the physical address space.
195 * The bottom level has pointers to MemoryRegionSections.
196 */
197 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200198 PhysPageMap map;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200199};
200
Jan Kiszka90260c62013-05-26 21:46:51 +0200201#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
202typedef struct subpage_t {
203 MemoryRegion iomem;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000204 FlatView *fv;
Jan Kiszka90260c62013-05-26 21:46:51 +0200205 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100206 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200207} subpage_t;
208
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200209#define PHYS_SECTION_UNASSIGNED 0
210#define PHYS_SECTION_NOTDIRTY 1
211#define PHYS_SECTION_ROM 2
212#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200213
pbrooke2eef172008-06-08 01:09:01 +0000214static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300215static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000216static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000217
Avi Kivity1ec9b902012-01-02 12:47:48 +0200218static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100219
220/**
221 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
222 * @cpu: the CPU whose AddressSpace this is
223 * @as: the AddressSpace itself
224 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
225 * @tcg_as_listener: listener for tracking changes to the AddressSpace
226 */
227struct CPUAddressSpace {
228 CPUState *cpu;
229 AddressSpace *as;
230 struct AddressSpaceDispatch *memory_dispatch;
231 MemoryListener tcg_as_listener;
232};
233
Gerd Hoffmann8deaf122017-04-21 11:16:25 +0200234struct DirtyBitmapSnapshot {
235 ram_addr_t start;
236 ram_addr_t end;
237 unsigned long dirty[];
238};
239
pbrook6658ffb2007-03-16 23:58:11 +0000240#endif
bellard54936002003-05-13 00:25:15 +0000241
Paul Brook6d9a1302010-02-28 23:55:53 +0000242#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200243
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200244static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200245{
Peter Lieven101420b2016-07-15 12:03:50 +0200246 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200247 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200248 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200249 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
250 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200251 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200252 }
253}
254
Paolo Bonzinidb946042015-05-21 15:12:29 +0200255static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200256{
257 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200258 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200259 PhysPageEntry e;
260 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200261
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200262 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200263 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200264 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200265 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200266
267 e.skip = leaf ? 0 : 1;
268 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100269 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200270 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200271 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200272 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200273}
274
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200275static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
276 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200277 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200278{
279 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100280 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200281
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200282 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200283 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200284 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200285 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100286 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200287
Paolo Bonzini03f49952013-11-07 17:14:36 +0100288 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200289 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200290 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200291 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200292 *index += step;
293 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200294 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200295 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200296 }
297 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200298 }
299}
300
Avi Kivityac1970f2012-10-03 16:22:53 +0200301static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200302 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200303 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000304{
Avi Kivity29990972012-02-13 20:21:20 +0200305 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200306 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000307
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200308 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000309}
310
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200311/* Compact a non leaf page entry. Simply detect that the entry has a single child,
312 * and update our entry so we can skip it and go directly to the destination.
313 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400314static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200315{
316 unsigned valid_ptr = P_L2_SIZE;
317 int valid = 0;
318 PhysPageEntry *p;
319 int i;
320
321 if (lp->ptr == PHYS_MAP_NODE_NIL) {
322 return;
323 }
324
325 p = nodes[lp->ptr];
326 for (i = 0; i < P_L2_SIZE; i++) {
327 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
328 continue;
329 }
330
331 valid_ptr = i;
332 valid++;
333 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400334 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200335 }
336 }
337
338 /* We can only compress if there's only one child. */
339 if (valid != 1) {
340 return;
341 }
342
343 assert(valid_ptr < P_L2_SIZE);
344
345 /* Don't compress if it won't fit in the # of bits we have. */
346 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
347 return;
348 }
349
350 lp->ptr = p[valid_ptr].ptr;
351 if (!p[valid_ptr].skip) {
352 /* If our only child is a leaf, make this a leaf. */
353 /* By design, we should have made this node a leaf to begin with so we
354 * should never reach here.
355 * But since it's so simple to handle this, let's do it just in case we
356 * change this rule.
357 */
358 lp->skip = 0;
359 } else {
360 lp->skip += p[valid_ptr].skip;
361 }
362}
363
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +1000364void address_space_dispatch_compact(AddressSpaceDispatch *d)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200365{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200366 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400367 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200368 }
369}
370
Fam Zheng29cb5332016-03-01 14:18:23 +0800371static inline bool section_covers_addr(const MemoryRegionSection *section,
372 hwaddr addr)
373{
374 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
375 * the section must cover the entire address space.
376 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700377 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800378 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700379 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800380}
381
Peter Xu003a0cf2017-05-15 16:50:57 +0800382static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
bellard92e873b2004-05-21 14:52:29 +0000383{
Peter Xu003a0cf2017-05-15 16:50:57 +0800384 PhysPageEntry lp = d->phys_map, *p;
385 Node *nodes = d->map.nodes;
386 MemoryRegionSection *sections = d->map.sections;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200387 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200388 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200389
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200390 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200391 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200392 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200393 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200394 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100395 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200396 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200397
Fam Zheng29cb5332016-03-01 14:18:23 +0800398 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200399 return &sections[lp.ptr];
400 } else {
401 return &sections[PHYS_SECTION_UNASSIGNED];
402 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200403}
404
Blue Swirle5548612012-04-21 13:08:33 +0000405bool memory_region_is_unassigned(MemoryRegion *mr)
406{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200407 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000408 && mr != &io_mem_watch;
409}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200410
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100411/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200412static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200413 hwaddr addr,
414 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200415{
Fam Zheng729633c2016-03-01 14:18:24 +0800416 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200417 subpage_t *subpage;
418
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100419 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
420 !section_covers_addr(section, addr)) {
Peter Xu003a0cf2017-05-15 16:50:57 +0800421 section = phys_page_find(d, addr);
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100422 atomic_set(&d->mru_section, section);
Fam Zheng729633c2016-03-01 14:18:24 +0800423 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200424 if (resolve_subpage && section->mr->subpage) {
425 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200426 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200427 }
428 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200429}
430
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100431/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200432static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200433address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200434 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200435{
436 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200437 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100438 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200439
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200440 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200441 /* Compute offset within MemoryRegionSection */
442 addr -= section->offset_within_address_space;
443
444 /* Compute offset within MemoryRegion */
445 *xlat = addr + section->offset_within_region;
446
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200447 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200448
449 /* MMIO registers can be expected to perform full-width accesses based only
450 * on their address, without considering adjacent registers that could
451 * decode to completely different MemoryRegions. When such registers
452 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
453 * regions overlap wildly. For this reason we cannot clamp the accesses
454 * here.
455 *
456 * If the length is small (as is the case for address_space_ldl/stl),
457 * everything works fine. If the incoming length is large, however,
458 * the caller really has to do the clamping through memory_access_size.
459 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200460 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200461 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200462 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
463 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200464 return section;
465}
Jan Kiszka90260c62013-05-26 21:46:51 +0200466
Peter Xud5e5faf2017-10-10 11:42:45 +0200467/**
Paolo Bonzinia411c842018-03-03 17:24:04 +0100468 * address_space_translate_iommu - translate an address through an IOMMU
469 * memory region and then through the target address space.
470 *
471 * @iommu_mr: the IOMMU memory region that we start the translation from
472 * @addr: the address to be translated through the MMU
473 * @xlat: the translated address offset within the destination memory region.
474 * It cannot be %NULL.
475 * @plen_out: valid read/write length of the translated address. It
476 * cannot be %NULL.
477 * @page_mask_out: page mask for the translated address. This
478 * should only be meaningful for IOMMU translated
479 * addresses, since there may be huge pages that this bit
480 * would tell. It can be %NULL if we don't care about it.
481 * @is_write: whether the translation operation is for write
482 * @is_mmio: whether this can be MMIO, set true if it can
483 * @target_as: the address space targeted by the IOMMU
Peter Maydell2f7b0092018-05-31 14:50:53 +0100484 * @attrs: transaction attributes
Paolo Bonzinia411c842018-03-03 17:24:04 +0100485 *
486 * This function is called from RCU critical section. It is the common
487 * part of flatview_do_translate and address_space_translate_cached.
488 */
489static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr,
490 hwaddr *xlat,
491 hwaddr *plen_out,
492 hwaddr *page_mask_out,
493 bool is_write,
494 bool is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100495 AddressSpace **target_as,
496 MemTxAttrs attrs)
Paolo Bonzinia411c842018-03-03 17:24:04 +0100497{
498 MemoryRegionSection *section;
499 hwaddr page_mask = (hwaddr)-1;
500
501 do {
502 hwaddr addr = *xlat;
503 IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
Peter Maydell2c91bcf2018-06-15 14:57:16 +0100504 int iommu_idx = 0;
505 IOMMUTLBEntry iotlb;
506
507 if (imrc->attrs_to_index) {
508 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
509 }
510
511 iotlb = imrc->translate(iommu_mr, addr, is_write ?
512 IOMMU_WO : IOMMU_RO, iommu_idx);
Paolo Bonzinia411c842018-03-03 17:24:04 +0100513
514 if (!(iotlb.perm & (1 << is_write))) {
515 goto unassigned;
516 }
517
518 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
519 | (addr & iotlb.addr_mask));
520 page_mask &= iotlb.addr_mask;
521 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
522 *target_as = iotlb.target_as;
523
524 section = address_space_translate_internal(
525 address_space_to_dispatch(iotlb.target_as), addr, xlat,
526 plen_out, is_mmio);
527
528 iommu_mr = memory_region_get_iommu(section->mr);
529 } while (unlikely(iommu_mr));
530
531 if (page_mask_out) {
532 *page_mask_out = page_mask;
533 }
534 return *section;
535
536unassigned:
537 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
538}
539
540/**
Peter Xud5e5faf2017-10-10 11:42:45 +0200541 * flatview_do_translate - translate an address in FlatView
542 *
543 * @fv: the flat view that we want to translate on
544 * @addr: the address to be translated in above address space
545 * @xlat: the translated address offset within memory region. It
546 * cannot be @NULL.
547 * @plen_out: valid read/write length of the translated address. It
548 * can be @NULL when we don't care about it.
549 * @page_mask_out: page mask for the translated address. This
550 * should only be meaningful for IOMMU translated
551 * addresses, since there may be huge pages that this bit
552 * would tell. It can be @NULL if we don't care about it.
553 * @is_write: whether the translation operation is for write
554 * @is_mmio: whether this can be MMIO, set true if it can
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200555 * @target_as: the address space targeted by the IOMMU
Peter Maydell49e14aa2018-05-31 14:50:53 +0100556 * @attrs: memory transaction attributes
Peter Xud5e5faf2017-10-10 11:42:45 +0200557 *
558 * This function is called from RCU critical section
559 */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000560static MemoryRegionSection flatview_do_translate(FlatView *fv,
561 hwaddr addr,
562 hwaddr *xlat,
Peter Xud5e5faf2017-10-10 11:42:45 +0200563 hwaddr *plen_out,
564 hwaddr *page_mask_out,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000565 bool is_write,
566 bool is_mmio,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100567 AddressSpace **target_as,
568 MemTxAttrs attrs)
Jan Kiszka90260c62013-05-26 21:46:51 +0200569{
Avi Kivity30951152012-10-30 13:47:46 +0200570 MemoryRegionSection *section;
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000571 IOMMUMemoryRegion *iommu_mr;
Peter Xud5e5faf2017-10-10 11:42:45 +0200572 hwaddr plen = (hwaddr)(-1);
573
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200574 if (!plen_out) {
575 plen_out = &plen;
Peter Xud5e5faf2017-10-10 11:42:45 +0200576 }
Avi Kivity30951152012-10-30 13:47:46 +0200577
Paolo Bonzinia411c842018-03-03 17:24:04 +0100578 section = address_space_translate_internal(
579 flatview_to_dispatch(fv), addr, xlat,
580 plen_out, is_mmio);
Avi Kivity30951152012-10-30 13:47:46 +0200581
Paolo Bonzinia411c842018-03-03 17:24:04 +0100582 iommu_mr = memory_region_get_iommu(section->mr);
583 if (unlikely(iommu_mr)) {
584 return address_space_translate_iommu(iommu_mr, xlat,
585 plen_out, page_mask_out,
586 is_write, is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100587 target_as, attrs);
Avi Kivity30951152012-10-30 13:47:46 +0200588 }
Peter Xud5e5faf2017-10-10 11:42:45 +0200589 if (page_mask_out) {
Paolo Bonzinia411c842018-03-03 17:24:04 +0100590 /* Not behind an IOMMU, use default page size. */
591 *page_mask_out = ~TARGET_PAGE_MASK;
Peter Xud5e5faf2017-10-10 11:42:45 +0200592 }
593
Peter Xua7640402017-05-17 16:57:42 +0800594 return *section;
Peter Xua7640402017-05-17 16:57:42 +0800595}
596
597/* Called from RCU critical section */
598IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
Peter Maydell7446eb02018-05-31 14:50:53 +0100599 bool is_write, MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800600{
601 MemoryRegionSection section;
Peter Xu076a93d2017-10-10 11:42:46 +0200602 hwaddr xlat, page_mask;
Peter Xua7640402017-05-17 16:57:42 +0800603
Peter Xu076a93d2017-10-10 11:42:46 +0200604 /*
605 * This can never be MMIO, and we don't really care about plen,
606 * but page mask.
607 */
608 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100609 NULL, &page_mask, is_write, false, &as,
610 attrs);
Peter Xua7640402017-05-17 16:57:42 +0800611
612 /* Illegal translation */
613 if (section.mr == &io_mem_unassigned) {
614 goto iotlb_fail;
615 }
616
617 /* Convert memory region offset into address space offset */
618 xlat += section.offset_within_address_space -
619 section.offset_within_region;
620
Peter Xua7640402017-05-17 16:57:42 +0800621 return (IOMMUTLBEntry) {
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000622 .target_as = as,
Peter Xu076a93d2017-10-10 11:42:46 +0200623 .iova = addr & ~page_mask,
624 .translated_addr = xlat & ~page_mask,
625 .addr_mask = page_mask,
Peter Xua7640402017-05-17 16:57:42 +0800626 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
627 .perm = IOMMU_RW,
628 };
629
630iotlb_fail:
631 return (IOMMUTLBEntry) {0};
632}
633
634/* Called from RCU critical section */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000635MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +0100636 hwaddr *plen, bool is_write,
637 MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800638{
639 MemoryRegion *mr;
640 MemoryRegionSection section;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000641 AddressSpace *as = NULL;
Peter Xua7640402017-05-17 16:57:42 +0800642
643 /* This can be MMIO, so setup MMIO bit. */
Peter Xud5e5faf2017-10-10 11:42:45 +0200644 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100645 is_write, true, &as, attrs);
Peter Xua7640402017-05-17 16:57:42 +0800646 mr = section.mr;
647
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000648 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100649 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700650 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100651 }
652
Avi Kivity30951152012-10-30 13:47:46 +0200653 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200654}
655
Peter Maydell1f871c52018-06-15 14:57:16 +0100656typedef struct TCGIOMMUNotifier {
657 IOMMUNotifier n;
658 MemoryRegion *mr;
659 CPUState *cpu;
660 int iommu_idx;
661 bool active;
662} TCGIOMMUNotifier;
663
664static void tcg_iommu_unmap_notify(IOMMUNotifier *n, IOMMUTLBEntry *iotlb)
665{
666 TCGIOMMUNotifier *notifier = container_of(n, TCGIOMMUNotifier, n);
667
668 if (!notifier->active) {
669 return;
670 }
671 tlb_flush(notifier->cpu);
672 notifier->active = false;
673 /* We leave the notifier struct on the list to avoid reallocating it later.
674 * Generally the number of IOMMUs a CPU deals with will be small.
675 * In any case we can't unregister the iommu notifier from a notify
676 * callback.
677 */
678}
679
680static void tcg_register_iommu_notifier(CPUState *cpu,
681 IOMMUMemoryRegion *iommu_mr,
682 int iommu_idx)
683{
684 /* Make sure this CPU has an IOMMU notifier registered for this
685 * IOMMU/IOMMU index combination, so that we can flush its TLB
686 * when the IOMMU tells us the mappings we've cached have changed.
687 */
688 MemoryRegion *mr = MEMORY_REGION(iommu_mr);
689 TCGIOMMUNotifier *notifier;
690 int i;
691
692 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
693 notifier = &g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier, i);
694 if (notifier->mr == mr && notifier->iommu_idx == iommu_idx) {
695 break;
696 }
697 }
698 if (i == cpu->iommu_notifiers->len) {
699 /* Not found, add a new entry at the end of the array */
700 cpu->iommu_notifiers = g_array_set_size(cpu->iommu_notifiers, i + 1);
701 notifier = &g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier, i);
702
703 notifier->mr = mr;
704 notifier->iommu_idx = iommu_idx;
705 notifier->cpu = cpu;
706 /* Rather than trying to register interest in the specific part
707 * of the iommu's address space that we've accessed and then
708 * expand it later as subsequent accesses touch more of it, we
709 * just register interest in the whole thing, on the assumption
710 * that iommu reconfiguration will be rare.
711 */
712 iommu_notifier_init(&notifier->n,
713 tcg_iommu_unmap_notify,
714 IOMMU_NOTIFIER_UNMAP,
715 0,
716 HWADDR_MAX,
717 iommu_idx);
718 memory_region_register_iommu_notifier(notifier->mr, &notifier->n);
719 }
720
721 if (!notifier->active) {
722 notifier->active = true;
723 }
724}
725
726static void tcg_iommu_free_notifier_list(CPUState *cpu)
727{
728 /* Destroy the CPU's notifier list */
729 int i;
730 TCGIOMMUNotifier *notifier;
731
732 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
733 notifier = &g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier, i);
734 memory_region_unregister_iommu_notifier(notifier->mr, &notifier->n);
735 }
736 g_array_free(cpu->iommu_notifiers, true);
737}
738
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100739/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200740MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000741address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Peter Maydell1f871c52018-06-15 14:57:16 +0100742 hwaddr *xlat, hwaddr *plen,
743 MemTxAttrs attrs, int *prot)
Jan Kiszka90260c62013-05-26 21:46:51 +0200744{
Avi Kivity30951152012-10-30 13:47:46 +0200745 MemoryRegionSection *section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100746 IOMMUMemoryRegion *iommu_mr;
747 IOMMUMemoryRegionClass *imrc;
748 IOMMUTLBEntry iotlb;
749 int iommu_idx;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100750 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000751
Peter Maydell1f871c52018-06-15 14:57:16 +0100752 for (;;) {
753 section = address_space_translate_internal(d, addr, &addr, plen, false);
754
755 iommu_mr = memory_region_get_iommu(section->mr);
756 if (!iommu_mr) {
757 break;
758 }
759
760 imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
761
762 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
763 tcg_register_iommu_notifier(cpu, iommu_mr, iommu_idx);
764 /* We need all the permissions, so pass IOMMU_NONE so the IOMMU
765 * doesn't short-cut its translation table walk.
766 */
767 iotlb = imrc->translate(iommu_mr, addr, IOMMU_NONE, iommu_idx);
768 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
769 | (addr & iotlb.addr_mask));
770 /* Update the caller's prot bits to remove permissions the IOMMU
771 * is giving us a failure response for. If we get down to no
772 * permissions left at all we can give up now.
773 */
774 if (!(iotlb.perm & IOMMU_RO)) {
775 *prot &= ~(PAGE_READ | PAGE_EXEC);
776 }
777 if (!(iotlb.perm & IOMMU_WO)) {
778 *prot &= ~PAGE_WRITE;
779 }
780
781 if (!*prot) {
782 goto translate_fail;
783 }
784
785 d = flatview_to_dispatch(address_space_to_flatview(iotlb.target_as));
786 }
Avi Kivity30951152012-10-30 13:47:46 +0200787
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000788 assert(!memory_region_is_iommu(section->mr));
Peter Maydell1f871c52018-06-15 14:57:16 +0100789 *xlat = addr;
Avi Kivity30951152012-10-30 13:47:46 +0200790 return section;
Peter Maydell1f871c52018-06-15 14:57:16 +0100791
792translate_fail:
793 return &d->map.sections[PHYS_SECTION_UNASSIGNED];
Jan Kiszka90260c62013-05-26 21:46:51 +0200794}
bellard9fa3e852004-01-04 18:06:42 +0000795#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000796
Andreas Färberb170fce2013-01-20 20:23:22 +0100797#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000798
Juan Quintelae59fb372009-09-29 22:48:21 +0200799static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200800{
Andreas Färber259186a2013-01-17 18:51:17 +0100801 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200802
aurel323098dba2009-03-07 21:28:24 +0000803 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
804 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100805 cpu->interrupt_request &= ~0x01;
Alex Bennéed10eb082016-11-14 14:17:28 +0000806 tlb_flush(cpu);
pbrook9656f322008-07-01 20:01:19 +0000807
Pavel Dovgalyuk15a356c2018-01-10 16:48:46 +0300808 /* loadvm has just updated the content of RAM, bypassing the
809 * usual mechanisms that ensure we flush TBs for writes to
810 * memory we've translated code from. So we must flush all TBs,
811 * which will now be stale.
812 */
813 tb_flush(cpu);
814
pbrook9656f322008-07-01 20:01:19 +0000815 return 0;
816}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200817
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400818static int cpu_common_pre_load(void *opaque)
819{
820 CPUState *cpu = opaque;
821
Paolo Bonziniadee6422014-12-19 12:53:14 +0100822 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400823
824 return 0;
825}
826
827static bool cpu_common_exception_index_needed(void *opaque)
828{
829 CPUState *cpu = opaque;
830
Paolo Bonziniadee6422014-12-19 12:53:14 +0100831 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400832}
833
834static const VMStateDescription vmstate_cpu_common_exception_index = {
835 .name = "cpu_common/exception_index",
836 .version_id = 1,
837 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200838 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400839 .fields = (VMStateField[]) {
840 VMSTATE_INT32(exception_index, CPUState),
841 VMSTATE_END_OF_LIST()
842 }
843};
844
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300845static bool cpu_common_crash_occurred_needed(void *opaque)
846{
847 CPUState *cpu = opaque;
848
849 return cpu->crash_occurred;
850}
851
852static const VMStateDescription vmstate_cpu_common_crash_occurred = {
853 .name = "cpu_common/crash_occurred",
854 .version_id = 1,
855 .minimum_version_id = 1,
856 .needed = cpu_common_crash_occurred_needed,
857 .fields = (VMStateField[]) {
858 VMSTATE_BOOL(crash_occurred, CPUState),
859 VMSTATE_END_OF_LIST()
860 }
861};
862
Andreas Färber1a1562f2013-06-17 04:09:11 +0200863const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200864 .name = "cpu_common",
865 .version_id = 1,
866 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400867 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200868 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200869 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100870 VMSTATE_UINT32(halted, CPUState),
871 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200872 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400873 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200874 .subsections = (const VMStateDescription*[]) {
875 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300876 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200877 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200878 }
879};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200880
pbrook9656f322008-07-01 20:01:19 +0000881#endif
882
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100883CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400884{
Andreas Färberbdc44642013-06-24 23:50:24 +0200885 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400886
Andreas Färberbdc44642013-06-24 23:50:24 +0200887 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100888 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200889 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100890 }
Glauber Costa950f1472009-06-09 12:15:18 -0400891 }
892
Andreas Färberbdc44642013-06-24 23:50:24 +0200893 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400894}
895
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000896#if !defined(CONFIG_USER_ONLY)
Peter Xu80ceb072017-11-23 17:23:32 +0800897void cpu_address_space_init(CPUState *cpu, int asidx,
898 const char *prefix, MemoryRegion *mr)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000899{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000900 CPUAddressSpace *newas;
Peter Xu80ceb072017-11-23 17:23:32 +0800901 AddressSpace *as = g_new0(AddressSpace, 1);
Peter Xu87a621d2017-11-23 17:23:33 +0800902 char *as_name;
Peter Xu80ceb072017-11-23 17:23:32 +0800903
904 assert(mr);
Peter Xu87a621d2017-11-23 17:23:33 +0800905 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
906 address_space_init(as, mr, as_name);
907 g_free(as_name);
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000908
909 /* Target code should have set num_ases before calling us */
910 assert(asidx < cpu->num_ases);
911
Peter Maydell56943e82016-01-21 14:15:04 +0000912 if (asidx == 0) {
913 /* address space 0 gets the convenience alias */
914 cpu->as = as;
915 }
916
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000917 /* KVM cannot currently support multiple address spaces. */
918 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000919
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000920 if (!cpu->cpu_ases) {
921 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000922 }
Peter Maydell32857f42015-10-01 15:29:50 +0100923
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000924 newas = &cpu->cpu_ases[asidx];
925 newas->cpu = cpu;
926 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000927 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000928 newas->tcg_as_listener.commit = tcg_commit;
929 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000930 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000931}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000932
933AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
934{
935 /* Return the AddressSpace corresponding to the specified index */
936 return cpu->cpu_ases[asidx].as;
937}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000938#endif
939
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200940void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530941{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530942 CPUClass *cc = CPU_GET_CLASS(cpu);
943
Paolo Bonzini267f6852016-08-28 03:45:14 +0200944 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530945
946 if (cc->vmsd != NULL) {
947 vmstate_unregister(NULL, cc->vmsd, cpu);
948 }
949 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
950 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
951 }
Peter Maydell1f871c52018-06-15 14:57:16 +0100952#ifndef CONFIG_USER_ONLY
953 tcg_iommu_free_notifier_list(cpu);
954#endif
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530955}
956
Fam Zhengc7e002c2017-07-14 10:15:08 +0800957Property cpu_common_props[] = {
958#ifndef CONFIG_USER_ONLY
959 /* Create a memory property for softmmu CPU object,
960 * so users can wire up its memory. (This can't go in qom/cpu.c
961 * because that file is compiled only once for both user-mode
962 * and system builds.) The default if no link is set up is to use
963 * the system address space.
964 */
965 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
966 MemoryRegion *),
967#endif
968 DEFINE_PROP_END_OF_LIST(),
969};
970
Laurent Vivier39e329e2016-10-20 13:26:02 +0200971void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000972{
Peter Maydell56943e82016-01-21 14:15:04 +0000973 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000974 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000975
Eduardo Habkost291135b2015-04-27 17:00:33 -0300976#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300977 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000978 cpu->memory = system_memory;
979 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300980#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200981}
982
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200983void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200984{
Richard Henderson55c3cee2017-10-15 19:02:42 -0700985 CPUClass *cc = CPU_GET_CLASS(cpu);
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000986 static bool tcg_target_initialized;
Eduardo Habkost291135b2015-04-27 17:00:33 -0300987
Paolo Bonzini267f6852016-08-28 03:45:14 +0200988 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200989
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000990 if (tcg_enabled() && !tcg_target_initialized) {
991 tcg_target_initialized = true;
Richard Henderson55c3cee2017-10-15 19:02:42 -0700992 cc->tcg_initialize();
993 }
994
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200995#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200996 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200997 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200998 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100999 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +02001000 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +01001001 }
Peter Maydell1f871c52018-06-15 14:57:16 +01001002
1003 cpu->iommu_notifiers = g_array_new(false, true, sizeof(TCGIOMMUNotifier));
Paolo Bonzini741da0d2014-06-27 08:40:04 +02001004#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001005}
1006
Igor Mammedov2278b932018-02-07 11:40:26 +01001007const char *parse_cpu_model(const char *cpu_model)
1008{
1009 ObjectClass *oc;
1010 CPUClass *cc;
1011 gchar **model_pieces;
1012 const char *cpu_type;
1013
1014 model_pieces = g_strsplit(cpu_model, ",", 2);
1015
1016 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
1017 if (oc == NULL) {
1018 error_report("unable to find CPU model '%s'", model_pieces[0]);
1019 g_strfreev(model_pieces);
1020 exit(EXIT_FAILURE);
1021 }
1022
1023 cpu_type = object_class_get_name(oc);
1024 cc = CPU_CLASS(oc);
1025 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
1026 g_strfreev(model_pieces);
1027 return cpu_type;
1028}
1029
Pranith Kumar406bc332017-07-12 17:51:42 -04001030#if defined(CONFIG_USER_ONLY)
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001031void tb_invalidate_phys_addr(target_ulong addr)
Paul Brook94df27f2010-02-28 23:47:45 +00001032{
Pranith Kumar406bc332017-07-12 17:51:42 -04001033 mmap_lock();
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001034 tb_invalidate_phys_page_range(addr, addr + 1, 0);
Pranith Kumar406bc332017-07-12 17:51:42 -04001035 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +00001036}
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001037
1038static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1039{
1040 tb_invalidate_phys_addr(pc);
1041}
Pranith Kumar406bc332017-07-12 17:51:42 -04001042#else
Paolo Bonzini8bca9a02018-05-30 11:58:36 +02001043void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs)
1044{
1045 ram_addr_t ram_addr;
1046 MemoryRegion *mr;
1047 hwaddr l = 1;
1048
1049 rcu_read_lock();
1050 mr = address_space_translate(as, addr, &addr, &l, false, attrs);
1051 if (!(memory_region_is_ram(mr)
1052 || memory_region_is_romd(mr))) {
1053 rcu_read_unlock();
1054 return;
1055 }
1056 ram_addr = memory_region_get_ram_addr(mr) + addr;
1057 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
1058 rcu_read_unlock();
1059}
1060
Pranith Kumar406bc332017-07-12 17:51:42 -04001061static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1062{
1063 MemTxAttrs attrs;
1064 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
1065 int asidx = cpu_asidx_from_attrs(cpu, attrs);
1066 if (phys != -1) {
1067 /* Locks grabbed by tb_invalidate_phys_addr */
1068 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Peter Maydellc874dc42018-05-31 14:50:52 +01001069 phys | (pc & ~TARGET_PAGE_MASK), attrs);
Pranith Kumar406bc332017-07-12 17:51:42 -04001070 }
1071}
1072#endif
bellardd720b932004-04-25 17:57:43 +00001073
Paul Brookc527ee82010-03-01 03:31:14 +00001074#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +02001075void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +00001076
1077{
1078}
1079
Peter Maydell3ee887e2014-09-12 14:06:48 +01001080int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
1081 int flags)
1082{
1083 return -ENOSYS;
1084}
1085
1086void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
1087{
1088}
1089
Andreas Färber75a34032013-09-02 16:57:02 +02001090int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +00001091 int flags, CPUWatchpoint **watchpoint)
1092{
1093 return -ENOSYS;
1094}
1095#else
pbrook6658ffb2007-03-16 23:58:11 +00001096/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001097int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001098 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001099{
aliguoric0ce9982008-11-25 22:13:57 +00001100 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001101
Peter Maydell05068c02014-09-12 14:06:48 +01001102 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -07001103 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +02001104 error_report("tried to set invalid watchpoint at %"
1105 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +00001106 return -EINVAL;
1107 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001108 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001109
aliguoria1d1bb32008-11-18 20:07:32 +00001110 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +01001111 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +00001112 wp->flags = flags;
1113
aliguori2dc9f412008-11-18 20:56:59 +00001114 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +02001115 if (flags & BP_GDB) {
1116 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
1117 } else {
1118 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
1119 }
aliguoria1d1bb32008-11-18 20:07:32 +00001120
Andreas Färber31b030d2013-09-04 01:29:02 +02001121 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001122
1123 if (watchpoint)
1124 *watchpoint = wp;
1125 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001126}
1127
aliguoria1d1bb32008-11-18 20:07:32 +00001128/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +02001129int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +00001130 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001131{
aliguoria1d1bb32008-11-18 20:07:32 +00001132 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001133
Andreas Färberff4700b2013-08-26 18:23:18 +02001134 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001135 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +00001136 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +02001137 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001138 return 0;
1139 }
1140 }
aliguoria1d1bb32008-11-18 20:07:32 +00001141 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001142}
1143
aliguoria1d1bb32008-11-18 20:07:32 +00001144/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +02001145void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +00001146{
Andreas Färberff4700b2013-08-26 18:23:18 +02001147 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001148
Andreas Färber31b030d2013-09-04 01:29:02 +02001149 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +00001150
Anthony Liguori7267c092011-08-20 22:09:37 -05001151 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001152}
1153
aliguoria1d1bb32008-11-18 20:07:32 +00001154/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +02001155void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001156{
aliguoric0ce9982008-11-25 22:13:57 +00001157 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001158
Andreas Färberff4700b2013-08-26 18:23:18 +02001159 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +02001160 if (wp->flags & mask) {
1161 cpu_watchpoint_remove_by_ref(cpu, wp);
1162 }
aliguoric0ce9982008-11-25 22:13:57 +00001163 }
aliguoria1d1bb32008-11-18 20:07:32 +00001164}
Peter Maydell05068c02014-09-12 14:06:48 +01001165
1166/* Return true if this watchpoint address matches the specified
1167 * access (ie the address range covered by the watchpoint overlaps
1168 * partially or completely with the address range covered by the
1169 * access).
1170 */
1171static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
1172 vaddr addr,
1173 vaddr len)
1174{
1175 /* We know the lengths are non-zero, but a little caution is
1176 * required to avoid errors in the case where the range ends
1177 * exactly at the top of the address space and so addr + len
1178 * wraps round to zero.
1179 */
1180 vaddr wpend = wp->vaddr + wp->len - 1;
1181 vaddr addrend = addr + len - 1;
1182
1183 return !(addr > wpend || wp->vaddr > addrend);
1184}
1185
Paul Brookc527ee82010-03-01 03:31:14 +00001186#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001187
1188/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001189int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001190 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001191{
aliguoric0ce9982008-11-25 22:13:57 +00001192 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001193
Anthony Liguori7267c092011-08-20 22:09:37 -05001194 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001195
1196 bp->pc = pc;
1197 bp->flags = flags;
1198
aliguori2dc9f412008-11-18 20:56:59 +00001199 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +02001200 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001201 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001202 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001203 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001204 }
aliguoria1d1bb32008-11-18 20:07:32 +00001205
Andreas Färberf0c3c502013-08-26 21:22:53 +02001206 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001207
Andreas Färber00b941e2013-06-29 18:55:54 +02001208 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +00001209 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +02001210 }
aliguoria1d1bb32008-11-18 20:07:32 +00001211 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001212}
1213
1214/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001215int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001216{
aliguoria1d1bb32008-11-18 20:07:32 +00001217 CPUBreakpoint *bp;
1218
Andreas Färberf0c3c502013-08-26 21:22:53 +02001219 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001220 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001221 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001222 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001223 }
bellard4c3a88a2003-07-26 12:06:08 +00001224 }
aliguoria1d1bb32008-11-18 20:07:32 +00001225 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001226}
1227
aliguoria1d1bb32008-11-18 20:07:32 +00001228/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001229void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001230{
Andreas Färberf0c3c502013-08-26 21:22:53 +02001231 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1232
1233 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001234
Anthony Liguori7267c092011-08-20 22:09:37 -05001235 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001236}
1237
1238/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001239void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001240{
aliguoric0ce9982008-11-25 22:13:57 +00001241 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001242
Andreas Färberf0c3c502013-08-26 21:22:53 +02001243 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001244 if (bp->flags & mask) {
1245 cpu_breakpoint_remove_by_ref(cpu, bp);
1246 }
aliguoric0ce9982008-11-25 22:13:57 +00001247 }
bellard4c3a88a2003-07-26 12:06:08 +00001248}
1249
bellardc33a3462003-07-29 20:50:33 +00001250/* enable or disable single step mode. EXCP_DEBUG is returned by the
1251 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +02001252void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001253{
Andreas Färbered2803d2013-06-21 20:20:45 +02001254 if (cpu->singlestep_enabled != enabled) {
1255 cpu->singlestep_enabled = enabled;
1256 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +02001257 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +02001258 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001259 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001260 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -07001261 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +00001262 }
bellardc33a3462003-07-29 20:50:33 +00001263 }
bellardc33a3462003-07-29 20:50:33 +00001264}
1265
Andreas Färbera47dddd2013-09-03 17:38:47 +02001266void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001267{
1268 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001269 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001270
1271 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001272 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001273 fprintf(stderr, "qemu: fatal: ");
1274 vfprintf(stderr, fmt, ap);
1275 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +02001276 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +01001277 if (qemu_log_separate()) {
Richard Henderson1ee73212016-09-22 15:17:10 -07001278 qemu_log_lock();
aliguori93fcfe32009-01-15 22:34:14 +00001279 qemu_log("qemu: fatal: ");
1280 qemu_log_vprintf(fmt, ap2);
1281 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +02001282 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001283 qemu_log_flush();
Richard Henderson1ee73212016-09-22 15:17:10 -07001284 qemu_log_unlock();
aliguori93fcfe32009-01-15 22:34:14 +00001285 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001286 }
pbrook493ae1f2007-11-23 16:53:59 +00001287 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001288 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +03001289 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +02001290#if defined(CONFIG_USER_ONLY)
1291 {
1292 struct sigaction act;
1293 sigfillset(&act.sa_mask);
1294 act.sa_handler = SIG_DFL;
Peter Maydell8347c182018-05-15 19:27:00 +01001295 act.sa_flags = 0;
Riku Voipiofd052bf2010-01-25 14:30:49 +02001296 sigaction(SIGABRT, &act, NULL);
1297 }
1298#endif
bellard75012672003-06-21 13:11:07 +00001299 abort();
1300}
1301
bellard01243112004-01-04 15:48:17 +00001302#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -04001303/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001304static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1305{
1306 RAMBlock *block;
1307
Paolo Bonzini43771532013-09-09 17:58:40 +02001308 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001309 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +02001310 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001311 }
Peter Xu99e15582017-05-12 12:17:39 +08001312 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001313 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +02001314 goto found;
1315 }
1316 }
1317
1318 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1319 abort();
1320
1321found:
Paolo Bonzini43771532013-09-09 17:58:40 +02001322 /* It is safe to write mru_block outside the iothread lock. This
1323 * is what happens:
1324 *
1325 * mru_block = xxx
1326 * rcu_read_unlock()
1327 * xxx removed from list
1328 * rcu_read_lock()
1329 * read mru_block
1330 * mru_block = NULL;
1331 * call_rcu(reclaim_ramblock, xxx);
1332 * rcu_read_unlock()
1333 *
1334 * atomic_rcu_set is not needed here. The block was already published
1335 * when it was placed into the list. Here we're just making an extra
1336 * copy of the pointer.
1337 */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001338 ram_list.mru_block = block;
1339 return block;
1340}
1341
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001342static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001343{
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001344 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001345 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001346 RAMBlock *block;
1347 ram_addr_t end;
1348
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04001349 assert(tcg_enabled());
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001350 end = TARGET_PAGE_ALIGN(start + length);
1351 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +00001352
Mike Day0dc3f442013-09-05 14:41:35 -04001353 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +02001354 block = qemu_get_ram_block(start);
1355 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001356 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001357 CPU_FOREACH(cpu) {
1358 tlb_reset_dirty(cpu, start1, length);
1359 }
Mike Day0dc3f442013-09-05 14:41:35 -04001360 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +02001361}
1362
1363/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001364bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1365 ram_addr_t length,
1366 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001367{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001368 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001369 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001370 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001371
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001372 if (length == 0) {
1373 return false;
1374 }
1375
1376 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1377 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001378
1379 rcu_read_lock();
1380
1381 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1382
1383 while (page < end) {
1384 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1385 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1386 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1387
1388 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1389 offset, num);
1390 page += num;
1391 }
1392
1393 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001394
1395 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001396 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001397 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001398
1399 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001400}
1401
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001402DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
1403 (ram_addr_t start, ram_addr_t length, unsigned client)
1404{
1405 DirtyMemoryBlocks *blocks;
1406 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1407 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1408 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1409 DirtyBitmapSnapshot *snap;
1410 unsigned long page, end, dest;
1411
1412 snap = g_malloc0(sizeof(*snap) +
1413 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1414 snap->start = first;
1415 snap->end = last;
1416
1417 page = first >> TARGET_PAGE_BITS;
1418 end = last >> TARGET_PAGE_BITS;
1419 dest = 0;
1420
1421 rcu_read_lock();
1422
1423 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1424
1425 while (page < end) {
1426 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1427 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1428 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1429
1430 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1431 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1432 offset >>= BITS_PER_LEVEL;
1433
1434 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1435 blocks->blocks[idx] + offset,
1436 num);
1437 page += num;
1438 dest += num >> BITS_PER_LEVEL;
1439 }
1440
1441 rcu_read_unlock();
1442
1443 if (tcg_enabled()) {
1444 tlb_reset_dirty_range_all(start, length);
1445 }
1446
1447 return snap;
1448}
1449
1450bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1451 ram_addr_t start,
1452 ram_addr_t length)
1453{
1454 unsigned long page, end;
1455
1456 assert(start >= snap->start);
1457 assert(start + length <= snap->end);
1458
1459 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1460 page = (start - snap->start) >> TARGET_PAGE_BITS;
1461
1462 while (page < end) {
1463 if (test_bit(page, snap->dirty)) {
1464 return true;
1465 }
1466 page++;
1467 }
1468 return false;
1469}
1470
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001471/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001472hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001473 MemoryRegionSection *section,
1474 target_ulong vaddr,
1475 hwaddr paddr, hwaddr xlat,
1476 int prot,
1477 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001478{
Avi Kivitya8170e52012-10-23 12:30:10 +02001479 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001480 CPUWatchpoint *wp;
1481
Blue Swirlcc5bea62012-04-14 14:56:48 +00001482 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001483 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001484 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001485 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001486 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001487 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001488 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001489 }
1490 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001491 AddressSpaceDispatch *d;
1492
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001493 d = flatview_to_dispatch(section->fv);
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001494 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001495 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001496 }
1497
1498 /* Make accesses to pages with watchpoints go via the
1499 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001500 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001501 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001502 /* Avoid trapping reads of pages with a write breakpoint. */
1503 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001504 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001505 *address |= TLB_MMIO;
1506 break;
1507 }
1508 }
1509 }
1510
1511 return iotlb;
1512}
bellard9fa3e852004-01-04 18:06:42 +00001513#endif /* defined(CONFIG_USER_ONLY) */
1514
pbrooke2eef172008-06-08 01:09:01 +00001515#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001516
Anthony Liguoric227f092009-10-01 16:12:16 -05001517static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001518 uint16_t section);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001519static subpage_t *subpage_init(FlatView *fv, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001520
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001521static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
Igor Mammedova2b257d2014-10-31 16:38:37 +00001522 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001523
1524/*
1525 * Set a custom physical guest memory alloator.
1526 * Accelerators with unusual needs may need this. Hopefully, we can
1527 * get rid of it eventually.
1528 */
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001529void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
Markus Armbruster91138032013-07-31 15:11:08 +02001530{
1531 phys_mem_alloc = alloc;
1532}
1533
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001534static uint16_t phys_section_add(PhysPageMap *map,
1535 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001536{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001537 /* The physical section number is ORed with a page-aligned
1538 * pointer to produce the iotlb entries. Thus it should
1539 * never overflow into the page-aligned value.
1540 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001541 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001542
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001543 if (map->sections_nb == map->sections_nb_alloc) {
1544 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1545 map->sections = g_renew(MemoryRegionSection, map->sections,
1546 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001547 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001548 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001549 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001550 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001551}
1552
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001553static void phys_section_destroy(MemoryRegion *mr)
1554{
Don Slutz55b4e802015-11-30 17:11:04 -05001555 bool have_sub_page = mr->subpage;
1556
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001557 memory_region_unref(mr);
1558
Don Slutz55b4e802015-11-30 17:11:04 -05001559 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001560 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001561 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001562 g_free(subpage);
1563 }
1564}
1565
Paolo Bonzini60926662013-05-29 12:30:26 +02001566static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001567{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001568 while (map->sections_nb > 0) {
1569 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001570 phys_section_destroy(section->mr);
1571 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001572 g_free(map->sections);
1573 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001574}
1575
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001576static void register_subpage(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001577{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001578 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001579 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001580 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001581 & TARGET_PAGE_MASK;
Peter Xu003a0cf2017-05-15 16:50:57 +08001582 MemoryRegionSection *existing = phys_page_find(d, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001583 MemoryRegionSection subsection = {
1584 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001585 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001586 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001587 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001588
Avi Kivityf3705d52012-03-08 16:16:34 +02001589 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001590
Avi Kivityf3705d52012-03-08 16:16:34 +02001591 if (!(existing->mr->subpage)) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001592 subpage = subpage_init(fv, base);
1593 subsection.fv = fv;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001594 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001595 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001596 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001597 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001598 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001599 }
1600 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001601 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001602 subpage_register(subpage, start, end,
1603 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001604}
1605
1606
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001607static void register_multipage(FlatView *fv,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001608 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001609{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001610 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivitya8170e52012-10-23 12:30:10 +02001611 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001612 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001613 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1614 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001615
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001616 assert(num_pages);
1617 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001618}
1619
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10001620void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001621{
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001622 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001623 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001624
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001625 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1626 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1627 - now.offset_within_address_space;
1628
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001629 now.size = int128_min(int128_make64(left), now.size);
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001630 register_subpage(fv, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001631 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001632 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001633 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001634 while (int128_ne(remain.size, now.size)) {
1635 remain.size = int128_sub(remain.size, now.size);
1636 remain.offset_within_address_space += int128_get64(now.size);
1637 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001638 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001639 if (int128_lt(remain.size, page_size)) {
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001640 register_subpage(fv, &now);
Hu Tao88266242013-08-29 18:21:16 +08001641 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001642 now.size = page_size;
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001643 register_subpage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001644 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001645 now.size = int128_and(now.size, int128_neg(page_size));
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001646 register_multipage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001647 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001648 }
1649}
1650
Sheng Yang62a27442010-01-26 19:21:16 +08001651void qemu_flush_coalesced_mmio_buffer(void)
1652{
1653 if (kvm_enabled())
1654 kvm_flush_coalesced_mmio_buffer();
1655}
1656
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001657void qemu_mutex_lock_ramlist(void)
1658{
1659 qemu_mutex_lock(&ram_list.mutex);
1660}
1661
1662void qemu_mutex_unlock_ramlist(void)
1663{
1664 qemu_mutex_unlock(&ram_list.mutex);
1665}
1666
Peter Xube9b23c2017-05-12 12:17:41 +08001667void ram_block_dump(Monitor *mon)
1668{
1669 RAMBlock *block;
1670 char *psize;
1671
1672 rcu_read_lock();
1673 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1674 "Block Name", "PSize", "Offset", "Used", "Total");
1675 RAMBLOCK_FOREACH(block) {
1676 psize = size_to_str(block->page_size);
1677 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1678 " 0x%016" PRIx64 "\n", block->idstr, psize,
1679 (uint64_t)block->offset,
1680 (uint64_t)block->used_length,
1681 (uint64_t)block->max_length);
1682 g_free(psize);
1683 }
1684 rcu_read_unlock();
1685}
1686
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001687#ifdef __linux__
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001688/*
1689 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1690 * may or may not name the same files / on the same filesystem now as
1691 * when we actually open and map them. Iterate over the file
1692 * descriptors instead, and use qemu_fd_getpagesize().
1693 */
1694static int find_max_supported_pagesize(Object *obj, void *opaque)
1695{
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001696 long *hpsize_min = opaque;
1697
1698 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
David Gibson2b108082018-04-03 15:05:45 +10001699 long hpsize = host_memory_backend_pagesize(MEMORY_BACKEND(obj));
1700
David Gibson0de6e2a2018-04-03 14:55:11 +10001701 if (hpsize < *hpsize_min) {
1702 *hpsize_min = hpsize;
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001703 }
1704 }
1705
1706 return 0;
1707}
1708
1709long qemu_getrampagesize(void)
1710{
1711 long hpsize = LONG_MAX;
1712 long mainrampagesize;
1713 Object *memdev_root;
1714
David Gibson0de6e2a2018-04-03 14:55:11 +10001715 mainrampagesize = qemu_mempath_getpagesize(mem_path);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001716
1717 /* it's possible we have memory-backend objects with
1718 * hugepage-backed RAM. these may get mapped into system
1719 * address space via -numa parameters or memory hotplug
1720 * hooks. we want to take these into account, but we
1721 * also want to make sure these supported hugepage
1722 * sizes are applicable across the entire range of memory
1723 * we may boot from, so we take the min across all
1724 * backends, and assume normal pages in cases where a
1725 * backend isn't backed by hugepages.
1726 */
1727 memdev_root = object_resolve_path("/objects", NULL);
1728 if (memdev_root) {
1729 object_child_foreach(memdev_root, find_max_supported_pagesize, &hpsize);
1730 }
1731 if (hpsize == LONG_MAX) {
1732 /* No additional memory regions found ==> Report main RAM page size */
1733 return mainrampagesize;
1734 }
1735
1736 /* If NUMA is disabled or the NUMA nodes are not backed with a
1737 * memory-backend, then there is at least one node using "normal" RAM,
1738 * so if its page size is smaller we have got to report that size instead.
1739 */
1740 if (hpsize > mainrampagesize &&
1741 (nb_numa_nodes == 0 || numa_info[0].node_memdev == NULL)) {
1742 static bool warned;
1743 if (!warned) {
1744 error_report("Huge page support disabled (n/a for main memory).");
1745 warned = true;
1746 }
1747 return mainrampagesize;
1748 }
1749
1750 return hpsize;
1751}
1752#else
1753long qemu_getrampagesize(void)
1754{
1755 return getpagesize();
1756}
1757#endif
1758
1759#ifdef __linux__
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001760static int64_t get_file_size(int fd)
1761{
1762 int64_t size = lseek(fd, 0, SEEK_END);
1763 if (size < 0) {
1764 return -errno;
1765 }
1766 return size;
1767}
1768
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001769static int file_ram_open(const char *path,
1770 const char *region_name,
1771 bool *created,
1772 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001773{
1774 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001775 char *sanitized_name;
1776 char *c;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001777 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001778
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001779 *created = false;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001780 for (;;) {
1781 fd = open(path, O_RDWR);
1782 if (fd >= 0) {
1783 /* @path names an existing file, use it */
1784 break;
1785 }
1786 if (errno == ENOENT) {
1787 /* @path names a file that doesn't exist, create it */
1788 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1789 if (fd >= 0) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001790 *created = true;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001791 break;
1792 }
1793 } else if (errno == EISDIR) {
1794 /* @path names a directory, create a file there */
1795 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001796 sanitized_name = g_strdup(region_name);
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001797 for (c = sanitized_name; *c != '\0'; c++) {
1798 if (*c == '/') {
1799 *c = '_';
1800 }
1801 }
1802
1803 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1804 sanitized_name);
1805 g_free(sanitized_name);
1806
1807 fd = mkstemp(filename);
1808 if (fd >= 0) {
1809 unlink(filename);
1810 g_free(filename);
1811 break;
1812 }
1813 g_free(filename);
1814 }
1815 if (errno != EEXIST && errno != EINTR) {
1816 error_setg_errno(errp, errno,
1817 "can't open backing store %s for guest RAM",
1818 path);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001819 return -1;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001820 }
1821 /*
1822 * Try again on EINTR and EEXIST. The latter happens when
1823 * something else creates the file between our two open().
1824 */
1825 }
1826
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001827 return fd;
1828}
1829
1830static void *file_ram_alloc(RAMBlock *block,
1831 ram_addr_t memory,
1832 int fd,
1833 bool truncate,
1834 Error **errp)
1835{
1836 void *area;
1837
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001838 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang98376842017-12-11 15:28:04 +08001839 if (block->mr->align % block->page_size) {
1840 error_setg(errp, "alignment 0x%" PRIx64
1841 " must be multiples of page size 0x%zx",
1842 block->mr->align, block->page_size);
1843 return NULL;
1844 }
1845 block->mr->align = MAX(block->page_size, block->mr->align);
Haozhong Zhang83606682016-10-24 20:49:37 +08001846#if defined(__s390x__)
1847 if (kvm_enabled()) {
1848 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1849 }
1850#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001851
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001852 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001853 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001854 "or larger than page size 0x%zx",
1855 memory, block->page_size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001856 return NULL;
Haozhong Zhang1775f112016-11-02 09:05:51 +08001857 }
1858
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001859 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001860
1861 /*
1862 * ftruncate is not supported by hugetlbfs in older
1863 * hosts, so don't bother bailing out on errors.
1864 * If anything goes wrong with it under other filesystems,
1865 * mmap will fail.
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001866 *
1867 * Do not truncate the non-empty backend file to avoid corrupting
1868 * the existing data in the file. Disabling shrinking is not
1869 * enough. For example, the current vNVDIMM implementation stores
1870 * the guest NVDIMM labels at the end of the backend file. If the
1871 * backend file is later extended, QEMU will not be able to find
1872 * those labels. Therefore, extending the non-empty backend file
1873 * is disabled as well.
Marcelo Tosattic9027602010-03-01 20:25:08 -03001874 */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001875 if (truncate && ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001876 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001877 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001878
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001879 area = qemu_ram_mmap(fd, memory, block->mr->align,
1880 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001881 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001882 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001883 "unable to map backing store for guest RAM");
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001884 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001885 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001886
1887 if (mem_prealloc) {
Jitendra Kolhe1e356fc2017-02-24 09:01:43 +05301888 os_mem_prealloc(fd, area, memory, smp_cpus, errp);
Igor Mammedov056b68a2016-07-20 11:54:03 +02001889 if (errp && *errp) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001890 qemu_ram_munmap(area, memory);
1891 return NULL;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001892 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001893 }
1894
Alex Williamson04b16652010-07-02 11:13:17 -06001895 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001896 return area;
1897}
1898#endif
1899
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001900/* Allocate space within the ram_addr_t space that governs the
1901 * dirty bitmaps.
1902 * Called with the ramlist lock held.
1903 */
Alex Williamsond17b5282010-06-25 11:08:38 -06001904static ram_addr_t find_ram_offset(ram_addr_t size)
1905{
Alex Williamson04b16652010-07-02 11:13:17 -06001906 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001907 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001908
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001909 assert(size != 0); /* it would hand out same offset multiple times */
1910
Mike Day0dc3f442013-09-05 14:41:35 -04001911 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001912 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001913 }
Alex Williamson04b16652010-07-02 11:13:17 -06001914
Peter Xu99e15582017-05-12 12:17:39 +08001915 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001916 ram_addr_t candidate, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001917
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001918 /* Align blocks to start on a 'long' in the bitmap
1919 * which makes the bitmap sync'ing take the fast path.
1920 */
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001921 candidate = block->offset + block->max_length;
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001922 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
Alex Williamson04b16652010-07-02 11:13:17 -06001923
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001924 /* Search for the closest following block
1925 * and find the gap.
1926 */
Peter Xu99e15582017-05-12 12:17:39 +08001927 RAMBLOCK_FOREACH(next_block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001928 if (next_block->offset >= candidate) {
Alex Williamson04b16652010-07-02 11:13:17 -06001929 next = MIN(next, next_block->offset);
1930 }
1931 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001932
1933 /* If it fits remember our place and remember the size
1934 * of gap, but keep going so that we might find a smaller
1935 * gap to fill so avoiding fragmentation.
1936 */
1937 if (next - candidate >= size && next - candidate < mingap) {
1938 offset = candidate;
1939 mingap = next - candidate;
Alex Williamson04b16652010-07-02 11:13:17 -06001940 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001941
1942 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
Alex Williamson04b16652010-07-02 11:13:17 -06001943 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001944
1945 if (offset == RAM_ADDR_MAX) {
1946 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1947 (uint64_t)size);
1948 abort();
1949 }
1950
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001951 trace_find_ram_offset(size, offset);
1952
Alex Williamson04b16652010-07-02 11:13:17 -06001953 return offset;
1954}
1955
David Hildenbrandc1361802018-06-20 22:27:36 +02001956static unsigned long last_ram_page(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001957{
Alex Williamsond17b5282010-06-25 11:08:38 -06001958 RAMBlock *block;
1959 ram_addr_t last = 0;
1960
Mike Day0dc3f442013-09-05 14:41:35 -04001961 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08001962 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001963 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001964 }
Mike Day0dc3f442013-09-05 14:41:35 -04001965 rcu_read_unlock();
Juan Quintelab8c48992017-03-21 17:44:30 +01001966 return last >> TARGET_PAGE_BITS;
Alex Williamsond17b5282010-06-25 11:08:38 -06001967}
1968
Jason Baronddb97f12012-08-02 15:44:16 -04001969static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1970{
1971 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001972
1973 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001974 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001975 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1976 if (ret) {
1977 perror("qemu_madvise");
1978 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1979 "but dump_guest_core=off specified\n");
1980 }
1981 }
1982}
1983
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001984const char *qemu_ram_get_idstr(RAMBlock *rb)
1985{
1986 return rb->idstr;
1987}
1988
Dr. David Alan Gilbert463a4ac2017-03-07 18:36:36 +00001989bool qemu_ram_is_shared(RAMBlock *rb)
1990{
1991 return rb->flags & RAM_SHARED;
1992}
1993
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +00001994/* Note: Only set at the start of postcopy */
1995bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
1996{
1997 return rb->flags & RAM_UF_ZEROPAGE;
1998}
1999
2000void qemu_ram_set_uf_zeroable(RAMBlock *rb)
2001{
2002 rb->flags |= RAM_UF_ZEROPAGE;
2003}
2004
Cédric Le Goaterb895de52018-05-14 08:57:00 +02002005bool qemu_ram_is_migratable(RAMBlock *rb)
2006{
2007 return rb->flags & RAM_MIGRATABLE;
2008}
2009
2010void qemu_ram_set_migratable(RAMBlock *rb)
2011{
2012 rb->flags |= RAM_MIGRATABLE;
2013}
2014
2015void qemu_ram_unset_migratable(RAMBlock *rb)
2016{
2017 rb->flags &= ~RAM_MIGRATABLE;
2018}
2019
Mike Dayae3a7042013-09-05 14:41:35 -04002020/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002021void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08002022{
Gongleifa53a0e2016-05-10 10:04:59 +08002023 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08002024
Avi Kivityc5705a72011-12-20 15:59:12 +02002025 assert(new_block);
2026 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002027
Anthony Liguori09e5ab62012-02-03 12:28:43 -06002028 if (dev) {
2029 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002030 if (id) {
2031 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05002032 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002033 }
2034 }
2035 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2036
Gongleiab0a9952016-05-10 10:05:00 +08002037 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08002038 RAMBLOCK_FOREACH(block) {
Gongleifa53a0e2016-05-10 10:04:59 +08002039 if (block != new_block &&
2040 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06002041 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2042 new_block->idstr);
2043 abort();
2044 }
2045 }
Mike Day0dc3f442013-09-05 14:41:35 -04002046 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02002047}
2048
Mike Dayae3a7042013-09-05 14:41:35 -04002049/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08002050void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08002051{
Mike Dayae3a7042013-09-05 14:41:35 -04002052 /* FIXME: arch_init.c assumes that this is not called throughout
2053 * migration. Ignore the problem since hot-unplug during migration
2054 * does not work anyway.
2055 */
Hu Tao20cfe882014-04-02 15:13:26 +08002056 if (block) {
2057 memset(block->idstr, 0, sizeof(block->idstr));
2058 }
2059}
2060
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002061size_t qemu_ram_pagesize(RAMBlock *rb)
2062{
2063 return rb->page_size;
2064}
2065
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002066/* Returns the largest size of page in use */
2067size_t qemu_ram_pagesize_largest(void)
2068{
2069 RAMBlock *block;
2070 size_t largest = 0;
2071
Peter Xu99e15582017-05-12 12:17:39 +08002072 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00002073 largest = MAX(largest, qemu_ram_pagesize(block));
2074 }
2075
2076 return largest;
2077}
2078
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002079static int memory_try_enable_merging(void *addr, size_t len)
2080{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02002081 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002082 /* disabled by the user */
2083 return 0;
2084 }
2085
2086 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
2087}
2088
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002089/* Only legal before guest might have detected the memory size: e.g. on
2090 * incoming migration, or right after reset.
2091 *
2092 * As memory core doesn't know how is memory accessed, it is up to
2093 * resize callback to update device state and/or add assertions to detect
2094 * misuse, if necessary.
2095 */
Gongleifa53a0e2016-05-10 10:04:59 +08002096int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002097{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002098 assert(block);
2099
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002100 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01002101
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002102 if (block->used_length == newsize) {
2103 return 0;
2104 }
2105
2106 if (!(block->flags & RAM_RESIZEABLE)) {
2107 error_setg_errno(errp, EINVAL,
2108 "Length mismatch: %s: 0x" RAM_ADDR_FMT
2109 " in != 0x" RAM_ADDR_FMT, block->idstr,
2110 newsize, block->used_length);
2111 return -EINVAL;
2112 }
2113
2114 if (block->max_length < newsize) {
2115 error_setg_errno(errp, EINVAL,
2116 "Length too large: %s: 0x" RAM_ADDR_FMT
2117 " > 0x" RAM_ADDR_FMT, block->idstr,
2118 newsize, block->max_length);
2119 return -EINVAL;
2120 }
2121
2122 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
2123 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01002124 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
2125 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002126 memory_region_set_size(block->mr, newsize);
2127 if (block->resized) {
2128 block->resized(block->idstr, newsize, block->host);
2129 }
2130 return 0;
2131}
2132
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002133/* Called with ram_list.mutex held */
2134static void dirty_memory_extend(ram_addr_t old_ram_size,
2135 ram_addr_t new_ram_size)
2136{
2137 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
2138 DIRTY_MEMORY_BLOCK_SIZE);
2139 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
2140 DIRTY_MEMORY_BLOCK_SIZE);
2141 int i;
2142
2143 /* Only need to extend if block count increased */
2144 if (new_num_blocks <= old_num_blocks) {
2145 return;
2146 }
2147
2148 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
2149 DirtyMemoryBlocks *old_blocks;
2150 DirtyMemoryBlocks *new_blocks;
2151 int j;
2152
2153 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
2154 new_blocks = g_malloc(sizeof(*new_blocks) +
2155 sizeof(new_blocks->blocks[0]) * new_num_blocks);
2156
2157 if (old_num_blocks) {
2158 memcpy(new_blocks->blocks, old_blocks->blocks,
2159 old_num_blocks * sizeof(old_blocks->blocks[0]));
2160 }
2161
2162 for (j = old_num_blocks; j < new_num_blocks; j++) {
2163 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
2164 }
2165
2166 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
2167
2168 if (old_blocks) {
2169 g_free_rcu(old_blocks, rcu);
2170 }
2171 }
2172}
2173
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002174static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
Avi Kivityc5705a72011-12-20 15:59:12 +02002175{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002176 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01002177 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002178 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002179 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002180
Juan Quintelab8c48992017-03-21 17:44:30 +01002181 old_ram_size = last_ram_page();
Avi Kivityc5705a72011-12-20 15:59:12 +02002182
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002183 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002184 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002185
2186 if (!new_block->host) {
2187 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002188 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002189 new_block->mr, &err);
2190 if (err) {
2191 error_propagate(errp, err);
2192 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002193 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002194 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002195 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002196 new_block->host = phys_mem_alloc(new_block->max_length,
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002197 &new_block->mr->align, shared);
Markus Armbruster39228252013-07-31 15:11:11 +02002198 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08002199 error_setg_errno(errp, errno,
2200 "cannot set up guest memory '%s'",
2201 memory_region_name(new_block->mr));
2202 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002203 return;
Markus Armbruster39228252013-07-31 15:11:11 +02002204 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002205 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002206 }
2207 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002208
Li Zhijiandd631692015-07-02 20:18:06 +08002209 new_ram_size = MAX(old_ram_size,
2210 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
2211 if (new_ram_size > old_ram_size) {
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002212 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08002213 }
Mike Day0d53d9f2015-01-21 13:45:24 +01002214 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
2215 * QLIST (which has an RCU-friendly variant) does not have insertion at
2216 * tail, so save the last element in last_block.
2217 */
Peter Xu99e15582017-05-12 12:17:39 +08002218 RAMBLOCK_FOREACH(block) {
Mike Day0d53d9f2015-01-21 13:45:24 +01002219 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002220 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002221 break;
2222 }
2223 }
2224 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002225 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002226 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002227 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002228 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04002229 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002230 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002231 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06002232
Mike Day0dc3f442013-09-05 14:41:35 -04002233 /* Write list before version */
2234 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002235 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002236 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002237
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002238 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01002239 new_block->used_length,
2240 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002241
Paolo Bonzinia904c912015-01-21 16:18:35 +01002242 if (new_block->host) {
2243 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2244 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08002245 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01002246 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzini0987d732016-12-21 00:31:36 +08002247 ram_block_notify_add(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002248 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002249}
2250
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002251#ifdef __linux__
Marc-André Lureau38b33622017-06-02 18:12:23 +04002252RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
2253 bool share, int fd,
2254 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002255{
2256 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002257 Error *local_err = NULL;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002258 int64_t file_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002259
2260 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002261 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08002262 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002263 }
2264
Marc-André Lureaue45e7ae2017-06-02 18:12:21 +04002265 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2266 error_setg(errp,
2267 "host lacks kvm mmu notifiers, -mem-path unsupported");
2268 return NULL;
2269 }
2270
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002271 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2272 /*
2273 * file_ram_alloc() needs to allocate just like
2274 * phys_mem_alloc, but we haven't bothered to provide
2275 * a hook there.
2276 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002277 error_setg(errp,
2278 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08002279 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002280 }
2281
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002282 size = HOST_PAGE_ALIGN(size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002283 file_size = get_file_size(fd);
2284 if (file_size > 0 && file_size < size) {
2285 error_setg(errp, "backing store %s size 0x%" PRIx64
2286 " does not match 'size' option 0x" RAM_ADDR_FMT,
2287 mem_path, file_size, size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002288 return NULL;
2289 }
2290
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002291 new_block = g_malloc0(sizeof(*new_block));
2292 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002293 new_block->used_length = size;
2294 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002295 new_block->flags = share ? RAM_SHARED : 0;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002296 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002297 if (!new_block->host) {
2298 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08002299 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002300 }
2301
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002302 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002303 if (local_err) {
2304 g_free(new_block);
2305 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002306 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002307 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002308 return new_block;
Marc-André Lureau38b33622017-06-02 18:12:23 +04002309
2310}
2311
2312
2313RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
2314 bool share, const char *mem_path,
2315 Error **errp)
2316{
2317 int fd;
2318 bool created;
2319 RAMBlock *block;
2320
2321 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2322 if (fd < 0) {
2323 return NULL;
2324 }
2325
2326 block = qemu_ram_alloc_from_fd(size, mr, share, fd, errp);
2327 if (!block) {
2328 if (created) {
2329 unlink(mem_path);
2330 }
2331 close(fd);
2332 return NULL;
2333 }
2334
2335 return block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002336}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002337#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002338
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002339static
Fam Zheng528f46a2016-03-01 14:18:18 +08002340RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2341 void (*resized)(const char*,
2342 uint64_t length,
2343 void *host),
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002344 void *host, bool resizeable, bool share,
Fam Zheng528f46a2016-03-01 14:18:18 +08002345 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002346{
2347 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002348 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002349
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002350 size = HOST_PAGE_ALIGN(size);
2351 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002352 new_block = g_malloc0(sizeof(*new_block));
2353 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002354 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002355 new_block->used_length = size;
2356 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002357 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002358 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002359 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002360 new_block->host = host;
2361 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002362 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002363 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002364 if (resizeable) {
2365 new_block->flags |= RAM_RESIZEABLE;
2366 }
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002367 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002368 if (local_err) {
2369 g_free(new_block);
2370 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002371 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002372 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002373 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002374}
2375
Fam Zheng528f46a2016-03-01 14:18:18 +08002376RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002377 MemoryRegion *mr, Error **errp)
2378{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002379 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2380 false, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002381}
2382
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002383RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2384 MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00002385{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002386 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2387 share, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002388}
2389
Fam Zheng528f46a2016-03-01 14:18:18 +08002390RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002391 void (*resized)(const char*,
2392 uint64_t length,
2393 void *host),
2394 MemoryRegion *mr, Error **errp)
2395{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002396 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2397 false, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00002398}
bellarde9a1ab12007-02-08 23:08:38 +00002399
Paolo Bonzini43771532013-09-09 17:58:40 +02002400static void reclaim_ramblock(RAMBlock *block)
2401{
2402 if (block->flags & RAM_PREALLOC) {
2403 ;
2404 } else if (xen_enabled()) {
2405 xen_invalidate_map_cache_entry(block->host);
2406#ifndef _WIN32
2407 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02002408 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02002409 close(block->fd);
2410#endif
2411 } else {
2412 qemu_anon_ram_free(block->host, block->max_length);
2413 }
2414 g_free(block);
2415}
2416
Fam Zhengf1060c52016-03-01 14:18:22 +08002417void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00002418{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02002419 if (!block) {
2420 return;
2421 }
2422
Paolo Bonzini0987d732016-12-21 00:31:36 +08002423 if (block->host) {
2424 ram_block_notify_remove(block->host, block->max_length);
2425 }
2426
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002427 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08002428 QLIST_REMOVE_RCU(block, next);
2429 ram_list.mru_block = NULL;
2430 /* Write list before version */
2431 smp_wmb();
2432 ram_list.version++;
2433 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002434 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00002435}
2436
Huang Yingcd19cfa2011-03-02 08:56:19 +01002437#ifndef _WIN32
2438void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2439{
2440 RAMBlock *block;
2441 ram_addr_t offset;
2442 int flags;
2443 void *area, *vaddr;
2444
Peter Xu99e15582017-05-12 12:17:39 +08002445 RAMBLOCK_FOREACH(block) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002446 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002447 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02002448 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002449 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002450 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02002451 } else if (xen_enabled()) {
2452 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002453 } else {
2454 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02002455 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002456 flags |= (block->flags & RAM_SHARED ?
2457 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02002458 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2459 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002460 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02002461 /*
2462 * Remap needs to match alloc. Accelerators that
2463 * set phys_mem_alloc never remap. If they did,
2464 * we'd need a remap hook here.
2465 */
2466 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2467
Huang Yingcd19cfa2011-03-02 08:56:19 +01002468 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2469 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2470 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002471 }
2472 if (area != vaddr) {
Alistair Francis493d89b2018-02-03 09:43:14 +01002473 error_report("Could not remap addr: "
2474 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2475 length, addr);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002476 exit(1);
2477 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002478 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002479 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002480 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01002481 }
2482 }
2483}
2484#endif /* !_WIN32 */
2485
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002486/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04002487 * This should not be used for general purpose DMA. Use address_space_map
2488 * or address_space_rw instead. For local memory (e.g. video ram) that the
2489 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04002490 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002491 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002492 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002493void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002494{
Gonglei3655cb92016-02-20 10:35:20 +08002495 RAMBlock *block = ram_block;
2496
2497 if (block == NULL) {
2498 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002499 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002500 }
Mike Dayae3a7042013-09-05 14:41:35 -04002501
2502 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002503 /* We need to check if the requested address is in the RAM
2504 * because we don't want to map the entire memory in QEMU.
2505 * In that case just map until the end of the page.
2506 */
2507 if (block->offset == 0) {
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002508 return xen_map_cache(addr, 0, 0, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002509 }
Mike Dayae3a7042013-09-05 14:41:35 -04002510
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002511 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002512 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002513 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00002514}
2515
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002516/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04002517 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04002518 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002519 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04002520 */
Gonglei3655cb92016-02-20 10:35:20 +08002521static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002522 hwaddr *size, bool lock)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002523{
Gonglei3655cb92016-02-20 10:35:20 +08002524 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002525 if (*size == 0) {
2526 return NULL;
2527 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002528
Gonglei3655cb92016-02-20 10:35:20 +08002529 if (block == NULL) {
2530 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002531 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002532 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002533 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002534
2535 if (xen_enabled() && block->host == NULL) {
2536 /* We need to check if the requested address is in the RAM
2537 * because we don't want to map the entire memory in QEMU.
2538 * In that case just map the requested area.
2539 */
2540 if (block->offset == 0) {
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002541 return xen_map_cache(addr, *size, lock, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002542 }
2543
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002544 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002545 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002546
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002547 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002548}
2549
Dr. David Alan Gilbertf90bb712018-03-12 17:20:57 +00002550/* Return the offset of a hostpointer within a ramblock */
2551ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2552{
2553 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2554 assert((uintptr_t)host >= (uintptr_t)rb->host);
2555 assert(res < rb->max_length);
2556
2557 return res;
2558}
2559
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002560/*
2561 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2562 * in that RAMBlock.
2563 *
2564 * ptr: Host pointer to look up
2565 * round_offset: If true round the result offset down to a page boundary
2566 * *ram_addr: set to result ram_addr
2567 * *offset: set to result offset within the RAMBlock
2568 *
2569 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04002570 *
2571 * By the time this function returns, the returned pointer is not protected
2572 * by RCU anymore. If the caller is not within an RCU critical section and
2573 * does not hold the iothread lock, it must have other means of protecting the
2574 * pointer, such as a reference to the region that includes the incoming
2575 * ram_addr_t.
2576 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002577RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002578 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00002579{
pbrook94a6b542009-04-11 17:15:54 +00002580 RAMBlock *block;
2581 uint8_t *host = ptr;
2582
Jan Kiszka868bb332011-06-21 22:59:09 +02002583 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02002584 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04002585 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02002586 ram_addr = xen_ram_addr_from_mapcache(ptr);
2587 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002588 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01002589 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002590 }
Mike Day0dc3f442013-09-05 14:41:35 -04002591 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002592 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002593 }
2594
Mike Day0dc3f442013-09-05 14:41:35 -04002595 rcu_read_lock();
2596 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002597 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002598 goto found;
2599 }
2600
Peter Xu99e15582017-05-12 12:17:39 +08002601 RAMBLOCK_FOREACH(block) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002602 /* This case append when the block is not mapped. */
2603 if (block->host == NULL) {
2604 continue;
2605 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002606 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002607 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06002608 }
pbrook94a6b542009-04-11 17:15:54 +00002609 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002610
Mike Day0dc3f442013-09-05 14:41:35 -04002611 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002612 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02002613
2614found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002615 *offset = (host - block->host);
2616 if (round_offset) {
2617 *offset &= TARGET_PAGE_MASK;
2618 }
Mike Day0dc3f442013-09-05 14:41:35 -04002619 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002620 return block;
2621}
2622
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002623/*
2624 * Finds the named RAMBlock
2625 *
2626 * name: The name of RAMBlock to find
2627 *
2628 * Returns: RAMBlock (or NULL if not found)
2629 */
2630RAMBlock *qemu_ram_block_by_name(const char *name)
2631{
2632 RAMBlock *block;
2633
Peter Xu99e15582017-05-12 12:17:39 +08002634 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002635 if (!strcmp(name, block->idstr)) {
2636 return block;
2637 }
2638 }
2639
2640 return NULL;
2641}
2642
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002643/* Some of the softmmu routines need to translate from a host pointer
2644 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002645ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002646{
2647 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02002648 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002649
Paolo Bonzinif615f392016-05-26 10:07:50 +02002650 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002651 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002652 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002653 }
2654
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002655 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002656}
Alex Williamsonf471a172010-06-11 11:11:42 -06002657
Peter Maydell27266272017-11-20 18:08:27 +00002658/* Called within RCU critical section. */
2659void memory_notdirty_write_prepare(NotDirtyInfo *ndi,
2660 CPUState *cpu,
2661 vaddr mem_vaddr,
2662 ram_addr_t ram_addr,
2663 unsigned size)
2664{
2665 ndi->cpu = cpu;
2666 ndi->ram_addr = ram_addr;
2667 ndi->mem_vaddr = mem_vaddr;
2668 ndi->size = size;
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002669 ndi->pages = NULL;
Peter Maydell27266272017-11-20 18:08:27 +00002670
2671 assert(tcg_enabled());
2672 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002673 ndi->pages = page_collection_lock(ram_addr, ram_addr + size);
2674 tb_invalidate_phys_page_fast(ndi->pages, ram_addr, size);
Peter Maydell27266272017-11-20 18:08:27 +00002675 }
2676}
2677
2678/* Called within RCU critical section. */
2679void memory_notdirty_write_complete(NotDirtyInfo *ndi)
2680{
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002681 if (ndi->pages) {
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04002682 assert(tcg_enabled());
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002683 page_collection_unlock(ndi->pages);
2684 ndi->pages = NULL;
Peter Maydell27266272017-11-20 18:08:27 +00002685 }
2686
2687 /* Set both VGA and migration bits for simplicity and to remove
2688 * the notdirty callback faster.
2689 */
2690 cpu_physical_memory_set_dirty_range(ndi->ram_addr, ndi->size,
2691 DIRTY_CLIENTS_NOCODE);
2692 /* we remove the notdirty callback only if the code has been
2693 flushed */
2694 if (!cpu_physical_memory_is_clean(ndi->ram_addr)) {
2695 tlb_set_dirty(ndi->cpu, ndi->mem_vaddr);
2696 }
2697}
2698
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002699/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002700static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002701 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002702{
Peter Maydell27266272017-11-20 18:08:27 +00002703 NotDirtyInfo ndi;
Alex Bennéeba051fb2016-10-27 16:10:16 +01002704
Peter Maydell27266272017-11-20 18:08:27 +00002705 memory_notdirty_write_prepare(&ndi, current_cpu, current_cpu->mem_io_vaddr,
2706 ram_addr, size);
2707
Peter Maydell6d3ede52018-06-15 14:57:14 +01002708 stn_p(qemu_map_ram_ptr(NULL, ram_addr), size, val);
Peter Maydell27266272017-11-20 18:08:27 +00002709 memory_notdirty_write_complete(&ndi);
bellard1ccde1c2004-02-06 19:46:14 +00002710}
2711
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002712static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002713 unsigned size, bool is_write,
2714 MemTxAttrs attrs)
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002715{
2716 return is_write;
2717}
2718
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002719static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002720 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002721 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002722 .endianness = DEVICE_NATIVE_ENDIAN,
Andrew Baumannad528782017-10-13 11:19:13 -07002723 .valid = {
2724 .min_access_size = 1,
2725 .max_access_size = 8,
2726 .unaligned = false,
2727 },
2728 .impl = {
2729 .min_access_size = 1,
2730 .max_access_size = 8,
2731 .unaligned = false,
2732 },
bellard1ccde1c2004-02-06 19:46:14 +00002733};
2734
pbrook0f459d12008-06-09 00:20:13 +00002735/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002736static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002737{
Andreas Färber93afead2013-08-26 03:41:01 +02002738 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002739 CPUClass *cc = CPU_GET_CLASS(cpu);
pbrook0f459d12008-06-09 00:20:13 +00002740 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002741 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002742
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002743 assert(tcg_enabled());
Andreas Färberff4700b2013-08-26 18:23:18 +02002744 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002745 /* We re-entered the check after replacing the TB. Now raise
2746 * the debug interrupt so that is will trigger after the
2747 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002748 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002749 return;
2750 }
Andreas Färber93afead2013-08-26 03:41:01 +02002751 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Julian Brown40612002017-02-07 18:29:59 +00002752 vaddr = cc->adjust_watchpoint_address(cpu, vaddr, len);
Andreas Färberff4700b2013-08-26 18:23:18 +02002753 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002754 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2755 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002756 if (flags == BP_MEM_READ) {
2757 wp->flags |= BP_WATCHPOINT_HIT_READ;
2758 } else {
2759 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2760 }
2761 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002762 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002763 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002764 if (wp->flags & BP_CPU &&
2765 !cc->debug_check_watchpoint(cpu, wp)) {
2766 wp->flags &= ~BP_WATCHPOINT_HIT;
2767 continue;
2768 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002769 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002770
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002771 mmap_lock();
Andreas Färber239c51a2013-09-01 17:12:23 +02002772 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002773 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002774 cpu->exception_index = EXCP_DEBUG;
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002775 mmap_unlock();
Andreas Färber5638d182013-08-27 17:52:12 +02002776 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002777 } else {
Richard Henderson9b990ee2017-10-13 10:50:02 -07002778 /* Force execution of one insn next time. */
2779 cpu->cflags_next_tb = 1 | curr_cflags();
Emilio G. Cota0ac20312017-08-04 23:46:31 -04002780 mmap_unlock();
Peter Maydell6886b982016-05-17 15:18:04 +01002781 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002782 }
aliguori06d55cc2008-11-18 20:24:06 +00002783 }
aliguori6e140f22008-11-18 20:37:55 +00002784 } else {
2785 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002786 }
2787 }
2788}
2789
pbrook6658ffb2007-03-16 23:58:11 +00002790/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2791 so these check for a hit then pass through to the normal out-of-line
2792 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002793static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2794 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002795{
Peter Maydell66b9b432015-04-26 16:49:24 +01002796 MemTxResult res;
2797 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002798 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2799 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002800
Peter Maydell66b9b432015-04-26 16:49:24 +01002801 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002802 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002803 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002804 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002805 break;
2806 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002807 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002808 break;
2809 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002810 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002811 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002812 case 8:
2813 data = address_space_ldq(as, addr, attrs, &res);
2814 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002815 default: abort();
2816 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002817 *pdata = data;
2818 return res;
2819}
2820
2821static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2822 uint64_t val, unsigned size,
2823 MemTxAttrs attrs)
2824{
2825 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002826 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2827 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002828
2829 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2830 switch (size) {
2831 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002832 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002833 break;
2834 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002835 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002836 break;
2837 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002838 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002839 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002840 case 8:
2841 address_space_stq(as, addr, val, attrs, &res);
2842 break;
Peter Maydell66b9b432015-04-26 16:49:24 +01002843 default: abort();
2844 }
2845 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002846}
2847
Avi Kivity1ec9b902012-01-02 12:47:48 +02002848static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002849 .read_with_attrs = watch_mem_read,
2850 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002851 .endianness = DEVICE_NATIVE_ENDIAN,
Paolo Bonzini306526b2017-10-17 14:16:05 +02002852 .valid = {
2853 .min_access_size = 1,
2854 .max_access_size = 8,
2855 .unaligned = false,
2856 },
2857 .impl = {
2858 .min_access_size = 1,
2859 .max_access_size = 8,
2860 .unaligned = false,
2861 },
pbrook6658ffb2007-03-16 23:58:11 +00002862};
pbrook6658ffb2007-03-16 23:58:11 +00002863
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01002864static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
2865 MemTxAttrs attrs, uint8_t *buf, int len);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002866static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
2867 const uint8_t *buf, int len);
2868static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
Peter Maydelleace72b2018-05-31 14:50:52 +01002869 bool is_write, MemTxAttrs attrs);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002870
Peter Maydellf25a49e2015-04-26 16:49:24 +01002871static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2872 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002873{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002874 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002875 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002876 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002877
blueswir1db7b5422007-05-26 17:36:03 +00002878#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002879 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002880 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002881#endif
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002882 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
Peter Maydell5c9eb022015-04-26 16:49:24 +01002883 if (res) {
2884 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002885 }
Peter Maydell6d3ede52018-06-15 14:57:14 +01002886 *data = ldn_p(buf, len);
2887 return MEMTX_OK;
blueswir1db7b5422007-05-26 17:36:03 +00002888}
2889
Peter Maydellf25a49e2015-04-26 16:49:24 +01002890static MemTxResult subpage_write(void *opaque, hwaddr addr,
2891 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002892{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002893 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002894 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002895
blueswir1db7b5422007-05-26 17:36:03 +00002896#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002897 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002898 " value %"PRIx64"\n",
2899 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002900#endif
Peter Maydell6d3ede52018-06-15 14:57:14 +01002901 stn_p(buf, len, value);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002902 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002903}
2904
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002905static bool subpage_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002906 unsigned len, bool is_write,
2907 MemTxAttrs attrs)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002908{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002909 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002910#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002911 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002912 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002913#endif
2914
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002915 return flatview_access_valid(subpage->fv, addr + subpage->base,
Peter Maydelleace72b2018-05-31 14:50:52 +01002916 len, is_write, attrs);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002917}
2918
Avi Kivity70c68e42012-01-02 12:32:48 +02002919static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002920 .read_with_attrs = subpage_read,
2921 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002922 .impl.min_access_size = 1,
2923 .impl.max_access_size = 8,
2924 .valid.min_access_size = 1,
2925 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002926 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002927 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002928};
2929
Anthony Liguoric227f092009-10-01 16:12:16 -05002930static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002931 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002932{
2933 int idx, eidx;
2934
2935 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2936 return -1;
2937 idx = SUBPAGE_IDX(start);
2938 eidx = SUBPAGE_IDX(end);
2939#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002940 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2941 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002942#endif
blueswir1db7b5422007-05-26 17:36:03 +00002943 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002944 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002945 }
2946
2947 return 0;
2948}
2949
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002950static subpage_t *subpage_init(FlatView *fv, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002951{
Anthony Liguoric227f092009-10-01 16:12:16 -05002952 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002953
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01002954 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002955 mmio->fv = fv;
aliguori1eec6142009-02-05 22:06:18 +00002956 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002957 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002958 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002959 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002960#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002961 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2962 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002963#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002964 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002965
2966 return mmio;
2967}
2968
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002969static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002970{
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002971 assert(fv);
Avi Kivity5312bd82012-02-12 18:32:55 +02002972 MemoryRegionSection section = {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002973 .fv = fv,
Avi Kivity5312bd82012-02-12 18:32:55 +02002974 .mr = mr,
2975 .offset_within_address_space = 0,
2976 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002977 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002978 };
2979
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002980 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002981}
2982
Peter Maydell8af36742017-12-13 17:52:28 +00002983static void readonly_mem_write(void *opaque, hwaddr addr,
2984 uint64_t val, unsigned size)
2985{
2986 /* Ignore any write to ROM. */
2987}
2988
2989static bool readonly_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002990 unsigned size, bool is_write,
2991 MemTxAttrs attrs)
Peter Maydell8af36742017-12-13 17:52:28 +00002992{
2993 return is_write;
2994}
2995
2996/* This will only be used for writes, because reads are special cased
2997 * to directly access the underlying host ram.
2998 */
2999static const MemoryRegionOps readonly_mem_ops = {
3000 .write = readonly_mem_write,
3001 .valid.accepts = readonly_mem_accepts,
3002 .endianness = DEVICE_NATIVE_ENDIAN,
3003 .valid = {
3004 .min_access_size = 1,
3005 .max_access_size = 8,
3006 .unaligned = false,
3007 },
3008 .impl = {
3009 .min_access_size = 1,
3010 .max_access_size = 8,
3011 .unaligned = false,
3012 },
3013};
3014
Peter Maydell2d54f192018-06-15 14:57:14 +01003015MemoryRegionSection *iotlb_to_section(CPUState *cpu,
3016 hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02003017{
Peter Maydella54c87b2016-01-21 14:15:05 +00003018 int asidx = cpu_asidx_from_attrs(cpu, attrs);
3019 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01003020 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01003021 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02003022
Peter Maydell2d54f192018-06-15 14:57:14 +01003023 return &sections[index & ~TARGET_PAGE_MASK];
Avi Kivityaa102232012-03-08 17:06:55 +02003024}
3025
Avi Kivitye9179ce2009-06-14 11:38:52 +03003026static void io_mem_init(void)
3027{
Peter Maydell8af36742017-12-13 17:52:28 +00003028 memory_region_init_io(&io_mem_rom, NULL, &readonly_mem_ops,
3029 NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003030 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003031 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00003032
3033 /* io_mem_notdirty calls tb_invalidate_phys_page_fast,
3034 * which can be called without the iothread mutex.
3035 */
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003036 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003037 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00003038 memory_region_clear_global_locking(&io_mem_notdirty);
3039
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04003040 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02003041 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003042}
3043
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10003044AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
Avi Kivityac1970f2012-10-03 16:22:53 +02003045{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003046 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
3047 uint16_t n;
3048
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003049 n = dummy_section(&d->map, fv, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003050 assert(n == PHYS_SECTION_UNASSIGNED);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003051 n = dummy_section(&d->map, fv, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003052 assert(n == PHYS_SECTION_NOTDIRTY);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003053 n = dummy_section(&d->map, fv, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003054 assert(n == PHYS_SECTION_ROM);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003055 n = dummy_section(&d->map, fv, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02003056 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02003057
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02003058 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003059
3060 return d;
Paolo Bonzini00752702013-05-29 12:13:54 +02003061}
3062
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003063void address_space_dispatch_free(AddressSpaceDispatch *d)
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01003064{
3065 phys_sections_free(&d->map);
3066 g_free(d);
3067}
3068
Avi Kivity1d711482012-10-02 18:54:45 +02003069static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02003070{
Peter Maydell32857f42015-10-01 15:29:50 +01003071 CPUAddressSpace *cpuas;
3072 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02003073
Emilio G. Cotaf28d0df2018-06-22 13:45:31 -04003074 assert(tcg_enabled());
Avi Kivity117712c2012-02-12 21:23:17 +02003075 /* since each CPU stores ram addresses in its TLB cache, we must
3076 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01003077 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
3078 cpu_reloading_memory_map();
3079 /* The CPU and TLB are protected by the iothread lock.
3080 * We reload the dispatch pointer now because cpu_reloading_memory_map()
3081 * may have split the RCU critical section.
3082 */
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10003083 d = address_space_to_dispatch(cpuas->as);
Alex Bennéef35e44e2016-10-21 16:34:18 +01003084 atomic_rcu_set(&cpuas->memory_dispatch, d);
Alex Bennéed10eb082016-11-14 14:17:28 +00003085 tlb_flush(cpuas->cpu);
Avi Kivity50c1e142012-02-08 21:36:02 +02003086}
3087
Avi Kivity62152b82011-07-26 14:26:14 +03003088static void memory_map_init(void)
3089{
Anthony Liguori7267c092011-08-20 22:09:37 -05003090 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01003091
Paolo Bonzini57271d62013-11-07 17:14:37 +01003092 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003093 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03003094
Anthony Liguori7267c092011-08-20 22:09:37 -05003095 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02003096 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
3097 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00003098 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03003099}
3100
3101MemoryRegion *get_system_memory(void)
3102{
3103 return system_memory;
3104}
3105
Avi Kivity309cb472011-08-08 16:09:03 +03003106MemoryRegion *get_system_io(void)
3107{
3108 return system_io;
3109}
3110
pbrooke2eef172008-06-08 01:09:01 +00003111#endif /* !defined(CONFIG_USER_ONLY) */
3112
bellard13eb76e2004-01-24 15:23:36 +00003113/* physical memory access (slow version, mainly for debug) */
3114#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02003115int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00003116 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003117{
3118 int l, flags;
3119 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003120 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003121
3122 while (len > 0) {
3123 page = addr & TARGET_PAGE_MASK;
3124 l = (page + TARGET_PAGE_SIZE) - addr;
3125 if (l > len)
3126 l = len;
3127 flags = page_get_flags(page);
3128 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003129 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003130 if (is_write) {
3131 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003132 return -1;
bellard579a97f2007-11-11 14:26:47 +00003133 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003134 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003135 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003136 memcpy(p, buf, l);
3137 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003138 } else {
3139 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003140 return -1;
bellard579a97f2007-11-11 14:26:47 +00003141 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003142 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003143 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003144 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003145 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003146 }
3147 len -= l;
3148 buf += l;
3149 addr += l;
3150 }
Paul Brooka68fe892010-03-01 00:08:59 +00003151 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003152}
bellard8df1cd02005-01-28 22:37:22 +00003153
bellard13eb76e2004-01-24 15:23:36 +00003154#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003155
Paolo Bonzini845b6212015-03-23 11:45:53 +01003156static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02003157 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003158{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003159 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003160 addr += memory_region_get_ram_addr(mr);
3161
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003162 /* No early return if dirty_log_mask is or becomes 0, because
3163 * cpu_physical_memory_set_dirty_range will still call
3164 * xen_modified_memory.
3165 */
3166 if (dirty_log_mask) {
3167 dirty_log_mask =
3168 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003169 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003170 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02003171 assert(tcg_enabled());
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003172 tb_invalidate_phys_range(addr, addr + length);
3173 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
3174 }
3175 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003176}
3177
Richard Henderson23326162013-07-08 14:55:59 -07003178static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02003179{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02003180 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07003181
3182 /* Regions are assumed to support 1-4 byte accesses unless
3183 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07003184 if (access_size_max == 0) {
3185 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003186 }
Richard Henderson23326162013-07-08 14:55:59 -07003187
3188 /* Bound the maximum access by the alignment of the address. */
3189 if (!mr->ops->impl.unaligned) {
3190 unsigned align_size_max = addr & -addr;
3191 if (align_size_max != 0 && align_size_max < access_size_max) {
3192 access_size_max = align_size_max;
3193 }
3194 }
3195
3196 /* Don't attempt accesses larger than the maximum. */
3197 if (l > access_size_max) {
3198 l = access_size_max;
3199 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01003200 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07003201
3202 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003203}
3204
Jan Kiszka4840f102015-06-18 18:47:22 +02003205static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02003206{
Jan Kiszka4840f102015-06-18 18:47:22 +02003207 bool unlocked = !qemu_mutex_iothread_locked();
3208 bool release_lock = false;
3209
3210 if (unlocked && mr->global_locking) {
3211 qemu_mutex_lock_iothread();
3212 unlocked = false;
3213 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003214 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003215 if (mr->flush_coalesced_mmio) {
3216 if (unlocked) {
3217 qemu_mutex_lock_iothread();
3218 }
3219 qemu_flush_coalesced_mmio_buffer();
3220 if (unlocked) {
3221 qemu_mutex_unlock_iothread();
3222 }
3223 }
3224
3225 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003226}
3227
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003228/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003229static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3230 MemTxAttrs attrs,
3231 const uint8_t *buf,
3232 int len, hwaddr addr1,
3233 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00003234{
bellard13eb76e2004-01-24 15:23:36 +00003235 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003236 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01003237 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02003238 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00003239
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003240 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003241 if (!memory_access_is_direct(mr, true)) {
3242 release_lock |= prepare_mmio_access(mr);
3243 l = memory_access_size(mr, l, addr1);
3244 /* XXX: could force current_cpu to NULL to avoid
3245 potential bugs */
Peter Maydell6d3ede52018-06-15 14:57:14 +01003246 val = ldn_p(buf, l);
3247 result |= memory_region_dispatch_write(mr, addr1, val, l, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003248 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003249 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003250 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003251 memcpy(ptr, buf, l);
3252 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00003253 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003254
3255 if (release_lock) {
3256 qemu_mutex_unlock_iothread();
3257 release_lock = false;
3258 }
3259
bellard13eb76e2004-01-24 15:23:36 +00003260 len -= l;
3261 buf += l;
3262 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003263
3264 if (!len) {
3265 break;
3266 }
3267
3268 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003269 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003270 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02003271
Peter Maydell3b643492015-04-26 16:49:23 +01003272 return result;
bellard13eb76e2004-01-24 15:23:36 +00003273}
bellard8df1cd02005-01-28 22:37:22 +00003274
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003275/* Called from RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003276static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
3277 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003278{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003279 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003280 hwaddr addr1;
3281 MemoryRegion *mr;
3282 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003283
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003284 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003285 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003286 result = flatview_write_continue(fv, addr, attrs, buf, len,
3287 addr1, l, mr);
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003288
3289 return result;
3290}
3291
3292/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003293MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
3294 MemTxAttrs attrs, uint8_t *buf,
3295 int len, hwaddr addr1, hwaddr l,
3296 MemoryRegion *mr)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003297{
3298 uint8_t *ptr;
3299 uint64_t val;
3300 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003301 bool release_lock = false;
3302
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003303 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003304 if (!memory_access_is_direct(mr, false)) {
3305 /* I/O case */
3306 release_lock |= prepare_mmio_access(mr);
3307 l = memory_access_size(mr, l, addr1);
Peter Maydell6d3ede52018-06-15 14:57:14 +01003308 result |= memory_region_dispatch_read(mr, addr1, &val, l, attrs);
3309 stn_p(buf, l, val);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003310 } else {
3311 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003312 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003313 memcpy(buf, ptr, l);
3314 }
3315
3316 if (release_lock) {
3317 qemu_mutex_unlock_iothread();
3318 release_lock = false;
3319 }
3320
3321 len -= l;
3322 buf += l;
3323 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003324
3325 if (!len) {
3326 break;
3327 }
3328
3329 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003330 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003331 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003332
3333 return result;
3334}
3335
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003336/* Called from RCU critical section. */
3337static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
3338 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003339{
3340 hwaddr l;
3341 hwaddr addr1;
3342 MemoryRegion *mr;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003343
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003344 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003345 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003346 return flatview_read_continue(fv, addr, attrs, buf, len,
3347 addr1, l, mr);
Avi Kivityac1970f2012-10-03 16:22:53 +02003348}
3349
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003350MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
3351 MemTxAttrs attrs, uint8_t *buf, int len)
3352{
3353 MemTxResult result = MEMTX_OK;
3354 FlatView *fv;
3355
3356 if (len > 0) {
3357 rcu_read_lock();
3358 fv = address_space_to_flatview(as);
3359 result = flatview_read(fv, addr, attrs, buf, len);
3360 rcu_read_unlock();
3361 }
3362
3363 return result;
3364}
3365
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003366MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3367 MemTxAttrs attrs,
3368 const uint8_t *buf, int len)
3369{
3370 MemTxResult result = MEMTX_OK;
3371 FlatView *fv;
3372
3373 if (len > 0) {
3374 rcu_read_lock();
3375 fv = address_space_to_flatview(as);
3376 result = flatview_write(fv, addr, attrs, buf, len);
3377 rcu_read_unlock();
3378 }
3379
3380 return result;
3381}
3382
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003383MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
3384 uint8_t *buf, int len, bool is_write)
3385{
3386 if (is_write) {
3387 return address_space_write(as, addr, attrs, buf, len);
3388 } else {
3389 return address_space_read_full(as, addr, attrs, buf, len);
3390 }
3391}
3392
Avi Kivitya8170e52012-10-23 12:30:10 +02003393void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02003394 int len, int is_write)
3395{
Peter Maydell5c9eb022015-04-26 16:49:24 +01003396 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3397 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02003398}
3399
Alexander Graf582b55a2013-12-11 14:17:44 +01003400enum write_rom_type {
3401 WRITE_DATA,
3402 FLUSH_CACHE,
3403};
3404
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003405static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01003406 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00003407{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003408 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00003409 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003410 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003411 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00003412
Paolo Bonzini41063e12015-03-18 14:21:43 +01003413 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00003414 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003415 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003416 mr = address_space_translate(as, addr, &addr1, &l, true,
3417 MEMTXATTRS_UNSPECIFIED);
ths3b46e622007-09-17 08:09:54 +00003418
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003419 if (!(memory_region_is_ram(mr) ||
3420 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02003421 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003422 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00003423 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003424 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01003425 switch (type) {
3426 case WRITE_DATA:
3427 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01003428 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003429 break;
3430 case FLUSH_CACHE:
3431 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
3432 break;
3433 }
bellardd0ecd2a2006-04-23 17:14:48 +00003434 }
3435 len -= l;
3436 buf += l;
3437 addr += l;
3438 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003439 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00003440}
3441
Alexander Graf582b55a2013-12-11 14:17:44 +01003442/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003443void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01003444 const uint8_t *buf, int len)
3445{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003446 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01003447}
3448
3449void cpu_flush_icache_range(hwaddr start, int len)
3450{
3451 /*
3452 * This function should do the same thing as an icache flush that was
3453 * triggered from within the guest. For TCG we are always cache coherent,
3454 * so there is no need to flush anything. For KVM / Xen we need to flush
3455 * the host's instruction cache at least.
3456 */
3457 if (tcg_enabled()) {
3458 return;
3459 }
3460
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003461 cpu_physical_memory_write_rom_internal(&address_space_memory,
3462 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01003463}
3464
aliguori6d16c2f2009-01-22 16:59:11 +00003465typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003466 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00003467 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003468 hwaddr addr;
3469 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003470 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00003471} BounceBuffer;
3472
3473static BounceBuffer bounce;
3474
aliguoriba223c22009-01-22 16:59:16 +00003475typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08003476 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003477 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003478} MapClient;
3479
Fam Zheng38e047b2015-03-16 17:03:35 +08003480QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003481static QLIST_HEAD(map_client_list, MapClient) map_client_list
3482 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003483
Fam Zhenge95205e2015-03-16 17:03:37 +08003484static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00003485{
Blue Swirl72cf2d42009-09-12 07:36:22 +00003486 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003487 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003488}
3489
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003490static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00003491{
3492 MapClient *client;
3493
Blue Swirl72cf2d42009-09-12 07:36:22 +00003494 while (!QLIST_EMPTY(&map_client_list)) {
3495 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08003496 qemu_bh_schedule(client->bh);
3497 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00003498 }
3499}
3500
Fam Zhenge95205e2015-03-16 17:03:37 +08003501void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003502{
3503 MapClient *client = g_malloc(sizeof(*client));
3504
Fam Zheng38e047b2015-03-16 17:03:35 +08003505 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08003506 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00003507 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003508 if (!atomic_read(&bounce.in_use)) {
3509 cpu_notify_map_clients_locked();
3510 }
Fam Zheng38e047b2015-03-16 17:03:35 +08003511 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003512}
3513
Fam Zheng38e047b2015-03-16 17:03:35 +08003514void cpu_exec_init_all(void)
3515{
3516 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01003517 /* The data structures we set up here depend on knowing the page size,
3518 * so no more changes can be made after this point.
3519 * In an ideal world, nothing we did before we had finished the
3520 * machine setup would care about the target page size, and we could
3521 * do this much later, rather than requiring board models to state
3522 * up front what their requirements are.
3523 */
3524 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08003525 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01003526 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08003527 qemu_mutex_init(&map_client_list_lock);
3528}
3529
Fam Zhenge95205e2015-03-16 17:03:37 +08003530void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003531{
Fam Zhenge95205e2015-03-16 17:03:37 +08003532 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00003533
Fam Zhenge95205e2015-03-16 17:03:37 +08003534 qemu_mutex_lock(&map_client_list_lock);
3535 QLIST_FOREACH(client, &map_client_list, link) {
3536 if (client->bh == bh) {
3537 cpu_unregister_map_client_do(client);
3538 break;
3539 }
3540 }
3541 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003542}
3543
3544static void cpu_notify_map_clients(void)
3545{
Fam Zheng38e047b2015-03-16 17:03:35 +08003546 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003547 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08003548 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00003549}
3550
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003551static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
Peter Maydelleace72b2018-05-31 14:50:52 +01003552 bool is_write, MemTxAttrs attrs)
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003553{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003554 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003555 hwaddr l, xlat;
3556
3557 while (len > 0) {
3558 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003559 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003560 if (!memory_access_is_direct(mr, is_write)) {
3561 l = memory_access_size(mr, l, addr);
Peter Maydelleace72b2018-05-31 14:50:52 +01003562 if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003563 return false;
3564 }
3565 }
3566
3567 len -= l;
3568 addr += l;
3569 }
3570 return true;
3571}
3572
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003573bool address_space_access_valid(AddressSpace *as, hwaddr addr,
Peter Maydellfddffa42018-05-31 14:50:52 +01003574 int len, bool is_write,
3575 MemTxAttrs attrs)
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003576{
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003577 FlatView *fv;
3578 bool result;
3579
3580 rcu_read_lock();
3581 fv = address_space_to_flatview(as);
Peter Maydelleace72b2018-05-31 14:50:52 +01003582 result = flatview_access_valid(fv, addr, len, is_write, attrs);
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003583 rcu_read_unlock();
3584 return result;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003585}
3586
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003587static hwaddr
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003588flatview_extend_translation(FlatView *fv, hwaddr addr,
Peter Maydell53d07902018-05-31 14:50:52 +01003589 hwaddr target_len,
3590 MemoryRegion *mr, hwaddr base, hwaddr len,
3591 bool is_write, MemTxAttrs attrs)
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003592{
3593 hwaddr done = 0;
3594 hwaddr xlat;
3595 MemoryRegion *this_mr;
3596
3597 for (;;) {
3598 target_len -= len;
3599 addr += len;
3600 done += len;
3601 if (target_len == 0) {
3602 return done;
3603 }
3604
3605 len = target_len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003606 this_mr = flatview_translate(fv, addr, &xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +01003607 &len, is_write, attrs);
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003608 if (this_mr != mr || xlat != base + done) {
3609 return done;
3610 }
3611 }
3612}
3613
aliguori6d16c2f2009-01-22 16:59:11 +00003614/* Map a physical memory region into a host virtual address.
3615 * May map a subset of the requested range, given by and returned in *plen.
3616 * May return NULL if resources needed to perform the mapping are exhausted.
3617 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003618 * Use cpu_register_map_client() to know when retrying the map operation is
3619 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003620 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003621void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003622 hwaddr addr,
3623 hwaddr *plen,
Peter Maydellf26404f2018-05-31 14:50:52 +01003624 bool is_write,
3625 MemTxAttrs attrs)
aliguori6d16c2f2009-01-22 16:59:11 +00003626{
Avi Kivitya8170e52012-10-23 12:30:10 +02003627 hwaddr len = *plen;
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003628 hwaddr l, xlat;
3629 MemoryRegion *mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003630 void *ptr;
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003631 FlatView *fv;
aliguori6d16c2f2009-01-22 16:59:11 +00003632
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003633 if (len == 0) {
3634 return NULL;
3635 }
aliguori6d16c2f2009-01-22 16:59:11 +00003636
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003637 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003638 rcu_read_lock();
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003639 fv = address_space_to_flatview(as);
Peter Maydellefa99a22018-05-31 14:50:52 +01003640 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini41063e12015-03-18 14:21:43 +01003641
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003642 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003643 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01003644 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003645 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00003646 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02003647 /* Avoid unbounded allocations */
3648 l = MIN(l, TARGET_PAGE_SIZE);
3649 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003650 bounce.addr = addr;
3651 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003652
3653 memory_region_ref(mr);
3654 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003655 if (!is_write) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003656 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003657 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003658 }
aliguori6d16c2f2009-01-22 16:59:11 +00003659
Paolo Bonzini41063e12015-03-18 14:21:43 +01003660 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003661 *plen = l;
3662 return bounce.buffer;
3663 }
3664
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003665
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003666 memory_region_ref(mr);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003667 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
Peter Maydell53d07902018-05-31 14:50:52 +01003668 l, is_write, attrs);
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003669 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003670 rcu_read_unlock();
3671
3672 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003673}
3674
Avi Kivityac1970f2012-10-03 16:22:53 +02003675/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003676 * Will also mark the memory as dirty if is_write == 1. access_len gives
3677 * the amount of memory that was actually read or written by the caller.
3678 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003679void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3680 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003681{
3682 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003683 MemoryRegion *mr;
3684 ram_addr_t addr1;
3685
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003686 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003687 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003688 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003689 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003690 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003691 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003692 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003693 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003694 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003695 return;
3696 }
3697 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003698 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3699 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003700 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003701 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003702 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003703 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003704 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003705 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003706}
bellardd0ecd2a2006-04-23 17:14:48 +00003707
Avi Kivitya8170e52012-10-23 12:30:10 +02003708void *cpu_physical_memory_map(hwaddr addr,
3709 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003710 int is_write)
3711{
Peter Maydellf26404f2018-05-31 14:50:52 +01003712 return address_space_map(&address_space_memory, addr, plen, is_write,
3713 MEMTXATTRS_UNSPECIFIED);
Avi Kivityac1970f2012-10-03 16:22:53 +02003714}
3715
Avi Kivitya8170e52012-10-23 12:30:10 +02003716void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3717 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003718{
3719 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3720}
3721
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003722#define ARG1_DECL AddressSpace *as
3723#define ARG1 as
3724#define SUFFIX
3725#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003726#define RCU_READ_LOCK(...) rcu_read_lock()
3727#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3728#include "memory_ldst.inc.c"
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003729
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003730int64_t address_space_cache_init(MemoryRegionCache *cache,
3731 AddressSpace *as,
3732 hwaddr addr,
3733 hwaddr len,
3734 bool is_write)
3735{
Paolo Bonzini48564042018-03-18 18:26:36 +01003736 AddressSpaceDispatch *d;
3737 hwaddr l;
3738 MemoryRegion *mr;
3739
3740 assert(len > 0);
3741
3742 l = len;
3743 cache->fv = address_space_get_flatview(as);
3744 d = flatview_to_dispatch(cache->fv);
3745 cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true);
3746
3747 mr = cache->mrs.mr;
3748 memory_region_ref(mr);
3749 if (memory_access_is_direct(mr, is_write)) {
Peter Maydell53d07902018-05-31 14:50:52 +01003750 /* We don't care about the memory attributes here as we're only
3751 * doing this if we found actual RAM, which behaves the same
3752 * regardless of attributes; so UNSPECIFIED is fine.
3753 */
Paolo Bonzini48564042018-03-18 18:26:36 +01003754 l = flatview_extend_translation(cache->fv, addr, len, mr,
Peter Maydell53d07902018-05-31 14:50:52 +01003755 cache->xlat, l, is_write,
3756 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003757 cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
3758 } else {
3759 cache->ptr = NULL;
3760 }
3761
3762 cache->len = l;
3763 cache->is_write = is_write;
3764 return l;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003765}
3766
3767void address_space_cache_invalidate(MemoryRegionCache *cache,
3768 hwaddr addr,
3769 hwaddr access_len)
3770{
Paolo Bonzini48564042018-03-18 18:26:36 +01003771 assert(cache->is_write);
3772 if (likely(cache->ptr)) {
3773 invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len);
3774 }
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003775}
3776
3777void address_space_cache_destroy(MemoryRegionCache *cache)
3778{
Paolo Bonzini48564042018-03-18 18:26:36 +01003779 if (!cache->mrs.mr) {
3780 return;
3781 }
3782
3783 if (xen_enabled()) {
3784 xen_invalidate_map_cache_entry(cache->ptr);
3785 }
3786 memory_region_unref(cache->mrs.mr);
3787 flatview_unref(cache->fv);
3788 cache->mrs.mr = NULL;
3789 cache->fv = NULL;
3790}
3791
3792/* Called from RCU critical section. This function has the same
3793 * semantics as address_space_translate, but it only works on a
3794 * predefined range of a MemoryRegion that was mapped with
3795 * address_space_cache_init.
3796 */
3797static inline MemoryRegion *address_space_translate_cached(
3798 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003799 hwaddr *plen, bool is_write, MemTxAttrs attrs)
Paolo Bonzini48564042018-03-18 18:26:36 +01003800{
3801 MemoryRegionSection section;
3802 MemoryRegion *mr;
3803 IOMMUMemoryRegion *iommu_mr;
3804 AddressSpace *target_as;
3805
3806 assert(!cache->ptr);
3807 *xlat = addr + cache->xlat;
3808
3809 mr = cache->mrs.mr;
3810 iommu_mr = memory_region_get_iommu(mr);
3811 if (!iommu_mr) {
3812 /* MMIO region. */
3813 return mr;
3814 }
3815
3816 section = address_space_translate_iommu(iommu_mr, xlat, plen,
3817 NULL, is_write, true,
Peter Maydell2f7b0092018-05-31 14:50:53 +01003818 &target_as, attrs);
Paolo Bonzini48564042018-03-18 18:26:36 +01003819 return section.mr;
3820}
3821
3822/* Called from RCU critical section. address_space_read_cached uses this
3823 * out of line function when the target is an MMIO or IOMMU region.
3824 */
3825void
3826address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3827 void *buf, int len)
3828{
3829 hwaddr addr1, l;
3830 MemoryRegion *mr;
3831
3832 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003833 mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
3834 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003835 flatview_read_continue(cache->fv,
3836 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3837 addr1, l, mr);
3838}
3839
3840/* Called from RCU critical section. address_space_write_cached uses this
3841 * out of line function when the target is an MMIO or IOMMU region.
3842 */
3843void
3844address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3845 const void *buf, int len)
3846{
3847 hwaddr addr1, l;
3848 MemoryRegion *mr;
3849
3850 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003851 mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
3852 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003853 flatview_write_continue(cache->fv,
3854 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3855 addr1, l, mr);
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003856}
3857
3858#define ARG1_DECL MemoryRegionCache *cache
3859#define ARG1 cache
Paolo Bonzini48564042018-03-18 18:26:36 +01003860#define SUFFIX _cached_slow
3861#define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
Paolo Bonzini48564042018-03-18 18:26:36 +01003862#define RCU_READ_LOCK() ((void)0)
3863#define RCU_READ_UNLOCK() ((void)0)
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003864#include "memory_ldst.inc.c"
3865
aliguori5e2972f2009-03-28 17:51:36 +00003866/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003867int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003868 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003869{
3870 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003871 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003872 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003873
Christian Borntraeger79ca7a12017-03-07 15:19:08 +01003874 cpu_synchronize_state(cpu);
bellard13eb76e2004-01-24 15:23:36 +00003875 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003876 int asidx;
3877 MemTxAttrs attrs;
3878
bellard13eb76e2004-01-24 15:23:36 +00003879 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003880 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3881 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003882 /* if no physical page mapped, return an error */
3883 if (phys_addr == -1)
3884 return -1;
3885 l = (page + TARGET_PAGE_SIZE) - addr;
3886 if (l > len)
3887 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003888 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003889 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003890 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3891 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003892 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003893 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3894 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003895 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003896 }
bellard13eb76e2004-01-24 15:23:36 +00003897 len -= l;
3898 buf += l;
3899 addr += l;
3900 }
3901 return 0;
3902}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003903
3904/*
3905 * Allows code that needs to deal with migration bitmaps etc to still be built
3906 * target independent.
3907 */
Juan Quintela20afaed2017-03-21 09:09:14 +01003908size_t qemu_target_page_size(void)
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003909{
Juan Quintela20afaed2017-03-21 09:09:14 +01003910 return TARGET_PAGE_SIZE;
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003911}
3912
Juan Quintela46d702b2017-04-24 21:03:48 +02003913int qemu_target_page_bits(void)
3914{
3915 return TARGET_PAGE_BITS;
3916}
3917
3918int qemu_target_page_bits_min(void)
3919{
3920 return TARGET_PAGE_BITS_MIN;
3921}
Paul Brooka68fe892010-03-01 00:08:59 +00003922#endif
bellard13eb76e2004-01-24 15:23:36 +00003923
Blue Swirl8e4a4242013-01-06 18:30:17 +00003924/*
3925 * A helper function for the _utterly broken_ virtio device model to find out if
3926 * it's running on a big endian machine. Don't do this at home kids!
3927 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003928bool target_words_bigendian(void);
3929bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003930{
3931#if defined(TARGET_WORDS_BIGENDIAN)
3932 return true;
3933#else
3934 return false;
3935#endif
3936}
3937
Wen Congyang76f35532012-05-07 12:04:18 +08003938#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003939bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003940{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003941 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003942 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003943 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003944
Paolo Bonzini41063e12015-03-18 14:21:43 +01003945 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003946 mr = address_space_translate(&address_space_memory,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003947 phys_addr, &phys_addr, &l, false,
3948 MEMTXATTRS_UNSPECIFIED);
Wen Congyang76f35532012-05-07 12:04:18 +08003949
Paolo Bonzini41063e12015-03-18 14:21:43 +01003950 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3951 rcu_read_unlock();
3952 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003953}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003954
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003955int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003956{
3957 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003958 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003959
Mike Day0dc3f442013-09-05 14:41:35 -04003960 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08003961 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003962 ret = func(block->idstr, block->host, block->offset,
3963 block->used_length, opaque);
3964 if (ret) {
3965 break;
3966 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003967 }
Mike Day0dc3f442013-09-05 14:41:35 -04003968 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003969 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003970}
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003971
Cédric Le Goaterb895de52018-05-14 08:57:00 +02003972int qemu_ram_foreach_migratable_block(RAMBlockIterFunc func, void *opaque)
3973{
3974 RAMBlock *block;
3975 int ret = 0;
3976
3977 rcu_read_lock();
3978 RAMBLOCK_FOREACH(block) {
3979 if (!qemu_ram_is_migratable(block)) {
3980 continue;
3981 }
3982 ret = func(block->idstr, block->host, block->offset,
3983 block->used_length, opaque);
3984 if (ret) {
3985 break;
3986 }
3987 }
3988 rcu_read_unlock();
3989 return ret;
3990}
3991
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003992/*
3993 * Unmap pages of memory from start to start+length such that
3994 * they a) read as 0, b) Trigger whatever fault mechanism
3995 * the OS provides for postcopy.
3996 * The pages must be unmapped by the end of the function.
3997 * Returns: 0 on success, none-0 on failure
3998 *
3999 */
4000int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
4001{
4002 int ret = -1;
4003
4004 uint8_t *host_startaddr = rb->host + start;
4005
4006 if ((uintptr_t)host_startaddr & (rb->page_size - 1)) {
4007 error_report("ram_block_discard_range: Unaligned start address: %p",
4008 host_startaddr);
4009 goto err;
4010 }
4011
4012 if ((start + length) <= rb->used_length) {
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004013 bool need_madvise, need_fallocate;
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004014 uint8_t *host_endaddr = host_startaddr + length;
4015 if ((uintptr_t)host_endaddr & (rb->page_size - 1)) {
4016 error_report("ram_block_discard_range: Unaligned end address: %p",
4017 host_endaddr);
4018 goto err;
4019 }
4020
4021 errno = ENOTSUP; /* If we are missing MADVISE etc */
4022
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004023 /* The logic here is messy;
4024 * madvise DONTNEED fails for hugepages
4025 * fallocate works on hugepages and shmem
4026 */
4027 need_madvise = (rb->page_size == qemu_host_page_size);
4028 need_fallocate = rb->fd != -1;
4029 if (need_fallocate) {
4030 /* For a file, this causes the area of the file to be zero'd
4031 * if read, and for hugetlbfs also causes it to be unmapped
4032 * so a userfault will trigger.
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00004033 */
4034#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
4035 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
4036 start, length);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004037 if (ret) {
4038 ret = -errno;
4039 error_report("ram_block_discard_range: Failed to fallocate "
4040 "%s:%" PRIx64 " +%zx (%d)",
4041 rb->idstr, start, length, ret);
4042 goto err;
4043 }
4044#else
4045 ret = -ENOSYS;
4046 error_report("ram_block_discard_range: fallocate not available/file"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004047 "%s:%" PRIx64 " +%zx (%d)",
4048 rb->idstr, start, length, ret);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004049 goto err;
4050#endif
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004051 }
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00004052 if (need_madvise) {
4053 /* For normal RAM this causes it to be unmapped,
4054 * for shared memory it causes the local mapping to disappear
4055 * and to fall back on the file contents (which we just
4056 * fallocate'd away).
4057 */
4058#if defined(CONFIG_MADVISE)
4059 ret = madvise(host_startaddr, length, MADV_DONTNEED);
4060 if (ret) {
4061 ret = -errno;
4062 error_report("ram_block_discard_range: Failed to discard range "
4063 "%s:%" PRIx64 " +%zx (%d)",
4064 rb->idstr, start, length, ret);
4065 goto err;
4066 }
4067#else
4068 ret = -ENOSYS;
4069 error_report("ram_block_discard_range: MADVISE not available"
4070 "%s:%" PRIx64 " +%zx (%d)",
4071 rb->idstr, start, length, ret);
4072 goto err;
4073#endif
4074 }
4075 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
4076 need_madvise, need_fallocate, ret);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004077 } else {
4078 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
4079 "/%zx/" RAM_ADDR_FMT")",
4080 rb->idstr, start, length, rb->used_length);
4081 }
4082
4083err:
4084 return ret;
4085}
4086
Peter Maydellec3f8c92013-06-27 20:53:38 +01004087#endif
Yang Zhonga0be0c52017-07-03 18:12:13 +08004088
4089void page_size_init(void)
4090{
4091 /* NOTE: we can always suppose that qemu_host_page_size >=
4092 TARGET_PAGE_SIZE */
Yang Zhonga0be0c52017-07-03 18:12:13 +08004093 if (qemu_host_page_size == 0) {
4094 qemu_host_page_size = qemu_real_host_page_size;
4095 }
4096 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
4097 qemu_host_page_size = TARGET_PAGE_SIZE;
4098 }
4099 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
4100}
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004101
4102#if !defined(CONFIG_USER_ONLY)
4103
4104static void mtree_print_phys_entries(fprintf_function mon, void *f,
4105 int start, int end, int skip, int ptr)
4106{
4107 if (start == end - 1) {
4108 mon(f, "\t%3d ", start);
4109 } else {
4110 mon(f, "\t%3d..%-3d ", start, end - 1);
4111 }
4112 mon(f, " skip=%d ", skip);
4113 if (ptr == PHYS_MAP_NODE_NIL) {
4114 mon(f, " ptr=NIL");
4115 } else if (!skip) {
4116 mon(f, " ptr=#%d", ptr);
4117 } else {
4118 mon(f, " ptr=[%d]", ptr);
4119 }
4120 mon(f, "\n");
4121}
4122
4123#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
4124 int128_sub((size), int128_one())) : 0)
4125
4126void mtree_print_dispatch(fprintf_function mon, void *f,
4127 AddressSpaceDispatch *d, MemoryRegion *root)
4128{
4129 int i;
4130
4131 mon(f, " Dispatch\n");
4132 mon(f, " Physical sections\n");
4133
4134 for (i = 0; i < d->map.sections_nb; ++i) {
4135 MemoryRegionSection *s = d->map.sections + i;
4136 const char *names[] = { " [unassigned]", " [not dirty]",
4137 " [ROM]", " [watch]" };
4138
4139 mon(f, " #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx " %s%s%s%s%s",
4140 i,
4141 s->offset_within_address_space,
4142 s->offset_within_address_space + MR_SIZE(s->mr->size),
4143 s->mr->name ? s->mr->name : "(noname)",
4144 i < ARRAY_SIZE(names) ? names[i] : "",
4145 s->mr == root ? " [ROOT]" : "",
4146 s == d->mru_section ? " [MRU]" : "",
4147 s->mr->is_iommu ? " [iommu]" : "");
4148
4149 if (s->mr->alias) {
4150 mon(f, " alias=%s", s->mr->alias->name ?
4151 s->mr->alias->name : "noname");
4152 }
4153 mon(f, "\n");
4154 }
4155
4156 mon(f, " Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
4157 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
4158 for (i = 0; i < d->map.nodes_nb; ++i) {
4159 int j, jprev;
4160 PhysPageEntry prev;
4161 Node *n = d->map.nodes + i;
4162
4163 mon(f, " [%d]\n", i);
4164
4165 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
4166 PhysPageEntry *pe = *n + j;
4167
4168 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
4169 continue;
4170 }
4171
4172 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4173
4174 jprev = j;
4175 prev = *pe;
4176 }
4177
4178 if (jprev != ARRAY_SIZE(*n)) {
4179 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4180 }
4181 }
4182}
4183
4184#endif