blob: c30f9055988bdd96339a35f3faef0bc394801c09 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
bellard54936002003-05-13 00:25:15 +000021
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020022#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000023#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010024#include "exec/exec-all.h"
Juan Quintela51180422017-04-24 20:50:19 +020025#include "exec/target_page.h"
bellardb67d9a52008-05-23 09:57:34 +000026#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020027#include "hw/qdev-core.h"
Fam Zhengc7e002c2017-07-14 10:15:08 +080028#include "hw/qdev-properties.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010031#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010032#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020039#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010040#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020041#include "hw/hw.h"
42#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010043#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020044#include "sysemu/dma.h"
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +110045#include "sysemu/numa.h"
Christian Borntraeger79ca7a12017-03-07 15:19:08 +010046#include "sysemu/hw_accel.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020047#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010048#include "sysemu/xen-mapcache.h"
Daniel P. Berrange0ab8ed12017-01-25 16:14:15 +000049#include "trace-root.h"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +000050
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000051#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000052#include <linux/falloc.h>
53#endif
54
pbrook53a59602006-03-25 19:31:22 +000055#endif
Mike Day0dc3f442013-09-05 14:41:35 -040056#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020057#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000058#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030059#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000060
Paolo Bonzini022c62c2012-12-17 18:19:49 +010061#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020062#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030063#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020064
Bharata B Rao9dfeca72016-05-12 09:18:12 +053065#include "migration/vmstate.h"
66
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020067#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030068#ifndef _WIN32
69#include "qemu/mmap-alloc.h"
70#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020071
Peter Xube9b23c2017-05-12 12:17:41 +080072#include "monitor/monitor.h"
73
blueswir1db7b5422007-05-26 17:36:03 +000074//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000075
pbrook99773bd2006-04-16 15:14:59 +000076#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040077/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
78 * are protected by the ramlist lock.
79 */
Mike Day0d53d9f2015-01-21 13:45:24 +010080RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030081
82static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030083static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030084
Avi Kivityf6790af2012-10-02 20:13:51 +020085AddressSpace address_space_io;
86AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020087
Paolo Bonzini0844e002013-05-24 14:37:28 +020088MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020089static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020090
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080091/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
92#define RAM_PREALLOC (1 << 0)
93
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080094/* RAM is mmap-ed with MAP_SHARED */
95#define RAM_SHARED (1 << 1)
96
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020097/* Only a portion of RAM (used_length) is actually used, and migrated.
98 * This used_length size can change across reboots.
99 */
100#define RAM_RESIZEABLE (1 << 2)
101
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +0000102/* UFFDIO_ZEROPAGE is available on this RAMBlock to atomically
103 * zero the page and wake waiting processes.
104 * (Set during postcopy)
105 */
106#define RAM_UF_ZEROPAGE (1 << 3)
pbrooke2eef172008-06-08 01:09:01 +0000107#endif
bellard9fa3e852004-01-04 18:06:42 +0000108
Peter Maydell20bccb82016-10-24 16:26:49 +0100109#ifdef TARGET_PAGE_BITS_VARY
110int target_page_bits;
111bool target_page_bits_decided;
112#endif
113
Andreas Färberbdc44642013-06-24 23:50:24 +0200114struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +0000115/* current CPU in the current thread. It is only valid inside
116 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200117__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000118/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000119 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000120 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100121int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000122
Yang Zhonga0be0c52017-07-03 18:12:13 +0800123uintptr_t qemu_host_page_size;
124intptr_t qemu_host_page_mask;
Yang Zhonga0be0c52017-07-03 18:12:13 +0800125
Peter Maydell20bccb82016-10-24 16:26:49 +0100126bool set_preferred_target_page_bits(int bits)
127{
128 /* The target page size is the lowest common denominator for all
129 * the CPUs in the system, so we can only make it smaller, never
130 * larger. And we can't make it smaller once we've committed to
131 * a particular size.
132 */
133#ifdef TARGET_PAGE_BITS_VARY
134 assert(bits >= TARGET_PAGE_BITS_MIN);
135 if (target_page_bits == 0 || target_page_bits > bits) {
136 if (target_page_bits_decided) {
137 return false;
138 }
139 target_page_bits = bits;
140 }
141#endif
142 return true;
143}
144
pbrooke2eef172008-06-08 01:09:01 +0000145#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200146
Peter Maydell20bccb82016-10-24 16:26:49 +0100147static void finalize_target_page_bits(void)
148{
149#ifdef TARGET_PAGE_BITS_VARY
150 if (target_page_bits == 0) {
151 target_page_bits = TARGET_PAGE_BITS_MIN;
152 }
153 target_page_bits_decided = true;
154#endif
155}
156
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200157typedef struct PhysPageEntry PhysPageEntry;
158
159struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200160 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200161 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200162 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200163 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200164};
165
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200166#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
167
Paolo Bonzini03f49952013-11-07 17:14:36 +0100168/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100169#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100170
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200171#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100172#define P_L2_SIZE (1 << P_L2_BITS)
173
174#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
175
176typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200177
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200178typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100179 struct rcu_head rcu;
180
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200181 unsigned sections_nb;
182 unsigned sections_nb_alloc;
183 unsigned nodes_nb;
184 unsigned nodes_nb_alloc;
185 Node *nodes;
186 MemoryRegionSection *sections;
187} PhysPageMap;
188
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200189struct AddressSpaceDispatch {
Fam Zheng729633c2016-03-01 14:18:24 +0800190 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200191 /* This is a multi-level map on the physical address space.
192 * The bottom level has pointers to MemoryRegionSections.
193 */
194 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200195 PhysPageMap map;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200196};
197
Jan Kiszka90260c62013-05-26 21:46:51 +0200198#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
199typedef struct subpage_t {
200 MemoryRegion iomem;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000201 FlatView *fv;
Jan Kiszka90260c62013-05-26 21:46:51 +0200202 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100203 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200204} subpage_t;
205
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200206#define PHYS_SECTION_UNASSIGNED 0
207#define PHYS_SECTION_NOTDIRTY 1
208#define PHYS_SECTION_ROM 2
209#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200210
pbrooke2eef172008-06-08 01:09:01 +0000211static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300212static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000213static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000214
Avi Kivity1ec9b902012-01-02 12:47:48 +0200215static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100216
217/**
218 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
219 * @cpu: the CPU whose AddressSpace this is
220 * @as: the AddressSpace itself
221 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
222 * @tcg_as_listener: listener for tracking changes to the AddressSpace
223 */
224struct CPUAddressSpace {
225 CPUState *cpu;
226 AddressSpace *as;
227 struct AddressSpaceDispatch *memory_dispatch;
228 MemoryListener tcg_as_listener;
229};
230
Gerd Hoffmann8deaf122017-04-21 11:16:25 +0200231struct DirtyBitmapSnapshot {
232 ram_addr_t start;
233 ram_addr_t end;
234 unsigned long dirty[];
235};
236
pbrook6658ffb2007-03-16 23:58:11 +0000237#endif
bellard54936002003-05-13 00:25:15 +0000238
Paul Brook6d9a1302010-02-28 23:55:53 +0000239#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200240
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200241static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200242{
Peter Lieven101420b2016-07-15 12:03:50 +0200243 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200244 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200245 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200246 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
247 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200248 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200249 }
250}
251
Paolo Bonzinidb946042015-05-21 15:12:29 +0200252static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200253{
254 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200255 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200256 PhysPageEntry e;
257 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200258
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200259 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200260 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200261 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200262 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200263
264 e.skip = leaf ? 0 : 1;
265 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100266 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200267 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200268 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200269 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200270}
271
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200272static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
273 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200274 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200275{
276 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100277 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200278
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200279 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200280 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200281 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200282 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100283 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200284
Paolo Bonzini03f49952013-11-07 17:14:36 +0100285 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200286 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200287 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200288 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200289 *index += step;
290 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200291 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200292 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200293 }
294 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200295 }
296}
297
Avi Kivityac1970f2012-10-03 16:22:53 +0200298static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200299 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200300 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000301{
Avi Kivity29990972012-02-13 20:21:20 +0200302 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200303 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000304
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200305 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000306}
307
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200308/* Compact a non leaf page entry. Simply detect that the entry has a single child,
309 * and update our entry so we can skip it and go directly to the destination.
310 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400311static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200312{
313 unsigned valid_ptr = P_L2_SIZE;
314 int valid = 0;
315 PhysPageEntry *p;
316 int i;
317
318 if (lp->ptr == PHYS_MAP_NODE_NIL) {
319 return;
320 }
321
322 p = nodes[lp->ptr];
323 for (i = 0; i < P_L2_SIZE; i++) {
324 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
325 continue;
326 }
327
328 valid_ptr = i;
329 valid++;
330 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400331 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200332 }
333 }
334
335 /* We can only compress if there's only one child. */
336 if (valid != 1) {
337 return;
338 }
339
340 assert(valid_ptr < P_L2_SIZE);
341
342 /* Don't compress if it won't fit in the # of bits we have. */
343 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
344 return;
345 }
346
347 lp->ptr = p[valid_ptr].ptr;
348 if (!p[valid_ptr].skip) {
349 /* If our only child is a leaf, make this a leaf. */
350 /* By design, we should have made this node a leaf to begin with so we
351 * should never reach here.
352 * But since it's so simple to handle this, let's do it just in case we
353 * change this rule.
354 */
355 lp->skip = 0;
356 } else {
357 lp->skip += p[valid_ptr].skip;
358 }
359}
360
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +1000361void address_space_dispatch_compact(AddressSpaceDispatch *d)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200362{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200363 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400364 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200365 }
366}
367
Fam Zheng29cb5332016-03-01 14:18:23 +0800368static inline bool section_covers_addr(const MemoryRegionSection *section,
369 hwaddr addr)
370{
371 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
372 * the section must cover the entire address space.
373 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700374 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800375 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700376 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800377}
378
Peter Xu003a0cf2017-05-15 16:50:57 +0800379static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
bellard92e873b2004-05-21 14:52:29 +0000380{
Peter Xu003a0cf2017-05-15 16:50:57 +0800381 PhysPageEntry lp = d->phys_map, *p;
382 Node *nodes = d->map.nodes;
383 MemoryRegionSection *sections = d->map.sections;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200384 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200385 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200386
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200387 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200388 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200389 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200390 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200391 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100392 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200393 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200394
Fam Zheng29cb5332016-03-01 14:18:23 +0800395 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200396 return &sections[lp.ptr];
397 } else {
398 return &sections[PHYS_SECTION_UNASSIGNED];
399 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200400}
401
Blue Swirle5548612012-04-21 13:08:33 +0000402bool memory_region_is_unassigned(MemoryRegion *mr)
403{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200404 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000405 && mr != &io_mem_watch;
406}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200407
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100408/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200409static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200410 hwaddr addr,
411 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200412{
Fam Zheng729633c2016-03-01 14:18:24 +0800413 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200414 subpage_t *subpage;
415
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100416 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
417 !section_covers_addr(section, addr)) {
Peter Xu003a0cf2017-05-15 16:50:57 +0800418 section = phys_page_find(d, addr);
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100419 atomic_set(&d->mru_section, section);
Fam Zheng729633c2016-03-01 14:18:24 +0800420 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200421 if (resolve_subpage && section->mr->subpage) {
422 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200423 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200424 }
425 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200426}
427
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100428/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200429static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200430address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200431 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200432{
433 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200434 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100435 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200436
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200437 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200438 /* Compute offset within MemoryRegionSection */
439 addr -= section->offset_within_address_space;
440
441 /* Compute offset within MemoryRegion */
442 *xlat = addr + section->offset_within_region;
443
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200444 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200445
446 /* MMIO registers can be expected to perform full-width accesses based only
447 * on their address, without considering adjacent registers that could
448 * decode to completely different MemoryRegions. When such registers
449 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
450 * regions overlap wildly. For this reason we cannot clamp the accesses
451 * here.
452 *
453 * If the length is small (as is the case for address_space_ldl/stl),
454 * everything works fine. If the incoming length is large, however,
455 * the caller really has to do the clamping through memory_access_size.
456 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200457 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200458 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200459 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
460 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200461 return section;
462}
Jan Kiszka90260c62013-05-26 21:46:51 +0200463
Peter Xud5e5faf2017-10-10 11:42:45 +0200464/**
Paolo Bonzinia411c842018-03-03 17:24:04 +0100465 * address_space_translate_iommu - translate an address through an IOMMU
466 * memory region and then through the target address space.
467 *
468 * @iommu_mr: the IOMMU memory region that we start the translation from
469 * @addr: the address to be translated through the MMU
470 * @xlat: the translated address offset within the destination memory region.
471 * It cannot be %NULL.
472 * @plen_out: valid read/write length of the translated address. It
473 * cannot be %NULL.
474 * @page_mask_out: page mask for the translated address. This
475 * should only be meaningful for IOMMU translated
476 * addresses, since there may be huge pages that this bit
477 * would tell. It can be %NULL if we don't care about it.
478 * @is_write: whether the translation operation is for write
479 * @is_mmio: whether this can be MMIO, set true if it can
480 * @target_as: the address space targeted by the IOMMU
Peter Maydell2f7b0092018-05-31 14:50:53 +0100481 * @attrs: transaction attributes
Paolo Bonzinia411c842018-03-03 17:24:04 +0100482 *
483 * This function is called from RCU critical section. It is the common
484 * part of flatview_do_translate and address_space_translate_cached.
485 */
486static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr,
487 hwaddr *xlat,
488 hwaddr *plen_out,
489 hwaddr *page_mask_out,
490 bool is_write,
491 bool is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100492 AddressSpace **target_as,
493 MemTxAttrs attrs)
Paolo Bonzinia411c842018-03-03 17:24:04 +0100494{
495 MemoryRegionSection *section;
496 hwaddr page_mask = (hwaddr)-1;
497
498 do {
499 hwaddr addr = *xlat;
500 IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
501 IOMMUTLBEntry iotlb = imrc->translate(iommu_mr, addr, is_write ?
502 IOMMU_WO : IOMMU_RO);
503
504 if (!(iotlb.perm & (1 << is_write))) {
505 goto unassigned;
506 }
507
508 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
509 | (addr & iotlb.addr_mask));
510 page_mask &= iotlb.addr_mask;
511 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
512 *target_as = iotlb.target_as;
513
514 section = address_space_translate_internal(
515 address_space_to_dispatch(iotlb.target_as), addr, xlat,
516 plen_out, is_mmio);
517
518 iommu_mr = memory_region_get_iommu(section->mr);
519 } while (unlikely(iommu_mr));
520
521 if (page_mask_out) {
522 *page_mask_out = page_mask;
523 }
524 return *section;
525
526unassigned:
527 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
528}
529
530/**
Peter Xud5e5faf2017-10-10 11:42:45 +0200531 * flatview_do_translate - translate an address in FlatView
532 *
533 * @fv: the flat view that we want to translate on
534 * @addr: the address to be translated in above address space
535 * @xlat: the translated address offset within memory region. It
536 * cannot be @NULL.
537 * @plen_out: valid read/write length of the translated address. It
538 * can be @NULL when we don't care about it.
539 * @page_mask_out: page mask for the translated address. This
540 * should only be meaningful for IOMMU translated
541 * addresses, since there may be huge pages that this bit
542 * would tell. It can be @NULL if we don't care about it.
543 * @is_write: whether the translation operation is for write
544 * @is_mmio: whether this can be MMIO, set true if it can
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200545 * @target_as: the address space targeted by the IOMMU
Peter Maydell49e14aa2018-05-31 14:50:53 +0100546 * @attrs: memory transaction attributes
Peter Xud5e5faf2017-10-10 11:42:45 +0200547 *
548 * This function is called from RCU critical section
549 */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000550static MemoryRegionSection flatview_do_translate(FlatView *fv,
551 hwaddr addr,
552 hwaddr *xlat,
Peter Xud5e5faf2017-10-10 11:42:45 +0200553 hwaddr *plen_out,
554 hwaddr *page_mask_out,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000555 bool is_write,
556 bool is_mmio,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100557 AddressSpace **target_as,
558 MemTxAttrs attrs)
Jan Kiszka90260c62013-05-26 21:46:51 +0200559{
Avi Kivity30951152012-10-30 13:47:46 +0200560 MemoryRegionSection *section;
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000561 IOMMUMemoryRegion *iommu_mr;
Peter Xud5e5faf2017-10-10 11:42:45 +0200562 hwaddr plen = (hwaddr)(-1);
563
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200564 if (!plen_out) {
565 plen_out = &plen;
Peter Xud5e5faf2017-10-10 11:42:45 +0200566 }
Avi Kivity30951152012-10-30 13:47:46 +0200567
Paolo Bonzinia411c842018-03-03 17:24:04 +0100568 section = address_space_translate_internal(
569 flatview_to_dispatch(fv), addr, xlat,
570 plen_out, is_mmio);
Avi Kivity30951152012-10-30 13:47:46 +0200571
Paolo Bonzinia411c842018-03-03 17:24:04 +0100572 iommu_mr = memory_region_get_iommu(section->mr);
573 if (unlikely(iommu_mr)) {
574 return address_space_translate_iommu(iommu_mr, xlat,
575 plen_out, page_mask_out,
576 is_write, is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100577 target_as, attrs);
Avi Kivity30951152012-10-30 13:47:46 +0200578 }
Peter Xud5e5faf2017-10-10 11:42:45 +0200579 if (page_mask_out) {
Paolo Bonzinia411c842018-03-03 17:24:04 +0100580 /* Not behind an IOMMU, use default page size. */
581 *page_mask_out = ~TARGET_PAGE_MASK;
Peter Xud5e5faf2017-10-10 11:42:45 +0200582 }
583
Peter Xua7640402017-05-17 16:57:42 +0800584 return *section;
Peter Xua7640402017-05-17 16:57:42 +0800585}
586
587/* Called from RCU critical section */
588IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
Peter Maydell7446eb02018-05-31 14:50:53 +0100589 bool is_write, MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800590{
591 MemoryRegionSection section;
Peter Xu076a93d2017-10-10 11:42:46 +0200592 hwaddr xlat, page_mask;
Peter Xua7640402017-05-17 16:57:42 +0800593
Peter Xu076a93d2017-10-10 11:42:46 +0200594 /*
595 * This can never be MMIO, and we don't really care about plen,
596 * but page mask.
597 */
598 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100599 NULL, &page_mask, is_write, false, &as,
600 attrs);
Peter Xua7640402017-05-17 16:57:42 +0800601
602 /* Illegal translation */
603 if (section.mr == &io_mem_unassigned) {
604 goto iotlb_fail;
605 }
606
607 /* Convert memory region offset into address space offset */
608 xlat += section.offset_within_address_space -
609 section.offset_within_region;
610
Peter Xua7640402017-05-17 16:57:42 +0800611 return (IOMMUTLBEntry) {
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000612 .target_as = as,
Peter Xu076a93d2017-10-10 11:42:46 +0200613 .iova = addr & ~page_mask,
614 .translated_addr = xlat & ~page_mask,
615 .addr_mask = page_mask,
Peter Xua7640402017-05-17 16:57:42 +0800616 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
617 .perm = IOMMU_RW,
618 };
619
620iotlb_fail:
621 return (IOMMUTLBEntry) {0};
622}
623
624/* Called from RCU critical section */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000625MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +0100626 hwaddr *plen, bool is_write,
627 MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800628{
629 MemoryRegion *mr;
630 MemoryRegionSection section;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000631 AddressSpace *as = NULL;
Peter Xua7640402017-05-17 16:57:42 +0800632
633 /* This can be MMIO, so setup MMIO bit. */
Peter Xud5e5faf2017-10-10 11:42:45 +0200634 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100635 is_write, true, &as, attrs);
Peter Xua7640402017-05-17 16:57:42 +0800636 mr = section.mr;
637
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000638 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100639 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700640 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100641 }
642
Avi Kivity30951152012-10-30 13:47:46 +0200643 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200644}
645
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100646/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200647MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000648address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200649 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200650{
Avi Kivity30951152012-10-30 13:47:46 +0200651 MemoryRegionSection *section;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100652 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000653
654 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200655
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000656 assert(!memory_region_is_iommu(section->mr));
Avi Kivity30951152012-10-30 13:47:46 +0200657 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200658}
bellard9fa3e852004-01-04 18:06:42 +0000659#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000660
Andreas Färberb170fce2013-01-20 20:23:22 +0100661#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000662
Juan Quintelae59fb372009-09-29 22:48:21 +0200663static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200664{
Andreas Färber259186a2013-01-17 18:51:17 +0100665 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200666
aurel323098dba2009-03-07 21:28:24 +0000667 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
668 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100669 cpu->interrupt_request &= ~0x01;
Alex Bennéed10eb082016-11-14 14:17:28 +0000670 tlb_flush(cpu);
pbrook9656f322008-07-01 20:01:19 +0000671
Pavel Dovgalyuk15a356c2018-01-10 16:48:46 +0300672 /* loadvm has just updated the content of RAM, bypassing the
673 * usual mechanisms that ensure we flush TBs for writes to
674 * memory we've translated code from. So we must flush all TBs,
675 * which will now be stale.
676 */
677 tb_flush(cpu);
678
pbrook9656f322008-07-01 20:01:19 +0000679 return 0;
680}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200681
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400682static int cpu_common_pre_load(void *opaque)
683{
684 CPUState *cpu = opaque;
685
Paolo Bonziniadee6422014-12-19 12:53:14 +0100686 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400687
688 return 0;
689}
690
691static bool cpu_common_exception_index_needed(void *opaque)
692{
693 CPUState *cpu = opaque;
694
Paolo Bonziniadee6422014-12-19 12:53:14 +0100695 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400696}
697
698static const VMStateDescription vmstate_cpu_common_exception_index = {
699 .name = "cpu_common/exception_index",
700 .version_id = 1,
701 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200702 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400703 .fields = (VMStateField[]) {
704 VMSTATE_INT32(exception_index, CPUState),
705 VMSTATE_END_OF_LIST()
706 }
707};
708
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300709static bool cpu_common_crash_occurred_needed(void *opaque)
710{
711 CPUState *cpu = opaque;
712
713 return cpu->crash_occurred;
714}
715
716static const VMStateDescription vmstate_cpu_common_crash_occurred = {
717 .name = "cpu_common/crash_occurred",
718 .version_id = 1,
719 .minimum_version_id = 1,
720 .needed = cpu_common_crash_occurred_needed,
721 .fields = (VMStateField[]) {
722 VMSTATE_BOOL(crash_occurred, CPUState),
723 VMSTATE_END_OF_LIST()
724 }
725};
726
Andreas Färber1a1562f2013-06-17 04:09:11 +0200727const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200728 .name = "cpu_common",
729 .version_id = 1,
730 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400731 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200732 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200733 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100734 VMSTATE_UINT32(halted, CPUState),
735 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200736 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400737 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200738 .subsections = (const VMStateDescription*[]) {
739 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300740 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200741 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200742 }
743};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200744
pbrook9656f322008-07-01 20:01:19 +0000745#endif
746
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100747CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400748{
Andreas Färberbdc44642013-06-24 23:50:24 +0200749 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400750
Andreas Färberbdc44642013-06-24 23:50:24 +0200751 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100752 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200753 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100754 }
Glauber Costa950f1472009-06-09 12:15:18 -0400755 }
756
Andreas Färberbdc44642013-06-24 23:50:24 +0200757 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400758}
759
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000760#if !defined(CONFIG_USER_ONLY)
Peter Xu80ceb072017-11-23 17:23:32 +0800761void cpu_address_space_init(CPUState *cpu, int asidx,
762 const char *prefix, MemoryRegion *mr)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000763{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000764 CPUAddressSpace *newas;
Peter Xu80ceb072017-11-23 17:23:32 +0800765 AddressSpace *as = g_new0(AddressSpace, 1);
Peter Xu87a621d2017-11-23 17:23:33 +0800766 char *as_name;
Peter Xu80ceb072017-11-23 17:23:32 +0800767
768 assert(mr);
Peter Xu87a621d2017-11-23 17:23:33 +0800769 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
770 address_space_init(as, mr, as_name);
771 g_free(as_name);
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000772
773 /* Target code should have set num_ases before calling us */
774 assert(asidx < cpu->num_ases);
775
Peter Maydell56943e82016-01-21 14:15:04 +0000776 if (asidx == 0) {
777 /* address space 0 gets the convenience alias */
778 cpu->as = as;
779 }
780
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000781 /* KVM cannot currently support multiple address spaces. */
782 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000783
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000784 if (!cpu->cpu_ases) {
785 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000786 }
Peter Maydell32857f42015-10-01 15:29:50 +0100787
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000788 newas = &cpu->cpu_ases[asidx];
789 newas->cpu = cpu;
790 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000791 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000792 newas->tcg_as_listener.commit = tcg_commit;
793 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000794 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000795}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000796
797AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
798{
799 /* Return the AddressSpace corresponding to the specified index */
800 return cpu->cpu_ases[asidx].as;
801}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000802#endif
803
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200804void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530805{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530806 CPUClass *cc = CPU_GET_CLASS(cpu);
807
Paolo Bonzini267f6852016-08-28 03:45:14 +0200808 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530809
810 if (cc->vmsd != NULL) {
811 vmstate_unregister(NULL, cc->vmsd, cpu);
812 }
813 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
814 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
815 }
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530816}
817
Fam Zhengc7e002c2017-07-14 10:15:08 +0800818Property cpu_common_props[] = {
819#ifndef CONFIG_USER_ONLY
820 /* Create a memory property for softmmu CPU object,
821 * so users can wire up its memory. (This can't go in qom/cpu.c
822 * because that file is compiled only once for both user-mode
823 * and system builds.) The default if no link is set up is to use
824 * the system address space.
825 */
826 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
827 MemoryRegion *),
828#endif
829 DEFINE_PROP_END_OF_LIST(),
830};
831
Laurent Vivier39e329e2016-10-20 13:26:02 +0200832void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000833{
Peter Maydell56943e82016-01-21 14:15:04 +0000834 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000835 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000836
Eduardo Habkost291135b2015-04-27 17:00:33 -0300837#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300838 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000839 cpu->memory = system_memory;
840 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300841#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200842}
843
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200844void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200845{
Richard Henderson55c3cee2017-10-15 19:02:42 -0700846 CPUClass *cc = CPU_GET_CLASS(cpu);
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000847 static bool tcg_target_initialized;
Eduardo Habkost291135b2015-04-27 17:00:33 -0300848
Paolo Bonzini267f6852016-08-28 03:45:14 +0200849 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200850
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000851 if (tcg_enabled() && !tcg_target_initialized) {
852 tcg_target_initialized = true;
Richard Henderson55c3cee2017-10-15 19:02:42 -0700853 cc->tcg_initialize();
854 }
855
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200856#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200857 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200858 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200859 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100860 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200861 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100862 }
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200863#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000864}
865
Igor Mammedov2278b932018-02-07 11:40:26 +0100866const char *parse_cpu_model(const char *cpu_model)
867{
868 ObjectClass *oc;
869 CPUClass *cc;
870 gchar **model_pieces;
871 const char *cpu_type;
872
873 model_pieces = g_strsplit(cpu_model, ",", 2);
874
875 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
876 if (oc == NULL) {
877 error_report("unable to find CPU model '%s'", model_pieces[0]);
878 g_strfreev(model_pieces);
879 exit(EXIT_FAILURE);
880 }
881
882 cpu_type = object_class_get_name(oc);
883 cc = CPU_CLASS(oc);
884 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
885 g_strfreev(model_pieces);
886 return cpu_type;
887}
888
Pranith Kumar406bc332017-07-12 17:51:42 -0400889#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200890static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000891{
Pranith Kumar406bc332017-07-12 17:51:42 -0400892 mmap_lock();
893 tb_lock();
894 tb_invalidate_phys_page_range(pc, pc + 1, 0);
895 tb_unlock();
896 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +0000897}
Pranith Kumar406bc332017-07-12 17:51:42 -0400898#else
899static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
900{
901 MemTxAttrs attrs;
902 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
903 int asidx = cpu_asidx_from_attrs(cpu, attrs);
904 if (phys != -1) {
905 /* Locks grabbed by tb_invalidate_phys_addr */
906 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Peter Maydellc874dc42018-05-31 14:50:52 +0100907 phys | (pc & ~TARGET_PAGE_MASK), attrs);
Pranith Kumar406bc332017-07-12 17:51:42 -0400908 }
909}
910#endif
bellardd720b932004-04-25 17:57:43 +0000911
Paul Brookc527ee82010-03-01 03:31:14 +0000912#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200913void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000914
915{
916}
917
Peter Maydell3ee887e2014-09-12 14:06:48 +0100918int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
919 int flags)
920{
921 return -ENOSYS;
922}
923
924void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
925{
926}
927
Andreas Färber75a34032013-09-02 16:57:02 +0200928int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000929 int flags, CPUWatchpoint **watchpoint)
930{
931 return -ENOSYS;
932}
933#else
pbrook6658ffb2007-03-16 23:58:11 +0000934/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200935int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000936 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000937{
aliguoric0ce9982008-11-25 22:13:57 +0000938 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000939
Peter Maydell05068c02014-09-12 14:06:48 +0100940 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700941 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200942 error_report("tried to set invalid watchpoint at %"
943 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000944 return -EINVAL;
945 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500946 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000947
aliguoria1d1bb32008-11-18 20:07:32 +0000948 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100949 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000950 wp->flags = flags;
951
aliguori2dc9f412008-11-18 20:56:59 +0000952 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200953 if (flags & BP_GDB) {
954 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
955 } else {
956 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
957 }
aliguoria1d1bb32008-11-18 20:07:32 +0000958
Andreas Färber31b030d2013-09-04 01:29:02 +0200959 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000960
961 if (watchpoint)
962 *watchpoint = wp;
963 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000964}
965
aliguoria1d1bb32008-11-18 20:07:32 +0000966/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200967int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000968 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000969{
aliguoria1d1bb32008-11-18 20:07:32 +0000970 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000971
Andreas Färberff4700b2013-08-26 18:23:18 +0200972 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100973 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000974 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200975 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000976 return 0;
977 }
978 }
aliguoria1d1bb32008-11-18 20:07:32 +0000979 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000980}
981
aliguoria1d1bb32008-11-18 20:07:32 +0000982/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200983void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000984{
Andreas Färberff4700b2013-08-26 18:23:18 +0200985 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000986
Andreas Färber31b030d2013-09-04 01:29:02 +0200987 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000988
Anthony Liguori7267c092011-08-20 22:09:37 -0500989 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000990}
991
aliguoria1d1bb32008-11-18 20:07:32 +0000992/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200993void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000994{
aliguoric0ce9982008-11-25 22:13:57 +0000995 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000996
Andreas Färberff4700b2013-08-26 18:23:18 +0200997 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200998 if (wp->flags & mask) {
999 cpu_watchpoint_remove_by_ref(cpu, wp);
1000 }
aliguoric0ce9982008-11-25 22:13:57 +00001001 }
aliguoria1d1bb32008-11-18 20:07:32 +00001002}
Peter Maydell05068c02014-09-12 14:06:48 +01001003
1004/* Return true if this watchpoint address matches the specified
1005 * access (ie the address range covered by the watchpoint overlaps
1006 * partially or completely with the address range covered by the
1007 * access).
1008 */
1009static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
1010 vaddr addr,
1011 vaddr len)
1012{
1013 /* We know the lengths are non-zero, but a little caution is
1014 * required to avoid errors in the case where the range ends
1015 * exactly at the top of the address space and so addr + len
1016 * wraps round to zero.
1017 */
1018 vaddr wpend = wp->vaddr + wp->len - 1;
1019 vaddr addrend = addr + len - 1;
1020
1021 return !(addr > wpend || wp->vaddr > addrend);
1022}
1023
Paul Brookc527ee82010-03-01 03:31:14 +00001024#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001025
1026/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001027int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001028 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001029{
aliguoric0ce9982008-11-25 22:13:57 +00001030 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001031
Anthony Liguori7267c092011-08-20 22:09:37 -05001032 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001033
1034 bp->pc = pc;
1035 bp->flags = flags;
1036
aliguori2dc9f412008-11-18 20:56:59 +00001037 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +02001038 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001039 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001040 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001041 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001042 }
aliguoria1d1bb32008-11-18 20:07:32 +00001043
Andreas Färberf0c3c502013-08-26 21:22:53 +02001044 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001045
Andreas Färber00b941e2013-06-29 18:55:54 +02001046 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +00001047 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +02001048 }
aliguoria1d1bb32008-11-18 20:07:32 +00001049 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001050}
1051
1052/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001053int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001054{
aliguoria1d1bb32008-11-18 20:07:32 +00001055 CPUBreakpoint *bp;
1056
Andreas Färberf0c3c502013-08-26 21:22:53 +02001057 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001058 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001059 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001060 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001061 }
bellard4c3a88a2003-07-26 12:06:08 +00001062 }
aliguoria1d1bb32008-11-18 20:07:32 +00001063 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001064}
1065
aliguoria1d1bb32008-11-18 20:07:32 +00001066/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001067void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001068{
Andreas Färberf0c3c502013-08-26 21:22:53 +02001069 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1070
1071 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001072
Anthony Liguori7267c092011-08-20 22:09:37 -05001073 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001074}
1075
1076/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001077void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001078{
aliguoric0ce9982008-11-25 22:13:57 +00001079 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001080
Andreas Färberf0c3c502013-08-26 21:22:53 +02001081 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001082 if (bp->flags & mask) {
1083 cpu_breakpoint_remove_by_ref(cpu, bp);
1084 }
aliguoric0ce9982008-11-25 22:13:57 +00001085 }
bellard4c3a88a2003-07-26 12:06:08 +00001086}
1087
bellardc33a3462003-07-29 20:50:33 +00001088/* enable or disable single step mode. EXCP_DEBUG is returned by the
1089 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +02001090void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001091{
Andreas Färbered2803d2013-06-21 20:20:45 +02001092 if (cpu->singlestep_enabled != enabled) {
1093 cpu->singlestep_enabled = enabled;
1094 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +02001095 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +02001096 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001097 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001098 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -07001099 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +00001100 }
bellardc33a3462003-07-29 20:50:33 +00001101 }
bellardc33a3462003-07-29 20:50:33 +00001102}
1103
Andreas Färbera47dddd2013-09-03 17:38:47 +02001104void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001105{
1106 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001107 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001108
1109 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001110 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001111 fprintf(stderr, "qemu: fatal: ");
1112 vfprintf(stderr, fmt, ap);
1113 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +02001114 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +01001115 if (qemu_log_separate()) {
Richard Henderson1ee73212016-09-22 15:17:10 -07001116 qemu_log_lock();
aliguori93fcfe32009-01-15 22:34:14 +00001117 qemu_log("qemu: fatal: ");
1118 qemu_log_vprintf(fmt, ap2);
1119 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +02001120 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001121 qemu_log_flush();
Richard Henderson1ee73212016-09-22 15:17:10 -07001122 qemu_log_unlock();
aliguori93fcfe32009-01-15 22:34:14 +00001123 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001124 }
pbrook493ae1f2007-11-23 16:53:59 +00001125 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001126 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +03001127 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +02001128#if defined(CONFIG_USER_ONLY)
1129 {
1130 struct sigaction act;
1131 sigfillset(&act.sa_mask);
1132 act.sa_handler = SIG_DFL;
1133 sigaction(SIGABRT, &act, NULL);
1134 }
1135#endif
bellard75012672003-06-21 13:11:07 +00001136 abort();
1137}
1138
bellard01243112004-01-04 15:48:17 +00001139#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -04001140/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001141static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1142{
1143 RAMBlock *block;
1144
Paolo Bonzini43771532013-09-09 17:58:40 +02001145 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001146 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +02001147 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001148 }
Peter Xu99e15582017-05-12 12:17:39 +08001149 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001150 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +02001151 goto found;
1152 }
1153 }
1154
1155 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1156 abort();
1157
1158found:
Paolo Bonzini43771532013-09-09 17:58:40 +02001159 /* It is safe to write mru_block outside the iothread lock. This
1160 * is what happens:
1161 *
1162 * mru_block = xxx
1163 * rcu_read_unlock()
1164 * xxx removed from list
1165 * rcu_read_lock()
1166 * read mru_block
1167 * mru_block = NULL;
1168 * call_rcu(reclaim_ramblock, xxx);
1169 * rcu_read_unlock()
1170 *
1171 * atomic_rcu_set is not needed here. The block was already published
1172 * when it was placed into the list. Here we're just making an extra
1173 * copy of the pointer.
1174 */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001175 ram_list.mru_block = block;
1176 return block;
1177}
1178
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001179static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001180{
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001181 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001182 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001183 RAMBlock *block;
1184 ram_addr_t end;
1185
1186 end = TARGET_PAGE_ALIGN(start + length);
1187 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +00001188
Mike Day0dc3f442013-09-05 14:41:35 -04001189 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +02001190 block = qemu_get_ram_block(start);
1191 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001192 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001193 CPU_FOREACH(cpu) {
1194 tlb_reset_dirty(cpu, start1, length);
1195 }
Mike Day0dc3f442013-09-05 14:41:35 -04001196 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +02001197}
1198
1199/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001200bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1201 ram_addr_t length,
1202 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001203{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001204 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001205 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001206 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001207
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001208 if (length == 0) {
1209 return false;
1210 }
1211
1212 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1213 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001214
1215 rcu_read_lock();
1216
1217 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1218
1219 while (page < end) {
1220 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1221 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1222 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1223
1224 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1225 offset, num);
1226 page += num;
1227 }
1228
1229 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001230
1231 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001232 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001233 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001234
1235 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001236}
1237
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001238DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
1239 (ram_addr_t start, ram_addr_t length, unsigned client)
1240{
1241 DirtyMemoryBlocks *blocks;
1242 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1243 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1244 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1245 DirtyBitmapSnapshot *snap;
1246 unsigned long page, end, dest;
1247
1248 snap = g_malloc0(sizeof(*snap) +
1249 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1250 snap->start = first;
1251 snap->end = last;
1252
1253 page = first >> TARGET_PAGE_BITS;
1254 end = last >> TARGET_PAGE_BITS;
1255 dest = 0;
1256
1257 rcu_read_lock();
1258
1259 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1260
1261 while (page < end) {
1262 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1263 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1264 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1265
1266 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1267 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1268 offset >>= BITS_PER_LEVEL;
1269
1270 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1271 blocks->blocks[idx] + offset,
1272 num);
1273 page += num;
1274 dest += num >> BITS_PER_LEVEL;
1275 }
1276
1277 rcu_read_unlock();
1278
1279 if (tcg_enabled()) {
1280 tlb_reset_dirty_range_all(start, length);
1281 }
1282
1283 return snap;
1284}
1285
1286bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1287 ram_addr_t start,
1288 ram_addr_t length)
1289{
1290 unsigned long page, end;
1291
1292 assert(start >= snap->start);
1293 assert(start + length <= snap->end);
1294
1295 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1296 page = (start - snap->start) >> TARGET_PAGE_BITS;
1297
1298 while (page < end) {
1299 if (test_bit(page, snap->dirty)) {
1300 return true;
1301 }
1302 page++;
1303 }
1304 return false;
1305}
1306
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001307/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001308hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001309 MemoryRegionSection *section,
1310 target_ulong vaddr,
1311 hwaddr paddr, hwaddr xlat,
1312 int prot,
1313 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001314{
Avi Kivitya8170e52012-10-23 12:30:10 +02001315 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001316 CPUWatchpoint *wp;
1317
Blue Swirlcc5bea62012-04-14 14:56:48 +00001318 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001319 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001320 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001321 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001322 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001323 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001324 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001325 }
1326 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001327 AddressSpaceDispatch *d;
1328
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001329 d = flatview_to_dispatch(section->fv);
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001330 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001331 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001332 }
1333
1334 /* Make accesses to pages with watchpoints go via the
1335 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001336 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001337 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001338 /* Avoid trapping reads of pages with a write breakpoint. */
1339 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001340 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001341 *address |= TLB_MMIO;
1342 break;
1343 }
1344 }
1345 }
1346
1347 return iotlb;
1348}
bellard9fa3e852004-01-04 18:06:42 +00001349#endif /* defined(CONFIG_USER_ONLY) */
1350
pbrooke2eef172008-06-08 01:09:01 +00001351#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001352
Anthony Liguoric227f092009-10-01 16:12:16 -05001353static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001354 uint16_t section);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001355static subpage_t *subpage_init(FlatView *fv, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001356
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001357static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
Igor Mammedova2b257d2014-10-31 16:38:37 +00001358 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001359
1360/*
1361 * Set a custom physical guest memory alloator.
1362 * Accelerators with unusual needs may need this. Hopefully, we can
1363 * get rid of it eventually.
1364 */
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001365void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
Markus Armbruster91138032013-07-31 15:11:08 +02001366{
1367 phys_mem_alloc = alloc;
1368}
1369
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001370static uint16_t phys_section_add(PhysPageMap *map,
1371 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001372{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001373 /* The physical section number is ORed with a page-aligned
1374 * pointer to produce the iotlb entries. Thus it should
1375 * never overflow into the page-aligned value.
1376 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001377 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001378
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001379 if (map->sections_nb == map->sections_nb_alloc) {
1380 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1381 map->sections = g_renew(MemoryRegionSection, map->sections,
1382 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001383 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001384 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001385 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001386 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001387}
1388
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001389static void phys_section_destroy(MemoryRegion *mr)
1390{
Don Slutz55b4e802015-11-30 17:11:04 -05001391 bool have_sub_page = mr->subpage;
1392
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001393 memory_region_unref(mr);
1394
Don Slutz55b4e802015-11-30 17:11:04 -05001395 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001396 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001397 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001398 g_free(subpage);
1399 }
1400}
1401
Paolo Bonzini60926662013-05-29 12:30:26 +02001402static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001403{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001404 while (map->sections_nb > 0) {
1405 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001406 phys_section_destroy(section->mr);
1407 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001408 g_free(map->sections);
1409 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001410}
1411
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001412static void register_subpage(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001413{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001414 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001415 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001416 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001417 & TARGET_PAGE_MASK;
Peter Xu003a0cf2017-05-15 16:50:57 +08001418 MemoryRegionSection *existing = phys_page_find(d, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001419 MemoryRegionSection subsection = {
1420 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001421 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001422 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001423 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001424
Avi Kivityf3705d52012-03-08 16:16:34 +02001425 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001426
Avi Kivityf3705d52012-03-08 16:16:34 +02001427 if (!(existing->mr->subpage)) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001428 subpage = subpage_init(fv, base);
1429 subsection.fv = fv;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001430 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001431 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001432 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001433 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001434 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001435 }
1436 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001437 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001438 subpage_register(subpage, start, end,
1439 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001440}
1441
1442
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001443static void register_multipage(FlatView *fv,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001444 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001445{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001446 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivitya8170e52012-10-23 12:30:10 +02001447 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001448 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001449 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1450 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001451
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001452 assert(num_pages);
1453 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001454}
1455
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10001456void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001457{
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001458 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001459 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001460
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001461 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1462 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1463 - now.offset_within_address_space;
1464
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001465 now.size = int128_min(int128_make64(left), now.size);
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001466 register_subpage(fv, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001467 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001468 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001469 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001470 while (int128_ne(remain.size, now.size)) {
1471 remain.size = int128_sub(remain.size, now.size);
1472 remain.offset_within_address_space += int128_get64(now.size);
1473 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001474 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001475 if (int128_lt(remain.size, page_size)) {
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001476 register_subpage(fv, &now);
Hu Tao88266242013-08-29 18:21:16 +08001477 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001478 now.size = page_size;
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001479 register_subpage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001480 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001481 now.size = int128_and(now.size, int128_neg(page_size));
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001482 register_multipage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001483 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001484 }
1485}
1486
Sheng Yang62a27442010-01-26 19:21:16 +08001487void qemu_flush_coalesced_mmio_buffer(void)
1488{
1489 if (kvm_enabled())
1490 kvm_flush_coalesced_mmio_buffer();
1491}
1492
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001493void qemu_mutex_lock_ramlist(void)
1494{
1495 qemu_mutex_lock(&ram_list.mutex);
1496}
1497
1498void qemu_mutex_unlock_ramlist(void)
1499{
1500 qemu_mutex_unlock(&ram_list.mutex);
1501}
1502
Peter Xube9b23c2017-05-12 12:17:41 +08001503void ram_block_dump(Monitor *mon)
1504{
1505 RAMBlock *block;
1506 char *psize;
1507
1508 rcu_read_lock();
1509 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1510 "Block Name", "PSize", "Offset", "Used", "Total");
1511 RAMBLOCK_FOREACH(block) {
1512 psize = size_to_str(block->page_size);
1513 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1514 " 0x%016" PRIx64 "\n", block->idstr, psize,
1515 (uint64_t)block->offset,
1516 (uint64_t)block->used_length,
1517 (uint64_t)block->max_length);
1518 g_free(psize);
1519 }
1520 rcu_read_unlock();
1521}
1522
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001523#ifdef __linux__
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001524/*
1525 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1526 * may or may not name the same files / on the same filesystem now as
1527 * when we actually open and map them. Iterate over the file
1528 * descriptors instead, and use qemu_fd_getpagesize().
1529 */
1530static int find_max_supported_pagesize(Object *obj, void *opaque)
1531{
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001532 long *hpsize_min = opaque;
1533
1534 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
David Gibson2b108082018-04-03 15:05:45 +10001535 long hpsize = host_memory_backend_pagesize(MEMORY_BACKEND(obj));
1536
David Gibson0de6e2a2018-04-03 14:55:11 +10001537 if (hpsize < *hpsize_min) {
1538 *hpsize_min = hpsize;
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001539 }
1540 }
1541
1542 return 0;
1543}
1544
1545long qemu_getrampagesize(void)
1546{
1547 long hpsize = LONG_MAX;
1548 long mainrampagesize;
1549 Object *memdev_root;
1550
David Gibson0de6e2a2018-04-03 14:55:11 +10001551 mainrampagesize = qemu_mempath_getpagesize(mem_path);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001552
1553 /* it's possible we have memory-backend objects with
1554 * hugepage-backed RAM. these may get mapped into system
1555 * address space via -numa parameters or memory hotplug
1556 * hooks. we want to take these into account, but we
1557 * also want to make sure these supported hugepage
1558 * sizes are applicable across the entire range of memory
1559 * we may boot from, so we take the min across all
1560 * backends, and assume normal pages in cases where a
1561 * backend isn't backed by hugepages.
1562 */
1563 memdev_root = object_resolve_path("/objects", NULL);
1564 if (memdev_root) {
1565 object_child_foreach(memdev_root, find_max_supported_pagesize, &hpsize);
1566 }
1567 if (hpsize == LONG_MAX) {
1568 /* No additional memory regions found ==> Report main RAM page size */
1569 return mainrampagesize;
1570 }
1571
1572 /* If NUMA is disabled or the NUMA nodes are not backed with a
1573 * memory-backend, then there is at least one node using "normal" RAM,
1574 * so if its page size is smaller we have got to report that size instead.
1575 */
1576 if (hpsize > mainrampagesize &&
1577 (nb_numa_nodes == 0 || numa_info[0].node_memdev == NULL)) {
1578 static bool warned;
1579 if (!warned) {
1580 error_report("Huge page support disabled (n/a for main memory).");
1581 warned = true;
1582 }
1583 return mainrampagesize;
1584 }
1585
1586 return hpsize;
1587}
1588#else
1589long qemu_getrampagesize(void)
1590{
1591 return getpagesize();
1592}
1593#endif
1594
1595#ifdef __linux__
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001596static int64_t get_file_size(int fd)
1597{
1598 int64_t size = lseek(fd, 0, SEEK_END);
1599 if (size < 0) {
1600 return -errno;
1601 }
1602 return size;
1603}
1604
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001605static int file_ram_open(const char *path,
1606 const char *region_name,
1607 bool *created,
1608 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001609{
1610 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001611 char *sanitized_name;
1612 char *c;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001613 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001614
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001615 *created = false;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001616 for (;;) {
1617 fd = open(path, O_RDWR);
1618 if (fd >= 0) {
1619 /* @path names an existing file, use it */
1620 break;
1621 }
1622 if (errno == ENOENT) {
1623 /* @path names a file that doesn't exist, create it */
1624 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1625 if (fd >= 0) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001626 *created = true;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001627 break;
1628 }
1629 } else if (errno == EISDIR) {
1630 /* @path names a directory, create a file there */
1631 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001632 sanitized_name = g_strdup(region_name);
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001633 for (c = sanitized_name; *c != '\0'; c++) {
1634 if (*c == '/') {
1635 *c = '_';
1636 }
1637 }
1638
1639 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1640 sanitized_name);
1641 g_free(sanitized_name);
1642
1643 fd = mkstemp(filename);
1644 if (fd >= 0) {
1645 unlink(filename);
1646 g_free(filename);
1647 break;
1648 }
1649 g_free(filename);
1650 }
1651 if (errno != EEXIST && errno != EINTR) {
1652 error_setg_errno(errp, errno,
1653 "can't open backing store %s for guest RAM",
1654 path);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001655 return -1;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001656 }
1657 /*
1658 * Try again on EINTR and EEXIST. The latter happens when
1659 * something else creates the file between our two open().
1660 */
1661 }
1662
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001663 return fd;
1664}
1665
1666static void *file_ram_alloc(RAMBlock *block,
1667 ram_addr_t memory,
1668 int fd,
1669 bool truncate,
1670 Error **errp)
1671{
1672 void *area;
1673
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001674 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang98376842017-12-11 15:28:04 +08001675 if (block->mr->align % block->page_size) {
1676 error_setg(errp, "alignment 0x%" PRIx64
1677 " must be multiples of page size 0x%zx",
1678 block->mr->align, block->page_size);
1679 return NULL;
1680 }
1681 block->mr->align = MAX(block->page_size, block->mr->align);
Haozhong Zhang83606682016-10-24 20:49:37 +08001682#if defined(__s390x__)
1683 if (kvm_enabled()) {
1684 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1685 }
1686#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001687
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001688 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001689 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001690 "or larger than page size 0x%zx",
1691 memory, block->page_size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001692 return NULL;
Haozhong Zhang1775f112016-11-02 09:05:51 +08001693 }
1694
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001695 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001696
1697 /*
1698 * ftruncate is not supported by hugetlbfs in older
1699 * hosts, so don't bother bailing out on errors.
1700 * If anything goes wrong with it under other filesystems,
1701 * mmap will fail.
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001702 *
1703 * Do not truncate the non-empty backend file to avoid corrupting
1704 * the existing data in the file. Disabling shrinking is not
1705 * enough. For example, the current vNVDIMM implementation stores
1706 * the guest NVDIMM labels at the end of the backend file. If the
1707 * backend file is later extended, QEMU will not be able to find
1708 * those labels. Therefore, extending the non-empty backend file
1709 * is disabled as well.
Marcelo Tosattic9027602010-03-01 20:25:08 -03001710 */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001711 if (truncate && ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001712 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001713 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001714
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001715 area = qemu_ram_mmap(fd, memory, block->mr->align,
1716 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001717 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001718 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001719 "unable to map backing store for guest RAM");
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001720 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001721 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001722
1723 if (mem_prealloc) {
Jitendra Kolhe1e356fc2017-02-24 09:01:43 +05301724 os_mem_prealloc(fd, area, memory, smp_cpus, errp);
Igor Mammedov056b68a2016-07-20 11:54:03 +02001725 if (errp && *errp) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001726 qemu_ram_munmap(area, memory);
1727 return NULL;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001728 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001729 }
1730
Alex Williamson04b16652010-07-02 11:13:17 -06001731 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001732 return area;
1733}
1734#endif
1735
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001736/* Allocate space within the ram_addr_t space that governs the
1737 * dirty bitmaps.
1738 * Called with the ramlist lock held.
1739 */
Alex Williamsond17b5282010-06-25 11:08:38 -06001740static ram_addr_t find_ram_offset(ram_addr_t size)
1741{
Alex Williamson04b16652010-07-02 11:13:17 -06001742 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001743 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001744
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001745 assert(size != 0); /* it would hand out same offset multiple times */
1746
Mike Day0dc3f442013-09-05 14:41:35 -04001747 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001748 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001749 }
Alex Williamson04b16652010-07-02 11:13:17 -06001750
Peter Xu99e15582017-05-12 12:17:39 +08001751 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001752 ram_addr_t candidate, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001753
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001754 /* Align blocks to start on a 'long' in the bitmap
1755 * which makes the bitmap sync'ing take the fast path.
1756 */
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001757 candidate = block->offset + block->max_length;
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001758 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
Alex Williamson04b16652010-07-02 11:13:17 -06001759
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001760 /* Search for the closest following block
1761 * and find the gap.
1762 */
Peter Xu99e15582017-05-12 12:17:39 +08001763 RAMBLOCK_FOREACH(next_block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001764 if (next_block->offset >= candidate) {
Alex Williamson04b16652010-07-02 11:13:17 -06001765 next = MIN(next, next_block->offset);
1766 }
1767 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001768
1769 /* If it fits remember our place and remember the size
1770 * of gap, but keep going so that we might find a smaller
1771 * gap to fill so avoiding fragmentation.
1772 */
1773 if (next - candidate >= size && next - candidate < mingap) {
1774 offset = candidate;
1775 mingap = next - candidate;
Alex Williamson04b16652010-07-02 11:13:17 -06001776 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001777
1778 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
Alex Williamson04b16652010-07-02 11:13:17 -06001779 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001780
1781 if (offset == RAM_ADDR_MAX) {
1782 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1783 (uint64_t)size);
1784 abort();
1785 }
1786
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001787 trace_find_ram_offset(size, offset);
1788
Alex Williamson04b16652010-07-02 11:13:17 -06001789 return offset;
1790}
1791
Juan Quintelab8c48992017-03-21 17:44:30 +01001792unsigned long last_ram_page(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001793{
Alex Williamsond17b5282010-06-25 11:08:38 -06001794 RAMBlock *block;
1795 ram_addr_t last = 0;
1796
Mike Day0dc3f442013-09-05 14:41:35 -04001797 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08001798 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001799 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001800 }
Mike Day0dc3f442013-09-05 14:41:35 -04001801 rcu_read_unlock();
Juan Quintelab8c48992017-03-21 17:44:30 +01001802 return last >> TARGET_PAGE_BITS;
Alex Williamsond17b5282010-06-25 11:08:38 -06001803}
1804
Jason Baronddb97f12012-08-02 15:44:16 -04001805static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1806{
1807 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001808
1809 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001810 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001811 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1812 if (ret) {
1813 perror("qemu_madvise");
1814 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1815 "but dump_guest_core=off specified\n");
1816 }
1817 }
1818}
1819
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001820const char *qemu_ram_get_idstr(RAMBlock *rb)
1821{
1822 return rb->idstr;
1823}
1824
Dr. David Alan Gilbert463a4ac2017-03-07 18:36:36 +00001825bool qemu_ram_is_shared(RAMBlock *rb)
1826{
1827 return rb->flags & RAM_SHARED;
1828}
1829
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +00001830/* Note: Only set at the start of postcopy */
1831bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
1832{
1833 return rb->flags & RAM_UF_ZEROPAGE;
1834}
1835
1836void qemu_ram_set_uf_zeroable(RAMBlock *rb)
1837{
1838 rb->flags |= RAM_UF_ZEROPAGE;
1839}
1840
Mike Dayae3a7042013-09-05 14:41:35 -04001841/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001842void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08001843{
Gongleifa53a0e2016-05-10 10:04:59 +08001844 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001845
Avi Kivityc5705a72011-12-20 15:59:12 +02001846 assert(new_block);
1847 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001848
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001849 if (dev) {
1850 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001851 if (id) {
1852 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001853 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001854 }
1855 }
1856 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1857
Gongleiab0a9952016-05-10 10:05:00 +08001858 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08001859 RAMBLOCK_FOREACH(block) {
Gongleifa53a0e2016-05-10 10:04:59 +08001860 if (block != new_block &&
1861 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001862 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1863 new_block->idstr);
1864 abort();
1865 }
1866 }
Mike Day0dc3f442013-09-05 14:41:35 -04001867 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001868}
1869
Mike Dayae3a7042013-09-05 14:41:35 -04001870/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001871void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08001872{
Mike Dayae3a7042013-09-05 14:41:35 -04001873 /* FIXME: arch_init.c assumes that this is not called throughout
1874 * migration. Ignore the problem since hot-unplug during migration
1875 * does not work anyway.
1876 */
Hu Tao20cfe882014-04-02 15:13:26 +08001877 if (block) {
1878 memset(block->idstr, 0, sizeof(block->idstr));
1879 }
1880}
1881
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001882size_t qemu_ram_pagesize(RAMBlock *rb)
1883{
1884 return rb->page_size;
1885}
1886
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00001887/* Returns the largest size of page in use */
1888size_t qemu_ram_pagesize_largest(void)
1889{
1890 RAMBlock *block;
1891 size_t largest = 0;
1892
Peter Xu99e15582017-05-12 12:17:39 +08001893 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00001894 largest = MAX(largest, qemu_ram_pagesize(block));
1895 }
1896
1897 return largest;
1898}
1899
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001900static int memory_try_enable_merging(void *addr, size_t len)
1901{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001902 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001903 /* disabled by the user */
1904 return 0;
1905 }
1906
1907 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1908}
1909
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001910/* Only legal before guest might have detected the memory size: e.g. on
1911 * incoming migration, or right after reset.
1912 *
1913 * As memory core doesn't know how is memory accessed, it is up to
1914 * resize callback to update device state and/or add assertions to detect
1915 * misuse, if necessary.
1916 */
Gongleifa53a0e2016-05-10 10:04:59 +08001917int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001918{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001919 assert(block);
1920
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001921 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001922
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001923 if (block->used_length == newsize) {
1924 return 0;
1925 }
1926
1927 if (!(block->flags & RAM_RESIZEABLE)) {
1928 error_setg_errno(errp, EINVAL,
1929 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1930 " in != 0x" RAM_ADDR_FMT, block->idstr,
1931 newsize, block->used_length);
1932 return -EINVAL;
1933 }
1934
1935 if (block->max_length < newsize) {
1936 error_setg_errno(errp, EINVAL,
1937 "Length too large: %s: 0x" RAM_ADDR_FMT
1938 " > 0x" RAM_ADDR_FMT, block->idstr,
1939 newsize, block->max_length);
1940 return -EINVAL;
1941 }
1942
1943 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1944 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001945 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1946 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001947 memory_region_set_size(block->mr, newsize);
1948 if (block->resized) {
1949 block->resized(block->idstr, newsize, block->host);
1950 }
1951 return 0;
1952}
1953
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001954/* Called with ram_list.mutex held */
1955static void dirty_memory_extend(ram_addr_t old_ram_size,
1956 ram_addr_t new_ram_size)
1957{
1958 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
1959 DIRTY_MEMORY_BLOCK_SIZE);
1960 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
1961 DIRTY_MEMORY_BLOCK_SIZE);
1962 int i;
1963
1964 /* Only need to extend if block count increased */
1965 if (new_num_blocks <= old_num_blocks) {
1966 return;
1967 }
1968
1969 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1970 DirtyMemoryBlocks *old_blocks;
1971 DirtyMemoryBlocks *new_blocks;
1972 int j;
1973
1974 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
1975 new_blocks = g_malloc(sizeof(*new_blocks) +
1976 sizeof(new_blocks->blocks[0]) * new_num_blocks);
1977
1978 if (old_num_blocks) {
1979 memcpy(new_blocks->blocks, old_blocks->blocks,
1980 old_num_blocks * sizeof(old_blocks->blocks[0]));
1981 }
1982
1983 for (j = old_num_blocks; j < new_num_blocks; j++) {
1984 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
1985 }
1986
1987 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
1988
1989 if (old_blocks) {
1990 g_free_rcu(old_blocks, rcu);
1991 }
1992 }
1993}
1994
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001995static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
Avi Kivityc5705a72011-12-20 15:59:12 +02001996{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001997 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001998 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001999 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002000 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002001
Juan Quintelab8c48992017-03-21 17:44:30 +01002002 old_ram_size = last_ram_page();
Avi Kivityc5705a72011-12-20 15:59:12 +02002003
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002004 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002005 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002006
2007 if (!new_block->host) {
2008 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002009 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002010 new_block->mr, &err);
2011 if (err) {
2012 error_propagate(errp, err);
2013 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002014 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002015 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002016 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002017 new_block->host = phys_mem_alloc(new_block->max_length,
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002018 &new_block->mr->align, shared);
Markus Armbruster39228252013-07-31 15:11:11 +02002019 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08002020 error_setg_errno(errp, errno,
2021 "cannot set up guest memory '%s'",
2022 memory_region_name(new_block->mr));
2023 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002024 return;
Markus Armbruster39228252013-07-31 15:11:11 +02002025 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002026 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002027 }
2028 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002029
Li Zhijiandd631692015-07-02 20:18:06 +08002030 new_ram_size = MAX(old_ram_size,
2031 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
2032 if (new_ram_size > old_ram_size) {
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002033 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08002034 }
Mike Day0d53d9f2015-01-21 13:45:24 +01002035 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
2036 * QLIST (which has an RCU-friendly variant) does not have insertion at
2037 * tail, so save the last element in last_block.
2038 */
Peter Xu99e15582017-05-12 12:17:39 +08002039 RAMBLOCK_FOREACH(block) {
Mike Day0d53d9f2015-01-21 13:45:24 +01002040 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002041 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002042 break;
2043 }
2044 }
2045 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002046 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002047 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002048 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002049 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04002050 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002051 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002052 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06002053
Mike Day0dc3f442013-09-05 14:41:35 -04002054 /* Write list before version */
2055 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002056 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002057 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002058
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002059 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01002060 new_block->used_length,
2061 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002062
Paolo Bonzinia904c912015-01-21 16:18:35 +01002063 if (new_block->host) {
2064 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2065 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08002066 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01002067 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzini0987d732016-12-21 00:31:36 +08002068 ram_block_notify_add(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002069 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002070}
2071
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002072#ifdef __linux__
Marc-André Lureau38b33622017-06-02 18:12:23 +04002073RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
2074 bool share, int fd,
2075 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002076{
2077 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002078 Error *local_err = NULL;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002079 int64_t file_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002080
2081 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002082 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08002083 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002084 }
2085
Marc-André Lureaue45e7ae2017-06-02 18:12:21 +04002086 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2087 error_setg(errp,
2088 "host lacks kvm mmu notifiers, -mem-path unsupported");
2089 return NULL;
2090 }
2091
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002092 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2093 /*
2094 * file_ram_alloc() needs to allocate just like
2095 * phys_mem_alloc, but we haven't bothered to provide
2096 * a hook there.
2097 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002098 error_setg(errp,
2099 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08002100 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002101 }
2102
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002103 size = HOST_PAGE_ALIGN(size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002104 file_size = get_file_size(fd);
2105 if (file_size > 0 && file_size < size) {
2106 error_setg(errp, "backing store %s size 0x%" PRIx64
2107 " does not match 'size' option 0x" RAM_ADDR_FMT,
2108 mem_path, file_size, size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002109 return NULL;
2110 }
2111
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002112 new_block = g_malloc0(sizeof(*new_block));
2113 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002114 new_block->used_length = size;
2115 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002116 new_block->flags = share ? RAM_SHARED : 0;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002117 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002118 if (!new_block->host) {
2119 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08002120 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002121 }
2122
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002123 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002124 if (local_err) {
2125 g_free(new_block);
2126 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002127 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002128 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002129 return new_block;
Marc-André Lureau38b33622017-06-02 18:12:23 +04002130
2131}
2132
2133
2134RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
2135 bool share, const char *mem_path,
2136 Error **errp)
2137{
2138 int fd;
2139 bool created;
2140 RAMBlock *block;
2141
2142 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2143 if (fd < 0) {
2144 return NULL;
2145 }
2146
2147 block = qemu_ram_alloc_from_fd(size, mr, share, fd, errp);
2148 if (!block) {
2149 if (created) {
2150 unlink(mem_path);
2151 }
2152 close(fd);
2153 return NULL;
2154 }
2155
2156 return block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002157}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002158#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002159
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002160static
Fam Zheng528f46a2016-03-01 14:18:18 +08002161RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2162 void (*resized)(const char*,
2163 uint64_t length,
2164 void *host),
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002165 void *host, bool resizeable, bool share,
Fam Zheng528f46a2016-03-01 14:18:18 +08002166 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002167{
2168 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002169 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002170
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002171 size = HOST_PAGE_ALIGN(size);
2172 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002173 new_block = g_malloc0(sizeof(*new_block));
2174 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002175 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002176 new_block->used_length = size;
2177 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002178 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002179 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002180 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002181 new_block->host = host;
2182 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002183 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002184 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002185 if (resizeable) {
2186 new_block->flags |= RAM_RESIZEABLE;
2187 }
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002188 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002189 if (local_err) {
2190 g_free(new_block);
2191 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002192 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002193 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002194 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002195}
2196
Fam Zheng528f46a2016-03-01 14:18:18 +08002197RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002198 MemoryRegion *mr, Error **errp)
2199{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002200 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2201 false, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002202}
2203
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002204RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2205 MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00002206{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002207 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2208 share, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002209}
2210
Fam Zheng528f46a2016-03-01 14:18:18 +08002211RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002212 void (*resized)(const char*,
2213 uint64_t length,
2214 void *host),
2215 MemoryRegion *mr, Error **errp)
2216{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002217 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2218 false, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00002219}
bellarde9a1ab12007-02-08 23:08:38 +00002220
Paolo Bonzini43771532013-09-09 17:58:40 +02002221static void reclaim_ramblock(RAMBlock *block)
2222{
2223 if (block->flags & RAM_PREALLOC) {
2224 ;
2225 } else if (xen_enabled()) {
2226 xen_invalidate_map_cache_entry(block->host);
2227#ifndef _WIN32
2228 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02002229 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02002230 close(block->fd);
2231#endif
2232 } else {
2233 qemu_anon_ram_free(block->host, block->max_length);
2234 }
2235 g_free(block);
2236}
2237
Fam Zhengf1060c52016-03-01 14:18:22 +08002238void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00002239{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02002240 if (!block) {
2241 return;
2242 }
2243
Paolo Bonzini0987d732016-12-21 00:31:36 +08002244 if (block->host) {
2245 ram_block_notify_remove(block->host, block->max_length);
2246 }
2247
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002248 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08002249 QLIST_REMOVE_RCU(block, next);
2250 ram_list.mru_block = NULL;
2251 /* Write list before version */
2252 smp_wmb();
2253 ram_list.version++;
2254 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002255 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00002256}
2257
Huang Yingcd19cfa2011-03-02 08:56:19 +01002258#ifndef _WIN32
2259void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2260{
2261 RAMBlock *block;
2262 ram_addr_t offset;
2263 int flags;
2264 void *area, *vaddr;
2265
Peter Xu99e15582017-05-12 12:17:39 +08002266 RAMBLOCK_FOREACH(block) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002267 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002268 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02002269 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002270 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002271 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02002272 } else if (xen_enabled()) {
2273 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002274 } else {
2275 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02002276 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002277 flags |= (block->flags & RAM_SHARED ?
2278 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02002279 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2280 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002281 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02002282 /*
2283 * Remap needs to match alloc. Accelerators that
2284 * set phys_mem_alloc never remap. If they did,
2285 * we'd need a remap hook here.
2286 */
2287 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2288
Huang Yingcd19cfa2011-03-02 08:56:19 +01002289 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2290 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2291 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002292 }
2293 if (area != vaddr) {
Alistair Francis493d89b2018-02-03 09:43:14 +01002294 error_report("Could not remap addr: "
2295 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2296 length, addr);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002297 exit(1);
2298 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002299 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002300 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002301 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01002302 }
2303 }
2304}
2305#endif /* !_WIN32 */
2306
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002307/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04002308 * This should not be used for general purpose DMA. Use address_space_map
2309 * or address_space_rw instead. For local memory (e.g. video ram) that the
2310 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04002311 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002312 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002313 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002314void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002315{
Gonglei3655cb92016-02-20 10:35:20 +08002316 RAMBlock *block = ram_block;
2317
2318 if (block == NULL) {
2319 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002320 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002321 }
Mike Dayae3a7042013-09-05 14:41:35 -04002322
2323 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002324 /* We need to check if the requested address is in the RAM
2325 * because we don't want to map the entire memory in QEMU.
2326 * In that case just map until the end of the page.
2327 */
2328 if (block->offset == 0) {
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002329 return xen_map_cache(addr, 0, 0, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002330 }
Mike Dayae3a7042013-09-05 14:41:35 -04002331
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002332 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002333 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002334 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00002335}
2336
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002337/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04002338 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04002339 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002340 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04002341 */
Gonglei3655cb92016-02-20 10:35:20 +08002342static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002343 hwaddr *size, bool lock)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002344{
Gonglei3655cb92016-02-20 10:35:20 +08002345 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002346 if (*size == 0) {
2347 return NULL;
2348 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002349
Gonglei3655cb92016-02-20 10:35:20 +08002350 if (block == NULL) {
2351 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002352 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002353 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002354 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002355
2356 if (xen_enabled() && block->host == NULL) {
2357 /* We need to check if the requested address is in the RAM
2358 * because we don't want to map the entire memory in QEMU.
2359 * In that case just map the requested area.
2360 */
2361 if (block->offset == 0) {
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002362 return xen_map_cache(addr, *size, lock, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002363 }
2364
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002365 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002366 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002367
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002368 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002369}
2370
Dr. David Alan Gilbertf90bb712018-03-12 17:20:57 +00002371/* Return the offset of a hostpointer within a ramblock */
2372ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2373{
2374 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2375 assert((uintptr_t)host >= (uintptr_t)rb->host);
2376 assert(res < rb->max_length);
2377
2378 return res;
2379}
2380
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002381/*
2382 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2383 * in that RAMBlock.
2384 *
2385 * ptr: Host pointer to look up
2386 * round_offset: If true round the result offset down to a page boundary
2387 * *ram_addr: set to result ram_addr
2388 * *offset: set to result offset within the RAMBlock
2389 *
2390 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04002391 *
2392 * By the time this function returns, the returned pointer is not protected
2393 * by RCU anymore. If the caller is not within an RCU critical section and
2394 * does not hold the iothread lock, it must have other means of protecting the
2395 * pointer, such as a reference to the region that includes the incoming
2396 * ram_addr_t.
2397 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002398RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002399 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00002400{
pbrook94a6b542009-04-11 17:15:54 +00002401 RAMBlock *block;
2402 uint8_t *host = ptr;
2403
Jan Kiszka868bb332011-06-21 22:59:09 +02002404 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02002405 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04002406 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02002407 ram_addr = xen_ram_addr_from_mapcache(ptr);
2408 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002409 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01002410 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002411 }
Mike Day0dc3f442013-09-05 14:41:35 -04002412 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002413 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002414 }
2415
Mike Day0dc3f442013-09-05 14:41:35 -04002416 rcu_read_lock();
2417 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002418 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002419 goto found;
2420 }
2421
Peter Xu99e15582017-05-12 12:17:39 +08002422 RAMBLOCK_FOREACH(block) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002423 /* This case append when the block is not mapped. */
2424 if (block->host == NULL) {
2425 continue;
2426 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002427 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002428 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06002429 }
pbrook94a6b542009-04-11 17:15:54 +00002430 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002431
Mike Day0dc3f442013-09-05 14:41:35 -04002432 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002433 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02002434
2435found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002436 *offset = (host - block->host);
2437 if (round_offset) {
2438 *offset &= TARGET_PAGE_MASK;
2439 }
Mike Day0dc3f442013-09-05 14:41:35 -04002440 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002441 return block;
2442}
2443
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002444/*
2445 * Finds the named RAMBlock
2446 *
2447 * name: The name of RAMBlock to find
2448 *
2449 * Returns: RAMBlock (or NULL if not found)
2450 */
2451RAMBlock *qemu_ram_block_by_name(const char *name)
2452{
2453 RAMBlock *block;
2454
Peter Xu99e15582017-05-12 12:17:39 +08002455 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002456 if (!strcmp(name, block->idstr)) {
2457 return block;
2458 }
2459 }
2460
2461 return NULL;
2462}
2463
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002464/* Some of the softmmu routines need to translate from a host pointer
2465 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002466ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002467{
2468 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02002469 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002470
Paolo Bonzinif615f392016-05-26 10:07:50 +02002471 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002472 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002473 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002474 }
2475
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002476 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002477}
Alex Williamsonf471a172010-06-11 11:11:42 -06002478
Peter Maydell27266272017-11-20 18:08:27 +00002479/* Called within RCU critical section. */
2480void memory_notdirty_write_prepare(NotDirtyInfo *ndi,
2481 CPUState *cpu,
2482 vaddr mem_vaddr,
2483 ram_addr_t ram_addr,
2484 unsigned size)
2485{
2486 ndi->cpu = cpu;
2487 ndi->ram_addr = ram_addr;
2488 ndi->mem_vaddr = mem_vaddr;
2489 ndi->size = size;
2490 ndi->locked = false;
2491
2492 assert(tcg_enabled());
2493 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
2494 ndi->locked = true;
2495 tb_lock();
2496 tb_invalidate_phys_page_fast(ram_addr, size);
2497 }
2498}
2499
2500/* Called within RCU critical section. */
2501void memory_notdirty_write_complete(NotDirtyInfo *ndi)
2502{
2503 if (ndi->locked) {
2504 tb_unlock();
2505 }
2506
2507 /* Set both VGA and migration bits for simplicity and to remove
2508 * the notdirty callback faster.
2509 */
2510 cpu_physical_memory_set_dirty_range(ndi->ram_addr, ndi->size,
2511 DIRTY_CLIENTS_NOCODE);
2512 /* we remove the notdirty callback only if the code has been
2513 flushed */
2514 if (!cpu_physical_memory_is_clean(ndi->ram_addr)) {
2515 tlb_set_dirty(ndi->cpu, ndi->mem_vaddr);
2516 }
2517}
2518
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002519/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002520static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002521 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002522{
Peter Maydell27266272017-11-20 18:08:27 +00002523 NotDirtyInfo ndi;
Alex Bennéeba051fb2016-10-27 16:10:16 +01002524
Peter Maydell27266272017-11-20 18:08:27 +00002525 memory_notdirty_write_prepare(&ndi, current_cpu, current_cpu->mem_io_vaddr,
2526 ram_addr, size);
2527
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002528 switch (size) {
2529 case 1:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002530 stb_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002531 break;
2532 case 2:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002533 stw_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002534 break;
2535 case 4:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002536 stl_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002537 break;
Andrew Baumannad528782017-10-13 11:19:13 -07002538 case 8:
2539 stq_p(qemu_map_ram_ptr(NULL, ram_addr), val);
2540 break;
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002541 default:
2542 abort();
2543 }
Peter Maydell27266272017-11-20 18:08:27 +00002544 memory_notdirty_write_complete(&ndi);
bellard1ccde1c2004-02-06 19:46:14 +00002545}
2546
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002547static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002548 unsigned size, bool is_write,
2549 MemTxAttrs attrs)
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002550{
2551 return is_write;
2552}
2553
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002554static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002555 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002556 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002557 .endianness = DEVICE_NATIVE_ENDIAN,
Andrew Baumannad528782017-10-13 11:19:13 -07002558 .valid = {
2559 .min_access_size = 1,
2560 .max_access_size = 8,
2561 .unaligned = false,
2562 },
2563 .impl = {
2564 .min_access_size = 1,
2565 .max_access_size = 8,
2566 .unaligned = false,
2567 },
bellard1ccde1c2004-02-06 19:46:14 +00002568};
2569
pbrook0f459d12008-06-09 00:20:13 +00002570/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002571static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002572{
Andreas Färber93afead2013-08-26 03:41:01 +02002573 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002574 CPUClass *cc = CPU_GET_CLASS(cpu);
pbrook0f459d12008-06-09 00:20:13 +00002575 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002576 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002577
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002578 assert(tcg_enabled());
Andreas Färberff4700b2013-08-26 18:23:18 +02002579 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002580 /* We re-entered the check after replacing the TB. Now raise
2581 * the debug interrupt so that is will trigger after the
2582 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002583 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002584 return;
2585 }
Andreas Färber93afead2013-08-26 03:41:01 +02002586 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Julian Brown40612002017-02-07 18:29:59 +00002587 vaddr = cc->adjust_watchpoint_address(cpu, vaddr, len);
Andreas Färberff4700b2013-08-26 18:23:18 +02002588 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002589 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2590 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002591 if (flags == BP_MEM_READ) {
2592 wp->flags |= BP_WATCHPOINT_HIT_READ;
2593 } else {
2594 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2595 }
2596 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002597 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002598 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002599 if (wp->flags & BP_CPU &&
2600 !cc->debug_check_watchpoint(cpu, wp)) {
2601 wp->flags &= ~BP_WATCHPOINT_HIT;
2602 continue;
2603 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002604 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002605
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002606 /* Both tb_lock and iothread_mutex will be reset when
2607 * cpu_loop_exit or cpu_loop_exit_noexc longjmp
2608 * back into the cpu_exec main loop.
KONRAD Frederica5e99822016-10-27 16:10:06 +01002609 */
2610 tb_lock();
Andreas Färber239c51a2013-09-01 17:12:23 +02002611 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002612 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002613 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002614 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002615 } else {
Richard Henderson9b990ee2017-10-13 10:50:02 -07002616 /* Force execution of one insn next time. */
2617 cpu->cflags_next_tb = 1 | curr_cflags();
Peter Maydell6886b982016-05-17 15:18:04 +01002618 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002619 }
aliguori06d55cc2008-11-18 20:24:06 +00002620 }
aliguori6e140f22008-11-18 20:37:55 +00002621 } else {
2622 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002623 }
2624 }
2625}
2626
pbrook6658ffb2007-03-16 23:58:11 +00002627/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2628 so these check for a hit then pass through to the normal out-of-line
2629 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002630static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2631 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002632{
Peter Maydell66b9b432015-04-26 16:49:24 +01002633 MemTxResult res;
2634 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002635 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2636 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002637
Peter Maydell66b9b432015-04-26 16:49:24 +01002638 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002639 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002640 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002641 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002642 break;
2643 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002644 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002645 break;
2646 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002647 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002648 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002649 case 8:
2650 data = address_space_ldq(as, addr, attrs, &res);
2651 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002652 default: abort();
2653 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002654 *pdata = data;
2655 return res;
2656}
2657
2658static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2659 uint64_t val, unsigned size,
2660 MemTxAttrs attrs)
2661{
2662 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002663 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2664 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002665
2666 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2667 switch (size) {
2668 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002669 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002670 break;
2671 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002672 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002673 break;
2674 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002675 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002676 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002677 case 8:
2678 address_space_stq(as, addr, val, attrs, &res);
2679 break;
Peter Maydell66b9b432015-04-26 16:49:24 +01002680 default: abort();
2681 }
2682 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002683}
2684
Avi Kivity1ec9b902012-01-02 12:47:48 +02002685static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002686 .read_with_attrs = watch_mem_read,
2687 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002688 .endianness = DEVICE_NATIVE_ENDIAN,
Paolo Bonzini306526b2017-10-17 14:16:05 +02002689 .valid = {
2690 .min_access_size = 1,
2691 .max_access_size = 8,
2692 .unaligned = false,
2693 },
2694 .impl = {
2695 .min_access_size = 1,
2696 .max_access_size = 8,
2697 .unaligned = false,
2698 },
pbrook6658ffb2007-03-16 23:58:11 +00002699};
pbrook6658ffb2007-03-16 23:58:11 +00002700
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01002701static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
2702 MemTxAttrs attrs, uint8_t *buf, int len);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002703static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
2704 const uint8_t *buf, int len);
2705static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
Peter Maydelleace72b2018-05-31 14:50:52 +01002706 bool is_write, MemTxAttrs attrs);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002707
Peter Maydellf25a49e2015-04-26 16:49:24 +01002708static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2709 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002710{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002711 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002712 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002713 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002714
blueswir1db7b5422007-05-26 17:36:03 +00002715#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002716 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002717 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002718#endif
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002719 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
Peter Maydell5c9eb022015-04-26 16:49:24 +01002720 if (res) {
2721 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002722 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002723 switch (len) {
2724 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002725 *data = ldub_p(buf);
2726 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002727 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002728 *data = lduw_p(buf);
2729 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002730 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002731 *data = ldl_p(buf);
2732 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002733 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002734 *data = ldq_p(buf);
2735 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002736 default:
2737 abort();
2738 }
blueswir1db7b5422007-05-26 17:36:03 +00002739}
2740
Peter Maydellf25a49e2015-04-26 16:49:24 +01002741static MemTxResult subpage_write(void *opaque, hwaddr addr,
2742 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002743{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002744 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002745 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002746
blueswir1db7b5422007-05-26 17:36:03 +00002747#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002748 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002749 " value %"PRIx64"\n",
2750 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002751#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002752 switch (len) {
2753 case 1:
2754 stb_p(buf, value);
2755 break;
2756 case 2:
2757 stw_p(buf, value);
2758 break;
2759 case 4:
2760 stl_p(buf, value);
2761 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002762 case 8:
2763 stq_p(buf, value);
2764 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002765 default:
2766 abort();
2767 }
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002768 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002769}
2770
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002771static bool subpage_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002772 unsigned len, bool is_write,
2773 MemTxAttrs attrs)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002774{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002775 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002776#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002777 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002778 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002779#endif
2780
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002781 return flatview_access_valid(subpage->fv, addr + subpage->base,
Peter Maydelleace72b2018-05-31 14:50:52 +01002782 len, is_write, attrs);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002783}
2784
Avi Kivity70c68e42012-01-02 12:32:48 +02002785static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002786 .read_with_attrs = subpage_read,
2787 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002788 .impl.min_access_size = 1,
2789 .impl.max_access_size = 8,
2790 .valid.min_access_size = 1,
2791 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002792 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002793 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002794};
2795
Anthony Liguoric227f092009-10-01 16:12:16 -05002796static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002797 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002798{
2799 int idx, eidx;
2800
2801 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2802 return -1;
2803 idx = SUBPAGE_IDX(start);
2804 eidx = SUBPAGE_IDX(end);
2805#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002806 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2807 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002808#endif
blueswir1db7b5422007-05-26 17:36:03 +00002809 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002810 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002811 }
2812
2813 return 0;
2814}
2815
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002816static subpage_t *subpage_init(FlatView *fv, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002817{
Anthony Liguoric227f092009-10-01 16:12:16 -05002818 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002819
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01002820 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002821 mmio->fv = fv;
aliguori1eec6142009-02-05 22:06:18 +00002822 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002823 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002824 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002825 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002826#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002827 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2828 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002829#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002830 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002831
2832 return mmio;
2833}
2834
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002835static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002836{
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002837 assert(fv);
Avi Kivity5312bd82012-02-12 18:32:55 +02002838 MemoryRegionSection section = {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002839 .fv = fv,
Avi Kivity5312bd82012-02-12 18:32:55 +02002840 .mr = mr,
2841 .offset_within_address_space = 0,
2842 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002843 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002844 };
2845
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002846 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002847}
2848
Peter Maydell8af36742017-12-13 17:52:28 +00002849static void readonly_mem_write(void *opaque, hwaddr addr,
2850 uint64_t val, unsigned size)
2851{
2852 /* Ignore any write to ROM. */
2853}
2854
2855static bool readonly_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002856 unsigned size, bool is_write,
2857 MemTxAttrs attrs)
Peter Maydell8af36742017-12-13 17:52:28 +00002858{
2859 return is_write;
2860}
2861
2862/* This will only be used for writes, because reads are special cased
2863 * to directly access the underlying host ram.
2864 */
2865static const MemoryRegionOps readonly_mem_ops = {
2866 .write = readonly_mem_write,
2867 .valid.accepts = readonly_mem_accepts,
2868 .endianness = DEVICE_NATIVE_ENDIAN,
2869 .valid = {
2870 .min_access_size = 1,
2871 .max_access_size = 8,
2872 .unaligned = false,
2873 },
2874 .impl = {
2875 .min_access_size = 1,
2876 .max_access_size = 8,
2877 .unaligned = false,
2878 },
2879};
2880
Peter Maydella54c87b2016-01-21 14:15:05 +00002881MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002882{
Peter Maydella54c87b2016-01-21 14:15:05 +00002883 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2884 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002885 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002886 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002887
2888 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002889}
2890
Avi Kivitye9179ce2009-06-14 11:38:52 +03002891static void io_mem_init(void)
2892{
Peter Maydell8af36742017-12-13 17:52:28 +00002893 memory_region_init_io(&io_mem_rom, NULL, &readonly_mem_ops,
2894 NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002895 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002896 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002897
2898 /* io_mem_notdirty calls tb_invalidate_phys_page_fast,
2899 * which can be called without the iothread mutex.
2900 */
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002901 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002902 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002903 memory_region_clear_global_locking(&io_mem_notdirty);
2904
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002905 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002906 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002907}
2908
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10002909AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
Avi Kivityac1970f2012-10-03 16:22:53 +02002910{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002911 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2912 uint16_t n;
2913
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002914 n = dummy_section(&d->map, fv, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002915 assert(n == PHYS_SECTION_UNASSIGNED);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002916 n = dummy_section(&d->map, fv, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002917 assert(n == PHYS_SECTION_NOTDIRTY);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002918 n = dummy_section(&d->map, fv, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002919 assert(n == PHYS_SECTION_ROM);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002920 n = dummy_section(&d->map, fv, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002921 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002922
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002923 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002924
2925 return d;
Paolo Bonzini00752702013-05-29 12:13:54 +02002926}
2927
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002928void address_space_dispatch_free(AddressSpaceDispatch *d)
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002929{
2930 phys_sections_free(&d->map);
2931 g_free(d);
2932}
2933
Avi Kivity1d711482012-10-02 18:54:45 +02002934static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002935{
Peter Maydell32857f42015-10-01 15:29:50 +01002936 CPUAddressSpace *cpuas;
2937 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002938
2939 /* since each CPU stores ram addresses in its TLB cache, we must
2940 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002941 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2942 cpu_reloading_memory_map();
2943 /* The CPU and TLB are protected by the iothread lock.
2944 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2945 * may have split the RCU critical section.
2946 */
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002947 d = address_space_to_dispatch(cpuas->as);
Alex Bennéef35e44e2016-10-21 16:34:18 +01002948 atomic_rcu_set(&cpuas->memory_dispatch, d);
Alex Bennéed10eb082016-11-14 14:17:28 +00002949 tlb_flush(cpuas->cpu);
Avi Kivity50c1e142012-02-08 21:36:02 +02002950}
2951
Avi Kivity62152b82011-07-26 14:26:14 +03002952static void memory_map_init(void)
2953{
Anthony Liguori7267c092011-08-20 22:09:37 -05002954 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002955
Paolo Bonzini57271d62013-11-07 17:14:37 +01002956 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002957 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002958
Anthony Liguori7267c092011-08-20 22:09:37 -05002959 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002960 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2961 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002962 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002963}
2964
2965MemoryRegion *get_system_memory(void)
2966{
2967 return system_memory;
2968}
2969
Avi Kivity309cb472011-08-08 16:09:03 +03002970MemoryRegion *get_system_io(void)
2971{
2972 return system_io;
2973}
2974
pbrooke2eef172008-06-08 01:09:01 +00002975#endif /* !defined(CONFIG_USER_ONLY) */
2976
bellard13eb76e2004-01-24 15:23:36 +00002977/* physical memory access (slow version, mainly for debug) */
2978#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002979int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002980 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002981{
2982 int l, flags;
2983 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002984 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002985
2986 while (len > 0) {
2987 page = addr & TARGET_PAGE_MASK;
2988 l = (page + TARGET_PAGE_SIZE) - addr;
2989 if (l > len)
2990 l = len;
2991 flags = page_get_flags(page);
2992 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002993 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002994 if (is_write) {
2995 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002996 return -1;
bellard579a97f2007-11-11 14:26:47 +00002997 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002998 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002999 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003000 memcpy(p, buf, l);
3001 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003002 } else {
3003 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003004 return -1;
bellard579a97f2007-11-11 14:26:47 +00003005 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003006 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003007 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003008 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003009 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003010 }
3011 len -= l;
3012 buf += l;
3013 addr += l;
3014 }
Paul Brooka68fe892010-03-01 00:08:59 +00003015 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003016}
bellard8df1cd02005-01-28 22:37:22 +00003017
bellard13eb76e2004-01-24 15:23:36 +00003018#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003019
Paolo Bonzini845b6212015-03-23 11:45:53 +01003020static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02003021 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003022{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003023 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003024 addr += memory_region_get_ram_addr(mr);
3025
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003026 /* No early return if dirty_log_mask is or becomes 0, because
3027 * cpu_physical_memory_set_dirty_range will still call
3028 * xen_modified_memory.
3029 */
3030 if (dirty_log_mask) {
3031 dirty_log_mask =
3032 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003033 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003034 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02003035 assert(tcg_enabled());
Alex Bennéeba051fb2016-10-27 16:10:16 +01003036 tb_lock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003037 tb_invalidate_phys_range(addr, addr + length);
Alex Bennéeba051fb2016-10-27 16:10:16 +01003038 tb_unlock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003039 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
3040 }
3041 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003042}
3043
Richard Henderson23326162013-07-08 14:55:59 -07003044static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02003045{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02003046 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07003047
3048 /* Regions are assumed to support 1-4 byte accesses unless
3049 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07003050 if (access_size_max == 0) {
3051 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003052 }
Richard Henderson23326162013-07-08 14:55:59 -07003053
3054 /* Bound the maximum access by the alignment of the address. */
3055 if (!mr->ops->impl.unaligned) {
3056 unsigned align_size_max = addr & -addr;
3057 if (align_size_max != 0 && align_size_max < access_size_max) {
3058 access_size_max = align_size_max;
3059 }
3060 }
3061
3062 /* Don't attempt accesses larger than the maximum. */
3063 if (l > access_size_max) {
3064 l = access_size_max;
3065 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01003066 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07003067
3068 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003069}
3070
Jan Kiszka4840f102015-06-18 18:47:22 +02003071static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02003072{
Jan Kiszka4840f102015-06-18 18:47:22 +02003073 bool unlocked = !qemu_mutex_iothread_locked();
3074 bool release_lock = false;
3075
3076 if (unlocked && mr->global_locking) {
3077 qemu_mutex_lock_iothread();
3078 unlocked = false;
3079 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003080 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003081 if (mr->flush_coalesced_mmio) {
3082 if (unlocked) {
3083 qemu_mutex_lock_iothread();
3084 }
3085 qemu_flush_coalesced_mmio_buffer();
3086 if (unlocked) {
3087 qemu_mutex_unlock_iothread();
3088 }
3089 }
3090
3091 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003092}
3093
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003094/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003095static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3096 MemTxAttrs attrs,
3097 const uint8_t *buf,
3098 int len, hwaddr addr1,
3099 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00003100{
bellard13eb76e2004-01-24 15:23:36 +00003101 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003102 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01003103 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02003104 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00003105
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003106 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003107 if (!memory_access_is_direct(mr, true)) {
3108 release_lock |= prepare_mmio_access(mr);
3109 l = memory_access_size(mr, l, addr1);
3110 /* XXX: could force current_cpu to NULL to avoid
3111 potential bugs */
3112 switch (l) {
3113 case 8:
3114 /* 64 bit write access */
3115 val = ldq_p(buf);
3116 result |= memory_region_dispatch_write(mr, addr1, val, 8,
3117 attrs);
3118 break;
3119 case 4:
3120 /* 32 bit write access */
Ladi Prosek6da67de2017-01-26 15:22:37 +01003121 val = (uint32_t)ldl_p(buf);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003122 result |= memory_region_dispatch_write(mr, addr1, val, 4,
3123 attrs);
3124 break;
3125 case 2:
3126 /* 16 bit write access */
3127 val = lduw_p(buf);
3128 result |= memory_region_dispatch_write(mr, addr1, val, 2,
3129 attrs);
3130 break;
3131 case 1:
3132 /* 8 bit write access */
3133 val = ldub_p(buf);
3134 result |= memory_region_dispatch_write(mr, addr1, val, 1,
3135 attrs);
3136 break;
3137 default:
3138 abort();
bellard13eb76e2004-01-24 15:23:36 +00003139 }
3140 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003141 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003142 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003143 memcpy(ptr, buf, l);
3144 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00003145 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003146
3147 if (release_lock) {
3148 qemu_mutex_unlock_iothread();
3149 release_lock = false;
3150 }
3151
bellard13eb76e2004-01-24 15:23:36 +00003152 len -= l;
3153 buf += l;
3154 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003155
3156 if (!len) {
3157 break;
3158 }
3159
3160 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003161 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003162 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02003163
Peter Maydell3b643492015-04-26 16:49:23 +01003164 return result;
bellard13eb76e2004-01-24 15:23:36 +00003165}
bellard8df1cd02005-01-28 22:37:22 +00003166
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003167/* Called from RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003168static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
3169 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003170{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003171 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003172 hwaddr addr1;
3173 MemoryRegion *mr;
3174 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003175
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003176 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003177 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003178 result = flatview_write_continue(fv, addr, attrs, buf, len,
3179 addr1, l, mr);
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003180
3181 return result;
3182}
3183
3184/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003185MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
3186 MemTxAttrs attrs, uint8_t *buf,
3187 int len, hwaddr addr1, hwaddr l,
3188 MemoryRegion *mr)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003189{
3190 uint8_t *ptr;
3191 uint64_t val;
3192 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003193 bool release_lock = false;
3194
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003195 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003196 if (!memory_access_is_direct(mr, false)) {
3197 /* I/O case */
3198 release_lock |= prepare_mmio_access(mr);
3199 l = memory_access_size(mr, l, addr1);
3200 switch (l) {
3201 case 8:
3202 /* 64 bit read access */
3203 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
3204 attrs);
3205 stq_p(buf, val);
3206 break;
3207 case 4:
3208 /* 32 bit read access */
3209 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
3210 attrs);
3211 stl_p(buf, val);
3212 break;
3213 case 2:
3214 /* 16 bit read access */
3215 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
3216 attrs);
3217 stw_p(buf, val);
3218 break;
3219 case 1:
3220 /* 8 bit read access */
3221 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
3222 attrs);
3223 stb_p(buf, val);
3224 break;
3225 default:
3226 abort();
3227 }
3228 } else {
3229 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003230 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003231 memcpy(buf, ptr, l);
3232 }
3233
3234 if (release_lock) {
3235 qemu_mutex_unlock_iothread();
3236 release_lock = false;
3237 }
3238
3239 len -= l;
3240 buf += l;
3241 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003242
3243 if (!len) {
3244 break;
3245 }
3246
3247 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003248 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003249 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003250
3251 return result;
3252}
3253
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003254/* Called from RCU critical section. */
3255static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
3256 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003257{
3258 hwaddr l;
3259 hwaddr addr1;
3260 MemoryRegion *mr;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003261
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003262 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003263 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003264 return flatview_read_continue(fv, addr, attrs, buf, len,
3265 addr1, l, mr);
Avi Kivityac1970f2012-10-03 16:22:53 +02003266}
3267
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003268MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
3269 MemTxAttrs attrs, uint8_t *buf, int len)
3270{
3271 MemTxResult result = MEMTX_OK;
3272 FlatView *fv;
3273
3274 if (len > 0) {
3275 rcu_read_lock();
3276 fv = address_space_to_flatview(as);
3277 result = flatview_read(fv, addr, attrs, buf, len);
3278 rcu_read_unlock();
3279 }
3280
3281 return result;
3282}
3283
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003284MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3285 MemTxAttrs attrs,
3286 const uint8_t *buf, int len)
3287{
3288 MemTxResult result = MEMTX_OK;
3289 FlatView *fv;
3290
3291 if (len > 0) {
3292 rcu_read_lock();
3293 fv = address_space_to_flatview(as);
3294 result = flatview_write(fv, addr, attrs, buf, len);
3295 rcu_read_unlock();
3296 }
3297
3298 return result;
3299}
3300
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003301MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
3302 uint8_t *buf, int len, bool is_write)
3303{
3304 if (is_write) {
3305 return address_space_write(as, addr, attrs, buf, len);
3306 } else {
3307 return address_space_read_full(as, addr, attrs, buf, len);
3308 }
3309}
3310
Avi Kivitya8170e52012-10-23 12:30:10 +02003311void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02003312 int len, int is_write)
3313{
Peter Maydell5c9eb022015-04-26 16:49:24 +01003314 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3315 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02003316}
3317
Alexander Graf582b55a2013-12-11 14:17:44 +01003318enum write_rom_type {
3319 WRITE_DATA,
3320 FLUSH_CACHE,
3321};
3322
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003323static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01003324 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00003325{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003326 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00003327 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003328 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003329 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00003330
Paolo Bonzini41063e12015-03-18 14:21:43 +01003331 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00003332 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003333 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003334 mr = address_space_translate(as, addr, &addr1, &l, true,
3335 MEMTXATTRS_UNSPECIFIED);
ths3b46e622007-09-17 08:09:54 +00003336
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003337 if (!(memory_region_is_ram(mr) ||
3338 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02003339 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003340 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00003341 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003342 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01003343 switch (type) {
3344 case WRITE_DATA:
3345 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01003346 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003347 break;
3348 case FLUSH_CACHE:
3349 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
3350 break;
3351 }
bellardd0ecd2a2006-04-23 17:14:48 +00003352 }
3353 len -= l;
3354 buf += l;
3355 addr += l;
3356 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003357 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00003358}
3359
Alexander Graf582b55a2013-12-11 14:17:44 +01003360/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003361void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01003362 const uint8_t *buf, int len)
3363{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003364 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01003365}
3366
3367void cpu_flush_icache_range(hwaddr start, int len)
3368{
3369 /*
3370 * This function should do the same thing as an icache flush that was
3371 * triggered from within the guest. For TCG we are always cache coherent,
3372 * so there is no need to flush anything. For KVM / Xen we need to flush
3373 * the host's instruction cache at least.
3374 */
3375 if (tcg_enabled()) {
3376 return;
3377 }
3378
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003379 cpu_physical_memory_write_rom_internal(&address_space_memory,
3380 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01003381}
3382
aliguori6d16c2f2009-01-22 16:59:11 +00003383typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003384 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00003385 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003386 hwaddr addr;
3387 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003388 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00003389} BounceBuffer;
3390
3391static BounceBuffer bounce;
3392
aliguoriba223c22009-01-22 16:59:16 +00003393typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08003394 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003395 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003396} MapClient;
3397
Fam Zheng38e047b2015-03-16 17:03:35 +08003398QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003399static QLIST_HEAD(map_client_list, MapClient) map_client_list
3400 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003401
Fam Zhenge95205e2015-03-16 17:03:37 +08003402static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00003403{
Blue Swirl72cf2d42009-09-12 07:36:22 +00003404 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003405 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003406}
3407
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003408static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00003409{
3410 MapClient *client;
3411
Blue Swirl72cf2d42009-09-12 07:36:22 +00003412 while (!QLIST_EMPTY(&map_client_list)) {
3413 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08003414 qemu_bh_schedule(client->bh);
3415 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00003416 }
3417}
3418
Fam Zhenge95205e2015-03-16 17:03:37 +08003419void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003420{
3421 MapClient *client = g_malloc(sizeof(*client));
3422
Fam Zheng38e047b2015-03-16 17:03:35 +08003423 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08003424 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00003425 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003426 if (!atomic_read(&bounce.in_use)) {
3427 cpu_notify_map_clients_locked();
3428 }
Fam Zheng38e047b2015-03-16 17:03:35 +08003429 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003430}
3431
Fam Zheng38e047b2015-03-16 17:03:35 +08003432void cpu_exec_init_all(void)
3433{
3434 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01003435 /* The data structures we set up here depend on knowing the page size,
3436 * so no more changes can be made after this point.
3437 * In an ideal world, nothing we did before we had finished the
3438 * machine setup would care about the target page size, and we could
3439 * do this much later, rather than requiring board models to state
3440 * up front what their requirements are.
3441 */
3442 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08003443 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01003444 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08003445 qemu_mutex_init(&map_client_list_lock);
3446}
3447
Fam Zhenge95205e2015-03-16 17:03:37 +08003448void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003449{
Fam Zhenge95205e2015-03-16 17:03:37 +08003450 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00003451
Fam Zhenge95205e2015-03-16 17:03:37 +08003452 qemu_mutex_lock(&map_client_list_lock);
3453 QLIST_FOREACH(client, &map_client_list, link) {
3454 if (client->bh == bh) {
3455 cpu_unregister_map_client_do(client);
3456 break;
3457 }
3458 }
3459 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003460}
3461
3462static void cpu_notify_map_clients(void)
3463{
Fam Zheng38e047b2015-03-16 17:03:35 +08003464 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003465 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08003466 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00003467}
3468
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003469static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
Peter Maydelleace72b2018-05-31 14:50:52 +01003470 bool is_write, MemTxAttrs attrs)
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003471{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003472 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003473 hwaddr l, xlat;
3474
3475 while (len > 0) {
3476 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003477 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003478 if (!memory_access_is_direct(mr, is_write)) {
3479 l = memory_access_size(mr, l, addr);
Peter Maydelleace72b2018-05-31 14:50:52 +01003480 if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003481 return false;
3482 }
3483 }
3484
3485 len -= l;
3486 addr += l;
3487 }
3488 return true;
3489}
3490
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003491bool address_space_access_valid(AddressSpace *as, hwaddr addr,
Peter Maydellfddffa42018-05-31 14:50:52 +01003492 int len, bool is_write,
3493 MemTxAttrs attrs)
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003494{
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003495 FlatView *fv;
3496 bool result;
3497
3498 rcu_read_lock();
3499 fv = address_space_to_flatview(as);
Peter Maydelleace72b2018-05-31 14:50:52 +01003500 result = flatview_access_valid(fv, addr, len, is_write, attrs);
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003501 rcu_read_unlock();
3502 return result;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003503}
3504
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003505static hwaddr
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003506flatview_extend_translation(FlatView *fv, hwaddr addr,
Peter Maydell53d07902018-05-31 14:50:52 +01003507 hwaddr target_len,
3508 MemoryRegion *mr, hwaddr base, hwaddr len,
3509 bool is_write, MemTxAttrs attrs)
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003510{
3511 hwaddr done = 0;
3512 hwaddr xlat;
3513 MemoryRegion *this_mr;
3514
3515 for (;;) {
3516 target_len -= len;
3517 addr += len;
3518 done += len;
3519 if (target_len == 0) {
3520 return done;
3521 }
3522
3523 len = target_len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003524 this_mr = flatview_translate(fv, addr, &xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +01003525 &len, is_write, attrs);
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003526 if (this_mr != mr || xlat != base + done) {
3527 return done;
3528 }
3529 }
3530}
3531
aliguori6d16c2f2009-01-22 16:59:11 +00003532/* Map a physical memory region into a host virtual address.
3533 * May map a subset of the requested range, given by and returned in *plen.
3534 * May return NULL if resources needed to perform the mapping are exhausted.
3535 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003536 * Use cpu_register_map_client() to know when retrying the map operation is
3537 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003538 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003539void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003540 hwaddr addr,
3541 hwaddr *plen,
Peter Maydellf26404f2018-05-31 14:50:52 +01003542 bool is_write,
3543 MemTxAttrs attrs)
aliguori6d16c2f2009-01-22 16:59:11 +00003544{
Avi Kivitya8170e52012-10-23 12:30:10 +02003545 hwaddr len = *plen;
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003546 hwaddr l, xlat;
3547 MemoryRegion *mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003548 void *ptr;
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003549 FlatView *fv;
aliguori6d16c2f2009-01-22 16:59:11 +00003550
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003551 if (len == 0) {
3552 return NULL;
3553 }
aliguori6d16c2f2009-01-22 16:59:11 +00003554
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003555 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003556 rcu_read_lock();
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003557 fv = address_space_to_flatview(as);
Peter Maydellefa99a22018-05-31 14:50:52 +01003558 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini41063e12015-03-18 14:21:43 +01003559
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003560 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003561 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01003562 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003563 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00003564 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02003565 /* Avoid unbounded allocations */
3566 l = MIN(l, TARGET_PAGE_SIZE);
3567 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003568 bounce.addr = addr;
3569 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003570
3571 memory_region_ref(mr);
3572 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003573 if (!is_write) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003574 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003575 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003576 }
aliguori6d16c2f2009-01-22 16:59:11 +00003577
Paolo Bonzini41063e12015-03-18 14:21:43 +01003578 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003579 *plen = l;
3580 return bounce.buffer;
3581 }
3582
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003583
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003584 memory_region_ref(mr);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003585 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
Peter Maydell53d07902018-05-31 14:50:52 +01003586 l, is_write, attrs);
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003587 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003588 rcu_read_unlock();
3589
3590 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003591}
3592
Avi Kivityac1970f2012-10-03 16:22:53 +02003593/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003594 * Will also mark the memory as dirty if is_write == 1. access_len gives
3595 * the amount of memory that was actually read or written by the caller.
3596 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003597void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3598 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003599{
3600 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003601 MemoryRegion *mr;
3602 ram_addr_t addr1;
3603
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003604 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003605 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003606 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003607 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003608 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003609 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003610 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003611 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003612 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003613 return;
3614 }
3615 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003616 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3617 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003618 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003619 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003620 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003621 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003622 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003623 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003624}
bellardd0ecd2a2006-04-23 17:14:48 +00003625
Avi Kivitya8170e52012-10-23 12:30:10 +02003626void *cpu_physical_memory_map(hwaddr addr,
3627 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003628 int is_write)
3629{
Peter Maydellf26404f2018-05-31 14:50:52 +01003630 return address_space_map(&address_space_memory, addr, plen, is_write,
3631 MEMTXATTRS_UNSPECIFIED);
Avi Kivityac1970f2012-10-03 16:22:53 +02003632}
3633
Avi Kivitya8170e52012-10-23 12:30:10 +02003634void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3635 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003636{
3637 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3638}
3639
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003640#define ARG1_DECL AddressSpace *as
3641#define ARG1 as
3642#define SUFFIX
3643#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
3644#define IS_DIRECT(mr, is_write) memory_access_is_direct(mr, is_write)
3645#define MAP_RAM(mr, ofs) qemu_map_ram_ptr((mr)->ram_block, ofs)
3646#define INVALIDATE(mr, ofs, len) invalidate_and_set_dirty(mr, ofs, len)
3647#define RCU_READ_LOCK(...) rcu_read_lock()
3648#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3649#include "memory_ldst.inc.c"
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003650
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003651int64_t address_space_cache_init(MemoryRegionCache *cache,
3652 AddressSpace *as,
3653 hwaddr addr,
3654 hwaddr len,
3655 bool is_write)
3656{
Paolo Bonzini48564042018-03-18 18:26:36 +01003657 AddressSpaceDispatch *d;
3658 hwaddr l;
3659 MemoryRegion *mr;
3660
3661 assert(len > 0);
3662
3663 l = len;
3664 cache->fv = address_space_get_flatview(as);
3665 d = flatview_to_dispatch(cache->fv);
3666 cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true);
3667
3668 mr = cache->mrs.mr;
3669 memory_region_ref(mr);
3670 if (memory_access_is_direct(mr, is_write)) {
Peter Maydell53d07902018-05-31 14:50:52 +01003671 /* We don't care about the memory attributes here as we're only
3672 * doing this if we found actual RAM, which behaves the same
3673 * regardless of attributes; so UNSPECIFIED is fine.
3674 */
Paolo Bonzini48564042018-03-18 18:26:36 +01003675 l = flatview_extend_translation(cache->fv, addr, len, mr,
Peter Maydell53d07902018-05-31 14:50:52 +01003676 cache->xlat, l, is_write,
3677 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003678 cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
3679 } else {
3680 cache->ptr = NULL;
3681 }
3682
3683 cache->len = l;
3684 cache->is_write = is_write;
3685 return l;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003686}
3687
3688void address_space_cache_invalidate(MemoryRegionCache *cache,
3689 hwaddr addr,
3690 hwaddr access_len)
3691{
Paolo Bonzini48564042018-03-18 18:26:36 +01003692 assert(cache->is_write);
3693 if (likely(cache->ptr)) {
3694 invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len);
3695 }
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003696}
3697
3698void address_space_cache_destroy(MemoryRegionCache *cache)
3699{
Paolo Bonzini48564042018-03-18 18:26:36 +01003700 if (!cache->mrs.mr) {
3701 return;
3702 }
3703
3704 if (xen_enabled()) {
3705 xen_invalidate_map_cache_entry(cache->ptr);
3706 }
3707 memory_region_unref(cache->mrs.mr);
3708 flatview_unref(cache->fv);
3709 cache->mrs.mr = NULL;
3710 cache->fv = NULL;
3711}
3712
3713/* Called from RCU critical section. This function has the same
3714 * semantics as address_space_translate, but it only works on a
3715 * predefined range of a MemoryRegion that was mapped with
3716 * address_space_cache_init.
3717 */
3718static inline MemoryRegion *address_space_translate_cached(
3719 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003720 hwaddr *plen, bool is_write, MemTxAttrs attrs)
Paolo Bonzini48564042018-03-18 18:26:36 +01003721{
3722 MemoryRegionSection section;
3723 MemoryRegion *mr;
3724 IOMMUMemoryRegion *iommu_mr;
3725 AddressSpace *target_as;
3726
3727 assert(!cache->ptr);
3728 *xlat = addr + cache->xlat;
3729
3730 mr = cache->mrs.mr;
3731 iommu_mr = memory_region_get_iommu(mr);
3732 if (!iommu_mr) {
3733 /* MMIO region. */
3734 return mr;
3735 }
3736
3737 section = address_space_translate_iommu(iommu_mr, xlat, plen,
3738 NULL, is_write, true,
Peter Maydell2f7b0092018-05-31 14:50:53 +01003739 &target_as, attrs);
Paolo Bonzini48564042018-03-18 18:26:36 +01003740 return section.mr;
3741}
3742
3743/* Called from RCU critical section. address_space_read_cached uses this
3744 * out of line function when the target is an MMIO or IOMMU region.
3745 */
3746void
3747address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3748 void *buf, int len)
3749{
3750 hwaddr addr1, l;
3751 MemoryRegion *mr;
3752
3753 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003754 mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
3755 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003756 flatview_read_continue(cache->fv,
3757 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3758 addr1, l, mr);
3759}
3760
3761/* Called from RCU critical section. address_space_write_cached uses this
3762 * out of line function when the target is an MMIO or IOMMU region.
3763 */
3764void
3765address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3766 const void *buf, int len)
3767{
3768 hwaddr addr1, l;
3769 MemoryRegion *mr;
3770
3771 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003772 mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
3773 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003774 flatview_write_continue(cache->fv,
3775 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3776 addr1, l, mr);
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003777}
3778
3779#define ARG1_DECL MemoryRegionCache *cache
3780#define ARG1 cache
Paolo Bonzini48564042018-03-18 18:26:36 +01003781#define SUFFIX _cached_slow
3782#define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
3783#define IS_DIRECT(mr, is_write) memory_access_is_direct(mr, is_write)
3784#define MAP_RAM(mr, ofs) (cache->ptr + (ofs - cache->xlat))
Paolo Bonzini90c4fe52017-04-03 13:41:28 +02003785#define INVALIDATE(mr, ofs, len) invalidate_and_set_dirty(mr, ofs, len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003786#define RCU_READ_LOCK() ((void)0)
3787#define RCU_READ_UNLOCK() ((void)0)
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003788#include "memory_ldst.inc.c"
3789
aliguori5e2972f2009-03-28 17:51:36 +00003790/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003791int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003792 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003793{
3794 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003795 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003796 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003797
Christian Borntraeger79ca7a12017-03-07 15:19:08 +01003798 cpu_synchronize_state(cpu);
bellard13eb76e2004-01-24 15:23:36 +00003799 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003800 int asidx;
3801 MemTxAttrs attrs;
3802
bellard13eb76e2004-01-24 15:23:36 +00003803 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003804 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3805 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003806 /* if no physical page mapped, return an error */
3807 if (phys_addr == -1)
3808 return -1;
3809 l = (page + TARGET_PAGE_SIZE) - addr;
3810 if (l > len)
3811 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003812 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003813 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003814 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3815 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003816 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003817 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3818 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003819 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003820 }
bellard13eb76e2004-01-24 15:23:36 +00003821 len -= l;
3822 buf += l;
3823 addr += l;
3824 }
3825 return 0;
3826}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003827
3828/*
3829 * Allows code that needs to deal with migration bitmaps etc to still be built
3830 * target independent.
3831 */
Juan Quintela20afaed2017-03-21 09:09:14 +01003832size_t qemu_target_page_size(void)
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003833{
Juan Quintela20afaed2017-03-21 09:09:14 +01003834 return TARGET_PAGE_SIZE;
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003835}
3836
Juan Quintela46d702b2017-04-24 21:03:48 +02003837int qemu_target_page_bits(void)
3838{
3839 return TARGET_PAGE_BITS;
3840}
3841
3842int qemu_target_page_bits_min(void)
3843{
3844 return TARGET_PAGE_BITS_MIN;
3845}
Paul Brooka68fe892010-03-01 00:08:59 +00003846#endif
bellard13eb76e2004-01-24 15:23:36 +00003847
Blue Swirl8e4a4242013-01-06 18:30:17 +00003848/*
3849 * A helper function for the _utterly broken_ virtio device model to find out if
3850 * it's running on a big endian machine. Don't do this at home kids!
3851 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003852bool target_words_bigendian(void);
3853bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003854{
3855#if defined(TARGET_WORDS_BIGENDIAN)
3856 return true;
3857#else
3858 return false;
3859#endif
3860}
3861
Wen Congyang76f35532012-05-07 12:04:18 +08003862#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003863bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003864{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003865 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003866 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003867 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003868
Paolo Bonzini41063e12015-03-18 14:21:43 +01003869 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003870 mr = address_space_translate(&address_space_memory,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003871 phys_addr, &phys_addr, &l, false,
3872 MEMTXATTRS_UNSPECIFIED);
Wen Congyang76f35532012-05-07 12:04:18 +08003873
Paolo Bonzini41063e12015-03-18 14:21:43 +01003874 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3875 rcu_read_unlock();
3876 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003877}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003878
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003879int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003880{
3881 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003882 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003883
Mike Day0dc3f442013-09-05 14:41:35 -04003884 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08003885 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003886 ret = func(block->idstr, block->host, block->offset,
3887 block->used_length, opaque);
3888 if (ret) {
3889 break;
3890 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003891 }
Mike Day0dc3f442013-09-05 14:41:35 -04003892 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003893 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003894}
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003895
3896/*
3897 * Unmap pages of memory from start to start+length such that
3898 * they a) read as 0, b) Trigger whatever fault mechanism
3899 * the OS provides for postcopy.
3900 * The pages must be unmapped by the end of the function.
3901 * Returns: 0 on success, none-0 on failure
3902 *
3903 */
3904int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
3905{
3906 int ret = -1;
3907
3908 uint8_t *host_startaddr = rb->host + start;
3909
3910 if ((uintptr_t)host_startaddr & (rb->page_size - 1)) {
3911 error_report("ram_block_discard_range: Unaligned start address: %p",
3912 host_startaddr);
3913 goto err;
3914 }
3915
3916 if ((start + length) <= rb->used_length) {
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003917 bool need_madvise, need_fallocate;
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003918 uint8_t *host_endaddr = host_startaddr + length;
3919 if ((uintptr_t)host_endaddr & (rb->page_size - 1)) {
3920 error_report("ram_block_discard_range: Unaligned end address: %p",
3921 host_endaddr);
3922 goto err;
3923 }
3924
3925 errno = ENOTSUP; /* If we are missing MADVISE etc */
3926
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003927 /* The logic here is messy;
3928 * madvise DONTNEED fails for hugepages
3929 * fallocate works on hugepages and shmem
3930 */
3931 need_madvise = (rb->page_size == qemu_host_page_size);
3932 need_fallocate = rb->fd != -1;
3933 if (need_fallocate) {
3934 /* For a file, this causes the area of the file to be zero'd
3935 * if read, and for hugetlbfs also causes it to be unmapped
3936 * so a userfault will trigger.
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00003937 */
3938#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
3939 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
3940 start, length);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003941 if (ret) {
3942 ret = -errno;
3943 error_report("ram_block_discard_range: Failed to fallocate "
3944 "%s:%" PRIx64 " +%zx (%d)",
3945 rb->idstr, start, length, ret);
3946 goto err;
3947 }
3948#else
3949 ret = -ENOSYS;
3950 error_report("ram_block_discard_range: fallocate not available/file"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003951 "%s:%" PRIx64 " +%zx (%d)",
3952 rb->idstr, start, length, ret);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003953 goto err;
3954#endif
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003955 }
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003956 if (need_madvise) {
3957 /* For normal RAM this causes it to be unmapped,
3958 * for shared memory it causes the local mapping to disappear
3959 * and to fall back on the file contents (which we just
3960 * fallocate'd away).
3961 */
3962#if defined(CONFIG_MADVISE)
3963 ret = madvise(host_startaddr, length, MADV_DONTNEED);
3964 if (ret) {
3965 ret = -errno;
3966 error_report("ram_block_discard_range: Failed to discard range "
3967 "%s:%" PRIx64 " +%zx (%d)",
3968 rb->idstr, start, length, ret);
3969 goto err;
3970 }
3971#else
3972 ret = -ENOSYS;
3973 error_report("ram_block_discard_range: MADVISE not available"
3974 "%s:%" PRIx64 " +%zx (%d)",
3975 rb->idstr, start, length, ret);
3976 goto err;
3977#endif
3978 }
3979 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
3980 need_madvise, need_fallocate, ret);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003981 } else {
3982 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
3983 "/%zx/" RAM_ADDR_FMT")",
3984 rb->idstr, start, length, rb->used_length);
3985 }
3986
3987err:
3988 return ret;
3989}
3990
Peter Maydellec3f8c92013-06-27 20:53:38 +01003991#endif
Yang Zhonga0be0c52017-07-03 18:12:13 +08003992
3993void page_size_init(void)
3994{
3995 /* NOTE: we can always suppose that qemu_host_page_size >=
3996 TARGET_PAGE_SIZE */
Yang Zhonga0be0c52017-07-03 18:12:13 +08003997 if (qemu_host_page_size == 0) {
3998 qemu_host_page_size = qemu_real_host_page_size;
3999 }
4000 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
4001 qemu_host_page_size = TARGET_PAGE_SIZE;
4002 }
4003 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
4004}
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004005
4006#if !defined(CONFIG_USER_ONLY)
4007
4008static void mtree_print_phys_entries(fprintf_function mon, void *f,
4009 int start, int end, int skip, int ptr)
4010{
4011 if (start == end - 1) {
4012 mon(f, "\t%3d ", start);
4013 } else {
4014 mon(f, "\t%3d..%-3d ", start, end - 1);
4015 }
4016 mon(f, " skip=%d ", skip);
4017 if (ptr == PHYS_MAP_NODE_NIL) {
4018 mon(f, " ptr=NIL");
4019 } else if (!skip) {
4020 mon(f, " ptr=#%d", ptr);
4021 } else {
4022 mon(f, " ptr=[%d]", ptr);
4023 }
4024 mon(f, "\n");
4025}
4026
4027#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
4028 int128_sub((size), int128_one())) : 0)
4029
4030void mtree_print_dispatch(fprintf_function mon, void *f,
4031 AddressSpaceDispatch *d, MemoryRegion *root)
4032{
4033 int i;
4034
4035 mon(f, " Dispatch\n");
4036 mon(f, " Physical sections\n");
4037
4038 for (i = 0; i < d->map.sections_nb; ++i) {
4039 MemoryRegionSection *s = d->map.sections + i;
4040 const char *names[] = { " [unassigned]", " [not dirty]",
4041 " [ROM]", " [watch]" };
4042
4043 mon(f, " #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx " %s%s%s%s%s",
4044 i,
4045 s->offset_within_address_space,
4046 s->offset_within_address_space + MR_SIZE(s->mr->size),
4047 s->mr->name ? s->mr->name : "(noname)",
4048 i < ARRAY_SIZE(names) ? names[i] : "",
4049 s->mr == root ? " [ROOT]" : "",
4050 s == d->mru_section ? " [MRU]" : "",
4051 s->mr->is_iommu ? " [iommu]" : "");
4052
4053 if (s->mr->alias) {
4054 mon(f, " alias=%s", s->mr->alias->name ?
4055 s->mr->alias->name : "noname");
4056 }
4057 mon(f, "\n");
4058 }
4059
4060 mon(f, " Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
4061 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
4062 for (i = 0; i < d->map.nodes_nb; ++i) {
4063 int j, jprev;
4064 PhysPageEntry prev;
4065 Node *n = d->map.nodes + i;
4066
4067 mon(f, " [%d]\n", i);
4068
4069 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
4070 PhysPageEntry *pe = *n + j;
4071
4072 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
4073 continue;
4074 }
4075
4076 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4077
4078 jprev = j;
4079 prev = *pe;
4080 }
4081
4082 if (jprev != ARRAY_SIZE(*n)) {
4083 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4084 }
4085 }
4086}
4087
4088#endif