blob: f6645ede0c234ba3f3c8af6a95e6c5c73e6c536b [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
bellard54936002003-05-13 00:25:15 +000021
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020022#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000023#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010024#include "exec/exec-all.h"
Juan Quintela51180422017-04-24 20:50:19 +020025#include "exec/target_page.h"
bellardb67d9a52008-05-23 09:57:34 +000026#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020027#include "hw/qdev-core.h"
Fam Zhengc7e002c2017-07-14 10:15:08 +080028#include "hw/qdev-properties.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010031#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010032#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020039#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010040#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020041#include "hw/hw.h"
42#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010043#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020044#include "sysemu/dma.h"
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +110045#include "sysemu/numa.h"
Christian Borntraeger79ca7a12017-03-07 15:19:08 +010046#include "sysemu/hw_accel.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020047#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010048#include "sysemu/xen-mapcache.h"
Daniel P. Berrange0ab8ed12017-01-25 16:14:15 +000049#include "trace-root.h"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +000050
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000051#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000052#include <linux/falloc.h>
53#endif
54
pbrook53a59602006-03-25 19:31:22 +000055#endif
Mike Day0dc3f442013-09-05 14:41:35 -040056#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020057#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000058#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030059#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000060
Paolo Bonzini022c62c2012-12-17 18:19:49 +010061#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020062#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030063#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020064
Bharata B Rao9dfeca72016-05-12 09:18:12 +053065#include "migration/vmstate.h"
66
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020067#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030068#ifndef _WIN32
69#include "qemu/mmap-alloc.h"
70#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020071
Peter Xube9b23c2017-05-12 12:17:41 +080072#include "monitor/monitor.h"
73
blueswir1db7b5422007-05-26 17:36:03 +000074//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000075
pbrook99773bd2006-04-16 15:14:59 +000076#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040077/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
78 * are protected by the ramlist lock.
79 */
Mike Day0d53d9f2015-01-21 13:45:24 +010080RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030081
82static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030083static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030084
Avi Kivityf6790af2012-10-02 20:13:51 +020085AddressSpace address_space_io;
86AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020087
Paolo Bonzini0844e002013-05-24 14:37:28 +020088MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020089static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020090
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080091/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
92#define RAM_PREALLOC (1 << 0)
93
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080094/* RAM is mmap-ed with MAP_SHARED */
95#define RAM_SHARED (1 << 1)
96
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020097/* Only a portion of RAM (used_length) is actually used, and migrated.
98 * This used_length size can change across reboots.
99 */
100#define RAM_RESIZEABLE (1 << 2)
101
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +0000102/* UFFDIO_ZEROPAGE is available on this RAMBlock to atomically
103 * zero the page and wake waiting processes.
104 * (Set during postcopy)
105 */
106#define RAM_UF_ZEROPAGE (1 << 3)
Cédric Le Goaterb895de52018-05-14 08:57:00 +0200107
108/* RAM can be migrated */
109#define RAM_MIGRATABLE (1 << 4)
pbrooke2eef172008-06-08 01:09:01 +0000110#endif
bellard9fa3e852004-01-04 18:06:42 +0000111
Peter Maydell20bccb82016-10-24 16:26:49 +0100112#ifdef TARGET_PAGE_BITS_VARY
113int target_page_bits;
114bool target_page_bits_decided;
115#endif
116
Andreas Färberbdc44642013-06-24 23:50:24 +0200117struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +0000118/* current CPU in the current thread. It is only valid inside
119 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200120__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000121/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000122 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000123 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100124int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000125
Yang Zhonga0be0c52017-07-03 18:12:13 +0800126uintptr_t qemu_host_page_size;
127intptr_t qemu_host_page_mask;
Yang Zhonga0be0c52017-07-03 18:12:13 +0800128
Peter Maydell20bccb82016-10-24 16:26:49 +0100129bool set_preferred_target_page_bits(int bits)
130{
131 /* The target page size is the lowest common denominator for all
132 * the CPUs in the system, so we can only make it smaller, never
133 * larger. And we can't make it smaller once we've committed to
134 * a particular size.
135 */
136#ifdef TARGET_PAGE_BITS_VARY
137 assert(bits >= TARGET_PAGE_BITS_MIN);
138 if (target_page_bits == 0 || target_page_bits > bits) {
139 if (target_page_bits_decided) {
140 return false;
141 }
142 target_page_bits = bits;
143 }
144#endif
145 return true;
146}
147
pbrooke2eef172008-06-08 01:09:01 +0000148#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200149
Peter Maydell20bccb82016-10-24 16:26:49 +0100150static void finalize_target_page_bits(void)
151{
152#ifdef TARGET_PAGE_BITS_VARY
153 if (target_page_bits == 0) {
154 target_page_bits = TARGET_PAGE_BITS_MIN;
155 }
156 target_page_bits_decided = true;
157#endif
158}
159
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200160typedef struct PhysPageEntry PhysPageEntry;
161
162struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200163 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200164 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200165 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200166 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200167};
168
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200169#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
170
Paolo Bonzini03f49952013-11-07 17:14:36 +0100171/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100172#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100173
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200174#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100175#define P_L2_SIZE (1 << P_L2_BITS)
176
177#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
178
179typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200180
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200181typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100182 struct rcu_head rcu;
183
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200184 unsigned sections_nb;
185 unsigned sections_nb_alloc;
186 unsigned nodes_nb;
187 unsigned nodes_nb_alloc;
188 Node *nodes;
189 MemoryRegionSection *sections;
190} PhysPageMap;
191
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200192struct AddressSpaceDispatch {
Fam Zheng729633c2016-03-01 14:18:24 +0800193 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200194 /* This is a multi-level map on the physical address space.
195 * The bottom level has pointers to MemoryRegionSections.
196 */
197 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200198 PhysPageMap map;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200199};
200
Jan Kiszka90260c62013-05-26 21:46:51 +0200201#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
202typedef struct subpage_t {
203 MemoryRegion iomem;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000204 FlatView *fv;
Jan Kiszka90260c62013-05-26 21:46:51 +0200205 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100206 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200207} subpage_t;
208
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200209#define PHYS_SECTION_UNASSIGNED 0
210#define PHYS_SECTION_NOTDIRTY 1
211#define PHYS_SECTION_ROM 2
212#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200213
pbrooke2eef172008-06-08 01:09:01 +0000214static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300215static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000216static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000217
Avi Kivity1ec9b902012-01-02 12:47:48 +0200218static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100219
220/**
221 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
222 * @cpu: the CPU whose AddressSpace this is
223 * @as: the AddressSpace itself
224 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
225 * @tcg_as_listener: listener for tracking changes to the AddressSpace
226 */
227struct CPUAddressSpace {
228 CPUState *cpu;
229 AddressSpace *as;
230 struct AddressSpaceDispatch *memory_dispatch;
231 MemoryListener tcg_as_listener;
232};
233
Gerd Hoffmann8deaf122017-04-21 11:16:25 +0200234struct DirtyBitmapSnapshot {
235 ram_addr_t start;
236 ram_addr_t end;
237 unsigned long dirty[];
238};
239
pbrook6658ffb2007-03-16 23:58:11 +0000240#endif
bellard54936002003-05-13 00:25:15 +0000241
Paul Brook6d9a1302010-02-28 23:55:53 +0000242#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200243
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200244static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200245{
Peter Lieven101420b2016-07-15 12:03:50 +0200246 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200247 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200248 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200249 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
250 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200251 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200252 }
253}
254
Paolo Bonzinidb946042015-05-21 15:12:29 +0200255static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200256{
257 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200258 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200259 PhysPageEntry e;
260 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200261
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200262 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200263 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200264 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200265 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200266
267 e.skip = leaf ? 0 : 1;
268 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100269 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200270 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200271 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200272 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200273}
274
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200275static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
276 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200277 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200278{
279 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100280 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200281
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200282 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200283 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200284 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200285 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100286 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200287
Paolo Bonzini03f49952013-11-07 17:14:36 +0100288 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200289 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200290 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200291 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200292 *index += step;
293 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200294 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200295 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200296 }
297 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200298 }
299}
300
Avi Kivityac1970f2012-10-03 16:22:53 +0200301static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200302 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200303 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000304{
Avi Kivity29990972012-02-13 20:21:20 +0200305 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200306 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000307
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200308 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000309}
310
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200311/* Compact a non leaf page entry. Simply detect that the entry has a single child,
312 * and update our entry so we can skip it and go directly to the destination.
313 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400314static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200315{
316 unsigned valid_ptr = P_L2_SIZE;
317 int valid = 0;
318 PhysPageEntry *p;
319 int i;
320
321 if (lp->ptr == PHYS_MAP_NODE_NIL) {
322 return;
323 }
324
325 p = nodes[lp->ptr];
326 for (i = 0; i < P_L2_SIZE; i++) {
327 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
328 continue;
329 }
330
331 valid_ptr = i;
332 valid++;
333 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400334 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200335 }
336 }
337
338 /* We can only compress if there's only one child. */
339 if (valid != 1) {
340 return;
341 }
342
343 assert(valid_ptr < P_L2_SIZE);
344
345 /* Don't compress if it won't fit in the # of bits we have. */
346 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
347 return;
348 }
349
350 lp->ptr = p[valid_ptr].ptr;
351 if (!p[valid_ptr].skip) {
352 /* If our only child is a leaf, make this a leaf. */
353 /* By design, we should have made this node a leaf to begin with so we
354 * should never reach here.
355 * But since it's so simple to handle this, let's do it just in case we
356 * change this rule.
357 */
358 lp->skip = 0;
359 } else {
360 lp->skip += p[valid_ptr].skip;
361 }
362}
363
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +1000364void address_space_dispatch_compact(AddressSpaceDispatch *d)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200365{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200366 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400367 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200368 }
369}
370
Fam Zheng29cb5332016-03-01 14:18:23 +0800371static inline bool section_covers_addr(const MemoryRegionSection *section,
372 hwaddr addr)
373{
374 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
375 * the section must cover the entire address space.
376 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700377 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800378 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700379 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800380}
381
Peter Xu003a0cf2017-05-15 16:50:57 +0800382static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
bellard92e873b2004-05-21 14:52:29 +0000383{
Peter Xu003a0cf2017-05-15 16:50:57 +0800384 PhysPageEntry lp = d->phys_map, *p;
385 Node *nodes = d->map.nodes;
386 MemoryRegionSection *sections = d->map.sections;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200387 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200388 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200389
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200390 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200391 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200392 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200393 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200394 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100395 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200396 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200397
Fam Zheng29cb5332016-03-01 14:18:23 +0800398 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200399 return &sections[lp.ptr];
400 } else {
401 return &sections[PHYS_SECTION_UNASSIGNED];
402 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200403}
404
Blue Swirle5548612012-04-21 13:08:33 +0000405bool memory_region_is_unassigned(MemoryRegion *mr)
406{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200407 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000408 && mr != &io_mem_watch;
409}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200410
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100411/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200412static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200413 hwaddr addr,
414 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200415{
Fam Zheng729633c2016-03-01 14:18:24 +0800416 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200417 subpage_t *subpage;
418
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100419 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
420 !section_covers_addr(section, addr)) {
Peter Xu003a0cf2017-05-15 16:50:57 +0800421 section = phys_page_find(d, addr);
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100422 atomic_set(&d->mru_section, section);
Fam Zheng729633c2016-03-01 14:18:24 +0800423 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200424 if (resolve_subpage && section->mr->subpage) {
425 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200426 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200427 }
428 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200429}
430
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100431/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200432static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200433address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200434 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200435{
436 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200437 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100438 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200439
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200440 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200441 /* Compute offset within MemoryRegionSection */
442 addr -= section->offset_within_address_space;
443
444 /* Compute offset within MemoryRegion */
445 *xlat = addr + section->offset_within_region;
446
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200447 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200448
449 /* MMIO registers can be expected to perform full-width accesses based only
450 * on their address, without considering adjacent registers that could
451 * decode to completely different MemoryRegions. When such registers
452 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
453 * regions overlap wildly. For this reason we cannot clamp the accesses
454 * here.
455 *
456 * If the length is small (as is the case for address_space_ldl/stl),
457 * everything works fine. If the incoming length is large, however,
458 * the caller really has to do the clamping through memory_access_size.
459 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200460 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200461 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200462 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
463 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200464 return section;
465}
Jan Kiszka90260c62013-05-26 21:46:51 +0200466
Peter Xud5e5faf2017-10-10 11:42:45 +0200467/**
Paolo Bonzinia411c842018-03-03 17:24:04 +0100468 * address_space_translate_iommu - translate an address through an IOMMU
469 * memory region and then through the target address space.
470 *
471 * @iommu_mr: the IOMMU memory region that we start the translation from
472 * @addr: the address to be translated through the MMU
473 * @xlat: the translated address offset within the destination memory region.
474 * It cannot be %NULL.
475 * @plen_out: valid read/write length of the translated address. It
476 * cannot be %NULL.
477 * @page_mask_out: page mask for the translated address. This
478 * should only be meaningful for IOMMU translated
479 * addresses, since there may be huge pages that this bit
480 * would tell. It can be %NULL if we don't care about it.
481 * @is_write: whether the translation operation is for write
482 * @is_mmio: whether this can be MMIO, set true if it can
483 * @target_as: the address space targeted by the IOMMU
Peter Maydell2f7b0092018-05-31 14:50:53 +0100484 * @attrs: transaction attributes
Paolo Bonzinia411c842018-03-03 17:24:04 +0100485 *
486 * This function is called from RCU critical section. It is the common
487 * part of flatview_do_translate and address_space_translate_cached.
488 */
489static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr,
490 hwaddr *xlat,
491 hwaddr *plen_out,
492 hwaddr *page_mask_out,
493 bool is_write,
494 bool is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100495 AddressSpace **target_as,
496 MemTxAttrs attrs)
Paolo Bonzinia411c842018-03-03 17:24:04 +0100497{
498 MemoryRegionSection *section;
499 hwaddr page_mask = (hwaddr)-1;
500
501 do {
502 hwaddr addr = *xlat;
503 IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
504 IOMMUTLBEntry iotlb = imrc->translate(iommu_mr, addr, is_write ?
505 IOMMU_WO : IOMMU_RO);
506
507 if (!(iotlb.perm & (1 << is_write))) {
508 goto unassigned;
509 }
510
511 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
512 | (addr & iotlb.addr_mask));
513 page_mask &= iotlb.addr_mask;
514 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
515 *target_as = iotlb.target_as;
516
517 section = address_space_translate_internal(
518 address_space_to_dispatch(iotlb.target_as), addr, xlat,
519 plen_out, is_mmio);
520
521 iommu_mr = memory_region_get_iommu(section->mr);
522 } while (unlikely(iommu_mr));
523
524 if (page_mask_out) {
525 *page_mask_out = page_mask;
526 }
527 return *section;
528
529unassigned:
530 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
531}
532
533/**
Peter Xud5e5faf2017-10-10 11:42:45 +0200534 * flatview_do_translate - translate an address in FlatView
535 *
536 * @fv: the flat view that we want to translate on
537 * @addr: the address to be translated in above address space
538 * @xlat: the translated address offset within memory region. It
539 * cannot be @NULL.
540 * @plen_out: valid read/write length of the translated address. It
541 * can be @NULL when we don't care about it.
542 * @page_mask_out: page mask for the translated address. This
543 * should only be meaningful for IOMMU translated
544 * addresses, since there may be huge pages that this bit
545 * would tell. It can be @NULL if we don't care about it.
546 * @is_write: whether the translation operation is for write
547 * @is_mmio: whether this can be MMIO, set true if it can
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200548 * @target_as: the address space targeted by the IOMMU
Peter Maydell49e14aa2018-05-31 14:50:53 +0100549 * @attrs: memory transaction attributes
Peter Xud5e5faf2017-10-10 11:42:45 +0200550 *
551 * This function is called from RCU critical section
552 */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000553static MemoryRegionSection flatview_do_translate(FlatView *fv,
554 hwaddr addr,
555 hwaddr *xlat,
Peter Xud5e5faf2017-10-10 11:42:45 +0200556 hwaddr *plen_out,
557 hwaddr *page_mask_out,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000558 bool is_write,
559 bool is_mmio,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100560 AddressSpace **target_as,
561 MemTxAttrs attrs)
Jan Kiszka90260c62013-05-26 21:46:51 +0200562{
Avi Kivity30951152012-10-30 13:47:46 +0200563 MemoryRegionSection *section;
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000564 IOMMUMemoryRegion *iommu_mr;
Peter Xud5e5faf2017-10-10 11:42:45 +0200565 hwaddr plen = (hwaddr)(-1);
566
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200567 if (!plen_out) {
568 plen_out = &plen;
Peter Xud5e5faf2017-10-10 11:42:45 +0200569 }
Avi Kivity30951152012-10-30 13:47:46 +0200570
Paolo Bonzinia411c842018-03-03 17:24:04 +0100571 section = address_space_translate_internal(
572 flatview_to_dispatch(fv), addr, xlat,
573 plen_out, is_mmio);
Avi Kivity30951152012-10-30 13:47:46 +0200574
Paolo Bonzinia411c842018-03-03 17:24:04 +0100575 iommu_mr = memory_region_get_iommu(section->mr);
576 if (unlikely(iommu_mr)) {
577 return address_space_translate_iommu(iommu_mr, xlat,
578 plen_out, page_mask_out,
579 is_write, is_mmio,
Peter Maydell2f7b0092018-05-31 14:50:53 +0100580 target_as, attrs);
Avi Kivity30951152012-10-30 13:47:46 +0200581 }
Peter Xud5e5faf2017-10-10 11:42:45 +0200582 if (page_mask_out) {
Paolo Bonzinia411c842018-03-03 17:24:04 +0100583 /* Not behind an IOMMU, use default page size. */
584 *page_mask_out = ~TARGET_PAGE_MASK;
Peter Xud5e5faf2017-10-10 11:42:45 +0200585 }
586
Peter Xua7640402017-05-17 16:57:42 +0800587 return *section;
Peter Xua7640402017-05-17 16:57:42 +0800588}
589
590/* Called from RCU critical section */
591IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
Peter Maydell7446eb02018-05-31 14:50:53 +0100592 bool is_write, MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800593{
594 MemoryRegionSection section;
Peter Xu076a93d2017-10-10 11:42:46 +0200595 hwaddr xlat, page_mask;
Peter Xua7640402017-05-17 16:57:42 +0800596
Peter Xu076a93d2017-10-10 11:42:46 +0200597 /*
598 * This can never be MMIO, and we don't really care about plen,
599 * but page mask.
600 */
601 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100602 NULL, &page_mask, is_write, false, &as,
603 attrs);
Peter Xua7640402017-05-17 16:57:42 +0800604
605 /* Illegal translation */
606 if (section.mr == &io_mem_unassigned) {
607 goto iotlb_fail;
608 }
609
610 /* Convert memory region offset into address space offset */
611 xlat += section.offset_within_address_space -
612 section.offset_within_region;
613
Peter Xua7640402017-05-17 16:57:42 +0800614 return (IOMMUTLBEntry) {
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000615 .target_as = as,
Peter Xu076a93d2017-10-10 11:42:46 +0200616 .iova = addr & ~page_mask,
617 .translated_addr = xlat & ~page_mask,
618 .addr_mask = page_mask,
Peter Xua7640402017-05-17 16:57:42 +0800619 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
620 .perm = IOMMU_RW,
621 };
622
623iotlb_fail:
624 return (IOMMUTLBEntry) {0};
625}
626
627/* Called from RCU critical section */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000628MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +0100629 hwaddr *plen, bool is_write,
630 MemTxAttrs attrs)
Peter Xua7640402017-05-17 16:57:42 +0800631{
632 MemoryRegion *mr;
633 MemoryRegionSection section;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000634 AddressSpace *as = NULL;
Peter Xua7640402017-05-17 16:57:42 +0800635
636 /* This can be MMIO, so setup MMIO bit. */
Peter Xud5e5faf2017-10-10 11:42:45 +0200637 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
Peter Maydell49e14aa2018-05-31 14:50:53 +0100638 is_write, true, &as, attrs);
Peter Xua7640402017-05-17 16:57:42 +0800639 mr = section.mr;
640
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000641 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100642 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700643 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100644 }
645
Avi Kivity30951152012-10-30 13:47:46 +0200646 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200647}
648
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100649/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200650MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000651address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200652 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200653{
Avi Kivity30951152012-10-30 13:47:46 +0200654 MemoryRegionSection *section;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100655 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000656
657 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200658
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000659 assert(!memory_region_is_iommu(section->mr));
Avi Kivity30951152012-10-30 13:47:46 +0200660 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200661}
bellard9fa3e852004-01-04 18:06:42 +0000662#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000663
Andreas Färberb170fce2013-01-20 20:23:22 +0100664#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000665
Juan Quintelae59fb372009-09-29 22:48:21 +0200666static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200667{
Andreas Färber259186a2013-01-17 18:51:17 +0100668 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200669
aurel323098dba2009-03-07 21:28:24 +0000670 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
671 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100672 cpu->interrupt_request &= ~0x01;
Alex Bennéed10eb082016-11-14 14:17:28 +0000673 tlb_flush(cpu);
pbrook9656f322008-07-01 20:01:19 +0000674
Pavel Dovgalyuk15a356c2018-01-10 16:48:46 +0300675 /* loadvm has just updated the content of RAM, bypassing the
676 * usual mechanisms that ensure we flush TBs for writes to
677 * memory we've translated code from. So we must flush all TBs,
678 * which will now be stale.
679 */
680 tb_flush(cpu);
681
pbrook9656f322008-07-01 20:01:19 +0000682 return 0;
683}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200684
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400685static int cpu_common_pre_load(void *opaque)
686{
687 CPUState *cpu = opaque;
688
Paolo Bonziniadee6422014-12-19 12:53:14 +0100689 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400690
691 return 0;
692}
693
694static bool cpu_common_exception_index_needed(void *opaque)
695{
696 CPUState *cpu = opaque;
697
Paolo Bonziniadee6422014-12-19 12:53:14 +0100698 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400699}
700
701static const VMStateDescription vmstate_cpu_common_exception_index = {
702 .name = "cpu_common/exception_index",
703 .version_id = 1,
704 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200705 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400706 .fields = (VMStateField[]) {
707 VMSTATE_INT32(exception_index, CPUState),
708 VMSTATE_END_OF_LIST()
709 }
710};
711
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300712static bool cpu_common_crash_occurred_needed(void *opaque)
713{
714 CPUState *cpu = opaque;
715
716 return cpu->crash_occurred;
717}
718
719static const VMStateDescription vmstate_cpu_common_crash_occurred = {
720 .name = "cpu_common/crash_occurred",
721 .version_id = 1,
722 .minimum_version_id = 1,
723 .needed = cpu_common_crash_occurred_needed,
724 .fields = (VMStateField[]) {
725 VMSTATE_BOOL(crash_occurred, CPUState),
726 VMSTATE_END_OF_LIST()
727 }
728};
729
Andreas Färber1a1562f2013-06-17 04:09:11 +0200730const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200731 .name = "cpu_common",
732 .version_id = 1,
733 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400734 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200735 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200736 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100737 VMSTATE_UINT32(halted, CPUState),
738 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200739 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400740 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200741 .subsections = (const VMStateDescription*[]) {
742 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300743 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200744 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200745 }
746};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200747
pbrook9656f322008-07-01 20:01:19 +0000748#endif
749
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100750CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400751{
Andreas Färberbdc44642013-06-24 23:50:24 +0200752 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400753
Andreas Färberbdc44642013-06-24 23:50:24 +0200754 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100755 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200756 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100757 }
Glauber Costa950f1472009-06-09 12:15:18 -0400758 }
759
Andreas Färberbdc44642013-06-24 23:50:24 +0200760 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400761}
762
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000763#if !defined(CONFIG_USER_ONLY)
Peter Xu80ceb072017-11-23 17:23:32 +0800764void cpu_address_space_init(CPUState *cpu, int asidx,
765 const char *prefix, MemoryRegion *mr)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000766{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000767 CPUAddressSpace *newas;
Peter Xu80ceb072017-11-23 17:23:32 +0800768 AddressSpace *as = g_new0(AddressSpace, 1);
Peter Xu87a621d2017-11-23 17:23:33 +0800769 char *as_name;
Peter Xu80ceb072017-11-23 17:23:32 +0800770
771 assert(mr);
Peter Xu87a621d2017-11-23 17:23:33 +0800772 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
773 address_space_init(as, mr, as_name);
774 g_free(as_name);
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000775
776 /* Target code should have set num_ases before calling us */
777 assert(asidx < cpu->num_ases);
778
Peter Maydell56943e82016-01-21 14:15:04 +0000779 if (asidx == 0) {
780 /* address space 0 gets the convenience alias */
781 cpu->as = as;
782 }
783
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000784 /* KVM cannot currently support multiple address spaces. */
785 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000786
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000787 if (!cpu->cpu_ases) {
788 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000789 }
Peter Maydell32857f42015-10-01 15:29:50 +0100790
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000791 newas = &cpu->cpu_ases[asidx];
792 newas->cpu = cpu;
793 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000794 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000795 newas->tcg_as_listener.commit = tcg_commit;
796 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000797 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000798}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000799
800AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
801{
802 /* Return the AddressSpace corresponding to the specified index */
803 return cpu->cpu_ases[asidx].as;
804}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000805#endif
806
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200807void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530808{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530809 CPUClass *cc = CPU_GET_CLASS(cpu);
810
Paolo Bonzini267f6852016-08-28 03:45:14 +0200811 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530812
813 if (cc->vmsd != NULL) {
814 vmstate_unregister(NULL, cc->vmsd, cpu);
815 }
816 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
817 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
818 }
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530819}
820
Fam Zhengc7e002c2017-07-14 10:15:08 +0800821Property cpu_common_props[] = {
822#ifndef CONFIG_USER_ONLY
823 /* Create a memory property for softmmu CPU object,
824 * so users can wire up its memory. (This can't go in qom/cpu.c
825 * because that file is compiled only once for both user-mode
826 * and system builds.) The default if no link is set up is to use
827 * the system address space.
828 */
829 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
830 MemoryRegion *),
831#endif
832 DEFINE_PROP_END_OF_LIST(),
833};
834
Laurent Vivier39e329e2016-10-20 13:26:02 +0200835void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000836{
Peter Maydell56943e82016-01-21 14:15:04 +0000837 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000838 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000839
Eduardo Habkost291135b2015-04-27 17:00:33 -0300840#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300841 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000842 cpu->memory = system_memory;
843 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300844#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200845}
846
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200847void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200848{
Richard Henderson55c3cee2017-10-15 19:02:42 -0700849 CPUClass *cc = CPU_GET_CLASS(cpu);
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000850 static bool tcg_target_initialized;
Eduardo Habkost291135b2015-04-27 17:00:33 -0300851
Paolo Bonzini267f6852016-08-28 03:45:14 +0200852 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200853
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000854 if (tcg_enabled() && !tcg_target_initialized) {
855 tcg_target_initialized = true;
Richard Henderson55c3cee2017-10-15 19:02:42 -0700856 cc->tcg_initialize();
857 }
858
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200859#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200860 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200861 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200862 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100863 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200864 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100865 }
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200866#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000867}
868
Igor Mammedov2278b932018-02-07 11:40:26 +0100869const char *parse_cpu_model(const char *cpu_model)
870{
871 ObjectClass *oc;
872 CPUClass *cc;
873 gchar **model_pieces;
874 const char *cpu_type;
875
876 model_pieces = g_strsplit(cpu_model, ",", 2);
877
878 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
879 if (oc == NULL) {
880 error_report("unable to find CPU model '%s'", model_pieces[0]);
881 g_strfreev(model_pieces);
882 exit(EXIT_FAILURE);
883 }
884
885 cpu_type = object_class_get_name(oc);
886 cc = CPU_CLASS(oc);
887 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
888 g_strfreev(model_pieces);
889 return cpu_type;
890}
891
Pranith Kumar406bc332017-07-12 17:51:42 -0400892#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200893static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000894{
Pranith Kumar406bc332017-07-12 17:51:42 -0400895 mmap_lock();
896 tb_lock();
897 tb_invalidate_phys_page_range(pc, pc + 1, 0);
898 tb_unlock();
899 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +0000900}
Pranith Kumar406bc332017-07-12 17:51:42 -0400901#else
902static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
903{
904 MemTxAttrs attrs;
905 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
906 int asidx = cpu_asidx_from_attrs(cpu, attrs);
907 if (phys != -1) {
908 /* Locks grabbed by tb_invalidate_phys_addr */
909 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Peter Maydellc874dc42018-05-31 14:50:52 +0100910 phys | (pc & ~TARGET_PAGE_MASK), attrs);
Pranith Kumar406bc332017-07-12 17:51:42 -0400911 }
912}
913#endif
bellardd720b932004-04-25 17:57:43 +0000914
Paul Brookc527ee82010-03-01 03:31:14 +0000915#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200916void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000917
918{
919}
920
Peter Maydell3ee887e2014-09-12 14:06:48 +0100921int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
922 int flags)
923{
924 return -ENOSYS;
925}
926
927void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
928{
929}
930
Andreas Färber75a34032013-09-02 16:57:02 +0200931int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000932 int flags, CPUWatchpoint **watchpoint)
933{
934 return -ENOSYS;
935}
936#else
pbrook6658ffb2007-03-16 23:58:11 +0000937/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200938int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000939 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000940{
aliguoric0ce9982008-11-25 22:13:57 +0000941 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000942
Peter Maydell05068c02014-09-12 14:06:48 +0100943 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700944 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200945 error_report("tried to set invalid watchpoint at %"
946 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000947 return -EINVAL;
948 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500949 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000950
aliguoria1d1bb32008-11-18 20:07:32 +0000951 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100952 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000953 wp->flags = flags;
954
aliguori2dc9f412008-11-18 20:56:59 +0000955 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200956 if (flags & BP_GDB) {
957 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
958 } else {
959 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
960 }
aliguoria1d1bb32008-11-18 20:07:32 +0000961
Andreas Färber31b030d2013-09-04 01:29:02 +0200962 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000963
964 if (watchpoint)
965 *watchpoint = wp;
966 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000967}
968
aliguoria1d1bb32008-11-18 20:07:32 +0000969/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200970int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000971 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000972{
aliguoria1d1bb32008-11-18 20:07:32 +0000973 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000974
Andreas Färberff4700b2013-08-26 18:23:18 +0200975 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100976 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000977 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200978 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000979 return 0;
980 }
981 }
aliguoria1d1bb32008-11-18 20:07:32 +0000982 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000983}
984
aliguoria1d1bb32008-11-18 20:07:32 +0000985/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200986void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000987{
Andreas Färberff4700b2013-08-26 18:23:18 +0200988 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000989
Andreas Färber31b030d2013-09-04 01:29:02 +0200990 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000991
Anthony Liguori7267c092011-08-20 22:09:37 -0500992 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000993}
994
aliguoria1d1bb32008-11-18 20:07:32 +0000995/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200996void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000997{
aliguoric0ce9982008-11-25 22:13:57 +0000998 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000999
Andreas Färberff4700b2013-08-26 18:23:18 +02001000 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +02001001 if (wp->flags & mask) {
1002 cpu_watchpoint_remove_by_ref(cpu, wp);
1003 }
aliguoric0ce9982008-11-25 22:13:57 +00001004 }
aliguoria1d1bb32008-11-18 20:07:32 +00001005}
Peter Maydell05068c02014-09-12 14:06:48 +01001006
1007/* Return true if this watchpoint address matches the specified
1008 * access (ie the address range covered by the watchpoint overlaps
1009 * partially or completely with the address range covered by the
1010 * access).
1011 */
1012static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
1013 vaddr addr,
1014 vaddr len)
1015{
1016 /* We know the lengths are non-zero, but a little caution is
1017 * required to avoid errors in the case where the range ends
1018 * exactly at the top of the address space and so addr + len
1019 * wraps round to zero.
1020 */
1021 vaddr wpend = wp->vaddr + wp->len - 1;
1022 vaddr addrend = addr + len - 1;
1023
1024 return !(addr > wpend || wp->vaddr > addrend);
1025}
1026
Paul Brookc527ee82010-03-01 03:31:14 +00001027#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001028
1029/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001030int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001031 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001032{
aliguoric0ce9982008-11-25 22:13:57 +00001033 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001034
Anthony Liguori7267c092011-08-20 22:09:37 -05001035 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001036
1037 bp->pc = pc;
1038 bp->flags = flags;
1039
aliguori2dc9f412008-11-18 20:56:59 +00001040 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +02001041 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001042 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001043 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001044 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +02001045 }
aliguoria1d1bb32008-11-18 20:07:32 +00001046
Andreas Färberf0c3c502013-08-26 21:22:53 +02001047 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001048
Andreas Färber00b941e2013-06-29 18:55:54 +02001049 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +00001050 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +02001051 }
aliguoria1d1bb32008-11-18 20:07:32 +00001052 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001053}
1054
1055/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001056int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001057{
aliguoria1d1bb32008-11-18 20:07:32 +00001058 CPUBreakpoint *bp;
1059
Andreas Färberf0c3c502013-08-26 21:22:53 +02001060 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001061 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001062 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001063 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001064 }
bellard4c3a88a2003-07-26 12:06:08 +00001065 }
aliguoria1d1bb32008-11-18 20:07:32 +00001066 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001067}
1068
aliguoria1d1bb32008-11-18 20:07:32 +00001069/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001070void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001071{
Andreas Färberf0c3c502013-08-26 21:22:53 +02001072 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1073
1074 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001075
Anthony Liguori7267c092011-08-20 22:09:37 -05001076 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001077}
1078
1079/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001080void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001081{
aliguoric0ce9982008-11-25 22:13:57 +00001082 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001083
Andreas Färberf0c3c502013-08-26 21:22:53 +02001084 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001085 if (bp->flags & mask) {
1086 cpu_breakpoint_remove_by_ref(cpu, bp);
1087 }
aliguoric0ce9982008-11-25 22:13:57 +00001088 }
bellard4c3a88a2003-07-26 12:06:08 +00001089}
1090
bellardc33a3462003-07-29 20:50:33 +00001091/* enable or disable single step mode. EXCP_DEBUG is returned by the
1092 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +02001093void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001094{
Andreas Färbered2803d2013-06-21 20:20:45 +02001095 if (cpu->singlestep_enabled != enabled) {
1096 cpu->singlestep_enabled = enabled;
1097 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +02001098 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +02001099 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001100 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001101 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -07001102 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +00001103 }
bellardc33a3462003-07-29 20:50:33 +00001104 }
bellardc33a3462003-07-29 20:50:33 +00001105}
1106
Andreas Färbera47dddd2013-09-03 17:38:47 +02001107void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001108{
1109 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001110 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001111
1112 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001113 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001114 fprintf(stderr, "qemu: fatal: ");
1115 vfprintf(stderr, fmt, ap);
1116 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +02001117 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +01001118 if (qemu_log_separate()) {
Richard Henderson1ee73212016-09-22 15:17:10 -07001119 qemu_log_lock();
aliguori93fcfe32009-01-15 22:34:14 +00001120 qemu_log("qemu: fatal: ");
1121 qemu_log_vprintf(fmt, ap2);
1122 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +02001123 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001124 qemu_log_flush();
Richard Henderson1ee73212016-09-22 15:17:10 -07001125 qemu_log_unlock();
aliguori93fcfe32009-01-15 22:34:14 +00001126 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001127 }
pbrook493ae1f2007-11-23 16:53:59 +00001128 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001129 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +03001130 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +02001131#if defined(CONFIG_USER_ONLY)
1132 {
1133 struct sigaction act;
1134 sigfillset(&act.sa_mask);
1135 act.sa_handler = SIG_DFL;
Peter Maydell8347c182018-05-15 19:27:00 +01001136 act.sa_flags = 0;
Riku Voipiofd052bf2010-01-25 14:30:49 +02001137 sigaction(SIGABRT, &act, NULL);
1138 }
1139#endif
bellard75012672003-06-21 13:11:07 +00001140 abort();
1141}
1142
bellard01243112004-01-04 15:48:17 +00001143#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -04001144/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001145static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1146{
1147 RAMBlock *block;
1148
Paolo Bonzini43771532013-09-09 17:58:40 +02001149 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001150 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +02001151 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001152 }
Peter Xu99e15582017-05-12 12:17:39 +08001153 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001154 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +02001155 goto found;
1156 }
1157 }
1158
1159 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1160 abort();
1161
1162found:
Paolo Bonzini43771532013-09-09 17:58:40 +02001163 /* It is safe to write mru_block outside the iothread lock. This
1164 * is what happens:
1165 *
1166 * mru_block = xxx
1167 * rcu_read_unlock()
1168 * xxx removed from list
1169 * rcu_read_lock()
1170 * read mru_block
1171 * mru_block = NULL;
1172 * call_rcu(reclaim_ramblock, xxx);
1173 * rcu_read_unlock()
1174 *
1175 * atomic_rcu_set is not needed here. The block was already published
1176 * when it was placed into the list. Here we're just making an extra
1177 * copy of the pointer.
1178 */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001179 ram_list.mru_block = block;
1180 return block;
1181}
1182
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001183static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001184{
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001185 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001186 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001187 RAMBlock *block;
1188 ram_addr_t end;
1189
1190 end = TARGET_PAGE_ALIGN(start + length);
1191 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +00001192
Mike Day0dc3f442013-09-05 14:41:35 -04001193 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +02001194 block = qemu_get_ram_block(start);
1195 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001196 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001197 CPU_FOREACH(cpu) {
1198 tlb_reset_dirty(cpu, start1, length);
1199 }
Mike Day0dc3f442013-09-05 14:41:35 -04001200 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +02001201}
1202
1203/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001204bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1205 ram_addr_t length,
1206 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001207{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001208 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001209 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001210 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001211
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001212 if (length == 0) {
1213 return false;
1214 }
1215
1216 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1217 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001218
1219 rcu_read_lock();
1220
1221 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1222
1223 while (page < end) {
1224 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1225 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1226 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1227
1228 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1229 offset, num);
1230 page += num;
1231 }
1232
1233 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001234
1235 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001236 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001237 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001238
1239 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001240}
1241
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001242DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
1243 (ram_addr_t start, ram_addr_t length, unsigned client)
1244{
1245 DirtyMemoryBlocks *blocks;
1246 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1247 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1248 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1249 DirtyBitmapSnapshot *snap;
1250 unsigned long page, end, dest;
1251
1252 snap = g_malloc0(sizeof(*snap) +
1253 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1254 snap->start = first;
1255 snap->end = last;
1256
1257 page = first >> TARGET_PAGE_BITS;
1258 end = last >> TARGET_PAGE_BITS;
1259 dest = 0;
1260
1261 rcu_read_lock();
1262
1263 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1264
1265 while (page < end) {
1266 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1267 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1268 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1269
1270 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1271 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1272 offset >>= BITS_PER_LEVEL;
1273
1274 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1275 blocks->blocks[idx] + offset,
1276 num);
1277 page += num;
1278 dest += num >> BITS_PER_LEVEL;
1279 }
1280
1281 rcu_read_unlock();
1282
1283 if (tcg_enabled()) {
1284 tlb_reset_dirty_range_all(start, length);
1285 }
1286
1287 return snap;
1288}
1289
1290bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1291 ram_addr_t start,
1292 ram_addr_t length)
1293{
1294 unsigned long page, end;
1295
1296 assert(start >= snap->start);
1297 assert(start + length <= snap->end);
1298
1299 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1300 page = (start - snap->start) >> TARGET_PAGE_BITS;
1301
1302 while (page < end) {
1303 if (test_bit(page, snap->dirty)) {
1304 return true;
1305 }
1306 page++;
1307 }
1308 return false;
1309}
1310
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001311/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001312hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001313 MemoryRegionSection *section,
1314 target_ulong vaddr,
1315 hwaddr paddr, hwaddr xlat,
1316 int prot,
1317 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001318{
Avi Kivitya8170e52012-10-23 12:30:10 +02001319 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001320 CPUWatchpoint *wp;
1321
Blue Swirlcc5bea62012-04-14 14:56:48 +00001322 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001323 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001324 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001325 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001326 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001327 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001328 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001329 }
1330 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001331 AddressSpaceDispatch *d;
1332
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001333 d = flatview_to_dispatch(section->fv);
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001334 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001335 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001336 }
1337
1338 /* Make accesses to pages with watchpoints go via the
1339 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001340 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001341 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001342 /* Avoid trapping reads of pages with a write breakpoint. */
1343 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001344 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001345 *address |= TLB_MMIO;
1346 break;
1347 }
1348 }
1349 }
1350
1351 return iotlb;
1352}
bellard9fa3e852004-01-04 18:06:42 +00001353#endif /* defined(CONFIG_USER_ONLY) */
1354
pbrooke2eef172008-06-08 01:09:01 +00001355#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001356
Anthony Liguoric227f092009-10-01 16:12:16 -05001357static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001358 uint16_t section);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001359static subpage_t *subpage_init(FlatView *fv, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001360
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001361static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
Igor Mammedova2b257d2014-10-31 16:38:37 +00001362 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001363
1364/*
1365 * Set a custom physical guest memory alloator.
1366 * Accelerators with unusual needs may need this. Hopefully, we can
1367 * get rid of it eventually.
1368 */
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001369void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
Markus Armbruster91138032013-07-31 15:11:08 +02001370{
1371 phys_mem_alloc = alloc;
1372}
1373
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001374static uint16_t phys_section_add(PhysPageMap *map,
1375 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001376{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001377 /* The physical section number is ORed with a page-aligned
1378 * pointer to produce the iotlb entries. Thus it should
1379 * never overflow into the page-aligned value.
1380 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001381 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001382
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001383 if (map->sections_nb == map->sections_nb_alloc) {
1384 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1385 map->sections = g_renew(MemoryRegionSection, map->sections,
1386 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001387 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001388 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001389 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001390 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001391}
1392
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001393static void phys_section_destroy(MemoryRegion *mr)
1394{
Don Slutz55b4e802015-11-30 17:11:04 -05001395 bool have_sub_page = mr->subpage;
1396
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001397 memory_region_unref(mr);
1398
Don Slutz55b4e802015-11-30 17:11:04 -05001399 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001400 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001401 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001402 g_free(subpage);
1403 }
1404}
1405
Paolo Bonzini60926662013-05-29 12:30:26 +02001406static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001407{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001408 while (map->sections_nb > 0) {
1409 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001410 phys_section_destroy(section->mr);
1411 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001412 g_free(map->sections);
1413 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001414}
1415
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001416static void register_subpage(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001417{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001418 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001419 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001420 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001421 & TARGET_PAGE_MASK;
Peter Xu003a0cf2017-05-15 16:50:57 +08001422 MemoryRegionSection *existing = phys_page_find(d, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001423 MemoryRegionSection subsection = {
1424 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001425 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001426 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001427 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001428
Avi Kivityf3705d52012-03-08 16:16:34 +02001429 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001430
Avi Kivityf3705d52012-03-08 16:16:34 +02001431 if (!(existing->mr->subpage)) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001432 subpage = subpage_init(fv, base);
1433 subsection.fv = fv;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001434 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001435 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001436 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001437 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001438 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001439 }
1440 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001441 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001442 subpage_register(subpage, start, end,
1443 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001444}
1445
1446
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001447static void register_multipage(FlatView *fv,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001448 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001449{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001450 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivitya8170e52012-10-23 12:30:10 +02001451 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001452 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001453 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1454 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001455
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001456 assert(num_pages);
1457 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001458}
1459
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10001460void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001461{
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001462 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001463 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001464
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001465 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1466 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1467 - now.offset_within_address_space;
1468
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001469 now.size = int128_min(int128_make64(left), now.size);
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001470 register_subpage(fv, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001471 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001472 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001473 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001474 while (int128_ne(remain.size, now.size)) {
1475 remain.size = int128_sub(remain.size, now.size);
1476 remain.offset_within_address_space += int128_get64(now.size);
1477 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001478 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001479 if (int128_lt(remain.size, page_size)) {
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001480 register_subpage(fv, &now);
Hu Tao88266242013-08-29 18:21:16 +08001481 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001482 now.size = page_size;
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001483 register_subpage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001484 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001485 now.size = int128_and(now.size, int128_neg(page_size));
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001486 register_multipage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001487 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001488 }
1489}
1490
Sheng Yang62a27442010-01-26 19:21:16 +08001491void qemu_flush_coalesced_mmio_buffer(void)
1492{
1493 if (kvm_enabled())
1494 kvm_flush_coalesced_mmio_buffer();
1495}
1496
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001497void qemu_mutex_lock_ramlist(void)
1498{
1499 qemu_mutex_lock(&ram_list.mutex);
1500}
1501
1502void qemu_mutex_unlock_ramlist(void)
1503{
1504 qemu_mutex_unlock(&ram_list.mutex);
1505}
1506
Peter Xube9b23c2017-05-12 12:17:41 +08001507void ram_block_dump(Monitor *mon)
1508{
1509 RAMBlock *block;
1510 char *psize;
1511
1512 rcu_read_lock();
1513 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1514 "Block Name", "PSize", "Offset", "Used", "Total");
1515 RAMBLOCK_FOREACH(block) {
1516 psize = size_to_str(block->page_size);
1517 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1518 " 0x%016" PRIx64 "\n", block->idstr, psize,
1519 (uint64_t)block->offset,
1520 (uint64_t)block->used_length,
1521 (uint64_t)block->max_length);
1522 g_free(psize);
1523 }
1524 rcu_read_unlock();
1525}
1526
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001527#ifdef __linux__
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001528/*
1529 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1530 * may or may not name the same files / on the same filesystem now as
1531 * when we actually open and map them. Iterate over the file
1532 * descriptors instead, and use qemu_fd_getpagesize().
1533 */
1534static int find_max_supported_pagesize(Object *obj, void *opaque)
1535{
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001536 long *hpsize_min = opaque;
1537
1538 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
David Gibson2b108082018-04-03 15:05:45 +10001539 long hpsize = host_memory_backend_pagesize(MEMORY_BACKEND(obj));
1540
David Gibson0de6e2a2018-04-03 14:55:11 +10001541 if (hpsize < *hpsize_min) {
1542 *hpsize_min = hpsize;
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001543 }
1544 }
1545
1546 return 0;
1547}
1548
1549long qemu_getrampagesize(void)
1550{
1551 long hpsize = LONG_MAX;
1552 long mainrampagesize;
1553 Object *memdev_root;
1554
David Gibson0de6e2a2018-04-03 14:55:11 +10001555 mainrampagesize = qemu_mempath_getpagesize(mem_path);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001556
1557 /* it's possible we have memory-backend objects with
1558 * hugepage-backed RAM. these may get mapped into system
1559 * address space via -numa parameters or memory hotplug
1560 * hooks. we want to take these into account, but we
1561 * also want to make sure these supported hugepage
1562 * sizes are applicable across the entire range of memory
1563 * we may boot from, so we take the min across all
1564 * backends, and assume normal pages in cases where a
1565 * backend isn't backed by hugepages.
1566 */
1567 memdev_root = object_resolve_path("/objects", NULL);
1568 if (memdev_root) {
1569 object_child_foreach(memdev_root, find_max_supported_pagesize, &hpsize);
1570 }
1571 if (hpsize == LONG_MAX) {
1572 /* No additional memory regions found ==> Report main RAM page size */
1573 return mainrampagesize;
1574 }
1575
1576 /* If NUMA is disabled or the NUMA nodes are not backed with a
1577 * memory-backend, then there is at least one node using "normal" RAM,
1578 * so if its page size is smaller we have got to report that size instead.
1579 */
1580 if (hpsize > mainrampagesize &&
1581 (nb_numa_nodes == 0 || numa_info[0].node_memdev == NULL)) {
1582 static bool warned;
1583 if (!warned) {
1584 error_report("Huge page support disabled (n/a for main memory).");
1585 warned = true;
1586 }
1587 return mainrampagesize;
1588 }
1589
1590 return hpsize;
1591}
1592#else
1593long qemu_getrampagesize(void)
1594{
1595 return getpagesize();
1596}
1597#endif
1598
1599#ifdef __linux__
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001600static int64_t get_file_size(int fd)
1601{
1602 int64_t size = lseek(fd, 0, SEEK_END);
1603 if (size < 0) {
1604 return -errno;
1605 }
1606 return size;
1607}
1608
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001609static int file_ram_open(const char *path,
1610 const char *region_name,
1611 bool *created,
1612 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001613{
1614 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001615 char *sanitized_name;
1616 char *c;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001617 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001618
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001619 *created = false;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001620 for (;;) {
1621 fd = open(path, O_RDWR);
1622 if (fd >= 0) {
1623 /* @path names an existing file, use it */
1624 break;
1625 }
1626 if (errno == ENOENT) {
1627 /* @path names a file that doesn't exist, create it */
1628 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1629 if (fd >= 0) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001630 *created = true;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001631 break;
1632 }
1633 } else if (errno == EISDIR) {
1634 /* @path names a directory, create a file there */
1635 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001636 sanitized_name = g_strdup(region_name);
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001637 for (c = sanitized_name; *c != '\0'; c++) {
1638 if (*c == '/') {
1639 *c = '_';
1640 }
1641 }
1642
1643 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1644 sanitized_name);
1645 g_free(sanitized_name);
1646
1647 fd = mkstemp(filename);
1648 if (fd >= 0) {
1649 unlink(filename);
1650 g_free(filename);
1651 break;
1652 }
1653 g_free(filename);
1654 }
1655 if (errno != EEXIST && errno != EINTR) {
1656 error_setg_errno(errp, errno,
1657 "can't open backing store %s for guest RAM",
1658 path);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001659 return -1;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001660 }
1661 /*
1662 * Try again on EINTR and EEXIST. The latter happens when
1663 * something else creates the file between our two open().
1664 */
1665 }
1666
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001667 return fd;
1668}
1669
1670static void *file_ram_alloc(RAMBlock *block,
1671 ram_addr_t memory,
1672 int fd,
1673 bool truncate,
1674 Error **errp)
1675{
1676 void *area;
1677
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001678 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang98376842017-12-11 15:28:04 +08001679 if (block->mr->align % block->page_size) {
1680 error_setg(errp, "alignment 0x%" PRIx64
1681 " must be multiples of page size 0x%zx",
1682 block->mr->align, block->page_size);
1683 return NULL;
1684 }
1685 block->mr->align = MAX(block->page_size, block->mr->align);
Haozhong Zhang83606682016-10-24 20:49:37 +08001686#if defined(__s390x__)
1687 if (kvm_enabled()) {
1688 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1689 }
1690#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001691
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001692 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001693 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001694 "or larger than page size 0x%zx",
1695 memory, block->page_size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001696 return NULL;
Haozhong Zhang1775f112016-11-02 09:05:51 +08001697 }
1698
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001699 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001700
1701 /*
1702 * ftruncate is not supported by hugetlbfs in older
1703 * hosts, so don't bother bailing out on errors.
1704 * If anything goes wrong with it under other filesystems,
1705 * mmap will fail.
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001706 *
1707 * Do not truncate the non-empty backend file to avoid corrupting
1708 * the existing data in the file. Disabling shrinking is not
1709 * enough. For example, the current vNVDIMM implementation stores
1710 * the guest NVDIMM labels at the end of the backend file. If the
1711 * backend file is later extended, QEMU will not be able to find
1712 * those labels. Therefore, extending the non-empty backend file
1713 * is disabled as well.
Marcelo Tosattic9027602010-03-01 20:25:08 -03001714 */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001715 if (truncate && ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001716 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001717 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001718
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001719 area = qemu_ram_mmap(fd, memory, block->mr->align,
1720 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001721 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001722 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001723 "unable to map backing store for guest RAM");
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001724 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001725 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001726
1727 if (mem_prealloc) {
Jitendra Kolhe1e356fc2017-02-24 09:01:43 +05301728 os_mem_prealloc(fd, area, memory, smp_cpus, errp);
Igor Mammedov056b68a2016-07-20 11:54:03 +02001729 if (errp && *errp) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001730 qemu_ram_munmap(area, memory);
1731 return NULL;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001732 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001733 }
1734
Alex Williamson04b16652010-07-02 11:13:17 -06001735 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001736 return area;
1737}
1738#endif
1739
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001740/* Allocate space within the ram_addr_t space that governs the
1741 * dirty bitmaps.
1742 * Called with the ramlist lock held.
1743 */
Alex Williamsond17b5282010-06-25 11:08:38 -06001744static ram_addr_t find_ram_offset(ram_addr_t size)
1745{
Alex Williamson04b16652010-07-02 11:13:17 -06001746 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001747 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001748
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001749 assert(size != 0); /* it would hand out same offset multiple times */
1750
Mike Day0dc3f442013-09-05 14:41:35 -04001751 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001752 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001753 }
Alex Williamson04b16652010-07-02 11:13:17 -06001754
Peter Xu99e15582017-05-12 12:17:39 +08001755 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001756 ram_addr_t candidate, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001757
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001758 /* Align blocks to start on a 'long' in the bitmap
1759 * which makes the bitmap sync'ing take the fast path.
1760 */
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001761 candidate = block->offset + block->max_length;
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001762 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
Alex Williamson04b16652010-07-02 11:13:17 -06001763
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001764 /* Search for the closest following block
1765 * and find the gap.
1766 */
Peter Xu99e15582017-05-12 12:17:39 +08001767 RAMBLOCK_FOREACH(next_block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001768 if (next_block->offset >= candidate) {
Alex Williamson04b16652010-07-02 11:13:17 -06001769 next = MIN(next, next_block->offset);
1770 }
1771 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001772
1773 /* If it fits remember our place and remember the size
1774 * of gap, but keep going so that we might find a smaller
1775 * gap to fill so avoiding fragmentation.
1776 */
1777 if (next - candidate >= size && next - candidate < mingap) {
1778 offset = candidate;
1779 mingap = next - candidate;
Alex Williamson04b16652010-07-02 11:13:17 -06001780 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001781
1782 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
Alex Williamson04b16652010-07-02 11:13:17 -06001783 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001784
1785 if (offset == RAM_ADDR_MAX) {
1786 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1787 (uint64_t)size);
1788 abort();
1789 }
1790
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001791 trace_find_ram_offset(size, offset);
1792
Alex Williamson04b16652010-07-02 11:13:17 -06001793 return offset;
1794}
1795
Juan Quintelab8c48992017-03-21 17:44:30 +01001796unsigned long last_ram_page(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001797{
Alex Williamsond17b5282010-06-25 11:08:38 -06001798 RAMBlock *block;
1799 ram_addr_t last = 0;
1800
Mike Day0dc3f442013-09-05 14:41:35 -04001801 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08001802 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001803 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001804 }
Mike Day0dc3f442013-09-05 14:41:35 -04001805 rcu_read_unlock();
Juan Quintelab8c48992017-03-21 17:44:30 +01001806 return last >> TARGET_PAGE_BITS;
Alex Williamsond17b5282010-06-25 11:08:38 -06001807}
1808
Jason Baronddb97f12012-08-02 15:44:16 -04001809static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1810{
1811 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001812
1813 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001814 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001815 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1816 if (ret) {
1817 perror("qemu_madvise");
1818 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1819 "but dump_guest_core=off specified\n");
1820 }
1821 }
1822}
1823
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001824const char *qemu_ram_get_idstr(RAMBlock *rb)
1825{
1826 return rb->idstr;
1827}
1828
Dr. David Alan Gilbert463a4ac2017-03-07 18:36:36 +00001829bool qemu_ram_is_shared(RAMBlock *rb)
1830{
1831 return rb->flags & RAM_SHARED;
1832}
1833
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +00001834/* Note: Only set at the start of postcopy */
1835bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
1836{
1837 return rb->flags & RAM_UF_ZEROPAGE;
1838}
1839
1840void qemu_ram_set_uf_zeroable(RAMBlock *rb)
1841{
1842 rb->flags |= RAM_UF_ZEROPAGE;
1843}
1844
Cédric Le Goaterb895de52018-05-14 08:57:00 +02001845bool qemu_ram_is_migratable(RAMBlock *rb)
1846{
1847 return rb->flags & RAM_MIGRATABLE;
1848}
1849
1850void qemu_ram_set_migratable(RAMBlock *rb)
1851{
1852 rb->flags |= RAM_MIGRATABLE;
1853}
1854
1855void qemu_ram_unset_migratable(RAMBlock *rb)
1856{
1857 rb->flags &= ~RAM_MIGRATABLE;
1858}
1859
Mike Dayae3a7042013-09-05 14:41:35 -04001860/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001861void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08001862{
Gongleifa53a0e2016-05-10 10:04:59 +08001863 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001864
Avi Kivityc5705a72011-12-20 15:59:12 +02001865 assert(new_block);
1866 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001867
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001868 if (dev) {
1869 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001870 if (id) {
1871 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001872 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001873 }
1874 }
1875 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1876
Gongleiab0a9952016-05-10 10:05:00 +08001877 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08001878 RAMBLOCK_FOREACH(block) {
Gongleifa53a0e2016-05-10 10:04:59 +08001879 if (block != new_block &&
1880 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001881 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1882 new_block->idstr);
1883 abort();
1884 }
1885 }
Mike Day0dc3f442013-09-05 14:41:35 -04001886 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001887}
1888
Mike Dayae3a7042013-09-05 14:41:35 -04001889/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001890void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08001891{
Mike Dayae3a7042013-09-05 14:41:35 -04001892 /* FIXME: arch_init.c assumes that this is not called throughout
1893 * migration. Ignore the problem since hot-unplug during migration
1894 * does not work anyway.
1895 */
Hu Tao20cfe882014-04-02 15:13:26 +08001896 if (block) {
1897 memset(block->idstr, 0, sizeof(block->idstr));
1898 }
1899}
1900
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001901size_t qemu_ram_pagesize(RAMBlock *rb)
1902{
1903 return rb->page_size;
1904}
1905
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00001906/* Returns the largest size of page in use */
1907size_t qemu_ram_pagesize_largest(void)
1908{
1909 RAMBlock *block;
1910 size_t largest = 0;
1911
Peter Xu99e15582017-05-12 12:17:39 +08001912 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00001913 largest = MAX(largest, qemu_ram_pagesize(block));
1914 }
1915
1916 return largest;
1917}
1918
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001919static int memory_try_enable_merging(void *addr, size_t len)
1920{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001921 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001922 /* disabled by the user */
1923 return 0;
1924 }
1925
1926 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1927}
1928
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001929/* Only legal before guest might have detected the memory size: e.g. on
1930 * incoming migration, or right after reset.
1931 *
1932 * As memory core doesn't know how is memory accessed, it is up to
1933 * resize callback to update device state and/or add assertions to detect
1934 * misuse, if necessary.
1935 */
Gongleifa53a0e2016-05-10 10:04:59 +08001936int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001937{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001938 assert(block);
1939
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001940 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001941
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001942 if (block->used_length == newsize) {
1943 return 0;
1944 }
1945
1946 if (!(block->flags & RAM_RESIZEABLE)) {
1947 error_setg_errno(errp, EINVAL,
1948 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1949 " in != 0x" RAM_ADDR_FMT, block->idstr,
1950 newsize, block->used_length);
1951 return -EINVAL;
1952 }
1953
1954 if (block->max_length < newsize) {
1955 error_setg_errno(errp, EINVAL,
1956 "Length too large: %s: 0x" RAM_ADDR_FMT
1957 " > 0x" RAM_ADDR_FMT, block->idstr,
1958 newsize, block->max_length);
1959 return -EINVAL;
1960 }
1961
1962 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1963 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001964 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1965 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001966 memory_region_set_size(block->mr, newsize);
1967 if (block->resized) {
1968 block->resized(block->idstr, newsize, block->host);
1969 }
1970 return 0;
1971}
1972
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001973/* Called with ram_list.mutex held */
1974static void dirty_memory_extend(ram_addr_t old_ram_size,
1975 ram_addr_t new_ram_size)
1976{
1977 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
1978 DIRTY_MEMORY_BLOCK_SIZE);
1979 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
1980 DIRTY_MEMORY_BLOCK_SIZE);
1981 int i;
1982
1983 /* Only need to extend if block count increased */
1984 if (new_num_blocks <= old_num_blocks) {
1985 return;
1986 }
1987
1988 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1989 DirtyMemoryBlocks *old_blocks;
1990 DirtyMemoryBlocks *new_blocks;
1991 int j;
1992
1993 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
1994 new_blocks = g_malloc(sizeof(*new_blocks) +
1995 sizeof(new_blocks->blocks[0]) * new_num_blocks);
1996
1997 if (old_num_blocks) {
1998 memcpy(new_blocks->blocks, old_blocks->blocks,
1999 old_num_blocks * sizeof(old_blocks->blocks[0]));
2000 }
2001
2002 for (j = old_num_blocks; j < new_num_blocks; j++) {
2003 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
2004 }
2005
2006 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
2007
2008 if (old_blocks) {
2009 g_free_rcu(old_blocks, rcu);
2010 }
2011 }
2012}
2013
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002014static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
Avi Kivityc5705a72011-12-20 15:59:12 +02002015{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002016 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01002017 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002018 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002019 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02002020
Juan Quintelab8c48992017-03-21 17:44:30 +01002021 old_ram_size = last_ram_page();
Avi Kivityc5705a72011-12-20 15:59:12 +02002022
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002023 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002024 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002025
2026 if (!new_block->host) {
2027 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002028 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002029 new_block->mr, &err);
2030 if (err) {
2031 error_propagate(errp, err);
2032 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002033 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01002034 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002035 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002036 new_block->host = phys_mem_alloc(new_block->max_length,
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002037 &new_block->mr->align, shared);
Markus Armbruster39228252013-07-31 15:11:11 +02002038 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08002039 error_setg_errno(errp, errno,
2040 "cannot set up guest memory '%s'",
2041 memory_region_name(new_block->mr));
2042 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01002043 return;
Markus Armbruster39228252013-07-31 15:11:11 +02002044 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002045 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002046 }
2047 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002048
Li Zhijiandd631692015-07-02 20:18:06 +08002049 new_ram_size = MAX(old_ram_size,
2050 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
2051 if (new_ram_size > old_ram_size) {
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00002052 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08002053 }
Mike Day0d53d9f2015-01-21 13:45:24 +01002054 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
2055 * QLIST (which has an RCU-friendly variant) does not have insertion at
2056 * tail, so save the last element in last_block.
2057 */
Peter Xu99e15582017-05-12 12:17:39 +08002058 RAMBLOCK_FOREACH(block) {
Mike Day0d53d9f2015-01-21 13:45:24 +01002059 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002060 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002061 break;
2062 }
2063 }
2064 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002065 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002066 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002067 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002068 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04002069 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002070 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002071 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06002072
Mike Day0dc3f442013-09-05 14:41:35 -04002073 /* Write list before version */
2074 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002075 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002076 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002077
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002078 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01002079 new_block->used_length,
2080 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002081
Paolo Bonzinia904c912015-01-21 16:18:35 +01002082 if (new_block->host) {
2083 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2084 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08002085 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01002086 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzini0987d732016-12-21 00:31:36 +08002087 ram_block_notify_add(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002088 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002089}
2090
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002091#ifdef __linux__
Marc-André Lureau38b33622017-06-02 18:12:23 +04002092RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
2093 bool share, int fd,
2094 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002095{
2096 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002097 Error *local_err = NULL;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002098 int64_t file_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002099
2100 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002101 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08002102 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002103 }
2104
Marc-André Lureaue45e7ae2017-06-02 18:12:21 +04002105 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2106 error_setg(errp,
2107 "host lacks kvm mmu notifiers, -mem-path unsupported");
2108 return NULL;
2109 }
2110
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002111 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2112 /*
2113 * file_ram_alloc() needs to allocate just like
2114 * phys_mem_alloc, but we haven't bothered to provide
2115 * a hook there.
2116 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002117 error_setg(errp,
2118 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08002119 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002120 }
2121
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002122 size = HOST_PAGE_ALIGN(size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002123 file_size = get_file_size(fd);
2124 if (file_size > 0 && file_size < size) {
2125 error_setg(errp, "backing store %s size 0x%" PRIx64
2126 " does not match 'size' option 0x" RAM_ADDR_FMT,
2127 mem_path, file_size, size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002128 return NULL;
2129 }
2130
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002131 new_block = g_malloc0(sizeof(*new_block));
2132 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002133 new_block->used_length = size;
2134 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002135 new_block->flags = share ? RAM_SHARED : 0;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002136 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002137 if (!new_block->host) {
2138 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08002139 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002140 }
2141
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002142 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002143 if (local_err) {
2144 g_free(new_block);
2145 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002146 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002147 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002148 return new_block;
Marc-André Lureau38b33622017-06-02 18:12:23 +04002149
2150}
2151
2152
2153RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
2154 bool share, const char *mem_path,
2155 Error **errp)
2156{
2157 int fd;
2158 bool created;
2159 RAMBlock *block;
2160
2161 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2162 if (fd < 0) {
2163 return NULL;
2164 }
2165
2166 block = qemu_ram_alloc_from_fd(size, mr, share, fd, errp);
2167 if (!block) {
2168 if (created) {
2169 unlink(mem_path);
2170 }
2171 close(fd);
2172 return NULL;
2173 }
2174
2175 return block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002176}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002177#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002178
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002179static
Fam Zheng528f46a2016-03-01 14:18:18 +08002180RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2181 void (*resized)(const char*,
2182 uint64_t length,
2183 void *host),
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002184 void *host, bool resizeable, bool share,
Fam Zheng528f46a2016-03-01 14:18:18 +08002185 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002186{
2187 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002188 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002189
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002190 size = HOST_PAGE_ALIGN(size);
2191 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002192 new_block = g_malloc0(sizeof(*new_block));
2193 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002194 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002195 new_block->used_length = size;
2196 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002197 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002198 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002199 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002200 new_block->host = host;
2201 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002202 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002203 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002204 if (resizeable) {
2205 new_block->flags |= RAM_RESIZEABLE;
2206 }
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002207 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002208 if (local_err) {
2209 g_free(new_block);
2210 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002211 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002212 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002213 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002214}
2215
Fam Zheng528f46a2016-03-01 14:18:18 +08002216RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002217 MemoryRegion *mr, Error **errp)
2218{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002219 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2220 false, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002221}
2222
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002223RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2224 MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00002225{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002226 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2227 share, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002228}
2229
Fam Zheng528f46a2016-03-01 14:18:18 +08002230RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002231 void (*resized)(const char*,
2232 uint64_t length,
2233 void *host),
2234 MemoryRegion *mr, Error **errp)
2235{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002236 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2237 false, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00002238}
bellarde9a1ab12007-02-08 23:08:38 +00002239
Paolo Bonzini43771532013-09-09 17:58:40 +02002240static void reclaim_ramblock(RAMBlock *block)
2241{
2242 if (block->flags & RAM_PREALLOC) {
2243 ;
2244 } else if (xen_enabled()) {
2245 xen_invalidate_map_cache_entry(block->host);
2246#ifndef _WIN32
2247 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02002248 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02002249 close(block->fd);
2250#endif
2251 } else {
2252 qemu_anon_ram_free(block->host, block->max_length);
2253 }
2254 g_free(block);
2255}
2256
Fam Zhengf1060c52016-03-01 14:18:22 +08002257void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00002258{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02002259 if (!block) {
2260 return;
2261 }
2262
Paolo Bonzini0987d732016-12-21 00:31:36 +08002263 if (block->host) {
2264 ram_block_notify_remove(block->host, block->max_length);
2265 }
2266
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002267 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08002268 QLIST_REMOVE_RCU(block, next);
2269 ram_list.mru_block = NULL;
2270 /* Write list before version */
2271 smp_wmb();
2272 ram_list.version++;
2273 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002274 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00002275}
2276
Huang Yingcd19cfa2011-03-02 08:56:19 +01002277#ifndef _WIN32
2278void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2279{
2280 RAMBlock *block;
2281 ram_addr_t offset;
2282 int flags;
2283 void *area, *vaddr;
2284
Peter Xu99e15582017-05-12 12:17:39 +08002285 RAMBLOCK_FOREACH(block) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002286 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002287 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02002288 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002289 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002290 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02002291 } else if (xen_enabled()) {
2292 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002293 } else {
2294 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02002295 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002296 flags |= (block->flags & RAM_SHARED ?
2297 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02002298 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2299 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002300 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02002301 /*
2302 * Remap needs to match alloc. Accelerators that
2303 * set phys_mem_alloc never remap. If they did,
2304 * we'd need a remap hook here.
2305 */
2306 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2307
Huang Yingcd19cfa2011-03-02 08:56:19 +01002308 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2309 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2310 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002311 }
2312 if (area != vaddr) {
Alistair Francis493d89b2018-02-03 09:43:14 +01002313 error_report("Could not remap addr: "
2314 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2315 length, addr);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002316 exit(1);
2317 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002318 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002319 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002320 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01002321 }
2322 }
2323}
2324#endif /* !_WIN32 */
2325
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002326/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04002327 * This should not be used for general purpose DMA. Use address_space_map
2328 * or address_space_rw instead. For local memory (e.g. video ram) that the
2329 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04002330 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002331 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002332 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002333void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002334{
Gonglei3655cb92016-02-20 10:35:20 +08002335 RAMBlock *block = ram_block;
2336
2337 if (block == NULL) {
2338 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002339 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002340 }
Mike Dayae3a7042013-09-05 14:41:35 -04002341
2342 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002343 /* We need to check if the requested address is in the RAM
2344 * because we don't want to map the entire memory in QEMU.
2345 * In that case just map until the end of the page.
2346 */
2347 if (block->offset == 0) {
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002348 return xen_map_cache(addr, 0, 0, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002349 }
Mike Dayae3a7042013-09-05 14:41:35 -04002350
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002351 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002352 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002353 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00002354}
2355
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002356/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04002357 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04002358 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002359 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04002360 */
Gonglei3655cb92016-02-20 10:35:20 +08002361static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002362 hwaddr *size, bool lock)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002363{
Gonglei3655cb92016-02-20 10:35:20 +08002364 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002365 if (*size == 0) {
2366 return NULL;
2367 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002368
Gonglei3655cb92016-02-20 10:35:20 +08002369 if (block == NULL) {
2370 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002371 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002372 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002373 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002374
2375 if (xen_enabled() && block->host == NULL) {
2376 /* We need to check if the requested address is in the RAM
2377 * because we don't want to map the entire memory in QEMU.
2378 * In that case just map the requested area.
2379 */
2380 if (block->offset == 0) {
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002381 return xen_map_cache(addr, *size, lock, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002382 }
2383
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002384 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002385 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002386
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002387 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002388}
2389
Dr. David Alan Gilbertf90bb712018-03-12 17:20:57 +00002390/* Return the offset of a hostpointer within a ramblock */
2391ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2392{
2393 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2394 assert((uintptr_t)host >= (uintptr_t)rb->host);
2395 assert(res < rb->max_length);
2396
2397 return res;
2398}
2399
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002400/*
2401 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2402 * in that RAMBlock.
2403 *
2404 * ptr: Host pointer to look up
2405 * round_offset: If true round the result offset down to a page boundary
2406 * *ram_addr: set to result ram_addr
2407 * *offset: set to result offset within the RAMBlock
2408 *
2409 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04002410 *
2411 * By the time this function returns, the returned pointer is not protected
2412 * by RCU anymore. If the caller is not within an RCU critical section and
2413 * does not hold the iothread lock, it must have other means of protecting the
2414 * pointer, such as a reference to the region that includes the incoming
2415 * ram_addr_t.
2416 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002417RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002418 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00002419{
pbrook94a6b542009-04-11 17:15:54 +00002420 RAMBlock *block;
2421 uint8_t *host = ptr;
2422
Jan Kiszka868bb332011-06-21 22:59:09 +02002423 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02002424 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04002425 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02002426 ram_addr = xen_ram_addr_from_mapcache(ptr);
2427 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002428 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01002429 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002430 }
Mike Day0dc3f442013-09-05 14:41:35 -04002431 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002432 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002433 }
2434
Mike Day0dc3f442013-09-05 14:41:35 -04002435 rcu_read_lock();
2436 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002437 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002438 goto found;
2439 }
2440
Peter Xu99e15582017-05-12 12:17:39 +08002441 RAMBLOCK_FOREACH(block) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002442 /* This case append when the block is not mapped. */
2443 if (block->host == NULL) {
2444 continue;
2445 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002446 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002447 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06002448 }
pbrook94a6b542009-04-11 17:15:54 +00002449 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002450
Mike Day0dc3f442013-09-05 14:41:35 -04002451 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002452 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02002453
2454found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002455 *offset = (host - block->host);
2456 if (round_offset) {
2457 *offset &= TARGET_PAGE_MASK;
2458 }
Mike Day0dc3f442013-09-05 14:41:35 -04002459 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002460 return block;
2461}
2462
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002463/*
2464 * Finds the named RAMBlock
2465 *
2466 * name: The name of RAMBlock to find
2467 *
2468 * Returns: RAMBlock (or NULL if not found)
2469 */
2470RAMBlock *qemu_ram_block_by_name(const char *name)
2471{
2472 RAMBlock *block;
2473
Peter Xu99e15582017-05-12 12:17:39 +08002474 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002475 if (!strcmp(name, block->idstr)) {
2476 return block;
2477 }
2478 }
2479
2480 return NULL;
2481}
2482
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002483/* Some of the softmmu routines need to translate from a host pointer
2484 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002485ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002486{
2487 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02002488 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002489
Paolo Bonzinif615f392016-05-26 10:07:50 +02002490 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002491 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002492 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002493 }
2494
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002495 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002496}
Alex Williamsonf471a172010-06-11 11:11:42 -06002497
Peter Maydell27266272017-11-20 18:08:27 +00002498/* Called within RCU critical section. */
2499void memory_notdirty_write_prepare(NotDirtyInfo *ndi,
2500 CPUState *cpu,
2501 vaddr mem_vaddr,
2502 ram_addr_t ram_addr,
2503 unsigned size)
2504{
2505 ndi->cpu = cpu;
2506 ndi->ram_addr = ram_addr;
2507 ndi->mem_vaddr = mem_vaddr;
2508 ndi->size = size;
2509 ndi->locked = false;
2510
2511 assert(tcg_enabled());
2512 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
2513 ndi->locked = true;
2514 tb_lock();
2515 tb_invalidate_phys_page_fast(ram_addr, size);
2516 }
2517}
2518
2519/* Called within RCU critical section. */
2520void memory_notdirty_write_complete(NotDirtyInfo *ndi)
2521{
2522 if (ndi->locked) {
2523 tb_unlock();
2524 }
2525
2526 /* Set both VGA and migration bits for simplicity and to remove
2527 * the notdirty callback faster.
2528 */
2529 cpu_physical_memory_set_dirty_range(ndi->ram_addr, ndi->size,
2530 DIRTY_CLIENTS_NOCODE);
2531 /* we remove the notdirty callback only if the code has been
2532 flushed */
2533 if (!cpu_physical_memory_is_clean(ndi->ram_addr)) {
2534 tlb_set_dirty(ndi->cpu, ndi->mem_vaddr);
2535 }
2536}
2537
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002538/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002539static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002540 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002541{
Peter Maydell27266272017-11-20 18:08:27 +00002542 NotDirtyInfo ndi;
Alex Bennéeba051fb2016-10-27 16:10:16 +01002543
Peter Maydell27266272017-11-20 18:08:27 +00002544 memory_notdirty_write_prepare(&ndi, current_cpu, current_cpu->mem_io_vaddr,
2545 ram_addr, size);
2546
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002547 switch (size) {
2548 case 1:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002549 stb_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002550 break;
2551 case 2:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002552 stw_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002553 break;
2554 case 4:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002555 stl_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002556 break;
Andrew Baumannad528782017-10-13 11:19:13 -07002557 case 8:
2558 stq_p(qemu_map_ram_ptr(NULL, ram_addr), val);
2559 break;
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002560 default:
2561 abort();
2562 }
Peter Maydell27266272017-11-20 18:08:27 +00002563 memory_notdirty_write_complete(&ndi);
bellard1ccde1c2004-02-06 19:46:14 +00002564}
2565
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002566static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002567 unsigned size, bool is_write,
2568 MemTxAttrs attrs)
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002569{
2570 return is_write;
2571}
2572
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002573static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002574 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002575 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002576 .endianness = DEVICE_NATIVE_ENDIAN,
Andrew Baumannad528782017-10-13 11:19:13 -07002577 .valid = {
2578 .min_access_size = 1,
2579 .max_access_size = 8,
2580 .unaligned = false,
2581 },
2582 .impl = {
2583 .min_access_size = 1,
2584 .max_access_size = 8,
2585 .unaligned = false,
2586 },
bellard1ccde1c2004-02-06 19:46:14 +00002587};
2588
pbrook0f459d12008-06-09 00:20:13 +00002589/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002590static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002591{
Andreas Färber93afead2013-08-26 03:41:01 +02002592 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002593 CPUClass *cc = CPU_GET_CLASS(cpu);
pbrook0f459d12008-06-09 00:20:13 +00002594 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002595 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002596
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002597 assert(tcg_enabled());
Andreas Färberff4700b2013-08-26 18:23:18 +02002598 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002599 /* We re-entered the check after replacing the TB. Now raise
2600 * the debug interrupt so that is will trigger after the
2601 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002602 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002603 return;
2604 }
Andreas Färber93afead2013-08-26 03:41:01 +02002605 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Julian Brown40612002017-02-07 18:29:59 +00002606 vaddr = cc->adjust_watchpoint_address(cpu, vaddr, len);
Andreas Färberff4700b2013-08-26 18:23:18 +02002607 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002608 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2609 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002610 if (flags == BP_MEM_READ) {
2611 wp->flags |= BP_WATCHPOINT_HIT_READ;
2612 } else {
2613 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2614 }
2615 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002616 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002617 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002618 if (wp->flags & BP_CPU &&
2619 !cc->debug_check_watchpoint(cpu, wp)) {
2620 wp->flags &= ~BP_WATCHPOINT_HIT;
2621 continue;
2622 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002623 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002624
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002625 /* Both tb_lock and iothread_mutex will be reset when
2626 * cpu_loop_exit or cpu_loop_exit_noexc longjmp
2627 * back into the cpu_exec main loop.
KONRAD Frederica5e99822016-10-27 16:10:06 +01002628 */
2629 tb_lock();
Andreas Färber239c51a2013-09-01 17:12:23 +02002630 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002631 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002632 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002633 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002634 } else {
Richard Henderson9b990ee2017-10-13 10:50:02 -07002635 /* Force execution of one insn next time. */
2636 cpu->cflags_next_tb = 1 | curr_cflags();
Peter Maydell6886b982016-05-17 15:18:04 +01002637 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002638 }
aliguori06d55cc2008-11-18 20:24:06 +00002639 }
aliguori6e140f22008-11-18 20:37:55 +00002640 } else {
2641 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002642 }
2643 }
2644}
2645
pbrook6658ffb2007-03-16 23:58:11 +00002646/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2647 so these check for a hit then pass through to the normal out-of-line
2648 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002649static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2650 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002651{
Peter Maydell66b9b432015-04-26 16:49:24 +01002652 MemTxResult res;
2653 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002654 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2655 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002656
Peter Maydell66b9b432015-04-26 16:49:24 +01002657 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002658 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002659 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002660 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002661 break;
2662 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002663 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002664 break;
2665 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002666 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002667 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002668 case 8:
2669 data = address_space_ldq(as, addr, attrs, &res);
2670 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002671 default: abort();
2672 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002673 *pdata = data;
2674 return res;
2675}
2676
2677static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2678 uint64_t val, unsigned size,
2679 MemTxAttrs attrs)
2680{
2681 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002682 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2683 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002684
2685 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2686 switch (size) {
2687 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002688 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002689 break;
2690 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002691 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002692 break;
2693 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002694 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002695 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002696 case 8:
2697 address_space_stq(as, addr, val, attrs, &res);
2698 break;
Peter Maydell66b9b432015-04-26 16:49:24 +01002699 default: abort();
2700 }
2701 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002702}
2703
Avi Kivity1ec9b902012-01-02 12:47:48 +02002704static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002705 .read_with_attrs = watch_mem_read,
2706 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002707 .endianness = DEVICE_NATIVE_ENDIAN,
Paolo Bonzini306526b2017-10-17 14:16:05 +02002708 .valid = {
2709 .min_access_size = 1,
2710 .max_access_size = 8,
2711 .unaligned = false,
2712 },
2713 .impl = {
2714 .min_access_size = 1,
2715 .max_access_size = 8,
2716 .unaligned = false,
2717 },
pbrook6658ffb2007-03-16 23:58:11 +00002718};
pbrook6658ffb2007-03-16 23:58:11 +00002719
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01002720static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
2721 MemTxAttrs attrs, uint8_t *buf, int len);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002722static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
2723 const uint8_t *buf, int len);
2724static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
Peter Maydelleace72b2018-05-31 14:50:52 +01002725 bool is_write, MemTxAttrs attrs);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002726
Peter Maydellf25a49e2015-04-26 16:49:24 +01002727static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2728 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002729{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002730 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002731 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002732 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002733
blueswir1db7b5422007-05-26 17:36:03 +00002734#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002735 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002736 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002737#endif
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002738 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
Peter Maydell5c9eb022015-04-26 16:49:24 +01002739 if (res) {
2740 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002741 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002742 switch (len) {
2743 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002744 *data = ldub_p(buf);
2745 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002746 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002747 *data = lduw_p(buf);
2748 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002749 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002750 *data = ldl_p(buf);
2751 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002752 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002753 *data = ldq_p(buf);
2754 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002755 default:
2756 abort();
2757 }
blueswir1db7b5422007-05-26 17:36:03 +00002758}
2759
Peter Maydellf25a49e2015-04-26 16:49:24 +01002760static MemTxResult subpage_write(void *opaque, hwaddr addr,
2761 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002762{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002763 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002764 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002765
blueswir1db7b5422007-05-26 17:36:03 +00002766#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002767 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002768 " value %"PRIx64"\n",
2769 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002770#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002771 switch (len) {
2772 case 1:
2773 stb_p(buf, value);
2774 break;
2775 case 2:
2776 stw_p(buf, value);
2777 break;
2778 case 4:
2779 stl_p(buf, value);
2780 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002781 case 8:
2782 stq_p(buf, value);
2783 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002784 default:
2785 abort();
2786 }
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002787 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002788}
2789
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002790static bool subpage_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002791 unsigned len, bool is_write,
2792 MemTxAttrs attrs)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002793{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002794 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002795#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002796 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002797 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002798#endif
2799
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002800 return flatview_access_valid(subpage->fv, addr + subpage->base,
Peter Maydelleace72b2018-05-31 14:50:52 +01002801 len, is_write, attrs);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002802}
2803
Avi Kivity70c68e42012-01-02 12:32:48 +02002804static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002805 .read_with_attrs = subpage_read,
2806 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002807 .impl.min_access_size = 1,
2808 .impl.max_access_size = 8,
2809 .valid.min_access_size = 1,
2810 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002811 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002812 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002813};
2814
Anthony Liguoric227f092009-10-01 16:12:16 -05002815static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002816 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002817{
2818 int idx, eidx;
2819
2820 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2821 return -1;
2822 idx = SUBPAGE_IDX(start);
2823 eidx = SUBPAGE_IDX(end);
2824#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002825 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2826 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002827#endif
blueswir1db7b5422007-05-26 17:36:03 +00002828 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002829 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002830 }
2831
2832 return 0;
2833}
2834
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002835static subpage_t *subpage_init(FlatView *fv, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002836{
Anthony Liguoric227f092009-10-01 16:12:16 -05002837 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002838
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01002839 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002840 mmio->fv = fv;
aliguori1eec6142009-02-05 22:06:18 +00002841 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002842 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002843 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002844 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002845#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002846 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2847 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002848#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002849 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002850
2851 return mmio;
2852}
2853
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002854static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002855{
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002856 assert(fv);
Avi Kivity5312bd82012-02-12 18:32:55 +02002857 MemoryRegionSection section = {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002858 .fv = fv,
Avi Kivity5312bd82012-02-12 18:32:55 +02002859 .mr = mr,
2860 .offset_within_address_space = 0,
2861 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002862 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002863 };
2864
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002865 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002866}
2867
Peter Maydell8af36742017-12-13 17:52:28 +00002868static void readonly_mem_write(void *opaque, hwaddr addr,
2869 uint64_t val, unsigned size)
2870{
2871 /* Ignore any write to ROM. */
2872}
2873
2874static bool readonly_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01002875 unsigned size, bool is_write,
2876 MemTxAttrs attrs)
Peter Maydell8af36742017-12-13 17:52:28 +00002877{
2878 return is_write;
2879}
2880
2881/* This will only be used for writes, because reads are special cased
2882 * to directly access the underlying host ram.
2883 */
2884static const MemoryRegionOps readonly_mem_ops = {
2885 .write = readonly_mem_write,
2886 .valid.accepts = readonly_mem_accepts,
2887 .endianness = DEVICE_NATIVE_ENDIAN,
2888 .valid = {
2889 .min_access_size = 1,
2890 .max_access_size = 8,
2891 .unaligned = false,
2892 },
2893 .impl = {
2894 .min_access_size = 1,
2895 .max_access_size = 8,
2896 .unaligned = false,
2897 },
2898};
2899
Peter Maydella54c87b2016-01-21 14:15:05 +00002900MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002901{
Peter Maydella54c87b2016-01-21 14:15:05 +00002902 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2903 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002904 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002905 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002906
2907 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002908}
2909
Avi Kivitye9179ce2009-06-14 11:38:52 +03002910static void io_mem_init(void)
2911{
Peter Maydell8af36742017-12-13 17:52:28 +00002912 memory_region_init_io(&io_mem_rom, NULL, &readonly_mem_ops,
2913 NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002914 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002915 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002916
2917 /* io_mem_notdirty calls tb_invalidate_phys_page_fast,
2918 * which can be called without the iothread mutex.
2919 */
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002920 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002921 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002922 memory_region_clear_global_locking(&io_mem_notdirty);
2923
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002924 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002925 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002926}
2927
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10002928AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
Avi Kivityac1970f2012-10-03 16:22:53 +02002929{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002930 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2931 uint16_t n;
2932
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002933 n = dummy_section(&d->map, fv, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002934 assert(n == PHYS_SECTION_UNASSIGNED);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002935 n = dummy_section(&d->map, fv, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002936 assert(n == PHYS_SECTION_NOTDIRTY);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002937 n = dummy_section(&d->map, fv, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002938 assert(n == PHYS_SECTION_ROM);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002939 n = dummy_section(&d->map, fv, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002940 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002941
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002942 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002943
2944 return d;
Paolo Bonzini00752702013-05-29 12:13:54 +02002945}
2946
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002947void address_space_dispatch_free(AddressSpaceDispatch *d)
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002948{
2949 phys_sections_free(&d->map);
2950 g_free(d);
2951}
2952
Avi Kivity1d711482012-10-02 18:54:45 +02002953static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002954{
Peter Maydell32857f42015-10-01 15:29:50 +01002955 CPUAddressSpace *cpuas;
2956 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002957
2958 /* since each CPU stores ram addresses in its TLB cache, we must
2959 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002960 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2961 cpu_reloading_memory_map();
2962 /* The CPU and TLB are protected by the iothread lock.
2963 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2964 * may have split the RCU critical section.
2965 */
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002966 d = address_space_to_dispatch(cpuas->as);
Alex Bennéef35e44e2016-10-21 16:34:18 +01002967 atomic_rcu_set(&cpuas->memory_dispatch, d);
Alex Bennéed10eb082016-11-14 14:17:28 +00002968 tlb_flush(cpuas->cpu);
Avi Kivity50c1e142012-02-08 21:36:02 +02002969}
2970
Avi Kivity62152b82011-07-26 14:26:14 +03002971static void memory_map_init(void)
2972{
Anthony Liguori7267c092011-08-20 22:09:37 -05002973 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002974
Paolo Bonzini57271d62013-11-07 17:14:37 +01002975 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002976 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002977
Anthony Liguori7267c092011-08-20 22:09:37 -05002978 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002979 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2980 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002981 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002982}
2983
2984MemoryRegion *get_system_memory(void)
2985{
2986 return system_memory;
2987}
2988
Avi Kivity309cb472011-08-08 16:09:03 +03002989MemoryRegion *get_system_io(void)
2990{
2991 return system_io;
2992}
2993
pbrooke2eef172008-06-08 01:09:01 +00002994#endif /* !defined(CONFIG_USER_ONLY) */
2995
bellard13eb76e2004-01-24 15:23:36 +00002996/* physical memory access (slow version, mainly for debug) */
2997#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002998int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002999 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003000{
3001 int l, flags;
3002 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003003 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003004
3005 while (len > 0) {
3006 page = addr & TARGET_PAGE_MASK;
3007 l = (page + TARGET_PAGE_SIZE) - addr;
3008 if (l > len)
3009 l = len;
3010 flags = page_get_flags(page);
3011 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003012 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003013 if (is_write) {
3014 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003015 return -1;
bellard579a97f2007-11-11 14:26:47 +00003016 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003017 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003018 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003019 memcpy(p, buf, l);
3020 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003021 } else {
3022 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003023 return -1;
bellard579a97f2007-11-11 14:26:47 +00003024 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003025 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003026 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003027 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003028 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003029 }
3030 len -= l;
3031 buf += l;
3032 addr += l;
3033 }
Paul Brooka68fe892010-03-01 00:08:59 +00003034 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003035}
bellard8df1cd02005-01-28 22:37:22 +00003036
bellard13eb76e2004-01-24 15:23:36 +00003037#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003038
Paolo Bonzini845b6212015-03-23 11:45:53 +01003039static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02003040 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003041{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003042 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003043 addr += memory_region_get_ram_addr(mr);
3044
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003045 /* No early return if dirty_log_mask is or becomes 0, because
3046 * cpu_physical_memory_set_dirty_range will still call
3047 * xen_modified_memory.
3048 */
3049 if (dirty_log_mask) {
3050 dirty_log_mask =
3051 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003052 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003053 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02003054 assert(tcg_enabled());
Alex Bennéeba051fb2016-10-27 16:10:16 +01003055 tb_lock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003056 tb_invalidate_phys_range(addr, addr + length);
Alex Bennéeba051fb2016-10-27 16:10:16 +01003057 tb_unlock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01003058 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
3059 }
3060 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003061}
3062
Richard Henderson23326162013-07-08 14:55:59 -07003063static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02003064{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02003065 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07003066
3067 /* Regions are assumed to support 1-4 byte accesses unless
3068 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07003069 if (access_size_max == 0) {
3070 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003071 }
Richard Henderson23326162013-07-08 14:55:59 -07003072
3073 /* Bound the maximum access by the alignment of the address. */
3074 if (!mr->ops->impl.unaligned) {
3075 unsigned align_size_max = addr & -addr;
3076 if (align_size_max != 0 && align_size_max < access_size_max) {
3077 access_size_max = align_size_max;
3078 }
3079 }
3080
3081 /* Don't attempt accesses larger than the maximum. */
3082 if (l > access_size_max) {
3083 l = access_size_max;
3084 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01003085 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07003086
3087 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003088}
3089
Jan Kiszka4840f102015-06-18 18:47:22 +02003090static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02003091{
Jan Kiszka4840f102015-06-18 18:47:22 +02003092 bool unlocked = !qemu_mutex_iothread_locked();
3093 bool release_lock = false;
3094
3095 if (unlocked && mr->global_locking) {
3096 qemu_mutex_lock_iothread();
3097 unlocked = false;
3098 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003099 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003100 if (mr->flush_coalesced_mmio) {
3101 if (unlocked) {
3102 qemu_mutex_lock_iothread();
3103 }
3104 qemu_flush_coalesced_mmio_buffer();
3105 if (unlocked) {
3106 qemu_mutex_unlock_iothread();
3107 }
3108 }
3109
3110 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003111}
3112
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003113/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003114static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3115 MemTxAttrs attrs,
3116 const uint8_t *buf,
3117 int len, hwaddr addr1,
3118 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00003119{
bellard13eb76e2004-01-24 15:23:36 +00003120 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003121 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01003122 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02003123 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00003124
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003125 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003126 if (!memory_access_is_direct(mr, true)) {
3127 release_lock |= prepare_mmio_access(mr);
3128 l = memory_access_size(mr, l, addr1);
3129 /* XXX: could force current_cpu to NULL to avoid
3130 potential bugs */
3131 switch (l) {
3132 case 8:
3133 /* 64 bit write access */
3134 val = ldq_p(buf);
3135 result |= memory_region_dispatch_write(mr, addr1, val, 8,
3136 attrs);
3137 break;
3138 case 4:
3139 /* 32 bit write access */
Ladi Prosek6da67de2017-01-26 15:22:37 +01003140 val = (uint32_t)ldl_p(buf);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003141 result |= memory_region_dispatch_write(mr, addr1, val, 4,
3142 attrs);
3143 break;
3144 case 2:
3145 /* 16 bit write access */
3146 val = lduw_p(buf);
3147 result |= memory_region_dispatch_write(mr, addr1, val, 2,
3148 attrs);
3149 break;
3150 case 1:
3151 /* 8 bit write access */
3152 val = ldub_p(buf);
3153 result |= memory_region_dispatch_write(mr, addr1, val, 1,
3154 attrs);
3155 break;
3156 default:
3157 abort();
bellard13eb76e2004-01-24 15:23:36 +00003158 }
3159 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003160 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003161 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003162 memcpy(ptr, buf, l);
3163 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00003164 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003165
3166 if (release_lock) {
3167 qemu_mutex_unlock_iothread();
3168 release_lock = false;
3169 }
3170
bellard13eb76e2004-01-24 15:23:36 +00003171 len -= l;
3172 buf += l;
3173 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003174
3175 if (!len) {
3176 break;
3177 }
3178
3179 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003180 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003181 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02003182
Peter Maydell3b643492015-04-26 16:49:23 +01003183 return result;
bellard13eb76e2004-01-24 15:23:36 +00003184}
bellard8df1cd02005-01-28 22:37:22 +00003185
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003186/* Called from RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003187static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
3188 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003189{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003190 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003191 hwaddr addr1;
3192 MemoryRegion *mr;
3193 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003194
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003195 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003196 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003197 result = flatview_write_continue(fv, addr, attrs, buf, len,
3198 addr1, l, mr);
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003199
3200 return result;
3201}
3202
3203/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003204MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
3205 MemTxAttrs attrs, uint8_t *buf,
3206 int len, hwaddr addr1, hwaddr l,
3207 MemoryRegion *mr)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003208{
3209 uint8_t *ptr;
3210 uint64_t val;
3211 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003212 bool release_lock = false;
3213
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003214 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003215 if (!memory_access_is_direct(mr, false)) {
3216 /* I/O case */
3217 release_lock |= prepare_mmio_access(mr);
3218 l = memory_access_size(mr, l, addr1);
3219 switch (l) {
3220 case 8:
3221 /* 64 bit read access */
3222 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
3223 attrs);
3224 stq_p(buf, val);
3225 break;
3226 case 4:
3227 /* 32 bit read access */
3228 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
3229 attrs);
3230 stl_p(buf, val);
3231 break;
3232 case 2:
3233 /* 16 bit read access */
3234 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
3235 attrs);
3236 stw_p(buf, val);
3237 break;
3238 case 1:
3239 /* 8 bit read access */
3240 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
3241 attrs);
3242 stb_p(buf, val);
3243 break;
3244 default:
3245 abort();
3246 }
3247 } else {
3248 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003249 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003250 memcpy(buf, ptr, l);
3251 }
3252
3253 if (release_lock) {
3254 qemu_mutex_unlock_iothread();
3255 release_lock = false;
3256 }
3257
3258 len -= l;
3259 buf += l;
3260 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003261
3262 if (!len) {
3263 break;
3264 }
3265
3266 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003267 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003268 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003269
3270 return result;
3271}
3272
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003273/* Called from RCU critical section. */
3274static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
3275 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003276{
3277 hwaddr l;
3278 hwaddr addr1;
3279 MemoryRegion *mr;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003280
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003281 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003282 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003283 return flatview_read_continue(fv, addr, attrs, buf, len,
3284 addr1, l, mr);
Avi Kivityac1970f2012-10-03 16:22:53 +02003285}
3286
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003287MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
3288 MemTxAttrs attrs, uint8_t *buf, int len)
3289{
3290 MemTxResult result = MEMTX_OK;
3291 FlatView *fv;
3292
3293 if (len > 0) {
3294 rcu_read_lock();
3295 fv = address_space_to_flatview(as);
3296 result = flatview_read(fv, addr, attrs, buf, len);
3297 rcu_read_unlock();
3298 }
3299
3300 return result;
3301}
3302
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003303MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3304 MemTxAttrs attrs,
3305 const uint8_t *buf, int len)
3306{
3307 MemTxResult result = MEMTX_OK;
3308 FlatView *fv;
3309
3310 if (len > 0) {
3311 rcu_read_lock();
3312 fv = address_space_to_flatview(as);
3313 result = flatview_write(fv, addr, attrs, buf, len);
3314 rcu_read_unlock();
3315 }
3316
3317 return result;
3318}
3319
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003320MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
3321 uint8_t *buf, int len, bool is_write)
3322{
3323 if (is_write) {
3324 return address_space_write(as, addr, attrs, buf, len);
3325 } else {
3326 return address_space_read_full(as, addr, attrs, buf, len);
3327 }
3328}
3329
Avi Kivitya8170e52012-10-23 12:30:10 +02003330void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02003331 int len, int is_write)
3332{
Peter Maydell5c9eb022015-04-26 16:49:24 +01003333 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3334 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02003335}
3336
Alexander Graf582b55a2013-12-11 14:17:44 +01003337enum write_rom_type {
3338 WRITE_DATA,
3339 FLUSH_CACHE,
3340};
3341
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003342static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01003343 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00003344{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003345 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00003346 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003347 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003348 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00003349
Paolo Bonzini41063e12015-03-18 14:21:43 +01003350 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00003351 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003352 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003353 mr = address_space_translate(as, addr, &addr1, &l, true,
3354 MEMTXATTRS_UNSPECIFIED);
ths3b46e622007-09-17 08:09:54 +00003355
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003356 if (!(memory_region_is_ram(mr) ||
3357 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02003358 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003359 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00003360 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003361 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01003362 switch (type) {
3363 case WRITE_DATA:
3364 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01003365 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003366 break;
3367 case FLUSH_CACHE:
3368 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
3369 break;
3370 }
bellardd0ecd2a2006-04-23 17:14:48 +00003371 }
3372 len -= l;
3373 buf += l;
3374 addr += l;
3375 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003376 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00003377}
3378
Alexander Graf582b55a2013-12-11 14:17:44 +01003379/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003380void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01003381 const uint8_t *buf, int len)
3382{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003383 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01003384}
3385
3386void cpu_flush_icache_range(hwaddr start, int len)
3387{
3388 /*
3389 * This function should do the same thing as an icache flush that was
3390 * triggered from within the guest. For TCG we are always cache coherent,
3391 * so there is no need to flush anything. For KVM / Xen we need to flush
3392 * the host's instruction cache at least.
3393 */
3394 if (tcg_enabled()) {
3395 return;
3396 }
3397
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003398 cpu_physical_memory_write_rom_internal(&address_space_memory,
3399 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01003400}
3401
aliguori6d16c2f2009-01-22 16:59:11 +00003402typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003403 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00003404 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003405 hwaddr addr;
3406 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003407 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00003408} BounceBuffer;
3409
3410static BounceBuffer bounce;
3411
aliguoriba223c22009-01-22 16:59:16 +00003412typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08003413 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003414 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003415} MapClient;
3416
Fam Zheng38e047b2015-03-16 17:03:35 +08003417QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003418static QLIST_HEAD(map_client_list, MapClient) map_client_list
3419 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003420
Fam Zhenge95205e2015-03-16 17:03:37 +08003421static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00003422{
Blue Swirl72cf2d42009-09-12 07:36:22 +00003423 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003424 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003425}
3426
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003427static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00003428{
3429 MapClient *client;
3430
Blue Swirl72cf2d42009-09-12 07:36:22 +00003431 while (!QLIST_EMPTY(&map_client_list)) {
3432 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08003433 qemu_bh_schedule(client->bh);
3434 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00003435 }
3436}
3437
Fam Zhenge95205e2015-03-16 17:03:37 +08003438void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003439{
3440 MapClient *client = g_malloc(sizeof(*client));
3441
Fam Zheng38e047b2015-03-16 17:03:35 +08003442 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08003443 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00003444 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003445 if (!atomic_read(&bounce.in_use)) {
3446 cpu_notify_map_clients_locked();
3447 }
Fam Zheng38e047b2015-03-16 17:03:35 +08003448 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003449}
3450
Fam Zheng38e047b2015-03-16 17:03:35 +08003451void cpu_exec_init_all(void)
3452{
3453 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01003454 /* The data structures we set up here depend on knowing the page size,
3455 * so no more changes can be made after this point.
3456 * In an ideal world, nothing we did before we had finished the
3457 * machine setup would care about the target page size, and we could
3458 * do this much later, rather than requiring board models to state
3459 * up front what their requirements are.
3460 */
3461 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08003462 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01003463 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08003464 qemu_mutex_init(&map_client_list_lock);
3465}
3466
Fam Zhenge95205e2015-03-16 17:03:37 +08003467void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003468{
Fam Zhenge95205e2015-03-16 17:03:37 +08003469 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00003470
Fam Zhenge95205e2015-03-16 17:03:37 +08003471 qemu_mutex_lock(&map_client_list_lock);
3472 QLIST_FOREACH(client, &map_client_list, link) {
3473 if (client->bh == bh) {
3474 cpu_unregister_map_client_do(client);
3475 break;
3476 }
3477 }
3478 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003479}
3480
3481static void cpu_notify_map_clients(void)
3482{
Fam Zheng38e047b2015-03-16 17:03:35 +08003483 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003484 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08003485 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00003486}
3487
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003488static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
Peter Maydelleace72b2018-05-31 14:50:52 +01003489 bool is_write, MemTxAttrs attrs)
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003490{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003491 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003492 hwaddr l, xlat;
3493
3494 while (len > 0) {
3495 l = len;
Peter Maydellefa99a22018-05-31 14:50:52 +01003496 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003497 if (!memory_access_is_direct(mr, is_write)) {
3498 l = memory_access_size(mr, l, addr);
Peter Maydelleace72b2018-05-31 14:50:52 +01003499 if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003500 return false;
3501 }
3502 }
3503
3504 len -= l;
3505 addr += l;
3506 }
3507 return true;
3508}
3509
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003510bool address_space_access_valid(AddressSpace *as, hwaddr addr,
Peter Maydellfddffa42018-05-31 14:50:52 +01003511 int len, bool is_write,
3512 MemTxAttrs attrs)
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003513{
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003514 FlatView *fv;
3515 bool result;
3516
3517 rcu_read_lock();
3518 fv = address_space_to_flatview(as);
Peter Maydelleace72b2018-05-31 14:50:52 +01003519 result = flatview_access_valid(fv, addr, len, is_write, attrs);
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003520 rcu_read_unlock();
3521 return result;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003522}
3523
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003524static hwaddr
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003525flatview_extend_translation(FlatView *fv, hwaddr addr,
Peter Maydell53d07902018-05-31 14:50:52 +01003526 hwaddr target_len,
3527 MemoryRegion *mr, hwaddr base, hwaddr len,
3528 bool is_write, MemTxAttrs attrs)
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003529{
3530 hwaddr done = 0;
3531 hwaddr xlat;
3532 MemoryRegion *this_mr;
3533
3534 for (;;) {
3535 target_len -= len;
3536 addr += len;
3537 done += len;
3538 if (target_len == 0) {
3539 return done;
3540 }
3541
3542 len = target_len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003543 this_mr = flatview_translate(fv, addr, &xlat,
Peter Maydellefa99a22018-05-31 14:50:52 +01003544 &len, is_write, attrs);
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003545 if (this_mr != mr || xlat != base + done) {
3546 return done;
3547 }
3548 }
3549}
3550
aliguori6d16c2f2009-01-22 16:59:11 +00003551/* Map a physical memory region into a host virtual address.
3552 * May map a subset of the requested range, given by and returned in *plen.
3553 * May return NULL if resources needed to perform the mapping are exhausted.
3554 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003555 * Use cpu_register_map_client() to know when retrying the map operation is
3556 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003557 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003558void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003559 hwaddr addr,
3560 hwaddr *plen,
Peter Maydellf26404f2018-05-31 14:50:52 +01003561 bool is_write,
3562 MemTxAttrs attrs)
aliguori6d16c2f2009-01-22 16:59:11 +00003563{
Avi Kivitya8170e52012-10-23 12:30:10 +02003564 hwaddr len = *plen;
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003565 hwaddr l, xlat;
3566 MemoryRegion *mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003567 void *ptr;
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003568 FlatView *fv;
aliguori6d16c2f2009-01-22 16:59:11 +00003569
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003570 if (len == 0) {
3571 return NULL;
3572 }
aliguori6d16c2f2009-01-22 16:59:11 +00003573
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003574 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003575 rcu_read_lock();
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003576 fv = address_space_to_flatview(as);
Peter Maydellefa99a22018-05-31 14:50:52 +01003577 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
Paolo Bonzini41063e12015-03-18 14:21:43 +01003578
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003579 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003580 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01003581 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003582 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00003583 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02003584 /* Avoid unbounded allocations */
3585 l = MIN(l, TARGET_PAGE_SIZE);
3586 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003587 bounce.addr = addr;
3588 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003589
3590 memory_region_ref(mr);
3591 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003592 if (!is_write) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003593 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003594 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003595 }
aliguori6d16c2f2009-01-22 16:59:11 +00003596
Paolo Bonzini41063e12015-03-18 14:21:43 +01003597 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003598 *plen = l;
3599 return bounce.buffer;
3600 }
3601
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003602
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003603 memory_region_ref(mr);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003604 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
Peter Maydell53d07902018-05-31 14:50:52 +01003605 l, is_write, attrs);
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003606 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003607 rcu_read_unlock();
3608
3609 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003610}
3611
Avi Kivityac1970f2012-10-03 16:22:53 +02003612/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003613 * Will also mark the memory as dirty if is_write == 1. access_len gives
3614 * the amount of memory that was actually read or written by the caller.
3615 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003616void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3617 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003618{
3619 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003620 MemoryRegion *mr;
3621 ram_addr_t addr1;
3622
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003623 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003624 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003625 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003626 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003627 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003628 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003629 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003630 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003631 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003632 return;
3633 }
3634 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003635 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3636 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003637 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003638 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003639 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003640 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003641 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003642 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003643}
bellardd0ecd2a2006-04-23 17:14:48 +00003644
Avi Kivitya8170e52012-10-23 12:30:10 +02003645void *cpu_physical_memory_map(hwaddr addr,
3646 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003647 int is_write)
3648{
Peter Maydellf26404f2018-05-31 14:50:52 +01003649 return address_space_map(&address_space_memory, addr, plen, is_write,
3650 MEMTXATTRS_UNSPECIFIED);
Avi Kivityac1970f2012-10-03 16:22:53 +02003651}
3652
Avi Kivitya8170e52012-10-23 12:30:10 +02003653void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3654 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003655{
3656 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3657}
3658
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003659#define ARG1_DECL AddressSpace *as
3660#define ARG1 as
3661#define SUFFIX
3662#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
3663#define IS_DIRECT(mr, is_write) memory_access_is_direct(mr, is_write)
3664#define MAP_RAM(mr, ofs) qemu_map_ram_ptr((mr)->ram_block, ofs)
3665#define INVALIDATE(mr, ofs, len) invalidate_and_set_dirty(mr, ofs, len)
3666#define RCU_READ_LOCK(...) rcu_read_lock()
3667#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3668#include "memory_ldst.inc.c"
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003669
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003670int64_t address_space_cache_init(MemoryRegionCache *cache,
3671 AddressSpace *as,
3672 hwaddr addr,
3673 hwaddr len,
3674 bool is_write)
3675{
Paolo Bonzini48564042018-03-18 18:26:36 +01003676 AddressSpaceDispatch *d;
3677 hwaddr l;
3678 MemoryRegion *mr;
3679
3680 assert(len > 0);
3681
3682 l = len;
3683 cache->fv = address_space_get_flatview(as);
3684 d = flatview_to_dispatch(cache->fv);
3685 cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true);
3686
3687 mr = cache->mrs.mr;
3688 memory_region_ref(mr);
3689 if (memory_access_is_direct(mr, is_write)) {
Peter Maydell53d07902018-05-31 14:50:52 +01003690 /* We don't care about the memory attributes here as we're only
3691 * doing this if we found actual RAM, which behaves the same
3692 * regardless of attributes; so UNSPECIFIED is fine.
3693 */
Paolo Bonzini48564042018-03-18 18:26:36 +01003694 l = flatview_extend_translation(cache->fv, addr, len, mr,
Peter Maydell53d07902018-05-31 14:50:52 +01003695 cache->xlat, l, is_write,
3696 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003697 cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
3698 } else {
3699 cache->ptr = NULL;
3700 }
3701
3702 cache->len = l;
3703 cache->is_write = is_write;
3704 return l;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003705}
3706
3707void address_space_cache_invalidate(MemoryRegionCache *cache,
3708 hwaddr addr,
3709 hwaddr access_len)
3710{
Paolo Bonzini48564042018-03-18 18:26:36 +01003711 assert(cache->is_write);
3712 if (likely(cache->ptr)) {
3713 invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len);
3714 }
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003715}
3716
3717void address_space_cache_destroy(MemoryRegionCache *cache)
3718{
Paolo Bonzini48564042018-03-18 18:26:36 +01003719 if (!cache->mrs.mr) {
3720 return;
3721 }
3722
3723 if (xen_enabled()) {
3724 xen_invalidate_map_cache_entry(cache->ptr);
3725 }
3726 memory_region_unref(cache->mrs.mr);
3727 flatview_unref(cache->fv);
3728 cache->mrs.mr = NULL;
3729 cache->fv = NULL;
3730}
3731
3732/* Called from RCU critical section. This function has the same
3733 * semantics as address_space_translate, but it only works on a
3734 * predefined range of a MemoryRegion that was mapped with
3735 * address_space_cache_init.
3736 */
3737static inline MemoryRegion *address_space_translate_cached(
3738 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003739 hwaddr *plen, bool is_write, MemTxAttrs attrs)
Paolo Bonzini48564042018-03-18 18:26:36 +01003740{
3741 MemoryRegionSection section;
3742 MemoryRegion *mr;
3743 IOMMUMemoryRegion *iommu_mr;
3744 AddressSpace *target_as;
3745
3746 assert(!cache->ptr);
3747 *xlat = addr + cache->xlat;
3748
3749 mr = cache->mrs.mr;
3750 iommu_mr = memory_region_get_iommu(mr);
3751 if (!iommu_mr) {
3752 /* MMIO region. */
3753 return mr;
3754 }
3755
3756 section = address_space_translate_iommu(iommu_mr, xlat, plen,
3757 NULL, is_write, true,
Peter Maydell2f7b0092018-05-31 14:50:53 +01003758 &target_as, attrs);
Paolo Bonzini48564042018-03-18 18:26:36 +01003759 return section.mr;
3760}
3761
3762/* Called from RCU critical section. address_space_read_cached uses this
3763 * out of line function when the target is an MMIO or IOMMU region.
3764 */
3765void
3766address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3767 void *buf, int len)
3768{
3769 hwaddr addr1, l;
3770 MemoryRegion *mr;
3771
3772 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003773 mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
3774 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003775 flatview_read_continue(cache->fv,
3776 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3777 addr1, l, mr);
3778}
3779
3780/* Called from RCU critical section. address_space_write_cached uses this
3781 * out of line function when the target is an MMIO or IOMMU region.
3782 */
3783void
3784address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3785 const void *buf, int len)
3786{
3787 hwaddr addr1, l;
3788 MemoryRegion *mr;
3789
3790 l = len;
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003791 mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
3792 MEMTXATTRS_UNSPECIFIED);
Paolo Bonzini48564042018-03-18 18:26:36 +01003793 flatview_write_continue(cache->fv,
3794 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3795 addr1, l, mr);
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003796}
3797
3798#define ARG1_DECL MemoryRegionCache *cache
3799#define ARG1 cache
Paolo Bonzini48564042018-03-18 18:26:36 +01003800#define SUFFIX _cached_slow
3801#define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
3802#define IS_DIRECT(mr, is_write) memory_access_is_direct(mr, is_write)
3803#define MAP_RAM(mr, ofs) (cache->ptr + (ofs - cache->xlat))
Paolo Bonzini90c4fe52017-04-03 13:41:28 +02003804#define INVALIDATE(mr, ofs, len) invalidate_and_set_dirty(mr, ofs, len)
Paolo Bonzini48564042018-03-18 18:26:36 +01003805#define RCU_READ_LOCK() ((void)0)
3806#define RCU_READ_UNLOCK() ((void)0)
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003807#include "memory_ldst.inc.c"
3808
aliguori5e2972f2009-03-28 17:51:36 +00003809/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003810int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003811 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003812{
3813 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003814 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003815 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003816
Christian Borntraeger79ca7a12017-03-07 15:19:08 +01003817 cpu_synchronize_state(cpu);
bellard13eb76e2004-01-24 15:23:36 +00003818 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003819 int asidx;
3820 MemTxAttrs attrs;
3821
bellard13eb76e2004-01-24 15:23:36 +00003822 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003823 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3824 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003825 /* if no physical page mapped, return an error */
3826 if (phys_addr == -1)
3827 return -1;
3828 l = (page + TARGET_PAGE_SIZE) - addr;
3829 if (l > len)
3830 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003831 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003832 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003833 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3834 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003835 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003836 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3837 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003838 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003839 }
bellard13eb76e2004-01-24 15:23:36 +00003840 len -= l;
3841 buf += l;
3842 addr += l;
3843 }
3844 return 0;
3845}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003846
3847/*
3848 * Allows code that needs to deal with migration bitmaps etc to still be built
3849 * target independent.
3850 */
Juan Quintela20afaed2017-03-21 09:09:14 +01003851size_t qemu_target_page_size(void)
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003852{
Juan Quintela20afaed2017-03-21 09:09:14 +01003853 return TARGET_PAGE_SIZE;
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003854}
3855
Juan Quintela46d702b2017-04-24 21:03:48 +02003856int qemu_target_page_bits(void)
3857{
3858 return TARGET_PAGE_BITS;
3859}
3860
3861int qemu_target_page_bits_min(void)
3862{
3863 return TARGET_PAGE_BITS_MIN;
3864}
Paul Brooka68fe892010-03-01 00:08:59 +00003865#endif
bellard13eb76e2004-01-24 15:23:36 +00003866
Blue Swirl8e4a4242013-01-06 18:30:17 +00003867/*
3868 * A helper function for the _utterly broken_ virtio device model to find out if
3869 * it's running on a big endian machine. Don't do this at home kids!
3870 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003871bool target_words_bigendian(void);
3872bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003873{
3874#if defined(TARGET_WORDS_BIGENDIAN)
3875 return true;
3876#else
3877 return false;
3878#endif
3879}
3880
Wen Congyang76f35532012-05-07 12:04:18 +08003881#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003882bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003883{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003884 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003885 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003886 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003887
Paolo Bonzini41063e12015-03-18 14:21:43 +01003888 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003889 mr = address_space_translate(&address_space_memory,
Peter Maydellbc6b1ce2018-05-31 14:50:52 +01003890 phys_addr, &phys_addr, &l, false,
3891 MEMTXATTRS_UNSPECIFIED);
Wen Congyang76f35532012-05-07 12:04:18 +08003892
Paolo Bonzini41063e12015-03-18 14:21:43 +01003893 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3894 rcu_read_unlock();
3895 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003896}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003897
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003898int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003899{
3900 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003901 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003902
Mike Day0dc3f442013-09-05 14:41:35 -04003903 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08003904 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003905 ret = func(block->idstr, block->host, block->offset,
3906 block->used_length, opaque);
3907 if (ret) {
3908 break;
3909 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003910 }
Mike Day0dc3f442013-09-05 14:41:35 -04003911 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003912 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003913}
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003914
Cédric Le Goaterb895de52018-05-14 08:57:00 +02003915int qemu_ram_foreach_migratable_block(RAMBlockIterFunc func, void *opaque)
3916{
3917 RAMBlock *block;
3918 int ret = 0;
3919
3920 rcu_read_lock();
3921 RAMBLOCK_FOREACH(block) {
3922 if (!qemu_ram_is_migratable(block)) {
3923 continue;
3924 }
3925 ret = func(block->idstr, block->host, block->offset,
3926 block->used_length, opaque);
3927 if (ret) {
3928 break;
3929 }
3930 }
3931 rcu_read_unlock();
3932 return ret;
3933}
3934
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003935/*
3936 * Unmap pages of memory from start to start+length such that
3937 * they a) read as 0, b) Trigger whatever fault mechanism
3938 * the OS provides for postcopy.
3939 * The pages must be unmapped by the end of the function.
3940 * Returns: 0 on success, none-0 on failure
3941 *
3942 */
3943int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
3944{
3945 int ret = -1;
3946
3947 uint8_t *host_startaddr = rb->host + start;
3948
3949 if ((uintptr_t)host_startaddr & (rb->page_size - 1)) {
3950 error_report("ram_block_discard_range: Unaligned start address: %p",
3951 host_startaddr);
3952 goto err;
3953 }
3954
3955 if ((start + length) <= rb->used_length) {
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003956 bool need_madvise, need_fallocate;
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003957 uint8_t *host_endaddr = host_startaddr + length;
3958 if ((uintptr_t)host_endaddr & (rb->page_size - 1)) {
3959 error_report("ram_block_discard_range: Unaligned end address: %p",
3960 host_endaddr);
3961 goto err;
3962 }
3963
3964 errno = ENOTSUP; /* If we are missing MADVISE etc */
3965
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003966 /* The logic here is messy;
3967 * madvise DONTNEED fails for hugepages
3968 * fallocate works on hugepages and shmem
3969 */
3970 need_madvise = (rb->page_size == qemu_host_page_size);
3971 need_fallocate = rb->fd != -1;
3972 if (need_fallocate) {
3973 /* For a file, this causes the area of the file to be zero'd
3974 * if read, and for hugetlbfs also causes it to be unmapped
3975 * so a userfault will trigger.
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00003976 */
3977#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
3978 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
3979 start, length);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003980 if (ret) {
3981 ret = -errno;
3982 error_report("ram_block_discard_range: Failed to fallocate "
3983 "%s:%" PRIx64 " +%zx (%d)",
3984 rb->idstr, start, length, ret);
3985 goto err;
3986 }
3987#else
3988 ret = -ENOSYS;
3989 error_report("ram_block_discard_range: fallocate not available/file"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003990 "%s:%" PRIx64 " +%zx (%d)",
3991 rb->idstr, start, length, ret);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003992 goto err;
3993#endif
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003994 }
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003995 if (need_madvise) {
3996 /* For normal RAM this causes it to be unmapped,
3997 * for shared memory it causes the local mapping to disappear
3998 * and to fall back on the file contents (which we just
3999 * fallocate'd away).
4000 */
4001#if defined(CONFIG_MADVISE)
4002 ret = madvise(host_startaddr, length, MADV_DONTNEED);
4003 if (ret) {
4004 ret = -errno;
4005 error_report("ram_block_discard_range: Failed to discard range "
4006 "%s:%" PRIx64 " +%zx (%d)",
4007 rb->idstr, start, length, ret);
4008 goto err;
4009 }
4010#else
4011 ret = -ENOSYS;
4012 error_report("ram_block_discard_range: MADVISE not available"
4013 "%s:%" PRIx64 " +%zx (%d)",
4014 rb->idstr, start, length, ret);
4015 goto err;
4016#endif
4017 }
4018 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
4019 need_madvise, need_fallocate, ret);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00004020 } else {
4021 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
4022 "/%zx/" RAM_ADDR_FMT")",
4023 rb->idstr, start, length, rb->used_length);
4024 }
4025
4026err:
4027 return ret;
4028}
4029
Peter Maydellec3f8c92013-06-27 20:53:38 +01004030#endif
Yang Zhonga0be0c52017-07-03 18:12:13 +08004031
4032void page_size_init(void)
4033{
4034 /* NOTE: we can always suppose that qemu_host_page_size >=
4035 TARGET_PAGE_SIZE */
Yang Zhonga0be0c52017-07-03 18:12:13 +08004036 if (qemu_host_page_size == 0) {
4037 qemu_host_page_size = qemu_real_host_page_size;
4038 }
4039 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
4040 qemu_host_page_size = TARGET_PAGE_SIZE;
4041 }
4042 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
4043}
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10004044
4045#if !defined(CONFIG_USER_ONLY)
4046
4047static void mtree_print_phys_entries(fprintf_function mon, void *f,
4048 int start, int end, int skip, int ptr)
4049{
4050 if (start == end - 1) {
4051 mon(f, "\t%3d ", start);
4052 } else {
4053 mon(f, "\t%3d..%-3d ", start, end - 1);
4054 }
4055 mon(f, " skip=%d ", skip);
4056 if (ptr == PHYS_MAP_NODE_NIL) {
4057 mon(f, " ptr=NIL");
4058 } else if (!skip) {
4059 mon(f, " ptr=#%d", ptr);
4060 } else {
4061 mon(f, " ptr=[%d]", ptr);
4062 }
4063 mon(f, "\n");
4064}
4065
4066#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
4067 int128_sub((size), int128_one())) : 0)
4068
4069void mtree_print_dispatch(fprintf_function mon, void *f,
4070 AddressSpaceDispatch *d, MemoryRegion *root)
4071{
4072 int i;
4073
4074 mon(f, " Dispatch\n");
4075 mon(f, " Physical sections\n");
4076
4077 for (i = 0; i < d->map.sections_nb; ++i) {
4078 MemoryRegionSection *s = d->map.sections + i;
4079 const char *names[] = { " [unassigned]", " [not dirty]",
4080 " [ROM]", " [watch]" };
4081
4082 mon(f, " #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx " %s%s%s%s%s",
4083 i,
4084 s->offset_within_address_space,
4085 s->offset_within_address_space + MR_SIZE(s->mr->size),
4086 s->mr->name ? s->mr->name : "(noname)",
4087 i < ARRAY_SIZE(names) ? names[i] : "",
4088 s->mr == root ? " [ROOT]" : "",
4089 s == d->mru_section ? " [MRU]" : "",
4090 s->mr->is_iommu ? " [iommu]" : "");
4091
4092 if (s->mr->alias) {
4093 mon(f, " alias=%s", s->mr->alias->name ?
4094 s->mr->alias->name : "noname");
4095 }
4096 mon(f, "\n");
4097 }
4098
4099 mon(f, " Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
4100 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
4101 for (i = 0; i < d->map.nodes_nb; ++i) {
4102 int j, jprev;
4103 PhysPageEntry prev;
4104 Node *n = d->map.nodes + i;
4105
4106 mon(f, " [%d]\n", i);
4107
4108 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
4109 PhysPageEntry *pe = *n + j;
4110
4111 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
4112 continue;
4113 }
4114
4115 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4116
4117 jprev = j;
4118 prev = *pe;
4119 }
4120
4121 if (jprev != ARRAY_SIZE(*n)) {
4122 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4123 }
4124 }
4125}
4126
4127#endif