blob: 8cf535ddde53a16176d204965b56d60d6b01991e [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
Stefan Weil777872e2014-02-23 18:02:08 +010021#ifndef _WIN32
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020025#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010027#include "exec/exec-all.h"
bellardb67d9a52008-05-23 09:57:34 +000028#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020029#include "hw/qdev-core.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010030#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020031#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010032#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010033#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010034#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020035#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010036#include "qemu/timer.h"
37#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020038#include "qemu/error-report.h"
pbrook53a59602006-03-25 19:31:22 +000039#if defined(CONFIG_USER_ONLY)
40#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010041#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020042#include "hw/hw.h"
43#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010044#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020045#include "sysemu/dma.h"
46#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010047#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010048#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000049#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010050#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040051#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020052#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000053#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030054#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000055
Paolo Bonzini022c62c2012-12-17 18:19:49 +010056#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020057#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030058#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020059
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020060#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030061#ifndef _WIN32
62#include "qemu/mmap-alloc.h"
63#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020064
blueswir1db7b5422007-05-26 17:36:03 +000065//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000066
pbrook99773bd2006-04-16 15:14:59 +000067#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040068/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
69 * are protected by the ramlist lock.
70 */
Mike Day0d53d9f2015-01-21 13:45:24 +010071RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030072
73static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030074static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030075
Avi Kivityf6790af2012-10-02 20:13:51 +020076AddressSpace address_space_io;
77AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020078
Paolo Bonzini0844e002013-05-24 14:37:28 +020079MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020080static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020081
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080082/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
83#define RAM_PREALLOC (1 << 0)
84
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080085/* RAM is mmap-ed with MAP_SHARED */
86#define RAM_SHARED (1 << 1)
87
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020088/* Only a portion of RAM (used_length) is actually used, and migrated.
89 * This used_length size can change across reboots.
90 */
91#define RAM_RESIZEABLE (1 << 2)
92
pbrooke2eef172008-06-08 01:09:01 +000093#endif
bellard9fa3e852004-01-04 18:06:42 +000094
Andreas Färberbdc44642013-06-24 23:50:24 +020095struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000096/* current CPU in the current thread. It is only valid inside
97 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +020098__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +000099/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000100 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000101 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100102int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000103
pbrooke2eef172008-06-08 01:09:01 +0000104#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200105
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200106typedef struct PhysPageEntry PhysPageEntry;
107
108struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200109 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200110 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200111 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200112 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200113};
114
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200115#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
116
Paolo Bonzini03f49952013-11-07 17:14:36 +0100117/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100118#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100119
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200120#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100121#define P_L2_SIZE (1 << P_L2_BITS)
122
123#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
124
125typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200126
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200127typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100128 struct rcu_head rcu;
129
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200130 unsigned sections_nb;
131 unsigned sections_nb_alloc;
132 unsigned nodes_nb;
133 unsigned nodes_nb_alloc;
134 Node *nodes;
135 MemoryRegionSection *sections;
136} PhysPageMap;
137
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200138struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100139 struct rcu_head rcu;
140
Fam Zheng729633c2016-03-01 14:18:24 +0800141 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200142 /* This is a multi-level map on the physical address space.
143 * The bottom level has pointers to MemoryRegionSections.
144 */
145 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200146 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200147 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200148};
149
Jan Kiszka90260c62013-05-26 21:46:51 +0200150#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
151typedef struct subpage_t {
152 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200153 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200154 hwaddr base;
155 uint16_t sub_section[TARGET_PAGE_SIZE];
156} subpage_t;
157
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200158#define PHYS_SECTION_UNASSIGNED 0
159#define PHYS_SECTION_NOTDIRTY 1
160#define PHYS_SECTION_ROM 2
161#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200162
pbrooke2eef172008-06-08 01:09:01 +0000163static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300164static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000165static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000166
Avi Kivity1ec9b902012-01-02 12:47:48 +0200167static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100168
169/**
170 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
171 * @cpu: the CPU whose AddressSpace this is
172 * @as: the AddressSpace itself
173 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
174 * @tcg_as_listener: listener for tracking changes to the AddressSpace
175 */
176struct CPUAddressSpace {
177 CPUState *cpu;
178 AddressSpace *as;
179 struct AddressSpaceDispatch *memory_dispatch;
180 MemoryListener tcg_as_listener;
181};
182
pbrook6658ffb2007-03-16 23:58:11 +0000183#endif
bellard54936002003-05-13 00:25:15 +0000184
Paul Brook6d9a1302010-02-28 23:55:53 +0000185#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200186
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200187static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200188{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200189 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
190 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
191 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
192 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200193 }
194}
195
Paolo Bonzinidb946042015-05-21 15:12:29 +0200196static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200197{
198 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200199 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200200 PhysPageEntry e;
201 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200202
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200203 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200204 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200205 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200206 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200207
208 e.skip = leaf ? 0 : 1;
209 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100210 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200211 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200212 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200213 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200214}
215
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200216static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
217 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200218 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200219{
220 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100221 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200222
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200223 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200224 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200225 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200226 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100227 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200228
Paolo Bonzini03f49952013-11-07 17:14:36 +0100229 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200230 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200231 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200232 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200233 *index += step;
234 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200235 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200236 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200237 }
238 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200239 }
240}
241
Avi Kivityac1970f2012-10-03 16:22:53 +0200242static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200243 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200244 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000245{
Avi Kivity29990972012-02-13 20:21:20 +0200246 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200247 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000248
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200249 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000250}
251
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200252/* Compact a non leaf page entry. Simply detect that the entry has a single child,
253 * and update our entry so we can skip it and go directly to the destination.
254 */
255static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
256{
257 unsigned valid_ptr = P_L2_SIZE;
258 int valid = 0;
259 PhysPageEntry *p;
260 int i;
261
262 if (lp->ptr == PHYS_MAP_NODE_NIL) {
263 return;
264 }
265
266 p = nodes[lp->ptr];
267 for (i = 0; i < P_L2_SIZE; i++) {
268 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
269 continue;
270 }
271
272 valid_ptr = i;
273 valid++;
274 if (p[i].skip) {
275 phys_page_compact(&p[i], nodes, compacted);
276 }
277 }
278
279 /* We can only compress if there's only one child. */
280 if (valid != 1) {
281 return;
282 }
283
284 assert(valid_ptr < P_L2_SIZE);
285
286 /* Don't compress if it won't fit in the # of bits we have. */
287 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
288 return;
289 }
290
291 lp->ptr = p[valid_ptr].ptr;
292 if (!p[valid_ptr].skip) {
293 /* If our only child is a leaf, make this a leaf. */
294 /* By design, we should have made this node a leaf to begin with so we
295 * should never reach here.
296 * But since it's so simple to handle this, let's do it just in case we
297 * change this rule.
298 */
299 lp->skip = 0;
300 } else {
301 lp->skip += p[valid_ptr].skip;
302 }
303}
304
305static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
306{
307 DECLARE_BITMAP(compacted, nodes_nb);
308
309 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200310 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200311 }
312}
313
Fam Zheng29cb5332016-03-01 14:18:23 +0800314static inline bool section_covers_addr(const MemoryRegionSection *section,
315 hwaddr addr)
316{
317 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
318 * the section must cover the entire address space.
319 */
320 return section->size.hi ||
321 range_covers_byte(section->offset_within_address_space,
322 section->size.lo, addr);
323}
324
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200325static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200326 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000327{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200328 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200329 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200330 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200331
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200332 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200333 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200334 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200335 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200336 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100337 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200338 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200339
Fam Zheng29cb5332016-03-01 14:18:23 +0800340 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200341 return &sections[lp.ptr];
342 } else {
343 return &sections[PHYS_SECTION_UNASSIGNED];
344 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200345}
346
Blue Swirle5548612012-04-21 13:08:33 +0000347bool memory_region_is_unassigned(MemoryRegion *mr)
348{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200349 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000350 && mr != &io_mem_watch;
351}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200352
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100353/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200354static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200355 hwaddr addr,
356 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200357{
Fam Zheng729633c2016-03-01 14:18:24 +0800358 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200359 subpage_t *subpage;
Fam Zheng729633c2016-03-01 14:18:24 +0800360 bool update;
Jan Kiszka90260c62013-05-26 21:46:51 +0200361
Fam Zheng729633c2016-03-01 14:18:24 +0800362 if (section && section != &d->map.sections[PHYS_SECTION_UNASSIGNED] &&
363 section_covers_addr(section, addr)) {
364 update = false;
365 } else {
366 section = phys_page_find(d->phys_map, addr, d->map.nodes,
367 d->map.sections);
368 update = true;
369 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200370 if (resolve_subpage && section->mr->subpage) {
371 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200372 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200373 }
Fam Zheng729633c2016-03-01 14:18:24 +0800374 if (update) {
375 atomic_set(&d->mru_section, section);
376 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200377 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200378}
379
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100380/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200381static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200382address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200383 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200384{
385 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200386 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100387 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200388
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200389 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200390 /* Compute offset within MemoryRegionSection */
391 addr -= section->offset_within_address_space;
392
393 /* Compute offset within MemoryRegion */
394 *xlat = addr + section->offset_within_region;
395
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200396 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200397
398 /* MMIO registers can be expected to perform full-width accesses based only
399 * on their address, without considering adjacent registers that could
400 * decode to completely different MemoryRegions. When such registers
401 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
402 * regions overlap wildly. For this reason we cannot clamp the accesses
403 * here.
404 *
405 * If the length is small (as is the case for address_space_ldl/stl),
406 * everything works fine. If the incoming length is large, however,
407 * the caller really has to do the clamping through memory_access_size.
408 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200409 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200410 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200411 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
412 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200413 return section;
414}
Jan Kiszka90260c62013-05-26 21:46:51 +0200415
Paolo Bonzini41063e12015-03-18 14:21:43 +0100416/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200417MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
418 hwaddr *xlat, hwaddr *plen,
419 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200420{
Avi Kivity30951152012-10-30 13:47:46 +0200421 IOMMUTLBEntry iotlb;
422 MemoryRegionSection *section;
423 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200424
425 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100426 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
427 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200428 mr = section->mr;
429
430 if (!mr->iommu_ops) {
431 break;
432 }
433
Le Tan8d7b8cb2014-08-16 13:55:37 +0800434 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200435 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
436 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700437 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200438 if (!(iotlb.perm & (1 << is_write))) {
439 mr = &io_mem_unassigned;
440 break;
441 }
442
443 as = iotlb.target_as;
444 }
445
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000446 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100447 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700448 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100449 }
450
Avi Kivity30951152012-10-30 13:47:46 +0200451 *xlat = addr;
452 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200453}
454
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100455/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200456MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000457address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200458 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200459{
Avi Kivity30951152012-10-30 13:47:46 +0200460 MemoryRegionSection *section;
Peter Maydelld7898cd2016-01-21 14:15:05 +0000461 AddressSpaceDispatch *d = cpu->cpu_ases[asidx].memory_dispatch;
462
463 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200464
465 assert(!section->mr->iommu_ops);
466 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200467}
bellard9fa3e852004-01-04 18:06:42 +0000468#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000469
Andreas Färberb170fce2013-01-20 20:23:22 +0100470#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000471
Juan Quintelae59fb372009-09-29 22:48:21 +0200472static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200473{
Andreas Färber259186a2013-01-17 18:51:17 +0100474 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200475
aurel323098dba2009-03-07 21:28:24 +0000476 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
477 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100478 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100479 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000480
481 return 0;
482}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200483
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400484static int cpu_common_pre_load(void *opaque)
485{
486 CPUState *cpu = opaque;
487
Paolo Bonziniadee6422014-12-19 12:53:14 +0100488 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400489
490 return 0;
491}
492
493static bool cpu_common_exception_index_needed(void *opaque)
494{
495 CPUState *cpu = opaque;
496
Paolo Bonziniadee6422014-12-19 12:53:14 +0100497 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400498}
499
500static const VMStateDescription vmstate_cpu_common_exception_index = {
501 .name = "cpu_common/exception_index",
502 .version_id = 1,
503 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200504 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400505 .fields = (VMStateField[]) {
506 VMSTATE_INT32(exception_index, CPUState),
507 VMSTATE_END_OF_LIST()
508 }
509};
510
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300511static bool cpu_common_crash_occurred_needed(void *opaque)
512{
513 CPUState *cpu = opaque;
514
515 return cpu->crash_occurred;
516}
517
518static const VMStateDescription vmstate_cpu_common_crash_occurred = {
519 .name = "cpu_common/crash_occurred",
520 .version_id = 1,
521 .minimum_version_id = 1,
522 .needed = cpu_common_crash_occurred_needed,
523 .fields = (VMStateField[]) {
524 VMSTATE_BOOL(crash_occurred, CPUState),
525 VMSTATE_END_OF_LIST()
526 }
527};
528
Andreas Färber1a1562f2013-06-17 04:09:11 +0200529const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200530 .name = "cpu_common",
531 .version_id = 1,
532 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400533 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200534 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200535 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100536 VMSTATE_UINT32(halted, CPUState),
537 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200538 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400539 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200540 .subsections = (const VMStateDescription*[]) {
541 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300542 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200543 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200544 }
545};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200546
pbrook9656f322008-07-01 20:01:19 +0000547#endif
548
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100549CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400550{
Andreas Färberbdc44642013-06-24 23:50:24 +0200551 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400552
Andreas Färberbdc44642013-06-24 23:50:24 +0200553 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100554 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200555 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100556 }
Glauber Costa950f1472009-06-09 12:15:18 -0400557 }
558
Andreas Färberbdc44642013-06-24 23:50:24 +0200559 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400560}
561
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000562#if !defined(CONFIG_USER_ONLY)
Peter Maydell56943e82016-01-21 14:15:04 +0000563void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000564{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000565 CPUAddressSpace *newas;
566
567 /* Target code should have set num_ases before calling us */
568 assert(asidx < cpu->num_ases);
569
Peter Maydell56943e82016-01-21 14:15:04 +0000570 if (asidx == 0) {
571 /* address space 0 gets the convenience alias */
572 cpu->as = as;
573 }
574
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000575 /* KVM cannot currently support multiple address spaces. */
576 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000577
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000578 if (!cpu->cpu_ases) {
579 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000580 }
Peter Maydell32857f42015-10-01 15:29:50 +0100581
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000582 newas = &cpu->cpu_ases[asidx];
583 newas->cpu = cpu;
584 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000585 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000586 newas->tcg_as_listener.commit = tcg_commit;
587 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000588 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000589}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000590
591AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
592{
593 /* Return the AddressSpace corresponding to the specified index */
594 return cpu->cpu_ases[asidx].as;
595}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000596#endif
597
Bharata B Raob7bca732015-06-23 19:31:13 -0700598#ifndef CONFIG_USER_ONLY
599static DECLARE_BITMAP(cpu_index_map, MAX_CPUMASK_BITS);
600
601static int cpu_get_free_index(Error **errp)
602{
603 int cpu = find_first_zero_bit(cpu_index_map, MAX_CPUMASK_BITS);
604
605 if (cpu >= MAX_CPUMASK_BITS) {
606 error_setg(errp, "Trying to use more CPUs than max of %d",
607 MAX_CPUMASK_BITS);
608 return -1;
609 }
610
611 bitmap_set(cpu_index_map, cpu, 1);
612 return cpu;
613}
614
615void cpu_exec_exit(CPUState *cpu)
616{
617 if (cpu->cpu_index == -1) {
618 /* cpu_index was never allocated by this @cpu or was already freed. */
619 return;
620 }
621
622 bitmap_clear(cpu_index_map, cpu->cpu_index, 1);
623 cpu->cpu_index = -1;
624}
625#else
626
627static int cpu_get_free_index(Error **errp)
628{
629 CPUState *some_cpu;
630 int cpu_index = 0;
631
632 CPU_FOREACH(some_cpu) {
633 cpu_index++;
634 }
635 return cpu_index;
636}
637
638void cpu_exec_exit(CPUState *cpu)
639{
640}
641#endif
642
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700643void cpu_exec_init(CPUState *cpu, Error **errp)
bellardfd6ce8f2003-05-14 19:00:11 +0000644{
Andreas Färberb170fce2013-01-20 20:23:22 +0100645 CPUClass *cc = CPU_GET_CLASS(cpu);
Bharata B Raob7bca732015-06-23 19:31:13 -0700646 Error *local_err = NULL;
bellard6a00d602005-11-21 23:25:50 +0000647
Peter Maydell56943e82016-01-21 14:15:04 +0000648 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000649 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000650
Eduardo Habkost291135b2015-04-27 17:00:33 -0300651#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300652 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000653
654 /* This is a softmmu CPU object, so create a property for it
655 * so users can wire up its memory. (This can't go in qom/cpu.c
656 * because that file is compiled only once for both user-mode
657 * and system builds.) The default if no link is set up is to use
658 * the system address space.
659 */
660 object_property_add_link(OBJECT(cpu), "memory", TYPE_MEMORY_REGION,
661 (Object **)&cpu->memory,
662 qdev_prop_allow_set_link_before_realize,
663 OBJ_PROP_LINK_UNREF_ON_RELEASE,
664 &error_abort);
665 cpu->memory = system_memory;
666 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300667#endif
668
pbrookc2764712009-03-07 15:24:59 +0000669#if defined(CONFIG_USER_ONLY)
670 cpu_list_lock();
671#endif
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200672 cpu->cpu_index = cpu_get_free_index(&local_err);
Bharata B Raob7bca732015-06-23 19:31:13 -0700673 if (local_err) {
674 error_propagate(errp, local_err);
675#if defined(CONFIG_USER_ONLY)
676 cpu_list_unlock();
677#endif
678 return;
bellard6a00d602005-11-21 23:25:50 +0000679 }
Andreas Färberbdc44642013-06-24 23:50:24 +0200680 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000681#if defined(CONFIG_USER_ONLY)
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200682 (void) cc;
pbrookc2764712009-03-07 15:24:59 +0000683 cpu_list_unlock();
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200684#else
Andreas Färbere0d47942013-07-29 04:07:50 +0200685 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200686 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200687 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100688 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200689 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100690 }
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200691#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000692}
693
Paul Brook94df27f2010-02-28 23:47:45 +0000694#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200695static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000696{
697 tb_invalidate_phys_page_range(pc, pc + 1, 0);
698}
699#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200700static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400701{
Peter Maydell5232e4c2016-01-21 14:15:06 +0000702 MemTxAttrs attrs;
703 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
704 int asidx = cpu_asidx_from_attrs(cpu, attrs);
Max Filippove8262a12013-09-27 22:29:17 +0400705 if (phys != -1) {
Peter Maydell5232e4c2016-01-21 14:15:06 +0000706 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100707 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400708 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400709}
bellardc27004e2005-01-03 23:35:10 +0000710#endif
bellardd720b932004-04-25 17:57:43 +0000711
Paul Brookc527ee82010-03-01 03:31:14 +0000712#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200713void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000714
715{
716}
717
Peter Maydell3ee887e2014-09-12 14:06:48 +0100718int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
719 int flags)
720{
721 return -ENOSYS;
722}
723
724void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
725{
726}
727
Andreas Färber75a34032013-09-02 16:57:02 +0200728int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000729 int flags, CPUWatchpoint **watchpoint)
730{
731 return -ENOSYS;
732}
733#else
pbrook6658ffb2007-03-16 23:58:11 +0000734/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200735int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000736 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000737{
aliguoric0ce9982008-11-25 22:13:57 +0000738 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000739
Peter Maydell05068c02014-09-12 14:06:48 +0100740 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700741 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200742 error_report("tried to set invalid watchpoint at %"
743 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000744 return -EINVAL;
745 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500746 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000747
aliguoria1d1bb32008-11-18 20:07:32 +0000748 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100749 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000750 wp->flags = flags;
751
aliguori2dc9f412008-11-18 20:56:59 +0000752 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200753 if (flags & BP_GDB) {
754 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
755 } else {
756 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
757 }
aliguoria1d1bb32008-11-18 20:07:32 +0000758
Andreas Färber31b030d2013-09-04 01:29:02 +0200759 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000760
761 if (watchpoint)
762 *watchpoint = wp;
763 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000764}
765
aliguoria1d1bb32008-11-18 20:07:32 +0000766/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200767int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000768 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000769{
aliguoria1d1bb32008-11-18 20:07:32 +0000770 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000771
Andreas Färberff4700b2013-08-26 18:23:18 +0200772 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100773 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000774 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200775 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000776 return 0;
777 }
778 }
aliguoria1d1bb32008-11-18 20:07:32 +0000779 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000780}
781
aliguoria1d1bb32008-11-18 20:07:32 +0000782/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200783void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000784{
Andreas Färberff4700b2013-08-26 18:23:18 +0200785 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000786
Andreas Färber31b030d2013-09-04 01:29:02 +0200787 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000788
Anthony Liguori7267c092011-08-20 22:09:37 -0500789 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000790}
791
aliguoria1d1bb32008-11-18 20:07:32 +0000792/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200793void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000794{
aliguoric0ce9982008-11-25 22:13:57 +0000795 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000796
Andreas Färberff4700b2013-08-26 18:23:18 +0200797 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200798 if (wp->flags & mask) {
799 cpu_watchpoint_remove_by_ref(cpu, wp);
800 }
aliguoric0ce9982008-11-25 22:13:57 +0000801 }
aliguoria1d1bb32008-11-18 20:07:32 +0000802}
Peter Maydell05068c02014-09-12 14:06:48 +0100803
804/* Return true if this watchpoint address matches the specified
805 * access (ie the address range covered by the watchpoint overlaps
806 * partially or completely with the address range covered by the
807 * access).
808 */
809static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
810 vaddr addr,
811 vaddr len)
812{
813 /* We know the lengths are non-zero, but a little caution is
814 * required to avoid errors in the case where the range ends
815 * exactly at the top of the address space and so addr + len
816 * wraps round to zero.
817 */
818 vaddr wpend = wp->vaddr + wp->len - 1;
819 vaddr addrend = addr + len - 1;
820
821 return !(addr > wpend || wp->vaddr > addrend);
822}
823
Paul Brookc527ee82010-03-01 03:31:14 +0000824#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000825
826/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200827int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000828 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000829{
aliguoric0ce9982008-11-25 22:13:57 +0000830 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000831
Anthony Liguori7267c092011-08-20 22:09:37 -0500832 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000833
834 bp->pc = pc;
835 bp->flags = flags;
836
aliguori2dc9f412008-11-18 20:56:59 +0000837 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200838 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200839 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200840 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200841 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200842 }
aliguoria1d1bb32008-11-18 20:07:32 +0000843
Andreas Färberf0c3c502013-08-26 21:22:53 +0200844 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000845
Andreas Färber00b941e2013-06-29 18:55:54 +0200846 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000847 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200848 }
aliguoria1d1bb32008-11-18 20:07:32 +0000849 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000850}
851
852/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200853int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000854{
aliguoria1d1bb32008-11-18 20:07:32 +0000855 CPUBreakpoint *bp;
856
Andreas Färberf0c3c502013-08-26 21:22:53 +0200857 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000858 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200859 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000860 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000861 }
bellard4c3a88a2003-07-26 12:06:08 +0000862 }
aliguoria1d1bb32008-11-18 20:07:32 +0000863 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000864}
865
aliguoria1d1bb32008-11-18 20:07:32 +0000866/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200867void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000868{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200869 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
870
871 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000872
Anthony Liguori7267c092011-08-20 22:09:37 -0500873 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000874}
875
876/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200877void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000878{
aliguoric0ce9982008-11-25 22:13:57 +0000879 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000880
Andreas Färberf0c3c502013-08-26 21:22:53 +0200881 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200882 if (bp->flags & mask) {
883 cpu_breakpoint_remove_by_ref(cpu, bp);
884 }
aliguoric0ce9982008-11-25 22:13:57 +0000885 }
bellard4c3a88a2003-07-26 12:06:08 +0000886}
887
bellardc33a3462003-07-29 20:50:33 +0000888/* enable or disable single step mode. EXCP_DEBUG is returned by the
889 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200890void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000891{
Andreas Färbered2803d2013-06-21 20:20:45 +0200892 if (cpu->singlestep_enabled != enabled) {
893 cpu->singlestep_enabled = enabled;
894 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200895 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200896 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100897 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000898 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -0700899 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +0000900 }
bellardc33a3462003-07-29 20:50:33 +0000901 }
bellardc33a3462003-07-29 20:50:33 +0000902}
903
Andreas Färbera47dddd2013-09-03 17:38:47 +0200904void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000905{
906 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000907 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000908
909 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000910 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000911 fprintf(stderr, "qemu: fatal: ");
912 vfprintf(stderr, fmt, ap);
913 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200914 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +0100915 if (qemu_log_separate()) {
aliguori93fcfe32009-01-15 22:34:14 +0000916 qemu_log("qemu: fatal: ");
917 qemu_log_vprintf(fmt, ap2);
918 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200919 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000920 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000921 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000922 }
pbrook493ae1f2007-11-23 16:53:59 +0000923 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000924 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +0300925 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +0200926#if defined(CONFIG_USER_ONLY)
927 {
928 struct sigaction act;
929 sigfillset(&act.sa_mask);
930 act.sa_handler = SIG_DFL;
931 sigaction(SIGABRT, &act, NULL);
932 }
933#endif
bellard75012672003-06-21 13:11:07 +0000934 abort();
935}
936
bellard01243112004-01-04 15:48:17 +0000937#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400938/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200939static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
940{
941 RAMBlock *block;
942
Paolo Bonzini43771532013-09-09 17:58:40 +0200943 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200944 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +0200945 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200946 }
Mike Day0dc3f442013-09-05 14:41:35 -0400947 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200948 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200949 goto found;
950 }
951 }
952
953 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
954 abort();
955
956found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200957 /* It is safe to write mru_block outside the iothread lock. This
958 * is what happens:
959 *
960 * mru_block = xxx
961 * rcu_read_unlock()
962 * xxx removed from list
963 * rcu_read_lock()
964 * read mru_block
965 * mru_block = NULL;
966 * call_rcu(reclaim_ramblock, xxx);
967 * rcu_read_unlock()
968 *
969 * atomic_rcu_set is not needed here. The block was already published
970 * when it was placed into the list. Here we're just making an extra
971 * copy of the pointer.
972 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200973 ram_list.mru_block = block;
974 return block;
975}
976
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200977static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000978{
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700979 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200980 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200981 RAMBlock *block;
982 ram_addr_t end;
983
984 end = TARGET_PAGE_ALIGN(start + length);
985 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000986
Mike Day0dc3f442013-09-05 14:41:35 -0400987 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200988 block = qemu_get_ram_block(start);
989 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200990 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700991 CPU_FOREACH(cpu) {
992 tlb_reset_dirty(cpu, start1, length);
993 }
Mike Day0dc3f442013-09-05 14:41:35 -0400994 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200995}
996
997/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000998bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
999 ram_addr_t length,
1000 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001001{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001002 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001003 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001004 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001005
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001006 if (length == 0) {
1007 return false;
1008 }
1009
1010 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1011 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001012
1013 rcu_read_lock();
1014
1015 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1016
1017 while (page < end) {
1018 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1019 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1020 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1021
1022 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1023 offset, num);
1024 page += num;
1025 }
1026
1027 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001028
1029 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001030 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001031 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001032
1033 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001034}
1035
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001036/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001037hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001038 MemoryRegionSection *section,
1039 target_ulong vaddr,
1040 hwaddr paddr, hwaddr xlat,
1041 int prot,
1042 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001043{
Avi Kivitya8170e52012-10-23 12:30:10 +02001044 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001045 CPUWatchpoint *wp;
1046
Blue Swirlcc5bea62012-04-14 14:56:48 +00001047 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001048 /* Normal RAM. */
1049 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001050 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001051 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001052 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001053 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001054 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001055 }
1056 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001057 AddressSpaceDispatch *d;
1058
1059 d = atomic_rcu_read(&section->address_space->dispatch);
1060 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001061 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001062 }
1063
1064 /* Make accesses to pages with watchpoints go via the
1065 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001066 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001067 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001068 /* Avoid trapping reads of pages with a write breakpoint. */
1069 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001070 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001071 *address |= TLB_MMIO;
1072 break;
1073 }
1074 }
1075 }
1076
1077 return iotlb;
1078}
bellard9fa3e852004-01-04 18:06:42 +00001079#endif /* defined(CONFIG_USER_ONLY) */
1080
pbrooke2eef172008-06-08 01:09:01 +00001081#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001082
Anthony Liguoric227f092009-10-01 16:12:16 -05001083static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001084 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001085static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001086
Igor Mammedova2b257d2014-10-31 16:38:37 +00001087static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
1088 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001089
1090/*
1091 * Set a custom physical guest memory alloator.
1092 * Accelerators with unusual needs may need this. Hopefully, we can
1093 * get rid of it eventually.
1094 */
Igor Mammedova2b257d2014-10-31 16:38:37 +00001095void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +02001096{
1097 phys_mem_alloc = alloc;
1098}
1099
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001100static uint16_t phys_section_add(PhysPageMap *map,
1101 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001102{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001103 /* The physical section number is ORed with a page-aligned
1104 * pointer to produce the iotlb entries. Thus it should
1105 * never overflow into the page-aligned value.
1106 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001107 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001108
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001109 if (map->sections_nb == map->sections_nb_alloc) {
1110 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1111 map->sections = g_renew(MemoryRegionSection, map->sections,
1112 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001113 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001114 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001115 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001116 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001117}
1118
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001119static void phys_section_destroy(MemoryRegion *mr)
1120{
Don Slutz55b4e802015-11-30 17:11:04 -05001121 bool have_sub_page = mr->subpage;
1122
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001123 memory_region_unref(mr);
1124
Don Slutz55b4e802015-11-30 17:11:04 -05001125 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001126 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001127 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001128 g_free(subpage);
1129 }
1130}
1131
Paolo Bonzini60926662013-05-29 12:30:26 +02001132static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001133{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001134 while (map->sections_nb > 0) {
1135 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001136 phys_section_destroy(section->mr);
1137 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001138 g_free(map->sections);
1139 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001140}
1141
Avi Kivityac1970f2012-10-03 16:22:53 +02001142static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001143{
1144 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001145 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001146 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +02001147 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001148 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001149 MemoryRegionSection subsection = {
1150 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001151 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001152 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001153 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001154
Avi Kivityf3705d52012-03-08 16:16:34 +02001155 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001156
Avi Kivityf3705d52012-03-08 16:16:34 +02001157 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001158 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001159 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001160 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001161 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001162 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001163 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001164 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001165 }
1166 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001167 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001168 subpage_register(subpage, start, end,
1169 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001170}
1171
1172
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001173static void register_multipage(AddressSpaceDispatch *d,
1174 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001175{
Avi Kivitya8170e52012-10-23 12:30:10 +02001176 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001177 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001178 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1179 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001180
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001181 assert(num_pages);
1182 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001183}
1184
Avi Kivityac1970f2012-10-03 16:22:53 +02001185static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001186{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001187 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001188 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001189 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001190 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001191
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001192 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1193 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1194 - now.offset_within_address_space;
1195
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001196 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001197 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001198 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001199 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001200 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001201 while (int128_ne(remain.size, now.size)) {
1202 remain.size = int128_sub(remain.size, now.size);
1203 remain.offset_within_address_space += int128_get64(now.size);
1204 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001205 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001206 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001207 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001208 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001209 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001210 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001211 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001212 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001213 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001214 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001215 }
1216}
1217
Sheng Yang62a27442010-01-26 19:21:16 +08001218void qemu_flush_coalesced_mmio_buffer(void)
1219{
1220 if (kvm_enabled())
1221 kvm_flush_coalesced_mmio_buffer();
1222}
1223
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001224void qemu_mutex_lock_ramlist(void)
1225{
1226 qemu_mutex_lock(&ram_list.mutex);
1227}
1228
1229void qemu_mutex_unlock_ramlist(void)
1230{
1231 qemu_mutex_unlock(&ram_list.mutex);
1232}
1233
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001234#ifdef __linux__
Alex Williamson04b16652010-07-02 11:13:17 -06001235static void *file_ram_alloc(RAMBlock *block,
1236 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001237 const char *path,
1238 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001239{
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001240 bool unlink_on_error = false;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001241 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001242 char *sanitized_name;
1243 char *c;
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001244 void *area;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001245 int fd = -1;
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001246 int64_t page_size;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001247
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001248 if (kvm_enabled() && !kvm_has_sync_mmu()) {
1249 error_setg(errp,
1250 "host lacks kvm mmu notifiers, -mem-path unsupported");
1251 return NULL;
1252 }
1253
1254 for (;;) {
1255 fd = open(path, O_RDWR);
1256 if (fd >= 0) {
1257 /* @path names an existing file, use it */
1258 break;
1259 }
1260 if (errno == ENOENT) {
1261 /* @path names a file that doesn't exist, create it */
1262 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1263 if (fd >= 0) {
1264 unlink_on_error = true;
1265 break;
1266 }
1267 } else if (errno == EISDIR) {
1268 /* @path names a directory, create a file there */
1269 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1270 sanitized_name = g_strdup(memory_region_name(block->mr));
1271 for (c = sanitized_name; *c != '\0'; c++) {
1272 if (*c == '/') {
1273 *c = '_';
1274 }
1275 }
1276
1277 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1278 sanitized_name);
1279 g_free(sanitized_name);
1280
1281 fd = mkstemp(filename);
1282 if (fd >= 0) {
1283 unlink(filename);
1284 g_free(filename);
1285 break;
1286 }
1287 g_free(filename);
1288 }
1289 if (errno != EEXIST && errno != EINTR) {
1290 error_setg_errno(errp, errno,
1291 "can't open backing store %s for guest RAM",
1292 path);
1293 goto error;
1294 }
1295 /*
1296 * Try again on EINTR and EEXIST. The latter happens when
1297 * something else creates the file between our two open().
1298 */
1299 }
1300
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001301 page_size = qemu_fd_getpagesize(fd);
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001302 block->mr->align = MAX(page_size, QEMU_VMALLOC_ALIGN);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001303
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001304 if (memory < page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001305 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001306 "or larger than page size 0x%" PRIx64,
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001307 memory, page_size);
Hu Tao557529d2014-09-09 13:28:00 +08001308 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001309 }
1310
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001311 memory = ROUND_UP(memory, page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001312
1313 /*
1314 * ftruncate is not supported by hugetlbfs in older
1315 * hosts, so don't bother bailing out on errors.
1316 * If anything goes wrong with it under other filesystems,
1317 * mmap will fail.
1318 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001319 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001320 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001321 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001322
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001323 area = qemu_ram_mmap(fd, memory, block->mr->align,
1324 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001325 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001326 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001327 "unable to map backing store for guest RAM");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001328 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001329 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001330
1331 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001332 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001333 }
1334
Alex Williamson04b16652010-07-02 11:13:17 -06001335 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001336 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001337
1338error:
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001339 if (unlink_on_error) {
1340 unlink(path);
1341 }
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001342 if (fd != -1) {
1343 close(fd);
1344 }
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001345 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001346}
1347#endif
1348
Mike Day0dc3f442013-09-05 14:41:35 -04001349/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001350static ram_addr_t find_ram_offset(ram_addr_t size)
1351{
Alex Williamson04b16652010-07-02 11:13:17 -06001352 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001353 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001354
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001355 assert(size != 0); /* it would hand out same offset multiple times */
1356
Mike Day0dc3f442013-09-05 14:41:35 -04001357 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001358 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001359 }
Alex Williamson04b16652010-07-02 11:13:17 -06001360
Mike Day0dc3f442013-09-05 14:41:35 -04001361 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001362 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001363
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001364 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001365
Mike Day0dc3f442013-09-05 14:41:35 -04001366 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001367 if (next_block->offset >= end) {
1368 next = MIN(next, next_block->offset);
1369 }
1370 }
1371 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001372 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001373 mingap = next - end;
1374 }
1375 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001376
1377 if (offset == RAM_ADDR_MAX) {
1378 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1379 (uint64_t)size);
1380 abort();
1381 }
1382
Alex Williamson04b16652010-07-02 11:13:17 -06001383 return offset;
1384}
1385
Juan Quintela652d7ec2012-07-20 10:37:54 +02001386ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001387{
Alex Williamsond17b5282010-06-25 11:08:38 -06001388 RAMBlock *block;
1389 ram_addr_t last = 0;
1390
Mike Day0dc3f442013-09-05 14:41:35 -04001391 rcu_read_lock();
1392 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001393 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001394 }
Mike Day0dc3f442013-09-05 14:41:35 -04001395 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001396 return last;
1397}
1398
Jason Baronddb97f12012-08-02 15:44:16 -04001399static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1400{
1401 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001402
1403 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001404 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001405 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1406 if (ret) {
1407 perror("qemu_madvise");
1408 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1409 "but dump_guest_core=off specified\n");
1410 }
1411 }
1412}
1413
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001414const char *qemu_ram_get_idstr(RAMBlock *rb)
1415{
1416 return rb->idstr;
1417}
1418
Mike Dayae3a7042013-09-05 14:41:35 -04001419/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001420void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08001421{
Gongleifa53a0e2016-05-10 10:04:59 +08001422 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001423
Avi Kivityc5705a72011-12-20 15:59:12 +02001424 assert(new_block);
1425 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001426
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001427 if (dev) {
1428 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001429 if (id) {
1430 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001431 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001432 }
1433 }
1434 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1435
Gongleiab0a9952016-05-10 10:05:00 +08001436 rcu_read_lock();
Mike Day0dc3f442013-09-05 14:41:35 -04001437 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Gongleifa53a0e2016-05-10 10:04:59 +08001438 if (block != new_block &&
1439 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001440 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1441 new_block->idstr);
1442 abort();
1443 }
1444 }
Mike Day0dc3f442013-09-05 14:41:35 -04001445 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001446}
1447
Mike Dayae3a7042013-09-05 14:41:35 -04001448/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001449void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08001450{
Mike Dayae3a7042013-09-05 14:41:35 -04001451 /* FIXME: arch_init.c assumes that this is not called throughout
1452 * migration. Ignore the problem since hot-unplug during migration
1453 * does not work anyway.
1454 */
Hu Tao20cfe882014-04-02 15:13:26 +08001455 if (block) {
1456 memset(block->idstr, 0, sizeof(block->idstr));
1457 }
1458}
1459
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001460static int memory_try_enable_merging(void *addr, size_t len)
1461{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001462 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001463 /* disabled by the user */
1464 return 0;
1465 }
1466
1467 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1468}
1469
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001470/* Only legal before guest might have detected the memory size: e.g. on
1471 * incoming migration, or right after reset.
1472 *
1473 * As memory core doesn't know how is memory accessed, it is up to
1474 * resize callback to update device state and/or add assertions to detect
1475 * misuse, if necessary.
1476 */
Gongleifa53a0e2016-05-10 10:04:59 +08001477int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001478{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001479 assert(block);
1480
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001481 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001482
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001483 if (block->used_length == newsize) {
1484 return 0;
1485 }
1486
1487 if (!(block->flags & RAM_RESIZEABLE)) {
1488 error_setg_errno(errp, EINVAL,
1489 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1490 " in != 0x" RAM_ADDR_FMT, block->idstr,
1491 newsize, block->used_length);
1492 return -EINVAL;
1493 }
1494
1495 if (block->max_length < newsize) {
1496 error_setg_errno(errp, EINVAL,
1497 "Length too large: %s: 0x" RAM_ADDR_FMT
1498 " > 0x" RAM_ADDR_FMT, block->idstr,
1499 newsize, block->max_length);
1500 return -EINVAL;
1501 }
1502
1503 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1504 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001505 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1506 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001507 memory_region_set_size(block->mr, newsize);
1508 if (block->resized) {
1509 block->resized(block->idstr, newsize, block->host);
1510 }
1511 return 0;
1512}
1513
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001514/* Called with ram_list.mutex held */
1515static void dirty_memory_extend(ram_addr_t old_ram_size,
1516 ram_addr_t new_ram_size)
1517{
1518 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
1519 DIRTY_MEMORY_BLOCK_SIZE);
1520 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
1521 DIRTY_MEMORY_BLOCK_SIZE);
1522 int i;
1523
1524 /* Only need to extend if block count increased */
1525 if (new_num_blocks <= old_num_blocks) {
1526 return;
1527 }
1528
1529 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1530 DirtyMemoryBlocks *old_blocks;
1531 DirtyMemoryBlocks *new_blocks;
1532 int j;
1533
1534 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
1535 new_blocks = g_malloc(sizeof(*new_blocks) +
1536 sizeof(new_blocks->blocks[0]) * new_num_blocks);
1537
1538 if (old_num_blocks) {
1539 memcpy(new_blocks->blocks, old_blocks->blocks,
1540 old_num_blocks * sizeof(old_blocks->blocks[0]));
1541 }
1542
1543 for (j = old_num_blocks; j < new_num_blocks; j++) {
1544 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
1545 }
1546
1547 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
1548
1549 if (old_blocks) {
1550 g_free_rcu(old_blocks, rcu);
1551 }
1552 }
1553}
1554
Fam Zheng528f46a2016-03-01 14:18:18 +08001555static void ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001556{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001557 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001558 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001559 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001560 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001561
1562 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001563
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001564 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001565 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001566
1567 if (!new_block->host) {
1568 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001569 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001570 new_block->mr, &err);
1571 if (err) {
1572 error_propagate(errp, err);
1573 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01001574 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001575 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001576 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001577 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001578 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001579 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001580 error_setg_errno(errp, errno,
1581 "cannot set up guest memory '%s'",
1582 memory_region_name(new_block->mr));
1583 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01001584 return;
Markus Armbruster39228252013-07-31 15:11:11 +02001585 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001586 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001587 }
1588 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001589
Li Zhijiandd631692015-07-02 20:18:06 +08001590 new_ram_size = MAX(old_ram_size,
1591 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
1592 if (new_ram_size > old_ram_size) {
1593 migration_bitmap_extend(old_ram_size, new_ram_size);
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001594 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08001595 }
Mike Day0d53d9f2015-01-21 13:45:24 +01001596 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1597 * QLIST (which has an RCU-friendly variant) does not have insertion at
1598 * tail, so save the last element in last_block.
1599 */
Mike Day0dc3f442013-09-05 14:41:35 -04001600 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001601 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001602 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001603 break;
1604 }
1605 }
1606 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001607 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001608 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001609 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001610 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001611 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001612 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001613 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001614
Mike Day0dc3f442013-09-05 14:41:35 -04001615 /* Write list before version */
1616 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001617 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001618 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001619
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001620 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001621 new_block->used_length,
1622 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001623
Paolo Bonzinia904c912015-01-21 16:18:35 +01001624 if (new_block->host) {
1625 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1626 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1627 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1628 if (kvm_enabled()) {
1629 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1630 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001631 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001632}
1633
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001634#ifdef __linux__
Fam Zheng528f46a2016-03-01 14:18:18 +08001635RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
1636 bool share, const char *mem_path,
1637 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001638{
1639 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001640 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001641
1642 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001643 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08001644 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001645 }
1646
1647 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1648 /*
1649 * file_ram_alloc() needs to allocate just like
1650 * phys_mem_alloc, but we haven't bothered to provide
1651 * a hook there.
1652 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001653 error_setg(errp,
1654 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08001655 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001656 }
1657
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001658 size = HOST_PAGE_ALIGN(size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001659 new_block = g_malloc0(sizeof(*new_block));
1660 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001661 new_block->used_length = size;
1662 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001663 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001664 new_block->host = file_ram_alloc(new_block, size,
1665 mem_path, errp);
1666 if (!new_block->host) {
1667 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08001668 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001669 }
1670
Fam Zheng528f46a2016-03-01 14:18:18 +08001671 ram_block_add(new_block, &local_err);
Hu Taoef701d72014-09-09 13:27:54 +08001672 if (local_err) {
1673 g_free(new_block);
1674 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08001675 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08001676 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001677 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001678}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001679#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001680
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001681static
Fam Zheng528f46a2016-03-01 14:18:18 +08001682RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1683 void (*resized)(const char*,
1684 uint64_t length,
1685 void *host),
1686 void *host, bool resizeable,
1687 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001688{
1689 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001690 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001691
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001692 size = HOST_PAGE_ALIGN(size);
1693 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001694 new_block = g_malloc0(sizeof(*new_block));
1695 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001696 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001697 new_block->used_length = size;
1698 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001699 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001700 new_block->fd = -1;
1701 new_block->host = host;
1702 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001703 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001704 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001705 if (resizeable) {
1706 new_block->flags |= RAM_RESIZEABLE;
1707 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001708 ram_block_add(new_block, &local_err);
Hu Taoef701d72014-09-09 13:27:54 +08001709 if (local_err) {
1710 g_free(new_block);
1711 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08001712 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08001713 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001714 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001715}
1716
Fam Zheng528f46a2016-03-01 14:18:18 +08001717RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001718 MemoryRegion *mr, Error **errp)
1719{
1720 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1721}
1722
Fam Zheng528f46a2016-03-01 14:18:18 +08001723RAMBlock *qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001724{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001725 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1726}
1727
Fam Zheng528f46a2016-03-01 14:18:18 +08001728RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001729 void (*resized)(const char*,
1730 uint64_t length,
1731 void *host),
1732 MemoryRegion *mr, Error **errp)
1733{
1734 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001735}
bellarde9a1ab12007-02-08 23:08:38 +00001736
Paolo Bonzini43771532013-09-09 17:58:40 +02001737static void reclaim_ramblock(RAMBlock *block)
1738{
1739 if (block->flags & RAM_PREALLOC) {
1740 ;
1741 } else if (xen_enabled()) {
1742 xen_invalidate_map_cache_entry(block->host);
1743#ifndef _WIN32
1744 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02001745 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02001746 close(block->fd);
1747#endif
1748 } else {
1749 qemu_anon_ram_free(block->host, block->max_length);
1750 }
1751 g_free(block);
1752}
1753
Fam Zhengf1060c52016-03-01 14:18:22 +08001754void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00001755{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02001756 if (!block) {
1757 return;
1758 }
1759
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001760 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08001761 QLIST_REMOVE_RCU(block, next);
1762 ram_list.mru_block = NULL;
1763 /* Write list before version */
1764 smp_wmb();
1765 ram_list.version++;
1766 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001767 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001768}
1769
Huang Yingcd19cfa2011-03-02 08:56:19 +01001770#ifndef _WIN32
1771void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1772{
1773 RAMBlock *block;
1774 ram_addr_t offset;
1775 int flags;
1776 void *area, *vaddr;
1777
Mike Day0dc3f442013-09-05 14:41:35 -04001778 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001779 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001780 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001781 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001782 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001783 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001784 } else if (xen_enabled()) {
1785 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001786 } else {
1787 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001788 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001789 flags |= (block->flags & RAM_SHARED ?
1790 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001791 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1792 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001793 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001794 /*
1795 * Remap needs to match alloc. Accelerators that
1796 * set phys_mem_alloc never remap. If they did,
1797 * we'd need a remap hook here.
1798 */
1799 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1800
Huang Yingcd19cfa2011-03-02 08:56:19 +01001801 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1802 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1803 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001804 }
1805 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001806 fprintf(stderr, "Could not remap addr: "
1807 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001808 length, addr);
1809 exit(1);
1810 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001811 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001812 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001813 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001814 }
1815 }
1816}
1817#endif /* !_WIN32 */
1818
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001819int qemu_get_ram_fd(ram_addr_t addr)
1820{
Mike Dayae3a7042013-09-05 14:41:35 -04001821 RAMBlock *block;
1822 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001823
Mike Day0dc3f442013-09-05 14:41:35 -04001824 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001825 block = qemu_get_ram_block(addr);
1826 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001827 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001828 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001829}
1830
Tetsuya Mukawa56a571d2015-12-21 12:47:34 +09001831void qemu_set_ram_fd(ram_addr_t addr, int fd)
1832{
1833 RAMBlock *block;
1834
1835 rcu_read_lock();
1836 block = qemu_get_ram_block(addr);
1837 block->fd = fd;
1838 rcu_read_unlock();
1839}
1840
Damjan Marion3fd74b82014-06-26 23:01:32 +02001841void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1842{
Mike Dayae3a7042013-09-05 14:41:35 -04001843 RAMBlock *block;
1844 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001845
Mike Day0dc3f442013-09-05 14:41:35 -04001846 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001847 block = qemu_get_ram_block(addr);
1848 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001849 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001850 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001851}
1852
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001853/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001854 * This should not be used for general purpose DMA. Use address_space_map
1855 * or address_space_rw instead. For local memory (e.g. video ram) that the
1856 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001857 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001858 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001859 */
Gonglei3655cb92016-02-20 10:35:20 +08001860void *qemu_get_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001861{
Gonglei3655cb92016-02-20 10:35:20 +08001862 RAMBlock *block = ram_block;
1863
1864 if (block == NULL) {
1865 block = qemu_get_ram_block(addr);
1866 }
Mike Dayae3a7042013-09-05 14:41:35 -04001867
1868 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001869 /* We need to check if the requested address is in the RAM
1870 * because we don't want to map the entire memory in QEMU.
1871 * In that case just map until the end of the page.
1872 */
1873 if (block->offset == 0) {
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001874 return xen_map_cache(addr, 0, 0);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001875 }
Mike Dayae3a7042013-09-05 14:41:35 -04001876
1877 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001878 }
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001879 return ramblock_ptr(block, addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001880}
1881
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001882/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001883 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001884 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001885 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04001886 */
Gonglei3655cb92016-02-20 10:35:20 +08001887static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
1888 hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001889{
Gonglei3655cb92016-02-20 10:35:20 +08001890 RAMBlock *block = ram_block;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001891 ram_addr_t offset_inside_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001892 if (*size == 0) {
1893 return NULL;
1894 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001895
Gonglei3655cb92016-02-20 10:35:20 +08001896 if (block == NULL) {
1897 block = qemu_get_ram_block(addr);
1898 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001899 offset_inside_block = addr - block->offset;
1900 *size = MIN(*size, block->max_length - offset_inside_block);
1901
1902 if (xen_enabled() && block->host == NULL) {
1903 /* We need to check if the requested address is in the RAM
1904 * because we don't want to map the entire memory in QEMU.
1905 * In that case just map the requested area.
1906 */
1907 if (block->offset == 0) {
1908 return xen_map_cache(addr, *size, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001909 }
1910
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001911 block->host = xen_map_cache(block->offset, block->max_length, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001912 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001913
1914 return ramblock_ptr(block, offset_inside_block);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001915}
1916
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001917/*
1918 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
1919 * in that RAMBlock.
1920 *
1921 * ptr: Host pointer to look up
1922 * round_offset: If true round the result offset down to a page boundary
1923 * *ram_addr: set to result ram_addr
1924 * *offset: set to result offset within the RAMBlock
1925 *
1926 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04001927 *
1928 * By the time this function returns, the returned pointer is not protected
1929 * by RCU anymore. If the caller is not within an RCU critical section and
1930 * does not hold the iothread lock, it must have other means of protecting the
1931 * pointer, such as a reference to the region that includes the incoming
1932 * ram_addr_t.
1933 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001934RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
1935 ram_addr_t *ram_addr,
1936 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00001937{
pbrook94a6b542009-04-11 17:15:54 +00001938 RAMBlock *block;
1939 uint8_t *host = ptr;
1940
Jan Kiszka868bb332011-06-21 22:59:09 +02001941 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001942 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001943 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001944 block = qemu_get_ram_block(*ram_addr);
1945 if (block) {
1946 *offset = (host - block->host);
1947 }
Mike Day0dc3f442013-09-05 14:41:35 -04001948 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001949 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001950 }
1951
Mike Day0dc3f442013-09-05 14:41:35 -04001952 rcu_read_lock();
1953 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001954 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001955 goto found;
1956 }
1957
Mike Day0dc3f442013-09-05 14:41:35 -04001958 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001959 /* This case append when the block is not mapped. */
1960 if (block->host == NULL) {
1961 continue;
1962 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001963 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001964 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001965 }
pbrook94a6b542009-04-11 17:15:54 +00001966 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001967
Mike Day0dc3f442013-09-05 14:41:35 -04001968 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001969 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001970
1971found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001972 *offset = (host - block->host);
1973 if (round_offset) {
1974 *offset &= TARGET_PAGE_MASK;
1975 }
1976 *ram_addr = block->offset + *offset;
Mike Day0dc3f442013-09-05 14:41:35 -04001977 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001978 return block;
1979}
1980
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00001981/*
1982 * Finds the named RAMBlock
1983 *
1984 * name: The name of RAMBlock to find
1985 *
1986 * Returns: RAMBlock (or NULL if not found)
1987 */
1988RAMBlock *qemu_ram_block_by_name(const char *name)
1989{
1990 RAMBlock *block;
1991
1992 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
1993 if (!strcmp(name, block->idstr)) {
1994 return block;
1995 }
1996 }
1997
1998 return NULL;
1999}
2000
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002001/* Some of the softmmu routines need to translate from a host pointer
2002 (typically a TLB entry) back to a ram offset. */
2003MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
2004{
2005 RAMBlock *block;
2006 ram_addr_t offset; /* Not used */
2007
2008 block = qemu_ram_block_from_host(ptr, false, ram_addr, &offset);
2009
2010 if (!block) {
2011 return NULL;
2012 }
2013
2014 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002015}
Alex Williamsonf471a172010-06-11 11:11:42 -06002016
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002017/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002018static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002019 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002020{
Juan Quintela52159192013-10-08 12:44:04 +02002021 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002022 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00002023 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002024 switch (size) {
2025 case 1:
Gonglei3655cb92016-02-20 10:35:20 +08002026 stb_p(qemu_get_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002027 break;
2028 case 2:
Gonglei3655cb92016-02-20 10:35:20 +08002029 stw_p(qemu_get_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002030 break;
2031 case 4:
Gonglei3655cb92016-02-20 10:35:20 +08002032 stl_p(qemu_get_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002033 break;
2034 default:
2035 abort();
2036 }
Paolo Bonzini58d27072015-03-23 11:56:01 +01002037 /* Set both VGA and migration bits for simplicity and to remove
2038 * the notdirty callback faster.
2039 */
2040 cpu_physical_memory_set_dirty_range(ram_addr, size,
2041 DIRTY_CLIENTS_NOCODE);
bellardf23db162005-08-21 19:12:28 +00002042 /* we remove the notdirty callback only if the code has been
2043 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002044 if (!cpu_physical_memory_is_clean(ram_addr)) {
Peter Crosthwaitebcae01e2015-09-10 22:39:42 -07002045 tlb_set_dirty(current_cpu, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02002046 }
bellard1ccde1c2004-02-06 19:46:14 +00002047}
2048
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002049static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
2050 unsigned size, bool is_write)
2051{
2052 return is_write;
2053}
2054
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002055static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002056 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002057 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002058 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00002059};
2060
pbrook0f459d12008-06-09 00:20:13 +00002061/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002062static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002063{
Andreas Färber93afead2013-08-26 03:41:01 +02002064 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002065 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber93afead2013-08-26 03:41:01 +02002066 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00002067 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00002068 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002069 CPUWatchpoint *wp;
Emilio G. Cota89fee742016-04-07 13:19:22 -04002070 uint32_t cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002071
Andreas Färberff4700b2013-08-26 18:23:18 +02002072 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002073 /* We re-entered the check after replacing the TB. Now raise
2074 * the debug interrupt so that is will trigger after the
2075 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002076 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002077 return;
2078 }
Andreas Färber93afead2013-08-26 03:41:01 +02002079 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02002080 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002081 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2082 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002083 if (flags == BP_MEM_READ) {
2084 wp->flags |= BP_WATCHPOINT_HIT_READ;
2085 } else {
2086 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2087 }
2088 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002089 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002090 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002091 if (wp->flags & BP_CPU &&
2092 !cc->debug_check_watchpoint(cpu, wp)) {
2093 wp->flags &= ~BP_WATCHPOINT_HIT;
2094 continue;
2095 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002096 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02002097 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002098 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002099 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002100 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002101 } else {
2102 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02002103 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02002104 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00002105 }
aliguori06d55cc2008-11-18 20:24:06 +00002106 }
aliguori6e140f22008-11-18 20:37:55 +00002107 } else {
2108 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002109 }
2110 }
2111}
2112
pbrook6658ffb2007-03-16 23:58:11 +00002113/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2114 so these check for a hit then pass through to the normal out-of-line
2115 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002116static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2117 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002118{
Peter Maydell66b9b432015-04-26 16:49:24 +01002119 MemTxResult res;
2120 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002121 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2122 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002123
Peter Maydell66b9b432015-04-26 16:49:24 +01002124 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002125 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002126 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002127 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002128 break;
2129 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002130 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002131 break;
2132 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002133 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002134 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002135 default: abort();
2136 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002137 *pdata = data;
2138 return res;
2139}
2140
2141static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2142 uint64_t val, unsigned size,
2143 MemTxAttrs attrs)
2144{
2145 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002146 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2147 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002148
2149 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2150 switch (size) {
2151 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002152 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002153 break;
2154 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002155 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002156 break;
2157 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002158 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002159 break;
2160 default: abort();
2161 }
2162 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002163}
2164
Avi Kivity1ec9b902012-01-02 12:47:48 +02002165static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002166 .read_with_attrs = watch_mem_read,
2167 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002168 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00002169};
pbrook6658ffb2007-03-16 23:58:11 +00002170
Peter Maydellf25a49e2015-04-26 16:49:24 +01002171static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2172 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002173{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002174 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002175 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002176 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002177
blueswir1db7b5422007-05-26 17:36:03 +00002178#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002179 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002180 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002181#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01002182 res = address_space_read(subpage->as, addr + subpage->base,
2183 attrs, buf, len);
2184 if (res) {
2185 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002186 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002187 switch (len) {
2188 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002189 *data = ldub_p(buf);
2190 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002191 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002192 *data = lduw_p(buf);
2193 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002194 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002195 *data = ldl_p(buf);
2196 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002197 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002198 *data = ldq_p(buf);
2199 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002200 default:
2201 abort();
2202 }
blueswir1db7b5422007-05-26 17:36:03 +00002203}
2204
Peter Maydellf25a49e2015-04-26 16:49:24 +01002205static MemTxResult subpage_write(void *opaque, hwaddr addr,
2206 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002207{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002208 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002209 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002210
blueswir1db7b5422007-05-26 17:36:03 +00002211#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002212 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002213 " value %"PRIx64"\n",
2214 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002215#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002216 switch (len) {
2217 case 1:
2218 stb_p(buf, value);
2219 break;
2220 case 2:
2221 stw_p(buf, value);
2222 break;
2223 case 4:
2224 stl_p(buf, value);
2225 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002226 case 8:
2227 stq_p(buf, value);
2228 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002229 default:
2230 abort();
2231 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002232 return address_space_write(subpage->as, addr + subpage->base,
2233 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002234}
2235
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002236static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002237 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002238{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002239 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002240#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002241 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002242 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002243#endif
2244
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002245 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002246 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002247}
2248
Avi Kivity70c68e42012-01-02 12:32:48 +02002249static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002250 .read_with_attrs = subpage_read,
2251 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002252 .impl.min_access_size = 1,
2253 .impl.max_access_size = 8,
2254 .valid.min_access_size = 1,
2255 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002256 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002257 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002258};
2259
Anthony Liguoric227f092009-10-01 16:12:16 -05002260static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002261 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002262{
2263 int idx, eidx;
2264
2265 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2266 return -1;
2267 idx = SUBPAGE_IDX(start);
2268 eidx = SUBPAGE_IDX(end);
2269#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002270 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2271 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002272#endif
blueswir1db7b5422007-05-26 17:36:03 +00002273 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002274 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002275 }
2276
2277 return 0;
2278}
2279
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002280static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002281{
Anthony Liguoric227f092009-10-01 16:12:16 -05002282 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002283
Anthony Liguori7267c092011-08-20 22:09:37 -05002284 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002285
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002286 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002287 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002288 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002289 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002290 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002291#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002292 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2293 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002294#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002295 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002296
2297 return mmio;
2298}
2299
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002300static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2301 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002302{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002303 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002304 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002305 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002306 .mr = mr,
2307 .offset_within_address_space = 0,
2308 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002309 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002310 };
2311
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002312 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002313}
2314
Peter Maydella54c87b2016-01-21 14:15:05 +00002315MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002316{
Peter Maydella54c87b2016-01-21 14:15:05 +00002317 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2318 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002319 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002320 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002321
2322 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002323}
2324
Avi Kivitye9179ce2009-06-14 11:38:52 +03002325static void io_mem_init(void)
2326{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002327 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002328 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002329 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002330 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002331 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002332 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002333 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002334}
2335
Avi Kivityac1970f2012-10-03 16:22:53 +02002336static void mem_begin(MemoryListener *listener)
2337{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002338 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002339 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2340 uint16_t n;
2341
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002342 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002343 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002344 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002345 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002346 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002347 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002348 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002349 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002350
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002351 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002352 d->as = as;
2353 as->next_dispatch = d;
2354}
2355
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002356static void address_space_dispatch_free(AddressSpaceDispatch *d)
2357{
2358 phys_sections_free(&d->map);
2359 g_free(d);
2360}
2361
Paolo Bonzini00752702013-05-29 12:13:54 +02002362static void mem_commit(MemoryListener *listener)
2363{
2364 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002365 AddressSpaceDispatch *cur = as->dispatch;
2366 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002367
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002368 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002369
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002370 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002371 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002372 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002373 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002374}
2375
Avi Kivity1d711482012-10-02 18:54:45 +02002376static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002377{
Peter Maydell32857f42015-10-01 15:29:50 +01002378 CPUAddressSpace *cpuas;
2379 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002380
2381 /* since each CPU stores ram addresses in its TLB cache, we must
2382 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002383 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2384 cpu_reloading_memory_map();
2385 /* The CPU and TLB are protected by the iothread lock.
2386 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2387 * may have split the RCU critical section.
2388 */
2389 d = atomic_rcu_read(&cpuas->as->dispatch);
2390 cpuas->memory_dispatch = d;
2391 tlb_flush(cpuas->cpu, 1);
Avi Kivity50c1e142012-02-08 21:36:02 +02002392}
2393
Avi Kivityac1970f2012-10-03 16:22:53 +02002394void address_space_init_dispatch(AddressSpace *as)
2395{
Paolo Bonzini00752702013-05-29 12:13:54 +02002396 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002397 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002398 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002399 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002400 .region_add = mem_add,
2401 .region_nop = mem_add,
2402 .priority = 0,
2403 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002404 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002405}
2406
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002407void address_space_unregister(AddressSpace *as)
2408{
2409 memory_listener_unregister(&as->dispatch_listener);
2410}
2411
Avi Kivity83f3c252012-10-07 12:59:55 +02002412void address_space_destroy_dispatch(AddressSpace *as)
2413{
2414 AddressSpaceDispatch *d = as->dispatch;
2415
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002416 atomic_rcu_set(&as->dispatch, NULL);
2417 if (d) {
2418 call_rcu(d, address_space_dispatch_free, rcu);
2419 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002420}
2421
Avi Kivity62152b82011-07-26 14:26:14 +03002422static void memory_map_init(void)
2423{
Anthony Liguori7267c092011-08-20 22:09:37 -05002424 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002425
Paolo Bonzini57271d62013-11-07 17:14:37 +01002426 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002427 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002428
Anthony Liguori7267c092011-08-20 22:09:37 -05002429 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002430 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2431 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002432 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002433}
2434
2435MemoryRegion *get_system_memory(void)
2436{
2437 return system_memory;
2438}
2439
Avi Kivity309cb472011-08-08 16:09:03 +03002440MemoryRegion *get_system_io(void)
2441{
2442 return system_io;
2443}
2444
pbrooke2eef172008-06-08 01:09:01 +00002445#endif /* !defined(CONFIG_USER_ONLY) */
2446
bellard13eb76e2004-01-24 15:23:36 +00002447/* physical memory access (slow version, mainly for debug) */
2448#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002449int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002450 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002451{
2452 int l, flags;
2453 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002454 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002455
2456 while (len > 0) {
2457 page = addr & TARGET_PAGE_MASK;
2458 l = (page + TARGET_PAGE_SIZE) - addr;
2459 if (l > len)
2460 l = len;
2461 flags = page_get_flags(page);
2462 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002463 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002464 if (is_write) {
2465 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002466 return -1;
bellard579a97f2007-11-11 14:26:47 +00002467 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002468 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002469 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002470 memcpy(p, buf, l);
2471 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002472 } else {
2473 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002474 return -1;
bellard579a97f2007-11-11 14:26:47 +00002475 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002476 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002477 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002478 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002479 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002480 }
2481 len -= l;
2482 buf += l;
2483 addr += l;
2484 }
Paul Brooka68fe892010-03-01 00:08:59 +00002485 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002486}
bellard8df1cd02005-01-28 22:37:22 +00002487
bellard13eb76e2004-01-24 15:23:36 +00002488#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002489
Paolo Bonzini845b6212015-03-23 11:45:53 +01002490static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002491 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002492{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002493 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
2494 /* No early return if dirty_log_mask is or becomes 0, because
2495 * cpu_physical_memory_set_dirty_range will still call
2496 * xen_modified_memory.
2497 */
2498 if (dirty_log_mask) {
2499 dirty_log_mask =
2500 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002501 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002502 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
2503 tb_invalidate_phys_range(addr, addr + length);
2504 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2505 }
2506 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002507}
2508
Richard Henderson23326162013-07-08 14:55:59 -07002509static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002510{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002511 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002512
2513 /* Regions are assumed to support 1-4 byte accesses unless
2514 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002515 if (access_size_max == 0) {
2516 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002517 }
Richard Henderson23326162013-07-08 14:55:59 -07002518
2519 /* Bound the maximum access by the alignment of the address. */
2520 if (!mr->ops->impl.unaligned) {
2521 unsigned align_size_max = addr & -addr;
2522 if (align_size_max != 0 && align_size_max < access_size_max) {
2523 access_size_max = align_size_max;
2524 }
2525 }
2526
2527 /* Don't attempt accesses larger than the maximum. */
2528 if (l > access_size_max) {
2529 l = access_size_max;
2530 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01002531 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07002532
2533 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002534}
2535
Jan Kiszka4840f102015-06-18 18:47:22 +02002536static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02002537{
Jan Kiszka4840f102015-06-18 18:47:22 +02002538 bool unlocked = !qemu_mutex_iothread_locked();
2539 bool release_lock = false;
2540
2541 if (unlocked && mr->global_locking) {
2542 qemu_mutex_lock_iothread();
2543 unlocked = false;
2544 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002545 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002546 if (mr->flush_coalesced_mmio) {
2547 if (unlocked) {
2548 qemu_mutex_lock_iothread();
2549 }
2550 qemu_flush_coalesced_mmio_buffer();
2551 if (unlocked) {
2552 qemu_mutex_unlock_iothread();
2553 }
2554 }
2555
2556 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002557}
2558
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002559/* Called within RCU critical section. */
2560static MemTxResult address_space_write_continue(AddressSpace *as, hwaddr addr,
2561 MemTxAttrs attrs,
2562 const uint8_t *buf,
2563 int len, hwaddr addr1,
2564 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00002565{
bellard13eb76e2004-01-24 15:23:36 +00002566 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002567 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01002568 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02002569 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00002570
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002571 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002572 if (!memory_access_is_direct(mr, true)) {
2573 release_lock |= prepare_mmio_access(mr);
2574 l = memory_access_size(mr, l, addr1);
2575 /* XXX: could force current_cpu to NULL to avoid
2576 potential bugs */
2577 switch (l) {
2578 case 8:
2579 /* 64 bit write access */
2580 val = ldq_p(buf);
2581 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2582 attrs);
2583 break;
2584 case 4:
2585 /* 32 bit write access */
2586 val = ldl_p(buf);
2587 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2588 attrs);
2589 break;
2590 case 2:
2591 /* 16 bit write access */
2592 val = lduw_p(buf);
2593 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2594 attrs);
2595 break;
2596 case 1:
2597 /* 8 bit write access */
2598 val = ldub_p(buf);
2599 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2600 attrs);
2601 break;
2602 default:
2603 abort();
bellard13eb76e2004-01-24 15:23:36 +00002604 }
2605 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002606 addr1 += memory_region_get_ram_addr(mr);
2607 /* RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08002608 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002609 memcpy(ptr, buf, l);
2610 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002611 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002612
2613 if (release_lock) {
2614 qemu_mutex_unlock_iothread();
2615 release_lock = false;
2616 }
2617
bellard13eb76e2004-01-24 15:23:36 +00002618 len -= l;
2619 buf += l;
2620 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002621
2622 if (!len) {
2623 break;
2624 }
2625
2626 l = len;
2627 mr = address_space_translate(as, addr, &addr1, &l, true);
bellard13eb76e2004-01-24 15:23:36 +00002628 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002629
Peter Maydell3b643492015-04-26 16:49:23 +01002630 return result;
bellard13eb76e2004-01-24 15:23:36 +00002631}
bellard8df1cd02005-01-28 22:37:22 +00002632
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002633MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2634 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002635{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002636 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002637 hwaddr addr1;
2638 MemoryRegion *mr;
2639 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002640
2641 if (len > 0) {
2642 rcu_read_lock();
2643 l = len;
2644 mr = address_space_translate(as, addr, &addr1, &l, true);
2645 result = address_space_write_continue(as, addr, attrs, buf, len,
2646 addr1, l, mr);
2647 rcu_read_unlock();
2648 }
2649
2650 return result;
2651}
2652
2653/* Called within RCU critical section. */
2654MemTxResult address_space_read_continue(AddressSpace *as, hwaddr addr,
2655 MemTxAttrs attrs, uint8_t *buf,
2656 int len, hwaddr addr1, hwaddr l,
2657 MemoryRegion *mr)
2658{
2659 uint8_t *ptr;
2660 uint64_t val;
2661 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002662 bool release_lock = false;
2663
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002664 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002665 if (!memory_access_is_direct(mr, false)) {
2666 /* I/O case */
2667 release_lock |= prepare_mmio_access(mr);
2668 l = memory_access_size(mr, l, addr1);
2669 switch (l) {
2670 case 8:
2671 /* 64 bit read access */
2672 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2673 attrs);
2674 stq_p(buf, val);
2675 break;
2676 case 4:
2677 /* 32 bit read access */
2678 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2679 attrs);
2680 stl_p(buf, val);
2681 break;
2682 case 2:
2683 /* 16 bit read access */
2684 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2685 attrs);
2686 stw_p(buf, val);
2687 break;
2688 case 1:
2689 /* 8 bit read access */
2690 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2691 attrs);
2692 stb_p(buf, val);
2693 break;
2694 default:
2695 abort();
2696 }
2697 } else {
2698 /* RAM case */
Fam Zheng8e41fb62016-03-01 14:18:21 +08002699 ptr = qemu_get_ram_ptr(mr->ram_block,
2700 memory_region_get_ram_addr(mr) + addr1);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002701 memcpy(buf, ptr, l);
2702 }
2703
2704 if (release_lock) {
2705 qemu_mutex_unlock_iothread();
2706 release_lock = false;
2707 }
2708
2709 len -= l;
2710 buf += l;
2711 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002712
2713 if (!len) {
2714 break;
2715 }
2716
2717 l = len;
2718 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002719 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002720
2721 return result;
2722}
2723
Paolo Bonzini3cc8f882015-12-09 10:34:13 +01002724MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
2725 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002726{
2727 hwaddr l;
2728 hwaddr addr1;
2729 MemoryRegion *mr;
2730 MemTxResult result = MEMTX_OK;
2731
2732 if (len > 0) {
2733 rcu_read_lock();
2734 l = len;
2735 mr = address_space_translate(as, addr, &addr1, &l, false);
2736 result = address_space_read_continue(as, addr, attrs, buf, len,
2737 addr1, l, mr);
2738 rcu_read_unlock();
2739 }
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002740
2741 return result;
Avi Kivityac1970f2012-10-03 16:22:53 +02002742}
2743
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002744MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2745 uint8_t *buf, int len, bool is_write)
2746{
2747 if (is_write) {
2748 return address_space_write(as, addr, attrs, (uint8_t *)buf, len);
2749 } else {
2750 return address_space_read(as, addr, attrs, (uint8_t *)buf, len);
2751 }
2752}
Avi Kivityac1970f2012-10-03 16:22:53 +02002753
Avi Kivitya8170e52012-10-23 12:30:10 +02002754void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002755 int len, int is_write)
2756{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002757 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2758 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002759}
2760
Alexander Graf582b55a2013-12-11 14:17:44 +01002761enum write_rom_type {
2762 WRITE_DATA,
2763 FLUSH_CACHE,
2764};
2765
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002766static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002767 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002768{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002769 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002770 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002771 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002772 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002773
Paolo Bonzini41063e12015-03-18 14:21:43 +01002774 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002775 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002776 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002777 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002778
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002779 if (!(memory_region_is_ram(mr) ||
2780 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02002781 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002782 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002783 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002784 /* ROM/RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08002785 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002786 switch (type) {
2787 case WRITE_DATA:
2788 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002789 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002790 break;
2791 case FLUSH_CACHE:
2792 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2793 break;
2794 }
bellardd0ecd2a2006-04-23 17:14:48 +00002795 }
2796 len -= l;
2797 buf += l;
2798 addr += l;
2799 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002800 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002801}
2802
Alexander Graf582b55a2013-12-11 14:17:44 +01002803/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002804void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002805 const uint8_t *buf, int len)
2806{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002807 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002808}
2809
2810void cpu_flush_icache_range(hwaddr start, int len)
2811{
2812 /*
2813 * This function should do the same thing as an icache flush that was
2814 * triggered from within the guest. For TCG we are always cache coherent,
2815 * so there is no need to flush anything. For KVM / Xen we need to flush
2816 * the host's instruction cache at least.
2817 */
2818 if (tcg_enabled()) {
2819 return;
2820 }
2821
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002822 cpu_physical_memory_write_rom_internal(&address_space_memory,
2823 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002824}
2825
aliguori6d16c2f2009-01-22 16:59:11 +00002826typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002827 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002828 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002829 hwaddr addr;
2830 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002831 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002832} BounceBuffer;
2833
2834static BounceBuffer bounce;
2835
aliguoriba223c22009-01-22 16:59:16 +00002836typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002837 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002838 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002839} MapClient;
2840
Fam Zheng38e047b2015-03-16 17:03:35 +08002841QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002842static QLIST_HEAD(map_client_list, MapClient) map_client_list
2843 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002844
Fam Zhenge95205e2015-03-16 17:03:37 +08002845static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002846{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002847 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002848 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002849}
2850
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002851static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002852{
2853 MapClient *client;
2854
Blue Swirl72cf2d42009-09-12 07:36:22 +00002855 while (!QLIST_EMPTY(&map_client_list)) {
2856 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002857 qemu_bh_schedule(client->bh);
2858 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002859 }
2860}
2861
Fam Zhenge95205e2015-03-16 17:03:37 +08002862void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002863{
2864 MapClient *client = g_malloc(sizeof(*client));
2865
Fam Zheng38e047b2015-03-16 17:03:35 +08002866 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002867 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002868 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002869 if (!atomic_read(&bounce.in_use)) {
2870 cpu_notify_map_clients_locked();
2871 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002872 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002873}
2874
Fam Zheng38e047b2015-03-16 17:03:35 +08002875void cpu_exec_init_all(void)
2876{
2877 qemu_mutex_init(&ram_list.mutex);
Fam Zheng38e047b2015-03-16 17:03:35 +08002878 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01002879 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08002880 qemu_mutex_init(&map_client_list_lock);
2881}
2882
Fam Zhenge95205e2015-03-16 17:03:37 +08002883void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002884{
Fam Zhenge95205e2015-03-16 17:03:37 +08002885 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002886
Fam Zhenge95205e2015-03-16 17:03:37 +08002887 qemu_mutex_lock(&map_client_list_lock);
2888 QLIST_FOREACH(client, &map_client_list, link) {
2889 if (client->bh == bh) {
2890 cpu_unregister_map_client_do(client);
2891 break;
2892 }
2893 }
2894 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002895}
2896
2897static void cpu_notify_map_clients(void)
2898{
Fam Zheng38e047b2015-03-16 17:03:35 +08002899 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002900 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002901 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002902}
2903
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002904bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2905{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002906 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002907 hwaddr l, xlat;
2908
Paolo Bonzini41063e12015-03-18 14:21:43 +01002909 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002910 while (len > 0) {
2911 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002912 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2913 if (!memory_access_is_direct(mr, is_write)) {
2914 l = memory_access_size(mr, l, addr);
2915 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002916 return false;
2917 }
2918 }
2919
2920 len -= l;
2921 addr += l;
2922 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002923 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002924 return true;
2925}
2926
aliguori6d16c2f2009-01-22 16:59:11 +00002927/* Map a physical memory region into a host virtual address.
2928 * May map a subset of the requested range, given by and returned in *plen.
2929 * May return NULL if resources needed to perform the mapping are exhausted.
2930 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002931 * Use cpu_register_map_client() to know when retrying the map operation is
2932 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002933 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002934void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002935 hwaddr addr,
2936 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002937 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002938{
Avi Kivitya8170e52012-10-23 12:30:10 +02002939 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002940 hwaddr done = 0;
2941 hwaddr l, xlat, base;
2942 MemoryRegion *mr, *this_mr;
2943 ram_addr_t raddr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002944 void *ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002945
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002946 if (len == 0) {
2947 return NULL;
2948 }
aliguori6d16c2f2009-01-22 16:59:11 +00002949
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002950 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002951 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002952 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002953
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002954 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002955 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002956 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002957 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002958 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002959 /* Avoid unbounded allocations */
2960 l = MIN(l, TARGET_PAGE_SIZE);
2961 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002962 bounce.addr = addr;
2963 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002964
2965 memory_region_ref(mr);
2966 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002967 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002968 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2969 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002970 }
aliguori6d16c2f2009-01-22 16:59:11 +00002971
Paolo Bonzini41063e12015-03-18 14:21:43 +01002972 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002973 *plen = l;
2974 return bounce.buffer;
2975 }
2976
2977 base = xlat;
2978 raddr = memory_region_get_ram_addr(mr);
2979
2980 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002981 len -= l;
2982 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002983 done += l;
2984 if (len == 0) {
2985 break;
2986 }
2987
2988 l = len;
2989 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2990 if (this_mr != mr || xlat != base + done) {
2991 break;
2992 }
aliguori6d16c2f2009-01-22 16:59:11 +00002993 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002994
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002995 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002996 *plen = done;
Gonglei3655cb92016-02-20 10:35:20 +08002997 ptr = qemu_ram_ptr_length(mr->ram_block, raddr + base, plen);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002998 rcu_read_unlock();
2999
3000 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003001}
3002
Avi Kivityac1970f2012-10-03 16:22:53 +02003003/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003004 * Will also mark the memory as dirty if is_write == 1. access_len gives
3005 * the amount of memory that was actually read or written by the caller.
3006 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003007void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3008 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003009{
3010 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003011 MemoryRegion *mr;
3012 ram_addr_t addr1;
3013
3014 mr = qemu_ram_addr_from_host(buffer, &addr1);
3015 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003016 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003017 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003018 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003019 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003020 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003021 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003022 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003023 return;
3024 }
3025 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003026 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3027 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003028 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003029 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003030 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003031 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003032 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003033 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003034}
bellardd0ecd2a2006-04-23 17:14:48 +00003035
Avi Kivitya8170e52012-10-23 12:30:10 +02003036void *cpu_physical_memory_map(hwaddr addr,
3037 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003038 int is_write)
3039{
3040 return address_space_map(&address_space_memory, addr, plen, is_write);
3041}
3042
Avi Kivitya8170e52012-10-23 12:30:10 +02003043void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3044 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003045{
3046 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3047}
3048
bellard8df1cd02005-01-28 22:37:22 +00003049/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003050static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
3051 MemTxAttrs attrs,
3052 MemTxResult *result,
3053 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003054{
bellard8df1cd02005-01-28 22:37:22 +00003055 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003056 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003057 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003058 hwaddr l = 4;
3059 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003060 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003061 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003062
Paolo Bonzini41063e12015-03-18 14:21:43 +01003063 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003064 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003065 if (l < 4 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003066 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003067
bellard8df1cd02005-01-28 22:37:22 +00003068 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003069 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003070#if defined(TARGET_WORDS_BIGENDIAN)
3071 if (endian == DEVICE_LITTLE_ENDIAN) {
3072 val = bswap32(val);
3073 }
3074#else
3075 if (endian == DEVICE_BIG_ENDIAN) {
3076 val = bswap32(val);
3077 }
3078#endif
bellard8df1cd02005-01-28 22:37:22 +00003079 } else {
3080 /* RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08003081 ptr = qemu_get_ram_ptr(mr->ram_block,
3082 (memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003083 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003084 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003085 switch (endian) {
3086 case DEVICE_LITTLE_ENDIAN:
3087 val = ldl_le_p(ptr);
3088 break;
3089 case DEVICE_BIG_ENDIAN:
3090 val = ldl_be_p(ptr);
3091 break;
3092 default:
3093 val = ldl_p(ptr);
3094 break;
3095 }
Peter Maydell50013112015-04-26 16:49:24 +01003096 r = MEMTX_OK;
3097 }
3098 if (result) {
3099 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003100 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003101 if (release_lock) {
3102 qemu_mutex_unlock_iothread();
3103 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003104 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003105 return val;
3106}
3107
Peter Maydell50013112015-04-26 16:49:24 +01003108uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
3109 MemTxAttrs attrs, MemTxResult *result)
3110{
3111 return address_space_ldl_internal(as, addr, attrs, result,
3112 DEVICE_NATIVE_ENDIAN);
3113}
3114
3115uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
3116 MemTxAttrs attrs, MemTxResult *result)
3117{
3118 return address_space_ldl_internal(as, addr, attrs, result,
3119 DEVICE_LITTLE_ENDIAN);
3120}
3121
3122uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
3123 MemTxAttrs attrs, MemTxResult *result)
3124{
3125 return address_space_ldl_internal(as, addr, attrs, result,
3126 DEVICE_BIG_ENDIAN);
3127}
3128
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003129uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003130{
Peter Maydell50013112015-04-26 16:49:24 +01003131 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003132}
3133
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003134uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003135{
Peter Maydell50013112015-04-26 16:49:24 +01003136 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003137}
3138
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003139uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003140{
Peter Maydell50013112015-04-26 16:49:24 +01003141 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003142}
3143
bellard84b7b8e2005-11-28 21:19:04 +00003144/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003145static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
3146 MemTxAttrs attrs,
3147 MemTxResult *result,
3148 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003149{
bellard84b7b8e2005-11-28 21:19:04 +00003150 uint8_t *ptr;
3151 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003152 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003153 hwaddr l = 8;
3154 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003155 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003156 bool release_lock = false;
bellard84b7b8e2005-11-28 21:19:04 +00003157
Paolo Bonzini41063e12015-03-18 14:21:43 +01003158 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003159 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003160 false);
3161 if (l < 8 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003162 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003163
bellard84b7b8e2005-11-28 21:19:04 +00003164 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003165 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02003166#if defined(TARGET_WORDS_BIGENDIAN)
3167 if (endian == DEVICE_LITTLE_ENDIAN) {
3168 val = bswap64(val);
3169 }
3170#else
3171 if (endian == DEVICE_BIG_ENDIAN) {
3172 val = bswap64(val);
3173 }
3174#endif
bellard84b7b8e2005-11-28 21:19:04 +00003175 } else {
3176 /* RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08003177 ptr = qemu_get_ram_ptr(mr->ram_block,
3178 (memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003179 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003180 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003181 switch (endian) {
3182 case DEVICE_LITTLE_ENDIAN:
3183 val = ldq_le_p(ptr);
3184 break;
3185 case DEVICE_BIG_ENDIAN:
3186 val = ldq_be_p(ptr);
3187 break;
3188 default:
3189 val = ldq_p(ptr);
3190 break;
3191 }
Peter Maydell50013112015-04-26 16:49:24 +01003192 r = MEMTX_OK;
3193 }
3194 if (result) {
3195 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00003196 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003197 if (release_lock) {
3198 qemu_mutex_unlock_iothread();
3199 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003200 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00003201 return val;
3202}
3203
Peter Maydell50013112015-04-26 16:49:24 +01003204uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
3205 MemTxAttrs attrs, MemTxResult *result)
3206{
3207 return address_space_ldq_internal(as, addr, attrs, result,
3208 DEVICE_NATIVE_ENDIAN);
3209}
3210
3211uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
3212 MemTxAttrs attrs, MemTxResult *result)
3213{
3214 return address_space_ldq_internal(as, addr, attrs, result,
3215 DEVICE_LITTLE_ENDIAN);
3216}
3217
3218uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
3219 MemTxAttrs attrs, MemTxResult *result)
3220{
3221 return address_space_ldq_internal(as, addr, attrs, result,
3222 DEVICE_BIG_ENDIAN);
3223}
3224
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003225uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003226{
Peter Maydell50013112015-04-26 16:49:24 +01003227 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003228}
3229
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003230uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003231{
Peter Maydell50013112015-04-26 16:49:24 +01003232 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003233}
3234
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003235uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003236{
Peter Maydell50013112015-04-26 16:49:24 +01003237 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003238}
3239
bellardaab33092005-10-30 20:48:42 +00003240/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003241uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
3242 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003243{
3244 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01003245 MemTxResult r;
3246
3247 r = address_space_rw(as, addr, attrs, &val, 1, 0);
3248 if (result) {
3249 *result = r;
3250 }
bellardaab33092005-10-30 20:48:42 +00003251 return val;
3252}
3253
Peter Maydell50013112015-04-26 16:49:24 +01003254uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
3255{
3256 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
3257}
3258
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003259/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003260static inline uint32_t address_space_lduw_internal(AddressSpace *as,
3261 hwaddr addr,
3262 MemTxAttrs attrs,
3263 MemTxResult *result,
3264 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003265{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003266 uint8_t *ptr;
3267 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003268 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003269 hwaddr l = 2;
3270 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003271 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003272 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003273
Paolo Bonzini41063e12015-03-18 14:21:43 +01003274 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003275 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003276 false);
3277 if (l < 2 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003278 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003279
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003280 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003281 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003282#if defined(TARGET_WORDS_BIGENDIAN)
3283 if (endian == DEVICE_LITTLE_ENDIAN) {
3284 val = bswap16(val);
3285 }
3286#else
3287 if (endian == DEVICE_BIG_ENDIAN) {
3288 val = bswap16(val);
3289 }
3290#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003291 } else {
3292 /* RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08003293 ptr = qemu_get_ram_ptr(mr->ram_block,
3294 (memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003295 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003296 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003297 switch (endian) {
3298 case DEVICE_LITTLE_ENDIAN:
3299 val = lduw_le_p(ptr);
3300 break;
3301 case DEVICE_BIG_ENDIAN:
3302 val = lduw_be_p(ptr);
3303 break;
3304 default:
3305 val = lduw_p(ptr);
3306 break;
3307 }
Peter Maydell50013112015-04-26 16:49:24 +01003308 r = MEMTX_OK;
3309 }
3310 if (result) {
3311 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003312 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003313 if (release_lock) {
3314 qemu_mutex_unlock_iothread();
3315 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003316 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003317 return val;
bellardaab33092005-10-30 20:48:42 +00003318}
3319
Peter Maydell50013112015-04-26 16:49:24 +01003320uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
3321 MemTxAttrs attrs, MemTxResult *result)
3322{
3323 return address_space_lduw_internal(as, addr, attrs, result,
3324 DEVICE_NATIVE_ENDIAN);
3325}
3326
3327uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
3328 MemTxAttrs attrs, MemTxResult *result)
3329{
3330 return address_space_lduw_internal(as, addr, attrs, result,
3331 DEVICE_LITTLE_ENDIAN);
3332}
3333
3334uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
3335 MemTxAttrs attrs, MemTxResult *result)
3336{
3337 return address_space_lduw_internal(as, addr, attrs, result,
3338 DEVICE_BIG_ENDIAN);
3339}
3340
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003341uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003342{
Peter Maydell50013112015-04-26 16:49:24 +01003343 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003344}
3345
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003346uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003347{
Peter Maydell50013112015-04-26 16:49:24 +01003348 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003349}
3350
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003351uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003352{
Peter Maydell50013112015-04-26 16:49:24 +01003353 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003354}
3355
bellard8df1cd02005-01-28 22:37:22 +00003356/* warning: addr must be aligned. The ram page is not masked as dirty
3357 and the code inside is not invalidated. It is useful if the dirty
3358 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01003359void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
3360 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00003361{
bellard8df1cd02005-01-28 22:37:22 +00003362 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003363 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003364 hwaddr l = 4;
3365 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003366 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003367 uint8_t dirty_log_mask;
Jan Kiszka4840f102015-06-18 18:47:22 +02003368 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003369
Paolo Bonzini41063e12015-03-18 14:21:43 +01003370 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003371 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003372 true);
3373 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003374 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003375
Peter Maydell50013112015-04-26 16:49:24 +01003376 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003377 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003378 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Gonglei3655cb92016-02-20 10:35:20 +08003379 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
bellard8df1cd02005-01-28 22:37:22 +00003380 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003381
Paolo Bonzini845b6212015-03-23 11:45:53 +01003382 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3383 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
Paolo Bonzini58d27072015-03-23 11:56:01 +01003384 cpu_physical_memory_set_dirty_range(addr1, 4, dirty_log_mask);
Peter Maydell50013112015-04-26 16:49:24 +01003385 r = MEMTX_OK;
3386 }
3387 if (result) {
3388 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003389 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003390 if (release_lock) {
3391 qemu_mutex_unlock_iothread();
3392 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003393 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003394}
3395
Peter Maydell50013112015-04-26 16:49:24 +01003396void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3397{
3398 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3399}
3400
bellard8df1cd02005-01-28 22:37:22 +00003401/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003402static inline void address_space_stl_internal(AddressSpace *as,
3403 hwaddr addr, uint32_t val,
3404 MemTxAttrs attrs,
3405 MemTxResult *result,
3406 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003407{
bellard8df1cd02005-01-28 22:37:22 +00003408 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003409 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003410 hwaddr l = 4;
3411 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003412 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003413 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003414
Paolo Bonzini41063e12015-03-18 14:21:43 +01003415 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003416 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003417 true);
3418 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003419 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003420
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003421#if defined(TARGET_WORDS_BIGENDIAN)
3422 if (endian == DEVICE_LITTLE_ENDIAN) {
3423 val = bswap32(val);
3424 }
3425#else
3426 if (endian == DEVICE_BIG_ENDIAN) {
3427 val = bswap32(val);
3428 }
3429#endif
Peter Maydell50013112015-04-26 16:49:24 +01003430 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003431 } else {
bellard8df1cd02005-01-28 22:37:22 +00003432 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003433 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Gonglei3655cb92016-02-20 10:35:20 +08003434 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003435 switch (endian) {
3436 case DEVICE_LITTLE_ENDIAN:
3437 stl_le_p(ptr, val);
3438 break;
3439 case DEVICE_BIG_ENDIAN:
3440 stl_be_p(ptr, val);
3441 break;
3442 default:
3443 stl_p(ptr, val);
3444 break;
3445 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003446 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003447 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003448 }
Peter Maydell50013112015-04-26 16:49:24 +01003449 if (result) {
3450 *result = r;
3451 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003452 if (release_lock) {
3453 qemu_mutex_unlock_iothread();
3454 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003455 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003456}
3457
3458void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3459 MemTxAttrs attrs, MemTxResult *result)
3460{
3461 address_space_stl_internal(as, addr, val, attrs, result,
3462 DEVICE_NATIVE_ENDIAN);
3463}
3464
3465void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3466 MemTxAttrs attrs, MemTxResult *result)
3467{
3468 address_space_stl_internal(as, addr, val, attrs, result,
3469 DEVICE_LITTLE_ENDIAN);
3470}
3471
3472void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3473 MemTxAttrs attrs, MemTxResult *result)
3474{
3475 address_space_stl_internal(as, addr, val, attrs, result,
3476 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003477}
3478
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003479void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003480{
Peter Maydell50013112015-04-26 16:49:24 +01003481 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003482}
3483
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003484void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003485{
Peter Maydell50013112015-04-26 16:49:24 +01003486 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003487}
3488
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003489void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003490{
Peter Maydell50013112015-04-26 16:49:24 +01003491 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003492}
3493
bellardaab33092005-10-30 20:48:42 +00003494/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003495void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3496 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003497{
3498 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003499 MemTxResult r;
3500
3501 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3502 if (result) {
3503 *result = r;
3504 }
3505}
3506
3507void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3508{
3509 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003510}
3511
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003512/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003513static inline void address_space_stw_internal(AddressSpace *as,
3514 hwaddr addr, uint32_t val,
3515 MemTxAttrs attrs,
3516 MemTxResult *result,
3517 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003518{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003519 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003520 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003521 hwaddr l = 2;
3522 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003523 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003524 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003525
Paolo Bonzini41063e12015-03-18 14:21:43 +01003526 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003527 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003528 if (l < 2 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003529 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003530
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003531#if defined(TARGET_WORDS_BIGENDIAN)
3532 if (endian == DEVICE_LITTLE_ENDIAN) {
3533 val = bswap16(val);
3534 }
3535#else
3536 if (endian == DEVICE_BIG_ENDIAN) {
3537 val = bswap16(val);
3538 }
3539#endif
Peter Maydell50013112015-04-26 16:49:24 +01003540 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003541 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003542 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003543 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Gonglei3655cb92016-02-20 10:35:20 +08003544 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003545 switch (endian) {
3546 case DEVICE_LITTLE_ENDIAN:
3547 stw_le_p(ptr, val);
3548 break;
3549 case DEVICE_BIG_ENDIAN:
3550 stw_be_p(ptr, val);
3551 break;
3552 default:
3553 stw_p(ptr, val);
3554 break;
3555 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003556 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003557 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003558 }
Peter Maydell50013112015-04-26 16:49:24 +01003559 if (result) {
3560 *result = r;
3561 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003562 if (release_lock) {
3563 qemu_mutex_unlock_iothread();
3564 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003565 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003566}
3567
3568void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3569 MemTxAttrs attrs, MemTxResult *result)
3570{
3571 address_space_stw_internal(as, addr, val, attrs, result,
3572 DEVICE_NATIVE_ENDIAN);
3573}
3574
3575void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3576 MemTxAttrs attrs, MemTxResult *result)
3577{
3578 address_space_stw_internal(as, addr, val, attrs, result,
3579 DEVICE_LITTLE_ENDIAN);
3580}
3581
3582void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3583 MemTxAttrs attrs, MemTxResult *result)
3584{
3585 address_space_stw_internal(as, addr, val, attrs, result,
3586 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003587}
3588
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003589void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003590{
Peter Maydell50013112015-04-26 16:49:24 +01003591 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003592}
3593
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003594void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003595{
Peter Maydell50013112015-04-26 16:49:24 +01003596 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003597}
3598
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003599void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003600{
Peter Maydell50013112015-04-26 16:49:24 +01003601 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003602}
3603
bellardaab33092005-10-30 20:48:42 +00003604/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003605void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3606 MemTxAttrs attrs, MemTxResult *result)
3607{
3608 MemTxResult r;
3609 val = tswap64(val);
3610 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3611 if (result) {
3612 *result = r;
3613 }
3614}
3615
3616void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3617 MemTxAttrs attrs, MemTxResult *result)
3618{
3619 MemTxResult r;
3620 val = cpu_to_le64(val);
3621 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3622 if (result) {
3623 *result = r;
3624 }
3625}
3626void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3627 MemTxAttrs attrs, MemTxResult *result)
3628{
3629 MemTxResult r;
3630 val = cpu_to_be64(val);
3631 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3632 if (result) {
3633 *result = r;
3634 }
3635}
3636
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003637void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003638{
Peter Maydell50013112015-04-26 16:49:24 +01003639 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003640}
3641
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003642void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003643{
Peter Maydell50013112015-04-26 16:49:24 +01003644 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003645}
3646
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003647void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003648{
Peter Maydell50013112015-04-26 16:49:24 +01003649 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003650}
3651
aliguori5e2972f2009-03-28 17:51:36 +00003652/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003653int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003654 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003655{
3656 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003657 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003658 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003659
3660 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003661 int asidx;
3662 MemTxAttrs attrs;
3663
bellard13eb76e2004-01-24 15:23:36 +00003664 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003665 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3666 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003667 /* if no physical page mapped, return an error */
3668 if (phys_addr == -1)
3669 return -1;
3670 l = (page + TARGET_PAGE_SIZE) - addr;
3671 if (l > len)
3672 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003673 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003674 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003675 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3676 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003677 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003678 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3679 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003680 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003681 }
bellard13eb76e2004-01-24 15:23:36 +00003682 len -= l;
3683 buf += l;
3684 addr += l;
3685 }
3686 return 0;
3687}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003688
3689/*
3690 * Allows code that needs to deal with migration bitmaps etc to still be built
3691 * target independent.
3692 */
3693size_t qemu_target_page_bits(void)
3694{
3695 return TARGET_PAGE_BITS;
3696}
3697
Paul Brooka68fe892010-03-01 00:08:59 +00003698#endif
bellard13eb76e2004-01-24 15:23:36 +00003699
Blue Swirl8e4a4242013-01-06 18:30:17 +00003700/*
3701 * A helper function for the _utterly broken_ virtio device model to find out if
3702 * it's running on a big endian machine. Don't do this at home kids!
3703 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003704bool target_words_bigendian(void);
3705bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003706{
3707#if defined(TARGET_WORDS_BIGENDIAN)
3708 return true;
3709#else
3710 return false;
3711#endif
3712}
3713
Wen Congyang76f35532012-05-07 12:04:18 +08003714#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003715bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003716{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003717 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003718 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003719 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003720
Paolo Bonzini41063e12015-03-18 14:21:43 +01003721 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003722 mr = address_space_translate(&address_space_memory,
3723 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003724
Paolo Bonzini41063e12015-03-18 14:21:43 +01003725 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3726 rcu_read_unlock();
3727 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003728}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003729
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003730int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003731{
3732 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003733 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003734
Mike Day0dc3f442013-09-05 14:41:35 -04003735 rcu_read_lock();
3736 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003737 ret = func(block->idstr, block->host, block->offset,
3738 block->used_length, opaque);
3739 if (ret) {
3740 break;
3741 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003742 }
Mike Day0dc3f442013-09-05 14:41:35 -04003743 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003744 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003745}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003746#endif