blob: 8354cdcaf26eab040c4a7e343b0f320cf176fad7 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
bellard54936002003-05-13 00:25:15 +000021
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020022#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000023#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010024#include "exec/exec-all.h"
Juan Quintela51180422017-04-24 20:50:19 +020025#include "exec/target_page.h"
bellardb67d9a52008-05-23 09:57:34 +000026#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020027#include "hw/qdev-core.h"
Fam Zhengc7e002c2017-07-14 10:15:08 +080028#include "hw/qdev-properties.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010031#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010032#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020039#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010040#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020041#include "hw/hw.h"
42#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010043#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020044#include "sysemu/dma.h"
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +110045#include "sysemu/numa.h"
Christian Borntraeger79ca7a12017-03-07 15:19:08 +010046#include "sysemu/hw_accel.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020047#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010048#include "sysemu/xen-mapcache.h"
Daniel P. Berrange0ab8ed12017-01-25 16:14:15 +000049#include "trace-root.h"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +000050
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000051#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000052#include <linux/falloc.h>
53#endif
54
pbrook53a59602006-03-25 19:31:22 +000055#endif
Mike Day0dc3f442013-09-05 14:41:35 -040056#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020057#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000058#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030059#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000060
Paolo Bonzini022c62c2012-12-17 18:19:49 +010061#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020062#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030063#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020064
Bharata B Rao9dfeca72016-05-12 09:18:12 +053065#include "migration/vmstate.h"
66
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020067#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030068#ifndef _WIN32
69#include "qemu/mmap-alloc.h"
70#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020071
Peter Xube9b23c2017-05-12 12:17:41 +080072#include "monitor/monitor.h"
73
blueswir1db7b5422007-05-26 17:36:03 +000074//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000075
pbrook99773bd2006-04-16 15:14:59 +000076#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040077/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
78 * are protected by the ramlist lock.
79 */
Mike Day0d53d9f2015-01-21 13:45:24 +010080RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030081
82static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030083static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030084
Avi Kivityf6790af2012-10-02 20:13:51 +020085AddressSpace address_space_io;
86AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020087
Paolo Bonzini0844e002013-05-24 14:37:28 +020088MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020089static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020090
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080091/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
92#define RAM_PREALLOC (1 << 0)
93
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080094/* RAM is mmap-ed with MAP_SHARED */
95#define RAM_SHARED (1 << 1)
96
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020097/* Only a portion of RAM (used_length) is actually used, and migrated.
98 * This used_length size can change across reboots.
99 */
100#define RAM_RESIZEABLE (1 << 2)
101
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +0000102/* UFFDIO_ZEROPAGE is available on this RAMBlock to atomically
103 * zero the page and wake waiting processes.
104 * (Set during postcopy)
105 */
106#define RAM_UF_ZEROPAGE (1 << 3)
pbrooke2eef172008-06-08 01:09:01 +0000107#endif
bellard9fa3e852004-01-04 18:06:42 +0000108
Peter Maydell20bccb82016-10-24 16:26:49 +0100109#ifdef TARGET_PAGE_BITS_VARY
110int target_page_bits;
111bool target_page_bits_decided;
112#endif
113
Andreas Färberbdc44642013-06-24 23:50:24 +0200114struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +0000115/* current CPU in the current thread. It is only valid inside
116 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200117__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000118/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000119 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000120 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100121int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000122
Yang Zhonga0be0c52017-07-03 18:12:13 +0800123uintptr_t qemu_host_page_size;
124intptr_t qemu_host_page_mask;
Yang Zhonga0be0c52017-07-03 18:12:13 +0800125
Peter Maydell20bccb82016-10-24 16:26:49 +0100126bool set_preferred_target_page_bits(int bits)
127{
128 /* The target page size is the lowest common denominator for all
129 * the CPUs in the system, so we can only make it smaller, never
130 * larger. And we can't make it smaller once we've committed to
131 * a particular size.
132 */
133#ifdef TARGET_PAGE_BITS_VARY
134 assert(bits >= TARGET_PAGE_BITS_MIN);
135 if (target_page_bits == 0 || target_page_bits > bits) {
136 if (target_page_bits_decided) {
137 return false;
138 }
139 target_page_bits = bits;
140 }
141#endif
142 return true;
143}
144
pbrooke2eef172008-06-08 01:09:01 +0000145#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200146
Peter Maydell20bccb82016-10-24 16:26:49 +0100147static void finalize_target_page_bits(void)
148{
149#ifdef TARGET_PAGE_BITS_VARY
150 if (target_page_bits == 0) {
151 target_page_bits = TARGET_PAGE_BITS_MIN;
152 }
153 target_page_bits_decided = true;
154#endif
155}
156
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200157typedef struct PhysPageEntry PhysPageEntry;
158
159struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200160 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200161 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200162 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200163 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200164};
165
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200166#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
167
Paolo Bonzini03f49952013-11-07 17:14:36 +0100168/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100169#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100170
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200171#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100172#define P_L2_SIZE (1 << P_L2_BITS)
173
174#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
175
176typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200177
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200178typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100179 struct rcu_head rcu;
180
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200181 unsigned sections_nb;
182 unsigned sections_nb_alloc;
183 unsigned nodes_nb;
184 unsigned nodes_nb_alloc;
185 Node *nodes;
186 MemoryRegionSection *sections;
187} PhysPageMap;
188
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200189struct AddressSpaceDispatch {
Fam Zheng729633c2016-03-01 14:18:24 +0800190 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200191 /* This is a multi-level map on the physical address space.
192 * The bottom level has pointers to MemoryRegionSections.
193 */
194 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200195 PhysPageMap map;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200196};
197
Jan Kiszka90260c62013-05-26 21:46:51 +0200198#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
199typedef struct subpage_t {
200 MemoryRegion iomem;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000201 FlatView *fv;
Jan Kiszka90260c62013-05-26 21:46:51 +0200202 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100203 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200204} subpage_t;
205
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200206#define PHYS_SECTION_UNASSIGNED 0
207#define PHYS_SECTION_NOTDIRTY 1
208#define PHYS_SECTION_ROM 2
209#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200210
pbrooke2eef172008-06-08 01:09:01 +0000211static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300212static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000213static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000214
Avi Kivity1ec9b902012-01-02 12:47:48 +0200215static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100216
217/**
218 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
219 * @cpu: the CPU whose AddressSpace this is
220 * @as: the AddressSpace itself
221 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
222 * @tcg_as_listener: listener for tracking changes to the AddressSpace
223 */
224struct CPUAddressSpace {
225 CPUState *cpu;
226 AddressSpace *as;
227 struct AddressSpaceDispatch *memory_dispatch;
228 MemoryListener tcg_as_listener;
229};
230
Gerd Hoffmann8deaf122017-04-21 11:16:25 +0200231struct DirtyBitmapSnapshot {
232 ram_addr_t start;
233 ram_addr_t end;
234 unsigned long dirty[];
235};
236
pbrook6658ffb2007-03-16 23:58:11 +0000237#endif
bellard54936002003-05-13 00:25:15 +0000238
Paul Brook6d9a1302010-02-28 23:55:53 +0000239#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200240
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200241static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200242{
Peter Lieven101420b2016-07-15 12:03:50 +0200243 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200244 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200245 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200246 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
247 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200248 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200249 }
250}
251
Paolo Bonzinidb946042015-05-21 15:12:29 +0200252static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200253{
254 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200255 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200256 PhysPageEntry e;
257 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200258
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200259 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200260 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200261 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200262 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200263
264 e.skip = leaf ? 0 : 1;
265 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100266 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200267 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200268 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200269 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200270}
271
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200272static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
273 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200274 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200275{
276 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100277 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200278
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200279 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200280 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200281 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200282 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100283 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200284
Paolo Bonzini03f49952013-11-07 17:14:36 +0100285 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200286 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200287 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200288 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200289 *index += step;
290 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200291 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200292 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200293 }
294 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200295 }
296}
297
Avi Kivityac1970f2012-10-03 16:22:53 +0200298static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200299 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200300 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000301{
Avi Kivity29990972012-02-13 20:21:20 +0200302 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200303 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000304
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200305 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000306}
307
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200308/* Compact a non leaf page entry. Simply detect that the entry has a single child,
309 * and update our entry so we can skip it and go directly to the destination.
310 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400311static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200312{
313 unsigned valid_ptr = P_L2_SIZE;
314 int valid = 0;
315 PhysPageEntry *p;
316 int i;
317
318 if (lp->ptr == PHYS_MAP_NODE_NIL) {
319 return;
320 }
321
322 p = nodes[lp->ptr];
323 for (i = 0; i < P_L2_SIZE; i++) {
324 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
325 continue;
326 }
327
328 valid_ptr = i;
329 valid++;
330 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400331 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200332 }
333 }
334
335 /* We can only compress if there's only one child. */
336 if (valid != 1) {
337 return;
338 }
339
340 assert(valid_ptr < P_L2_SIZE);
341
342 /* Don't compress if it won't fit in the # of bits we have. */
343 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
344 return;
345 }
346
347 lp->ptr = p[valid_ptr].ptr;
348 if (!p[valid_ptr].skip) {
349 /* If our only child is a leaf, make this a leaf. */
350 /* By design, we should have made this node a leaf to begin with so we
351 * should never reach here.
352 * But since it's so simple to handle this, let's do it just in case we
353 * change this rule.
354 */
355 lp->skip = 0;
356 } else {
357 lp->skip += p[valid_ptr].skip;
358 }
359}
360
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +1000361void address_space_dispatch_compact(AddressSpaceDispatch *d)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200362{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200363 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400364 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200365 }
366}
367
Fam Zheng29cb5332016-03-01 14:18:23 +0800368static inline bool section_covers_addr(const MemoryRegionSection *section,
369 hwaddr addr)
370{
371 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
372 * the section must cover the entire address space.
373 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700374 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800375 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700376 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800377}
378
Peter Xu003a0cf2017-05-15 16:50:57 +0800379static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
bellard92e873b2004-05-21 14:52:29 +0000380{
Peter Xu003a0cf2017-05-15 16:50:57 +0800381 PhysPageEntry lp = d->phys_map, *p;
382 Node *nodes = d->map.nodes;
383 MemoryRegionSection *sections = d->map.sections;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200384 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200385 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200386
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200387 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200388 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200389 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200390 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200391 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100392 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200393 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200394
Fam Zheng29cb5332016-03-01 14:18:23 +0800395 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200396 return &sections[lp.ptr];
397 } else {
398 return &sections[PHYS_SECTION_UNASSIGNED];
399 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200400}
401
Blue Swirle5548612012-04-21 13:08:33 +0000402bool memory_region_is_unassigned(MemoryRegion *mr)
403{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200404 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000405 && mr != &io_mem_watch;
406}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200407
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100408/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200409static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200410 hwaddr addr,
411 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200412{
Fam Zheng729633c2016-03-01 14:18:24 +0800413 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200414 subpage_t *subpage;
415
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100416 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
417 !section_covers_addr(section, addr)) {
Peter Xu003a0cf2017-05-15 16:50:57 +0800418 section = phys_page_find(d, addr);
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100419 atomic_set(&d->mru_section, section);
Fam Zheng729633c2016-03-01 14:18:24 +0800420 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200421 if (resolve_subpage && section->mr->subpage) {
422 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200423 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200424 }
425 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200426}
427
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100428/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200429static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200430address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200431 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200432{
433 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200434 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100435 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200436
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200437 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200438 /* Compute offset within MemoryRegionSection */
439 addr -= section->offset_within_address_space;
440
441 /* Compute offset within MemoryRegion */
442 *xlat = addr + section->offset_within_region;
443
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200444 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200445
446 /* MMIO registers can be expected to perform full-width accesses based only
447 * on their address, without considering adjacent registers that could
448 * decode to completely different MemoryRegions. When such registers
449 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
450 * regions overlap wildly. For this reason we cannot clamp the accesses
451 * here.
452 *
453 * If the length is small (as is the case for address_space_ldl/stl),
454 * everything works fine. If the incoming length is large, however,
455 * the caller really has to do the clamping through memory_access_size.
456 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200457 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200458 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200459 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
460 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200461 return section;
462}
Jan Kiszka90260c62013-05-26 21:46:51 +0200463
Peter Xud5e5faf2017-10-10 11:42:45 +0200464/**
465 * flatview_do_translate - translate an address in FlatView
466 *
467 * @fv: the flat view that we want to translate on
468 * @addr: the address to be translated in above address space
469 * @xlat: the translated address offset within memory region. It
470 * cannot be @NULL.
471 * @plen_out: valid read/write length of the translated address. It
472 * can be @NULL when we don't care about it.
473 * @page_mask_out: page mask for the translated address. This
474 * should only be meaningful for IOMMU translated
475 * addresses, since there may be huge pages that this bit
476 * would tell. It can be @NULL if we don't care about it.
477 * @is_write: whether the translation operation is for write
478 * @is_mmio: whether this can be MMIO, set true if it can
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200479 * @target_as: the address space targeted by the IOMMU
Peter Xud5e5faf2017-10-10 11:42:45 +0200480 *
481 * This function is called from RCU critical section
482 */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000483static MemoryRegionSection flatview_do_translate(FlatView *fv,
484 hwaddr addr,
485 hwaddr *xlat,
Peter Xud5e5faf2017-10-10 11:42:45 +0200486 hwaddr *plen_out,
487 hwaddr *page_mask_out,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000488 bool is_write,
489 bool is_mmio,
490 AddressSpace **target_as)
Jan Kiszka90260c62013-05-26 21:46:51 +0200491{
Avi Kivity30951152012-10-30 13:47:46 +0200492 IOMMUTLBEntry iotlb;
493 MemoryRegionSection *section;
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000494 IOMMUMemoryRegion *iommu_mr;
Alexey Kardashevskiy1221a472017-07-11 13:56:20 +1000495 IOMMUMemoryRegionClass *imrc;
Peter Xud5e5faf2017-10-10 11:42:45 +0200496 hwaddr page_mask = (hwaddr)(-1);
497 hwaddr plen = (hwaddr)(-1);
498
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200499 if (!plen_out) {
500 plen_out = &plen;
Peter Xud5e5faf2017-10-10 11:42:45 +0200501 }
Avi Kivity30951152012-10-30 13:47:46 +0200502
503 for (;;) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000504 section = address_space_translate_internal(
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200505 flatview_to_dispatch(fv), addr, xlat,
506 plen_out, is_mmio);
Avi Kivity30951152012-10-30 13:47:46 +0200507
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000508 iommu_mr = memory_region_get_iommu(section->mr);
509 if (!iommu_mr) {
Avi Kivity30951152012-10-30 13:47:46 +0200510 break;
511 }
Alexey Kardashevskiy1221a472017-07-11 13:56:20 +1000512 imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
Avi Kivity30951152012-10-30 13:47:46 +0200513
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200514 addr = *xlat;
Alexey Kardashevskiy1221a472017-07-11 13:56:20 +1000515 iotlb = imrc->translate(iommu_mr, addr, is_write ?
516 IOMMU_WO : IOMMU_RO);
Avi Kivity30951152012-10-30 13:47:46 +0200517 if (!(iotlb.perm & (1 << is_write))) {
Peter Xua7640402017-05-17 16:57:42 +0800518 goto translate_fail;
Avi Kivity30951152012-10-30 13:47:46 +0200519 }
520
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200521 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
522 | (addr & iotlb.addr_mask));
523 page_mask &= iotlb.addr_mask;
524 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000525 fv = address_space_to_flatview(iotlb.target_as);
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000526 *target_as = iotlb.target_as;
Avi Kivity30951152012-10-30 13:47:46 +0200527 }
528
Peter Xud5e5faf2017-10-10 11:42:45 +0200529 if (page_mask_out) {
Paolo Bonziniad2804d2018-04-17 11:39:35 +0200530 if (page_mask == (hwaddr)(-1)) {
531 /* Not behind an IOMMU, use default page size. */
532 page_mask = ~TARGET_PAGE_MASK;
533 }
Peter Xud5e5faf2017-10-10 11:42:45 +0200534 *page_mask_out = page_mask;
535 }
536
Peter Xua7640402017-05-17 16:57:42 +0800537 return *section;
538
539translate_fail:
540 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
541}
542
543/* Called from RCU critical section */
544IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
545 bool is_write)
546{
547 MemoryRegionSection section;
Peter Xu076a93d2017-10-10 11:42:46 +0200548 hwaddr xlat, page_mask;
Peter Xua7640402017-05-17 16:57:42 +0800549
Peter Xu076a93d2017-10-10 11:42:46 +0200550 /*
551 * This can never be MMIO, and we don't really care about plen,
552 * but page mask.
553 */
554 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
555 NULL, &page_mask, is_write, false, &as);
Peter Xua7640402017-05-17 16:57:42 +0800556
557 /* Illegal translation */
558 if (section.mr == &io_mem_unassigned) {
559 goto iotlb_fail;
560 }
561
562 /* Convert memory region offset into address space offset */
563 xlat += section.offset_within_address_space -
564 section.offset_within_region;
565
Peter Xua7640402017-05-17 16:57:42 +0800566 return (IOMMUTLBEntry) {
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000567 .target_as = as,
Peter Xu076a93d2017-10-10 11:42:46 +0200568 .iova = addr & ~page_mask,
569 .translated_addr = xlat & ~page_mask,
570 .addr_mask = page_mask,
Peter Xua7640402017-05-17 16:57:42 +0800571 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
572 .perm = IOMMU_RW,
573 };
574
575iotlb_fail:
576 return (IOMMUTLBEntry) {0};
577}
578
579/* Called from RCU critical section */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000580MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
581 hwaddr *plen, bool is_write)
Peter Xua7640402017-05-17 16:57:42 +0800582{
583 MemoryRegion *mr;
584 MemoryRegionSection section;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000585 AddressSpace *as = NULL;
Peter Xua7640402017-05-17 16:57:42 +0800586
587 /* This can be MMIO, so setup MMIO bit. */
Peter Xud5e5faf2017-10-10 11:42:45 +0200588 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
589 is_write, true, &as);
Peter Xua7640402017-05-17 16:57:42 +0800590 mr = section.mr;
591
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000592 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100593 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700594 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100595 }
596
Avi Kivity30951152012-10-30 13:47:46 +0200597 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200598}
599
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100600/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200601MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000602address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200603 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200604{
Avi Kivity30951152012-10-30 13:47:46 +0200605 MemoryRegionSection *section;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100606 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000607
608 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200609
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000610 assert(!memory_region_is_iommu(section->mr));
Avi Kivity30951152012-10-30 13:47:46 +0200611 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200612}
bellard9fa3e852004-01-04 18:06:42 +0000613#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000614
Andreas Färberb170fce2013-01-20 20:23:22 +0100615#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000616
Juan Quintelae59fb372009-09-29 22:48:21 +0200617static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200618{
Andreas Färber259186a2013-01-17 18:51:17 +0100619 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200620
aurel323098dba2009-03-07 21:28:24 +0000621 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
622 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100623 cpu->interrupt_request &= ~0x01;
Alex Bennéed10eb082016-11-14 14:17:28 +0000624 tlb_flush(cpu);
pbrook9656f322008-07-01 20:01:19 +0000625
Pavel Dovgalyuk15a356c2018-01-10 16:48:46 +0300626 /* loadvm has just updated the content of RAM, bypassing the
627 * usual mechanisms that ensure we flush TBs for writes to
628 * memory we've translated code from. So we must flush all TBs,
629 * which will now be stale.
630 */
631 tb_flush(cpu);
632
pbrook9656f322008-07-01 20:01:19 +0000633 return 0;
634}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200635
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400636static int cpu_common_pre_load(void *opaque)
637{
638 CPUState *cpu = opaque;
639
Paolo Bonziniadee6422014-12-19 12:53:14 +0100640 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400641
642 return 0;
643}
644
645static bool cpu_common_exception_index_needed(void *opaque)
646{
647 CPUState *cpu = opaque;
648
Paolo Bonziniadee6422014-12-19 12:53:14 +0100649 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400650}
651
652static const VMStateDescription vmstate_cpu_common_exception_index = {
653 .name = "cpu_common/exception_index",
654 .version_id = 1,
655 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200656 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400657 .fields = (VMStateField[]) {
658 VMSTATE_INT32(exception_index, CPUState),
659 VMSTATE_END_OF_LIST()
660 }
661};
662
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300663static bool cpu_common_crash_occurred_needed(void *opaque)
664{
665 CPUState *cpu = opaque;
666
667 return cpu->crash_occurred;
668}
669
670static const VMStateDescription vmstate_cpu_common_crash_occurred = {
671 .name = "cpu_common/crash_occurred",
672 .version_id = 1,
673 .minimum_version_id = 1,
674 .needed = cpu_common_crash_occurred_needed,
675 .fields = (VMStateField[]) {
676 VMSTATE_BOOL(crash_occurred, CPUState),
677 VMSTATE_END_OF_LIST()
678 }
679};
680
Andreas Färber1a1562f2013-06-17 04:09:11 +0200681const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200682 .name = "cpu_common",
683 .version_id = 1,
684 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400685 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200686 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200687 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100688 VMSTATE_UINT32(halted, CPUState),
689 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200690 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400691 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200692 .subsections = (const VMStateDescription*[]) {
693 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300694 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200695 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200696 }
697};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200698
pbrook9656f322008-07-01 20:01:19 +0000699#endif
700
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100701CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400702{
Andreas Färberbdc44642013-06-24 23:50:24 +0200703 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400704
Andreas Färberbdc44642013-06-24 23:50:24 +0200705 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100706 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200707 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100708 }
Glauber Costa950f1472009-06-09 12:15:18 -0400709 }
710
Andreas Färberbdc44642013-06-24 23:50:24 +0200711 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400712}
713
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000714#if !defined(CONFIG_USER_ONLY)
Peter Xu80ceb072017-11-23 17:23:32 +0800715void cpu_address_space_init(CPUState *cpu, int asidx,
716 const char *prefix, MemoryRegion *mr)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000717{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000718 CPUAddressSpace *newas;
Peter Xu80ceb072017-11-23 17:23:32 +0800719 AddressSpace *as = g_new0(AddressSpace, 1);
Peter Xu87a621d2017-11-23 17:23:33 +0800720 char *as_name;
Peter Xu80ceb072017-11-23 17:23:32 +0800721
722 assert(mr);
Peter Xu87a621d2017-11-23 17:23:33 +0800723 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
724 address_space_init(as, mr, as_name);
725 g_free(as_name);
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000726
727 /* Target code should have set num_ases before calling us */
728 assert(asidx < cpu->num_ases);
729
Peter Maydell56943e82016-01-21 14:15:04 +0000730 if (asidx == 0) {
731 /* address space 0 gets the convenience alias */
732 cpu->as = as;
733 }
734
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000735 /* KVM cannot currently support multiple address spaces. */
736 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000737
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000738 if (!cpu->cpu_ases) {
739 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000740 }
Peter Maydell32857f42015-10-01 15:29:50 +0100741
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000742 newas = &cpu->cpu_ases[asidx];
743 newas->cpu = cpu;
744 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000745 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000746 newas->tcg_as_listener.commit = tcg_commit;
747 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000748 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000749}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000750
751AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
752{
753 /* Return the AddressSpace corresponding to the specified index */
754 return cpu->cpu_ases[asidx].as;
755}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000756#endif
757
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200758void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530759{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530760 CPUClass *cc = CPU_GET_CLASS(cpu);
761
Paolo Bonzini267f6852016-08-28 03:45:14 +0200762 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530763
764 if (cc->vmsd != NULL) {
765 vmstate_unregister(NULL, cc->vmsd, cpu);
766 }
767 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
768 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
769 }
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530770}
771
Fam Zhengc7e002c2017-07-14 10:15:08 +0800772Property cpu_common_props[] = {
773#ifndef CONFIG_USER_ONLY
774 /* Create a memory property for softmmu CPU object,
775 * so users can wire up its memory. (This can't go in qom/cpu.c
776 * because that file is compiled only once for both user-mode
777 * and system builds.) The default if no link is set up is to use
778 * the system address space.
779 */
780 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
781 MemoryRegion *),
782#endif
783 DEFINE_PROP_END_OF_LIST(),
784};
785
Laurent Vivier39e329e2016-10-20 13:26:02 +0200786void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000787{
Peter Maydell56943e82016-01-21 14:15:04 +0000788 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000789 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000790
Eduardo Habkost291135b2015-04-27 17:00:33 -0300791#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300792 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000793 cpu->memory = system_memory;
794 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300795#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200796}
797
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200798void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200799{
Richard Henderson55c3cee2017-10-15 19:02:42 -0700800 CPUClass *cc = CPU_GET_CLASS(cpu);
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000801 static bool tcg_target_initialized;
Eduardo Habkost291135b2015-04-27 17:00:33 -0300802
Paolo Bonzini267f6852016-08-28 03:45:14 +0200803 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200804
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000805 if (tcg_enabled() && !tcg_target_initialized) {
806 tcg_target_initialized = true;
Richard Henderson55c3cee2017-10-15 19:02:42 -0700807 cc->tcg_initialize();
808 }
809
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200810#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200811 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200812 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200813 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100814 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200815 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100816 }
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200817#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000818}
819
Igor Mammedov2278b932018-02-07 11:40:26 +0100820const char *parse_cpu_model(const char *cpu_model)
821{
822 ObjectClass *oc;
823 CPUClass *cc;
824 gchar **model_pieces;
825 const char *cpu_type;
826
827 model_pieces = g_strsplit(cpu_model, ",", 2);
828
829 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
830 if (oc == NULL) {
831 error_report("unable to find CPU model '%s'", model_pieces[0]);
832 g_strfreev(model_pieces);
833 exit(EXIT_FAILURE);
834 }
835
836 cpu_type = object_class_get_name(oc);
837 cc = CPU_CLASS(oc);
838 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
839 g_strfreev(model_pieces);
840 return cpu_type;
841}
842
Pranith Kumar406bc332017-07-12 17:51:42 -0400843#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200844static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000845{
Pranith Kumar406bc332017-07-12 17:51:42 -0400846 mmap_lock();
847 tb_lock();
848 tb_invalidate_phys_page_range(pc, pc + 1, 0);
849 tb_unlock();
850 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +0000851}
Pranith Kumar406bc332017-07-12 17:51:42 -0400852#else
853static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
854{
855 MemTxAttrs attrs;
856 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
857 int asidx = cpu_asidx_from_attrs(cpu, attrs);
858 if (phys != -1) {
859 /* Locks grabbed by tb_invalidate_phys_addr */
860 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
861 phys | (pc & ~TARGET_PAGE_MASK));
862 }
863}
864#endif
bellardd720b932004-04-25 17:57:43 +0000865
Paul Brookc527ee82010-03-01 03:31:14 +0000866#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200867void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000868
869{
870}
871
Peter Maydell3ee887e2014-09-12 14:06:48 +0100872int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
873 int flags)
874{
875 return -ENOSYS;
876}
877
878void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
879{
880}
881
Andreas Färber75a34032013-09-02 16:57:02 +0200882int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000883 int flags, CPUWatchpoint **watchpoint)
884{
885 return -ENOSYS;
886}
887#else
pbrook6658ffb2007-03-16 23:58:11 +0000888/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200889int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000890 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000891{
aliguoric0ce9982008-11-25 22:13:57 +0000892 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000893
Peter Maydell05068c02014-09-12 14:06:48 +0100894 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700895 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200896 error_report("tried to set invalid watchpoint at %"
897 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000898 return -EINVAL;
899 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500900 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000901
aliguoria1d1bb32008-11-18 20:07:32 +0000902 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100903 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000904 wp->flags = flags;
905
aliguori2dc9f412008-11-18 20:56:59 +0000906 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200907 if (flags & BP_GDB) {
908 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
909 } else {
910 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
911 }
aliguoria1d1bb32008-11-18 20:07:32 +0000912
Andreas Färber31b030d2013-09-04 01:29:02 +0200913 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000914
915 if (watchpoint)
916 *watchpoint = wp;
917 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000918}
919
aliguoria1d1bb32008-11-18 20:07:32 +0000920/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200921int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000922 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000923{
aliguoria1d1bb32008-11-18 20:07:32 +0000924 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000925
Andreas Färberff4700b2013-08-26 18:23:18 +0200926 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100927 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000928 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200929 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000930 return 0;
931 }
932 }
aliguoria1d1bb32008-11-18 20:07:32 +0000933 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000934}
935
aliguoria1d1bb32008-11-18 20:07:32 +0000936/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200937void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000938{
Andreas Färberff4700b2013-08-26 18:23:18 +0200939 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000940
Andreas Färber31b030d2013-09-04 01:29:02 +0200941 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000942
Anthony Liguori7267c092011-08-20 22:09:37 -0500943 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000944}
945
aliguoria1d1bb32008-11-18 20:07:32 +0000946/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200947void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000948{
aliguoric0ce9982008-11-25 22:13:57 +0000949 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000950
Andreas Färberff4700b2013-08-26 18:23:18 +0200951 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200952 if (wp->flags & mask) {
953 cpu_watchpoint_remove_by_ref(cpu, wp);
954 }
aliguoric0ce9982008-11-25 22:13:57 +0000955 }
aliguoria1d1bb32008-11-18 20:07:32 +0000956}
Peter Maydell05068c02014-09-12 14:06:48 +0100957
958/* Return true if this watchpoint address matches the specified
959 * access (ie the address range covered by the watchpoint overlaps
960 * partially or completely with the address range covered by the
961 * access).
962 */
963static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
964 vaddr addr,
965 vaddr len)
966{
967 /* We know the lengths are non-zero, but a little caution is
968 * required to avoid errors in the case where the range ends
969 * exactly at the top of the address space and so addr + len
970 * wraps round to zero.
971 */
972 vaddr wpend = wp->vaddr + wp->len - 1;
973 vaddr addrend = addr + len - 1;
974
975 return !(addr > wpend || wp->vaddr > addrend);
976}
977
Paul Brookc527ee82010-03-01 03:31:14 +0000978#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000979
980/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200981int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000982 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000983{
aliguoric0ce9982008-11-25 22:13:57 +0000984 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000985
Anthony Liguori7267c092011-08-20 22:09:37 -0500986 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000987
988 bp->pc = pc;
989 bp->flags = flags;
990
aliguori2dc9f412008-11-18 20:56:59 +0000991 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200992 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200993 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200994 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200995 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200996 }
aliguoria1d1bb32008-11-18 20:07:32 +0000997
Andreas Färberf0c3c502013-08-26 21:22:53 +0200998 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000999
Andreas Färber00b941e2013-06-29 18:55:54 +02001000 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +00001001 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +02001002 }
aliguoria1d1bb32008-11-18 20:07:32 +00001003 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001004}
1005
1006/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001007int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001008{
aliguoria1d1bb32008-11-18 20:07:32 +00001009 CPUBreakpoint *bp;
1010
Andreas Färberf0c3c502013-08-26 21:22:53 +02001011 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001012 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001013 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001014 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001015 }
bellard4c3a88a2003-07-26 12:06:08 +00001016 }
aliguoria1d1bb32008-11-18 20:07:32 +00001017 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001018}
1019
aliguoria1d1bb32008-11-18 20:07:32 +00001020/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001021void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001022{
Andreas Färberf0c3c502013-08-26 21:22:53 +02001023 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1024
1025 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +00001026
Anthony Liguori7267c092011-08-20 22:09:37 -05001027 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001028}
1029
1030/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001031void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001032{
aliguoric0ce9982008-11-25 22:13:57 +00001033 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001034
Andreas Färberf0c3c502013-08-26 21:22:53 +02001035 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001036 if (bp->flags & mask) {
1037 cpu_breakpoint_remove_by_ref(cpu, bp);
1038 }
aliguoric0ce9982008-11-25 22:13:57 +00001039 }
bellard4c3a88a2003-07-26 12:06:08 +00001040}
1041
bellardc33a3462003-07-29 20:50:33 +00001042/* enable or disable single step mode. EXCP_DEBUG is returned by the
1043 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +02001044void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001045{
Andreas Färbered2803d2013-06-21 20:20:45 +02001046 if (cpu->singlestep_enabled != enabled) {
1047 cpu->singlestep_enabled = enabled;
1048 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +02001049 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +02001050 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001051 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001052 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -07001053 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +00001054 }
bellardc33a3462003-07-29 20:50:33 +00001055 }
bellardc33a3462003-07-29 20:50:33 +00001056}
1057
Andreas Färbera47dddd2013-09-03 17:38:47 +02001058void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001059{
1060 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001061 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001062
1063 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001064 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001065 fprintf(stderr, "qemu: fatal: ");
1066 vfprintf(stderr, fmt, ap);
1067 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +02001068 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +01001069 if (qemu_log_separate()) {
Richard Henderson1ee73212016-09-22 15:17:10 -07001070 qemu_log_lock();
aliguori93fcfe32009-01-15 22:34:14 +00001071 qemu_log("qemu: fatal: ");
1072 qemu_log_vprintf(fmt, ap2);
1073 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +02001074 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001075 qemu_log_flush();
Richard Henderson1ee73212016-09-22 15:17:10 -07001076 qemu_log_unlock();
aliguori93fcfe32009-01-15 22:34:14 +00001077 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001078 }
pbrook493ae1f2007-11-23 16:53:59 +00001079 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001080 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +03001081 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +02001082#if defined(CONFIG_USER_ONLY)
1083 {
1084 struct sigaction act;
1085 sigfillset(&act.sa_mask);
1086 act.sa_handler = SIG_DFL;
1087 sigaction(SIGABRT, &act, NULL);
1088 }
1089#endif
bellard75012672003-06-21 13:11:07 +00001090 abort();
1091}
1092
bellard01243112004-01-04 15:48:17 +00001093#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -04001094/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001095static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1096{
1097 RAMBlock *block;
1098
Paolo Bonzini43771532013-09-09 17:58:40 +02001099 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001100 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +02001101 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001102 }
Peter Xu99e15582017-05-12 12:17:39 +08001103 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001104 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +02001105 goto found;
1106 }
1107 }
1108
1109 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1110 abort();
1111
1112found:
Paolo Bonzini43771532013-09-09 17:58:40 +02001113 /* It is safe to write mru_block outside the iothread lock. This
1114 * is what happens:
1115 *
1116 * mru_block = xxx
1117 * rcu_read_unlock()
1118 * xxx removed from list
1119 * rcu_read_lock()
1120 * read mru_block
1121 * mru_block = NULL;
1122 * call_rcu(reclaim_ramblock, xxx);
1123 * rcu_read_unlock()
1124 *
1125 * atomic_rcu_set is not needed here. The block was already published
1126 * when it was placed into the list. Here we're just making an extra
1127 * copy of the pointer.
1128 */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001129 ram_list.mru_block = block;
1130 return block;
1131}
1132
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001133static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001134{
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001135 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001136 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001137 RAMBlock *block;
1138 ram_addr_t end;
1139
1140 end = TARGET_PAGE_ALIGN(start + length);
1141 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +00001142
Mike Day0dc3f442013-09-05 14:41:35 -04001143 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +02001144 block = qemu_get_ram_block(start);
1145 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001146 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001147 CPU_FOREACH(cpu) {
1148 tlb_reset_dirty(cpu, start1, length);
1149 }
Mike Day0dc3f442013-09-05 14:41:35 -04001150 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +02001151}
1152
1153/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001154bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1155 ram_addr_t length,
1156 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001157{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001158 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001159 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001160 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001161
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001162 if (length == 0) {
1163 return false;
1164 }
1165
1166 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1167 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001168
1169 rcu_read_lock();
1170
1171 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1172
1173 while (page < end) {
1174 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1175 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1176 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1177
1178 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1179 offset, num);
1180 page += num;
1181 }
1182
1183 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001184
1185 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001186 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001187 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001188
1189 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001190}
1191
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001192DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
1193 (ram_addr_t start, ram_addr_t length, unsigned client)
1194{
1195 DirtyMemoryBlocks *blocks;
1196 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1197 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1198 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1199 DirtyBitmapSnapshot *snap;
1200 unsigned long page, end, dest;
1201
1202 snap = g_malloc0(sizeof(*snap) +
1203 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1204 snap->start = first;
1205 snap->end = last;
1206
1207 page = first >> TARGET_PAGE_BITS;
1208 end = last >> TARGET_PAGE_BITS;
1209 dest = 0;
1210
1211 rcu_read_lock();
1212
1213 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1214
1215 while (page < end) {
1216 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1217 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1218 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1219
1220 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1221 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1222 offset >>= BITS_PER_LEVEL;
1223
1224 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1225 blocks->blocks[idx] + offset,
1226 num);
1227 page += num;
1228 dest += num >> BITS_PER_LEVEL;
1229 }
1230
1231 rcu_read_unlock();
1232
1233 if (tcg_enabled()) {
1234 tlb_reset_dirty_range_all(start, length);
1235 }
1236
1237 return snap;
1238}
1239
1240bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1241 ram_addr_t start,
1242 ram_addr_t length)
1243{
1244 unsigned long page, end;
1245
1246 assert(start >= snap->start);
1247 assert(start + length <= snap->end);
1248
1249 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1250 page = (start - snap->start) >> TARGET_PAGE_BITS;
1251
1252 while (page < end) {
1253 if (test_bit(page, snap->dirty)) {
1254 return true;
1255 }
1256 page++;
1257 }
1258 return false;
1259}
1260
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001261/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001262hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001263 MemoryRegionSection *section,
1264 target_ulong vaddr,
1265 hwaddr paddr, hwaddr xlat,
1266 int prot,
1267 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001268{
Avi Kivitya8170e52012-10-23 12:30:10 +02001269 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001270 CPUWatchpoint *wp;
1271
Blue Swirlcc5bea62012-04-14 14:56:48 +00001272 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001273 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001274 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001275 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001276 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001277 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001278 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001279 }
1280 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001281 AddressSpaceDispatch *d;
1282
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001283 d = flatview_to_dispatch(section->fv);
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001284 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001285 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001286 }
1287
1288 /* Make accesses to pages with watchpoints go via the
1289 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001290 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001291 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001292 /* Avoid trapping reads of pages with a write breakpoint. */
1293 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001294 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001295 *address |= TLB_MMIO;
1296 break;
1297 }
1298 }
1299 }
1300
1301 return iotlb;
1302}
bellard9fa3e852004-01-04 18:06:42 +00001303#endif /* defined(CONFIG_USER_ONLY) */
1304
pbrooke2eef172008-06-08 01:09:01 +00001305#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001306
Anthony Liguoric227f092009-10-01 16:12:16 -05001307static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001308 uint16_t section);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001309static subpage_t *subpage_init(FlatView *fv, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001310
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001311static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
Igor Mammedova2b257d2014-10-31 16:38:37 +00001312 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001313
1314/*
1315 * Set a custom physical guest memory alloator.
1316 * Accelerators with unusual needs may need this. Hopefully, we can
1317 * get rid of it eventually.
1318 */
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001319void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
Markus Armbruster91138032013-07-31 15:11:08 +02001320{
1321 phys_mem_alloc = alloc;
1322}
1323
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001324static uint16_t phys_section_add(PhysPageMap *map,
1325 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001326{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001327 /* The physical section number is ORed with a page-aligned
1328 * pointer to produce the iotlb entries. Thus it should
1329 * never overflow into the page-aligned value.
1330 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001331 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001332
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001333 if (map->sections_nb == map->sections_nb_alloc) {
1334 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1335 map->sections = g_renew(MemoryRegionSection, map->sections,
1336 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001337 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001338 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001339 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001340 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001341}
1342
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001343static void phys_section_destroy(MemoryRegion *mr)
1344{
Don Slutz55b4e802015-11-30 17:11:04 -05001345 bool have_sub_page = mr->subpage;
1346
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001347 memory_region_unref(mr);
1348
Don Slutz55b4e802015-11-30 17:11:04 -05001349 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001350 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001351 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001352 g_free(subpage);
1353 }
1354}
1355
Paolo Bonzini60926662013-05-29 12:30:26 +02001356static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001357{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001358 while (map->sections_nb > 0) {
1359 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001360 phys_section_destroy(section->mr);
1361 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001362 g_free(map->sections);
1363 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001364}
1365
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001366static void register_subpage(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001367{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001368 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001369 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001370 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001371 & TARGET_PAGE_MASK;
Peter Xu003a0cf2017-05-15 16:50:57 +08001372 MemoryRegionSection *existing = phys_page_find(d, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001373 MemoryRegionSection subsection = {
1374 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001375 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001376 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001377 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001378
Avi Kivityf3705d52012-03-08 16:16:34 +02001379 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001380
Avi Kivityf3705d52012-03-08 16:16:34 +02001381 if (!(existing->mr->subpage)) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001382 subpage = subpage_init(fv, base);
1383 subsection.fv = fv;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001384 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001385 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001386 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001387 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001388 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001389 }
1390 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001391 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001392 subpage_register(subpage, start, end,
1393 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001394}
1395
1396
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001397static void register_multipage(FlatView *fv,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001398 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001399{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001400 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivitya8170e52012-10-23 12:30:10 +02001401 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001402 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001403 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1404 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001405
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001406 assert(num_pages);
1407 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001408}
1409
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10001410void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001411{
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001412 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001413 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001414
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001415 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1416 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1417 - now.offset_within_address_space;
1418
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001419 now.size = int128_min(int128_make64(left), now.size);
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001420 register_subpage(fv, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001421 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001422 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001423 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001424 while (int128_ne(remain.size, now.size)) {
1425 remain.size = int128_sub(remain.size, now.size);
1426 remain.offset_within_address_space += int128_get64(now.size);
1427 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001428 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001429 if (int128_lt(remain.size, page_size)) {
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001430 register_subpage(fv, &now);
Hu Tao88266242013-08-29 18:21:16 +08001431 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001432 now.size = page_size;
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001433 register_subpage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001434 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001435 now.size = int128_and(now.size, int128_neg(page_size));
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001436 register_multipage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001437 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001438 }
1439}
1440
Sheng Yang62a27442010-01-26 19:21:16 +08001441void qemu_flush_coalesced_mmio_buffer(void)
1442{
1443 if (kvm_enabled())
1444 kvm_flush_coalesced_mmio_buffer();
1445}
1446
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001447void qemu_mutex_lock_ramlist(void)
1448{
1449 qemu_mutex_lock(&ram_list.mutex);
1450}
1451
1452void qemu_mutex_unlock_ramlist(void)
1453{
1454 qemu_mutex_unlock(&ram_list.mutex);
1455}
1456
Peter Xube9b23c2017-05-12 12:17:41 +08001457void ram_block_dump(Monitor *mon)
1458{
1459 RAMBlock *block;
1460 char *psize;
1461
1462 rcu_read_lock();
1463 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1464 "Block Name", "PSize", "Offset", "Used", "Total");
1465 RAMBLOCK_FOREACH(block) {
1466 psize = size_to_str(block->page_size);
1467 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1468 " 0x%016" PRIx64 "\n", block->idstr, psize,
1469 (uint64_t)block->offset,
1470 (uint64_t)block->used_length,
1471 (uint64_t)block->max_length);
1472 g_free(psize);
1473 }
1474 rcu_read_unlock();
1475}
1476
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001477#ifdef __linux__
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001478/*
1479 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1480 * may or may not name the same files / on the same filesystem now as
1481 * when we actually open and map them. Iterate over the file
1482 * descriptors instead, and use qemu_fd_getpagesize().
1483 */
1484static int find_max_supported_pagesize(Object *obj, void *opaque)
1485{
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001486 long *hpsize_min = opaque;
1487
1488 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
David Gibson2b108082018-04-03 15:05:45 +10001489 long hpsize = host_memory_backend_pagesize(MEMORY_BACKEND(obj));
1490
David Gibson0de6e2a2018-04-03 14:55:11 +10001491 if (hpsize < *hpsize_min) {
1492 *hpsize_min = hpsize;
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001493 }
1494 }
1495
1496 return 0;
1497}
1498
1499long qemu_getrampagesize(void)
1500{
1501 long hpsize = LONG_MAX;
1502 long mainrampagesize;
1503 Object *memdev_root;
1504
David Gibson0de6e2a2018-04-03 14:55:11 +10001505 mainrampagesize = qemu_mempath_getpagesize(mem_path);
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001506
1507 /* it's possible we have memory-backend objects with
1508 * hugepage-backed RAM. these may get mapped into system
1509 * address space via -numa parameters or memory hotplug
1510 * hooks. we want to take these into account, but we
1511 * also want to make sure these supported hugepage
1512 * sizes are applicable across the entire range of memory
1513 * we may boot from, so we take the min across all
1514 * backends, and assume normal pages in cases where a
1515 * backend isn't backed by hugepages.
1516 */
1517 memdev_root = object_resolve_path("/objects", NULL);
1518 if (memdev_root) {
1519 object_child_foreach(memdev_root, find_max_supported_pagesize, &hpsize);
1520 }
1521 if (hpsize == LONG_MAX) {
1522 /* No additional memory regions found ==> Report main RAM page size */
1523 return mainrampagesize;
1524 }
1525
1526 /* If NUMA is disabled or the NUMA nodes are not backed with a
1527 * memory-backend, then there is at least one node using "normal" RAM,
1528 * so if its page size is smaller we have got to report that size instead.
1529 */
1530 if (hpsize > mainrampagesize &&
1531 (nb_numa_nodes == 0 || numa_info[0].node_memdev == NULL)) {
1532 static bool warned;
1533 if (!warned) {
1534 error_report("Huge page support disabled (n/a for main memory).");
1535 warned = true;
1536 }
1537 return mainrampagesize;
1538 }
1539
1540 return hpsize;
1541}
1542#else
1543long qemu_getrampagesize(void)
1544{
1545 return getpagesize();
1546}
1547#endif
1548
1549#ifdef __linux__
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001550static int64_t get_file_size(int fd)
1551{
1552 int64_t size = lseek(fd, 0, SEEK_END);
1553 if (size < 0) {
1554 return -errno;
1555 }
1556 return size;
1557}
1558
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001559static int file_ram_open(const char *path,
1560 const char *region_name,
1561 bool *created,
1562 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001563{
1564 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001565 char *sanitized_name;
1566 char *c;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001567 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001568
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001569 *created = false;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001570 for (;;) {
1571 fd = open(path, O_RDWR);
1572 if (fd >= 0) {
1573 /* @path names an existing file, use it */
1574 break;
1575 }
1576 if (errno == ENOENT) {
1577 /* @path names a file that doesn't exist, create it */
1578 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1579 if (fd >= 0) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001580 *created = true;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001581 break;
1582 }
1583 } else if (errno == EISDIR) {
1584 /* @path names a directory, create a file there */
1585 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001586 sanitized_name = g_strdup(region_name);
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001587 for (c = sanitized_name; *c != '\0'; c++) {
1588 if (*c == '/') {
1589 *c = '_';
1590 }
1591 }
1592
1593 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1594 sanitized_name);
1595 g_free(sanitized_name);
1596
1597 fd = mkstemp(filename);
1598 if (fd >= 0) {
1599 unlink(filename);
1600 g_free(filename);
1601 break;
1602 }
1603 g_free(filename);
1604 }
1605 if (errno != EEXIST && errno != EINTR) {
1606 error_setg_errno(errp, errno,
1607 "can't open backing store %s for guest RAM",
1608 path);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001609 return -1;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001610 }
1611 /*
1612 * Try again on EINTR and EEXIST. The latter happens when
1613 * something else creates the file between our two open().
1614 */
1615 }
1616
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001617 return fd;
1618}
1619
1620static void *file_ram_alloc(RAMBlock *block,
1621 ram_addr_t memory,
1622 int fd,
1623 bool truncate,
1624 Error **errp)
1625{
1626 void *area;
1627
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001628 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang98376842017-12-11 15:28:04 +08001629 if (block->mr->align % block->page_size) {
1630 error_setg(errp, "alignment 0x%" PRIx64
1631 " must be multiples of page size 0x%zx",
1632 block->mr->align, block->page_size);
1633 return NULL;
1634 }
1635 block->mr->align = MAX(block->page_size, block->mr->align);
Haozhong Zhang83606682016-10-24 20:49:37 +08001636#if defined(__s390x__)
1637 if (kvm_enabled()) {
1638 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1639 }
1640#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001641
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001642 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001643 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001644 "or larger than page size 0x%zx",
1645 memory, block->page_size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001646 return NULL;
Haozhong Zhang1775f112016-11-02 09:05:51 +08001647 }
1648
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001649 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001650
1651 /*
1652 * ftruncate is not supported by hugetlbfs in older
1653 * hosts, so don't bother bailing out on errors.
1654 * If anything goes wrong with it under other filesystems,
1655 * mmap will fail.
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001656 *
1657 * Do not truncate the non-empty backend file to avoid corrupting
1658 * the existing data in the file. Disabling shrinking is not
1659 * enough. For example, the current vNVDIMM implementation stores
1660 * the guest NVDIMM labels at the end of the backend file. If the
1661 * backend file is later extended, QEMU will not be able to find
1662 * those labels. Therefore, extending the non-empty backend file
1663 * is disabled as well.
Marcelo Tosattic9027602010-03-01 20:25:08 -03001664 */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001665 if (truncate && ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001666 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001667 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001668
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001669 area = qemu_ram_mmap(fd, memory, block->mr->align,
1670 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001671 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001672 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001673 "unable to map backing store for guest RAM");
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001674 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001675 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001676
1677 if (mem_prealloc) {
Jitendra Kolhe1e356fc2017-02-24 09:01:43 +05301678 os_mem_prealloc(fd, area, memory, smp_cpus, errp);
Igor Mammedov056b68a2016-07-20 11:54:03 +02001679 if (errp && *errp) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001680 qemu_ram_munmap(area, memory);
1681 return NULL;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001682 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001683 }
1684
Alex Williamson04b16652010-07-02 11:13:17 -06001685 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001686 return area;
1687}
1688#endif
1689
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001690/* Allocate space within the ram_addr_t space that governs the
1691 * dirty bitmaps.
1692 * Called with the ramlist lock held.
1693 */
Alex Williamsond17b5282010-06-25 11:08:38 -06001694static ram_addr_t find_ram_offset(ram_addr_t size)
1695{
Alex Williamson04b16652010-07-02 11:13:17 -06001696 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001697 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001698
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001699 assert(size != 0); /* it would hand out same offset multiple times */
1700
Mike Day0dc3f442013-09-05 14:41:35 -04001701 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001702 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001703 }
Alex Williamson04b16652010-07-02 11:13:17 -06001704
Peter Xu99e15582017-05-12 12:17:39 +08001705 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001706 ram_addr_t candidate, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001707
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001708 /* Align blocks to start on a 'long' in the bitmap
1709 * which makes the bitmap sync'ing take the fast path.
1710 */
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001711 candidate = block->offset + block->max_length;
Dr. David Alan Gilbert801110a2018-01-05 17:01:38 +00001712 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
Alex Williamson04b16652010-07-02 11:13:17 -06001713
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001714 /* Search for the closest following block
1715 * and find the gap.
1716 */
Peter Xu99e15582017-05-12 12:17:39 +08001717 RAMBLOCK_FOREACH(next_block) {
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001718 if (next_block->offset >= candidate) {
Alex Williamson04b16652010-07-02 11:13:17 -06001719 next = MIN(next, next_block->offset);
1720 }
1721 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001722
1723 /* If it fits remember our place and remember the size
1724 * of gap, but keep going so that we might find a smaller
1725 * gap to fill so avoiding fragmentation.
1726 */
1727 if (next - candidate >= size && next - candidate < mingap) {
1728 offset = candidate;
1729 mingap = next - candidate;
Alex Williamson04b16652010-07-02 11:13:17 -06001730 }
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001731
1732 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
Alex Williamson04b16652010-07-02 11:13:17 -06001733 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001734
1735 if (offset == RAM_ADDR_MAX) {
1736 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1737 (uint64_t)size);
1738 abort();
1739 }
1740
Dr. David Alan Gilbert154cc9e2018-01-05 17:01:37 +00001741 trace_find_ram_offset(size, offset);
1742
Alex Williamson04b16652010-07-02 11:13:17 -06001743 return offset;
1744}
1745
Juan Quintelab8c48992017-03-21 17:44:30 +01001746unsigned long last_ram_page(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001747{
Alex Williamsond17b5282010-06-25 11:08:38 -06001748 RAMBlock *block;
1749 ram_addr_t last = 0;
1750
Mike Day0dc3f442013-09-05 14:41:35 -04001751 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08001752 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001753 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001754 }
Mike Day0dc3f442013-09-05 14:41:35 -04001755 rcu_read_unlock();
Juan Quintelab8c48992017-03-21 17:44:30 +01001756 return last >> TARGET_PAGE_BITS;
Alex Williamsond17b5282010-06-25 11:08:38 -06001757}
1758
Jason Baronddb97f12012-08-02 15:44:16 -04001759static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1760{
1761 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001762
1763 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001764 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001765 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1766 if (ret) {
1767 perror("qemu_madvise");
1768 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1769 "but dump_guest_core=off specified\n");
1770 }
1771 }
1772}
1773
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001774const char *qemu_ram_get_idstr(RAMBlock *rb)
1775{
1776 return rb->idstr;
1777}
1778
Dr. David Alan Gilbert463a4ac2017-03-07 18:36:36 +00001779bool qemu_ram_is_shared(RAMBlock *rb)
1780{
1781 return rb->flags & RAM_SHARED;
1782}
1783
Dr. David Alan Gilbert2ce16642018-03-12 17:20:58 +00001784/* Note: Only set at the start of postcopy */
1785bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
1786{
1787 return rb->flags & RAM_UF_ZEROPAGE;
1788}
1789
1790void qemu_ram_set_uf_zeroable(RAMBlock *rb)
1791{
1792 rb->flags |= RAM_UF_ZEROPAGE;
1793}
1794
Mike Dayae3a7042013-09-05 14:41:35 -04001795/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001796void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08001797{
Gongleifa53a0e2016-05-10 10:04:59 +08001798 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001799
Avi Kivityc5705a72011-12-20 15:59:12 +02001800 assert(new_block);
1801 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001802
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001803 if (dev) {
1804 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001805 if (id) {
1806 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001807 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001808 }
1809 }
1810 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1811
Gongleiab0a9952016-05-10 10:05:00 +08001812 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08001813 RAMBLOCK_FOREACH(block) {
Gongleifa53a0e2016-05-10 10:04:59 +08001814 if (block != new_block &&
1815 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001816 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1817 new_block->idstr);
1818 abort();
1819 }
1820 }
Mike Day0dc3f442013-09-05 14:41:35 -04001821 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001822}
1823
Mike Dayae3a7042013-09-05 14:41:35 -04001824/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001825void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08001826{
Mike Dayae3a7042013-09-05 14:41:35 -04001827 /* FIXME: arch_init.c assumes that this is not called throughout
1828 * migration. Ignore the problem since hot-unplug during migration
1829 * does not work anyway.
1830 */
Hu Tao20cfe882014-04-02 15:13:26 +08001831 if (block) {
1832 memset(block->idstr, 0, sizeof(block->idstr));
1833 }
1834}
1835
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001836size_t qemu_ram_pagesize(RAMBlock *rb)
1837{
1838 return rb->page_size;
1839}
1840
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00001841/* Returns the largest size of page in use */
1842size_t qemu_ram_pagesize_largest(void)
1843{
1844 RAMBlock *block;
1845 size_t largest = 0;
1846
Peter Xu99e15582017-05-12 12:17:39 +08001847 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00001848 largest = MAX(largest, qemu_ram_pagesize(block));
1849 }
1850
1851 return largest;
1852}
1853
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001854static int memory_try_enable_merging(void *addr, size_t len)
1855{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001856 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001857 /* disabled by the user */
1858 return 0;
1859 }
1860
1861 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1862}
1863
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001864/* Only legal before guest might have detected the memory size: e.g. on
1865 * incoming migration, or right after reset.
1866 *
1867 * As memory core doesn't know how is memory accessed, it is up to
1868 * resize callback to update device state and/or add assertions to detect
1869 * misuse, if necessary.
1870 */
Gongleifa53a0e2016-05-10 10:04:59 +08001871int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001872{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001873 assert(block);
1874
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001875 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001876
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001877 if (block->used_length == newsize) {
1878 return 0;
1879 }
1880
1881 if (!(block->flags & RAM_RESIZEABLE)) {
1882 error_setg_errno(errp, EINVAL,
1883 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1884 " in != 0x" RAM_ADDR_FMT, block->idstr,
1885 newsize, block->used_length);
1886 return -EINVAL;
1887 }
1888
1889 if (block->max_length < newsize) {
1890 error_setg_errno(errp, EINVAL,
1891 "Length too large: %s: 0x" RAM_ADDR_FMT
1892 " > 0x" RAM_ADDR_FMT, block->idstr,
1893 newsize, block->max_length);
1894 return -EINVAL;
1895 }
1896
1897 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1898 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001899 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1900 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001901 memory_region_set_size(block->mr, newsize);
1902 if (block->resized) {
1903 block->resized(block->idstr, newsize, block->host);
1904 }
1905 return 0;
1906}
1907
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001908/* Called with ram_list.mutex held */
1909static void dirty_memory_extend(ram_addr_t old_ram_size,
1910 ram_addr_t new_ram_size)
1911{
1912 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
1913 DIRTY_MEMORY_BLOCK_SIZE);
1914 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
1915 DIRTY_MEMORY_BLOCK_SIZE);
1916 int i;
1917
1918 /* Only need to extend if block count increased */
1919 if (new_num_blocks <= old_num_blocks) {
1920 return;
1921 }
1922
1923 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1924 DirtyMemoryBlocks *old_blocks;
1925 DirtyMemoryBlocks *new_blocks;
1926 int j;
1927
1928 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
1929 new_blocks = g_malloc(sizeof(*new_blocks) +
1930 sizeof(new_blocks->blocks[0]) * new_num_blocks);
1931
1932 if (old_num_blocks) {
1933 memcpy(new_blocks->blocks, old_blocks->blocks,
1934 old_num_blocks * sizeof(old_blocks->blocks[0]));
1935 }
1936
1937 for (j = old_num_blocks; j < new_num_blocks; j++) {
1938 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
1939 }
1940
1941 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
1942
1943 if (old_blocks) {
1944 g_free_rcu(old_blocks, rcu);
1945 }
1946 }
1947}
1948
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001949static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
Avi Kivityc5705a72011-12-20 15:59:12 +02001950{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001951 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001952 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001953 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001954 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001955
Juan Quintelab8c48992017-03-21 17:44:30 +01001956 old_ram_size = last_ram_page();
Avi Kivityc5705a72011-12-20 15:59:12 +02001957
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001958 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001959 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001960
1961 if (!new_block->host) {
1962 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001963 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001964 new_block->mr, &err);
1965 if (err) {
1966 error_propagate(errp, err);
1967 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01001968 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001969 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001970 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001971 new_block->host = phys_mem_alloc(new_block->max_length,
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02001972 &new_block->mr->align, shared);
Markus Armbruster39228252013-07-31 15:11:11 +02001973 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001974 error_setg_errno(errp, errno,
1975 "cannot set up guest memory '%s'",
1976 memory_region_name(new_block->mr));
1977 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01001978 return;
Markus Armbruster39228252013-07-31 15:11:11 +02001979 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001980 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001981 }
1982 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001983
Li Zhijiandd631692015-07-02 20:18:06 +08001984 new_ram_size = MAX(old_ram_size,
1985 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
1986 if (new_ram_size > old_ram_size) {
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001987 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08001988 }
Mike Day0d53d9f2015-01-21 13:45:24 +01001989 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1990 * QLIST (which has an RCU-friendly variant) does not have insertion at
1991 * tail, so save the last element in last_block.
1992 */
Peter Xu99e15582017-05-12 12:17:39 +08001993 RAMBLOCK_FOREACH(block) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001994 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001995 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001996 break;
1997 }
1998 }
1999 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002000 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002001 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04002002 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01002003 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04002004 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01002005 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002006 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06002007
Mike Day0dc3f442013-09-05 14:41:35 -04002008 /* Write list before version */
2009 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002010 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002011 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07002012
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002013 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01002014 new_block->used_length,
2015 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002016
Paolo Bonzinia904c912015-01-21 16:18:35 +01002017 if (new_block->host) {
2018 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2019 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08002020 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01002021 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzini0987d732016-12-21 00:31:36 +08002022 ram_block_notify_add(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002023 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002024}
2025
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002026#ifdef __linux__
Marc-André Lureau38b33622017-06-02 18:12:23 +04002027RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
2028 bool share, int fd,
2029 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002030{
2031 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002032 Error *local_err = NULL;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002033 int64_t file_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002034
2035 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002036 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08002037 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002038 }
2039
Marc-André Lureaue45e7ae2017-06-02 18:12:21 +04002040 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2041 error_setg(errp,
2042 "host lacks kvm mmu notifiers, -mem-path unsupported");
2043 return NULL;
2044 }
2045
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002046 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2047 /*
2048 * file_ram_alloc() needs to allocate just like
2049 * phys_mem_alloc, but we haven't bothered to provide
2050 * a hook there.
2051 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002052 error_setg(errp,
2053 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08002054 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002055 }
2056
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002057 size = HOST_PAGE_ALIGN(size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002058 file_size = get_file_size(fd);
2059 if (file_size > 0 && file_size < size) {
2060 error_setg(errp, "backing store %s size 0x%" PRIx64
2061 " does not match 'size' option 0x" RAM_ADDR_FMT,
2062 mem_path, file_size, size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002063 return NULL;
2064 }
2065
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002066 new_block = g_malloc0(sizeof(*new_block));
2067 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002068 new_block->used_length = size;
2069 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002070 new_block->flags = share ? RAM_SHARED : 0;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002071 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002072 if (!new_block->host) {
2073 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08002074 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002075 }
2076
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002077 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002078 if (local_err) {
2079 g_free(new_block);
2080 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002081 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002082 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002083 return new_block;
Marc-André Lureau38b33622017-06-02 18:12:23 +04002084
2085}
2086
2087
2088RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
2089 bool share, const char *mem_path,
2090 Error **errp)
2091{
2092 int fd;
2093 bool created;
2094 RAMBlock *block;
2095
2096 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2097 if (fd < 0) {
2098 return NULL;
2099 }
2100
2101 block = qemu_ram_alloc_from_fd(size, mr, share, fd, errp);
2102 if (!block) {
2103 if (created) {
2104 unlink(mem_path);
2105 }
2106 close(fd);
2107 return NULL;
2108 }
2109
2110 return block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002111}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002112#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002113
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002114static
Fam Zheng528f46a2016-03-01 14:18:18 +08002115RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2116 void (*resized)(const char*,
2117 uint64_t length,
2118 void *host),
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002119 void *host, bool resizeable, bool share,
Fam Zheng528f46a2016-03-01 14:18:18 +08002120 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002121{
2122 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002123 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002124
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002125 size = HOST_PAGE_ALIGN(size);
2126 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002127 new_block = g_malloc0(sizeof(*new_block));
2128 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002129 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002130 new_block->used_length = size;
2131 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002132 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002133 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002134 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002135 new_block->host = host;
2136 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002137 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002138 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002139 if (resizeable) {
2140 new_block->flags |= RAM_RESIZEABLE;
2141 }
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002142 ram_block_add(new_block, &local_err, share);
Hu Taoef701d72014-09-09 13:27:54 +08002143 if (local_err) {
2144 g_free(new_block);
2145 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002146 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002147 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002148 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002149}
2150
Fam Zheng528f46a2016-03-01 14:18:18 +08002151RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002152 MemoryRegion *mr, Error **errp)
2153{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002154 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2155 false, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002156}
2157
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002158RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2159 MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00002160{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002161 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2162 share, mr, errp);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002163}
2164
Fam Zheng528f46a2016-03-01 14:18:18 +08002165RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002166 void (*resized)(const char*,
2167 uint64_t length,
2168 void *host),
2169 MemoryRegion *mr, Error **errp)
2170{
Marcel Apfelbaum06329cc2017-12-13 16:37:37 +02002171 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2172 false, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00002173}
bellarde9a1ab12007-02-08 23:08:38 +00002174
Paolo Bonzini43771532013-09-09 17:58:40 +02002175static void reclaim_ramblock(RAMBlock *block)
2176{
2177 if (block->flags & RAM_PREALLOC) {
2178 ;
2179 } else if (xen_enabled()) {
2180 xen_invalidate_map_cache_entry(block->host);
2181#ifndef _WIN32
2182 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02002183 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02002184 close(block->fd);
2185#endif
2186 } else {
2187 qemu_anon_ram_free(block->host, block->max_length);
2188 }
2189 g_free(block);
2190}
2191
Fam Zhengf1060c52016-03-01 14:18:22 +08002192void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00002193{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02002194 if (!block) {
2195 return;
2196 }
2197
Paolo Bonzini0987d732016-12-21 00:31:36 +08002198 if (block->host) {
2199 ram_block_notify_remove(block->host, block->max_length);
2200 }
2201
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002202 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08002203 QLIST_REMOVE_RCU(block, next);
2204 ram_list.mru_block = NULL;
2205 /* Write list before version */
2206 smp_wmb();
2207 ram_list.version++;
2208 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002209 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00002210}
2211
Huang Yingcd19cfa2011-03-02 08:56:19 +01002212#ifndef _WIN32
2213void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2214{
2215 RAMBlock *block;
2216 ram_addr_t offset;
2217 int flags;
2218 void *area, *vaddr;
2219
Peter Xu99e15582017-05-12 12:17:39 +08002220 RAMBLOCK_FOREACH(block) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002221 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002222 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02002223 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002224 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002225 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02002226 } else if (xen_enabled()) {
2227 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002228 } else {
2229 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02002230 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002231 flags |= (block->flags & RAM_SHARED ?
2232 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02002233 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2234 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002235 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02002236 /*
2237 * Remap needs to match alloc. Accelerators that
2238 * set phys_mem_alloc never remap. If they did,
2239 * we'd need a remap hook here.
2240 */
2241 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2242
Huang Yingcd19cfa2011-03-02 08:56:19 +01002243 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2244 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2245 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002246 }
2247 if (area != vaddr) {
Alistair Francis493d89b2018-02-03 09:43:14 +01002248 error_report("Could not remap addr: "
2249 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2250 length, addr);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002251 exit(1);
2252 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002253 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002254 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002255 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01002256 }
2257 }
2258}
2259#endif /* !_WIN32 */
2260
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002261/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04002262 * This should not be used for general purpose DMA. Use address_space_map
2263 * or address_space_rw instead. For local memory (e.g. video ram) that the
2264 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04002265 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002266 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002267 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002268void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002269{
Gonglei3655cb92016-02-20 10:35:20 +08002270 RAMBlock *block = ram_block;
2271
2272 if (block == NULL) {
2273 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002274 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002275 }
Mike Dayae3a7042013-09-05 14:41:35 -04002276
2277 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002278 /* We need to check if the requested address is in the RAM
2279 * because we don't want to map the entire memory in QEMU.
2280 * In that case just map until the end of the page.
2281 */
2282 if (block->offset == 0) {
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002283 return xen_map_cache(addr, 0, 0, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002284 }
Mike Dayae3a7042013-09-05 14:41:35 -04002285
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002286 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002287 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002288 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00002289}
2290
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002291/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04002292 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04002293 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002294 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04002295 */
Gonglei3655cb92016-02-20 10:35:20 +08002296static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002297 hwaddr *size, bool lock)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002298{
Gonglei3655cb92016-02-20 10:35:20 +08002299 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002300 if (*size == 0) {
2301 return NULL;
2302 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002303
Gonglei3655cb92016-02-20 10:35:20 +08002304 if (block == NULL) {
2305 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002306 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002307 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002308 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002309
2310 if (xen_enabled() && block->host == NULL) {
2311 /* We need to check if the requested address is in the RAM
2312 * because we don't want to map the entire memory in QEMU.
2313 * In that case just map the requested area.
2314 */
2315 if (block->offset == 0) {
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002316 return xen_map_cache(addr, *size, lock, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002317 }
2318
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002319 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002320 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002321
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002322 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002323}
2324
Dr. David Alan Gilbertf90bb712018-03-12 17:20:57 +00002325/* Return the offset of a hostpointer within a ramblock */
2326ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2327{
2328 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2329 assert((uintptr_t)host >= (uintptr_t)rb->host);
2330 assert(res < rb->max_length);
2331
2332 return res;
2333}
2334
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002335/*
2336 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2337 * in that RAMBlock.
2338 *
2339 * ptr: Host pointer to look up
2340 * round_offset: If true round the result offset down to a page boundary
2341 * *ram_addr: set to result ram_addr
2342 * *offset: set to result offset within the RAMBlock
2343 *
2344 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04002345 *
2346 * By the time this function returns, the returned pointer is not protected
2347 * by RCU anymore. If the caller is not within an RCU critical section and
2348 * does not hold the iothread lock, it must have other means of protecting the
2349 * pointer, such as a reference to the region that includes the incoming
2350 * ram_addr_t.
2351 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002352RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002353 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00002354{
pbrook94a6b542009-04-11 17:15:54 +00002355 RAMBlock *block;
2356 uint8_t *host = ptr;
2357
Jan Kiszka868bb332011-06-21 22:59:09 +02002358 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02002359 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04002360 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02002361 ram_addr = xen_ram_addr_from_mapcache(ptr);
2362 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002363 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01002364 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002365 }
Mike Day0dc3f442013-09-05 14:41:35 -04002366 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002367 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002368 }
2369
Mike Day0dc3f442013-09-05 14:41:35 -04002370 rcu_read_lock();
2371 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002372 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002373 goto found;
2374 }
2375
Peter Xu99e15582017-05-12 12:17:39 +08002376 RAMBLOCK_FOREACH(block) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002377 /* This case append when the block is not mapped. */
2378 if (block->host == NULL) {
2379 continue;
2380 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002381 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002382 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06002383 }
pbrook94a6b542009-04-11 17:15:54 +00002384 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002385
Mike Day0dc3f442013-09-05 14:41:35 -04002386 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002387 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02002388
2389found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002390 *offset = (host - block->host);
2391 if (round_offset) {
2392 *offset &= TARGET_PAGE_MASK;
2393 }
Mike Day0dc3f442013-09-05 14:41:35 -04002394 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002395 return block;
2396}
2397
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002398/*
2399 * Finds the named RAMBlock
2400 *
2401 * name: The name of RAMBlock to find
2402 *
2403 * Returns: RAMBlock (or NULL if not found)
2404 */
2405RAMBlock *qemu_ram_block_by_name(const char *name)
2406{
2407 RAMBlock *block;
2408
Peter Xu99e15582017-05-12 12:17:39 +08002409 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002410 if (!strcmp(name, block->idstr)) {
2411 return block;
2412 }
2413 }
2414
2415 return NULL;
2416}
2417
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002418/* Some of the softmmu routines need to translate from a host pointer
2419 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002420ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002421{
2422 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02002423 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002424
Paolo Bonzinif615f392016-05-26 10:07:50 +02002425 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002426 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002427 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002428 }
2429
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002430 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002431}
Alex Williamsonf471a172010-06-11 11:11:42 -06002432
Peter Maydell27266272017-11-20 18:08:27 +00002433/* Called within RCU critical section. */
2434void memory_notdirty_write_prepare(NotDirtyInfo *ndi,
2435 CPUState *cpu,
2436 vaddr mem_vaddr,
2437 ram_addr_t ram_addr,
2438 unsigned size)
2439{
2440 ndi->cpu = cpu;
2441 ndi->ram_addr = ram_addr;
2442 ndi->mem_vaddr = mem_vaddr;
2443 ndi->size = size;
2444 ndi->locked = false;
2445
2446 assert(tcg_enabled());
2447 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
2448 ndi->locked = true;
2449 tb_lock();
2450 tb_invalidate_phys_page_fast(ram_addr, size);
2451 }
2452}
2453
2454/* Called within RCU critical section. */
2455void memory_notdirty_write_complete(NotDirtyInfo *ndi)
2456{
2457 if (ndi->locked) {
2458 tb_unlock();
2459 }
2460
2461 /* Set both VGA and migration bits for simplicity and to remove
2462 * the notdirty callback faster.
2463 */
2464 cpu_physical_memory_set_dirty_range(ndi->ram_addr, ndi->size,
2465 DIRTY_CLIENTS_NOCODE);
2466 /* we remove the notdirty callback only if the code has been
2467 flushed */
2468 if (!cpu_physical_memory_is_clean(ndi->ram_addr)) {
2469 tlb_set_dirty(ndi->cpu, ndi->mem_vaddr);
2470 }
2471}
2472
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002473/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002474static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002475 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002476{
Peter Maydell27266272017-11-20 18:08:27 +00002477 NotDirtyInfo ndi;
Alex Bennéeba051fb2016-10-27 16:10:16 +01002478
Peter Maydell27266272017-11-20 18:08:27 +00002479 memory_notdirty_write_prepare(&ndi, current_cpu, current_cpu->mem_io_vaddr,
2480 ram_addr, size);
2481
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002482 switch (size) {
2483 case 1:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002484 stb_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002485 break;
2486 case 2:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002487 stw_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002488 break;
2489 case 4:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002490 stl_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002491 break;
Andrew Baumannad528782017-10-13 11:19:13 -07002492 case 8:
2493 stq_p(qemu_map_ram_ptr(NULL, ram_addr), val);
2494 break;
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002495 default:
2496 abort();
2497 }
Peter Maydell27266272017-11-20 18:08:27 +00002498 memory_notdirty_write_complete(&ndi);
bellard1ccde1c2004-02-06 19:46:14 +00002499}
2500
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002501static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
2502 unsigned size, bool is_write)
2503{
2504 return is_write;
2505}
2506
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002507static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002508 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002509 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002510 .endianness = DEVICE_NATIVE_ENDIAN,
Andrew Baumannad528782017-10-13 11:19:13 -07002511 .valid = {
2512 .min_access_size = 1,
2513 .max_access_size = 8,
2514 .unaligned = false,
2515 },
2516 .impl = {
2517 .min_access_size = 1,
2518 .max_access_size = 8,
2519 .unaligned = false,
2520 },
bellard1ccde1c2004-02-06 19:46:14 +00002521};
2522
pbrook0f459d12008-06-09 00:20:13 +00002523/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002524static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002525{
Andreas Färber93afead2013-08-26 03:41:01 +02002526 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002527 CPUClass *cc = CPU_GET_CLASS(cpu);
pbrook0f459d12008-06-09 00:20:13 +00002528 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002529 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002530
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002531 assert(tcg_enabled());
Andreas Färberff4700b2013-08-26 18:23:18 +02002532 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002533 /* We re-entered the check after replacing the TB. Now raise
2534 * the debug interrupt so that is will trigger after the
2535 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002536 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002537 return;
2538 }
Andreas Färber93afead2013-08-26 03:41:01 +02002539 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Julian Brown40612002017-02-07 18:29:59 +00002540 vaddr = cc->adjust_watchpoint_address(cpu, vaddr, len);
Andreas Färberff4700b2013-08-26 18:23:18 +02002541 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002542 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2543 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002544 if (flags == BP_MEM_READ) {
2545 wp->flags |= BP_WATCHPOINT_HIT_READ;
2546 } else {
2547 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2548 }
2549 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002550 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002551 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002552 if (wp->flags & BP_CPU &&
2553 !cc->debug_check_watchpoint(cpu, wp)) {
2554 wp->flags &= ~BP_WATCHPOINT_HIT;
2555 continue;
2556 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002557 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002558
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002559 /* Both tb_lock and iothread_mutex will be reset when
2560 * cpu_loop_exit or cpu_loop_exit_noexc longjmp
2561 * back into the cpu_exec main loop.
KONRAD Frederica5e99822016-10-27 16:10:06 +01002562 */
2563 tb_lock();
Andreas Färber239c51a2013-09-01 17:12:23 +02002564 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002565 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002566 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002567 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002568 } else {
Richard Henderson9b990ee2017-10-13 10:50:02 -07002569 /* Force execution of one insn next time. */
2570 cpu->cflags_next_tb = 1 | curr_cflags();
Peter Maydell6886b982016-05-17 15:18:04 +01002571 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002572 }
aliguori06d55cc2008-11-18 20:24:06 +00002573 }
aliguori6e140f22008-11-18 20:37:55 +00002574 } else {
2575 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002576 }
2577 }
2578}
2579
pbrook6658ffb2007-03-16 23:58:11 +00002580/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2581 so these check for a hit then pass through to the normal out-of-line
2582 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002583static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2584 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002585{
Peter Maydell66b9b432015-04-26 16:49:24 +01002586 MemTxResult res;
2587 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002588 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2589 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002590
Peter Maydell66b9b432015-04-26 16:49:24 +01002591 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002592 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002593 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002594 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002595 break;
2596 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002597 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002598 break;
2599 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002600 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002601 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002602 case 8:
2603 data = address_space_ldq(as, addr, attrs, &res);
2604 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002605 default: abort();
2606 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002607 *pdata = data;
2608 return res;
2609}
2610
2611static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2612 uint64_t val, unsigned size,
2613 MemTxAttrs attrs)
2614{
2615 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002616 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2617 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002618
2619 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2620 switch (size) {
2621 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002622 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002623 break;
2624 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002625 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002626 break;
2627 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002628 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002629 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002630 case 8:
2631 address_space_stq(as, addr, val, attrs, &res);
2632 break;
Peter Maydell66b9b432015-04-26 16:49:24 +01002633 default: abort();
2634 }
2635 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002636}
2637
Avi Kivity1ec9b902012-01-02 12:47:48 +02002638static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002639 .read_with_attrs = watch_mem_read,
2640 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002641 .endianness = DEVICE_NATIVE_ENDIAN,
Paolo Bonzini306526b2017-10-17 14:16:05 +02002642 .valid = {
2643 .min_access_size = 1,
2644 .max_access_size = 8,
2645 .unaligned = false,
2646 },
2647 .impl = {
2648 .min_access_size = 1,
2649 .max_access_size = 8,
2650 .unaligned = false,
2651 },
pbrook6658ffb2007-03-16 23:58:11 +00002652};
pbrook6658ffb2007-03-16 23:58:11 +00002653
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01002654static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
2655 MemTxAttrs attrs, uint8_t *buf, int len);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002656static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
2657 const uint8_t *buf, int len);
2658static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
2659 bool is_write);
2660
Peter Maydellf25a49e2015-04-26 16:49:24 +01002661static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2662 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002663{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002664 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002665 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002666 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002667
blueswir1db7b5422007-05-26 17:36:03 +00002668#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002669 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002670 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002671#endif
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002672 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
Peter Maydell5c9eb022015-04-26 16:49:24 +01002673 if (res) {
2674 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002675 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002676 switch (len) {
2677 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002678 *data = ldub_p(buf);
2679 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002680 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002681 *data = lduw_p(buf);
2682 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002683 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002684 *data = ldl_p(buf);
2685 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002686 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002687 *data = ldq_p(buf);
2688 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002689 default:
2690 abort();
2691 }
blueswir1db7b5422007-05-26 17:36:03 +00002692}
2693
Peter Maydellf25a49e2015-04-26 16:49:24 +01002694static MemTxResult subpage_write(void *opaque, hwaddr addr,
2695 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002696{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002697 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002698 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002699
blueswir1db7b5422007-05-26 17:36:03 +00002700#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002701 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002702 " value %"PRIx64"\n",
2703 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002704#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002705 switch (len) {
2706 case 1:
2707 stb_p(buf, value);
2708 break;
2709 case 2:
2710 stw_p(buf, value);
2711 break;
2712 case 4:
2713 stl_p(buf, value);
2714 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002715 case 8:
2716 stq_p(buf, value);
2717 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002718 default:
2719 abort();
2720 }
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002721 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002722}
2723
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002724static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002725 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002726{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002727 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002728#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002729 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002730 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002731#endif
2732
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002733 return flatview_access_valid(subpage->fv, addr + subpage->base,
2734 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002735}
2736
Avi Kivity70c68e42012-01-02 12:32:48 +02002737static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002738 .read_with_attrs = subpage_read,
2739 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002740 .impl.min_access_size = 1,
2741 .impl.max_access_size = 8,
2742 .valid.min_access_size = 1,
2743 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002744 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002745 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002746};
2747
Anthony Liguoric227f092009-10-01 16:12:16 -05002748static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002749 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002750{
2751 int idx, eidx;
2752
2753 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2754 return -1;
2755 idx = SUBPAGE_IDX(start);
2756 eidx = SUBPAGE_IDX(end);
2757#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002758 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2759 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002760#endif
blueswir1db7b5422007-05-26 17:36:03 +00002761 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002762 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002763 }
2764
2765 return 0;
2766}
2767
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002768static subpage_t *subpage_init(FlatView *fv, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002769{
Anthony Liguoric227f092009-10-01 16:12:16 -05002770 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002771
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01002772 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002773 mmio->fv = fv;
aliguori1eec6142009-02-05 22:06:18 +00002774 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002775 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002776 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002777 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002778#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002779 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2780 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002781#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002782 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002783
2784 return mmio;
2785}
2786
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002787static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002788{
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002789 assert(fv);
Avi Kivity5312bd82012-02-12 18:32:55 +02002790 MemoryRegionSection section = {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002791 .fv = fv,
Avi Kivity5312bd82012-02-12 18:32:55 +02002792 .mr = mr,
2793 .offset_within_address_space = 0,
2794 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002795 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002796 };
2797
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002798 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002799}
2800
Peter Maydell8af36742017-12-13 17:52:28 +00002801static void readonly_mem_write(void *opaque, hwaddr addr,
2802 uint64_t val, unsigned size)
2803{
2804 /* Ignore any write to ROM. */
2805}
2806
2807static bool readonly_mem_accepts(void *opaque, hwaddr addr,
2808 unsigned size, bool is_write)
2809{
2810 return is_write;
2811}
2812
2813/* This will only be used for writes, because reads are special cased
2814 * to directly access the underlying host ram.
2815 */
2816static const MemoryRegionOps readonly_mem_ops = {
2817 .write = readonly_mem_write,
2818 .valid.accepts = readonly_mem_accepts,
2819 .endianness = DEVICE_NATIVE_ENDIAN,
2820 .valid = {
2821 .min_access_size = 1,
2822 .max_access_size = 8,
2823 .unaligned = false,
2824 },
2825 .impl = {
2826 .min_access_size = 1,
2827 .max_access_size = 8,
2828 .unaligned = false,
2829 },
2830};
2831
Peter Maydella54c87b2016-01-21 14:15:05 +00002832MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002833{
Peter Maydella54c87b2016-01-21 14:15:05 +00002834 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2835 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002836 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002837 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002838
2839 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002840}
2841
Avi Kivitye9179ce2009-06-14 11:38:52 +03002842static void io_mem_init(void)
2843{
Peter Maydell8af36742017-12-13 17:52:28 +00002844 memory_region_init_io(&io_mem_rom, NULL, &readonly_mem_ops,
2845 NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002846 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002847 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002848
2849 /* io_mem_notdirty calls tb_invalidate_phys_page_fast,
2850 * which can be called without the iothread mutex.
2851 */
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002852 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002853 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002854 memory_region_clear_global_locking(&io_mem_notdirty);
2855
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002856 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002857 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002858}
2859
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10002860AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
Avi Kivityac1970f2012-10-03 16:22:53 +02002861{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002862 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2863 uint16_t n;
2864
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002865 n = dummy_section(&d->map, fv, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002866 assert(n == PHYS_SECTION_UNASSIGNED);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002867 n = dummy_section(&d->map, fv, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002868 assert(n == PHYS_SECTION_NOTDIRTY);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002869 n = dummy_section(&d->map, fv, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002870 assert(n == PHYS_SECTION_ROM);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002871 n = dummy_section(&d->map, fv, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002872 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002873
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002874 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002875
2876 return d;
Paolo Bonzini00752702013-05-29 12:13:54 +02002877}
2878
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002879void address_space_dispatch_free(AddressSpaceDispatch *d)
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002880{
2881 phys_sections_free(&d->map);
2882 g_free(d);
2883}
2884
Avi Kivity1d711482012-10-02 18:54:45 +02002885static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002886{
Peter Maydell32857f42015-10-01 15:29:50 +01002887 CPUAddressSpace *cpuas;
2888 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002889
2890 /* since each CPU stores ram addresses in its TLB cache, we must
2891 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002892 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2893 cpu_reloading_memory_map();
2894 /* The CPU and TLB are protected by the iothread lock.
2895 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2896 * may have split the RCU critical section.
2897 */
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002898 d = address_space_to_dispatch(cpuas->as);
Alex Bennéef35e44e2016-10-21 16:34:18 +01002899 atomic_rcu_set(&cpuas->memory_dispatch, d);
Alex Bennéed10eb082016-11-14 14:17:28 +00002900 tlb_flush(cpuas->cpu);
Avi Kivity50c1e142012-02-08 21:36:02 +02002901}
2902
Avi Kivity62152b82011-07-26 14:26:14 +03002903static void memory_map_init(void)
2904{
Anthony Liguori7267c092011-08-20 22:09:37 -05002905 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002906
Paolo Bonzini57271d62013-11-07 17:14:37 +01002907 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002908 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002909
Anthony Liguori7267c092011-08-20 22:09:37 -05002910 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002911 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2912 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002913 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002914}
2915
2916MemoryRegion *get_system_memory(void)
2917{
2918 return system_memory;
2919}
2920
Avi Kivity309cb472011-08-08 16:09:03 +03002921MemoryRegion *get_system_io(void)
2922{
2923 return system_io;
2924}
2925
pbrooke2eef172008-06-08 01:09:01 +00002926#endif /* !defined(CONFIG_USER_ONLY) */
2927
bellard13eb76e2004-01-24 15:23:36 +00002928/* physical memory access (slow version, mainly for debug) */
2929#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002930int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002931 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002932{
2933 int l, flags;
2934 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002935 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002936
2937 while (len > 0) {
2938 page = addr & TARGET_PAGE_MASK;
2939 l = (page + TARGET_PAGE_SIZE) - addr;
2940 if (l > len)
2941 l = len;
2942 flags = page_get_flags(page);
2943 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002944 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002945 if (is_write) {
2946 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002947 return -1;
bellard579a97f2007-11-11 14:26:47 +00002948 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002949 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002950 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002951 memcpy(p, buf, l);
2952 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002953 } else {
2954 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002955 return -1;
bellard579a97f2007-11-11 14:26:47 +00002956 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002957 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002958 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002959 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002960 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002961 }
2962 len -= l;
2963 buf += l;
2964 addr += l;
2965 }
Paul Brooka68fe892010-03-01 00:08:59 +00002966 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002967}
bellard8df1cd02005-01-28 22:37:22 +00002968
bellard13eb76e2004-01-24 15:23:36 +00002969#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002970
Paolo Bonzini845b6212015-03-23 11:45:53 +01002971static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002972 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002973{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002974 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002975 addr += memory_region_get_ram_addr(mr);
2976
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002977 /* No early return if dirty_log_mask is or becomes 0, because
2978 * cpu_physical_memory_set_dirty_range will still call
2979 * xen_modified_memory.
2980 */
2981 if (dirty_log_mask) {
2982 dirty_log_mask =
2983 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002984 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002985 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002986 assert(tcg_enabled());
Alex Bennéeba051fb2016-10-27 16:10:16 +01002987 tb_lock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002988 tb_invalidate_phys_range(addr, addr + length);
Alex Bennéeba051fb2016-10-27 16:10:16 +01002989 tb_unlock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002990 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2991 }
2992 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002993}
2994
Richard Henderson23326162013-07-08 14:55:59 -07002995static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002996{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002997 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002998
2999 /* Regions are assumed to support 1-4 byte accesses unless
3000 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07003001 if (access_size_max == 0) {
3002 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003003 }
Richard Henderson23326162013-07-08 14:55:59 -07003004
3005 /* Bound the maximum access by the alignment of the address. */
3006 if (!mr->ops->impl.unaligned) {
3007 unsigned align_size_max = addr & -addr;
3008 if (align_size_max != 0 && align_size_max < access_size_max) {
3009 access_size_max = align_size_max;
3010 }
3011 }
3012
3013 /* Don't attempt accesses larger than the maximum. */
3014 if (l > access_size_max) {
3015 l = access_size_max;
3016 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01003017 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07003018
3019 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02003020}
3021
Jan Kiszka4840f102015-06-18 18:47:22 +02003022static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02003023{
Jan Kiszka4840f102015-06-18 18:47:22 +02003024 bool unlocked = !qemu_mutex_iothread_locked();
3025 bool release_lock = false;
3026
3027 if (unlocked && mr->global_locking) {
3028 qemu_mutex_lock_iothread();
3029 unlocked = false;
3030 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003031 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003032 if (mr->flush_coalesced_mmio) {
3033 if (unlocked) {
3034 qemu_mutex_lock_iothread();
3035 }
3036 qemu_flush_coalesced_mmio_buffer();
3037 if (unlocked) {
3038 qemu_mutex_unlock_iothread();
3039 }
3040 }
3041
3042 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02003043}
3044
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003045/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003046static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3047 MemTxAttrs attrs,
3048 const uint8_t *buf,
3049 int len, hwaddr addr1,
3050 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00003051{
bellard13eb76e2004-01-24 15:23:36 +00003052 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003053 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01003054 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02003055 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00003056
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003057 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003058 if (!memory_access_is_direct(mr, true)) {
3059 release_lock |= prepare_mmio_access(mr);
3060 l = memory_access_size(mr, l, addr1);
3061 /* XXX: could force current_cpu to NULL to avoid
3062 potential bugs */
3063 switch (l) {
3064 case 8:
3065 /* 64 bit write access */
3066 val = ldq_p(buf);
3067 result |= memory_region_dispatch_write(mr, addr1, val, 8,
3068 attrs);
3069 break;
3070 case 4:
3071 /* 32 bit write access */
Ladi Prosek6da67de2017-01-26 15:22:37 +01003072 val = (uint32_t)ldl_p(buf);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003073 result |= memory_region_dispatch_write(mr, addr1, val, 4,
3074 attrs);
3075 break;
3076 case 2:
3077 /* 16 bit write access */
3078 val = lduw_p(buf);
3079 result |= memory_region_dispatch_write(mr, addr1, val, 2,
3080 attrs);
3081 break;
3082 case 1:
3083 /* 8 bit write access */
3084 val = ldub_p(buf);
3085 result |= memory_region_dispatch_write(mr, addr1, val, 1,
3086 attrs);
3087 break;
3088 default:
3089 abort();
bellard13eb76e2004-01-24 15:23:36 +00003090 }
3091 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003092 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003093 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003094 memcpy(ptr, buf, l);
3095 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00003096 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003097
3098 if (release_lock) {
3099 qemu_mutex_unlock_iothread();
3100 release_lock = false;
3101 }
3102
bellard13eb76e2004-01-24 15:23:36 +00003103 len -= l;
3104 buf += l;
3105 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003106
3107 if (!len) {
3108 break;
3109 }
3110
3111 l = len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003112 mr = flatview_translate(fv, addr, &addr1, &l, true);
bellard13eb76e2004-01-24 15:23:36 +00003113 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02003114
Peter Maydell3b643492015-04-26 16:49:23 +01003115 return result;
bellard13eb76e2004-01-24 15:23:36 +00003116}
bellard8df1cd02005-01-28 22:37:22 +00003117
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003118/* Called from RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003119static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
3120 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003121{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003122 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003123 hwaddr addr1;
3124 MemoryRegion *mr;
3125 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003126
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003127 l = len;
3128 mr = flatview_translate(fv, addr, &addr1, &l, true);
3129 result = flatview_write_continue(fv, addr, attrs, buf, len,
3130 addr1, l, mr);
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003131
3132 return result;
3133}
3134
3135/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003136MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
3137 MemTxAttrs attrs, uint8_t *buf,
3138 int len, hwaddr addr1, hwaddr l,
3139 MemoryRegion *mr)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003140{
3141 uint8_t *ptr;
3142 uint64_t val;
3143 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003144 bool release_lock = false;
3145
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003146 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003147 if (!memory_access_is_direct(mr, false)) {
3148 /* I/O case */
3149 release_lock |= prepare_mmio_access(mr);
3150 l = memory_access_size(mr, l, addr1);
3151 switch (l) {
3152 case 8:
3153 /* 64 bit read access */
3154 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
3155 attrs);
3156 stq_p(buf, val);
3157 break;
3158 case 4:
3159 /* 32 bit read access */
3160 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
3161 attrs);
3162 stl_p(buf, val);
3163 break;
3164 case 2:
3165 /* 16 bit read access */
3166 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
3167 attrs);
3168 stw_p(buf, val);
3169 break;
3170 case 1:
3171 /* 8 bit read access */
3172 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
3173 attrs);
3174 stb_p(buf, val);
3175 break;
3176 default:
3177 abort();
3178 }
3179 } else {
3180 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003181 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003182 memcpy(buf, ptr, l);
3183 }
3184
3185 if (release_lock) {
3186 qemu_mutex_unlock_iothread();
3187 release_lock = false;
3188 }
3189
3190 len -= l;
3191 buf += l;
3192 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003193
3194 if (!len) {
3195 break;
3196 }
3197
3198 l = len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003199 mr = flatview_translate(fv, addr, &addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003200 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003201
3202 return result;
3203}
3204
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003205/* Called from RCU critical section. */
3206static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
3207 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003208{
3209 hwaddr l;
3210 hwaddr addr1;
3211 MemoryRegion *mr;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003212
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003213 l = len;
3214 mr = flatview_translate(fv, addr, &addr1, &l, false);
3215 return flatview_read_continue(fv, addr, attrs, buf, len,
3216 addr1, l, mr);
Avi Kivityac1970f2012-10-03 16:22:53 +02003217}
3218
Paolo Bonzinib2a44fc2018-03-05 00:19:49 +01003219MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
3220 MemTxAttrs attrs, uint8_t *buf, int len)
3221{
3222 MemTxResult result = MEMTX_OK;
3223 FlatView *fv;
3224
3225 if (len > 0) {
3226 rcu_read_lock();
3227 fv = address_space_to_flatview(as);
3228 result = flatview_read(fv, addr, attrs, buf, len);
3229 rcu_read_unlock();
3230 }
3231
3232 return result;
3233}
3234
Paolo Bonzini4c6ebbb2018-03-05 09:23:56 +01003235MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3236 MemTxAttrs attrs,
3237 const uint8_t *buf, int len)
3238{
3239 MemTxResult result = MEMTX_OK;
3240 FlatView *fv;
3241
3242 if (len > 0) {
3243 rcu_read_lock();
3244 fv = address_space_to_flatview(as);
3245 result = flatview_write(fv, addr, attrs, buf, len);
3246 rcu_read_unlock();
3247 }
3248
3249 return result;
3250}
3251
Paolo Bonzinidb84fd92018-03-05 09:29:04 +01003252MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
3253 uint8_t *buf, int len, bool is_write)
3254{
3255 if (is_write) {
3256 return address_space_write(as, addr, attrs, buf, len);
3257 } else {
3258 return address_space_read_full(as, addr, attrs, buf, len);
3259 }
3260}
3261
Avi Kivitya8170e52012-10-23 12:30:10 +02003262void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02003263 int len, int is_write)
3264{
Peter Maydell5c9eb022015-04-26 16:49:24 +01003265 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3266 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02003267}
3268
Alexander Graf582b55a2013-12-11 14:17:44 +01003269enum write_rom_type {
3270 WRITE_DATA,
3271 FLUSH_CACHE,
3272};
3273
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003274static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01003275 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00003276{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003277 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00003278 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003279 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003280 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00003281
Paolo Bonzini41063e12015-03-18 14:21:43 +01003282 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00003283 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003284 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003285 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00003286
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003287 if (!(memory_region_is_ram(mr) ||
3288 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02003289 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003290 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00003291 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003292 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01003293 switch (type) {
3294 case WRITE_DATA:
3295 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01003296 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003297 break;
3298 case FLUSH_CACHE:
3299 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
3300 break;
3301 }
bellardd0ecd2a2006-04-23 17:14:48 +00003302 }
3303 len -= l;
3304 buf += l;
3305 addr += l;
3306 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003307 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00003308}
3309
Alexander Graf582b55a2013-12-11 14:17:44 +01003310/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003311void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01003312 const uint8_t *buf, int len)
3313{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003314 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01003315}
3316
3317void cpu_flush_icache_range(hwaddr start, int len)
3318{
3319 /*
3320 * This function should do the same thing as an icache flush that was
3321 * triggered from within the guest. For TCG we are always cache coherent,
3322 * so there is no need to flush anything. For KVM / Xen we need to flush
3323 * the host's instruction cache at least.
3324 */
3325 if (tcg_enabled()) {
3326 return;
3327 }
3328
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003329 cpu_physical_memory_write_rom_internal(&address_space_memory,
3330 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01003331}
3332
aliguori6d16c2f2009-01-22 16:59:11 +00003333typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003334 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00003335 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003336 hwaddr addr;
3337 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003338 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00003339} BounceBuffer;
3340
3341static BounceBuffer bounce;
3342
aliguoriba223c22009-01-22 16:59:16 +00003343typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08003344 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003345 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003346} MapClient;
3347
Fam Zheng38e047b2015-03-16 17:03:35 +08003348QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003349static QLIST_HEAD(map_client_list, MapClient) map_client_list
3350 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003351
Fam Zhenge95205e2015-03-16 17:03:37 +08003352static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00003353{
Blue Swirl72cf2d42009-09-12 07:36:22 +00003354 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003355 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003356}
3357
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003358static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00003359{
3360 MapClient *client;
3361
Blue Swirl72cf2d42009-09-12 07:36:22 +00003362 while (!QLIST_EMPTY(&map_client_list)) {
3363 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08003364 qemu_bh_schedule(client->bh);
3365 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00003366 }
3367}
3368
Fam Zhenge95205e2015-03-16 17:03:37 +08003369void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003370{
3371 MapClient *client = g_malloc(sizeof(*client));
3372
Fam Zheng38e047b2015-03-16 17:03:35 +08003373 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08003374 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00003375 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003376 if (!atomic_read(&bounce.in_use)) {
3377 cpu_notify_map_clients_locked();
3378 }
Fam Zheng38e047b2015-03-16 17:03:35 +08003379 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003380}
3381
Fam Zheng38e047b2015-03-16 17:03:35 +08003382void cpu_exec_init_all(void)
3383{
3384 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01003385 /* The data structures we set up here depend on knowing the page size,
3386 * so no more changes can be made after this point.
3387 * In an ideal world, nothing we did before we had finished the
3388 * machine setup would care about the target page size, and we could
3389 * do this much later, rather than requiring board models to state
3390 * up front what their requirements are.
3391 */
3392 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08003393 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01003394 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08003395 qemu_mutex_init(&map_client_list_lock);
3396}
3397
Fam Zhenge95205e2015-03-16 17:03:37 +08003398void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003399{
Fam Zhenge95205e2015-03-16 17:03:37 +08003400 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00003401
Fam Zhenge95205e2015-03-16 17:03:37 +08003402 qemu_mutex_lock(&map_client_list_lock);
3403 QLIST_FOREACH(client, &map_client_list, link) {
3404 if (client->bh == bh) {
3405 cpu_unregister_map_client_do(client);
3406 break;
3407 }
3408 }
3409 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003410}
3411
3412static void cpu_notify_map_clients(void)
3413{
Fam Zheng38e047b2015-03-16 17:03:35 +08003414 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003415 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08003416 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00003417}
3418
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003419static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
3420 bool is_write)
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003421{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003422 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003423 hwaddr l, xlat;
3424
3425 while (len > 0) {
3426 l = len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003427 mr = flatview_translate(fv, addr, &xlat, &l, is_write);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003428 if (!memory_access_is_direct(mr, is_write)) {
3429 l = memory_access_size(mr, l, addr);
3430 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003431 return false;
3432 }
3433 }
3434
3435 len -= l;
3436 addr += l;
3437 }
3438 return true;
3439}
3440
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003441bool address_space_access_valid(AddressSpace *as, hwaddr addr,
3442 int len, bool is_write)
3443{
Paolo Bonzini11e732a2018-03-05 00:23:26 +01003444 FlatView *fv;
3445 bool result;
3446
3447 rcu_read_lock();
3448 fv = address_space_to_flatview(as);
3449 result = flatview_access_valid(fv, addr, len, is_write);
3450 rcu_read_unlock();
3451 return result;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003452}
3453
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003454static hwaddr
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003455flatview_extend_translation(FlatView *fv, hwaddr addr,
3456 hwaddr target_len,
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003457 MemoryRegion *mr, hwaddr base, hwaddr len,
3458 bool is_write)
3459{
3460 hwaddr done = 0;
3461 hwaddr xlat;
3462 MemoryRegion *this_mr;
3463
3464 for (;;) {
3465 target_len -= len;
3466 addr += len;
3467 done += len;
3468 if (target_len == 0) {
3469 return done;
3470 }
3471
3472 len = target_len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003473 this_mr = flatview_translate(fv, addr, &xlat,
3474 &len, is_write);
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003475 if (this_mr != mr || xlat != base + done) {
3476 return done;
3477 }
3478 }
3479}
3480
aliguori6d16c2f2009-01-22 16:59:11 +00003481/* Map a physical memory region into a host virtual address.
3482 * May map a subset of the requested range, given by and returned in *plen.
3483 * May return NULL if resources needed to perform the mapping are exhausted.
3484 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003485 * Use cpu_register_map_client() to know when retrying the map operation is
3486 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003487 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003488void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003489 hwaddr addr,
3490 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003491 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00003492{
Avi Kivitya8170e52012-10-23 12:30:10 +02003493 hwaddr len = *plen;
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003494 hwaddr l, xlat;
3495 MemoryRegion *mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003496 void *ptr;
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003497 FlatView *fv;
aliguori6d16c2f2009-01-22 16:59:11 +00003498
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003499 if (len == 0) {
3500 return NULL;
3501 }
aliguori6d16c2f2009-01-22 16:59:11 +00003502
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003503 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003504 rcu_read_lock();
Paolo Bonziniad0c60f2018-03-05 00:23:26 +01003505 fv = address_space_to_flatview(as);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003506 mr = flatview_translate(fv, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01003507
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003508 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003509 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01003510 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003511 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00003512 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02003513 /* Avoid unbounded allocations */
3514 l = MIN(l, TARGET_PAGE_SIZE);
3515 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003516 bounce.addr = addr;
3517 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003518
3519 memory_region_ref(mr);
3520 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003521 if (!is_write) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003522 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003523 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003524 }
aliguori6d16c2f2009-01-22 16:59:11 +00003525
Paolo Bonzini41063e12015-03-18 14:21:43 +01003526 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003527 *plen = l;
3528 return bounce.buffer;
3529 }
3530
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003531
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003532 memory_region_ref(mr);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003533 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
3534 l, is_write);
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003535 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003536 rcu_read_unlock();
3537
3538 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003539}
3540
Avi Kivityac1970f2012-10-03 16:22:53 +02003541/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003542 * Will also mark the memory as dirty if is_write == 1. access_len gives
3543 * the amount of memory that was actually read or written by the caller.
3544 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003545void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3546 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003547{
3548 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003549 MemoryRegion *mr;
3550 ram_addr_t addr1;
3551
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003552 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003553 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003554 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003555 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003556 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003557 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003558 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003559 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003560 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003561 return;
3562 }
3563 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003564 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3565 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003566 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003567 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003568 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003569 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003570 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003571 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003572}
bellardd0ecd2a2006-04-23 17:14:48 +00003573
Avi Kivitya8170e52012-10-23 12:30:10 +02003574void *cpu_physical_memory_map(hwaddr addr,
3575 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003576 int is_write)
3577{
3578 return address_space_map(&address_space_memory, addr, plen, is_write);
3579}
3580
Avi Kivitya8170e52012-10-23 12:30:10 +02003581void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3582 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003583{
3584 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3585}
3586
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003587#define ARG1_DECL AddressSpace *as
3588#define ARG1 as
3589#define SUFFIX
3590#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
3591#define IS_DIRECT(mr, is_write) memory_access_is_direct(mr, is_write)
3592#define MAP_RAM(mr, ofs) qemu_map_ram_ptr((mr)->ram_block, ofs)
3593#define INVALIDATE(mr, ofs, len) invalidate_and_set_dirty(mr, ofs, len)
3594#define RCU_READ_LOCK(...) rcu_read_lock()
3595#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3596#include "memory_ldst.inc.c"
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003597
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003598int64_t address_space_cache_init(MemoryRegionCache *cache,
3599 AddressSpace *as,
3600 hwaddr addr,
3601 hwaddr len,
3602 bool is_write)
3603{
Paolo Bonzini90c4fe52017-04-03 13:41:28 +02003604 cache->len = len;
3605 cache->as = as;
3606 cache->xlat = addr;
3607 return len;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003608}
3609
3610void address_space_cache_invalidate(MemoryRegionCache *cache,
3611 hwaddr addr,
3612 hwaddr access_len)
3613{
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003614}
3615
3616void address_space_cache_destroy(MemoryRegionCache *cache)
3617{
Paolo Bonzini90c4fe52017-04-03 13:41:28 +02003618 cache->as = NULL;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003619}
3620
3621#define ARG1_DECL MemoryRegionCache *cache
3622#define ARG1 cache
3623#define SUFFIX _cached
Paolo Bonzini90c4fe52017-04-03 13:41:28 +02003624#define TRANSLATE(addr, ...) \
3625 address_space_translate(cache->as, cache->xlat + (addr), __VA_ARGS__)
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003626#define IS_DIRECT(mr, is_write) true
Paolo Bonzini90c4fe52017-04-03 13:41:28 +02003627#define MAP_RAM(mr, ofs) qemu_map_ram_ptr((mr)->ram_block, ofs)
3628#define INVALIDATE(mr, ofs, len) invalidate_and_set_dirty(mr, ofs, len)
3629#define RCU_READ_LOCK() rcu_read_lock()
3630#define RCU_READ_UNLOCK() rcu_read_unlock()
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003631#include "memory_ldst.inc.c"
3632
aliguori5e2972f2009-03-28 17:51:36 +00003633/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003634int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003635 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003636{
3637 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003638 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003639 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003640
Christian Borntraeger79ca7a12017-03-07 15:19:08 +01003641 cpu_synchronize_state(cpu);
bellard13eb76e2004-01-24 15:23:36 +00003642 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003643 int asidx;
3644 MemTxAttrs attrs;
3645
bellard13eb76e2004-01-24 15:23:36 +00003646 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003647 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3648 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003649 /* if no physical page mapped, return an error */
3650 if (phys_addr == -1)
3651 return -1;
3652 l = (page + TARGET_PAGE_SIZE) - addr;
3653 if (l > len)
3654 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003655 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003656 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003657 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3658 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003659 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003660 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3661 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003662 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003663 }
bellard13eb76e2004-01-24 15:23:36 +00003664 len -= l;
3665 buf += l;
3666 addr += l;
3667 }
3668 return 0;
3669}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003670
3671/*
3672 * Allows code that needs to deal with migration bitmaps etc to still be built
3673 * target independent.
3674 */
Juan Quintela20afaed2017-03-21 09:09:14 +01003675size_t qemu_target_page_size(void)
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003676{
Juan Quintela20afaed2017-03-21 09:09:14 +01003677 return TARGET_PAGE_SIZE;
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003678}
3679
Juan Quintela46d702b2017-04-24 21:03:48 +02003680int qemu_target_page_bits(void)
3681{
3682 return TARGET_PAGE_BITS;
3683}
3684
3685int qemu_target_page_bits_min(void)
3686{
3687 return TARGET_PAGE_BITS_MIN;
3688}
Paul Brooka68fe892010-03-01 00:08:59 +00003689#endif
bellard13eb76e2004-01-24 15:23:36 +00003690
Blue Swirl8e4a4242013-01-06 18:30:17 +00003691/*
3692 * A helper function for the _utterly broken_ virtio device model to find out if
3693 * it's running on a big endian machine. Don't do this at home kids!
3694 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003695bool target_words_bigendian(void);
3696bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003697{
3698#if defined(TARGET_WORDS_BIGENDIAN)
3699 return true;
3700#else
3701 return false;
3702#endif
3703}
3704
Wen Congyang76f35532012-05-07 12:04:18 +08003705#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003706bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003707{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003708 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003709 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003710 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003711
Paolo Bonzini41063e12015-03-18 14:21:43 +01003712 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003713 mr = address_space_translate(&address_space_memory,
3714 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003715
Paolo Bonzini41063e12015-03-18 14:21:43 +01003716 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3717 rcu_read_unlock();
3718 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003719}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003720
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003721int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003722{
3723 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003724 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003725
Mike Day0dc3f442013-09-05 14:41:35 -04003726 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08003727 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003728 ret = func(block->idstr, block->host, block->offset,
3729 block->used_length, opaque);
3730 if (ret) {
3731 break;
3732 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003733 }
Mike Day0dc3f442013-09-05 14:41:35 -04003734 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003735 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003736}
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003737
3738/*
3739 * Unmap pages of memory from start to start+length such that
3740 * they a) read as 0, b) Trigger whatever fault mechanism
3741 * the OS provides for postcopy.
3742 * The pages must be unmapped by the end of the function.
3743 * Returns: 0 on success, none-0 on failure
3744 *
3745 */
3746int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
3747{
3748 int ret = -1;
3749
3750 uint8_t *host_startaddr = rb->host + start;
3751
3752 if ((uintptr_t)host_startaddr & (rb->page_size - 1)) {
3753 error_report("ram_block_discard_range: Unaligned start address: %p",
3754 host_startaddr);
3755 goto err;
3756 }
3757
3758 if ((start + length) <= rb->used_length) {
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003759 bool need_madvise, need_fallocate;
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003760 uint8_t *host_endaddr = host_startaddr + length;
3761 if ((uintptr_t)host_endaddr & (rb->page_size - 1)) {
3762 error_report("ram_block_discard_range: Unaligned end address: %p",
3763 host_endaddr);
3764 goto err;
3765 }
3766
3767 errno = ENOTSUP; /* If we are missing MADVISE etc */
3768
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003769 /* The logic here is messy;
3770 * madvise DONTNEED fails for hugepages
3771 * fallocate works on hugepages and shmem
3772 */
3773 need_madvise = (rb->page_size == qemu_host_page_size);
3774 need_fallocate = rb->fd != -1;
3775 if (need_fallocate) {
3776 /* For a file, this causes the area of the file to be zero'd
3777 * if read, and for hugetlbfs also causes it to be unmapped
3778 * so a userfault will trigger.
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00003779 */
3780#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
3781 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
3782 start, length);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003783 if (ret) {
3784 ret = -errno;
3785 error_report("ram_block_discard_range: Failed to fallocate "
3786 "%s:%" PRIx64 " +%zx (%d)",
3787 rb->idstr, start, length, ret);
3788 goto err;
3789 }
3790#else
3791 ret = -ENOSYS;
3792 error_report("ram_block_discard_range: fallocate not available/file"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003793 "%s:%" PRIx64 " +%zx (%d)",
3794 rb->idstr, start, length, ret);
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003795 goto err;
3796#endif
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003797 }
Dr. David Alan Gilbertdb144f72018-03-12 17:20:56 +00003798 if (need_madvise) {
3799 /* For normal RAM this causes it to be unmapped,
3800 * for shared memory it causes the local mapping to disappear
3801 * and to fall back on the file contents (which we just
3802 * fallocate'd away).
3803 */
3804#if defined(CONFIG_MADVISE)
3805 ret = madvise(host_startaddr, length, MADV_DONTNEED);
3806 if (ret) {
3807 ret = -errno;
3808 error_report("ram_block_discard_range: Failed to discard range "
3809 "%s:%" PRIx64 " +%zx (%d)",
3810 rb->idstr, start, length, ret);
3811 goto err;
3812 }
3813#else
3814 ret = -ENOSYS;
3815 error_report("ram_block_discard_range: MADVISE not available"
3816 "%s:%" PRIx64 " +%zx (%d)",
3817 rb->idstr, start, length, ret);
3818 goto err;
3819#endif
3820 }
3821 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
3822 need_madvise, need_fallocate, ret);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003823 } else {
3824 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
3825 "/%zx/" RAM_ADDR_FMT")",
3826 rb->idstr, start, length, rb->used_length);
3827 }
3828
3829err:
3830 return ret;
3831}
3832
Peter Maydellec3f8c92013-06-27 20:53:38 +01003833#endif
Yang Zhonga0be0c52017-07-03 18:12:13 +08003834
3835void page_size_init(void)
3836{
3837 /* NOTE: we can always suppose that qemu_host_page_size >=
3838 TARGET_PAGE_SIZE */
Yang Zhonga0be0c52017-07-03 18:12:13 +08003839 if (qemu_host_page_size == 0) {
3840 qemu_host_page_size = qemu_real_host_page_size;
3841 }
3842 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
3843 qemu_host_page_size = TARGET_PAGE_SIZE;
3844 }
3845 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
3846}
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10003847
3848#if !defined(CONFIG_USER_ONLY)
3849
3850static void mtree_print_phys_entries(fprintf_function mon, void *f,
3851 int start, int end, int skip, int ptr)
3852{
3853 if (start == end - 1) {
3854 mon(f, "\t%3d ", start);
3855 } else {
3856 mon(f, "\t%3d..%-3d ", start, end - 1);
3857 }
3858 mon(f, " skip=%d ", skip);
3859 if (ptr == PHYS_MAP_NODE_NIL) {
3860 mon(f, " ptr=NIL");
3861 } else if (!skip) {
3862 mon(f, " ptr=#%d", ptr);
3863 } else {
3864 mon(f, " ptr=[%d]", ptr);
3865 }
3866 mon(f, "\n");
3867}
3868
3869#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
3870 int128_sub((size), int128_one())) : 0)
3871
3872void mtree_print_dispatch(fprintf_function mon, void *f,
3873 AddressSpaceDispatch *d, MemoryRegion *root)
3874{
3875 int i;
3876
3877 mon(f, " Dispatch\n");
3878 mon(f, " Physical sections\n");
3879
3880 for (i = 0; i < d->map.sections_nb; ++i) {
3881 MemoryRegionSection *s = d->map.sections + i;
3882 const char *names[] = { " [unassigned]", " [not dirty]",
3883 " [ROM]", " [watch]" };
3884
3885 mon(f, " #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx " %s%s%s%s%s",
3886 i,
3887 s->offset_within_address_space,
3888 s->offset_within_address_space + MR_SIZE(s->mr->size),
3889 s->mr->name ? s->mr->name : "(noname)",
3890 i < ARRAY_SIZE(names) ? names[i] : "",
3891 s->mr == root ? " [ROOT]" : "",
3892 s == d->mru_section ? " [MRU]" : "",
3893 s->mr->is_iommu ? " [iommu]" : "");
3894
3895 if (s->mr->alias) {
3896 mon(f, " alias=%s", s->mr->alias->name ?
3897 s->mr->alias->name : "noname");
3898 }
3899 mon(f, "\n");
3900 }
3901
3902 mon(f, " Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
3903 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
3904 for (i = 0; i < d->map.nodes_nb; ++i) {
3905 int j, jprev;
3906 PhysPageEntry prev;
3907 Node *n = d->map.nodes + i;
3908
3909 mon(f, " [%d]\n", i);
3910
3911 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
3912 PhysPageEntry *pe = *n + j;
3913
3914 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
3915 continue;
3916 }
3917
3918 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
3919
3920 jprev = j;
3921 prev = *pe;
3922 }
3923
3924 if (jprev != ARRAY_SIZE(*n)) {
3925 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
3926 }
3927 }
3928}
3929
3930#endif