blob: a3a93aeed38486ea49f339995ab6529e1f1daa41 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
Stefan Weil777872e2014-02-23 18:02:08 +010021#ifndef _WIN32
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020025#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010027#include "exec/exec-all.h"
bellardb67d9a52008-05-23 09:57:34 +000028#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020029#include "hw/qdev-core.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010030#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020031#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010032#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010033#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010034#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020035#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010036#include "qemu/timer.h"
37#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020038#include "qemu/error-report.h"
pbrook53a59602006-03-25 19:31:22 +000039#if defined(CONFIG_USER_ONLY)
40#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010041#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020042#include "hw/hw.h"
43#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010044#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020045#include "sysemu/dma.h"
46#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010047#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010048#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000049#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010050#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040051#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020052#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000053#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030054#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000055
Paolo Bonzini022c62c2012-12-17 18:19:49 +010056#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020057#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030058#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020059
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020060#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030061#ifndef _WIN32
62#include "qemu/mmap-alloc.h"
63#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020064
blueswir1db7b5422007-05-26 17:36:03 +000065//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000066
pbrook99773bd2006-04-16 15:14:59 +000067#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040068/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
69 * are protected by the ramlist lock.
70 */
Mike Day0d53d9f2015-01-21 13:45:24 +010071RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030072
73static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030074static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030075
Avi Kivityf6790af2012-10-02 20:13:51 +020076AddressSpace address_space_io;
77AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020078
Paolo Bonzini0844e002013-05-24 14:37:28 +020079MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020080static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020081
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080082/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
83#define RAM_PREALLOC (1 << 0)
84
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080085/* RAM is mmap-ed with MAP_SHARED */
86#define RAM_SHARED (1 << 1)
87
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020088/* Only a portion of RAM (used_length) is actually used, and migrated.
89 * This used_length size can change across reboots.
90 */
91#define RAM_RESIZEABLE (1 << 2)
92
pbrooke2eef172008-06-08 01:09:01 +000093#endif
bellard9fa3e852004-01-04 18:06:42 +000094
Andreas Färberbdc44642013-06-24 23:50:24 +020095struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000096/* current CPU in the current thread. It is only valid inside
97 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +020098__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +000099/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000100 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000101 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100102int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000103
pbrooke2eef172008-06-08 01:09:01 +0000104#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200105
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200106typedef struct PhysPageEntry PhysPageEntry;
107
108struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200109 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200110 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200111 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200112 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200113};
114
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200115#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
116
Paolo Bonzini03f49952013-11-07 17:14:36 +0100117/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100118#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100119
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200120#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100121#define P_L2_SIZE (1 << P_L2_BITS)
122
123#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
124
125typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200126
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200127typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100128 struct rcu_head rcu;
129
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200130 unsigned sections_nb;
131 unsigned sections_nb_alloc;
132 unsigned nodes_nb;
133 unsigned nodes_nb_alloc;
134 Node *nodes;
135 MemoryRegionSection *sections;
136} PhysPageMap;
137
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200138struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100139 struct rcu_head rcu;
140
Fam Zheng729633c2016-03-01 14:18:24 +0800141 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200142 /* This is a multi-level map on the physical address space.
143 * The bottom level has pointers to MemoryRegionSections.
144 */
145 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200146 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200147 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200148};
149
Jan Kiszka90260c62013-05-26 21:46:51 +0200150#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
151typedef struct subpage_t {
152 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200153 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200154 hwaddr base;
155 uint16_t sub_section[TARGET_PAGE_SIZE];
156} subpage_t;
157
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200158#define PHYS_SECTION_UNASSIGNED 0
159#define PHYS_SECTION_NOTDIRTY 1
160#define PHYS_SECTION_ROM 2
161#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200162
pbrooke2eef172008-06-08 01:09:01 +0000163static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300164static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000165static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000166
Avi Kivity1ec9b902012-01-02 12:47:48 +0200167static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100168
169/**
170 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
171 * @cpu: the CPU whose AddressSpace this is
172 * @as: the AddressSpace itself
173 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
174 * @tcg_as_listener: listener for tracking changes to the AddressSpace
175 */
176struct CPUAddressSpace {
177 CPUState *cpu;
178 AddressSpace *as;
179 struct AddressSpaceDispatch *memory_dispatch;
180 MemoryListener tcg_as_listener;
181};
182
pbrook6658ffb2007-03-16 23:58:11 +0000183#endif
bellard54936002003-05-13 00:25:15 +0000184
Paul Brook6d9a1302010-02-28 23:55:53 +0000185#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200186
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200187static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200188{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200189 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
190 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
191 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
192 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200193 }
194}
195
Paolo Bonzinidb946042015-05-21 15:12:29 +0200196static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200197{
198 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200199 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200200 PhysPageEntry e;
201 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200202
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200203 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200204 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200205 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200206 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200207
208 e.skip = leaf ? 0 : 1;
209 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100210 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200211 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200212 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200213 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200214}
215
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200216static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
217 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200218 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200219{
220 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100221 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200222
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200223 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200224 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200225 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200226 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100227 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200228
Paolo Bonzini03f49952013-11-07 17:14:36 +0100229 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200230 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200231 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200232 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200233 *index += step;
234 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200235 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200236 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200237 }
238 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200239 }
240}
241
Avi Kivityac1970f2012-10-03 16:22:53 +0200242static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200243 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200244 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000245{
Avi Kivity29990972012-02-13 20:21:20 +0200246 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200247 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000248
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200249 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000250}
251
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200252/* Compact a non leaf page entry. Simply detect that the entry has a single child,
253 * and update our entry so we can skip it and go directly to the destination.
254 */
255static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
256{
257 unsigned valid_ptr = P_L2_SIZE;
258 int valid = 0;
259 PhysPageEntry *p;
260 int i;
261
262 if (lp->ptr == PHYS_MAP_NODE_NIL) {
263 return;
264 }
265
266 p = nodes[lp->ptr];
267 for (i = 0; i < P_L2_SIZE; i++) {
268 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
269 continue;
270 }
271
272 valid_ptr = i;
273 valid++;
274 if (p[i].skip) {
275 phys_page_compact(&p[i], nodes, compacted);
276 }
277 }
278
279 /* We can only compress if there's only one child. */
280 if (valid != 1) {
281 return;
282 }
283
284 assert(valid_ptr < P_L2_SIZE);
285
286 /* Don't compress if it won't fit in the # of bits we have. */
287 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
288 return;
289 }
290
291 lp->ptr = p[valid_ptr].ptr;
292 if (!p[valid_ptr].skip) {
293 /* If our only child is a leaf, make this a leaf. */
294 /* By design, we should have made this node a leaf to begin with so we
295 * should never reach here.
296 * But since it's so simple to handle this, let's do it just in case we
297 * change this rule.
298 */
299 lp->skip = 0;
300 } else {
301 lp->skip += p[valid_ptr].skip;
302 }
303}
304
305static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
306{
307 DECLARE_BITMAP(compacted, nodes_nb);
308
309 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200310 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200311 }
312}
313
Fam Zheng29cb5332016-03-01 14:18:23 +0800314static inline bool section_covers_addr(const MemoryRegionSection *section,
315 hwaddr addr)
316{
317 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
318 * the section must cover the entire address space.
319 */
320 return section->size.hi ||
321 range_covers_byte(section->offset_within_address_space,
322 section->size.lo, addr);
323}
324
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200325static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200326 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000327{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200328 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200329 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200330 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200331
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200332 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200333 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200334 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200335 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200336 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100337 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200338 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200339
Fam Zheng29cb5332016-03-01 14:18:23 +0800340 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200341 return &sections[lp.ptr];
342 } else {
343 return &sections[PHYS_SECTION_UNASSIGNED];
344 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200345}
346
Blue Swirle5548612012-04-21 13:08:33 +0000347bool memory_region_is_unassigned(MemoryRegion *mr)
348{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200349 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000350 && mr != &io_mem_watch;
351}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200352
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100353/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200354static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200355 hwaddr addr,
356 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200357{
Fam Zheng729633c2016-03-01 14:18:24 +0800358 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200359 subpage_t *subpage;
Fam Zheng729633c2016-03-01 14:18:24 +0800360 bool update;
Jan Kiszka90260c62013-05-26 21:46:51 +0200361
Fam Zheng729633c2016-03-01 14:18:24 +0800362 if (section && section != &d->map.sections[PHYS_SECTION_UNASSIGNED] &&
363 section_covers_addr(section, addr)) {
364 update = false;
365 } else {
366 section = phys_page_find(d->phys_map, addr, d->map.nodes,
367 d->map.sections);
368 update = true;
369 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200370 if (resolve_subpage && section->mr->subpage) {
371 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200372 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200373 }
Fam Zheng729633c2016-03-01 14:18:24 +0800374 if (update) {
375 atomic_set(&d->mru_section, section);
376 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200377 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200378}
379
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100380/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200381static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200382address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200383 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200384{
385 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200386 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100387 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200388
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200389 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200390 /* Compute offset within MemoryRegionSection */
391 addr -= section->offset_within_address_space;
392
393 /* Compute offset within MemoryRegion */
394 *xlat = addr + section->offset_within_region;
395
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200396 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200397
398 /* MMIO registers can be expected to perform full-width accesses based only
399 * on their address, without considering adjacent registers that could
400 * decode to completely different MemoryRegions. When such registers
401 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
402 * regions overlap wildly. For this reason we cannot clamp the accesses
403 * here.
404 *
405 * If the length is small (as is the case for address_space_ldl/stl),
406 * everything works fine. If the incoming length is large, however,
407 * the caller really has to do the clamping through memory_access_size.
408 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200409 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200410 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200411 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
412 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200413 return section;
414}
Jan Kiszka90260c62013-05-26 21:46:51 +0200415
Paolo Bonzini41063e12015-03-18 14:21:43 +0100416/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200417MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
418 hwaddr *xlat, hwaddr *plen,
419 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200420{
Avi Kivity30951152012-10-30 13:47:46 +0200421 IOMMUTLBEntry iotlb;
422 MemoryRegionSection *section;
423 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200424
425 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100426 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
427 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200428 mr = section->mr;
429
430 if (!mr->iommu_ops) {
431 break;
432 }
433
Le Tan8d7b8cb2014-08-16 13:55:37 +0800434 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200435 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
436 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700437 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200438 if (!(iotlb.perm & (1 << is_write))) {
439 mr = &io_mem_unassigned;
440 break;
441 }
442
443 as = iotlb.target_as;
444 }
445
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000446 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100447 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700448 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100449 }
450
Avi Kivity30951152012-10-30 13:47:46 +0200451 *xlat = addr;
452 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200453}
454
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100455/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200456MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000457address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200458 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200459{
Avi Kivity30951152012-10-30 13:47:46 +0200460 MemoryRegionSection *section;
Peter Maydelld7898cd2016-01-21 14:15:05 +0000461 AddressSpaceDispatch *d = cpu->cpu_ases[asidx].memory_dispatch;
462
463 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200464
465 assert(!section->mr->iommu_ops);
466 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200467}
bellard9fa3e852004-01-04 18:06:42 +0000468#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000469
Andreas Färberb170fce2013-01-20 20:23:22 +0100470#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000471
Juan Quintelae59fb372009-09-29 22:48:21 +0200472static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200473{
Andreas Färber259186a2013-01-17 18:51:17 +0100474 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200475
aurel323098dba2009-03-07 21:28:24 +0000476 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
477 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100478 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100479 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000480
481 return 0;
482}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200483
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400484static int cpu_common_pre_load(void *opaque)
485{
486 CPUState *cpu = opaque;
487
Paolo Bonziniadee6422014-12-19 12:53:14 +0100488 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400489
490 return 0;
491}
492
493static bool cpu_common_exception_index_needed(void *opaque)
494{
495 CPUState *cpu = opaque;
496
Paolo Bonziniadee6422014-12-19 12:53:14 +0100497 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400498}
499
500static const VMStateDescription vmstate_cpu_common_exception_index = {
501 .name = "cpu_common/exception_index",
502 .version_id = 1,
503 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200504 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400505 .fields = (VMStateField[]) {
506 VMSTATE_INT32(exception_index, CPUState),
507 VMSTATE_END_OF_LIST()
508 }
509};
510
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300511static bool cpu_common_crash_occurred_needed(void *opaque)
512{
513 CPUState *cpu = opaque;
514
515 return cpu->crash_occurred;
516}
517
518static const VMStateDescription vmstate_cpu_common_crash_occurred = {
519 .name = "cpu_common/crash_occurred",
520 .version_id = 1,
521 .minimum_version_id = 1,
522 .needed = cpu_common_crash_occurred_needed,
523 .fields = (VMStateField[]) {
524 VMSTATE_BOOL(crash_occurred, CPUState),
525 VMSTATE_END_OF_LIST()
526 }
527};
528
Andreas Färber1a1562f2013-06-17 04:09:11 +0200529const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200530 .name = "cpu_common",
531 .version_id = 1,
532 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400533 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200534 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200535 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100536 VMSTATE_UINT32(halted, CPUState),
537 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200538 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400539 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200540 .subsections = (const VMStateDescription*[]) {
541 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300542 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200543 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200544 }
545};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200546
pbrook9656f322008-07-01 20:01:19 +0000547#endif
548
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100549CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400550{
Andreas Färberbdc44642013-06-24 23:50:24 +0200551 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400552
Andreas Färberbdc44642013-06-24 23:50:24 +0200553 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100554 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200555 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100556 }
Glauber Costa950f1472009-06-09 12:15:18 -0400557 }
558
Andreas Färberbdc44642013-06-24 23:50:24 +0200559 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400560}
561
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000562#if !defined(CONFIG_USER_ONLY)
Peter Maydell56943e82016-01-21 14:15:04 +0000563void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000564{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000565 CPUAddressSpace *newas;
566
567 /* Target code should have set num_ases before calling us */
568 assert(asidx < cpu->num_ases);
569
Peter Maydell56943e82016-01-21 14:15:04 +0000570 if (asidx == 0) {
571 /* address space 0 gets the convenience alias */
572 cpu->as = as;
573 }
574
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000575 /* KVM cannot currently support multiple address spaces. */
576 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000577
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000578 if (!cpu->cpu_ases) {
579 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000580 }
Peter Maydell32857f42015-10-01 15:29:50 +0100581
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000582 newas = &cpu->cpu_ases[asidx];
583 newas->cpu = cpu;
584 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000585 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000586 newas->tcg_as_listener.commit = tcg_commit;
587 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000588 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000589}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000590
591AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
592{
593 /* Return the AddressSpace corresponding to the specified index */
594 return cpu->cpu_ases[asidx].as;
595}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000596#endif
597
Bharata B Raob7bca732015-06-23 19:31:13 -0700598#ifndef CONFIG_USER_ONLY
599static DECLARE_BITMAP(cpu_index_map, MAX_CPUMASK_BITS);
600
601static int cpu_get_free_index(Error **errp)
602{
603 int cpu = find_first_zero_bit(cpu_index_map, MAX_CPUMASK_BITS);
604
605 if (cpu >= MAX_CPUMASK_BITS) {
606 error_setg(errp, "Trying to use more CPUs than max of %d",
607 MAX_CPUMASK_BITS);
608 return -1;
609 }
610
611 bitmap_set(cpu_index_map, cpu, 1);
612 return cpu;
613}
614
615void cpu_exec_exit(CPUState *cpu)
616{
617 if (cpu->cpu_index == -1) {
618 /* cpu_index was never allocated by this @cpu or was already freed. */
619 return;
620 }
621
622 bitmap_clear(cpu_index_map, cpu->cpu_index, 1);
623 cpu->cpu_index = -1;
624}
625#else
626
627static int cpu_get_free_index(Error **errp)
628{
629 CPUState *some_cpu;
630 int cpu_index = 0;
631
632 CPU_FOREACH(some_cpu) {
633 cpu_index++;
634 }
635 return cpu_index;
636}
637
638void cpu_exec_exit(CPUState *cpu)
639{
640}
641#endif
642
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700643void cpu_exec_init(CPUState *cpu, Error **errp)
bellardfd6ce8f2003-05-14 19:00:11 +0000644{
Andreas Färberb170fce2013-01-20 20:23:22 +0100645 CPUClass *cc = CPU_GET_CLASS(cpu);
Bharata B Raob7bca732015-06-23 19:31:13 -0700646 Error *local_err = NULL;
bellard6a00d602005-11-21 23:25:50 +0000647
Peter Maydell56943e82016-01-21 14:15:04 +0000648 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000649 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000650
Eduardo Habkost291135b2015-04-27 17:00:33 -0300651#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300652 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000653
654 /* This is a softmmu CPU object, so create a property for it
655 * so users can wire up its memory. (This can't go in qom/cpu.c
656 * because that file is compiled only once for both user-mode
657 * and system builds.) The default if no link is set up is to use
658 * the system address space.
659 */
660 object_property_add_link(OBJECT(cpu), "memory", TYPE_MEMORY_REGION,
661 (Object **)&cpu->memory,
662 qdev_prop_allow_set_link_before_realize,
663 OBJ_PROP_LINK_UNREF_ON_RELEASE,
664 &error_abort);
665 cpu->memory = system_memory;
666 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300667#endif
668
pbrookc2764712009-03-07 15:24:59 +0000669#if defined(CONFIG_USER_ONLY)
670 cpu_list_lock();
671#endif
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200672 cpu->cpu_index = cpu_get_free_index(&local_err);
Bharata B Raob7bca732015-06-23 19:31:13 -0700673 if (local_err) {
674 error_propagate(errp, local_err);
675#if defined(CONFIG_USER_ONLY)
676 cpu_list_unlock();
677#endif
678 return;
bellard6a00d602005-11-21 23:25:50 +0000679 }
Andreas Färberbdc44642013-06-24 23:50:24 +0200680 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000681#if defined(CONFIG_USER_ONLY)
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200682 (void) cc;
pbrookc2764712009-03-07 15:24:59 +0000683 cpu_list_unlock();
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200684#else
Andreas Färbere0d47942013-07-29 04:07:50 +0200685 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200686 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200687 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100688 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200689 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100690 }
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200691#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000692}
693
Paul Brook94df27f2010-02-28 23:47:45 +0000694#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200695static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000696{
697 tb_invalidate_phys_page_range(pc, pc + 1, 0);
698}
699#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200700static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400701{
Peter Maydell5232e4c2016-01-21 14:15:06 +0000702 MemTxAttrs attrs;
703 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
704 int asidx = cpu_asidx_from_attrs(cpu, attrs);
Max Filippove8262a12013-09-27 22:29:17 +0400705 if (phys != -1) {
Peter Maydell5232e4c2016-01-21 14:15:06 +0000706 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100707 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400708 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400709}
bellardc27004e2005-01-03 23:35:10 +0000710#endif
bellardd720b932004-04-25 17:57:43 +0000711
Paul Brookc527ee82010-03-01 03:31:14 +0000712#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200713void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000714
715{
716}
717
Peter Maydell3ee887e2014-09-12 14:06:48 +0100718int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
719 int flags)
720{
721 return -ENOSYS;
722}
723
724void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
725{
726}
727
Andreas Färber75a34032013-09-02 16:57:02 +0200728int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000729 int flags, CPUWatchpoint **watchpoint)
730{
731 return -ENOSYS;
732}
733#else
pbrook6658ffb2007-03-16 23:58:11 +0000734/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200735int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000736 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000737{
aliguoric0ce9982008-11-25 22:13:57 +0000738 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000739
Peter Maydell05068c02014-09-12 14:06:48 +0100740 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700741 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200742 error_report("tried to set invalid watchpoint at %"
743 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000744 return -EINVAL;
745 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500746 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000747
aliguoria1d1bb32008-11-18 20:07:32 +0000748 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100749 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000750 wp->flags = flags;
751
aliguori2dc9f412008-11-18 20:56:59 +0000752 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200753 if (flags & BP_GDB) {
754 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
755 } else {
756 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
757 }
aliguoria1d1bb32008-11-18 20:07:32 +0000758
Andreas Färber31b030d2013-09-04 01:29:02 +0200759 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000760
761 if (watchpoint)
762 *watchpoint = wp;
763 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000764}
765
aliguoria1d1bb32008-11-18 20:07:32 +0000766/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200767int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000768 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000769{
aliguoria1d1bb32008-11-18 20:07:32 +0000770 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000771
Andreas Färberff4700b2013-08-26 18:23:18 +0200772 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100773 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000774 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200775 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000776 return 0;
777 }
778 }
aliguoria1d1bb32008-11-18 20:07:32 +0000779 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000780}
781
aliguoria1d1bb32008-11-18 20:07:32 +0000782/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200783void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000784{
Andreas Färberff4700b2013-08-26 18:23:18 +0200785 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000786
Andreas Färber31b030d2013-09-04 01:29:02 +0200787 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000788
Anthony Liguori7267c092011-08-20 22:09:37 -0500789 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000790}
791
aliguoria1d1bb32008-11-18 20:07:32 +0000792/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200793void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000794{
aliguoric0ce9982008-11-25 22:13:57 +0000795 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000796
Andreas Färberff4700b2013-08-26 18:23:18 +0200797 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200798 if (wp->flags & mask) {
799 cpu_watchpoint_remove_by_ref(cpu, wp);
800 }
aliguoric0ce9982008-11-25 22:13:57 +0000801 }
aliguoria1d1bb32008-11-18 20:07:32 +0000802}
Peter Maydell05068c02014-09-12 14:06:48 +0100803
804/* Return true if this watchpoint address matches the specified
805 * access (ie the address range covered by the watchpoint overlaps
806 * partially or completely with the address range covered by the
807 * access).
808 */
809static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
810 vaddr addr,
811 vaddr len)
812{
813 /* We know the lengths are non-zero, but a little caution is
814 * required to avoid errors in the case where the range ends
815 * exactly at the top of the address space and so addr + len
816 * wraps round to zero.
817 */
818 vaddr wpend = wp->vaddr + wp->len - 1;
819 vaddr addrend = addr + len - 1;
820
821 return !(addr > wpend || wp->vaddr > addrend);
822}
823
Paul Brookc527ee82010-03-01 03:31:14 +0000824#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000825
826/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200827int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000828 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000829{
aliguoric0ce9982008-11-25 22:13:57 +0000830 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000831
Anthony Liguori7267c092011-08-20 22:09:37 -0500832 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000833
834 bp->pc = pc;
835 bp->flags = flags;
836
aliguori2dc9f412008-11-18 20:56:59 +0000837 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200838 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200839 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200840 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200841 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200842 }
aliguoria1d1bb32008-11-18 20:07:32 +0000843
Andreas Färberf0c3c502013-08-26 21:22:53 +0200844 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000845
Andreas Färber00b941e2013-06-29 18:55:54 +0200846 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000847 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200848 }
aliguoria1d1bb32008-11-18 20:07:32 +0000849 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000850}
851
852/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200853int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000854{
aliguoria1d1bb32008-11-18 20:07:32 +0000855 CPUBreakpoint *bp;
856
Andreas Färberf0c3c502013-08-26 21:22:53 +0200857 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000858 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200859 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000860 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000861 }
bellard4c3a88a2003-07-26 12:06:08 +0000862 }
aliguoria1d1bb32008-11-18 20:07:32 +0000863 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000864}
865
aliguoria1d1bb32008-11-18 20:07:32 +0000866/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200867void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000868{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200869 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
870
871 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000872
Anthony Liguori7267c092011-08-20 22:09:37 -0500873 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000874}
875
876/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200877void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000878{
aliguoric0ce9982008-11-25 22:13:57 +0000879 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000880
Andreas Färberf0c3c502013-08-26 21:22:53 +0200881 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200882 if (bp->flags & mask) {
883 cpu_breakpoint_remove_by_ref(cpu, bp);
884 }
aliguoric0ce9982008-11-25 22:13:57 +0000885 }
bellard4c3a88a2003-07-26 12:06:08 +0000886}
887
bellardc33a3462003-07-29 20:50:33 +0000888/* enable or disable single step mode. EXCP_DEBUG is returned by the
889 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200890void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000891{
Andreas Färbered2803d2013-06-21 20:20:45 +0200892 if (cpu->singlestep_enabled != enabled) {
893 cpu->singlestep_enabled = enabled;
894 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200895 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200896 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100897 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000898 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -0700899 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +0000900 }
bellardc33a3462003-07-29 20:50:33 +0000901 }
bellardc33a3462003-07-29 20:50:33 +0000902}
903
Andreas Färbera47dddd2013-09-03 17:38:47 +0200904void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000905{
906 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000907 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000908
909 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000910 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000911 fprintf(stderr, "qemu: fatal: ");
912 vfprintf(stderr, fmt, ap);
913 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200914 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +0100915 if (qemu_log_separate()) {
aliguori93fcfe32009-01-15 22:34:14 +0000916 qemu_log("qemu: fatal: ");
917 qemu_log_vprintf(fmt, ap2);
918 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200919 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000920 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000921 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000922 }
pbrook493ae1f2007-11-23 16:53:59 +0000923 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000924 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +0300925 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +0200926#if defined(CONFIG_USER_ONLY)
927 {
928 struct sigaction act;
929 sigfillset(&act.sa_mask);
930 act.sa_handler = SIG_DFL;
931 sigaction(SIGABRT, &act, NULL);
932 }
933#endif
bellard75012672003-06-21 13:11:07 +0000934 abort();
935}
936
bellard01243112004-01-04 15:48:17 +0000937#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400938/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200939static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
940{
941 RAMBlock *block;
942
Paolo Bonzini43771532013-09-09 17:58:40 +0200943 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200944 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +0200945 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200946 }
Mike Day0dc3f442013-09-05 14:41:35 -0400947 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200948 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200949 goto found;
950 }
951 }
952
953 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
954 abort();
955
956found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200957 /* It is safe to write mru_block outside the iothread lock. This
958 * is what happens:
959 *
960 * mru_block = xxx
961 * rcu_read_unlock()
962 * xxx removed from list
963 * rcu_read_lock()
964 * read mru_block
965 * mru_block = NULL;
966 * call_rcu(reclaim_ramblock, xxx);
967 * rcu_read_unlock()
968 *
969 * atomic_rcu_set is not needed here. The block was already published
970 * when it was placed into the list. Here we're just making an extra
971 * copy of the pointer.
972 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200973 ram_list.mru_block = block;
974 return block;
975}
976
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200977static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000978{
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700979 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200980 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200981 RAMBlock *block;
982 ram_addr_t end;
983
984 end = TARGET_PAGE_ALIGN(start + length);
985 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000986
Mike Day0dc3f442013-09-05 14:41:35 -0400987 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200988 block = qemu_get_ram_block(start);
989 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200990 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700991 CPU_FOREACH(cpu) {
992 tlb_reset_dirty(cpu, start1, length);
993 }
Mike Day0dc3f442013-09-05 14:41:35 -0400994 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200995}
996
997/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000998bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
999 ram_addr_t length,
1000 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001001{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001002 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001003 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001004 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001005
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001006 if (length == 0) {
1007 return false;
1008 }
1009
1010 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1011 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001012
1013 rcu_read_lock();
1014
1015 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1016
1017 while (page < end) {
1018 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1019 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1020 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1021
1022 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1023 offset, num);
1024 page += num;
1025 }
1026
1027 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001028
1029 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001030 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001031 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001032
1033 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001034}
1035
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001036/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001037hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001038 MemoryRegionSection *section,
1039 target_ulong vaddr,
1040 hwaddr paddr, hwaddr xlat,
1041 int prot,
1042 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001043{
Avi Kivitya8170e52012-10-23 12:30:10 +02001044 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001045 CPUWatchpoint *wp;
1046
Blue Swirlcc5bea62012-04-14 14:56:48 +00001047 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001048 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001049 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001050 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001051 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001052 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001053 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001054 }
1055 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001056 AddressSpaceDispatch *d;
1057
1058 d = atomic_rcu_read(&section->address_space->dispatch);
1059 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001060 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001061 }
1062
1063 /* Make accesses to pages with watchpoints go via the
1064 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001065 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001066 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001067 /* Avoid trapping reads of pages with a write breakpoint. */
1068 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001069 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001070 *address |= TLB_MMIO;
1071 break;
1072 }
1073 }
1074 }
1075
1076 return iotlb;
1077}
bellard9fa3e852004-01-04 18:06:42 +00001078#endif /* defined(CONFIG_USER_ONLY) */
1079
pbrooke2eef172008-06-08 01:09:01 +00001080#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001081
Anthony Liguoric227f092009-10-01 16:12:16 -05001082static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001083 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001084static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001085
Igor Mammedova2b257d2014-10-31 16:38:37 +00001086static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
1087 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001088
1089/*
1090 * Set a custom physical guest memory alloator.
1091 * Accelerators with unusual needs may need this. Hopefully, we can
1092 * get rid of it eventually.
1093 */
Igor Mammedova2b257d2014-10-31 16:38:37 +00001094void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +02001095{
1096 phys_mem_alloc = alloc;
1097}
1098
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001099static uint16_t phys_section_add(PhysPageMap *map,
1100 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001101{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001102 /* The physical section number is ORed with a page-aligned
1103 * pointer to produce the iotlb entries. Thus it should
1104 * never overflow into the page-aligned value.
1105 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001106 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001107
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001108 if (map->sections_nb == map->sections_nb_alloc) {
1109 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1110 map->sections = g_renew(MemoryRegionSection, map->sections,
1111 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001112 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001113 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001114 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001115 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001116}
1117
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001118static void phys_section_destroy(MemoryRegion *mr)
1119{
Don Slutz55b4e802015-11-30 17:11:04 -05001120 bool have_sub_page = mr->subpage;
1121
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001122 memory_region_unref(mr);
1123
Don Slutz55b4e802015-11-30 17:11:04 -05001124 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001125 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001126 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001127 g_free(subpage);
1128 }
1129}
1130
Paolo Bonzini60926662013-05-29 12:30:26 +02001131static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001132{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001133 while (map->sections_nb > 0) {
1134 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001135 phys_section_destroy(section->mr);
1136 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001137 g_free(map->sections);
1138 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001139}
1140
Avi Kivityac1970f2012-10-03 16:22:53 +02001141static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001142{
1143 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001144 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001145 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +02001146 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001147 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001148 MemoryRegionSection subsection = {
1149 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001150 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001151 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001152 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001153
Avi Kivityf3705d52012-03-08 16:16:34 +02001154 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001155
Avi Kivityf3705d52012-03-08 16:16:34 +02001156 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001157 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001158 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001159 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001160 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001161 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001162 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001163 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001164 }
1165 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001166 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001167 subpage_register(subpage, start, end,
1168 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001169}
1170
1171
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001172static void register_multipage(AddressSpaceDispatch *d,
1173 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001174{
Avi Kivitya8170e52012-10-23 12:30:10 +02001175 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001176 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001177 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1178 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001179
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001180 assert(num_pages);
1181 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001182}
1183
Avi Kivityac1970f2012-10-03 16:22:53 +02001184static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001185{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001186 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001187 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001188 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001189 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001190
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001191 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1192 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1193 - now.offset_within_address_space;
1194
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001195 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001196 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001197 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001198 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001199 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001200 while (int128_ne(remain.size, now.size)) {
1201 remain.size = int128_sub(remain.size, now.size);
1202 remain.offset_within_address_space += int128_get64(now.size);
1203 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001204 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001205 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001206 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001207 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001208 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001209 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001210 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001211 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001212 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001213 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001214 }
1215}
1216
Sheng Yang62a27442010-01-26 19:21:16 +08001217void qemu_flush_coalesced_mmio_buffer(void)
1218{
1219 if (kvm_enabled())
1220 kvm_flush_coalesced_mmio_buffer();
1221}
1222
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001223void qemu_mutex_lock_ramlist(void)
1224{
1225 qemu_mutex_lock(&ram_list.mutex);
1226}
1227
1228void qemu_mutex_unlock_ramlist(void)
1229{
1230 qemu_mutex_unlock(&ram_list.mutex);
1231}
1232
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001233#ifdef __linux__
Alex Williamson04b16652010-07-02 11:13:17 -06001234static void *file_ram_alloc(RAMBlock *block,
1235 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001236 const char *path,
1237 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001238{
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001239 bool unlink_on_error = false;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001240 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001241 char *sanitized_name;
1242 char *c;
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001243 void *area;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001244 int fd = -1;
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001245 int64_t page_size;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001246
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001247 if (kvm_enabled() && !kvm_has_sync_mmu()) {
1248 error_setg(errp,
1249 "host lacks kvm mmu notifiers, -mem-path unsupported");
1250 return NULL;
1251 }
1252
1253 for (;;) {
1254 fd = open(path, O_RDWR);
1255 if (fd >= 0) {
1256 /* @path names an existing file, use it */
1257 break;
1258 }
1259 if (errno == ENOENT) {
1260 /* @path names a file that doesn't exist, create it */
1261 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1262 if (fd >= 0) {
1263 unlink_on_error = true;
1264 break;
1265 }
1266 } else if (errno == EISDIR) {
1267 /* @path names a directory, create a file there */
1268 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1269 sanitized_name = g_strdup(memory_region_name(block->mr));
1270 for (c = sanitized_name; *c != '\0'; c++) {
1271 if (*c == '/') {
1272 *c = '_';
1273 }
1274 }
1275
1276 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1277 sanitized_name);
1278 g_free(sanitized_name);
1279
1280 fd = mkstemp(filename);
1281 if (fd >= 0) {
1282 unlink(filename);
1283 g_free(filename);
1284 break;
1285 }
1286 g_free(filename);
1287 }
1288 if (errno != EEXIST && errno != EINTR) {
1289 error_setg_errno(errp, errno,
1290 "can't open backing store %s for guest RAM",
1291 path);
1292 goto error;
1293 }
1294 /*
1295 * Try again on EINTR and EEXIST. The latter happens when
1296 * something else creates the file between our two open().
1297 */
1298 }
1299
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001300 page_size = qemu_fd_getpagesize(fd);
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001301 block->mr->align = MAX(page_size, QEMU_VMALLOC_ALIGN);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001302
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001303 if (memory < page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001304 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001305 "or larger than page size 0x%" PRIx64,
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001306 memory, page_size);
Hu Tao557529d2014-09-09 13:28:00 +08001307 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001308 }
1309
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001310 memory = ROUND_UP(memory, page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001311
1312 /*
1313 * ftruncate is not supported by hugetlbfs in older
1314 * hosts, so don't bother bailing out on errors.
1315 * If anything goes wrong with it under other filesystems,
1316 * mmap will fail.
1317 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001318 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001319 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001320 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001321
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001322 area = qemu_ram_mmap(fd, memory, block->mr->align,
1323 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001324 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001325 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001326 "unable to map backing store for guest RAM");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001327 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001328 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001329
1330 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001331 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001332 }
1333
Alex Williamson04b16652010-07-02 11:13:17 -06001334 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001335 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001336
1337error:
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001338 if (unlink_on_error) {
1339 unlink(path);
1340 }
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001341 if (fd != -1) {
1342 close(fd);
1343 }
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001344 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001345}
1346#endif
1347
Mike Day0dc3f442013-09-05 14:41:35 -04001348/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001349static ram_addr_t find_ram_offset(ram_addr_t size)
1350{
Alex Williamson04b16652010-07-02 11:13:17 -06001351 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001352 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001353
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001354 assert(size != 0); /* it would hand out same offset multiple times */
1355
Mike Day0dc3f442013-09-05 14:41:35 -04001356 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001357 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001358 }
Alex Williamson04b16652010-07-02 11:13:17 -06001359
Mike Day0dc3f442013-09-05 14:41:35 -04001360 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001361 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001362
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001363 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001364
Mike Day0dc3f442013-09-05 14:41:35 -04001365 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001366 if (next_block->offset >= end) {
1367 next = MIN(next, next_block->offset);
1368 }
1369 }
1370 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001371 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001372 mingap = next - end;
1373 }
1374 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001375
1376 if (offset == RAM_ADDR_MAX) {
1377 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1378 (uint64_t)size);
1379 abort();
1380 }
1381
Alex Williamson04b16652010-07-02 11:13:17 -06001382 return offset;
1383}
1384
Juan Quintela652d7ec2012-07-20 10:37:54 +02001385ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001386{
Alex Williamsond17b5282010-06-25 11:08:38 -06001387 RAMBlock *block;
1388 ram_addr_t last = 0;
1389
Mike Day0dc3f442013-09-05 14:41:35 -04001390 rcu_read_lock();
1391 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001392 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001393 }
Mike Day0dc3f442013-09-05 14:41:35 -04001394 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001395 return last;
1396}
1397
Jason Baronddb97f12012-08-02 15:44:16 -04001398static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1399{
1400 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001401
1402 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001403 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001404 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1405 if (ret) {
1406 perror("qemu_madvise");
1407 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1408 "but dump_guest_core=off specified\n");
1409 }
1410 }
1411}
1412
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001413const char *qemu_ram_get_idstr(RAMBlock *rb)
1414{
1415 return rb->idstr;
1416}
1417
Mike Dayae3a7042013-09-05 14:41:35 -04001418/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001419void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08001420{
Gongleifa53a0e2016-05-10 10:04:59 +08001421 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001422
Avi Kivityc5705a72011-12-20 15:59:12 +02001423 assert(new_block);
1424 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001425
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001426 if (dev) {
1427 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001428 if (id) {
1429 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001430 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001431 }
1432 }
1433 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1434
Gongleiab0a9952016-05-10 10:05:00 +08001435 rcu_read_lock();
Mike Day0dc3f442013-09-05 14:41:35 -04001436 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Gongleifa53a0e2016-05-10 10:04:59 +08001437 if (block != new_block &&
1438 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001439 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1440 new_block->idstr);
1441 abort();
1442 }
1443 }
Mike Day0dc3f442013-09-05 14:41:35 -04001444 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001445}
1446
Mike Dayae3a7042013-09-05 14:41:35 -04001447/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001448void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08001449{
Mike Dayae3a7042013-09-05 14:41:35 -04001450 /* FIXME: arch_init.c assumes that this is not called throughout
1451 * migration. Ignore the problem since hot-unplug during migration
1452 * does not work anyway.
1453 */
Hu Tao20cfe882014-04-02 15:13:26 +08001454 if (block) {
1455 memset(block->idstr, 0, sizeof(block->idstr));
1456 }
1457}
1458
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001459static int memory_try_enable_merging(void *addr, size_t len)
1460{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001461 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001462 /* disabled by the user */
1463 return 0;
1464 }
1465
1466 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1467}
1468
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001469/* Only legal before guest might have detected the memory size: e.g. on
1470 * incoming migration, or right after reset.
1471 *
1472 * As memory core doesn't know how is memory accessed, it is up to
1473 * resize callback to update device state and/or add assertions to detect
1474 * misuse, if necessary.
1475 */
Gongleifa53a0e2016-05-10 10:04:59 +08001476int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001477{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001478 assert(block);
1479
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001480 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001481
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001482 if (block->used_length == newsize) {
1483 return 0;
1484 }
1485
1486 if (!(block->flags & RAM_RESIZEABLE)) {
1487 error_setg_errno(errp, EINVAL,
1488 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1489 " in != 0x" RAM_ADDR_FMT, block->idstr,
1490 newsize, block->used_length);
1491 return -EINVAL;
1492 }
1493
1494 if (block->max_length < newsize) {
1495 error_setg_errno(errp, EINVAL,
1496 "Length too large: %s: 0x" RAM_ADDR_FMT
1497 " > 0x" RAM_ADDR_FMT, block->idstr,
1498 newsize, block->max_length);
1499 return -EINVAL;
1500 }
1501
1502 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1503 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001504 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1505 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001506 memory_region_set_size(block->mr, newsize);
1507 if (block->resized) {
1508 block->resized(block->idstr, newsize, block->host);
1509 }
1510 return 0;
1511}
1512
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001513/* Called with ram_list.mutex held */
1514static void dirty_memory_extend(ram_addr_t old_ram_size,
1515 ram_addr_t new_ram_size)
1516{
1517 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
1518 DIRTY_MEMORY_BLOCK_SIZE);
1519 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
1520 DIRTY_MEMORY_BLOCK_SIZE);
1521 int i;
1522
1523 /* Only need to extend if block count increased */
1524 if (new_num_blocks <= old_num_blocks) {
1525 return;
1526 }
1527
1528 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1529 DirtyMemoryBlocks *old_blocks;
1530 DirtyMemoryBlocks *new_blocks;
1531 int j;
1532
1533 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
1534 new_blocks = g_malloc(sizeof(*new_blocks) +
1535 sizeof(new_blocks->blocks[0]) * new_num_blocks);
1536
1537 if (old_num_blocks) {
1538 memcpy(new_blocks->blocks, old_blocks->blocks,
1539 old_num_blocks * sizeof(old_blocks->blocks[0]));
1540 }
1541
1542 for (j = old_num_blocks; j < new_num_blocks; j++) {
1543 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
1544 }
1545
1546 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
1547
1548 if (old_blocks) {
1549 g_free_rcu(old_blocks, rcu);
1550 }
1551 }
1552}
1553
Fam Zheng528f46a2016-03-01 14:18:18 +08001554static void ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001555{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001556 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001557 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001558 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001559 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001560
1561 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001562
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001563 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001564 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001565
1566 if (!new_block->host) {
1567 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001568 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001569 new_block->mr, &err);
1570 if (err) {
1571 error_propagate(errp, err);
1572 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01001573 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001574 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001575 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001576 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001577 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001578 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001579 error_setg_errno(errp, errno,
1580 "cannot set up guest memory '%s'",
1581 memory_region_name(new_block->mr));
1582 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01001583 return;
Markus Armbruster39228252013-07-31 15:11:11 +02001584 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001585 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001586 }
1587 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001588
Li Zhijiandd631692015-07-02 20:18:06 +08001589 new_ram_size = MAX(old_ram_size,
1590 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
1591 if (new_ram_size > old_ram_size) {
1592 migration_bitmap_extend(old_ram_size, new_ram_size);
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001593 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08001594 }
Mike Day0d53d9f2015-01-21 13:45:24 +01001595 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1596 * QLIST (which has an RCU-friendly variant) does not have insertion at
1597 * tail, so save the last element in last_block.
1598 */
Mike Day0dc3f442013-09-05 14:41:35 -04001599 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001600 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001601 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001602 break;
1603 }
1604 }
1605 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001606 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001607 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001608 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001609 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001610 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001611 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001612 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001613
Mike Day0dc3f442013-09-05 14:41:35 -04001614 /* Write list before version */
1615 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001616 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001617 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001618
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001619 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001620 new_block->used_length,
1621 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001622
Paolo Bonzinia904c912015-01-21 16:18:35 +01001623 if (new_block->host) {
1624 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1625 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1626 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1627 if (kvm_enabled()) {
1628 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1629 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001630 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001631}
1632
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001633#ifdef __linux__
Fam Zheng528f46a2016-03-01 14:18:18 +08001634RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
1635 bool share, const char *mem_path,
1636 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001637{
1638 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001639 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001640
1641 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001642 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08001643 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001644 }
1645
1646 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1647 /*
1648 * file_ram_alloc() needs to allocate just like
1649 * phys_mem_alloc, but we haven't bothered to provide
1650 * a hook there.
1651 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001652 error_setg(errp,
1653 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08001654 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001655 }
1656
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001657 size = HOST_PAGE_ALIGN(size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001658 new_block = g_malloc0(sizeof(*new_block));
1659 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001660 new_block->used_length = size;
1661 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001662 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001663 new_block->host = file_ram_alloc(new_block, size,
1664 mem_path, errp);
1665 if (!new_block->host) {
1666 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08001667 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001668 }
1669
Fam Zheng528f46a2016-03-01 14:18:18 +08001670 ram_block_add(new_block, &local_err);
Hu Taoef701d72014-09-09 13:27:54 +08001671 if (local_err) {
1672 g_free(new_block);
1673 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08001674 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08001675 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001676 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001677}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001678#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001679
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001680static
Fam Zheng528f46a2016-03-01 14:18:18 +08001681RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1682 void (*resized)(const char*,
1683 uint64_t length,
1684 void *host),
1685 void *host, bool resizeable,
1686 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001687{
1688 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001689 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001690
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001691 size = HOST_PAGE_ALIGN(size);
1692 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001693 new_block = g_malloc0(sizeof(*new_block));
1694 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001695 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001696 new_block->used_length = size;
1697 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001698 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001699 new_block->fd = -1;
1700 new_block->host = host;
1701 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001702 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001703 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001704 if (resizeable) {
1705 new_block->flags |= RAM_RESIZEABLE;
1706 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001707 ram_block_add(new_block, &local_err);
Hu Taoef701d72014-09-09 13:27:54 +08001708 if (local_err) {
1709 g_free(new_block);
1710 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08001711 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08001712 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001713 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001714}
1715
Fam Zheng528f46a2016-03-01 14:18:18 +08001716RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001717 MemoryRegion *mr, Error **errp)
1718{
1719 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1720}
1721
Fam Zheng528f46a2016-03-01 14:18:18 +08001722RAMBlock *qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001723{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001724 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1725}
1726
Fam Zheng528f46a2016-03-01 14:18:18 +08001727RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001728 void (*resized)(const char*,
1729 uint64_t length,
1730 void *host),
1731 MemoryRegion *mr, Error **errp)
1732{
1733 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001734}
bellarde9a1ab12007-02-08 23:08:38 +00001735
Paolo Bonzini43771532013-09-09 17:58:40 +02001736static void reclaim_ramblock(RAMBlock *block)
1737{
1738 if (block->flags & RAM_PREALLOC) {
1739 ;
1740 } else if (xen_enabled()) {
1741 xen_invalidate_map_cache_entry(block->host);
1742#ifndef _WIN32
1743 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02001744 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02001745 close(block->fd);
1746#endif
1747 } else {
1748 qemu_anon_ram_free(block->host, block->max_length);
1749 }
1750 g_free(block);
1751}
1752
Fam Zhengf1060c52016-03-01 14:18:22 +08001753void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00001754{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02001755 if (!block) {
1756 return;
1757 }
1758
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001759 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08001760 QLIST_REMOVE_RCU(block, next);
1761 ram_list.mru_block = NULL;
1762 /* Write list before version */
1763 smp_wmb();
1764 ram_list.version++;
1765 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001766 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001767}
1768
Huang Yingcd19cfa2011-03-02 08:56:19 +01001769#ifndef _WIN32
1770void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1771{
1772 RAMBlock *block;
1773 ram_addr_t offset;
1774 int flags;
1775 void *area, *vaddr;
1776
Mike Day0dc3f442013-09-05 14:41:35 -04001777 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001778 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001779 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001780 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001781 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001782 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001783 } else if (xen_enabled()) {
1784 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001785 } else {
1786 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001787 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001788 flags |= (block->flags & RAM_SHARED ?
1789 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001790 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1791 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001792 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001793 /*
1794 * Remap needs to match alloc. Accelerators that
1795 * set phys_mem_alloc never remap. If they did,
1796 * we'd need a remap hook here.
1797 */
1798 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1799
Huang Yingcd19cfa2011-03-02 08:56:19 +01001800 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1801 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1802 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001803 }
1804 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001805 fprintf(stderr, "Could not remap addr: "
1806 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001807 length, addr);
1808 exit(1);
1809 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001810 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001811 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001812 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001813 }
1814 }
1815}
1816#endif /* !_WIN32 */
1817
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001818int qemu_get_ram_fd(ram_addr_t addr)
1819{
Mike Dayae3a7042013-09-05 14:41:35 -04001820 RAMBlock *block;
1821 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001822
Mike Day0dc3f442013-09-05 14:41:35 -04001823 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001824 block = qemu_get_ram_block(addr);
1825 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001826 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001827 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001828}
1829
Tetsuya Mukawa56a571d2015-12-21 12:47:34 +09001830void qemu_set_ram_fd(ram_addr_t addr, int fd)
1831{
1832 RAMBlock *block;
1833
1834 rcu_read_lock();
1835 block = qemu_get_ram_block(addr);
1836 block->fd = fd;
1837 rcu_read_unlock();
1838}
1839
Damjan Marion3fd74b82014-06-26 23:01:32 +02001840void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1841{
Mike Dayae3a7042013-09-05 14:41:35 -04001842 RAMBlock *block;
1843 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001844
Mike Day0dc3f442013-09-05 14:41:35 -04001845 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001846 block = qemu_get_ram_block(addr);
1847 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001848 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001849 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001850}
1851
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001852/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001853 * This should not be used for general purpose DMA. Use address_space_map
1854 * or address_space_rw instead. For local memory (e.g. video ram) that the
1855 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001856 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001857 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001858 */
Gonglei3655cb92016-02-20 10:35:20 +08001859void *qemu_get_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001860{
Gonglei3655cb92016-02-20 10:35:20 +08001861 RAMBlock *block = ram_block;
1862
1863 if (block == NULL) {
1864 block = qemu_get_ram_block(addr);
1865 }
Mike Dayae3a7042013-09-05 14:41:35 -04001866
1867 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001868 /* We need to check if the requested address is in the RAM
1869 * because we don't want to map the entire memory in QEMU.
1870 * In that case just map until the end of the page.
1871 */
1872 if (block->offset == 0) {
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001873 return xen_map_cache(addr, 0, 0);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001874 }
Mike Dayae3a7042013-09-05 14:41:35 -04001875
1876 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001877 }
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001878 return ramblock_ptr(block, addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001879}
1880
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001881/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001882 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001883 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001884 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04001885 */
Gonglei3655cb92016-02-20 10:35:20 +08001886static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
1887 hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001888{
Gonglei3655cb92016-02-20 10:35:20 +08001889 RAMBlock *block = ram_block;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001890 ram_addr_t offset_inside_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001891 if (*size == 0) {
1892 return NULL;
1893 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001894
Gonglei3655cb92016-02-20 10:35:20 +08001895 if (block == NULL) {
1896 block = qemu_get_ram_block(addr);
1897 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001898 offset_inside_block = addr - block->offset;
1899 *size = MIN(*size, block->max_length - offset_inside_block);
1900
1901 if (xen_enabled() && block->host == NULL) {
1902 /* We need to check if the requested address is in the RAM
1903 * because we don't want to map the entire memory in QEMU.
1904 * In that case just map the requested area.
1905 */
1906 if (block->offset == 0) {
1907 return xen_map_cache(addr, *size, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001908 }
1909
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001910 block->host = xen_map_cache(block->offset, block->max_length, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001911 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001912
1913 return ramblock_ptr(block, offset_inside_block);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001914}
1915
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001916/*
1917 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
1918 * in that RAMBlock.
1919 *
1920 * ptr: Host pointer to look up
1921 * round_offset: If true round the result offset down to a page boundary
1922 * *ram_addr: set to result ram_addr
1923 * *offset: set to result offset within the RAMBlock
1924 *
1925 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04001926 *
1927 * By the time this function returns, the returned pointer is not protected
1928 * by RCU anymore. If the caller is not within an RCU critical section and
1929 * does not hold the iothread lock, it must have other means of protecting the
1930 * pointer, such as a reference to the region that includes the incoming
1931 * ram_addr_t.
1932 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001933RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
1934 ram_addr_t *ram_addr,
1935 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00001936{
pbrook94a6b542009-04-11 17:15:54 +00001937 RAMBlock *block;
1938 uint8_t *host = ptr;
1939
Jan Kiszka868bb332011-06-21 22:59:09 +02001940 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001941 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001942 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001943 block = qemu_get_ram_block(*ram_addr);
1944 if (block) {
1945 *offset = (host - block->host);
1946 }
Mike Day0dc3f442013-09-05 14:41:35 -04001947 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001948 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001949 }
1950
Mike Day0dc3f442013-09-05 14:41:35 -04001951 rcu_read_lock();
1952 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001953 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001954 goto found;
1955 }
1956
Mike Day0dc3f442013-09-05 14:41:35 -04001957 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001958 /* This case append when the block is not mapped. */
1959 if (block->host == NULL) {
1960 continue;
1961 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001962 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001963 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001964 }
pbrook94a6b542009-04-11 17:15:54 +00001965 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001966
Mike Day0dc3f442013-09-05 14:41:35 -04001967 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001968 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001969
1970found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001971 *offset = (host - block->host);
1972 if (round_offset) {
1973 *offset &= TARGET_PAGE_MASK;
1974 }
1975 *ram_addr = block->offset + *offset;
Mike Day0dc3f442013-09-05 14:41:35 -04001976 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001977 return block;
1978}
1979
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00001980/*
1981 * Finds the named RAMBlock
1982 *
1983 * name: The name of RAMBlock to find
1984 *
1985 * Returns: RAMBlock (or NULL if not found)
1986 */
1987RAMBlock *qemu_ram_block_by_name(const char *name)
1988{
1989 RAMBlock *block;
1990
1991 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
1992 if (!strcmp(name, block->idstr)) {
1993 return block;
1994 }
1995 }
1996
1997 return NULL;
1998}
1999
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002000/* Some of the softmmu routines need to translate from a host pointer
2001 (typically a TLB entry) back to a ram offset. */
2002MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
2003{
2004 RAMBlock *block;
2005 ram_addr_t offset; /* Not used */
2006
2007 block = qemu_ram_block_from_host(ptr, false, ram_addr, &offset);
2008
2009 if (!block) {
2010 return NULL;
2011 }
2012
2013 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002014}
Alex Williamsonf471a172010-06-11 11:11:42 -06002015
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002016/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002017static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002018 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002019{
Juan Quintela52159192013-10-08 12:44:04 +02002020 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002021 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00002022 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002023 switch (size) {
2024 case 1:
Gonglei3655cb92016-02-20 10:35:20 +08002025 stb_p(qemu_get_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002026 break;
2027 case 2:
Gonglei3655cb92016-02-20 10:35:20 +08002028 stw_p(qemu_get_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002029 break;
2030 case 4:
Gonglei3655cb92016-02-20 10:35:20 +08002031 stl_p(qemu_get_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002032 break;
2033 default:
2034 abort();
2035 }
Paolo Bonzini58d27072015-03-23 11:56:01 +01002036 /* Set both VGA and migration bits for simplicity and to remove
2037 * the notdirty callback faster.
2038 */
2039 cpu_physical_memory_set_dirty_range(ram_addr, size,
2040 DIRTY_CLIENTS_NOCODE);
bellardf23db162005-08-21 19:12:28 +00002041 /* we remove the notdirty callback only if the code has been
2042 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002043 if (!cpu_physical_memory_is_clean(ram_addr)) {
Peter Crosthwaitebcae01e2015-09-10 22:39:42 -07002044 tlb_set_dirty(current_cpu, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02002045 }
bellard1ccde1c2004-02-06 19:46:14 +00002046}
2047
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002048static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
2049 unsigned size, bool is_write)
2050{
2051 return is_write;
2052}
2053
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002054static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002055 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002056 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002057 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00002058};
2059
pbrook0f459d12008-06-09 00:20:13 +00002060/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002061static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002062{
Andreas Färber93afead2013-08-26 03:41:01 +02002063 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002064 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber93afead2013-08-26 03:41:01 +02002065 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00002066 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00002067 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002068 CPUWatchpoint *wp;
Emilio G. Cota89fee742016-04-07 13:19:22 -04002069 uint32_t cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002070
Andreas Färberff4700b2013-08-26 18:23:18 +02002071 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002072 /* We re-entered the check after replacing the TB. Now raise
2073 * the debug interrupt so that is will trigger after the
2074 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002075 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002076 return;
2077 }
Andreas Färber93afead2013-08-26 03:41:01 +02002078 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02002079 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002080 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2081 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002082 if (flags == BP_MEM_READ) {
2083 wp->flags |= BP_WATCHPOINT_HIT_READ;
2084 } else {
2085 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2086 }
2087 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002088 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002089 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002090 if (wp->flags & BP_CPU &&
2091 !cc->debug_check_watchpoint(cpu, wp)) {
2092 wp->flags &= ~BP_WATCHPOINT_HIT;
2093 continue;
2094 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002095 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02002096 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002097 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002098 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002099 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002100 } else {
2101 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02002102 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02002103 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00002104 }
aliguori06d55cc2008-11-18 20:24:06 +00002105 }
aliguori6e140f22008-11-18 20:37:55 +00002106 } else {
2107 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002108 }
2109 }
2110}
2111
pbrook6658ffb2007-03-16 23:58:11 +00002112/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2113 so these check for a hit then pass through to the normal out-of-line
2114 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002115static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2116 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002117{
Peter Maydell66b9b432015-04-26 16:49:24 +01002118 MemTxResult res;
2119 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002120 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2121 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002122
Peter Maydell66b9b432015-04-26 16:49:24 +01002123 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002124 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002125 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002126 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002127 break;
2128 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002129 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002130 break;
2131 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002132 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002133 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002134 default: abort();
2135 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002136 *pdata = data;
2137 return res;
2138}
2139
2140static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2141 uint64_t val, unsigned size,
2142 MemTxAttrs attrs)
2143{
2144 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002145 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2146 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002147
2148 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2149 switch (size) {
2150 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002151 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002152 break;
2153 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002154 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002155 break;
2156 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002157 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002158 break;
2159 default: abort();
2160 }
2161 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002162}
2163
Avi Kivity1ec9b902012-01-02 12:47:48 +02002164static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002165 .read_with_attrs = watch_mem_read,
2166 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002167 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00002168};
pbrook6658ffb2007-03-16 23:58:11 +00002169
Peter Maydellf25a49e2015-04-26 16:49:24 +01002170static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2171 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002172{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002173 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002174 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002175 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002176
blueswir1db7b5422007-05-26 17:36:03 +00002177#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002178 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002179 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002180#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01002181 res = address_space_read(subpage->as, addr + subpage->base,
2182 attrs, buf, len);
2183 if (res) {
2184 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002185 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002186 switch (len) {
2187 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002188 *data = ldub_p(buf);
2189 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002190 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002191 *data = lduw_p(buf);
2192 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002193 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002194 *data = ldl_p(buf);
2195 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002196 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002197 *data = ldq_p(buf);
2198 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002199 default:
2200 abort();
2201 }
blueswir1db7b5422007-05-26 17:36:03 +00002202}
2203
Peter Maydellf25a49e2015-04-26 16:49:24 +01002204static MemTxResult subpage_write(void *opaque, hwaddr addr,
2205 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002206{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002207 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002208 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002209
blueswir1db7b5422007-05-26 17:36:03 +00002210#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002211 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002212 " value %"PRIx64"\n",
2213 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002214#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002215 switch (len) {
2216 case 1:
2217 stb_p(buf, value);
2218 break;
2219 case 2:
2220 stw_p(buf, value);
2221 break;
2222 case 4:
2223 stl_p(buf, value);
2224 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002225 case 8:
2226 stq_p(buf, value);
2227 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002228 default:
2229 abort();
2230 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002231 return address_space_write(subpage->as, addr + subpage->base,
2232 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002233}
2234
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002235static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002236 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002237{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002238 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002239#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002240 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002241 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002242#endif
2243
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002244 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002245 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002246}
2247
Avi Kivity70c68e42012-01-02 12:32:48 +02002248static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002249 .read_with_attrs = subpage_read,
2250 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002251 .impl.min_access_size = 1,
2252 .impl.max_access_size = 8,
2253 .valid.min_access_size = 1,
2254 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002255 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002256 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002257};
2258
Anthony Liguoric227f092009-10-01 16:12:16 -05002259static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002260 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002261{
2262 int idx, eidx;
2263
2264 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2265 return -1;
2266 idx = SUBPAGE_IDX(start);
2267 eidx = SUBPAGE_IDX(end);
2268#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002269 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2270 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002271#endif
blueswir1db7b5422007-05-26 17:36:03 +00002272 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002273 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002274 }
2275
2276 return 0;
2277}
2278
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002279static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002280{
Anthony Liguoric227f092009-10-01 16:12:16 -05002281 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002282
Anthony Liguori7267c092011-08-20 22:09:37 -05002283 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002284
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002285 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002286 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002287 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002288 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002289 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002290#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002291 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2292 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002293#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002294 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002295
2296 return mmio;
2297}
2298
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002299static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2300 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002301{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002302 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002303 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002304 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002305 .mr = mr,
2306 .offset_within_address_space = 0,
2307 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002308 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002309 };
2310
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002311 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002312}
2313
Peter Maydella54c87b2016-01-21 14:15:05 +00002314MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002315{
Peter Maydella54c87b2016-01-21 14:15:05 +00002316 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2317 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002318 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002319 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002320
2321 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002322}
2323
Avi Kivitye9179ce2009-06-14 11:38:52 +03002324static void io_mem_init(void)
2325{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002326 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002327 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002328 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002329 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002330 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002331 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002332 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002333}
2334
Avi Kivityac1970f2012-10-03 16:22:53 +02002335static void mem_begin(MemoryListener *listener)
2336{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002337 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002338 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2339 uint16_t n;
2340
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002341 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002342 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002343 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002344 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002345 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002346 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002347 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002348 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002349
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002350 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002351 d->as = as;
2352 as->next_dispatch = d;
2353}
2354
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002355static void address_space_dispatch_free(AddressSpaceDispatch *d)
2356{
2357 phys_sections_free(&d->map);
2358 g_free(d);
2359}
2360
Paolo Bonzini00752702013-05-29 12:13:54 +02002361static void mem_commit(MemoryListener *listener)
2362{
2363 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002364 AddressSpaceDispatch *cur = as->dispatch;
2365 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002366
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002367 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002368
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002369 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002370 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002371 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002372 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002373}
2374
Avi Kivity1d711482012-10-02 18:54:45 +02002375static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002376{
Peter Maydell32857f42015-10-01 15:29:50 +01002377 CPUAddressSpace *cpuas;
2378 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002379
2380 /* since each CPU stores ram addresses in its TLB cache, we must
2381 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002382 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2383 cpu_reloading_memory_map();
2384 /* The CPU and TLB are protected by the iothread lock.
2385 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2386 * may have split the RCU critical section.
2387 */
2388 d = atomic_rcu_read(&cpuas->as->dispatch);
2389 cpuas->memory_dispatch = d;
2390 tlb_flush(cpuas->cpu, 1);
Avi Kivity50c1e142012-02-08 21:36:02 +02002391}
2392
Avi Kivityac1970f2012-10-03 16:22:53 +02002393void address_space_init_dispatch(AddressSpace *as)
2394{
Paolo Bonzini00752702013-05-29 12:13:54 +02002395 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002396 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002397 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002398 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002399 .region_add = mem_add,
2400 .region_nop = mem_add,
2401 .priority = 0,
2402 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002403 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002404}
2405
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002406void address_space_unregister(AddressSpace *as)
2407{
2408 memory_listener_unregister(&as->dispatch_listener);
2409}
2410
Avi Kivity83f3c252012-10-07 12:59:55 +02002411void address_space_destroy_dispatch(AddressSpace *as)
2412{
2413 AddressSpaceDispatch *d = as->dispatch;
2414
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002415 atomic_rcu_set(&as->dispatch, NULL);
2416 if (d) {
2417 call_rcu(d, address_space_dispatch_free, rcu);
2418 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002419}
2420
Avi Kivity62152b82011-07-26 14:26:14 +03002421static void memory_map_init(void)
2422{
Anthony Liguori7267c092011-08-20 22:09:37 -05002423 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002424
Paolo Bonzini57271d62013-11-07 17:14:37 +01002425 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002426 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002427
Anthony Liguori7267c092011-08-20 22:09:37 -05002428 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002429 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2430 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002431 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002432}
2433
2434MemoryRegion *get_system_memory(void)
2435{
2436 return system_memory;
2437}
2438
Avi Kivity309cb472011-08-08 16:09:03 +03002439MemoryRegion *get_system_io(void)
2440{
2441 return system_io;
2442}
2443
pbrooke2eef172008-06-08 01:09:01 +00002444#endif /* !defined(CONFIG_USER_ONLY) */
2445
bellard13eb76e2004-01-24 15:23:36 +00002446/* physical memory access (slow version, mainly for debug) */
2447#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002448int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002449 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002450{
2451 int l, flags;
2452 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002453 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002454
2455 while (len > 0) {
2456 page = addr & TARGET_PAGE_MASK;
2457 l = (page + TARGET_PAGE_SIZE) - addr;
2458 if (l > len)
2459 l = len;
2460 flags = page_get_flags(page);
2461 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002462 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002463 if (is_write) {
2464 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002465 return -1;
bellard579a97f2007-11-11 14:26:47 +00002466 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002467 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002468 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002469 memcpy(p, buf, l);
2470 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002471 } else {
2472 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002473 return -1;
bellard579a97f2007-11-11 14:26:47 +00002474 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002475 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002476 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002477 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002478 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002479 }
2480 len -= l;
2481 buf += l;
2482 addr += l;
2483 }
Paul Brooka68fe892010-03-01 00:08:59 +00002484 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002485}
bellard8df1cd02005-01-28 22:37:22 +00002486
bellard13eb76e2004-01-24 15:23:36 +00002487#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002488
Paolo Bonzini845b6212015-03-23 11:45:53 +01002489static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002490 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002491{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002492 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
2493 /* No early return if dirty_log_mask is or becomes 0, because
2494 * cpu_physical_memory_set_dirty_range will still call
2495 * xen_modified_memory.
2496 */
2497 if (dirty_log_mask) {
2498 dirty_log_mask =
2499 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002500 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002501 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
2502 tb_invalidate_phys_range(addr, addr + length);
2503 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2504 }
2505 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002506}
2507
Richard Henderson23326162013-07-08 14:55:59 -07002508static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002509{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002510 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002511
2512 /* Regions are assumed to support 1-4 byte accesses unless
2513 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002514 if (access_size_max == 0) {
2515 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002516 }
Richard Henderson23326162013-07-08 14:55:59 -07002517
2518 /* Bound the maximum access by the alignment of the address. */
2519 if (!mr->ops->impl.unaligned) {
2520 unsigned align_size_max = addr & -addr;
2521 if (align_size_max != 0 && align_size_max < access_size_max) {
2522 access_size_max = align_size_max;
2523 }
2524 }
2525
2526 /* Don't attempt accesses larger than the maximum. */
2527 if (l > access_size_max) {
2528 l = access_size_max;
2529 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01002530 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07002531
2532 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002533}
2534
Jan Kiszka4840f102015-06-18 18:47:22 +02002535static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02002536{
Jan Kiszka4840f102015-06-18 18:47:22 +02002537 bool unlocked = !qemu_mutex_iothread_locked();
2538 bool release_lock = false;
2539
2540 if (unlocked && mr->global_locking) {
2541 qemu_mutex_lock_iothread();
2542 unlocked = false;
2543 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002544 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002545 if (mr->flush_coalesced_mmio) {
2546 if (unlocked) {
2547 qemu_mutex_lock_iothread();
2548 }
2549 qemu_flush_coalesced_mmio_buffer();
2550 if (unlocked) {
2551 qemu_mutex_unlock_iothread();
2552 }
2553 }
2554
2555 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002556}
2557
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002558/* Called within RCU critical section. */
2559static MemTxResult address_space_write_continue(AddressSpace *as, hwaddr addr,
2560 MemTxAttrs attrs,
2561 const uint8_t *buf,
2562 int len, hwaddr addr1,
2563 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00002564{
bellard13eb76e2004-01-24 15:23:36 +00002565 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002566 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01002567 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02002568 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00002569
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002570 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002571 if (!memory_access_is_direct(mr, true)) {
2572 release_lock |= prepare_mmio_access(mr);
2573 l = memory_access_size(mr, l, addr1);
2574 /* XXX: could force current_cpu to NULL to avoid
2575 potential bugs */
2576 switch (l) {
2577 case 8:
2578 /* 64 bit write access */
2579 val = ldq_p(buf);
2580 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2581 attrs);
2582 break;
2583 case 4:
2584 /* 32 bit write access */
2585 val = ldl_p(buf);
2586 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2587 attrs);
2588 break;
2589 case 2:
2590 /* 16 bit write access */
2591 val = lduw_p(buf);
2592 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2593 attrs);
2594 break;
2595 case 1:
2596 /* 8 bit write access */
2597 val = ldub_p(buf);
2598 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2599 attrs);
2600 break;
2601 default:
2602 abort();
bellard13eb76e2004-01-24 15:23:36 +00002603 }
2604 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002605 addr1 += memory_region_get_ram_addr(mr);
2606 /* RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08002607 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002608 memcpy(ptr, buf, l);
2609 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002610 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002611
2612 if (release_lock) {
2613 qemu_mutex_unlock_iothread();
2614 release_lock = false;
2615 }
2616
bellard13eb76e2004-01-24 15:23:36 +00002617 len -= l;
2618 buf += l;
2619 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002620
2621 if (!len) {
2622 break;
2623 }
2624
2625 l = len;
2626 mr = address_space_translate(as, addr, &addr1, &l, true);
bellard13eb76e2004-01-24 15:23:36 +00002627 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002628
Peter Maydell3b643492015-04-26 16:49:23 +01002629 return result;
bellard13eb76e2004-01-24 15:23:36 +00002630}
bellard8df1cd02005-01-28 22:37:22 +00002631
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002632MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2633 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002634{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002635 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002636 hwaddr addr1;
2637 MemoryRegion *mr;
2638 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002639
2640 if (len > 0) {
2641 rcu_read_lock();
2642 l = len;
2643 mr = address_space_translate(as, addr, &addr1, &l, true);
2644 result = address_space_write_continue(as, addr, attrs, buf, len,
2645 addr1, l, mr);
2646 rcu_read_unlock();
2647 }
2648
2649 return result;
2650}
2651
2652/* Called within RCU critical section. */
2653MemTxResult address_space_read_continue(AddressSpace *as, hwaddr addr,
2654 MemTxAttrs attrs, uint8_t *buf,
2655 int len, hwaddr addr1, hwaddr l,
2656 MemoryRegion *mr)
2657{
2658 uint8_t *ptr;
2659 uint64_t val;
2660 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002661 bool release_lock = false;
2662
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002663 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002664 if (!memory_access_is_direct(mr, false)) {
2665 /* I/O case */
2666 release_lock |= prepare_mmio_access(mr);
2667 l = memory_access_size(mr, l, addr1);
2668 switch (l) {
2669 case 8:
2670 /* 64 bit read access */
2671 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2672 attrs);
2673 stq_p(buf, val);
2674 break;
2675 case 4:
2676 /* 32 bit read access */
2677 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2678 attrs);
2679 stl_p(buf, val);
2680 break;
2681 case 2:
2682 /* 16 bit read access */
2683 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2684 attrs);
2685 stw_p(buf, val);
2686 break;
2687 case 1:
2688 /* 8 bit read access */
2689 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2690 attrs);
2691 stb_p(buf, val);
2692 break;
2693 default:
2694 abort();
2695 }
2696 } else {
2697 /* RAM case */
Fam Zheng8e41fb62016-03-01 14:18:21 +08002698 ptr = qemu_get_ram_ptr(mr->ram_block,
2699 memory_region_get_ram_addr(mr) + addr1);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002700 memcpy(buf, ptr, l);
2701 }
2702
2703 if (release_lock) {
2704 qemu_mutex_unlock_iothread();
2705 release_lock = false;
2706 }
2707
2708 len -= l;
2709 buf += l;
2710 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002711
2712 if (!len) {
2713 break;
2714 }
2715
2716 l = len;
2717 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002718 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002719
2720 return result;
2721}
2722
Paolo Bonzini3cc8f882015-12-09 10:34:13 +01002723MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
2724 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002725{
2726 hwaddr l;
2727 hwaddr addr1;
2728 MemoryRegion *mr;
2729 MemTxResult result = MEMTX_OK;
2730
2731 if (len > 0) {
2732 rcu_read_lock();
2733 l = len;
2734 mr = address_space_translate(as, addr, &addr1, &l, false);
2735 result = address_space_read_continue(as, addr, attrs, buf, len,
2736 addr1, l, mr);
2737 rcu_read_unlock();
2738 }
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002739
2740 return result;
Avi Kivityac1970f2012-10-03 16:22:53 +02002741}
2742
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002743MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2744 uint8_t *buf, int len, bool is_write)
2745{
2746 if (is_write) {
2747 return address_space_write(as, addr, attrs, (uint8_t *)buf, len);
2748 } else {
2749 return address_space_read(as, addr, attrs, (uint8_t *)buf, len);
2750 }
2751}
Avi Kivityac1970f2012-10-03 16:22:53 +02002752
Avi Kivitya8170e52012-10-23 12:30:10 +02002753void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002754 int len, int is_write)
2755{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002756 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2757 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002758}
2759
Alexander Graf582b55a2013-12-11 14:17:44 +01002760enum write_rom_type {
2761 WRITE_DATA,
2762 FLUSH_CACHE,
2763};
2764
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002765static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002766 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002767{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002768 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002769 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002770 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002771 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002772
Paolo Bonzini41063e12015-03-18 14:21:43 +01002773 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002774 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002775 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002776 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002777
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002778 if (!(memory_region_is_ram(mr) ||
2779 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02002780 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002781 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002782 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002783 /* ROM/RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08002784 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002785 switch (type) {
2786 case WRITE_DATA:
2787 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002788 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002789 break;
2790 case FLUSH_CACHE:
2791 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2792 break;
2793 }
bellardd0ecd2a2006-04-23 17:14:48 +00002794 }
2795 len -= l;
2796 buf += l;
2797 addr += l;
2798 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002799 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002800}
2801
Alexander Graf582b55a2013-12-11 14:17:44 +01002802/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002803void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002804 const uint8_t *buf, int len)
2805{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002806 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002807}
2808
2809void cpu_flush_icache_range(hwaddr start, int len)
2810{
2811 /*
2812 * This function should do the same thing as an icache flush that was
2813 * triggered from within the guest. For TCG we are always cache coherent,
2814 * so there is no need to flush anything. For KVM / Xen we need to flush
2815 * the host's instruction cache at least.
2816 */
2817 if (tcg_enabled()) {
2818 return;
2819 }
2820
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002821 cpu_physical_memory_write_rom_internal(&address_space_memory,
2822 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002823}
2824
aliguori6d16c2f2009-01-22 16:59:11 +00002825typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002826 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002827 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002828 hwaddr addr;
2829 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002830 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002831} BounceBuffer;
2832
2833static BounceBuffer bounce;
2834
aliguoriba223c22009-01-22 16:59:16 +00002835typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002836 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002837 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002838} MapClient;
2839
Fam Zheng38e047b2015-03-16 17:03:35 +08002840QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002841static QLIST_HEAD(map_client_list, MapClient) map_client_list
2842 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002843
Fam Zhenge95205e2015-03-16 17:03:37 +08002844static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002845{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002846 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002847 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002848}
2849
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002850static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002851{
2852 MapClient *client;
2853
Blue Swirl72cf2d42009-09-12 07:36:22 +00002854 while (!QLIST_EMPTY(&map_client_list)) {
2855 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002856 qemu_bh_schedule(client->bh);
2857 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002858 }
2859}
2860
Fam Zhenge95205e2015-03-16 17:03:37 +08002861void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002862{
2863 MapClient *client = g_malloc(sizeof(*client));
2864
Fam Zheng38e047b2015-03-16 17:03:35 +08002865 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002866 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002867 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002868 if (!atomic_read(&bounce.in_use)) {
2869 cpu_notify_map_clients_locked();
2870 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002871 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002872}
2873
Fam Zheng38e047b2015-03-16 17:03:35 +08002874void cpu_exec_init_all(void)
2875{
2876 qemu_mutex_init(&ram_list.mutex);
Fam Zheng38e047b2015-03-16 17:03:35 +08002877 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01002878 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08002879 qemu_mutex_init(&map_client_list_lock);
2880}
2881
Fam Zhenge95205e2015-03-16 17:03:37 +08002882void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002883{
Fam Zhenge95205e2015-03-16 17:03:37 +08002884 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002885
Fam Zhenge95205e2015-03-16 17:03:37 +08002886 qemu_mutex_lock(&map_client_list_lock);
2887 QLIST_FOREACH(client, &map_client_list, link) {
2888 if (client->bh == bh) {
2889 cpu_unregister_map_client_do(client);
2890 break;
2891 }
2892 }
2893 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002894}
2895
2896static void cpu_notify_map_clients(void)
2897{
Fam Zheng38e047b2015-03-16 17:03:35 +08002898 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002899 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002900 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002901}
2902
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002903bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2904{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002905 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002906 hwaddr l, xlat;
2907
Paolo Bonzini41063e12015-03-18 14:21:43 +01002908 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002909 while (len > 0) {
2910 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002911 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2912 if (!memory_access_is_direct(mr, is_write)) {
2913 l = memory_access_size(mr, l, addr);
2914 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002915 return false;
2916 }
2917 }
2918
2919 len -= l;
2920 addr += l;
2921 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002922 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002923 return true;
2924}
2925
aliguori6d16c2f2009-01-22 16:59:11 +00002926/* Map a physical memory region into a host virtual address.
2927 * May map a subset of the requested range, given by and returned in *plen.
2928 * May return NULL if resources needed to perform the mapping are exhausted.
2929 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002930 * Use cpu_register_map_client() to know when retrying the map operation is
2931 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002932 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002933void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002934 hwaddr addr,
2935 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002936 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002937{
Avi Kivitya8170e52012-10-23 12:30:10 +02002938 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002939 hwaddr done = 0;
2940 hwaddr l, xlat, base;
2941 MemoryRegion *mr, *this_mr;
2942 ram_addr_t raddr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002943 void *ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002944
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002945 if (len == 0) {
2946 return NULL;
2947 }
aliguori6d16c2f2009-01-22 16:59:11 +00002948
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002949 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002950 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002951 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002952
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002953 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002954 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002955 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002956 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002957 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002958 /* Avoid unbounded allocations */
2959 l = MIN(l, TARGET_PAGE_SIZE);
2960 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002961 bounce.addr = addr;
2962 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002963
2964 memory_region_ref(mr);
2965 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002966 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002967 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2968 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002969 }
aliguori6d16c2f2009-01-22 16:59:11 +00002970
Paolo Bonzini41063e12015-03-18 14:21:43 +01002971 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002972 *plen = l;
2973 return bounce.buffer;
2974 }
2975
2976 base = xlat;
2977 raddr = memory_region_get_ram_addr(mr);
2978
2979 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002980 len -= l;
2981 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002982 done += l;
2983 if (len == 0) {
2984 break;
2985 }
2986
2987 l = len;
2988 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2989 if (this_mr != mr || xlat != base + done) {
2990 break;
2991 }
aliguori6d16c2f2009-01-22 16:59:11 +00002992 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002993
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002994 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002995 *plen = done;
Gonglei3655cb92016-02-20 10:35:20 +08002996 ptr = qemu_ram_ptr_length(mr->ram_block, raddr + base, plen);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002997 rcu_read_unlock();
2998
2999 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003000}
3001
Avi Kivityac1970f2012-10-03 16:22:53 +02003002/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003003 * Will also mark the memory as dirty if is_write == 1. access_len gives
3004 * the amount of memory that was actually read or written by the caller.
3005 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003006void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3007 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003008{
3009 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003010 MemoryRegion *mr;
3011 ram_addr_t addr1;
3012
3013 mr = qemu_ram_addr_from_host(buffer, &addr1);
3014 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003015 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003016 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003017 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003018 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003019 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003020 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003021 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003022 return;
3023 }
3024 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003025 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3026 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003027 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003028 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003029 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003030 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003031 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003032 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003033}
bellardd0ecd2a2006-04-23 17:14:48 +00003034
Avi Kivitya8170e52012-10-23 12:30:10 +02003035void *cpu_physical_memory_map(hwaddr addr,
3036 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003037 int is_write)
3038{
3039 return address_space_map(&address_space_memory, addr, plen, is_write);
3040}
3041
Avi Kivitya8170e52012-10-23 12:30:10 +02003042void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3043 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003044{
3045 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3046}
3047
bellard8df1cd02005-01-28 22:37:22 +00003048/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003049static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
3050 MemTxAttrs attrs,
3051 MemTxResult *result,
3052 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003053{
bellard8df1cd02005-01-28 22:37:22 +00003054 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003055 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003056 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003057 hwaddr l = 4;
3058 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003059 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003060 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003061
Paolo Bonzini41063e12015-03-18 14:21:43 +01003062 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003063 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003064 if (l < 4 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003065 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003066
bellard8df1cd02005-01-28 22:37:22 +00003067 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003068 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003069#if defined(TARGET_WORDS_BIGENDIAN)
3070 if (endian == DEVICE_LITTLE_ENDIAN) {
3071 val = bswap32(val);
3072 }
3073#else
3074 if (endian == DEVICE_BIG_ENDIAN) {
3075 val = bswap32(val);
3076 }
3077#endif
bellard8df1cd02005-01-28 22:37:22 +00003078 } else {
3079 /* RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08003080 ptr = qemu_get_ram_ptr(mr->ram_block,
Paolo Bonzinie4e69792016-03-01 10:44:50 +01003081 memory_region_get_ram_addr(mr) + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003082 switch (endian) {
3083 case DEVICE_LITTLE_ENDIAN:
3084 val = ldl_le_p(ptr);
3085 break;
3086 case DEVICE_BIG_ENDIAN:
3087 val = ldl_be_p(ptr);
3088 break;
3089 default:
3090 val = ldl_p(ptr);
3091 break;
3092 }
Peter Maydell50013112015-04-26 16:49:24 +01003093 r = MEMTX_OK;
3094 }
3095 if (result) {
3096 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003097 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003098 if (release_lock) {
3099 qemu_mutex_unlock_iothread();
3100 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003101 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003102 return val;
3103}
3104
Peter Maydell50013112015-04-26 16:49:24 +01003105uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
3106 MemTxAttrs attrs, MemTxResult *result)
3107{
3108 return address_space_ldl_internal(as, addr, attrs, result,
3109 DEVICE_NATIVE_ENDIAN);
3110}
3111
3112uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
3113 MemTxAttrs attrs, MemTxResult *result)
3114{
3115 return address_space_ldl_internal(as, addr, attrs, result,
3116 DEVICE_LITTLE_ENDIAN);
3117}
3118
3119uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
3120 MemTxAttrs attrs, MemTxResult *result)
3121{
3122 return address_space_ldl_internal(as, addr, attrs, result,
3123 DEVICE_BIG_ENDIAN);
3124}
3125
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003126uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003127{
Peter Maydell50013112015-04-26 16:49:24 +01003128 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003129}
3130
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003131uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003132{
Peter Maydell50013112015-04-26 16:49:24 +01003133 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003134}
3135
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003136uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003137{
Peter Maydell50013112015-04-26 16:49:24 +01003138 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003139}
3140
bellard84b7b8e2005-11-28 21:19:04 +00003141/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003142static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
3143 MemTxAttrs attrs,
3144 MemTxResult *result,
3145 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003146{
bellard84b7b8e2005-11-28 21:19:04 +00003147 uint8_t *ptr;
3148 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003149 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003150 hwaddr l = 8;
3151 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003152 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003153 bool release_lock = false;
bellard84b7b8e2005-11-28 21:19:04 +00003154
Paolo Bonzini41063e12015-03-18 14:21:43 +01003155 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003156 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003157 false);
3158 if (l < 8 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003159 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003160
bellard84b7b8e2005-11-28 21:19:04 +00003161 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003162 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02003163#if defined(TARGET_WORDS_BIGENDIAN)
3164 if (endian == DEVICE_LITTLE_ENDIAN) {
3165 val = bswap64(val);
3166 }
3167#else
3168 if (endian == DEVICE_BIG_ENDIAN) {
3169 val = bswap64(val);
3170 }
3171#endif
bellard84b7b8e2005-11-28 21:19:04 +00003172 } else {
3173 /* RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08003174 ptr = qemu_get_ram_ptr(mr->ram_block,
Paolo Bonzinie4e69792016-03-01 10:44:50 +01003175 memory_region_get_ram_addr(mr) + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003176 switch (endian) {
3177 case DEVICE_LITTLE_ENDIAN:
3178 val = ldq_le_p(ptr);
3179 break;
3180 case DEVICE_BIG_ENDIAN:
3181 val = ldq_be_p(ptr);
3182 break;
3183 default:
3184 val = ldq_p(ptr);
3185 break;
3186 }
Peter Maydell50013112015-04-26 16:49:24 +01003187 r = MEMTX_OK;
3188 }
3189 if (result) {
3190 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00003191 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003192 if (release_lock) {
3193 qemu_mutex_unlock_iothread();
3194 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003195 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00003196 return val;
3197}
3198
Peter Maydell50013112015-04-26 16:49:24 +01003199uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
3200 MemTxAttrs attrs, MemTxResult *result)
3201{
3202 return address_space_ldq_internal(as, addr, attrs, result,
3203 DEVICE_NATIVE_ENDIAN);
3204}
3205
3206uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
3207 MemTxAttrs attrs, MemTxResult *result)
3208{
3209 return address_space_ldq_internal(as, addr, attrs, result,
3210 DEVICE_LITTLE_ENDIAN);
3211}
3212
3213uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
3214 MemTxAttrs attrs, MemTxResult *result)
3215{
3216 return address_space_ldq_internal(as, addr, attrs, result,
3217 DEVICE_BIG_ENDIAN);
3218}
3219
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003220uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003221{
Peter Maydell50013112015-04-26 16:49:24 +01003222 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003223}
3224
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003225uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003226{
Peter Maydell50013112015-04-26 16:49:24 +01003227 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003228}
3229
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003230uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003231{
Peter Maydell50013112015-04-26 16:49:24 +01003232 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003233}
3234
bellardaab33092005-10-30 20:48:42 +00003235/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003236uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
3237 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003238{
3239 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01003240 MemTxResult r;
3241
3242 r = address_space_rw(as, addr, attrs, &val, 1, 0);
3243 if (result) {
3244 *result = r;
3245 }
bellardaab33092005-10-30 20:48:42 +00003246 return val;
3247}
3248
Peter Maydell50013112015-04-26 16:49:24 +01003249uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
3250{
3251 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
3252}
3253
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003254/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003255static inline uint32_t address_space_lduw_internal(AddressSpace *as,
3256 hwaddr addr,
3257 MemTxAttrs attrs,
3258 MemTxResult *result,
3259 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003260{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003261 uint8_t *ptr;
3262 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003263 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003264 hwaddr l = 2;
3265 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003266 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003267 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003268
Paolo Bonzini41063e12015-03-18 14:21:43 +01003269 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003270 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003271 false);
3272 if (l < 2 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003273 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003274
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003275 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003276 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003277#if defined(TARGET_WORDS_BIGENDIAN)
3278 if (endian == DEVICE_LITTLE_ENDIAN) {
3279 val = bswap16(val);
3280 }
3281#else
3282 if (endian == DEVICE_BIG_ENDIAN) {
3283 val = bswap16(val);
3284 }
3285#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003286 } else {
3287 /* RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08003288 ptr = qemu_get_ram_ptr(mr->ram_block,
Paolo Bonzinie4e69792016-03-01 10:44:50 +01003289 memory_region_get_ram_addr(mr) + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003290 switch (endian) {
3291 case DEVICE_LITTLE_ENDIAN:
3292 val = lduw_le_p(ptr);
3293 break;
3294 case DEVICE_BIG_ENDIAN:
3295 val = lduw_be_p(ptr);
3296 break;
3297 default:
3298 val = lduw_p(ptr);
3299 break;
3300 }
Peter Maydell50013112015-04-26 16:49:24 +01003301 r = MEMTX_OK;
3302 }
3303 if (result) {
3304 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003305 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003306 if (release_lock) {
3307 qemu_mutex_unlock_iothread();
3308 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003309 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003310 return val;
bellardaab33092005-10-30 20:48:42 +00003311}
3312
Peter Maydell50013112015-04-26 16:49:24 +01003313uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
3314 MemTxAttrs attrs, MemTxResult *result)
3315{
3316 return address_space_lduw_internal(as, addr, attrs, result,
3317 DEVICE_NATIVE_ENDIAN);
3318}
3319
3320uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
3321 MemTxAttrs attrs, MemTxResult *result)
3322{
3323 return address_space_lduw_internal(as, addr, attrs, result,
3324 DEVICE_LITTLE_ENDIAN);
3325}
3326
3327uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
3328 MemTxAttrs attrs, MemTxResult *result)
3329{
3330 return address_space_lduw_internal(as, addr, attrs, result,
3331 DEVICE_BIG_ENDIAN);
3332}
3333
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003334uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003335{
Peter Maydell50013112015-04-26 16:49:24 +01003336 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003337}
3338
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003339uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003340{
Peter Maydell50013112015-04-26 16:49:24 +01003341 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003342}
3343
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003344uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003345{
Peter Maydell50013112015-04-26 16:49:24 +01003346 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003347}
3348
bellard8df1cd02005-01-28 22:37:22 +00003349/* warning: addr must be aligned. The ram page is not masked as dirty
3350 and the code inside is not invalidated. It is useful if the dirty
3351 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01003352void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
3353 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00003354{
bellard8df1cd02005-01-28 22:37:22 +00003355 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003356 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003357 hwaddr l = 4;
3358 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003359 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003360 uint8_t dirty_log_mask;
Jan Kiszka4840f102015-06-18 18:47:22 +02003361 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003362
Paolo Bonzini41063e12015-03-18 14:21:43 +01003363 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003364 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003365 true);
3366 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003367 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003368
Peter Maydell50013112015-04-26 16:49:24 +01003369 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003370 } else {
Paolo Bonzinie4e69792016-03-01 10:44:50 +01003371 addr1 += memory_region_get_ram_addr(mr);
Gonglei3655cb92016-02-20 10:35:20 +08003372 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
bellard8df1cd02005-01-28 22:37:22 +00003373 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003374
Paolo Bonzini845b6212015-03-23 11:45:53 +01003375 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3376 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
Paolo Bonzini58d27072015-03-23 11:56:01 +01003377 cpu_physical_memory_set_dirty_range(addr1, 4, dirty_log_mask);
Peter Maydell50013112015-04-26 16:49:24 +01003378 r = MEMTX_OK;
3379 }
3380 if (result) {
3381 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003382 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003383 if (release_lock) {
3384 qemu_mutex_unlock_iothread();
3385 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003386 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003387}
3388
Peter Maydell50013112015-04-26 16:49:24 +01003389void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3390{
3391 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3392}
3393
bellard8df1cd02005-01-28 22:37:22 +00003394/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003395static inline void address_space_stl_internal(AddressSpace *as,
3396 hwaddr addr, uint32_t val,
3397 MemTxAttrs attrs,
3398 MemTxResult *result,
3399 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003400{
bellard8df1cd02005-01-28 22:37:22 +00003401 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003402 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003403 hwaddr l = 4;
3404 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003405 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003406 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003407
Paolo Bonzini41063e12015-03-18 14:21:43 +01003408 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003409 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003410 true);
3411 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003412 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003413
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003414#if defined(TARGET_WORDS_BIGENDIAN)
3415 if (endian == DEVICE_LITTLE_ENDIAN) {
3416 val = bswap32(val);
3417 }
3418#else
3419 if (endian == DEVICE_BIG_ENDIAN) {
3420 val = bswap32(val);
3421 }
3422#endif
Peter Maydell50013112015-04-26 16:49:24 +01003423 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003424 } else {
bellard8df1cd02005-01-28 22:37:22 +00003425 /* RAM case */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01003426 addr1 += memory_region_get_ram_addr(mr);
Gonglei3655cb92016-02-20 10:35:20 +08003427 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003428 switch (endian) {
3429 case DEVICE_LITTLE_ENDIAN:
3430 stl_le_p(ptr, val);
3431 break;
3432 case DEVICE_BIG_ENDIAN:
3433 stl_be_p(ptr, val);
3434 break;
3435 default:
3436 stl_p(ptr, val);
3437 break;
3438 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003439 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003440 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003441 }
Peter Maydell50013112015-04-26 16:49:24 +01003442 if (result) {
3443 *result = r;
3444 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003445 if (release_lock) {
3446 qemu_mutex_unlock_iothread();
3447 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003448 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003449}
3450
3451void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3452 MemTxAttrs attrs, MemTxResult *result)
3453{
3454 address_space_stl_internal(as, addr, val, attrs, result,
3455 DEVICE_NATIVE_ENDIAN);
3456}
3457
3458void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3459 MemTxAttrs attrs, MemTxResult *result)
3460{
3461 address_space_stl_internal(as, addr, val, attrs, result,
3462 DEVICE_LITTLE_ENDIAN);
3463}
3464
3465void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3466 MemTxAttrs attrs, MemTxResult *result)
3467{
3468 address_space_stl_internal(as, addr, val, attrs, result,
3469 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003470}
3471
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003472void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003473{
Peter Maydell50013112015-04-26 16:49:24 +01003474 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003475}
3476
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003477void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003478{
Peter Maydell50013112015-04-26 16:49:24 +01003479 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003480}
3481
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003482void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003483{
Peter Maydell50013112015-04-26 16:49:24 +01003484 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003485}
3486
bellardaab33092005-10-30 20:48:42 +00003487/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003488void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3489 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003490{
3491 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003492 MemTxResult r;
3493
3494 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3495 if (result) {
3496 *result = r;
3497 }
3498}
3499
3500void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3501{
3502 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003503}
3504
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003505/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003506static inline void address_space_stw_internal(AddressSpace *as,
3507 hwaddr addr, uint32_t val,
3508 MemTxAttrs attrs,
3509 MemTxResult *result,
3510 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003511{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003512 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003513 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003514 hwaddr l = 2;
3515 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003516 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003517 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003518
Paolo Bonzini41063e12015-03-18 14:21:43 +01003519 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003520 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003521 if (l < 2 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003522 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003523
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003524#if defined(TARGET_WORDS_BIGENDIAN)
3525 if (endian == DEVICE_LITTLE_ENDIAN) {
3526 val = bswap16(val);
3527 }
3528#else
3529 if (endian == DEVICE_BIG_ENDIAN) {
3530 val = bswap16(val);
3531 }
3532#endif
Peter Maydell50013112015-04-26 16:49:24 +01003533 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003534 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003535 /* RAM case */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01003536 addr1 += memory_region_get_ram_addr(mr);
Gonglei3655cb92016-02-20 10:35:20 +08003537 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003538 switch (endian) {
3539 case DEVICE_LITTLE_ENDIAN:
3540 stw_le_p(ptr, val);
3541 break;
3542 case DEVICE_BIG_ENDIAN:
3543 stw_be_p(ptr, val);
3544 break;
3545 default:
3546 stw_p(ptr, val);
3547 break;
3548 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003549 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003550 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003551 }
Peter Maydell50013112015-04-26 16:49:24 +01003552 if (result) {
3553 *result = r;
3554 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003555 if (release_lock) {
3556 qemu_mutex_unlock_iothread();
3557 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003558 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003559}
3560
3561void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3562 MemTxAttrs attrs, MemTxResult *result)
3563{
3564 address_space_stw_internal(as, addr, val, attrs, result,
3565 DEVICE_NATIVE_ENDIAN);
3566}
3567
3568void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3569 MemTxAttrs attrs, MemTxResult *result)
3570{
3571 address_space_stw_internal(as, addr, val, attrs, result,
3572 DEVICE_LITTLE_ENDIAN);
3573}
3574
3575void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3576 MemTxAttrs attrs, MemTxResult *result)
3577{
3578 address_space_stw_internal(as, addr, val, attrs, result,
3579 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003580}
3581
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003582void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003583{
Peter Maydell50013112015-04-26 16:49:24 +01003584 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003585}
3586
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003587void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003588{
Peter Maydell50013112015-04-26 16:49:24 +01003589 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003590}
3591
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003592void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003593{
Peter Maydell50013112015-04-26 16:49:24 +01003594 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003595}
3596
bellardaab33092005-10-30 20:48:42 +00003597/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003598void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3599 MemTxAttrs attrs, MemTxResult *result)
3600{
3601 MemTxResult r;
3602 val = tswap64(val);
3603 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3604 if (result) {
3605 *result = r;
3606 }
3607}
3608
3609void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3610 MemTxAttrs attrs, MemTxResult *result)
3611{
3612 MemTxResult r;
3613 val = cpu_to_le64(val);
3614 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3615 if (result) {
3616 *result = r;
3617 }
3618}
3619void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3620 MemTxAttrs attrs, MemTxResult *result)
3621{
3622 MemTxResult r;
3623 val = cpu_to_be64(val);
3624 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3625 if (result) {
3626 *result = r;
3627 }
3628}
3629
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003630void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003631{
Peter Maydell50013112015-04-26 16:49:24 +01003632 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003633}
3634
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003635void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003636{
Peter Maydell50013112015-04-26 16:49:24 +01003637 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003638}
3639
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003640void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003641{
Peter Maydell50013112015-04-26 16:49:24 +01003642 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003643}
3644
aliguori5e2972f2009-03-28 17:51:36 +00003645/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003646int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003647 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003648{
3649 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003650 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003651 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003652
3653 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003654 int asidx;
3655 MemTxAttrs attrs;
3656
bellard13eb76e2004-01-24 15:23:36 +00003657 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003658 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3659 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003660 /* if no physical page mapped, return an error */
3661 if (phys_addr == -1)
3662 return -1;
3663 l = (page + TARGET_PAGE_SIZE) - addr;
3664 if (l > len)
3665 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003666 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003667 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003668 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3669 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003670 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003671 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3672 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003673 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003674 }
bellard13eb76e2004-01-24 15:23:36 +00003675 len -= l;
3676 buf += l;
3677 addr += l;
3678 }
3679 return 0;
3680}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003681
3682/*
3683 * Allows code that needs to deal with migration bitmaps etc to still be built
3684 * target independent.
3685 */
3686size_t qemu_target_page_bits(void)
3687{
3688 return TARGET_PAGE_BITS;
3689}
3690
Paul Brooka68fe892010-03-01 00:08:59 +00003691#endif
bellard13eb76e2004-01-24 15:23:36 +00003692
Blue Swirl8e4a4242013-01-06 18:30:17 +00003693/*
3694 * A helper function for the _utterly broken_ virtio device model to find out if
3695 * it's running on a big endian machine. Don't do this at home kids!
3696 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003697bool target_words_bigendian(void);
3698bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003699{
3700#if defined(TARGET_WORDS_BIGENDIAN)
3701 return true;
3702#else
3703 return false;
3704#endif
3705}
3706
Wen Congyang76f35532012-05-07 12:04:18 +08003707#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003708bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003709{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003710 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003711 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003712 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003713
Paolo Bonzini41063e12015-03-18 14:21:43 +01003714 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003715 mr = address_space_translate(&address_space_memory,
3716 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003717
Paolo Bonzini41063e12015-03-18 14:21:43 +01003718 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3719 rcu_read_unlock();
3720 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003721}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003722
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003723int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003724{
3725 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003726 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003727
Mike Day0dc3f442013-09-05 14:41:35 -04003728 rcu_read_lock();
3729 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003730 ret = func(block->idstr, block->host, block->offset,
3731 block->used_length, opaque);
3732 if (ret) {
3733 break;
3734 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003735 }
Mike Day0dc3f442013-09-05 14:41:35 -04003736 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003737 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003738}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003739#endif