blob: fe137bd725c2fd2ca4f5d79ad51d397d17265709 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010031#endif
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060032#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010033#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010034#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020035#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010036#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010037#include "qemu/timer.h"
38#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020039#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010041#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010042#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000043#if defined(CONFIG_USER_ONLY)
44#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010045#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010046#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010047#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000048#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010049#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040050#include "qemu/rcu_queue.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000052#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000053
Paolo Bonzini022c62c2012-12-17 18:19:49 +010054#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020055#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020056
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020057#include "qemu/range.h"
58
blueswir1db7b5422007-05-26 17:36:03 +000059//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000060
pbrook99773bd2006-04-16 15:14:59 +000061#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040062/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
63 * are protected by the ramlist lock.
64 */
Mike Day0d53d9f2015-01-21 13:45:24 +010065RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030066
67static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030068static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030069
Avi Kivityf6790af2012-10-02 20:13:51 +020070AddressSpace address_space_io;
71AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020072
Paolo Bonzini0844e002013-05-24 14:37:28 +020073MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020074static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020075
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080076/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
77#define RAM_PREALLOC (1 << 0)
78
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080079/* RAM is mmap-ed with MAP_SHARED */
80#define RAM_SHARED (1 << 1)
81
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020082/* Only a portion of RAM (used_length) is actually used, and migrated.
83 * This used_length size can change across reboots.
84 */
85#define RAM_RESIZEABLE (1 << 2)
86
pbrooke2eef172008-06-08 01:09:01 +000087#endif
bellard9fa3e852004-01-04 18:06:42 +000088
Andreas Färberbdc44642013-06-24 23:50:24 +020089struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000090/* current CPU in the current thread. It is only valid inside
91 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020092DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000093/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000094 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000095 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010096int use_icount;
bellard6a00d602005-11-21 23:25:50 +000097
pbrooke2eef172008-06-08 01:09:01 +000098#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020099
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200100typedef struct PhysPageEntry PhysPageEntry;
101
102struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200103 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200104 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200105 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200106 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200107};
108
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200109#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
110
Paolo Bonzini03f49952013-11-07 17:14:36 +0100111/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100112#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100113
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200114#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100115#define P_L2_SIZE (1 << P_L2_BITS)
116
117#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
118
119typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200120
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200121typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100122 struct rcu_head rcu;
123
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200124 unsigned sections_nb;
125 unsigned sections_nb_alloc;
126 unsigned nodes_nb;
127 unsigned nodes_nb_alloc;
128 Node *nodes;
129 MemoryRegionSection *sections;
130} PhysPageMap;
131
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200132struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100133 struct rcu_head rcu;
134
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200135 /* This is a multi-level map on the physical address space.
136 * The bottom level has pointers to MemoryRegionSections.
137 */
138 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200139 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200140 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200141};
142
Jan Kiszka90260c62013-05-26 21:46:51 +0200143#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
144typedef struct subpage_t {
145 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200146 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200147 hwaddr base;
148 uint16_t sub_section[TARGET_PAGE_SIZE];
149} subpage_t;
150
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200151#define PHYS_SECTION_UNASSIGNED 0
152#define PHYS_SECTION_NOTDIRTY 1
153#define PHYS_SECTION_ROM 2
154#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200155
pbrooke2eef172008-06-08 01:09:01 +0000156static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300157static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000158static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000159
Avi Kivity1ec9b902012-01-02 12:47:48 +0200160static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000161#endif
bellard54936002003-05-13 00:25:15 +0000162
Paul Brook6d9a1302010-02-28 23:55:53 +0000163#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200164
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200165static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200166{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200167 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
168 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
169 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
170 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200171 }
172}
173
Paolo Bonzinidb946042015-05-21 15:12:29 +0200174static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200175{
176 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200177 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200178 PhysPageEntry e;
179 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200180
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200181 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200182 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200183 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200184 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200185
186 e.skip = leaf ? 0 : 1;
187 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100188 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200189 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200190 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200191 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200192}
193
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200194static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
195 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200196 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200197{
198 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100199 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200200
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200201 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200202 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200203 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200204 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100205 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200206
Paolo Bonzini03f49952013-11-07 17:14:36 +0100207 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200208 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200209 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200210 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200211 *index += step;
212 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200213 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200214 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200215 }
216 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200217 }
218}
219
Avi Kivityac1970f2012-10-03 16:22:53 +0200220static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200221 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200222 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000223{
Avi Kivity29990972012-02-13 20:21:20 +0200224 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200225 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000226
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200227 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000228}
229
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200230/* Compact a non leaf page entry. Simply detect that the entry has a single child,
231 * and update our entry so we can skip it and go directly to the destination.
232 */
233static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
234{
235 unsigned valid_ptr = P_L2_SIZE;
236 int valid = 0;
237 PhysPageEntry *p;
238 int i;
239
240 if (lp->ptr == PHYS_MAP_NODE_NIL) {
241 return;
242 }
243
244 p = nodes[lp->ptr];
245 for (i = 0; i < P_L2_SIZE; i++) {
246 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
247 continue;
248 }
249
250 valid_ptr = i;
251 valid++;
252 if (p[i].skip) {
253 phys_page_compact(&p[i], nodes, compacted);
254 }
255 }
256
257 /* We can only compress if there's only one child. */
258 if (valid != 1) {
259 return;
260 }
261
262 assert(valid_ptr < P_L2_SIZE);
263
264 /* Don't compress if it won't fit in the # of bits we have. */
265 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
266 return;
267 }
268
269 lp->ptr = p[valid_ptr].ptr;
270 if (!p[valid_ptr].skip) {
271 /* If our only child is a leaf, make this a leaf. */
272 /* By design, we should have made this node a leaf to begin with so we
273 * should never reach here.
274 * But since it's so simple to handle this, let's do it just in case we
275 * change this rule.
276 */
277 lp->skip = 0;
278 } else {
279 lp->skip += p[valid_ptr].skip;
280 }
281}
282
283static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
284{
285 DECLARE_BITMAP(compacted, nodes_nb);
286
287 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200288 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200289 }
290}
291
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200292static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200293 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000294{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200295 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200296 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200297 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200298
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200299 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200300 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200301 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200302 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200303 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100304 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200305 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200306
307 if (sections[lp.ptr].size.hi ||
308 range_covers_byte(sections[lp.ptr].offset_within_address_space,
309 sections[lp.ptr].size.lo, addr)) {
310 return &sections[lp.ptr];
311 } else {
312 return &sections[PHYS_SECTION_UNASSIGNED];
313 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200314}
315
Blue Swirle5548612012-04-21 13:08:33 +0000316bool memory_region_is_unassigned(MemoryRegion *mr)
317{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200318 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000319 && mr != &io_mem_watch;
320}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200321
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100322/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200323static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200324 hwaddr addr,
325 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200326{
Jan Kiszka90260c62013-05-26 21:46:51 +0200327 MemoryRegionSection *section;
328 subpage_t *subpage;
329
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200330 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200331 if (resolve_subpage && section->mr->subpage) {
332 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200333 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200334 }
335 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200336}
337
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100338/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200339static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200340address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200341 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200342{
343 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100344 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200345
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200346 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200347 /* Compute offset within MemoryRegionSection */
348 addr -= section->offset_within_address_space;
349
350 /* Compute offset within MemoryRegion */
351 *xlat = addr + section->offset_within_region;
352
353 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100354 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200355 return section;
356}
Jan Kiszka90260c62013-05-26 21:46:51 +0200357
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100358static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
359{
360 if (memory_region_is_ram(mr)) {
361 return !(is_write && mr->readonly);
362 }
363 if (memory_region_is_romd(mr)) {
364 return !is_write;
365 }
366
367 return false;
368}
369
Paolo Bonzini41063e12015-03-18 14:21:43 +0100370/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200371MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
372 hwaddr *xlat, hwaddr *plen,
373 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200374{
Avi Kivity30951152012-10-30 13:47:46 +0200375 IOMMUTLBEntry iotlb;
376 MemoryRegionSection *section;
377 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200378
379 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100380 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
381 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200382 mr = section->mr;
383
384 if (!mr->iommu_ops) {
385 break;
386 }
387
Le Tan8d7b8cb2014-08-16 13:55:37 +0800388 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200389 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
390 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700391 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200392 if (!(iotlb.perm & (1 << is_write))) {
393 mr = &io_mem_unassigned;
394 break;
395 }
396
397 as = iotlb.target_as;
398 }
399
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000400 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100401 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700402 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100403 }
404
Avi Kivity30951152012-10-30 13:47:46 +0200405 *xlat = addr;
406 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200407}
408
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100409/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200410MemoryRegionSection *
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200411address_space_translate_for_iotlb(CPUState *cpu, hwaddr addr,
412 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200413{
Avi Kivity30951152012-10-30 13:47:46 +0200414 MemoryRegionSection *section;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200415 section = address_space_translate_internal(cpu->memory_dispatch,
416 addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200417
418 assert(!section->mr->iommu_ops);
419 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200420}
bellard9fa3e852004-01-04 18:06:42 +0000421#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000422
Andreas Färberb170fce2013-01-20 20:23:22 +0100423#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000424
Juan Quintelae59fb372009-09-29 22:48:21 +0200425static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200426{
Andreas Färber259186a2013-01-17 18:51:17 +0100427 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200428
aurel323098dba2009-03-07 21:28:24 +0000429 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
430 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100431 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100432 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000433
434 return 0;
435}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200436
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400437static int cpu_common_pre_load(void *opaque)
438{
439 CPUState *cpu = opaque;
440
Paolo Bonziniadee6422014-12-19 12:53:14 +0100441 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400442
443 return 0;
444}
445
446static bool cpu_common_exception_index_needed(void *opaque)
447{
448 CPUState *cpu = opaque;
449
Paolo Bonziniadee6422014-12-19 12:53:14 +0100450 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400451}
452
453static const VMStateDescription vmstate_cpu_common_exception_index = {
454 .name = "cpu_common/exception_index",
455 .version_id = 1,
456 .minimum_version_id = 1,
457 .fields = (VMStateField[]) {
458 VMSTATE_INT32(exception_index, CPUState),
459 VMSTATE_END_OF_LIST()
460 }
461};
462
Andreas Färber1a1562f2013-06-17 04:09:11 +0200463const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200464 .name = "cpu_common",
465 .version_id = 1,
466 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400467 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200468 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200469 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100470 VMSTATE_UINT32(halted, CPUState),
471 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200472 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400473 },
474 .subsections = (VMStateSubsection[]) {
475 {
476 .vmsd = &vmstate_cpu_common_exception_index,
477 .needed = cpu_common_exception_index_needed,
478 } , {
479 /* empty */
480 }
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200481 }
482};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200483
pbrook9656f322008-07-01 20:01:19 +0000484#endif
485
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100486CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400487{
Andreas Färberbdc44642013-06-24 23:50:24 +0200488 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400489
Andreas Färberbdc44642013-06-24 23:50:24 +0200490 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100491 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200492 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100493 }
Glauber Costa950f1472009-06-09 12:15:18 -0400494 }
495
Andreas Färberbdc44642013-06-24 23:50:24 +0200496 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400497}
498
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000499#if !defined(CONFIG_USER_ONLY)
500void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
501{
502 /* We only support one address space per cpu at the moment. */
503 assert(cpu->as == as);
504
505 if (cpu->tcg_as_listener) {
506 memory_listener_unregister(cpu->tcg_as_listener);
507 } else {
508 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
509 }
510 cpu->tcg_as_listener->commit = tcg_commit;
511 memory_listener_register(cpu->tcg_as_listener, as);
512}
513#endif
514
Andreas Färber9349b4f2012-03-14 01:38:32 +0100515void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000516{
Andreas Färber9f09e182012-05-03 06:59:07 +0200517 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100518 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200519 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000520 int cpu_index;
521
pbrookc2764712009-03-07 15:24:59 +0000522#if defined(CONFIG_USER_ONLY)
523 cpu_list_lock();
524#endif
bellard6a00d602005-11-21 23:25:50 +0000525 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200526 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000527 cpu_index++;
528 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100529 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100530 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200531 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200532 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100533#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000534 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200535 cpu->thread_id = qemu_get_thread_id();
Paolo Bonzinicba70542015-03-09 15:28:37 +0100536 cpu_reload_memory_map(cpu);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100537#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200538 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000539#if defined(CONFIG_USER_ONLY)
540 cpu_list_unlock();
541#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200542 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
543 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
544 }
pbrookb3c77242008-06-30 16:31:04 +0000545#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600546 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000547 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100548 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200549 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000550#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100551 if (cc->vmsd != NULL) {
552 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
553 }
bellardfd6ce8f2003-05-14 19:00:11 +0000554}
555
Paul Brook94df27f2010-02-28 23:47:45 +0000556#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200557static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000558{
559 tb_invalidate_phys_page_range(pc, pc + 1, 0);
560}
561#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200562static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400563{
Max Filippove8262a12013-09-27 22:29:17 +0400564 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
565 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000566 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100567 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400568 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400569}
bellardc27004e2005-01-03 23:35:10 +0000570#endif
bellardd720b932004-04-25 17:57:43 +0000571
Paul Brookc527ee82010-03-01 03:31:14 +0000572#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200573void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000574
575{
576}
577
Peter Maydell3ee887e2014-09-12 14:06:48 +0100578int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
579 int flags)
580{
581 return -ENOSYS;
582}
583
584void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
585{
586}
587
Andreas Färber75a34032013-09-02 16:57:02 +0200588int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000589 int flags, CPUWatchpoint **watchpoint)
590{
591 return -ENOSYS;
592}
593#else
pbrook6658ffb2007-03-16 23:58:11 +0000594/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200595int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000596 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000597{
aliguoric0ce9982008-11-25 22:13:57 +0000598 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000599
Peter Maydell05068c02014-09-12 14:06:48 +0100600 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700601 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200602 error_report("tried to set invalid watchpoint at %"
603 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000604 return -EINVAL;
605 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500606 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000607
aliguoria1d1bb32008-11-18 20:07:32 +0000608 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100609 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000610 wp->flags = flags;
611
aliguori2dc9f412008-11-18 20:56:59 +0000612 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200613 if (flags & BP_GDB) {
614 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
615 } else {
616 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
617 }
aliguoria1d1bb32008-11-18 20:07:32 +0000618
Andreas Färber31b030d2013-09-04 01:29:02 +0200619 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000620
621 if (watchpoint)
622 *watchpoint = wp;
623 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000624}
625
aliguoria1d1bb32008-11-18 20:07:32 +0000626/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200627int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000628 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000629{
aliguoria1d1bb32008-11-18 20:07:32 +0000630 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000631
Andreas Färberff4700b2013-08-26 18:23:18 +0200632 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100633 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000634 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200635 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000636 return 0;
637 }
638 }
aliguoria1d1bb32008-11-18 20:07:32 +0000639 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000640}
641
aliguoria1d1bb32008-11-18 20:07:32 +0000642/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200643void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000644{
Andreas Färberff4700b2013-08-26 18:23:18 +0200645 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000646
Andreas Färber31b030d2013-09-04 01:29:02 +0200647 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000648
Anthony Liguori7267c092011-08-20 22:09:37 -0500649 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000650}
651
aliguoria1d1bb32008-11-18 20:07:32 +0000652/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200653void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000654{
aliguoric0ce9982008-11-25 22:13:57 +0000655 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000656
Andreas Färberff4700b2013-08-26 18:23:18 +0200657 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200658 if (wp->flags & mask) {
659 cpu_watchpoint_remove_by_ref(cpu, wp);
660 }
aliguoric0ce9982008-11-25 22:13:57 +0000661 }
aliguoria1d1bb32008-11-18 20:07:32 +0000662}
Peter Maydell05068c02014-09-12 14:06:48 +0100663
664/* Return true if this watchpoint address matches the specified
665 * access (ie the address range covered by the watchpoint overlaps
666 * partially or completely with the address range covered by the
667 * access).
668 */
669static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
670 vaddr addr,
671 vaddr len)
672{
673 /* We know the lengths are non-zero, but a little caution is
674 * required to avoid errors in the case where the range ends
675 * exactly at the top of the address space and so addr + len
676 * wraps round to zero.
677 */
678 vaddr wpend = wp->vaddr + wp->len - 1;
679 vaddr addrend = addr + len - 1;
680
681 return !(addr > wpend || wp->vaddr > addrend);
682}
683
Paul Brookc527ee82010-03-01 03:31:14 +0000684#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000685
686/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200687int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000688 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000689{
aliguoric0ce9982008-11-25 22:13:57 +0000690 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000691
Anthony Liguori7267c092011-08-20 22:09:37 -0500692 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000693
694 bp->pc = pc;
695 bp->flags = flags;
696
aliguori2dc9f412008-11-18 20:56:59 +0000697 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200698 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200699 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200700 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200701 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200702 }
aliguoria1d1bb32008-11-18 20:07:32 +0000703
Andreas Färberf0c3c502013-08-26 21:22:53 +0200704 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000705
Andreas Färber00b941e2013-06-29 18:55:54 +0200706 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000707 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200708 }
aliguoria1d1bb32008-11-18 20:07:32 +0000709 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000710}
711
712/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200713int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000714{
aliguoria1d1bb32008-11-18 20:07:32 +0000715 CPUBreakpoint *bp;
716
Andreas Färberf0c3c502013-08-26 21:22:53 +0200717 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000718 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200719 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000720 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000721 }
bellard4c3a88a2003-07-26 12:06:08 +0000722 }
aliguoria1d1bb32008-11-18 20:07:32 +0000723 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000724}
725
aliguoria1d1bb32008-11-18 20:07:32 +0000726/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200727void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000728{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200729 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
730
731 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000732
Anthony Liguori7267c092011-08-20 22:09:37 -0500733 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000734}
735
736/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200737void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000738{
aliguoric0ce9982008-11-25 22:13:57 +0000739 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000740
Andreas Färberf0c3c502013-08-26 21:22:53 +0200741 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200742 if (bp->flags & mask) {
743 cpu_breakpoint_remove_by_ref(cpu, bp);
744 }
aliguoric0ce9982008-11-25 22:13:57 +0000745 }
bellard4c3a88a2003-07-26 12:06:08 +0000746}
747
bellardc33a3462003-07-29 20:50:33 +0000748/* enable or disable single step mode. EXCP_DEBUG is returned by the
749 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200750void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000751{
Andreas Färbered2803d2013-06-21 20:20:45 +0200752 if (cpu->singlestep_enabled != enabled) {
753 cpu->singlestep_enabled = enabled;
754 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200755 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200756 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100757 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000758 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200759 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000760 tb_flush(env);
761 }
bellardc33a3462003-07-29 20:50:33 +0000762 }
bellardc33a3462003-07-29 20:50:33 +0000763}
764
Andreas Färbera47dddd2013-09-03 17:38:47 +0200765void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000766{
767 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000768 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000769
770 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000771 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000772 fprintf(stderr, "qemu: fatal: ");
773 vfprintf(stderr, fmt, ap);
774 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200775 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000776 if (qemu_log_enabled()) {
777 qemu_log("qemu: fatal: ");
778 qemu_log_vprintf(fmt, ap2);
779 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200780 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000781 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000782 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000783 }
pbrook493ae1f2007-11-23 16:53:59 +0000784 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000785 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200786#if defined(CONFIG_USER_ONLY)
787 {
788 struct sigaction act;
789 sigfillset(&act.sa_mask);
790 act.sa_handler = SIG_DFL;
791 sigaction(SIGABRT, &act, NULL);
792 }
793#endif
bellard75012672003-06-21 13:11:07 +0000794 abort();
795}
796
bellard01243112004-01-04 15:48:17 +0000797#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400798/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200799static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
800{
801 RAMBlock *block;
802
Paolo Bonzini43771532013-09-09 17:58:40 +0200803 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200804 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200805 goto found;
806 }
Mike Day0dc3f442013-09-05 14:41:35 -0400807 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200808 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200809 goto found;
810 }
811 }
812
813 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
814 abort();
815
816found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200817 /* It is safe to write mru_block outside the iothread lock. This
818 * is what happens:
819 *
820 * mru_block = xxx
821 * rcu_read_unlock()
822 * xxx removed from list
823 * rcu_read_lock()
824 * read mru_block
825 * mru_block = NULL;
826 * call_rcu(reclaim_ramblock, xxx);
827 * rcu_read_unlock()
828 *
829 * atomic_rcu_set is not needed here. The block was already published
830 * when it was placed into the list. Here we're just making an extra
831 * copy of the pointer.
832 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200833 ram_list.mru_block = block;
834 return block;
835}
836
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200837static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000838{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200839 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200840 RAMBlock *block;
841 ram_addr_t end;
842
843 end = TARGET_PAGE_ALIGN(start + length);
844 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000845
Mike Day0dc3f442013-09-05 14:41:35 -0400846 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200847 block = qemu_get_ram_block(start);
848 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200849 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000850 cpu_tlb_reset_dirty_all(start1, length);
Mike Day0dc3f442013-09-05 14:41:35 -0400851 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200852}
853
854/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200855void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200856 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200857{
Juan Quintelad24981d2012-05-22 00:42:40 +0200858 if (length == 0)
859 return;
Michael S. Tsirkinc8d6f662014-11-17 17:54:07 +0200860 cpu_physical_memory_clear_dirty_range_type(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200861
862 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200863 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200864 }
bellard1ccde1c2004-02-06 19:46:14 +0000865}
866
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100867/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +0200868hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200869 MemoryRegionSection *section,
870 target_ulong vaddr,
871 hwaddr paddr, hwaddr xlat,
872 int prot,
873 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000874{
Avi Kivitya8170e52012-10-23 12:30:10 +0200875 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000876 CPUWatchpoint *wp;
877
Blue Swirlcc5bea62012-04-14 14:56:48 +0000878 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000879 /* Normal RAM. */
880 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200881 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000882 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200883 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000884 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200885 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000886 }
887 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100888 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200889 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000890 }
891
892 /* Make accesses to pages with watchpoints go via the
893 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200894 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100895 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +0000896 /* Avoid trapping reads of pages with a write breakpoint. */
897 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200898 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000899 *address |= TLB_MMIO;
900 break;
901 }
902 }
903 }
904
905 return iotlb;
906}
bellard9fa3e852004-01-04 18:06:42 +0000907#endif /* defined(CONFIG_USER_ONLY) */
908
pbrooke2eef172008-06-08 01:09:01 +0000909#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000910
Anthony Liguoric227f092009-10-01 16:12:16 -0500911static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200912 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200913static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200914
Igor Mammedova2b257d2014-10-31 16:38:37 +0000915static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
916 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200917
918/*
919 * Set a custom physical guest memory alloator.
920 * Accelerators with unusual needs may need this. Hopefully, we can
921 * get rid of it eventually.
922 */
Igor Mammedova2b257d2014-10-31 16:38:37 +0000923void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +0200924{
925 phys_mem_alloc = alloc;
926}
927
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200928static uint16_t phys_section_add(PhysPageMap *map,
929 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200930{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200931 /* The physical section number is ORed with a page-aligned
932 * pointer to produce the iotlb entries. Thus it should
933 * never overflow into the page-aligned value.
934 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200935 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200936
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200937 if (map->sections_nb == map->sections_nb_alloc) {
938 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
939 map->sections = g_renew(MemoryRegionSection, map->sections,
940 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200941 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200942 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200943 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200944 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200945}
946
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200947static void phys_section_destroy(MemoryRegion *mr)
948{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200949 memory_region_unref(mr);
950
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200951 if (mr->subpage) {
952 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -0700953 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200954 g_free(subpage);
955 }
956}
957
Paolo Bonzini60926662013-05-29 12:30:26 +0200958static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200959{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200960 while (map->sections_nb > 0) {
961 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200962 phys_section_destroy(section->mr);
963 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200964 g_free(map->sections);
965 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200966}
967
Avi Kivityac1970f2012-10-03 16:22:53 +0200968static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200969{
970 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200971 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200972 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200973 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200974 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200975 MemoryRegionSection subsection = {
976 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200977 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200978 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200979 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200980
Avi Kivityf3705d52012-03-08 16:16:34 +0200981 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200982
Avi Kivityf3705d52012-03-08 16:16:34 +0200983 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200984 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +0100985 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200986 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200987 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200988 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200989 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200990 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200991 }
992 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200993 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200994 subpage_register(subpage, start, end,
995 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200996}
997
998
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200999static void register_multipage(AddressSpaceDispatch *d,
1000 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001001{
Avi Kivitya8170e52012-10-23 12:30:10 +02001002 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001003 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001004 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1005 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001006
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001007 assert(num_pages);
1008 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001009}
1010
Avi Kivityac1970f2012-10-03 16:22:53 +02001011static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001012{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001013 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001014 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001015 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001016 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001017
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001018 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1019 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1020 - now.offset_within_address_space;
1021
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001022 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001023 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001024 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001025 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001026 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001027 while (int128_ne(remain.size, now.size)) {
1028 remain.size = int128_sub(remain.size, now.size);
1029 remain.offset_within_address_space += int128_get64(now.size);
1030 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001031 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001032 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001033 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001034 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001035 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001036 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001037 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001038 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001039 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001040 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001041 }
1042}
1043
Sheng Yang62a27442010-01-26 19:21:16 +08001044void qemu_flush_coalesced_mmio_buffer(void)
1045{
1046 if (kvm_enabled())
1047 kvm_flush_coalesced_mmio_buffer();
1048}
1049
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001050void qemu_mutex_lock_ramlist(void)
1051{
1052 qemu_mutex_lock(&ram_list.mutex);
1053}
1054
1055void qemu_mutex_unlock_ramlist(void)
1056{
1057 qemu_mutex_unlock(&ram_list.mutex);
1058}
1059
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001060#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001061
1062#include <sys/vfs.h>
1063
1064#define HUGETLBFS_MAGIC 0x958458f6
1065
Hu Taofc7a5802014-09-09 13:28:01 +08001066static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001067{
1068 struct statfs fs;
1069 int ret;
1070
1071 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001072 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001073 } while (ret != 0 && errno == EINTR);
1074
1075 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001076 error_setg_errno(errp, errno, "failed to get page size of file %s",
1077 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001078 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001079 }
1080
1081 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001082 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001083
1084 return fs.f_bsize;
1085}
1086
Alex Williamson04b16652010-07-02 11:13:17 -06001087static void *file_ram_alloc(RAMBlock *block,
1088 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001089 const char *path,
1090 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001091{
1092 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001093 char *sanitized_name;
1094 char *c;
Hu Tao557529d2014-09-09 13:28:00 +08001095 void *area = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001096 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001097 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001098 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001099
Hu Taofc7a5802014-09-09 13:28:01 +08001100 hpagesize = gethugepagesize(path, &local_err);
1101 if (local_err) {
1102 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001103 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001104 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001105 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001106
1107 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001108 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1109 "or larger than huge page size 0x%" PRIx64,
1110 memory, hpagesize);
1111 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001112 }
1113
1114 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001115 error_setg(errp,
1116 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001117 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001118 }
1119
Peter Feiner8ca761f2013-03-04 13:54:25 -05001120 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Peter Crosthwaite83234bf2014-08-14 23:54:29 -07001121 sanitized_name = g_strdup(memory_region_name(block->mr));
Peter Feiner8ca761f2013-03-04 13:54:25 -05001122 for (c = sanitized_name; *c != '\0'; c++) {
1123 if (*c == '/')
1124 *c = '_';
1125 }
1126
1127 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1128 sanitized_name);
1129 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001130
1131 fd = mkstemp(filename);
1132 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001133 error_setg_errno(errp, errno,
1134 "unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001135 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001136 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001137 }
1138 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001139 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001140
1141 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1142
1143 /*
1144 * ftruncate is not supported by hugetlbfs in older
1145 * hosts, so don't bother bailing out on errors.
1146 * If anything goes wrong with it under other filesystems,
1147 * mmap will fail.
1148 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001149 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001150 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001151 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001152
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001153 area = mmap(0, memory, PROT_READ | PROT_WRITE,
1154 (block->flags & RAM_SHARED ? MAP_SHARED : MAP_PRIVATE),
1155 fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001156 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001157 error_setg_errno(errp, errno,
1158 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001159 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001160 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001161 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001162
1163 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001164 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001165 }
1166
Alex Williamson04b16652010-07-02 11:13:17 -06001167 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001168 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001169
1170error:
1171 if (mem_prealloc) {
Gonglei81b07352015-02-25 12:22:31 +08001172 error_report("%s", error_get_pretty(*errp));
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001173 exit(1);
1174 }
1175 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001176}
1177#endif
1178
Mike Day0dc3f442013-09-05 14:41:35 -04001179/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001180static ram_addr_t find_ram_offset(ram_addr_t size)
1181{
Alex Williamson04b16652010-07-02 11:13:17 -06001182 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001183 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001184
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001185 assert(size != 0); /* it would hand out same offset multiple times */
1186
Mike Day0dc3f442013-09-05 14:41:35 -04001187 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001188 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001189 }
Alex Williamson04b16652010-07-02 11:13:17 -06001190
Mike Day0dc3f442013-09-05 14:41:35 -04001191 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001192 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001193
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001194 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001195
Mike Day0dc3f442013-09-05 14:41:35 -04001196 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001197 if (next_block->offset >= end) {
1198 next = MIN(next, next_block->offset);
1199 }
1200 }
1201 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001202 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001203 mingap = next - end;
1204 }
1205 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001206
1207 if (offset == RAM_ADDR_MAX) {
1208 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1209 (uint64_t)size);
1210 abort();
1211 }
1212
Alex Williamson04b16652010-07-02 11:13:17 -06001213 return offset;
1214}
1215
Juan Quintela652d7ec2012-07-20 10:37:54 +02001216ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001217{
Alex Williamsond17b5282010-06-25 11:08:38 -06001218 RAMBlock *block;
1219 ram_addr_t last = 0;
1220
Mike Day0dc3f442013-09-05 14:41:35 -04001221 rcu_read_lock();
1222 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001223 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001224 }
Mike Day0dc3f442013-09-05 14:41:35 -04001225 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001226 return last;
1227}
1228
Jason Baronddb97f12012-08-02 15:44:16 -04001229static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1230{
1231 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001232
1233 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001234 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001235 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1236 if (ret) {
1237 perror("qemu_madvise");
1238 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1239 "but dump_guest_core=off specified\n");
1240 }
1241 }
1242}
1243
Mike Day0dc3f442013-09-05 14:41:35 -04001244/* Called within an RCU critical section, or while the ramlist lock
1245 * is held.
1246 */
Hu Tao20cfe882014-04-02 15:13:26 +08001247static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001248{
Hu Tao20cfe882014-04-02 15:13:26 +08001249 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001250
Mike Day0dc3f442013-09-05 14:41:35 -04001251 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001252 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001253 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001254 }
1255 }
Hu Tao20cfe882014-04-02 15:13:26 +08001256
1257 return NULL;
1258}
1259
Mike Dayae3a7042013-09-05 14:41:35 -04001260/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001261void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1262{
Mike Dayae3a7042013-09-05 14:41:35 -04001263 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001264
Mike Day0dc3f442013-09-05 14:41:35 -04001265 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001266 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001267 assert(new_block);
1268 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001269
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001270 if (dev) {
1271 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001272 if (id) {
1273 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001274 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001275 }
1276 }
1277 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1278
Mike Day0dc3f442013-09-05 14:41:35 -04001279 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001280 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001281 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1282 new_block->idstr);
1283 abort();
1284 }
1285 }
Mike Day0dc3f442013-09-05 14:41:35 -04001286 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001287}
1288
Mike Dayae3a7042013-09-05 14:41:35 -04001289/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001290void qemu_ram_unset_idstr(ram_addr_t addr)
1291{
Mike Dayae3a7042013-09-05 14:41:35 -04001292 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001293
Mike Dayae3a7042013-09-05 14:41:35 -04001294 /* FIXME: arch_init.c assumes that this is not called throughout
1295 * migration. Ignore the problem since hot-unplug during migration
1296 * does not work anyway.
1297 */
1298
Mike Day0dc3f442013-09-05 14:41:35 -04001299 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001300 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001301 if (block) {
1302 memset(block->idstr, 0, sizeof(block->idstr));
1303 }
Mike Day0dc3f442013-09-05 14:41:35 -04001304 rcu_read_unlock();
Hu Tao20cfe882014-04-02 15:13:26 +08001305}
1306
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001307static int memory_try_enable_merging(void *addr, size_t len)
1308{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001309 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001310 /* disabled by the user */
1311 return 0;
1312 }
1313
1314 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1315}
1316
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001317/* Only legal before guest might have detected the memory size: e.g. on
1318 * incoming migration, or right after reset.
1319 *
1320 * As memory core doesn't know how is memory accessed, it is up to
1321 * resize callback to update device state and/or add assertions to detect
1322 * misuse, if necessary.
1323 */
1324int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1325{
1326 RAMBlock *block = find_ram_block(base);
1327
1328 assert(block);
1329
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001330 newsize = TARGET_PAGE_ALIGN(newsize);
1331
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001332 if (block->used_length == newsize) {
1333 return 0;
1334 }
1335
1336 if (!(block->flags & RAM_RESIZEABLE)) {
1337 error_setg_errno(errp, EINVAL,
1338 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1339 " in != 0x" RAM_ADDR_FMT, block->idstr,
1340 newsize, block->used_length);
1341 return -EINVAL;
1342 }
1343
1344 if (block->max_length < newsize) {
1345 error_setg_errno(errp, EINVAL,
1346 "Length too large: %s: 0x" RAM_ADDR_FMT
1347 " > 0x" RAM_ADDR_FMT, block->idstr,
1348 newsize, block->max_length);
1349 return -EINVAL;
1350 }
1351
1352 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1353 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001354 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1355 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001356 memory_region_set_size(block->mr, newsize);
1357 if (block->resized) {
1358 block->resized(block->idstr, newsize, block->host);
1359 }
1360 return 0;
1361}
1362
Hu Taoef701d72014-09-09 13:27:54 +08001363static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001364{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001365 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001366 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001367 ram_addr_t old_ram_size, new_ram_size;
1368
1369 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001370
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001371 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001372 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001373
1374 if (!new_block->host) {
1375 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001376 xen_ram_alloc(new_block->offset, new_block->max_length,
1377 new_block->mr);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001378 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001379 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001380 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001381 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001382 error_setg_errno(errp, errno,
1383 "cannot set up guest memory '%s'",
1384 memory_region_name(new_block->mr));
1385 qemu_mutex_unlock_ramlist();
1386 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001387 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001388 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001389 }
1390 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001391
Mike Day0d53d9f2015-01-21 13:45:24 +01001392 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1393 * QLIST (which has an RCU-friendly variant) does not have insertion at
1394 * tail, so save the last element in last_block.
1395 */
Mike Day0dc3f442013-09-05 14:41:35 -04001396 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001397 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001398 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001399 break;
1400 }
1401 }
1402 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001403 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001404 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001405 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001406 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001407 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001408 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001409 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001410
Mike Day0dc3f442013-09-05 14:41:35 -04001411 /* Write list before version */
1412 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001413 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001414 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001415
Juan Quintela2152f5c2013-10-08 13:52:02 +02001416 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1417
1418 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001419 int i;
Mike Dayae3a7042013-09-05 14:41:35 -04001420
1421 /* ram_list.dirty_memory[] is protected by the iothread lock. */
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001422 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1423 ram_list.dirty_memory[i] =
1424 bitmap_zero_extend(ram_list.dirty_memory[i],
1425 old_ram_size, new_ram_size);
1426 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001427 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001428 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001429 new_block->used_length,
1430 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001431
Paolo Bonzinia904c912015-01-21 16:18:35 +01001432 if (new_block->host) {
1433 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1434 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1435 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1436 if (kvm_enabled()) {
1437 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1438 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001439 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001440
1441 return new_block->offset;
1442}
1443
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001444#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001445ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001446 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001447 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001448{
1449 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001450 ram_addr_t addr;
1451 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001452
1453 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001454 error_setg(errp, "-mem-path not supported with Xen");
1455 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001456 }
1457
1458 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1459 /*
1460 * file_ram_alloc() needs to allocate just like
1461 * phys_mem_alloc, but we haven't bothered to provide
1462 * a hook there.
1463 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001464 error_setg(errp,
1465 "-mem-path not supported with this accelerator");
1466 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001467 }
1468
1469 size = TARGET_PAGE_ALIGN(size);
1470 new_block = g_malloc0(sizeof(*new_block));
1471 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001472 new_block->used_length = size;
1473 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001474 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001475 new_block->host = file_ram_alloc(new_block, size,
1476 mem_path, errp);
1477 if (!new_block->host) {
1478 g_free(new_block);
1479 return -1;
1480 }
1481
Hu Taoef701d72014-09-09 13:27:54 +08001482 addr = ram_block_add(new_block, &local_err);
1483 if (local_err) {
1484 g_free(new_block);
1485 error_propagate(errp, local_err);
1486 return -1;
1487 }
1488 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001489}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001490#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001491
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001492static
1493ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1494 void (*resized)(const char*,
1495 uint64_t length,
1496 void *host),
1497 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001498 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001499{
1500 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001501 ram_addr_t addr;
1502 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001503
1504 size = TARGET_PAGE_ALIGN(size);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001505 max_size = TARGET_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001506 new_block = g_malloc0(sizeof(*new_block));
1507 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001508 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001509 new_block->used_length = size;
1510 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001511 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001512 new_block->fd = -1;
1513 new_block->host = host;
1514 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001515 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001516 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001517 if (resizeable) {
1518 new_block->flags |= RAM_RESIZEABLE;
1519 }
Hu Taoef701d72014-09-09 13:27:54 +08001520 addr = ram_block_add(new_block, &local_err);
1521 if (local_err) {
1522 g_free(new_block);
1523 error_propagate(errp, local_err);
1524 return -1;
1525 }
1526 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001527}
1528
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001529ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1530 MemoryRegion *mr, Error **errp)
1531{
1532 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1533}
1534
Hu Taoef701d72014-09-09 13:27:54 +08001535ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001536{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001537 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1538}
1539
1540ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1541 void (*resized)(const char*,
1542 uint64_t length,
1543 void *host),
1544 MemoryRegion *mr, Error **errp)
1545{
1546 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001547}
bellarde9a1ab12007-02-08 23:08:38 +00001548
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001549void qemu_ram_free_from_ptr(ram_addr_t addr)
1550{
1551 RAMBlock *block;
1552
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001553 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001554 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001555 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001556 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001557 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001558 /* Write list before version */
1559 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001560 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001561 g_free_rcu(block, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001562 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001563 }
1564 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001565 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001566}
1567
Paolo Bonzini43771532013-09-09 17:58:40 +02001568static void reclaim_ramblock(RAMBlock *block)
1569{
1570 if (block->flags & RAM_PREALLOC) {
1571 ;
1572 } else if (xen_enabled()) {
1573 xen_invalidate_map_cache_entry(block->host);
1574#ifndef _WIN32
1575 } else if (block->fd >= 0) {
1576 munmap(block->host, block->max_length);
1577 close(block->fd);
1578#endif
1579 } else {
1580 qemu_anon_ram_free(block->host, block->max_length);
1581 }
1582 g_free(block);
1583}
1584
Anthony Liguoric227f092009-10-01 16:12:16 -05001585void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001586{
Alex Williamson04b16652010-07-02 11:13:17 -06001587 RAMBlock *block;
1588
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001589 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001590 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001591 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001592 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001593 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001594 /* Write list before version */
1595 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001596 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001597 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001598 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001599 }
1600 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001601 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001602}
1603
Huang Yingcd19cfa2011-03-02 08:56:19 +01001604#ifndef _WIN32
1605void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1606{
1607 RAMBlock *block;
1608 ram_addr_t offset;
1609 int flags;
1610 void *area, *vaddr;
1611
Mike Day0dc3f442013-09-05 14:41:35 -04001612 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001613 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001614 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001615 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001616 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001617 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001618 } else if (xen_enabled()) {
1619 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001620 } else {
1621 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001622 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001623 flags |= (block->flags & RAM_SHARED ?
1624 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001625 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1626 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001627 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001628 /*
1629 * Remap needs to match alloc. Accelerators that
1630 * set phys_mem_alloc never remap. If they did,
1631 * we'd need a remap hook here.
1632 */
1633 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1634
Huang Yingcd19cfa2011-03-02 08:56:19 +01001635 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1636 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1637 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001638 }
1639 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001640 fprintf(stderr, "Could not remap addr: "
1641 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001642 length, addr);
1643 exit(1);
1644 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001645 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001646 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001647 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001648 }
1649 }
1650}
1651#endif /* !_WIN32 */
1652
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001653int qemu_get_ram_fd(ram_addr_t addr)
1654{
Mike Dayae3a7042013-09-05 14:41:35 -04001655 RAMBlock *block;
1656 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001657
Mike Day0dc3f442013-09-05 14:41:35 -04001658 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001659 block = qemu_get_ram_block(addr);
1660 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001661 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001662 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001663}
1664
Damjan Marion3fd74b82014-06-26 23:01:32 +02001665void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1666{
Mike Dayae3a7042013-09-05 14:41:35 -04001667 RAMBlock *block;
1668 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001669
Mike Day0dc3f442013-09-05 14:41:35 -04001670 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001671 block = qemu_get_ram_block(addr);
1672 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001673 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001674 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001675}
1676
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001677/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001678 * This should not be used for general purpose DMA. Use address_space_map
1679 * or address_space_rw instead. For local memory (e.g. video ram) that the
1680 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001681 *
1682 * By the time this function returns, the returned pointer is not protected
1683 * by RCU anymore. If the caller is not within an RCU critical section and
1684 * does not hold the iothread lock, it must have other means of protecting the
1685 * pointer, such as a reference to the region that includes the incoming
1686 * ram_addr_t.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001687 */
1688void *qemu_get_ram_ptr(ram_addr_t addr)
1689{
Mike Dayae3a7042013-09-05 14:41:35 -04001690 RAMBlock *block;
1691 void *ptr;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001692
Mike Day0dc3f442013-09-05 14:41:35 -04001693 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001694 block = qemu_get_ram_block(addr);
1695
1696 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001697 /* We need to check if the requested address is in the RAM
1698 * because we don't want to map the entire memory in QEMU.
1699 * In that case just map until the end of the page.
1700 */
1701 if (block->offset == 0) {
Mike Dayae3a7042013-09-05 14:41:35 -04001702 ptr = xen_map_cache(addr, 0, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001703 goto unlock;
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001704 }
Mike Dayae3a7042013-09-05 14:41:35 -04001705
1706 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001707 }
Mike Dayae3a7042013-09-05 14:41:35 -04001708 ptr = ramblock_ptr(block, addr - block->offset);
1709
Mike Day0dc3f442013-09-05 14:41:35 -04001710unlock:
1711 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001712 return ptr;
pbrookdc828ca2009-04-09 22:21:07 +00001713}
1714
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001715/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001716 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001717 *
1718 * By the time this function returns, the returned pointer is not protected
1719 * by RCU anymore. If the caller is not within an RCU critical section and
1720 * does not hold the iothread lock, it must have other means of protecting the
1721 * pointer, such as a reference to the region that includes the incoming
1722 * ram_addr_t.
Mike Dayae3a7042013-09-05 14:41:35 -04001723 */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001724static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001725{
Mike Dayae3a7042013-09-05 14:41:35 -04001726 void *ptr;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001727 if (*size == 0) {
1728 return NULL;
1729 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001730 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001731 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001732 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001733 RAMBlock *block;
Mike Day0dc3f442013-09-05 14:41:35 -04001734 rcu_read_lock();
1735 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001736 if (addr - block->offset < block->max_length) {
1737 if (addr - block->offset + *size > block->max_length)
1738 *size = block->max_length - addr + block->offset;
Mike Dayae3a7042013-09-05 14:41:35 -04001739 ptr = ramblock_ptr(block, addr - block->offset);
Mike Day0dc3f442013-09-05 14:41:35 -04001740 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001741 return ptr;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001742 }
1743 }
1744
1745 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1746 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001747 }
1748}
1749
Paolo Bonzini7443b432013-06-03 12:44:02 +02001750/* Some of the softmmu routines need to translate from a host pointer
Mike Dayae3a7042013-09-05 14:41:35 -04001751 * (typically a TLB entry) back to a ram offset.
1752 *
1753 * By the time this function returns, the returned pointer is not protected
1754 * by RCU anymore. If the caller is not within an RCU critical section and
1755 * does not hold the iothread lock, it must have other means of protecting the
1756 * pointer, such as a reference to the region that includes the incoming
1757 * ram_addr_t.
1758 */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001759MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001760{
pbrook94a6b542009-04-11 17:15:54 +00001761 RAMBlock *block;
1762 uint8_t *host = ptr;
Mike Dayae3a7042013-09-05 14:41:35 -04001763 MemoryRegion *mr;
pbrook94a6b542009-04-11 17:15:54 +00001764
Jan Kiszka868bb332011-06-21 22:59:09 +02001765 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001766 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001767 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Mike Dayae3a7042013-09-05 14:41:35 -04001768 mr = qemu_get_ram_block(*ram_addr)->mr;
Mike Day0dc3f442013-09-05 14:41:35 -04001769 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001770 return mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001771 }
1772
Mike Day0dc3f442013-09-05 14:41:35 -04001773 rcu_read_lock();
1774 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001775 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001776 goto found;
1777 }
1778
Mike Day0dc3f442013-09-05 14:41:35 -04001779 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001780 /* This case append when the block is not mapped. */
1781 if (block->host == NULL) {
1782 continue;
1783 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001784 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001785 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001786 }
pbrook94a6b542009-04-11 17:15:54 +00001787 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001788
Mike Day0dc3f442013-09-05 14:41:35 -04001789 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001790 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001791
1792found:
1793 *ram_addr = block->offset + (host - block->host);
Mike Dayae3a7042013-09-05 14:41:35 -04001794 mr = block->mr;
Mike Day0dc3f442013-09-05 14:41:35 -04001795 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001796 return mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001797}
Alex Williamsonf471a172010-06-11 11:11:42 -06001798
Avi Kivitya8170e52012-10-23 12:30:10 +02001799static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001800 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001801{
Juan Quintela52159192013-10-08 12:44:04 +02001802 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001803 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001804 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001805 switch (size) {
1806 case 1:
1807 stb_p(qemu_get_ram_ptr(ram_addr), val);
1808 break;
1809 case 2:
1810 stw_p(qemu_get_ram_ptr(ram_addr), val);
1811 break;
1812 case 4:
1813 stl_p(qemu_get_ram_ptr(ram_addr), val);
1814 break;
1815 default:
1816 abort();
1817 }
Paolo Bonzini58d27072015-03-23 11:56:01 +01001818 /* Set both VGA and migration bits for simplicity and to remove
1819 * the notdirty callback faster.
1820 */
1821 cpu_physical_memory_set_dirty_range(ram_addr, size,
1822 DIRTY_CLIENTS_NOCODE);
bellardf23db162005-08-21 19:12:28 +00001823 /* we remove the notdirty callback only if the code has been
1824 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001825 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001826 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001827 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001828 }
bellard1ccde1c2004-02-06 19:46:14 +00001829}
1830
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001831static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1832 unsigned size, bool is_write)
1833{
1834 return is_write;
1835}
1836
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001837static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001838 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001839 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001840 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001841};
1842
pbrook0f459d12008-06-09 00:20:13 +00001843/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01001844static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001845{
Andreas Färber93afead2013-08-26 03:41:01 +02001846 CPUState *cpu = current_cpu;
1847 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001848 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001849 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001850 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001851 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001852
Andreas Färberff4700b2013-08-26 18:23:18 +02001853 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001854 /* We re-entered the check after replacing the TB. Now raise
1855 * the debug interrupt so that is will trigger after the
1856 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001857 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001858 return;
1859 }
Andreas Färber93afead2013-08-26 03:41:01 +02001860 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001861 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001862 if (cpu_watchpoint_address_matches(wp, vaddr, len)
1863 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01001864 if (flags == BP_MEM_READ) {
1865 wp->flags |= BP_WATCHPOINT_HIT_READ;
1866 } else {
1867 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
1868 }
1869 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01001870 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02001871 if (!cpu->watchpoint_hit) {
1872 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001873 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001874 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001875 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001876 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001877 } else {
1878 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001879 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001880 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001881 }
aliguori06d55cc2008-11-18 20:24:06 +00001882 }
aliguori6e140f22008-11-18 20:37:55 +00001883 } else {
1884 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001885 }
1886 }
1887}
1888
pbrook6658ffb2007-03-16 23:58:11 +00001889/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1890 so these check for a hit then pass through to the normal out-of-line
1891 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01001892static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
1893 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00001894{
Peter Maydell66b9b432015-04-26 16:49:24 +01001895 MemTxResult res;
1896 uint64_t data;
pbrook6658ffb2007-03-16 23:58:11 +00001897
Peter Maydell66b9b432015-04-26 16:49:24 +01001898 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001899 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001900 case 1:
Peter Maydell66b9b432015-04-26 16:49:24 +01001901 data = address_space_ldub(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04001902 break;
1903 case 2:
Peter Maydell66b9b432015-04-26 16:49:24 +01001904 data = address_space_lduw(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04001905 break;
1906 case 4:
Peter Maydell66b9b432015-04-26 16:49:24 +01001907 data = address_space_ldl(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04001908 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001909 default: abort();
1910 }
Peter Maydell66b9b432015-04-26 16:49:24 +01001911 *pdata = data;
1912 return res;
1913}
1914
1915static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
1916 uint64_t val, unsigned size,
1917 MemTxAttrs attrs)
1918{
1919 MemTxResult res;
1920
1921 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
1922 switch (size) {
1923 case 1:
1924 address_space_stb(&address_space_memory, addr, val, attrs, &res);
1925 break;
1926 case 2:
1927 address_space_stw(&address_space_memory, addr, val, attrs, &res);
1928 break;
1929 case 4:
1930 address_space_stl(&address_space_memory, addr, val, attrs, &res);
1931 break;
1932 default: abort();
1933 }
1934 return res;
pbrook6658ffb2007-03-16 23:58:11 +00001935}
1936
Avi Kivity1ec9b902012-01-02 12:47:48 +02001937static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01001938 .read_with_attrs = watch_mem_read,
1939 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001940 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001941};
pbrook6658ffb2007-03-16 23:58:11 +00001942
Peter Maydellf25a49e2015-04-26 16:49:24 +01001943static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
1944 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00001945{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001946 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001947 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01001948 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001949
blueswir1db7b5422007-05-26 17:36:03 +00001950#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001951 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001952 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001953#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01001954 res = address_space_read(subpage->as, addr + subpage->base,
1955 attrs, buf, len);
1956 if (res) {
1957 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01001958 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001959 switch (len) {
1960 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01001961 *data = ldub_p(buf);
1962 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001963 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01001964 *data = lduw_p(buf);
1965 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001966 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01001967 *data = ldl_p(buf);
1968 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001969 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01001970 *data = ldq_p(buf);
1971 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001972 default:
1973 abort();
1974 }
blueswir1db7b5422007-05-26 17:36:03 +00001975}
1976
Peter Maydellf25a49e2015-04-26 16:49:24 +01001977static MemTxResult subpage_write(void *opaque, hwaddr addr,
1978 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00001979{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001980 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001981 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001982
blueswir1db7b5422007-05-26 17:36:03 +00001983#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001984 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001985 " value %"PRIx64"\n",
1986 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001987#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001988 switch (len) {
1989 case 1:
1990 stb_p(buf, value);
1991 break;
1992 case 2:
1993 stw_p(buf, value);
1994 break;
1995 case 4:
1996 stl_p(buf, value);
1997 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001998 case 8:
1999 stq_p(buf, value);
2000 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002001 default:
2002 abort();
2003 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002004 return address_space_write(subpage->as, addr + subpage->base,
2005 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002006}
2007
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002008static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002009 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002010{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002011 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002012#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002013 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002014 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002015#endif
2016
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002017 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002018 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002019}
2020
Avi Kivity70c68e42012-01-02 12:32:48 +02002021static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002022 .read_with_attrs = subpage_read,
2023 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002024 .impl.min_access_size = 1,
2025 .impl.max_access_size = 8,
2026 .valid.min_access_size = 1,
2027 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002028 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002029 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002030};
2031
Anthony Liguoric227f092009-10-01 16:12:16 -05002032static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002033 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002034{
2035 int idx, eidx;
2036
2037 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2038 return -1;
2039 idx = SUBPAGE_IDX(start);
2040 eidx = SUBPAGE_IDX(end);
2041#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002042 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2043 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002044#endif
blueswir1db7b5422007-05-26 17:36:03 +00002045 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002046 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002047 }
2048
2049 return 0;
2050}
2051
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002052static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002053{
Anthony Liguoric227f092009-10-01 16:12:16 -05002054 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002055
Anthony Liguori7267c092011-08-20 22:09:37 -05002056 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002057
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002058 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002059 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002060 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002061 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002062 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002063#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002064 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2065 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002066#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002067 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002068
2069 return mmio;
2070}
2071
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002072static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2073 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002074{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002075 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002076 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002077 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002078 .mr = mr,
2079 .offset_within_address_space = 0,
2080 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002081 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002082 };
2083
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002084 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002085}
2086
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002087MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02002088{
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002089 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->memory_dispatch);
2090 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002091
2092 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002093}
2094
Avi Kivitye9179ce2009-06-14 11:38:52 +03002095static void io_mem_init(void)
2096{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002097 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002098 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002099 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002100 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002101 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002102 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002103 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002104}
2105
Avi Kivityac1970f2012-10-03 16:22:53 +02002106static void mem_begin(MemoryListener *listener)
2107{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002108 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002109 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2110 uint16_t n;
2111
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002112 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002113 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002114 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002115 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002116 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002117 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002118 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002119 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002120
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002121 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002122 d->as = as;
2123 as->next_dispatch = d;
2124}
2125
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002126static void address_space_dispatch_free(AddressSpaceDispatch *d)
2127{
2128 phys_sections_free(&d->map);
2129 g_free(d);
2130}
2131
Paolo Bonzini00752702013-05-29 12:13:54 +02002132static void mem_commit(MemoryListener *listener)
2133{
2134 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002135 AddressSpaceDispatch *cur = as->dispatch;
2136 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002137
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002138 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002139
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002140 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002141 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002142 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002143 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002144}
2145
Avi Kivity1d711482012-10-02 18:54:45 +02002146static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002147{
Andreas Färber182735e2013-05-29 22:29:20 +02002148 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02002149
2150 /* since each CPU stores ram addresses in its TLB cache, we must
2151 reset the modified entries */
2152 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02002153 CPU_FOREACH(cpu) {
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01002154 /* FIXME: Disentangle the cpu.h circular files deps so we can
2155 directly get the right CPU from listener. */
2156 if (cpu->tcg_as_listener != listener) {
2157 continue;
2158 }
Paolo Bonzini76e5c762015-01-15 12:46:47 +01002159 cpu_reload_memory_map(cpu);
Avi Kivity117712c2012-02-12 21:23:17 +02002160 }
Avi Kivity50c1e142012-02-08 21:36:02 +02002161}
2162
Avi Kivityac1970f2012-10-03 16:22:53 +02002163void address_space_init_dispatch(AddressSpace *as)
2164{
Paolo Bonzini00752702013-05-29 12:13:54 +02002165 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002166 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002167 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002168 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002169 .region_add = mem_add,
2170 .region_nop = mem_add,
2171 .priority = 0,
2172 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002173 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002174}
2175
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002176void address_space_unregister(AddressSpace *as)
2177{
2178 memory_listener_unregister(&as->dispatch_listener);
2179}
2180
Avi Kivity83f3c252012-10-07 12:59:55 +02002181void address_space_destroy_dispatch(AddressSpace *as)
2182{
2183 AddressSpaceDispatch *d = as->dispatch;
2184
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002185 atomic_rcu_set(&as->dispatch, NULL);
2186 if (d) {
2187 call_rcu(d, address_space_dispatch_free, rcu);
2188 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002189}
2190
Avi Kivity62152b82011-07-26 14:26:14 +03002191static void memory_map_init(void)
2192{
Anthony Liguori7267c092011-08-20 22:09:37 -05002193 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002194
Paolo Bonzini57271d62013-11-07 17:14:37 +01002195 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002196 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002197
Anthony Liguori7267c092011-08-20 22:09:37 -05002198 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002199 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2200 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002201 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002202}
2203
2204MemoryRegion *get_system_memory(void)
2205{
2206 return system_memory;
2207}
2208
Avi Kivity309cb472011-08-08 16:09:03 +03002209MemoryRegion *get_system_io(void)
2210{
2211 return system_io;
2212}
2213
pbrooke2eef172008-06-08 01:09:01 +00002214#endif /* !defined(CONFIG_USER_ONLY) */
2215
bellard13eb76e2004-01-24 15:23:36 +00002216/* physical memory access (slow version, mainly for debug) */
2217#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002218int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002219 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002220{
2221 int l, flags;
2222 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002223 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002224
2225 while (len > 0) {
2226 page = addr & TARGET_PAGE_MASK;
2227 l = (page + TARGET_PAGE_SIZE) - addr;
2228 if (l > len)
2229 l = len;
2230 flags = page_get_flags(page);
2231 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002232 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002233 if (is_write) {
2234 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002235 return -1;
bellard579a97f2007-11-11 14:26:47 +00002236 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002237 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002238 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002239 memcpy(p, buf, l);
2240 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002241 } else {
2242 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002243 return -1;
bellard579a97f2007-11-11 14:26:47 +00002244 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002245 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002246 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002247 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002248 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002249 }
2250 len -= l;
2251 buf += l;
2252 addr += l;
2253 }
Paul Brooka68fe892010-03-01 00:08:59 +00002254 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002255}
bellard8df1cd02005-01-28 22:37:22 +00002256
bellard13eb76e2004-01-24 15:23:36 +00002257#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002258
Paolo Bonzini845b6212015-03-23 11:45:53 +01002259static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002260 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002261{
Peter Maydellf874bf92014-11-16 19:44:21 +00002262 if (cpu_physical_memory_range_includes_clean(addr, length)) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01002263 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
2264 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Paolo Bonzini35865332015-04-22 14:20:35 +02002265 tb_invalidate_phys_range(addr, addr + length);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002266 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2267 }
Paolo Bonzini58d27072015-03-23 11:56:01 +01002268 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Paolo Bonzini49dfcec2015-03-23 11:35:19 +01002269 } else {
2270 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002271 }
2272}
2273
Richard Henderson23326162013-07-08 14:55:59 -07002274static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002275{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002276 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002277
2278 /* Regions are assumed to support 1-4 byte accesses unless
2279 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002280 if (access_size_max == 0) {
2281 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002282 }
Richard Henderson23326162013-07-08 14:55:59 -07002283
2284 /* Bound the maximum access by the alignment of the address. */
2285 if (!mr->ops->impl.unaligned) {
2286 unsigned align_size_max = addr & -addr;
2287 if (align_size_max != 0 && align_size_max < access_size_max) {
2288 access_size_max = align_size_max;
2289 }
2290 }
2291
2292 /* Don't attempt accesses larger than the maximum. */
2293 if (l > access_size_max) {
2294 l = access_size_max;
2295 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02002296 if (l & (l - 1)) {
2297 l = 1 << (qemu_fls(l) - 1);
2298 }
Richard Henderson23326162013-07-08 14:55:59 -07002299
2300 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002301}
2302
Peter Maydell5c9eb022015-04-26 16:49:24 +01002303MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2304 uint8_t *buf, int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002305{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002306 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002307 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002308 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002309 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002310 MemoryRegion *mr;
Peter Maydell3b643492015-04-26 16:49:23 +01002311 MemTxResult result = MEMTX_OK;
ths3b46e622007-09-17 08:09:54 +00002312
Paolo Bonzini41063e12015-03-18 14:21:43 +01002313 rcu_read_lock();
bellard13eb76e2004-01-24 15:23:36 +00002314 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002315 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002316 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002317
bellard13eb76e2004-01-24 15:23:36 +00002318 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002319 if (!memory_access_is_direct(mr, is_write)) {
2320 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002321 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002322 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002323 switch (l) {
2324 case 8:
2325 /* 64 bit write access */
2326 val = ldq_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002327 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2328 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002329 break;
2330 case 4:
bellard1c213d12005-09-03 10:49:04 +00002331 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002332 val = ldl_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002333 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2334 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002335 break;
2336 case 2:
bellard1c213d12005-09-03 10:49:04 +00002337 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002338 val = lduw_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002339 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2340 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002341 break;
2342 case 1:
bellard1c213d12005-09-03 10:49:04 +00002343 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002344 val = ldub_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002345 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2346 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002347 break;
2348 default:
2349 abort();
bellard13eb76e2004-01-24 15:23:36 +00002350 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002351 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002352 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002353 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002354 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002355 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002356 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002357 }
2358 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002359 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002360 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002361 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002362 switch (l) {
2363 case 8:
2364 /* 64 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002365 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2366 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002367 stq_p(buf, val);
2368 break;
2369 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002370 /* 32 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002371 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2372 attrs);
bellardc27004e2005-01-03 23:35:10 +00002373 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002374 break;
2375 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002376 /* 16 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002377 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2378 attrs);
bellardc27004e2005-01-03 23:35:10 +00002379 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002380 break;
2381 case 1:
bellard1c213d12005-09-03 10:49:04 +00002382 /* 8 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002383 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2384 attrs);
bellardc27004e2005-01-03 23:35:10 +00002385 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002386 break;
2387 default:
2388 abort();
bellard13eb76e2004-01-24 15:23:36 +00002389 }
2390 } else {
2391 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002392 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002393 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002394 }
2395 }
2396 len -= l;
2397 buf += l;
2398 addr += l;
2399 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002400 rcu_read_unlock();
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002401
Peter Maydell3b643492015-04-26 16:49:23 +01002402 return result;
bellard13eb76e2004-01-24 15:23:36 +00002403}
bellard8df1cd02005-01-28 22:37:22 +00002404
Peter Maydell5c9eb022015-04-26 16:49:24 +01002405MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2406 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002407{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002408 return address_space_rw(as, addr, attrs, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002409}
2410
Peter Maydell5c9eb022015-04-26 16:49:24 +01002411MemTxResult address_space_read(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2412 uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002413{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002414 return address_space_rw(as, addr, attrs, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002415}
2416
2417
Avi Kivitya8170e52012-10-23 12:30:10 +02002418void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002419 int len, int is_write)
2420{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002421 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2422 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002423}
2424
Alexander Graf582b55a2013-12-11 14:17:44 +01002425enum write_rom_type {
2426 WRITE_DATA,
2427 FLUSH_CACHE,
2428};
2429
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002430static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002431 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002432{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002433 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002434 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002435 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002436 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002437
Paolo Bonzini41063e12015-03-18 14:21:43 +01002438 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002439 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002440 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002441 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002442
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002443 if (!(memory_region_is_ram(mr) ||
2444 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002445 /* do nothing */
2446 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002447 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002448 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002449 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002450 switch (type) {
2451 case WRITE_DATA:
2452 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002453 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002454 break;
2455 case FLUSH_CACHE:
2456 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2457 break;
2458 }
bellardd0ecd2a2006-04-23 17:14:48 +00002459 }
2460 len -= l;
2461 buf += l;
2462 addr += l;
2463 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002464 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002465}
2466
Alexander Graf582b55a2013-12-11 14:17:44 +01002467/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002468void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002469 const uint8_t *buf, int len)
2470{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002471 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002472}
2473
2474void cpu_flush_icache_range(hwaddr start, int len)
2475{
2476 /*
2477 * This function should do the same thing as an icache flush that was
2478 * triggered from within the guest. For TCG we are always cache coherent,
2479 * so there is no need to flush anything. For KVM / Xen we need to flush
2480 * the host's instruction cache at least.
2481 */
2482 if (tcg_enabled()) {
2483 return;
2484 }
2485
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002486 cpu_physical_memory_write_rom_internal(&address_space_memory,
2487 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002488}
2489
aliguori6d16c2f2009-01-22 16:59:11 +00002490typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002491 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002492 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002493 hwaddr addr;
2494 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002495 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002496} BounceBuffer;
2497
2498static BounceBuffer bounce;
2499
aliguoriba223c22009-01-22 16:59:16 +00002500typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002501 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002502 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002503} MapClient;
2504
Fam Zheng38e047b2015-03-16 17:03:35 +08002505QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002506static QLIST_HEAD(map_client_list, MapClient) map_client_list
2507 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002508
Fam Zhenge95205e2015-03-16 17:03:37 +08002509static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002510{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002511 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002512 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002513}
2514
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002515static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002516{
2517 MapClient *client;
2518
Blue Swirl72cf2d42009-09-12 07:36:22 +00002519 while (!QLIST_EMPTY(&map_client_list)) {
2520 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002521 qemu_bh_schedule(client->bh);
2522 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002523 }
2524}
2525
Fam Zhenge95205e2015-03-16 17:03:37 +08002526void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002527{
2528 MapClient *client = g_malloc(sizeof(*client));
2529
Fam Zheng38e047b2015-03-16 17:03:35 +08002530 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002531 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002532 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002533 if (!atomic_read(&bounce.in_use)) {
2534 cpu_notify_map_clients_locked();
2535 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002536 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002537}
2538
Fam Zheng38e047b2015-03-16 17:03:35 +08002539void cpu_exec_init_all(void)
2540{
2541 qemu_mutex_init(&ram_list.mutex);
2542 memory_map_init();
2543 io_mem_init();
2544 qemu_mutex_init(&map_client_list_lock);
2545}
2546
Fam Zhenge95205e2015-03-16 17:03:37 +08002547void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002548{
Fam Zhenge95205e2015-03-16 17:03:37 +08002549 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002550
Fam Zhenge95205e2015-03-16 17:03:37 +08002551 qemu_mutex_lock(&map_client_list_lock);
2552 QLIST_FOREACH(client, &map_client_list, link) {
2553 if (client->bh == bh) {
2554 cpu_unregister_map_client_do(client);
2555 break;
2556 }
2557 }
2558 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002559}
2560
2561static void cpu_notify_map_clients(void)
2562{
Fam Zheng38e047b2015-03-16 17:03:35 +08002563 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002564 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002565 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002566}
2567
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002568bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2569{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002570 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002571 hwaddr l, xlat;
2572
Paolo Bonzini41063e12015-03-18 14:21:43 +01002573 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002574 while (len > 0) {
2575 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002576 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2577 if (!memory_access_is_direct(mr, is_write)) {
2578 l = memory_access_size(mr, l, addr);
2579 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002580 return false;
2581 }
2582 }
2583
2584 len -= l;
2585 addr += l;
2586 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002587 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002588 return true;
2589}
2590
aliguori6d16c2f2009-01-22 16:59:11 +00002591/* Map a physical memory region into a host virtual address.
2592 * May map a subset of the requested range, given by and returned in *plen.
2593 * May return NULL if resources needed to perform the mapping are exhausted.
2594 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002595 * Use cpu_register_map_client() to know when retrying the map operation is
2596 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002597 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002598void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002599 hwaddr addr,
2600 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002601 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002602{
Avi Kivitya8170e52012-10-23 12:30:10 +02002603 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002604 hwaddr done = 0;
2605 hwaddr l, xlat, base;
2606 MemoryRegion *mr, *this_mr;
2607 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002608
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002609 if (len == 0) {
2610 return NULL;
2611 }
aliguori6d16c2f2009-01-22 16:59:11 +00002612
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002613 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002614 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002615 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002616
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002617 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002618 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002619 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002620 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002621 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002622 /* Avoid unbounded allocations */
2623 l = MIN(l, TARGET_PAGE_SIZE);
2624 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002625 bounce.addr = addr;
2626 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002627
2628 memory_region_ref(mr);
2629 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002630 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002631 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2632 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002633 }
aliguori6d16c2f2009-01-22 16:59:11 +00002634
Paolo Bonzini41063e12015-03-18 14:21:43 +01002635 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002636 *plen = l;
2637 return bounce.buffer;
2638 }
2639
2640 base = xlat;
2641 raddr = memory_region_get_ram_addr(mr);
2642
2643 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002644 len -= l;
2645 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002646 done += l;
2647 if (len == 0) {
2648 break;
2649 }
2650
2651 l = len;
2652 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2653 if (this_mr != mr || xlat != base + done) {
2654 break;
2655 }
aliguori6d16c2f2009-01-22 16:59:11 +00002656 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002657
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002658 memory_region_ref(mr);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002659 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002660 *plen = done;
2661 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002662}
2663
Avi Kivityac1970f2012-10-03 16:22:53 +02002664/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002665 * Will also mark the memory as dirty if is_write == 1. access_len gives
2666 * the amount of memory that was actually read or written by the caller.
2667 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002668void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2669 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002670{
2671 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002672 MemoryRegion *mr;
2673 ram_addr_t addr1;
2674
2675 mr = qemu_ram_addr_from_host(buffer, &addr1);
2676 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002677 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01002678 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002679 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002680 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002681 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002682 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002683 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002684 return;
2685 }
2686 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002687 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
2688 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002689 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002690 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002691 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002692 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002693 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00002694 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002695}
bellardd0ecd2a2006-04-23 17:14:48 +00002696
Avi Kivitya8170e52012-10-23 12:30:10 +02002697void *cpu_physical_memory_map(hwaddr addr,
2698 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002699 int is_write)
2700{
2701 return address_space_map(&address_space_memory, addr, plen, is_write);
2702}
2703
Avi Kivitya8170e52012-10-23 12:30:10 +02002704void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2705 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002706{
2707 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2708}
2709
bellard8df1cd02005-01-28 22:37:22 +00002710/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002711static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
2712 MemTxAttrs attrs,
2713 MemTxResult *result,
2714 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002715{
bellard8df1cd02005-01-28 22:37:22 +00002716 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002717 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002718 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002719 hwaddr l = 4;
2720 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002721 MemTxResult r;
bellard8df1cd02005-01-28 22:37:22 +00002722
Paolo Bonzini41063e12015-03-18 14:21:43 +01002723 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002724 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002725 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002726 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01002727 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002728#if defined(TARGET_WORDS_BIGENDIAN)
2729 if (endian == DEVICE_LITTLE_ENDIAN) {
2730 val = bswap32(val);
2731 }
2732#else
2733 if (endian == DEVICE_BIG_ENDIAN) {
2734 val = bswap32(val);
2735 }
2736#endif
bellard8df1cd02005-01-28 22:37:22 +00002737 } else {
2738 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002739 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002740 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002741 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002742 switch (endian) {
2743 case DEVICE_LITTLE_ENDIAN:
2744 val = ldl_le_p(ptr);
2745 break;
2746 case DEVICE_BIG_ENDIAN:
2747 val = ldl_be_p(ptr);
2748 break;
2749 default:
2750 val = ldl_p(ptr);
2751 break;
2752 }
Peter Maydell50013112015-04-26 16:49:24 +01002753 r = MEMTX_OK;
2754 }
2755 if (result) {
2756 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00002757 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002758 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00002759 return val;
2760}
2761
Peter Maydell50013112015-04-26 16:49:24 +01002762uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
2763 MemTxAttrs attrs, MemTxResult *result)
2764{
2765 return address_space_ldl_internal(as, addr, attrs, result,
2766 DEVICE_NATIVE_ENDIAN);
2767}
2768
2769uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
2770 MemTxAttrs attrs, MemTxResult *result)
2771{
2772 return address_space_ldl_internal(as, addr, attrs, result,
2773 DEVICE_LITTLE_ENDIAN);
2774}
2775
2776uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
2777 MemTxAttrs attrs, MemTxResult *result)
2778{
2779 return address_space_ldl_internal(as, addr, attrs, result,
2780 DEVICE_BIG_ENDIAN);
2781}
2782
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002783uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002784{
Peter Maydell50013112015-04-26 16:49:24 +01002785 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002786}
2787
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002788uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002789{
Peter Maydell50013112015-04-26 16:49:24 +01002790 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002791}
2792
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002793uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002794{
Peter Maydell50013112015-04-26 16:49:24 +01002795 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002796}
2797
bellard84b7b8e2005-11-28 21:19:04 +00002798/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002799static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
2800 MemTxAttrs attrs,
2801 MemTxResult *result,
2802 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002803{
bellard84b7b8e2005-11-28 21:19:04 +00002804 uint8_t *ptr;
2805 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002806 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002807 hwaddr l = 8;
2808 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002809 MemTxResult r;
bellard84b7b8e2005-11-28 21:19:04 +00002810
Paolo Bonzini41063e12015-03-18 14:21:43 +01002811 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002812 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002813 false);
2814 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002815 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01002816 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002817#if defined(TARGET_WORDS_BIGENDIAN)
2818 if (endian == DEVICE_LITTLE_ENDIAN) {
2819 val = bswap64(val);
2820 }
2821#else
2822 if (endian == DEVICE_BIG_ENDIAN) {
2823 val = bswap64(val);
2824 }
2825#endif
bellard84b7b8e2005-11-28 21:19:04 +00002826 } else {
2827 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002828 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002829 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002830 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002831 switch (endian) {
2832 case DEVICE_LITTLE_ENDIAN:
2833 val = ldq_le_p(ptr);
2834 break;
2835 case DEVICE_BIG_ENDIAN:
2836 val = ldq_be_p(ptr);
2837 break;
2838 default:
2839 val = ldq_p(ptr);
2840 break;
2841 }
Peter Maydell50013112015-04-26 16:49:24 +01002842 r = MEMTX_OK;
2843 }
2844 if (result) {
2845 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00002846 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002847 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00002848 return val;
2849}
2850
Peter Maydell50013112015-04-26 16:49:24 +01002851uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
2852 MemTxAttrs attrs, MemTxResult *result)
2853{
2854 return address_space_ldq_internal(as, addr, attrs, result,
2855 DEVICE_NATIVE_ENDIAN);
2856}
2857
2858uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
2859 MemTxAttrs attrs, MemTxResult *result)
2860{
2861 return address_space_ldq_internal(as, addr, attrs, result,
2862 DEVICE_LITTLE_ENDIAN);
2863}
2864
2865uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
2866 MemTxAttrs attrs, MemTxResult *result)
2867{
2868 return address_space_ldq_internal(as, addr, attrs, result,
2869 DEVICE_BIG_ENDIAN);
2870}
2871
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002872uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002873{
Peter Maydell50013112015-04-26 16:49:24 +01002874 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002875}
2876
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002877uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002878{
Peter Maydell50013112015-04-26 16:49:24 +01002879 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002880}
2881
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002882uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002883{
Peter Maydell50013112015-04-26 16:49:24 +01002884 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002885}
2886
bellardaab33092005-10-30 20:48:42 +00002887/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01002888uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
2889 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00002890{
2891 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01002892 MemTxResult r;
2893
2894 r = address_space_rw(as, addr, attrs, &val, 1, 0);
2895 if (result) {
2896 *result = r;
2897 }
bellardaab33092005-10-30 20:48:42 +00002898 return val;
2899}
2900
Peter Maydell50013112015-04-26 16:49:24 +01002901uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
2902{
2903 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
2904}
2905
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002906/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002907static inline uint32_t address_space_lduw_internal(AddressSpace *as,
2908 hwaddr addr,
2909 MemTxAttrs attrs,
2910 MemTxResult *result,
2911 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002912{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002913 uint8_t *ptr;
2914 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002915 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002916 hwaddr l = 2;
2917 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002918 MemTxResult r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002919
Paolo Bonzini41063e12015-03-18 14:21:43 +01002920 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002921 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002922 false);
2923 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002924 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01002925 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002926#if defined(TARGET_WORDS_BIGENDIAN)
2927 if (endian == DEVICE_LITTLE_ENDIAN) {
2928 val = bswap16(val);
2929 }
2930#else
2931 if (endian == DEVICE_BIG_ENDIAN) {
2932 val = bswap16(val);
2933 }
2934#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002935 } else {
2936 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002937 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002938 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002939 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002940 switch (endian) {
2941 case DEVICE_LITTLE_ENDIAN:
2942 val = lduw_le_p(ptr);
2943 break;
2944 case DEVICE_BIG_ENDIAN:
2945 val = lduw_be_p(ptr);
2946 break;
2947 default:
2948 val = lduw_p(ptr);
2949 break;
2950 }
Peter Maydell50013112015-04-26 16:49:24 +01002951 r = MEMTX_OK;
2952 }
2953 if (result) {
2954 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002955 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002956 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002957 return val;
bellardaab33092005-10-30 20:48:42 +00002958}
2959
Peter Maydell50013112015-04-26 16:49:24 +01002960uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
2961 MemTxAttrs attrs, MemTxResult *result)
2962{
2963 return address_space_lduw_internal(as, addr, attrs, result,
2964 DEVICE_NATIVE_ENDIAN);
2965}
2966
2967uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
2968 MemTxAttrs attrs, MemTxResult *result)
2969{
2970 return address_space_lduw_internal(as, addr, attrs, result,
2971 DEVICE_LITTLE_ENDIAN);
2972}
2973
2974uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
2975 MemTxAttrs attrs, MemTxResult *result)
2976{
2977 return address_space_lduw_internal(as, addr, attrs, result,
2978 DEVICE_BIG_ENDIAN);
2979}
2980
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002981uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002982{
Peter Maydell50013112015-04-26 16:49:24 +01002983 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002984}
2985
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002986uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002987{
Peter Maydell50013112015-04-26 16:49:24 +01002988 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002989}
2990
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002991uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002992{
Peter Maydell50013112015-04-26 16:49:24 +01002993 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002994}
2995
bellard8df1cd02005-01-28 22:37:22 +00002996/* warning: addr must be aligned. The ram page is not masked as dirty
2997 and the code inside is not invalidated. It is useful if the dirty
2998 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01002999void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
3000 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00003001{
bellard8df1cd02005-01-28 22:37:22 +00003002 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003003 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003004 hwaddr l = 4;
3005 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003006 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003007 uint8_t dirty_log_mask;
bellard8df1cd02005-01-28 22:37:22 +00003008
Paolo Bonzini41063e12015-03-18 14:21:43 +01003009 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003010 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003011 true);
3012 if (l < 4 || !memory_access_is_direct(mr, true)) {
Peter Maydell50013112015-04-26 16:49:24 +01003013 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003014 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003015 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003016 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003017 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003018
Paolo Bonzini845b6212015-03-23 11:45:53 +01003019 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3020 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
Paolo Bonzini58d27072015-03-23 11:56:01 +01003021 cpu_physical_memory_set_dirty_range(addr1, 4, dirty_log_mask);
Peter Maydell50013112015-04-26 16:49:24 +01003022 r = MEMTX_OK;
3023 }
3024 if (result) {
3025 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003026 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003027 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003028}
3029
Peter Maydell50013112015-04-26 16:49:24 +01003030void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3031{
3032 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3033}
3034
bellard8df1cd02005-01-28 22:37:22 +00003035/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003036static inline void address_space_stl_internal(AddressSpace *as,
3037 hwaddr addr, uint32_t val,
3038 MemTxAttrs attrs,
3039 MemTxResult *result,
3040 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003041{
bellard8df1cd02005-01-28 22:37:22 +00003042 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003043 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003044 hwaddr l = 4;
3045 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003046 MemTxResult r;
bellard8df1cd02005-01-28 22:37:22 +00003047
Paolo Bonzini41063e12015-03-18 14:21:43 +01003048 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003049 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003050 true);
3051 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003052#if defined(TARGET_WORDS_BIGENDIAN)
3053 if (endian == DEVICE_LITTLE_ENDIAN) {
3054 val = bswap32(val);
3055 }
3056#else
3057 if (endian == DEVICE_BIG_ENDIAN) {
3058 val = bswap32(val);
3059 }
3060#endif
Peter Maydell50013112015-04-26 16:49:24 +01003061 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003062 } else {
bellard8df1cd02005-01-28 22:37:22 +00003063 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003064 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003065 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003066 switch (endian) {
3067 case DEVICE_LITTLE_ENDIAN:
3068 stl_le_p(ptr, val);
3069 break;
3070 case DEVICE_BIG_ENDIAN:
3071 stl_be_p(ptr, val);
3072 break;
3073 default:
3074 stl_p(ptr, val);
3075 break;
3076 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003077 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003078 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003079 }
Peter Maydell50013112015-04-26 16:49:24 +01003080 if (result) {
3081 *result = r;
3082 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003083 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003084}
3085
3086void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3087 MemTxAttrs attrs, MemTxResult *result)
3088{
3089 address_space_stl_internal(as, addr, val, attrs, result,
3090 DEVICE_NATIVE_ENDIAN);
3091}
3092
3093void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3094 MemTxAttrs attrs, MemTxResult *result)
3095{
3096 address_space_stl_internal(as, addr, val, attrs, result,
3097 DEVICE_LITTLE_ENDIAN);
3098}
3099
3100void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3101 MemTxAttrs attrs, MemTxResult *result)
3102{
3103 address_space_stl_internal(as, addr, val, attrs, result,
3104 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003105}
3106
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003107void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003108{
Peter Maydell50013112015-04-26 16:49:24 +01003109 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003110}
3111
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003112void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003113{
Peter Maydell50013112015-04-26 16:49:24 +01003114 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003115}
3116
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003117void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003118{
Peter Maydell50013112015-04-26 16:49:24 +01003119 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003120}
3121
bellardaab33092005-10-30 20:48:42 +00003122/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003123void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3124 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003125{
3126 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003127 MemTxResult r;
3128
3129 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3130 if (result) {
3131 *result = r;
3132 }
3133}
3134
3135void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3136{
3137 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003138}
3139
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003140/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003141static inline void address_space_stw_internal(AddressSpace *as,
3142 hwaddr addr, uint32_t val,
3143 MemTxAttrs attrs,
3144 MemTxResult *result,
3145 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003146{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003147 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003148 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003149 hwaddr l = 2;
3150 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003151 MemTxResult r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003152
Paolo Bonzini41063e12015-03-18 14:21:43 +01003153 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003154 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003155 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003156#if defined(TARGET_WORDS_BIGENDIAN)
3157 if (endian == DEVICE_LITTLE_ENDIAN) {
3158 val = bswap16(val);
3159 }
3160#else
3161 if (endian == DEVICE_BIG_ENDIAN) {
3162 val = bswap16(val);
3163 }
3164#endif
Peter Maydell50013112015-04-26 16:49:24 +01003165 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003166 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003167 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003168 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003169 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003170 switch (endian) {
3171 case DEVICE_LITTLE_ENDIAN:
3172 stw_le_p(ptr, val);
3173 break;
3174 case DEVICE_BIG_ENDIAN:
3175 stw_be_p(ptr, val);
3176 break;
3177 default:
3178 stw_p(ptr, val);
3179 break;
3180 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003181 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003182 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003183 }
Peter Maydell50013112015-04-26 16:49:24 +01003184 if (result) {
3185 *result = r;
3186 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003187 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003188}
3189
3190void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3191 MemTxAttrs attrs, MemTxResult *result)
3192{
3193 address_space_stw_internal(as, addr, val, attrs, result,
3194 DEVICE_NATIVE_ENDIAN);
3195}
3196
3197void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3198 MemTxAttrs attrs, MemTxResult *result)
3199{
3200 address_space_stw_internal(as, addr, val, attrs, result,
3201 DEVICE_LITTLE_ENDIAN);
3202}
3203
3204void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3205 MemTxAttrs attrs, MemTxResult *result)
3206{
3207 address_space_stw_internal(as, addr, val, attrs, result,
3208 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003209}
3210
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003211void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003212{
Peter Maydell50013112015-04-26 16:49:24 +01003213 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003214}
3215
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003216void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003217{
Peter Maydell50013112015-04-26 16:49:24 +01003218 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003219}
3220
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003221void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003222{
Peter Maydell50013112015-04-26 16:49:24 +01003223 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003224}
3225
bellardaab33092005-10-30 20:48:42 +00003226/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003227void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3228 MemTxAttrs attrs, MemTxResult *result)
3229{
3230 MemTxResult r;
3231 val = tswap64(val);
3232 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3233 if (result) {
3234 *result = r;
3235 }
3236}
3237
3238void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3239 MemTxAttrs attrs, MemTxResult *result)
3240{
3241 MemTxResult r;
3242 val = cpu_to_le64(val);
3243 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3244 if (result) {
3245 *result = r;
3246 }
3247}
3248void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3249 MemTxAttrs attrs, MemTxResult *result)
3250{
3251 MemTxResult r;
3252 val = cpu_to_be64(val);
3253 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3254 if (result) {
3255 *result = r;
3256 }
3257}
3258
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003259void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003260{
Peter Maydell50013112015-04-26 16:49:24 +01003261 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003262}
3263
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003264void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003265{
Peter Maydell50013112015-04-26 16:49:24 +01003266 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003267}
3268
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003269void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003270{
Peter Maydell50013112015-04-26 16:49:24 +01003271 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003272}
3273
aliguori5e2972f2009-03-28 17:51:36 +00003274/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003275int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003276 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003277{
3278 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003279 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003280 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003281
3282 while (len > 0) {
3283 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02003284 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00003285 /* if no physical page mapped, return an error */
3286 if (phys_addr == -1)
3287 return -1;
3288 l = (page + TARGET_PAGE_SIZE) - addr;
3289 if (l > len)
3290 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003291 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003292 if (is_write) {
3293 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
3294 } else {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003295 address_space_rw(cpu->as, phys_addr, MEMTXATTRS_UNSPECIFIED,
3296 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003297 }
bellard13eb76e2004-01-24 15:23:36 +00003298 len -= l;
3299 buf += l;
3300 addr += l;
3301 }
3302 return 0;
3303}
Paul Brooka68fe892010-03-01 00:08:59 +00003304#endif
bellard13eb76e2004-01-24 15:23:36 +00003305
Blue Swirl8e4a4242013-01-06 18:30:17 +00003306/*
3307 * A helper function for the _utterly broken_ virtio device model to find out if
3308 * it's running on a big endian machine. Don't do this at home kids!
3309 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003310bool target_words_bigendian(void);
3311bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003312{
3313#if defined(TARGET_WORDS_BIGENDIAN)
3314 return true;
3315#else
3316 return false;
3317#endif
3318}
3319
Wen Congyang76f35532012-05-07 12:04:18 +08003320#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003321bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003322{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003323 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003324 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003325 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003326
Paolo Bonzini41063e12015-03-18 14:21:43 +01003327 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003328 mr = address_space_translate(&address_space_memory,
3329 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003330
Paolo Bonzini41063e12015-03-18 14:21:43 +01003331 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3332 rcu_read_unlock();
3333 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003334}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003335
3336void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
3337{
3338 RAMBlock *block;
3339
Mike Day0dc3f442013-09-05 14:41:35 -04003340 rcu_read_lock();
3341 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02003342 func(block->host, block->offset, block->used_length, opaque);
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003343 }
Mike Day0dc3f442013-09-05 14:41:35 -04003344 rcu_read_unlock();
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003345}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003346#endif