bellard | 5493600 | 2003-05-13 00:25:15 +0000 | [diff] [blame] | 1 | /* |
Blue Swirl | 5b6dd86 | 2012-12-02 16:04:43 +0000 | [diff] [blame] | 2 | * Virtual page mapping |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 3 | * |
bellard | 5493600 | 2003-05-13 00:25:15 +0000 | [diff] [blame] | 4 | * Copyright (c) 2003 Fabrice Bellard |
| 5 | * |
| 6 | * This library is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU Lesser General Public |
| 8 | * License as published by the Free Software Foundation; either |
| 9 | * version 2 of the License, or (at your option) any later version. |
| 10 | * |
| 11 | * This library is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 14 | * Lesser General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU Lesser General Public |
Blue Swirl | 8167ee8 | 2009-07-16 20:47:01 +0000 | [diff] [blame] | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
bellard | 5493600 | 2003-05-13 00:25:15 +0000 | [diff] [blame] | 18 | */ |
bellard | 67b915a | 2004-03-31 23:37:16 +0000 | [diff] [blame] | 19 | #include "config.h" |
Stefan Weil | 777872e | 2014-02-23 18:02:08 +0100 | [diff] [blame] | 20 | #ifndef _WIN32 |
bellard | a98d49b | 2004-11-14 16:22:05 +0000 | [diff] [blame] | 21 | #include <sys/types.h> |
bellard | d5a8f07 | 2004-09-29 21:15:28 +0000 | [diff] [blame] | 22 | #include <sys/mman.h> |
| 23 | #endif |
bellard | 5493600 | 2003-05-13 00:25:15 +0000 | [diff] [blame] | 24 | |
Stefan Weil | 055403b | 2010-10-22 23:03:32 +0200 | [diff] [blame] | 25 | #include "qemu-common.h" |
bellard | 6180a18 | 2003-09-30 21:04:53 +0000 | [diff] [blame] | 26 | #include "cpu.h" |
bellard | b67d9a5 | 2008-05-23 09:57:34 +0000 | [diff] [blame] | 27 | #include "tcg.h" |
pbrook | b3c7724 | 2008-06-30 16:31:04 +0000 | [diff] [blame] | 28 | #include "hw/hw.h" |
Michael S. Tsirkin | 4485bd2 | 2015-03-11 07:56:34 +0100 | [diff] [blame] | 29 | #if !defined(CONFIG_USER_ONLY) |
Marcel Apfelbaum | 47c8ca5 | 2015-02-04 17:43:54 +0200 | [diff] [blame] | 30 | #include "hw/boards.h" |
Michael S. Tsirkin | 4485bd2 | 2015-03-11 07:56:34 +0100 | [diff] [blame] | 31 | #endif |
Alex Williamson | cc9e98c | 2010-06-25 11:09:43 -0600 | [diff] [blame] | 32 | #include "hw/qdev.h" |
Paolo Bonzini | 1de7afc | 2012-12-17 18:20:00 +0100 | [diff] [blame] | 33 | #include "qemu/osdep.h" |
Paolo Bonzini | 9c17d61 | 2012-12-17 18:20:04 +0100 | [diff] [blame] | 34 | #include "sysemu/kvm.h" |
Markus Armbruster | 2ff3de6 | 2013-07-04 15:09:22 +0200 | [diff] [blame] | 35 | #include "sysemu/sysemu.h" |
Paolo Bonzini | 0d09e41 | 2013-02-05 17:06:20 +0100 | [diff] [blame] | 36 | #include "hw/xen/xen.h" |
Paolo Bonzini | 1de7afc | 2012-12-17 18:20:00 +0100 | [diff] [blame] | 37 | #include "qemu/timer.h" |
| 38 | #include "qemu/config-file.h" |
Andreas Färber | 75a3403 | 2013-09-02 16:57:02 +0200 | [diff] [blame] | 39 | #include "qemu/error-report.h" |
Paolo Bonzini | 022c62c | 2012-12-17 18:19:49 +0100 | [diff] [blame] | 40 | #include "exec/memory.h" |
Paolo Bonzini | 9c17d61 | 2012-12-17 18:20:04 +0100 | [diff] [blame] | 41 | #include "sysemu/dma.h" |
Paolo Bonzini | 022c62c | 2012-12-17 18:19:49 +0100 | [diff] [blame] | 42 | #include "exec/address-spaces.h" |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 43 | #if defined(CONFIG_USER_ONLY) |
| 44 | #include <qemu.h> |
Jun Nakajima | 432d268 | 2010-08-31 16:41:25 +0100 | [diff] [blame] | 45 | #else /* !CONFIG_USER_ONLY */ |
Paolo Bonzini | 9c17d61 | 2012-12-17 18:20:04 +0100 | [diff] [blame] | 46 | #include "sysemu/xen-mapcache.h" |
Stefano Stabellini | 6506e4f | 2011-05-19 18:35:44 +0100 | [diff] [blame] | 47 | #include "trace.h" |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 48 | #endif |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 49 | #include "exec/cpu-all.h" |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 50 | #include "qemu/rcu_queue.h" |
Paolo Bonzini | 022c62c | 2012-12-17 18:19:49 +0100 | [diff] [blame] | 51 | #include "exec/cputlb.h" |
Blue Swirl | 5b6dd86 | 2012-12-02 16:04:43 +0000 | [diff] [blame] | 52 | #include "translate-all.h" |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 53 | |
Paolo Bonzini | 022c62c | 2012-12-17 18:19:49 +0100 | [diff] [blame] | 54 | #include "exec/memory-internal.h" |
Juan Quintela | 220c3eb | 2013-10-14 17:13:59 +0200 | [diff] [blame] | 55 | #include "exec/ram_addr.h" |
Avi Kivity | 67d95c1 | 2011-12-15 15:25:22 +0200 | [diff] [blame] | 56 | |
Michael S. Tsirkin | b35ba30 | 2013-11-11 17:52:07 +0200 | [diff] [blame] | 57 | #include "qemu/range.h" |
| 58 | |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 59 | //#define DEBUG_SUBPAGE |
ths | 1196be3 | 2007-03-17 15:17:58 +0000 | [diff] [blame] | 60 | |
pbrook | 99773bd | 2006-04-16 15:14:59 +0000 | [diff] [blame] | 61 | #if !defined(CONFIG_USER_ONLY) |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 62 | /* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes |
| 63 | * are protected by the ramlist lock. |
| 64 | */ |
Mike Day | 0d53d9f | 2015-01-21 13:45:24 +0100 | [diff] [blame] | 65 | RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) }; |
Avi Kivity | 62152b8 | 2011-07-26 14:26:14 +0300 | [diff] [blame] | 66 | |
| 67 | static MemoryRegion *system_memory; |
Avi Kivity | 309cb47 | 2011-08-08 16:09:03 +0300 | [diff] [blame] | 68 | static MemoryRegion *system_io; |
Avi Kivity | 62152b8 | 2011-07-26 14:26:14 +0300 | [diff] [blame] | 69 | |
Avi Kivity | f6790af | 2012-10-02 20:13:51 +0200 | [diff] [blame] | 70 | AddressSpace address_space_io; |
| 71 | AddressSpace address_space_memory; |
Avi Kivity | 2673a5d | 2012-10-02 18:49:28 +0200 | [diff] [blame] | 72 | |
Paolo Bonzini | 0844e00 | 2013-05-24 14:37:28 +0200 | [diff] [blame] | 73 | MemoryRegion io_mem_rom, io_mem_notdirty; |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 74 | static MemoryRegion io_mem_unassigned; |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 75 | |
Paolo Bonzini | 7bd4f43 | 2014-05-14 17:43:22 +0800 | [diff] [blame] | 76 | /* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */ |
| 77 | #define RAM_PREALLOC (1 << 0) |
| 78 | |
Paolo Bonzini | dbcb898 | 2014-06-10 19:15:24 +0800 | [diff] [blame] | 79 | /* RAM is mmap-ed with MAP_SHARED */ |
| 80 | #define RAM_SHARED (1 << 1) |
| 81 | |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 82 | /* Only a portion of RAM (used_length) is actually used, and migrated. |
| 83 | * This used_length size can change across reboots. |
| 84 | */ |
| 85 | #define RAM_RESIZEABLE (1 << 2) |
| 86 | |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 87 | #endif |
bellard | 9fa3e85 | 2004-01-04 18:06:42 +0000 | [diff] [blame] | 88 | |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 89 | struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus); |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 90 | /* current CPU in the current thread. It is only valid inside |
| 91 | cpu_exec() */ |
Andreas Färber | 4917cf4 | 2013-05-27 05:17:50 +0200 | [diff] [blame] | 92 | DEFINE_TLS(CPUState *, current_cpu); |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 93 | /* 0 = Do not count executed instructions. |
ths | bf20dc0 | 2008-06-30 17:22:19 +0000 | [diff] [blame] | 94 | 1 = Precise instruction counting. |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 95 | 2 = Adaptive rate instruction counting. */ |
Paolo Bonzini | 5708fc6 | 2012-11-26 15:36:40 +0100 | [diff] [blame] | 96 | int use_icount; |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 97 | |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 98 | #if !defined(CONFIG_USER_ONLY) |
Avi Kivity | 4346ae3 | 2012-02-10 17:00:01 +0200 | [diff] [blame] | 99 | |
Paolo Bonzini | 1db8abb | 2013-05-21 12:07:21 +0200 | [diff] [blame] | 100 | typedef struct PhysPageEntry PhysPageEntry; |
| 101 | |
| 102 | struct PhysPageEntry { |
Michael S. Tsirkin | 9736e55 | 2013-11-11 14:42:43 +0200 | [diff] [blame] | 103 | /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */ |
Michael S. Tsirkin | 8b79576 | 2013-11-11 14:51:56 +0200 | [diff] [blame] | 104 | uint32_t skip : 6; |
Michael S. Tsirkin | 9736e55 | 2013-11-11 14:42:43 +0200 | [diff] [blame] | 105 | /* index into phys_sections (!skip) or phys_map_nodes (skip) */ |
Michael S. Tsirkin | 8b79576 | 2013-11-11 14:51:56 +0200 | [diff] [blame] | 106 | uint32_t ptr : 26; |
Paolo Bonzini | 1db8abb | 2013-05-21 12:07:21 +0200 | [diff] [blame] | 107 | }; |
| 108 | |
Michael S. Tsirkin | 8b79576 | 2013-11-11 14:51:56 +0200 | [diff] [blame] | 109 | #define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6) |
| 110 | |
Paolo Bonzini | 03f4995 | 2013-11-07 17:14:36 +0100 | [diff] [blame] | 111 | /* Size of the L2 (and L3, etc) page tables. */ |
Paolo Bonzini | 57271d6 | 2013-11-07 17:14:37 +0100 | [diff] [blame] | 112 | #define ADDR_SPACE_BITS 64 |
Paolo Bonzini | 03f4995 | 2013-11-07 17:14:36 +0100 | [diff] [blame] | 113 | |
Michael S. Tsirkin | 026736c | 2013-11-13 20:13:03 +0200 | [diff] [blame] | 114 | #define P_L2_BITS 9 |
Paolo Bonzini | 03f4995 | 2013-11-07 17:14:36 +0100 | [diff] [blame] | 115 | #define P_L2_SIZE (1 << P_L2_BITS) |
| 116 | |
| 117 | #define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1) |
| 118 | |
| 119 | typedef PhysPageEntry Node[P_L2_SIZE]; |
Paolo Bonzini | 0475d94 | 2013-05-29 12:28:21 +0200 | [diff] [blame] | 120 | |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 121 | typedef struct PhysPageMap { |
Paolo Bonzini | 79e2b9a | 2015-01-21 12:09:14 +0100 | [diff] [blame] | 122 | struct rcu_head rcu; |
| 123 | |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 124 | unsigned sections_nb; |
| 125 | unsigned sections_nb_alloc; |
| 126 | unsigned nodes_nb; |
| 127 | unsigned nodes_nb_alloc; |
| 128 | Node *nodes; |
| 129 | MemoryRegionSection *sections; |
| 130 | } PhysPageMap; |
| 131 | |
Paolo Bonzini | 1db8abb | 2013-05-21 12:07:21 +0200 | [diff] [blame] | 132 | struct AddressSpaceDispatch { |
Paolo Bonzini | 79e2b9a | 2015-01-21 12:09:14 +0100 | [diff] [blame] | 133 | struct rcu_head rcu; |
| 134 | |
Paolo Bonzini | 1db8abb | 2013-05-21 12:07:21 +0200 | [diff] [blame] | 135 | /* This is a multi-level map on the physical address space. |
| 136 | * The bottom level has pointers to MemoryRegionSections. |
| 137 | */ |
| 138 | PhysPageEntry phys_map; |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 139 | PhysPageMap map; |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 140 | AddressSpace *as; |
Paolo Bonzini | 1db8abb | 2013-05-21 12:07:21 +0200 | [diff] [blame] | 141 | }; |
| 142 | |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 143 | #define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK) |
| 144 | typedef struct subpage_t { |
| 145 | MemoryRegion iomem; |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 146 | AddressSpace *as; |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 147 | hwaddr base; |
| 148 | uint16_t sub_section[TARGET_PAGE_SIZE]; |
| 149 | } subpage_t; |
| 150 | |
Liu Ping Fan | b41aac4 | 2013-05-29 11:09:17 +0200 | [diff] [blame] | 151 | #define PHYS_SECTION_UNASSIGNED 0 |
| 152 | #define PHYS_SECTION_NOTDIRTY 1 |
| 153 | #define PHYS_SECTION_ROM 2 |
| 154 | #define PHYS_SECTION_WATCH 3 |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 155 | |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 156 | static void io_mem_init(void); |
Avi Kivity | 62152b8 | 2011-07-26 14:26:14 +0300 | [diff] [blame] | 157 | static void memory_map_init(void); |
Edgar E. Iglesias | 09daed8 | 2013-12-17 13:06:51 +1000 | [diff] [blame] | 158 | static void tcg_commit(MemoryListener *listener); |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 159 | |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 160 | static MemoryRegion io_mem_watch; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 161 | #endif |
bellard | 5493600 | 2003-05-13 00:25:15 +0000 | [diff] [blame] | 162 | |
Paul Brook | 6d9a130 | 2010-02-28 23:55:53 +0000 | [diff] [blame] | 163 | #if !defined(CONFIG_USER_ONLY) |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 164 | |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 165 | static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes) |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 166 | { |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 167 | if (map->nodes_nb + nodes > map->nodes_nb_alloc) { |
| 168 | map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16); |
| 169 | map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes); |
| 170 | map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc); |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 171 | } |
| 172 | } |
| 173 | |
Paolo Bonzini | db94604 | 2015-05-21 15:12:29 +0200 | [diff] [blame] | 174 | static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf) |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 175 | { |
| 176 | unsigned i; |
Michael S. Tsirkin | 8b79576 | 2013-11-11 14:51:56 +0200 | [diff] [blame] | 177 | uint32_t ret; |
Paolo Bonzini | db94604 | 2015-05-21 15:12:29 +0200 | [diff] [blame] | 178 | PhysPageEntry e; |
| 179 | PhysPageEntry *p; |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 180 | |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 181 | ret = map->nodes_nb++; |
Paolo Bonzini | db94604 | 2015-05-21 15:12:29 +0200 | [diff] [blame] | 182 | p = map->nodes[ret]; |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 183 | assert(ret != PHYS_MAP_NODE_NIL); |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 184 | assert(ret != map->nodes_nb_alloc); |
Paolo Bonzini | db94604 | 2015-05-21 15:12:29 +0200 | [diff] [blame] | 185 | |
| 186 | e.skip = leaf ? 0 : 1; |
| 187 | e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL; |
Paolo Bonzini | 03f4995 | 2013-11-07 17:14:36 +0100 | [diff] [blame] | 188 | for (i = 0; i < P_L2_SIZE; ++i) { |
Paolo Bonzini | db94604 | 2015-05-21 15:12:29 +0200 | [diff] [blame] | 189 | memcpy(&p[i], &e, sizeof(e)); |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 190 | } |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 191 | return ret; |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 192 | } |
| 193 | |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 194 | static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp, |
| 195 | hwaddr *index, hwaddr *nb, uint16_t leaf, |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 196 | int level) |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 197 | { |
| 198 | PhysPageEntry *p; |
Paolo Bonzini | 03f4995 | 2013-11-07 17:14:36 +0100 | [diff] [blame] | 199 | hwaddr step = (hwaddr)1 << (level * P_L2_BITS); |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 200 | |
Michael S. Tsirkin | 9736e55 | 2013-11-11 14:42:43 +0200 | [diff] [blame] | 201 | if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) { |
Paolo Bonzini | db94604 | 2015-05-21 15:12:29 +0200 | [diff] [blame] | 202 | lp->ptr = phys_map_node_alloc(map, level == 0); |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 203 | } |
Paolo Bonzini | db94604 | 2015-05-21 15:12:29 +0200 | [diff] [blame] | 204 | p = map->nodes[lp->ptr]; |
Paolo Bonzini | 03f4995 | 2013-11-07 17:14:36 +0100 | [diff] [blame] | 205 | lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)]; |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 206 | |
Paolo Bonzini | 03f4995 | 2013-11-07 17:14:36 +0100 | [diff] [blame] | 207 | while (*nb && lp < &p[P_L2_SIZE]) { |
Avi Kivity | 07f07b3 | 2012-02-13 20:45:32 +0200 | [diff] [blame] | 208 | if ((*index & (step - 1)) == 0 && *nb >= step) { |
Michael S. Tsirkin | 9736e55 | 2013-11-11 14:42:43 +0200 | [diff] [blame] | 209 | lp->skip = 0; |
Avi Kivity | c19e880 | 2012-02-13 20:25:31 +0200 | [diff] [blame] | 210 | lp->ptr = leaf; |
Avi Kivity | 07f07b3 | 2012-02-13 20:45:32 +0200 | [diff] [blame] | 211 | *index += step; |
| 212 | *nb -= step; |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 213 | } else { |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 214 | phys_page_set_level(map, lp, index, nb, leaf, level - 1); |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 215 | } |
| 216 | ++lp; |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 217 | } |
| 218 | } |
| 219 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 220 | static void phys_page_set(AddressSpaceDispatch *d, |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 221 | hwaddr index, hwaddr nb, |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 222 | uint16_t leaf) |
bellard | 92e873b | 2004-05-21 14:52:29 +0000 | [diff] [blame] | 223 | { |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 224 | /* Wildly overreserve - it doesn't matter much. */ |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 225 | phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS); |
bellard | 92e873b | 2004-05-21 14:52:29 +0000 | [diff] [blame] | 226 | |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 227 | phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1); |
bellard | 92e873b | 2004-05-21 14:52:29 +0000 | [diff] [blame] | 228 | } |
| 229 | |
Michael S. Tsirkin | b35ba30 | 2013-11-11 17:52:07 +0200 | [diff] [blame] | 230 | /* Compact a non leaf page entry. Simply detect that the entry has a single child, |
| 231 | * and update our entry so we can skip it and go directly to the destination. |
| 232 | */ |
| 233 | static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted) |
| 234 | { |
| 235 | unsigned valid_ptr = P_L2_SIZE; |
| 236 | int valid = 0; |
| 237 | PhysPageEntry *p; |
| 238 | int i; |
| 239 | |
| 240 | if (lp->ptr == PHYS_MAP_NODE_NIL) { |
| 241 | return; |
| 242 | } |
| 243 | |
| 244 | p = nodes[lp->ptr]; |
| 245 | for (i = 0; i < P_L2_SIZE; i++) { |
| 246 | if (p[i].ptr == PHYS_MAP_NODE_NIL) { |
| 247 | continue; |
| 248 | } |
| 249 | |
| 250 | valid_ptr = i; |
| 251 | valid++; |
| 252 | if (p[i].skip) { |
| 253 | phys_page_compact(&p[i], nodes, compacted); |
| 254 | } |
| 255 | } |
| 256 | |
| 257 | /* We can only compress if there's only one child. */ |
| 258 | if (valid != 1) { |
| 259 | return; |
| 260 | } |
| 261 | |
| 262 | assert(valid_ptr < P_L2_SIZE); |
| 263 | |
| 264 | /* Don't compress if it won't fit in the # of bits we have. */ |
| 265 | if (lp->skip + p[valid_ptr].skip >= (1 << 3)) { |
| 266 | return; |
| 267 | } |
| 268 | |
| 269 | lp->ptr = p[valid_ptr].ptr; |
| 270 | if (!p[valid_ptr].skip) { |
| 271 | /* If our only child is a leaf, make this a leaf. */ |
| 272 | /* By design, we should have made this node a leaf to begin with so we |
| 273 | * should never reach here. |
| 274 | * But since it's so simple to handle this, let's do it just in case we |
| 275 | * change this rule. |
| 276 | */ |
| 277 | lp->skip = 0; |
| 278 | } else { |
| 279 | lp->skip += p[valid_ptr].skip; |
| 280 | } |
| 281 | } |
| 282 | |
| 283 | static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb) |
| 284 | { |
| 285 | DECLARE_BITMAP(compacted, nodes_nb); |
| 286 | |
| 287 | if (d->phys_map.skip) { |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 288 | phys_page_compact(&d->phys_map, d->map.nodes, compacted); |
Michael S. Tsirkin | b35ba30 | 2013-11-11 17:52:07 +0200 | [diff] [blame] | 289 | } |
| 290 | } |
| 291 | |
Michael S. Tsirkin | 97115a8 | 2013-11-13 20:08:19 +0200 | [diff] [blame] | 292 | static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr, |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 293 | Node *nodes, MemoryRegionSection *sections) |
bellard | 92e873b | 2004-05-21 14:52:29 +0000 | [diff] [blame] | 294 | { |
Avi Kivity | 31ab2b4 | 2012-02-13 16:44:19 +0200 | [diff] [blame] | 295 | PhysPageEntry *p; |
Michael S. Tsirkin | 97115a8 | 2013-11-13 20:08:19 +0200 | [diff] [blame] | 296 | hwaddr index = addr >> TARGET_PAGE_BITS; |
Avi Kivity | 31ab2b4 | 2012-02-13 16:44:19 +0200 | [diff] [blame] | 297 | int i; |
Avi Kivity | f1f6e3b | 2011-11-20 17:52:22 +0200 | [diff] [blame] | 298 | |
Michael S. Tsirkin | 9736e55 | 2013-11-11 14:42:43 +0200 | [diff] [blame] | 299 | for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) { |
Avi Kivity | c19e880 | 2012-02-13 20:25:31 +0200 | [diff] [blame] | 300 | if (lp.ptr == PHYS_MAP_NODE_NIL) { |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 301 | return §ions[PHYS_SECTION_UNASSIGNED]; |
Avi Kivity | 31ab2b4 | 2012-02-13 16:44:19 +0200 | [diff] [blame] | 302 | } |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 303 | p = nodes[lp.ptr]; |
Paolo Bonzini | 03f4995 | 2013-11-07 17:14:36 +0100 | [diff] [blame] | 304 | lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)]; |
Avi Kivity | f1f6e3b | 2011-11-20 17:52:22 +0200 | [diff] [blame] | 305 | } |
Michael S. Tsirkin | b35ba30 | 2013-11-11 17:52:07 +0200 | [diff] [blame] | 306 | |
| 307 | if (sections[lp.ptr].size.hi || |
| 308 | range_covers_byte(sections[lp.ptr].offset_within_address_space, |
| 309 | sections[lp.ptr].size.lo, addr)) { |
| 310 | return §ions[lp.ptr]; |
| 311 | } else { |
| 312 | return §ions[PHYS_SECTION_UNASSIGNED]; |
| 313 | } |
Avi Kivity | f3705d5 | 2012-03-08 16:16:34 +0200 | [diff] [blame] | 314 | } |
| 315 | |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 316 | bool memory_region_is_unassigned(MemoryRegion *mr) |
| 317 | { |
Paolo Bonzini | 2a8e749 | 2013-05-24 14:34:08 +0200 | [diff] [blame] | 318 | return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 319 | && mr != &io_mem_watch; |
| 320 | } |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 321 | |
Paolo Bonzini | 79e2b9a | 2015-01-21 12:09:14 +0100 | [diff] [blame] | 322 | /* Called from RCU critical section */ |
Paolo Bonzini | c7086b4 | 2013-06-02 15:27:39 +0200 | [diff] [blame] | 323 | static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d, |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 324 | hwaddr addr, |
| 325 | bool resolve_subpage) |
Jan Kiszka | 9f02960 | 2013-05-06 16:48:02 +0200 | [diff] [blame] | 326 | { |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 327 | MemoryRegionSection *section; |
| 328 | subpage_t *subpage; |
| 329 | |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 330 | section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections); |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 331 | if (resolve_subpage && section->mr->subpage) { |
| 332 | subpage = container_of(section->mr, subpage_t, iomem); |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 333 | section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]]; |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 334 | } |
| 335 | return section; |
Jan Kiszka | 9f02960 | 2013-05-06 16:48:02 +0200 | [diff] [blame] | 336 | } |
| 337 | |
Paolo Bonzini | 79e2b9a | 2015-01-21 12:09:14 +0100 | [diff] [blame] | 338 | /* Called from RCU critical section */ |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 339 | static MemoryRegionSection * |
Paolo Bonzini | c7086b4 | 2013-06-02 15:27:39 +0200 | [diff] [blame] | 340 | address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat, |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 341 | hwaddr *plen, bool resolve_subpage) |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 342 | { |
| 343 | MemoryRegionSection *section; |
Paolo Bonzini | a87f395 | 2014-02-07 15:47:46 +0100 | [diff] [blame] | 344 | Int128 diff; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 345 | |
Paolo Bonzini | c7086b4 | 2013-06-02 15:27:39 +0200 | [diff] [blame] | 346 | section = address_space_lookup_region(d, addr, resolve_subpage); |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 347 | /* Compute offset within MemoryRegionSection */ |
| 348 | addr -= section->offset_within_address_space; |
| 349 | |
| 350 | /* Compute offset within MemoryRegion */ |
| 351 | *xlat = addr + section->offset_within_region; |
| 352 | |
| 353 | diff = int128_sub(section->mr->size, int128_make64(addr)); |
Peter Maydell | 3752a03 | 2013-06-20 15:18:04 +0100 | [diff] [blame] | 354 | *plen = int128_get64(int128_min(diff, int128_make64(*plen))); |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 355 | return section; |
| 356 | } |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 357 | |
Paolo Bonzini | a87f395 | 2014-02-07 15:47:46 +0100 | [diff] [blame] | 358 | static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write) |
| 359 | { |
| 360 | if (memory_region_is_ram(mr)) { |
| 361 | return !(is_write && mr->readonly); |
| 362 | } |
| 363 | if (memory_region_is_romd(mr)) { |
| 364 | return !is_write; |
| 365 | } |
| 366 | |
| 367 | return false; |
| 368 | } |
| 369 | |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 370 | /* Called from RCU critical section */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 371 | MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr, |
| 372 | hwaddr *xlat, hwaddr *plen, |
| 373 | bool is_write) |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 374 | { |
Avi Kivity | 3095115 | 2012-10-30 13:47:46 +0200 | [diff] [blame] | 375 | IOMMUTLBEntry iotlb; |
| 376 | MemoryRegionSection *section; |
| 377 | MemoryRegion *mr; |
Avi Kivity | 3095115 | 2012-10-30 13:47:46 +0200 | [diff] [blame] | 378 | |
| 379 | for (;;) { |
Paolo Bonzini | 79e2b9a | 2015-01-21 12:09:14 +0100 | [diff] [blame] | 380 | AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch); |
| 381 | section = address_space_translate_internal(d, addr, &addr, plen, true); |
Avi Kivity | 3095115 | 2012-10-30 13:47:46 +0200 | [diff] [blame] | 382 | mr = section->mr; |
| 383 | |
| 384 | if (!mr->iommu_ops) { |
| 385 | break; |
| 386 | } |
| 387 | |
Le Tan | 8d7b8cb | 2014-08-16 13:55:37 +0800 | [diff] [blame] | 388 | iotlb = mr->iommu_ops->translate(mr, addr, is_write); |
Avi Kivity | 3095115 | 2012-10-30 13:47:46 +0200 | [diff] [blame] | 389 | addr = ((iotlb.translated_addr & ~iotlb.addr_mask) |
| 390 | | (addr & iotlb.addr_mask)); |
Peter Crosthwaite | 23820db | 2015-03-16 22:35:54 -0700 | [diff] [blame] | 391 | *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1); |
Avi Kivity | 3095115 | 2012-10-30 13:47:46 +0200 | [diff] [blame] | 392 | if (!(iotlb.perm & (1 << is_write))) { |
| 393 | mr = &io_mem_unassigned; |
| 394 | break; |
| 395 | } |
| 396 | |
| 397 | as = iotlb.target_as; |
| 398 | } |
| 399 | |
Alexey Kardashevskiy | fe680d0 | 2014-05-07 13:40:39 +0000 | [diff] [blame] | 400 | if (xen_enabled() && memory_access_is_direct(mr, is_write)) { |
Paolo Bonzini | a87f395 | 2014-02-07 15:47:46 +0100 | [diff] [blame] | 401 | hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr; |
Peter Crosthwaite | 23820db | 2015-03-16 22:35:54 -0700 | [diff] [blame] | 402 | *plen = MIN(page, *plen); |
Paolo Bonzini | a87f395 | 2014-02-07 15:47:46 +0100 | [diff] [blame] | 403 | } |
| 404 | |
Avi Kivity | 3095115 | 2012-10-30 13:47:46 +0200 | [diff] [blame] | 405 | *xlat = addr; |
| 406 | return mr; |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 407 | } |
| 408 | |
Paolo Bonzini | 79e2b9a | 2015-01-21 12:09:14 +0100 | [diff] [blame] | 409 | /* Called from RCU critical section */ |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 410 | MemoryRegionSection * |
Paolo Bonzini | 9d82b5a | 2013-08-16 08:26:30 +0200 | [diff] [blame] | 411 | address_space_translate_for_iotlb(CPUState *cpu, hwaddr addr, |
| 412 | hwaddr *xlat, hwaddr *plen) |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 413 | { |
Avi Kivity | 3095115 | 2012-10-30 13:47:46 +0200 | [diff] [blame] | 414 | MemoryRegionSection *section; |
Paolo Bonzini | 9d82b5a | 2013-08-16 08:26:30 +0200 | [diff] [blame] | 415 | section = address_space_translate_internal(cpu->memory_dispatch, |
| 416 | addr, xlat, plen, false); |
Avi Kivity | 3095115 | 2012-10-30 13:47:46 +0200 | [diff] [blame] | 417 | |
| 418 | assert(!section->mr->iommu_ops); |
| 419 | return section; |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 420 | } |
bellard | 9fa3e85 | 2004-01-04 18:06:42 +0000 | [diff] [blame] | 421 | #endif |
bellard | fd6ce8f | 2003-05-14 19:00:11 +0000 | [diff] [blame] | 422 | |
Andreas Färber | b170fce | 2013-01-20 20:23:22 +0100 | [diff] [blame] | 423 | #if !defined(CONFIG_USER_ONLY) |
pbrook | 9656f32 | 2008-07-01 20:01:19 +0000 | [diff] [blame] | 424 | |
Juan Quintela | e59fb37 | 2009-09-29 22:48:21 +0200 | [diff] [blame] | 425 | static int cpu_common_post_load(void *opaque, int version_id) |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 426 | { |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 427 | CPUState *cpu = opaque; |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 428 | |
aurel32 | 3098dba | 2009-03-07 21:28:24 +0000 | [diff] [blame] | 429 | /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the |
| 430 | version_id is increased. */ |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 431 | cpu->interrupt_request &= ~0x01; |
Christian Borntraeger | c01a71c | 2014-03-17 17:13:12 +0100 | [diff] [blame] | 432 | tlb_flush(cpu, 1); |
pbrook | 9656f32 | 2008-07-01 20:01:19 +0000 | [diff] [blame] | 433 | |
| 434 | return 0; |
| 435 | } |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 436 | |
Pavel Dovgaluk | 6c3bff0 | 2014-07-31 09:41:17 +0400 | [diff] [blame] | 437 | static int cpu_common_pre_load(void *opaque) |
| 438 | { |
| 439 | CPUState *cpu = opaque; |
| 440 | |
Paolo Bonzini | adee642 | 2014-12-19 12:53:14 +0100 | [diff] [blame] | 441 | cpu->exception_index = -1; |
Pavel Dovgaluk | 6c3bff0 | 2014-07-31 09:41:17 +0400 | [diff] [blame] | 442 | |
| 443 | return 0; |
| 444 | } |
| 445 | |
| 446 | static bool cpu_common_exception_index_needed(void *opaque) |
| 447 | { |
| 448 | CPUState *cpu = opaque; |
| 449 | |
Paolo Bonzini | adee642 | 2014-12-19 12:53:14 +0100 | [diff] [blame] | 450 | return tcg_enabled() && cpu->exception_index != -1; |
Pavel Dovgaluk | 6c3bff0 | 2014-07-31 09:41:17 +0400 | [diff] [blame] | 451 | } |
| 452 | |
| 453 | static const VMStateDescription vmstate_cpu_common_exception_index = { |
| 454 | .name = "cpu_common/exception_index", |
| 455 | .version_id = 1, |
| 456 | .minimum_version_id = 1, |
| 457 | .fields = (VMStateField[]) { |
| 458 | VMSTATE_INT32(exception_index, CPUState), |
| 459 | VMSTATE_END_OF_LIST() |
| 460 | } |
| 461 | }; |
| 462 | |
Andreas Färber | 1a1562f | 2013-06-17 04:09:11 +0200 | [diff] [blame] | 463 | const VMStateDescription vmstate_cpu_common = { |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 464 | .name = "cpu_common", |
| 465 | .version_id = 1, |
| 466 | .minimum_version_id = 1, |
Pavel Dovgaluk | 6c3bff0 | 2014-07-31 09:41:17 +0400 | [diff] [blame] | 467 | .pre_load = cpu_common_pre_load, |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 468 | .post_load = cpu_common_post_load, |
Juan Quintela | 35d0845 | 2014-04-16 16:01:33 +0200 | [diff] [blame] | 469 | .fields = (VMStateField[]) { |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 470 | VMSTATE_UINT32(halted, CPUState), |
| 471 | VMSTATE_UINT32(interrupt_request, CPUState), |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 472 | VMSTATE_END_OF_LIST() |
Pavel Dovgaluk | 6c3bff0 | 2014-07-31 09:41:17 +0400 | [diff] [blame] | 473 | }, |
| 474 | .subsections = (VMStateSubsection[]) { |
| 475 | { |
| 476 | .vmsd = &vmstate_cpu_common_exception_index, |
| 477 | .needed = cpu_common_exception_index_needed, |
| 478 | } , { |
| 479 | /* empty */ |
| 480 | } |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 481 | } |
| 482 | }; |
Andreas Färber | 1a1562f | 2013-06-17 04:09:11 +0200 | [diff] [blame] | 483 | |
pbrook | 9656f32 | 2008-07-01 20:01:19 +0000 | [diff] [blame] | 484 | #endif |
| 485 | |
Andreas Färber | 38d8f5c | 2012-12-17 19:47:15 +0100 | [diff] [blame] | 486 | CPUState *qemu_get_cpu(int index) |
Glauber Costa | 950f147 | 2009-06-09 12:15:18 -0400 | [diff] [blame] | 487 | { |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 488 | CPUState *cpu; |
Glauber Costa | 950f147 | 2009-06-09 12:15:18 -0400 | [diff] [blame] | 489 | |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 490 | CPU_FOREACH(cpu) { |
Andreas Färber | 55e5c28 | 2012-12-17 06:18:02 +0100 | [diff] [blame] | 491 | if (cpu->cpu_index == index) { |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 492 | return cpu; |
Andreas Färber | 55e5c28 | 2012-12-17 06:18:02 +0100 | [diff] [blame] | 493 | } |
Glauber Costa | 950f147 | 2009-06-09 12:15:18 -0400 | [diff] [blame] | 494 | } |
| 495 | |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 496 | return NULL; |
Glauber Costa | 950f147 | 2009-06-09 12:15:18 -0400 | [diff] [blame] | 497 | } |
| 498 | |
Edgar E. Iglesias | 09daed8 | 2013-12-17 13:06:51 +1000 | [diff] [blame] | 499 | #if !defined(CONFIG_USER_ONLY) |
| 500 | void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as) |
| 501 | { |
| 502 | /* We only support one address space per cpu at the moment. */ |
| 503 | assert(cpu->as == as); |
| 504 | |
| 505 | if (cpu->tcg_as_listener) { |
| 506 | memory_listener_unregister(cpu->tcg_as_listener); |
| 507 | } else { |
| 508 | cpu->tcg_as_listener = g_new0(MemoryListener, 1); |
| 509 | } |
| 510 | cpu->tcg_as_listener->commit = tcg_commit; |
| 511 | memory_listener_register(cpu->tcg_as_listener, as); |
| 512 | } |
| 513 | #endif |
| 514 | |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 515 | void cpu_exec_init(CPUArchState *env) |
bellard | fd6ce8f | 2003-05-14 19:00:11 +0000 | [diff] [blame] | 516 | { |
Andreas Färber | 9f09e18 | 2012-05-03 06:59:07 +0200 | [diff] [blame] | 517 | CPUState *cpu = ENV_GET_CPU(env); |
Andreas Färber | b170fce | 2013-01-20 20:23:22 +0100 | [diff] [blame] | 518 | CPUClass *cc = CPU_GET_CLASS(cpu); |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 519 | CPUState *some_cpu; |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 520 | int cpu_index; |
| 521 | |
pbrook | c276471 | 2009-03-07 15:24:59 +0000 | [diff] [blame] | 522 | #if defined(CONFIG_USER_ONLY) |
| 523 | cpu_list_lock(); |
| 524 | #endif |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 525 | cpu_index = 0; |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 526 | CPU_FOREACH(some_cpu) { |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 527 | cpu_index++; |
| 528 | } |
Andreas Färber | 55e5c28 | 2012-12-17 06:18:02 +0100 | [diff] [blame] | 529 | cpu->cpu_index = cpu_index; |
Andreas Färber | 1b1ed8d | 2012-12-17 04:22:03 +0100 | [diff] [blame] | 530 | cpu->numa_node = 0; |
Andreas Färber | f0c3c50 | 2013-08-26 21:22:53 +0200 | [diff] [blame] | 531 | QTAILQ_INIT(&cpu->breakpoints); |
Andreas Färber | ff4700b | 2013-08-26 18:23:18 +0200 | [diff] [blame] | 532 | QTAILQ_INIT(&cpu->watchpoints); |
Jan Kiszka | dc7a09c | 2011-03-15 12:26:31 +0100 | [diff] [blame] | 533 | #ifndef CONFIG_USER_ONLY |
Edgar E. Iglesias | 09daed8 | 2013-12-17 13:06:51 +1000 | [diff] [blame] | 534 | cpu->as = &address_space_memory; |
Andreas Färber | 9f09e18 | 2012-05-03 06:59:07 +0200 | [diff] [blame] | 535 | cpu->thread_id = qemu_get_thread_id(); |
Paolo Bonzini | cba7054 | 2015-03-09 15:28:37 +0100 | [diff] [blame] | 536 | cpu_reload_memory_map(cpu); |
Jan Kiszka | dc7a09c | 2011-03-15 12:26:31 +0100 | [diff] [blame] | 537 | #endif |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 538 | QTAILQ_INSERT_TAIL(&cpus, cpu, node); |
pbrook | c276471 | 2009-03-07 15:24:59 +0000 | [diff] [blame] | 539 | #if defined(CONFIG_USER_ONLY) |
| 540 | cpu_list_unlock(); |
| 541 | #endif |
Andreas Färber | e0d4794 | 2013-07-29 04:07:50 +0200 | [diff] [blame] | 542 | if (qdev_get_vmsd(DEVICE(cpu)) == NULL) { |
| 543 | vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu); |
| 544 | } |
pbrook | b3c7724 | 2008-06-30 16:31:04 +0000 | [diff] [blame] | 545 | #if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY) |
Alex Williamson | 0be71e3 | 2010-06-25 11:09:07 -0600 | [diff] [blame] | 546 | register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION, |
pbrook | b3c7724 | 2008-06-30 16:31:04 +0000 | [diff] [blame] | 547 | cpu_save, cpu_load, env); |
Andreas Färber | b170fce | 2013-01-20 20:23:22 +0100 | [diff] [blame] | 548 | assert(cc->vmsd == NULL); |
Andreas Färber | e0d4794 | 2013-07-29 04:07:50 +0200 | [diff] [blame] | 549 | assert(qdev_get_vmsd(DEVICE(cpu)) == NULL); |
pbrook | b3c7724 | 2008-06-30 16:31:04 +0000 | [diff] [blame] | 550 | #endif |
Andreas Färber | b170fce | 2013-01-20 20:23:22 +0100 | [diff] [blame] | 551 | if (cc->vmsd != NULL) { |
| 552 | vmstate_register(NULL, cpu_index, cc->vmsd, cpu); |
| 553 | } |
bellard | fd6ce8f | 2003-05-14 19:00:11 +0000 | [diff] [blame] | 554 | } |
| 555 | |
Paul Brook | 94df27f | 2010-02-28 23:47:45 +0000 | [diff] [blame] | 556 | #if defined(CONFIG_USER_ONLY) |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 557 | static void breakpoint_invalidate(CPUState *cpu, target_ulong pc) |
Paul Brook | 94df27f | 2010-02-28 23:47:45 +0000 | [diff] [blame] | 558 | { |
| 559 | tb_invalidate_phys_page_range(pc, pc + 1, 0); |
| 560 | } |
| 561 | #else |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 562 | static void breakpoint_invalidate(CPUState *cpu, target_ulong pc) |
Max Filippov | 1e7855a | 2012-04-10 02:48:17 +0400 | [diff] [blame] | 563 | { |
Max Filippov | e8262a1 | 2013-09-27 22:29:17 +0400 | [diff] [blame] | 564 | hwaddr phys = cpu_get_phys_page_debug(cpu, pc); |
| 565 | if (phys != -1) { |
Edgar E. Iglesias | 09daed8 | 2013-12-17 13:06:51 +1000 | [diff] [blame] | 566 | tb_invalidate_phys_addr(cpu->as, |
Edgar E. Iglesias | 29d8ec7 | 2013-11-07 19:43:10 +0100 | [diff] [blame] | 567 | phys | (pc & ~TARGET_PAGE_MASK)); |
Max Filippov | e8262a1 | 2013-09-27 22:29:17 +0400 | [diff] [blame] | 568 | } |
Max Filippov | 1e7855a | 2012-04-10 02:48:17 +0400 | [diff] [blame] | 569 | } |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 570 | #endif |
bellard | d720b93 | 2004-04-25 17:57:43 +0000 | [diff] [blame] | 571 | |
Paul Brook | c527ee8 | 2010-03-01 03:31:14 +0000 | [diff] [blame] | 572 | #if defined(CONFIG_USER_ONLY) |
Andreas Färber | 75a3403 | 2013-09-02 16:57:02 +0200 | [diff] [blame] | 573 | void cpu_watchpoint_remove_all(CPUState *cpu, int mask) |
Paul Brook | c527ee8 | 2010-03-01 03:31:14 +0000 | [diff] [blame] | 574 | |
| 575 | { |
| 576 | } |
| 577 | |
Peter Maydell | 3ee887e | 2014-09-12 14:06:48 +0100 | [diff] [blame] | 578 | int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len, |
| 579 | int flags) |
| 580 | { |
| 581 | return -ENOSYS; |
| 582 | } |
| 583 | |
| 584 | void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint) |
| 585 | { |
| 586 | } |
| 587 | |
Andreas Färber | 75a3403 | 2013-09-02 16:57:02 +0200 | [diff] [blame] | 588 | int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len, |
Paul Brook | c527ee8 | 2010-03-01 03:31:14 +0000 | [diff] [blame] | 589 | int flags, CPUWatchpoint **watchpoint) |
| 590 | { |
| 591 | return -ENOSYS; |
| 592 | } |
| 593 | #else |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 594 | /* Add a watchpoint. */ |
Andreas Färber | 75a3403 | 2013-09-02 16:57:02 +0200 | [diff] [blame] | 595 | int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len, |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 596 | int flags, CPUWatchpoint **watchpoint) |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 597 | { |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 598 | CPUWatchpoint *wp; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 599 | |
Peter Maydell | 05068c0 | 2014-09-12 14:06:48 +0100 | [diff] [blame] | 600 | /* forbid ranges which are empty or run off the end of the address space */ |
Max Filippov | 07e2863 | 2014-09-17 22:03:36 -0700 | [diff] [blame] | 601 | if (len == 0 || (addr + len - 1) < addr) { |
Andreas Färber | 75a3403 | 2013-09-02 16:57:02 +0200 | [diff] [blame] | 602 | error_report("tried to set invalid watchpoint at %" |
| 603 | VADDR_PRIx ", len=%" VADDR_PRIu, addr, len); |
aliguori | b405133 | 2008-11-18 20:14:20 +0000 | [diff] [blame] | 604 | return -EINVAL; |
| 605 | } |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 606 | wp = g_malloc(sizeof(*wp)); |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 607 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 608 | wp->vaddr = addr; |
Peter Maydell | 05068c0 | 2014-09-12 14:06:48 +0100 | [diff] [blame] | 609 | wp->len = len; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 610 | wp->flags = flags; |
| 611 | |
aliguori | 2dc9f41 | 2008-11-18 20:56:59 +0000 | [diff] [blame] | 612 | /* keep all GDB-injected watchpoints in front */ |
Andreas Färber | ff4700b | 2013-08-26 18:23:18 +0200 | [diff] [blame] | 613 | if (flags & BP_GDB) { |
| 614 | QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry); |
| 615 | } else { |
| 616 | QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry); |
| 617 | } |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 618 | |
Andreas Färber | 31b030d | 2013-09-04 01:29:02 +0200 | [diff] [blame] | 619 | tlb_flush_page(cpu, addr); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 620 | |
| 621 | if (watchpoint) |
| 622 | *watchpoint = wp; |
| 623 | return 0; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 624 | } |
| 625 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 626 | /* Remove a specific watchpoint. */ |
Andreas Färber | 75a3403 | 2013-09-02 16:57:02 +0200 | [diff] [blame] | 627 | int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len, |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 628 | int flags) |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 629 | { |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 630 | CPUWatchpoint *wp; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 631 | |
Andreas Färber | ff4700b | 2013-08-26 18:23:18 +0200 | [diff] [blame] | 632 | QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) { |
Peter Maydell | 05068c0 | 2014-09-12 14:06:48 +0100 | [diff] [blame] | 633 | if (addr == wp->vaddr && len == wp->len |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 634 | && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) { |
Andreas Färber | 75a3403 | 2013-09-02 16:57:02 +0200 | [diff] [blame] | 635 | cpu_watchpoint_remove_by_ref(cpu, wp); |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 636 | return 0; |
| 637 | } |
| 638 | } |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 639 | return -ENOENT; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 640 | } |
| 641 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 642 | /* Remove a specific watchpoint by reference. */ |
Andreas Färber | 75a3403 | 2013-09-02 16:57:02 +0200 | [diff] [blame] | 643 | void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint) |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 644 | { |
Andreas Färber | ff4700b | 2013-08-26 18:23:18 +0200 | [diff] [blame] | 645 | QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry); |
edgar_igl | 7d03f82 | 2008-05-17 18:58:29 +0000 | [diff] [blame] | 646 | |
Andreas Färber | 31b030d | 2013-09-04 01:29:02 +0200 | [diff] [blame] | 647 | tlb_flush_page(cpu, watchpoint->vaddr); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 648 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 649 | g_free(watchpoint); |
edgar_igl | 7d03f82 | 2008-05-17 18:58:29 +0000 | [diff] [blame] | 650 | } |
| 651 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 652 | /* Remove all matching watchpoints. */ |
Andreas Färber | 75a3403 | 2013-09-02 16:57:02 +0200 | [diff] [blame] | 653 | void cpu_watchpoint_remove_all(CPUState *cpu, int mask) |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 654 | { |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 655 | CPUWatchpoint *wp, *next; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 656 | |
Andreas Färber | ff4700b | 2013-08-26 18:23:18 +0200 | [diff] [blame] | 657 | QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) { |
Andreas Färber | 75a3403 | 2013-09-02 16:57:02 +0200 | [diff] [blame] | 658 | if (wp->flags & mask) { |
| 659 | cpu_watchpoint_remove_by_ref(cpu, wp); |
| 660 | } |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 661 | } |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 662 | } |
Peter Maydell | 05068c0 | 2014-09-12 14:06:48 +0100 | [diff] [blame] | 663 | |
| 664 | /* Return true if this watchpoint address matches the specified |
| 665 | * access (ie the address range covered by the watchpoint overlaps |
| 666 | * partially or completely with the address range covered by the |
| 667 | * access). |
| 668 | */ |
| 669 | static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp, |
| 670 | vaddr addr, |
| 671 | vaddr len) |
| 672 | { |
| 673 | /* We know the lengths are non-zero, but a little caution is |
| 674 | * required to avoid errors in the case where the range ends |
| 675 | * exactly at the top of the address space and so addr + len |
| 676 | * wraps round to zero. |
| 677 | */ |
| 678 | vaddr wpend = wp->vaddr + wp->len - 1; |
| 679 | vaddr addrend = addr + len - 1; |
| 680 | |
| 681 | return !(addr > wpend || wp->vaddr > addrend); |
| 682 | } |
| 683 | |
Paul Brook | c527ee8 | 2010-03-01 03:31:14 +0000 | [diff] [blame] | 684 | #endif |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 685 | |
| 686 | /* Add a breakpoint. */ |
Andreas Färber | b3310ab | 2013-09-02 17:26:20 +0200 | [diff] [blame] | 687 | int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags, |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 688 | CPUBreakpoint **breakpoint) |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 689 | { |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 690 | CPUBreakpoint *bp; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 691 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 692 | bp = g_malloc(sizeof(*bp)); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 693 | |
| 694 | bp->pc = pc; |
| 695 | bp->flags = flags; |
| 696 | |
aliguori | 2dc9f41 | 2008-11-18 20:56:59 +0000 | [diff] [blame] | 697 | /* keep all GDB-injected breakpoints in front */ |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 698 | if (flags & BP_GDB) { |
Andreas Färber | f0c3c50 | 2013-08-26 21:22:53 +0200 | [diff] [blame] | 699 | QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry); |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 700 | } else { |
Andreas Färber | f0c3c50 | 2013-08-26 21:22:53 +0200 | [diff] [blame] | 701 | QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry); |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 702 | } |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 703 | |
Andreas Färber | f0c3c50 | 2013-08-26 21:22:53 +0200 | [diff] [blame] | 704 | breakpoint_invalidate(cpu, pc); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 705 | |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 706 | if (breakpoint) { |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 707 | *breakpoint = bp; |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 708 | } |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 709 | return 0; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 710 | } |
| 711 | |
| 712 | /* Remove a specific breakpoint. */ |
Andreas Färber | b3310ab | 2013-09-02 17:26:20 +0200 | [diff] [blame] | 713 | int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags) |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 714 | { |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 715 | CPUBreakpoint *bp; |
| 716 | |
Andreas Färber | f0c3c50 | 2013-08-26 21:22:53 +0200 | [diff] [blame] | 717 | QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) { |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 718 | if (bp->pc == pc && bp->flags == flags) { |
Andreas Färber | b3310ab | 2013-09-02 17:26:20 +0200 | [diff] [blame] | 719 | cpu_breakpoint_remove_by_ref(cpu, bp); |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 720 | return 0; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 721 | } |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 722 | } |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 723 | return -ENOENT; |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 724 | } |
| 725 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 726 | /* Remove a specific breakpoint by reference. */ |
Andreas Färber | b3310ab | 2013-09-02 17:26:20 +0200 | [diff] [blame] | 727 | void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint) |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 728 | { |
Andreas Färber | f0c3c50 | 2013-08-26 21:22:53 +0200 | [diff] [blame] | 729 | QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry); |
| 730 | |
| 731 | breakpoint_invalidate(cpu, breakpoint->pc); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 732 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 733 | g_free(breakpoint); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 734 | } |
| 735 | |
| 736 | /* Remove all matching breakpoints. */ |
Andreas Färber | b3310ab | 2013-09-02 17:26:20 +0200 | [diff] [blame] | 737 | void cpu_breakpoint_remove_all(CPUState *cpu, int mask) |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 738 | { |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 739 | CPUBreakpoint *bp, *next; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 740 | |
Andreas Färber | f0c3c50 | 2013-08-26 21:22:53 +0200 | [diff] [blame] | 741 | QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) { |
Andreas Färber | b3310ab | 2013-09-02 17:26:20 +0200 | [diff] [blame] | 742 | if (bp->flags & mask) { |
| 743 | cpu_breakpoint_remove_by_ref(cpu, bp); |
| 744 | } |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 745 | } |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 746 | } |
| 747 | |
bellard | c33a346 | 2003-07-29 20:50:33 +0000 | [diff] [blame] | 748 | /* enable or disable single step mode. EXCP_DEBUG is returned by the |
| 749 | CPU loop after each instruction */ |
Andreas Färber | 3825b28 | 2013-06-24 18:41:06 +0200 | [diff] [blame] | 750 | void cpu_single_step(CPUState *cpu, int enabled) |
bellard | c33a346 | 2003-07-29 20:50:33 +0000 | [diff] [blame] | 751 | { |
Andreas Färber | ed2803d | 2013-06-21 20:20:45 +0200 | [diff] [blame] | 752 | if (cpu->singlestep_enabled != enabled) { |
| 753 | cpu->singlestep_enabled = enabled; |
| 754 | if (kvm_enabled()) { |
Stefan Weil | 38e478e | 2013-07-25 20:50:21 +0200 | [diff] [blame] | 755 | kvm_update_guest_debug(cpu, 0); |
Andreas Färber | ed2803d | 2013-06-21 20:20:45 +0200 | [diff] [blame] | 756 | } else { |
Stuart Brady | ccbb4d4 | 2009-05-03 12:15:06 +0100 | [diff] [blame] | 757 | /* must flush all the translated code to avoid inconsistencies */ |
aliguori | e22a25c | 2009-03-12 20:12:48 +0000 | [diff] [blame] | 758 | /* XXX: only flush what is necessary */ |
Stefan Weil | 38e478e | 2013-07-25 20:50:21 +0200 | [diff] [blame] | 759 | CPUArchState *env = cpu->env_ptr; |
aliguori | e22a25c | 2009-03-12 20:12:48 +0000 | [diff] [blame] | 760 | tb_flush(env); |
| 761 | } |
bellard | c33a346 | 2003-07-29 20:50:33 +0000 | [diff] [blame] | 762 | } |
bellard | c33a346 | 2003-07-29 20:50:33 +0000 | [diff] [blame] | 763 | } |
| 764 | |
Andreas Färber | a47dddd | 2013-09-03 17:38:47 +0200 | [diff] [blame] | 765 | void cpu_abort(CPUState *cpu, const char *fmt, ...) |
bellard | 7501267 | 2003-06-21 13:11:07 +0000 | [diff] [blame] | 766 | { |
| 767 | va_list ap; |
pbrook | 493ae1f | 2007-11-23 16:53:59 +0000 | [diff] [blame] | 768 | va_list ap2; |
bellard | 7501267 | 2003-06-21 13:11:07 +0000 | [diff] [blame] | 769 | |
| 770 | va_start(ap, fmt); |
pbrook | 493ae1f | 2007-11-23 16:53:59 +0000 | [diff] [blame] | 771 | va_copy(ap2, ap); |
bellard | 7501267 | 2003-06-21 13:11:07 +0000 | [diff] [blame] | 772 | fprintf(stderr, "qemu: fatal: "); |
| 773 | vfprintf(stderr, fmt, ap); |
| 774 | fprintf(stderr, "\n"); |
Andreas Färber | 878096e | 2013-05-27 01:33:50 +0200 | [diff] [blame] | 775 | cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP); |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 776 | if (qemu_log_enabled()) { |
| 777 | qemu_log("qemu: fatal: "); |
| 778 | qemu_log_vprintf(fmt, ap2); |
| 779 | qemu_log("\n"); |
Andreas Färber | a076285 | 2013-06-16 07:28:50 +0200 | [diff] [blame] | 780 | log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP); |
aliguori | 31b1a7b | 2009-01-15 22:35:09 +0000 | [diff] [blame] | 781 | qemu_log_flush(); |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 782 | qemu_log_close(); |
balrog | 924edca | 2007-06-10 14:07:13 +0000 | [diff] [blame] | 783 | } |
pbrook | 493ae1f | 2007-11-23 16:53:59 +0000 | [diff] [blame] | 784 | va_end(ap2); |
j_mayer | f937329 | 2007-09-29 12:18:20 +0000 | [diff] [blame] | 785 | va_end(ap); |
Riku Voipio | fd052bf | 2010-01-25 14:30:49 +0200 | [diff] [blame] | 786 | #if defined(CONFIG_USER_ONLY) |
| 787 | { |
| 788 | struct sigaction act; |
| 789 | sigfillset(&act.sa_mask); |
| 790 | act.sa_handler = SIG_DFL; |
| 791 | sigaction(SIGABRT, &act, NULL); |
| 792 | } |
| 793 | #endif |
bellard | 7501267 | 2003-06-21 13:11:07 +0000 | [diff] [blame] | 794 | abort(); |
| 795 | } |
| 796 | |
bellard | 0124311 | 2004-01-04 15:48:17 +0000 | [diff] [blame] | 797 | #if !defined(CONFIG_USER_ONLY) |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 798 | /* Called from RCU critical section */ |
Paolo Bonzini | 041603f | 2013-09-09 17:49:45 +0200 | [diff] [blame] | 799 | static RAMBlock *qemu_get_ram_block(ram_addr_t addr) |
| 800 | { |
| 801 | RAMBlock *block; |
| 802 | |
Paolo Bonzini | 4377153 | 2013-09-09 17:58:40 +0200 | [diff] [blame] | 803 | block = atomic_rcu_read(&ram_list.mru_block); |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 804 | if (block && addr - block->offset < block->max_length) { |
Paolo Bonzini | 041603f | 2013-09-09 17:49:45 +0200 | [diff] [blame] | 805 | goto found; |
| 806 | } |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 807 | QLIST_FOREACH_RCU(block, &ram_list.blocks, next) { |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 808 | if (addr - block->offset < block->max_length) { |
Paolo Bonzini | 041603f | 2013-09-09 17:49:45 +0200 | [diff] [blame] | 809 | goto found; |
| 810 | } |
| 811 | } |
| 812 | |
| 813 | fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr); |
| 814 | abort(); |
| 815 | |
| 816 | found: |
Paolo Bonzini | 4377153 | 2013-09-09 17:58:40 +0200 | [diff] [blame] | 817 | /* It is safe to write mru_block outside the iothread lock. This |
| 818 | * is what happens: |
| 819 | * |
| 820 | * mru_block = xxx |
| 821 | * rcu_read_unlock() |
| 822 | * xxx removed from list |
| 823 | * rcu_read_lock() |
| 824 | * read mru_block |
| 825 | * mru_block = NULL; |
| 826 | * call_rcu(reclaim_ramblock, xxx); |
| 827 | * rcu_read_unlock() |
| 828 | * |
| 829 | * atomic_rcu_set is not needed here. The block was already published |
| 830 | * when it was placed into the list. Here we're just making an extra |
| 831 | * copy of the pointer. |
| 832 | */ |
Paolo Bonzini | 041603f | 2013-09-09 17:49:45 +0200 | [diff] [blame] | 833 | ram_list.mru_block = block; |
| 834 | return block; |
| 835 | } |
| 836 | |
Juan Quintela | a2f4d5b | 2013-10-10 11:49:53 +0200 | [diff] [blame] | 837 | static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length) |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 838 | { |
Paolo Bonzini | 041603f | 2013-09-09 17:49:45 +0200 | [diff] [blame] | 839 | ram_addr_t start1; |
Juan Quintela | a2f4d5b | 2013-10-10 11:49:53 +0200 | [diff] [blame] | 840 | RAMBlock *block; |
| 841 | ram_addr_t end; |
| 842 | |
| 843 | end = TARGET_PAGE_ALIGN(start + length); |
| 844 | start &= TARGET_PAGE_MASK; |
bellard | f23db16 | 2005-08-21 19:12:28 +0000 | [diff] [blame] | 845 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 846 | rcu_read_lock(); |
Paolo Bonzini | 041603f | 2013-09-09 17:49:45 +0200 | [diff] [blame] | 847 | block = qemu_get_ram_block(start); |
| 848 | assert(block == qemu_get_ram_block(end - 1)); |
Michael S. Tsirkin | 1240be2 | 2014-11-12 11:44:41 +0200 | [diff] [blame] | 849 | start1 = (uintptr_t)ramblock_ptr(block, start - block->offset); |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 850 | cpu_tlb_reset_dirty_all(start1, length); |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 851 | rcu_read_unlock(); |
Juan Quintela | d24981d | 2012-05-22 00:42:40 +0200 | [diff] [blame] | 852 | } |
| 853 | |
| 854 | /* Note: start and end must be within the same ram block. */ |
Juan Quintela | a2f4d5b | 2013-10-10 11:49:53 +0200 | [diff] [blame] | 855 | void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length, |
Juan Quintela | 5215919 | 2013-10-08 12:44:04 +0200 | [diff] [blame] | 856 | unsigned client) |
Juan Quintela | d24981d | 2012-05-22 00:42:40 +0200 | [diff] [blame] | 857 | { |
Juan Quintela | d24981d | 2012-05-22 00:42:40 +0200 | [diff] [blame] | 858 | if (length == 0) |
| 859 | return; |
Michael S. Tsirkin | c8d6f66 | 2014-11-17 17:54:07 +0200 | [diff] [blame] | 860 | cpu_physical_memory_clear_dirty_range_type(start, length, client); |
Juan Quintela | d24981d | 2012-05-22 00:42:40 +0200 | [diff] [blame] | 861 | |
| 862 | if (tcg_enabled()) { |
Juan Quintela | a2f4d5b | 2013-10-10 11:49:53 +0200 | [diff] [blame] | 863 | tlb_reset_dirty_range_all(start, length); |
Juan Quintela | d24981d | 2012-05-22 00:42:40 +0200 | [diff] [blame] | 864 | } |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 865 | } |
| 866 | |
Paolo Bonzini | 79e2b9a | 2015-01-21 12:09:14 +0100 | [diff] [blame] | 867 | /* Called from RCU critical section */ |
Andreas Färber | bb0e627 | 2013-09-03 13:32:01 +0200 | [diff] [blame] | 868 | hwaddr memory_region_section_get_iotlb(CPUState *cpu, |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 869 | MemoryRegionSection *section, |
| 870 | target_ulong vaddr, |
| 871 | hwaddr paddr, hwaddr xlat, |
| 872 | int prot, |
| 873 | target_ulong *address) |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 874 | { |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 875 | hwaddr iotlb; |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 876 | CPUWatchpoint *wp; |
| 877 | |
Blue Swirl | cc5bea6 | 2012-04-14 14:56:48 +0000 | [diff] [blame] | 878 | if (memory_region_is_ram(section->mr)) { |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 879 | /* Normal RAM. */ |
| 880 | iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK) |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 881 | + xlat; |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 882 | if (!section->readonly) { |
Liu Ping Fan | b41aac4 | 2013-05-29 11:09:17 +0200 | [diff] [blame] | 883 | iotlb |= PHYS_SECTION_NOTDIRTY; |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 884 | } else { |
Liu Ping Fan | b41aac4 | 2013-05-29 11:09:17 +0200 | [diff] [blame] | 885 | iotlb |= PHYS_SECTION_ROM; |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 886 | } |
| 887 | } else { |
Edgar E. Iglesias | 1b3fb98 | 2013-11-07 18:43:28 +0100 | [diff] [blame] | 888 | iotlb = section - section->address_space->dispatch->map.sections; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 889 | iotlb += xlat; |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 890 | } |
| 891 | |
| 892 | /* Make accesses to pages with watchpoints go via the |
| 893 | watchpoint trap routines. */ |
Andreas Färber | ff4700b | 2013-08-26 18:23:18 +0200 | [diff] [blame] | 894 | QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) { |
Peter Maydell | 05068c0 | 2014-09-12 14:06:48 +0100 | [diff] [blame] | 895 | if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) { |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 896 | /* Avoid trapping reads of pages with a write breakpoint. */ |
| 897 | if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) { |
Liu Ping Fan | b41aac4 | 2013-05-29 11:09:17 +0200 | [diff] [blame] | 898 | iotlb = PHYS_SECTION_WATCH + paddr; |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 899 | *address |= TLB_MMIO; |
| 900 | break; |
| 901 | } |
| 902 | } |
| 903 | } |
| 904 | |
| 905 | return iotlb; |
| 906 | } |
bellard | 9fa3e85 | 2004-01-04 18:06:42 +0000 | [diff] [blame] | 907 | #endif /* defined(CONFIG_USER_ONLY) */ |
| 908 | |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 909 | #if !defined(CONFIG_USER_ONLY) |
pbrook | 8da3ff1 | 2008-12-01 18:59:50 +0000 | [diff] [blame] | 910 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 911 | static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end, |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 912 | uint16_t section); |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 913 | static subpage_t *subpage_init(AddressSpace *as, hwaddr base); |
Avi Kivity | 54688b1 | 2012-02-09 17:34:32 +0200 | [diff] [blame] | 914 | |
Igor Mammedov | a2b257d | 2014-10-31 16:38:37 +0000 | [diff] [blame] | 915 | static void *(*phys_mem_alloc)(size_t size, uint64_t *align) = |
| 916 | qemu_anon_ram_alloc; |
Markus Armbruster | 9113803 | 2013-07-31 15:11:08 +0200 | [diff] [blame] | 917 | |
| 918 | /* |
| 919 | * Set a custom physical guest memory alloator. |
| 920 | * Accelerators with unusual needs may need this. Hopefully, we can |
| 921 | * get rid of it eventually. |
| 922 | */ |
Igor Mammedov | a2b257d | 2014-10-31 16:38:37 +0000 | [diff] [blame] | 923 | void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align)) |
Markus Armbruster | 9113803 | 2013-07-31 15:11:08 +0200 | [diff] [blame] | 924 | { |
| 925 | phys_mem_alloc = alloc; |
| 926 | } |
| 927 | |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 928 | static uint16_t phys_section_add(PhysPageMap *map, |
| 929 | MemoryRegionSection *section) |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 930 | { |
Paolo Bonzini | 68f3f65 | 2013-05-07 11:30:23 +0200 | [diff] [blame] | 931 | /* The physical section number is ORed with a page-aligned |
| 932 | * pointer to produce the iotlb entries. Thus it should |
| 933 | * never overflow into the page-aligned value. |
| 934 | */ |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 935 | assert(map->sections_nb < TARGET_PAGE_SIZE); |
Paolo Bonzini | 68f3f65 | 2013-05-07 11:30:23 +0200 | [diff] [blame] | 936 | |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 937 | if (map->sections_nb == map->sections_nb_alloc) { |
| 938 | map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16); |
| 939 | map->sections = g_renew(MemoryRegionSection, map->sections, |
| 940 | map->sections_nb_alloc); |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 941 | } |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 942 | map->sections[map->sections_nb] = *section; |
Paolo Bonzini | dfde4e6 | 2013-05-06 10:46:11 +0200 | [diff] [blame] | 943 | memory_region_ref(section->mr); |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 944 | return map->sections_nb++; |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 945 | } |
| 946 | |
Paolo Bonzini | 058bc4b | 2013-06-25 09:30:48 +0200 | [diff] [blame] | 947 | static void phys_section_destroy(MemoryRegion *mr) |
| 948 | { |
Paolo Bonzini | dfde4e6 | 2013-05-06 10:46:11 +0200 | [diff] [blame] | 949 | memory_region_unref(mr); |
| 950 | |
Paolo Bonzini | 058bc4b | 2013-06-25 09:30:48 +0200 | [diff] [blame] | 951 | if (mr->subpage) { |
| 952 | subpage_t *subpage = container_of(mr, subpage_t, iomem); |
Peter Crosthwaite | b4fefef | 2014-06-05 23:15:52 -0700 | [diff] [blame] | 953 | object_unref(OBJECT(&subpage->iomem)); |
Paolo Bonzini | 058bc4b | 2013-06-25 09:30:48 +0200 | [diff] [blame] | 954 | g_free(subpage); |
| 955 | } |
| 956 | } |
| 957 | |
Paolo Bonzini | 6092666 | 2013-05-29 12:30:26 +0200 | [diff] [blame] | 958 | static void phys_sections_free(PhysPageMap *map) |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 959 | { |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 960 | while (map->sections_nb > 0) { |
| 961 | MemoryRegionSection *section = &map->sections[--map->sections_nb]; |
Paolo Bonzini | 058bc4b | 2013-06-25 09:30:48 +0200 | [diff] [blame] | 962 | phys_section_destroy(section->mr); |
| 963 | } |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 964 | g_free(map->sections); |
| 965 | g_free(map->nodes); |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 966 | } |
| 967 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 968 | static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section) |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 969 | { |
| 970 | subpage_t *subpage; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 971 | hwaddr base = section->offset_within_address_space |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 972 | & TARGET_PAGE_MASK; |
Michael S. Tsirkin | 97115a8 | 2013-11-13 20:08:19 +0200 | [diff] [blame] | 973 | MemoryRegionSection *existing = phys_page_find(d->phys_map, base, |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 974 | d->map.nodes, d->map.sections); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 975 | MemoryRegionSection subsection = { |
| 976 | .offset_within_address_space = base, |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 977 | .size = int128_make64(TARGET_PAGE_SIZE), |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 978 | }; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 979 | hwaddr start, end; |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 980 | |
Avi Kivity | f3705d5 | 2012-03-08 16:16:34 +0200 | [diff] [blame] | 981 | assert(existing->mr->subpage || existing->mr == &io_mem_unassigned); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 982 | |
Avi Kivity | f3705d5 | 2012-03-08 16:16:34 +0200 | [diff] [blame] | 983 | if (!(existing->mr->subpage)) { |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 984 | subpage = subpage_init(d->as, base); |
Edgar E. Iglesias | 3be91e8 | 2013-11-07 18:42:51 +0100 | [diff] [blame] | 985 | subsection.address_space = d->as; |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 986 | subsection.mr = &subpage->iomem; |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 987 | phys_page_set(d, base >> TARGET_PAGE_BITS, 1, |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 988 | phys_section_add(&d->map, &subsection)); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 989 | } else { |
Avi Kivity | f3705d5 | 2012-03-08 16:16:34 +0200 | [diff] [blame] | 990 | subpage = container_of(existing->mr, subpage_t, iomem); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 991 | } |
| 992 | start = section->offset_within_address_space & ~TARGET_PAGE_MASK; |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 993 | end = start + int128_get64(section->size) - 1; |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 994 | subpage_register(subpage, start, end, |
| 995 | phys_section_add(&d->map, section)); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 996 | } |
| 997 | |
| 998 | |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 999 | static void register_multipage(AddressSpaceDispatch *d, |
| 1000 | MemoryRegionSection *section) |
bellard | 33417e7 | 2003-08-10 21:47:01 +0000 | [diff] [blame] | 1001 | { |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1002 | hwaddr start_addr = section->offset_within_address_space; |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 1003 | uint16_t section_index = phys_section_add(&d->map, section); |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 1004 | uint64_t num_pages = int128_get64(int128_rshift(section->size, |
| 1005 | TARGET_PAGE_BITS)); |
Avi Kivity | dd81124 | 2012-01-02 12:17:03 +0200 | [diff] [blame] | 1006 | |
Paolo Bonzini | 733d5ef | 2013-05-27 10:47:10 +0200 | [diff] [blame] | 1007 | assert(num_pages); |
| 1008 | phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index); |
bellard | 33417e7 | 2003-08-10 21:47:01 +0000 | [diff] [blame] | 1009 | } |
| 1010 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1011 | static void mem_add(MemoryListener *listener, MemoryRegionSection *section) |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 1012 | { |
Paolo Bonzini | 89ae337 | 2013-06-02 10:39:07 +0200 | [diff] [blame] | 1013 | AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener); |
Paolo Bonzini | 0075270 | 2013-05-29 12:13:54 +0200 | [diff] [blame] | 1014 | AddressSpaceDispatch *d = as->next_dispatch; |
Paolo Bonzini | 99b9cc0 | 2013-05-27 13:18:01 +0200 | [diff] [blame] | 1015 | MemoryRegionSection now = *section, remain = *section; |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 1016 | Int128 page_size = int128_make64(TARGET_PAGE_SIZE); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 1017 | |
Paolo Bonzini | 733d5ef | 2013-05-27 10:47:10 +0200 | [diff] [blame] | 1018 | if (now.offset_within_address_space & ~TARGET_PAGE_MASK) { |
| 1019 | uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space) |
| 1020 | - now.offset_within_address_space; |
| 1021 | |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 1022 | now.size = int128_min(int128_make64(left), now.size); |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1023 | register_subpage(d, &now); |
Paolo Bonzini | 733d5ef | 2013-05-27 10:47:10 +0200 | [diff] [blame] | 1024 | } else { |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 1025 | now.size = int128_zero(); |
Paolo Bonzini | 733d5ef | 2013-05-27 10:47:10 +0200 | [diff] [blame] | 1026 | } |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 1027 | while (int128_ne(remain.size, now.size)) { |
| 1028 | remain.size = int128_sub(remain.size, now.size); |
| 1029 | remain.offset_within_address_space += int128_get64(now.size); |
| 1030 | remain.offset_within_region += int128_get64(now.size); |
Tyler Hall | 69b6764 | 2012-07-25 18:45:04 -0400 | [diff] [blame] | 1031 | now = remain; |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 1032 | if (int128_lt(remain.size, page_size)) { |
Paolo Bonzini | 733d5ef | 2013-05-27 10:47:10 +0200 | [diff] [blame] | 1033 | register_subpage(d, &now); |
Hu Tao | 8826624 | 2013-08-29 18:21:16 +0800 | [diff] [blame] | 1034 | } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) { |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 1035 | now.size = page_size; |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1036 | register_subpage(d, &now); |
Tyler Hall | 69b6764 | 2012-07-25 18:45:04 -0400 | [diff] [blame] | 1037 | } else { |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 1038 | now.size = int128_and(now.size, int128_neg(page_size)); |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1039 | register_multipage(d, &now); |
Tyler Hall | 69b6764 | 2012-07-25 18:45:04 -0400 | [diff] [blame] | 1040 | } |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 1041 | } |
| 1042 | } |
| 1043 | |
Sheng Yang | 62a2744 | 2010-01-26 19:21:16 +0800 | [diff] [blame] | 1044 | void qemu_flush_coalesced_mmio_buffer(void) |
| 1045 | { |
| 1046 | if (kvm_enabled()) |
| 1047 | kvm_flush_coalesced_mmio_buffer(); |
| 1048 | } |
| 1049 | |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1050 | void qemu_mutex_lock_ramlist(void) |
| 1051 | { |
| 1052 | qemu_mutex_lock(&ram_list.mutex); |
| 1053 | } |
| 1054 | |
| 1055 | void qemu_mutex_unlock_ramlist(void) |
| 1056 | { |
| 1057 | qemu_mutex_unlock(&ram_list.mutex); |
| 1058 | } |
| 1059 | |
Markus Armbruster | e1e84ba | 2013-07-31 15:11:10 +0200 | [diff] [blame] | 1060 | #ifdef __linux__ |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1061 | |
| 1062 | #include <sys/vfs.h> |
| 1063 | |
| 1064 | #define HUGETLBFS_MAGIC 0x958458f6 |
| 1065 | |
Hu Tao | fc7a580 | 2014-09-09 13:28:01 +0800 | [diff] [blame] | 1066 | static long gethugepagesize(const char *path, Error **errp) |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1067 | { |
| 1068 | struct statfs fs; |
| 1069 | int ret; |
| 1070 | |
| 1071 | do { |
Yoshiaki Tamura | 9742bf2 | 2010-08-18 13:30:13 +0900 | [diff] [blame] | 1072 | ret = statfs(path, &fs); |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1073 | } while (ret != 0 && errno == EINTR); |
| 1074 | |
| 1075 | if (ret != 0) { |
Hu Tao | fc7a580 | 2014-09-09 13:28:01 +0800 | [diff] [blame] | 1076 | error_setg_errno(errp, errno, "failed to get page size of file %s", |
| 1077 | path); |
Yoshiaki Tamura | 9742bf2 | 2010-08-18 13:30:13 +0900 | [diff] [blame] | 1078 | return 0; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1079 | } |
| 1080 | |
| 1081 | if (fs.f_type != HUGETLBFS_MAGIC) |
Yoshiaki Tamura | 9742bf2 | 2010-08-18 13:30:13 +0900 | [diff] [blame] | 1082 | fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path); |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1083 | |
| 1084 | return fs.f_bsize; |
| 1085 | } |
| 1086 | |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1087 | static void *file_ram_alloc(RAMBlock *block, |
| 1088 | ram_addr_t memory, |
Paolo Bonzini | 7f56e74 | 2014-05-14 17:43:20 +0800 | [diff] [blame] | 1089 | const char *path, |
| 1090 | Error **errp) |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1091 | { |
| 1092 | char *filename; |
Peter Feiner | 8ca761f | 2013-03-04 13:54:25 -0500 | [diff] [blame] | 1093 | char *sanitized_name; |
| 1094 | char *c; |
Hu Tao | 557529d | 2014-09-09 13:28:00 +0800 | [diff] [blame] | 1095 | void *area = NULL; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1096 | int fd; |
Hu Tao | 557529d | 2014-09-09 13:28:00 +0800 | [diff] [blame] | 1097 | uint64_t hpagesize; |
Hu Tao | fc7a580 | 2014-09-09 13:28:01 +0800 | [diff] [blame] | 1098 | Error *local_err = NULL; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1099 | |
Hu Tao | fc7a580 | 2014-09-09 13:28:01 +0800 | [diff] [blame] | 1100 | hpagesize = gethugepagesize(path, &local_err); |
| 1101 | if (local_err) { |
| 1102 | error_propagate(errp, local_err); |
Marcelo Tosatti | f9a49df | 2014-02-04 13:41:53 -0500 | [diff] [blame] | 1103 | goto error; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1104 | } |
Igor Mammedov | a2b257d | 2014-10-31 16:38:37 +0000 | [diff] [blame] | 1105 | block->mr->align = hpagesize; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1106 | |
| 1107 | if (memory < hpagesize) { |
Hu Tao | 557529d | 2014-09-09 13:28:00 +0800 | [diff] [blame] | 1108 | error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to " |
| 1109 | "or larger than huge page size 0x%" PRIx64, |
| 1110 | memory, hpagesize); |
| 1111 | goto error; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1112 | } |
| 1113 | |
| 1114 | if (kvm_enabled() && !kvm_has_sync_mmu()) { |
Paolo Bonzini | 7f56e74 | 2014-05-14 17:43:20 +0800 | [diff] [blame] | 1115 | error_setg(errp, |
| 1116 | "host lacks kvm mmu notifiers, -mem-path unsupported"); |
Marcelo Tosatti | f9a49df | 2014-02-04 13:41:53 -0500 | [diff] [blame] | 1117 | goto error; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1118 | } |
| 1119 | |
Peter Feiner | 8ca761f | 2013-03-04 13:54:25 -0500 | [diff] [blame] | 1120 | /* Make name safe to use with mkstemp by replacing '/' with '_'. */ |
Peter Crosthwaite | 83234bf | 2014-08-14 23:54:29 -0700 | [diff] [blame] | 1121 | sanitized_name = g_strdup(memory_region_name(block->mr)); |
Peter Feiner | 8ca761f | 2013-03-04 13:54:25 -0500 | [diff] [blame] | 1122 | for (c = sanitized_name; *c != '\0'; c++) { |
| 1123 | if (*c == '/') |
| 1124 | *c = '_'; |
| 1125 | } |
| 1126 | |
| 1127 | filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path, |
| 1128 | sanitized_name); |
| 1129 | g_free(sanitized_name); |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1130 | |
| 1131 | fd = mkstemp(filename); |
| 1132 | if (fd < 0) { |
Paolo Bonzini | 7f56e74 | 2014-05-14 17:43:20 +0800 | [diff] [blame] | 1133 | error_setg_errno(errp, errno, |
| 1134 | "unable to create backing store for hugepages"); |
Stefan Weil | e4ada48 | 2013-01-16 18:37:23 +0100 | [diff] [blame] | 1135 | g_free(filename); |
Marcelo Tosatti | f9a49df | 2014-02-04 13:41:53 -0500 | [diff] [blame] | 1136 | goto error; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1137 | } |
| 1138 | unlink(filename); |
Stefan Weil | e4ada48 | 2013-01-16 18:37:23 +0100 | [diff] [blame] | 1139 | g_free(filename); |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1140 | |
| 1141 | memory = (memory+hpagesize-1) & ~(hpagesize-1); |
| 1142 | |
| 1143 | /* |
| 1144 | * ftruncate is not supported by hugetlbfs in older |
| 1145 | * hosts, so don't bother bailing out on errors. |
| 1146 | * If anything goes wrong with it under other filesystems, |
| 1147 | * mmap will fail. |
| 1148 | */ |
Paolo Bonzini | 7f56e74 | 2014-05-14 17:43:20 +0800 | [diff] [blame] | 1149 | if (ftruncate(fd, memory)) { |
Yoshiaki Tamura | 9742bf2 | 2010-08-18 13:30:13 +0900 | [diff] [blame] | 1150 | perror("ftruncate"); |
Paolo Bonzini | 7f56e74 | 2014-05-14 17:43:20 +0800 | [diff] [blame] | 1151 | } |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1152 | |
Paolo Bonzini | dbcb898 | 2014-06-10 19:15:24 +0800 | [diff] [blame] | 1153 | area = mmap(0, memory, PROT_READ | PROT_WRITE, |
| 1154 | (block->flags & RAM_SHARED ? MAP_SHARED : MAP_PRIVATE), |
| 1155 | fd, 0); |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1156 | if (area == MAP_FAILED) { |
Paolo Bonzini | 7f56e74 | 2014-05-14 17:43:20 +0800 | [diff] [blame] | 1157 | error_setg_errno(errp, errno, |
| 1158 | "unable to map backing store for hugepages"); |
Yoshiaki Tamura | 9742bf2 | 2010-08-18 13:30:13 +0900 | [diff] [blame] | 1159 | close(fd); |
Marcelo Tosatti | f9a49df | 2014-02-04 13:41:53 -0500 | [diff] [blame] | 1160 | goto error; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1161 | } |
Marcelo Tosatti | ef36fa1 | 2013-10-28 18:51:46 -0200 | [diff] [blame] | 1162 | |
| 1163 | if (mem_prealloc) { |
Paolo Bonzini | 3818331 | 2014-05-14 17:43:21 +0800 | [diff] [blame] | 1164 | os_mem_prealloc(fd, area, memory); |
Marcelo Tosatti | ef36fa1 | 2013-10-28 18:51:46 -0200 | [diff] [blame] | 1165 | } |
| 1166 | |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1167 | block->fd = fd; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1168 | return area; |
Marcelo Tosatti | f9a49df | 2014-02-04 13:41:53 -0500 | [diff] [blame] | 1169 | |
| 1170 | error: |
| 1171 | if (mem_prealloc) { |
Gonglei | 81b0735 | 2015-02-25 12:22:31 +0800 | [diff] [blame] | 1172 | error_report("%s", error_get_pretty(*errp)); |
Marcelo Tosatti | f9a49df | 2014-02-04 13:41:53 -0500 | [diff] [blame] | 1173 | exit(1); |
| 1174 | } |
| 1175 | return NULL; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 1176 | } |
| 1177 | #endif |
| 1178 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1179 | /* Called with the ramlist lock held. */ |
Alex Williamson | d17b528 | 2010-06-25 11:08:38 -0600 | [diff] [blame] | 1180 | static ram_addr_t find_ram_offset(ram_addr_t size) |
| 1181 | { |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1182 | RAMBlock *block, *next_block; |
Alex Williamson | 3e837b2 | 2011-10-31 08:54:09 -0600 | [diff] [blame] | 1183 | ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX; |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1184 | |
Stefan Hajnoczi | 49cd9ac | 2013-03-11 10:20:21 +0100 | [diff] [blame] | 1185 | assert(size != 0); /* it would hand out same offset multiple times */ |
| 1186 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1187 | if (QLIST_EMPTY_RCU(&ram_list.blocks)) { |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1188 | return 0; |
Mike Day | 0d53d9f | 2015-01-21 13:45:24 +0100 | [diff] [blame] | 1189 | } |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1190 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1191 | QLIST_FOREACH_RCU(block, &ram_list.blocks, next) { |
Anthony PERARD | f15fbc4 | 2011-07-20 08:17:42 +0000 | [diff] [blame] | 1192 | ram_addr_t end, next = RAM_ADDR_MAX; |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1193 | |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 1194 | end = block->offset + block->max_length; |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1195 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1196 | QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) { |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1197 | if (next_block->offset >= end) { |
| 1198 | next = MIN(next, next_block->offset); |
| 1199 | } |
| 1200 | } |
| 1201 | if (next - end >= size && next - end < mingap) { |
Alex Williamson | 3e837b2 | 2011-10-31 08:54:09 -0600 | [diff] [blame] | 1202 | offset = end; |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1203 | mingap = next - end; |
| 1204 | } |
| 1205 | } |
Alex Williamson | 3e837b2 | 2011-10-31 08:54:09 -0600 | [diff] [blame] | 1206 | |
| 1207 | if (offset == RAM_ADDR_MAX) { |
| 1208 | fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n", |
| 1209 | (uint64_t)size); |
| 1210 | abort(); |
| 1211 | } |
| 1212 | |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1213 | return offset; |
| 1214 | } |
| 1215 | |
Juan Quintela | 652d7ec | 2012-07-20 10:37:54 +0200 | [diff] [blame] | 1216 | ram_addr_t last_ram_offset(void) |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1217 | { |
Alex Williamson | d17b528 | 2010-06-25 11:08:38 -0600 | [diff] [blame] | 1218 | RAMBlock *block; |
| 1219 | ram_addr_t last = 0; |
| 1220 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1221 | rcu_read_lock(); |
| 1222 | QLIST_FOREACH_RCU(block, &ram_list.blocks, next) { |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 1223 | last = MAX(last, block->offset + block->max_length); |
Mike Day | 0d53d9f | 2015-01-21 13:45:24 +0100 | [diff] [blame] | 1224 | } |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1225 | rcu_read_unlock(); |
Alex Williamson | d17b528 | 2010-06-25 11:08:38 -0600 | [diff] [blame] | 1226 | return last; |
| 1227 | } |
| 1228 | |
Jason Baron | ddb97f1 | 2012-08-02 15:44:16 -0400 | [diff] [blame] | 1229 | static void qemu_ram_setup_dump(void *addr, ram_addr_t size) |
| 1230 | { |
| 1231 | int ret; |
Jason Baron | ddb97f1 | 2012-08-02 15:44:16 -0400 | [diff] [blame] | 1232 | |
| 1233 | /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */ |
Marcel Apfelbaum | 47c8ca5 | 2015-02-04 17:43:54 +0200 | [diff] [blame] | 1234 | if (!machine_dump_guest_core(current_machine)) { |
Jason Baron | ddb97f1 | 2012-08-02 15:44:16 -0400 | [diff] [blame] | 1235 | ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP); |
| 1236 | if (ret) { |
| 1237 | perror("qemu_madvise"); |
| 1238 | fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, " |
| 1239 | "but dump_guest_core=off specified\n"); |
| 1240 | } |
| 1241 | } |
| 1242 | } |
| 1243 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1244 | /* Called within an RCU critical section, or while the ramlist lock |
| 1245 | * is held. |
| 1246 | */ |
Hu Tao | 20cfe88 | 2014-04-02 15:13:26 +0800 | [diff] [blame] | 1247 | static RAMBlock *find_ram_block(ram_addr_t addr) |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1248 | { |
Hu Tao | 20cfe88 | 2014-04-02 15:13:26 +0800 | [diff] [blame] | 1249 | RAMBlock *block; |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1250 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1251 | QLIST_FOREACH_RCU(block, &ram_list.blocks, next) { |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1252 | if (block->offset == addr) { |
Hu Tao | 20cfe88 | 2014-04-02 15:13:26 +0800 | [diff] [blame] | 1253 | return block; |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1254 | } |
| 1255 | } |
Hu Tao | 20cfe88 | 2014-04-02 15:13:26 +0800 | [diff] [blame] | 1256 | |
| 1257 | return NULL; |
| 1258 | } |
| 1259 | |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1260 | /* Called with iothread lock held. */ |
Hu Tao | 20cfe88 | 2014-04-02 15:13:26 +0800 | [diff] [blame] | 1261 | void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev) |
| 1262 | { |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1263 | RAMBlock *new_block, *block; |
Hu Tao | 20cfe88 | 2014-04-02 15:13:26 +0800 | [diff] [blame] | 1264 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1265 | rcu_read_lock(); |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1266 | new_block = find_ram_block(addr); |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1267 | assert(new_block); |
| 1268 | assert(!new_block->idstr[0]); |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1269 | |
Anthony Liguori | 09e5ab6 | 2012-02-03 12:28:43 -0600 | [diff] [blame] | 1270 | if (dev) { |
| 1271 | char *id = qdev_get_dev_path(dev); |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1272 | if (id) { |
| 1273 | snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id); |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 1274 | g_free(id); |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1275 | } |
| 1276 | } |
| 1277 | pstrcat(new_block->idstr, sizeof(new_block->idstr), name); |
| 1278 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1279 | QLIST_FOREACH_RCU(block, &ram_list.blocks, next) { |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1280 | if (block != new_block && !strcmp(block->idstr, new_block->idstr)) { |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1281 | fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n", |
| 1282 | new_block->idstr); |
| 1283 | abort(); |
| 1284 | } |
| 1285 | } |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1286 | rcu_read_unlock(); |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1287 | } |
| 1288 | |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1289 | /* Called with iothread lock held. */ |
Hu Tao | 20cfe88 | 2014-04-02 15:13:26 +0800 | [diff] [blame] | 1290 | void qemu_ram_unset_idstr(ram_addr_t addr) |
| 1291 | { |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1292 | RAMBlock *block; |
Hu Tao | 20cfe88 | 2014-04-02 15:13:26 +0800 | [diff] [blame] | 1293 | |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1294 | /* FIXME: arch_init.c assumes that this is not called throughout |
| 1295 | * migration. Ignore the problem since hot-unplug during migration |
| 1296 | * does not work anyway. |
| 1297 | */ |
| 1298 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1299 | rcu_read_lock(); |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1300 | block = find_ram_block(addr); |
Hu Tao | 20cfe88 | 2014-04-02 15:13:26 +0800 | [diff] [blame] | 1301 | if (block) { |
| 1302 | memset(block->idstr, 0, sizeof(block->idstr)); |
| 1303 | } |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1304 | rcu_read_unlock(); |
Hu Tao | 20cfe88 | 2014-04-02 15:13:26 +0800 | [diff] [blame] | 1305 | } |
| 1306 | |
Luiz Capitulino | 8490fc7 | 2012-09-05 16:50:16 -0300 | [diff] [blame] | 1307 | static int memory_try_enable_merging(void *addr, size_t len) |
| 1308 | { |
Marcel Apfelbaum | 75cc7f0 | 2015-02-04 17:43:55 +0200 | [diff] [blame] | 1309 | if (!machine_mem_merge(current_machine)) { |
Luiz Capitulino | 8490fc7 | 2012-09-05 16:50:16 -0300 | [diff] [blame] | 1310 | /* disabled by the user */ |
| 1311 | return 0; |
| 1312 | } |
| 1313 | |
| 1314 | return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE); |
| 1315 | } |
| 1316 | |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 1317 | /* Only legal before guest might have detected the memory size: e.g. on |
| 1318 | * incoming migration, or right after reset. |
| 1319 | * |
| 1320 | * As memory core doesn't know how is memory accessed, it is up to |
| 1321 | * resize callback to update device state and/or add assertions to detect |
| 1322 | * misuse, if necessary. |
| 1323 | */ |
| 1324 | int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp) |
| 1325 | { |
| 1326 | RAMBlock *block = find_ram_block(base); |
| 1327 | |
| 1328 | assert(block); |
| 1329 | |
Michael S. Tsirkin | 129ddaf | 2015-02-17 10:15:30 +0100 | [diff] [blame] | 1330 | newsize = TARGET_PAGE_ALIGN(newsize); |
| 1331 | |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 1332 | if (block->used_length == newsize) { |
| 1333 | return 0; |
| 1334 | } |
| 1335 | |
| 1336 | if (!(block->flags & RAM_RESIZEABLE)) { |
| 1337 | error_setg_errno(errp, EINVAL, |
| 1338 | "Length mismatch: %s: 0x" RAM_ADDR_FMT |
| 1339 | " in != 0x" RAM_ADDR_FMT, block->idstr, |
| 1340 | newsize, block->used_length); |
| 1341 | return -EINVAL; |
| 1342 | } |
| 1343 | |
| 1344 | if (block->max_length < newsize) { |
| 1345 | error_setg_errno(errp, EINVAL, |
| 1346 | "Length too large: %s: 0x" RAM_ADDR_FMT |
| 1347 | " > 0x" RAM_ADDR_FMT, block->idstr, |
| 1348 | newsize, block->max_length); |
| 1349 | return -EINVAL; |
| 1350 | } |
| 1351 | |
| 1352 | cpu_physical_memory_clear_dirty_range(block->offset, block->used_length); |
| 1353 | block->used_length = newsize; |
Paolo Bonzini | 58d2707 | 2015-03-23 11:56:01 +0100 | [diff] [blame] | 1354 | cpu_physical_memory_set_dirty_range(block->offset, block->used_length, |
| 1355 | DIRTY_CLIENTS_ALL); |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 1356 | memory_region_set_size(block->mr, newsize); |
| 1357 | if (block->resized) { |
| 1358 | block->resized(block->idstr, newsize, block->host); |
| 1359 | } |
| 1360 | return 0; |
| 1361 | } |
| 1362 | |
Hu Tao | ef701d7 | 2014-09-09 13:27:54 +0800 | [diff] [blame] | 1363 | static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp) |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1364 | { |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 1365 | RAMBlock *block; |
Mike Day | 0d53d9f | 2015-01-21 13:45:24 +0100 | [diff] [blame] | 1366 | RAMBlock *last_block = NULL; |
Juan Quintela | 2152f5c | 2013-10-08 13:52:02 +0200 | [diff] [blame] | 1367 | ram_addr_t old_ram_size, new_ram_size; |
| 1368 | |
| 1369 | old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS; |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1370 | |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1371 | qemu_mutex_lock_ramlist(); |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 1372 | new_block->offset = find_ram_offset(new_block->max_length); |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 1373 | |
| 1374 | if (!new_block->host) { |
| 1375 | if (xen_enabled()) { |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 1376 | xen_ram_alloc(new_block->offset, new_block->max_length, |
| 1377 | new_block->mr); |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 1378 | } else { |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 1379 | new_block->host = phys_mem_alloc(new_block->max_length, |
Igor Mammedov | a2b257d | 2014-10-31 16:38:37 +0000 | [diff] [blame] | 1380 | &new_block->mr->align); |
Markus Armbruster | 3922825 | 2013-07-31 15:11:11 +0200 | [diff] [blame] | 1381 | if (!new_block->host) { |
Hu Tao | ef701d7 | 2014-09-09 13:27:54 +0800 | [diff] [blame] | 1382 | error_setg_errno(errp, errno, |
| 1383 | "cannot set up guest memory '%s'", |
| 1384 | memory_region_name(new_block->mr)); |
| 1385 | qemu_mutex_unlock_ramlist(); |
| 1386 | return -1; |
Markus Armbruster | 3922825 | 2013-07-31 15:11:11 +0200 | [diff] [blame] | 1387 | } |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 1388 | memory_try_enable_merging(new_block->host, new_block->max_length); |
Yoshiaki Tamura | 6977dfe | 2010-08-18 15:41:49 +0900 | [diff] [blame] | 1389 | } |
| 1390 | } |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1391 | |
Mike Day | 0d53d9f | 2015-01-21 13:45:24 +0100 | [diff] [blame] | 1392 | /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ, |
| 1393 | * QLIST (which has an RCU-friendly variant) does not have insertion at |
| 1394 | * tail, so save the last element in last_block. |
| 1395 | */ |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1396 | QLIST_FOREACH_RCU(block, &ram_list.blocks, next) { |
Mike Day | 0d53d9f | 2015-01-21 13:45:24 +0100 | [diff] [blame] | 1397 | last_block = block; |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 1398 | if (block->max_length < new_block->max_length) { |
Paolo Bonzini | abb26d6 | 2012-11-14 16:00:51 +0100 | [diff] [blame] | 1399 | break; |
| 1400 | } |
| 1401 | } |
| 1402 | if (block) { |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1403 | QLIST_INSERT_BEFORE_RCU(block, new_block, next); |
Mike Day | 0d53d9f | 2015-01-21 13:45:24 +0100 | [diff] [blame] | 1404 | } else if (last_block) { |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1405 | QLIST_INSERT_AFTER_RCU(last_block, new_block, next); |
Mike Day | 0d53d9f | 2015-01-21 13:45:24 +0100 | [diff] [blame] | 1406 | } else { /* list is empty */ |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1407 | QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next); |
Paolo Bonzini | abb26d6 | 2012-11-14 16:00:51 +0100 | [diff] [blame] | 1408 | } |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 1409 | ram_list.mru_block = NULL; |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1410 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1411 | /* Write list before version */ |
| 1412 | smp_wmb(); |
Umesh Deshpande | f798b07 | 2011-08-18 11:41:17 -0700 | [diff] [blame] | 1413 | ram_list.version++; |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1414 | qemu_mutex_unlock_ramlist(); |
Umesh Deshpande | f798b07 | 2011-08-18 11:41:17 -0700 | [diff] [blame] | 1415 | |
Juan Quintela | 2152f5c | 2013-10-08 13:52:02 +0200 | [diff] [blame] | 1416 | new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS; |
| 1417 | |
| 1418 | if (new_ram_size > old_ram_size) { |
Juan Quintela | 1ab4c8c | 2013-10-08 16:14:39 +0200 | [diff] [blame] | 1419 | int i; |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1420 | |
| 1421 | /* ram_list.dirty_memory[] is protected by the iothread lock. */ |
Juan Quintela | 1ab4c8c | 2013-10-08 16:14:39 +0200 | [diff] [blame] | 1422 | for (i = 0; i < DIRTY_MEMORY_NUM; i++) { |
| 1423 | ram_list.dirty_memory[i] = |
| 1424 | bitmap_zero_extend(ram_list.dirty_memory[i], |
| 1425 | old_ram_size, new_ram_size); |
| 1426 | } |
Juan Quintela | 2152f5c | 2013-10-08 13:52:02 +0200 | [diff] [blame] | 1427 | } |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 1428 | cpu_physical_memory_set_dirty_range(new_block->offset, |
Paolo Bonzini | 58d2707 | 2015-03-23 11:56:01 +0100 | [diff] [blame] | 1429 | new_block->used_length, |
| 1430 | DIRTY_CLIENTS_ALL); |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1431 | |
Paolo Bonzini | a904c91 | 2015-01-21 16:18:35 +0100 | [diff] [blame] | 1432 | if (new_block->host) { |
| 1433 | qemu_ram_setup_dump(new_block->host, new_block->max_length); |
| 1434 | qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE); |
| 1435 | qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK); |
| 1436 | if (kvm_enabled()) { |
| 1437 | kvm_setup_guest_memory(new_block->host, new_block->max_length); |
| 1438 | } |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 1439 | } |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1440 | |
| 1441 | return new_block->offset; |
| 1442 | } |
| 1443 | |
Paolo Bonzini | 0b183fc | 2014-05-14 17:43:19 +0800 | [diff] [blame] | 1444 | #ifdef __linux__ |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 1445 | ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr, |
Paolo Bonzini | dbcb898 | 2014-06-10 19:15:24 +0800 | [diff] [blame] | 1446 | bool share, const char *mem_path, |
Paolo Bonzini | 7f56e74 | 2014-05-14 17:43:20 +0800 | [diff] [blame] | 1447 | Error **errp) |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 1448 | { |
| 1449 | RAMBlock *new_block; |
Hu Tao | ef701d7 | 2014-09-09 13:27:54 +0800 | [diff] [blame] | 1450 | ram_addr_t addr; |
| 1451 | Error *local_err = NULL; |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 1452 | |
| 1453 | if (xen_enabled()) { |
Paolo Bonzini | 7f56e74 | 2014-05-14 17:43:20 +0800 | [diff] [blame] | 1454 | error_setg(errp, "-mem-path not supported with Xen"); |
| 1455 | return -1; |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 1456 | } |
| 1457 | |
| 1458 | if (phys_mem_alloc != qemu_anon_ram_alloc) { |
| 1459 | /* |
| 1460 | * file_ram_alloc() needs to allocate just like |
| 1461 | * phys_mem_alloc, but we haven't bothered to provide |
| 1462 | * a hook there. |
| 1463 | */ |
Paolo Bonzini | 7f56e74 | 2014-05-14 17:43:20 +0800 | [diff] [blame] | 1464 | error_setg(errp, |
| 1465 | "-mem-path not supported with this accelerator"); |
| 1466 | return -1; |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 1467 | } |
| 1468 | |
| 1469 | size = TARGET_PAGE_ALIGN(size); |
| 1470 | new_block = g_malloc0(sizeof(*new_block)); |
| 1471 | new_block->mr = mr; |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 1472 | new_block->used_length = size; |
| 1473 | new_block->max_length = size; |
Paolo Bonzini | dbcb898 | 2014-06-10 19:15:24 +0800 | [diff] [blame] | 1474 | new_block->flags = share ? RAM_SHARED : 0; |
Paolo Bonzini | 7f56e74 | 2014-05-14 17:43:20 +0800 | [diff] [blame] | 1475 | new_block->host = file_ram_alloc(new_block, size, |
| 1476 | mem_path, errp); |
| 1477 | if (!new_block->host) { |
| 1478 | g_free(new_block); |
| 1479 | return -1; |
| 1480 | } |
| 1481 | |
Hu Tao | ef701d7 | 2014-09-09 13:27:54 +0800 | [diff] [blame] | 1482 | addr = ram_block_add(new_block, &local_err); |
| 1483 | if (local_err) { |
| 1484 | g_free(new_block); |
| 1485 | error_propagate(errp, local_err); |
| 1486 | return -1; |
| 1487 | } |
| 1488 | return addr; |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 1489 | } |
Paolo Bonzini | 0b183fc | 2014-05-14 17:43:19 +0800 | [diff] [blame] | 1490 | #endif |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 1491 | |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 1492 | static |
| 1493 | ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size, |
| 1494 | void (*resized)(const char*, |
| 1495 | uint64_t length, |
| 1496 | void *host), |
| 1497 | void *host, bool resizeable, |
Hu Tao | ef701d7 | 2014-09-09 13:27:54 +0800 | [diff] [blame] | 1498 | MemoryRegion *mr, Error **errp) |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 1499 | { |
| 1500 | RAMBlock *new_block; |
Hu Tao | ef701d7 | 2014-09-09 13:27:54 +0800 | [diff] [blame] | 1501 | ram_addr_t addr; |
| 1502 | Error *local_err = NULL; |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 1503 | |
| 1504 | size = TARGET_PAGE_ALIGN(size); |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 1505 | max_size = TARGET_PAGE_ALIGN(max_size); |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 1506 | new_block = g_malloc0(sizeof(*new_block)); |
| 1507 | new_block->mr = mr; |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 1508 | new_block->resized = resized; |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 1509 | new_block->used_length = size; |
| 1510 | new_block->max_length = max_size; |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 1511 | assert(max_size >= size); |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 1512 | new_block->fd = -1; |
| 1513 | new_block->host = host; |
| 1514 | if (host) { |
Paolo Bonzini | 7bd4f43 | 2014-05-14 17:43:22 +0800 | [diff] [blame] | 1515 | new_block->flags |= RAM_PREALLOC; |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 1516 | } |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 1517 | if (resizeable) { |
| 1518 | new_block->flags |= RAM_RESIZEABLE; |
| 1519 | } |
Hu Tao | ef701d7 | 2014-09-09 13:27:54 +0800 | [diff] [blame] | 1520 | addr = ram_block_add(new_block, &local_err); |
| 1521 | if (local_err) { |
| 1522 | g_free(new_block); |
| 1523 | error_propagate(errp, local_err); |
| 1524 | return -1; |
| 1525 | } |
| 1526 | return addr; |
Paolo Bonzini | e1c57ab | 2014-05-14 17:43:18 +0800 | [diff] [blame] | 1527 | } |
| 1528 | |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 1529 | ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host, |
| 1530 | MemoryRegion *mr, Error **errp) |
| 1531 | { |
| 1532 | return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp); |
| 1533 | } |
| 1534 | |
Hu Tao | ef701d7 | 2014-09-09 13:27:54 +0800 | [diff] [blame] | 1535 | ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp) |
pbrook | 94a6b54 | 2009-04-11 17:15:54 +0000 | [diff] [blame] | 1536 | { |
Michael S. Tsirkin | 62be4e3 | 2014-11-12 14:27:41 +0200 | [diff] [blame] | 1537 | return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp); |
| 1538 | } |
| 1539 | |
| 1540 | ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz, |
| 1541 | void (*resized)(const char*, |
| 1542 | uint64_t length, |
| 1543 | void *host), |
| 1544 | MemoryRegion *mr, Error **errp) |
| 1545 | { |
| 1546 | return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp); |
pbrook | 94a6b54 | 2009-04-11 17:15:54 +0000 | [diff] [blame] | 1547 | } |
bellard | e9a1ab1 | 2007-02-08 23:08:38 +0000 | [diff] [blame] | 1548 | |
Alex Williamson | 1f2e98b | 2011-05-03 12:48:09 -0600 | [diff] [blame] | 1549 | void qemu_ram_free_from_ptr(ram_addr_t addr) |
| 1550 | { |
| 1551 | RAMBlock *block; |
| 1552 | |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1553 | qemu_mutex_lock_ramlist(); |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1554 | QLIST_FOREACH_RCU(block, &ram_list.blocks, next) { |
Alex Williamson | 1f2e98b | 2011-05-03 12:48:09 -0600 | [diff] [blame] | 1555 | if (addr == block->offset) { |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1556 | QLIST_REMOVE_RCU(block, next); |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 1557 | ram_list.mru_block = NULL; |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1558 | /* Write list before version */ |
| 1559 | smp_wmb(); |
Umesh Deshpande | f798b07 | 2011-08-18 11:41:17 -0700 | [diff] [blame] | 1560 | ram_list.version++; |
Paolo Bonzini | 4377153 | 2013-09-09 17:58:40 +0200 | [diff] [blame] | 1561 | g_free_rcu(block, rcu); |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1562 | break; |
Alex Williamson | 1f2e98b | 2011-05-03 12:48:09 -0600 | [diff] [blame] | 1563 | } |
| 1564 | } |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1565 | qemu_mutex_unlock_ramlist(); |
Alex Williamson | 1f2e98b | 2011-05-03 12:48:09 -0600 | [diff] [blame] | 1566 | } |
| 1567 | |
Paolo Bonzini | 4377153 | 2013-09-09 17:58:40 +0200 | [diff] [blame] | 1568 | static void reclaim_ramblock(RAMBlock *block) |
| 1569 | { |
| 1570 | if (block->flags & RAM_PREALLOC) { |
| 1571 | ; |
| 1572 | } else if (xen_enabled()) { |
| 1573 | xen_invalidate_map_cache_entry(block->host); |
| 1574 | #ifndef _WIN32 |
| 1575 | } else if (block->fd >= 0) { |
| 1576 | munmap(block->host, block->max_length); |
| 1577 | close(block->fd); |
| 1578 | #endif |
| 1579 | } else { |
| 1580 | qemu_anon_ram_free(block->host, block->max_length); |
| 1581 | } |
| 1582 | g_free(block); |
| 1583 | } |
| 1584 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1585 | void qemu_ram_free(ram_addr_t addr) |
bellard | e9a1ab1 | 2007-02-08 23:08:38 +0000 | [diff] [blame] | 1586 | { |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1587 | RAMBlock *block; |
| 1588 | |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1589 | qemu_mutex_lock_ramlist(); |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1590 | QLIST_FOREACH_RCU(block, &ram_list.blocks, next) { |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1591 | if (addr == block->offset) { |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1592 | QLIST_REMOVE_RCU(block, next); |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 1593 | ram_list.mru_block = NULL; |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1594 | /* Write list before version */ |
| 1595 | smp_wmb(); |
Umesh Deshpande | f798b07 | 2011-08-18 11:41:17 -0700 | [diff] [blame] | 1596 | ram_list.version++; |
Paolo Bonzini | 4377153 | 2013-09-09 17:58:40 +0200 | [diff] [blame] | 1597 | call_rcu(block, reclaim_ramblock, rcu); |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1598 | break; |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1599 | } |
| 1600 | } |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1601 | qemu_mutex_unlock_ramlist(); |
bellard | e9a1ab1 | 2007-02-08 23:08:38 +0000 | [diff] [blame] | 1602 | } |
| 1603 | |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1604 | #ifndef _WIN32 |
| 1605 | void qemu_ram_remap(ram_addr_t addr, ram_addr_t length) |
| 1606 | { |
| 1607 | RAMBlock *block; |
| 1608 | ram_addr_t offset; |
| 1609 | int flags; |
| 1610 | void *area, *vaddr; |
| 1611 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1612 | QLIST_FOREACH_RCU(block, &ram_list.blocks, next) { |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1613 | offset = addr - block->offset; |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 1614 | if (offset < block->max_length) { |
Michael S. Tsirkin | 1240be2 | 2014-11-12 11:44:41 +0200 | [diff] [blame] | 1615 | vaddr = ramblock_ptr(block, offset); |
Paolo Bonzini | 7bd4f43 | 2014-05-14 17:43:22 +0800 | [diff] [blame] | 1616 | if (block->flags & RAM_PREALLOC) { |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1617 | ; |
Markus Armbruster | dfeaf2a | 2013-07-31 15:11:05 +0200 | [diff] [blame] | 1618 | } else if (xen_enabled()) { |
| 1619 | abort(); |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1620 | } else { |
| 1621 | flags = MAP_FIXED; |
Markus Armbruster | 3435f39 | 2013-07-31 15:11:07 +0200 | [diff] [blame] | 1622 | if (block->fd >= 0) { |
Paolo Bonzini | dbcb898 | 2014-06-10 19:15:24 +0800 | [diff] [blame] | 1623 | flags |= (block->flags & RAM_SHARED ? |
| 1624 | MAP_SHARED : MAP_PRIVATE); |
Markus Armbruster | 3435f39 | 2013-07-31 15:11:07 +0200 | [diff] [blame] | 1625 | area = mmap(vaddr, length, PROT_READ | PROT_WRITE, |
| 1626 | flags, block->fd, offset); |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1627 | } else { |
Markus Armbruster | 2eb9fba | 2013-07-31 15:11:09 +0200 | [diff] [blame] | 1628 | /* |
| 1629 | * Remap needs to match alloc. Accelerators that |
| 1630 | * set phys_mem_alloc never remap. If they did, |
| 1631 | * we'd need a remap hook here. |
| 1632 | */ |
| 1633 | assert(phys_mem_alloc == qemu_anon_ram_alloc); |
| 1634 | |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1635 | flags |= MAP_PRIVATE | MAP_ANONYMOUS; |
| 1636 | area = mmap(vaddr, length, PROT_READ | PROT_WRITE, |
| 1637 | flags, -1, 0); |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1638 | } |
| 1639 | if (area != vaddr) { |
Anthony PERARD | f15fbc4 | 2011-07-20 08:17:42 +0000 | [diff] [blame] | 1640 | fprintf(stderr, "Could not remap addr: " |
| 1641 | RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n", |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1642 | length, addr); |
| 1643 | exit(1); |
| 1644 | } |
Luiz Capitulino | 8490fc7 | 2012-09-05 16:50:16 -0300 | [diff] [blame] | 1645 | memory_try_enable_merging(vaddr, length); |
Jason Baron | ddb97f1 | 2012-08-02 15:44:16 -0400 | [diff] [blame] | 1646 | qemu_ram_setup_dump(vaddr, length); |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1647 | } |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1648 | } |
| 1649 | } |
| 1650 | } |
| 1651 | #endif /* !_WIN32 */ |
| 1652 | |
Paolo Bonzini | a35ba7b | 2014-06-10 19:15:23 +0800 | [diff] [blame] | 1653 | int qemu_get_ram_fd(ram_addr_t addr) |
| 1654 | { |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1655 | RAMBlock *block; |
| 1656 | int fd; |
Paolo Bonzini | a35ba7b | 2014-06-10 19:15:23 +0800 | [diff] [blame] | 1657 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1658 | rcu_read_lock(); |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1659 | block = qemu_get_ram_block(addr); |
| 1660 | fd = block->fd; |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1661 | rcu_read_unlock(); |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1662 | return fd; |
Paolo Bonzini | a35ba7b | 2014-06-10 19:15:23 +0800 | [diff] [blame] | 1663 | } |
| 1664 | |
Damjan Marion | 3fd74b8 | 2014-06-26 23:01:32 +0200 | [diff] [blame] | 1665 | void *qemu_get_ram_block_host_ptr(ram_addr_t addr) |
| 1666 | { |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1667 | RAMBlock *block; |
| 1668 | void *ptr; |
Damjan Marion | 3fd74b8 | 2014-06-26 23:01:32 +0200 | [diff] [blame] | 1669 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1670 | rcu_read_lock(); |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1671 | block = qemu_get_ram_block(addr); |
| 1672 | ptr = ramblock_ptr(block, 0); |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1673 | rcu_read_unlock(); |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1674 | return ptr; |
Damjan Marion | 3fd74b8 | 2014-06-26 23:01:32 +0200 | [diff] [blame] | 1675 | } |
| 1676 | |
Paolo Bonzini | 1b5ec23 | 2013-05-06 14:36:15 +0200 | [diff] [blame] | 1677 | /* Return a host pointer to ram allocated with qemu_ram_alloc. |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1678 | * This should not be used for general purpose DMA. Use address_space_map |
| 1679 | * or address_space_rw instead. For local memory (e.g. video ram) that the |
| 1680 | * device owns, use memory_region_get_ram_ptr. |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1681 | * |
| 1682 | * By the time this function returns, the returned pointer is not protected |
| 1683 | * by RCU anymore. If the caller is not within an RCU critical section and |
| 1684 | * does not hold the iothread lock, it must have other means of protecting the |
| 1685 | * pointer, such as a reference to the region that includes the incoming |
| 1686 | * ram_addr_t. |
Paolo Bonzini | 1b5ec23 | 2013-05-06 14:36:15 +0200 | [diff] [blame] | 1687 | */ |
| 1688 | void *qemu_get_ram_ptr(ram_addr_t addr) |
| 1689 | { |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1690 | RAMBlock *block; |
| 1691 | void *ptr; |
Paolo Bonzini | 1b5ec23 | 2013-05-06 14:36:15 +0200 | [diff] [blame] | 1692 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1693 | rcu_read_lock(); |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1694 | block = qemu_get_ram_block(addr); |
| 1695 | |
| 1696 | if (xen_enabled() && block->host == NULL) { |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 1697 | /* We need to check if the requested address is in the RAM |
| 1698 | * because we don't want to map the entire memory in QEMU. |
| 1699 | * In that case just map until the end of the page. |
| 1700 | */ |
| 1701 | if (block->offset == 0) { |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1702 | ptr = xen_map_cache(addr, 0, 0); |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1703 | goto unlock; |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 1704 | } |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1705 | |
| 1706 | block->host = xen_map_cache(block->offset, block->max_length, 1); |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 1707 | } |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1708 | ptr = ramblock_ptr(block, addr - block->offset); |
| 1709 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1710 | unlock: |
| 1711 | rcu_read_unlock(); |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1712 | return ptr; |
pbrook | dc828ca | 2009-04-09 22:21:07 +0000 | [diff] [blame] | 1713 | } |
| 1714 | |
Stefano Stabellini | 38bee5d | 2011-05-19 18:35:45 +0100 | [diff] [blame] | 1715 | /* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1716 | * but takes a size argument. |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1717 | * |
| 1718 | * By the time this function returns, the returned pointer is not protected |
| 1719 | * by RCU anymore. If the caller is not within an RCU critical section and |
| 1720 | * does not hold the iothread lock, it must have other means of protecting the |
| 1721 | * pointer, such as a reference to the region that includes the incoming |
| 1722 | * ram_addr_t. |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1723 | */ |
Peter Maydell | cb85f7a | 2013-07-08 09:44:04 +0100 | [diff] [blame] | 1724 | static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size) |
Stefano Stabellini | 38bee5d | 2011-05-19 18:35:45 +0100 | [diff] [blame] | 1725 | { |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1726 | void *ptr; |
Stefano Stabellini | 8ab934f | 2011-06-27 18:26:06 +0100 | [diff] [blame] | 1727 | if (*size == 0) { |
| 1728 | return NULL; |
| 1729 | } |
Jan Kiszka | 868bb33 | 2011-06-21 22:59:09 +0200 | [diff] [blame] | 1730 | if (xen_enabled()) { |
Jan Kiszka | e41d7c6 | 2011-06-21 22:59:08 +0200 | [diff] [blame] | 1731 | return xen_map_cache(addr, *size, 1); |
Jan Kiszka | 868bb33 | 2011-06-21 22:59:09 +0200 | [diff] [blame] | 1732 | } else { |
Stefano Stabellini | 38bee5d | 2011-05-19 18:35:45 +0100 | [diff] [blame] | 1733 | RAMBlock *block; |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1734 | rcu_read_lock(); |
| 1735 | QLIST_FOREACH_RCU(block, &ram_list.blocks, next) { |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 1736 | if (addr - block->offset < block->max_length) { |
| 1737 | if (addr - block->offset + *size > block->max_length) |
| 1738 | *size = block->max_length - addr + block->offset; |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1739 | ptr = ramblock_ptr(block, addr - block->offset); |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1740 | rcu_read_unlock(); |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1741 | return ptr; |
Stefano Stabellini | 38bee5d | 2011-05-19 18:35:45 +0100 | [diff] [blame] | 1742 | } |
| 1743 | } |
| 1744 | |
| 1745 | fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr); |
| 1746 | abort(); |
Stefano Stabellini | 38bee5d | 2011-05-19 18:35:45 +0100 | [diff] [blame] | 1747 | } |
| 1748 | } |
| 1749 | |
Paolo Bonzini | 7443b43 | 2013-06-03 12:44:02 +0200 | [diff] [blame] | 1750 | /* Some of the softmmu routines need to translate from a host pointer |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1751 | * (typically a TLB entry) back to a ram offset. |
| 1752 | * |
| 1753 | * By the time this function returns, the returned pointer is not protected |
| 1754 | * by RCU anymore. If the caller is not within an RCU critical section and |
| 1755 | * does not hold the iothread lock, it must have other means of protecting the |
| 1756 | * pointer, such as a reference to the region that includes the incoming |
| 1757 | * ram_addr_t. |
| 1758 | */ |
Paolo Bonzini | 1b5ec23 | 2013-05-06 14:36:15 +0200 | [diff] [blame] | 1759 | MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr) |
pbrook | 5579c7f | 2009-04-11 14:47:08 +0000 | [diff] [blame] | 1760 | { |
pbrook | 94a6b54 | 2009-04-11 17:15:54 +0000 | [diff] [blame] | 1761 | RAMBlock *block; |
| 1762 | uint8_t *host = ptr; |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1763 | MemoryRegion *mr; |
pbrook | 94a6b54 | 2009-04-11 17:15:54 +0000 | [diff] [blame] | 1764 | |
Jan Kiszka | 868bb33 | 2011-06-21 22:59:09 +0200 | [diff] [blame] | 1765 | if (xen_enabled()) { |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1766 | rcu_read_lock(); |
Jan Kiszka | e41d7c6 | 2011-06-21 22:59:08 +0200 | [diff] [blame] | 1767 | *ram_addr = xen_ram_addr_from_mapcache(ptr); |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1768 | mr = qemu_get_ram_block(*ram_addr)->mr; |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1769 | rcu_read_unlock(); |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1770 | return mr; |
Stefano Stabellini | 712c2b4 | 2011-05-19 18:35:46 +0100 | [diff] [blame] | 1771 | } |
| 1772 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1773 | rcu_read_lock(); |
| 1774 | block = atomic_rcu_read(&ram_list.mru_block); |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 1775 | if (block && block->host && host - block->host < block->max_length) { |
Paolo Bonzini | 23887b7 | 2013-05-06 14:28:39 +0200 | [diff] [blame] | 1776 | goto found; |
| 1777 | } |
| 1778 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1779 | QLIST_FOREACH_RCU(block, &ram_list.blocks, next) { |
Jun Nakajima | 432d268 | 2010-08-31 16:41:25 +0100 | [diff] [blame] | 1780 | /* This case append when the block is not mapped. */ |
| 1781 | if (block->host == NULL) { |
| 1782 | continue; |
| 1783 | } |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 1784 | if (host - block->host < block->max_length) { |
Paolo Bonzini | 23887b7 | 2013-05-06 14:28:39 +0200 | [diff] [blame] | 1785 | goto found; |
Alex Williamson | f471a17 | 2010-06-11 11:11:42 -0600 | [diff] [blame] | 1786 | } |
pbrook | 94a6b54 | 2009-04-11 17:15:54 +0000 | [diff] [blame] | 1787 | } |
Jun Nakajima | 432d268 | 2010-08-31 16:41:25 +0100 | [diff] [blame] | 1788 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1789 | rcu_read_unlock(); |
Paolo Bonzini | 1b5ec23 | 2013-05-06 14:36:15 +0200 | [diff] [blame] | 1790 | return NULL; |
Paolo Bonzini | 23887b7 | 2013-05-06 14:28:39 +0200 | [diff] [blame] | 1791 | |
| 1792 | found: |
| 1793 | *ram_addr = block->offset + (host - block->host); |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1794 | mr = block->mr; |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1795 | rcu_read_unlock(); |
Mike Day | ae3a704 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 1796 | return mr; |
Marcelo Tosatti | e890261 | 2010-10-11 15:31:19 -0300 | [diff] [blame] | 1797 | } |
Alex Williamson | f471a17 | 2010-06-11 11:11:42 -0600 | [diff] [blame] | 1798 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1799 | static void notdirty_mem_write(void *opaque, hwaddr ram_addr, |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 1800 | uint64_t val, unsigned size) |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 1801 | { |
Juan Quintela | 5215919 | 2013-10-08 12:44:04 +0200 | [diff] [blame] | 1802 | if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) { |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 1803 | tb_invalidate_phys_page_fast(ram_addr, size); |
bellard | 3a7d929 | 2005-08-21 09:26:42 +0000 | [diff] [blame] | 1804 | } |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 1805 | switch (size) { |
| 1806 | case 1: |
| 1807 | stb_p(qemu_get_ram_ptr(ram_addr), val); |
| 1808 | break; |
| 1809 | case 2: |
| 1810 | stw_p(qemu_get_ram_ptr(ram_addr), val); |
| 1811 | break; |
| 1812 | case 4: |
| 1813 | stl_p(qemu_get_ram_ptr(ram_addr), val); |
| 1814 | break; |
| 1815 | default: |
| 1816 | abort(); |
| 1817 | } |
Paolo Bonzini | 58d2707 | 2015-03-23 11:56:01 +0100 | [diff] [blame] | 1818 | /* Set both VGA and migration bits for simplicity and to remove |
| 1819 | * the notdirty callback faster. |
| 1820 | */ |
| 1821 | cpu_physical_memory_set_dirty_range(ram_addr, size, |
| 1822 | DIRTY_CLIENTS_NOCODE); |
bellard | f23db16 | 2005-08-21 19:12:28 +0000 | [diff] [blame] | 1823 | /* we remove the notdirty callback only if the code has been |
| 1824 | flushed */ |
Juan Quintela | a2cd8c8 | 2013-10-10 11:20:22 +0200 | [diff] [blame] | 1825 | if (!cpu_physical_memory_is_clean(ram_addr)) { |
Andreas Färber | 4917cf4 | 2013-05-27 05:17:50 +0200 | [diff] [blame] | 1826 | CPUArchState *env = current_cpu->env_ptr; |
Andreas Färber | 93afead | 2013-08-26 03:41:01 +0200 | [diff] [blame] | 1827 | tlb_set_dirty(env, current_cpu->mem_io_vaddr); |
Andreas Färber | 4917cf4 | 2013-05-27 05:17:50 +0200 | [diff] [blame] | 1828 | } |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 1829 | } |
| 1830 | |
Paolo Bonzini | b018ddf | 2013-05-24 14:48:38 +0200 | [diff] [blame] | 1831 | static bool notdirty_mem_accepts(void *opaque, hwaddr addr, |
| 1832 | unsigned size, bool is_write) |
| 1833 | { |
| 1834 | return is_write; |
| 1835 | } |
| 1836 | |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 1837 | static const MemoryRegionOps notdirty_mem_ops = { |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 1838 | .write = notdirty_mem_write, |
Paolo Bonzini | b018ddf | 2013-05-24 14:48:38 +0200 | [diff] [blame] | 1839 | .valid.accepts = notdirty_mem_accepts, |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 1840 | .endianness = DEVICE_NATIVE_ENDIAN, |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 1841 | }; |
| 1842 | |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 1843 | /* Generate a debug exception if a watchpoint has been hit. */ |
Peter Maydell | 66b9b43 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 1844 | static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags) |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 1845 | { |
Andreas Färber | 93afead | 2013-08-26 03:41:01 +0200 | [diff] [blame] | 1846 | CPUState *cpu = current_cpu; |
| 1847 | CPUArchState *env = cpu->env_ptr; |
aliguori | 06d55cc | 2008-11-18 20:24:06 +0000 | [diff] [blame] | 1848 | target_ulong pc, cs_base; |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 1849 | target_ulong vaddr; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1850 | CPUWatchpoint *wp; |
aliguori | 06d55cc | 2008-11-18 20:24:06 +0000 | [diff] [blame] | 1851 | int cpu_flags; |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 1852 | |
Andreas Färber | ff4700b | 2013-08-26 18:23:18 +0200 | [diff] [blame] | 1853 | if (cpu->watchpoint_hit) { |
aliguori | 06d55cc | 2008-11-18 20:24:06 +0000 | [diff] [blame] | 1854 | /* We re-entered the check after replacing the TB. Now raise |
| 1855 | * the debug interrupt so that is will trigger after the |
| 1856 | * current instruction. */ |
Andreas Färber | 93afead | 2013-08-26 03:41:01 +0200 | [diff] [blame] | 1857 | cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG); |
aliguori | 06d55cc | 2008-11-18 20:24:06 +0000 | [diff] [blame] | 1858 | return; |
| 1859 | } |
Andreas Färber | 93afead | 2013-08-26 03:41:01 +0200 | [diff] [blame] | 1860 | vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset; |
Andreas Färber | ff4700b | 2013-08-26 18:23:18 +0200 | [diff] [blame] | 1861 | QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) { |
Peter Maydell | 05068c0 | 2014-09-12 14:06:48 +0100 | [diff] [blame] | 1862 | if (cpu_watchpoint_address_matches(wp, vaddr, len) |
| 1863 | && (wp->flags & flags)) { |
Peter Maydell | 0822567 | 2014-09-12 14:06:48 +0100 | [diff] [blame] | 1864 | if (flags == BP_MEM_READ) { |
| 1865 | wp->flags |= BP_WATCHPOINT_HIT_READ; |
| 1866 | } else { |
| 1867 | wp->flags |= BP_WATCHPOINT_HIT_WRITE; |
| 1868 | } |
| 1869 | wp->hitaddr = vaddr; |
Peter Maydell | 66b9b43 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 1870 | wp->hitattrs = attrs; |
Andreas Färber | ff4700b | 2013-08-26 18:23:18 +0200 | [diff] [blame] | 1871 | if (!cpu->watchpoint_hit) { |
| 1872 | cpu->watchpoint_hit = wp; |
Andreas Färber | 239c51a | 2013-09-01 17:12:23 +0200 | [diff] [blame] | 1873 | tb_check_watchpoint(cpu); |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 1874 | if (wp->flags & BP_STOP_BEFORE_ACCESS) { |
Andreas Färber | 2710342 | 2013-08-26 08:31:06 +0200 | [diff] [blame] | 1875 | cpu->exception_index = EXCP_DEBUG; |
Andreas Färber | 5638d18 | 2013-08-27 17:52:12 +0200 | [diff] [blame] | 1876 | cpu_loop_exit(cpu); |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 1877 | } else { |
| 1878 | cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags); |
Andreas Färber | 648f034 | 2013-09-01 17:43:17 +0200 | [diff] [blame] | 1879 | tb_gen_code(cpu, pc, cs_base, cpu_flags, 1); |
Andreas Färber | 0ea8cb8 | 2013-09-03 02:12:23 +0200 | [diff] [blame] | 1880 | cpu_resume_from_signal(cpu, NULL); |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 1881 | } |
aliguori | 06d55cc | 2008-11-18 20:24:06 +0000 | [diff] [blame] | 1882 | } |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 1883 | } else { |
| 1884 | wp->flags &= ~BP_WATCHPOINT_HIT; |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 1885 | } |
| 1886 | } |
| 1887 | } |
| 1888 | |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1889 | /* Watchpoint access routines. Watchpoints are inserted using TLB tricks, |
| 1890 | so these check for a hit then pass through to the normal out-of-line |
| 1891 | phys routines. */ |
Peter Maydell | 66b9b43 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 1892 | static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata, |
| 1893 | unsigned size, MemTxAttrs attrs) |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1894 | { |
Peter Maydell | 66b9b43 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 1895 | MemTxResult res; |
| 1896 | uint64_t data; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1897 | |
Peter Maydell | 66b9b43 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 1898 | check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ); |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 1899 | switch (size) { |
Max Filippov | 6736415 | 2012-01-29 00:01:40 +0400 | [diff] [blame] | 1900 | case 1: |
Peter Maydell | 66b9b43 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 1901 | data = address_space_ldub(&address_space_memory, addr, attrs, &res); |
Max Filippov | 6736415 | 2012-01-29 00:01:40 +0400 | [diff] [blame] | 1902 | break; |
| 1903 | case 2: |
Peter Maydell | 66b9b43 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 1904 | data = address_space_lduw(&address_space_memory, addr, attrs, &res); |
Max Filippov | 6736415 | 2012-01-29 00:01:40 +0400 | [diff] [blame] | 1905 | break; |
| 1906 | case 4: |
Peter Maydell | 66b9b43 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 1907 | data = address_space_ldl(&address_space_memory, addr, attrs, &res); |
Max Filippov | 6736415 | 2012-01-29 00:01:40 +0400 | [diff] [blame] | 1908 | break; |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 1909 | default: abort(); |
| 1910 | } |
Peter Maydell | 66b9b43 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 1911 | *pdata = data; |
| 1912 | return res; |
| 1913 | } |
| 1914 | |
| 1915 | static MemTxResult watch_mem_write(void *opaque, hwaddr addr, |
| 1916 | uint64_t val, unsigned size, |
| 1917 | MemTxAttrs attrs) |
| 1918 | { |
| 1919 | MemTxResult res; |
| 1920 | |
| 1921 | check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE); |
| 1922 | switch (size) { |
| 1923 | case 1: |
| 1924 | address_space_stb(&address_space_memory, addr, val, attrs, &res); |
| 1925 | break; |
| 1926 | case 2: |
| 1927 | address_space_stw(&address_space_memory, addr, val, attrs, &res); |
| 1928 | break; |
| 1929 | case 4: |
| 1930 | address_space_stl(&address_space_memory, addr, val, attrs, &res); |
| 1931 | break; |
| 1932 | default: abort(); |
| 1933 | } |
| 1934 | return res; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1935 | } |
| 1936 | |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 1937 | static const MemoryRegionOps watch_mem_ops = { |
Peter Maydell | 66b9b43 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 1938 | .read_with_attrs = watch_mem_read, |
| 1939 | .write_with_attrs = watch_mem_write, |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 1940 | .endianness = DEVICE_NATIVE_ENDIAN, |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1941 | }; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1942 | |
Peter Maydell | f25a49e | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 1943 | static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data, |
| 1944 | unsigned len, MemTxAttrs attrs) |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1945 | { |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1946 | subpage_t *subpage = opaque; |
Paolo Bonzini | ff6cff7 | 2014-12-22 13:11:39 +0100 | [diff] [blame] | 1947 | uint8_t buf[8]; |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 1948 | MemTxResult res; |
Paolo Bonzini | 791af8c | 2013-05-24 16:10:39 +0200 | [diff] [blame] | 1949 | |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1950 | #if defined(DEBUG_SUBPAGE) |
Amos Kong | 016e9d6 | 2013-09-27 09:25:38 +0800 | [diff] [blame] | 1951 | printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__, |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1952 | subpage, len, addr); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1953 | #endif |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 1954 | res = address_space_read(subpage->as, addr + subpage->base, |
| 1955 | attrs, buf, len); |
| 1956 | if (res) { |
| 1957 | return res; |
Peter Maydell | f25a49e | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 1958 | } |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1959 | switch (len) { |
| 1960 | case 1: |
Peter Maydell | f25a49e | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 1961 | *data = ldub_p(buf); |
| 1962 | return MEMTX_OK; |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1963 | case 2: |
Peter Maydell | f25a49e | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 1964 | *data = lduw_p(buf); |
| 1965 | return MEMTX_OK; |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1966 | case 4: |
Peter Maydell | f25a49e | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 1967 | *data = ldl_p(buf); |
| 1968 | return MEMTX_OK; |
Paolo Bonzini | ff6cff7 | 2014-12-22 13:11:39 +0100 | [diff] [blame] | 1969 | case 8: |
Peter Maydell | f25a49e | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 1970 | *data = ldq_p(buf); |
| 1971 | return MEMTX_OK; |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1972 | default: |
| 1973 | abort(); |
| 1974 | } |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1975 | } |
| 1976 | |
Peter Maydell | f25a49e | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 1977 | static MemTxResult subpage_write(void *opaque, hwaddr addr, |
| 1978 | uint64_t value, unsigned len, MemTxAttrs attrs) |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1979 | { |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1980 | subpage_t *subpage = opaque; |
Paolo Bonzini | ff6cff7 | 2014-12-22 13:11:39 +0100 | [diff] [blame] | 1981 | uint8_t buf[8]; |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1982 | |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1983 | #if defined(DEBUG_SUBPAGE) |
Amos Kong | 016e9d6 | 2013-09-27 09:25:38 +0800 | [diff] [blame] | 1984 | printf("%s: subpage %p len %u addr " TARGET_FMT_plx |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1985 | " value %"PRIx64"\n", |
| 1986 | __func__, subpage, len, addr, value); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1987 | #endif |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1988 | switch (len) { |
| 1989 | case 1: |
| 1990 | stb_p(buf, value); |
| 1991 | break; |
| 1992 | case 2: |
| 1993 | stw_p(buf, value); |
| 1994 | break; |
| 1995 | case 4: |
| 1996 | stl_p(buf, value); |
| 1997 | break; |
Paolo Bonzini | ff6cff7 | 2014-12-22 13:11:39 +0100 | [diff] [blame] | 1998 | case 8: |
| 1999 | stq_p(buf, value); |
| 2000 | break; |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 2001 | default: |
| 2002 | abort(); |
| 2003 | } |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2004 | return address_space_write(subpage->as, addr + subpage->base, |
| 2005 | attrs, buf, len); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 2006 | } |
| 2007 | |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 2008 | static bool subpage_accepts(void *opaque, hwaddr addr, |
Amos Kong | 016e9d6 | 2013-09-27 09:25:38 +0800 | [diff] [blame] | 2009 | unsigned len, bool is_write) |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 2010 | { |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 2011 | subpage_t *subpage = opaque; |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 2012 | #if defined(DEBUG_SUBPAGE) |
Amos Kong | 016e9d6 | 2013-09-27 09:25:38 +0800 | [diff] [blame] | 2013 | printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n", |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 2014 | __func__, subpage, is_write ? 'w' : 'r', len, addr); |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 2015 | #endif |
| 2016 | |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 2017 | return address_space_access_valid(subpage->as, addr + subpage->base, |
Amos Kong | 016e9d6 | 2013-09-27 09:25:38 +0800 | [diff] [blame] | 2018 | len, is_write); |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 2019 | } |
| 2020 | |
Avi Kivity | 70c68e4 | 2012-01-02 12:32:48 +0200 | [diff] [blame] | 2021 | static const MemoryRegionOps subpage_ops = { |
Peter Maydell | f25a49e | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2022 | .read_with_attrs = subpage_read, |
| 2023 | .write_with_attrs = subpage_write, |
Paolo Bonzini | ff6cff7 | 2014-12-22 13:11:39 +0100 | [diff] [blame] | 2024 | .impl.min_access_size = 1, |
| 2025 | .impl.max_access_size = 8, |
| 2026 | .valid.min_access_size = 1, |
| 2027 | .valid.max_access_size = 8, |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 2028 | .valid.accepts = subpage_accepts, |
Avi Kivity | 70c68e4 | 2012-01-02 12:32:48 +0200 | [diff] [blame] | 2029 | .endianness = DEVICE_NATIVE_ENDIAN, |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 2030 | }; |
| 2031 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 2032 | static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end, |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 2033 | uint16_t section) |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 2034 | { |
| 2035 | int idx, eidx; |
| 2036 | |
| 2037 | if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE) |
| 2038 | return -1; |
| 2039 | idx = SUBPAGE_IDX(start); |
| 2040 | eidx = SUBPAGE_IDX(end); |
| 2041 | #if defined(DEBUG_SUBPAGE) |
Amos Kong | 016e9d6 | 2013-09-27 09:25:38 +0800 | [diff] [blame] | 2042 | printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n", |
| 2043 | __func__, mmio, start, end, idx, eidx, section); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 2044 | #endif |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 2045 | for (; idx <= eidx; idx++) { |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 2046 | mmio->sub_section[idx] = section; |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 2047 | } |
| 2048 | |
| 2049 | return 0; |
| 2050 | } |
| 2051 | |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 2052 | static subpage_t *subpage_init(AddressSpace *as, hwaddr base) |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 2053 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 2054 | subpage_t *mmio; |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 2055 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 2056 | mmio = g_malloc0(sizeof(subpage_t)); |
aliguori | 1eec614 | 2009-02-05 22:06:18 +0000 | [diff] [blame] | 2057 | |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 2058 | mmio->as = as; |
aliguori | 1eec614 | 2009-02-05 22:06:18 +0000 | [diff] [blame] | 2059 | mmio->base = base; |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 2060 | memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio, |
Peter Crosthwaite | b4fefef | 2014-06-05 23:15:52 -0700 | [diff] [blame] | 2061 | NULL, TARGET_PAGE_SIZE); |
Avi Kivity | b3b00c7 | 2012-01-02 13:20:11 +0200 | [diff] [blame] | 2062 | mmio->iomem.subpage = true; |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 2063 | #if defined(DEBUG_SUBPAGE) |
Amos Kong | 016e9d6 | 2013-09-27 09:25:38 +0800 | [diff] [blame] | 2064 | printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__, |
| 2065 | mmio, base, TARGET_PAGE_SIZE); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 2066 | #endif |
Liu Ping Fan | b41aac4 | 2013-05-29 11:09:17 +0200 | [diff] [blame] | 2067 | subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 2068 | |
| 2069 | return mmio; |
| 2070 | } |
| 2071 | |
Peter Crosthwaite | a656e22 | 2014-06-02 19:08:44 -0700 | [diff] [blame] | 2072 | static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as, |
| 2073 | MemoryRegion *mr) |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 2074 | { |
Peter Crosthwaite | a656e22 | 2014-06-02 19:08:44 -0700 | [diff] [blame] | 2075 | assert(as); |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 2076 | MemoryRegionSection section = { |
Peter Crosthwaite | a656e22 | 2014-06-02 19:08:44 -0700 | [diff] [blame] | 2077 | .address_space = as, |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 2078 | .mr = mr, |
| 2079 | .offset_within_address_space = 0, |
| 2080 | .offset_within_region = 0, |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 2081 | .size = int128_2_64(), |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 2082 | }; |
| 2083 | |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 2084 | return phys_section_add(map, §ion); |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 2085 | } |
| 2086 | |
Paolo Bonzini | 9d82b5a | 2013-08-16 08:26:30 +0200 | [diff] [blame] | 2087 | MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index) |
Avi Kivity | aa10223 | 2012-03-08 17:06:55 +0200 | [diff] [blame] | 2088 | { |
Paolo Bonzini | 79e2b9a | 2015-01-21 12:09:14 +0100 | [diff] [blame] | 2089 | AddressSpaceDispatch *d = atomic_rcu_read(&cpu->memory_dispatch); |
| 2090 | MemoryRegionSection *sections = d->map.sections; |
Paolo Bonzini | 9d82b5a | 2013-08-16 08:26:30 +0200 | [diff] [blame] | 2091 | |
| 2092 | return sections[index & ~TARGET_PAGE_MASK].mr; |
Avi Kivity | aa10223 | 2012-03-08 17:06:55 +0200 | [diff] [blame] | 2093 | } |
| 2094 | |
Avi Kivity | e9179ce | 2009-06-14 11:38:52 +0300 | [diff] [blame] | 2095 | static void io_mem_init(void) |
| 2096 | { |
Paolo Bonzini | 1f6245e | 2014-06-13 10:48:06 +0200 | [diff] [blame] | 2097 | memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX); |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 2098 | memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL, |
Paolo Bonzini | 1f6245e | 2014-06-13 10:48:06 +0200 | [diff] [blame] | 2099 | NULL, UINT64_MAX); |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 2100 | memory_region_init_io(&io_mem_notdirty, NULL, ¬dirty_mem_ops, NULL, |
Paolo Bonzini | 1f6245e | 2014-06-13 10:48:06 +0200 | [diff] [blame] | 2101 | NULL, UINT64_MAX); |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 2102 | memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL, |
Paolo Bonzini | 1f6245e | 2014-06-13 10:48:06 +0200 | [diff] [blame] | 2103 | NULL, UINT64_MAX); |
Avi Kivity | e9179ce | 2009-06-14 11:38:52 +0300 | [diff] [blame] | 2104 | } |
| 2105 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2106 | static void mem_begin(MemoryListener *listener) |
| 2107 | { |
Paolo Bonzini | 89ae337 | 2013-06-02 10:39:07 +0200 | [diff] [blame] | 2108 | AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener); |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 2109 | AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1); |
| 2110 | uint16_t n; |
| 2111 | |
Peter Crosthwaite | a656e22 | 2014-06-02 19:08:44 -0700 | [diff] [blame] | 2112 | n = dummy_section(&d->map, as, &io_mem_unassigned); |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 2113 | assert(n == PHYS_SECTION_UNASSIGNED); |
Peter Crosthwaite | a656e22 | 2014-06-02 19:08:44 -0700 | [diff] [blame] | 2114 | n = dummy_section(&d->map, as, &io_mem_notdirty); |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 2115 | assert(n == PHYS_SECTION_NOTDIRTY); |
Peter Crosthwaite | a656e22 | 2014-06-02 19:08:44 -0700 | [diff] [blame] | 2116 | n = dummy_section(&d->map, as, &io_mem_rom); |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 2117 | assert(n == PHYS_SECTION_ROM); |
Peter Crosthwaite | a656e22 | 2014-06-02 19:08:44 -0700 | [diff] [blame] | 2118 | n = dummy_section(&d->map, as, &io_mem_watch); |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 2119 | assert(n == PHYS_SECTION_WATCH); |
Paolo Bonzini | 0075270 | 2013-05-29 12:13:54 +0200 | [diff] [blame] | 2120 | |
Michael S. Tsirkin | 9736e55 | 2013-11-11 14:42:43 +0200 | [diff] [blame] | 2121 | d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 }; |
Paolo Bonzini | 0075270 | 2013-05-29 12:13:54 +0200 | [diff] [blame] | 2122 | d->as = as; |
| 2123 | as->next_dispatch = d; |
| 2124 | } |
| 2125 | |
Paolo Bonzini | 79e2b9a | 2015-01-21 12:09:14 +0100 | [diff] [blame] | 2126 | static void address_space_dispatch_free(AddressSpaceDispatch *d) |
| 2127 | { |
| 2128 | phys_sections_free(&d->map); |
| 2129 | g_free(d); |
| 2130 | } |
| 2131 | |
Paolo Bonzini | 0075270 | 2013-05-29 12:13:54 +0200 | [diff] [blame] | 2132 | static void mem_commit(MemoryListener *listener) |
| 2133 | { |
| 2134 | AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener); |
Paolo Bonzini | 0475d94 | 2013-05-29 12:28:21 +0200 | [diff] [blame] | 2135 | AddressSpaceDispatch *cur = as->dispatch; |
| 2136 | AddressSpaceDispatch *next = as->next_dispatch; |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2137 | |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 2138 | phys_page_compact_all(next, next->map.nodes_nb); |
Michael S. Tsirkin | b35ba30 | 2013-11-11 17:52:07 +0200 | [diff] [blame] | 2139 | |
Paolo Bonzini | 79e2b9a | 2015-01-21 12:09:14 +0100 | [diff] [blame] | 2140 | atomic_rcu_set(&as->dispatch, next); |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 2141 | if (cur) { |
Paolo Bonzini | 79e2b9a | 2015-01-21 12:09:14 +0100 | [diff] [blame] | 2142 | call_rcu(cur, address_space_dispatch_free, rcu); |
Marcel Apfelbaum | 53cb28c | 2013-12-01 14:02:23 +0200 | [diff] [blame] | 2143 | } |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 2144 | } |
| 2145 | |
Avi Kivity | 1d71148 | 2012-10-02 18:54:45 +0200 | [diff] [blame] | 2146 | static void tcg_commit(MemoryListener *listener) |
Avi Kivity | 50c1e14 | 2012-02-08 21:36:02 +0200 | [diff] [blame] | 2147 | { |
Andreas Färber | 182735e | 2013-05-29 22:29:20 +0200 | [diff] [blame] | 2148 | CPUState *cpu; |
Avi Kivity | 117712c | 2012-02-12 21:23:17 +0200 | [diff] [blame] | 2149 | |
| 2150 | /* since each CPU stores ram addresses in its TLB cache, we must |
| 2151 | reset the modified entries */ |
| 2152 | /* XXX: slow ! */ |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 2153 | CPU_FOREACH(cpu) { |
Edgar E. Iglesias | 33bde2e | 2013-11-21 19:06:30 +0100 | [diff] [blame] | 2154 | /* FIXME: Disentangle the cpu.h circular files deps so we can |
| 2155 | directly get the right CPU from listener. */ |
| 2156 | if (cpu->tcg_as_listener != listener) { |
| 2157 | continue; |
| 2158 | } |
Paolo Bonzini | 76e5c76 | 2015-01-15 12:46:47 +0100 | [diff] [blame] | 2159 | cpu_reload_memory_map(cpu); |
Avi Kivity | 117712c | 2012-02-12 21:23:17 +0200 | [diff] [blame] | 2160 | } |
Avi Kivity | 50c1e14 | 2012-02-08 21:36:02 +0200 | [diff] [blame] | 2161 | } |
| 2162 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2163 | void address_space_init_dispatch(AddressSpace *as) |
| 2164 | { |
Paolo Bonzini | 0075270 | 2013-05-29 12:13:54 +0200 | [diff] [blame] | 2165 | as->dispatch = NULL; |
Paolo Bonzini | 89ae337 | 2013-06-02 10:39:07 +0200 | [diff] [blame] | 2166 | as->dispatch_listener = (MemoryListener) { |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2167 | .begin = mem_begin, |
Paolo Bonzini | 0075270 | 2013-05-29 12:13:54 +0200 | [diff] [blame] | 2168 | .commit = mem_commit, |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2169 | .region_add = mem_add, |
| 2170 | .region_nop = mem_add, |
| 2171 | .priority = 0, |
| 2172 | }; |
Paolo Bonzini | 89ae337 | 2013-06-02 10:39:07 +0200 | [diff] [blame] | 2173 | memory_listener_register(&as->dispatch_listener, as); |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2174 | } |
| 2175 | |
Paolo Bonzini | 6e48e8f | 2015-02-10 10:25:44 -0700 | [diff] [blame] | 2176 | void address_space_unregister(AddressSpace *as) |
| 2177 | { |
| 2178 | memory_listener_unregister(&as->dispatch_listener); |
| 2179 | } |
| 2180 | |
Avi Kivity | 83f3c25 | 2012-10-07 12:59:55 +0200 | [diff] [blame] | 2181 | void address_space_destroy_dispatch(AddressSpace *as) |
| 2182 | { |
| 2183 | AddressSpaceDispatch *d = as->dispatch; |
| 2184 | |
Paolo Bonzini | 79e2b9a | 2015-01-21 12:09:14 +0100 | [diff] [blame] | 2185 | atomic_rcu_set(&as->dispatch, NULL); |
| 2186 | if (d) { |
| 2187 | call_rcu(d, address_space_dispatch_free, rcu); |
| 2188 | } |
Avi Kivity | 83f3c25 | 2012-10-07 12:59:55 +0200 | [diff] [blame] | 2189 | } |
| 2190 | |
Avi Kivity | 62152b8 | 2011-07-26 14:26:14 +0300 | [diff] [blame] | 2191 | static void memory_map_init(void) |
| 2192 | { |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 2193 | system_memory = g_malloc(sizeof(*system_memory)); |
Paolo Bonzini | 03f4995 | 2013-11-07 17:14:36 +0100 | [diff] [blame] | 2194 | |
Paolo Bonzini | 57271d6 | 2013-11-07 17:14:37 +0100 | [diff] [blame] | 2195 | memory_region_init(system_memory, NULL, "system", UINT64_MAX); |
Alexey Kardashevskiy | 7dca804 | 2013-04-29 16:25:51 +0000 | [diff] [blame] | 2196 | address_space_init(&address_space_memory, system_memory, "memory"); |
Avi Kivity | 309cb47 | 2011-08-08 16:09:03 +0300 | [diff] [blame] | 2197 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 2198 | system_io = g_malloc(sizeof(*system_io)); |
Jan Kiszka | 3bb28b7 | 2013-09-02 18:43:30 +0200 | [diff] [blame] | 2199 | memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io", |
| 2200 | 65536); |
Alexey Kardashevskiy | 7dca804 | 2013-04-29 16:25:51 +0000 | [diff] [blame] | 2201 | address_space_init(&address_space_io, system_io, "I/O"); |
Avi Kivity | 62152b8 | 2011-07-26 14:26:14 +0300 | [diff] [blame] | 2202 | } |
| 2203 | |
| 2204 | MemoryRegion *get_system_memory(void) |
| 2205 | { |
| 2206 | return system_memory; |
| 2207 | } |
| 2208 | |
Avi Kivity | 309cb47 | 2011-08-08 16:09:03 +0300 | [diff] [blame] | 2209 | MemoryRegion *get_system_io(void) |
| 2210 | { |
| 2211 | return system_io; |
| 2212 | } |
| 2213 | |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 2214 | #endif /* !defined(CONFIG_USER_ONLY) */ |
| 2215 | |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2216 | /* physical memory access (slow version, mainly for debug) */ |
| 2217 | #if defined(CONFIG_USER_ONLY) |
Andreas Färber | f17ec44 | 2013-06-29 19:40:58 +0200 | [diff] [blame] | 2218 | int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr, |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 2219 | uint8_t *buf, int len, int is_write) |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2220 | { |
| 2221 | int l, flags; |
| 2222 | target_ulong page; |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 2223 | void * p; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2224 | |
| 2225 | while (len > 0) { |
| 2226 | page = addr & TARGET_PAGE_MASK; |
| 2227 | l = (page + TARGET_PAGE_SIZE) - addr; |
| 2228 | if (l > len) |
| 2229 | l = len; |
| 2230 | flags = page_get_flags(page); |
| 2231 | if (!(flags & PAGE_VALID)) |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 2232 | return -1; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2233 | if (is_write) { |
| 2234 | if (!(flags & PAGE_WRITE)) |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 2235 | return -1; |
bellard | 579a97f | 2007-11-11 14:26:47 +0000 | [diff] [blame] | 2236 | /* XXX: this code should not depend on lock_user */ |
aurel32 | 72fb7da | 2008-04-27 23:53:45 +0000 | [diff] [blame] | 2237 | if (!(p = lock_user(VERIFY_WRITE, addr, l, 0))) |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 2238 | return -1; |
aurel32 | 72fb7da | 2008-04-27 23:53:45 +0000 | [diff] [blame] | 2239 | memcpy(p, buf, l); |
| 2240 | unlock_user(p, addr, l); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2241 | } else { |
| 2242 | if (!(flags & PAGE_READ)) |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 2243 | return -1; |
bellard | 579a97f | 2007-11-11 14:26:47 +0000 | [diff] [blame] | 2244 | /* XXX: this code should not depend on lock_user */ |
aurel32 | 72fb7da | 2008-04-27 23:53:45 +0000 | [diff] [blame] | 2245 | if (!(p = lock_user(VERIFY_READ, addr, l, 1))) |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 2246 | return -1; |
aurel32 | 72fb7da | 2008-04-27 23:53:45 +0000 | [diff] [blame] | 2247 | memcpy(buf, p, l); |
aurel32 | 5b25757 | 2008-04-28 08:54:59 +0000 | [diff] [blame] | 2248 | unlock_user(p, addr, 0); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2249 | } |
| 2250 | len -= l; |
| 2251 | buf += l; |
| 2252 | addr += l; |
| 2253 | } |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 2254 | return 0; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2255 | } |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2256 | |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2257 | #else |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 2258 | |
Paolo Bonzini | 845b621 | 2015-03-23 11:45:53 +0100 | [diff] [blame] | 2259 | static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr, |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2260 | hwaddr length) |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 2261 | { |
Peter Maydell | f874bf9 | 2014-11-16 19:44:21 +0000 | [diff] [blame] | 2262 | if (cpu_physical_memory_range_includes_clean(addr, length)) { |
Paolo Bonzini | 845b621 | 2015-03-23 11:45:53 +0100 | [diff] [blame] | 2263 | uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr); |
| 2264 | if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) { |
Paolo Bonzini | 3586533 | 2015-04-22 14:20:35 +0200 | [diff] [blame] | 2265 | tb_invalidate_phys_range(addr, addr + length); |
Paolo Bonzini | 845b621 | 2015-03-23 11:45:53 +0100 | [diff] [blame] | 2266 | dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE); |
| 2267 | } |
Paolo Bonzini | 58d2707 | 2015-03-23 11:56:01 +0100 | [diff] [blame] | 2268 | cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask); |
Paolo Bonzini | 49dfcec | 2015-03-23 11:35:19 +0100 | [diff] [blame] | 2269 | } else { |
| 2270 | xen_modified_memory(addr, length); |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 2271 | } |
| 2272 | } |
| 2273 | |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 2274 | static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr) |
Paolo Bonzini | 82f2563 | 2013-05-24 11:59:43 +0200 | [diff] [blame] | 2275 | { |
Paolo Bonzini | e1622f4 | 2013-07-17 13:17:41 +0200 | [diff] [blame] | 2276 | unsigned access_size_max = mr->ops->valid.max_access_size; |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 2277 | |
| 2278 | /* Regions are assumed to support 1-4 byte accesses unless |
| 2279 | otherwise specified. */ |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 2280 | if (access_size_max == 0) { |
| 2281 | access_size_max = 4; |
Paolo Bonzini | 82f2563 | 2013-05-24 11:59:43 +0200 | [diff] [blame] | 2282 | } |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 2283 | |
| 2284 | /* Bound the maximum access by the alignment of the address. */ |
| 2285 | if (!mr->ops->impl.unaligned) { |
| 2286 | unsigned align_size_max = addr & -addr; |
| 2287 | if (align_size_max != 0 && align_size_max < access_size_max) { |
| 2288 | access_size_max = align_size_max; |
| 2289 | } |
| 2290 | } |
| 2291 | |
| 2292 | /* Don't attempt accesses larger than the maximum. */ |
| 2293 | if (l > access_size_max) { |
| 2294 | l = access_size_max; |
| 2295 | } |
Paolo Bonzini | 098178f | 2013-07-29 14:27:39 +0200 | [diff] [blame] | 2296 | if (l & (l - 1)) { |
| 2297 | l = 1 << (qemu_fls(l) - 1); |
| 2298 | } |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 2299 | |
| 2300 | return l; |
Paolo Bonzini | 82f2563 | 2013-05-24 11:59:43 +0200 | [diff] [blame] | 2301 | } |
| 2302 | |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2303 | MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs, |
| 2304 | uint8_t *buf, int len, bool is_write) |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2305 | { |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2306 | hwaddr l; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2307 | uint8_t *ptr; |
Paolo Bonzini | 791af8c | 2013-05-24 16:10:39 +0200 | [diff] [blame] | 2308 | uint64_t val; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2309 | hwaddr addr1; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2310 | MemoryRegion *mr; |
Peter Maydell | 3b64349 | 2015-04-26 16:49:23 +0100 | [diff] [blame] | 2311 | MemTxResult result = MEMTX_OK; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 2312 | |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 2313 | rcu_read_lock(); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2314 | while (len > 0) { |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2315 | l = len; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2316 | mr = address_space_translate(as, addr, &addr1, &l, is_write); |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 2317 | |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2318 | if (is_write) { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2319 | if (!memory_access_is_direct(mr, is_write)) { |
| 2320 | l = memory_access_size(mr, l, addr1); |
Andreas Färber | 4917cf4 | 2013-05-27 05:17:50 +0200 | [diff] [blame] | 2321 | /* XXX: could force current_cpu to NULL to avoid |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 2322 | potential bugs */ |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 2323 | switch (l) { |
| 2324 | case 8: |
| 2325 | /* 64 bit write access */ |
| 2326 | val = ldq_p(buf); |
Peter Maydell | 3b64349 | 2015-04-26 16:49:23 +0100 | [diff] [blame] | 2327 | result |= memory_region_dispatch_write(mr, addr1, val, 8, |
| 2328 | attrs); |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 2329 | break; |
| 2330 | case 4: |
bellard | 1c213d1 | 2005-09-03 10:49:04 +0000 | [diff] [blame] | 2331 | /* 32 bit write access */ |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 2332 | val = ldl_p(buf); |
Peter Maydell | 3b64349 | 2015-04-26 16:49:23 +0100 | [diff] [blame] | 2333 | result |= memory_region_dispatch_write(mr, addr1, val, 4, |
| 2334 | attrs); |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 2335 | break; |
| 2336 | case 2: |
bellard | 1c213d1 | 2005-09-03 10:49:04 +0000 | [diff] [blame] | 2337 | /* 16 bit write access */ |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 2338 | val = lduw_p(buf); |
Peter Maydell | 3b64349 | 2015-04-26 16:49:23 +0100 | [diff] [blame] | 2339 | result |= memory_region_dispatch_write(mr, addr1, val, 2, |
| 2340 | attrs); |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 2341 | break; |
| 2342 | case 1: |
bellard | 1c213d1 | 2005-09-03 10:49:04 +0000 | [diff] [blame] | 2343 | /* 8 bit write access */ |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 2344 | val = ldub_p(buf); |
Peter Maydell | 3b64349 | 2015-04-26 16:49:23 +0100 | [diff] [blame] | 2345 | result |= memory_region_dispatch_write(mr, addr1, val, 1, |
| 2346 | attrs); |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 2347 | break; |
| 2348 | default: |
| 2349 | abort(); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2350 | } |
Paolo Bonzini | 2bbfa05 | 2013-05-24 12:29:54 +0200 | [diff] [blame] | 2351 | } else { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2352 | addr1 += memory_region_get_ram_addr(mr); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2353 | /* RAM case */ |
pbrook | 5579c7f | 2009-04-11 14:47:08 +0000 | [diff] [blame] | 2354 | ptr = qemu_get_ram_ptr(addr1); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2355 | memcpy(ptr, buf, l); |
Paolo Bonzini | 845b621 | 2015-03-23 11:45:53 +0100 | [diff] [blame] | 2356 | invalidate_and_set_dirty(mr, addr1, l); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2357 | } |
| 2358 | } else { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2359 | if (!memory_access_is_direct(mr, is_write)) { |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2360 | /* I/O case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2361 | l = memory_access_size(mr, l, addr1); |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 2362 | switch (l) { |
| 2363 | case 8: |
| 2364 | /* 64 bit read access */ |
Peter Maydell | 3b64349 | 2015-04-26 16:49:23 +0100 | [diff] [blame] | 2365 | result |= memory_region_dispatch_read(mr, addr1, &val, 8, |
| 2366 | attrs); |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 2367 | stq_p(buf, val); |
| 2368 | break; |
| 2369 | case 4: |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2370 | /* 32 bit read access */ |
Peter Maydell | 3b64349 | 2015-04-26 16:49:23 +0100 | [diff] [blame] | 2371 | result |= memory_region_dispatch_read(mr, addr1, &val, 4, |
| 2372 | attrs); |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 2373 | stl_p(buf, val); |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 2374 | break; |
| 2375 | case 2: |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2376 | /* 16 bit read access */ |
Peter Maydell | 3b64349 | 2015-04-26 16:49:23 +0100 | [diff] [blame] | 2377 | result |= memory_region_dispatch_read(mr, addr1, &val, 2, |
| 2378 | attrs); |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 2379 | stw_p(buf, val); |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 2380 | break; |
| 2381 | case 1: |
bellard | 1c213d1 | 2005-09-03 10:49:04 +0000 | [diff] [blame] | 2382 | /* 8 bit read access */ |
Peter Maydell | 3b64349 | 2015-04-26 16:49:23 +0100 | [diff] [blame] | 2383 | result |= memory_region_dispatch_read(mr, addr1, &val, 1, |
| 2384 | attrs); |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 2385 | stb_p(buf, val); |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 2386 | break; |
| 2387 | default: |
| 2388 | abort(); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2389 | } |
| 2390 | } else { |
| 2391 | /* RAM case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2392 | ptr = qemu_get_ram_ptr(mr->ram_addr + addr1); |
Avi Kivity | f3705d5 | 2012-03-08 16:16:34 +0200 | [diff] [blame] | 2393 | memcpy(buf, ptr, l); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2394 | } |
| 2395 | } |
| 2396 | len -= l; |
| 2397 | buf += l; |
| 2398 | addr += l; |
| 2399 | } |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 2400 | rcu_read_unlock(); |
Paolo Bonzini | fd8aaa7 | 2013-05-21 09:56:55 +0200 | [diff] [blame] | 2401 | |
Peter Maydell | 3b64349 | 2015-04-26 16:49:23 +0100 | [diff] [blame] | 2402 | return result; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2403 | } |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2404 | |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2405 | MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs, |
| 2406 | const uint8_t *buf, int len) |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2407 | { |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2408 | return address_space_rw(as, addr, attrs, (uint8_t *)buf, len, true); |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2409 | } |
| 2410 | |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2411 | MemTxResult address_space_read(AddressSpace *as, hwaddr addr, MemTxAttrs attrs, |
| 2412 | uint8_t *buf, int len) |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2413 | { |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2414 | return address_space_rw(as, addr, attrs, buf, len, false); |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2415 | } |
| 2416 | |
| 2417 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2418 | void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf, |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2419 | int len, int is_write) |
| 2420 | { |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2421 | address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED, |
| 2422 | buf, len, is_write); |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2423 | } |
| 2424 | |
Alexander Graf | 582b55a | 2013-12-11 14:17:44 +0100 | [diff] [blame] | 2425 | enum write_rom_type { |
| 2426 | WRITE_DATA, |
| 2427 | FLUSH_CACHE, |
| 2428 | }; |
| 2429 | |
Edgar E. Iglesias | 2a22165 | 2013-12-13 16:28:52 +1000 | [diff] [blame] | 2430 | static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as, |
Alexander Graf | 582b55a | 2013-12-11 14:17:44 +0100 | [diff] [blame] | 2431 | hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type) |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 2432 | { |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2433 | hwaddr l; |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 2434 | uint8_t *ptr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2435 | hwaddr addr1; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2436 | MemoryRegion *mr; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 2437 | |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 2438 | rcu_read_lock(); |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 2439 | while (len > 0) { |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2440 | l = len; |
Edgar E. Iglesias | 2a22165 | 2013-12-13 16:28:52 +1000 | [diff] [blame] | 2441 | mr = address_space_translate(as, addr, &addr1, &l, true); |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 2442 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2443 | if (!(memory_region_is_ram(mr) || |
| 2444 | memory_region_is_romd(mr))) { |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 2445 | /* do nothing */ |
| 2446 | } else { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2447 | addr1 += memory_region_get_ram_addr(mr); |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 2448 | /* ROM/RAM case */ |
pbrook | 5579c7f | 2009-04-11 14:47:08 +0000 | [diff] [blame] | 2449 | ptr = qemu_get_ram_ptr(addr1); |
Alexander Graf | 582b55a | 2013-12-11 14:17:44 +0100 | [diff] [blame] | 2450 | switch (type) { |
| 2451 | case WRITE_DATA: |
| 2452 | memcpy(ptr, buf, l); |
Paolo Bonzini | 845b621 | 2015-03-23 11:45:53 +0100 | [diff] [blame] | 2453 | invalidate_and_set_dirty(mr, addr1, l); |
Alexander Graf | 582b55a | 2013-12-11 14:17:44 +0100 | [diff] [blame] | 2454 | break; |
| 2455 | case FLUSH_CACHE: |
| 2456 | flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l); |
| 2457 | break; |
| 2458 | } |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 2459 | } |
| 2460 | len -= l; |
| 2461 | buf += l; |
| 2462 | addr += l; |
| 2463 | } |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 2464 | rcu_read_unlock(); |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 2465 | } |
| 2466 | |
Alexander Graf | 582b55a | 2013-12-11 14:17:44 +0100 | [diff] [blame] | 2467 | /* used for ROM loading : can write in RAM and ROM */ |
Edgar E. Iglesias | 2a22165 | 2013-12-13 16:28:52 +1000 | [diff] [blame] | 2468 | void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr, |
Alexander Graf | 582b55a | 2013-12-11 14:17:44 +0100 | [diff] [blame] | 2469 | const uint8_t *buf, int len) |
| 2470 | { |
Edgar E. Iglesias | 2a22165 | 2013-12-13 16:28:52 +1000 | [diff] [blame] | 2471 | cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA); |
Alexander Graf | 582b55a | 2013-12-11 14:17:44 +0100 | [diff] [blame] | 2472 | } |
| 2473 | |
| 2474 | void cpu_flush_icache_range(hwaddr start, int len) |
| 2475 | { |
| 2476 | /* |
| 2477 | * This function should do the same thing as an icache flush that was |
| 2478 | * triggered from within the guest. For TCG we are always cache coherent, |
| 2479 | * so there is no need to flush anything. For KVM / Xen we need to flush |
| 2480 | * the host's instruction cache at least. |
| 2481 | */ |
| 2482 | if (tcg_enabled()) { |
| 2483 | return; |
| 2484 | } |
| 2485 | |
Edgar E. Iglesias | 2a22165 | 2013-12-13 16:28:52 +1000 | [diff] [blame] | 2486 | cpu_physical_memory_write_rom_internal(&address_space_memory, |
| 2487 | start, NULL, len, FLUSH_CACHE); |
Alexander Graf | 582b55a | 2013-12-11 14:17:44 +0100 | [diff] [blame] | 2488 | } |
| 2489 | |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2490 | typedef struct { |
Paolo Bonzini | d3e7155 | 2013-06-28 17:33:29 +0200 | [diff] [blame] | 2491 | MemoryRegion *mr; |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2492 | void *buffer; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2493 | hwaddr addr; |
| 2494 | hwaddr len; |
Fam Zheng | c2cba0f | 2015-03-16 17:03:33 +0800 | [diff] [blame] | 2495 | bool in_use; |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2496 | } BounceBuffer; |
| 2497 | |
| 2498 | static BounceBuffer bounce; |
| 2499 | |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2500 | typedef struct MapClient { |
Fam Zheng | e95205e | 2015-03-16 17:03:37 +0800 | [diff] [blame] | 2501 | QEMUBH *bh; |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 2502 | QLIST_ENTRY(MapClient) link; |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2503 | } MapClient; |
| 2504 | |
Fam Zheng | 38e047b | 2015-03-16 17:03:35 +0800 | [diff] [blame] | 2505 | QemuMutex map_client_list_lock; |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 2506 | static QLIST_HEAD(map_client_list, MapClient) map_client_list |
| 2507 | = QLIST_HEAD_INITIALIZER(map_client_list); |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2508 | |
Fam Zheng | e95205e | 2015-03-16 17:03:37 +0800 | [diff] [blame] | 2509 | static void cpu_unregister_map_client_do(MapClient *client) |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2510 | { |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 2511 | QLIST_REMOVE(client, link); |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 2512 | g_free(client); |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2513 | } |
| 2514 | |
Fam Zheng | 33b6c2e | 2015-03-16 17:03:36 +0800 | [diff] [blame] | 2515 | static void cpu_notify_map_clients_locked(void) |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2516 | { |
| 2517 | MapClient *client; |
| 2518 | |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 2519 | while (!QLIST_EMPTY(&map_client_list)) { |
| 2520 | client = QLIST_FIRST(&map_client_list); |
Fam Zheng | e95205e | 2015-03-16 17:03:37 +0800 | [diff] [blame] | 2521 | qemu_bh_schedule(client->bh); |
| 2522 | cpu_unregister_map_client_do(client); |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2523 | } |
| 2524 | } |
| 2525 | |
Fam Zheng | e95205e | 2015-03-16 17:03:37 +0800 | [diff] [blame] | 2526 | void cpu_register_map_client(QEMUBH *bh) |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 2527 | { |
| 2528 | MapClient *client = g_malloc(sizeof(*client)); |
| 2529 | |
Fam Zheng | 38e047b | 2015-03-16 17:03:35 +0800 | [diff] [blame] | 2530 | qemu_mutex_lock(&map_client_list_lock); |
Fam Zheng | e95205e | 2015-03-16 17:03:37 +0800 | [diff] [blame] | 2531 | client->bh = bh; |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 2532 | QLIST_INSERT_HEAD(&map_client_list, client, link); |
Fam Zheng | 33b6c2e | 2015-03-16 17:03:36 +0800 | [diff] [blame] | 2533 | if (!atomic_read(&bounce.in_use)) { |
| 2534 | cpu_notify_map_clients_locked(); |
| 2535 | } |
Fam Zheng | 38e047b | 2015-03-16 17:03:35 +0800 | [diff] [blame] | 2536 | qemu_mutex_unlock(&map_client_list_lock); |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 2537 | } |
| 2538 | |
Fam Zheng | 38e047b | 2015-03-16 17:03:35 +0800 | [diff] [blame] | 2539 | void cpu_exec_init_all(void) |
| 2540 | { |
| 2541 | qemu_mutex_init(&ram_list.mutex); |
| 2542 | memory_map_init(); |
| 2543 | io_mem_init(); |
| 2544 | qemu_mutex_init(&map_client_list_lock); |
| 2545 | } |
| 2546 | |
Fam Zheng | e95205e | 2015-03-16 17:03:37 +0800 | [diff] [blame] | 2547 | void cpu_unregister_map_client(QEMUBH *bh) |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 2548 | { |
Fam Zheng | e95205e | 2015-03-16 17:03:37 +0800 | [diff] [blame] | 2549 | MapClient *client; |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 2550 | |
Fam Zheng | e95205e | 2015-03-16 17:03:37 +0800 | [diff] [blame] | 2551 | qemu_mutex_lock(&map_client_list_lock); |
| 2552 | QLIST_FOREACH(client, &map_client_list, link) { |
| 2553 | if (client->bh == bh) { |
| 2554 | cpu_unregister_map_client_do(client); |
| 2555 | break; |
| 2556 | } |
| 2557 | } |
| 2558 | qemu_mutex_unlock(&map_client_list_lock); |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 2559 | } |
| 2560 | |
| 2561 | static void cpu_notify_map_clients(void) |
| 2562 | { |
Fam Zheng | 38e047b | 2015-03-16 17:03:35 +0800 | [diff] [blame] | 2563 | qemu_mutex_lock(&map_client_list_lock); |
Fam Zheng | 33b6c2e | 2015-03-16 17:03:36 +0800 | [diff] [blame] | 2564 | cpu_notify_map_clients_locked(); |
Fam Zheng | 38e047b | 2015-03-16 17:03:35 +0800 | [diff] [blame] | 2565 | qemu_mutex_unlock(&map_client_list_lock); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2566 | } |
| 2567 | |
Paolo Bonzini | 51644ab | 2013-04-11 15:40:59 +0200 | [diff] [blame] | 2568 | bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write) |
| 2569 | { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2570 | MemoryRegion *mr; |
Paolo Bonzini | 51644ab | 2013-04-11 15:40:59 +0200 | [diff] [blame] | 2571 | hwaddr l, xlat; |
| 2572 | |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 2573 | rcu_read_lock(); |
Paolo Bonzini | 51644ab | 2013-04-11 15:40:59 +0200 | [diff] [blame] | 2574 | while (len > 0) { |
| 2575 | l = len; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2576 | mr = address_space_translate(as, addr, &xlat, &l, is_write); |
| 2577 | if (!memory_access_is_direct(mr, is_write)) { |
| 2578 | l = memory_access_size(mr, l, addr); |
| 2579 | if (!memory_region_access_valid(mr, xlat, l, is_write)) { |
Paolo Bonzini | 51644ab | 2013-04-11 15:40:59 +0200 | [diff] [blame] | 2580 | return false; |
| 2581 | } |
| 2582 | } |
| 2583 | |
| 2584 | len -= l; |
| 2585 | addr += l; |
| 2586 | } |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 2587 | rcu_read_unlock(); |
Paolo Bonzini | 51644ab | 2013-04-11 15:40:59 +0200 | [diff] [blame] | 2588 | return true; |
| 2589 | } |
| 2590 | |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2591 | /* Map a physical memory region into a host virtual address. |
| 2592 | * May map a subset of the requested range, given by and returned in *plen. |
| 2593 | * May return NULL if resources needed to perform the mapping are exhausted. |
| 2594 | * Use only for reads OR writes - not for read-modify-write operations. |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2595 | * Use cpu_register_map_client() to know when retrying the map operation is |
| 2596 | * likely to succeed. |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2597 | */ |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2598 | void *address_space_map(AddressSpace *as, |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2599 | hwaddr addr, |
| 2600 | hwaddr *plen, |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2601 | bool is_write) |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2602 | { |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2603 | hwaddr len = *plen; |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 2604 | hwaddr done = 0; |
| 2605 | hwaddr l, xlat, base; |
| 2606 | MemoryRegion *mr, *this_mr; |
| 2607 | ram_addr_t raddr; |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2608 | |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 2609 | if (len == 0) { |
| 2610 | return NULL; |
| 2611 | } |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2612 | |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 2613 | l = len; |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 2614 | rcu_read_lock(); |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 2615 | mr = address_space_translate(as, addr, &xlat, &l, is_write); |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 2616 | |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 2617 | if (!memory_access_is_direct(mr, is_write)) { |
Fam Zheng | c2cba0f | 2015-03-16 17:03:33 +0800 | [diff] [blame] | 2618 | if (atomic_xchg(&bounce.in_use, true)) { |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 2619 | rcu_read_unlock(); |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 2620 | return NULL; |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2621 | } |
Kevin Wolf | e85d9db | 2013-07-22 14:30:23 +0200 | [diff] [blame] | 2622 | /* Avoid unbounded allocations */ |
| 2623 | l = MIN(l, TARGET_PAGE_SIZE); |
| 2624 | bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l); |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 2625 | bounce.addr = addr; |
| 2626 | bounce.len = l; |
Paolo Bonzini | d3e7155 | 2013-06-28 17:33:29 +0200 | [diff] [blame] | 2627 | |
| 2628 | memory_region_ref(mr); |
| 2629 | bounce.mr = mr; |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 2630 | if (!is_write) { |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2631 | address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED, |
| 2632 | bounce.buffer, l); |
Stefano Stabellini | 8ab934f | 2011-06-27 18:26:06 +0100 | [diff] [blame] | 2633 | } |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2634 | |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 2635 | rcu_read_unlock(); |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 2636 | *plen = l; |
| 2637 | return bounce.buffer; |
| 2638 | } |
| 2639 | |
| 2640 | base = xlat; |
| 2641 | raddr = memory_region_get_ram_addr(mr); |
| 2642 | |
| 2643 | for (;;) { |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2644 | len -= l; |
| 2645 | addr += l; |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 2646 | done += l; |
| 2647 | if (len == 0) { |
| 2648 | break; |
| 2649 | } |
| 2650 | |
| 2651 | l = len; |
| 2652 | this_mr = address_space_translate(as, addr, &xlat, &l, is_write); |
| 2653 | if (this_mr != mr || xlat != base + done) { |
| 2654 | break; |
| 2655 | } |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2656 | } |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 2657 | |
Paolo Bonzini | d3e7155 | 2013-06-28 17:33:29 +0200 | [diff] [blame] | 2658 | memory_region_ref(mr); |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 2659 | rcu_read_unlock(); |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 2660 | *plen = done; |
| 2661 | return qemu_ram_ptr_length(raddr + base, plen); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2662 | } |
| 2663 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2664 | /* Unmaps a memory region previously mapped by address_space_map(). |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2665 | * Will also mark the memory as dirty if is_write == 1. access_len gives |
| 2666 | * the amount of memory that was actually read or written by the caller. |
| 2667 | */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2668 | void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len, |
| 2669 | int is_write, hwaddr access_len) |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2670 | { |
| 2671 | if (buffer != bounce.buffer) { |
Paolo Bonzini | d3e7155 | 2013-06-28 17:33:29 +0200 | [diff] [blame] | 2672 | MemoryRegion *mr; |
| 2673 | ram_addr_t addr1; |
| 2674 | |
| 2675 | mr = qemu_ram_addr_from_host(buffer, &addr1); |
| 2676 | assert(mr != NULL); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2677 | if (is_write) { |
Paolo Bonzini | 845b621 | 2015-03-23 11:45:53 +0100 | [diff] [blame] | 2678 | invalidate_and_set_dirty(mr, addr1, access_len); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2679 | } |
Jan Kiszka | 868bb33 | 2011-06-21 22:59:09 +0200 | [diff] [blame] | 2680 | if (xen_enabled()) { |
Jan Kiszka | e41d7c6 | 2011-06-21 22:59:08 +0200 | [diff] [blame] | 2681 | xen_invalidate_map_cache_entry(buffer); |
Anthony PERARD | 050a0dd | 2010-09-16 13:57:49 +0100 | [diff] [blame] | 2682 | } |
Paolo Bonzini | d3e7155 | 2013-06-28 17:33:29 +0200 | [diff] [blame] | 2683 | memory_region_unref(mr); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2684 | return; |
| 2685 | } |
| 2686 | if (is_write) { |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2687 | address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED, |
| 2688 | bounce.buffer, access_len); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2689 | } |
Herve Poussineau | f8a8324 | 2010-01-24 21:23:56 +0000 | [diff] [blame] | 2690 | qemu_vfree(bounce.buffer); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2691 | bounce.buffer = NULL; |
Paolo Bonzini | d3e7155 | 2013-06-28 17:33:29 +0200 | [diff] [blame] | 2692 | memory_region_unref(bounce.mr); |
Fam Zheng | c2cba0f | 2015-03-16 17:03:33 +0800 | [diff] [blame] | 2693 | atomic_mb_set(&bounce.in_use, false); |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2694 | cpu_notify_map_clients(); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2695 | } |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 2696 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2697 | void *cpu_physical_memory_map(hwaddr addr, |
| 2698 | hwaddr *plen, |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2699 | int is_write) |
| 2700 | { |
| 2701 | return address_space_map(&address_space_memory, addr, plen, is_write); |
| 2702 | } |
| 2703 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2704 | void cpu_physical_memory_unmap(void *buffer, hwaddr len, |
| 2705 | int is_write, hwaddr access_len) |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2706 | { |
| 2707 | return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len); |
| 2708 | } |
| 2709 | |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2710 | /* warning: addr must be aligned */ |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2711 | static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr, |
| 2712 | MemTxAttrs attrs, |
| 2713 | MemTxResult *result, |
| 2714 | enum device_endian endian) |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2715 | { |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2716 | uint8_t *ptr; |
Paolo Bonzini | 791af8c | 2013-05-24 16:10:39 +0200 | [diff] [blame] | 2717 | uint64_t val; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2718 | MemoryRegion *mr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2719 | hwaddr l = 4; |
| 2720 | hwaddr addr1; |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2721 | MemTxResult r; |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2722 | |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 2723 | rcu_read_lock(); |
Edgar E. Iglesias | fdfba1a | 2013-11-15 14:46:38 +0100 | [diff] [blame] | 2724 | mr = address_space_translate(as, addr, &addr1, &l, false); |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2725 | if (l < 4 || !memory_access_is_direct(mr, false)) { |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2726 | /* I/O case */ |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2727 | r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2728 | #if defined(TARGET_WORDS_BIGENDIAN) |
| 2729 | if (endian == DEVICE_LITTLE_ENDIAN) { |
| 2730 | val = bswap32(val); |
| 2731 | } |
| 2732 | #else |
| 2733 | if (endian == DEVICE_BIG_ENDIAN) { |
| 2734 | val = bswap32(val); |
| 2735 | } |
| 2736 | #endif |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2737 | } else { |
| 2738 | /* RAM case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2739 | ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr) |
Avi Kivity | 06ef352 | 2012-02-13 16:11:22 +0200 | [diff] [blame] | 2740 | & TARGET_PAGE_MASK) |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2741 | + addr1); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2742 | switch (endian) { |
| 2743 | case DEVICE_LITTLE_ENDIAN: |
| 2744 | val = ldl_le_p(ptr); |
| 2745 | break; |
| 2746 | case DEVICE_BIG_ENDIAN: |
| 2747 | val = ldl_be_p(ptr); |
| 2748 | break; |
| 2749 | default: |
| 2750 | val = ldl_p(ptr); |
| 2751 | break; |
| 2752 | } |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2753 | r = MEMTX_OK; |
| 2754 | } |
| 2755 | if (result) { |
| 2756 | *result = r; |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2757 | } |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 2758 | rcu_read_unlock(); |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2759 | return val; |
| 2760 | } |
| 2761 | |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2762 | uint32_t address_space_ldl(AddressSpace *as, hwaddr addr, |
| 2763 | MemTxAttrs attrs, MemTxResult *result) |
| 2764 | { |
| 2765 | return address_space_ldl_internal(as, addr, attrs, result, |
| 2766 | DEVICE_NATIVE_ENDIAN); |
| 2767 | } |
| 2768 | |
| 2769 | uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr, |
| 2770 | MemTxAttrs attrs, MemTxResult *result) |
| 2771 | { |
| 2772 | return address_space_ldl_internal(as, addr, attrs, result, |
| 2773 | DEVICE_LITTLE_ENDIAN); |
| 2774 | } |
| 2775 | |
| 2776 | uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr, |
| 2777 | MemTxAttrs attrs, MemTxResult *result) |
| 2778 | { |
| 2779 | return address_space_ldl_internal(as, addr, attrs, result, |
| 2780 | DEVICE_BIG_ENDIAN); |
| 2781 | } |
| 2782 | |
Edgar E. Iglesias | fdfba1a | 2013-11-15 14:46:38 +0100 | [diff] [blame] | 2783 | uint32_t ldl_phys(AddressSpace *as, hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2784 | { |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2785 | return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2786 | } |
| 2787 | |
Edgar E. Iglesias | fdfba1a | 2013-11-15 14:46:38 +0100 | [diff] [blame] | 2788 | uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2789 | { |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2790 | return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2791 | } |
| 2792 | |
Edgar E. Iglesias | fdfba1a | 2013-11-15 14:46:38 +0100 | [diff] [blame] | 2793 | uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2794 | { |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2795 | return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2796 | } |
| 2797 | |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 2798 | /* warning: addr must be aligned */ |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2799 | static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr, |
| 2800 | MemTxAttrs attrs, |
| 2801 | MemTxResult *result, |
| 2802 | enum device_endian endian) |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 2803 | { |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 2804 | uint8_t *ptr; |
| 2805 | uint64_t val; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2806 | MemoryRegion *mr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2807 | hwaddr l = 8; |
| 2808 | hwaddr addr1; |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2809 | MemTxResult r; |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 2810 | |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 2811 | rcu_read_lock(); |
Edgar E. Iglesias | 2c17449 | 2013-12-17 14:05:40 +1000 | [diff] [blame] | 2812 | mr = address_space_translate(as, addr, &addr1, &l, |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2813 | false); |
| 2814 | if (l < 8 || !memory_access_is_direct(mr, false)) { |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 2815 | /* I/O case */ |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2816 | r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs); |
Paolo Bonzini | 968a562 | 2013-05-24 17:58:37 +0200 | [diff] [blame] | 2817 | #if defined(TARGET_WORDS_BIGENDIAN) |
| 2818 | if (endian == DEVICE_LITTLE_ENDIAN) { |
| 2819 | val = bswap64(val); |
| 2820 | } |
| 2821 | #else |
| 2822 | if (endian == DEVICE_BIG_ENDIAN) { |
| 2823 | val = bswap64(val); |
| 2824 | } |
| 2825 | #endif |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 2826 | } else { |
| 2827 | /* RAM case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2828 | ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr) |
Avi Kivity | 06ef352 | 2012-02-13 16:11:22 +0200 | [diff] [blame] | 2829 | & TARGET_PAGE_MASK) |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2830 | + addr1); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2831 | switch (endian) { |
| 2832 | case DEVICE_LITTLE_ENDIAN: |
| 2833 | val = ldq_le_p(ptr); |
| 2834 | break; |
| 2835 | case DEVICE_BIG_ENDIAN: |
| 2836 | val = ldq_be_p(ptr); |
| 2837 | break; |
| 2838 | default: |
| 2839 | val = ldq_p(ptr); |
| 2840 | break; |
| 2841 | } |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2842 | r = MEMTX_OK; |
| 2843 | } |
| 2844 | if (result) { |
| 2845 | *result = r; |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 2846 | } |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 2847 | rcu_read_unlock(); |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 2848 | return val; |
| 2849 | } |
| 2850 | |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2851 | uint64_t address_space_ldq(AddressSpace *as, hwaddr addr, |
| 2852 | MemTxAttrs attrs, MemTxResult *result) |
| 2853 | { |
| 2854 | return address_space_ldq_internal(as, addr, attrs, result, |
| 2855 | DEVICE_NATIVE_ENDIAN); |
| 2856 | } |
| 2857 | |
| 2858 | uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr, |
| 2859 | MemTxAttrs attrs, MemTxResult *result) |
| 2860 | { |
| 2861 | return address_space_ldq_internal(as, addr, attrs, result, |
| 2862 | DEVICE_LITTLE_ENDIAN); |
| 2863 | } |
| 2864 | |
| 2865 | uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr, |
| 2866 | MemTxAttrs attrs, MemTxResult *result) |
| 2867 | { |
| 2868 | return address_space_ldq_internal(as, addr, attrs, result, |
| 2869 | DEVICE_BIG_ENDIAN); |
| 2870 | } |
| 2871 | |
Edgar E. Iglesias | 2c17449 | 2013-12-17 14:05:40 +1000 | [diff] [blame] | 2872 | uint64_t ldq_phys(AddressSpace *as, hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2873 | { |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2874 | return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2875 | } |
| 2876 | |
Edgar E. Iglesias | 2c17449 | 2013-12-17 14:05:40 +1000 | [diff] [blame] | 2877 | uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2878 | { |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2879 | return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2880 | } |
| 2881 | |
Edgar E. Iglesias | 2c17449 | 2013-12-17 14:05:40 +1000 | [diff] [blame] | 2882 | uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2883 | { |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2884 | return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2885 | } |
| 2886 | |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2887 | /* XXX: optimize */ |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2888 | uint32_t address_space_ldub(AddressSpace *as, hwaddr addr, |
| 2889 | MemTxAttrs attrs, MemTxResult *result) |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2890 | { |
| 2891 | uint8_t val; |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2892 | MemTxResult r; |
| 2893 | |
| 2894 | r = address_space_rw(as, addr, attrs, &val, 1, 0); |
| 2895 | if (result) { |
| 2896 | *result = r; |
| 2897 | } |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2898 | return val; |
| 2899 | } |
| 2900 | |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2901 | uint32_t ldub_phys(AddressSpace *as, hwaddr addr) |
| 2902 | { |
| 2903 | return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL); |
| 2904 | } |
| 2905 | |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2906 | /* warning: addr must be aligned */ |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2907 | static inline uint32_t address_space_lduw_internal(AddressSpace *as, |
| 2908 | hwaddr addr, |
| 2909 | MemTxAttrs attrs, |
| 2910 | MemTxResult *result, |
| 2911 | enum device_endian endian) |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2912 | { |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2913 | uint8_t *ptr; |
| 2914 | uint64_t val; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2915 | MemoryRegion *mr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2916 | hwaddr l = 2; |
| 2917 | hwaddr addr1; |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2918 | MemTxResult r; |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2919 | |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 2920 | rcu_read_lock(); |
Edgar E. Iglesias | 41701aa | 2013-12-17 14:33:56 +1000 | [diff] [blame] | 2921 | mr = address_space_translate(as, addr, &addr1, &l, |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2922 | false); |
| 2923 | if (l < 2 || !memory_access_is_direct(mr, false)) { |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2924 | /* I/O case */ |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2925 | r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2926 | #if defined(TARGET_WORDS_BIGENDIAN) |
| 2927 | if (endian == DEVICE_LITTLE_ENDIAN) { |
| 2928 | val = bswap16(val); |
| 2929 | } |
| 2930 | #else |
| 2931 | if (endian == DEVICE_BIG_ENDIAN) { |
| 2932 | val = bswap16(val); |
| 2933 | } |
| 2934 | #endif |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2935 | } else { |
| 2936 | /* RAM case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2937 | ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr) |
Avi Kivity | 06ef352 | 2012-02-13 16:11:22 +0200 | [diff] [blame] | 2938 | & TARGET_PAGE_MASK) |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2939 | + addr1); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2940 | switch (endian) { |
| 2941 | case DEVICE_LITTLE_ENDIAN: |
| 2942 | val = lduw_le_p(ptr); |
| 2943 | break; |
| 2944 | case DEVICE_BIG_ENDIAN: |
| 2945 | val = lduw_be_p(ptr); |
| 2946 | break; |
| 2947 | default: |
| 2948 | val = lduw_p(ptr); |
| 2949 | break; |
| 2950 | } |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2951 | r = MEMTX_OK; |
| 2952 | } |
| 2953 | if (result) { |
| 2954 | *result = r; |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2955 | } |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 2956 | rcu_read_unlock(); |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2957 | return val; |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2958 | } |
| 2959 | |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2960 | uint32_t address_space_lduw(AddressSpace *as, hwaddr addr, |
| 2961 | MemTxAttrs attrs, MemTxResult *result) |
| 2962 | { |
| 2963 | return address_space_lduw_internal(as, addr, attrs, result, |
| 2964 | DEVICE_NATIVE_ENDIAN); |
| 2965 | } |
| 2966 | |
| 2967 | uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr, |
| 2968 | MemTxAttrs attrs, MemTxResult *result) |
| 2969 | { |
| 2970 | return address_space_lduw_internal(as, addr, attrs, result, |
| 2971 | DEVICE_LITTLE_ENDIAN); |
| 2972 | } |
| 2973 | |
| 2974 | uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr, |
| 2975 | MemTxAttrs attrs, MemTxResult *result) |
| 2976 | { |
| 2977 | return address_space_lduw_internal(as, addr, attrs, result, |
| 2978 | DEVICE_BIG_ENDIAN); |
| 2979 | } |
| 2980 | |
Edgar E. Iglesias | 41701aa | 2013-12-17 14:33:56 +1000 | [diff] [blame] | 2981 | uint32_t lduw_phys(AddressSpace *as, hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2982 | { |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2983 | return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2984 | } |
| 2985 | |
Edgar E. Iglesias | 41701aa | 2013-12-17 14:33:56 +1000 | [diff] [blame] | 2986 | uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2987 | { |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2988 | return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2989 | } |
| 2990 | |
Edgar E. Iglesias | 41701aa | 2013-12-17 14:33:56 +1000 | [diff] [blame] | 2991 | uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2992 | { |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2993 | return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2994 | } |
| 2995 | |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2996 | /* warning: addr must be aligned. The ram page is not masked as dirty |
| 2997 | and the code inside is not invalidated. It is useful if the dirty |
| 2998 | bits are used to track modified PTEs */ |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 2999 | void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val, |
| 3000 | MemTxAttrs attrs, MemTxResult *result) |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 3001 | { |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 3002 | uint8_t *ptr; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 3003 | MemoryRegion *mr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 3004 | hwaddr l = 4; |
| 3005 | hwaddr addr1; |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3006 | MemTxResult r; |
Paolo Bonzini | 845b621 | 2015-03-23 11:45:53 +0100 | [diff] [blame] | 3007 | uint8_t dirty_log_mask; |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 3008 | |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 3009 | rcu_read_lock(); |
Edgar E. Iglesias | 2198a12 | 2013-11-28 10:13:41 +0100 | [diff] [blame] | 3010 | mr = address_space_translate(as, addr, &addr1, &l, |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 3011 | true); |
| 3012 | if (l < 4 || !memory_access_is_direct(mr, true)) { |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3013 | r = memory_region_dispatch_write(mr, addr1, val, 4, attrs); |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 3014 | } else { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 3015 | addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK; |
pbrook | 5579c7f | 2009-04-11 14:47:08 +0000 | [diff] [blame] | 3016 | ptr = qemu_get_ram_ptr(addr1); |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 3017 | stl_p(ptr, val); |
aliguori | 7457619 | 2008-10-06 14:02:03 +0000 | [diff] [blame] | 3018 | |
Paolo Bonzini | 845b621 | 2015-03-23 11:45:53 +0100 | [diff] [blame] | 3019 | dirty_log_mask = memory_region_get_dirty_log_mask(mr); |
| 3020 | dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE); |
Paolo Bonzini | 58d2707 | 2015-03-23 11:56:01 +0100 | [diff] [blame] | 3021 | cpu_physical_memory_set_dirty_range(addr1, 4, dirty_log_mask); |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3022 | r = MEMTX_OK; |
| 3023 | } |
| 3024 | if (result) { |
| 3025 | *result = r; |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 3026 | } |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 3027 | rcu_read_unlock(); |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 3028 | } |
| 3029 | |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3030 | void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val) |
| 3031 | { |
| 3032 | address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL); |
| 3033 | } |
| 3034 | |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 3035 | /* warning: addr must be aligned */ |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3036 | static inline void address_space_stl_internal(AddressSpace *as, |
| 3037 | hwaddr addr, uint32_t val, |
| 3038 | MemTxAttrs attrs, |
| 3039 | MemTxResult *result, |
| 3040 | enum device_endian endian) |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 3041 | { |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 3042 | uint8_t *ptr; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 3043 | MemoryRegion *mr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 3044 | hwaddr l = 4; |
| 3045 | hwaddr addr1; |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3046 | MemTxResult r; |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 3047 | |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 3048 | rcu_read_lock(); |
Edgar E. Iglesias | ab1da85 | 2013-12-17 15:07:29 +1000 | [diff] [blame] | 3049 | mr = address_space_translate(as, addr, &addr1, &l, |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 3050 | true); |
| 3051 | if (l < 4 || !memory_access_is_direct(mr, true)) { |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 3052 | #if defined(TARGET_WORDS_BIGENDIAN) |
| 3053 | if (endian == DEVICE_LITTLE_ENDIAN) { |
| 3054 | val = bswap32(val); |
| 3055 | } |
| 3056 | #else |
| 3057 | if (endian == DEVICE_BIG_ENDIAN) { |
| 3058 | val = bswap32(val); |
| 3059 | } |
| 3060 | #endif |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3061 | r = memory_region_dispatch_write(mr, addr1, val, 4, attrs); |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 3062 | } else { |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 3063 | /* RAM case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 3064 | addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK; |
pbrook | 5579c7f | 2009-04-11 14:47:08 +0000 | [diff] [blame] | 3065 | ptr = qemu_get_ram_ptr(addr1); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 3066 | switch (endian) { |
| 3067 | case DEVICE_LITTLE_ENDIAN: |
| 3068 | stl_le_p(ptr, val); |
| 3069 | break; |
| 3070 | case DEVICE_BIG_ENDIAN: |
| 3071 | stl_be_p(ptr, val); |
| 3072 | break; |
| 3073 | default: |
| 3074 | stl_p(ptr, val); |
| 3075 | break; |
| 3076 | } |
Paolo Bonzini | 845b621 | 2015-03-23 11:45:53 +0100 | [diff] [blame] | 3077 | invalidate_and_set_dirty(mr, addr1, 4); |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3078 | r = MEMTX_OK; |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 3079 | } |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3080 | if (result) { |
| 3081 | *result = r; |
| 3082 | } |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 3083 | rcu_read_unlock(); |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3084 | } |
| 3085 | |
| 3086 | void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val, |
| 3087 | MemTxAttrs attrs, MemTxResult *result) |
| 3088 | { |
| 3089 | address_space_stl_internal(as, addr, val, attrs, result, |
| 3090 | DEVICE_NATIVE_ENDIAN); |
| 3091 | } |
| 3092 | |
| 3093 | void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val, |
| 3094 | MemTxAttrs attrs, MemTxResult *result) |
| 3095 | { |
| 3096 | address_space_stl_internal(as, addr, val, attrs, result, |
| 3097 | DEVICE_LITTLE_ENDIAN); |
| 3098 | } |
| 3099 | |
| 3100 | void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val, |
| 3101 | MemTxAttrs attrs, MemTxResult *result) |
| 3102 | { |
| 3103 | address_space_stl_internal(as, addr, val, attrs, result, |
| 3104 | DEVICE_BIG_ENDIAN); |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 3105 | } |
| 3106 | |
Edgar E. Iglesias | ab1da85 | 2013-12-17 15:07:29 +1000 | [diff] [blame] | 3107 | void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 3108 | { |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3109 | address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 3110 | } |
| 3111 | |
Edgar E. Iglesias | ab1da85 | 2013-12-17 15:07:29 +1000 | [diff] [blame] | 3112 | void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 3113 | { |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3114 | address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 3115 | } |
| 3116 | |
Edgar E. Iglesias | ab1da85 | 2013-12-17 15:07:29 +1000 | [diff] [blame] | 3117 | void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 3118 | { |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3119 | address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 3120 | } |
| 3121 | |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 3122 | /* XXX: optimize */ |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3123 | void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val, |
| 3124 | MemTxAttrs attrs, MemTxResult *result) |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 3125 | { |
| 3126 | uint8_t v = val; |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3127 | MemTxResult r; |
| 3128 | |
| 3129 | r = address_space_rw(as, addr, attrs, &v, 1, 1); |
| 3130 | if (result) { |
| 3131 | *result = r; |
| 3132 | } |
| 3133 | } |
| 3134 | |
| 3135 | void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val) |
| 3136 | { |
| 3137 | address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL); |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 3138 | } |
| 3139 | |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 3140 | /* warning: addr must be aligned */ |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3141 | static inline void address_space_stw_internal(AddressSpace *as, |
| 3142 | hwaddr addr, uint32_t val, |
| 3143 | MemTxAttrs attrs, |
| 3144 | MemTxResult *result, |
| 3145 | enum device_endian endian) |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 3146 | { |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 3147 | uint8_t *ptr; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 3148 | MemoryRegion *mr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 3149 | hwaddr l = 2; |
| 3150 | hwaddr addr1; |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3151 | MemTxResult r; |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 3152 | |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 3153 | rcu_read_lock(); |
Edgar E. Iglesias | 5ce5944 | 2013-12-17 15:22:06 +1000 | [diff] [blame] | 3154 | mr = address_space_translate(as, addr, &addr1, &l, true); |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 3155 | if (l < 2 || !memory_access_is_direct(mr, true)) { |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 3156 | #if defined(TARGET_WORDS_BIGENDIAN) |
| 3157 | if (endian == DEVICE_LITTLE_ENDIAN) { |
| 3158 | val = bswap16(val); |
| 3159 | } |
| 3160 | #else |
| 3161 | if (endian == DEVICE_BIG_ENDIAN) { |
| 3162 | val = bswap16(val); |
| 3163 | } |
| 3164 | #endif |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3165 | r = memory_region_dispatch_write(mr, addr1, val, 2, attrs); |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 3166 | } else { |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 3167 | /* RAM case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 3168 | addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK; |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 3169 | ptr = qemu_get_ram_ptr(addr1); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 3170 | switch (endian) { |
| 3171 | case DEVICE_LITTLE_ENDIAN: |
| 3172 | stw_le_p(ptr, val); |
| 3173 | break; |
| 3174 | case DEVICE_BIG_ENDIAN: |
| 3175 | stw_be_p(ptr, val); |
| 3176 | break; |
| 3177 | default: |
| 3178 | stw_p(ptr, val); |
| 3179 | break; |
| 3180 | } |
Paolo Bonzini | 845b621 | 2015-03-23 11:45:53 +0100 | [diff] [blame] | 3181 | invalidate_and_set_dirty(mr, addr1, 2); |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3182 | r = MEMTX_OK; |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 3183 | } |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3184 | if (result) { |
| 3185 | *result = r; |
| 3186 | } |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 3187 | rcu_read_unlock(); |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3188 | } |
| 3189 | |
| 3190 | void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val, |
| 3191 | MemTxAttrs attrs, MemTxResult *result) |
| 3192 | { |
| 3193 | address_space_stw_internal(as, addr, val, attrs, result, |
| 3194 | DEVICE_NATIVE_ENDIAN); |
| 3195 | } |
| 3196 | |
| 3197 | void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val, |
| 3198 | MemTxAttrs attrs, MemTxResult *result) |
| 3199 | { |
| 3200 | address_space_stw_internal(as, addr, val, attrs, result, |
| 3201 | DEVICE_LITTLE_ENDIAN); |
| 3202 | } |
| 3203 | |
| 3204 | void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val, |
| 3205 | MemTxAttrs attrs, MemTxResult *result) |
| 3206 | { |
| 3207 | address_space_stw_internal(as, addr, val, attrs, result, |
| 3208 | DEVICE_BIG_ENDIAN); |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 3209 | } |
| 3210 | |
Edgar E. Iglesias | 5ce5944 | 2013-12-17 15:22:06 +1000 | [diff] [blame] | 3211 | void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 3212 | { |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3213 | address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 3214 | } |
| 3215 | |
Edgar E. Iglesias | 5ce5944 | 2013-12-17 15:22:06 +1000 | [diff] [blame] | 3216 | void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 3217 | { |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3218 | address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 3219 | } |
| 3220 | |
Edgar E. Iglesias | 5ce5944 | 2013-12-17 15:22:06 +1000 | [diff] [blame] | 3221 | void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 3222 | { |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3223 | address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 3224 | } |
| 3225 | |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 3226 | /* XXX: optimize */ |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3227 | void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val, |
| 3228 | MemTxAttrs attrs, MemTxResult *result) |
| 3229 | { |
| 3230 | MemTxResult r; |
| 3231 | val = tswap64(val); |
| 3232 | r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1); |
| 3233 | if (result) { |
| 3234 | *result = r; |
| 3235 | } |
| 3236 | } |
| 3237 | |
| 3238 | void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val, |
| 3239 | MemTxAttrs attrs, MemTxResult *result) |
| 3240 | { |
| 3241 | MemTxResult r; |
| 3242 | val = cpu_to_le64(val); |
| 3243 | r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1); |
| 3244 | if (result) { |
| 3245 | *result = r; |
| 3246 | } |
| 3247 | } |
| 3248 | void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val, |
| 3249 | MemTxAttrs attrs, MemTxResult *result) |
| 3250 | { |
| 3251 | MemTxResult r; |
| 3252 | val = cpu_to_be64(val); |
| 3253 | r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1); |
| 3254 | if (result) { |
| 3255 | *result = r; |
| 3256 | } |
| 3257 | } |
| 3258 | |
Edgar E. Iglesias | f606604 | 2013-11-28 00:11:44 +0100 | [diff] [blame] | 3259 | void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val) |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 3260 | { |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3261 | address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL); |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 3262 | } |
| 3263 | |
Edgar E. Iglesias | f606604 | 2013-11-28 00:11:44 +0100 | [diff] [blame] | 3264 | void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 3265 | { |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3266 | address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 3267 | } |
| 3268 | |
Edgar E. Iglesias | f606604 | 2013-11-28 00:11:44 +0100 | [diff] [blame] | 3269 | void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 3270 | { |
Peter Maydell | 5001311 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3271 | address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 3272 | } |
| 3273 | |
aliguori | 5e2972f | 2009-03-28 17:51:36 +0000 | [diff] [blame] | 3274 | /* virtual memory access for debug (includes writing to ROM) */ |
Andreas Färber | f17ec44 | 2013-06-29 19:40:58 +0200 | [diff] [blame] | 3275 | int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr, |
bellard | b448f2f | 2004-02-25 23:24:04 +0000 | [diff] [blame] | 3276 | uint8_t *buf, int len, int is_write) |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 3277 | { |
| 3278 | int l; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 3279 | hwaddr phys_addr; |
j_mayer | 9b3c35e | 2007-04-07 11:21:28 +0000 | [diff] [blame] | 3280 | target_ulong page; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 3281 | |
| 3282 | while (len > 0) { |
| 3283 | page = addr & TARGET_PAGE_MASK; |
Andreas Färber | f17ec44 | 2013-06-29 19:40:58 +0200 | [diff] [blame] | 3284 | phys_addr = cpu_get_phys_page_debug(cpu, page); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 3285 | /* if no physical page mapped, return an error */ |
| 3286 | if (phys_addr == -1) |
| 3287 | return -1; |
| 3288 | l = (page + TARGET_PAGE_SIZE) - addr; |
| 3289 | if (l > len) |
| 3290 | l = len; |
aliguori | 5e2972f | 2009-03-28 17:51:36 +0000 | [diff] [blame] | 3291 | phys_addr += (addr & ~TARGET_PAGE_MASK); |
Edgar E. Iglesias | 2e38847 | 2013-12-13 16:31:02 +1000 | [diff] [blame] | 3292 | if (is_write) { |
| 3293 | cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l); |
| 3294 | } else { |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 3295 | address_space_rw(cpu->as, phys_addr, MEMTXATTRS_UNSPECIFIED, |
| 3296 | buf, l, 0); |
Edgar E. Iglesias | 2e38847 | 2013-12-13 16:31:02 +1000 | [diff] [blame] | 3297 | } |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 3298 | len -= l; |
| 3299 | buf += l; |
| 3300 | addr += l; |
| 3301 | } |
| 3302 | return 0; |
| 3303 | } |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 3304 | #endif |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 3305 | |
Blue Swirl | 8e4a424 | 2013-01-06 18:30:17 +0000 | [diff] [blame] | 3306 | /* |
| 3307 | * A helper function for the _utterly broken_ virtio device model to find out if |
| 3308 | * it's running on a big endian machine. Don't do this at home kids! |
| 3309 | */ |
Greg Kurz | 98ed8ec | 2014-06-24 19:26:29 +0200 | [diff] [blame] | 3310 | bool target_words_bigendian(void); |
| 3311 | bool target_words_bigendian(void) |
Blue Swirl | 8e4a424 | 2013-01-06 18:30:17 +0000 | [diff] [blame] | 3312 | { |
| 3313 | #if defined(TARGET_WORDS_BIGENDIAN) |
| 3314 | return true; |
| 3315 | #else |
| 3316 | return false; |
| 3317 | #endif |
| 3318 | } |
| 3319 | |
Wen Congyang | 76f3553 | 2012-05-07 12:04:18 +0800 | [diff] [blame] | 3320 | #ifndef CONFIG_USER_ONLY |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 3321 | bool cpu_physical_memory_is_io(hwaddr phys_addr) |
Wen Congyang | 76f3553 | 2012-05-07 12:04:18 +0800 | [diff] [blame] | 3322 | { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 3323 | MemoryRegion*mr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 3324 | hwaddr l = 1; |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 3325 | bool res; |
Wen Congyang | 76f3553 | 2012-05-07 12:04:18 +0800 | [diff] [blame] | 3326 | |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 3327 | rcu_read_lock(); |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 3328 | mr = address_space_translate(&address_space_memory, |
| 3329 | phys_addr, &phys_addr, &l, false); |
Wen Congyang | 76f3553 | 2012-05-07 12:04:18 +0800 | [diff] [blame] | 3330 | |
Paolo Bonzini | 41063e1 | 2015-03-18 14:21:43 +0100 | [diff] [blame] | 3331 | res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr)); |
| 3332 | rcu_read_unlock(); |
| 3333 | return res; |
Wen Congyang | 76f3553 | 2012-05-07 12:04:18 +0800 | [diff] [blame] | 3334 | } |
Michael R. Hines | bd2fa51 | 2013-06-25 21:35:34 -0400 | [diff] [blame] | 3335 | |
| 3336 | void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque) |
| 3337 | { |
| 3338 | RAMBlock *block; |
| 3339 | |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 3340 | rcu_read_lock(); |
| 3341 | QLIST_FOREACH_RCU(block, &ram_list.blocks, next) { |
Michael S. Tsirkin | 9b8424d | 2014-12-15 22:55:32 +0200 | [diff] [blame] | 3342 | func(block->host, block->offset, block->used_length, opaque); |
Michael R. Hines | bd2fa51 | 2013-06-25 21:35:34 -0400 | [diff] [blame] | 3343 | } |
Mike Day | 0dc3f44 | 2013-09-05 14:41:35 -0400 | [diff] [blame] | 3344 | rcu_read_unlock(); |
Michael R. Hines | bd2fa51 | 2013-06-25 21:35:34 -0400 | [diff] [blame] | 3345 | } |
Peter Maydell | ec3f8c9 | 2013-06-27 20:53:38 +0100 | [diff] [blame] | 3346 | #endif |