blob: 3457f7e82873c3c5312c3833c8ac03e1453478bb [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010031#endif
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060032#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010033#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010034#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020035#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010036#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010037#include "qemu/timer.h"
38#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020039#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010041#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010042#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000043#if defined(CONFIG_USER_ONLY)
44#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010045#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010046#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010047#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000048#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010049#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040050#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020051#include "qemu/main-loop.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010052#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000053#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000054
Paolo Bonzini022c62c2012-12-17 18:19:49 +010055#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020056#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020057
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020058#include "qemu/range.h"
59
blueswir1db7b5422007-05-26 17:36:03 +000060//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000061
pbrook99773bd2006-04-16 15:14:59 +000062#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040063/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
64 * are protected by the ramlist lock.
65 */
Mike Day0d53d9f2015-01-21 13:45:24 +010066RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030067
68static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030069static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030070
Avi Kivityf6790af2012-10-02 20:13:51 +020071AddressSpace address_space_io;
72AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020073
Paolo Bonzini0844e002013-05-24 14:37:28 +020074MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020075static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020076
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080077/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
78#define RAM_PREALLOC (1 << 0)
79
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080080/* RAM is mmap-ed with MAP_SHARED */
81#define RAM_SHARED (1 << 1)
82
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020083/* Only a portion of RAM (used_length) is actually used, and migrated.
84 * This used_length size can change across reboots.
85 */
86#define RAM_RESIZEABLE (1 << 2)
87
pbrooke2eef172008-06-08 01:09:01 +000088#endif
bellard9fa3e852004-01-04 18:06:42 +000089
Andreas Färberbdc44642013-06-24 23:50:24 +020090struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000091/* current CPU in the current thread. It is only valid inside
92 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020093DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000094/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000095 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000096 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010097int use_icount;
bellard6a00d602005-11-21 23:25:50 +000098
pbrooke2eef172008-06-08 01:09:01 +000099#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200100
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200101typedef struct PhysPageEntry PhysPageEntry;
102
103struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200104 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200105 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200106 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200107 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200108};
109
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200110#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
111
Paolo Bonzini03f49952013-11-07 17:14:36 +0100112/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100113#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100114
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200115#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100116#define P_L2_SIZE (1 << P_L2_BITS)
117
118#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
119
120typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200121
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200122typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100123 struct rcu_head rcu;
124
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200125 unsigned sections_nb;
126 unsigned sections_nb_alloc;
127 unsigned nodes_nb;
128 unsigned nodes_nb_alloc;
129 Node *nodes;
130 MemoryRegionSection *sections;
131} PhysPageMap;
132
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200133struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100134 struct rcu_head rcu;
135
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200136 /* This is a multi-level map on the physical address space.
137 * The bottom level has pointers to MemoryRegionSections.
138 */
139 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200140 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200141 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200142};
143
Jan Kiszka90260c62013-05-26 21:46:51 +0200144#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
145typedef struct subpage_t {
146 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200147 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200148 hwaddr base;
149 uint16_t sub_section[TARGET_PAGE_SIZE];
150} subpage_t;
151
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200152#define PHYS_SECTION_UNASSIGNED 0
153#define PHYS_SECTION_NOTDIRTY 1
154#define PHYS_SECTION_ROM 2
155#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200156
pbrooke2eef172008-06-08 01:09:01 +0000157static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300158static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000159static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000160
Avi Kivity1ec9b902012-01-02 12:47:48 +0200161static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000162#endif
bellard54936002003-05-13 00:25:15 +0000163
Paul Brook6d9a1302010-02-28 23:55:53 +0000164#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200165
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200166static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200167{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200168 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
169 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
170 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
171 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200172 }
173}
174
Paolo Bonzinidb946042015-05-21 15:12:29 +0200175static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200176{
177 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200178 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200179 PhysPageEntry e;
180 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200181
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200182 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200183 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200184 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200185 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200186
187 e.skip = leaf ? 0 : 1;
188 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100189 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200190 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200191 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200192 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200193}
194
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200195static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
196 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200197 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200198{
199 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100200 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200201
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200202 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200203 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200204 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200205 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100206 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200207
Paolo Bonzini03f49952013-11-07 17:14:36 +0100208 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200209 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200210 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200211 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200212 *index += step;
213 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200214 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200215 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200216 }
217 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200218 }
219}
220
Avi Kivityac1970f2012-10-03 16:22:53 +0200221static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200222 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200223 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000224{
Avi Kivity29990972012-02-13 20:21:20 +0200225 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200226 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000227
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200228 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000229}
230
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200231/* Compact a non leaf page entry. Simply detect that the entry has a single child,
232 * and update our entry so we can skip it and go directly to the destination.
233 */
234static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
235{
236 unsigned valid_ptr = P_L2_SIZE;
237 int valid = 0;
238 PhysPageEntry *p;
239 int i;
240
241 if (lp->ptr == PHYS_MAP_NODE_NIL) {
242 return;
243 }
244
245 p = nodes[lp->ptr];
246 for (i = 0; i < P_L2_SIZE; i++) {
247 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
248 continue;
249 }
250
251 valid_ptr = i;
252 valid++;
253 if (p[i].skip) {
254 phys_page_compact(&p[i], nodes, compacted);
255 }
256 }
257
258 /* We can only compress if there's only one child. */
259 if (valid != 1) {
260 return;
261 }
262
263 assert(valid_ptr < P_L2_SIZE);
264
265 /* Don't compress if it won't fit in the # of bits we have. */
266 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
267 return;
268 }
269
270 lp->ptr = p[valid_ptr].ptr;
271 if (!p[valid_ptr].skip) {
272 /* If our only child is a leaf, make this a leaf. */
273 /* By design, we should have made this node a leaf to begin with so we
274 * should never reach here.
275 * But since it's so simple to handle this, let's do it just in case we
276 * change this rule.
277 */
278 lp->skip = 0;
279 } else {
280 lp->skip += p[valid_ptr].skip;
281 }
282}
283
284static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
285{
286 DECLARE_BITMAP(compacted, nodes_nb);
287
288 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200289 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200290 }
291}
292
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200293static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200294 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000295{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200296 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200297 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200298 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200299
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200300 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200301 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200302 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200303 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200304 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100305 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200306 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200307
308 if (sections[lp.ptr].size.hi ||
309 range_covers_byte(sections[lp.ptr].offset_within_address_space,
310 sections[lp.ptr].size.lo, addr)) {
311 return &sections[lp.ptr];
312 } else {
313 return &sections[PHYS_SECTION_UNASSIGNED];
314 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200315}
316
Blue Swirle5548612012-04-21 13:08:33 +0000317bool memory_region_is_unassigned(MemoryRegion *mr)
318{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200319 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000320 && mr != &io_mem_watch;
321}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200322
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100323/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200324static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200325 hwaddr addr,
326 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200327{
Jan Kiszka90260c62013-05-26 21:46:51 +0200328 MemoryRegionSection *section;
329 subpage_t *subpage;
330
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200331 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200332 if (resolve_subpage && section->mr->subpage) {
333 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200334 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200335 }
336 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200337}
338
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100339/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200340static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200341address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200342 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200343{
344 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200345 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100346 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200347
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200348 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200349 /* Compute offset within MemoryRegionSection */
350 addr -= section->offset_within_address_space;
351
352 /* Compute offset within MemoryRegion */
353 *xlat = addr + section->offset_within_region;
354
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200355 mr = section->mr;
356 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200357 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200358 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
359 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200360 return section;
361}
Jan Kiszka90260c62013-05-26 21:46:51 +0200362
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100363static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
364{
365 if (memory_region_is_ram(mr)) {
366 return !(is_write && mr->readonly);
367 }
368 if (memory_region_is_romd(mr)) {
369 return !is_write;
370 }
371
372 return false;
373}
374
Paolo Bonzini41063e12015-03-18 14:21:43 +0100375/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200376MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
377 hwaddr *xlat, hwaddr *plen,
378 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200379{
Avi Kivity30951152012-10-30 13:47:46 +0200380 IOMMUTLBEntry iotlb;
381 MemoryRegionSection *section;
382 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200383
384 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100385 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
386 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200387 mr = section->mr;
388
389 if (!mr->iommu_ops) {
390 break;
391 }
392
Le Tan8d7b8cb2014-08-16 13:55:37 +0800393 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200394 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
395 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700396 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200397 if (!(iotlb.perm & (1 << is_write))) {
398 mr = &io_mem_unassigned;
399 break;
400 }
401
402 as = iotlb.target_as;
403 }
404
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000405 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100406 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700407 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100408 }
409
Avi Kivity30951152012-10-30 13:47:46 +0200410 *xlat = addr;
411 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200412}
413
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100414/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200415MemoryRegionSection *
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200416address_space_translate_for_iotlb(CPUState *cpu, hwaddr addr,
417 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200418{
Avi Kivity30951152012-10-30 13:47:46 +0200419 MemoryRegionSection *section;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200420 section = address_space_translate_internal(cpu->memory_dispatch,
421 addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200422
423 assert(!section->mr->iommu_ops);
424 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200425}
bellard9fa3e852004-01-04 18:06:42 +0000426#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000427
Andreas Färberb170fce2013-01-20 20:23:22 +0100428#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000429
Juan Quintelae59fb372009-09-29 22:48:21 +0200430static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200431{
Andreas Färber259186a2013-01-17 18:51:17 +0100432 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200433
aurel323098dba2009-03-07 21:28:24 +0000434 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
435 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100436 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100437 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000438
439 return 0;
440}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200441
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400442static int cpu_common_pre_load(void *opaque)
443{
444 CPUState *cpu = opaque;
445
Paolo Bonziniadee6422014-12-19 12:53:14 +0100446 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400447
448 return 0;
449}
450
451static bool cpu_common_exception_index_needed(void *opaque)
452{
453 CPUState *cpu = opaque;
454
Paolo Bonziniadee6422014-12-19 12:53:14 +0100455 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400456}
457
458static const VMStateDescription vmstate_cpu_common_exception_index = {
459 .name = "cpu_common/exception_index",
460 .version_id = 1,
461 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200462 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400463 .fields = (VMStateField[]) {
464 VMSTATE_INT32(exception_index, CPUState),
465 VMSTATE_END_OF_LIST()
466 }
467};
468
Andreas Färber1a1562f2013-06-17 04:09:11 +0200469const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200470 .name = "cpu_common",
471 .version_id = 1,
472 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400473 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200474 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200475 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100476 VMSTATE_UINT32(halted, CPUState),
477 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200478 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400479 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200480 .subsections = (const VMStateDescription*[]) {
481 &vmstate_cpu_common_exception_index,
482 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200483 }
484};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200485
pbrook9656f322008-07-01 20:01:19 +0000486#endif
487
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100488CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400489{
Andreas Färberbdc44642013-06-24 23:50:24 +0200490 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400491
Andreas Färberbdc44642013-06-24 23:50:24 +0200492 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100493 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200494 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100495 }
Glauber Costa950f1472009-06-09 12:15:18 -0400496 }
497
Andreas Färberbdc44642013-06-24 23:50:24 +0200498 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400499}
500
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000501#if !defined(CONFIG_USER_ONLY)
502void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
503{
504 /* We only support one address space per cpu at the moment. */
505 assert(cpu->as == as);
506
507 if (cpu->tcg_as_listener) {
508 memory_listener_unregister(cpu->tcg_as_listener);
509 } else {
510 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
511 }
512 cpu->tcg_as_listener->commit = tcg_commit;
513 memory_listener_register(cpu->tcg_as_listener, as);
514}
515#endif
516
Andreas Färber9349b4f2012-03-14 01:38:32 +0100517void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000518{
Andreas Färber9f09e182012-05-03 06:59:07 +0200519 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100520 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200521 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000522 int cpu_index;
523
pbrookc2764712009-03-07 15:24:59 +0000524#if defined(CONFIG_USER_ONLY)
525 cpu_list_lock();
526#endif
bellard6a00d602005-11-21 23:25:50 +0000527 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200528 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000529 cpu_index++;
530 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100531 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100532 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200533 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200534 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100535#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000536 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200537 cpu->thread_id = qemu_get_thread_id();
Paolo Bonzinicba70542015-03-09 15:28:37 +0100538 cpu_reload_memory_map(cpu);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100539#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200540 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000541#if defined(CONFIG_USER_ONLY)
542 cpu_list_unlock();
543#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200544 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
545 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
546 }
pbrookb3c77242008-06-30 16:31:04 +0000547#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600548 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000549 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100550 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200551 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000552#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100553 if (cc->vmsd != NULL) {
554 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
555 }
bellardfd6ce8f2003-05-14 19:00:11 +0000556}
557
Paul Brook94df27f2010-02-28 23:47:45 +0000558#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200559static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000560{
561 tb_invalidate_phys_page_range(pc, pc + 1, 0);
562}
563#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200564static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400565{
Max Filippove8262a12013-09-27 22:29:17 +0400566 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
567 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000568 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100569 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400570 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400571}
bellardc27004e2005-01-03 23:35:10 +0000572#endif
bellardd720b932004-04-25 17:57:43 +0000573
Paul Brookc527ee82010-03-01 03:31:14 +0000574#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200575void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000576
577{
578}
579
Peter Maydell3ee887e2014-09-12 14:06:48 +0100580int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
581 int flags)
582{
583 return -ENOSYS;
584}
585
586void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
587{
588}
589
Andreas Färber75a34032013-09-02 16:57:02 +0200590int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000591 int flags, CPUWatchpoint **watchpoint)
592{
593 return -ENOSYS;
594}
595#else
pbrook6658ffb2007-03-16 23:58:11 +0000596/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200597int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000598 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000599{
aliguoric0ce9982008-11-25 22:13:57 +0000600 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000601
Peter Maydell05068c02014-09-12 14:06:48 +0100602 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700603 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200604 error_report("tried to set invalid watchpoint at %"
605 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000606 return -EINVAL;
607 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500608 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000609
aliguoria1d1bb32008-11-18 20:07:32 +0000610 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100611 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000612 wp->flags = flags;
613
aliguori2dc9f412008-11-18 20:56:59 +0000614 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200615 if (flags & BP_GDB) {
616 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
617 } else {
618 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
619 }
aliguoria1d1bb32008-11-18 20:07:32 +0000620
Andreas Färber31b030d2013-09-04 01:29:02 +0200621 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000622
623 if (watchpoint)
624 *watchpoint = wp;
625 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000626}
627
aliguoria1d1bb32008-11-18 20:07:32 +0000628/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200629int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000630 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000631{
aliguoria1d1bb32008-11-18 20:07:32 +0000632 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000633
Andreas Färberff4700b2013-08-26 18:23:18 +0200634 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100635 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000636 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200637 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000638 return 0;
639 }
640 }
aliguoria1d1bb32008-11-18 20:07:32 +0000641 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000642}
643
aliguoria1d1bb32008-11-18 20:07:32 +0000644/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200645void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000646{
Andreas Färberff4700b2013-08-26 18:23:18 +0200647 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000648
Andreas Färber31b030d2013-09-04 01:29:02 +0200649 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000650
Anthony Liguori7267c092011-08-20 22:09:37 -0500651 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000652}
653
aliguoria1d1bb32008-11-18 20:07:32 +0000654/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200655void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000656{
aliguoric0ce9982008-11-25 22:13:57 +0000657 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000658
Andreas Färberff4700b2013-08-26 18:23:18 +0200659 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200660 if (wp->flags & mask) {
661 cpu_watchpoint_remove_by_ref(cpu, wp);
662 }
aliguoric0ce9982008-11-25 22:13:57 +0000663 }
aliguoria1d1bb32008-11-18 20:07:32 +0000664}
Peter Maydell05068c02014-09-12 14:06:48 +0100665
666/* Return true if this watchpoint address matches the specified
667 * access (ie the address range covered by the watchpoint overlaps
668 * partially or completely with the address range covered by the
669 * access).
670 */
671static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
672 vaddr addr,
673 vaddr len)
674{
675 /* We know the lengths are non-zero, but a little caution is
676 * required to avoid errors in the case where the range ends
677 * exactly at the top of the address space and so addr + len
678 * wraps round to zero.
679 */
680 vaddr wpend = wp->vaddr + wp->len - 1;
681 vaddr addrend = addr + len - 1;
682
683 return !(addr > wpend || wp->vaddr > addrend);
684}
685
Paul Brookc527ee82010-03-01 03:31:14 +0000686#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000687
688/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200689int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000690 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000691{
aliguoric0ce9982008-11-25 22:13:57 +0000692 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000693
Anthony Liguori7267c092011-08-20 22:09:37 -0500694 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000695
696 bp->pc = pc;
697 bp->flags = flags;
698
aliguori2dc9f412008-11-18 20:56:59 +0000699 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200700 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200701 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200702 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200703 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200704 }
aliguoria1d1bb32008-11-18 20:07:32 +0000705
Andreas Färberf0c3c502013-08-26 21:22:53 +0200706 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000707
Andreas Färber00b941e2013-06-29 18:55:54 +0200708 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000709 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200710 }
aliguoria1d1bb32008-11-18 20:07:32 +0000711 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000712}
713
714/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200715int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000716{
aliguoria1d1bb32008-11-18 20:07:32 +0000717 CPUBreakpoint *bp;
718
Andreas Färberf0c3c502013-08-26 21:22:53 +0200719 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000720 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200721 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000722 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000723 }
bellard4c3a88a2003-07-26 12:06:08 +0000724 }
aliguoria1d1bb32008-11-18 20:07:32 +0000725 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000726}
727
aliguoria1d1bb32008-11-18 20:07:32 +0000728/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200729void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000730{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200731 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
732
733 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000734
Anthony Liguori7267c092011-08-20 22:09:37 -0500735 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000736}
737
738/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200739void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000740{
aliguoric0ce9982008-11-25 22:13:57 +0000741 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000742
Andreas Färberf0c3c502013-08-26 21:22:53 +0200743 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200744 if (bp->flags & mask) {
745 cpu_breakpoint_remove_by_ref(cpu, bp);
746 }
aliguoric0ce9982008-11-25 22:13:57 +0000747 }
bellard4c3a88a2003-07-26 12:06:08 +0000748}
749
bellardc33a3462003-07-29 20:50:33 +0000750/* enable or disable single step mode. EXCP_DEBUG is returned by the
751 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200752void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000753{
Andreas Färbered2803d2013-06-21 20:20:45 +0200754 if (cpu->singlestep_enabled != enabled) {
755 cpu->singlestep_enabled = enabled;
756 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200757 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200758 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100759 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000760 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200761 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000762 tb_flush(env);
763 }
bellardc33a3462003-07-29 20:50:33 +0000764 }
bellardc33a3462003-07-29 20:50:33 +0000765}
766
Andreas Färbera47dddd2013-09-03 17:38:47 +0200767void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000768{
769 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000770 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000771
772 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000773 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000774 fprintf(stderr, "qemu: fatal: ");
775 vfprintf(stderr, fmt, ap);
776 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200777 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000778 if (qemu_log_enabled()) {
779 qemu_log("qemu: fatal: ");
780 qemu_log_vprintf(fmt, ap2);
781 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200782 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000783 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000784 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000785 }
pbrook493ae1f2007-11-23 16:53:59 +0000786 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000787 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200788#if defined(CONFIG_USER_ONLY)
789 {
790 struct sigaction act;
791 sigfillset(&act.sa_mask);
792 act.sa_handler = SIG_DFL;
793 sigaction(SIGABRT, &act, NULL);
794 }
795#endif
bellard75012672003-06-21 13:11:07 +0000796 abort();
797}
798
bellard01243112004-01-04 15:48:17 +0000799#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400800/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200801static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
802{
803 RAMBlock *block;
804
Paolo Bonzini43771532013-09-09 17:58:40 +0200805 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200806 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200807 goto found;
808 }
Mike Day0dc3f442013-09-05 14:41:35 -0400809 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200810 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200811 goto found;
812 }
813 }
814
815 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
816 abort();
817
818found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200819 /* It is safe to write mru_block outside the iothread lock. This
820 * is what happens:
821 *
822 * mru_block = xxx
823 * rcu_read_unlock()
824 * xxx removed from list
825 * rcu_read_lock()
826 * read mru_block
827 * mru_block = NULL;
828 * call_rcu(reclaim_ramblock, xxx);
829 * rcu_read_unlock()
830 *
831 * atomic_rcu_set is not needed here. The block was already published
832 * when it was placed into the list. Here we're just making an extra
833 * copy of the pointer.
834 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200835 ram_list.mru_block = block;
836 return block;
837}
838
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200839static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000840{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200841 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200842 RAMBlock *block;
843 ram_addr_t end;
844
845 end = TARGET_PAGE_ALIGN(start + length);
846 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000847
Mike Day0dc3f442013-09-05 14:41:35 -0400848 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200849 block = qemu_get_ram_block(start);
850 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200851 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000852 cpu_tlb_reset_dirty_all(start1, length);
Mike Day0dc3f442013-09-05 14:41:35 -0400853 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200854}
855
856/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000857bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
858 ram_addr_t length,
859 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200860{
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000861 unsigned long end, page;
862 bool dirty;
Juan Quintelad24981d2012-05-22 00:42:40 +0200863
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000864 if (length == 0) {
865 return false;
866 }
867
868 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
869 page = start >> TARGET_PAGE_BITS;
870 dirty = bitmap_test_and_clear_atomic(ram_list.dirty_memory[client],
871 page, end - page);
872
873 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200874 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200875 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000876
877 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +0000878}
879
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100880/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +0200881hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200882 MemoryRegionSection *section,
883 target_ulong vaddr,
884 hwaddr paddr, hwaddr xlat,
885 int prot,
886 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000887{
Avi Kivitya8170e52012-10-23 12:30:10 +0200888 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000889 CPUWatchpoint *wp;
890
Blue Swirlcc5bea62012-04-14 14:56:48 +0000891 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000892 /* Normal RAM. */
893 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200894 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000895 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200896 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000897 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200898 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000899 }
900 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100901 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200902 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000903 }
904
905 /* Make accesses to pages with watchpoints go via the
906 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200907 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100908 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +0000909 /* Avoid trapping reads of pages with a write breakpoint. */
910 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200911 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000912 *address |= TLB_MMIO;
913 break;
914 }
915 }
916 }
917
918 return iotlb;
919}
bellard9fa3e852004-01-04 18:06:42 +0000920#endif /* defined(CONFIG_USER_ONLY) */
921
pbrooke2eef172008-06-08 01:09:01 +0000922#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000923
Anthony Liguoric227f092009-10-01 16:12:16 -0500924static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200925 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200926static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200927
Igor Mammedova2b257d2014-10-31 16:38:37 +0000928static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
929 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200930
931/*
932 * Set a custom physical guest memory alloator.
933 * Accelerators with unusual needs may need this. Hopefully, we can
934 * get rid of it eventually.
935 */
Igor Mammedova2b257d2014-10-31 16:38:37 +0000936void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +0200937{
938 phys_mem_alloc = alloc;
939}
940
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200941static uint16_t phys_section_add(PhysPageMap *map,
942 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200943{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200944 /* The physical section number is ORed with a page-aligned
945 * pointer to produce the iotlb entries. Thus it should
946 * never overflow into the page-aligned value.
947 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200948 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200949
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200950 if (map->sections_nb == map->sections_nb_alloc) {
951 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
952 map->sections = g_renew(MemoryRegionSection, map->sections,
953 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200954 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200955 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200956 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200957 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200958}
959
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200960static void phys_section_destroy(MemoryRegion *mr)
961{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200962 memory_region_unref(mr);
963
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200964 if (mr->subpage) {
965 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -0700966 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200967 g_free(subpage);
968 }
969}
970
Paolo Bonzini60926662013-05-29 12:30:26 +0200971static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200972{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200973 while (map->sections_nb > 0) {
974 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200975 phys_section_destroy(section->mr);
976 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200977 g_free(map->sections);
978 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200979}
980
Avi Kivityac1970f2012-10-03 16:22:53 +0200981static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200982{
983 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200984 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200985 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200986 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200987 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200988 MemoryRegionSection subsection = {
989 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200990 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200991 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200992 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200993
Avi Kivityf3705d52012-03-08 16:16:34 +0200994 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200995
Avi Kivityf3705d52012-03-08 16:16:34 +0200996 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200997 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +0100998 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200999 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001000 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001001 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001002 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001003 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001004 }
1005 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001006 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001007 subpage_register(subpage, start, end,
1008 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001009}
1010
1011
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001012static void register_multipage(AddressSpaceDispatch *d,
1013 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001014{
Avi Kivitya8170e52012-10-23 12:30:10 +02001015 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001016 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001017 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1018 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001019
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001020 assert(num_pages);
1021 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001022}
1023
Avi Kivityac1970f2012-10-03 16:22:53 +02001024static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001025{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001026 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001027 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001028 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001029 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001030
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001031 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1032 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1033 - now.offset_within_address_space;
1034
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001035 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001036 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001037 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001038 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001039 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001040 while (int128_ne(remain.size, now.size)) {
1041 remain.size = int128_sub(remain.size, now.size);
1042 remain.offset_within_address_space += int128_get64(now.size);
1043 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001044 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001045 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001046 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001047 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001048 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001049 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001050 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001051 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001052 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001053 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001054 }
1055}
1056
Sheng Yang62a27442010-01-26 19:21:16 +08001057void qemu_flush_coalesced_mmio_buffer(void)
1058{
1059 if (kvm_enabled())
1060 kvm_flush_coalesced_mmio_buffer();
1061}
1062
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001063void qemu_mutex_lock_ramlist(void)
1064{
1065 qemu_mutex_lock(&ram_list.mutex);
1066}
1067
1068void qemu_mutex_unlock_ramlist(void)
1069{
1070 qemu_mutex_unlock(&ram_list.mutex);
1071}
1072
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001073#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001074
1075#include <sys/vfs.h>
1076
1077#define HUGETLBFS_MAGIC 0x958458f6
1078
Hu Taofc7a5802014-09-09 13:28:01 +08001079static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001080{
1081 struct statfs fs;
1082 int ret;
1083
1084 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001085 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001086 } while (ret != 0 && errno == EINTR);
1087
1088 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001089 error_setg_errno(errp, errno, "failed to get page size of file %s",
1090 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001091 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001092 }
1093
1094 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001095 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001096
1097 return fs.f_bsize;
1098}
1099
Alex Williamson04b16652010-07-02 11:13:17 -06001100static void *file_ram_alloc(RAMBlock *block,
1101 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001102 const char *path,
1103 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001104{
1105 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001106 char *sanitized_name;
1107 char *c;
Hu Tao557529d2014-09-09 13:28:00 +08001108 void *area = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001109 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001110 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001111 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001112
Hu Taofc7a5802014-09-09 13:28:01 +08001113 hpagesize = gethugepagesize(path, &local_err);
1114 if (local_err) {
1115 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001116 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001117 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001118 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001119
1120 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001121 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1122 "or larger than huge page size 0x%" PRIx64,
1123 memory, hpagesize);
1124 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001125 }
1126
1127 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001128 error_setg(errp,
1129 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001130 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001131 }
1132
Peter Feiner8ca761f2013-03-04 13:54:25 -05001133 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Peter Crosthwaite83234bf2014-08-14 23:54:29 -07001134 sanitized_name = g_strdup(memory_region_name(block->mr));
Peter Feiner8ca761f2013-03-04 13:54:25 -05001135 for (c = sanitized_name; *c != '\0'; c++) {
1136 if (*c == '/')
1137 *c = '_';
1138 }
1139
1140 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1141 sanitized_name);
1142 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001143
1144 fd = mkstemp(filename);
1145 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001146 error_setg_errno(errp, errno,
1147 "unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001148 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001149 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001150 }
1151 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001152 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001153
1154 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1155
1156 /*
1157 * ftruncate is not supported by hugetlbfs in older
1158 * hosts, so don't bother bailing out on errors.
1159 * If anything goes wrong with it under other filesystems,
1160 * mmap will fail.
1161 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001162 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001163 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001164 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001165
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001166 area = mmap(0, memory, PROT_READ | PROT_WRITE,
1167 (block->flags & RAM_SHARED ? MAP_SHARED : MAP_PRIVATE),
1168 fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001169 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001170 error_setg_errno(errp, errno,
1171 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001172 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001173 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001174 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001175
1176 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001177 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001178 }
1179
Alex Williamson04b16652010-07-02 11:13:17 -06001180 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001181 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001182
1183error:
1184 if (mem_prealloc) {
Gonglei81b07352015-02-25 12:22:31 +08001185 error_report("%s", error_get_pretty(*errp));
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001186 exit(1);
1187 }
1188 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001189}
1190#endif
1191
Mike Day0dc3f442013-09-05 14:41:35 -04001192/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001193static ram_addr_t find_ram_offset(ram_addr_t size)
1194{
Alex Williamson04b16652010-07-02 11:13:17 -06001195 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001196 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001197
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001198 assert(size != 0); /* it would hand out same offset multiple times */
1199
Mike Day0dc3f442013-09-05 14:41:35 -04001200 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001201 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001202 }
Alex Williamson04b16652010-07-02 11:13:17 -06001203
Mike Day0dc3f442013-09-05 14:41:35 -04001204 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001205 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001206
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001207 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001208
Mike Day0dc3f442013-09-05 14:41:35 -04001209 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001210 if (next_block->offset >= end) {
1211 next = MIN(next, next_block->offset);
1212 }
1213 }
1214 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001215 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001216 mingap = next - end;
1217 }
1218 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001219
1220 if (offset == RAM_ADDR_MAX) {
1221 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1222 (uint64_t)size);
1223 abort();
1224 }
1225
Alex Williamson04b16652010-07-02 11:13:17 -06001226 return offset;
1227}
1228
Juan Quintela652d7ec2012-07-20 10:37:54 +02001229ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001230{
Alex Williamsond17b5282010-06-25 11:08:38 -06001231 RAMBlock *block;
1232 ram_addr_t last = 0;
1233
Mike Day0dc3f442013-09-05 14:41:35 -04001234 rcu_read_lock();
1235 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001236 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001237 }
Mike Day0dc3f442013-09-05 14:41:35 -04001238 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001239 return last;
1240}
1241
Jason Baronddb97f12012-08-02 15:44:16 -04001242static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1243{
1244 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001245
1246 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001247 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001248 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1249 if (ret) {
1250 perror("qemu_madvise");
1251 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1252 "but dump_guest_core=off specified\n");
1253 }
1254 }
1255}
1256
Mike Day0dc3f442013-09-05 14:41:35 -04001257/* Called within an RCU critical section, or while the ramlist lock
1258 * is held.
1259 */
Hu Tao20cfe882014-04-02 15:13:26 +08001260static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001261{
Hu Tao20cfe882014-04-02 15:13:26 +08001262 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001263
Mike Day0dc3f442013-09-05 14:41:35 -04001264 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001265 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001266 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001267 }
1268 }
Hu Tao20cfe882014-04-02 15:13:26 +08001269
1270 return NULL;
1271}
1272
Mike Dayae3a7042013-09-05 14:41:35 -04001273/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001274void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1275{
Mike Dayae3a7042013-09-05 14:41:35 -04001276 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001277
Mike Day0dc3f442013-09-05 14:41:35 -04001278 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001279 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001280 assert(new_block);
1281 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001282
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001283 if (dev) {
1284 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001285 if (id) {
1286 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001287 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001288 }
1289 }
1290 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1291
Mike Day0dc3f442013-09-05 14:41:35 -04001292 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001293 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001294 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1295 new_block->idstr);
1296 abort();
1297 }
1298 }
Mike Day0dc3f442013-09-05 14:41:35 -04001299 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001300}
1301
Mike Dayae3a7042013-09-05 14:41:35 -04001302/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001303void qemu_ram_unset_idstr(ram_addr_t addr)
1304{
Mike Dayae3a7042013-09-05 14:41:35 -04001305 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001306
Mike Dayae3a7042013-09-05 14:41:35 -04001307 /* FIXME: arch_init.c assumes that this is not called throughout
1308 * migration. Ignore the problem since hot-unplug during migration
1309 * does not work anyway.
1310 */
1311
Mike Day0dc3f442013-09-05 14:41:35 -04001312 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001313 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001314 if (block) {
1315 memset(block->idstr, 0, sizeof(block->idstr));
1316 }
Mike Day0dc3f442013-09-05 14:41:35 -04001317 rcu_read_unlock();
Hu Tao20cfe882014-04-02 15:13:26 +08001318}
1319
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001320static int memory_try_enable_merging(void *addr, size_t len)
1321{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001322 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001323 /* disabled by the user */
1324 return 0;
1325 }
1326
1327 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1328}
1329
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001330/* Only legal before guest might have detected the memory size: e.g. on
1331 * incoming migration, or right after reset.
1332 *
1333 * As memory core doesn't know how is memory accessed, it is up to
1334 * resize callback to update device state and/or add assertions to detect
1335 * misuse, if necessary.
1336 */
1337int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1338{
1339 RAMBlock *block = find_ram_block(base);
1340
1341 assert(block);
1342
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001343 newsize = TARGET_PAGE_ALIGN(newsize);
1344
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001345 if (block->used_length == newsize) {
1346 return 0;
1347 }
1348
1349 if (!(block->flags & RAM_RESIZEABLE)) {
1350 error_setg_errno(errp, EINVAL,
1351 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1352 " in != 0x" RAM_ADDR_FMT, block->idstr,
1353 newsize, block->used_length);
1354 return -EINVAL;
1355 }
1356
1357 if (block->max_length < newsize) {
1358 error_setg_errno(errp, EINVAL,
1359 "Length too large: %s: 0x" RAM_ADDR_FMT
1360 " > 0x" RAM_ADDR_FMT, block->idstr,
1361 newsize, block->max_length);
1362 return -EINVAL;
1363 }
1364
1365 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1366 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001367 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1368 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001369 memory_region_set_size(block->mr, newsize);
1370 if (block->resized) {
1371 block->resized(block->idstr, newsize, block->host);
1372 }
1373 return 0;
1374}
1375
Hu Taoef701d72014-09-09 13:27:54 +08001376static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001377{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001378 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001379 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001380 ram_addr_t old_ram_size, new_ram_size;
1381
1382 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001383
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001384 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001385 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001386
1387 if (!new_block->host) {
1388 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001389 xen_ram_alloc(new_block->offset, new_block->max_length,
1390 new_block->mr);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001391 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001392 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001393 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001394 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001395 error_setg_errno(errp, errno,
1396 "cannot set up guest memory '%s'",
1397 memory_region_name(new_block->mr));
1398 qemu_mutex_unlock_ramlist();
1399 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001400 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001401 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001402 }
1403 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001404
Mike Day0d53d9f2015-01-21 13:45:24 +01001405 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1406 * QLIST (which has an RCU-friendly variant) does not have insertion at
1407 * tail, so save the last element in last_block.
1408 */
Mike Day0dc3f442013-09-05 14:41:35 -04001409 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001410 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001411 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001412 break;
1413 }
1414 }
1415 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001416 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001417 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001418 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001419 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001420 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001421 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001422 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001423
Mike Day0dc3f442013-09-05 14:41:35 -04001424 /* Write list before version */
1425 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001426 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001427 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001428
Juan Quintela2152f5c2013-10-08 13:52:02 +02001429 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1430
1431 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001432 int i;
Mike Dayae3a7042013-09-05 14:41:35 -04001433
1434 /* ram_list.dirty_memory[] is protected by the iothread lock. */
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001435 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1436 ram_list.dirty_memory[i] =
1437 bitmap_zero_extend(ram_list.dirty_memory[i],
1438 old_ram_size, new_ram_size);
1439 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001440 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001441 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001442 new_block->used_length,
1443 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001444
Paolo Bonzinia904c912015-01-21 16:18:35 +01001445 if (new_block->host) {
1446 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1447 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1448 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1449 if (kvm_enabled()) {
1450 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1451 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001452 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001453
1454 return new_block->offset;
1455}
1456
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001457#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001458ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001459 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001460 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001461{
1462 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001463 ram_addr_t addr;
1464 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001465
1466 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001467 error_setg(errp, "-mem-path not supported with Xen");
1468 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001469 }
1470
1471 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1472 /*
1473 * file_ram_alloc() needs to allocate just like
1474 * phys_mem_alloc, but we haven't bothered to provide
1475 * a hook there.
1476 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001477 error_setg(errp,
1478 "-mem-path not supported with this accelerator");
1479 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001480 }
1481
1482 size = TARGET_PAGE_ALIGN(size);
1483 new_block = g_malloc0(sizeof(*new_block));
1484 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001485 new_block->used_length = size;
1486 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001487 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001488 new_block->host = file_ram_alloc(new_block, size,
1489 mem_path, errp);
1490 if (!new_block->host) {
1491 g_free(new_block);
1492 return -1;
1493 }
1494
Hu Taoef701d72014-09-09 13:27:54 +08001495 addr = ram_block_add(new_block, &local_err);
1496 if (local_err) {
1497 g_free(new_block);
1498 error_propagate(errp, local_err);
1499 return -1;
1500 }
1501 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001502}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001503#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001504
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001505static
1506ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1507 void (*resized)(const char*,
1508 uint64_t length,
1509 void *host),
1510 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001511 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001512{
1513 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001514 ram_addr_t addr;
1515 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001516
1517 size = TARGET_PAGE_ALIGN(size);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001518 max_size = TARGET_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001519 new_block = g_malloc0(sizeof(*new_block));
1520 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001521 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001522 new_block->used_length = size;
1523 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001524 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001525 new_block->fd = -1;
1526 new_block->host = host;
1527 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001528 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001529 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001530 if (resizeable) {
1531 new_block->flags |= RAM_RESIZEABLE;
1532 }
Hu Taoef701d72014-09-09 13:27:54 +08001533 addr = ram_block_add(new_block, &local_err);
1534 if (local_err) {
1535 g_free(new_block);
1536 error_propagate(errp, local_err);
1537 return -1;
1538 }
1539 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001540}
1541
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001542ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1543 MemoryRegion *mr, Error **errp)
1544{
1545 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1546}
1547
Hu Taoef701d72014-09-09 13:27:54 +08001548ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001549{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001550 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1551}
1552
1553ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1554 void (*resized)(const char*,
1555 uint64_t length,
1556 void *host),
1557 MemoryRegion *mr, Error **errp)
1558{
1559 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001560}
bellarde9a1ab12007-02-08 23:08:38 +00001561
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001562void qemu_ram_free_from_ptr(ram_addr_t addr)
1563{
1564 RAMBlock *block;
1565
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001566 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001567 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001568 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001569 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001570 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001571 /* Write list before version */
1572 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001573 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001574 g_free_rcu(block, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001575 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001576 }
1577 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001578 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001579}
1580
Paolo Bonzini43771532013-09-09 17:58:40 +02001581static void reclaim_ramblock(RAMBlock *block)
1582{
1583 if (block->flags & RAM_PREALLOC) {
1584 ;
1585 } else if (xen_enabled()) {
1586 xen_invalidate_map_cache_entry(block->host);
1587#ifndef _WIN32
1588 } else if (block->fd >= 0) {
1589 munmap(block->host, block->max_length);
1590 close(block->fd);
1591#endif
1592 } else {
1593 qemu_anon_ram_free(block->host, block->max_length);
1594 }
1595 g_free(block);
1596}
1597
Anthony Liguoric227f092009-10-01 16:12:16 -05001598void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001599{
Alex Williamson04b16652010-07-02 11:13:17 -06001600 RAMBlock *block;
1601
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001602 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001603 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001604 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001605 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001606 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001607 /* Write list before version */
1608 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001609 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001610 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001611 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001612 }
1613 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001614 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001615}
1616
Huang Yingcd19cfa2011-03-02 08:56:19 +01001617#ifndef _WIN32
1618void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1619{
1620 RAMBlock *block;
1621 ram_addr_t offset;
1622 int flags;
1623 void *area, *vaddr;
1624
Mike Day0dc3f442013-09-05 14:41:35 -04001625 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001626 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001627 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001628 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001629 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001630 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001631 } else if (xen_enabled()) {
1632 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001633 } else {
1634 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001635 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001636 flags |= (block->flags & RAM_SHARED ?
1637 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001638 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1639 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001640 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001641 /*
1642 * Remap needs to match alloc. Accelerators that
1643 * set phys_mem_alloc never remap. If they did,
1644 * we'd need a remap hook here.
1645 */
1646 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1647
Huang Yingcd19cfa2011-03-02 08:56:19 +01001648 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1649 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1650 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001651 }
1652 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001653 fprintf(stderr, "Could not remap addr: "
1654 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001655 length, addr);
1656 exit(1);
1657 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001658 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001659 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001660 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001661 }
1662 }
1663}
1664#endif /* !_WIN32 */
1665
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001666int qemu_get_ram_fd(ram_addr_t addr)
1667{
Mike Dayae3a7042013-09-05 14:41:35 -04001668 RAMBlock *block;
1669 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001670
Mike Day0dc3f442013-09-05 14:41:35 -04001671 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001672 block = qemu_get_ram_block(addr);
1673 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001674 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001675 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001676}
1677
Damjan Marion3fd74b82014-06-26 23:01:32 +02001678void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1679{
Mike Dayae3a7042013-09-05 14:41:35 -04001680 RAMBlock *block;
1681 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001682
Mike Day0dc3f442013-09-05 14:41:35 -04001683 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001684 block = qemu_get_ram_block(addr);
1685 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001686 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001687 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001688}
1689
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001690/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001691 * This should not be used for general purpose DMA. Use address_space_map
1692 * or address_space_rw instead. For local memory (e.g. video ram) that the
1693 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001694 *
1695 * By the time this function returns, the returned pointer is not protected
1696 * by RCU anymore. If the caller is not within an RCU critical section and
1697 * does not hold the iothread lock, it must have other means of protecting the
1698 * pointer, such as a reference to the region that includes the incoming
1699 * ram_addr_t.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001700 */
1701void *qemu_get_ram_ptr(ram_addr_t addr)
1702{
Mike Dayae3a7042013-09-05 14:41:35 -04001703 RAMBlock *block;
1704 void *ptr;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001705
Mike Day0dc3f442013-09-05 14:41:35 -04001706 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001707 block = qemu_get_ram_block(addr);
1708
1709 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001710 /* We need to check if the requested address is in the RAM
1711 * because we don't want to map the entire memory in QEMU.
1712 * In that case just map until the end of the page.
1713 */
1714 if (block->offset == 0) {
Mike Dayae3a7042013-09-05 14:41:35 -04001715 ptr = xen_map_cache(addr, 0, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001716 goto unlock;
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001717 }
Mike Dayae3a7042013-09-05 14:41:35 -04001718
1719 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001720 }
Mike Dayae3a7042013-09-05 14:41:35 -04001721 ptr = ramblock_ptr(block, addr - block->offset);
1722
Mike Day0dc3f442013-09-05 14:41:35 -04001723unlock:
1724 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001725 return ptr;
pbrookdc828ca2009-04-09 22:21:07 +00001726}
1727
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001728/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001729 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001730 *
1731 * By the time this function returns, the returned pointer is not protected
1732 * by RCU anymore. If the caller is not within an RCU critical section and
1733 * does not hold the iothread lock, it must have other means of protecting the
1734 * pointer, such as a reference to the region that includes the incoming
1735 * ram_addr_t.
Mike Dayae3a7042013-09-05 14:41:35 -04001736 */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001737static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001738{
Mike Dayae3a7042013-09-05 14:41:35 -04001739 void *ptr;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001740 if (*size == 0) {
1741 return NULL;
1742 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001743 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001744 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001745 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001746 RAMBlock *block;
Mike Day0dc3f442013-09-05 14:41:35 -04001747 rcu_read_lock();
1748 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001749 if (addr - block->offset < block->max_length) {
1750 if (addr - block->offset + *size > block->max_length)
1751 *size = block->max_length - addr + block->offset;
Mike Dayae3a7042013-09-05 14:41:35 -04001752 ptr = ramblock_ptr(block, addr - block->offset);
Mike Day0dc3f442013-09-05 14:41:35 -04001753 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001754 return ptr;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001755 }
1756 }
1757
1758 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1759 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001760 }
1761}
1762
Paolo Bonzini7443b432013-06-03 12:44:02 +02001763/* Some of the softmmu routines need to translate from a host pointer
Mike Dayae3a7042013-09-05 14:41:35 -04001764 * (typically a TLB entry) back to a ram offset.
1765 *
1766 * By the time this function returns, the returned pointer is not protected
1767 * by RCU anymore. If the caller is not within an RCU critical section and
1768 * does not hold the iothread lock, it must have other means of protecting the
1769 * pointer, such as a reference to the region that includes the incoming
1770 * ram_addr_t.
1771 */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001772MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001773{
pbrook94a6b542009-04-11 17:15:54 +00001774 RAMBlock *block;
1775 uint8_t *host = ptr;
Mike Dayae3a7042013-09-05 14:41:35 -04001776 MemoryRegion *mr;
pbrook94a6b542009-04-11 17:15:54 +00001777
Jan Kiszka868bb332011-06-21 22:59:09 +02001778 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001779 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001780 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Mike Dayae3a7042013-09-05 14:41:35 -04001781 mr = qemu_get_ram_block(*ram_addr)->mr;
Mike Day0dc3f442013-09-05 14:41:35 -04001782 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001783 return mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001784 }
1785
Mike Day0dc3f442013-09-05 14:41:35 -04001786 rcu_read_lock();
1787 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001788 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001789 goto found;
1790 }
1791
Mike Day0dc3f442013-09-05 14:41:35 -04001792 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001793 /* This case append when the block is not mapped. */
1794 if (block->host == NULL) {
1795 continue;
1796 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001797 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001798 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001799 }
pbrook94a6b542009-04-11 17:15:54 +00001800 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001801
Mike Day0dc3f442013-09-05 14:41:35 -04001802 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001803 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001804
1805found:
1806 *ram_addr = block->offset + (host - block->host);
Mike Dayae3a7042013-09-05 14:41:35 -04001807 mr = block->mr;
Mike Day0dc3f442013-09-05 14:41:35 -04001808 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001809 return mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001810}
Alex Williamsonf471a172010-06-11 11:11:42 -06001811
Avi Kivitya8170e52012-10-23 12:30:10 +02001812static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001813 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001814{
Juan Quintela52159192013-10-08 12:44:04 +02001815 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001816 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001817 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001818 switch (size) {
1819 case 1:
1820 stb_p(qemu_get_ram_ptr(ram_addr), val);
1821 break;
1822 case 2:
1823 stw_p(qemu_get_ram_ptr(ram_addr), val);
1824 break;
1825 case 4:
1826 stl_p(qemu_get_ram_ptr(ram_addr), val);
1827 break;
1828 default:
1829 abort();
1830 }
Paolo Bonzini58d27072015-03-23 11:56:01 +01001831 /* Set both VGA and migration bits for simplicity and to remove
1832 * the notdirty callback faster.
1833 */
1834 cpu_physical_memory_set_dirty_range(ram_addr, size,
1835 DIRTY_CLIENTS_NOCODE);
bellardf23db162005-08-21 19:12:28 +00001836 /* we remove the notdirty callback only if the code has been
1837 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001838 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001839 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001840 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001841 }
bellard1ccde1c2004-02-06 19:46:14 +00001842}
1843
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001844static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1845 unsigned size, bool is_write)
1846{
1847 return is_write;
1848}
1849
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001850static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001851 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001852 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001853 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001854};
1855
pbrook0f459d12008-06-09 00:20:13 +00001856/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01001857static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001858{
Andreas Färber93afead2013-08-26 03:41:01 +02001859 CPUState *cpu = current_cpu;
1860 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001861 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001862 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001863 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001864 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001865
Andreas Färberff4700b2013-08-26 18:23:18 +02001866 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001867 /* We re-entered the check after replacing the TB. Now raise
1868 * the debug interrupt so that is will trigger after the
1869 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001870 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001871 return;
1872 }
Andreas Färber93afead2013-08-26 03:41:01 +02001873 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001874 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001875 if (cpu_watchpoint_address_matches(wp, vaddr, len)
1876 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01001877 if (flags == BP_MEM_READ) {
1878 wp->flags |= BP_WATCHPOINT_HIT_READ;
1879 } else {
1880 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
1881 }
1882 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01001883 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02001884 if (!cpu->watchpoint_hit) {
1885 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001886 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001887 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001888 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001889 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001890 } else {
1891 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001892 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001893 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001894 }
aliguori06d55cc2008-11-18 20:24:06 +00001895 }
aliguori6e140f22008-11-18 20:37:55 +00001896 } else {
1897 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001898 }
1899 }
1900}
1901
pbrook6658ffb2007-03-16 23:58:11 +00001902/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1903 so these check for a hit then pass through to the normal out-of-line
1904 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01001905static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
1906 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00001907{
Peter Maydell66b9b432015-04-26 16:49:24 +01001908 MemTxResult res;
1909 uint64_t data;
pbrook6658ffb2007-03-16 23:58:11 +00001910
Peter Maydell66b9b432015-04-26 16:49:24 +01001911 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001912 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001913 case 1:
Peter Maydell66b9b432015-04-26 16:49:24 +01001914 data = address_space_ldub(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04001915 break;
1916 case 2:
Peter Maydell66b9b432015-04-26 16:49:24 +01001917 data = address_space_lduw(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04001918 break;
1919 case 4:
Peter Maydell66b9b432015-04-26 16:49:24 +01001920 data = address_space_ldl(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04001921 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001922 default: abort();
1923 }
Peter Maydell66b9b432015-04-26 16:49:24 +01001924 *pdata = data;
1925 return res;
1926}
1927
1928static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
1929 uint64_t val, unsigned size,
1930 MemTxAttrs attrs)
1931{
1932 MemTxResult res;
1933
1934 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
1935 switch (size) {
1936 case 1:
1937 address_space_stb(&address_space_memory, addr, val, attrs, &res);
1938 break;
1939 case 2:
1940 address_space_stw(&address_space_memory, addr, val, attrs, &res);
1941 break;
1942 case 4:
1943 address_space_stl(&address_space_memory, addr, val, attrs, &res);
1944 break;
1945 default: abort();
1946 }
1947 return res;
pbrook6658ffb2007-03-16 23:58:11 +00001948}
1949
Avi Kivity1ec9b902012-01-02 12:47:48 +02001950static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01001951 .read_with_attrs = watch_mem_read,
1952 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001953 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001954};
pbrook6658ffb2007-03-16 23:58:11 +00001955
Peter Maydellf25a49e2015-04-26 16:49:24 +01001956static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
1957 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00001958{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001959 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001960 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01001961 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001962
blueswir1db7b5422007-05-26 17:36:03 +00001963#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001964 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001965 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001966#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01001967 res = address_space_read(subpage->as, addr + subpage->base,
1968 attrs, buf, len);
1969 if (res) {
1970 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01001971 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001972 switch (len) {
1973 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01001974 *data = ldub_p(buf);
1975 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001976 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01001977 *data = lduw_p(buf);
1978 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001979 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01001980 *data = ldl_p(buf);
1981 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001982 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01001983 *data = ldq_p(buf);
1984 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001985 default:
1986 abort();
1987 }
blueswir1db7b5422007-05-26 17:36:03 +00001988}
1989
Peter Maydellf25a49e2015-04-26 16:49:24 +01001990static MemTxResult subpage_write(void *opaque, hwaddr addr,
1991 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00001992{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001993 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001994 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001995
blueswir1db7b5422007-05-26 17:36:03 +00001996#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001997 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001998 " value %"PRIx64"\n",
1999 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002000#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002001 switch (len) {
2002 case 1:
2003 stb_p(buf, value);
2004 break;
2005 case 2:
2006 stw_p(buf, value);
2007 break;
2008 case 4:
2009 stl_p(buf, value);
2010 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002011 case 8:
2012 stq_p(buf, value);
2013 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002014 default:
2015 abort();
2016 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002017 return address_space_write(subpage->as, addr + subpage->base,
2018 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002019}
2020
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002021static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002022 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002023{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002024 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002025#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002026 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002027 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002028#endif
2029
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002030 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002031 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002032}
2033
Avi Kivity70c68e42012-01-02 12:32:48 +02002034static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002035 .read_with_attrs = subpage_read,
2036 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002037 .impl.min_access_size = 1,
2038 .impl.max_access_size = 8,
2039 .valid.min_access_size = 1,
2040 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002041 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002042 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002043};
2044
Anthony Liguoric227f092009-10-01 16:12:16 -05002045static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002046 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002047{
2048 int idx, eidx;
2049
2050 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2051 return -1;
2052 idx = SUBPAGE_IDX(start);
2053 eidx = SUBPAGE_IDX(end);
2054#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002055 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2056 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002057#endif
blueswir1db7b5422007-05-26 17:36:03 +00002058 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002059 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002060 }
2061
2062 return 0;
2063}
2064
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002065static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002066{
Anthony Liguoric227f092009-10-01 16:12:16 -05002067 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002068
Anthony Liguori7267c092011-08-20 22:09:37 -05002069 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002070
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002071 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002072 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002073 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002074 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002075 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002076#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002077 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2078 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002079#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002080 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002081
2082 return mmio;
2083}
2084
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002085static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2086 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002087{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002088 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002089 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002090 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002091 .mr = mr,
2092 .offset_within_address_space = 0,
2093 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002094 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002095 };
2096
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002097 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002098}
2099
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002100MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02002101{
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002102 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->memory_dispatch);
2103 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002104
2105 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002106}
2107
Avi Kivitye9179ce2009-06-14 11:38:52 +03002108static void io_mem_init(void)
2109{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002110 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002111 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002112 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002113 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002114 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002115 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002116 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002117}
2118
Avi Kivityac1970f2012-10-03 16:22:53 +02002119static void mem_begin(MemoryListener *listener)
2120{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002121 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002122 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2123 uint16_t n;
2124
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002125 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002126 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002127 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002128 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002129 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002130 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002131 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002132 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002133
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002134 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002135 d->as = as;
2136 as->next_dispatch = d;
2137}
2138
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002139static void address_space_dispatch_free(AddressSpaceDispatch *d)
2140{
2141 phys_sections_free(&d->map);
2142 g_free(d);
2143}
2144
Paolo Bonzini00752702013-05-29 12:13:54 +02002145static void mem_commit(MemoryListener *listener)
2146{
2147 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002148 AddressSpaceDispatch *cur = as->dispatch;
2149 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002150
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002151 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002152
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002153 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002154 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002155 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002156 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002157}
2158
Avi Kivity1d711482012-10-02 18:54:45 +02002159static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002160{
Andreas Färber182735e2013-05-29 22:29:20 +02002161 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02002162
2163 /* since each CPU stores ram addresses in its TLB cache, we must
2164 reset the modified entries */
2165 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02002166 CPU_FOREACH(cpu) {
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01002167 /* FIXME: Disentangle the cpu.h circular files deps so we can
2168 directly get the right CPU from listener. */
2169 if (cpu->tcg_as_listener != listener) {
2170 continue;
2171 }
Paolo Bonzini76e5c762015-01-15 12:46:47 +01002172 cpu_reload_memory_map(cpu);
Avi Kivity117712c2012-02-12 21:23:17 +02002173 }
Avi Kivity50c1e142012-02-08 21:36:02 +02002174}
2175
Avi Kivityac1970f2012-10-03 16:22:53 +02002176void address_space_init_dispatch(AddressSpace *as)
2177{
Paolo Bonzini00752702013-05-29 12:13:54 +02002178 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002179 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002180 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002181 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002182 .region_add = mem_add,
2183 .region_nop = mem_add,
2184 .priority = 0,
2185 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002186 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002187}
2188
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002189void address_space_unregister(AddressSpace *as)
2190{
2191 memory_listener_unregister(&as->dispatch_listener);
2192}
2193
Avi Kivity83f3c252012-10-07 12:59:55 +02002194void address_space_destroy_dispatch(AddressSpace *as)
2195{
2196 AddressSpaceDispatch *d = as->dispatch;
2197
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002198 atomic_rcu_set(&as->dispatch, NULL);
2199 if (d) {
2200 call_rcu(d, address_space_dispatch_free, rcu);
2201 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002202}
2203
Avi Kivity62152b82011-07-26 14:26:14 +03002204static void memory_map_init(void)
2205{
Anthony Liguori7267c092011-08-20 22:09:37 -05002206 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002207
Paolo Bonzini57271d62013-11-07 17:14:37 +01002208 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002209 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002210
Anthony Liguori7267c092011-08-20 22:09:37 -05002211 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002212 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2213 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002214 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002215}
2216
2217MemoryRegion *get_system_memory(void)
2218{
2219 return system_memory;
2220}
2221
Avi Kivity309cb472011-08-08 16:09:03 +03002222MemoryRegion *get_system_io(void)
2223{
2224 return system_io;
2225}
2226
pbrooke2eef172008-06-08 01:09:01 +00002227#endif /* !defined(CONFIG_USER_ONLY) */
2228
bellard13eb76e2004-01-24 15:23:36 +00002229/* physical memory access (slow version, mainly for debug) */
2230#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002231int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002232 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002233{
2234 int l, flags;
2235 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002236 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002237
2238 while (len > 0) {
2239 page = addr & TARGET_PAGE_MASK;
2240 l = (page + TARGET_PAGE_SIZE) - addr;
2241 if (l > len)
2242 l = len;
2243 flags = page_get_flags(page);
2244 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002245 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002246 if (is_write) {
2247 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002248 return -1;
bellard579a97f2007-11-11 14:26:47 +00002249 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002250 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002251 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002252 memcpy(p, buf, l);
2253 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002254 } else {
2255 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002256 return -1;
bellard579a97f2007-11-11 14:26:47 +00002257 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002258 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002259 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002260 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002261 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002262 }
2263 len -= l;
2264 buf += l;
2265 addr += l;
2266 }
Paul Brooka68fe892010-03-01 00:08:59 +00002267 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002268}
bellard8df1cd02005-01-28 22:37:22 +00002269
bellard13eb76e2004-01-24 15:23:36 +00002270#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002271
Paolo Bonzini845b6212015-03-23 11:45:53 +01002272static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002273 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002274{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002275 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
2276 /* No early return if dirty_log_mask is or becomes 0, because
2277 * cpu_physical_memory_set_dirty_range will still call
2278 * xen_modified_memory.
2279 */
2280 if (dirty_log_mask) {
2281 dirty_log_mask =
2282 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002283 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002284 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
2285 tb_invalidate_phys_range(addr, addr + length);
2286 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2287 }
2288 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002289}
2290
Richard Henderson23326162013-07-08 14:55:59 -07002291static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002292{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002293 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002294
2295 /* Regions are assumed to support 1-4 byte accesses unless
2296 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002297 if (access_size_max == 0) {
2298 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002299 }
Richard Henderson23326162013-07-08 14:55:59 -07002300
2301 /* Bound the maximum access by the alignment of the address. */
2302 if (!mr->ops->impl.unaligned) {
2303 unsigned align_size_max = addr & -addr;
2304 if (align_size_max != 0 && align_size_max < access_size_max) {
2305 access_size_max = align_size_max;
2306 }
2307 }
2308
2309 /* Don't attempt accesses larger than the maximum. */
2310 if (l > access_size_max) {
2311 l = access_size_max;
2312 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02002313 if (l & (l - 1)) {
2314 l = 1 << (qemu_fls(l) - 1);
2315 }
Richard Henderson23326162013-07-08 14:55:59 -07002316
2317 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002318}
2319
Jan Kiszka4840f102015-06-18 18:47:22 +02002320static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02002321{
Jan Kiszka4840f102015-06-18 18:47:22 +02002322 bool unlocked = !qemu_mutex_iothread_locked();
2323 bool release_lock = false;
2324
2325 if (unlocked && mr->global_locking) {
2326 qemu_mutex_lock_iothread();
2327 unlocked = false;
2328 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002329 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002330 if (mr->flush_coalesced_mmio) {
2331 if (unlocked) {
2332 qemu_mutex_lock_iothread();
2333 }
2334 qemu_flush_coalesced_mmio_buffer();
2335 if (unlocked) {
2336 qemu_mutex_unlock_iothread();
2337 }
2338 }
2339
2340 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002341}
2342
Peter Maydell5c9eb022015-04-26 16:49:24 +01002343MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2344 uint8_t *buf, int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002345{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002346 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002347 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002348 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002349 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002350 MemoryRegion *mr;
Peter Maydell3b643492015-04-26 16:49:23 +01002351 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02002352 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00002353
Paolo Bonzini41063e12015-03-18 14:21:43 +01002354 rcu_read_lock();
bellard13eb76e2004-01-24 15:23:36 +00002355 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002356 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002357 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002358
bellard13eb76e2004-01-24 15:23:36 +00002359 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002360 if (!memory_access_is_direct(mr, is_write)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02002361 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002362 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002363 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002364 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002365 switch (l) {
2366 case 8:
2367 /* 64 bit write access */
2368 val = ldq_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002369 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2370 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002371 break;
2372 case 4:
bellard1c213d12005-09-03 10:49:04 +00002373 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002374 val = ldl_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002375 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2376 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002377 break;
2378 case 2:
bellard1c213d12005-09-03 10:49:04 +00002379 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002380 val = lduw_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002381 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2382 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002383 break;
2384 case 1:
bellard1c213d12005-09-03 10:49:04 +00002385 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002386 val = ldub_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002387 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2388 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002389 break;
2390 default:
2391 abort();
bellard13eb76e2004-01-24 15:23:36 +00002392 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002393 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002394 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002395 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002396 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002397 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002398 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002399 }
2400 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002401 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002402 /* I/O case */
Jan Kiszka4840f102015-06-18 18:47:22 +02002403 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002404 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002405 switch (l) {
2406 case 8:
2407 /* 64 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002408 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2409 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002410 stq_p(buf, val);
2411 break;
2412 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002413 /* 32 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002414 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2415 attrs);
bellardc27004e2005-01-03 23:35:10 +00002416 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002417 break;
2418 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002419 /* 16 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002420 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2421 attrs);
bellardc27004e2005-01-03 23:35:10 +00002422 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002423 break;
2424 case 1:
bellard1c213d12005-09-03 10:49:04 +00002425 /* 8 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002426 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2427 attrs);
bellardc27004e2005-01-03 23:35:10 +00002428 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002429 break;
2430 default:
2431 abort();
bellard13eb76e2004-01-24 15:23:36 +00002432 }
2433 } else {
2434 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002435 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002436 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002437 }
2438 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002439
2440 if (release_lock) {
2441 qemu_mutex_unlock_iothread();
2442 release_lock = false;
2443 }
2444
bellard13eb76e2004-01-24 15:23:36 +00002445 len -= l;
2446 buf += l;
2447 addr += l;
2448 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002449 rcu_read_unlock();
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002450
Peter Maydell3b643492015-04-26 16:49:23 +01002451 return result;
bellard13eb76e2004-01-24 15:23:36 +00002452}
bellard8df1cd02005-01-28 22:37:22 +00002453
Peter Maydell5c9eb022015-04-26 16:49:24 +01002454MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2455 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002456{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002457 return address_space_rw(as, addr, attrs, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002458}
2459
Peter Maydell5c9eb022015-04-26 16:49:24 +01002460MemTxResult address_space_read(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2461 uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002462{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002463 return address_space_rw(as, addr, attrs, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002464}
2465
2466
Avi Kivitya8170e52012-10-23 12:30:10 +02002467void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002468 int len, int is_write)
2469{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002470 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2471 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002472}
2473
Alexander Graf582b55a2013-12-11 14:17:44 +01002474enum write_rom_type {
2475 WRITE_DATA,
2476 FLUSH_CACHE,
2477};
2478
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002479static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002480 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002481{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002482 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002483 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002484 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002485 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002486
Paolo Bonzini41063e12015-03-18 14:21:43 +01002487 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002488 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002489 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002490 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002491
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002492 if (!(memory_region_is_ram(mr) ||
2493 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002494 /* do nothing */
2495 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002496 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002497 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002498 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002499 switch (type) {
2500 case WRITE_DATA:
2501 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002502 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002503 break;
2504 case FLUSH_CACHE:
2505 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2506 break;
2507 }
bellardd0ecd2a2006-04-23 17:14:48 +00002508 }
2509 len -= l;
2510 buf += l;
2511 addr += l;
2512 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002513 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002514}
2515
Alexander Graf582b55a2013-12-11 14:17:44 +01002516/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002517void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002518 const uint8_t *buf, int len)
2519{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002520 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002521}
2522
2523void cpu_flush_icache_range(hwaddr start, int len)
2524{
2525 /*
2526 * This function should do the same thing as an icache flush that was
2527 * triggered from within the guest. For TCG we are always cache coherent,
2528 * so there is no need to flush anything. For KVM / Xen we need to flush
2529 * the host's instruction cache at least.
2530 */
2531 if (tcg_enabled()) {
2532 return;
2533 }
2534
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002535 cpu_physical_memory_write_rom_internal(&address_space_memory,
2536 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002537}
2538
aliguori6d16c2f2009-01-22 16:59:11 +00002539typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002540 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002541 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002542 hwaddr addr;
2543 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002544 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002545} BounceBuffer;
2546
2547static BounceBuffer bounce;
2548
aliguoriba223c22009-01-22 16:59:16 +00002549typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002550 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002551 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002552} MapClient;
2553
Fam Zheng38e047b2015-03-16 17:03:35 +08002554QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002555static QLIST_HEAD(map_client_list, MapClient) map_client_list
2556 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002557
Fam Zhenge95205e2015-03-16 17:03:37 +08002558static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002559{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002560 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002561 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002562}
2563
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002564static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002565{
2566 MapClient *client;
2567
Blue Swirl72cf2d42009-09-12 07:36:22 +00002568 while (!QLIST_EMPTY(&map_client_list)) {
2569 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002570 qemu_bh_schedule(client->bh);
2571 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002572 }
2573}
2574
Fam Zhenge95205e2015-03-16 17:03:37 +08002575void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002576{
2577 MapClient *client = g_malloc(sizeof(*client));
2578
Fam Zheng38e047b2015-03-16 17:03:35 +08002579 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002580 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002581 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002582 if (!atomic_read(&bounce.in_use)) {
2583 cpu_notify_map_clients_locked();
2584 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002585 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002586}
2587
Fam Zheng38e047b2015-03-16 17:03:35 +08002588void cpu_exec_init_all(void)
2589{
2590 qemu_mutex_init(&ram_list.mutex);
2591 memory_map_init();
2592 io_mem_init();
2593 qemu_mutex_init(&map_client_list_lock);
2594}
2595
Fam Zhenge95205e2015-03-16 17:03:37 +08002596void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002597{
Fam Zhenge95205e2015-03-16 17:03:37 +08002598 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002599
Fam Zhenge95205e2015-03-16 17:03:37 +08002600 qemu_mutex_lock(&map_client_list_lock);
2601 QLIST_FOREACH(client, &map_client_list, link) {
2602 if (client->bh == bh) {
2603 cpu_unregister_map_client_do(client);
2604 break;
2605 }
2606 }
2607 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002608}
2609
2610static void cpu_notify_map_clients(void)
2611{
Fam Zheng38e047b2015-03-16 17:03:35 +08002612 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002613 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002614 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002615}
2616
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002617bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2618{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002619 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002620 hwaddr l, xlat;
2621
Paolo Bonzini41063e12015-03-18 14:21:43 +01002622 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002623 while (len > 0) {
2624 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002625 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2626 if (!memory_access_is_direct(mr, is_write)) {
2627 l = memory_access_size(mr, l, addr);
2628 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002629 return false;
2630 }
2631 }
2632
2633 len -= l;
2634 addr += l;
2635 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002636 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002637 return true;
2638}
2639
aliguori6d16c2f2009-01-22 16:59:11 +00002640/* Map a physical memory region into a host virtual address.
2641 * May map a subset of the requested range, given by and returned in *plen.
2642 * May return NULL if resources needed to perform the mapping are exhausted.
2643 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002644 * Use cpu_register_map_client() to know when retrying the map operation is
2645 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002646 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002647void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002648 hwaddr addr,
2649 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002650 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002651{
Avi Kivitya8170e52012-10-23 12:30:10 +02002652 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002653 hwaddr done = 0;
2654 hwaddr l, xlat, base;
2655 MemoryRegion *mr, *this_mr;
2656 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002657
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002658 if (len == 0) {
2659 return NULL;
2660 }
aliguori6d16c2f2009-01-22 16:59:11 +00002661
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002662 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002663 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002664 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002665
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002666 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002667 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002668 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002669 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002670 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002671 /* Avoid unbounded allocations */
2672 l = MIN(l, TARGET_PAGE_SIZE);
2673 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002674 bounce.addr = addr;
2675 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002676
2677 memory_region_ref(mr);
2678 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002679 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002680 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2681 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002682 }
aliguori6d16c2f2009-01-22 16:59:11 +00002683
Paolo Bonzini41063e12015-03-18 14:21:43 +01002684 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002685 *plen = l;
2686 return bounce.buffer;
2687 }
2688
2689 base = xlat;
2690 raddr = memory_region_get_ram_addr(mr);
2691
2692 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002693 len -= l;
2694 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002695 done += l;
2696 if (len == 0) {
2697 break;
2698 }
2699
2700 l = len;
2701 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2702 if (this_mr != mr || xlat != base + done) {
2703 break;
2704 }
aliguori6d16c2f2009-01-22 16:59:11 +00002705 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002706
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002707 memory_region_ref(mr);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002708 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002709 *plen = done;
2710 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002711}
2712
Avi Kivityac1970f2012-10-03 16:22:53 +02002713/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002714 * Will also mark the memory as dirty if is_write == 1. access_len gives
2715 * the amount of memory that was actually read or written by the caller.
2716 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002717void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2718 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002719{
2720 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002721 MemoryRegion *mr;
2722 ram_addr_t addr1;
2723
2724 mr = qemu_ram_addr_from_host(buffer, &addr1);
2725 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002726 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01002727 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002728 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002729 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002730 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002731 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002732 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002733 return;
2734 }
2735 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002736 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
2737 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002738 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002739 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002740 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002741 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002742 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00002743 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002744}
bellardd0ecd2a2006-04-23 17:14:48 +00002745
Avi Kivitya8170e52012-10-23 12:30:10 +02002746void *cpu_physical_memory_map(hwaddr addr,
2747 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002748 int is_write)
2749{
2750 return address_space_map(&address_space_memory, addr, plen, is_write);
2751}
2752
Avi Kivitya8170e52012-10-23 12:30:10 +02002753void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2754 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002755{
2756 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2757}
2758
bellard8df1cd02005-01-28 22:37:22 +00002759/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002760static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
2761 MemTxAttrs attrs,
2762 MemTxResult *result,
2763 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002764{
bellard8df1cd02005-01-28 22:37:22 +00002765 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002766 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002767 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002768 hwaddr l = 4;
2769 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002770 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02002771 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00002772
Paolo Bonzini41063e12015-03-18 14:21:43 +01002773 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002774 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002775 if (l < 4 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02002776 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02002777
bellard8df1cd02005-01-28 22:37:22 +00002778 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01002779 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002780#if defined(TARGET_WORDS_BIGENDIAN)
2781 if (endian == DEVICE_LITTLE_ENDIAN) {
2782 val = bswap32(val);
2783 }
2784#else
2785 if (endian == DEVICE_BIG_ENDIAN) {
2786 val = bswap32(val);
2787 }
2788#endif
bellard8df1cd02005-01-28 22:37:22 +00002789 } else {
2790 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002791 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002792 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002793 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002794 switch (endian) {
2795 case DEVICE_LITTLE_ENDIAN:
2796 val = ldl_le_p(ptr);
2797 break;
2798 case DEVICE_BIG_ENDIAN:
2799 val = ldl_be_p(ptr);
2800 break;
2801 default:
2802 val = ldl_p(ptr);
2803 break;
2804 }
Peter Maydell50013112015-04-26 16:49:24 +01002805 r = MEMTX_OK;
2806 }
2807 if (result) {
2808 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00002809 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002810 if (release_lock) {
2811 qemu_mutex_unlock_iothread();
2812 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002813 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00002814 return val;
2815}
2816
Peter Maydell50013112015-04-26 16:49:24 +01002817uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
2818 MemTxAttrs attrs, MemTxResult *result)
2819{
2820 return address_space_ldl_internal(as, addr, attrs, result,
2821 DEVICE_NATIVE_ENDIAN);
2822}
2823
2824uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
2825 MemTxAttrs attrs, MemTxResult *result)
2826{
2827 return address_space_ldl_internal(as, addr, attrs, result,
2828 DEVICE_LITTLE_ENDIAN);
2829}
2830
2831uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
2832 MemTxAttrs attrs, MemTxResult *result)
2833{
2834 return address_space_ldl_internal(as, addr, attrs, result,
2835 DEVICE_BIG_ENDIAN);
2836}
2837
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002838uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002839{
Peter Maydell50013112015-04-26 16:49:24 +01002840 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002841}
2842
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002843uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002844{
Peter Maydell50013112015-04-26 16:49:24 +01002845 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002846}
2847
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002848uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002849{
Peter Maydell50013112015-04-26 16:49:24 +01002850 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002851}
2852
bellard84b7b8e2005-11-28 21:19:04 +00002853/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002854static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
2855 MemTxAttrs attrs,
2856 MemTxResult *result,
2857 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002858{
bellard84b7b8e2005-11-28 21:19:04 +00002859 uint8_t *ptr;
2860 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002861 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002862 hwaddr l = 8;
2863 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002864 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02002865 bool release_lock = false;
bellard84b7b8e2005-11-28 21:19:04 +00002866
Paolo Bonzini41063e12015-03-18 14:21:43 +01002867 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002868 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002869 false);
2870 if (l < 8 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02002871 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02002872
bellard84b7b8e2005-11-28 21:19:04 +00002873 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01002874 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002875#if defined(TARGET_WORDS_BIGENDIAN)
2876 if (endian == DEVICE_LITTLE_ENDIAN) {
2877 val = bswap64(val);
2878 }
2879#else
2880 if (endian == DEVICE_BIG_ENDIAN) {
2881 val = bswap64(val);
2882 }
2883#endif
bellard84b7b8e2005-11-28 21:19:04 +00002884 } else {
2885 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002886 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002887 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002888 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002889 switch (endian) {
2890 case DEVICE_LITTLE_ENDIAN:
2891 val = ldq_le_p(ptr);
2892 break;
2893 case DEVICE_BIG_ENDIAN:
2894 val = ldq_be_p(ptr);
2895 break;
2896 default:
2897 val = ldq_p(ptr);
2898 break;
2899 }
Peter Maydell50013112015-04-26 16:49:24 +01002900 r = MEMTX_OK;
2901 }
2902 if (result) {
2903 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00002904 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002905 if (release_lock) {
2906 qemu_mutex_unlock_iothread();
2907 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002908 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00002909 return val;
2910}
2911
Peter Maydell50013112015-04-26 16:49:24 +01002912uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
2913 MemTxAttrs attrs, MemTxResult *result)
2914{
2915 return address_space_ldq_internal(as, addr, attrs, result,
2916 DEVICE_NATIVE_ENDIAN);
2917}
2918
2919uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
2920 MemTxAttrs attrs, MemTxResult *result)
2921{
2922 return address_space_ldq_internal(as, addr, attrs, result,
2923 DEVICE_LITTLE_ENDIAN);
2924}
2925
2926uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
2927 MemTxAttrs attrs, MemTxResult *result)
2928{
2929 return address_space_ldq_internal(as, addr, attrs, result,
2930 DEVICE_BIG_ENDIAN);
2931}
2932
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002933uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002934{
Peter Maydell50013112015-04-26 16:49:24 +01002935 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002936}
2937
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002938uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002939{
Peter Maydell50013112015-04-26 16:49:24 +01002940 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002941}
2942
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002943uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002944{
Peter Maydell50013112015-04-26 16:49:24 +01002945 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002946}
2947
bellardaab33092005-10-30 20:48:42 +00002948/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01002949uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
2950 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00002951{
2952 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01002953 MemTxResult r;
2954
2955 r = address_space_rw(as, addr, attrs, &val, 1, 0);
2956 if (result) {
2957 *result = r;
2958 }
bellardaab33092005-10-30 20:48:42 +00002959 return val;
2960}
2961
Peter Maydell50013112015-04-26 16:49:24 +01002962uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
2963{
2964 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
2965}
2966
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002967/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002968static inline uint32_t address_space_lduw_internal(AddressSpace *as,
2969 hwaddr addr,
2970 MemTxAttrs attrs,
2971 MemTxResult *result,
2972 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002973{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002974 uint8_t *ptr;
2975 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002976 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002977 hwaddr l = 2;
2978 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002979 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02002980 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002981
Paolo Bonzini41063e12015-03-18 14:21:43 +01002982 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002983 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002984 false);
2985 if (l < 2 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02002986 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02002987
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002988 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01002989 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002990#if defined(TARGET_WORDS_BIGENDIAN)
2991 if (endian == DEVICE_LITTLE_ENDIAN) {
2992 val = bswap16(val);
2993 }
2994#else
2995 if (endian == DEVICE_BIG_ENDIAN) {
2996 val = bswap16(val);
2997 }
2998#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002999 } else {
3000 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003001 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003002 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003003 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003004 switch (endian) {
3005 case DEVICE_LITTLE_ENDIAN:
3006 val = lduw_le_p(ptr);
3007 break;
3008 case DEVICE_BIG_ENDIAN:
3009 val = lduw_be_p(ptr);
3010 break;
3011 default:
3012 val = lduw_p(ptr);
3013 break;
3014 }
Peter Maydell50013112015-04-26 16:49:24 +01003015 r = MEMTX_OK;
3016 }
3017 if (result) {
3018 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003019 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003020 if (release_lock) {
3021 qemu_mutex_unlock_iothread();
3022 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003023 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003024 return val;
bellardaab33092005-10-30 20:48:42 +00003025}
3026
Peter Maydell50013112015-04-26 16:49:24 +01003027uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
3028 MemTxAttrs attrs, MemTxResult *result)
3029{
3030 return address_space_lduw_internal(as, addr, attrs, result,
3031 DEVICE_NATIVE_ENDIAN);
3032}
3033
3034uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
3035 MemTxAttrs attrs, MemTxResult *result)
3036{
3037 return address_space_lduw_internal(as, addr, attrs, result,
3038 DEVICE_LITTLE_ENDIAN);
3039}
3040
3041uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
3042 MemTxAttrs attrs, MemTxResult *result)
3043{
3044 return address_space_lduw_internal(as, addr, attrs, result,
3045 DEVICE_BIG_ENDIAN);
3046}
3047
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003048uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003049{
Peter Maydell50013112015-04-26 16:49:24 +01003050 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003051}
3052
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003053uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003054{
Peter Maydell50013112015-04-26 16:49:24 +01003055 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003056}
3057
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003058uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003059{
Peter Maydell50013112015-04-26 16:49:24 +01003060 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003061}
3062
bellard8df1cd02005-01-28 22:37:22 +00003063/* warning: addr must be aligned. The ram page is not masked as dirty
3064 and the code inside is not invalidated. It is useful if the dirty
3065 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01003066void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
3067 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00003068{
bellard8df1cd02005-01-28 22:37:22 +00003069 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003070 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003071 hwaddr l = 4;
3072 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003073 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003074 uint8_t dirty_log_mask;
Jan Kiszka4840f102015-06-18 18:47:22 +02003075 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003076
Paolo Bonzini41063e12015-03-18 14:21:43 +01003077 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003078 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003079 true);
3080 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003081 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003082
Peter Maydell50013112015-04-26 16:49:24 +01003083 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003084 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003085 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003086 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003087 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003088
Paolo Bonzini845b6212015-03-23 11:45:53 +01003089 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3090 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
Paolo Bonzini58d27072015-03-23 11:56:01 +01003091 cpu_physical_memory_set_dirty_range(addr1, 4, dirty_log_mask);
Peter Maydell50013112015-04-26 16:49:24 +01003092 r = MEMTX_OK;
3093 }
3094 if (result) {
3095 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003096 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003097 if (release_lock) {
3098 qemu_mutex_unlock_iothread();
3099 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003100 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003101}
3102
Peter Maydell50013112015-04-26 16:49:24 +01003103void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3104{
3105 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3106}
3107
bellard8df1cd02005-01-28 22:37:22 +00003108/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003109static inline void address_space_stl_internal(AddressSpace *as,
3110 hwaddr addr, uint32_t val,
3111 MemTxAttrs attrs,
3112 MemTxResult *result,
3113 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003114{
bellard8df1cd02005-01-28 22:37:22 +00003115 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003116 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003117 hwaddr l = 4;
3118 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003119 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003120 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003121
Paolo Bonzini41063e12015-03-18 14:21:43 +01003122 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003123 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003124 true);
3125 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003126 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003127
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003128#if defined(TARGET_WORDS_BIGENDIAN)
3129 if (endian == DEVICE_LITTLE_ENDIAN) {
3130 val = bswap32(val);
3131 }
3132#else
3133 if (endian == DEVICE_BIG_ENDIAN) {
3134 val = bswap32(val);
3135 }
3136#endif
Peter Maydell50013112015-04-26 16:49:24 +01003137 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003138 } else {
bellard8df1cd02005-01-28 22:37:22 +00003139 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003140 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003141 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003142 switch (endian) {
3143 case DEVICE_LITTLE_ENDIAN:
3144 stl_le_p(ptr, val);
3145 break;
3146 case DEVICE_BIG_ENDIAN:
3147 stl_be_p(ptr, val);
3148 break;
3149 default:
3150 stl_p(ptr, val);
3151 break;
3152 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003153 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003154 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003155 }
Peter Maydell50013112015-04-26 16:49:24 +01003156 if (result) {
3157 *result = r;
3158 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003159 if (release_lock) {
3160 qemu_mutex_unlock_iothread();
3161 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003162 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003163}
3164
3165void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3166 MemTxAttrs attrs, MemTxResult *result)
3167{
3168 address_space_stl_internal(as, addr, val, attrs, result,
3169 DEVICE_NATIVE_ENDIAN);
3170}
3171
3172void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3173 MemTxAttrs attrs, MemTxResult *result)
3174{
3175 address_space_stl_internal(as, addr, val, attrs, result,
3176 DEVICE_LITTLE_ENDIAN);
3177}
3178
3179void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3180 MemTxAttrs attrs, MemTxResult *result)
3181{
3182 address_space_stl_internal(as, addr, val, attrs, result,
3183 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003184}
3185
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003186void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003187{
Peter Maydell50013112015-04-26 16:49:24 +01003188 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003189}
3190
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003191void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003192{
Peter Maydell50013112015-04-26 16:49:24 +01003193 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003194}
3195
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003196void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003197{
Peter Maydell50013112015-04-26 16:49:24 +01003198 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003199}
3200
bellardaab33092005-10-30 20:48:42 +00003201/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003202void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3203 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003204{
3205 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003206 MemTxResult r;
3207
3208 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3209 if (result) {
3210 *result = r;
3211 }
3212}
3213
3214void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3215{
3216 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003217}
3218
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003219/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003220static inline void address_space_stw_internal(AddressSpace *as,
3221 hwaddr addr, uint32_t val,
3222 MemTxAttrs attrs,
3223 MemTxResult *result,
3224 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003225{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003226 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003227 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003228 hwaddr l = 2;
3229 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003230 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003231 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003232
Paolo Bonzini41063e12015-03-18 14:21:43 +01003233 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003234 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003235 if (l < 2 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003236 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003237
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003238#if defined(TARGET_WORDS_BIGENDIAN)
3239 if (endian == DEVICE_LITTLE_ENDIAN) {
3240 val = bswap16(val);
3241 }
3242#else
3243 if (endian == DEVICE_BIG_ENDIAN) {
3244 val = bswap16(val);
3245 }
3246#endif
Peter Maydell50013112015-04-26 16:49:24 +01003247 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003248 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003249 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003250 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003251 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003252 switch (endian) {
3253 case DEVICE_LITTLE_ENDIAN:
3254 stw_le_p(ptr, val);
3255 break;
3256 case DEVICE_BIG_ENDIAN:
3257 stw_be_p(ptr, val);
3258 break;
3259 default:
3260 stw_p(ptr, val);
3261 break;
3262 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003263 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003264 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003265 }
Peter Maydell50013112015-04-26 16:49:24 +01003266 if (result) {
3267 *result = r;
3268 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003269 if (release_lock) {
3270 qemu_mutex_unlock_iothread();
3271 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003272 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003273}
3274
3275void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3276 MemTxAttrs attrs, MemTxResult *result)
3277{
3278 address_space_stw_internal(as, addr, val, attrs, result,
3279 DEVICE_NATIVE_ENDIAN);
3280}
3281
3282void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3283 MemTxAttrs attrs, MemTxResult *result)
3284{
3285 address_space_stw_internal(as, addr, val, attrs, result,
3286 DEVICE_LITTLE_ENDIAN);
3287}
3288
3289void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3290 MemTxAttrs attrs, MemTxResult *result)
3291{
3292 address_space_stw_internal(as, addr, val, attrs, result,
3293 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003294}
3295
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003296void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003297{
Peter Maydell50013112015-04-26 16:49:24 +01003298 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003299}
3300
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003301void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003302{
Peter Maydell50013112015-04-26 16:49:24 +01003303 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003304}
3305
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003306void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003307{
Peter Maydell50013112015-04-26 16:49:24 +01003308 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003309}
3310
bellardaab33092005-10-30 20:48:42 +00003311/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003312void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3313 MemTxAttrs attrs, MemTxResult *result)
3314{
3315 MemTxResult r;
3316 val = tswap64(val);
3317 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3318 if (result) {
3319 *result = r;
3320 }
3321}
3322
3323void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3324 MemTxAttrs attrs, MemTxResult *result)
3325{
3326 MemTxResult r;
3327 val = cpu_to_le64(val);
3328 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3329 if (result) {
3330 *result = r;
3331 }
3332}
3333void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3334 MemTxAttrs attrs, MemTxResult *result)
3335{
3336 MemTxResult r;
3337 val = cpu_to_be64(val);
3338 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3339 if (result) {
3340 *result = r;
3341 }
3342}
3343
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003344void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003345{
Peter Maydell50013112015-04-26 16:49:24 +01003346 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003347}
3348
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003349void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003350{
Peter Maydell50013112015-04-26 16:49:24 +01003351 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003352}
3353
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003354void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003355{
Peter Maydell50013112015-04-26 16:49:24 +01003356 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003357}
3358
aliguori5e2972f2009-03-28 17:51:36 +00003359/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003360int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003361 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003362{
3363 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003364 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003365 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003366
3367 while (len > 0) {
3368 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02003369 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00003370 /* if no physical page mapped, return an error */
3371 if (phys_addr == -1)
3372 return -1;
3373 l = (page + TARGET_PAGE_SIZE) - addr;
3374 if (l > len)
3375 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003376 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003377 if (is_write) {
3378 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
3379 } else {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003380 address_space_rw(cpu->as, phys_addr, MEMTXATTRS_UNSPECIFIED,
3381 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003382 }
bellard13eb76e2004-01-24 15:23:36 +00003383 len -= l;
3384 buf += l;
3385 addr += l;
3386 }
3387 return 0;
3388}
Paul Brooka68fe892010-03-01 00:08:59 +00003389#endif
bellard13eb76e2004-01-24 15:23:36 +00003390
Blue Swirl8e4a4242013-01-06 18:30:17 +00003391/*
3392 * A helper function for the _utterly broken_ virtio device model to find out if
3393 * it's running on a big endian machine. Don't do this at home kids!
3394 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003395bool target_words_bigendian(void);
3396bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003397{
3398#if defined(TARGET_WORDS_BIGENDIAN)
3399 return true;
3400#else
3401 return false;
3402#endif
3403}
3404
Wen Congyang76f35532012-05-07 12:04:18 +08003405#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003406bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003407{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003408 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003409 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003410 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003411
Paolo Bonzini41063e12015-03-18 14:21:43 +01003412 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003413 mr = address_space_translate(&address_space_memory,
3414 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003415
Paolo Bonzini41063e12015-03-18 14:21:43 +01003416 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3417 rcu_read_unlock();
3418 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003419}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003420
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003421int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003422{
3423 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003424 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003425
Mike Day0dc3f442013-09-05 14:41:35 -04003426 rcu_read_lock();
3427 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003428 ret = func(block->idstr, block->host, block->offset,
3429 block->used_length, opaque);
3430 if (ret) {
3431 break;
3432 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003433 }
Mike Day0dc3f442013-09-05 14:41:35 -04003434 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003435 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003436}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003437#endif